if_nfe.c revision 1.41 1 1.41 cegger /* $NetBSD: if_nfe.c,v 1.41 2009/03/01 08:29:25 cegger Exp $ */
2 1.31 christos /* $OpenBSD: if_nfe.c,v 1.77 2008/02/05 16:52:50 brad Exp $ */
3 1.1 chs
4 1.1 chs /*-
5 1.31 christos * Copyright (c) 2006, 2007 Damien Bergamini <damien.bergamini (at) free.fr>
6 1.1 chs * Copyright (c) 2005, 2006 Jonathan Gray <jsg (at) openbsd.org>
7 1.1 chs *
8 1.1 chs * Permission to use, copy, modify, and distribute this software for any
9 1.1 chs * purpose with or without fee is hereby granted, provided that the above
10 1.1 chs * copyright notice and this permission notice appear in all copies.
11 1.1 chs *
12 1.1 chs * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
13 1.1 chs * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
14 1.1 chs * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
15 1.1 chs * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
16 1.1 chs * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
17 1.1 chs * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
18 1.1 chs * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
19 1.1 chs */
20 1.1 chs
21 1.1 chs /* Driver for NVIDIA nForce MCP Fast Ethernet and Gigabit Ethernet */
22 1.1 chs
23 1.1 chs #include <sys/cdefs.h>
24 1.41 cegger __KERNEL_RCSID(0, "$NetBSD: if_nfe.c,v 1.41 2009/03/01 08:29:25 cegger Exp $");
25 1.1 chs
26 1.1 chs #include "opt_inet.h"
27 1.1 chs #include "bpfilter.h"
28 1.1 chs #include "vlan.h"
29 1.1 chs
30 1.1 chs #include <sys/param.h>
31 1.1 chs #include <sys/endian.h>
32 1.1 chs #include <sys/systm.h>
33 1.1 chs #include <sys/types.h>
34 1.1 chs #include <sys/sockio.h>
35 1.1 chs #include <sys/mbuf.h>
36 1.34 cube #include <sys/mutex.h>
37 1.1 chs #include <sys/queue.h>
38 1.1 chs #include <sys/kernel.h>
39 1.1 chs #include <sys/device.h>
40 1.31 christos #include <sys/callout.h>
41 1.1 chs #include <sys/socket.h>
42 1.1 chs
43 1.20 ad #include <sys/bus.h>
44 1.1 chs
45 1.1 chs #include <net/if.h>
46 1.1 chs #include <net/if_dl.h>
47 1.1 chs #include <net/if_media.h>
48 1.1 chs #include <net/if_ether.h>
49 1.1 chs #include <net/if_arp.h>
50 1.1 chs
51 1.1 chs #ifdef INET
52 1.1 chs #include <netinet/in.h>
53 1.1 chs #include <netinet/in_systm.h>
54 1.1 chs #include <netinet/in_var.h>
55 1.1 chs #include <netinet/ip.h>
56 1.1 chs #include <netinet/if_inarp.h>
57 1.1 chs #endif
58 1.1 chs
59 1.1 chs #if NVLAN > 0
60 1.1 chs #include <net/if_types.h>
61 1.1 chs #endif
62 1.1 chs
63 1.1 chs #if NBPFILTER > 0
64 1.1 chs #include <net/bpf.h>
65 1.1 chs #endif
66 1.1 chs
67 1.1 chs #include <dev/mii/mii.h>
68 1.1 chs #include <dev/mii/miivar.h>
69 1.1 chs
70 1.1 chs #include <dev/pci/pcireg.h>
71 1.1 chs #include <dev/pci/pcivar.h>
72 1.1 chs #include <dev/pci/pcidevs.h>
73 1.1 chs
74 1.1 chs #include <dev/pci/if_nfereg.h>
75 1.1 chs #include <dev/pci/if_nfevar.h>
76 1.1 chs
77 1.37 dyoung static int nfe_ifflags_cb(struct ethercom *);
78 1.37 dyoung
79 1.30 cube int nfe_match(device_t, cfdata_t, void *);
80 1.30 cube void nfe_attach(device_t, device_t, void *);
81 1.1 chs void nfe_power(int, void *);
82 1.30 cube void nfe_miibus_statchg(device_t);
83 1.30 cube int nfe_miibus_readreg(device_t, int, int);
84 1.30 cube void nfe_miibus_writereg(device_t, int, int, int);
85 1.1 chs int nfe_intr(void *);
86 1.15 christos int nfe_ioctl(struct ifnet *, u_long, void *);
87 1.1 chs void nfe_txdesc32_sync(struct nfe_softc *, struct nfe_desc32 *, int);
88 1.1 chs void nfe_txdesc64_sync(struct nfe_softc *, struct nfe_desc64 *, int);
89 1.1 chs void nfe_txdesc32_rsync(struct nfe_softc *, int, int, int);
90 1.1 chs void nfe_txdesc64_rsync(struct nfe_softc *, int, int, int);
91 1.1 chs void nfe_rxdesc32_sync(struct nfe_softc *, struct nfe_desc32 *, int);
92 1.1 chs void nfe_rxdesc64_sync(struct nfe_softc *, struct nfe_desc64 *, int);
93 1.1 chs void nfe_rxeof(struct nfe_softc *);
94 1.1 chs void nfe_txeof(struct nfe_softc *);
95 1.1 chs int nfe_encap(struct nfe_softc *, struct mbuf *);
96 1.1 chs void nfe_start(struct ifnet *);
97 1.1 chs void nfe_watchdog(struct ifnet *);
98 1.1 chs int nfe_init(struct ifnet *);
99 1.1 chs void nfe_stop(struct ifnet *, int);
100 1.19 cube struct nfe_jbuf *nfe_jalloc(struct nfe_softc *, int);
101 1.15 christos void nfe_jfree(struct mbuf *, void *, size_t, void *);
102 1.1 chs int nfe_jpool_alloc(struct nfe_softc *);
103 1.1 chs void nfe_jpool_free(struct nfe_softc *);
104 1.1 chs int nfe_alloc_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
105 1.1 chs void nfe_reset_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
106 1.1 chs void nfe_free_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
107 1.1 chs int nfe_alloc_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
108 1.1 chs void nfe_reset_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
109 1.1 chs void nfe_free_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
110 1.1 chs void nfe_setmulti(struct nfe_softc *);
111 1.1 chs void nfe_get_macaddr(struct nfe_softc *, uint8_t *);
112 1.1 chs void nfe_set_macaddr(struct nfe_softc *, const uint8_t *);
113 1.1 chs void nfe_tick(void *);
114 1.35 jmcneill void nfe_poweron(device_t);
115 1.35 jmcneill bool nfe_resume(device_t PMF_FN_PROTO);
116 1.1 chs
117 1.30 cube CFATTACH_DECL_NEW(nfe, sizeof(struct nfe_softc), nfe_match, nfe_attach,
118 1.30 cube NULL, NULL);
119 1.1 chs
120 1.34 cube /* #define NFE_NO_JUMBO */
121 1.34 cube
122 1.1 chs #ifdef NFE_DEBUG
123 1.1 chs int nfedebug = 0;
124 1.1 chs #define DPRINTF(x) do { if (nfedebug) printf x; } while (0)
125 1.1 chs #define DPRINTFN(n,x) do { if (nfedebug >= (n)) printf x; } while (0)
126 1.1 chs #else
127 1.1 chs #define DPRINTF(x)
128 1.1 chs #define DPRINTFN(n,x)
129 1.1 chs #endif
130 1.1 chs
131 1.1 chs /* deal with naming differences */
132 1.1 chs
133 1.1 chs #define PCI_PRODUCT_NVIDIA_NFORCE3_LAN2 \
134 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE2_400_LAN1
135 1.1 chs #define PCI_PRODUCT_NVIDIA_NFORCE3_LAN3 \
136 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE2_400_LAN2
137 1.1 chs #define PCI_PRODUCT_NVIDIA_NFORCE3_LAN5 \
138 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE3_250_LAN
139 1.1 chs
140 1.1 chs #define PCI_PRODUCT_NVIDIA_CK804_LAN1 \
141 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE4_LAN1
142 1.1 chs #define PCI_PRODUCT_NVIDIA_CK804_LAN2 \
143 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE4_LAN2
144 1.1 chs
145 1.1 chs #define PCI_PRODUCT_NVIDIA_MCP51_LAN1 \
146 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE430_LAN1
147 1.1 chs #define PCI_PRODUCT_NVIDIA_MCP51_LAN2 \
148 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE430_LAN2
149 1.1 chs
150 1.1 chs #ifdef _LP64
151 1.1 chs #define __LP64__ 1
152 1.1 chs #endif
153 1.1 chs
154 1.1 chs const struct nfe_product {
155 1.1 chs pci_vendor_id_t vendor;
156 1.1 chs pci_product_id_t product;
157 1.1 chs } nfe_devices[] = {
158 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE_LAN },
159 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE2_LAN },
160 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN1 },
161 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN2 },
162 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN3 },
163 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN4 },
164 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN5 },
165 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_CK804_LAN1 },
166 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_CK804_LAN2 },
167 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP04_LAN1 },
168 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP04_LAN2 },
169 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP51_LAN1 },
170 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP51_LAN2 },
171 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP55_LAN1 },
172 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP55_LAN2 },
173 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN1 },
174 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN2 },
175 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN3 },
176 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN4 },
177 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN1 },
178 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN2 },
179 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN3 },
180 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN4 },
181 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN1 },
182 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN2 },
183 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN3 },
184 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN4 },
185 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN1 },
186 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN2 },
187 1.22 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN3 },
188 1.29 isaki { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN4 },
189 1.31 christos { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN1 },
190 1.31 christos { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN2 },
191 1.31 christos { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN3 },
192 1.31 christos { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP77_LAN4 },
193 1.31 christos { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN1 },
194 1.31 christos { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN2 },
195 1.31 christos { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN3 },
196 1.31 christos { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP79_LAN4 }
197 1.1 chs };
198 1.1 chs
199 1.1 chs int
200 1.30 cube nfe_match(device_t dev, cfdata_t match, void *aux)
201 1.1 chs {
202 1.1 chs struct pci_attach_args *pa = aux;
203 1.1 chs const struct nfe_product *np;
204 1.1 chs int i;
205 1.1 chs
206 1.1 chs for (i = 0; i < sizeof(nfe_devices) / sizeof(nfe_devices[0]); i++) {
207 1.1 chs np = &nfe_devices[i];
208 1.1 chs if (PCI_VENDOR(pa->pa_id) == np->vendor &&
209 1.1 chs PCI_PRODUCT(pa->pa_id) == np->product)
210 1.1 chs return 1;
211 1.1 chs }
212 1.1 chs return 0;
213 1.1 chs }
214 1.1 chs
215 1.1 chs void
216 1.30 cube nfe_attach(device_t parent, device_t self, void *aux)
217 1.1 chs {
218 1.30 cube struct nfe_softc *sc = device_private(self);
219 1.1 chs struct pci_attach_args *pa = aux;
220 1.1 chs pci_chipset_tag_t pc = pa->pa_pc;
221 1.1 chs pci_intr_handle_t ih;
222 1.1 chs const char *intrstr;
223 1.1 chs struct ifnet *ifp;
224 1.1 chs bus_size_t memsize;
225 1.1 chs pcireg_t memtype;
226 1.10 tsutsui char devinfo[256];
227 1.40 cegger int mii_flags = 0;
228 1.10 tsutsui
229 1.30 cube sc->sc_dev = self;
230 1.10 tsutsui pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
231 1.31 christos aprint_normal(": %s (rev. 0x%02x)\n", devinfo, PCI_REVISION(pa->pa_class));
232 1.1 chs
233 1.1 chs memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, NFE_PCI_BA);
234 1.1 chs switch (memtype) {
235 1.1 chs case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
236 1.1 chs case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
237 1.1 chs if (pci_mapreg_map(pa, NFE_PCI_BA, memtype, 0, &sc->sc_memt,
238 1.1 chs &sc->sc_memh, NULL, &memsize) == 0)
239 1.1 chs break;
240 1.1 chs /* FALLTHROUGH */
241 1.1 chs default:
242 1.30 cube aprint_error_dev(self, "could not map mem space\n");
243 1.1 chs return;
244 1.1 chs }
245 1.1 chs
246 1.1 chs if (pci_intr_map(pa, &ih) != 0) {
247 1.30 cube aprint_error_dev(self, "could not map interrupt\n");
248 1.1 chs return;
249 1.1 chs }
250 1.1 chs
251 1.1 chs intrstr = pci_intr_string(pc, ih);
252 1.1 chs sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, nfe_intr, sc);
253 1.1 chs if (sc->sc_ih == NULL) {
254 1.30 cube aprint_error_dev(self, "could not establish interrupt");
255 1.1 chs if (intrstr != NULL)
256 1.30 cube aprint_normal(" at %s", intrstr);
257 1.30 cube aprint_normal("\n");
258 1.1 chs return;
259 1.1 chs }
260 1.30 cube aprint_normal_dev(self, "interrupting at %s\n", intrstr);
261 1.1 chs
262 1.1 chs sc->sc_dmat = pa->pa_dmat;
263 1.1 chs
264 1.1 chs sc->sc_flags = 0;
265 1.1 chs
266 1.1 chs switch (PCI_PRODUCT(pa->pa_id)) {
267 1.1 chs case PCI_PRODUCT_NVIDIA_NFORCE3_LAN2:
268 1.1 chs case PCI_PRODUCT_NVIDIA_NFORCE3_LAN3:
269 1.1 chs case PCI_PRODUCT_NVIDIA_NFORCE3_LAN4:
270 1.1 chs case PCI_PRODUCT_NVIDIA_NFORCE3_LAN5:
271 1.1 chs sc->sc_flags |= NFE_JUMBO_SUP | NFE_HW_CSUM;
272 1.1 chs break;
273 1.1 chs case PCI_PRODUCT_NVIDIA_MCP51_LAN1:
274 1.1 chs case PCI_PRODUCT_NVIDIA_MCP51_LAN2:
275 1.31 christos sc->sc_flags |= NFE_40BIT_ADDR | NFE_PWR_MGMT;
276 1.31 christos break;
277 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP61_LAN1:
278 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP61_LAN2:
279 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP61_LAN3:
280 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP61_LAN4:
281 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP67_LAN1:
282 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP67_LAN2:
283 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP67_LAN3:
284 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP67_LAN4:
285 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP73_LAN1:
286 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP73_LAN2:
287 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP73_LAN3:
288 1.23 xtraeme case PCI_PRODUCT_NVIDIA_MCP73_LAN4:
289 1.31 christos sc->sc_flags |= NFE_40BIT_ADDR | NFE_CORRECT_MACADDR |
290 1.31 christos NFE_PWR_MGMT;
291 1.31 christos break;
292 1.31 christos case PCI_PRODUCT_NVIDIA_MCP77_LAN1:
293 1.31 christos case PCI_PRODUCT_NVIDIA_MCP77_LAN2:
294 1.31 christos case PCI_PRODUCT_NVIDIA_MCP77_LAN3:
295 1.31 christos case PCI_PRODUCT_NVIDIA_MCP77_LAN4:
296 1.41 cegger sc->sc_flags |= NFE_40BIT_ADDR | NFE_HW_CSUM |
297 1.41 cegger NFE_CORRECT_MACADDR | NFE_PWR_MGMT;
298 1.41 cegger break;
299 1.31 christos case PCI_PRODUCT_NVIDIA_MCP79_LAN1:
300 1.31 christos case PCI_PRODUCT_NVIDIA_MCP79_LAN2:
301 1.31 christos case PCI_PRODUCT_NVIDIA_MCP79_LAN3:
302 1.31 christos case PCI_PRODUCT_NVIDIA_MCP79_LAN4:
303 1.41 cegger sc->sc_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR | NFE_HW_CSUM |
304 1.31 christos NFE_CORRECT_MACADDR | NFE_PWR_MGMT;
305 1.1 chs break;
306 1.1 chs case PCI_PRODUCT_NVIDIA_CK804_LAN1:
307 1.1 chs case PCI_PRODUCT_NVIDIA_CK804_LAN2:
308 1.1 chs case PCI_PRODUCT_NVIDIA_MCP04_LAN1:
309 1.1 chs case PCI_PRODUCT_NVIDIA_MCP04_LAN2:
310 1.1 chs sc->sc_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR | NFE_HW_CSUM;
311 1.1 chs break;
312 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP65_LAN1:
313 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP65_LAN2:
314 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP65_LAN3:
315 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP65_LAN4:
316 1.31 christos sc->sc_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR |
317 1.31 christos NFE_CORRECT_MACADDR | NFE_PWR_MGMT;
318 1.40 cegger mii_flags = MIIF_DOPAUSE;
319 1.31 christos break;
320 1.31 christos case PCI_PRODUCT_NVIDIA_MCP55_LAN1:
321 1.31 christos case PCI_PRODUCT_NVIDIA_MCP55_LAN2:
322 1.1 chs sc->sc_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR | NFE_HW_CSUM |
323 1.27 tsutsui NFE_HW_VLAN | NFE_PWR_MGMT;
324 1.1 chs break;
325 1.1 chs }
326 1.1 chs
327 1.35 jmcneill nfe_poweron(self);
328 1.27 tsutsui
329 1.34 cube #ifndef NFE_NO_JUMBO
330 1.1 chs /* enable jumbo frames for adapters that support it */
331 1.1 chs if (sc->sc_flags & NFE_JUMBO_SUP)
332 1.1 chs sc->sc_flags |= NFE_USE_JUMBO;
333 1.1 chs #endif
334 1.1 chs
335 1.31 christos /* Check for reversed ethernet address */
336 1.31 christos if ((NFE_READ(sc, NFE_TX_UNK) & NFE_MAC_ADDR_INORDER) != 0)
337 1.31 christos sc->sc_flags |= NFE_CORRECT_MACADDR;
338 1.31 christos
339 1.31 christos nfe_get_macaddr(sc, sc->sc_enaddr);
340 1.31 christos aprint_normal_dev(self, "Ethernet address %s\n",
341 1.31 christos ether_sprintf(sc->sc_enaddr));
342 1.31 christos
343 1.1 chs /*
344 1.1 chs * Allocate Tx and Rx rings.
345 1.1 chs */
346 1.1 chs if (nfe_alloc_tx_ring(sc, &sc->txq) != 0) {
347 1.30 cube aprint_error_dev(self, "could not allocate Tx ring\n");
348 1.1 chs return;
349 1.1 chs }
350 1.1 chs
351 1.36 cube mutex_init(&sc->rxq.mtx, MUTEX_DEFAULT, IPL_NET);
352 1.34 cube
353 1.1 chs if (nfe_alloc_rx_ring(sc, &sc->rxq) != 0) {
354 1.30 cube aprint_error_dev(self, "could not allocate Rx ring\n");
355 1.1 chs nfe_free_tx_ring(sc, &sc->txq);
356 1.1 chs return;
357 1.1 chs }
358 1.1 chs
359 1.1 chs ifp = &sc->sc_ethercom.ec_if;
360 1.1 chs ifp->if_softc = sc;
361 1.1 chs ifp->if_mtu = ETHERMTU;
362 1.1 chs ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
363 1.1 chs ifp->if_ioctl = nfe_ioctl;
364 1.1 chs ifp->if_start = nfe_start;
365 1.24 jmcneill ifp->if_stop = nfe_stop;
366 1.1 chs ifp->if_watchdog = nfe_watchdog;
367 1.1 chs ifp->if_init = nfe_init;
368 1.1 chs ifp->if_baudrate = IF_Gbps(1);
369 1.1 chs IFQ_SET_MAXLEN(&ifp->if_snd, NFE_IFQ_MAXLEN);
370 1.1 chs IFQ_SET_READY(&ifp->if_snd);
371 1.30 cube strlcpy(ifp->if_xname, device_xname(self), IFNAMSIZ);
372 1.1 chs
373 1.31 christos if (sc->sc_flags & NFE_USE_JUMBO)
374 1.37 dyoung sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
375 1.31 christos
376 1.1 chs #if NVLAN > 0
377 1.1 chs if (sc->sc_flags & NFE_HW_VLAN)
378 1.1 chs sc->sc_ethercom.ec_capabilities |=
379 1.1 chs ETHERCAP_VLAN_HWTAGGING | ETHERCAP_VLAN_MTU;
380 1.1 chs #endif
381 1.1 chs if (sc->sc_flags & NFE_HW_CSUM) {
382 1.13 tsutsui ifp->if_capabilities |=
383 1.13 tsutsui IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
384 1.13 tsutsui IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
385 1.13 tsutsui IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
386 1.1 chs }
387 1.1 chs
388 1.1 chs sc->sc_mii.mii_ifp = ifp;
389 1.1 chs sc->sc_mii.mii_readreg = nfe_miibus_readreg;
390 1.1 chs sc->sc_mii.mii_writereg = nfe_miibus_writereg;
391 1.1 chs sc->sc_mii.mii_statchg = nfe_miibus_statchg;
392 1.1 chs
393 1.26 dyoung sc->sc_ethercom.ec_mii = &sc->sc_mii;
394 1.26 dyoung ifmedia_init(&sc->sc_mii.mii_media, 0, ether_mediachange,
395 1.26 dyoung ether_mediastatus);
396 1.40 cegger
397 1.1 chs mii_attach(self, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
398 1.40 cegger MII_OFFSET_ANY, mii_flags);
399 1.40 cegger
400 1.1 chs if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
401 1.30 cube aprint_error_dev(self, "no PHY found!\n");
402 1.1 chs ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER | IFM_MANUAL,
403 1.1 chs 0, NULL);
404 1.1 chs ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_MANUAL);
405 1.1 chs } else
406 1.1 chs ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
407 1.1 chs
408 1.1 chs if_attach(ifp);
409 1.1 chs ether_ifattach(ifp, sc->sc_enaddr);
410 1.37 dyoung ether_set_ifflags_cb(&sc->sc_ethercom, nfe_ifflags_cb);
411 1.1 chs
412 1.16 ad callout_init(&sc->sc_tick_ch, 0);
413 1.1 chs callout_setfunc(&sc->sc_tick_ch, nfe_tick, sc);
414 1.1 chs
415 1.35 jmcneill if (!pmf_device_register(self, NULL, nfe_resume))
416 1.24 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
417 1.24 jmcneill else
418 1.24 jmcneill pmf_class_network_register(self, ifp);
419 1.1 chs }
420 1.1 chs
421 1.1 chs void
422 1.30 cube nfe_miibus_statchg(device_t dev)
423 1.1 chs {
424 1.30 cube struct nfe_softc *sc = device_private(dev);
425 1.1 chs struct mii_data *mii = &sc->sc_mii;
426 1.1 chs uint32_t phy, seed, misc = NFE_MISC1_MAGIC, link = NFE_MEDIA_SET;
427 1.1 chs
428 1.1 chs phy = NFE_READ(sc, NFE_PHY_IFACE);
429 1.1 chs phy &= ~(NFE_PHY_HDX | NFE_PHY_100TX | NFE_PHY_1000T);
430 1.1 chs
431 1.1 chs seed = NFE_READ(sc, NFE_RNDSEED);
432 1.1 chs seed &= ~NFE_SEED_MASK;
433 1.1 chs
434 1.1 chs if ((mii->mii_media_active & IFM_GMASK) == IFM_HDX) {
435 1.1 chs phy |= NFE_PHY_HDX; /* half-duplex */
436 1.1 chs misc |= NFE_MISC1_HDX;
437 1.1 chs }
438 1.1 chs
439 1.1 chs switch (IFM_SUBTYPE(mii->mii_media_active)) {
440 1.1 chs case IFM_1000_T: /* full-duplex only */
441 1.1 chs link |= NFE_MEDIA_1000T;
442 1.1 chs seed |= NFE_SEED_1000T;
443 1.1 chs phy |= NFE_PHY_1000T;
444 1.1 chs break;
445 1.1 chs case IFM_100_TX:
446 1.1 chs link |= NFE_MEDIA_100TX;
447 1.1 chs seed |= NFE_SEED_100TX;
448 1.1 chs phy |= NFE_PHY_100TX;
449 1.1 chs break;
450 1.1 chs case IFM_10_T:
451 1.1 chs link |= NFE_MEDIA_10T;
452 1.1 chs seed |= NFE_SEED_10T;
453 1.1 chs break;
454 1.1 chs }
455 1.1 chs
456 1.1 chs NFE_WRITE(sc, NFE_RNDSEED, seed); /* XXX: gigabit NICs only? */
457 1.1 chs
458 1.1 chs NFE_WRITE(sc, NFE_PHY_IFACE, phy);
459 1.1 chs NFE_WRITE(sc, NFE_MISC1, misc);
460 1.1 chs NFE_WRITE(sc, NFE_LINKSPEED, link);
461 1.1 chs }
462 1.1 chs
463 1.1 chs int
464 1.30 cube nfe_miibus_readreg(device_t dev, int phy, int reg)
465 1.1 chs {
466 1.30 cube struct nfe_softc *sc = device_private(dev);
467 1.1 chs uint32_t val;
468 1.1 chs int ntries;
469 1.1 chs
470 1.1 chs NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
471 1.1 chs
472 1.1 chs if (NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY) {
473 1.1 chs NFE_WRITE(sc, NFE_PHY_CTL, NFE_PHY_BUSY);
474 1.1 chs DELAY(100);
475 1.1 chs }
476 1.1 chs
477 1.1 chs NFE_WRITE(sc, NFE_PHY_CTL, (phy << NFE_PHYADD_SHIFT) | reg);
478 1.1 chs
479 1.1 chs for (ntries = 0; ntries < 1000; ntries++) {
480 1.1 chs DELAY(100);
481 1.1 chs if (!(NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY))
482 1.1 chs break;
483 1.1 chs }
484 1.1 chs if (ntries == 1000) {
485 1.1 chs DPRINTFN(2, ("%s: timeout waiting for PHY\n",
486 1.30 cube device_xname(sc->sc_dev)));
487 1.1 chs return 0;
488 1.1 chs }
489 1.1 chs
490 1.1 chs if (NFE_READ(sc, NFE_PHY_STATUS) & NFE_PHY_ERROR) {
491 1.1 chs DPRINTFN(2, ("%s: could not read PHY\n",
492 1.30 cube device_xname(sc->sc_dev)));
493 1.1 chs return 0;
494 1.1 chs }
495 1.1 chs
496 1.1 chs val = NFE_READ(sc, NFE_PHY_DATA);
497 1.1 chs if (val != 0xffffffff && val != 0)
498 1.1 chs sc->mii_phyaddr = phy;
499 1.1 chs
500 1.1 chs DPRINTFN(2, ("%s: mii read phy %d reg 0x%x ret 0x%x\n",
501 1.30 cube device_xname(sc->sc_dev), phy, reg, val));
502 1.1 chs
503 1.1 chs return val;
504 1.1 chs }
505 1.1 chs
506 1.1 chs void
507 1.30 cube nfe_miibus_writereg(device_t dev, int phy, int reg, int val)
508 1.1 chs {
509 1.30 cube struct nfe_softc *sc = device_private(dev);
510 1.1 chs uint32_t ctl;
511 1.1 chs int ntries;
512 1.1 chs
513 1.1 chs NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
514 1.1 chs
515 1.1 chs if (NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY) {
516 1.1 chs NFE_WRITE(sc, NFE_PHY_CTL, NFE_PHY_BUSY);
517 1.1 chs DELAY(100);
518 1.1 chs }
519 1.1 chs
520 1.1 chs NFE_WRITE(sc, NFE_PHY_DATA, val);
521 1.1 chs ctl = NFE_PHY_WRITE | (phy << NFE_PHYADD_SHIFT) | reg;
522 1.1 chs NFE_WRITE(sc, NFE_PHY_CTL, ctl);
523 1.1 chs
524 1.1 chs for (ntries = 0; ntries < 1000; ntries++) {
525 1.1 chs DELAY(100);
526 1.1 chs if (!(NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY))
527 1.1 chs break;
528 1.1 chs }
529 1.1 chs #ifdef NFE_DEBUG
530 1.1 chs if (nfedebug >= 2 && ntries == 1000)
531 1.1 chs printf("could not write to PHY\n");
532 1.1 chs #endif
533 1.1 chs }
534 1.1 chs
535 1.1 chs int
536 1.1 chs nfe_intr(void *arg)
537 1.1 chs {
538 1.1 chs struct nfe_softc *sc = arg;
539 1.1 chs struct ifnet *ifp = &sc->sc_ethercom.ec_if;
540 1.1 chs uint32_t r;
541 1.14 tsutsui int handled;
542 1.1 chs
543 1.14 tsutsui if ((ifp->if_flags & IFF_UP) == 0)
544 1.14 tsutsui return 0;
545 1.1 chs
546 1.14 tsutsui handled = 0;
547 1.1 chs
548 1.14 tsutsui for (;;) {
549 1.14 tsutsui r = NFE_READ(sc, NFE_IRQ_STATUS);
550 1.14 tsutsui if ((r & NFE_IRQ_WANTED) == 0)
551 1.14 tsutsui break;
552 1.1 chs
553 1.14 tsutsui NFE_WRITE(sc, NFE_IRQ_STATUS, r);
554 1.14 tsutsui handled = 1;
555 1.14 tsutsui DPRINTFN(5, ("nfe_intr: interrupt register %x\n", r));
556 1.14 tsutsui
557 1.31 christos if ((r & (NFE_IRQ_RXERR|NFE_IRQ_RX_NOBUF|NFE_IRQ_RX)) != 0) {
558 1.14 tsutsui /* check Rx ring */
559 1.14 tsutsui nfe_rxeof(sc);
560 1.14 tsutsui }
561 1.31 christos if ((r & (NFE_IRQ_TXERR|NFE_IRQ_TXERR2|NFE_IRQ_TX_DONE)) != 0) {
562 1.14 tsutsui /* check Tx ring */
563 1.14 tsutsui nfe_txeof(sc);
564 1.14 tsutsui }
565 1.14 tsutsui if ((r & NFE_IRQ_LINK) != 0) {
566 1.14 tsutsui NFE_READ(sc, NFE_PHY_STATUS);
567 1.14 tsutsui NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
568 1.14 tsutsui DPRINTF(("%s: link state changed\n",
569 1.30 cube device_xname(sc->sc_dev)));
570 1.14 tsutsui }
571 1.1 chs }
572 1.1 chs
573 1.14 tsutsui if (handled && !IF_IS_EMPTY(&ifp->if_snd))
574 1.12 jmcneill nfe_start(ifp);
575 1.12 jmcneill
576 1.14 tsutsui return handled;
577 1.1 chs }
578 1.1 chs
579 1.37 dyoung static int
580 1.37 dyoung nfe_ifflags_cb(struct ethercom *ec)
581 1.37 dyoung {
582 1.37 dyoung struct ifnet *ifp = &ec->ec_if;
583 1.37 dyoung struct nfe_softc *sc = ifp->if_softc;
584 1.37 dyoung int change = ifp->if_flags ^ sc->sc_if_flags;
585 1.37 dyoung
586 1.37 dyoung /*
587 1.37 dyoung * If only the PROMISC flag changes, then
588 1.37 dyoung * don't do a full re-init of the chip, just update
589 1.37 dyoung * the Rx filter.
590 1.37 dyoung */
591 1.37 dyoung if ((change & ~(IFF_CANTCHANGE|IFF_DEBUG)) != 0)
592 1.37 dyoung return ENETRESET;
593 1.37 dyoung else if ((change & IFF_PROMISC) != 0)
594 1.37 dyoung nfe_setmulti(sc);
595 1.37 dyoung
596 1.37 dyoung return 0;
597 1.37 dyoung }
598 1.37 dyoung
599 1.1 chs int
600 1.15 christos nfe_ioctl(struct ifnet *ifp, u_long cmd, void *data)
601 1.1 chs {
602 1.1 chs struct nfe_softc *sc = ifp->if_softc;
603 1.1 chs struct ifaddr *ifa = (struct ifaddr *)data;
604 1.1 chs int s, error = 0;
605 1.1 chs
606 1.1 chs s = splnet();
607 1.1 chs
608 1.1 chs switch (cmd) {
609 1.37 dyoung case SIOCINITIFADDR:
610 1.1 chs ifp->if_flags |= IFF_UP;
611 1.1 chs nfe_init(ifp);
612 1.1 chs switch (ifa->ifa_addr->sa_family) {
613 1.1 chs #ifdef INET
614 1.1 chs case AF_INET:
615 1.1 chs arp_ifinit(ifp, ifa);
616 1.1 chs break;
617 1.1 chs #endif
618 1.1 chs default:
619 1.1 chs break;
620 1.1 chs }
621 1.1 chs break;
622 1.26 dyoung default:
623 1.28 dyoung if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
624 1.28 dyoung break;
625 1.31 christos
626 1.28 dyoung error = 0;
627 1.28 dyoung
628 1.28 dyoung if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
629 1.28 dyoung ;
630 1.28 dyoung else if (ifp->if_flags & IFF_RUNNING)
631 1.28 dyoung nfe_setmulti(sc);
632 1.1 chs break;
633 1.1 chs }
634 1.37 dyoung sc->sc_if_flags = ifp->if_flags;
635 1.1 chs
636 1.1 chs splx(s);
637 1.1 chs
638 1.1 chs return error;
639 1.1 chs }
640 1.1 chs
641 1.1 chs void
642 1.1 chs nfe_txdesc32_sync(struct nfe_softc *sc, struct nfe_desc32 *desc32, int ops)
643 1.1 chs {
644 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
645 1.15 christos (char *)desc32 - (char *)sc->txq.desc32,
646 1.1 chs sizeof (struct nfe_desc32), ops);
647 1.1 chs }
648 1.1 chs
649 1.1 chs void
650 1.1 chs nfe_txdesc64_sync(struct nfe_softc *sc, struct nfe_desc64 *desc64, int ops)
651 1.1 chs {
652 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
653 1.15 christos (char *)desc64 - (char *)sc->txq.desc64,
654 1.1 chs sizeof (struct nfe_desc64), ops);
655 1.1 chs }
656 1.1 chs
657 1.1 chs void
658 1.1 chs nfe_txdesc32_rsync(struct nfe_softc *sc, int start, int end, int ops)
659 1.1 chs {
660 1.1 chs if (end > start) {
661 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
662 1.15 christos (char *)&sc->txq.desc32[start] - (char *)sc->txq.desc32,
663 1.15 christos (char *)&sc->txq.desc32[end] -
664 1.15 christos (char *)&sc->txq.desc32[start], ops);
665 1.1 chs return;
666 1.1 chs }
667 1.1 chs /* sync from 'start' to end of ring */
668 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
669 1.15 christos (char *)&sc->txq.desc32[start] - (char *)sc->txq.desc32,
670 1.15 christos (char *)&sc->txq.desc32[NFE_TX_RING_COUNT] -
671 1.15 christos (char *)&sc->txq.desc32[start], ops);
672 1.1 chs
673 1.1 chs /* sync from start of ring to 'end' */
674 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map, 0,
675 1.15 christos (char *)&sc->txq.desc32[end] - (char *)sc->txq.desc32, ops);
676 1.1 chs }
677 1.1 chs
678 1.1 chs void
679 1.1 chs nfe_txdesc64_rsync(struct nfe_softc *sc, int start, int end, int ops)
680 1.1 chs {
681 1.1 chs if (end > start) {
682 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
683 1.15 christos (char *)&sc->txq.desc64[start] - (char *)sc->txq.desc64,
684 1.15 christos (char *)&sc->txq.desc64[end] -
685 1.15 christos (char *)&sc->txq.desc64[start], ops);
686 1.1 chs return;
687 1.1 chs }
688 1.1 chs /* sync from 'start' to end of ring */
689 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
690 1.15 christos (char *)&sc->txq.desc64[start] - (char *)sc->txq.desc64,
691 1.15 christos (char *)&sc->txq.desc64[NFE_TX_RING_COUNT] -
692 1.15 christos (char *)&sc->txq.desc64[start], ops);
693 1.1 chs
694 1.1 chs /* sync from start of ring to 'end' */
695 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map, 0,
696 1.15 christos (char *)&sc->txq.desc64[end] - (char *)sc->txq.desc64, ops);
697 1.1 chs }
698 1.1 chs
699 1.1 chs void
700 1.1 chs nfe_rxdesc32_sync(struct nfe_softc *sc, struct nfe_desc32 *desc32, int ops)
701 1.1 chs {
702 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->rxq.map,
703 1.15 christos (char *)desc32 - (char *)sc->rxq.desc32,
704 1.1 chs sizeof (struct nfe_desc32), ops);
705 1.1 chs }
706 1.1 chs
707 1.1 chs void
708 1.1 chs nfe_rxdesc64_sync(struct nfe_softc *sc, struct nfe_desc64 *desc64, int ops)
709 1.1 chs {
710 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->rxq.map,
711 1.15 christos (char *)desc64 - (char *)sc->rxq.desc64,
712 1.1 chs sizeof (struct nfe_desc64), ops);
713 1.1 chs }
714 1.1 chs
715 1.1 chs void
716 1.1 chs nfe_rxeof(struct nfe_softc *sc)
717 1.1 chs {
718 1.1 chs struct ifnet *ifp = &sc->sc_ethercom.ec_if;
719 1.1 chs struct nfe_desc32 *desc32;
720 1.1 chs struct nfe_desc64 *desc64;
721 1.1 chs struct nfe_rx_data *data;
722 1.1 chs struct nfe_jbuf *jbuf;
723 1.1 chs struct mbuf *m, *mnew;
724 1.1 chs bus_addr_t physaddr;
725 1.1 chs uint16_t flags;
726 1.14 tsutsui int error, len, i;
727 1.1 chs
728 1.1 chs desc32 = NULL;
729 1.1 chs desc64 = NULL;
730 1.14 tsutsui for (i = sc->rxq.cur;; i = NFE_RX_NEXTDESC(i)) {
731 1.14 tsutsui data = &sc->rxq.data[i];
732 1.1 chs
733 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
734 1.14 tsutsui desc64 = &sc->rxq.desc64[i];
735 1.14 tsutsui nfe_rxdesc64_sync(sc, desc64,
736 1.14 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
737 1.1 chs
738 1.1 chs flags = le16toh(desc64->flags);
739 1.1 chs len = le16toh(desc64->length) & 0x3fff;
740 1.1 chs } else {
741 1.14 tsutsui desc32 = &sc->rxq.desc32[i];
742 1.14 tsutsui nfe_rxdesc32_sync(sc, desc32,
743 1.14 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
744 1.1 chs
745 1.1 chs flags = le16toh(desc32->flags);
746 1.1 chs len = le16toh(desc32->length) & 0x3fff;
747 1.1 chs }
748 1.1 chs
749 1.14 tsutsui if ((flags & NFE_RX_READY) != 0)
750 1.1 chs break;
751 1.1 chs
752 1.1 chs if ((sc->sc_flags & (NFE_JUMBO_SUP | NFE_40BIT_ADDR)) == 0) {
753 1.14 tsutsui if ((flags & NFE_RX_VALID_V1) == 0)
754 1.1 chs goto skip;
755 1.1 chs
756 1.1 chs if ((flags & NFE_RX_FIXME_V1) == NFE_RX_FIXME_V1) {
757 1.1 chs flags &= ~NFE_RX_ERROR;
758 1.1 chs len--; /* fix buffer length */
759 1.1 chs }
760 1.1 chs } else {
761 1.14 tsutsui if ((flags & NFE_RX_VALID_V2) == 0)
762 1.1 chs goto skip;
763 1.1 chs
764 1.1 chs if ((flags & NFE_RX_FIXME_V2) == NFE_RX_FIXME_V2) {
765 1.1 chs flags &= ~NFE_RX_ERROR;
766 1.1 chs len--; /* fix buffer length */
767 1.1 chs }
768 1.1 chs }
769 1.1 chs
770 1.1 chs if (flags & NFE_RX_ERROR) {
771 1.1 chs ifp->if_ierrors++;
772 1.1 chs goto skip;
773 1.1 chs }
774 1.1 chs
775 1.1 chs /*
776 1.1 chs * Try to allocate a new mbuf for this ring element and load
777 1.1 chs * it before processing the current mbuf. If the ring element
778 1.1 chs * cannot be loaded, drop the received packet and reuse the
779 1.1 chs * old mbuf. In the unlikely case that the old mbuf can't be
780 1.1 chs * reloaded either, explicitly panic.
781 1.1 chs */
782 1.1 chs MGETHDR(mnew, M_DONTWAIT, MT_DATA);
783 1.1 chs if (mnew == NULL) {
784 1.1 chs ifp->if_ierrors++;
785 1.1 chs goto skip;
786 1.1 chs }
787 1.1 chs
788 1.1 chs if (sc->sc_flags & NFE_USE_JUMBO) {
789 1.19 cube physaddr =
790 1.19 cube sc->rxq.jbuf[sc->rxq.jbufmap[i]].physaddr;
791 1.19 cube if ((jbuf = nfe_jalloc(sc, i)) == NULL) {
792 1.19 cube if (len > MCLBYTES) {
793 1.19 cube m_freem(mnew);
794 1.19 cube ifp->if_ierrors++;
795 1.19 cube goto skip1;
796 1.19 cube }
797 1.19 cube MCLGET(mnew, M_DONTWAIT);
798 1.19 cube if ((mnew->m_flags & M_EXT) == 0) {
799 1.19 cube m_freem(mnew);
800 1.19 cube ifp->if_ierrors++;
801 1.19 cube goto skip1;
802 1.19 cube }
803 1.1 chs
804 1.31 christos (void)memcpy(mtod(mnew, void *),
805 1.19 cube mtod(data->m, const void *), len);
806 1.19 cube m = mnew;
807 1.19 cube goto mbufcopied;
808 1.19 cube } else {
809 1.19 cube MEXTADD(mnew, jbuf->buf, NFE_JBYTES, 0, nfe_jfree, sc);
810 1.19 cube bus_dmamap_sync(sc->sc_dmat, sc->rxq.jmap,
811 1.19 cube mtod(data->m, char *) - (char *)sc->rxq.jpool,
812 1.19 cube NFE_JBYTES, BUS_DMASYNC_POSTREAD);
813 1.1 chs
814 1.19 cube physaddr = jbuf->physaddr;
815 1.19 cube }
816 1.1 chs } else {
817 1.1 chs MCLGET(mnew, M_DONTWAIT);
818 1.14 tsutsui if ((mnew->m_flags & M_EXT) == 0) {
819 1.1 chs m_freem(mnew);
820 1.1 chs ifp->if_ierrors++;
821 1.1 chs goto skip;
822 1.1 chs }
823 1.1 chs
824 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->map, 0,
825 1.1 chs data->map->dm_mapsize, BUS_DMASYNC_POSTREAD);
826 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->map);
827 1.1 chs
828 1.19 cube error = bus_dmamap_load(sc->sc_dmat, data->map,
829 1.19 cube mtod(mnew, void *), MCLBYTES, NULL,
830 1.19 cube BUS_DMA_READ | BUS_DMA_NOWAIT);
831 1.1 chs if (error != 0) {
832 1.1 chs m_freem(mnew);
833 1.1 chs
834 1.1 chs /* try to reload the old mbuf */
835 1.19 cube error = bus_dmamap_load(sc->sc_dmat, data->map,
836 1.19 cube mtod(data->m, void *), MCLBYTES, NULL,
837 1.1 chs BUS_DMA_READ | BUS_DMA_NOWAIT);
838 1.1 chs if (error != 0) {
839 1.1 chs /* very unlikely that it will fail.. */
840 1.1 chs panic("%s: could not load old rx mbuf",
841 1.30 cube device_xname(sc->sc_dev));
842 1.1 chs }
843 1.1 chs ifp->if_ierrors++;
844 1.1 chs goto skip;
845 1.1 chs }
846 1.1 chs physaddr = data->map->dm_segs[0].ds_addr;
847 1.1 chs }
848 1.1 chs
849 1.1 chs /*
850 1.1 chs * New mbuf successfully loaded, update Rx ring and continue
851 1.1 chs * processing.
852 1.1 chs */
853 1.1 chs m = data->m;
854 1.1 chs data->m = mnew;
855 1.1 chs
856 1.19 cube mbufcopied:
857 1.1 chs /* finalize mbuf */
858 1.1 chs m->m_pkthdr.len = m->m_len = len;
859 1.1 chs m->m_pkthdr.rcvif = ifp;
860 1.1 chs
861 1.13 tsutsui if ((sc->sc_flags & NFE_HW_CSUM) != 0) {
862 1.13 tsutsui /*
863 1.13 tsutsui * XXX
864 1.13 tsutsui * no way to check M_CSUM_IPv4_BAD or non-IPv4 packets?
865 1.13 tsutsui */
866 1.13 tsutsui if (flags & NFE_RX_IP_CSUMOK) {
867 1.13 tsutsui m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
868 1.13 tsutsui DPRINTFN(3, ("%s: ip4csum-rx ok\n",
869 1.30 cube device_xname(sc->sc_dev)));
870 1.13 tsutsui }
871 1.13 tsutsui /*
872 1.13 tsutsui * XXX
873 1.13 tsutsui * no way to check M_CSUM_TCP_UDP_BAD or
874 1.13 tsutsui * other protocols?
875 1.13 tsutsui */
876 1.13 tsutsui if (flags & NFE_RX_UDP_CSUMOK) {
877 1.13 tsutsui m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
878 1.13 tsutsui DPRINTFN(3, ("%s: udp4csum-rx ok\n",
879 1.30 cube device_xname(sc->sc_dev)));
880 1.13 tsutsui } else if (flags & NFE_RX_TCP_CSUMOK) {
881 1.13 tsutsui m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
882 1.13 tsutsui DPRINTFN(3, ("%s: tcp4csum-rx ok\n",
883 1.30 cube device_xname(sc->sc_dev)));
884 1.13 tsutsui }
885 1.13 tsutsui }
886 1.1 chs #if NBPFILTER > 0
887 1.1 chs if (ifp->if_bpf)
888 1.1 chs bpf_mtap(ifp->if_bpf, m);
889 1.1 chs #endif
890 1.1 chs ifp->if_ipackets++;
891 1.1 chs (*ifp->if_input)(ifp, m);
892 1.1 chs
893 1.19 cube skip1:
894 1.1 chs /* update mapping address in h/w descriptor */
895 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
896 1.1 chs #if defined(__LP64__)
897 1.1 chs desc64->physaddr[0] = htole32(physaddr >> 32);
898 1.1 chs #endif
899 1.1 chs desc64->physaddr[1] = htole32(physaddr & 0xffffffff);
900 1.1 chs } else {
901 1.1 chs desc32->physaddr = htole32(physaddr);
902 1.1 chs }
903 1.1 chs
904 1.31 christos skip:
905 1.14 tsutsui if (sc->sc_flags & NFE_40BIT_ADDR) {
906 1.1 chs desc64->length = htole16(sc->rxq.bufsz);
907 1.1 chs desc64->flags = htole16(NFE_RX_READY);
908 1.1 chs
909 1.14 tsutsui nfe_rxdesc64_sync(sc, desc64,
910 1.14 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
911 1.1 chs } else {
912 1.1 chs desc32->length = htole16(sc->rxq.bufsz);
913 1.1 chs desc32->flags = htole16(NFE_RX_READY);
914 1.1 chs
915 1.14 tsutsui nfe_rxdesc32_sync(sc, desc32,
916 1.14 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
917 1.1 chs }
918 1.1 chs }
919 1.14 tsutsui /* update current RX pointer */
920 1.14 tsutsui sc->rxq.cur = i;
921 1.1 chs }
922 1.1 chs
923 1.1 chs void
924 1.1 chs nfe_txeof(struct nfe_softc *sc)
925 1.1 chs {
926 1.1 chs struct ifnet *ifp = &sc->sc_ethercom.ec_if;
927 1.1 chs struct nfe_desc32 *desc32;
928 1.1 chs struct nfe_desc64 *desc64;
929 1.1 chs struct nfe_tx_data *data = NULL;
930 1.14 tsutsui int i;
931 1.1 chs uint16_t flags;
932 1.31 christos char buf[128];
933 1.1 chs
934 1.14 tsutsui for (i = sc->txq.next;
935 1.14 tsutsui sc->txq.queued > 0;
936 1.14 tsutsui i = NFE_TX_NEXTDESC(i), sc->txq.queued--) {
937 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
938 1.14 tsutsui desc64 = &sc->txq.desc64[i];
939 1.14 tsutsui nfe_txdesc64_sync(sc, desc64,
940 1.14 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
941 1.1 chs
942 1.1 chs flags = le16toh(desc64->flags);
943 1.1 chs } else {
944 1.14 tsutsui desc32 = &sc->txq.desc32[i];
945 1.14 tsutsui nfe_txdesc32_sync(sc, desc32,
946 1.14 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
947 1.1 chs
948 1.1 chs flags = le16toh(desc32->flags);
949 1.1 chs }
950 1.1 chs
951 1.14 tsutsui if ((flags & NFE_TX_VALID) != 0)
952 1.1 chs break;
953 1.1 chs
954 1.14 tsutsui data = &sc->txq.data[i];
955 1.1 chs
956 1.1 chs if ((sc->sc_flags & (NFE_JUMBO_SUP | NFE_40BIT_ADDR)) == 0) {
957 1.14 tsutsui if ((flags & NFE_TX_LASTFRAG_V1) == 0 &&
958 1.14 tsutsui data->m == NULL)
959 1.14 tsutsui continue;
960 1.1 chs
961 1.1 chs if ((flags & NFE_TX_ERROR_V1) != 0) {
962 1.38 christos snprintb(buf, sizeof(buf), NFE_V1_TXERR, flags);
963 1.33 christos aprint_error_dev(sc->sc_dev, "tx v1 error %s\n",
964 1.38 christos buf);
965 1.1 chs ifp->if_oerrors++;
966 1.1 chs } else
967 1.1 chs ifp->if_opackets++;
968 1.1 chs } else {
969 1.14 tsutsui if ((flags & NFE_TX_LASTFRAG_V2) == 0 &&
970 1.14 tsutsui data->m == NULL)
971 1.14 tsutsui continue;
972 1.1 chs
973 1.1 chs if ((flags & NFE_TX_ERROR_V2) != 0) {
974 1.38 christos snprintb(buf, sizeof(buf), NFE_V2_TXERR, flags);
975 1.32 xtraeme aprint_error_dev(sc->sc_dev, "tx v2 error %s\n",
976 1.38 christos buf);
977 1.1 chs ifp->if_oerrors++;
978 1.1 chs } else
979 1.1 chs ifp->if_opackets++;
980 1.1 chs }
981 1.1 chs
982 1.1 chs if (data->m == NULL) { /* should not get there */
983 1.30 cube aprint_error_dev(sc->sc_dev,
984 1.30 cube "last fragment bit w/o associated mbuf!\n");
985 1.14 tsutsui continue;
986 1.1 chs }
987 1.1 chs
988 1.1 chs /* last fragment of the mbuf chain transmitted */
989 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->active, 0,
990 1.1 chs data->active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
991 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->active);
992 1.1 chs m_freem(data->m);
993 1.1 chs data->m = NULL;
994 1.14 tsutsui }
995 1.1 chs
996 1.14 tsutsui sc->txq.next = i;
997 1.1 chs
998 1.14 tsutsui if (sc->txq.queued < NFE_TX_RING_COUNT) {
999 1.14 tsutsui /* at least one slot freed */
1000 1.14 tsutsui ifp->if_flags &= ~IFF_OACTIVE;
1001 1.1 chs }
1002 1.1 chs
1003 1.14 tsutsui if (sc->txq.queued == 0) {
1004 1.14 tsutsui /* all queued packets are sent */
1005 1.14 tsutsui ifp->if_timer = 0;
1006 1.1 chs }
1007 1.1 chs }
1008 1.1 chs
1009 1.1 chs int
1010 1.1 chs nfe_encap(struct nfe_softc *sc, struct mbuf *m0)
1011 1.1 chs {
1012 1.1 chs struct nfe_desc32 *desc32;
1013 1.1 chs struct nfe_desc64 *desc64;
1014 1.1 chs struct nfe_tx_data *data;
1015 1.1 chs bus_dmamap_t map;
1016 1.13 tsutsui uint16_t flags, csumflags;
1017 1.1 chs #if NVLAN > 0
1018 1.1 chs struct m_tag *mtag;
1019 1.1 chs uint32_t vtag = 0;
1020 1.1 chs #endif
1021 1.11 tsutsui int error, i, first;
1022 1.1 chs
1023 1.1 chs desc32 = NULL;
1024 1.1 chs desc64 = NULL;
1025 1.1 chs data = NULL;
1026 1.11 tsutsui
1027 1.11 tsutsui flags = 0;
1028 1.13 tsutsui csumflags = 0;
1029 1.11 tsutsui first = sc->txq.cur;
1030 1.11 tsutsui
1031 1.11 tsutsui map = sc->txq.data[first].map;
1032 1.1 chs
1033 1.1 chs error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m0, BUS_DMA_NOWAIT);
1034 1.1 chs if (error != 0) {
1035 1.30 cube aprint_error_dev(sc->sc_dev, "could not map mbuf (error %d)\n",
1036 1.30 cube error);
1037 1.1 chs return error;
1038 1.1 chs }
1039 1.1 chs
1040 1.1 chs if (sc->txq.queued + map->dm_nsegs >= NFE_TX_RING_COUNT - 1) {
1041 1.1 chs bus_dmamap_unload(sc->sc_dmat, map);
1042 1.1 chs return ENOBUFS;
1043 1.1 chs }
1044 1.1 chs
1045 1.1 chs #if NVLAN > 0
1046 1.1 chs /* setup h/w VLAN tagging */
1047 1.9 alc if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL)
1048 1.1 chs vtag = NFE_TX_VTAG | VLAN_TAG_VALUE(mtag);
1049 1.1 chs #endif
1050 1.13 tsutsui if ((sc->sc_flags & NFE_HW_CSUM) != 0) {
1051 1.13 tsutsui if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4)
1052 1.13 tsutsui csumflags |= NFE_TX_IP_CSUM;
1053 1.13 tsutsui if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv4 | M_CSUM_UDPv4))
1054 1.14 tsutsui csumflags |= NFE_TX_TCP_UDP_CSUM;
1055 1.13 tsutsui }
1056 1.1 chs
1057 1.1 chs for (i = 0; i < map->dm_nsegs; i++) {
1058 1.1 chs data = &sc->txq.data[sc->txq.cur];
1059 1.1 chs
1060 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1061 1.1 chs desc64 = &sc->txq.desc64[sc->txq.cur];
1062 1.1 chs #if defined(__LP64__)
1063 1.1 chs desc64->physaddr[0] =
1064 1.1 chs htole32(map->dm_segs[i].ds_addr >> 32);
1065 1.1 chs #endif
1066 1.1 chs desc64->physaddr[1] =
1067 1.1 chs htole32(map->dm_segs[i].ds_addr & 0xffffffff);
1068 1.1 chs desc64->length = htole16(map->dm_segs[i].ds_len - 1);
1069 1.1 chs desc64->flags = htole16(flags);
1070 1.13 tsutsui desc64->vtag = 0;
1071 1.1 chs } else {
1072 1.1 chs desc32 = &sc->txq.desc32[sc->txq.cur];
1073 1.1 chs
1074 1.1 chs desc32->physaddr = htole32(map->dm_segs[i].ds_addr);
1075 1.1 chs desc32->length = htole16(map->dm_segs[i].ds_len - 1);
1076 1.1 chs desc32->flags = htole16(flags);
1077 1.1 chs }
1078 1.1 chs
1079 1.13 tsutsui /*
1080 1.13 tsutsui * Setting of the valid bit in the first descriptor is
1081 1.13 tsutsui * deferred until the whole chain is fully setup.
1082 1.13 tsutsui */
1083 1.13 tsutsui flags |= NFE_TX_VALID;
1084 1.1 chs
1085 1.1 chs sc->txq.queued++;
1086 1.14 tsutsui sc->txq.cur = NFE_TX_NEXTDESC(sc->txq.cur);
1087 1.1 chs }
1088 1.1 chs
1089 1.11 tsutsui /* the whole mbuf chain has been setup */
1090 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1091 1.11 tsutsui /* fix last descriptor */
1092 1.1 chs flags |= NFE_TX_LASTFRAG_V2;
1093 1.1 chs desc64->flags = htole16(flags);
1094 1.11 tsutsui
1095 1.13 tsutsui /* Checksum flags and vtag belong to the first fragment only. */
1096 1.13 tsutsui #if NVLAN > 0
1097 1.13 tsutsui sc->txq.desc64[first].vtag = htole32(vtag);
1098 1.13 tsutsui #endif
1099 1.13 tsutsui sc->txq.desc64[first].flags |= htole16(csumflags);
1100 1.13 tsutsui
1101 1.11 tsutsui /* finally, set the valid bit in the first descriptor */
1102 1.11 tsutsui sc->txq.desc64[first].flags |= htole16(NFE_TX_VALID);
1103 1.1 chs } else {
1104 1.11 tsutsui /* fix last descriptor */
1105 1.1 chs if (sc->sc_flags & NFE_JUMBO_SUP)
1106 1.1 chs flags |= NFE_TX_LASTFRAG_V2;
1107 1.1 chs else
1108 1.1 chs flags |= NFE_TX_LASTFRAG_V1;
1109 1.1 chs desc32->flags = htole16(flags);
1110 1.11 tsutsui
1111 1.13 tsutsui /* Checksum flags belong to the first fragment only. */
1112 1.13 tsutsui sc->txq.desc32[first].flags |= htole16(csumflags);
1113 1.13 tsutsui
1114 1.11 tsutsui /* finally, set the valid bit in the first descriptor */
1115 1.11 tsutsui sc->txq.desc32[first].flags |= htole16(NFE_TX_VALID);
1116 1.1 chs }
1117 1.1 chs
1118 1.1 chs data->m = m0;
1119 1.1 chs data->active = map;
1120 1.1 chs
1121 1.1 chs bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
1122 1.1 chs BUS_DMASYNC_PREWRITE);
1123 1.1 chs
1124 1.1 chs return 0;
1125 1.1 chs }
1126 1.1 chs
1127 1.1 chs void
1128 1.1 chs nfe_start(struct ifnet *ifp)
1129 1.1 chs {
1130 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1131 1.14 tsutsui int old = sc->txq.queued;
1132 1.1 chs struct mbuf *m0;
1133 1.1 chs
1134 1.31 christos if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
1135 1.18 cube return;
1136 1.18 cube
1137 1.1 chs for (;;) {
1138 1.1 chs IFQ_POLL(&ifp->if_snd, m0);
1139 1.1 chs if (m0 == NULL)
1140 1.1 chs break;
1141 1.1 chs
1142 1.1 chs if (nfe_encap(sc, m0) != 0) {
1143 1.1 chs ifp->if_flags |= IFF_OACTIVE;
1144 1.1 chs break;
1145 1.1 chs }
1146 1.1 chs
1147 1.1 chs /* packet put in h/w queue, remove from s/w queue */
1148 1.1 chs IFQ_DEQUEUE(&ifp->if_snd, m0);
1149 1.1 chs
1150 1.1 chs #if NBPFILTER > 0
1151 1.1 chs if (ifp->if_bpf != NULL)
1152 1.1 chs bpf_mtap(ifp->if_bpf, m0);
1153 1.1 chs #endif
1154 1.1 chs }
1155 1.1 chs
1156 1.14 tsutsui if (sc->txq.queued != old) {
1157 1.14 tsutsui /* packets are queued */
1158 1.14 tsutsui if (sc->sc_flags & NFE_40BIT_ADDR)
1159 1.14 tsutsui nfe_txdesc64_rsync(sc, old, sc->txq.cur,
1160 1.14 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1161 1.14 tsutsui else
1162 1.14 tsutsui nfe_txdesc32_rsync(sc, old, sc->txq.cur,
1163 1.14 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1164 1.14 tsutsui /* kick Tx */
1165 1.14 tsutsui NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_KICKTX | sc->rxtxctl);
1166 1.1 chs
1167 1.14 tsutsui /*
1168 1.14 tsutsui * Set a timeout in case the chip goes out to lunch.
1169 1.14 tsutsui */
1170 1.14 tsutsui ifp->if_timer = 5;
1171 1.14 tsutsui }
1172 1.1 chs }
1173 1.1 chs
1174 1.1 chs void
1175 1.1 chs nfe_watchdog(struct ifnet *ifp)
1176 1.1 chs {
1177 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1178 1.1 chs
1179 1.30 cube aprint_error_dev(sc->sc_dev, "watchdog timeout\n");
1180 1.1 chs
1181 1.1 chs ifp->if_flags &= ~IFF_RUNNING;
1182 1.1 chs nfe_init(ifp);
1183 1.1 chs
1184 1.1 chs ifp->if_oerrors++;
1185 1.1 chs }
1186 1.1 chs
1187 1.1 chs int
1188 1.1 chs nfe_init(struct ifnet *ifp)
1189 1.1 chs {
1190 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1191 1.1 chs uint32_t tmp;
1192 1.26 dyoung int rc = 0, s;
1193 1.1 chs
1194 1.1 chs if (ifp->if_flags & IFF_RUNNING)
1195 1.1 chs return 0;
1196 1.1 chs
1197 1.1 chs nfe_stop(ifp, 0);
1198 1.1 chs
1199 1.1 chs NFE_WRITE(sc, NFE_TX_UNK, 0);
1200 1.1 chs NFE_WRITE(sc, NFE_STATUS, 0);
1201 1.1 chs
1202 1.1 chs sc->rxtxctl = NFE_RXTX_BIT2;
1203 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR)
1204 1.1 chs sc->rxtxctl |= NFE_RXTX_V3MAGIC;
1205 1.1 chs else if (sc->sc_flags & NFE_JUMBO_SUP)
1206 1.1 chs sc->rxtxctl |= NFE_RXTX_V2MAGIC;
1207 1.1 chs if (sc->sc_flags & NFE_HW_CSUM)
1208 1.1 chs sc->rxtxctl |= NFE_RXTX_RXCSUM;
1209 1.1 chs #if NVLAN > 0
1210 1.1 chs /*
1211 1.1 chs * Although the adapter is capable of stripping VLAN tags from received
1212 1.1 chs * frames (NFE_RXTX_VTAG_STRIP), we do not enable this functionality on
1213 1.1 chs * purpose. This will be done in software by our network stack.
1214 1.1 chs */
1215 1.1 chs if (sc->sc_flags & NFE_HW_VLAN)
1216 1.1 chs sc->rxtxctl |= NFE_RXTX_VTAG_INSERT;
1217 1.1 chs #endif
1218 1.1 chs NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_RESET | sc->rxtxctl);
1219 1.1 chs DELAY(10);
1220 1.1 chs NFE_WRITE(sc, NFE_RXTX_CTL, sc->rxtxctl);
1221 1.1 chs
1222 1.1 chs #if NVLAN
1223 1.1 chs if (sc->sc_flags & NFE_HW_VLAN)
1224 1.1 chs NFE_WRITE(sc, NFE_VTAG_CTL, NFE_VTAG_ENABLE);
1225 1.1 chs #endif
1226 1.1 chs
1227 1.1 chs NFE_WRITE(sc, NFE_SETUP_R6, 0);
1228 1.1 chs
1229 1.1 chs /* set MAC address */
1230 1.1 chs nfe_set_macaddr(sc, sc->sc_enaddr);
1231 1.1 chs
1232 1.1 chs /* tell MAC where rings are in memory */
1233 1.1 chs #ifdef __LP64__
1234 1.1 chs NFE_WRITE(sc, NFE_RX_RING_ADDR_HI, sc->rxq.physaddr >> 32);
1235 1.1 chs #endif
1236 1.1 chs NFE_WRITE(sc, NFE_RX_RING_ADDR_LO, sc->rxq.physaddr & 0xffffffff);
1237 1.1 chs #ifdef __LP64__
1238 1.1 chs NFE_WRITE(sc, NFE_TX_RING_ADDR_HI, sc->txq.physaddr >> 32);
1239 1.1 chs #endif
1240 1.1 chs NFE_WRITE(sc, NFE_TX_RING_ADDR_LO, sc->txq.physaddr & 0xffffffff);
1241 1.1 chs
1242 1.1 chs NFE_WRITE(sc, NFE_RING_SIZE,
1243 1.1 chs (NFE_RX_RING_COUNT - 1) << 16 |
1244 1.1 chs (NFE_TX_RING_COUNT - 1));
1245 1.1 chs
1246 1.1 chs NFE_WRITE(sc, NFE_RXBUFSZ, sc->rxq.bufsz);
1247 1.1 chs
1248 1.1 chs /* force MAC to wakeup */
1249 1.1 chs tmp = NFE_READ(sc, NFE_PWR_STATE);
1250 1.1 chs NFE_WRITE(sc, NFE_PWR_STATE, tmp | NFE_PWR_WAKEUP);
1251 1.1 chs DELAY(10);
1252 1.1 chs tmp = NFE_READ(sc, NFE_PWR_STATE);
1253 1.1 chs NFE_WRITE(sc, NFE_PWR_STATE, tmp | NFE_PWR_VALID);
1254 1.1 chs
1255 1.12 jmcneill s = splnet();
1256 1.39 cegger NFE_WRITE(sc, NFE_IRQ_MASK, 0);
1257 1.12 jmcneill nfe_intr(sc); /* XXX clear IRQ status registers */
1258 1.39 cegger NFE_WRITE(sc, NFE_IRQ_MASK, NFE_IRQ_WANTED);
1259 1.12 jmcneill splx(s);
1260 1.12 jmcneill
1261 1.1 chs #if 1
1262 1.1 chs /* configure interrupts coalescing/mitigation */
1263 1.1 chs NFE_WRITE(sc, NFE_IMTIMER, NFE_IM_DEFAULT);
1264 1.1 chs #else
1265 1.1 chs /* no interrupt mitigation: one interrupt per packet */
1266 1.1 chs NFE_WRITE(sc, NFE_IMTIMER, 970);
1267 1.1 chs #endif
1268 1.1 chs
1269 1.1 chs NFE_WRITE(sc, NFE_SETUP_R1, NFE_R1_MAGIC);
1270 1.1 chs NFE_WRITE(sc, NFE_SETUP_R2, NFE_R2_MAGIC);
1271 1.1 chs NFE_WRITE(sc, NFE_SETUP_R6, NFE_R6_MAGIC);
1272 1.1 chs
1273 1.1 chs /* update MAC knowledge of PHY; generates a NFE_IRQ_LINK interrupt */
1274 1.1 chs NFE_WRITE(sc, NFE_STATUS, sc->mii_phyaddr << 24 | NFE_STATUS_MAGIC);
1275 1.1 chs
1276 1.1 chs NFE_WRITE(sc, NFE_SETUP_R4, NFE_R4_MAGIC);
1277 1.31 christos NFE_WRITE(sc, NFE_WOL_CTL, NFE_WOL_ENABLE);
1278 1.1 chs
1279 1.1 chs sc->rxtxctl &= ~NFE_RXTX_BIT2;
1280 1.1 chs NFE_WRITE(sc, NFE_RXTX_CTL, sc->rxtxctl);
1281 1.1 chs DELAY(10);
1282 1.1 chs NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_BIT1 | sc->rxtxctl);
1283 1.1 chs
1284 1.1 chs /* set Rx filter */
1285 1.1 chs nfe_setmulti(sc);
1286 1.1 chs
1287 1.26 dyoung if ((rc = ether_mediachange(ifp)) != 0)
1288 1.26 dyoung goto out;
1289 1.1 chs
1290 1.12 jmcneill nfe_tick(sc);
1291 1.12 jmcneill
1292 1.1 chs /* enable Rx */
1293 1.1 chs NFE_WRITE(sc, NFE_RX_CTL, NFE_RX_START);
1294 1.1 chs
1295 1.1 chs /* enable Tx */
1296 1.1 chs NFE_WRITE(sc, NFE_TX_CTL, NFE_TX_START);
1297 1.1 chs
1298 1.1 chs NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
1299 1.1 chs
1300 1.1 chs /* enable interrupts */
1301 1.1 chs NFE_WRITE(sc, NFE_IRQ_MASK, NFE_IRQ_WANTED);
1302 1.1 chs
1303 1.1 chs callout_schedule(&sc->sc_tick_ch, hz);
1304 1.1 chs
1305 1.1 chs ifp->if_flags |= IFF_RUNNING;
1306 1.1 chs ifp->if_flags &= ~IFF_OACTIVE;
1307 1.1 chs
1308 1.26 dyoung out:
1309 1.26 dyoung return rc;
1310 1.1 chs }
1311 1.1 chs
1312 1.1 chs void
1313 1.7 christos nfe_stop(struct ifnet *ifp, int disable)
1314 1.1 chs {
1315 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1316 1.1 chs
1317 1.1 chs callout_stop(&sc->sc_tick_ch);
1318 1.1 chs
1319 1.1 chs ifp->if_timer = 0;
1320 1.1 chs ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1321 1.1 chs
1322 1.1 chs mii_down(&sc->sc_mii);
1323 1.1 chs
1324 1.1 chs /* abort Tx */
1325 1.1 chs NFE_WRITE(sc, NFE_TX_CTL, 0);
1326 1.1 chs
1327 1.1 chs /* disable Rx */
1328 1.1 chs NFE_WRITE(sc, NFE_RX_CTL, 0);
1329 1.1 chs
1330 1.1 chs /* disable interrupts */
1331 1.1 chs NFE_WRITE(sc, NFE_IRQ_MASK, 0);
1332 1.1 chs
1333 1.1 chs /* reset Tx and Rx rings */
1334 1.1 chs nfe_reset_tx_ring(sc, &sc->txq);
1335 1.1 chs nfe_reset_rx_ring(sc, &sc->rxq);
1336 1.1 chs }
1337 1.1 chs
1338 1.1 chs int
1339 1.1 chs nfe_alloc_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1340 1.1 chs {
1341 1.1 chs struct nfe_desc32 *desc32;
1342 1.1 chs struct nfe_desc64 *desc64;
1343 1.1 chs struct nfe_rx_data *data;
1344 1.1 chs struct nfe_jbuf *jbuf;
1345 1.1 chs void **desc;
1346 1.1 chs bus_addr_t physaddr;
1347 1.1 chs int i, nsegs, error, descsize;
1348 1.1 chs
1349 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1350 1.1 chs desc = (void **)&ring->desc64;
1351 1.1 chs descsize = sizeof (struct nfe_desc64);
1352 1.1 chs } else {
1353 1.1 chs desc = (void **)&ring->desc32;
1354 1.1 chs descsize = sizeof (struct nfe_desc32);
1355 1.1 chs }
1356 1.1 chs
1357 1.1 chs ring->cur = ring->next = 0;
1358 1.1 chs ring->bufsz = MCLBYTES;
1359 1.1 chs
1360 1.1 chs error = bus_dmamap_create(sc->sc_dmat, NFE_RX_RING_COUNT * descsize, 1,
1361 1.1 chs NFE_RX_RING_COUNT * descsize, 0, BUS_DMA_NOWAIT, &ring->map);
1362 1.1 chs if (error != 0) {
1363 1.30 cube aprint_error_dev(sc->sc_dev,
1364 1.30 cube "could not create desc DMA map\n");
1365 1.1 chs goto fail;
1366 1.1 chs }
1367 1.1 chs
1368 1.1 chs error = bus_dmamem_alloc(sc->sc_dmat, NFE_RX_RING_COUNT * descsize,
1369 1.1 chs PAGE_SIZE, 0, &ring->seg, 1, &nsegs, BUS_DMA_NOWAIT);
1370 1.1 chs if (error != 0) {
1371 1.30 cube aprint_error_dev(sc->sc_dev,
1372 1.30 cube "could not allocate DMA memory\n");
1373 1.1 chs goto fail;
1374 1.1 chs }
1375 1.1 chs
1376 1.1 chs error = bus_dmamem_map(sc->sc_dmat, &ring->seg, nsegs,
1377 1.15 christos NFE_RX_RING_COUNT * descsize, (void **)desc, BUS_DMA_NOWAIT);
1378 1.1 chs if (error != 0) {
1379 1.30 cube aprint_error_dev(sc->sc_dev,
1380 1.30 cube "could not map desc DMA memory\n");
1381 1.1 chs goto fail;
1382 1.1 chs }
1383 1.1 chs
1384 1.1 chs error = bus_dmamap_load(sc->sc_dmat, ring->map, *desc,
1385 1.1 chs NFE_RX_RING_COUNT * descsize, NULL, BUS_DMA_NOWAIT);
1386 1.1 chs if (error != 0) {
1387 1.30 cube aprint_error_dev(sc->sc_dev, "could not load desc DMA map\n");
1388 1.1 chs goto fail;
1389 1.1 chs }
1390 1.1 chs
1391 1.1 chs bzero(*desc, NFE_RX_RING_COUNT * descsize);
1392 1.1 chs ring->physaddr = ring->map->dm_segs[0].ds_addr;
1393 1.1 chs
1394 1.1 chs if (sc->sc_flags & NFE_USE_JUMBO) {
1395 1.1 chs ring->bufsz = NFE_JBYTES;
1396 1.1 chs if ((error = nfe_jpool_alloc(sc)) != 0) {
1397 1.30 cube aprint_error_dev(sc->sc_dev,
1398 1.30 cube "could not allocate jumbo frames\n");
1399 1.1 chs goto fail;
1400 1.1 chs }
1401 1.1 chs }
1402 1.1 chs
1403 1.1 chs /*
1404 1.1 chs * Pre-allocate Rx buffers and populate Rx ring.
1405 1.1 chs */
1406 1.1 chs for (i = 0; i < NFE_RX_RING_COUNT; i++) {
1407 1.1 chs data = &sc->rxq.data[i];
1408 1.1 chs
1409 1.1 chs MGETHDR(data->m, M_DONTWAIT, MT_DATA);
1410 1.1 chs if (data->m == NULL) {
1411 1.30 cube aprint_error_dev(sc->sc_dev,
1412 1.30 cube "could not allocate rx mbuf\n");
1413 1.1 chs error = ENOMEM;
1414 1.1 chs goto fail;
1415 1.1 chs }
1416 1.1 chs
1417 1.1 chs if (sc->sc_flags & NFE_USE_JUMBO) {
1418 1.19 cube if ((jbuf = nfe_jalloc(sc, i)) == NULL) {
1419 1.30 cube aprint_error_dev(sc->sc_dev,
1420 1.30 cube "could not allocate jumbo buffer\n");
1421 1.1 chs goto fail;
1422 1.1 chs }
1423 1.1 chs MEXTADD(data->m, jbuf->buf, NFE_JBYTES, 0, nfe_jfree,
1424 1.1 chs sc);
1425 1.1 chs
1426 1.1 chs physaddr = jbuf->physaddr;
1427 1.1 chs } else {
1428 1.1 chs error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
1429 1.1 chs MCLBYTES, 0, BUS_DMA_NOWAIT, &data->map);
1430 1.1 chs if (error != 0) {
1431 1.30 cube aprint_error_dev(sc->sc_dev,
1432 1.30 cube "could not create DMA map\n");
1433 1.1 chs goto fail;
1434 1.1 chs }
1435 1.1 chs MCLGET(data->m, M_DONTWAIT);
1436 1.1 chs if (!(data->m->m_flags & M_EXT)) {
1437 1.30 cube aprint_error_dev(sc->sc_dev,
1438 1.30 cube "could not allocate mbuf cluster\n");
1439 1.1 chs error = ENOMEM;
1440 1.1 chs goto fail;
1441 1.1 chs }
1442 1.1 chs
1443 1.1 chs error = bus_dmamap_load(sc->sc_dmat, data->map,
1444 1.1 chs mtod(data->m, void *), MCLBYTES, NULL,
1445 1.1 chs BUS_DMA_READ | BUS_DMA_NOWAIT);
1446 1.1 chs if (error != 0) {
1447 1.30 cube aprint_error_dev(sc->sc_dev,
1448 1.30 cube "could not load rx buf DMA map");
1449 1.1 chs goto fail;
1450 1.1 chs }
1451 1.1 chs physaddr = data->map->dm_segs[0].ds_addr;
1452 1.1 chs }
1453 1.1 chs
1454 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1455 1.1 chs desc64 = &sc->rxq.desc64[i];
1456 1.1 chs #if defined(__LP64__)
1457 1.1 chs desc64->physaddr[0] = htole32(physaddr >> 32);
1458 1.1 chs #endif
1459 1.1 chs desc64->physaddr[1] = htole32(physaddr & 0xffffffff);
1460 1.1 chs desc64->length = htole16(sc->rxq.bufsz);
1461 1.1 chs desc64->flags = htole16(NFE_RX_READY);
1462 1.1 chs } else {
1463 1.1 chs desc32 = &sc->rxq.desc32[i];
1464 1.1 chs desc32->physaddr = htole32(physaddr);
1465 1.1 chs desc32->length = htole16(sc->rxq.bufsz);
1466 1.1 chs desc32->flags = htole16(NFE_RX_READY);
1467 1.1 chs }
1468 1.1 chs }
1469 1.1 chs
1470 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
1471 1.1 chs BUS_DMASYNC_PREWRITE);
1472 1.1 chs
1473 1.1 chs return 0;
1474 1.1 chs
1475 1.1 chs fail: nfe_free_rx_ring(sc, ring);
1476 1.1 chs return error;
1477 1.1 chs }
1478 1.1 chs
1479 1.1 chs void
1480 1.1 chs nfe_reset_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1481 1.1 chs {
1482 1.1 chs int i;
1483 1.1 chs
1484 1.1 chs for (i = 0; i < NFE_RX_RING_COUNT; i++) {
1485 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1486 1.1 chs ring->desc64[i].length = htole16(ring->bufsz);
1487 1.1 chs ring->desc64[i].flags = htole16(NFE_RX_READY);
1488 1.1 chs } else {
1489 1.1 chs ring->desc32[i].length = htole16(ring->bufsz);
1490 1.1 chs ring->desc32[i].flags = htole16(NFE_RX_READY);
1491 1.1 chs }
1492 1.1 chs }
1493 1.1 chs
1494 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
1495 1.1 chs BUS_DMASYNC_PREWRITE);
1496 1.1 chs
1497 1.1 chs ring->cur = ring->next = 0;
1498 1.1 chs }
1499 1.1 chs
1500 1.1 chs void
1501 1.1 chs nfe_free_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1502 1.1 chs {
1503 1.1 chs struct nfe_rx_data *data;
1504 1.1 chs void *desc;
1505 1.1 chs int i, descsize;
1506 1.1 chs
1507 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1508 1.1 chs desc = ring->desc64;
1509 1.1 chs descsize = sizeof (struct nfe_desc64);
1510 1.1 chs } else {
1511 1.1 chs desc = ring->desc32;
1512 1.1 chs descsize = sizeof (struct nfe_desc32);
1513 1.1 chs }
1514 1.1 chs
1515 1.1 chs if (desc != NULL) {
1516 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0,
1517 1.1 chs ring->map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1518 1.1 chs bus_dmamap_unload(sc->sc_dmat, ring->map);
1519 1.15 christos bus_dmamem_unmap(sc->sc_dmat, (void *)desc,
1520 1.1 chs NFE_RX_RING_COUNT * descsize);
1521 1.1 chs bus_dmamem_free(sc->sc_dmat, &ring->seg, 1);
1522 1.1 chs }
1523 1.1 chs
1524 1.1 chs for (i = 0; i < NFE_RX_RING_COUNT; i++) {
1525 1.1 chs data = &ring->data[i];
1526 1.1 chs
1527 1.1 chs if (data->map != NULL) {
1528 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->map, 0,
1529 1.1 chs data->map->dm_mapsize, BUS_DMASYNC_POSTREAD);
1530 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->map);
1531 1.1 chs bus_dmamap_destroy(sc->sc_dmat, data->map);
1532 1.1 chs }
1533 1.1 chs if (data->m != NULL)
1534 1.1 chs m_freem(data->m);
1535 1.1 chs }
1536 1.1 chs }
1537 1.1 chs
1538 1.1 chs struct nfe_jbuf *
1539 1.19 cube nfe_jalloc(struct nfe_softc *sc, int i)
1540 1.1 chs {
1541 1.1 chs struct nfe_jbuf *jbuf;
1542 1.1 chs
1543 1.34 cube mutex_enter(&sc->rxq.mtx);
1544 1.1 chs jbuf = SLIST_FIRST(&sc->rxq.jfreelist);
1545 1.34 cube if (jbuf != NULL)
1546 1.34 cube SLIST_REMOVE_HEAD(&sc->rxq.jfreelist, jnext);
1547 1.34 cube mutex_exit(&sc->rxq.mtx);
1548 1.1 chs if (jbuf == NULL)
1549 1.1 chs return NULL;
1550 1.19 cube sc->rxq.jbufmap[i] =
1551 1.19 cube ((char *)jbuf->buf - (char *)sc->rxq.jpool) / NFE_JBYTES;
1552 1.1 chs return jbuf;
1553 1.1 chs }
1554 1.1 chs
1555 1.1 chs /*
1556 1.1 chs * This is called automatically by the network stack when the mbuf is freed.
1557 1.1 chs * Caution must be taken that the NIC might be reset by the time the mbuf is
1558 1.1 chs * freed.
1559 1.1 chs */
1560 1.1 chs void
1561 1.15 christos nfe_jfree(struct mbuf *m, void *buf, size_t size, void *arg)
1562 1.1 chs {
1563 1.1 chs struct nfe_softc *sc = arg;
1564 1.1 chs struct nfe_jbuf *jbuf;
1565 1.1 chs int i;
1566 1.1 chs
1567 1.1 chs /* find the jbuf from the base pointer */
1568 1.15 christos i = ((char *)buf - (char *)sc->rxq.jpool) / NFE_JBYTES;
1569 1.1 chs if (i < 0 || i >= NFE_JPOOL_COUNT) {
1570 1.30 cube aprint_error_dev(sc->sc_dev,
1571 1.30 cube "request to free a buffer (%p) not managed by us\n", buf);
1572 1.1 chs return;
1573 1.1 chs }
1574 1.1 chs jbuf = &sc->rxq.jbuf[i];
1575 1.1 chs
1576 1.1 chs /* ..and put it back in the free list */
1577 1.34 cube mutex_enter(&sc->rxq.mtx);
1578 1.1 chs SLIST_INSERT_HEAD(&sc->rxq.jfreelist, jbuf, jnext);
1579 1.34 cube mutex_exit(&sc->rxq.mtx);
1580 1.2 chs
1581 1.31 christos if (m != NULL)
1582 1.31 christos pool_cache_put(mb_cache, m);
1583 1.1 chs }
1584 1.1 chs
1585 1.1 chs int
1586 1.1 chs nfe_jpool_alloc(struct nfe_softc *sc)
1587 1.1 chs {
1588 1.1 chs struct nfe_rx_ring *ring = &sc->rxq;
1589 1.1 chs struct nfe_jbuf *jbuf;
1590 1.1 chs bus_addr_t physaddr;
1591 1.15 christos char *buf;
1592 1.1 chs int i, nsegs, error;
1593 1.1 chs
1594 1.1 chs /*
1595 1.1 chs * Allocate a big chunk of DMA'able memory.
1596 1.1 chs */
1597 1.1 chs error = bus_dmamap_create(sc->sc_dmat, NFE_JPOOL_SIZE, 1,
1598 1.1 chs NFE_JPOOL_SIZE, 0, BUS_DMA_NOWAIT, &ring->jmap);
1599 1.1 chs if (error != 0) {
1600 1.30 cube aprint_error_dev(sc->sc_dev,
1601 1.30 cube "could not create jumbo DMA map\n");
1602 1.1 chs goto fail;
1603 1.1 chs }
1604 1.1 chs
1605 1.1 chs error = bus_dmamem_alloc(sc->sc_dmat, NFE_JPOOL_SIZE, PAGE_SIZE, 0,
1606 1.1 chs &ring->jseg, 1, &nsegs, BUS_DMA_NOWAIT);
1607 1.1 chs if (error != 0) {
1608 1.30 cube aprint_error_dev(sc->sc_dev,
1609 1.30 cube "could not allocate jumbo DMA memory\n");
1610 1.1 chs goto fail;
1611 1.1 chs }
1612 1.1 chs
1613 1.1 chs error = bus_dmamem_map(sc->sc_dmat, &ring->jseg, nsegs, NFE_JPOOL_SIZE,
1614 1.1 chs &ring->jpool, BUS_DMA_NOWAIT);
1615 1.1 chs if (error != 0) {
1616 1.30 cube aprint_error_dev(sc->sc_dev,
1617 1.30 cube "could not map jumbo DMA memory\n");
1618 1.1 chs goto fail;
1619 1.1 chs }
1620 1.1 chs
1621 1.1 chs error = bus_dmamap_load(sc->sc_dmat, ring->jmap, ring->jpool,
1622 1.1 chs NFE_JPOOL_SIZE, NULL, BUS_DMA_READ | BUS_DMA_NOWAIT);
1623 1.1 chs if (error != 0) {
1624 1.30 cube aprint_error_dev(sc->sc_dev,
1625 1.30 cube "could not load jumbo DMA map\n");
1626 1.1 chs goto fail;
1627 1.1 chs }
1628 1.1 chs
1629 1.1 chs /* ..and split it into 9KB chunks */
1630 1.1 chs SLIST_INIT(&ring->jfreelist);
1631 1.1 chs
1632 1.1 chs buf = ring->jpool;
1633 1.1 chs physaddr = ring->jmap->dm_segs[0].ds_addr;
1634 1.1 chs for (i = 0; i < NFE_JPOOL_COUNT; i++) {
1635 1.1 chs jbuf = &ring->jbuf[i];
1636 1.1 chs
1637 1.1 chs jbuf->buf = buf;
1638 1.1 chs jbuf->physaddr = physaddr;
1639 1.1 chs
1640 1.1 chs SLIST_INSERT_HEAD(&ring->jfreelist, jbuf, jnext);
1641 1.1 chs
1642 1.1 chs buf += NFE_JBYTES;
1643 1.1 chs physaddr += NFE_JBYTES;
1644 1.1 chs }
1645 1.1 chs
1646 1.1 chs return 0;
1647 1.1 chs
1648 1.1 chs fail: nfe_jpool_free(sc);
1649 1.1 chs return error;
1650 1.1 chs }
1651 1.1 chs
1652 1.1 chs void
1653 1.1 chs nfe_jpool_free(struct nfe_softc *sc)
1654 1.1 chs {
1655 1.1 chs struct nfe_rx_ring *ring = &sc->rxq;
1656 1.1 chs
1657 1.1 chs if (ring->jmap != NULL) {
1658 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->jmap, 0,
1659 1.1 chs ring->jmap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1660 1.1 chs bus_dmamap_unload(sc->sc_dmat, ring->jmap);
1661 1.1 chs bus_dmamap_destroy(sc->sc_dmat, ring->jmap);
1662 1.1 chs }
1663 1.1 chs if (ring->jpool != NULL) {
1664 1.1 chs bus_dmamem_unmap(sc->sc_dmat, ring->jpool, NFE_JPOOL_SIZE);
1665 1.1 chs bus_dmamem_free(sc->sc_dmat, &ring->jseg, 1);
1666 1.1 chs }
1667 1.1 chs }
1668 1.1 chs
1669 1.1 chs int
1670 1.1 chs nfe_alloc_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
1671 1.1 chs {
1672 1.1 chs int i, nsegs, error;
1673 1.1 chs void **desc;
1674 1.1 chs int descsize;
1675 1.1 chs
1676 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1677 1.1 chs desc = (void **)&ring->desc64;
1678 1.1 chs descsize = sizeof (struct nfe_desc64);
1679 1.1 chs } else {
1680 1.1 chs desc = (void **)&ring->desc32;
1681 1.1 chs descsize = sizeof (struct nfe_desc32);
1682 1.1 chs }
1683 1.1 chs
1684 1.1 chs ring->queued = 0;
1685 1.1 chs ring->cur = ring->next = 0;
1686 1.1 chs
1687 1.1 chs error = bus_dmamap_create(sc->sc_dmat, NFE_TX_RING_COUNT * descsize, 1,
1688 1.1 chs NFE_TX_RING_COUNT * descsize, 0, BUS_DMA_NOWAIT, &ring->map);
1689 1.1 chs
1690 1.1 chs if (error != 0) {
1691 1.30 cube aprint_error_dev(sc->sc_dev,
1692 1.30 cube "could not create desc DMA map\n");
1693 1.1 chs goto fail;
1694 1.1 chs }
1695 1.1 chs
1696 1.1 chs error = bus_dmamem_alloc(sc->sc_dmat, NFE_TX_RING_COUNT * descsize,
1697 1.1 chs PAGE_SIZE, 0, &ring->seg, 1, &nsegs, BUS_DMA_NOWAIT);
1698 1.1 chs if (error != 0) {
1699 1.30 cube aprint_error_dev(sc->sc_dev,
1700 1.30 cube "could not allocate DMA memory\n");
1701 1.1 chs goto fail;
1702 1.1 chs }
1703 1.1 chs
1704 1.1 chs error = bus_dmamem_map(sc->sc_dmat, &ring->seg, nsegs,
1705 1.15 christos NFE_TX_RING_COUNT * descsize, (void **)desc, BUS_DMA_NOWAIT);
1706 1.1 chs if (error != 0) {
1707 1.30 cube aprint_error_dev(sc->sc_dev,
1708 1.30 cube "could not map desc DMA memory\n");
1709 1.1 chs goto fail;
1710 1.1 chs }
1711 1.1 chs
1712 1.1 chs error = bus_dmamap_load(sc->sc_dmat, ring->map, *desc,
1713 1.1 chs NFE_TX_RING_COUNT * descsize, NULL, BUS_DMA_NOWAIT);
1714 1.1 chs if (error != 0) {
1715 1.30 cube aprint_error_dev(sc->sc_dev, "could not load desc DMA map\n");
1716 1.1 chs goto fail;
1717 1.1 chs }
1718 1.1 chs
1719 1.1 chs bzero(*desc, NFE_TX_RING_COUNT * descsize);
1720 1.1 chs ring->physaddr = ring->map->dm_segs[0].ds_addr;
1721 1.1 chs
1722 1.1 chs for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1723 1.1 chs error = bus_dmamap_create(sc->sc_dmat, NFE_JBYTES,
1724 1.1 chs NFE_MAX_SCATTER, NFE_JBYTES, 0, BUS_DMA_NOWAIT,
1725 1.1 chs &ring->data[i].map);
1726 1.1 chs if (error != 0) {
1727 1.30 cube aprint_error_dev(sc->sc_dev,
1728 1.30 cube "could not create DMA map\n");
1729 1.1 chs goto fail;
1730 1.1 chs }
1731 1.1 chs }
1732 1.1 chs
1733 1.1 chs return 0;
1734 1.1 chs
1735 1.1 chs fail: nfe_free_tx_ring(sc, ring);
1736 1.1 chs return error;
1737 1.1 chs }
1738 1.1 chs
1739 1.1 chs void
1740 1.1 chs nfe_reset_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
1741 1.1 chs {
1742 1.1 chs struct nfe_tx_data *data;
1743 1.1 chs int i;
1744 1.1 chs
1745 1.1 chs for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1746 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR)
1747 1.1 chs ring->desc64[i].flags = 0;
1748 1.1 chs else
1749 1.1 chs ring->desc32[i].flags = 0;
1750 1.1 chs
1751 1.1 chs data = &ring->data[i];
1752 1.1 chs
1753 1.1 chs if (data->m != NULL) {
1754 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->active, 0,
1755 1.1 chs data->active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1756 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->active);
1757 1.1 chs m_freem(data->m);
1758 1.1 chs data->m = NULL;
1759 1.1 chs }
1760 1.1 chs }
1761 1.1 chs
1762 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
1763 1.1 chs BUS_DMASYNC_PREWRITE);
1764 1.1 chs
1765 1.1 chs ring->queued = 0;
1766 1.1 chs ring->cur = ring->next = 0;
1767 1.1 chs }
1768 1.1 chs
1769 1.1 chs void
1770 1.1 chs nfe_free_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
1771 1.1 chs {
1772 1.1 chs struct nfe_tx_data *data;
1773 1.1 chs void *desc;
1774 1.1 chs int i, descsize;
1775 1.1 chs
1776 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1777 1.1 chs desc = ring->desc64;
1778 1.1 chs descsize = sizeof (struct nfe_desc64);
1779 1.1 chs } else {
1780 1.1 chs desc = ring->desc32;
1781 1.1 chs descsize = sizeof (struct nfe_desc32);
1782 1.1 chs }
1783 1.1 chs
1784 1.1 chs if (desc != NULL) {
1785 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0,
1786 1.1 chs ring->map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1787 1.1 chs bus_dmamap_unload(sc->sc_dmat, ring->map);
1788 1.15 christos bus_dmamem_unmap(sc->sc_dmat, (void *)desc,
1789 1.1 chs NFE_TX_RING_COUNT * descsize);
1790 1.1 chs bus_dmamem_free(sc->sc_dmat, &ring->seg, 1);
1791 1.1 chs }
1792 1.1 chs
1793 1.1 chs for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1794 1.1 chs data = &ring->data[i];
1795 1.1 chs
1796 1.1 chs if (data->m != NULL) {
1797 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->active, 0,
1798 1.1 chs data->active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1799 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->active);
1800 1.1 chs m_freem(data->m);
1801 1.1 chs }
1802 1.1 chs }
1803 1.1 chs
1804 1.1 chs /* ..and now actually destroy the DMA mappings */
1805 1.1 chs for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1806 1.1 chs data = &ring->data[i];
1807 1.1 chs if (data->map == NULL)
1808 1.1 chs continue;
1809 1.1 chs bus_dmamap_destroy(sc->sc_dmat, data->map);
1810 1.1 chs }
1811 1.1 chs }
1812 1.1 chs
1813 1.1 chs void
1814 1.1 chs nfe_setmulti(struct nfe_softc *sc)
1815 1.1 chs {
1816 1.1 chs struct ethercom *ec = &sc->sc_ethercom;
1817 1.1 chs struct ifnet *ifp = &ec->ec_if;
1818 1.1 chs struct ether_multi *enm;
1819 1.1 chs struct ether_multistep step;
1820 1.1 chs uint8_t addr[ETHER_ADDR_LEN], mask[ETHER_ADDR_LEN];
1821 1.1 chs uint32_t filter = NFE_RXFILTER_MAGIC;
1822 1.1 chs int i;
1823 1.1 chs
1824 1.1 chs if ((ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) != 0) {
1825 1.1 chs bzero(addr, ETHER_ADDR_LEN);
1826 1.1 chs bzero(mask, ETHER_ADDR_LEN);
1827 1.1 chs goto done;
1828 1.1 chs }
1829 1.1 chs
1830 1.1 chs bcopy(etherbroadcastaddr, addr, ETHER_ADDR_LEN);
1831 1.1 chs bcopy(etherbroadcastaddr, mask, ETHER_ADDR_LEN);
1832 1.1 chs
1833 1.1 chs ETHER_FIRST_MULTI(step, ec, enm);
1834 1.1 chs while (enm != NULL) {
1835 1.1 chs if (bcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1836 1.1 chs ifp->if_flags |= IFF_ALLMULTI;
1837 1.1 chs bzero(addr, ETHER_ADDR_LEN);
1838 1.1 chs bzero(mask, ETHER_ADDR_LEN);
1839 1.1 chs goto done;
1840 1.1 chs }
1841 1.1 chs for (i = 0; i < ETHER_ADDR_LEN; i++) {
1842 1.1 chs addr[i] &= enm->enm_addrlo[i];
1843 1.1 chs mask[i] &= ~enm->enm_addrlo[i];
1844 1.1 chs }
1845 1.1 chs ETHER_NEXT_MULTI(step, enm);
1846 1.1 chs }
1847 1.1 chs for (i = 0; i < ETHER_ADDR_LEN; i++)
1848 1.1 chs mask[i] |= addr[i];
1849 1.1 chs
1850 1.1 chs done:
1851 1.1 chs addr[0] |= 0x01; /* make sure multicast bit is set */
1852 1.1 chs
1853 1.1 chs NFE_WRITE(sc, NFE_MULTIADDR_HI,
1854 1.1 chs addr[3] << 24 | addr[2] << 16 | addr[1] << 8 | addr[0]);
1855 1.1 chs NFE_WRITE(sc, NFE_MULTIADDR_LO,
1856 1.1 chs addr[5] << 8 | addr[4]);
1857 1.1 chs NFE_WRITE(sc, NFE_MULTIMASK_HI,
1858 1.1 chs mask[3] << 24 | mask[2] << 16 | mask[1] << 8 | mask[0]);
1859 1.1 chs NFE_WRITE(sc, NFE_MULTIMASK_LO,
1860 1.1 chs mask[5] << 8 | mask[4]);
1861 1.1 chs
1862 1.1 chs filter |= (ifp->if_flags & IFF_PROMISC) ? NFE_PROMISC : NFE_U2M;
1863 1.1 chs NFE_WRITE(sc, NFE_RXFILTER, filter);
1864 1.1 chs }
1865 1.1 chs
1866 1.1 chs void
1867 1.1 chs nfe_get_macaddr(struct nfe_softc *sc, uint8_t *addr)
1868 1.1 chs {
1869 1.1 chs uint32_t tmp;
1870 1.1 chs
1871 1.31 christos if ((sc->sc_flags & NFE_CORRECT_MACADDR) != 0) {
1872 1.31 christos tmp = NFE_READ(sc, NFE_MACADDR_HI);
1873 1.31 christos addr[0] = (tmp & 0xff);
1874 1.31 christos addr[1] = (tmp >> 8) & 0xff;
1875 1.31 christos addr[2] = (tmp >> 16) & 0xff;
1876 1.31 christos addr[3] = (tmp >> 24) & 0xff;
1877 1.31 christos
1878 1.31 christos tmp = NFE_READ(sc, NFE_MACADDR_LO);
1879 1.31 christos addr[4] = (tmp & 0xff);
1880 1.31 christos addr[5] = (tmp >> 8) & 0xff;
1881 1.31 christos
1882 1.31 christos } else {
1883 1.25 tsutsui tmp = NFE_READ(sc, NFE_MACADDR_LO);
1884 1.25 tsutsui addr[0] = (tmp >> 8) & 0xff;
1885 1.25 tsutsui addr[1] = (tmp & 0xff);
1886 1.25 tsutsui
1887 1.25 tsutsui tmp = NFE_READ(sc, NFE_MACADDR_HI);
1888 1.25 tsutsui addr[2] = (tmp >> 24) & 0xff;
1889 1.25 tsutsui addr[3] = (tmp >> 16) & 0xff;
1890 1.25 tsutsui addr[4] = (tmp >> 8) & 0xff;
1891 1.25 tsutsui addr[5] = (tmp & 0xff);
1892 1.25 tsutsui }
1893 1.1 chs }
1894 1.1 chs
1895 1.1 chs void
1896 1.1 chs nfe_set_macaddr(struct nfe_softc *sc, const uint8_t *addr)
1897 1.1 chs {
1898 1.1 chs NFE_WRITE(sc, NFE_MACADDR_LO,
1899 1.1 chs addr[5] << 8 | addr[4]);
1900 1.1 chs NFE_WRITE(sc, NFE_MACADDR_HI,
1901 1.1 chs addr[3] << 24 | addr[2] << 16 | addr[1] << 8 | addr[0]);
1902 1.1 chs }
1903 1.1 chs
1904 1.1 chs void
1905 1.1 chs nfe_tick(void *arg)
1906 1.1 chs {
1907 1.1 chs struct nfe_softc *sc = arg;
1908 1.1 chs int s;
1909 1.1 chs
1910 1.1 chs s = splnet();
1911 1.1 chs mii_tick(&sc->sc_mii);
1912 1.1 chs splx(s);
1913 1.1 chs
1914 1.1 chs callout_schedule(&sc->sc_tick_ch, hz);
1915 1.1 chs }
1916 1.35 jmcneill
1917 1.35 jmcneill void
1918 1.35 jmcneill nfe_poweron(device_t self)
1919 1.35 jmcneill {
1920 1.35 jmcneill struct nfe_softc *sc = device_private(self);
1921 1.35 jmcneill
1922 1.35 jmcneill if ((sc->sc_flags & NFE_PWR_MGMT) != 0) {
1923 1.35 jmcneill NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_RESET | NFE_RXTX_BIT2);
1924 1.35 jmcneill NFE_WRITE(sc, NFE_MAC_RESET, NFE_MAC_RESET_MAGIC);
1925 1.35 jmcneill DELAY(100);
1926 1.35 jmcneill NFE_WRITE(sc, NFE_MAC_RESET, 0);
1927 1.35 jmcneill DELAY(100);
1928 1.35 jmcneill NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_BIT2);
1929 1.35 jmcneill NFE_WRITE(sc, NFE_PWR2_CTL,
1930 1.35 jmcneill NFE_READ(sc, NFE_PWR2_CTL) & ~NFE_PWR2_WAKEUP_MASK);
1931 1.35 jmcneill }
1932 1.35 jmcneill }
1933 1.35 jmcneill
1934 1.35 jmcneill bool
1935 1.35 jmcneill nfe_resume(device_t dv PMF_FN_ARGS)
1936 1.35 jmcneill {
1937 1.35 jmcneill nfe_poweron(dv);
1938 1.35 jmcneill
1939 1.35 jmcneill return true;
1940 1.35 jmcneill }
1941