if_nfe.c revision 1.7.2.1.2.2 1 1.7.2.1.2.2 skrll /* $NetBSD: if_nfe.c,v 1.7.2.1.2.2 2008/06/03 20:47:24 skrll Exp $ */
2 1.1 chs /* $OpenBSD: if_nfe.c,v 1.52 2006/03/02 09:04:00 jsg Exp $ */
3 1.1 chs
4 1.1 chs /*-
5 1.1 chs * Copyright (c) 2006 Damien Bergamini <damien.bergamini (at) free.fr>
6 1.1 chs * Copyright (c) 2005, 2006 Jonathan Gray <jsg (at) openbsd.org>
7 1.1 chs *
8 1.1 chs * Permission to use, copy, modify, and distribute this software for any
9 1.1 chs * purpose with or without fee is hereby granted, provided that the above
10 1.1 chs * copyright notice and this permission notice appear in all copies.
11 1.1 chs *
12 1.1 chs * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
13 1.1 chs * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
14 1.1 chs * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
15 1.1 chs * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
16 1.1 chs * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
17 1.1 chs * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
18 1.1 chs * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
19 1.1 chs */
20 1.1 chs
21 1.1 chs /* Driver for NVIDIA nForce MCP Fast Ethernet and Gigabit Ethernet */
22 1.1 chs
23 1.1 chs #include <sys/cdefs.h>
24 1.7.2.1.2.2 skrll __KERNEL_RCSID(0, "$NetBSD: if_nfe.c,v 1.7.2.1.2.2 2008/06/03 20:47:24 skrll Exp $");
25 1.1 chs
26 1.1 chs #include "opt_inet.h"
27 1.1 chs #include "bpfilter.h"
28 1.1 chs #include "vlan.h"
29 1.1 chs
30 1.1 chs #include <sys/param.h>
31 1.1 chs #include <sys/endian.h>
32 1.1 chs #include <sys/systm.h>
33 1.1 chs #include <sys/types.h>
34 1.1 chs #include <sys/sockio.h>
35 1.1 chs #include <sys/mbuf.h>
36 1.1 chs #include <sys/queue.h>
37 1.1 chs #include <sys/malloc.h>
38 1.1 chs #include <sys/kernel.h>
39 1.1 chs #include <sys/device.h>
40 1.1 chs #include <sys/socket.h>
41 1.1 chs
42 1.1 chs #include <machine/bus.h>
43 1.1 chs
44 1.1 chs #include <net/if.h>
45 1.1 chs #include <net/if_dl.h>
46 1.1 chs #include <net/if_media.h>
47 1.1 chs #include <net/if_ether.h>
48 1.1 chs #include <net/if_arp.h>
49 1.1 chs
50 1.1 chs #ifdef INET
51 1.1 chs #include <netinet/in.h>
52 1.1 chs #include <netinet/in_systm.h>
53 1.1 chs #include <netinet/in_var.h>
54 1.1 chs #include <netinet/ip.h>
55 1.1 chs #include <netinet/if_inarp.h>
56 1.1 chs #endif
57 1.1 chs
58 1.1 chs #if NVLAN > 0
59 1.1 chs #include <net/if_types.h>
60 1.1 chs #endif
61 1.1 chs
62 1.1 chs #if NBPFILTER > 0
63 1.1 chs #include <net/bpf.h>
64 1.1 chs #endif
65 1.1 chs
66 1.1 chs #include <dev/mii/mii.h>
67 1.1 chs #include <dev/mii/miivar.h>
68 1.1 chs
69 1.1 chs #include <dev/pci/pcireg.h>
70 1.1 chs #include <dev/pci/pcivar.h>
71 1.1 chs #include <dev/pci/pcidevs.h>
72 1.1 chs
73 1.1 chs #include <dev/pci/if_nfereg.h>
74 1.1 chs #include <dev/pci/if_nfevar.h>
75 1.1 chs
76 1.1 chs int nfe_match(struct device *, struct cfdata *, void *);
77 1.1 chs void nfe_attach(struct device *, struct device *, void *);
78 1.1 chs void nfe_power(int, void *);
79 1.1 chs void nfe_miibus_statchg(struct device *);
80 1.1 chs int nfe_miibus_readreg(struct device *, int, int);
81 1.1 chs void nfe_miibus_writereg(struct device *, int, int, int);
82 1.1 chs int nfe_intr(void *);
83 1.1 chs int nfe_ioctl(struct ifnet *, u_long, caddr_t);
84 1.1 chs void nfe_txdesc32_sync(struct nfe_softc *, struct nfe_desc32 *, int);
85 1.1 chs void nfe_txdesc64_sync(struct nfe_softc *, struct nfe_desc64 *, int);
86 1.1 chs void nfe_txdesc32_rsync(struct nfe_softc *, int, int, int);
87 1.1 chs void nfe_txdesc64_rsync(struct nfe_softc *, int, int, int);
88 1.1 chs void nfe_rxdesc32_sync(struct nfe_softc *, struct nfe_desc32 *, int);
89 1.1 chs void nfe_rxdesc64_sync(struct nfe_softc *, struct nfe_desc64 *, int);
90 1.1 chs void nfe_rxeof(struct nfe_softc *);
91 1.1 chs void nfe_txeof(struct nfe_softc *);
92 1.1 chs int nfe_encap(struct nfe_softc *, struct mbuf *);
93 1.1 chs void nfe_start(struct ifnet *);
94 1.1 chs void nfe_watchdog(struct ifnet *);
95 1.1 chs int nfe_init(struct ifnet *);
96 1.1 chs void nfe_stop(struct ifnet *, int);
97 1.7.2.1.2.1 wrstuden struct nfe_jbuf *nfe_jalloc(struct nfe_softc *, int);
98 1.1 chs void nfe_jfree(struct mbuf *, caddr_t, size_t, void *);
99 1.1 chs int nfe_jpool_alloc(struct nfe_softc *);
100 1.1 chs void nfe_jpool_free(struct nfe_softc *);
101 1.1 chs int nfe_alloc_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
102 1.1 chs void nfe_reset_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
103 1.1 chs void nfe_free_rx_ring(struct nfe_softc *, struct nfe_rx_ring *);
104 1.1 chs int nfe_alloc_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
105 1.1 chs void nfe_reset_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
106 1.1 chs void nfe_free_tx_ring(struct nfe_softc *, struct nfe_tx_ring *);
107 1.1 chs int nfe_ifmedia_upd(struct ifnet *);
108 1.1 chs void nfe_ifmedia_sts(struct ifnet *, struct ifmediareq *);
109 1.1 chs void nfe_setmulti(struct nfe_softc *);
110 1.1 chs void nfe_get_macaddr(struct nfe_softc *, uint8_t *);
111 1.1 chs void nfe_set_macaddr(struct nfe_softc *, const uint8_t *);
112 1.1 chs void nfe_tick(void *);
113 1.1 chs
114 1.1 chs CFATTACH_DECL(nfe, sizeof(struct nfe_softc), nfe_match, nfe_attach, NULL, NULL);
115 1.1 chs
116 1.1 chs /*#define NFE_NO_JUMBO*/
117 1.1 chs
118 1.1 chs #ifdef NFE_DEBUG
119 1.1 chs int nfedebug = 0;
120 1.1 chs #define DPRINTF(x) do { if (nfedebug) printf x; } while (0)
121 1.1 chs #define DPRINTFN(n,x) do { if (nfedebug >= (n)) printf x; } while (0)
122 1.1 chs #else
123 1.1 chs #define DPRINTF(x)
124 1.1 chs #define DPRINTFN(n,x)
125 1.1 chs #endif
126 1.1 chs
127 1.1 chs /* deal with naming differences */
128 1.1 chs
129 1.1 chs #define PCI_PRODUCT_NVIDIA_NFORCE3_LAN2 \
130 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE2_400_LAN1
131 1.1 chs #define PCI_PRODUCT_NVIDIA_NFORCE3_LAN3 \
132 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE2_400_LAN2
133 1.1 chs #define PCI_PRODUCT_NVIDIA_NFORCE3_LAN5 \
134 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE3_250_LAN
135 1.1 chs
136 1.1 chs #define PCI_PRODUCT_NVIDIA_CK804_LAN1 \
137 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE4_LAN1
138 1.1 chs #define PCI_PRODUCT_NVIDIA_CK804_LAN2 \
139 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE4_LAN2
140 1.1 chs
141 1.1 chs #define PCI_PRODUCT_NVIDIA_MCP51_LAN1 \
142 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE430_LAN1
143 1.1 chs #define PCI_PRODUCT_NVIDIA_MCP51_LAN2 \
144 1.1 chs PCI_PRODUCT_NVIDIA_NFORCE430_LAN2
145 1.1 chs
146 1.1 chs #ifdef _LP64
147 1.1 chs #define __LP64__ 1
148 1.1 chs #endif
149 1.1 chs
150 1.1 chs const struct nfe_product {
151 1.1 chs pci_vendor_id_t vendor;
152 1.1 chs pci_product_id_t product;
153 1.1 chs } nfe_devices[] = {
154 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE_LAN },
155 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE2_LAN },
156 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN1 },
157 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN2 },
158 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN3 },
159 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN4 },
160 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_NFORCE3_LAN5 },
161 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_CK804_LAN1 },
162 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_CK804_LAN2 },
163 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP04_LAN1 },
164 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP04_LAN2 },
165 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP51_LAN1 },
166 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP51_LAN2 },
167 1.1 chs { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP55_LAN1 },
168 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP55_LAN2 },
169 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN1 },
170 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN2 },
171 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN3 },
172 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP61_LAN4 },
173 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN1 },
174 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN2 },
175 1.4 xtraeme { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN3 },
176 1.7.2.1.2.2 skrll { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP65_LAN4 },
177 1.7.2.1.2.2 skrll { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN1 },
178 1.7.2.1.2.2 skrll { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN2 },
179 1.7.2.1.2.2 skrll { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN3 },
180 1.7.2.1.2.2 skrll { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP67_LAN4 },
181 1.7.2.1.2.2 skrll { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN1 },
182 1.7.2.1.2.2 skrll { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN2 },
183 1.7.2.1.2.2 skrll { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN3 },
184 1.7.2.1.2.2 skrll { PCI_VENDOR_NVIDIA, PCI_PRODUCT_NVIDIA_MCP73_LAN4 }
185 1.1 chs };
186 1.1 chs
187 1.1 chs int
188 1.7 christos nfe_match(struct device *dev, struct cfdata *match, void *aux)
189 1.1 chs {
190 1.1 chs struct pci_attach_args *pa = aux;
191 1.1 chs const struct nfe_product *np;
192 1.1 chs int i;
193 1.1 chs
194 1.1 chs for (i = 0; i < sizeof(nfe_devices) / sizeof(nfe_devices[0]); i++) {
195 1.1 chs np = &nfe_devices[i];
196 1.1 chs if (PCI_VENDOR(pa->pa_id) == np->vendor &&
197 1.1 chs PCI_PRODUCT(pa->pa_id) == np->product)
198 1.1 chs return 1;
199 1.1 chs }
200 1.1 chs return 0;
201 1.1 chs }
202 1.1 chs
203 1.1 chs void
204 1.7 christos nfe_attach(struct device *parent, struct device *self, void *aux)
205 1.1 chs {
206 1.1 chs struct nfe_softc *sc = (struct nfe_softc *)self;
207 1.1 chs struct pci_attach_args *pa = aux;
208 1.1 chs pci_chipset_tag_t pc = pa->pa_pc;
209 1.1 chs pci_intr_handle_t ih;
210 1.1 chs const char *intrstr;
211 1.1 chs struct ifnet *ifp;
212 1.1 chs bus_size_t memsize;
213 1.1 chs pcireg_t memtype;
214 1.7.2.1 bouyer char devinfo[256];
215 1.7.2.1 bouyer
216 1.7.2.1 bouyer pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
217 1.7.2.1 bouyer aprint_normal(": %s (rev. 0x%02x)\n",
218 1.7.2.1 bouyer devinfo, PCI_REVISION(pa->pa_class));
219 1.1 chs
220 1.1 chs memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, NFE_PCI_BA);
221 1.1 chs switch (memtype) {
222 1.1 chs case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
223 1.1 chs case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
224 1.1 chs if (pci_mapreg_map(pa, NFE_PCI_BA, memtype, 0, &sc->sc_memt,
225 1.1 chs &sc->sc_memh, NULL, &memsize) == 0)
226 1.1 chs break;
227 1.1 chs /* FALLTHROUGH */
228 1.1 chs default:
229 1.7.2.1 bouyer printf("%s: could not map mem space\n", sc->sc_dev.dv_xname);
230 1.1 chs return;
231 1.1 chs }
232 1.1 chs
233 1.1 chs if (pci_intr_map(pa, &ih) != 0) {
234 1.7.2.1 bouyer printf("%s: could not map interrupt\n", sc->sc_dev.dv_xname);
235 1.1 chs return;
236 1.1 chs }
237 1.1 chs
238 1.1 chs intrstr = pci_intr_string(pc, ih);
239 1.1 chs sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, nfe_intr, sc);
240 1.1 chs if (sc->sc_ih == NULL) {
241 1.7.2.1 bouyer printf("%s: could not establish interrupt",
242 1.7.2.1 bouyer sc->sc_dev.dv_xname);
243 1.1 chs if (intrstr != NULL)
244 1.1 chs printf(" at %s", intrstr);
245 1.1 chs printf("\n");
246 1.1 chs return;
247 1.1 chs }
248 1.7.2.1 bouyer printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
249 1.1 chs
250 1.1 chs sc->sc_dmat = pa->pa_dmat;
251 1.1 chs
252 1.7.2.1.2.2 skrll /* Check for reversed ethernet address */
253 1.7.2.1.2.2 skrll if ((NFE_READ(sc, NFE_TX_UNK) & NFE_MAC_ADDR_INORDER) != 0)
254 1.7.2.1.2.2 skrll sc->sc_flags |= NFE_CORRECT_MACADDR;
255 1.7.2.1.2.2 skrll
256 1.1 chs nfe_get_macaddr(sc, sc->sc_enaddr);
257 1.7.2.1 bouyer printf("%s: Ethernet address %s\n",
258 1.7.2.1 bouyer sc->sc_dev.dv_xname, ether_sprintf(sc->sc_enaddr));
259 1.1 chs
260 1.1 chs sc->sc_flags = 0;
261 1.1 chs
262 1.1 chs switch (PCI_PRODUCT(pa->pa_id)) {
263 1.1 chs case PCI_PRODUCT_NVIDIA_NFORCE3_LAN2:
264 1.1 chs case PCI_PRODUCT_NVIDIA_NFORCE3_LAN3:
265 1.1 chs case PCI_PRODUCT_NVIDIA_NFORCE3_LAN4:
266 1.1 chs case PCI_PRODUCT_NVIDIA_NFORCE3_LAN5:
267 1.1 chs sc->sc_flags |= NFE_JUMBO_SUP | NFE_HW_CSUM;
268 1.1 chs break;
269 1.1 chs case PCI_PRODUCT_NVIDIA_MCP51_LAN1:
270 1.1 chs case PCI_PRODUCT_NVIDIA_MCP51_LAN2:
271 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP61_LAN1:
272 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP61_LAN2:
273 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP61_LAN3:
274 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP61_LAN4:
275 1.7.2.1.2.2 skrll case PCI_PRODUCT_NVIDIA_MCP67_LAN1:
276 1.7.2.1.2.2 skrll case PCI_PRODUCT_NVIDIA_MCP67_LAN2:
277 1.7.2.1.2.2 skrll case PCI_PRODUCT_NVIDIA_MCP67_LAN3:
278 1.7.2.1.2.2 skrll case PCI_PRODUCT_NVIDIA_MCP67_LAN4:
279 1.7.2.1.2.2 skrll case PCI_PRODUCT_NVIDIA_MCP73_LAN1:
280 1.7.2.1.2.2 skrll case PCI_PRODUCT_NVIDIA_MCP73_LAN2:
281 1.7.2.1.2.2 skrll case PCI_PRODUCT_NVIDIA_MCP73_LAN3:
282 1.7.2.1.2.2 skrll case PCI_PRODUCT_NVIDIA_MCP73_LAN4:
283 1.7.2.1.2.2 skrll sc->sc_flags |= NFE_40BIT_ADDR |NFE_PWR_MGMT;
284 1.1 chs break;
285 1.1 chs case PCI_PRODUCT_NVIDIA_CK804_LAN1:
286 1.1 chs case PCI_PRODUCT_NVIDIA_CK804_LAN2:
287 1.1 chs case PCI_PRODUCT_NVIDIA_MCP04_LAN1:
288 1.1 chs case PCI_PRODUCT_NVIDIA_MCP04_LAN2:
289 1.1 chs sc->sc_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR | NFE_HW_CSUM;
290 1.1 chs break;
291 1.1 chs case PCI_PRODUCT_NVIDIA_MCP55_LAN1:
292 1.1 chs case PCI_PRODUCT_NVIDIA_MCP55_LAN2:
293 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP65_LAN1:
294 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP65_LAN2:
295 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP65_LAN3:
296 1.4 xtraeme case PCI_PRODUCT_NVIDIA_MCP65_LAN4:
297 1.1 chs sc->sc_flags |= NFE_JUMBO_SUP | NFE_40BIT_ADDR | NFE_HW_CSUM |
298 1.7.2.1.2.2 skrll NFE_HW_VLAN | NFE_PWR_MGMT;
299 1.1 chs break;
300 1.1 chs }
301 1.1 chs
302 1.7.2.1.2.2 skrll if ((sc->sc_flags & NFE_PWR_MGMT) != 0) {
303 1.7.2.1.2.2 skrll /* wakeup some newer chips from powerdown mode */
304 1.7.2.1.2.2 skrll NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_RESET | NFE_RXTX_BIT2);
305 1.7.2.1.2.2 skrll NFE_WRITE(sc, NFE_MAC_RESET, NFE_MAC_RESET_MAGIC);
306 1.7.2.1.2.2 skrll DELAY(100);
307 1.7.2.1.2.2 skrll NFE_WRITE(sc, NFE_MAC_RESET, 0);
308 1.7.2.1.2.2 skrll DELAY(100);
309 1.7.2.1.2.2 skrll NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_BIT2);
310 1.7.2.1.2.2 skrll NFE_WRITE(sc, NFE_PWR2_CTL,
311 1.7.2.1.2.2 skrll NFE_READ(sc, NFE_PWR2_CTL) & ~NFE_PWR2_WAKEUP_MASK);
312 1.7.2.1.2.2 skrll }
313 1.7.2.1.2.2 skrll
314 1.1 chs #ifndef NFE_NO_JUMBO
315 1.1 chs /* enable jumbo frames for adapters that support it */
316 1.1 chs if (sc->sc_flags & NFE_JUMBO_SUP)
317 1.1 chs sc->sc_flags |= NFE_USE_JUMBO;
318 1.1 chs #endif
319 1.1 chs
320 1.1 chs /*
321 1.1 chs * Allocate Tx and Rx rings.
322 1.1 chs */
323 1.1 chs if (nfe_alloc_tx_ring(sc, &sc->txq) != 0) {
324 1.1 chs printf("%s: could not allocate Tx ring\n",
325 1.1 chs sc->sc_dev.dv_xname);
326 1.1 chs return;
327 1.1 chs }
328 1.1 chs
329 1.1 chs if (nfe_alloc_rx_ring(sc, &sc->rxq) != 0) {
330 1.1 chs printf("%s: could not allocate Rx ring\n",
331 1.1 chs sc->sc_dev.dv_xname);
332 1.1 chs nfe_free_tx_ring(sc, &sc->txq);
333 1.1 chs return;
334 1.1 chs }
335 1.1 chs
336 1.1 chs ifp = &sc->sc_ethercom.ec_if;
337 1.1 chs ifp->if_softc = sc;
338 1.1 chs ifp->if_mtu = ETHERMTU;
339 1.1 chs ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
340 1.1 chs ifp->if_ioctl = nfe_ioctl;
341 1.1 chs ifp->if_start = nfe_start;
342 1.1 chs ifp->if_watchdog = nfe_watchdog;
343 1.1 chs ifp->if_init = nfe_init;
344 1.1 chs ifp->if_baudrate = IF_Gbps(1);
345 1.1 chs IFQ_SET_MAXLEN(&ifp->if_snd, NFE_IFQ_MAXLEN);
346 1.1 chs IFQ_SET_READY(&ifp->if_snd);
347 1.1 chs strlcpy(ifp->if_xname, sc->sc_dev.dv_xname, IFNAMSIZ);
348 1.1 chs
349 1.1 chs #if NVLAN > 0
350 1.1 chs if (sc->sc_flags & NFE_HW_VLAN)
351 1.1 chs sc->sc_ethercom.ec_capabilities |=
352 1.1 chs ETHERCAP_VLAN_HWTAGGING | ETHERCAP_VLAN_MTU;
353 1.1 chs #endif
354 1.1 chs if (sc->sc_flags & NFE_HW_CSUM) {
355 1.7.2.1 bouyer ifp->if_capabilities |=
356 1.7.2.1 bouyer IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
357 1.7.2.1 bouyer IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
358 1.7.2.1 bouyer IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
359 1.1 chs }
360 1.1 chs
361 1.1 chs sc->sc_mii.mii_ifp = ifp;
362 1.1 chs sc->sc_mii.mii_readreg = nfe_miibus_readreg;
363 1.1 chs sc->sc_mii.mii_writereg = nfe_miibus_writereg;
364 1.1 chs sc->sc_mii.mii_statchg = nfe_miibus_statchg;
365 1.1 chs
366 1.1 chs ifmedia_init(&sc->sc_mii.mii_media, 0, nfe_ifmedia_upd,
367 1.1 chs nfe_ifmedia_sts);
368 1.1 chs mii_attach(self, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
369 1.1 chs MII_OFFSET_ANY, 0);
370 1.1 chs if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
371 1.1 chs printf("%s: no PHY found!\n", sc->sc_dev.dv_xname);
372 1.1 chs ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER | IFM_MANUAL,
373 1.1 chs 0, NULL);
374 1.1 chs ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_MANUAL);
375 1.1 chs } else
376 1.1 chs ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER | IFM_AUTO);
377 1.1 chs
378 1.1 chs if_attach(ifp);
379 1.1 chs ether_ifattach(ifp, sc->sc_enaddr);
380 1.1 chs
381 1.1 chs callout_init(&sc->sc_tick_ch);
382 1.1 chs callout_setfunc(&sc->sc_tick_ch, nfe_tick, sc);
383 1.1 chs
384 1.5 jmcneill sc->sc_powerhook = powerhook_establish(sc->sc_dev.dv_xname,
385 1.5 jmcneill nfe_power, sc);
386 1.1 chs }
387 1.1 chs
388 1.1 chs void
389 1.1 chs nfe_power(int why, void *arg)
390 1.1 chs {
391 1.1 chs struct nfe_softc *sc = arg;
392 1.1 chs struct ifnet *ifp;
393 1.1 chs
394 1.1 chs if (why == PWR_RESUME) {
395 1.1 chs ifp = &sc->sc_ethercom.ec_if;
396 1.1 chs if (ifp->if_flags & IFF_UP) {
397 1.1 chs ifp->if_flags &= ~IFF_RUNNING;
398 1.1 chs nfe_init(ifp);
399 1.1 chs if (ifp->if_flags & IFF_RUNNING)
400 1.1 chs nfe_start(ifp);
401 1.1 chs }
402 1.1 chs }
403 1.1 chs }
404 1.1 chs
405 1.1 chs void
406 1.1 chs nfe_miibus_statchg(struct device *dev)
407 1.1 chs {
408 1.1 chs struct nfe_softc *sc = (struct nfe_softc *)dev;
409 1.1 chs struct mii_data *mii = &sc->sc_mii;
410 1.1 chs uint32_t phy, seed, misc = NFE_MISC1_MAGIC, link = NFE_MEDIA_SET;
411 1.1 chs
412 1.1 chs phy = NFE_READ(sc, NFE_PHY_IFACE);
413 1.1 chs phy &= ~(NFE_PHY_HDX | NFE_PHY_100TX | NFE_PHY_1000T);
414 1.1 chs
415 1.1 chs seed = NFE_READ(sc, NFE_RNDSEED);
416 1.1 chs seed &= ~NFE_SEED_MASK;
417 1.1 chs
418 1.1 chs if ((mii->mii_media_active & IFM_GMASK) == IFM_HDX) {
419 1.1 chs phy |= NFE_PHY_HDX; /* half-duplex */
420 1.1 chs misc |= NFE_MISC1_HDX;
421 1.1 chs }
422 1.1 chs
423 1.1 chs switch (IFM_SUBTYPE(mii->mii_media_active)) {
424 1.1 chs case IFM_1000_T: /* full-duplex only */
425 1.1 chs link |= NFE_MEDIA_1000T;
426 1.1 chs seed |= NFE_SEED_1000T;
427 1.1 chs phy |= NFE_PHY_1000T;
428 1.1 chs break;
429 1.1 chs case IFM_100_TX:
430 1.1 chs link |= NFE_MEDIA_100TX;
431 1.1 chs seed |= NFE_SEED_100TX;
432 1.1 chs phy |= NFE_PHY_100TX;
433 1.1 chs break;
434 1.1 chs case IFM_10_T:
435 1.1 chs link |= NFE_MEDIA_10T;
436 1.1 chs seed |= NFE_SEED_10T;
437 1.1 chs break;
438 1.1 chs }
439 1.1 chs
440 1.1 chs NFE_WRITE(sc, NFE_RNDSEED, seed); /* XXX: gigabit NICs only? */
441 1.1 chs
442 1.1 chs NFE_WRITE(sc, NFE_PHY_IFACE, phy);
443 1.1 chs NFE_WRITE(sc, NFE_MISC1, misc);
444 1.1 chs NFE_WRITE(sc, NFE_LINKSPEED, link);
445 1.1 chs }
446 1.1 chs
447 1.1 chs int
448 1.1 chs nfe_miibus_readreg(struct device *dev, int phy, int reg)
449 1.1 chs {
450 1.1 chs struct nfe_softc *sc = (struct nfe_softc *)dev;
451 1.1 chs uint32_t val;
452 1.1 chs int ntries;
453 1.1 chs
454 1.1 chs NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
455 1.1 chs
456 1.1 chs if (NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY) {
457 1.1 chs NFE_WRITE(sc, NFE_PHY_CTL, NFE_PHY_BUSY);
458 1.1 chs DELAY(100);
459 1.1 chs }
460 1.1 chs
461 1.1 chs NFE_WRITE(sc, NFE_PHY_CTL, (phy << NFE_PHYADD_SHIFT) | reg);
462 1.1 chs
463 1.1 chs for (ntries = 0; ntries < 1000; ntries++) {
464 1.1 chs DELAY(100);
465 1.1 chs if (!(NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY))
466 1.1 chs break;
467 1.1 chs }
468 1.1 chs if (ntries == 1000) {
469 1.1 chs DPRINTFN(2, ("%s: timeout waiting for PHY\n",
470 1.1 chs sc->sc_dev.dv_xname));
471 1.1 chs return 0;
472 1.1 chs }
473 1.1 chs
474 1.1 chs if (NFE_READ(sc, NFE_PHY_STATUS) & NFE_PHY_ERROR) {
475 1.1 chs DPRINTFN(2, ("%s: could not read PHY\n",
476 1.1 chs sc->sc_dev.dv_xname));
477 1.1 chs return 0;
478 1.1 chs }
479 1.1 chs
480 1.1 chs val = NFE_READ(sc, NFE_PHY_DATA);
481 1.1 chs if (val != 0xffffffff && val != 0)
482 1.1 chs sc->mii_phyaddr = phy;
483 1.1 chs
484 1.1 chs DPRINTFN(2, ("%s: mii read phy %d reg 0x%x ret 0x%x\n",
485 1.1 chs sc->sc_dev.dv_xname, phy, reg, val));
486 1.1 chs
487 1.1 chs return val;
488 1.1 chs }
489 1.1 chs
490 1.1 chs void
491 1.1 chs nfe_miibus_writereg(struct device *dev, int phy, int reg, int val)
492 1.1 chs {
493 1.1 chs struct nfe_softc *sc = (struct nfe_softc *)dev;
494 1.1 chs uint32_t ctl;
495 1.1 chs int ntries;
496 1.1 chs
497 1.1 chs NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
498 1.1 chs
499 1.1 chs if (NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY) {
500 1.1 chs NFE_WRITE(sc, NFE_PHY_CTL, NFE_PHY_BUSY);
501 1.1 chs DELAY(100);
502 1.1 chs }
503 1.1 chs
504 1.1 chs NFE_WRITE(sc, NFE_PHY_DATA, val);
505 1.1 chs ctl = NFE_PHY_WRITE | (phy << NFE_PHYADD_SHIFT) | reg;
506 1.1 chs NFE_WRITE(sc, NFE_PHY_CTL, ctl);
507 1.1 chs
508 1.1 chs for (ntries = 0; ntries < 1000; ntries++) {
509 1.1 chs DELAY(100);
510 1.1 chs if (!(NFE_READ(sc, NFE_PHY_CTL) & NFE_PHY_BUSY))
511 1.1 chs break;
512 1.1 chs }
513 1.1 chs #ifdef NFE_DEBUG
514 1.1 chs if (nfedebug >= 2 && ntries == 1000)
515 1.1 chs printf("could not write to PHY\n");
516 1.1 chs #endif
517 1.1 chs }
518 1.1 chs
519 1.1 chs int
520 1.1 chs nfe_intr(void *arg)
521 1.1 chs {
522 1.1 chs struct nfe_softc *sc = arg;
523 1.1 chs struct ifnet *ifp = &sc->sc_ethercom.ec_if;
524 1.1 chs uint32_t r;
525 1.7.2.1.2.1 wrstuden int handled;
526 1.1 chs
527 1.7.2.1.2.1 wrstuden if ((ifp->if_flags & IFF_UP) == 0)
528 1.7.2.1.2.1 wrstuden return 0;
529 1.1 chs
530 1.7.2.1.2.1 wrstuden handled = 0;
531 1.1 chs
532 1.7.2.1 bouyer NFE_WRITE(sc, NFE_IRQ_MASK, 0);
533 1.7.2.1 bouyer
534 1.7.2.1.2.1 wrstuden for (;;) {
535 1.7.2.1.2.1 wrstuden r = NFE_READ(sc, NFE_IRQ_STATUS);
536 1.7.2.1.2.1 wrstuden if ((r & NFE_IRQ_WANTED) == 0)
537 1.7.2.1.2.1 wrstuden break;
538 1.1 chs
539 1.7.2.1.2.1 wrstuden NFE_WRITE(sc, NFE_IRQ_STATUS, r);
540 1.7.2.1.2.1 wrstuden handled = 1;
541 1.7.2.1.2.1 wrstuden DPRINTFN(5, ("nfe_intr: interrupt register %x\n", r));
542 1.7.2.1.2.1 wrstuden
543 1.7.2.1.2.1 wrstuden if ((r & (NFE_IRQ_RXERR | NFE_IRQ_RX_NOBUF | NFE_IRQ_RX))
544 1.7.2.1.2.1 wrstuden != 0) {
545 1.7.2.1.2.1 wrstuden /* check Rx ring */
546 1.7.2.1.2.1 wrstuden nfe_rxeof(sc);
547 1.7.2.1.2.1 wrstuden }
548 1.7.2.1.2.1 wrstuden
549 1.7.2.1.2.1 wrstuden if ((r & (NFE_IRQ_TXERR | NFE_IRQ_TXERR2 | NFE_IRQ_TX_DONE))
550 1.7.2.1.2.1 wrstuden != 0) {
551 1.7.2.1.2.1 wrstuden /* check Tx ring */
552 1.7.2.1.2.1 wrstuden nfe_txeof(sc);
553 1.7.2.1.2.1 wrstuden }
554 1.7.2.1.2.1 wrstuden
555 1.7.2.1.2.1 wrstuden if ((r & NFE_IRQ_LINK) != 0) {
556 1.7.2.1.2.1 wrstuden NFE_READ(sc, NFE_PHY_STATUS);
557 1.7.2.1.2.1 wrstuden NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
558 1.7.2.1.2.1 wrstuden DPRINTF(("%s: link state changed\n",
559 1.7.2.1.2.1 wrstuden sc->sc_dev.dv_xname));
560 1.7.2.1.2.1 wrstuden }
561 1.1 chs }
562 1.1 chs
563 1.7.2.1 bouyer NFE_WRITE(sc, NFE_IRQ_MASK, NFE_IRQ_WANTED);
564 1.7.2.1 bouyer
565 1.7.2.1.2.1 wrstuden if (handled && !IF_IS_EMPTY(&ifp->if_snd))
566 1.7.2.1 bouyer nfe_start(ifp);
567 1.7.2.1 bouyer
568 1.7.2.1.2.1 wrstuden return handled;
569 1.1 chs }
570 1.1 chs
571 1.1 chs int
572 1.1 chs nfe_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
573 1.1 chs {
574 1.1 chs struct nfe_softc *sc = ifp->if_softc;
575 1.1 chs struct ifreq *ifr = (struct ifreq *)data;
576 1.1 chs struct ifaddr *ifa = (struct ifaddr *)data;
577 1.1 chs int s, error = 0;
578 1.1 chs
579 1.1 chs s = splnet();
580 1.1 chs
581 1.1 chs switch (cmd) {
582 1.1 chs case SIOCSIFADDR:
583 1.1 chs ifp->if_flags |= IFF_UP;
584 1.1 chs nfe_init(ifp);
585 1.1 chs switch (ifa->ifa_addr->sa_family) {
586 1.1 chs #ifdef INET
587 1.1 chs case AF_INET:
588 1.1 chs arp_ifinit(ifp, ifa);
589 1.1 chs break;
590 1.1 chs #endif
591 1.1 chs default:
592 1.1 chs break;
593 1.1 chs }
594 1.1 chs break;
595 1.1 chs case SIOCSIFMTU:
596 1.1 chs if (ifr->ifr_mtu < ETHERMIN ||
597 1.1 chs ((sc->sc_flags & NFE_USE_JUMBO) &&
598 1.1 chs ifr->ifr_mtu > ETHERMTU_JUMBO) ||
599 1.1 chs (!(sc->sc_flags & NFE_USE_JUMBO) &&
600 1.1 chs ifr->ifr_mtu > ETHERMTU))
601 1.1 chs error = EINVAL;
602 1.1 chs else if (ifp->if_mtu != ifr->ifr_mtu)
603 1.1 chs ifp->if_mtu = ifr->ifr_mtu;
604 1.1 chs break;
605 1.1 chs case SIOCSIFFLAGS:
606 1.1 chs if (ifp->if_flags & IFF_UP) {
607 1.1 chs /*
608 1.1 chs * If only the PROMISC or ALLMULTI flag changes, then
609 1.1 chs * don't do a full re-init of the chip, just update
610 1.1 chs * the Rx filter.
611 1.1 chs */
612 1.1 chs if ((ifp->if_flags & IFF_RUNNING) &&
613 1.1 chs ((ifp->if_flags ^ sc->sc_if_flags) &
614 1.1 chs (IFF_ALLMULTI | IFF_PROMISC)) != 0)
615 1.1 chs nfe_setmulti(sc);
616 1.1 chs else
617 1.1 chs nfe_init(ifp);
618 1.1 chs } else {
619 1.1 chs if (ifp->if_flags & IFF_RUNNING)
620 1.1 chs nfe_stop(ifp, 1);
621 1.1 chs }
622 1.1 chs sc->sc_if_flags = ifp->if_flags;
623 1.1 chs break;
624 1.1 chs case SIOCADDMULTI:
625 1.1 chs case SIOCDELMULTI:
626 1.1 chs error = (cmd == SIOCADDMULTI) ?
627 1.1 chs ether_addmulti(ifr, &sc->sc_ethercom) :
628 1.1 chs ether_delmulti(ifr, &sc->sc_ethercom);
629 1.1 chs
630 1.1 chs if (error == ENETRESET) {
631 1.1 chs if (ifp->if_flags & IFF_RUNNING)
632 1.1 chs nfe_setmulti(sc);
633 1.1 chs error = 0;
634 1.1 chs }
635 1.1 chs break;
636 1.1 chs case SIOCSIFMEDIA:
637 1.1 chs case SIOCGIFMEDIA:
638 1.1 chs error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
639 1.1 chs break;
640 1.1 chs default:
641 1.1 chs error = ether_ioctl(ifp, cmd, data);
642 1.1 chs if (error == ENETRESET) {
643 1.1 chs if (ifp->if_flags & IFF_RUNNING)
644 1.1 chs nfe_setmulti(sc);
645 1.1 chs error = 0;
646 1.1 chs }
647 1.1 chs break;
648 1.1 chs
649 1.1 chs }
650 1.1 chs
651 1.1 chs splx(s);
652 1.1 chs
653 1.1 chs return error;
654 1.1 chs }
655 1.1 chs
656 1.1 chs void
657 1.1 chs nfe_txdesc32_sync(struct nfe_softc *sc, struct nfe_desc32 *desc32, int ops)
658 1.1 chs {
659 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
660 1.1 chs (caddr_t)desc32 - (caddr_t)sc->txq.desc32,
661 1.1 chs sizeof (struct nfe_desc32), ops);
662 1.1 chs }
663 1.1 chs
664 1.1 chs void
665 1.1 chs nfe_txdesc64_sync(struct nfe_softc *sc, struct nfe_desc64 *desc64, int ops)
666 1.1 chs {
667 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
668 1.1 chs (caddr_t)desc64 - (caddr_t)sc->txq.desc64,
669 1.1 chs sizeof (struct nfe_desc64), ops);
670 1.1 chs }
671 1.1 chs
672 1.1 chs void
673 1.1 chs nfe_txdesc32_rsync(struct nfe_softc *sc, int start, int end, int ops)
674 1.1 chs {
675 1.1 chs if (end > start) {
676 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
677 1.1 chs (caddr_t)&sc->txq.desc32[start] - (caddr_t)sc->txq.desc32,
678 1.1 chs (caddr_t)&sc->txq.desc32[end] -
679 1.1 chs (caddr_t)&sc->txq.desc32[start], ops);
680 1.1 chs return;
681 1.1 chs }
682 1.1 chs /* sync from 'start' to end of ring */
683 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
684 1.1 chs (caddr_t)&sc->txq.desc32[start] - (caddr_t)sc->txq.desc32,
685 1.1 chs (caddr_t)&sc->txq.desc32[NFE_TX_RING_COUNT] -
686 1.1 chs (caddr_t)&sc->txq.desc32[start], ops);
687 1.1 chs
688 1.1 chs /* sync from start of ring to 'end' */
689 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map, 0,
690 1.1 chs (caddr_t)&sc->txq.desc32[end] - (caddr_t)sc->txq.desc32, ops);
691 1.1 chs }
692 1.1 chs
693 1.1 chs void
694 1.1 chs nfe_txdesc64_rsync(struct nfe_softc *sc, int start, int end, int ops)
695 1.1 chs {
696 1.1 chs if (end > start) {
697 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
698 1.1 chs (caddr_t)&sc->txq.desc64[start] - (caddr_t)sc->txq.desc64,
699 1.1 chs (caddr_t)&sc->txq.desc64[end] -
700 1.1 chs (caddr_t)&sc->txq.desc64[start], ops);
701 1.1 chs return;
702 1.1 chs }
703 1.1 chs /* sync from 'start' to end of ring */
704 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map,
705 1.1 chs (caddr_t)&sc->txq.desc64[start] - (caddr_t)sc->txq.desc64,
706 1.1 chs (caddr_t)&sc->txq.desc64[NFE_TX_RING_COUNT] -
707 1.1 chs (caddr_t)&sc->txq.desc64[start], ops);
708 1.1 chs
709 1.1 chs /* sync from start of ring to 'end' */
710 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->txq.map, 0,
711 1.1 chs (caddr_t)&sc->txq.desc64[end] - (caddr_t)sc->txq.desc64, ops);
712 1.1 chs }
713 1.1 chs
714 1.1 chs void
715 1.1 chs nfe_rxdesc32_sync(struct nfe_softc *sc, struct nfe_desc32 *desc32, int ops)
716 1.1 chs {
717 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->rxq.map,
718 1.1 chs (caddr_t)desc32 - (caddr_t)sc->rxq.desc32,
719 1.1 chs sizeof (struct nfe_desc32), ops);
720 1.1 chs }
721 1.1 chs
722 1.1 chs void
723 1.1 chs nfe_rxdesc64_sync(struct nfe_softc *sc, struct nfe_desc64 *desc64, int ops)
724 1.1 chs {
725 1.1 chs bus_dmamap_sync(sc->sc_dmat, sc->rxq.map,
726 1.1 chs (caddr_t)desc64 - (caddr_t)sc->rxq.desc64,
727 1.1 chs sizeof (struct nfe_desc64), ops);
728 1.1 chs }
729 1.1 chs
730 1.1 chs void
731 1.1 chs nfe_rxeof(struct nfe_softc *sc)
732 1.1 chs {
733 1.1 chs struct ifnet *ifp = &sc->sc_ethercom.ec_if;
734 1.1 chs struct nfe_desc32 *desc32;
735 1.1 chs struct nfe_desc64 *desc64;
736 1.1 chs struct nfe_rx_data *data;
737 1.1 chs struct nfe_jbuf *jbuf;
738 1.1 chs struct mbuf *m, *mnew;
739 1.1 chs bus_addr_t physaddr;
740 1.1 chs uint16_t flags;
741 1.7.2.1.2.1 wrstuden int error, len, i;
742 1.1 chs
743 1.1 chs desc32 = NULL;
744 1.1 chs desc64 = NULL;
745 1.7.2.1.2.1 wrstuden for (i = sc->rxq.cur;; i = NFE_RX_NEXTDESC(i)) {
746 1.7.2.1.2.1 wrstuden data = &sc->rxq.data[i];
747 1.1 chs
748 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
749 1.7.2.1.2.1 wrstuden desc64 = &sc->rxq.desc64[i];
750 1.7.2.1.2.1 wrstuden nfe_rxdesc64_sync(sc, desc64,
751 1.7.2.1.2.1 wrstuden BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
752 1.1 chs
753 1.1 chs flags = le16toh(desc64->flags);
754 1.1 chs len = le16toh(desc64->length) & 0x3fff;
755 1.1 chs } else {
756 1.7.2.1.2.1 wrstuden desc32 = &sc->rxq.desc32[i];
757 1.7.2.1.2.1 wrstuden nfe_rxdesc32_sync(sc, desc32,
758 1.7.2.1.2.1 wrstuden BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
759 1.1 chs
760 1.1 chs flags = le16toh(desc32->flags);
761 1.1 chs len = le16toh(desc32->length) & 0x3fff;
762 1.1 chs }
763 1.1 chs
764 1.7.2.1.2.1 wrstuden if ((flags & NFE_RX_READY) != 0)
765 1.1 chs break;
766 1.1 chs
767 1.1 chs if ((sc->sc_flags & (NFE_JUMBO_SUP | NFE_40BIT_ADDR)) == 0) {
768 1.7.2.1.2.1 wrstuden if ((flags & NFE_RX_VALID_V1) == 0)
769 1.1 chs goto skip;
770 1.1 chs
771 1.1 chs if ((flags & NFE_RX_FIXME_V1) == NFE_RX_FIXME_V1) {
772 1.1 chs flags &= ~NFE_RX_ERROR;
773 1.1 chs len--; /* fix buffer length */
774 1.1 chs }
775 1.1 chs } else {
776 1.7.2.1.2.1 wrstuden if ((flags & NFE_RX_VALID_V2) == 0)
777 1.1 chs goto skip;
778 1.1 chs
779 1.1 chs if ((flags & NFE_RX_FIXME_V2) == NFE_RX_FIXME_V2) {
780 1.1 chs flags &= ~NFE_RX_ERROR;
781 1.1 chs len--; /* fix buffer length */
782 1.1 chs }
783 1.1 chs }
784 1.1 chs
785 1.1 chs if (flags & NFE_RX_ERROR) {
786 1.1 chs ifp->if_ierrors++;
787 1.1 chs goto skip;
788 1.1 chs }
789 1.1 chs
790 1.1 chs /*
791 1.1 chs * Try to allocate a new mbuf for this ring element and load
792 1.1 chs * it before processing the current mbuf. If the ring element
793 1.1 chs * cannot be loaded, drop the received packet and reuse the
794 1.1 chs * old mbuf. In the unlikely case that the old mbuf can't be
795 1.1 chs * reloaded either, explicitly panic.
796 1.1 chs */
797 1.1 chs MGETHDR(mnew, M_DONTWAIT, MT_DATA);
798 1.1 chs if (mnew == NULL) {
799 1.1 chs ifp->if_ierrors++;
800 1.1 chs goto skip;
801 1.1 chs }
802 1.1 chs
803 1.1 chs if (sc->sc_flags & NFE_USE_JUMBO) {
804 1.7.2.1.2.1 wrstuden physaddr =
805 1.7.2.1.2.1 wrstuden sc->rxq.jbuf[sc->rxq.jbufmap[i]].physaddr;
806 1.7.2.1.2.1 wrstuden if ((jbuf = nfe_jalloc(sc, i)) == NULL) {
807 1.7.2.1.2.1 wrstuden if (len > MCLBYTES) {
808 1.7.2.1.2.1 wrstuden m_freem(mnew);
809 1.7.2.1.2.1 wrstuden ifp->if_ierrors++;
810 1.7.2.1.2.1 wrstuden goto skip1;
811 1.7.2.1.2.1 wrstuden }
812 1.7.2.1.2.1 wrstuden MCLGET(mnew, M_DONTWAIT);
813 1.7.2.1.2.1 wrstuden if ((mnew->m_flags & M_EXT) == 0) {
814 1.7.2.1.2.1 wrstuden m_freem(mnew);
815 1.7.2.1.2.1 wrstuden ifp->if_ierrors++;
816 1.7.2.1.2.1 wrstuden goto skip1;
817 1.7.2.1.2.1 wrstuden }
818 1.1 chs
819 1.7.2.1.2.1 wrstuden memcpy(mtod(mnew, void *),
820 1.7.2.1.2.1 wrstuden mtod(data->m, const void *), len);
821 1.7.2.1.2.1 wrstuden m = mnew;
822 1.7.2.1.2.1 wrstuden goto mbufcopied;
823 1.7.2.1.2.1 wrstuden } else {
824 1.7.2.1.2.1 wrstuden MEXTADD(mnew, jbuf->buf, NFE_JBYTES, 0, nfe_jfree, sc);
825 1.7.2.1.2.1 wrstuden
826 1.7.2.1.2.1 wrstuden bus_dmamap_sync(sc->sc_dmat, sc->rxq.jmap,
827 1.7.2.1.2.1 wrstuden mtod(data->m, char *) - (char *)sc->rxq.jpool,
828 1.7.2.1.2.1 wrstuden NFE_JBYTES, BUS_DMASYNC_POSTREAD);
829 1.1 chs
830 1.7.2.1.2.1 wrstuden physaddr = jbuf->physaddr;
831 1.7.2.1.2.1 wrstuden }
832 1.1 chs } else {
833 1.1 chs MCLGET(mnew, M_DONTWAIT);
834 1.7.2.1.2.1 wrstuden if ((mnew->m_flags & M_EXT) == 0) {
835 1.1 chs m_freem(mnew);
836 1.1 chs ifp->if_ierrors++;
837 1.1 chs goto skip;
838 1.1 chs }
839 1.1 chs
840 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->map, 0,
841 1.1 chs data->map->dm_mapsize, BUS_DMASYNC_POSTREAD);
842 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->map);
843 1.1 chs
844 1.1 chs error = bus_dmamap_load(sc->sc_dmat, data->map,
845 1.1 chs mtod(mnew, void *), MCLBYTES, NULL,
846 1.1 chs BUS_DMA_READ | BUS_DMA_NOWAIT);
847 1.1 chs if (error != 0) {
848 1.1 chs m_freem(mnew);
849 1.1 chs
850 1.1 chs /* try to reload the old mbuf */
851 1.1 chs error = bus_dmamap_load(sc->sc_dmat, data->map,
852 1.1 chs mtod(data->m, void *), MCLBYTES, NULL,
853 1.1 chs BUS_DMA_READ | BUS_DMA_NOWAIT);
854 1.1 chs if (error != 0) {
855 1.1 chs /* very unlikely that it will fail.. */
856 1.1 chs panic("%s: could not load old rx mbuf",
857 1.1 chs sc->sc_dev.dv_xname);
858 1.1 chs }
859 1.1 chs ifp->if_ierrors++;
860 1.1 chs goto skip;
861 1.1 chs }
862 1.1 chs physaddr = data->map->dm_segs[0].ds_addr;
863 1.1 chs }
864 1.1 chs
865 1.1 chs /*
866 1.1 chs * New mbuf successfully loaded, update Rx ring and continue
867 1.1 chs * processing.
868 1.1 chs */
869 1.1 chs m = data->m;
870 1.1 chs data->m = mnew;
871 1.1 chs
872 1.7.2.1.2.1 wrstuden mbufcopied:
873 1.1 chs /* finalize mbuf */
874 1.1 chs m->m_pkthdr.len = m->m_len = len;
875 1.1 chs m->m_pkthdr.rcvif = ifp;
876 1.1 chs
877 1.7.2.1 bouyer if ((sc->sc_flags & NFE_HW_CSUM) != 0) {
878 1.7.2.1 bouyer /*
879 1.7.2.1 bouyer * XXX
880 1.7.2.1 bouyer * no way to check M_CSUM_IPv4_BAD or non-IPv4 packets?
881 1.7.2.1 bouyer */
882 1.7.2.1 bouyer if (flags & NFE_RX_IP_CSUMOK) {
883 1.7.2.1 bouyer m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
884 1.7.2.1 bouyer DPRINTFN(3, ("%s: ip4csum-rx ok\n",
885 1.7.2.1 bouyer sc->sc_dev.dv_xname));
886 1.7.2.1 bouyer }
887 1.7.2.1 bouyer /*
888 1.7.2.1 bouyer * XXX
889 1.7.2.1 bouyer * no way to check M_CSUM_TCP_UDP_BAD or
890 1.7.2.1 bouyer * other protocols?
891 1.7.2.1 bouyer */
892 1.7.2.1 bouyer if (flags & NFE_RX_UDP_CSUMOK) {
893 1.7.2.1 bouyer m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
894 1.7.2.1 bouyer DPRINTFN(3, ("%s: udp4csum-rx ok\n",
895 1.7.2.1 bouyer sc->sc_dev.dv_xname));
896 1.7.2.1 bouyer } else if (flags & NFE_RX_TCP_CSUMOK) {
897 1.7.2.1 bouyer m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
898 1.7.2.1 bouyer DPRINTFN(3, ("%s: tcp4csum-rx ok\n",
899 1.7.2.1 bouyer sc->sc_dev.dv_xname));
900 1.7.2.1 bouyer }
901 1.7.2.1 bouyer }
902 1.1 chs
903 1.1 chs #if NBPFILTER > 0
904 1.1 chs if (ifp->if_bpf)
905 1.1 chs bpf_mtap(ifp->if_bpf, m);
906 1.1 chs #endif
907 1.1 chs ifp->if_ipackets++;
908 1.1 chs (*ifp->if_input)(ifp, m);
909 1.1 chs
910 1.7.2.1.2.1 wrstuden skip1:
911 1.1 chs /* update mapping address in h/w descriptor */
912 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
913 1.1 chs #if defined(__LP64__)
914 1.1 chs desc64->physaddr[0] = htole32(physaddr >> 32);
915 1.1 chs #endif
916 1.1 chs desc64->physaddr[1] = htole32(physaddr & 0xffffffff);
917 1.1 chs } else {
918 1.1 chs desc32->physaddr = htole32(physaddr);
919 1.1 chs }
920 1.1 chs
921 1.7.2.1.2.1 wrstuden skip:
922 1.7.2.1.2.1 wrstuden if (sc->sc_flags & NFE_40BIT_ADDR) {
923 1.1 chs desc64->length = htole16(sc->rxq.bufsz);
924 1.1 chs desc64->flags = htole16(NFE_RX_READY);
925 1.1 chs
926 1.7.2.1.2.1 wrstuden nfe_rxdesc64_sync(sc, desc64,
927 1.7.2.1.2.1 wrstuden BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
928 1.1 chs } else {
929 1.1 chs desc32->length = htole16(sc->rxq.bufsz);
930 1.1 chs desc32->flags = htole16(NFE_RX_READY);
931 1.1 chs
932 1.7.2.1.2.1 wrstuden nfe_rxdesc32_sync(sc, desc32,
933 1.7.2.1.2.1 wrstuden BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
934 1.1 chs }
935 1.1 chs }
936 1.7.2.1.2.1 wrstuden /* update current RX pointer */
937 1.7.2.1.2.1 wrstuden sc->rxq.cur = i;
938 1.1 chs }
939 1.1 chs
940 1.1 chs void
941 1.1 chs nfe_txeof(struct nfe_softc *sc)
942 1.1 chs {
943 1.1 chs struct ifnet *ifp = &sc->sc_ethercom.ec_if;
944 1.1 chs struct nfe_desc32 *desc32;
945 1.1 chs struct nfe_desc64 *desc64;
946 1.1 chs struct nfe_tx_data *data = NULL;
947 1.7.2.1.2.1 wrstuden int i;
948 1.1 chs uint16_t flags;
949 1.1 chs
950 1.7.2.1.2.1 wrstuden for (i = sc->txq.next;
951 1.7.2.1.2.1 wrstuden sc->txq.queued > 0;
952 1.7.2.1.2.1 wrstuden i = NFE_TX_NEXTDESC(i), sc->txq.queued--) {
953 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
954 1.7.2.1.2.1 wrstuden desc64 = &sc->txq.desc64[i];
955 1.7.2.1.2.1 wrstuden nfe_txdesc64_sync(sc, desc64,
956 1.7.2.1.2.1 wrstuden BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
957 1.1 chs
958 1.1 chs flags = le16toh(desc64->flags);
959 1.1 chs } else {
960 1.7.2.1.2.1 wrstuden desc32 = &sc->txq.desc32[i];
961 1.7.2.1.2.1 wrstuden nfe_txdesc32_sync(sc, desc32,
962 1.7.2.1.2.1 wrstuden BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
963 1.1 chs
964 1.1 chs flags = le16toh(desc32->flags);
965 1.1 chs }
966 1.1 chs
967 1.7.2.1.2.1 wrstuden if ((flags & NFE_TX_VALID) != 0)
968 1.1 chs break;
969 1.1 chs
970 1.7.2.1.2.1 wrstuden data = &sc->txq.data[i];
971 1.1 chs
972 1.1 chs if ((sc->sc_flags & (NFE_JUMBO_SUP | NFE_40BIT_ADDR)) == 0) {
973 1.7.2.1.2.1 wrstuden if ((flags & NFE_TX_LASTFRAG_V1) == 0 &&
974 1.7.2.1.2.1 wrstuden data->m == NULL)
975 1.7.2.1.2.1 wrstuden continue;
976 1.1 chs
977 1.1 chs if ((flags & NFE_TX_ERROR_V1) != 0) {
978 1.1 chs printf("%s: tx v1 error 0x%04x\n",
979 1.1 chs sc->sc_dev.dv_xname, flags);
980 1.1 chs ifp->if_oerrors++;
981 1.1 chs } else
982 1.1 chs ifp->if_opackets++;
983 1.1 chs } else {
984 1.7.2.1.2.1 wrstuden if ((flags & NFE_TX_LASTFRAG_V2) == 0 &&
985 1.7.2.1.2.1 wrstuden data->m == NULL)
986 1.7.2.1.2.1 wrstuden continue;
987 1.1 chs
988 1.1 chs if ((flags & NFE_TX_ERROR_V2) != 0) {
989 1.1 chs printf("%s: tx v2 error 0x%04x\n",
990 1.1 chs sc->sc_dev.dv_xname, flags);
991 1.1 chs ifp->if_oerrors++;
992 1.1 chs } else
993 1.1 chs ifp->if_opackets++;
994 1.1 chs }
995 1.1 chs
996 1.1 chs if (data->m == NULL) { /* should not get there */
997 1.1 chs printf("%s: last fragment bit w/o associated mbuf!\n",
998 1.1 chs sc->sc_dev.dv_xname);
999 1.7.2.1.2.1 wrstuden continue;
1000 1.1 chs }
1001 1.1 chs
1002 1.1 chs /* last fragment of the mbuf chain transmitted */
1003 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->active, 0,
1004 1.1 chs data->active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1005 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->active);
1006 1.1 chs m_freem(data->m);
1007 1.1 chs data->m = NULL;
1008 1.7.2.1.2.1 wrstuden }
1009 1.1 chs
1010 1.7.2.1.2.1 wrstuden sc->txq.next = i;
1011 1.1 chs
1012 1.7.2.1.2.1 wrstuden if (sc->txq.queued < NFE_TX_RING_COUNT) {
1013 1.7.2.1.2.1 wrstuden /* at least one slot freed */
1014 1.7.2.1.2.1 wrstuden ifp->if_flags &= ~IFF_OACTIVE;
1015 1.1 chs }
1016 1.1 chs
1017 1.7.2.1.2.1 wrstuden if (sc->txq.queued == 0) {
1018 1.7.2.1.2.1 wrstuden /* all queued packets are sent */
1019 1.7.2.1.2.1 wrstuden ifp->if_timer = 0;
1020 1.1 chs }
1021 1.1 chs }
1022 1.1 chs
1023 1.1 chs int
1024 1.1 chs nfe_encap(struct nfe_softc *sc, struct mbuf *m0)
1025 1.1 chs {
1026 1.1 chs struct nfe_desc32 *desc32;
1027 1.1 chs struct nfe_desc64 *desc64;
1028 1.1 chs struct nfe_tx_data *data;
1029 1.1 chs bus_dmamap_t map;
1030 1.7.2.1 bouyer uint16_t flags, csumflags;
1031 1.1 chs #if NVLAN > 0
1032 1.1 chs struct m_tag *mtag;
1033 1.1 chs uint32_t vtag = 0;
1034 1.1 chs #endif
1035 1.7.2.1 bouyer int error, i, first;
1036 1.1 chs
1037 1.1 chs desc32 = NULL;
1038 1.1 chs desc64 = NULL;
1039 1.1 chs data = NULL;
1040 1.7.2.1 bouyer
1041 1.7.2.1 bouyer flags = 0;
1042 1.7.2.1 bouyer csumflags = 0;
1043 1.7.2.1 bouyer first = sc->txq.cur;
1044 1.7.2.1 bouyer
1045 1.7.2.1 bouyer map = sc->txq.data[first].map;
1046 1.1 chs
1047 1.1 chs error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m0, BUS_DMA_NOWAIT);
1048 1.1 chs if (error != 0) {
1049 1.1 chs printf("%s: could not map mbuf (error %d)\n",
1050 1.1 chs sc->sc_dev.dv_xname, error);
1051 1.1 chs return error;
1052 1.1 chs }
1053 1.1 chs
1054 1.1 chs if (sc->txq.queued + map->dm_nsegs >= NFE_TX_RING_COUNT - 1) {
1055 1.1 chs bus_dmamap_unload(sc->sc_dmat, map);
1056 1.1 chs return ENOBUFS;
1057 1.1 chs }
1058 1.1 chs
1059 1.1 chs #if NVLAN > 0
1060 1.1 chs /* setup h/w VLAN tagging */
1061 1.7.2.1 bouyer if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL)
1062 1.1 chs vtag = NFE_TX_VTAG | VLAN_TAG_VALUE(mtag);
1063 1.1 chs #endif
1064 1.7.2.1 bouyer if ((sc->sc_flags & NFE_HW_CSUM) != 0) {
1065 1.7.2.1 bouyer if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4)
1066 1.7.2.1 bouyer csumflags |= NFE_TX_IP_CSUM;
1067 1.7.2.1 bouyer if (m0->m_pkthdr.csum_flags & (M_CSUM_TCPv4 | M_CSUM_UDPv4))
1068 1.7.2.1.2.1 wrstuden csumflags |= NFE_TX_TCP_UDP_CSUM;
1069 1.7.2.1 bouyer }
1070 1.1 chs
1071 1.1 chs for (i = 0; i < map->dm_nsegs; i++) {
1072 1.1 chs data = &sc->txq.data[sc->txq.cur];
1073 1.1 chs
1074 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1075 1.1 chs desc64 = &sc->txq.desc64[sc->txq.cur];
1076 1.1 chs #if defined(__LP64__)
1077 1.1 chs desc64->physaddr[0] =
1078 1.1 chs htole32(map->dm_segs[i].ds_addr >> 32);
1079 1.1 chs #endif
1080 1.1 chs desc64->physaddr[1] =
1081 1.1 chs htole32(map->dm_segs[i].ds_addr & 0xffffffff);
1082 1.1 chs desc64->length = htole16(map->dm_segs[i].ds_len - 1);
1083 1.1 chs desc64->flags = htole16(flags);
1084 1.7.2.1 bouyer desc64->vtag = 0;
1085 1.1 chs } else {
1086 1.1 chs desc32 = &sc->txq.desc32[sc->txq.cur];
1087 1.1 chs
1088 1.1 chs desc32->physaddr = htole32(map->dm_segs[i].ds_addr);
1089 1.1 chs desc32->length = htole16(map->dm_segs[i].ds_len - 1);
1090 1.1 chs desc32->flags = htole16(flags);
1091 1.1 chs }
1092 1.1 chs
1093 1.7.2.1 bouyer /*
1094 1.7.2.1 bouyer * Setting of the valid bit in the first descriptor is
1095 1.7.2.1 bouyer * deferred until the whole chain is fully setup.
1096 1.7.2.1 bouyer */
1097 1.7.2.1 bouyer flags |= NFE_TX_VALID;
1098 1.1 chs
1099 1.1 chs sc->txq.queued++;
1100 1.7.2.1.2.1 wrstuden sc->txq.cur = NFE_TX_NEXTDESC(sc->txq.cur);
1101 1.1 chs }
1102 1.1 chs
1103 1.7.2.1 bouyer /* the whole mbuf chain has been setup */
1104 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1105 1.7.2.1 bouyer /* fix last descriptor */
1106 1.1 chs flags |= NFE_TX_LASTFRAG_V2;
1107 1.1 chs desc64->flags = htole16(flags);
1108 1.7.2.1 bouyer
1109 1.7.2.1 bouyer /* Checksum flags and vtag belong to the first fragment only. */
1110 1.7.2.1 bouyer #if NVLAN > 0
1111 1.7.2.1 bouyer sc->txq.desc64[first].vtag = htole32(vtag);
1112 1.7.2.1 bouyer #endif
1113 1.7.2.1 bouyer sc->txq.desc64[first].flags |= htole16(csumflags);
1114 1.7.2.1 bouyer
1115 1.7.2.1 bouyer /* finally, set the valid bit in the first descriptor */
1116 1.7.2.1 bouyer sc->txq.desc64[first].flags |= htole16(NFE_TX_VALID);
1117 1.1 chs } else {
1118 1.7.2.1 bouyer /* fix last descriptor */
1119 1.1 chs if (sc->sc_flags & NFE_JUMBO_SUP)
1120 1.1 chs flags |= NFE_TX_LASTFRAG_V2;
1121 1.1 chs else
1122 1.1 chs flags |= NFE_TX_LASTFRAG_V1;
1123 1.1 chs desc32->flags = htole16(flags);
1124 1.7.2.1 bouyer
1125 1.7.2.1 bouyer /* Checksum flags belong to the first fragment only. */
1126 1.7.2.1 bouyer sc->txq.desc32[first].flags |= htole16(csumflags);
1127 1.7.2.1 bouyer
1128 1.7.2.1 bouyer /* finally, set the valid bit in the first descriptor */
1129 1.7.2.1 bouyer sc->txq.desc32[first].flags |= htole16(NFE_TX_VALID);
1130 1.1 chs }
1131 1.1 chs
1132 1.1 chs data->m = m0;
1133 1.1 chs data->active = map;
1134 1.1 chs
1135 1.1 chs bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
1136 1.1 chs BUS_DMASYNC_PREWRITE);
1137 1.1 chs
1138 1.1 chs return 0;
1139 1.1 chs }
1140 1.1 chs
1141 1.1 chs void
1142 1.1 chs nfe_start(struct ifnet *ifp)
1143 1.1 chs {
1144 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1145 1.7.2.1.2.1 wrstuden int old = sc->txq.queued;
1146 1.1 chs struct mbuf *m0;
1147 1.1 chs
1148 1.7.2.1.2.1 wrstuden if ((ifp->if_flags & (IFF_OACTIVE | IFF_RUNNING)) != IFF_RUNNING)
1149 1.7.2.1.2.1 wrstuden return;
1150 1.7.2.1.2.1 wrstuden
1151 1.1 chs for (;;) {
1152 1.1 chs IFQ_POLL(&ifp->if_snd, m0);
1153 1.1 chs if (m0 == NULL)
1154 1.1 chs break;
1155 1.1 chs
1156 1.1 chs if (nfe_encap(sc, m0) != 0) {
1157 1.1 chs ifp->if_flags |= IFF_OACTIVE;
1158 1.1 chs break;
1159 1.1 chs }
1160 1.1 chs
1161 1.1 chs /* packet put in h/w queue, remove from s/w queue */
1162 1.1 chs IFQ_DEQUEUE(&ifp->if_snd, m0);
1163 1.1 chs
1164 1.1 chs #if NBPFILTER > 0
1165 1.1 chs if (ifp->if_bpf != NULL)
1166 1.1 chs bpf_mtap(ifp->if_bpf, m0);
1167 1.1 chs #endif
1168 1.1 chs }
1169 1.1 chs
1170 1.7.2.1.2.1 wrstuden if (sc->txq.queued != old) {
1171 1.7.2.1.2.1 wrstuden /* packets are queued */
1172 1.7.2.1.2.1 wrstuden if (sc->sc_flags & NFE_40BIT_ADDR)
1173 1.7.2.1.2.1 wrstuden nfe_txdesc64_rsync(sc, old, sc->txq.cur,
1174 1.7.2.1.2.1 wrstuden BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1175 1.7.2.1.2.1 wrstuden else
1176 1.7.2.1.2.1 wrstuden nfe_txdesc32_rsync(sc, old, sc->txq.cur,
1177 1.7.2.1.2.1 wrstuden BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1178 1.7.2.1.2.1 wrstuden /* kick Tx */
1179 1.7.2.1.2.1 wrstuden NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_KICKTX | sc->rxtxctl);
1180 1.1 chs
1181 1.7.2.1.2.1 wrstuden /*
1182 1.7.2.1.2.1 wrstuden * Set a timeout in case the chip goes out to lunch.
1183 1.7.2.1.2.1 wrstuden */
1184 1.7.2.1.2.1 wrstuden ifp->if_timer = 5;
1185 1.7.2.1.2.1 wrstuden }
1186 1.1 chs }
1187 1.1 chs
1188 1.1 chs void
1189 1.1 chs nfe_watchdog(struct ifnet *ifp)
1190 1.1 chs {
1191 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1192 1.1 chs
1193 1.1 chs printf("%s: watchdog timeout\n", sc->sc_dev.dv_xname);
1194 1.1 chs
1195 1.1 chs ifp->if_flags &= ~IFF_RUNNING;
1196 1.1 chs nfe_init(ifp);
1197 1.1 chs
1198 1.1 chs ifp->if_oerrors++;
1199 1.1 chs }
1200 1.1 chs
1201 1.1 chs int
1202 1.1 chs nfe_init(struct ifnet *ifp)
1203 1.1 chs {
1204 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1205 1.1 chs uint32_t tmp;
1206 1.7.2.1 bouyer int s;
1207 1.1 chs
1208 1.1 chs if (ifp->if_flags & IFF_RUNNING)
1209 1.1 chs return 0;
1210 1.1 chs
1211 1.1 chs nfe_stop(ifp, 0);
1212 1.1 chs
1213 1.1 chs NFE_WRITE(sc, NFE_TX_UNK, 0);
1214 1.1 chs NFE_WRITE(sc, NFE_STATUS, 0);
1215 1.1 chs
1216 1.1 chs sc->rxtxctl = NFE_RXTX_BIT2;
1217 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR)
1218 1.1 chs sc->rxtxctl |= NFE_RXTX_V3MAGIC;
1219 1.1 chs else if (sc->sc_flags & NFE_JUMBO_SUP)
1220 1.1 chs sc->rxtxctl |= NFE_RXTX_V2MAGIC;
1221 1.1 chs if (sc->sc_flags & NFE_HW_CSUM)
1222 1.1 chs sc->rxtxctl |= NFE_RXTX_RXCSUM;
1223 1.1 chs #if NVLAN > 0
1224 1.1 chs /*
1225 1.1 chs * Although the adapter is capable of stripping VLAN tags from received
1226 1.1 chs * frames (NFE_RXTX_VTAG_STRIP), we do not enable this functionality on
1227 1.1 chs * purpose. This will be done in software by our network stack.
1228 1.1 chs */
1229 1.1 chs if (sc->sc_flags & NFE_HW_VLAN)
1230 1.1 chs sc->rxtxctl |= NFE_RXTX_VTAG_INSERT;
1231 1.1 chs #endif
1232 1.1 chs NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_RESET | sc->rxtxctl);
1233 1.1 chs DELAY(10);
1234 1.1 chs NFE_WRITE(sc, NFE_RXTX_CTL, sc->rxtxctl);
1235 1.1 chs
1236 1.1 chs #if NVLAN
1237 1.1 chs if (sc->sc_flags & NFE_HW_VLAN)
1238 1.1 chs NFE_WRITE(sc, NFE_VTAG_CTL, NFE_VTAG_ENABLE);
1239 1.1 chs #endif
1240 1.1 chs
1241 1.1 chs NFE_WRITE(sc, NFE_SETUP_R6, 0);
1242 1.1 chs
1243 1.1 chs /* set MAC address */
1244 1.1 chs nfe_set_macaddr(sc, sc->sc_enaddr);
1245 1.1 chs
1246 1.1 chs /* tell MAC where rings are in memory */
1247 1.1 chs #ifdef __LP64__
1248 1.1 chs NFE_WRITE(sc, NFE_RX_RING_ADDR_HI, sc->rxq.physaddr >> 32);
1249 1.1 chs #endif
1250 1.1 chs NFE_WRITE(sc, NFE_RX_RING_ADDR_LO, sc->rxq.physaddr & 0xffffffff);
1251 1.1 chs #ifdef __LP64__
1252 1.1 chs NFE_WRITE(sc, NFE_TX_RING_ADDR_HI, sc->txq.physaddr >> 32);
1253 1.1 chs #endif
1254 1.1 chs NFE_WRITE(sc, NFE_TX_RING_ADDR_LO, sc->txq.physaddr & 0xffffffff);
1255 1.1 chs
1256 1.1 chs NFE_WRITE(sc, NFE_RING_SIZE,
1257 1.1 chs (NFE_RX_RING_COUNT - 1) << 16 |
1258 1.1 chs (NFE_TX_RING_COUNT - 1));
1259 1.1 chs
1260 1.1 chs NFE_WRITE(sc, NFE_RXBUFSZ, sc->rxq.bufsz);
1261 1.1 chs
1262 1.1 chs /* force MAC to wakeup */
1263 1.1 chs tmp = NFE_READ(sc, NFE_PWR_STATE);
1264 1.1 chs NFE_WRITE(sc, NFE_PWR_STATE, tmp | NFE_PWR_WAKEUP);
1265 1.1 chs DELAY(10);
1266 1.1 chs tmp = NFE_READ(sc, NFE_PWR_STATE);
1267 1.1 chs NFE_WRITE(sc, NFE_PWR_STATE, tmp | NFE_PWR_VALID);
1268 1.1 chs
1269 1.7.2.1 bouyer s = splnet();
1270 1.7.2.1 bouyer nfe_intr(sc); /* XXX clear IRQ status registers */
1271 1.7.2.1 bouyer splx(s);
1272 1.7.2.1 bouyer
1273 1.1 chs #if 1
1274 1.1 chs /* configure interrupts coalescing/mitigation */
1275 1.1 chs NFE_WRITE(sc, NFE_IMTIMER, NFE_IM_DEFAULT);
1276 1.1 chs #else
1277 1.1 chs /* no interrupt mitigation: one interrupt per packet */
1278 1.1 chs NFE_WRITE(sc, NFE_IMTIMER, 970);
1279 1.1 chs #endif
1280 1.1 chs
1281 1.1 chs NFE_WRITE(sc, NFE_SETUP_R1, NFE_R1_MAGIC);
1282 1.1 chs NFE_WRITE(sc, NFE_SETUP_R2, NFE_R2_MAGIC);
1283 1.1 chs NFE_WRITE(sc, NFE_SETUP_R6, NFE_R6_MAGIC);
1284 1.1 chs
1285 1.1 chs /* update MAC knowledge of PHY; generates a NFE_IRQ_LINK interrupt */
1286 1.1 chs NFE_WRITE(sc, NFE_STATUS, sc->mii_phyaddr << 24 | NFE_STATUS_MAGIC);
1287 1.1 chs
1288 1.1 chs NFE_WRITE(sc, NFE_SETUP_R4, NFE_R4_MAGIC);
1289 1.1 chs NFE_WRITE(sc, NFE_WOL_CTL, NFE_WOL_MAGIC);
1290 1.1 chs
1291 1.1 chs sc->rxtxctl &= ~NFE_RXTX_BIT2;
1292 1.1 chs NFE_WRITE(sc, NFE_RXTX_CTL, sc->rxtxctl);
1293 1.1 chs DELAY(10);
1294 1.1 chs NFE_WRITE(sc, NFE_RXTX_CTL, NFE_RXTX_BIT1 | sc->rxtxctl);
1295 1.1 chs
1296 1.1 chs /* set Rx filter */
1297 1.1 chs nfe_setmulti(sc);
1298 1.1 chs
1299 1.1 chs nfe_ifmedia_upd(ifp);
1300 1.1 chs
1301 1.7.2.1 bouyer nfe_tick(sc);
1302 1.7.2.1 bouyer
1303 1.1 chs /* enable Rx */
1304 1.1 chs NFE_WRITE(sc, NFE_RX_CTL, NFE_RX_START);
1305 1.1 chs
1306 1.1 chs /* enable Tx */
1307 1.1 chs NFE_WRITE(sc, NFE_TX_CTL, NFE_TX_START);
1308 1.1 chs
1309 1.1 chs NFE_WRITE(sc, NFE_PHY_STATUS, 0xf);
1310 1.1 chs
1311 1.1 chs /* enable interrupts */
1312 1.1 chs NFE_WRITE(sc, NFE_IRQ_MASK, NFE_IRQ_WANTED);
1313 1.1 chs
1314 1.1 chs callout_schedule(&sc->sc_tick_ch, hz);
1315 1.1 chs
1316 1.1 chs ifp->if_flags |= IFF_RUNNING;
1317 1.1 chs ifp->if_flags &= ~IFF_OACTIVE;
1318 1.1 chs
1319 1.1 chs return 0;
1320 1.1 chs }
1321 1.1 chs
1322 1.1 chs void
1323 1.7 christos nfe_stop(struct ifnet *ifp, int disable)
1324 1.1 chs {
1325 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1326 1.1 chs
1327 1.1 chs callout_stop(&sc->sc_tick_ch);
1328 1.1 chs
1329 1.1 chs ifp->if_timer = 0;
1330 1.1 chs ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1331 1.1 chs
1332 1.1 chs mii_down(&sc->sc_mii);
1333 1.1 chs
1334 1.1 chs /* abort Tx */
1335 1.1 chs NFE_WRITE(sc, NFE_TX_CTL, 0);
1336 1.1 chs
1337 1.1 chs /* disable Rx */
1338 1.1 chs NFE_WRITE(sc, NFE_RX_CTL, 0);
1339 1.1 chs
1340 1.1 chs /* disable interrupts */
1341 1.1 chs NFE_WRITE(sc, NFE_IRQ_MASK, 0);
1342 1.1 chs
1343 1.1 chs /* reset Tx and Rx rings */
1344 1.1 chs nfe_reset_tx_ring(sc, &sc->txq);
1345 1.1 chs nfe_reset_rx_ring(sc, &sc->rxq);
1346 1.1 chs }
1347 1.1 chs
1348 1.1 chs int
1349 1.1 chs nfe_alloc_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1350 1.1 chs {
1351 1.1 chs struct nfe_desc32 *desc32;
1352 1.1 chs struct nfe_desc64 *desc64;
1353 1.1 chs struct nfe_rx_data *data;
1354 1.1 chs struct nfe_jbuf *jbuf;
1355 1.1 chs void **desc;
1356 1.1 chs bus_addr_t physaddr;
1357 1.1 chs int i, nsegs, error, descsize;
1358 1.1 chs
1359 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1360 1.1 chs desc = (void **)&ring->desc64;
1361 1.1 chs descsize = sizeof (struct nfe_desc64);
1362 1.1 chs } else {
1363 1.1 chs desc = (void **)&ring->desc32;
1364 1.1 chs descsize = sizeof (struct nfe_desc32);
1365 1.1 chs }
1366 1.1 chs
1367 1.1 chs ring->cur = ring->next = 0;
1368 1.1 chs ring->bufsz = MCLBYTES;
1369 1.1 chs
1370 1.1 chs error = bus_dmamap_create(sc->sc_dmat, NFE_RX_RING_COUNT * descsize, 1,
1371 1.1 chs NFE_RX_RING_COUNT * descsize, 0, BUS_DMA_NOWAIT, &ring->map);
1372 1.1 chs if (error != 0) {
1373 1.1 chs printf("%s: could not create desc DMA map\n",
1374 1.1 chs sc->sc_dev.dv_xname);
1375 1.1 chs goto fail;
1376 1.1 chs }
1377 1.1 chs
1378 1.1 chs error = bus_dmamem_alloc(sc->sc_dmat, NFE_RX_RING_COUNT * descsize,
1379 1.1 chs PAGE_SIZE, 0, &ring->seg, 1, &nsegs, BUS_DMA_NOWAIT);
1380 1.1 chs if (error != 0) {
1381 1.1 chs printf("%s: could not allocate DMA memory\n",
1382 1.1 chs sc->sc_dev.dv_xname);
1383 1.1 chs goto fail;
1384 1.1 chs }
1385 1.1 chs
1386 1.1 chs error = bus_dmamem_map(sc->sc_dmat, &ring->seg, nsegs,
1387 1.1 chs NFE_RX_RING_COUNT * descsize, (caddr_t *)desc, BUS_DMA_NOWAIT);
1388 1.1 chs if (error != 0) {
1389 1.1 chs printf("%s: could not map desc DMA memory\n",
1390 1.1 chs sc->sc_dev.dv_xname);
1391 1.1 chs goto fail;
1392 1.1 chs }
1393 1.1 chs
1394 1.1 chs error = bus_dmamap_load(sc->sc_dmat, ring->map, *desc,
1395 1.1 chs NFE_RX_RING_COUNT * descsize, NULL, BUS_DMA_NOWAIT);
1396 1.1 chs if (error != 0) {
1397 1.1 chs printf("%s: could not load desc DMA map\n",
1398 1.1 chs sc->sc_dev.dv_xname);
1399 1.1 chs goto fail;
1400 1.1 chs }
1401 1.1 chs
1402 1.1 chs bzero(*desc, NFE_RX_RING_COUNT * descsize);
1403 1.1 chs ring->physaddr = ring->map->dm_segs[0].ds_addr;
1404 1.1 chs
1405 1.1 chs if (sc->sc_flags & NFE_USE_JUMBO) {
1406 1.1 chs ring->bufsz = NFE_JBYTES;
1407 1.1 chs if ((error = nfe_jpool_alloc(sc)) != 0) {
1408 1.1 chs printf("%s: could not allocate jumbo frames\n",
1409 1.1 chs sc->sc_dev.dv_xname);
1410 1.1 chs goto fail;
1411 1.1 chs }
1412 1.1 chs }
1413 1.1 chs
1414 1.1 chs /*
1415 1.1 chs * Pre-allocate Rx buffers and populate Rx ring.
1416 1.1 chs */
1417 1.1 chs for (i = 0; i < NFE_RX_RING_COUNT; i++) {
1418 1.1 chs data = &sc->rxq.data[i];
1419 1.1 chs
1420 1.1 chs MGETHDR(data->m, M_DONTWAIT, MT_DATA);
1421 1.1 chs if (data->m == NULL) {
1422 1.1 chs printf("%s: could not allocate rx mbuf\n",
1423 1.1 chs sc->sc_dev.dv_xname);
1424 1.1 chs error = ENOMEM;
1425 1.1 chs goto fail;
1426 1.1 chs }
1427 1.1 chs
1428 1.1 chs if (sc->sc_flags & NFE_USE_JUMBO) {
1429 1.7.2.1.2.1 wrstuden if ((jbuf = nfe_jalloc(sc, i)) == NULL) {
1430 1.1 chs printf("%s: could not allocate jumbo buffer\n",
1431 1.1 chs sc->sc_dev.dv_xname);
1432 1.1 chs goto fail;
1433 1.1 chs }
1434 1.1 chs MEXTADD(data->m, jbuf->buf, NFE_JBYTES, 0, nfe_jfree,
1435 1.1 chs sc);
1436 1.1 chs
1437 1.1 chs physaddr = jbuf->physaddr;
1438 1.1 chs } else {
1439 1.1 chs error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
1440 1.1 chs MCLBYTES, 0, BUS_DMA_NOWAIT, &data->map);
1441 1.1 chs if (error != 0) {
1442 1.1 chs printf("%s: could not create DMA map\n",
1443 1.1 chs sc->sc_dev.dv_xname);
1444 1.1 chs goto fail;
1445 1.1 chs }
1446 1.1 chs MCLGET(data->m, M_DONTWAIT);
1447 1.1 chs if (!(data->m->m_flags & M_EXT)) {
1448 1.1 chs printf("%s: could not allocate mbuf cluster\n",
1449 1.1 chs sc->sc_dev.dv_xname);
1450 1.1 chs error = ENOMEM;
1451 1.1 chs goto fail;
1452 1.1 chs }
1453 1.1 chs
1454 1.1 chs error = bus_dmamap_load(sc->sc_dmat, data->map,
1455 1.1 chs mtod(data->m, void *), MCLBYTES, NULL,
1456 1.1 chs BUS_DMA_READ | BUS_DMA_NOWAIT);
1457 1.1 chs if (error != 0) {
1458 1.1 chs printf("%s: could not load rx buf DMA map",
1459 1.1 chs sc->sc_dev.dv_xname);
1460 1.1 chs goto fail;
1461 1.1 chs }
1462 1.1 chs physaddr = data->map->dm_segs[0].ds_addr;
1463 1.1 chs }
1464 1.1 chs
1465 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1466 1.1 chs desc64 = &sc->rxq.desc64[i];
1467 1.1 chs #if defined(__LP64__)
1468 1.1 chs desc64->physaddr[0] = htole32(physaddr >> 32);
1469 1.1 chs #endif
1470 1.1 chs desc64->physaddr[1] = htole32(physaddr & 0xffffffff);
1471 1.1 chs desc64->length = htole16(sc->rxq.bufsz);
1472 1.1 chs desc64->flags = htole16(NFE_RX_READY);
1473 1.1 chs } else {
1474 1.1 chs desc32 = &sc->rxq.desc32[i];
1475 1.1 chs desc32->physaddr = htole32(physaddr);
1476 1.1 chs desc32->length = htole16(sc->rxq.bufsz);
1477 1.1 chs desc32->flags = htole16(NFE_RX_READY);
1478 1.1 chs }
1479 1.1 chs }
1480 1.1 chs
1481 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
1482 1.1 chs BUS_DMASYNC_PREWRITE);
1483 1.1 chs
1484 1.1 chs return 0;
1485 1.1 chs
1486 1.1 chs fail: nfe_free_rx_ring(sc, ring);
1487 1.1 chs return error;
1488 1.1 chs }
1489 1.1 chs
1490 1.1 chs void
1491 1.1 chs nfe_reset_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1492 1.1 chs {
1493 1.1 chs int i;
1494 1.1 chs
1495 1.1 chs for (i = 0; i < NFE_RX_RING_COUNT; i++) {
1496 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1497 1.1 chs ring->desc64[i].length = htole16(ring->bufsz);
1498 1.1 chs ring->desc64[i].flags = htole16(NFE_RX_READY);
1499 1.1 chs } else {
1500 1.1 chs ring->desc32[i].length = htole16(ring->bufsz);
1501 1.1 chs ring->desc32[i].flags = htole16(NFE_RX_READY);
1502 1.1 chs }
1503 1.1 chs }
1504 1.1 chs
1505 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
1506 1.1 chs BUS_DMASYNC_PREWRITE);
1507 1.1 chs
1508 1.1 chs ring->cur = ring->next = 0;
1509 1.1 chs }
1510 1.1 chs
1511 1.1 chs void
1512 1.1 chs nfe_free_rx_ring(struct nfe_softc *sc, struct nfe_rx_ring *ring)
1513 1.1 chs {
1514 1.1 chs struct nfe_rx_data *data;
1515 1.1 chs void *desc;
1516 1.1 chs int i, descsize;
1517 1.1 chs
1518 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1519 1.1 chs desc = ring->desc64;
1520 1.1 chs descsize = sizeof (struct nfe_desc64);
1521 1.1 chs } else {
1522 1.1 chs desc = ring->desc32;
1523 1.1 chs descsize = sizeof (struct nfe_desc32);
1524 1.1 chs }
1525 1.1 chs
1526 1.1 chs if (desc != NULL) {
1527 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0,
1528 1.1 chs ring->map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1529 1.1 chs bus_dmamap_unload(sc->sc_dmat, ring->map);
1530 1.1 chs bus_dmamem_unmap(sc->sc_dmat, (caddr_t)desc,
1531 1.1 chs NFE_RX_RING_COUNT * descsize);
1532 1.1 chs bus_dmamem_free(sc->sc_dmat, &ring->seg, 1);
1533 1.1 chs }
1534 1.1 chs
1535 1.1 chs for (i = 0; i < NFE_RX_RING_COUNT; i++) {
1536 1.1 chs data = &ring->data[i];
1537 1.1 chs
1538 1.1 chs if (data->map != NULL) {
1539 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->map, 0,
1540 1.1 chs data->map->dm_mapsize, BUS_DMASYNC_POSTREAD);
1541 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->map);
1542 1.1 chs bus_dmamap_destroy(sc->sc_dmat, data->map);
1543 1.1 chs }
1544 1.1 chs if (data->m != NULL)
1545 1.1 chs m_freem(data->m);
1546 1.1 chs }
1547 1.1 chs }
1548 1.1 chs
1549 1.1 chs struct nfe_jbuf *
1550 1.7.2.1.2.1 wrstuden nfe_jalloc(struct nfe_softc *sc, int i)
1551 1.1 chs {
1552 1.1 chs struct nfe_jbuf *jbuf;
1553 1.1 chs
1554 1.1 chs jbuf = SLIST_FIRST(&sc->rxq.jfreelist);
1555 1.1 chs if (jbuf == NULL)
1556 1.1 chs return NULL;
1557 1.7.2.1.2.1 wrstuden sc->rxq.jbufmap[i] =
1558 1.7.2.1.2.1 wrstuden ((char *)jbuf->buf - (char *)sc->rxq.jpool) / NFE_JBYTES;
1559 1.1 chs SLIST_REMOVE_HEAD(&sc->rxq.jfreelist, jnext);
1560 1.1 chs return jbuf;
1561 1.1 chs }
1562 1.1 chs
1563 1.1 chs /*
1564 1.1 chs * This is called automatically by the network stack when the mbuf is freed.
1565 1.1 chs * Caution must be taken that the NIC might be reset by the time the mbuf is
1566 1.1 chs * freed.
1567 1.1 chs */
1568 1.1 chs void
1569 1.7 christos nfe_jfree(struct mbuf *m, caddr_t buf, size_t size, void *arg)
1570 1.1 chs {
1571 1.1 chs struct nfe_softc *sc = arg;
1572 1.1 chs struct nfe_jbuf *jbuf;
1573 1.1 chs int i;
1574 1.1 chs
1575 1.1 chs /* find the jbuf from the base pointer */
1576 1.1 chs i = (buf - sc->rxq.jpool) / NFE_JBYTES;
1577 1.1 chs if (i < 0 || i >= NFE_JPOOL_COUNT) {
1578 1.1 chs printf("%s: request to free a buffer (%p) not managed by us\n",
1579 1.1 chs sc->sc_dev.dv_xname, buf);
1580 1.1 chs return;
1581 1.1 chs }
1582 1.1 chs jbuf = &sc->rxq.jbuf[i];
1583 1.1 chs
1584 1.1 chs /* ..and put it back in the free list */
1585 1.1 chs SLIST_INSERT_HEAD(&sc->rxq.jfreelist, jbuf, jnext);
1586 1.2 chs
1587 1.2 chs if (m != NULL)
1588 1.2 chs pool_cache_put(&mbpool_cache, m);
1589 1.1 chs }
1590 1.1 chs
1591 1.1 chs int
1592 1.1 chs nfe_jpool_alloc(struct nfe_softc *sc)
1593 1.1 chs {
1594 1.1 chs struct nfe_rx_ring *ring = &sc->rxq;
1595 1.1 chs struct nfe_jbuf *jbuf;
1596 1.1 chs bus_addr_t physaddr;
1597 1.1 chs caddr_t buf;
1598 1.1 chs int i, nsegs, error;
1599 1.1 chs
1600 1.1 chs /*
1601 1.1 chs * Allocate a big chunk of DMA'able memory.
1602 1.1 chs */
1603 1.1 chs error = bus_dmamap_create(sc->sc_dmat, NFE_JPOOL_SIZE, 1,
1604 1.1 chs NFE_JPOOL_SIZE, 0, BUS_DMA_NOWAIT, &ring->jmap);
1605 1.1 chs if (error != 0) {
1606 1.1 chs printf("%s: could not create jumbo DMA map\n",
1607 1.1 chs sc->sc_dev.dv_xname);
1608 1.1 chs goto fail;
1609 1.1 chs }
1610 1.1 chs
1611 1.1 chs error = bus_dmamem_alloc(sc->sc_dmat, NFE_JPOOL_SIZE, PAGE_SIZE, 0,
1612 1.1 chs &ring->jseg, 1, &nsegs, BUS_DMA_NOWAIT);
1613 1.1 chs if (error != 0) {
1614 1.1 chs printf("%s could not allocate jumbo DMA memory\n",
1615 1.1 chs sc->sc_dev.dv_xname);
1616 1.1 chs goto fail;
1617 1.1 chs }
1618 1.1 chs
1619 1.1 chs error = bus_dmamem_map(sc->sc_dmat, &ring->jseg, nsegs, NFE_JPOOL_SIZE,
1620 1.1 chs &ring->jpool, BUS_DMA_NOWAIT);
1621 1.1 chs if (error != 0) {
1622 1.1 chs printf("%s: could not map jumbo DMA memory\n",
1623 1.1 chs sc->sc_dev.dv_xname);
1624 1.1 chs goto fail;
1625 1.1 chs }
1626 1.1 chs
1627 1.1 chs error = bus_dmamap_load(sc->sc_dmat, ring->jmap, ring->jpool,
1628 1.1 chs NFE_JPOOL_SIZE, NULL, BUS_DMA_READ | BUS_DMA_NOWAIT);
1629 1.1 chs if (error != 0) {
1630 1.1 chs printf("%s: could not load jumbo DMA map\n",
1631 1.1 chs sc->sc_dev.dv_xname);
1632 1.1 chs goto fail;
1633 1.1 chs }
1634 1.1 chs
1635 1.1 chs /* ..and split it into 9KB chunks */
1636 1.1 chs SLIST_INIT(&ring->jfreelist);
1637 1.1 chs
1638 1.1 chs buf = ring->jpool;
1639 1.1 chs physaddr = ring->jmap->dm_segs[0].ds_addr;
1640 1.1 chs for (i = 0; i < NFE_JPOOL_COUNT; i++) {
1641 1.1 chs jbuf = &ring->jbuf[i];
1642 1.1 chs
1643 1.1 chs jbuf->buf = buf;
1644 1.1 chs jbuf->physaddr = physaddr;
1645 1.1 chs
1646 1.1 chs SLIST_INSERT_HEAD(&ring->jfreelist, jbuf, jnext);
1647 1.1 chs
1648 1.1 chs buf += NFE_JBYTES;
1649 1.1 chs physaddr += NFE_JBYTES;
1650 1.1 chs }
1651 1.1 chs
1652 1.1 chs return 0;
1653 1.1 chs
1654 1.1 chs fail: nfe_jpool_free(sc);
1655 1.1 chs return error;
1656 1.1 chs }
1657 1.1 chs
1658 1.1 chs void
1659 1.1 chs nfe_jpool_free(struct nfe_softc *sc)
1660 1.1 chs {
1661 1.1 chs struct nfe_rx_ring *ring = &sc->rxq;
1662 1.1 chs
1663 1.1 chs if (ring->jmap != NULL) {
1664 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->jmap, 0,
1665 1.1 chs ring->jmap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1666 1.1 chs bus_dmamap_unload(sc->sc_dmat, ring->jmap);
1667 1.1 chs bus_dmamap_destroy(sc->sc_dmat, ring->jmap);
1668 1.1 chs }
1669 1.1 chs if (ring->jpool != NULL) {
1670 1.1 chs bus_dmamem_unmap(sc->sc_dmat, ring->jpool, NFE_JPOOL_SIZE);
1671 1.1 chs bus_dmamem_free(sc->sc_dmat, &ring->jseg, 1);
1672 1.1 chs }
1673 1.1 chs }
1674 1.1 chs
1675 1.1 chs int
1676 1.1 chs nfe_alloc_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
1677 1.1 chs {
1678 1.1 chs int i, nsegs, error;
1679 1.1 chs void **desc;
1680 1.1 chs int descsize;
1681 1.1 chs
1682 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1683 1.1 chs desc = (void **)&ring->desc64;
1684 1.1 chs descsize = sizeof (struct nfe_desc64);
1685 1.1 chs } else {
1686 1.1 chs desc = (void **)&ring->desc32;
1687 1.1 chs descsize = sizeof (struct nfe_desc32);
1688 1.1 chs }
1689 1.1 chs
1690 1.1 chs ring->queued = 0;
1691 1.1 chs ring->cur = ring->next = 0;
1692 1.1 chs
1693 1.1 chs error = bus_dmamap_create(sc->sc_dmat, NFE_TX_RING_COUNT * descsize, 1,
1694 1.1 chs NFE_TX_RING_COUNT * descsize, 0, BUS_DMA_NOWAIT, &ring->map);
1695 1.1 chs
1696 1.1 chs if (error != 0) {
1697 1.1 chs printf("%s: could not create desc DMA map\n",
1698 1.1 chs sc->sc_dev.dv_xname);
1699 1.1 chs goto fail;
1700 1.1 chs }
1701 1.1 chs
1702 1.1 chs error = bus_dmamem_alloc(sc->sc_dmat, NFE_TX_RING_COUNT * descsize,
1703 1.1 chs PAGE_SIZE, 0, &ring->seg, 1, &nsegs, BUS_DMA_NOWAIT);
1704 1.1 chs if (error != 0) {
1705 1.1 chs printf("%s: could not allocate DMA memory\n",
1706 1.1 chs sc->sc_dev.dv_xname);
1707 1.1 chs goto fail;
1708 1.1 chs }
1709 1.1 chs
1710 1.1 chs error = bus_dmamem_map(sc->sc_dmat, &ring->seg, nsegs,
1711 1.1 chs NFE_TX_RING_COUNT * descsize, (caddr_t *)desc, BUS_DMA_NOWAIT);
1712 1.1 chs if (error != 0) {
1713 1.1 chs printf("%s: could not map desc DMA memory\n",
1714 1.1 chs sc->sc_dev.dv_xname);
1715 1.1 chs goto fail;
1716 1.1 chs }
1717 1.1 chs
1718 1.1 chs error = bus_dmamap_load(sc->sc_dmat, ring->map, *desc,
1719 1.1 chs NFE_TX_RING_COUNT * descsize, NULL, BUS_DMA_NOWAIT);
1720 1.1 chs if (error != 0) {
1721 1.1 chs printf("%s: could not load desc DMA map\n",
1722 1.1 chs sc->sc_dev.dv_xname);
1723 1.1 chs goto fail;
1724 1.1 chs }
1725 1.1 chs
1726 1.1 chs bzero(*desc, NFE_TX_RING_COUNT * descsize);
1727 1.1 chs ring->physaddr = ring->map->dm_segs[0].ds_addr;
1728 1.1 chs
1729 1.1 chs for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1730 1.1 chs error = bus_dmamap_create(sc->sc_dmat, NFE_JBYTES,
1731 1.1 chs NFE_MAX_SCATTER, NFE_JBYTES, 0, BUS_DMA_NOWAIT,
1732 1.1 chs &ring->data[i].map);
1733 1.1 chs if (error != 0) {
1734 1.1 chs printf("%s: could not create DMA map\n",
1735 1.1 chs sc->sc_dev.dv_xname);
1736 1.1 chs goto fail;
1737 1.1 chs }
1738 1.1 chs }
1739 1.1 chs
1740 1.1 chs return 0;
1741 1.1 chs
1742 1.1 chs fail: nfe_free_tx_ring(sc, ring);
1743 1.1 chs return error;
1744 1.1 chs }
1745 1.1 chs
1746 1.1 chs void
1747 1.1 chs nfe_reset_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
1748 1.1 chs {
1749 1.1 chs struct nfe_tx_data *data;
1750 1.1 chs int i;
1751 1.1 chs
1752 1.1 chs for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1753 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR)
1754 1.1 chs ring->desc64[i].flags = 0;
1755 1.1 chs else
1756 1.1 chs ring->desc32[i].flags = 0;
1757 1.1 chs
1758 1.1 chs data = &ring->data[i];
1759 1.1 chs
1760 1.1 chs if (data->m != NULL) {
1761 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->active, 0,
1762 1.1 chs data->active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1763 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->active);
1764 1.1 chs m_freem(data->m);
1765 1.1 chs data->m = NULL;
1766 1.1 chs }
1767 1.1 chs }
1768 1.1 chs
1769 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0, ring->map->dm_mapsize,
1770 1.1 chs BUS_DMASYNC_PREWRITE);
1771 1.1 chs
1772 1.1 chs ring->queued = 0;
1773 1.1 chs ring->cur = ring->next = 0;
1774 1.1 chs }
1775 1.1 chs
1776 1.1 chs void
1777 1.1 chs nfe_free_tx_ring(struct nfe_softc *sc, struct nfe_tx_ring *ring)
1778 1.1 chs {
1779 1.1 chs struct nfe_tx_data *data;
1780 1.1 chs void *desc;
1781 1.1 chs int i, descsize;
1782 1.1 chs
1783 1.1 chs if (sc->sc_flags & NFE_40BIT_ADDR) {
1784 1.1 chs desc = ring->desc64;
1785 1.1 chs descsize = sizeof (struct nfe_desc64);
1786 1.1 chs } else {
1787 1.1 chs desc = ring->desc32;
1788 1.1 chs descsize = sizeof (struct nfe_desc32);
1789 1.1 chs }
1790 1.1 chs
1791 1.1 chs if (desc != NULL) {
1792 1.1 chs bus_dmamap_sync(sc->sc_dmat, ring->map, 0,
1793 1.1 chs ring->map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1794 1.1 chs bus_dmamap_unload(sc->sc_dmat, ring->map);
1795 1.1 chs bus_dmamem_unmap(sc->sc_dmat, (caddr_t)desc,
1796 1.1 chs NFE_TX_RING_COUNT * descsize);
1797 1.1 chs bus_dmamem_free(sc->sc_dmat, &ring->seg, 1);
1798 1.1 chs }
1799 1.1 chs
1800 1.1 chs for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1801 1.1 chs data = &ring->data[i];
1802 1.1 chs
1803 1.1 chs if (data->m != NULL) {
1804 1.1 chs bus_dmamap_sync(sc->sc_dmat, data->active, 0,
1805 1.1 chs data->active->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1806 1.1 chs bus_dmamap_unload(sc->sc_dmat, data->active);
1807 1.1 chs m_freem(data->m);
1808 1.1 chs }
1809 1.1 chs }
1810 1.1 chs
1811 1.1 chs /* ..and now actually destroy the DMA mappings */
1812 1.1 chs for (i = 0; i < NFE_TX_RING_COUNT; i++) {
1813 1.1 chs data = &ring->data[i];
1814 1.1 chs if (data->map == NULL)
1815 1.1 chs continue;
1816 1.1 chs bus_dmamap_destroy(sc->sc_dmat, data->map);
1817 1.1 chs }
1818 1.1 chs }
1819 1.1 chs
1820 1.1 chs int
1821 1.1 chs nfe_ifmedia_upd(struct ifnet *ifp)
1822 1.1 chs {
1823 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1824 1.1 chs struct mii_data *mii = &sc->sc_mii;
1825 1.1 chs struct mii_softc *miisc;
1826 1.1 chs
1827 1.1 chs if (mii->mii_instance != 0) {
1828 1.1 chs LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
1829 1.1 chs mii_phy_reset(miisc);
1830 1.1 chs }
1831 1.1 chs return mii_mediachg(mii);
1832 1.1 chs }
1833 1.1 chs
1834 1.1 chs void
1835 1.1 chs nfe_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
1836 1.1 chs {
1837 1.1 chs struct nfe_softc *sc = ifp->if_softc;
1838 1.1 chs struct mii_data *mii = &sc->sc_mii;
1839 1.1 chs
1840 1.1 chs mii_pollstat(mii);
1841 1.1 chs ifmr->ifm_status = mii->mii_media_status;
1842 1.1 chs ifmr->ifm_active = mii->mii_media_active;
1843 1.1 chs }
1844 1.1 chs
1845 1.1 chs void
1846 1.1 chs nfe_setmulti(struct nfe_softc *sc)
1847 1.1 chs {
1848 1.1 chs struct ethercom *ec = &sc->sc_ethercom;
1849 1.1 chs struct ifnet *ifp = &ec->ec_if;
1850 1.1 chs struct ether_multi *enm;
1851 1.1 chs struct ether_multistep step;
1852 1.1 chs uint8_t addr[ETHER_ADDR_LEN], mask[ETHER_ADDR_LEN];
1853 1.1 chs uint32_t filter = NFE_RXFILTER_MAGIC;
1854 1.1 chs int i;
1855 1.1 chs
1856 1.1 chs if ((ifp->if_flags & (IFF_ALLMULTI | IFF_PROMISC)) != 0) {
1857 1.1 chs bzero(addr, ETHER_ADDR_LEN);
1858 1.1 chs bzero(mask, ETHER_ADDR_LEN);
1859 1.1 chs goto done;
1860 1.1 chs }
1861 1.1 chs
1862 1.1 chs bcopy(etherbroadcastaddr, addr, ETHER_ADDR_LEN);
1863 1.1 chs bcopy(etherbroadcastaddr, mask, ETHER_ADDR_LEN);
1864 1.1 chs
1865 1.1 chs ETHER_FIRST_MULTI(step, ec, enm);
1866 1.1 chs while (enm != NULL) {
1867 1.1 chs if (bcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1868 1.1 chs ifp->if_flags |= IFF_ALLMULTI;
1869 1.1 chs bzero(addr, ETHER_ADDR_LEN);
1870 1.1 chs bzero(mask, ETHER_ADDR_LEN);
1871 1.1 chs goto done;
1872 1.1 chs }
1873 1.1 chs for (i = 0; i < ETHER_ADDR_LEN; i++) {
1874 1.1 chs addr[i] &= enm->enm_addrlo[i];
1875 1.1 chs mask[i] &= ~enm->enm_addrlo[i];
1876 1.1 chs }
1877 1.1 chs ETHER_NEXT_MULTI(step, enm);
1878 1.1 chs }
1879 1.1 chs for (i = 0; i < ETHER_ADDR_LEN; i++)
1880 1.1 chs mask[i] |= addr[i];
1881 1.1 chs
1882 1.1 chs done:
1883 1.1 chs addr[0] |= 0x01; /* make sure multicast bit is set */
1884 1.1 chs
1885 1.1 chs NFE_WRITE(sc, NFE_MULTIADDR_HI,
1886 1.1 chs addr[3] << 24 | addr[2] << 16 | addr[1] << 8 | addr[0]);
1887 1.1 chs NFE_WRITE(sc, NFE_MULTIADDR_LO,
1888 1.1 chs addr[5] << 8 | addr[4]);
1889 1.1 chs NFE_WRITE(sc, NFE_MULTIMASK_HI,
1890 1.1 chs mask[3] << 24 | mask[2] << 16 | mask[1] << 8 | mask[0]);
1891 1.1 chs NFE_WRITE(sc, NFE_MULTIMASK_LO,
1892 1.1 chs mask[5] << 8 | mask[4]);
1893 1.1 chs
1894 1.1 chs filter |= (ifp->if_flags & IFF_PROMISC) ? NFE_PROMISC : NFE_U2M;
1895 1.1 chs NFE_WRITE(sc, NFE_RXFILTER, filter);
1896 1.1 chs }
1897 1.1 chs
1898 1.1 chs void
1899 1.1 chs nfe_get_macaddr(struct nfe_softc *sc, uint8_t *addr)
1900 1.1 chs {
1901 1.1 chs uint32_t tmp;
1902 1.1 chs
1903 1.7.2.1.2.2 skrll if ((sc->sc_flags & NFE_CORRECT_MACADDR) == 0) {
1904 1.7.2.1.2.2 skrll tmp = NFE_READ(sc, NFE_MACADDR_LO);
1905 1.7.2.1.2.2 skrll addr[0] = (tmp >> 8) & 0xff;
1906 1.7.2.1.2.2 skrll addr[1] = (tmp & 0xff);
1907 1.7.2.1.2.2 skrll
1908 1.7.2.1.2.2 skrll tmp = NFE_READ(sc, NFE_MACADDR_HI);
1909 1.7.2.1.2.2 skrll addr[2] = (tmp >> 24) & 0xff;
1910 1.7.2.1.2.2 skrll addr[3] = (tmp >> 16) & 0xff;
1911 1.7.2.1.2.2 skrll addr[4] = (tmp >> 8) & 0xff;
1912 1.7.2.1.2.2 skrll addr[5] = (tmp & 0xff);
1913 1.7.2.1.2.2 skrll } else {
1914 1.7.2.1.2.2 skrll tmp = NFE_READ(sc, NFE_MACADDR_LO);
1915 1.7.2.1.2.2 skrll addr[5] = (tmp >> 8) & 0xff;
1916 1.7.2.1.2.2 skrll addr[4] = (tmp & 0xff);
1917 1.7.2.1.2.2 skrll
1918 1.7.2.1.2.2 skrll tmp = NFE_READ(sc, NFE_MACADDR_HI);
1919 1.7.2.1.2.2 skrll addr[3] = (tmp >> 24) & 0xff;
1920 1.7.2.1.2.2 skrll addr[2] = (tmp >> 16) & 0xff;
1921 1.7.2.1.2.2 skrll addr[1] = (tmp >> 8) & 0xff;
1922 1.7.2.1.2.2 skrll addr[0] = (tmp & 0xff);
1923 1.7.2.1.2.2 skrll }
1924 1.1 chs }
1925 1.1 chs
1926 1.1 chs void
1927 1.1 chs nfe_set_macaddr(struct nfe_softc *sc, const uint8_t *addr)
1928 1.1 chs {
1929 1.1 chs NFE_WRITE(sc, NFE_MACADDR_LO,
1930 1.1 chs addr[5] << 8 | addr[4]);
1931 1.1 chs NFE_WRITE(sc, NFE_MACADDR_HI,
1932 1.1 chs addr[3] << 24 | addr[2] << 16 | addr[1] << 8 | addr[0]);
1933 1.1 chs }
1934 1.1 chs
1935 1.1 chs void
1936 1.1 chs nfe_tick(void *arg)
1937 1.1 chs {
1938 1.1 chs struct nfe_softc *sc = arg;
1939 1.1 chs int s;
1940 1.1 chs
1941 1.1 chs s = splnet();
1942 1.1 chs mii_tick(&sc->sc_mii);
1943 1.1 chs splx(s);
1944 1.1 chs
1945 1.1 chs callout_schedule(&sc->sc_tick_ch, hz);
1946 1.1 chs }
1947