if_pcn.c revision 1.78 1 1.78 andvar /* $NetBSD: if_pcn.c,v 1.78 2024/02/10 09:30:06 andvar Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.7 thorpej * Copyright (c) 2001 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.1 thorpej /*
39 1.1 thorpej * Device driver for the AMD PCnet-PCI series of Ethernet
40 1.1 thorpej * chips:
41 1.1 thorpej *
42 1.1 thorpej * * Am79c970 PCnet-PCI Single-Chip Ethernet Controller for PCI
43 1.1 thorpej * Local Bus
44 1.1 thorpej *
45 1.1 thorpej * * Am79c970A PCnet-PCI II Single-Chip Full-Duplex Ethernet Controller
46 1.1 thorpej * for PCI Local Bus
47 1.1 thorpej *
48 1.1 thorpej * * Am79c971 PCnet-FAST Single-Chip Full-Duplex 10/100Mbps
49 1.1 thorpej * Ethernet Controller for PCI Local Bus
50 1.1 thorpej *
51 1.1 thorpej * * Am79c972 PCnet-FAST+ Enhanced 10/100Mbps PCI Ethernet Controller
52 1.1 thorpej * with OnNow Support
53 1.1 thorpej *
54 1.1 thorpej * * Am79c973/Am79c975 PCnet-FAST III Single-Chip 10/100Mbps PCI
55 1.1 thorpej * Ethernet Controller with Integrated PHY
56 1.1 thorpej *
57 1.1 thorpej * This also supports the virtual PCnet-PCI Ethernet interface found
58 1.1 thorpej * in VMware.
59 1.1 thorpej *
60 1.1 thorpej * TODO:
61 1.1 thorpej *
62 1.1 thorpej * * Split this into bus-specific and bus-independent portions.
63 1.1 thorpej * The core could also be used for the ILACC (Am79900) 32-bit
64 1.1 thorpej * Ethernet chip (XXX only if we use an ILACC-compatible SWSTYLE).
65 1.1 thorpej */
66 1.5 lukem
67 1.5 lukem #include <sys/cdefs.h>
68 1.78 andvar __KERNEL_RCSID(0, "$NetBSD: if_pcn.c,v 1.78 2024/02/10 09:30:06 andvar Exp $");
69 1.1 thorpej
70 1.1 thorpej #include <sys/param.h>
71 1.1 thorpej #include <sys/systm.h>
72 1.1 thorpej #include <sys/callout.h>
73 1.1 thorpej #include <sys/mbuf.h>
74 1.1 thorpej #include <sys/kernel.h>
75 1.1 thorpej #include <sys/socket.h>
76 1.1 thorpej #include <sys/ioctl.h>
77 1.25 perry #include <sys/errno.h>
78 1.1 thorpej #include <sys/device.h>
79 1.1 thorpej #include <sys/queue.h>
80 1.1 thorpej
81 1.59 riastrad #include <sys/rndsource.h>
82 1.20 jdolecek
83 1.1 thorpej #include <net/if.h>
84 1.1 thorpej #include <net/if_dl.h>
85 1.1 thorpej #include <net/if_media.h>
86 1.1 thorpej #include <net/if_ether.h>
87 1.1 thorpej
88 1.1 thorpej #include <net/bpf.h>
89 1.1 thorpej
90 1.41 ad #include <sys/bus.h>
91 1.41 ad #include <sys/intr.h>
92 1.1 thorpej #include <machine/endian.h>
93 1.1 thorpej
94 1.1 thorpej #include <dev/mii/mii.h>
95 1.1 thorpej #include <dev/mii/miivar.h>
96 1.1 thorpej
97 1.1 thorpej #include <dev/ic/am79900reg.h>
98 1.1 thorpej #include <dev/ic/lancereg.h>
99 1.1 thorpej
100 1.1 thorpej #include <dev/pci/pcireg.h>
101 1.1 thorpej #include <dev/pci/pcivar.h>
102 1.1 thorpej #include <dev/pci/pcidevs.h>
103 1.1 thorpej
104 1.1 thorpej #include <dev/pci/if_pcnreg.h>
105 1.1 thorpej
106 1.1 thorpej /*
107 1.1 thorpej * Transmit descriptor list size. This is arbitrary, but allocate
108 1.1 thorpej * enough descriptors for 128 pending transmissions, and 4 segments
109 1.1 thorpej * per packet. This MUST work out to a power of 2.
110 1.1 thorpej *
111 1.1 thorpej * NOTE: We can't have any more than 512 Tx descriptors, SO BE CAREFUL!
112 1.1 thorpej *
113 1.9 thorpej * So we play a little trick here. We give each packet up to 16
114 1.9 thorpej * DMA segments, but only allocate the max of 512 descriptors. The
115 1.9 thorpej * transmit logic can deal with this, we just are hoping to sneak by.
116 1.1 thorpej */
117 1.9 thorpej #define PCN_NTXSEGS 16
118 1.34 thorpej #define PCN_NTXSEGS_VMWARE 8 /* bug in VMware's emulation */
119 1.1 thorpej
120 1.1 thorpej #define PCN_TXQUEUELEN 128
121 1.1 thorpej #define PCN_TXQUEUELEN_MASK (PCN_TXQUEUELEN - 1)
122 1.9 thorpej #define PCN_NTXDESC 512
123 1.1 thorpej #define PCN_NTXDESC_MASK (PCN_NTXDESC - 1)
124 1.1 thorpej #define PCN_NEXTTX(x) (((x) + 1) & PCN_NTXDESC_MASK)
125 1.1 thorpej #define PCN_NEXTTXS(x) (((x) + 1) & PCN_TXQUEUELEN_MASK)
126 1.1 thorpej
127 1.1 thorpej /* Tx interrupt every N + 1 packets. */
128 1.1 thorpej #define PCN_TXINTR_MASK 7
129 1.1 thorpej
130 1.1 thorpej /*
131 1.1 thorpej * Receive descriptor list size. We have one Rx buffer per incoming
132 1.1 thorpej * packet, so this logic is a little simpler.
133 1.1 thorpej */
134 1.1 thorpej #define PCN_NRXDESC 128
135 1.1 thorpej #define PCN_NRXDESC_MASK (PCN_NRXDESC - 1)
136 1.1 thorpej #define PCN_NEXTRX(x) (((x) + 1) & PCN_NRXDESC_MASK)
137 1.1 thorpej
138 1.1 thorpej /*
139 1.1 thorpej * Control structures are DMA'd to the PCnet chip. We allocate them in
140 1.1 thorpej * a single clump that maps to a single DMA segment to make several things
141 1.1 thorpej * easier.
142 1.1 thorpej */
143 1.1 thorpej struct pcn_control_data {
144 1.1 thorpej /* The transmit descriptors. */
145 1.1 thorpej struct letmd pcd_txdescs[PCN_NTXDESC];
146 1.1 thorpej
147 1.1 thorpej /* The receive descriptors. */
148 1.1 thorpej struct lermd pcd_rxdescs[PCN_NRXDESC];
149 1.1 thorpej
150 1.1 thorpej /* The init block. */
151 1.1 thorpej struct leinit pcd_initblock;
152 1.1 thorpej };
153 1.1 thorpej
154 1.1 thorpej #define PCN_CDOFF(x) offsetof(struct pcn_control_data, x)
155 1.1 thorpej #define PCN_CDTXOFF(x) PCN_CDOFF(pcd_txdescs[(x)])
156 1.1 thorpej #define PCN_CDRXOFF(x) PCN_CDOFF(pcd_rxdescs[(x)])
157 1.1 thorpej #define PCN_CDINITOFF PCN_CDOFF(pcd_initblock)
158 1.1 thorpej
159 1.1 thorpej /*
160 1.1 thorpej * Software state for transmit jobs.
161 1.1 thorpej */
162 1.1 thorpej struct pcn_txsoft {
163 1.1 thorpej struct mbuf *txs_mbuf; /* head of our mbuf chain */
164 1.1 thorpej bus_dmamap_t txs_dmamap; /* our DMA map */
165 1.1 thorpej int txs_firstdesc; /* first descriptor in packet */
166 1.1 thorpej int txs_lastdesc; /* last descriptor in packet */
167 1.1 thorpej };
168 1.1 thorpej
169 1.1 thorpej /*
170 1.1 thorpej * Software state for receive jobs.
171 1.1 thorpej */
172 1.1 thorpej struct pcn_rxsoft {
173 1.1 thorpej struct mbuf *rxs_mbuf; /* head of our mbuf chain */
174 1.1 thorpej bus_dmamap_t rxs_dmamap; /* our DMA map */
175 1.1 thorpej };
176 1.1 thorpej
177 1.1 thorpej /*
178 1.1 thorpej * Description of Rx FIFO watermarks for various revisions.
179 1.1 thorpej */
180 1.23 thorpej static const char * const pcn_79c970_rcvfw[] = {
181 1.1 thorpej "16 bytes",
182 1.1 thorpej "64 bytes",
183 1.1 thorpej "128 bytes",
184 1.1 thorpej NULL,
185 1.1 thorpej };
186 1.1 thorpej
187 1.23 thorpej static const char * const pcn_79c971_rcvfw[] = {
188 1.1 thorpej "16 bytes",
189 1.1 thorpej "64 bytes",
190 1.1 thorpej "112 bytes",
191 1.1 thorpej NULL,
192 1.1 thorpej };
193 1.1 thorpej
194 1.1 thorpej /*
195 1.1 thorpej * Description of Tx start points for various revisions.
196 1.1 thorpej */
197 1.23 thorpej static const char * const pcn_79c970_xmtsp[] = {
198 1.1 thorpej "8 bytes",
199 1.1 thorpej "64 bytes",
200 1.1 thorpej "128 bytes",
201 1.1 thorpej "248 bytes",
202 1.1 thorpej };
203 1.1 thorpej
204 1.23 thorpej static const char * const pcn_79c971_xmtsp[] = {
205 1.1 thorpej "20 bytes",
206 1.1 thorpej "64 bytes",
207 1.1 thorpej "128 bytes",
208 1.1 thorpej "248 bytes",
209 1.1 thorpej };
210 1.1 thorpej
211 1.23 thorpej static const char * const pcn_79c971_xmtsp_sram[] = {
212 1.1 thorpej "44 bytes",
213 1.1 thorpej "64 bytes",
214 1.1 thorpej "128 bytes",
215 1.1 thorpej "store-and-forward",
216 1.1 thorpej };
217 1.1 thorpej
218 1.1 thorpej /*
219 1.1 thorpej * Description of Tx FIFO watermarks for various revisions.
220 1.1 thorpej */
221 1.23 thorpej static const char * const pcn_79c970_xmtfw[] = {
222 1.1 thorpej "16 bytes",
223 1.1 thorpej "64 bytes",
224 1.1 thorpej "128 bytes",
225 1.1 thorpej NULL,
226 1.1 thorpej };
227 1.1 thorpej
228 1.23 thorpej static const char * const pcn_79c971_xmtfw[] = {
229 1.1 thorpej "16 bytes",
230 1.1 thorpej "64 bytes",
231 1.1 thorpej "108 bytes",
232 1.1 thorpej NULL,
233 1.1 thorpej };
234 1.1 thorpej
235 1.1 thorpej /*
236 1.1 thorpej * Software state per device.
237 1.1 thorpej */
238 1.1 thorpej struct pcn_softc {
239 1.46 tsutsui device_t sc_dev; /* generic device information */
240 1.1 thorpej bus_space_tag_t sc_st; /* bus space tag */
241 1.1 thorpej bus_space_handle_t sc_sh; /* bus space handle */
242 1.1 thorpej bus_dma_tag_t sc_dmat; /* bus DMA tag */
243 1.1 thorpej struct ethercom sc_ethercom; /* Ethernet common data */
244 1.1 thorpej
245 1.1 thorpej /* Points to our media routines, etc. */
246 1.1 thorpej const struct pcn_variant *sc_variant;
247 1.1 thorpej
248 1.1 thorpej void *sc_ih; /* interrupt cookie */
249 1.1 thorpej
250 1.1 thorpej struct mii_data sc_mii; /* MII/media information */
251 1.1 thorpej
252 1.39 ad callout_t sc_tick_ch; /* tick callout */
253 1.1 thorpej
254 1.1 thorpej bus_dmamap_t sc_cddmamap; /* control data DMA map */
255 1.1 thorpej #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
256 1.1 thorpej
257 1.1 thorpej /* Software state for transmit and receive descriptors. */
258 1.1 thorpej struct pcn_txsoft sc_txsoft[PCN_TXQUEUELEN];
259 1.1 thorpej struct pcn_rxsoft sc_rxsoft[PCN_NRXDESC];
260 1.1 thorpej
261 1.1 thorpej /* Control data structures */
262 1.1 thorpej struct pcn_control_data *sc_control_data;
263 1.1 thorpej #define sc_txdescs sc_control_data->pcd_txdescs
264 1.1 thorpej #define sc_rxdescs sc_control_data->pcd_rxdescs
265 1.1 thorpej #define sc_initblock sc_control_data->pcd_initblock
266 1.1 thorpej
267 1.1 thorpej #ifdef PCN_EVENT_COUNTERS
268 1.1 thorpej /* Event counters. */
269 1.1 thorpej struct evcnt sc_ev_txdstall; /* Tx stalled due to no txd */
270 1.1 thorpej struct evcnt sc_ev_txintr; /* Tx interrupts */
271 1.1 thorpej struct evcnt sc_ev_rxintr; /* Rx interrupts */
272 1.1 thorpej struct evcnt sc_ev_babl; /* BABL in pcn_intr() */
273 1.1 thorpej struct evcnt sc_ev_miss; /* MISS in pcn_intr() */
274 1.1 thorpej struct evcnt sc_ev_merr; /* MERR in pcn_intr() */
275 1.1 thorpej
276 1.1 thorpej struct evcnt sc_ev_txseg1; /* Tx packets w/ 1 segment */
277 1.1 thorpej struct evcnt sc_ev_txseg2; /* Tx packets w/ 2 segments */
278 1.1 thorpej struct evcnt sc_ev_txseg3; /* Tx packets w/ 3 segments */
279 1.1 thorpej struct evcnt sc_ev_txseg4; /* Tx packets w/ 4 segments */
280 1.1 thorpej struct evcnt sc_ev_txseg5; /* Tx packets w/ 5 segments */
281 1.1 thorpej struct evcnt sc_ev_txsegmore; /* Tx packets w/ more than 5 segments */
282 1.1 thorpej struct evcnt sc_ev_txcopy; /* Tx copies required */
283 1.1 thorpej #endif /* PCN_EVENT_COUNTERS */
284 1.1 thorpej
285 1.19 jdolecek const char * const *sc_rcvfw_desc; /* Rx FIFO watermark info */
286 1.1 thorpej int sc_rcvfw;
287 1.1 thorpej
288 1.19 jdolecek const char * const *sc_xmtsp_desc; /* Tx start point info */
289 1.1 thorpej int sc_xmtsp;
290 1.1 thorpej
291 1.19 jdolecek const char * const *sc_xmtfw_desc; /* Tx FIFO watermark info */
292 1.1 thorpej int sc_xmtfw;
293 1.1 thorpej
294 1.1 thorpej int sc_flags; /* misc. flags; see below */
295 1.1 thorpej int sc_swstyle; /* the software style in use */
296 1.1 thorpej
297 1.1 thorpej int sc_txfree; /* number of free Tx descriptors */
298 1.1 thorpej int sc_txnext; /* next ready Tx descriptor */
299 1.1 thorpej
300 1.1 thorpej int sc_txsfree; /* number of free Tx jobs */
301 1.1 thorpej int sc_txsnext; /* next free Tx job */
302 1.1 thorpej int sc_txsdirty; /* dirty Tx jobs */
303 1.1 thorpej
304 1.1 thorpej int sc_rxptr; /* next ready Rx descriptor/job */
305 1.1 thorpej
306 1.1 thorpej uint32_t sc_csr5; /* prototype CSR5 register */
307 1.1 thorpej uint32_t sc_mode; /* prototype MODE register */
308 1.20 jdolecek
309 1.53 tls krndsource_t rnd_source; /* random source */
310 1.1 thorpej };
311 1.1 thorpej
312 1.1 thorpej /* sc_flags */
313 1.1 thorpej #define PCN_F_HAS_MII 0x0001 /* has MII */
314 1.1 thorpej
315 1.1 thorpej #ifdef PCN_EVENT_COUNTERS
316 1.1 thorpej #define PCN_EVCNT_INCR(ev) (ev)->ev_count++
317 1.1 thorpej #else
318 1.1 thorpej #define PCN_EVCNT_INCR(ev) /* nothing */
319 1.1 thorpej #endif
320 1.1 thorpej
321 1.1 thorpej #define PCN_CDTXADDR(sc, x) ((sc)->sc_cddma + PCN_CDTXOFF((x)))
322 1.1 thorpej #define PCN_CDRXADDR(sc, x) ((sc)->sc_cddma + PCN_CDRXOFF((x)))
323 1.1 thorpej #define PCN_CDINITADDR(sc) ((sc)->sc_cddma + PCN_CDINITOFF)
324 1.1 thorpej
325 1.1 thorpej #define PCN_CDTXSYNC(sc, x, n, ops) \
326 1.1 thorpej do { \
327 1.1 thorpej int __x, __n; \
328 1.1 thorpej \
329 1.1 thorpej __x = (x); \
330 1.1 thorpej __n = (n); \
331 1.1 thorpej \
332 1.1 thorpej /* If it will wrap around, sync to the end of the ring. */ \
333 1.1 thorpej if ((__x + __n) > PCN_NTXDESC) { \
334 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
335 1.1 thorpej PCN_CDTXOFF(__x), sizeof(struct letmd) * \
336 1.1 thorpej (PCN_NTXDESC - __x), (ops)); \
337 1.1 thorpej __n -= (PCN_NTXDESC - __x); \
338 1.1 thorpej __x = 0; \
339 1.1 thorpej } \
340 1.1 thorpej \
341 1.1 thorpej /* Now sync whatever is left. */ \
342 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
343 1.1 thorpej PCN_CDTXOFF(__x), sizeof(struct letmd) * __n, (ops)); \
344 1.1 thorpej } while (/*CONSTCOND*/0)
345 1.1 thorpej
346 1.1 thorpej #define PCN_CDRXSYNC(sc, x, ops) \
347 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
348 1.1 thorpej PCN_CDRXOFF((x)), sizeof(struct lermd), (ops))
349 1.1 thorpej
350 1.1 thorpej #define PCN_CDINITSYNC(sc, ops) \
351 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
352 1.1 thorpej PCN_CDINITOFF, sizeof(struct leinit), (ops))
353 1.1 thorpej
354 1.1 thorpej #define PCN_INIT_RXDESC(sc, x) \
355 1.1 thorpej do { \
356 1.1 thorpej struct pcn_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)]; \
357 1.1 thorpej struct lermd *__rmd = &(sc)->sc_rxdescs[(x)]; \
358 1.1 thorpej struct mbuf *__m = __rxs->rxs_mbuf; \
359 1.1 thorpej \
360 1.1 thorpej /* \
361 1.1 thorpej * Note: We scoot the packet forward 2 bytes in the buffer \
362 1.1 thorpej * so that the payload after the Ethernet header is aligned \
363 1.1 thorpej * to a 4-byte boundary. \
364 1.1 thorpej */ \
365 1.1 thorpej __m->m_data = __m->m_ext.ext_buf + 2; \
366 1.1 thorpej \
367 1.1 thorpej if ((sc)->sc_swstyle == LE_B20_SSTYLE_PCNETPCI3) { \
368 1.1 thorpej __rmd->rmd2 = \
369 1.1 thorpej htole32(__rxs->rxs_dmamap->dm_segs[0].ds_addr + 2); \
370 1.1 thorpej __rmd->rmd0 = 0; \
371 1.1 thorpej } else { \
372 1.1 thorpej __rmd->rmd2 = 0; \
373 1.1 thorpej __rmd->rmd0 = \
374 1.1 thorpej htole32(__rxs->rxs_dmamap->dm_segs[0].ds_addr + 2); \
375 1.1 thorpej } \
376 1.70 msaitoh __rmd->rmd1 = htole32(LE_R1_OWN | LE_R1_ONES | \
377 1.1 thorpej (LE_BCNT(MCLBYTES - 2) & LE_R1_BCNT_MASK)); \
378 1.69 msaitoh PCN_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);\
379 1.1 thorpej } while(/*CONSTCOND*/0)
380 1.1 thorpej
381 1.23 thorpej static void pcn_start(struct ifnet *);
382 1.23 thorpej static void pcn_watchdog(struct ifnet *);
383 1.38 christos static int pcn_ioctl(struct ifnet *, u_long, void *);
384 1.23 thorpej static int pcn_init(struct ifnet *);
385 1.23 thorpej static void pcn_stop(struct ifnet *, int);
386 1.23 thorpej
387 1.48 tsutsui static bool pcn_shutdown(device_t, int);
388 1.23 thorpej
389 1.23 thorpej static void pcn_reset(struct pcn_softc *);
390 1.23 thorpej static void pcn_rxdrain(struct pcn_softc *);
391 1.23 thorpej static int pcn_add_rxbuf(struct pcn_softc *, int);
392 1.23 thorpej static void pcn_tick(void *);
393 1.23 thorpej
394 1.23 thorpej static void pcn_spnd(struct pcn_softc *);
395 1.23 thorpej
396 1.23 thorpej static void pcn_set_filter(struct pcn_softc *);
397 1.23 thorpej
398 1.23 thorpej static int pcn_intr(void *);
399 1.23 thorpej static void pcn_txintr(struct pcn_softc *);
400 1.23 thorpej static int pcn_rxintr(struct pcn_softc *);
401 1.23 thorpej
402 1.67 msaitoh static int pcn_mii_readreg(device_t, int, int, uint16_t *);
403 1.67 msaitoh static int pcn_mii_writereg(device_t, int, int, uint16_t);
404 1.55 matt static void pcn_mii_statchg(struct ifnet *);
405 1.23 thorpej
406 1.23 thorpej static void pcn_79c970_mediainit(struct pcn_softc *);
407 1.23 thorpej static int pcn_79c970_mediachange(struct ifnet *);
408 1.23 thorpej static void pcn_79c970_mediastatus(struct ifnet *, struct ifmediareq *);
409 1.23 thorpej
410 1.23 thorpej static void pcn_79c971_mediainit(struct pcn_softc *);
411 1.1 thorpej
412 1.1 thorpej /*
413 1.1 thorpej * Description of a PCnet-PCI variant. Used to select media access
414 1.1 thorpej * method, mostly, and to print a nice description of the chip.
415 1.1 thorpej */
416 1.23 thorpej static const struct pcn_variant {
417 1.1 thorpej const char *pcv_desc;
418 1.1 thorpej void (*pcv_mediainit)(struct pcn_softc *);
419 1.1 thorpej uint16_t pcv_chipid;
420 1.1 thorpej } pcn_variants[] = {
421 1.1 thorpej { "Am79c970 PCnet-PCI",
422 1.1 thorpej pcn_79c970_mediainit,
423 1.1 thorpej PARTID_Am79c970 },
424 1.1 thorpej
425 1.1 thorpej { "Am79c970A PCnet-PCI II",
426 1.1 thorpej pcn_79c970_mediainit,
427 1.1 thorpej PARTID_Am79c970A },
428 1.1 thorpej
429 1.1 thorpej { "Am79c971 PCnet-FAST",
430 1.1 thorpej pcn_79c971_mediainit,
431 1.1 thorpej PARTID_Am79c971 },
432 1.1 thorpej
433 1.1 thorpej { "Am79c972 PCnet-FAST+",
434 1.1 thorpej pcn_79c971_mediainit,
435 1.1 thorpej PARTID_Am79c972 },
436 1.1 thorpej
437 1.1 thorpej { "Am79c973 PCnet-FAST III",
438 1.1 thorpej pcn_79c971_mediainit,
439 1.1 thorpej PARTID_Am79c973 },
440 1.1 thorpej
441 1.1 thorpej { "Am79c975 PCnet-FAST III",
442 1.1 thorpej pcn_79c971_mediainit,
443 1.1 thorpej PARTID_Am79c975 },
444 1.1 thorpej
445 1.1 thorpej { "Unknown PCnet-PCI variant",
446 1.1 thorpej pcn_79c971_mediainit,
447 1.1 thorpej 0 },
448 1.1 thorpej };
449 1.1 thorpej
450 1.1 thorpej int pcn_copy_small = 0;
451 1.1 thorpej
452 1.46 tsutsui static int pcn_match(device_t, cfdata_t, void *);
453 1.46 tsutsui static void pcn_attach(device_t, device_t, void *);
454 1.1 thorpej
455 1.46 tsutsui CFATTACH_DECL_NEW(pcn, sizeof(struct pcn_softc),
456 1.14 thorpej pcn_match, pcn_attach, NULL, NULL);
457 1.1 thorpej
458 1.1 thorpej /*
459 1.1 thorpej * Routines to read and write the PCnet-PCI CSR/BCR space.
460 1.1 thorpej */
461 1.1 thorpej
462 1.28 perry static inline uint32_t
463 1.1 thorpej pcn_csr_read(struct pcn_softc *sc, int reg)
464 1.1 thorpej {
465 1.1 thorpej
466 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, PCN32_RAP, reg);
467 1.69 msaitoh return bus_space_read_4(sc->sc_st, sc->sc_sh, PCN32_RDP);
468 1.1 thorpej }
469 1.1 thorpej
470 1.28 perry static inline void
471 1.1 thorpej pcn_csr_write(struct pcn_softc *sc, int reg, uint32_t val)
472 1.1 thorpej {
473 1.1 thorpej
474 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, PCN32_RAP, reg);
475 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, PCN32_RDP, val);
476 1.1 thorpej }
477 1.1 thorpej
478 1.28 perry static inline uint32_t
479 1.1 thorpej pcn_bcr_read(struct pcn_softc *sc, int reg)
480 1.1 thorpej {
481 1.1 thorpej
482 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, PCN32_RAP, reg);
483 1.69 msaitoh return bus_space_read_4(sc->sc_st, sc->sc_sh, PCN32_BDP);
484 1.1 thorpej }
485 1.1 thorpej
486 1.28 perry static inline void
487 1.1 thorpej pcn_bcr_write(struct pcn_softc *sc, int reg, uint32_t val)
488 1.1 thorpej {
489 1.1 thorpej
490 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, PCN32_RAP, reg);
491 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, PCN32_BDP, val);
492 1.1 thorpej }
493 1.1 thorpej
494 1.37 thorpej static bool
495 1.34 thorpej pcn_is_vmware(const char *enaddr)
496 1.34 thorpej {
497 1.34 thorpej
498 1.34 thorpej /*
499 1.34 thorpej * VMware uses the OUI 00:0c:29 for auto-generated MAC
500 1.34 thorpej * addresses.
501 1.34 thorpej */
502 1.34 thorpej if (enaddr[0] == 0x00 && enaddr[1] == 0x0c && enaddr[2] == 0x29)
503 1.69 msaitoh return TRUE;
504 1.56 christos
505 1.34 thorpej /*
506 1.34 thorpej * VMware uses the OUI 00:50:56 for manually-set MAC
507 1.35 jdarrow * addresses (and some auto-generated ones).
508 1.34 thorpej */
509 1.35 jdarrow if (enaddr[0] == 0x00 && enaddr[1] == 0x50 && enaddr[2] == 0x56)
510 1.69 msaitoh return TRUE;
511 1.34 thorpej
512 1.69 msaitoh return FALSE;
513 1.34 thorpej }
514 1.34 thorpej
515 1.1 thorpej static const struct pcn_variant *
516 1.1 thorpej pcn_lookup_variant(uint16_t chipid)
517 1.1 thorpej {
518 1.1 thorpej const struct pcn_variant *pcv;
519 1.1 thorpej
520 1.1 thorpej for (pcv = pcn_variants; pcv->pcv_chipid != 0; pcv++) {
521 1.1 thorpej if (chipid == pcv->pcv_chipid)
522 1.69 msaitoh return pcv;
523 1.1 thorpej }
524 1.1 thorpej
525 1.1 thorpej /*
526 1.1 thorpej * This covers unknown chips, which we simply treat like
527 1.1 thorpej * a generic PCnet-FAST.
528 1.1 thorpej */
529 1.69 msaitoh return pcv;
530 1.1 thorpej }
531 1.1 thorpej
532 1.23 thorpej static int
533 1.46 tsutsui pcn_match(device_t parent, cfdata_t cf, void *aux)
534 1.1 thorpej {
535 1.1 thorpej struct pci_attach_args *pa = aux;
536 1.1 thorpej
537 1.29 garbled /*
538 1.29 garbled * IBM Makes a PCI variant of this card which shows up as a
539 1.29 garbled * Trident Microsystems 4DWAVE DX (ethernet network, revision 0x25)
540 1.29 garbled * this card is truly a pcn card, so we have a special case match for
541 1.29 garbled * it
542 1.29 garbled */
543 1.29 garbled
544 1.29 garbled if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_TRIDENT &&
545 1.29 garbled PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_TRIDENT_4DWAVE_DX &&
546 1.29 garbled PCI_CLASS(pa->pa_class) == PCI_CLASS_NETWORK)
547 1.69 msaitoh return 1;
548 1.29 garbled
549 1.1 thorpej if (PCI_VENDOR(pa->pa_id) != PCI_VENDOR_AMD)
550 1.69 msaitoh return 0;
551 1.1 thorpej
552 1.1 thorpej switch (PCI_PRODUCT(pa->pa_id)) {
553 1.1 thorpej case PCI_PRODUCT_AMD_PCNET_PCI:
554 1.1 thorpej /* Beat if_le_pci.c */
555 1.69 msaitoh return 10;
556 1.1 thorpej }
557 1.1 thorpej
558 1.69 msaitoh return 0;
559 1.1 thorpej }
560 1.1 thorpej
561 1.23 thorpej static void
562 1.45 dyoung pcn_attach(device_t parent, device_t self, void *aux)
563 1.1 thorpej {
564 1.45 dyoung struct pcn_softc *sc = device_private(self);
565 1.1 thorpej struct pci_attach_args *pa = aux;
566 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
567 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
568 1.1 thorpej pci_intr_handle_t ih;
569 1.1 thorpej const char *intrstr = NULL;
570 1.11 thorpej bus_space_tag_t iot, memt;
571 1.11 thorpej bus_space_handle_t ioh, memh;
572 1.1 thorpej bus_dma_segment_t seg;
573 1.11 thorpej int ioh_valid, memh_valid;
574 1.34 thorpej int ntxsegs, i, rseg, error;
575 1.1 thorpej uint32_t chipid, reg;
576 1.1 thorpej uint8_t enaddr[ETHER_ADDR_LEN];
577 1.33 thorpej prop_object_t obj;
578 1.37 thorpej bool is_vmware;
579 1.57 christos char intrbuf[PCI_INTRSTR_LEN];
580 1.1 thorpej
581 1.46 tsutsui sc->sc_dev = self;
582 1.39 ad callout_init(&sc->sc_tick_ch, 0);
583 1.74 thorpej callout_setfunc(&sc->sc_tick_ch, pcn_tick, sc);
584 1.1 thorpej
585 1.46 tsutsui aprint_normal(": AMD PCnet-PCI Ethernet\n");
586 1.1 thorpej
587 1.1 thorpej /*
588 1.1 thorpej * Map the device.
589 1.1 thorpej */
590 1.1 thorpej ioh_valid = (pci_mapreg_map(pa, PCN_PCI_CBIO, PCI_MAPREG_TYPE_IO, 0,
591 1.1 thorpej &iot, &ioh, NULL, NULL) == 0);
592 1.11 thorpej memh_valid = (pci_mapreg_map(pa, PCN_PCI_CBMEM,
593 1.69 msaitoh PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
594 1.11 thorpej &memt, &memh, NULL, NULL) == 0);
595 1.11 thorpej
596 1.11 thorpej if (memh_valid) {
597 1.11 thorpej sc->sc_st = memt;
598 1.11 thorpej sc->sc_sh = memh;
599 1.11 thorpej } else if (ioh_valid) {
600 1.1 thorpej sc->sc_st = iot;
601 1.1 thorpej sc->sc_sh = ioh;
602 1.1 thorpej } else {
603 1.46 tsutsui aprint_error_dev(self, "unable to map device registers\n");
604 1.1 thorpej return;
605 1.1 thorpej }
606 1.1 thorpej
607 1.1 thorpej sc->sc_dmat = pa->pa_dmat;
608 1.1 thorpej
609 1.1 thorpej /* Make sure bus mastering is enabled. */
610 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
611 1.1 thorpej pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
612 1.1 thorpej PCI_COMMAND_MASTER_ENABLE);
613 1.1 thorpej
614 1.31 christos /* power up chip */
615 1.45 dyoung if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
616 1.31 christos NULL)) && error != EOPNOTSUPP) {
617 1.46 tsutsui aprint_error_dev(self, "cannot activate %d\n", error);
618 1.31 christos return;
619 1.1 thorpej }
620 1.1 thorpej
621 1.1 thorpej /*
622 1.1 thorpej * Reset the chip to a known state. This also puts the
623 1.1 thorpej * chip into 32-bit mode.
624 1.1 thorpej */
625 1.1 thorpej pcn_reset(sc);
626 1.1 thorpej
627 1.1 thorpej /*
628 1.33 thorpej * On some systems with the chip is an on-board device, the
629 1.33 thorpej * EEPROM is not used. Handle this by reading the MAC address
630 1.33 thorpej * from the CSRs (assuming that boot firmware has written
631 1.33 thorpej * it there).
632 1.33 thorpej */
633 1.46 tsutsui obj = prop_dictionary_get(device_properties(sc->sc_dev),
634 1.33 thorpej "am79c970-no-eeprom");
635 1.33 thorpej if (prop_bool_true(obj)) {
636 1.70 msaitoh for (i = 0; i < 3; i++) {
637 1.33 thorpej uint32_t val;
638 1.33 thorpej val = pcn_csr_read(sc, LE_CSR12 + i);
639 1.46 tsutsui enaddr[2 * i] = val & 0xff;
640 1.46 tsutsui enaddr[2 * i + 1] = (val >> 8) & 0xff;
641 1.33 thorpej }
642 1.33 thorpej } else {
643 1.33 thorpej for (i = 0; i < ETHER_ADDR_LEN; i++) {
644 1.33 thorpej enaddr[i] = bus_space_read_1(sc->sc_st, sc->sc_sh,
645 1.33 thorpej PCN32_APROM + i);
646 1.33 thorpej }
647 1.21 matt }
648 1.1 thorpej
649 1.34 thorpej /* Check to see if this is a VMware emulated network interface. */
650 1.34 thorpej is_vmware = pcn_is_vmware(enaddr);
651 1.34 thorpej
652 1.1 thorpej /*
653 1.1 thorpej * Now that the device is mapped, attempt to figure out what
654 1.1 thorpej * kind of chip we have. Note that IDL has all 32 bits of
655 1.1 thorpej * the chip ID when we're in 32-bit mode.
656 1.1 thorpej */
657 1.1 thorpej chipid = pcn_csr_read(sc, LE_CSR88);
658 1.1 thorpej sc->sc_variant = pcn_lookup_variant(CHIPID_PARTID(chipid));
659 1.1 thorpej
660 1.46 tsutsui aprint_normal_dev(self, "%s rev %d, Ethernet address %s\n",
661 1.46 tsutsui sc->sc_variant->pcv_desc, CHIPID_VER(chipid),
662 1.1 thorpej ether_sprintf(enaddr));
663 1.1 thorpej
664 1.1 thorpej /*
665 1.34 thorpej * VMware has a bug in its network interface emulation; we must
666 1.34 thorpej * limit the number of Tx segments.
667 1.34 thorpej */
668 1.34 thorpej if (is_vmware) {
669 1.34 thorpej ntxsegs = PCN_NTXSEGS_VMWARE;
670 1.46 tsutsui prop_dictionary_set_bool(device_properties(sc->sc_dev),
671 1.34 thorpej "am79c970-vmware-tx-bug", TRUE);
672 1.46 tsutsui aprint_verbose_dev(self,
673 1.46 tsutsui "VMware Tx segment count bug detected\n");
674 1.34 thorpej } else {
675 1.34 thorpej ntxsegs = PCN_NTXSEGS;
676 1.34 thorpej }
677 1.34 thorpej
678 1.34 thorpej /*
679 1.1 thorpej * Map and establish our interrupt.
680 1.1 thorpej */
681 1.1 thorpej if (pci_intr_map(pa, &ih)) {
682 1.46 tsutsui aprint_error_dev(self, "unable to map interrupt\n");
683 1.1 thorpej return;
684 1.1 thorpej }
685 1.57 christos intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
686 1.66 jdolecek sc->sc_ih = pci_intr_establish_xname(pc, ih, IPL_NET, pcn_intr, sc,
687 1.66 jdolecek device_xname(self));
688 1.1 thorpej if (sc->sc_ih == NULL) {
689 1.46 tsutsui aprint_error_dev(self, "unable to establish interrupt");
690 1.1 thorpej if (intrstr != NULL)
691 1.46 tsutsui aprint_error(" at %s", intrstr);
692 1.46 tsutsui aprint_error("\n");
693 1.1 thorpej return;
694 1.1 thorpej }
695 1.46 tsutsui aprint_normal_dev(self, "interrupting at %s\n", intrstr);
696 1.1 thorpej
697 1.1 thorpej /*
698 1.1 thorpej * Allocate the control data structures, and create and load the
699 1.1 thorpej * DMA map for it.
700 1.1 thorpej */
701 1.1 thorpej if ((error = bus_dmamem_alloc(sc->sc_dmat,
702 1.1 thorpej sizeof(struct pcn_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
703 1.1 thorpej 0)) != 0) {
704 1.46 tsutsui aprint_error_dev(self, "unable to allocate control data, "
705 1.46 tsutsui "error = %d\n", error);
706 1.1 thorpej goto fail_0;
707 1.1 thorpej }
708 1.1 thorpej
709 1.1 thorpej if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
710 1.38 christos sizeof(struct pcn_control_data), (void **)&sc->sc_control_data,
711 1.1 thorpej BUS_DMA_COHERENT)) != 0) {
712 1.46 tsutsui aprint_error_dev(self, "unable to map control data, "
713 1.46 tsutsui "error = %d\n", error);
714 1.1 thorpej goto fail_1;
715 1.1 thorpej }
716 1.1 thorpej
717 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat,
718 1.1 thorpej sizeof(struct pcn_control_data), 1,
719 1.1 thorpej sizeof(struct pcn_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
720 1.46 tsutsui aprint_error_dev(self, "unable to create control data DMA map, "
721 1.46 tsutsui "error = %d\n", error);
722 1.1 thorpej goto fail_2;
723 1.1 thorpej }
724 1.1 thorpej
725 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
726 1.1 thorpej sc->sc_control_data, sizeof(struct pcn_control_data), NULL,
727 1.1 thorpej 0)) != 0) {
728 1.46 tsutsui aprint_error_dev(self,
729 1.46 tsutsui "unable to load control data DMA map, error = %d\n", error);
730 1.1 thorpej goto fail_3;
731 1.1 thorpej }
732 1.1 thorpej
733 1.1 thorpej /* Create the transmit buffer DMA maps. */
734 1.1 thorpej for (i = 0; i < PCN_TXQUEUELEN; i++) {
735 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
736 1.34 thorpej ntxsegs, MCLBYTES, 0, 0,
737 1.1 thorpej &sc->sc_txsoft[i].txs_dmamap)) != 0) {
738 1.46 tsutsui aprint_error_dev(self,
739 1.46 tsutsui "unable to create tx DMA map %d, error = %d\n",
740 1.46 tsutsui i, error);
741 1.1 thorpej goto fail_4;
742 1.1 thorpej }
743 1.1 thorpej }
744 1.1 thorpej
745 1.1 thorpej /* Create the receive buffer DMA maps. */
746 1.1 thorpej for (i = 0; i < PCN_NRXDESC; i++) {
747 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
748 1.1 thorpej MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
749 1.46 tsutsui aprint_error_dev(self,
750 1.46 tsutsui "unable to create rx DMA map %d, error = %d\n",
751 1.46 tsutsui i, error);
752 1.1 thorpej goto fail_5;
753 1.1 thorpej }
754 1.1 thorpej sc->sc_rxsoft[i].rxs_mbuf = NULL;
755 1.1 thorpej }
756 1.1 thorpej
757 1.1 thorpej /* Initialize our media structures. */
758 1.1 thorpej (*sc->sc_variant->pcv_mediainit)(sc);
759 1.1 thorpej
760 1.1 thorpej /*
761 1.1 thorpej * Initialize FIFO watermark info.
762 1.1 thorpej */
763 1.1 thorpej switch (sc->sc_variant->pcv_chipid) {
764 1.1 thorpej case PARTID_Am79c970:
765 1.1 thorpej case PARTID_Am79c970A:
766 1.1 thorpej sc->sc_rcvfw_desc = pcn_79c970_rcvfw;
767 1.1 thorpej sc->sc_xmtsp_desc = pcn_79c970_xmtsp;
768 1.1 thorpej sc->sc_xmtfw_desc = pcn_79c970_xmtfw;
769 1.1 thorpej break;
770 1.1 thorpej
771 1.1 thorpej default:
772 1.25 perry sc->sc_rcvfw_desc = pcn_79c971_rcvfw;
773 1.1 thorpej /*
774 1.1 thorpej * Read BCR25 to determine how much SRAM is
775 1.1 thorpej * on the board. If > 0, then we the chip
776 1.1 thorpej * uses different Start Point thresholds.
777 1.1 thorpej *
778 1.1 thorpej * Note BCR25 and BCR26 are loaded from the
779 1.1 thorpej * EEPROM on RST, and unaffected by S_RESET,
780 1.1 thorpej * so we don't really have to worry about
781 1.1 thorpej * them except for this.
782 1.1 thorpej */
783 1.1 thorpej reg = pcn_bcr_read(sc, LE_BCR25) & 0x00ff;
784 1.1 thorpej if (reg != 0)
785 1.1 thorpej sc->sc_xmtsp_desc = pcn_79c971_xmtsp_sram;
786 1.1 thorpej else
787 1.1 thorpej sc->sc_xmtsp_desc = pcn_79c971_xmtsp;
788 1.1 thorpej sc->sc_xmtfw_desc = pcn_79c971_xmtfw;
789 1.1 thorpej break;
790 1.1 thorpej }
791 1.1 thorpej
792 1.1 thorpej /*
793 1.1 thorpej * Set up defaults -- see the tables above for what these
794 1.1 thorpej * values mean.
795 1.1 thorpej *
796 1.1 thorpej * XXX How should we tune RCVFW and XMTFW?
797 1.1 thorpej */
798 1.1 thorpej sc->sc_rcvfw = 1; /* minimum for full-duplex */
799 1.1 thorpej sc->sc_xmtsp = 1;
800 1.1 thorpej sc->sc_xmtfw = 0;
801 1.1 thorpej
802 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
803 1.46 tsutsui strcpy(ifp->if_xname, device_xname(self));
804 1.1 thorpej ifp->if_softc = sc;
805 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
806 1.1 thorpej ifp->if_ioctl = pcn_ioctl;
807 1.1 thorpej ifp->if_start = pcn_start;
808 1.1 thorpej ifp->if_watchdog = pcn_watchdog;
809 1.1 thorpej ifp->if_init = pcn_init;
810 1.1 thorpej ifp->if_stop = pcn_stop;
811 1.1 thorpej IFQ_SET_READY(&ifp->if_snd);
812 1.1 thorpej
813 1.1 thorpej /* Attach the interface. */
814 1.25 perry if_attach(ifp);
815 1.63 ozaki if_deferred_start_init(ifp, NULL);
816 1.1 thorpej ether_ifattach(ifp, enaddr);
817 1.46 tsutsui rnd_attach_source(&sc->rnd_source, device_xname(self),
818 1.58 tls RND_TYPE_NET, RND_FLAG_DEFAULT);
819 1.1 thorpej
820 1.1 thorpej #ifdef PCN_EVENT_COUNTERS
821 1.1 thorpej /* Attach event counters. */
822 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
823 1.46 tsutsui NULL, device_xname(self), "txdstall");
824 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txintr, EVCNT_TYPE_INTR,
825 1.46 tsutsui NULL, device_xname(self), "txintr");
826 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
827 1.46 tsutsui NULL, device_xname(self), "rxintr");
828 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_babl, EVCNT_TYPE_MISC,
829 1.46 tsutsui NULL, device_xname(self), "babl");
830 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_miss, EVCNT_TYPE_MISC,
831 1.46 tsutsui NULL, device_xname(self), "miss");
832 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_merr, EVCNT_TYPE_MISC,
833 1.46 tsutsui NULL, device_xname(self), "merr");
834 1.1 thorpej
835 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txseg1, EVCNT_TYPE_MISC,
836 1.46 tsutsui NULL, device_xname(self), "txseg1");
837 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txseg2, EVCNT_TYPE_MISC,
838 1.46 tsutsui NULL, device_xname(self), "txseg2");
839 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txseg3, EVCNT_TYPE_MISC,
840 1.46 tsutsui NULL, device_xname(self), "txseg3");
841 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txseg4, EVCNT_TYPE_MISC,
842 1.46 tsutsui NULL, device_xname(self), "txseg4");
843 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txseg5, EVCNT_TYPE_MISC,
844 1.46 tsutsui NULL, device_xname(self), "txseg5");
845 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txsegmore, EVCNT_TYPE_MISC,
846 1.46 tsutsui NULL, device_xname(self), "txsegmore");
847 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txcopy, EVCNT_TYPE_MISC,
848 1.46 tsutsui NULL, device_xname(self), "txcopy");
849 1.1 thorpej #endif /* PCN_EVENT_COUNTERS */
850 1.1 thorpej
851 1.48 tsutsui /*
852 1.48 tsutsui * Establish power handler with shutdown hook, to make sure
853 1.48 tsutsui * the interface is shutdown during reboot.
854 1.48 tsutsui */
855 1.48 tsutsui if (pmf_device_register1(self, NULL, NULL, pcn_shutdown))
856 1.48 tsutsui pmf_class_network_register(self, ifp);
857 1.48 tsutsui else
858 1.48 tsutsui aprint_error_dev(self, "couldn't establish power handler\n");
859 1.48 tsutsui
860 1.1 thorpej return;
861 1.1 thorpej
862 1.1 thorpej /*
863 1.1 thorpej * Free any resources we've allocated during the failed attach
864 1.1 thorpej * attempt. Do this in reverse order and fall through.
865 1.1 thorpej */
866 1.1 thorpej fail_5:
867 1.1 thorpej for (i = 0; i < PCN_NRXDESC; i++) {
868 1.1 thorpej if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
869 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
870 1.1 thorpej sc->sc_rxsoft[i].rxs_dmamap);
871 1.1 thorpej }
872 1.1 thorpej fail_4:
873 1.1 thorpej for (i = 0; i < PCN_TXQUEUELEN; i++) {
874 1.1 thorpej if (sc->sc_txsoft[i].txs_dmamap != NULL)
875 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
876 1.1 thorpej sc->sc_txsoft[i].txs_dmamap);
877 1.1 thorpej }
878 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
879 1.1 thorpej fail_3:
880 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
881 1.1 thorpej fail_2:
882 1.38 christos bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
883 1.1 thorpej sizeof(struct pcn_control_data));
884 1.1 thorpej fail_1:
885 1.1 thorpej bus_dmamem_free(sc->sc_dmat, &seg, rseg);
886 1.1 thorpej fail_0:
887 1.1 thorpej return;
888 1.1 thorpej }
889 1.1 thorpej
890 1.1 thorpej /*
891 1.1 thorpej * pcn_shutdown:
892 1.1 thorpej *
893 1.1 thorpej * Make sure the interface is stopped at reboot time.
894 1.1 thorpej */
895 1.48 tsutsui static bool
896 1.48 tsutsui pcn_shutdown(device_t self, int howto)
897 1.1 thorpej {
898 1.48 tsutsui struct pcn_softc *sc = device_private(self);
899 1.1 thorpej
900 1.1 thorpej pcn_stop(&sc->sc_ethercom.ec_if, 1);
901 1.30 tsutsui /* explicitly reset the chip for some onboard one with lazy firmware */
902 1.30 tsutsui pcn_reset(sc);
903 1.48 tsutsui
904 1.48 tsutsui return true;
905 1.1 thorpej }
906 1.1 thorpej
907 1.1 thorpej /*
908 1.1 thorpej * pcn_start: [ifnet interface function]
909 1.1 thorpej *
910 1.1 thorpej * Start packet transmission on the interface.
911 1.1 thorpej */
912 1.23 thorpej static void
913 1.1 thorpej pcn_start(struct ifnet *ifp)
914 1.1 thorpej {
915 1.1 thorpej struct pcn_softc *sc = ifp->if_softc;
916 1.1 thorpej struct mbuf *m0, *m;
917 1.1 thorpej struct pcn_txsoft *txs;
918 1.1 thorpej bus_dmamap_t dmamap;
919 1.22 christos int error, nexttx, lasttx = -1, ofree, seg;
920 1.1 thorpej
921 1.75 thorpej if ((ifp->if_flags & IFF_RUNNING) != IFF_RUNNING)
922 1.1 thorpej return;
923 1.1 thorpej
924 1.1 thorpej /*
925 1.1 thorpej * Remember the previous number of free descriptors and
926 1.1 thorpej * the first descriptor we'll use.
927 1.1 thorpej */
928 1.1 thorpej ofree = sc->sc_txfree;
929 1.1 thorpej
930 1.1 thorpej /*
931 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
932 1.1 thorpej * until we drain the queue, or use up all available transmit
933 1.1 thorpej * descriptors.
934 1.1 thorpej */
935 1.76 thorpej while (sc->sc_txsfree != 0) {
936 1.1 thorpej /* Grab a packet off the queue. */
937 1.1 thorpej IFQ_POLL(&ifp->if_snd, m0);
938 1.1 thorpej if (m0 == NULL)
939 1.1 thorpej break;
940 1.1 thorpej m = NULL;
941 1.1 thorpej
942 1.1 thorpej txs = &sc->sc_txsoft[sc->sc_txsnext];
943 1.1 thorpej dmamap = txs->txs_dmamap;
944 1.1 thorpej
945 1.1 thorpej /*
946 1.1 thorpej * Load the DMA map. If this fails, the packet either
947 1.78 andvar * didn't fit in the allotted number of segments, or we
948 1.1 thorpej * were short on resources. In this case, we'll copy
949 1.1 thorpej * and try again.
950 1.1 thorpej */
951 1.1 thorpej if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
952 1.69 msaitoh BUS_DMA_WRITE | BUS_DMA_NOWAIT) != 0) {
953 1.1 thorpej PCN_EVCNT_INCR(&sc->sc_ev_txcopy);
954 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
955 1.25 perry if (m == NULL) {
956 1.1 thorpej printf("%s: unable to allocate Tx mbuf\n",
957 1.46 tsutsui device_xname(sc->sc_dev));
958 1.1 thorpej break;
959 1.1 thorpej }
960 1.1 thorpej if (m0->m_pkthdr.len > MHLEN) {
961 1.1 thorpej MCLGET(m, M_DONTWAIT);
962 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
963 1.1 thorpej printf("%s: unable to allocate Tx "
964 1.46 tsutsui "cluster\n",
965 1.46 tsutsui device_xname(sc->sc_dev));
966 1.1 thorpej m_freem(m);
967 1.1 thorpej break;
968 1.1 thorpej }
969 1.1 thorpej }
970 1.38 christos m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, void *));
971 1.1 thorpej m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
972 1.1 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
973 1.69 msaitoh m, BUS_DMA_WRITE | BUS_DMA_NOWAIT);
974 1.1 thorpej if (error) {
975 1.1 thorpej printf("%s: unable to load Tx buffer, "
976 1.46 tsutsui "error = %d\n", device_xname(sc->sc_dev),
977 1.46 tsutsui error);
978 1.60 christos m_freem(m);
979 1.1 thorpej break;
980 1.1 thorpej }
981 1.1 thorpej }
982 1.1 thorpej
983 1.1 thorpej /*
984 1.1 thorpej * Ensure we have enough descriptors free to describe
985 1.1 thorpej * the packet. Note, we always reserve one descriptor
986 1.1 thorpej * at the end of the ring as a termination point, to
987 1.1 thorpej * prevent wrap-around.
988 1.1 thorpej */
989 1.1 thorpej if (dmamap->dm_nsegs > (sc->sc_txfree - 1)) {
990 1.1 thorpej /*
991 1.1 thorpej * Not enough free descriptors to transmit this
992 1.75 thorpej * packet.
993 1.1 thorpej */
994 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
995 1.1 thorpej if (m != NULL)
996 1.1 thorpej m_freem(m);
997 1.1 thorpej PCN_EVCNT_INCR(&sc->sc_ev_txdstall);
998 1.1 thorpej break;
999 1.1 thorpej }
1000 1.1 thorpej
1001 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
1002 1.1 thorpej if (m != NULL) {
1003 1.1 thorpej m_freem(m0);
1004 1.1 thorpej m0 = m;
1005 1.1 thorpej }
1006 1.1 thorpej
1007 1.1 thorpej /*
1008 1.1 thorpej * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
1009 1.1 thorpej */
1010 1.1 thorpej
1011 1.1 thorpej /* Sync the DMA map. */
1012 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
1013 1.1 thorpej BUS_DMASYNC_PREWRITE);
1014 1.1 thorpej
1015 1.1 thorpej #ifdef PCN_EVENT_COUNTERS
1016 1.1 thorpej switch (dmamap->dm_nsegs) {
1017 1.1 thorpej case 1:
1018 1.1 thorpej PCN_EVCNT_INCR(&sc->sc_ev_txseg1);
1019 1.1 thorpej break;
1020 1.1 thorpej case 2:
1021 1.1 thorpej PCN_EVCNT_INCR(&sc->sc_ev_txseg2);
1022 1.1 thorpej break;
1023 1.1 thorpej case 3:
1024 1.1 thorpej PCN_EVCNT_INCR(&sc->sc_ev_txseg3);
1025 1.1 thorpej break;
1026 1.1 thorpej case 4:
1027 1.1 thorpej PCN_EVCNT_INCR(&sc->sc_ev_txseg4);
1028 1.1 thorpej break;
1029 1.1 thorpej case 5:
1030 1.1 thorpej PCN_EVCNT_INCR(&sc->sc_ev_txseg5);
1031 1.1 thorpej break;
1032 1.1 thorpej default:
1033 1.1 thorpej PCN_EVCNT_INCR(&sc->sc_ev_txsegmore);
1034 1.1 thorpej break;
1035 1.1 thorpej }
1036 1.1 thorpej #endif /* PCN_EVENT_COUNTERS */
1037 1.1 thorpej
1038 1.1 thorpej /*
1039 1.1 thorpej * Initialize the transmit descriptors.
1040 1.1 thorpej */
1041 1.1 thorpej if (sc->sc_swstyle == LE_B20_SSTYLE_PCNETPCI3) {
1042 1.1 thorpej for (nexttx = sc->sc_txnext, seg = 0;
1043 1.1 thorpej seg < dmamap->dm_nsegs;
1044 1.1 thorpej seg++, nexttx = PCN_NEXTTX(nexttx)) {
1045 1.1 thorpej /*
1046 1.1 thorpej * If this is the first descriptor we're
1047 1.1 thorpej * enqueueing, don't set the OWN bit just
1048 1.1 thorpej * yet. That could cause a race condition.
1049 1.1 thorpej * We'll do it below.
1050 1.1 thorpej */
1051 1.1 thorpej sc->sc_txdescs[nexttx].tmd0 = 0;
1052 1.1 thorpej sc->sc_txdescs[nexttx].tmd2 =
1053 1.1 thorpej htole32(dmamap->dm_segs[seg].ds_addr);
1054 1.1 thorpej sc->sc_txdescs[nexttx].tmd1 =
1055 1.6 onoe htole32(LE_T1_ONES |
1056 1.6 onoe (nexttx == sc->sc_txnext ? 0 : LE_T1_OWN) |
1057 1.6 onoe (LE_BCNT(dmamap->dm_segs[seg].ds_len) &
1058 1.6 onoe LE_T1_BCNT_MASK));
1059 1.1 thorpej lasttx = nexttx;
1060 1.1 thorpej }
1061 1.1 thorpej } else {
1062 1.1 thorpej for (nexttx = sc->sc_txnext, seg = 0;
1063 1.1 thorpej seg < dmamap->dm_nsegs;
1064 1.1 thorpej seg++, nexttx = PCN_NEXTTX(nexttx)) {
1065 1.1 thorpej /*
1066 1.1 thorpej * If this is the first descriptor we're
1067 1.1 thorpej * enqueueing, don't set the OWN bit just
1068 1.1 thorpej * yet. That could cause a race condition.
1069 1.1 thorpej * We'll do it below.
1070 1.1 thorpej */
1071 1.1 thorpej sc->sc_txdescs[nexttx].tmd0 =
1072 1.1 thorpej htole32(dmamap->dm_segs[seg].ds_addr);
1073 1.1 thorpej sc->sc_txdescs[nexttx].tmd2 = 0;
1074 1.1 thorpej sc->sc_txdescs[nexttx].tmd1 =
1075 1.6 onoe htole32(LE_T1_ONES |
1076 1.6 onoe (nexttx == sc->sc_txnext ? 0 : LE_T1_OWN) |
1077 1.6 onoe (LE_BCNT(dmamap->dm_segs[seg].ds_len) &
1078 1.6 onoe LE_T1_BCNT_MASK));
1079 1.1 thorpej lasttx = nexttx;
1080 1.1 thorpej }
1081 1.1 thorpej }
1082 1.1 thorpej
1083 1.22 christos KASSERT(lasttx != -1);
1084 1.1 thorpej /* Interrupt on the packet, if appropriate. */
1085 1.1 thorpej if ((sc->sc_txsnext & PCN_TXINTR_MASK) == 0)
1086 1.1 thorpej sc->sc_txdescs[lasttx].tmd1 |= htole32(LE_T1_LTINT);
1087 1.1 thorpej
1088 1.1 thorpej /* Set `start of packet' and `end of packet' appropriately. */
1089 1.1 thorpej sc->sc_txdescs[lasttx].tmd1 |= htole32(LE_T1_ENP);
1090 1.1 thorpej sc->sc_txdescs[sc->sc_txnext].tmd1 |=
1091 1.69 msaitoh htole32(LE_T1_OWN | LE_T1_STP);
1092 1.1 thorpej
1093 1.1 thorpej /* Sync the descriptors we're using. */
1094 1.1 thorpej PCN_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
1095 1.69 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1096 1.1 thorpej
1097 1.1 thorpej /* Kick the transmitter. */
1098 1.69 msaitoh pcn_csr_write(sc, LE_CSR0, LE_C0_INEA | LE_C0_TDMD);
1099 1.1 thorpej
1100 1.1 thorpej /*
1101 1.1 thorpej * Store a pointer to the packet so we can free it later,
1102 1.1 thorpej * and remember what txdirty will be once the packet is
1103 1.1 thorpej * done.
1104 1.1 thorpej */
1105 1.1 thorpej txs->txs_mbuf = m0;
1106 1.1 thorpej txs->txs_firstdesc = sc->sc_txnext;
1107 1.1 thorpej txs->txs_lastdesc = lasttx;
1108 1.1 thorpej
1109 1.1 thorpej /* Advance the tx pointer. */
1110 1.1 thorpej sc->sc_txfree -= dmamap->dm_nsegs;
1111 1.1 thorpej sc->sc_txnext = nexttx;
1112 1.1 thorpej
1113 1.1 thorpej sc->sc_txsfree--;
1114 1.1 thorpej sc->sc_txsnext = PCN_NEXTTXS(sc->sc_txsnext);
1115 1.1 thorpej
1116 1.1 thorpej /* Pass the packet to any BPF listeners. */
1117 1.65 msaitoh bpf_mtap(ifp, m0, BPF_D_OUT);
1118 1.1 thorpej }
1119 1.1 thorpej
1120 1.1 thorpej if (sc->sc_txfree != ofree) {
1121 1.1 thorpej /* Set a watchdog timer in case the chip flakes out. */
1122 1.1 thorpej ifp->if_timer = 5;
1123 1.1 thorpej }
1124 1.1 thorpej }
1125 1.1 thorpej
1126 1.1 thorpej /*
1127 1.1 thorpej * pcn_watchdog: [ifnet interface function]
1128 1.1 thorpej *
1129 1.1 thorpej * Watchdog timer handler.
1130 1.1 thorpej */
1131 1.23 thorpej static void
1132 1.1 thorpej pcn_watchdog(struct ifnet *ifp)
1133 1.1 thorpej {
1134 1.1 thorpej struct pcn_softc *sc = ifp->if_softc;
1135 1.1 thorpej
1136 1.1 thorpej /*
1137 1.1 thorpej * Since we're not interrupting every packet, sweep
1138 1.1 thorpej * up before we report an error.
1139 1.1 thorpej */
1140 1.1 thorpej pcn_txintr(sc);
1141 1.1 thorpej
1142 1.1 thorpej if (sc->sc_txfree != PCN_NTXDESC) {
1143 1.1 thorpej printf("%s: device timeout (txfree %d txsfree %d)\n",
1144 1.46 tsutsui device_xname(sc->sc_dev), sc->sc_txfree, sc->sc_txsfree);
1145 1.73 thorpej if_statinc(ifp, if_oerrors);
1146 1.1 thorpej
1147 1.1 thorpej /* Reset the interface. */
1148 1.1 thorpej (void) pcn_init(ifp);
1149 1.1 thorpej }
1150 1.1 thorpej
1151 1.1 thorpej /* Try to get more packets going. */
1152 1.1 thorpej pcn_start(ifp);
1153 1.1 thorpej }
1154 1.1 thorpej
1155 1.1 thorpej /*
1156 1.1 thorpej * pcn_ioctl: [ifnet interface function]
1157 1.1 thorpej *
1158 1.1 thorpej * Handle control requests from the operator.
1159 1.1 thorpej */
1160 1.23 thorpej static int
1161 1.38 christos pcn_ioctl(struct ifnet *ifp, u_long cmd, void *data)
1162 1.1 thorpej {
1163 1.1 thorpej int s, error;
1164 1.1 thorpej
1165 1.1 thorpej s = splnet();
1166 1.1 thorpej
1167 1.1 thorpej switch (cmd) {
1168 1.1 thorpej default:
1169 1.1 thorpej error = ether_ioctl(ifp, cmd, data);
1170 1.1 thorpej if (error == ENETRESET) {
1171 1.1 thorpej /*
1172 1.1 thorpej * Multicast list has changed; set the hardware filter
1173 1.1 thorpej * accordingly.
1174 1.1 thorpej */
1175 1.24 thorpej if (ifp->if_flags & IFF_RUNNING)
1176 1.24 thorpej error = pcn_init(ifp);
1177 1.24 thorpej else
1178 1.24 thorpej error = 0;
1179 1.1 thorpej }
1180 1.1 thorpej break;
1181 1.1 thorpej }
1182 1.1 thorpej
1183 1.1 thorpej /* Try to get more packets going. */
1184 1.1 thorpej pcn_start(ifp);
1185 1.1 thorpej
1186 1.1 thorpej splx(s);
1187 1.69 msaitoh return error;
1188 1.1 thorpej }
1189 1.1 thorpej
1190 1.1 thorpej /*
1191 1.1 thorpej * pcn_intr:
1192 1.1 thorpej *
1193 1.1 thorpej * Interrupt service routine.
1194 1.1 thorpej */
1195 1.23 thorpej static int
1196 1.1 thorpej pcn_intr(void *arg)
1197 1.1 thorpej {
1198 1.1 thorpej struct pcn_softc *sc = arg;
1199 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1200 1.1 thorpej uint32_t csr0;
1201 1.1 thorpej int wantinit, handled = 0;
1202 1.1 thorpej
1203 1.1 thorpej for (wantinit = 0; wantinit == 0;) {
1204 1.1 thorpej csr0 = pcn_csr_read(sc, LE_CSR0);
1205 1.1 thorpej if ((csr0 & LE_C0_INTR) == 0)
1206 1.1 thorpej break;
1207 1.20 jdolecek
1208 1.54 tls rnd_add_uint32(&sc->rnd_source, csr0);
1209 1.1 thorpej
1210 1.1 thorpej /* ACK the bits and re-enable interrupts. */
1211 1.1 thorpej pcn_csr_write(sc, LE_CSR0, csr0 &
1212 1.69 msaitoh (LE_C0_INEA | LE_C0_BABL | LE_C0_MISS | LE_C0_MERR |
1213 1.69 msaitoh LE_C0_RINT | LE_C0_TINT | LE_C0_IDON));
1214 1.1 thorpej
1215 1.1 thorpej handled = 1;
1216 1.1 thorpej
1217 1.1 thorpej if (csr0 & LE_C0_RINT) {
1218 1.1 thorpej PCN_EVCNT_INCR(&sc->sc_ev_rxintr);
1219 1.1 thorpej wantinit = pcn_rxintr(sc);
1220 1.1 thorpej }
1221 1.1 thorpej
1222 1.1 thorpej if (csr0 & LE_C0_TINT) {
1223 1.1 thorpej PCN_EVCNT_INCR(&sc->sc_ev_txintr);
1224 1.1 thorpej pcn_txintr(sc);
1225 1.1 thorpej }
1226 1.1 thorpej
1227 1.1 thorpej if (csr0 & LE_C0_ERR) {
1228 1.1 thorpej if (csr0 & LE_C0_BABL) {
1229 1.1 thorpej PCN_EVCNT_INCR(&sc->sc_ev_babl);
1230 1.73 thorpej if_statinc(ifp, if_oerrors);
1231 1.1 thorpej }
1232 1.1 thorpej if (csr0 & LE_C0_MISS) {
1233 1.1 thorpej PCN_EVCNT_INCR(&sc->sc_ev_miss);
1234 1.73 thorpej if_statinc(ifp, if_ierrors);
1235 1.1 thorpej }
1236 1.1 thorpej if (csr0 & LE_C0_MERR) {
1237 1.1 thorpej PCN_EVCNT_INCR(&sc->sc_ev_merr);
1238 1.1 thorpej printf("%s: memory error\n",
1239 1.46 tsutsui device_xname(sc->sc_dev));
1240 1.1 thorpej wantinit = 1;
1241 1.1 thorpej break;
1242 1.1 thorpej }
1243 1.1 thorpej }
1244 1.1 thorpej
1245 1.1 thorpej if ((csr0 & LE_C0_RXON) == 0) {
1246 1.1 thorpej printf("%s: receiver disabled\n",
1247 1.46 tsutsui device_xname(sc->sc_dev));
1248 1.73 thorpej if_statinc(ifp, if_ierrors);
1249 1.1 thorpej wantinit = 1;
1250 1.1 thorpej }
1251 1.1 thorpej
1252 1.1 thorpej if ((csr0 & LE_C0_TXON) == 0) {
1253 1.1 thorpej printf("%s: transmitter disabled\n",
1254 1.46 tsutsui device_xname(sc->sc_dev));
1255 1.73 thorpej if_statinc(ifp, if_oerrors);
1256 1.1 thorpej wantinit = 1;
1257 1.1 thorpej }
1258 1.1 thorpej }
1259 1.1 thorpej
1260 1.1 thorpej if (handled) {
1261 1.1 thorpej if (wantinit)
1262 1.1 thorpej pcn_init(ifp);
1263 1.1 thorpej
1264 1.1 thorpej /* Try to get more packets going. */
1265 1.63 ozaki if_schedule_deferred_start(ifp);
1266 1.1 thorpej }
1267 1.1 thorpej
1268 1.69 msaitoh return handled;
1269 1.1 thorpej }
1270 1.1 thorpej
1271 1.1 thorpej /*
1272 1.1 thorpej * pcn_spnd:
1273 1.1 thorpej *
1274 1.1 thorpej * Suspend the chip.
1275 1.1 thorpej */
1276 1.23 thorpej static void
1277 1.1 thorpej pcn_spnd(struct pcn_softc *sc)
1278 1.1 thorpej {
1279 1.1 thorpej int i;
1280 1.1 thorpej
1281 1.1 thorpej pcn_csr_write(sc, LE_CSR5, sc->sc_csr5 | LE_C5_SPND);
1282 1.1 thorpej
1283 1.1 thorpej for (i = 0; i < 10000; i++) {
1284 1.1 thorpej if (pcn_csr_read(sc, LE_CSR5) & LE_C5_SPND)
1285 1.1 thorpej return;
1286 1.1 thorpej delay(5);
1287 1.1 thorpej }
1288 1.1 thorpej
1289 1.1 thorpej printf("%s: WARNING: chip failed to enter suspended state\n",
1290 1.46 tsutsui device_xname(sc->sc_dev));
1291 1.1 thorpej }
1292 1.1 thorpej
1293 1.1 thorpej /*
1294 1.1 thorpej * pcn_txintr:
1295 1.1 thorpej *
1296 1.1 thorpej * Helper; handle transmit interrupts.
1297 1.1 thorpej */
1298 1.23 thorpej static void
1299 1.1 thorpej pcn_txintr(struct pcn_softc *sc)
1300 1.1 thorpej {
1301 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1302 1.1 thorpej struct pcn_txsoft *txs;
1303 1.1 thorpej uint32_t tmd1, tmd2, tmd;
1304 1.1 thorpej int i, j;
1305 1.1 thorpej
1306 1.1 thorpej /*
1307 1.1 thorpej * Go through our Tx list and free mbufs for those
1308 1.1 thorpej * frames which have been transmitted.
1309 1.1 thorpej */
1310 1.1 thorpej for (i = sc->sc_txsdirty; sc->sc_txsfree != PCN_TXQUEUELEN;
1311 1.1 thorpej i = PCN_NEXTTXS(i), sc->sc_txsfree++) {
1312 1.1 thorpej txs = &sc->sc_txsoft[i];
1313 1.1 thorpej
1314 1.1 thorpej PCN_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_dmamap->dm_nsegs,
1315 1.69 msaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1316 1.1 thorpej
1317 1.1 thorpej tmd1 = le32toh(sc->sc_txdescs[txs->txs_lastdesc].tmd1);
1318 1.1 thorpej if (tmd1 & LE_T1_OWN)
1319 1.1 thorpej break;
1320 1.1 thorpej
1321 1.1 thorpej /*
1322 1.1 thorpej * Slightly annoying -- we have to loop through the
1323 1.1 thorpej * descriptors we've used looking for ERR, since it
1324 1.1 thorpej * can appear on any descriptor in the chain.
1325 1.1 thorpej */
1326 1.1 thorpej for (j = txs->txs_firstdesc;; j = PCN_NEXTTX(j)) {
1327 1.1 thorpej tmd = le32toh(sc->sc_txdescs[j].tmd1);
1328 1.1 thorpej if (tmd & LE_T1_ERR) {
1329 1.73 thorpej if_statinc(ifp, if_oerrors);
1330 1.1 thorpej if (sc->sc_swstyle == LE_B20_SSTYLE_PCNETPCI3)
1331 1.1 thorpej tmd2 = le32toh(sc->sc_txdescs[j].tmd0);
1332 1.1 thorpej else
1333 1.1 thorpej tmd2 = le32toh(sc->sc_txdescs[j].tmd2);
1334 1.1 thorpej if (tmd2 & LE_T2_UFLO) {
1335 1.1 thorpej if (sc->sc_xmtsp < LE_C80_XMTSP_MAX) {
1336 1.1 thorpej sc->sc_xmtsp++;
1337 1.1 thorpej printf("%s: transmit "
1338 1.1 thorpej "underrun; new threshold: "
1339 1.1 thorpej "%s\n",
1340 1.46 tsutsui device_xname(sc->sc_dev),
1341 1.1 thorpej sc->sc_xmtsp_desc[
1342 1.1 thorpej sc->sc_xmtsp]);
1343 1.1 thorpej pcn_spnd(sc);
1344 1.1 thorpej pcn_csr_write(sc, LE_CSR80,
1345 1.1 thorpej LE_C80_RCVFW(sc->sc_rcvfw) |
1346 1.1 thorpej LE_C80_XMTSP(sc->sc_xmtsp) |
1347 1.1 thorpej LE_C80_XMTFW(sc->sc_xmtfw));
1348 1.1 thorpej pcn_csr_write(sc, LE_CSR5,
1349 1.1 thorpej sc->sc_csr5);
1350 1.1 thorpej } else {
1351 1.1 thorpej printf("%s: transmit "
1352 1.1 thorpej "underrun\n",
1353 1.46 tsutsui device_xname(sc->sc_dev));
1354 1.1 thorpej }
1355 1.1 thorpej } else if (tmd2 & LE_T2_BUFF) {
1356 1.1 thorpej printf("%s: transmit buffer error\n",
1357 1.46 tsutsui device_xname(sc->sc_dev));
1358 1.1 thorpej }
1359 1.1 thorpej if (tmd2 & LE_T2_LCOL)
1360 1.73 thorpej if_statinc(ifp, if_collisions);
1361 1.1 thorpej if (tmd2 & LE_T2_RTRY)
1362 1.73 thorpej if_statadd(ifp, if_collisions, 16);
1363 1.1 thorpej goto next_packet;
1364 1.1 thorpej }
1365 1.1 thorpej if (j == txs->txs_lastdesc)
1366 1.1 thorpej break;
1367 1.1 thorpej }
1368 1.1 thorpej if (tmd1 & LE_T1_ONE)
1369 1.73 thorpej if_statinc(ifp, if_collisions);
1370 1.1 thorpej else if (tmd & LE_T1_MORE) {
1371 1.1 thorpej /* Real number is unknown. */
1372 1.73 thorpej if_statadd(ifp, if_collisions, 2);
1373 1.1 thorpej }
1374 1.73 thorpej if_statinc(ifp, if_opackets);
1375 1.1 thorpej next_packet:
1376 1.1 thorpej sc->sc_txfree += txs->txs_dmamap->dm_nsegs;
1377 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
1378 1.1 thorpej 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1379 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
1380 1.1 thorpej m_freem(txs->txs_mbuf);
1381 1.1 thorpej txs->txs_mbuf = NULL;
1382 1.1 thorpej }
1383 1.1 thorpej
1384 1.1 thorpej /* Update the dirty transmit buffer pointer. */
1385 1.1 thorpej sc->sc_txsdirty = i;
1386 1.1 thorpej
1387 1.1 thorpej /*
1388 1.1 thorpej * If there are no more pending transmissions, cancel the watchdog
1389 1.1 thorpej * timer.
1390 1.1 thorpej */
1391 1.1 thorpej if (sc->sc_txsfree == PCN_TXQUEUELEN)
1392 1.1 thorpej ifp->if_timer = 0;
1393 1.1 thorpej }
1394 1.1 thorpej
1395 1.1 thorpej /*
1396 1.1 thorpej * pcn_rxintr:
1397 1.1 thorpej *
1398 1.1 thorpej * Helper; handle receive interrupts.
1399 1.1 thorpej */
1400 1.23 thorpej static int
1401 1.1 thorpej pcn_rxintr(struct pcn_softc *sc)
1402 1.1 thorpej {
1403 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1404 1.1 thorpej struct pcn_rxsoft *rxs;
1405 1.1 thorpej struct mbuf *m;
1406 1.1 thorpej uint32_t rmd1;
1407 1.1 thorpej int i, len;
1408 1.1 thorpej
1409 1.1 thorpej for (i = sc->sc_rxptr;; i = PCN_NEXTRX(i)) {
1410 1.1 thorpej rxs = &sc->sc_rxsoft[i];
1411 1.1 thorpej
1412 1.69 msaitoh PCN_CDRXSYNC(sc, i,
1413 1.69 msaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1414 1.1 thorpej
1415 1.1 thorpej rmd1 = le32toh(sc->sc_rxdescs[i].rmd1);
1416 1.1 thorpej
1417 1.1 thorpej if (rmd1 & LE_R1_OWN)
1418 1.1 thorpej break;
1419 1.1 thorpej
1420 1.1 thorpej /*
1421 1.1 thorpej * Check for errors and make sure the packet fit into
1422 1.1 thorpej * a single buffer. We have structured this block of
1423 1.1 thorpej * code the way it is in order to compress it into
1424 1.1 thorpej * one test in the common case (no error).
1425 1.1 thorpej */
1426 1.69 msaitoh if (__predict_false((rmd1 & (LE_R1_STP | LE_R1_ENP |LE_R1_ERR))
1427 1.69 msaitoh != (LE_R1_STP | LE_R1_ENP))) {
1428 1.1 thorpej /* Make sure the packet is in a single buffer. */
1429 1.69 msaitoh if ((rmd1 & (LE_R1_STP | LE_R1_ENP)) !=
1430 1.69 msaitoh (LE_R1_STP | LE_R1_ENP)) {
1431 1.1 thorpej printf("%s: packet spilled into next buffer\n",
1432 1.46 tsutsui device_xname(sc->sc_dev));
1433 1.69 msaitoh return 1; /* pcn_intr() will re-init */
1434 1.1 thorpej }
1435 1.1 thorpej
1436 1.1 thorpej /*
1437 1.1 thorpej * If the packet had an error, simple recycle the
1438 1.1 thorpej * buffer.
1439 1.1 thorpej */
1440 1.1 thorpej if (rmd1 & LE_R1_ERR) {
1441 1.73 thorpej if_statinc(ifp, if_ierrors);
1442 1.1 thorpej /*
1443 1.1 thorpej * If we got an overflow error, chances
1444 1.1 thorpej * are there will be a CRC error. In
1445 1.1 thorpej * this case, just print the overflow
1446 1.1 thorpej * error, and skip the others.
1447 1.1 thorpej */
1448 1.1 thorpej if (rmd1 & LE_R1_OFLO)
1449 1.1 thorpej printf("%s: overflow error\n",
1450 1.46 tsutsui device_xname(sc->sc_dev));
1451 1.1 thorpej else {
1452 1.17 perry #define PRINTIT(x, str) \
1453 1.1 thorpej if (rmd1 & (x)) \
1454 1.1 thorpej printf("%s: %s\n", \
1455 1.46 tsutsui device_xname(sc->sc_dev), \
1456 1.46 tsutsui str);
1457 1.1 thorpej PRINTIT(LE_R1_FRAM, "framing error");
1458 1.1 thorpej PRINTIT(LE_R1_CRC, "CRC error");
1459 1.1 thorpej PRINTIT(LE_R1_BUFF, "buffer error");
1460 1.1 thorpej }
1461 1.1 thorpej #undef PRINTIT
1462 1.1 thorpej PCN_INIT_RXDESC(sc, i);
1463 1.1 thorpej continue;
1464 1.1 thorpej }
1465 1.1 thorpej }
1466 1.1 thorpej
1467 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1468 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1469 1.1 thorpej
1470 1.1 thorpej /*
1471 1.1 thorpej * No errors; receive the packet.
1472 1.1 thorpej */
1473 1.1 thorpej if (sc->sc_swstyle == LE_B20_SSTYLE_PCNETPCI3)
1474 1.1 thorpej len = le32toh(sc->sc_rxdescs[i].rmd0) & LE_R1_BCNT_MASK;
1475 1.1 thorpej else
1476 1.1 thorpej len = le32toh(sc->sc_rxdescs[i].rmd2) & LE_R1_BCNT_MASK;
1477 1.1 thorpej
1478 1.1 thorpej /*
1479 1.1 thorpej * The LANCE family includes the CRC with every packet;
1480 1.1 thorpej * trim it off here.
1481 1.1 thorpej */
1482 1.1 thorpej len -= ETHER_CRC_LEN;
1483 1.1 thorpej
1484 1.1 thorpej /*
1485 1.1 thorpej * If the packet is small enough to fit in a
1486 1.1 thorpej * single header mbuf, allocate one and copy
1487 1.1 thorpej * the data into it. This greatly reduces
1488 1.1 thorpej * memory consumption when we receive lots
1489 1.1 thorpej * of small packets.
1490 1.1 thorpej *
1491 1.1 thorpej * Otherwise, we add a new buffer to the receive
1492 1.1 thorpej * chain. If this fails, we drop the packet and
1493 1.1 thorpej * recycle the old buffer.
1494 1.1 thorpej */
1495 1.1 thorpej if (pcn_copy_small != 0 && len <= (MHLEN - 2)) {
1496 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1497 1.1 thorpej if (m == NULL)
1498 1.1 thorpej goto dropit;
1499 1.1 thorpej m->m_data += 2;
1500 1.38 christos memcpy(mtod(m, void *),
1501 1.38 christos mtod(rxs->rxs_mbuf, void *), len);
1502 1.1 thorpej PCN_INIT_RXDESC(sc, i);
1503 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1504 1.1 thorpej rxs->rxs_dmamap->dm_mapsize,
1505 1.1 thorpej BUS_DMASYNC_PREREAD);
1506 1.1 thorpej } else {
1507 1.1 thorpej m = rxs->rxs_mbuf;
1508 1.1 thorpej if (pcn_add_rxbuf(sc, i) != 0) {
1509 1.1 thorpej dropit:
1510 1.73 thorpej if_statinc(ifp, if_ierrors);
1511 1.1 thorpej PCN_INIT_RXDESC(sc, i);
1512 1.1 thorpej bus_dmamap_sync(sc->sc_dmat,
1513 1.1 thorpej rxs->rxs_dmamap, 0,
1514 1.1 thorpej rxs->rxs_dmamap->dm_mapsize,
1515 1.1 thorpej BUS_DMASYNC_PREREAD);
1516 1.1 thorpej continue;
1517 1.1 thorpej }
1518 1.1 thorpej }
1519 1.1 thorpej
1520 1.62 ozaki m_set_rcvif(m, ifp);
1521 1.1 thorpej m->m_pkthdr.len = m->m_len = len;
1522 1.1 thorpej
1523 1.1 thorpej /* Pass it on. */
1524 1.61 ozaki if_percpuq_enqueue(ifp->if_percpuq, m);
1525 1.1 thorpej }
1526 1.1 thorpej
1527 1.1 thorpej /* Update the receive pointer. */
1528 1.1 thorpej sc->sc_rxptr = i;
1529 1.69 msaitoh return 0;
1530 1.1 thorpej }
1531 1.1 thorpej
1532 1.1 thorpej /*
1533 1.1 thorpej * pcn_tick:
1534 1.1 thorpej *
1535 1.1 thorpej * One second timer, used to tick the MII.
1536 1.1 thorpej */
1537 1.23 thorpej static void
1538 1.1 thorpej pcn_tick(void *arg)
1539 1.1 thorpej {
1540 1.1 thorpej struct pcn_softc *sc = arg;
1541 1.1 thorpej int s;
1542 1.1 thorpej
1543 1.1 thorpej s = splnet();
1544 1.1 thorpej mii_tick(&sc->sc_mii);
1545 1.1 thorpej splx(s);
1546 1.1 thorpej
1547 1.74 thorpej callout_schedule(&sc->sc_tick_ch, hz);
1548 1.1 thorpej }
1549 1.1 thorpej
1550 1.1 thorpej /*
1551 1.1 thorpej * pcn_reset:
1552 1.1 thorpej *
1553 1.1 thorpej * Perform a soft reset on the PCnet-PCI.
1554 1.1 thorpej */
1555 1.23 thorpej static void
1556 1.1 thorpej pcn_reset(struct pcn_softc *sc)
1557 1.1 thorpej {
1558 1.1 thorpej
1559 1.1 thorpej /*
1560 1.1 thorpej * The PCnet-PCI chip is reset by reading from the
1561 1.1 thorpej * RESET register. Note that while the NE2100 LANCE
1562 1.1 thorpej * boards require a write after the read, the PCnet-PCI
1563 1.1 thorpej * chips do not require this.
1564 1.1 thorpej *
1565 1.1 thorpej * Since we don't know if we're in 16-bit or 32-bit
1566 1.1 thorpej * mode right now, issue both (it's safe) in the
1567 1.1 thorpej * hopes that one will succeed.
1568 1.1 thorpej */
1569 1.1 thorpej (void) bus_space_read_2(sc->sc_st, sc->sc_sh, PCN16_RESET);
1570 1.1 thorpej (void) bus_space_read_4(sc->sc_st, sc->sc_sh, PCN32_RESET);
1571 1.1 thorpej
1572 1.1 thorpej /* Wait 1ms for it to finish. */
1573 1.1 thorpej delay(1000);
1574 1.1 thorpej
1575 1.1 thorpej /*
1576 1.1 thorpej * Select 32-bit I/O mode by issuing a 32-bit write to the
1577 1.1 thorpej * RDP. Since the RAP is 0 after a reset, writing a 0
1578 1.1 thorpej * to RDP is safe (since it simply clears CSR0).
1579 1.1 thorpej */
1580 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, PCN32_RDP, 0);
1581 1.1 thorpej }
1582 1.1 thorpej
1583 1.1 thorpej /*
1584 1.1 thorpej * pcn_init: [ifnet interface function]
1585 1.1 thorpej *
1586 1.1 thorpej * Initialize the interface. Must be called at splnet().
1587 1.1 thorpej */
1588 1.23 thorpej static int
1589 1.1 thorpej pcn_init(struct ifnet *ifp)
1590 1.1 thorpej {
1591 1.1 thorpej struct pcn_softc *sc = ifp->if_softc;
1592 1.1 thorpej struct pcn_rxsoft *rxs;
1593 1.40 dyoung const uint8_t *enaddr = CLLADDR(ifp->if_sadl);
1594 1.1 thorpej int i, error = 0;
1595 1.1 thorpej uint32_t reg;
1596 1.1 thorpej
1597 1.1 thorpej /* Cancel any pending I/O. */
1598 1.1 thorpej pcn_stop(ifp, 0);
1599 1.1 thorpej
1600 1.1 thorpej /* Reset the chip to a known state. */
1601 1.1 thorpej pcn_reset(sc);
1602 1.1 thorpej
1603 1.1 thorpej /*
1604 1.1 thorpej * On the Am79c970, select SSTYLE 2, and SSTYLE 3 on everything
1605 1.1 thorpej * else.
1606 1.1 thorpej *
1607 1.1 thorpej * XXX It'd be really nice to use SSTYLE 2 on all the chips,
1608 1.1 thorpej * because the structure layout is compatible with ILACC,
1609 1.1 thorpej * but the burst mode is only available in SSTYLE 3, and
1610 1.1 thorpej * burst mode should provide some performance enhancement.
1611 1.1 thorpej */
1612 1.1 thorpej if (sc->sc_variant->pcv_chipid == PARTID_Am79c970)
1613 1.1 thorpej sc->sc_swstyle = LE_B20_SSTYLE_PCNETPCI2;
1614 1.1 thorpej else
1615 1.1 thorpej sc->sc_swstyle = LE_B20_SSTYLE_PCNETPCI3;
1616 1.1 thorpej pcn_bcr_write(sc, LE_BCR20, sc->sc_swstyle);
1617 1.1 thorpej
1618 1.1 thorpej /* Initialize the transmit descriptor ring. */
1619 1.1 thorpej memset(sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
1620 1.1 thorpej PCN_CDTXSYNC(sc, 0, PCN_NTXDESC,
1621 1.69 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1622 1.1 thorpej sc->sc_txfree = PCN_NTXDESC;
1623 1.1 thorpej sc->sc_txnext = 0;
1624 1.1 thorpej
1625 1.1 thorpej /* Initialize the transmit job descriptors. */
1626 1.1 thorpej for (i = 0; i < PCN_TXQUEUELEN; i++)
1627 1.1 thorpej sc->sc_txsoft[i].txs_mbuf = NULL;
1628 1.1 thorpej sc->sc_txsfree = PCN_TXQUEUELEN;
1629 1.1 thorpej sc->sc_txsnext = 0;
1630 1.1 thorpej sc->sc_txsdirty = 0;
1631 1.1 thorpej
1632 1.1 thorpej /*
1633 1.1 thorpej * Initialize the receive descriptor and receive job
1634 1.1 thorpej * descriptor rings.
1635 1.1 thorpej */
1636 1.1 thorpej for (i = 0; i < PCN_NRXDESC; i++) {
1637 1.1 thorpej rxs = &sc->sc_rxsoft[i];
1638 1.1 thorpej if (rxs->rxs_mbuf == NULL) {
1639 1.1 thorpej if ((error = pcn_add_rxbuf(sc, i)) != 0) {
1640 1.1 thorpej printf("%s: unable to allocate or map rx "
1641 1.1 thorpej "buffer %d, error = %d\n",
1642 1.46 tsutsui device_xname(sc->sc_dev), i, error);
1643 1.1 thorpej /*
1644 1.1 thorpej * XXX Should attempt to run with fewer receive
1645 1.1 thorpej * XXX buffers instead of just failing.
1646 1.1 thorpej */
1647 1.1 thorpej pcn_rxdrain(sc);
1648 1.1 thorpej goto out;
1649 1.1 thorpej }
1650 1.1 thorpej } else
1651 1.1 thorpej PCN_INIT_RXDESC(sc, i);
1652 1.1 thorpej }
1653 1.1 thorpej sc->sc_rxptr = 0;
1654 1.1 thorpej
1655 1.1 thorpej /* Initialize MODE for the initialization block. */
1656 1.1 thorpej sc->sc_mode = 0;
1657 1.1 thorpej if (ifp->if_flags & IFF_PROMISC)
1658 1.1 thorpej sc->sc_mode |= LE_C15_PROM;
1659 1.1 thorpej if ((ifp->if_flags & IFF_BROADCAST) == 0)
1660 1.1 thorpej sc->sc_mode |= LE_C15_DRCVBC;
1661 1.1 thorpej
1662 1.1 thorpej /*
1663 1.1 thorpej * If we have MII, simply select MII in the MODE register,
1664 1.1 thorpej * and clear ASEL. Otherwise, let ASEL stand (for now),
1665 1.1 thorpej * and leave PORTSEL alone (it is ignored with ASEL is set).
1666 1.1 thorpej */
1667 1.1 thorpej if (sc->sc_flags & PCN_F_HAS_MII) {
1668 1.1 thorpej pcn_bcr_write(sc, LE_BCR2,
1669 1.1 thorpej pcn_bcr_read(sc, LE_BCR2) & ~LE_B2_ASEL);
1670 1.1 thorpej sc->sc_mode |= LE_C15_PORTSEL(PORTSEL_MII);
1671 1.1 thorpej
1672 1.1 thorpej /*
1673 1.1 thorpej * Disable MII auto-negotiation. We handle that in
1674 1.1 thorpej * our own MII layer.
1675 1.1 thorpej */
1676 1.1 thorpej pcn_bcr_write(sc, LE_BCR32,
1677 1.16 thorpej pcn_bcr_read(sc, LE_BCR32) | LE_B32_DANAS);
1678 1.1 thorpej }
1679 1.1 thorpej
1680 1.1 thorpej /*
1681 1.1 thorpej * Set the Tx and Rx descriptor ring addresses in the init
1682 1.1 thorpej * block, the TLEN and RLEN other fields of the init block
1683 1.1 thorpej * MODE register.
1684 1.1 thorpej */
1685 1.1 thorpej sc->sc_initblock.init_rdra = htole32(PCN_CDRXADDR(sc, 0));
1686 1.1 thorpej sc->sc_initblock.init_tdra = htole32(PCN_CDTXADDR(sc, 0));
1687 1.1 thorpej sc->sc_initblock.init_mode = htole32(sc->sc_mode |
1688 1.72 msaitoh (((uint32_t)ffs(PCN_NTXDESC) - 1) << 28) |
1689 1.1 thorpej ((ffs(PCN_NRXDESC) - 1) << 20));
1690 1.1 thorpej
1691 1.1 thorpej /* Set the station address in the init block. */
1692 1.1 thorpej sc->sc_initblock.init_padr[0] = htole32(enaddr[0] |
1693 1.72 msaitoh (enaddr[1] << 8) | (enaddr[2] << 16) |
1694 1.72 msaitoh ((uint32_t)enaddr[3] << 24));
1695 1.1 thorpej sc->sc_initblock.init_padr[1] = htole32(enaddr[4] |
1696 1.1 thorpej (enaddr[5] << 8));
1697 1.1 thorpej
1698 1.1 thorpej /* Set the multicast filter in the init block. */
1699 1.1 thorpej pcn_set_filter(sc);
1700 1.1 thorpej
1701 1.1 thorpej /* Initialize CSR3. */
1702 1.69 msaitoh pcn_csr_write(sc, LE_CSR3, LE_C3_MISSM | LE_C3_IDONM | LE_C3_DXSUFLO);
1703 1.1 thorpej
1704 1.1 thorpej /* Initialize CSR4. */
1705 1.69 msaitoh pcn_csr_write(sc, LE_CSR4, LE_C4_DMAPLUS | LE_C4_APAD_XMT |
1706 1.69 msaitoh LE_C4_MFCOM | LE_C4_RCVCCOM | LE_C4_TXSTRTM);
1707 1.1 thorpej
1708 1.1 thorpej /* Initialize CSR5. */
1709 1.69 msaitoh sc->sc_csr5 = LE_C5_LTINTEN | LE_C5_SINTE;
1710 1.1 thorpej pcn_csr_write(sc, LE_CSR5, sc->sc_csr5);
1711 1.1 thorpej
1712 1.1 thorpej /*
1713 1.1 thorpej * If we have an Am79c971 or greater, initialize CSR7.
1714 1.1 thorpej *
1715 1.1 thorpej * XXX Might be nice to use the MII auto-poll interrupt someday.
1716 1.1 thorpej */
1717 1.1 thorpej switch (sc->sc_variant->pcv_chipid) {
1718 1.1 thorpej case PARTID_Am79c970:
1719 1.1 thorpej case PARTID_Am79c970A:
1720 1.1 thorpej /* Not available on these chips. */
1721 1.1 thorpej break;
1722 1.1 thorpej
1723 1.1 thorpej default:
1724 1.1 thorpej pcn_csr_write(sc, LE_CSR7, LE_C7_FASTSPNDE);
1725 1.1 thorpej break;
1726 1.1 thorpej }
1727 1.1 thorpej
1728 1.1 thorpej /*
1729 1.1 thorpej * On the Am79c970A and greater, initialize BCR18 to
1730 1.1 thorpej * enable burst mode.
1731 1.1 thorpej *
1732 1.1 thorpej * Also enable the "no underflow" option on the Am79c971 and
1733 1.1 thorpej * higher, which prevents the chip from generating transmit
1734 1.1 thorpej * underflows, yet sill provides decent performance. Note if
1735 1.1 thorpej * chip is not connected to external SRAM, then we still have
1736 1.1 thorpej * to handle underflow errors (the NOUFLO bit is ignored in
1737 1.1 thorpej * that case).
1738 1.1 thorpej */
1739 1.1 thorpej reg = pcn_bcr_read(sc, LE_BCR18);
1740 1.1 thorpej switch (sc->sc_variant->pcv_chipid) {
1741 1.1 thorpej case PARTID_Am79c970:
1742 1.1 thorpej break;
1743 1.1 thorpej
1744 1.1 thorpej case PARTID_Am79c970A:
1745 1.69 msaitoh reg |= LE_B18_BREADE | LE_B18_BWRITE;
1746 1.1 thorpej break;
1747 1.1 thorpej
1748 1.1 thorpej default:
1749 1.69 msaitoh reg |= LE_B18_BREADE | LE_B18_BWRITE | LE_B18_NOUFLO;
1750 1.1 thorpej break;
1751 1.1 thorpej }
1752 1.1 thorpej pcn_bcr_write(sc, LE_BCR18, reg);
1753 1.1 thorpej
1754 1.1 thorpej /*
1755 1.1 thorpej * Initialize CSR80 (FIFO thresholds for Tx and Rx).
1756 1.1 thorpej */
1757 1.1 thorpej pcn_csr_write(sc, LE_CSR80, LE_C80_RCVFW(sc->sc_rcvfw) |
1758 1.1 thorpej LE_C80_XMTSP(sc->sc_xmtsp) | LE_C80_XMTFW(sc->sc_xmtfw));
1759 1.1 thorpej
1760 1.1 thorpej /*
1761 1.1 thorpej * Send the init block to the chip, and wait for it
1762 1.1 thorpej * to be processed.
1763 1.1 thorpej */
1764 1.3 thorpej PCN_CDINITSYNC(sc, BUS_DMASYNC_PREWRITE);
1765 1.1 thorpej pcn_csr_write(sc, LE_CSR1, PCN_CDINITADDR(sc) & 0xffff);
1766 1.1 thorpej pcn_csr_write(sc, LE_CSR2, (PCN_CDINITADDR(sc) >> 16) & 0xffff);
1767 1.1 thorpej pcn_csr_write(sc, LE_CSR0, LE_C0_INIT);
1768 1.1 thorpej delay(100);
1769 1.1 thorpej for (i = 0; i < 10000; i++) {
1770 1.1 thorpej if (pcn_csr_read(sc, LE_CSR0) & LE_C0_IDON)
1771 1.1 thorpej break;
1772 1.1 thorpej delay(10);
1773 1.1 thorpej }
1774 1.3 thorpej PCN_CDINITSYNC(sc, BUS_DMASYNC_POSTWRITE);
1775 1.1 thorpej if (i == 10000) {
1776 1.1 thorpej printf("%s: timeout processing init block\n",
1777 1.46 tsutsui device_xname(sc->sc_dev));
1778 1.1 thorpej error = EIO;
1779 1.1 thorpej goto out;
1780 1.1 thorpej }
1781 1.1 thorpej
1782 1.1 thorpej /* Set the media. */
1783 1.42 dyoung if ((error = mii_ifmedia_change(&sc->sc_mii)) != 0)
1784 1.42 dyoung goto out;
1785 1.1 thorpej
1786 1.1 thorpej /* Enable interrupts and external activity (and ACK IDON). */
1787 1.69 msaitoh pcn_csr_write(sc, LE_CSR0, LE_C0_INEA | LE_C0_STRT | LE_C0_IDON);
1788 1.1 thorpej
1789 1.1 thorpej if (sc->sc_flags & PCN_F_HAS_MII) {
1790 1.1 thorpej /* Start the one second MII clock. */
1791 1.74 thorpej callout_schedule(&sc->sc_tick_ch, hz);
1792 1.1 thorpej }
1793 1.1 thorpej
1794 1.1 thorpej /* ...all done! */
1795 1.1 thorpej ifp->if_flags |= IFF_RUNNING;
1796 1.1 thorpej
1797 1.1 thorpej out:
1798 1.1 thorpej if (error)
1799 1.46 tsutsui printf("%s: interface not running\n", device_xname(sc->sc_dev));
1800 1.69 msaitoh return error;
1801 1.1 thorpej }
1802 1.1 thorpej
1803 1.1 thorpej /*
1804 1.1 thorpej * pcn_rxdrain:
1805 1.1 thorpej *
1806 1.1 thorpej * Drain the receive queue.
1807 1.1 thorpej */
1808 1.23 thorpej static void
1809 1.1 thorpej pcn_rxdrain(struct pcn_softc *sc)
1810 1.1 thorpej {
1811 1.1 thorpej struct pcn_rxsoft *rxs;
1812 1.1 thorpej int i;
1813 1.1 thorpej
1814 1.1 thorpej for (i = 0; i < PCN_NRXDESC; i++) {
1815 1.1 thorpej rxs = &sc->sc_rxsoft[i];
1816 1.4 enami if (rxs->rxs_mbuf != NULL) {
1817 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
1818 1.1 thorpej m_freem(rxs->rxs_mbuf);
1819 1.1 thorpej rxs->rxs_mbuf = NULL;
1820 1.1 thorpej }
1821 1.1 thorpej }
1822 1.1 thorpej }
1823 1.1 thorpej
1824 1.1 thorpej /*
1825 1.1 thorpej * pcn_stop: [ifnet interface function]
1826 1.1 thorpej *
1827 1.1 thorpej * Stop transmission on the interface.
1828 1.1 thorpej */
1829 1.23 thorpej static void
1830 1.1 thorpej pcn_stop(struct ifnet *ifp, int disable)
1831 1.1 thorpej {
1832 1.1 thorpej struct pcn_softc *sc = ifp->if_softc;
1833 1.1 thorpej struct pcn_txsoft *txs;
1834 1.1 thorpej int i;
1835 1.1 thorpej
1836 1.1 thorpej if (sc->sc_flags & PCN_F_HAS_MII) {
1837 1.1 thorpej /* Stop the one second clock. */
1838 1.1 thorpej callout_stop(&sc->sc_tick_ch);
1839 1.1 thorpej
1840 1.1 thorpej /* Down the MII. */
1841 1.1 thorpej mii_down(&sc->sc_mii);
1842 1.1 thorpej }
1843 1.1 thorpej
1844 1.1 thorpej /* Stop the chip. */
1845 1.1 thorpej pcn_csr_write(sc, LE_CSR0, LE_C0_STOP);
1846 1.1 thorpej
1847 1.1 thorpej /* Release any queued transmit buffers. */
1848 1.1 thorpej for (i = 0; i < PCN_TXQUEUELEN; i++) {
1849 1.1 thorpej txs = &sc->sc_txsoft[i];
1850 1.1 thorpej if (txs->txs_mbuf != NULL) {
1851 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
1852 1.1 thorpej m_freem(txs->txs_mbuf);
1853 1.1 thorpej txs->txs_mbuf = NULL;
1854 1.1 thorpej }
1855 1.1 thorpej }
1856 1.1 thorpej
1857 1.1 thorpej /* Mark the interface as down and cancel the watchdog timer. */
1858 1.75 thorpej ifp->if_flags &= ~IFF_RUNNING;
1859 1.1 thorpej ifp->if_timer = 0;
1860 1.44 dyoung
1861 1.44 dyoung if (disable)
1862 1.44 dyoung pcn_rxdrain(sc);
1863 1.1 thorpej }
1864 1.1 thorpej
1865 1.1 thorpej /*
1866 1.1 thorpej * pcn_add_rxbuf:
1867 1.1 thorpej *
1868 1.1 thorpej * Add a receive buffer to the indicated descriptor.
1869 1.1 thorpej */
1870 1.23 thorpej static int
1871 1.1 thorpej pcn_add_rxbuf(struct pcn_softc *sc, int idx)
1872 1.1 thorpej {
1873 1.1 thorpej struct pcn_rxsoft *rxs = &sc->sc_rxsoft[idx];
1874 1.1 thorpej struct mbuf *m;
1875 1.1 thorpej int error;
1876 1.1 thorpej
1877 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1878 1.1 thorpej if (m == NULL)
1879 1.69 msaitoh return ENOBUFS;
1880 1.1 thorpej
1881 1.1 thorpej MCLGET(m, M_DONTWAIT);
1882 1.25 perry if ((m->m_flags & M_EXT) == 0) {
1883 1.1 thorpej m_freem(m);
1884 1.69 msaitoh return ENOBUFS;
1885 1.1 thorpej }
1886 1.1 thorpej
1887 1.1 thorpej if (rxs->rxs_mbuf != NULL)
1888 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
1889 1.1 thorpej
1890 1.1 thorpej rxs->rxs_mbuf = m;
1891 1.1 thorpej
1892 1.1 thorpej error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
1893 1.1 thorpej m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
1894 1.69 msaitoh BUS_DMA_READ | BUS_DMA_NOWAIT);
1895 1.1 thorpej if (error) {
1896 1.1 thorpej printf("%s: can't load rx DMA map %d, error = %d\n",
1897 1.46 tsutsui device_xname(sc->sc_dev), idx, error);
1898 1.1 thorpej panic("pcn_add_rxbuf");
1899 1.1 thorpej }
1900 1.1 thorpej
1901 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1902 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1903 1.1 thorpej
1904 1.1 thorpej PCN_INIT_RXDESC(sc, idx);
1905 1.1 thorpej
1906 1.69 msaitoh return 0;
1907 1.1 thorpej }
1908 1.1 thorpej
1909 1.1 thorpej /*
1910 1.1 thorpej * pcn_set_filter:
1911 1.1 thorpej *
1912 1.1 thorpej * Set up the receive filter.
1913 1.1 thorpej */
1914 1.23 thorpej static void
1915 1.1 thorpej pcn_set_filter(struct pcn_softc *sc)
1916 1.1 thorpej {
1917 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
1918 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1919 1.1 thorpej struct ether_multi *enm;
1920 1.1 thorpej struct ether_multistep step;
1921 1.1 thorpej uint32_t crc;
1922 1.1 thorpej
1923 1.1 thorpej /*
1924 1.1 thorpej * Set up the multicast address filter by passing all multicast
1925 1.1 thorpej * addresses through a CRC generator, and then using the high
1926 1.1 thorpej * order 6 bits as an index into the 64-bit logical address
1927 1.1 thorpej * filter. The high order bits select the word, while the rest
1928 1.1 thorpej * of the bits select the bit within the word.
1929 1.1 thorpej */
1930 1.25 perry
1931 1.1 thorpej if (ifp->if_flags & IFF_PROMISC)
1932 1.1 thorpej goto allmulti;
1933 1.1 thorpej
1934 1.1 thorpej sc->sc_initblock.init_ladrf[0] =
1935 1.1 thorpej sc->sc_initblock.init_ladrf[1] =
1936 1.1 thorpej sc->sc_initblock.init_ladrf[2] =
1937 1.1 thorpej sc->sc_initblock.init_ladrf[3] = 0;
1938 1.25 perry
1939 1.71 msaitoh ETHER_LOCK(ec);
1940 1.1 thorpej ETHER_FIRST_MULTI(step, ec, enm);
1941 1.25 perry while (enm != NULL) {
1942 1.1 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1943 1.1 thorpej /*
1944 1.1 thorpej * We must listen to a range of multicast addresses.
1945 1.1 thorpej * For now, just accept all multicasts, rather than
1946 1.1 thorpej * trying to set only those filter bits needed to match
1947 1.1 thorpej * the range. (At this time, the only use of address
1948 1.1 thorpej * ranges is for IP multicast routing, for which the
1949 1.1 thorpej * range is big enough to require all bits set.)
1950 1.1 thorpej */
1951 1.71 msaitoh ETHER_UNLOCK(ec);
1952 1.1 thorpej goto allmulti;
1953 1.1 thorpej }
1954 1.1 thorpej
1955 1.1 thorpej crc = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
1956 1.1 thorpej
1957 1.1 thorpej /* Just want the 6 most significant bits. */
1958 1.1 thorpej crc >>= 26;
1959 1.1 thorpej
1960 1.1 thorpej /* Set the corresponding bit in the filter. */
1961 1.3 thorpej sc->sc_initblock.init_ladrf[crc >> 4] |=
1962 1.3 thorpej htole16(1 << (crc & 0xf));
1963 1.1 thorpej
1964 1.1 thorpej ETHER_NEXT_MULTI(step, enm);
1965 1.1 thorpej }
1966 1.71 msaitoh ETHER_UNLOCK(ec);
1967 1.1 thorpej
1968 1.1 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
1969 1.1 thorpej return;
1970 1.1 thorpej
1971 1.1 thorpej allmulti:
1972 1.1 thorpej ifp->if_flags |= IFF_ALLMULTI;
1973 1.1 thorpej sc->sc_initblock.init_ladrf[0] =
1974 1.1 thorpej sc->sc_initblock.init_ladrf[1] =
1975 1.1 thorpej sc->sc_initblock.init_ladrf[2] =
1976 1.1 thorpej sc->sc_initblock.init_ladrf[3] = 0xffff;
1977 1.1 thorpej }
1978 1.1 thorpej
1979 1.1 thorpej /*
1980 1.1 thorpej * pcn_79c970_mediainit:
1981 1.1 thorpej *
1982 1.1 thorpej * Initialize media for the Am79c970.
1983 1.1 thorpej */
1984 1.23 thorpej static void
1985 1.1 thorpej pcn_79c970_mediainit(struct pcn_softc *sc)
1986 1.1 thorpej {
1987 1.43 jmmv struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1988 1.69 msaitoh struct mii_data * const mii = &sc->sc_mii;
1989 1.1 thorpej const char *sep = "";
1990 1.1 thorpej
1991 1.69 msaitoh mii->mii_ifp = ifp;
1992 1.43 jmmv
1993 1.69 msaitoh ifmedia_init(&mii->mii_media, IFM_IMASK, pcn_79c970_mediachange,
1994 1.1 thorpej pcn_79c970_mediastatus);
1995 1.1 thorpej
1996 1.17 perry #define ADD(str, m, d) \
1997 1.1 thorpej do { \
1998 1.69 msaitoh aprint_normal("%s%s", sep, str); \
1999 1.69 msaitoh ifmedia_add(&mii->mii_media, IFM_ETHER | (m), (d), NULL); \
2000 1.1 thorpej sep = ", "; \
2001 1.1 thorpej } while (/*CONSTCOND*/0)
2002 1.1 thorpej
2003 1.51 hubertf aprint_normal("%s: ", device_xname(sc->sc_dev));
2004 1.1 thorpej ADD("10base5", IFM_10_5, PORTSEL_AUI);
2005 1.1 thorpej if (sc->sc_variant->pcv_chipid == PARTID_Am79c970A)
2006 1.69 msaitoh ADD("10base5-FDX", IFM_10_5 | IFM_FDX, PORTSEL_AUI);
2007 1.1 thorpej ADD("10baseT", IFM_10_T, PORTSEL_10T);
2008 1.1 thorpej if (sc->sc_variant->pcv_chipid == PARTID_Am79c970A)
2009 1.69 msaitoh ADD("10baseT-FDX", IFM_10_T | IFM_FDX, PORTSEL_10T);
2010 1.1 thorpej ADD("auto", IFM_AUTO, 0);
2011 1.1 thorpej if (sc->sc_variant->pcv_chipid == PARTID_Am79c970A)
2012 1.69 msaitoh ADD("auto-FDX", IFM_AUTO | IFM_FDX, 0);
2013 1.51 hubertf aprint_normal("\n");
2014 1.1 thorpej
2015 1.69 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
2016 1.1 thorpej }
2017 1.1 thorpej
2018 1.1 thorpej /*
2019 1.1 thorpej * pcn_79c970_mediastatus: [ifmedia interface function]
2020 1.1 thorpej *
2021 1.1 thorpej * Get the current interface media status (Am79c970 version).
2022 1.1 thorpej */
2023 1.23 thorpej static void
2024 1.1 thorpej pcn_79c970_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
2025 1.1 thorpej {
2026 1.1 thorpej struct pcn_softc *sc = ifp->if_softc;
2027 1.1 thorpej
2028 1.1 thorpej /*
2029 1.1 thorpej * The currently selected media is always the active media.
2030 1.1 thorpej * Note: We have no way to determine what media the AUTO
2031 1.1 thorpej * process picked.
2032 1.1 thorpej */
2033 1.1 thorpej ifmr->ifm_active = sc->sc_mii.mii_media.ifm_media;
2034 1.1 thorpej }
2035 1.1 thorpej
2036 1.1 thorpej /*
2037 1.1 thorpej * pcn_79c970_mediachange: [ifmedia interface function]
2038 1.1 thorpej *
2039 1.1 thorpej * Set hardware to newly-selected media (Am79c970 version).
2040 1.1 thorpej */
2041 1.23 thorpej static int
2042 1.1 thorpej pcn_79c970_mediachange(struct ifnet *ifp)
2043 1.1 thorpej {
2044 1.1 thorpej struct pcn_softc *sc = ifp->if_softc;
2045 1.1 thorpej uint32_t reg;
2046 1.1 thorpej
2047 1.1 thorpej if (IFM_SUBTYPE(sc->sc_mii.mii_media.ifm_media) == IFM_AUTO) {
2048 1.1 thorpej /*
2049 1.1 thorpej * CSR15:PORTSEL doesn't matter. Just set BCR2:ASEL.
2050 1.1 thorpej */
2051 1.1 thorpej reg = pcn_bcr_read(sc, LE_BCR2);
2052 1.1 thorpej reg |= LE_B2_ASEL;
2053 1.1 thorpej pcn_bcr_write(sc, LE_BCR2, reg);
2054 1.1 thorpej } else {
2055 1.1 thorpej /*
2056 1.1 thorpej * Clear BCR2:ASEL and set the new CSR15:PORTSEL value.
2057 1.1 thorpej */
2058 1.1 thorpej reg = pcn_bcr_read(sc, LE_BCR2);
2059 1.1 thorpej reg &= ~LE_B2_ASEL;
2060 1.1 thorpej pcn_bcr_write(sc, LE_BCR2, reg);
2061 1.1 thorpej
2062 1.1 thorpej reg = pcn_csr_read(sc, LE_CSR15);
2063 1.1 thorpej reg = (reg & ~LE_C15_PORTSEL(PORTSEL_MASK)) |
2064 1.1 thorpej LE_C15_PORTSEL(sc->sc_mii.mii_media.ifm_cur->ifm_data);
2065 1.1 thorpej pcn_csr_write(sc, LE_CSR15, reg);
2066 1.1 thorpej }
2067 1.1 thorpej
2068 1.1 thorpej if ((sc->sc_mii.mii_media.ifm_media & IFM_FDX) != 0) {
2069 1.1 thorpej reg = LE_B9_FDEN;
2070 1.1 thorpej if (IFM_SUBTYPE(sc->sc_mii.mii_media.ifm_media) == IFM_10_5)
2071 1.1 thorpej reg |= LE_B9_AUIFD;
2072 1.1 thorpej pcn_bcr_write(sc, LE_BCR9, reg);
2073 1.1 thorpej } else
2074 1.16 thorpej pcn_bcr_write(sc, LE_BCR9, 0);
2075 1.1 thorpej
2076 1.69 msaitoh return 0;
2077 1.1 thorpej }
2078 1.1 thorpej
2079 1.1 thorpej /*
2080 1.1 thorpej * pcn_79c971_mediainit:
2081 1.1 thorpej *
2082 1.1 thorpej * Initialize media for the Am79c971.
2083 1.1 thorpej */
2084 1.23 thorpej static void
2085 1.1 thorpej pcn_79c971_mediainit(struct pcn_softc *sc)
2086 1.1 thorpej {
2087 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2088 1.69 msaitoh struct mii_data * const mii = &sc->sc_mii;
2089 1.1 thorpej
2090 1.1 thorpej /* We have MII. */
2091 1.1 thorpej sc->sc_flags |= PCN_F_HAS_MII;
2092 1.1 thorpej
2093 1.1 thorpej /*
2094 1.1 thorpej * The built-in 10BASE-T interface is mapped to the MII
2095 1.1 thorpej * on the PCNet-FAST. Unfortunately, there's no EEPROM
2096 1.56 christos * word that tells us which PHY to use.
2097 1.56 christos * This driver used to ignore all but the first PHY to
2098 1.56 christos * answer, but this code was removed to support multiple
2099 1.26 is * external PHYs. As the default instance will be the first
2100 1.26 is * one to answer, no harm is done by letting the possibly
2101 1.26 is * non-connected internal PHY show up.
2102 1.1 thorpej */
2103 1.1 thorpej
2104 1.1 thorpej /* Initialize our media structures and probe the MII. */
2105 1.69 msaitoh mii->mii_ifp = ifp;
2106 1.69 msaitoh mii->mii_readreg = pcn_mii_readreg;
2107 1.69 msaitoh mii->mii_writereg = pcn_mii_writereg;
2108 1.69 msaitoh mii->mii_statchg = pcn_mii_statchg;
2109 1.69 msaitoh
2110 1.69 msaitoh sc->sc_ethercom.ec_mii = mii;
2111 1.69 msaitoh ifmedia_init(&mii->mii_media, 0, ether_mediachange, ether_mediastatus);
2112 1.1 thorpej
2113 1.69 msaitoh mii_attach(sc->sc_dev, mii, 0xffffffff, MII_PHY_ANY,
2114 1.1 thorpej MII_OFFSET_ANY, 0);
2115 1.69 msaitoh if (LIST_FIRST(&mii->mii_phys) == NULL) {
2116 1.69 msaitoh ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
2117 1.69 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_NONE);
2118 1.1 thorpej } else
2119 1.69 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
2120 1.1 thorpej }
2121 1.1 thorpej
2122 1.1 thorpej /*
2123 1.1 thorpej * pcn_mii_readreg: [mii interface function]
2124 1.1 thorpej *
2125 1.1 thorpej * Read a PHY register on the MII.
2126 1.1 thorpej */
2127 1.23 thorpej static int
2128 1.67 msaitoh pcn_mii_readreg(device_t self, int phy, int reg, uint16_t *val)
2129 1.1 thorpej {
2130 1.45 dyoung struct pcn_softc *sc = device_private(self);
2131 1.1 thorpej
2132 1.1 thorpej pcn_bcr_write(sc, LE_BCR33, reg | (phy << PHYAD_SHIFT));
2133 1.67 msaitoh *val = pcn_bcr_read(sc, LE_BCR34) & LE_B34_MIIMD;
2134 1.67 msaitoh if (*val == 0xffff)
2135 1.67 msaitoh return -1;
2136 1.1 thorpej
2137 1.67 msaitoh return 0;
2138 1.1 thorpej }
2139 1.1 thorpej
2140 1.1 thorpej /*
2141 1.1 thorpej * pcn_mii_writereg: [mii interface function]
2142 1.1 thorpej *
2143 1.1 thorpej * Write a PHY register on the MII.
2144 1.1 thorpej */
2145 1.67 msaitoh static int
2146 1.67 msaitoh pcn_mii_writereg(device_t self, int phy, int reg, uint16_t val)
2147 1.1 thorpej {
2148 1.45 dyoung struct pcn_softc *sc = device_private(self);
2149 1.1 thorpej
2150 1.1 thorpej pcn_bcr_write(sc, LE_BCR33, reg | (phy << PHYAD_SHIFT));
2151 1.1 thorpej pcn_bcr_write(sc, LE_BCR34, val);
2152 1.67 msaitoh
2153 1.67 msaitoh return 0;
2154 1.1 thorpej }
2155 1.1 thorpej
2156 1.1 thorpej /*
2157 1.1 thorpej * pcn_mii_statchg: [mii interface function]
2158 1.1 thorpej *
2159 1.1 thorpej * Callback from MII layer when media changes.
2160 1.1 thorpej */
2161 1.23 thorpej static void
2162 1.55 matt pcn_mii_statchg(struct ifnet *ifp)
2163 1.1 thorpej {
2164 1.55 matt struct pcn_softc *sc = ifp->if_softc;
2165 1.1 thorpej
2166 1.1 thorpej if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
2167 1.1 thorpej pcn_bcr_write(sc, LE_BCR9, LE_B9_FDEN);
2168 1.1 thorpej else
2169 1.10 thorpej pcn_bcr_write(sc, LE_BCR9, 0);
2170 1.1 thorpej }
2171