Home | History | Annotate | Line # | Download | only in pci
if_rtw_pci.c revision 1.18.2.1
      1  1.18.2.1    rmind /* $NetBSD: if_rtw_pci.c,v 1.18.2.1 2011/03/05 20:53:43 rmind Exp $ */
      2       1.1   dyoung 
      3       1.1   dyoung /*-
      4  1.18.2.1    rmind  * Copyright (c) 2004, 2005, 2010 David Young.  All rights reserved.
      5  1.18.2.1    rmind  *
      6  1.18.2.1    rmind  * Adapted for the RTL8180 by David Young.
      7  1.18.2.1    rmind  *
      8  1.18.2.1    rmind  * Redistribution and use in source and binary forms, with or without
      9  1.18.2.1    rmind  * modification, are permitted provided that the following conditions
     10  1.18.2.1    rmind  * are met:
     11  1.18.2.1    rmind  * 1. Redistributions of source code must retain the above copyright
     12  1.18.2.1    rmind  *    notice, this list of conditions and the following disclaimer.
     13  1.18.2.1    rmind  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.18.2.1    rmind  *    notice, this list of conditions and the following disclaimer in the
     15  1.18.2.1    rmind  *    documentation and/or other materials provided with the distribution.
     16  1.18.2.1    rmind  *
     17  1.18.2.1    rmind  * THIS SOFTWARE IS PROVIDED BY David Young ``AS IS'' AND ANY
     18  1.18.2.1    rmind  * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
     19  1.18.2.1    rmind  * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A
     20  1.18.2.1    rmind  * PARTICULAR PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL David
     21  1.18.2.1    rmind  * Young BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
     22  1.18.2.1    rmind  * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED
     23  1.18.2.1    rmind  * TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     24  1.18.2.1    rmind  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
     25  1.18.2.1    rmind  * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     26  1.18.2.1    rmind  * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     27  1.18.2.1    rmind  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY
     28  1.18.2.1    rmind  * OF SUCH DAMAGE.
     29  1.18.2.1    rmind  */
     30  1.18.2.1    rmind /*-
     31       1.1   dyoung  * Copyright (c) 1998, 1999, 2000, 2002 The NetBSD Foundation, Inc.
     32       1.1   dyoung  * All rights reserved.
     33       1.1   dyoung  *
     34       1.1   dyoung  * This code is derived from software contributed to The NetBSD Foundation
     35       1.1   dyoung  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
     36       1.1   dyoung  * NASA Ames Research Center; Charles M. Hannum; and David Young.
     37       1.1   dyoung  *
     38       1.1   dyoung  * Redistribution and use in source and binary forms, with or without
     39       1.1   dyoung  * modification, are permitted provided that the following conditions
     40       1.1   dyoung  * are met:
     41       1.1   dyoung  * 1. Redistributions of source code must retain the above copyright
     42       1.1   dyoung  *    notice, this list of conditions and the following disclaimer.
     43       1.1   dyoung  * 2. Redistributions in binary form must reproduce the above copyright
     44       1.1   dyoung  *    notice, this list of conditions and the following disclaimer in the
     45       1.1   dyoung  *    documentation and/or other materials provided with the distribution.
     46       1.1   dyoung  *
     47       1.1   dyoung  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     48       1.1   dyoung  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     49       1.1   dyoung  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     50       1.1   dyoung  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     51       1.1   dyoung  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     52       1.1   dyoung  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     53       1.1   dyoung  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     54       1.1   dyoung  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     55       1.1   dyoung  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     56       1.1   dyoung  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     57       1.1   dyoung  * POSSIBILITY OF SUCH DAMAGE.
     58       1.1   dyoung  */
     59       1.1   dyoung 
     60       1.1   dyoung /*
     61       1.1   dyoung  * PCI bus front-end for the Realtek RTL8180 802.11 MAC/BBP chip.
     62       1.1   dyoung  *
     63       1.1   dyoung  * Derived from the ADMtek ADM8211 PCI bus front-end.
     64       1.1   dyoung  *
     65       1.1   dyoung  * Derived from the ``Tulip'' PCI bus front-end.
     66       1.1   dyoung  */
     67       1.1   dyoung 
     68       1.1   dyoung #include <sys/cdefs.h>
     69  1.18.2.1    rmind __KERNEL_RCSID(0, "$NetBSD: if_rtw_pci.c,v 1.18.2.1 2011/03/05 20:53:43 rmind Exp $");
     70       1.1   dyoung 
     71       1.1   dyoung #include <sys/param.h>
     72       1.2    perry #include <sys/systm.h>
     73       1.2    perry #include <sys/mbuf.h>
     74       1.1   dyoung #include <sys/malloc.h>
     75       1.1   dyoung #include <sys/kernel.h>
     76       1.1   dyoung #include <sys/socket.h>
     77       1.1   dyoung #include <sys/ioctl.h>
     78       1.1   dyoung #include <sys/errno.h>
     79       1.1   dyoung #include <sys/device.h>
     80       1.1   dyoung 
     81       1.1   dyoung #include <machine/endian.h>
     82       1.2    perry 
     83       1.1   dyoung #include <net/if.h>
     84       1.1   dyoung #include <net/if_dl.h>
     85       1.1   dyoung #include <net/if_media.h>
     86       1.1   dyoung #include <net/if_ether.h>
     87       1.1   dyoung 
     88       1.3   dyoung #include <net80211/ieee80211_netbsd.h>
     89       1.1   dyoung #include <net80211/ieee80211_radiotap.h>
     90       1.1   dyoung #include <net80211/ieee80211_var.h>
     91       1.1   dyoung 
     92       1.8       ad #include <sys/bus.h>
     93       1.8       ad #include <sys/intr.h>
     94       1.1   dyoung 
     95       1.1   dyoung #include <dev/ic/rtwreg.h>
     96       1.1   dyoung #include <dev/ic/rtwvar.h>
     97       1.1   dyoung 
     98       1.1   dyoung #include <dev/pci/pcivar.h>
     99       1.1   dyoung #include <dev/pci/pcireg.h>
    100       1.1   dyoung #include <dev/pci/pcidevs.h>
    101       1.1   dyoung 
    102       1.1   dyoung /*
    103      1.18   dyoung  * PCI configuration space registers used by the RTL8180.
    104       1.1   dyoung  */
    105       1.1   dyoung #define	RTW_PCI_IOBA		0x10	/* i/o mapped base */
    106       1.1   dyoung #define	RTW_PCI_MMBA		0x14	/* memory mapped base */
    107       1.1   dyoung 
    108       1.1   dyoung struct rtw_pci_softc {
    109  1.18.2.1    rmind 	struct rtw_softc	psc_rtw;
    110       1.1   dyoung 
    111  1.18.2.1    rmind 	pcireg_t		psc_csr;
    112  1.18.2.1    rmind 	void			*psc_ih;
    113  1.18.2.1    rmind 	pci_chipset_tag_t	psc_pc;
    114  1.18.2.1    rmind 	pci_intr_handle_t	psc_pih;
    115  1.18.2.1    rmind 	pcitag_t		psc_tag;
    116       1.1   dyoung };
    117       1.1   dyoung 
    118       1.9   dyoung static void	rtw_pci_attach(device_t, device_t, void *);
    119      1.10   dyoung static int	rtw_pci_detach(device_t, int);
    120  1.18.2.1    rmind #if 0
    121  1.18.2.1    rmind static void	rtw_pci_funcregen(struct rtw_regs *, int);
    122  1.18.2.1    rmind #endif
    123  1.18.2.1    rmind static const struct rtw_pci_product *
    124  1.18.2.1    rmind 		rtw_pci_lookup(const struct pci_attach_args *);
    125  1.18.2.1    rmind static int	rtw_pci_match(device_t, cfdata_t, void *);
    126  1.18.2.1    rmind static bool	rtw_pci_resume(device_t, const pmf_qual_t *);
    127  1.18.2.1    rmind static int	rtw_pci_setup(struct rtw_pci_softc *);
    128  1.18.2.1    rmind static bool	rtw_pci_suspend(device_t, const pmf_qual_t *);
    129  1.18.2.1    rmind 
    130  1.18.2.1    rmind CFATTACH_DECL3_NEW(rtw_pci, sizeof(struct rtw_pci_softc),
    131  1.18.2.1    rmind     rtw_pci_match, rtw_pci_attach, rtw_pci_detach, NULL, NULL, NULL,
    132  1.18.2.1    rmind     DVF_DETACH_SHUTDOWN);
    133      1.18   dyoung 
    134       1.1   dyoung static const struct rtw_pci_product {
    135  1.18.2.1    rmind 	u_int32_t	rpp_vendor;	/* PCI vendor ID */
    136  1.18.2.1    rmind 	u_int32_t	rpp_product;	/* PCI product ID */
    137  1.18.2.1    rmind 	const char	*rpp_product_name;
    138       1.1   dyoung } rtw_pci_products[] = {
    139  1.18.2.1    rmind 	  {PCI_VENDOR_REALTEK, PCI_PRODUCT_REALTEK_RT8180,
    140  1.18.2.1    rmind 	   "Realtek RTL8180 802.11 MAC/BBP"}
    141  1.18.2.1    rmind 	, {PCI_VENDOR_BELKIN, PCI_PRODUCT_BELKIN_F5D6001, "Belkin F5D6001"}
    142  1.18.2.1    rmind 	, {PCI_VENDOR_BELKIN, PCI_PRODUCT_BELKIN_F5D6020V3,
    143  1.18.2.1    rmind 	   "Belkin F5D6020v3 802.11b (RTL8180 MAC/BBP)"}
    144  1.18.2.1    rmind 	, {PCI_VENDOR_DLINK, PCI_PRODUCT_DLINK_DWL610,
    145  1.18.2.1    rmind 	   "DWL-610 D-Link Air 802.11b (RTL8180 MAC/BBP)"}
    146  1.18.2.1    rmind 	, {0, 0, NULL}
    147       1.1   dyoung };
    148       1.1   dyoung 
    149       1.1   dyoung static const struct rtw_pci_product *
    150       1.1   dyoung rtw_pci_lookup(const struct pci_attach_args *pa)
    151       1.1   dyoung {
    152  1.18.2.1    rmind 	const struct rtw_pci_product *rpp;
    153       1.1   dyoung 
    154  1.18.2.1    rmind 	for (rpp = rtw_pci_products; rpp->rpp_product_name != NULL; rpp++) {
    155  1.18.2.1    rmind 		if (PCI_VENDOR(pa->pa_id) == rpp->rpp_vendor &&
    156  1.18.2.1    rmind 		    PCI_PRODUCT(pa->pa_id) == rpp->rpp_product)
    157  1.18.2.1    rmind 			return rpp;
    158       1.1   dyoung 	}
    159  1.18.2.1    rmind 	return NULL;
    160       1.1   dyoung }
    161       1.1   dyoung 
    162       1.1   dyoung static int
    163      1.13   cegger rtw_pci_match(device_t parent, cfdata_t match, void *aux)
    164       1.1   dyoung {
    165       1.1   dyoung 	struct pci_attach_args *pa = aux;
    166       1.1   dyoung 
    167       1.1   dyoung 	if (rtw_pci_lookup(pa) != NULL)
    168  1.18.2.1    rmind 		return 1;
    169       1.1   dyoung 
    170  1.18.2.1    rmind 	return 0;
    171       1.1   dyoung }
    172       1.1   dyoung 
    173       1.1   dyoung static void
    174       1.9   dyoung rtw_pci_attach(device_t parent, device_t self, void *aux)
    175       1.1   dyoung {
    176       1.9   dyoung 	struct rtw_pci_softc *psc = device_private(self);
    177       1.1   dyoung 	struct rtw_softc *sc = &psc->psc_rtw;
    178       1.1   dyoung 	struct rtw_regs *regs = &sc->sc_regs;
    179       1.1   dyoung 	struct pci_attach_args *pa = aux;
    180       1.1   dyoung 	const char *intrstr = NULL;
    181  1.18.2.1    rmind 	const struct rtw_pci_product *rpp;
    182       1.1   dyoung 
    183       1.9   dyoung 	sc->sc_dev = self;
    184  1.18.2.1    rmind 	sc->sc_dmat = pa->pa_dmat;
    185       1.1   dyoung 	psc->psc_pc = pa->pa_pc;
    186  1.18.2.1    rmind 	psc->psc_tag = pa->pa_tag;
    187       1.1   dyoung 
    188  1.18.2.1    rmind 	rpp = rtw_pci_lookup(pa);
    189  1.18.2.1    rmind 	if (rpp == NULL) {
    190       1.1   dyoung 		printf("\n");
    191       1.1   dyoung 		panic("rtw_pci_attach: impossible");
    192       1.1   dyoung 	}
    193       1.1   dyoung 
    194       1.1   dyoung 	/*
    195       1.1   dyoung 	 * Get revision info, and set some chip-specific variables.
    196       1.1   dyoung 	 */
    197       1.1   dyoung 	sc->sc_rev = PCI_REVISION(pa->pa_class);
    198  1.18.2.1    rmind 	aprint_normal(": %s, revision %d.%d signature %08x\n",
    199  1.18.2.1    rmind 	    rpp->rpp_product_name,
    200  1.18.2.1    rmind 	    (sc->sc_rev >> 4) & 0xf, sc->sc_rev & 0xf,
    201  1.18.2.1    rmind 	    pci_conf_read(psc->psc_pc, psc->psc_tag, 0x80));
    202       1.1   dyoung 
    203       1.1   dyoung 	/*
    204       1.1   dyoung 	 * Map the device.
    205       1.1   dyoung 	 */
    206  1.18.2.1    rmind 	psc->psc_csr = PCI_COMMAND_MASTER_ENABLE |
    207  1.18.2.1    rmind 	              PCI_COMMAND_PARITY_ENABLE |
    208  1.18.2.1    rmind 		      PCI_COMMAND_SERR_ENABLE;
    209  1.18.2.1    rmind 	if (pci_mapreg_map(pa, RTW_PCI_MMBA, PCI_MAPREG_TYPE_MEM, 0,
    210  1.18.2.1    rmind 	    &regs->r_bt, &regs->r_bh, NULL, &regs->r_sz) == 0) {
    211  1.18.2.1    rmind 		RTW_DPRINTF(RTW_DEBUG_ATTACH,
    212  1.18.2.1    rmind 		    ("%s: %s mapped %" PRIuMAX " bytes mem space\n",
    213  1.18.2.1    rmind 		     device_xname(self), __func__, (uintmax_t)regs->r_sz));
    214  1.18.2.1    rmind 		psc->psc_csr |= PCI_COMMAND_MEM_ENABLE;
    215  1.18.2.1    rmind 	} else if (pci_mapreg_map(pa, RTW_PCI_IOBA, PCI_MAPREG_TYPE_IO, 0,
    216  1.18.2.1    rmind 	    &regs->r_bt, &regs->r_bh, NULL, &regs->r_sz) == 0) {
    217  1.18.2.1    rmind 		RTW_DPRINTF(RTW_DEBUG_ATTACH,
    218  1.18.2.1    rmind 		    ("%s: %s mapped %" PRIuMAX " bytes I/O space\n",
    219  1.18.2.1    rmind 		     device_xname(self), __func__, (uintmax_t)regs->r_sz));
    220  1.18.2.1    rmind 		psc->psc_csr |= PCI_COMMAND_IO_ENABLE;
    221  1.18.2.1    rmind 	} else {
    222      1.10   dyoung 		aprint_error_dev(self, "unable to map device registers\n");
    223       1.1   dyoung 		return;
    224       1.1   dyoung 	}
    225       1.1   dyoung 
    226       1.1   dyoung 	/*
    227  1.18.2.1    rmind 	 * Bring the chip out of powersave mode and initialize the
    228  1.18.2.1    rmind 	 * configuration registers.
    229       1.1   dyoung 	 */
    230  1.18.2.1    rmind 	if (rtw_pci_setup(psc) != 0)
    231  1.18.2.1    rmind 		return;
    232       1.1   dyoung 
    233       1.1   dyoung 	/*
    234       1.1   dyoung 	 * Map and establish our interrupt.
    235       1.1   dyoung 	 */
    236  1.18.2.1    rmind 	if (pci_intr_map(pa, &psc->psc_pih)) {
    237       1.9   dyoung 		aprint_error_dev(self, "unable to map interrupt\n");
    238       1.1   dyoung 		return;
    239       1.1   dyoung 	}
    240  1.18.2.1    rmind 	intrstr = pci_intr_string(psc->psc_pc, psc->psc_pih);
    241  1.18.2.1    rmind 	psc->psc_ih = pci_intr_establish(psc->psc_pc, psc->psc_pih, IPL_NET,
    242       1.1   dyoung 	    rtw_intr, sc);
    243  1.18.2.1    rmind 	if (psc->psc_ih == NULL) {
    244       1.9   dyoung 		aprint_error_dev(self, "unable to establish interrupt");
    245       1.1   dyoung 		if (intrstr != NULL)
    246       1.5   rpaulo 			aprint_error(" at %s", intrstr);
    247       1.9   dyoung 		aprint_error("\n");
    248       1.1   dyoung 		return;
    249       1.1   dyoung 	}
    250       1.1   dyoung 
    251       1.9   dyoung 	aprint_normal_dev(self, "interrupting at %s\n", intrstr);
    252       1.1   dyoung 
    253       1.1   dyoung 	/*
    254       1.1   dyoung 	 * Finish off the attach.
    255       1.1   dyoung 	 */
    256       1.1   dyoung 	rtw_attach(sc);
    257      1.10   dyoung 
    258  1.18.2.1    rmind 	if (pmf_device_register(self, rtw_pci_suspend, rtw_pci_resume)) {
    259      1.10   dyoung 		pmf_class_network_register(self, &sc->sc_if);
    260      1.10   dyoung 		/*
    261      1.10   dyoung 		 * Power down the socket.
    262      1.10   dyoung 		 */
    263  1.18.2.1    rmind 		pmf_device_suspend(self, &sc->sc_qual);
    264      1.14  tsutsui 	} else
    265  1.18.2.1    rmind 		aprint_error_dev(self, "couldn't establish power handler\n");
    266      1.10   dyoung }
    267      1.10   dyoung 
    268      1.10   dyoung static int
    269      1.10   dyoung rtw_pci_detach(device_t self, int flags)
    270      1.10   dyoung {
    271      1.10   dyoung 	struct rtw_pci_softc *psc = device_private(self);
    272      1.10   dyoung 	struct rtw_softc *sc = &psc->psc_rtw;
    273      1.10   dyoung 	struct rtw_regs *regs = &sc->sc_regs;
    274      1.10   dyoung 	int rc;
    275      1.10   dyoung 
    276      1.10   dyoung 	if ((rc = rtw_detach(sc)) != 0)
    277      1.10   dyoung 		return rc;
    278  1.18.2.1    rmind 	if (psc->psc_ih != NULL)
    279  1.18.2.1    rmind 		pci_intr_disestablish(psc->psc_pc, psc->psc_ih);
    280      1.10   dyoung 	bus_space_unmap(regs->r_bt, regs->r_bh, regs->r_sz);
    281      1.10   dyoung 
    282      1.10   dyoung 	return 0;
    283       1.1   dyoung }
    284      1.18   dyoung 
    285      1.18   dyoung static bool
    286      1.18   dyoung rtw_pci_resume(device_t self, const pmf_qual_t *qual)
    287      1.18   dyoung {
    288      1.18   dyoung 	struct rtw_pci_softc *psc = device_private(self);
    289      1.18   dyoung 	struct rtw_softc *sc = &psc->psc_rtw;
    290      1.18   dyoung 
    291      1.18   dyoung 	/* Establish the interrupt. */
    292  1.18.2.1    rmind 	psc->psc_ih = pci_intr_establish(psc->psc_pc, psc->psc_pih, IPL_NET,
    293  1.18.2.1    rmind 	    rtw_intr, sc);
    294  1.18.2.1    rmind 	if (psc->psc_ih == NULL) {
    295      1.18   dyoung 		aprint_error_dev(sc->sc_dev, "unable to establish interrupt\n");
    296      1.18   dyoung 		return false;
    297      1.18   dyoung 	}
    298      1.18   dyoung 
    299      1.18   dyoung 	return rtw_resume(self, qual);
    300      1.18   dyoung }
    301      1.18   dyoung 
    302      1.18   dyoung static bool
    303      1.18   dyoung rtw_pci_suspend(device_t self, const pmf_qual_t *qual)
    304      1.18   dyoung {
    305      1.18   dyoung 	struct rtw_pci_softc *psc = device_private(self);
    306      1.18   dyoung 
    307      1.18   dyoung 	if (!rtw_suspend(self, qual))
    308      1.18   dyoung 		return false;
    309      1.18   dyoung 
    310      1.18   dyoung 	/* Unhook the interrupt handler. */
    311  1.18.2.1    rmind 	pci_intr_disestablish(psc->psc_pc, psc->psc_ih);
    312  1.18.2.1    rmind 	psc->psc_ih = NULL;
    313      1.18   dyoung 	return true;
    314      1.18   dyoung }
    315  1.18.2.1    rmind 
    316  1.18.2.1    rmind static int
    317  1.18.2.1    rmind rtw_pci_setup(struct rtw_pci_softc *psc)
    318  1.18.2.1    rmind {
    319  1.18.2.1    rmind 	pcitag_t tag = psc->psc_tag;
    320  1.18.2.1    rmind 	pcireg_t bhlc, csr, lattimer;
    321  1.18.2.1    rmind 	device_t self = psc->psc_rtw.sc_dev;
    322  1.18.2.1    rmind 	int rc;
    323  1.18.2.1    rmind 
    324  1.18.2.1    rmind 	/* power up chip */
    325  1.18.2.1    rmind 	rc = pci_activate(psc->psc_pc, psc->psc_tag, self, NULL);
    326  1.18.2.1    rmind 
    327  1.18.2.1    rmind 	if (rc != 0 && rc != EOPNOTSUPP) {
    328  1.18.2.1    rmind 		aprint_error_dev(self, "cannot activate (%d)\n", rc);
    329  1.18.2.1    rmind 		return rc;
    330  1.18.2.1    rmind 	}
    331  1.18.2.1    rmind 
    332  1.18.2.1    rmind 	/* I believe the datasheet tries to warn us that the RTL8180
    333  1.18.2.1    rmind 	 * wants for 16 (0x10) to divide the latency timer.
    334  1.18.2.1    rmind 	 */
    335  1.18.2.1    rmind 	bhlc = pci_conf_read(psc->psc_pc, tag, PCI_BHLC_REG);
    336  1.18.2.1    rmind 	lattimer = rounddown(PCI_LATTIMER(bhlc), 0x10);
    337  1.18.2.1    rmind 	if (PCI_LATTIMER(bhlc) != lattimer) {
    338  1.18.2.1    rmind 		bhlc &= ~(PCI_LATTIMER_MASK << PCI_LATTIMER_SHIFT);
    339  1.18.2.1    rmind 		bhlc |= (lattimer << PCI_LATTIMER_SHIFT);
    340  1.18.2.1    rmind 		pci_conf_write(psc->psc_pc, tag, PCI_BHLC_REG, bhlc);
    341  1.18.2.1    rmind 	}
    342  1.18.2.1    rmind 
    343  1.18.2.1    rmind 	/* Enable the appropriate bits in the PCI CSR. */
    344  1.18.2.1    rmind 	csr = pci_conf_read(psc->psc_pc, tag, PCI_COMMAND_STATUS_REG);
    345  1.18.2.1    rmind 	csr &= ~(PCI_COMMAND_IO_ENABLE|PCI_COMMAND_MEM_ENABLE);
    346  1.18.2.1    rmind 	csr |= psc->psc_csr;
    347  1.18.2.1    rmind 	pci_conf_write(psc->psc_pc, tag, PCI_COMMAND_STATUS_REG, csr);
    348  1.18.2.1    rmind 
    349  1.18.2.1    rmind 	return 0;
    350  1.18.2.1    rmind }
    351