if_sip.c revision 1.107 1 1.107 pavel /* $NetBSD: if_sip.c,v 1.107 2006/04/18 13:07:03 pavel Exp $ */
2 1.28 thorpej
3 1.28 thorpej /*-
4 1.45 thorpej * Copyright (c) 2001, 2002 The NetBSD Foundation, Inc.
5 1.28 thorpej * All rights reserved.
6 1.28 thorpej *
7 1.28 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.28 thorpej * by Jason R. Thorpe.
9 1.28 thorpej *
10 1.28 thorpej * Redistribution and use in source and binary forms, with or without
11 1.28 thorpej * modification, are permitted provided that the following conditions
12 1.28 thorpej * are met:
13 1.28 thorpej * 1. Redistributions of source code must retain the above copyright
14 1.28 thorpej * notice, this list of conditions and the following disclaimer.
15 1.28 thorpej * 2. Redistributions in binary form must reproduce the above copyright
16 1.28 thorpej * notice, this list of conditions and the following disclaimer in the
17 1.28 thorpej * documentation and/or other materials provided with the distribution.
18 1.28 thorpej * 3. All advertising materials mentioning features or use of this software
19 1.28 thorpej * must display the following acknowledgement:
20 1.28 thorpej * This product includes software developed by the NetBSD
21 1.28 thorpej * Foundation, Inc. and its contributors.
22 1.28 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.28 thorpej * contributors may be used to endorse or promote products derived
24 1.28 thorpej * from this software without specific prior written permission.
25 1.28 thorpej *
26 1.28 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.28 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.28 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.28 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.28 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.28 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.28 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.28 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.28 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.28 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.28 thorpej * POSSIBILITY OF SUCH DAMAGE.
37 1.28 thorpej */
38 1.1 thorpej
39 1.1 thorpej /*-
40 1.1 thorpej * Copyright (c) 1999 Network Computer, Inc.
41 1.1 thorpej * All rights reserved.
42 1.1 thorpej *
43 1.1 thorpej * Redistribution and use in source and binary forms, with or without
44 1.1 thorpej * modification, are permitted provided that the following conditions
45 1.1 thorpej * are met:
46 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
47 1.1 thorpej * notice, this list of conditions and the following disclaimer.
48 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
49 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
50 1.1 thorpej * documentation and/or other materials provided with the distribution.
51 1.1 thorpej * 3. Neither the name of Network Computer, Inc. nor the names of its
52 1.1 thorpej * contributors may be used to endorse or promote products derived
53 1.1 thorpej * from this software without specific prior written permission.
54 1.1 thorpej *
55 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY NETWORK COMPUTER, INC. AND CONTRIBUTORS
56 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
57 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
58 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
59 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
60 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
61 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
62 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
63 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
64 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
65 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
66 1.1 thorpej */
67 1.1 thorpej
68 1.1 thorpej /*
69 1.29 thorpej * Device driver for the Silicon Integrated Systems SiS 900,
70 1.29 thorpej * SiS 7016 10/100, National Semiconductor DP83815 10/100, and
71 1.29 thorpej * National Semiconductor DP83820 10/100/1000 PCI Ethernet
72 1.29 thorpej * controllers.
73 1.101 perry *
74 1.32 thorpej * Originally written to support the SiS 900 by Jason R. Thorpe for
75 1.32 thorpej * Network Computer, Inc.
76 1.29 thorpej *
77 1.29 thorpej * TODO:
78 1.29 thorpej *
79 1.58 thorpej * - Reduce the Rx interrupt load.
80 1.1 thorpej */
81 1.43 lukem
82 1.43 lukem #include <sys/cdefs.h>
83 1.107 pavel __KERNEL_RCSID(0, "$NetBSD: if_sip.c,v 1.107 2006/04/18 13:07:03 pavel Exp $");
84 1.1 thorpej
85 1.1 thorpej #include "bpfilter.h"
86 1.65 itojun #include "rnd.h"
87 1.1 thorpej
88 1.1 thorpej #include <sys/param.h>
89 1.1 thorpej #include <sys/systm.h>
90 1.9 thorpej #include <sys/callout.h>
91 1.1 thorpej #include <sys/mbuf.h>
92 1.1 thorpej #include <sys/malloc.h>
93 1.1 thorpej #include <sys/kernel.h>
94 1.1 thorpej #include <sys/socket.h>
95 1.1 thorpej #include <sys/ioctl.h>
96 1.1 thorpej #include <sys/errno.h>
97 1.1 thorpej #include <sys/device.h>
98 1.1 thorpej #include <sys/queue.h>
99 1.1 thorpej
100 1.12 mrg #include <uvm/uvm_extern.h> /* for PAGE_SIZE */
101 1.1 thorpej
102 1.65 itojun #if NRND > 0
103 1.65 itojun #include <sys/rnd.h>
104 1.65 itojun #endif
105 1.65 itojun
106 1.1 thorpej #include <net/if.h>
107 1.1 thorpej #include <net/if_dl.h>
108 1.1 thorpej #include <net/if_media.h>
109 1.1 thorpej #include <net/if_ether.h>
110 1.1 thorpej
111 1.1 thorpej #if NBPFILTER > 0
112 1.1 thorpej #include <net/bpf.h>
113 1.1 thorpej #endif
114 1.1 thorpej
115 1.1 thorpej #include <machine/bus.h>
116 1.1 thorpej #include <machine/intr.h>
117 1.14 tsutsui #include <machine/endian.h>
118 1.1 thorpej
119 1.15 thorpej #include <dev/mii/mii.h>
120 1.1 thorpej #include <dev/mii/miivar.h>
121 1.29 thorpej #include <dev/mii/mii_bitbang.h>
122 1.1 thorpej
123 1.1 thorpej #include <dev/pci/pcireg.h>
124 1.1 thorpej #include <dev/pci/pcivar.h>
125 1.1 thorpej #include <dev/pci/pcidevs.h>
126 1.1 thorpej
127 1.1 thorpej #include <dev/pci/if_sipreg.h>
128 1.1 thorpej
129 1.29 thorpej #ifdef DP83820 /* DP83820 Gigabit Ethernet */
130 1.29 thorpej #define SIP_DECL(x) __CONCAT(gsip_,x)
131 1.29 thorpej #else /* SiS900 and DP83815 */
132 1.28 thorpej #define SIP_DECL(x) __CONCAT(sip_,x)
133 1.29 thorpej #endif
134 1.29 thorpej
135 1.28 thorpej #define SIP_STR(x) __STRING(SIP_DECL(x))
136 1.28 thorpej
137 1.1 thorpej /*
138 1.1 thorpej * Transmit descriptor list size. This is arbitrary, but allocate
139 1.30 thorpej * enough descriptors for 128 pending transmissions, and 8 segments
140 1.88 thorpej * per packet (64 for DP83820 for jumbo frames).
141 1.88 thorpej *
142 1.88 thorpej * This MUST work out to a power of 2.
143 1.1 thorpej */
144 1.88 thorpej #ifdef DP83820
145 1.88 thorpej #define SIP_NTXSEGS 64
146 1.88 thorpej #define SIP_NTXSEGS_ALLOC 16
147 1.88 thorpej #else
148 1.52 thorpej #define SIP_NTXSEGS 16
149 1.52 thorpej #define SIP_NTXSEGS_ALLOC 8
150 1.88 thorpej #endif
151 1.1 thorpej
152 1.30 thorpej #define SIP_TXQUEUELEN 256
153 1.52 thorpej #define SIP_NTXDESC (SIP_TXQUEUELEN * SIP_NTXSEGS_ALLOC)
154 1.1 thorpej #define SIP_NTXDESC_MASK (SIP_NTXDESC - 1)
155 1.1 thorpej #define SIP_NEXTTX(x) (((x) + 1) & SIP_NTXDESC_MASK)
156 1.1 thorpej
157 1.81 martin #if defined(DP83820)
158 1.46 thorpej #define TX_DMAMAP_SIZE ETHER_MAX_LEN_JUMBO
159 1.46 thorpej #else
160 1.46 thorpej #define TX_DMAMAP_SIZE MCLBYTES
161 1.46 thorpej #endif
162 1.46 thorpej
163 1.1 thorpej /*
164 1.1 thorpej * Receive descriptor list size. We have one Rx buffer per incoming
165 1.1 thorpej * packet, so this logic is a little simpler.
166 1.36 thorpej *
167 1.36 thorpej * Actually, on the DP83820, we allow the packet to consume more than
168 1.36 thorpej * one buffer, in order to support jumbo Ethernet frames. In that
169 1.36 thorpej * case, a packet may consume up to 5 buffers (assuming a 2048 byte
170 1.36 thorpej * mbuf cluster). 256 receive buffers is only 51 maximum size packets,
171 1.36 thorpej * so we'd better be quick about handling receive interrupts.
172 1.1 thorpej */
173 1.36 thorpej #if defined(DP83820)
174 1.36 thorpej #define SIP_NRXDESC 256
175 1.36 thorpej #else
176 1.30 thorpej #define SIP_NRXDESC 128
177 1.36 thorpej #endif /* DP83820 */
178 1.1 thorpej #define SIP_NRXDESC_MASK (SIP_NRXDESC - 1)
179 1.1 thorpej #define SIP_NEXTRX(x) (((x) + 1) & SIP_NRXDESC_MASK)
180 1.1 thorpej
181 1.1 thorpej /*
182 1.1 thorpej * Control structures are DMA'd to the SiS900 chip. We allocate them in
183 1.1 thorpej * a single clump that maps to a single DMA segment to make several things
184 1.1 thorpej * easier.
185 1.1 thorpej */
186 1.1 thorpej struct sip_control_data {
187 1.1 thorpej /*
188 1.1 thorpej * The transmit descriptors.
189 1.1 thorpej */
190 1.1 thorpej struct sip_desc scd_txdescs[SIP_NTXDESC];
191 1.1 thorpej
192 1.1 thorpej /*
193 1.1 thorpej * The receive descriptors.
194 1.1 thorpej */
195 1.1 thorpej struct sip_desc scd_rxdescs[SIP_NRXDESC];
196 1.1 thorpej };
197 1.1 thorpej
198 1.1 thorpej #define SIP_CDOFF(x) offsetof(struct sip_control_data, x)
199 1.1 thorpej #define SIP_CDTXOFF(x) SIP_CDOFF(scd_txdescs[(x)])
200 1.1 thorpej #define SIP_CDRXOFF(x) SIP_CDOFF(scd_rxdescs[(x)])
201 1.1 thorpej
202 1.1 thorpej /*
203 1.1 thorpej * Software state for transmit jobs.
204 1.1 thorpej */
205 1.1 thorpej struct sip_txsoft {
206 1.1 thorpej struct mbuf *txs_mbuf; /* head of our mbuf chain */
207 1.1 thorpej bus_dmamap_t txs_dmamap; /* our DMA map */
208 1.1 thorpej int txs_firstdesc; /* first descriptor in packet */
209 1.1 thorpej int txs_lastdesc; /* last descriptor in packet */
210 1.1 thorpej SIMPLEQ_ENTRY(sip_txsoft) txs_q;
211 1.1 thorpej };
212 1.1 thorpej
213 1.1 thorpej SIMPLEQ_HEAD(sip_txsq, sip_txsoft);
214 1.1 thorpej
215 1.1 thorpej /*
216 1.1 thorpej * Software state for receive jobs.
217 1.1 thorpej */
218 1.1 thorpej struct sip_rxsoft {
219 1.1 thorpej struct mbuf *rxs_mbuf; /* head of our mbuf chain */
220 1.1 thorpej bus_dmamap_t rxs_dmamap; /* our DMA map */
221 1.1 thorpej };
222 1.1 thorpej
223 1.1 thorpej /*
224 1.1 thorpej * Software state per device.
225 1.1 thorpej */
226 1.1 thorpej struct sip_softc {
227 1.1 thorpej struct device sc_dev; /* generic device information */
228 1.1 thorpej bus_space_tag_t sc_st; /* bus space tag */
229 1.1 thorpej bus_space_handle_t sc_sh; /* bus space handle */
230 1.1 thorpej bus_dma_tag_t sc_dmat; /* bus DMA tag */
231 1.1 thorpej struct ethercom sc_ethercom; /* ethernet common data */
232 1.1 thorpej void *sc_sdhook; /* shutdown hook */
233 1.15 thorpej
234 1.15 thorpej const struct sip_product *sc_model; /* which model are we? */
235 1.45 thorpej int sc_rev; /* chip revision */
236 1.1 thorpej
237 1.1 thorpej void *sc_ih; /* interrupt cookie */
238 1.1 thorpej
239 1.1 thorpej struct mii_data sc_mii; /* MII/media information */
240 1.1 thorpej
241 1.9 thorpej struct callout sc_tick_ch; /* tick callout */
242 1.9 thorpej
243 1.1 thorpej bus_dmamap_t sc_cddmamap; /* control data DMA map */
244 1.1 thorpej #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
245 1.1 thorpej
246 1.1 thorpej /*
247 1.1 thorpej * Software state for transmit and receive descriptors.
248 1.1 thorpej */
249 1.1 thorpej struct sip_txsoft sc_txsoft[SIP_TXQUEUELEN];
250 1.1 thorpej struct sip_rxsoft sc_rxsoft[SIP_NRXDESC];
251 1.1 thorpej
252 1.1 thorpej /*
253 1.1 thorpej * Control data structures.
254 1.1 thorpej */
255 1.1 thorpej struct sip_control_data *sc_control_data;
256 1.1 thorpej #define sc_txdescs sc_control_data->scd_txdescs
257 1.1 thorpej #define sc_rxdescs sc_control_data->scd_rxdescs
258 1.1 thorpej
259 1.30 thorpej #ifdef SIP_EVENT_COUNTERS
260 1.30 thorpej /*
261 1.30 thorpej * Event counters.
262 1.30 thorpej */
263 1.30 thorpej struct evcnt sc_ev_txsstall; /* Tx stalled due to no txs */
264 1.30 thorpej struct evcnt sc_ev_txdstall; /* Tx stalled due to no txd */
265 1.56 thorpej struct evcnt sc_ev_txforceintr; /* Tx interrupts forced */
266 1.56 thorpej struct evcnt sc_ev_txdintr; /* Tx descriptor interrupts */
267 1.56 thorpej struct evcnt sc_ev_txiintr; /* Tx idle interrupts */
268 1.30 thorpej struct evcnt sc_ev_rxintr; /* Rx interrupts */
269 1.62 thorpej struct evcnt sc_ev_hiberr; /* HIBERR interrupts */
270 1.94 thorpej struct evcnt sc_ev_rxpause; /* PAUSE received */
271 1.31 thorpej #ifdef DP83820
272 1.94 thorpej struct evcnt sc_ev_txpause; /* PAUSE transmitted */
273 1.31 thorpej struct evcnt sc_ev_rxipsum; /* IP checksums checked in-bound */
274 1.31 thorpej struct evcnt sc_ev_rxtcpsum; /* TCP checksums checked in-bound */
275 1.31 thorpej struct evcnt sc_ev_rxudpsum; /* UDP checksums checked in-boudn */
276 1.31 thorpej struct evcnt sc_ev_txipsum; /* IP checksums comp. out-bound */
277 1.31 thorpej struct evcnt sc_ev_txtcpsum; /* TCP checksums comp. out-bound */
278 1.31 thorpej struct evcnt sc_ev_txudpsum; /* UDP checksums comp. out-bound */
279 1.31 thorpej #endif /* DP83820 */
280 1.30 thorpej #endif /* SIP_EVENT_COUNTERS */
281 1.30 thorpej
282 1.1 thorpej u_int32_t sc_txcfg; /* prototype TXCFG register */
283 1.1 thorpej u_int32_t sc_rxcfg; /* prototype RXCFG register */
284 1.1 thorpej u_int32_t sc_imr; /* prototype IMR register */
285 1.1 thorpej u_int32_t sc_rfcr; /* prototype RFCR register */
286 1.1 thorpej
287 1.29 thorpej u_int32_t sc_cfg; /* prototype CFG register */
288 1.29 thorpej
289 1.29 thorpej #ifdef DP83820
290 1.29 thorpej u_int32_t sc_gpior; /* prototype GPIOR register */
291 1.29 thorpej #endif /* DP83820 */
292 1.29 thorpej
293 1.1 thorpej u_int32_t sc_tx_fill_thresh; /* transmit fill threshold */
294 1.1 thorpej u_int32_t sc_tx_drain_thresh; /* transmit drain threshold */
295 1.1 thorpej
296 1.1 thorpej u_int32_t sc_rx_drain_thresh; /* receive drain threshold */
297 1.1 thorpej
298 1.89 thorpej int sc_flowflags; /* 802.3x flow control flags */
299 1.89 thorpej #ifdef DP83820
300 1.89 thorpej int sc_rx_flow_thresh; /* Rx FIFO threshold for flow control */
301 1.89 thorpej #else
302 1.89 thorpej int sc_paused; /* paused indication */
303 1.89 thorpej #endif
304 1.1 thorpej
305 1.1 thorpej int sc_txfree; /* number of free Tx descriptors */
306 1.1 thorpej int sc_txnext; /* next ready Tx descriptor */
307 1.56 thorpej int sc_txwin; /* Tx descriptors since last intr */
308 1.1 thorpej
309 1.1 thorpej struct sip_txsq sc_txfreeq; /* free Tx descsofts */
310 1.1 thorpej struct sip_txsq sc_txdirtyq; /* dirty Tx descsofts */
311 1.1 thorpej
312 1.106 pavel /* values of interface state at last init */
313 1.106 pavel struct {
314 1.106 pavel /* if_capenable */
315 1.106 pavel uint64_t if_capenable;
316 1.106 pavel /* ec_capenable */
317 1.106 pavel int ec_capenable;
318 1.106 pavel /* VLAN_ATTACHED */
319 1.106 pavel int is_vlan;
320 1.106 pavel } sc_prev;
321 1.106 pavel
322 1.98 kim short sc_if_flags;
323 1.98 kim
324 1.1 thorpej int sc_rxptr; /* next ready Rx descriptor/descsoft */
325 1.36 thorpej #if defined(DP83820)
326 1.36 thorpej int sc_rxdiscard;
327 1.36 thorpej int sc_rxlen;
328 1.36 thorpej struct mbuf *sc_rxhead;
329 1.36 thorpej struct mbuf *sc_rxtail;
330 1.36 thorpej struct mbuf **sc_rxtailp;
331 1.36 thorpej #endif /* DP83820 */
332 1.65 itojun
333 1.65 itojun #if NRND > 0
334 1.65 itojun rndsource_element_t rnd_source; /* random source */
335 1.65 itojun #endif
336 1.1 thorpej };
337 1.1 thorpej
338 1.36 thorpej #ifdef DP83820
339 1.36 thorpej #define SIP_RXCHAIN_RESET(sc) \
340 1.36 thorpej do { \
341 1.36 thorpej (sc)->sc_rxtailp = &(sc)->sc_rxhead; \
342 1.36 thorpej *(sc)->sc_rxtailp = NULL; \
343 1.36 thorpej (sc)->sc_rxlen = 0; \
344 1.36 thorpej } while (/*CONSTCOND*/0)
345 1.36 thorpej
346 1.36 thorpej #define SIP_RXCHAIN_LINK(sc, m) \
347 1.36 thorpej do { \
348 1.40 thorpej *(sc)->sc_rxtailp = (sc)->sc_rxtail = (m); \
349 1.36 thorpej (sc)->sc_rxtailp = &(m)->m_next; \
350 1.36 thorpej } while (/*CONSTCOND*/0)
351 1.36 thorpej #endif /* DP83820 */
352 1.36 thorpej
353 1.30 thorpej #ifdef SIP_EVENT_COUNTERS
354 1.30 thorpej #define SIP_EVCNT_INCR(ev) (ev)->ev_count++
355 1.30 thorpej #else
356 1.30 thorpej #define SIP_EVCNT_INCR(ev) /* nothing */
357 1.30 thorpej #endif
358 1.30 thorpej
359 1.1 thorpej #define SIP_CDTXADDR(sc, x) ((sc)->sc_cddma + SIP_CDTXOFF((x)))
360 1.1 thorpej #define SIP_CDRXADDR(sc, x) ((sc)->sc_cddma + SIP_CDRXOFF((x)))
361 1.1 thorpej
362 1.1 thorpej #define SIP_CDTXSYNC(sc, x, n, ops) \
363 1.1 thorpej do { \
364 1.1 thorpej int __x, __n; \
365 1.1 thorpej \
366 1.1 thorpej __x = (x); \
367 1.1 thorpej __n = (n); \
368 1.1 thorpej \
369 1.1 thorpej /* If it will wrap around, sync to the end of the ring. */ \
370 1.1 thorpej if ((__x + __n) > SIP_NTXDESC) { \
371 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
372 1.1 thorpej SIP_CDTXOFF(__x), sizeof(struct sip_desc) * \
373 1.1 thorpej (SIP_NTXDESC - __x), (ops)); \
374 1.1 thorpej __n -= (SIP_NTXDESC - __x); \
375 1.1 thorpej __x = 0; \
376 1.1 thorpej } \
377 1.1 thorpej \
378 1.1 thorpej /* Now sync whatever is left. */ \
379 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
380 1.1 thorpej SIP_CDTXOFF(__x), sizeof(struct sip_desc) * __n, (ops)); \
381 1.1 thorpej } while (0)
382 1.1 thorpej
383 1.1 thorpej #define SIP_CDRXSYNC(sc, x, ops) \
384 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
385 1.1 thorpej SIP_CDRXOFF((x)), sizeof(struct sip_desc), (ops))
386 1.1 thorpej
387 1.31 thorpej #ifdef DP83820
388 1.31 thorpej #define SIP_INIT_RXDESC_EXTSTS __sipd->sipd_extsts = 0;
389 1.88 thorpej #define SIP_RXBUF_LEN (MCLBYTES - 8)
390 1.31 thorpej #else
391 1.31 thorpej #define SIP_INIT_RXDESC_EXTSTS /* nothing */
392 1.36 thorpej #define SIP_RXBUF_LEN (MCLBYTES - 1) /* field width */
393 1.31 thorpej #endif
394 1.1 thorpej #define SIP_INIT_RXDESC(sc, x) \
395 1.1 thorpej do { \
396 1.1 thorpej struct sip_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)]; \
397 1.1 thorpej struct sip_desc *__sipd = &(sc)->sc_rxdescs[(x)]; \
398 1.1 thorpej \
399 1.36 thorpej __sipd->sipd_link = \
400 1.36 thorpej htole32(SIP_CDRXADDR((sc), SIP_NEXTRX((x)))); \
401 1.36 thorpej __sipd->sipd_bufptr = \
402 1.36 thorpej htole32(__rxs->rxs_dmamap->dm_segs[0].ds_addr); \
403 1.14 tsutsui __sipd->sipd_cmdsts = htole32(CMDSTS_INTR | \
404 1.36 thorpej (SIP_RXBUF_LEN & CMDSTS_SIZE_MASK)); \
405 1.31 thorpej SIP_INIT_RXDESC_EXTSTS \
406 1.1 thorpej SIP_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
407 1.1 thorpej } while (0)
408 1.1 thorpej
409 1.45 thorpej #define SIP_CHIP_VERS(sc, v, p, r) \
410 1.45 thorpej ((sc)->sc_model->sip_vendor == (v) && \
411 1.45 thorpej (sc)->sc_model->sip_product == (p) && \
412 1.45 thorpej (sc)->sc_rev == (r))
413 1.45 thorpej
414 1.45 thorpej #define SIP_CHIP_MODEL(sc, v, p) \
415 1.45 thorpej ((sc)->sc_model->sip_vendor == (v) && \
416 1.45 thorpej (sc)->sc_model->sip_product == (p))
417 1.45 thorpej
418 1.45 thorpej #if !defined(DP83820)
419 1.45 thorpej #define SIP_SIS900_REV(sc, rev) \
420 1.45 thorpej SIP_CHIP_VERS((sc), PCI_VENDOR_SIS, PCI_PRODUCT_SIS_900, (rev))
421 1.45 thorpej #endif
422 1.45 thorpej
423 1.14 tsutsui #define SIP_TIMEOUT 1000
424 1.14 tsutsui
425 1.95 thorpej static void SIP_DECL(start)(struct ifnet *);
426 1.95 thorpej static void SIP_DECL(watchdog)(struct ifnet *);
427 1.95 thorpej static int SIP_DECL(ioctl)(struct ifnet *, u_long, caddr_t);
428 1.95 thorpej static int SIP_DECL(init)(struct ifnet *);
429 1.95 thorpej static void SIP_DECL(stop)(struct ifnet *, int);
430 1.95 thorpej
431 1.95 thorpej static void SIP_DECL(shutdown)(void *);
432 1.95 thorpej
433 1.95 thorpej static void SIP_DECL(reset)(struct sip_softc *);
434 1.95 thorpej static void SIP_DECL(rxdrain)(struct sip_softc *);
435 1.95 thorpej static int SIP_DECL(add_rxbuf)(struct sip_softc *, int);
436 1.95 thorpej static void SIP_DECL(read_eeprom)(struct sip_softc *, int, int,
437 1.95 thorpej u_int16_t *);
438 1.95 thorpej static void SIP_DECL(tick)(void *);
439 1.1 thorpej
440 1.29 thorpej #if !defined(DP83820)
441 1.95 thorpej static void SIP_DECL(sis900_set_filter)(struct sip_softc *);
442 1.29 thorpej #endif /* ! DP83820 */
443 1.95 thorpej static void SIP_DECL(dp83815_set_filter)(struct sip_softc *);
444 1.15 thorpej
445 1.29 thorpej #if defined(DP83820)
446 1.95 thorpej static void SIP_DECL(dp83820_read_macaddr)(struct sip_softc *,
447 1.95 thorpej const struct pci_attach_args *, u_int8_t *);
448 1.29 thorpej #else
449 1.84 cube static void SIP_DECL(sis900_eeprom_delay)(struct sip_softc *sc);
450 1.95 thorpej static void SIP_DECL(sis900_read_macaddr)(struct sip_softc *,
451 1.95 thorpej const struct pci_attach_args *, u_int8_t *);
452 1.95 thorpej static void SIP_DECL(dp83815_read_macaddr)(struct sip_softc *,
453 1.95 thorpej const struct pci_attach_args *, u_int8_t *);
454 1.29 thorpej #endif /* DP83820 */
455 1.25 briggs
456 1.95 thorpej static int SIP_DECL(intr)(void *);
457 1.95 thorpej static void SIP_DECL(txintr)(struct sip_softc *);
458 1.95 thorpej static void SIP_DECL(rxintr)(struct sip_softc *);
459 1.1 thorpej
460 1.29 thorpej #if defined(DP83820)
461 1.95 thorpej static int SIP_DECL(dp83820_mii_readreg)(struct device *, int, int);
462 1.95 thorpej static void SIP_DECL(dp83820_mii_writereg)(struct device *, int, int, int);
463 1.95 thorpej static void SIP_DECL(dp83820_mii_statchg)(struct device *);
464 1.29 thorpej #else
465 1.95 thorpej static int SIP_DECL(sis900_mii_readreg)(struct device *, int, int);
466 1.95 thorpej static void SIP_DECL(sis900_mii_writereg)(struct device *, int, int, int);
467 1.95 thorpej static void SIP_DECL(sis900_mii_statchg)(struct device *);
468 1.15 thorpej
469 1.95 thorpej static int SIP_DECL(dp83815_mii_readreg)(struct device *, int, int);
470 1.95 thorpej static void SIP_DECL(dp83815_mii_writereg)(struct device *, int, int, int);
471 1.95 thorpej static void SIP_DECL(dp83815_mii_statchg)(struct device *);
472 1.29 thorpej #endif /* DP83820 */
473 1.1 thorpej
474 1.95 thorpej static int SIP_DECL(mediachange)(struct ifnet *);
475 1.95 thorpej static void SIP_DECL(mediastatus)(struct ifnet *, struct ifmediareq *);
476 1.1 thorpej
477 1.95 thorpej static int SIP_DECL(match)(struct device *, struct cfdata *, void *);
478 1.95 thorpej static void SIP_DECL(attach)(struct device *, struct device *, void *);
479 1.1 thorpej
480 1.28 thorpej int SIP_DECL(copy_small) = 0;
481 1.2 thorpej
482 1.71 thorpej #ifdef DP83820
483 1.71 thorpej CFATTACH_DECL(gsip, sizeof(struct sip_softc),
484 1.72 thorpej gsip_match, gsip_attach, NULL, NULL);
485 1.71 thorpej #else
486 1.71 thorpej CFATTACH_DECL(sip, sizeof(struct sip_softc),
487 1.72 thorpej sip_match, sip_attach, NULL, NULL);
488 1.71 thorpej #endif
489 1.1 thorpej
490 1.15 thorpej /*
491 1.15 thorpej * Descriptions of the variants of the SiS900.
492 1.15 thorpej */
493 1.15 thorpej struct sip_variant {
494 1.28 thorpej int (*sipv_mii_readreg)(struct device *, int, int);
495 1.28 thorpej void (*sipv_mii_writereg)(struct device *, int, int, int);
496 1.28 thorpej void (*sipv_mii_statchg)(struct device *);
497 1.28 thorpej void (*sipv_set_filter)(struct sip_softc *);
498 1.101 perry void (*sipv_read_macaddr)(struct sip_softc *,
499 1.44 thorpej const struct pci_attach_args *, u_int8_t *);
500 1.15 thorpej };
501 1.15 thorpej
502 1.95 thorpej static u_int32_t SIP_DECL(mii_bitbang_read)(struct device *);
503 1.95 thorpej static void SIP_DECL(mii_bitbang_write)(struct device *, u_int32_t);
504 1.29 thorpej
505 1.95 thorpej static const struct mii_bitbang_ops SIP_DECL(mii_bitbang_ops) = {
506 1.86 cube SIP_DECL(mii_bitbang_read),
507 1.86 cube SIP_DECL(mii_bitbang_write),
508 1.29 thorpej {
509 1.29 thorpej EROMAR_MDIO, /* MII_BIT_MDO */
510 1.29 thorpej EROMAR_MDIO, /* MII_BIT_MDI */
511 1.29 thorpej EROMAR_MDC, /* MII_BIT_MDC */
512 1.29 thorpej EROMAR_MDDIR, /* MII_BIT_DIR_HOST_PHY */
513 1.29 thorpej 0, /* MII_BIT_DIR_PHY_HOST */
514 1.29 thorpej }
515 1.29 thorpej };
516 1.29 thorpej
517 1.29 thorpej #if defined(DP83820)
518 1.95 thorpej static const struct sip_variant SIP_DECL(variant_dp83820) = {
519 1.29 thorpej SIP_DECL(dp83820_mii_readreg),
520 1.29 thorpej SIP_DECL(dp83820_mii_writereg),
521 1.29 thorpej SIP_DECL(dp83820_mii_statchg),
522 1.29 thorpej SIP_DECL(dp83815_set_filter),
523 1.29 thorpej SIP_DECL(dp83820_read_macaddr),
524 1.29 thorpej };
525 1.29 thorpej #else
526 1.95 thorpej static const struct sip_variant SIP_DECL(variant_sis900) = {
527 1.28 thorpej SIP_DECL(sis900_mii_readreg),
528 1.28 thorpej SIP_DECL(sis900_mii_writereg),
529 1.28 thorpej SIP_DECL(sis900_mii_statchg),
530 1.28 thorpej SIP_DECL(sis900_set_filter),
531 1.28 thorpej SIP_DECL(sis900_read_macaddr),
532 1.15 thorpej };
533 1.15 thorpej
534 1.95 thorpej static const struct sip_variant SIP_DECL(variant_dp83815) = {
535 1.28 thorpej SIP_DECL(dp83815_mii_readreg),
536 1.28 thorpej SIP_DECL(dp83815_mii_writereg),
537 1.28 thorpej SIP_DECL(dp83815_mii_statchg),
538 1.28 thorpej SIP_DECL(dp83815_set_filter),
539 1.28 thorpej SIP_DECL(dp83815_read_macaddr),
540 1.15 thorpej };
541 1.29 thorpej #endif /* DP83820 */
542 1.15 thorpej
543 1.15 thorpej /*
544 1.15 thorpej * Devices supported by this driver.
545 1.15 thorpej */
546 1.95 thorpej static const struct sip_product {
547 1.15 thorpej pci_vendor_id_t sip_vendor;
548 1.15 thorpej pci_product_id_t sip_product;
549 1.15 thorpej const char *sip_name;
550 1.15 thorpej const struct sip_variant *sip_variant;
551 1.28 thorpej } SIP_DECL(products)[] = {
552 1.29 thorpej #if defined(DP83820)
553 1.29 thorpej { PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83820,
554 1.29 thorpej "NatSemi DP83820 Gigabit Ethernet",
555 1.29 thorpej &SIP_DECL(variant_dp83820) },
556 1.29 thorpej #else
557 1.15 thorpej { PCI_VENDOR_SIS, PCI_PRODUCT_SIS_900,
558 1.15 thorpej "SiS 900 10/100 Ethernet",
559 1.28 thorpej &SIP_DECL(variant_sis900) },
560 1.15 thorpej { PCI_VENDOR_SIS, PCI_PRODUCT_SIS_7016,
561 1.15 thorpej "SiS 7016 10/100 Ethernet",
562 1.28 thorpej &SIP_DECL(variant_sis900) },
563 1.15 thorpej
564 1.15 thorpej { PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83815,
565 1.15 thorpej "NatSemi DP83815 10/100 Ethernet",
566 1.28 thorpej &SIP_DECL(variant_dp83815) },
567 1.29 thorpej #endif /* DP83820 */
568 1.15 thorpej
569 1.15 thorpej { 0, 0,
570 1.15 thorpej NULL,
571 1.15 thorpej NULL },
572 1.15 thorpej };
573 1.15 thorpej
574 1.28 thorpej static const struct sip_product *
575 1.29 thorpej SIP_DECL(lookup)(const struct pci_attach_args *pa)
576 1.1 thorpej {
577 1.1 thorpej const struct sip_product *sip;
578 1.1 thorpej
579 1.29 thorpej for (sip = SIP_DECL(products); sip->sip_name != NULL; sip++) {
580 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == sip->sip_vendor &&
581 1.1 thorpej PCI_PRODUCT(pa->pa_id) == sip->sip_product)
582 1.1 thorpej return (sip);
583 1.1 thorpej }
584 1.1 thorpej return (NULL);
585 1.1 thorpej }
586 1.1 thorpej
587 1.60 thorpej #ifdef DP83820
588 1.60 thorpej /*
589 1.60 thorpej * I really hate stupid hardware vendors. There's a bit in the EEPROM
590 1.60 thorpej * which indicates if the card can do 64-bit data transfers. Unfortunately,
591 1.60 thorpej * several vendors of 32-bit cards fail to clear this bit in the EEPROM,
592 1.60 thorpej * which means we try to use 64-bit data transfers on those cards if we
593 1.60 thorpej * happen to be plugged into a 32-bit slot.
594 1.60 thorpej *
595 1.60 thorpej * What we do is use this table of cards known to be 64-bit cards. If
596 1.60 thorpej * you have a 64-bit card who's subsystem ID is not listed in this table,
597 1.60 thorpej * send the output of "pcictl dump ..." of the device to me so that your
598 1.60 thorpej * card will use the 64-bit data path when plugged into a 64-bit slot.
599 1.60 thorpej *
600 1.85 keihan * -- Jason R. Thorpe <thorpej (at) NetBSD.org>
601 1.60 thorpej * June 30, 2002
602 1.60 thorpej */
603 1.60 thorpej static int
604 1.60 thorpej SIP_DECL(check_64bit)(const struct pci_attach_args *pa)
605 1.60 thorpej {
606 1.60 thorpej static const struct {
607 1.60 thorpej pci_vendor_id_t c64_vendor;
608 1.60 thorpej pci_product_id_t c64_product;
609 1.60 thorpej } card64[] = {
610 1.60 thorpej /* Asante GigaNIX */
611 1.60 thorpej { 0x128a, 0x0002 },
612 1.61 thorpej
613 1.61 thorpej /* Accton EN1407-T, Planex GN-1000TE */
614 1.61 thorpej { 0x1113, 0x1407 },
615 1.60 thorpej
616 1.69 thorpej /* Netgear GA-621 */
617 1.69 thorpej { 0x1385, 0x621a },
618 1.77 briggs
619 1.77 briggs /* SMC EZ Card */
620 1.77 briggs { 0x10b8, 0x9462 },
621 1.69 thorpej
622 1.60 thorpej { 0, 0}
623 1.60 thorpej };
624 1.60 thorpej pcireg_t subsys;
625 1.60 thorpej int i;
626 1.60 thorpej
627 1.60 thorpej subsys = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
628 1.60 thorpej
629 1.60 thorpej for (i = 0; card64[i].c64_vendor != 0; i++) {
630 1.60 thorpej if (PCI_VENDOR(subsys) == card64[i].c64_vendor &&
631 1.60 thorpej PCI_PRODUCT(subsys) == card64[i].c64_product)
632 1.60 thorpej return (1);
633 1.60 thorpej }
634 1.60 thorpej
635 1.60 thorpej return (0);
636 1.60 thorpej }
637 1.60 thorpej #endif /* DP83820 */
638 1.60 thorpej
639 1.95 thorpej static int
640 1.29 thorpej SIP_DECL(match)(struct device *parent, struct cfdata *cf, void *aux)
641 1.1 thorpej {
642 1.1 thorpej struct pci_attach_args *pa = aux;
643 1.1 thorpej
644 1.29 thorpej if (SIP_DECL(lookup)(pa) != NULL)
645 1.1 thorpej return (1);
646 1.1 thorpej
647 1.1 thorpej return (0);
648 1.1 thorpej }
649 1.1 thorpej
650 1.95 thorpej static void
651 1.29 thorpej SIP_DECL(attach)(struct device *parent, struct device *self, void *aux)
652 1.1 thorpej {
653 1.1 thorpej struct sip_softc *sc = (struct sip_softc *) self;
654 1.1 thorpej struct pci_attach_args *pa = aux;
655 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
656 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
657 1.1 thorpej pci_intr_handle_t ih;
658 1.1 thorpej const char *intrstr = NULL;
659 1.1 thorpej bus_space_tag_t iot, memt;
660 1.1 thorpej bus_space_handle_t ioh, memh;
661 1.1 thorpej bus_dma_segment_t seg;
662 1.1 thorpej int ioh_valid, memh_valid;
663 1.1 thorpej int i, rseg, error;
664 1.1 thorpej const struct sip_product *sip;
665 1.1 thorpej pcireg_t pmode;
666 1.14 tsutsui u_int8_t enaddr[ETHER_ADDR_LEN];
667 1.10 mycroft int pmreg;
668 1.29 thorpej #ifdef DP83820
669 1.29 thorpej pcireg_t memtype;
670 1.29 thorpej u_int32_t reg;
671 1.29 thorpej #endif /* DP83820 */
672 1.1 thorpej
673 1.9 thorpej callout_init(&sc->sc_tick_ch);
674 1.9 thorpej
675 1.28 thorpej sip = SIP_DECL(lookup)(pa);
676 1.1 thorpej if (sip == NULL) {
677 1.1 thorpej printf("\n");
678 1.28 thorpej panic(SIP_STR(attach) ": impossible");
679 1.1 thorpej }
680 1.45 thorpej sc->sc_rev = PCI_REVISION(pa->pa_class);
681 1.1 thorpej
682 1.50 briggs printf(": %s, rev %#02x\n", sip->sip_name, sc->sc_rev);
683 1.1 thorpej
684 1.15 thorpej sc->sc_model = sip;
685 1.5 thorpej
686 1.1 thorpej /*
687 1.46 thorpej * XXX Work-around broken PXE firmware on some boards.
688 1.46 thorpej *
689 1.46 thorpej * The DP83815 shares an address decoder with the MEM BAR
690 1.46 thorpej * and the ROM BAR. Make sure the ROM BAR is disabled,
691 1.46 thorpej * so that memory mapped access works.
692 1.46 thorpej */
693 1.46 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM,
694 1.46 thorpej pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM) &
695 1.46 thorpej ~PCI_MAPREG_ROM_ENABLE);
696 1.46 thorpej
697 1.46 thorpej /*
698 1.1 thorpej * Map the device.
699 1.1 thorpej */
700 1.1 thorpej ioh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGIOA,
701 1.1 thorpej PCI_MAPREG_TYPE_IO, 0,
702 1.1 thorpej &iot, &ioh, NULL, NULL) == 0);
703 1.29 thorpej #ifdef DP83820
704 1.29 thorpej memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, SIP_PCI_CFGMA);
705 1.29 thorpej switch (memtype) {
706 1.29 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
707 1.29 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
708 1.29 thorpej memh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGMA,
709 1.29 thorpej memtype, 0, &memt, &memh, NULL, NULL) == 0);
710 1.29 thorpej break;
711 1.29 thorpej default:
712 1.29 thorpej memh_valid = 0;
713 1.29 thorpej }
714 1.29 thorpej #else
715 1.1 thorpej memh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGMA,
716 1.1 thorpej PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
717 1.1 thorpej &memt, &memh, NULL, NULL) == 0);
718 1.29 thorpej #endif /* DP83820 */
719 1.29 thorpej
720 1.1 thorpej if (memh_valid) {
721 1.1 thorpej sc->sc_st = memt;
722 1.1 thorpej sc->sc_sh = memh;
723 1.1 thorpej } else if (ioh_valid) {
724 1.1 thorpej sc->sc_st = iot;
725 1.1 thorpej sc->sc_sh = ioh;
726 1.1 thorpej } else {
727 1.1 thorpej printf("%s: unable to map device registers\n",
728 1.1 thorpej sc->sc_dev.dv_xname);
729 1.1 thorpej return;
730 1.1 thorpej }
731 1.1 thorpej
732 1.1 thorpej sc->sc_dmat = pa->pa_dmat;
733 1.1 thorpej
734 1.48 thorpej /*
735 1.48 thorpej * Make sure bus mastering is enabled. Also make sure
736 1.48 thorpej * Write/Invalidate is enabled if we're allowed to use it.
737 1.48 thorpej */
738 1.48 thorpej pmreg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
739 1.48 thorpej if (pa->pa_flags & PCI_FLAGS_MWI_OKAY)
740 1.48 thorpej pmreg |= PCI_COMMAND_INVALIDATE_ENABLE;
741 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
742 1.48 thorpej pmreg | PCI_COMMAND_MASTER_ENABLE);
743 1.1 thorpej
744 1.1 thorpej /* Get it out of power save mode if needed. */
745 1.10 mycroft if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT, &pmreg, 0)) {
746 1.75 tsutsui pmode = pci_conf_read(pc, pa->pa_tag, pmreg + PCI_PMCSR) &
747 1.75 tsutsui PCI_PMCSR_STATE_MASK;
748 1.75 tsutsui if (pmode == PCI_PMCSR_STATE_D3) {
749 1.1 thorpej /*
750 1.1 thorpej * The card has lost all configuration data in
751 1.1 thorpej * this state, so punt.
752 1.1 thorpej */
753 1.1 thorpej printf("%s: unable to wake up from power state D3\n",
754 1.1 thorpej sc->sc_dev.dv_xname);
755 1.1 thorpej return;
756 1.1 thorpej }
757 1.75 tsutsui if (pmode != PCI_PMCSR_STATE_D0) {
758 1.1 thorpej printf("%s: waking up from power state D%d\n",
759 1.1 thorpej sc->sc_dev.dv_xname, pmode);
760 1.75 tsutsui pci_conf_write(pc, pa->pa_tag, pmreg + PCI_PMCSR,
761 1.75 tsutsui PCI_PMCSR_STATE_D0);
762 1.1 thorpej }
763 1.1 thorpej }
764 1.1 thorpej
765 1.1 thorpej /*
766 1.1 thorpej * Map and establish our interrupt.
767 1.1 thorpej */
768 1.23 sommerfe if (pci_intr_map(pa, &ih)) {
769 1.1 thorpej printf("%s: unable to map interrupt\n", sc->sc_dev.dv_xname);
770 1.1 thorpej return;
771 1.1 thorpej }
772 1.1 thorpej intrstr = pci_intr_string(pc, ih);
773 1.29 thorpej sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, SIP_DECL(intr), sc);
774 1.1 thorpej if (sc->sc_ih == NULL) {
775 1.1 thorpej printf("%s: unable to establish interrupt",
776 1.1 thorpej sc->sc_dev.dv_xname);
777 1.1 thorpej if (intrstr != NULL)
778 1.1 thorpej printf(" at %s", intrstr);
779 1.1 thorpej printf("\n");
780 1.1 thorpej return;
781 1.1 thorpej }
782 1.1 thorpej printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
783 1.1 thorpej
784 1.1 thorpej SIMPLEQ_INIT(&sc->sc_txfreeq);
785 1.1 thorpej SIMPLEQ_INIT(&sc->sc_txdirtyq);
786 1.1 thorpej
787 1.1 thorpej /*
788 1.1 thorpej * Allocate the control data structures, and create and load the
789 1.1 thorpej * DMA map for it.
790 1.1 thorpej */
791 1.1 thorpej if ((error = bus_dmamem_alloc(sc->sc_dmat,
792 1.1 thorpej sizeof(struct sip_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
793 1.1 thorpej 0)) != 0) {
794 1.1 thorpej printf("%s: unable to allocate control data, error = %d\n",
795 1.1 thorpej sc->sc_dev.dv_xname, error);
796 1.1 thorpej goto fail_0;
797 1.1 thorpej }
798 1.1 thorpej
799 1.1 thorpej if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
800 1.1 thorpej sizeof(struct sip_control_data), (caddr_t *)&sc->sc_control_data,
801 1.1 thorpej BUS_DMA_COHERENT)) != 0) {
802 1.1 thorpej printf("%s: unable to map control data, error = %d\n",
803 1.1 thorpej sc->sc_dev.dv_xname, error);
804 1.1 thorpej goto fail_1;
805 1.1 thorpej }
806 1.1 thorpej
807 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat,
808 1.1 thorpej sizeof(struct sip_control_data), 1,
809 1.1 thorpej sizeof(struct sip_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
810 1.1 thorpej printf("%s: unable to create control data DMA map, "
811 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
812 1.1 thorpej goto fail_2;
813 1.1 thorpej }
814 1.1 thorpej
815 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
816 1.1 thorpej sc->sc_control_data, sizeof(struct sip_control_data), NULL,
817 1.1 thorpej 0)) != 0) {
818 1.1 thorpej printf("%s: unable to load control data DMA map, error = %d\n",
819 1.1 thorpej sc->sc_dev.dv_xname, error);
820 1.1 thorpej goto fail_3;
821 1.1 thorpej }
822 1.1 thorpej
823 1.1 thorpej /*
824 1.1 thorpej * Create the transmit buffer DMA maps.
825 1.1 thorpej */
826 1.1 thorpej for (i = 0; i < SIP_TXQUEUELEN; i++) {
827 1.46 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, TX_DMAMAP_SIZE,
828 1.1 thorpej SIP_NTXSEGS, MCLBYTES, 0, 0,
829 1.1 thorpej &sc->sc_txsoft[i].txs_dmamap)) != 0) {
830 1.1 thorpej printf("%s: unable to create tx DMA map %d, "
831 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
832 1.1 thorpej goto fail_4;
833 1.1 thorpej }
834 1.1 thorpej }
835 1.1 thorpej
836 1.1 thorpej /*
837 1.1 thorpej * Create the receive buffer DMA maps.
838 1.1 thorpej */
839 1.1 thorpej for (i = 0; i < SIP_NRXDESC; i++) {
840 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
841 1.1 thorpej MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
842 1.1 thorpej printf("%s: unable to create rx DMA map %d, "
843 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
844 1.1 thorpej goto fail_5;
845 1.1 thorpej }
846 1.2 thorpej sc->sc_rxsoft[i].rxs_mbuf = NULL;
847 1.1 thorpej }
848 1.1 thorpej
849 1.1 thorpej /*
850 1.1 thorpej * Reset the chip to a known state.
851 1.1 thorpej */
852 1.29 thorpej SIP_DECL(reset)(sc);
853 1.1 thorpej
854 1.1 thorpej /*
855 1.29 thorpej * Read the Ethernet address from the EEPROM. This might
856 1.29 thorpej * also fetch other stuff from the EEPROM and stash it
857 1.29 thorpej * in the softc.
858 1.1 thorpej */
859 1.29 thorpej sc->sc_cfg = 0;
860 1.45 thorpej #if !defined(DP83820)
861 1.45 thorpej if (SIP_SIS900_REV(sc,SIS_REV_635) ||
862 1.45 thorpej SIP_SIS900_REV(sc,SIS_REV_900B))
863 1.45 thorpej sc->sc_cfg |= (CFG_PESEL | CFG_RNDCNT);
864 1.89 thorpej
865 1.89 thorpej if (SIP_SIS900_REV(sc,SIS_REV_635) ||
866 1.89 thorpej SIP_SIS900_REV(sc,SIS_REV_960) ||
867 1.89 thorpej SIP_SIS900_REV(sc,SIS_REV_900B))
868 1.89 thorpej sc->sc_cfg |= (bus_space_read_4(sc->sc_st, sc->sc_sh,
869 1.89 thorpej SIP_CFG) & CFG_EDBMASTEN);
870 1.45 thorpej #endif
871 1.45 thorpej
872 1.44 thorpej (*sip->sip_variant->sipv_read_macaddr)(sc, pa, enaddr);
873 1.1 thorpej
874 1.1 thorpej printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
875 1.14 tsutsui ether_sprintf(enaddr));
876 1.1 thorpej
877 1.1 thorpej /*
878 1.29 thorpej * Initialize the configuration register: aggressive PCI
879 1.29 thorpej * bus request algorithm, default backoff, default OW timer,
880 1.29 thorpej * default parity error detection.
881 1.29 thorpej *
882 1.29 thorpej * NOTE: "Big endian mode" is useless on the SiS900 and
883 1.29 thorpej * friends -- it affects packet data, not descriptors.
884 1.29 thorpej */
885 1.29 thorpej #ifdef DP83820
886 1.55 thorpej /*
887 1.59 thorpej * Cause the chip to load configuration data from the EEPROM.
888 1.55 thorpej */
889 1.59 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_PTSCR, PTSCR_EELOAD_EN);
890 1.59 thorpej for (i = 0; i < 10000; i++) {
891 1.59 thorpej delay(10);
892 1.59 thorpej if ((bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_PTSCR) &
893 1.59 thorpej PTSCR_EELOAD_EN) == 0)
894 1.59 thorpej break;
895 1.59 thorpej }
896 1.59 thorpej if (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_PTSCR) &
897 1.59 thorpej PTSCR_EELOAD_EN) {
898 1.59 thorpej printf("%s: timeout loading configuration from EEPROM\n",
899 1.59 thorpej sc->sc_dev.dv_xname);
900 1.59 thorpej return;
901 1.59 thorpej }
902 1.55 thorpej
903 1.69 thorpej sc->sc_gpior = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_GPIOR);
904 1.69 thorpej
905 1.29 thorpej reg = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CFG);
906 1.29 thorpej if (reg & CFG_PCI64_DET) {
907 1.60 thorpej printf("%s: 64-bit PCI slot detected", sc->sc_dev.dv_xname);
908 1.60 thorpej /*
909 1.60 thorpej * Check to see if this card is 64-bit. If so, enable 64-bit
910 1.60 thorpej * data transfers.
911 1.60 thorpej *
912 1.60 thorpej * We can't use the DATA64_EN bit in the EEPROM, because
913 1.60 thorpej * vendors of 32-bit cards fail to clear that bit in many
914 1.60 thorpej * cases (yet the card still detects that it's in a 64-bit
915 1.60 thorpej * slot; go figure).
916 1.60 thorpej */
917 1.60 thorpej if (SIP_DECL(check_64bit)(pa)) {
918 1.59 thorpej sc->sc_cfg |= CFG_DATA64_EN;
919 1.60 thorpej printf(", using 64-bit data transfers");
920 1.60 thorpej }
921 1.60 thorpej printf("\n");
922 1.59 thorpej }
923 1.59 thorpej
924 1.59 thorpej /*
925 1.59 thorpej * XXX Need some PCI flags indicating support for
926 1.59 thorpej * XXX 64-bit addressing.
927 1.59 thorpej */
928 1.59 thorpej #if 0
929 1.59 thorpej if (reg & CFG_M64ADDR)
930 1.59 thorpej sc->sc_cfg |= CFG_M64ADDR;
931 1.59 thorpej if (reg & CFG_T64ADDR)
932 1.59 thorpej sc->sc_cfg |= CFG_T64ADDR;
933 1.59 thorpej #endif
934 1.55 thorpej
935 1.59 thorpej if (reg & (CFG_TBI_EN|CFG_EXT_125)) {
936 1.29 thorpej const char *sep = "";
937 1.29 thorpej printf("%s: using ", sc->sc_dev.dv_xname);
938 1.59 thorpej if (reg & CFG_EXT_125) {
939 1.59 thorpej sc->sc_cfg |= CFG_EXT_125;
940 1.29 thorpej printf("%s125MHz clock", sep);
941 1.29 thorpej sep = ", ";
942 1.29 thorpej }
943 1.59 thorpej if (reg & CFG_TBI_EN) {
944 1.59 thorpej sc->sc_cfg |= CFG_TBI_EN;
945 1.29 thorpej printf("%sten-bit interface", sep);
946 1.29 thorpej sep = ", ";
947 1.29 thorpej }
948 1.29 thorpej printf("\n");
949 1.29 thorpej }
950 1.59 thorpej if ((pa->pa_flags & PCI_FLAGS_MRM_OKAY) == 0 ||
951 1.59 thorpej (reg & CFG_MRM_DIS) != 0)
952 1.29 thorpej sc->sc_cfg |= CFG_MRM_DIS;
953 1.59 thorpej if ((pa->pa_flags & PCI_FLAGS_MWI_OKAY) == 0 ||
954 1.59 thorpej (reg & CFG_MWI_DIS) != 0)
955 1.29 thorpej sc->sc_cfg |= CFG_MWI_DIS;
956 1.29 thorpej
957 1.29 thorpej /*
958 1.29 thorpej * Use the extended descriptor format on the DP83820. This
959 1.29 thorpej * gives us an interface to VLAN tagging and IPv4/TCP/UDP
960 1.29 thorpej * checksumming.
961 1.29 thorpej */
962 1.29 thorpej sc->sc_cfg |= CFG_EXTSTS_EN;
963 1.29 thorpej #endif /* DP83820 */
964 1.29 thorpej
965 1.29 thorpej /*
966 1.1 thorpej * Initialize our media structures and probe the MII.
967 1.1 thorpej */
968 1.1 thorpej sc->sc_mii.mii_ifp = ifp;
969 1.15 thorpej sc->sc_mii.mii_readreg = sip->sip_variant->sipv_mii_readreg;
970 1.15 thorpej sc->sc_mii.mii_writereg = sip->sip_variant->sipv_mii_writereg;
971 1.15 thorpej sc->sc_mii.mii_statchg = sip->sip_variant->sipv_mii_statchg;
972 1.73 fair ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, SIP_DECL(mediachange),
973 1.29 thorpej SIP_DECL(mediastatus));
974 1.63 thorpej
975 1.89 thorpej /*
976 1.89 thorpej * XXX We cannot handle flow control on the DP83815.
977 1.89 thorpej */
978 1.89 thorpej if (SIP_CHIP_MODEL(sc, PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83815))
979 1.89 thorpej mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
980 1.89 thorpej MII_OFFSET_ANY, 0);
981 1.89 thorpej else
982 1.89 thorpej mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
983 1.89 thorpej MII_OFFSET_ANY, MIIF_DOPAUSE);
984 1.1 thorpej if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
985 1.1 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
986 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
987 1.1 thorpej } else
988 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
989 1.1 thorpej
990 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
991 1.1 thorpej strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
992 1.1 thorpej ifp->if_softc = sc;
993 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
994 1.98 kim sc->sc_if_flags = ifp->if_flags;
995 1.28 thorpej ifp->if_ioctl = SIP_DECL(ioctl);
996 1.28 thorpej ifp->if_start = SIP_DECL(start);
997 1.28 thorpej ifp->if_watchdog = SIP_DECL(watchdog);
998 1.28 thorpej ifp->if_init = SIP_DECL(init);
999 1.28 thorpej ifp->if_stop = SIP_DECL(stop);
1000 1.21 thorpej IFQ_SET_READY(&ifp->if_snd);
1001 1.1 thorpej
1002 1.1 thorpej /*
1003 1.29 thorpej * We can support 802.1Q VLAN-sized frames.
1004 1.29 thorpej */
1005 1.29 thorpej sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
1006 1.29 thorpej
1007 1.29 thorpej #ifdef DP83820
1008 1.29 thorpej /*
1009 1.36 thorpej * And the DP83820 can do VLAN tagging in hardware, and
1010 1.36 thorpej * support the jumbo Ethernet MTU.
1011 1.29 thorpej */
1012 1.36 thorpej sc->sc_ethercom.ec_capabilities |=
1013 1.36 thorpej ETHERCAP_VLAN_HWTAGGING | ETHERCAP_JUMBO_MTU;
1014 1.31 thorpej
1015 1.31 thorpej /*
1016 1.31 thorpej * The DP83820 can do IPv4, TCPv4, and UDPv4 checksums
1017 1.31 thorpej * in hardware.
1018 1.31 thorpej */
1019 1.102 yamt ifp->if_capabilities |=
1020 1.102 yamt IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
1021 1.102 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
1022 1.102 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
1023 1.29 thorpej #endif /* DP83820 */
1024 1.29 thorpej
1025 1.29 thorpej /*
1026 1.1 thorpej * Attach the interface.
1027 1.1 thorpej */
1028 1.1 thorpej if_attach(ifp);
1029 1.14 tsutsui ether_ifattach(ifp, enaddr);
1030 1.106 pavel sc->sc_prev.ec_capenable = sc->sc_ethercom.ec_capenable;
1031 1.106 pavel sc->sc_prev.is_vlan = VLAN_ATTACHED(&(sc)->sc_ethercom);
1032 1.106 pavel sc->sc_prev.if_capenable = ifp->if_capenable;
1033 1.65 itojun #if NRND > 0
1034 1.65 itojun rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
1035 1.65 itojun RND_TYPE_NET, 0);
1036 1.65 itojun #endif
1037 1.1 thorpej
1038 1.46 thorpej /*
1039 1.46 thorpej * The number of bytes that must be available in
1040 1.46 thorpej * the Tx FIFO before the bus master can DMA more
1041 1.46 thorpej * data into the FIFO.
1042 1.46 thorpej */
1043 1.46 thorpej sc->sc_tx_fill_thresh = 64 / 32;
1044 1.46 thorpej
1045 1.46 thorpej /*
1046 1.46 thorpej * Start at a drain threshold of 512 bytes. We will
1047 1.46 thorpej * increase it if a DMA underrun occurs.
1048 1.46 thorpej *
1049 1.46 thorpej * XXX The minimum value of this variable should be
1050 1.46 thorpej * tuned. We may be able to improve performance
1051 1.46 thorpej * by starting with a lower value. That, however,
1052 1.46 thorpej * may trash the first few outgoing packets if the
1053 1.46 thorpej * PCI bus is saturated.
1054 1.46 thorpej */
1055 1.88 thorpej #ifdef DP83820
1056 1.88 thorpej sc->sc_tx_drain_thresh = 6400 / 32; /* from FreeBSD nge(4) */
1057 1.88 thorpej #else
1058 1.53 tron sc->sc_tx_drain_thresh = 1504 / 32;
1059 1.88 thorpej #endif
1060 1.46 thorpej
1061 1.46 thorpej /*
1062 1.47 thorpej * Initialize the Rx FIFO drain threshold.
1063 1.47 thorpej *
1064 1.46 thorpej * This is in units of 8 bytes.
1065 1.46 thorpej *
1066 1.46 thorpej * We should never set this value lower than 2; 14 bytes are
1067 1.46 thorpej * required to filter the packet.
1068 1.46 thorpej */
1069 1.47 thorpej sc->sc_rx_drain_thresh = 128 / 8;
1070 1.46 thorpej
1071 1.30 thorpej #ifdef SIP_EVENT_COUNTERS
1072 1.30 thorpej /*
1073 1.30 thorpej * Attach event counters.
1074 1.30 thorpej */
1075 1.30 thorpej evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
1076 1.30 thorpej NULL, sc->sc_dev.dv_xname, "txsstall");
1077 1.30 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
1078 1.30 thorpej NULL, sc->sc_dev.dv_xname, "txdstall");
1079 1.56 thorpej evcnt_attach_dynamic(&sc->sc_ev_txforceintr, EVCNT_TYPE_INTR,
1080 1.56 thorpej NULL, sc->sc_dev.dv_xname, "txforceintr");
1081 1.56 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdintr, EVCNT_TYPE_INTR,
1082 1.56 thorpej NULL, sc->sc_dev.dv_xname, "txdintr");
1083 1.56 thorpej evcnt_attach_dynamic(&sc->sc_ev_txiintr, EVCNT_TYPE_INTR,
1084 1.56 thorpej NULL, sc->sc_dev.dv_xname, "txiintr");
1085 1.30 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
1086 1.30 thorpej NULL, sc->sc_dev.dv_xname, "rxintr");
1087 1.62 thorpej evcnt_attach_dynamic(&sc->sc_ev_hiberr, EVCNT_TYPE_INTR,
1088 1.62 thorpej NULL, sc->sc_dev.dv_xname, "hiberr");
1089 1.94 thorpej #ifndef DP83820
1090 1.94 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxpause, EVCNT_TYPE_INTR,
1091 1.94 thorpej NULL, sc->sc_dev.dv_xname, "rxpause");
1092 1.94 thorpej #endif /* !DP83820 */
1093 1.94 thorpej #ifdef DP83820
1094 1.94 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxpause, EVCNT_TYPE_MISC,
1095 1.94 thorpej NULL, sc->sc_dev.dv_xname, "rxpause");
1096 1.94 thorpej evcnt_attach_dynamic(&sc->sc_ev_txpause, EVCNT_TYPE_MISC,
1097 1.94 thorpej NULL, sc->sc_dev.dv_xname, "txpause");
1098 1.31 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
1099 1.31 thorpej NULL, sc->sc_dev.dv_xname, "rxipsum");
1100 1.31 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxtcpsum, EVCNT_TYPE_MISC,
1101 1.31 thorpej NULL, sc->sc_dev.dv_xname, "rxtcpsum");
1102 1.31 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxudpsum, EVCNT_TYPE_MISC,
1103 1.31 thorpej NULL, sc->sc_dev.dv_xname, "rxudpsum");
1104 1.31 thorpej evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
1105 1.31 thorpej NULL, sc->sc_dev.dv_xname, "txipsum");
1106 1.31 thorpej evcnt_attach_dynamic(&sc->sc_ev_txtcpsum, EVCNT_TYPE_MISC,
1107 1.31 thorpej NULL, sc->sc_dev.dv_xname, "txtcpsum");
1108 1.31 thorpej evcnt_attach_dynamic(&sc->sc_ev_txudpsum, EVCNT_TYPE_MISC,
1109 1.31 thorpej NULL, sc->sc_dev.dv_xname, "txudpsum");
1110 1.31 thorpej #endif /* DP83820 */
1111 1.30 thorpej #endif /* SIP_EVENT_COUNTERS */
1112 1.30 thorpej
1113 1.1 thorpej /*
1114 1.1 thorpej * Make sure the interface is shutdown during reboot.
1115 1.1 thorpej */
1116 1.28 thorpej sc->sc_sdhook = shutdownhook_establish(SIP_DECL(shutdown), sc);
1117 1.1 thorpej if (sc->sc_sdhook == NULL)
1118 1.1 thorpej printf("%s: WARNING: unable to establish shutdown hook\n",
1119 1.1 thorpej sc->sc_dev.dv_xname);
1120 1.1 thorpej return;
1121 1.1 thorpej
1122 1.1 thorpej /*
1123 1.1 thorpej * Free any resources we've allocated during the failed attach
1124 1.1 thorpej * attempt. Do this in reverse order and fall through.
1125 1.1 thorpej */
1126 1.1 thorpej fail_5:
1127 1.1 thorpej for (i = 0; i < SIP_NRXDESC; i++) {
1128 1.1 thorpej if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
1129 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
1130 1.1 thorpej sc->sc_rxsoft[i].rxs_dmamap);
1131 1.1 thorpej }
1132 1.1 thorpej fail_4:
1133 1.1 thorpej for (i = 0; i < SIP_TXQUEUELEN; i++) {
1134 1.1 thorpej if (sc->sc_txsoft[i].txs_dmamap != NULL)
1135 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
1136 1.1 thorpej sc->sc_txsoft[i].txs_dmamap);
1137 1.1 thorpej }
1138 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
1139 1.1 thorpej fail_3:
1140 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
1141 1.1 thorpej fail_2:
1142 1.1 thorpej bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
1143 1.1 thorpej sizeof(struct sip_control_data));
1144 1.1 thorpej fail_1:
1145 1.1 thorpej bus_dmamem_free(sc->sc_dmat, &seg, rseg);
1146 1.1 thorpej fail_0:
1147 1.1 thorpej return;
1148 1.1 thorpej }
1149 1.1 thorpej
1150 1.1 thorpej /*
1151 1.1 thorpej * sip_shutdown:
1152 1.1 thorpej *
1153 1.1 thorpej * Make sure the interface is stopped at reboot time.
1154 1.1 thorpej */
1155 1.95 thorpej static void
1156 1.28 thorpej SIP_DECL(shutdown)(void *arg)
1157 1.1 thorpej {
1158 1.1 thorpej struct sip_softc *sc = arg;
1159 1.1 thorpej
1160 1.28 thorpej SIP_DECL(stop)(&sc->sc_ethercom.ec_if, 1);
1161 1.1 thorpej }
1162 1.1 thorpej
1163 1.1 thorpej /*
1164 1.1 thorpej * sip_start: [ifnet interface function]
1165 1.1 thorpej *
1166 1.1 thorpej * Start packet transmission on the interface.
1167 1.1 thorpej */
1168 1.95 thorpej static void
1169 1.28 thorpej SIP_DECL(start)(struct ifnet *ifp)
1170 1.1 thorpej {
1171 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
1172 1.83 mycroft struct mbuf *m0;
1173 1.83 mycroft #ifndef DP83820
1174 1.83 mycroft struct mbuf *m;
1175 1.83 mycroft #endif
1176 1.1 thorpej struct sip_txsoft *txs;
1177 1.1 thorpej bus_dmamap_t dmamap;
1178 1.57 thorpej int error, nexttx, lasttx, seg;
1179 1.57 thorpej int ofree = sc->sc_txfree;
1180 1.57 thorpej #if 0
1181 1.57 thorpej int firsttx = sc->sc_txnext;
1182 1.57 thorpej #endif
1183 1.31 thorpej #ifdef DP83820
1184 1.76 itojun struct m_tag *mtag;
1185 1.31 thorpej u_int32_t extsts;
1186 1.31 thorpej #endif
1187 1.1 thorpej
1188 1.88 thorpej #ifndef DP83820
1189 1.1 thorpej /*
1190 1.1 thorpej * If we've been told to pause, don't transmit any more packets.
1191 1.1 thorpej */
1192 1.89 thorpej if (sc->sc_paused)
1193 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
1194 1.88 thorpej #endif
1195 1.1 thorpej
1196 1.1 thorpej if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
1197 1.1 thorpej return;
1198 1.1 thorpej
1199 1.1 thorpej /*
1200 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
1201 1.1 thorpej * until we drain the queue, or use up all available transmit
1202 1.1 thorpej * descriptors.
1203 1.1 thorpej */
1204 1.30 thorpej for (;;) {
1205 1.30 thorpej /* Get a work queue entry. */
1206 1.30 thorpej if ((txs = SIMPLEQ_FIRST(&sc->sc_txfreeq)) == NULL) {
1207 1.30 thorpej SIP_EVCNT_INCR(&sc->sc_ev_txsstall);
1208 1.30 thorpej break;
1209 1.30 thorpej }
1210 1.30 thorpej
1211 1.1 thorpej /*
1212 1.1 thorpej * Grab a packet off the queue.
1213 1.1 thorpej */
1214 1.21 thorpej IFQ_POLL(&ifp->if_snd, m0);
1215 1.1 thorpej if (m0 == NULL)
1216 1.1 thorpej break;
1217 1.36 thorpej #ifndef DP83820
1218 1.22 thorpej m = NULL;
1219 1.36 thorpej #endif
1220 1.1 thorpej
1221 1.1 thorpej dmamap = txs->txs_dmamap;
1222 1.1 thorpej
1223 1.36 thorpej #ifdef DP83820
1224 1.36 thorpej /*
1225 1.36 thorpej * Load the DMA map. If this fails, the packet either
1226 1.36 thorpej * didn't fit in the allotted number of segments, or we
1227 1.36 thorpej * were short on resources. For the too-many-segments
1228 1.36 thorpej * case, we simply report an error and drop the packet,
1229 1.36 thorpej * since we can't sanely copy a jumbo packet to a single
1230 1.36 thorpej * buffer.
1231 1.36 thorpej */
1232 1.36 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
1233 1.41 thorpej BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1234 1.36 thorpej if (error) {
1235 1.36 thorpej if (error == EFBIG) {
1236 1.36 thorpej printf("%s: Tx packet consumes too many "
1237 1.36 thorpej "DMA segments, dropping...\n",
1238 1.36 thorpej sc->sc_dev.dv_xname);
1239 1.36 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
1240 1.101 perry m_freem(m0);
1241 1.36 thorpej continue;
1242 1.36 thorpej }
1243 1.36 thorpej /*
1244 1.36 thorpej * Short on resources, just stop for now.
1245 1.36 thorpej */
1246 1.36 thorpej break;
1247 1.36 thorpej }
1248 1.36 thorpej #else /* DP83820 */
1249 1.1 thorpej /*
1250 1.1 thorpej * Load the DMA map. If this fails, the packet either
1251 1.1 thorpej * didn't fit in the alloted number of segments, or we
1252 1.1 thorpej * were short on resources. In this case, we'll copy
1253 1.1 thorpej * and try again.
1254 1.1 thorpej */
1255 1.1 thorpej if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
1256 1.41 thorpej BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
1257 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1258 1.1 thorpej if (m == NULL) {
1259 1.1 thorpej printf("%s: unable to allocate Tx mbuf\n",
1260 1.1 thorpej sc->sc_dev.dv_xname);
1261 1.1 thorpej break;
1262 1.1 thorpej }
1263 1.105 bouyer MCLAIM(m, &sc->sc_ethercom.ec_tx_mowner);
1264 1.1 thorpej if (m0->m_pkthdr.len > MHLEN) {
1265 1.1 thorpej MCLGET(m, M_DONTWAIT);
1266 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
1267 1.1 thorpej printf("%s: unable to allocate Tx "
1268 1.1 thorpej "cluster\n", sc->sc_dev.dv_xname);
1269 1.1 thorpej m_freem(m);
1270 1.1 thorpej break;
1271 1.1 thorpej }
1272 1.1 thorpej }
1273 1.1 thorpej m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
1274 1.1 thorpej m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
1275 1.1 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
1276 1.41 thorpej m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1277 1.1 thorpej if (error) {
1278 1.1 thorpej printf("%s: unable to load Tx buffer, "
1279 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
1280 1.1 thorpej break;
1281 1.1 thorpej }
1282 1.1 thorpej }
1283 1.36 thorpej #endif /* DP83820 */
1284 1.21 thorpej
1285 1.1 thorpej /*
1286 1.1 thorpej * Ensure we have enough descriptors free to describe
1287 1.30 thorpej * the packet. Note, we always reserve one descriptor
1288 1.30 thorpej * at the end of the ring as a termination point, to
1289 1.30 thorpej * prevent wrap-around.
1290 1.1 thorpej */
1291 1.30 thorpej if (dmamap->dm_nsegs > (sc->sc_txfree - 1)) {
1292 1.1 thorpej /*
1293 1.1 thorpej * Not enough free descriptors to transmit this
1294 1.1 thorpej * packet. We haven't committed anything yet,
1295 1.1 thorpej * so just unload the DMA map, put the packet
1296 1.1 thorpej * back on the queue, and punt. Notify the upper
1297 1.1 thorpej * layer that there are not more slots left.
1298 1.1 thorpej *
1299 1.1 thorpej * XXX We could allocate an mbuf and copy, but
1300 1.1 thorpej * XXX is it worth it?
1301 1.1 thorpej */
1302 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
1303 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
1304 1.36 thorpej #ifndef DP83820
1305 1.22 thorpej if (m != NULL)
1306 1.22 thorpej m_freem(m);
1307 1.36 thorpej #endif
1308 1.30 thorpej SIP_EVCNT_INCR(&sc->sc_ev_txdstall);
1309 1.1 thorpej break;
1310 1.22 thorpej }
1311 1.22 thorpej
1312 1.22 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
1313 1.36 thorpej #ifndef DP83820
1314 1.22 thorpej if (m != NULL) {
1315 1.22 thorpej m_freem(m0);
1316 1.22 thorpej m0 = m;
1317 1.1 thorpej }
1318 1.36 thorpej #endif
1319 1.1 thorpej
1320 1.1 thorpej /*
1321 1.1 thorpej * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
1322 1.1 thorpej */
1323 1.1 thorpej
1324 1.1 thorpej /* Sync the DMA map. */
1325 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
1326 1.1 thorpej BUS_DMASYNC_PREWRITE);
1327 1.1 thorpej
1328 1.1 thorpej /*
1329 1.1 thorpej * Initialize the transmit descriptors.
1330 1.1 thorpej */
1331 1.74 scw for (nexttx = lasttx = sc->sc_txnext, seg = 0;
1332 1.1 thorpej seg < dmamap->dm_nsegs;
1333 1.1 thorpej seg++, nexttx = SIP_NEXTTX(nexttx)) {
1334 1.1 thorpej /*
1335 1.1 thorpej * If this is the first descriptor we're
1336 1.1 thorpej * enqueueing, don't set the OWN bit just
1337 1.1 thorpej * yet. That could cause a race condition.
1338 1.1 thorpej * We'll do it below.
1339 1.1 thorpej */
1340 1.1 thorpej sc->sc_txdescs[nexttx].sipd_bufptr =
1341 1.14 tsutsui htole32(dmamap->dm_segs[seg].ds_addr);
1342 1.1 thorpej sc->sc_txdescs[nexttx].sipd_cmdsts =
1343 1.57 thorpej htole32((nexttx == sc->sc_txnext ? 0 : CMDSTS_OWN) |
1344 1.14 tsutsui CMDSTS_MORE | dmamap->dm_segs[seg].ds_len);
1345 1.29 thorpej #ifdef DP83820
1346 1.29 thorpej sc->sc_txdescs[nexttx].sipd_extsts = 0;
1347 1.29 thorpej #endif /* DP83820 */
1348 1.1 thorpej lasttx = nexttx;
1349 1.1 thorpej }
1350 1.1 thorpej
1351 1.1 thorpej /* Clear the MORE bit on the last segment. */
1352 1.14 tsutsui sc->sc_txdescs[lasttx].sipd_cmdsts &= htole32(~CMDSTS_MORE);
1353 1.1 thorpej
1354 1.56 thorpej /*
1355 1.56 thorpej * If we're in the interrupt delay window, delay the
1356 1.56 thorpej * interrupt.
1357 1.56 thorpej */
1358 1.56 thorpej if (++sc->sc_txwin >= (SIP_TXQUEUELEN * 2 / 3)) {
1359 1.56 thorpej SIP_EVCNT_INCR(&sc->sc_ev_txforceintr);
1360 1.56 thorpej sc->sc_txdescs[lasttx].sipd_cmdsts |=
1361 1.56 thorpej htole32(CMDSTS_INTR);
1362 1.56 thorpej sc->sc_txwin = 0;
1363 1.56 thorpej }
1364 1.56 thorpej
1365 1.29 thorpej #ifdef DP83820
1366 1.29 thorpej /*
1367 1.29 thorpej * If VLANs are enabled and the packet has a VLAN tag, set
1368 1.29 thorpej * up the descriptor to encapsulate the packet for us.
1369 1.31 thorpej *
1370 1.31 thorpej * This apparently has to be on the last descriptor of
1371 1.31 thorpej * the packet.
1372 1.29 thorpej */
1373 1.107 pavel
1374 1.107 pavel /*
1375 1.107 pavel * Byte swapping is tricky. We need to provide the tag
1376 1.107 pavel * in a network byte order. On a big-endian machine,
1377 1.107 pavel * the byteorder is correct, but we need to swap it
1378 1.107 pavel * anyway, because this will be undone by the outside
1379 1.107 pavel * htole32(). That's why there must be an
1380 1.107 pavel * unconditional swap instead of htons() inside.
1381 1.107 pavel */
1382 1.100 jdolecek if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
1383 1.29 thorpej sc->sc_txdescs[lasttx].sipd_extsts |=
1384 1.107 pavel htole32(EXTSTS_VPKT |
1385 1.107 pavel (bswap16(VLAN_TAG_VALUE(mtag)) &
1386 1.107 pavel EXTSTS_VTCI));
1387 1.29 thorpej }
1388 1.31 thorpej
1389 1.31 thorpej /*
1390 1.31 thorpej * If the upper-layer has requested IPv4/TCPv4/UDPv4
1391 1.31 thorpej * checksumming, set up the descriptor to do this work
1392 1.31 thorpej * for us.
1393 1.31 thorpej *
1394 1.31 thorpej * This apparently has to be on the first descriptor of
1395 1.31 thorpej * the packet.
1396 1.31 thorpej *
1397 1.31 thorpej * Byte-swap constants so the compiler can optimize.
1398 1.31 thorpej */
1399 1.31 thorpej extsts = 0;
1400 1.31 thorpej if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
1401 1.102 yamt KDASSERT(ifp->if_capenable & IFCAP_CSUM_IPv4_Tx);
1402 1.31 thorpej SIP_EVCNT_INCR(&sc->sc_ev_txipsum);
1403 1.31 thorpej extsts |= htole32(EXTSTS_IPPKT);
1404 1.31 thorpej }
1405 1.31 thorpej if (m0->m_pkthdr.csum_flags & M_CSUM_TCPv4) {
1406 1.102 yamt KDASSERT(ifp->if_capenable & IFCAP_CSUM_TCPv4_Tx);
1407 1.31 thorpej SIP_EVCNT_INCR(&sc->sc_ev_txtcpsum);
1408 1.31 thorpej extsts |= htole32(EXTSTS_TCPPKT);
1409 1.31 thorpej } else if (m0->m_pkthdr.csum_flags & M_CSUM_UDPv4) {
1410 1.102 yamt KDASSERT(ifp->if_capenable & IFCAP_CSUM_UDPv4_Tx);
1411 1.31 thorpej SIP_EVCNT_INCR(&sc->sc_ev_txudpsum);
1412 1.31 thorpej extsts |= htole32(EXTSTS_UDPPKT);
1413 1.31 thorpej }
1414 1.31 thorpej sc->sc_txdescs[sc->sc_txnext].sipd_extsts |= extsts;
1415 1.29 thorpej #endif /* DP83820 */
1416 1.29 thorpej
1417 1.1 thorpej /* Sync the descriptors we're using. */
1418 1.1 thorpej SIP_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
1419 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1420 1.1 thorpej
1421 1.1 thorpej /*
1422 1.57 thorpej * The entire packet is set up. Give the first descrptor
1423 1.57 thorpej * to the chip now.
1424 1.57 thorpej */
1425 1.57 thorpej sc->sc_txdescs[sc->sc_txnext].sipd_cmdsts |=
1426 1.57 thorpej htole32(CMDSTS_OWN);
1427 1.57 thorpej SIP_CDTXSYNC(sc, sc->sc_txnext, 1,
1428 1.57 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1429 1.57 thorpej
1430 1.57 thorpej /*
1431 1.1 thorpej * Store a pointer to the packet so we can free it later,
1432 1.1 thorpej * and remember what txdirty will be once the packet is
1433 1.1 thorpej * done.
1434 1.1 thorpej */
1435 1.1 thorpej txs->txs_mbuf = m0;
1436 1.1 thorpej txs->txs_firstdesc = sc->sc_txnext;
1437 1.1 thorpej txs->txs_lastdesc = lasttx;
1438 1.1 thorpej
1439 1.1 thorpej /* Advance the tx pointer. */
1440 1.1 thorpej sc->sc_txfree -= dmamap->dm_nsegs;
1441 1.1 thorpej sc->sc_txnext = nexttx;
1442 1.1 thorpej
1443 1.54 lukem SIMPLEQ_REMOVE_HEAD(&sc->sc_txfreeq, txs_q);
1444 1.1 thorpej SIMPLEQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q);
1445 1.1 thorpej
1446 1.1 thorpej #if NBPFILTER > 0
1447 1.1 thorpej /*
1448 1.1 thorpej * Pass the packet to any BPF listeners.
1449 1.1 thorpej */
1450 1.1 thorpej if (ifp->if_bpf)
1451 1.1 thorpej bpf_mtap(ifp->if_bpf, m0);
1452 1.1 thorpej #endif /* NBPFILTER > 0 */
1453 1.1 thorpej }
1454 1.1 thorpej
1455 1.1 thorpej if (txs == NULL || sc->sc_txfree == 0) {
1456 1.1 thorpej /* No more slots left; notify upper layer. */
1457 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
1458 1.1 thorpej }
1459 1.1 thorpej
1460 1.1 thorpej if (sc->sc_txfree != ofree) {
1461 1.30 thorpej /*
1462 1.30 thorpej * Start the transmit process. Note, the manual says
1463 1.30 thorpej * that if there are no pending transmissions in the
1464 1.30 thorpej * chip's internal queue (indicated by TXE being clear),
1465 1.30 thorpej * then the driver software must set the TXDP to the
1466 1.30 thorpej * first descriptor to be transmitted. However, if we
1467 1.30 thorpej * do this, it causes serious performance degredation on
1468 1.30 thorpej * the DP83820 under load, not setting TXDP doesn't seem
1469 1.30 thorpej * to adversely affect the SiS 900 or DP83815.
1470 1.30 thorpej *
1471 1.30 thorpej * Well, I guess it wouldn't be the first time a manual
1472 1.30 thorpej * has lied -- and they could be speaking of the NULL-
1473 1.30 thorpej * terminated descriptor list case, rather than OWN-
1474 1.30 thorpej * terminated rings.
1475 1.30 thorpej */
1476 1.30 thorpej #if 0
1477 1.1 thorpej if ((bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CR) &
1478 1.1 thorpej CR_TXE) == 0) {
1479 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXDP,
1480 1.1 thorpej SIP_CDTXADDR(sc, firsttx));
1481 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_TXE);
1482 1.1 thorpej }
1483 1.30 thorpej #else
1484 1.30 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_TXE);
1485 1.30 thorpej #endif
1486 1.1 thorpej
1487 1.1 thorpej /* Set a watchdog timer in case the chip flakes out. */
1488 1.88 thorpej #ifdef DP83820
1489 1.88 thorpej /* Gigabit autonegotiation takes 5 seconds. */
1490 1.88 thorpej ifp->if_timer = 10;
1491 1.88 thorpej #else
1492 1.1 thorpej ifp->if_timer = 5;
1493 1.88 thorpej #endif
1494 1.1 thorpej }
1495 1.1 thorpej }
1496 1.1 thorpej
1497 1.1 thorpej /*
1498 1.1 thorpej * sip_watchdog: [ifnet interface function]
1499 1.1 thorpej *
1500 1.1 thorpej * Watchdog timer handler.
1501 1.1 thorpej */
1502 1.95 thorpej static void
1503 1.28 thorpej SIP_DECL(watchdog)(struct ifnet *ifp)
1504 1.1 thorpej {
1505 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
1506 1.1 thorpej
1507 1.1 thorpej /*
1508 1.1 thorpej * The chip seems to ignore the CMDSTS_INTR bit sometimes!
1509 1.1 thorpej * If we get a timeout, try and sweep up transmit descriptors.
1510 1.1 thorpej * If we manage to sweep them all up, ignore the lack of
1511 1.1 thorpej * interrupt.
1512 1.1 thorpej */
1513 1.28 thorpej SIP_DECL(txintr)(sc);
1514 1.1 thorpej
1515 1.1 thorpej if (sc->sc_txfree != SIP_NTXDESC) {
1516 1.1 thorpej printf("%s: device timeout\n", sc->sc_dev.dv_xname);
1517 1.1 thorpej ifp->if_oerrors++;
1518 1.1 thorpej
1519 1.1 thorpej /* Reset the interface. */
1520 1.28 thorpej (void) SIP_DECL(init)(ifp);
1521 1.1 thorpej } else if (ifp->if_flags & IFF_DEBUG)
1522 1.1 thorpej printf("%s: recovered from device timeout\n",
1523 1.1 thorpej sc->sc_dev.dv_xname);
1524 1.1 thorpej
1525 1.1 thorpej /* Try to get more packets going. */
1526 1.28 thorpej SIP_DECL(start)(ifp);
1527 1.1 thorpej }
1528 1.1 thorpej
1529 1.1 thorpej /*
1530 1.1 thorpej * sip_ioctl: [ifnet interface function]
1531 1.1 thorpej *
1532 1.1 thorpej * Handle control requests from the operator.
1533 1.1 thorpej */
1534 1.95 thorpej static int
1535 1.28 thorpej SIP_DECL(ioctl)(struct ifnet *ifp, u_long cmd, caddr_t data)
1536 1.1 thorpej {
1537 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
1538 1.1 thorpej struct ifreq *ifr = (struct ifreq *)data;
1539 1.17 thorpej int s, error;
1540 1.1 thorpej
1541 1.1 thorpej s = splnet();
1542 1.1 thorpej
1543 1.1 thorpej switch (cmd) {
1544 1.17 thorpej case SIOCSIFMEDIA:
1545 1.89 thorpej /* Flow control requires full-duplex mode. */
1546 1.89 thorpej if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
1547 1.89 thorpej (ifr->ifr_media & IFM_FDX) == 0)
1548 1.89 thorpej ifr->ifr_media &= ~IFM_ETH_FMASK;
1549 1.89 thorpej #ifdef DP83820
1550 1.89 thorpej if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
1551 1.89 thorpej if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
1552 1.89 thorpej /* We can do both TXPAUSE and RXPAUSE. */
1553 1.89 thorpej ifr->ifr_media |=
1554 1.89 thorpej IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
1555 1.89 thorpej }
1556 1.89 thorpej sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
1557 1.89 thorpej }
1558 1.89 thorpej #else
1559 1.89 thorpej /* XXX */
1560 1.89 thorpej if (SIP_CHIP_MODEL(sc, PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83815))
1561 1.89 thorpej ifr->ifr_media &= ~IFM_ETH_FMASK;
1562 1.89 thorpej
1563 1.89 thorpej if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
1564 1.89 thorpej if (ifr->ifr_media & IFM_FLOW) {
1565 1.89 thorpej /*
1566 1.89 thorpej * Both TXPAUSE and RXPAUSE must be set.
1567 1.89 thorpej * (SiS900 and DP83815 don't have PAUSE_ASYM
1568 1.89 thorpej * feature.)
1569 1.89 thorpej *
1570 1.89 thorpej * XXX Can SiS900 and DP83815 send PAUSE?
1571 1.89 thorpej */
1572 1.89 thorpej ifr->ifr_media |=
1573 1.89 thorpej IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
1574 1.89 thorpej }
1575 1.89 thorpej sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
1576 1.89 thorpej }
1577 1.89 thorpej #endif
1578 1.89 thorpej /* FALLTHROUGH */
1579 1.17 thorpej case SIOCGIFMEDIA:
1580 1.17 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
1581 1.1 thorpej break;
1582 1.98 kim case SIOCSIFFLAGS:
1583 1.98 kim /* If the interface is up and running, only modify the receive
1584 1.98 kim * filter when setting promiscuous or debug mode. Otherwise
1585 1.98 kim * fall through to ether_ioctl, which will reset the chip.
1586 1.98 kim */
1587 1.106 pavel
1588 1.106 pavel #define COMPARE_EC(sc) (((sc)->sc_prev.ec_capenable \
1589 1.106 pavel == (sc)->sc_ethercom.ec_capenable) \
1590 1.106 pavel && ((sc)->sc_prev.is_vlan == \
1591 1.106 pavel VLAN_ATTACHED(&(sc)->sc_ethercom) ))
1592 1.106 pavel
1593 1.106 pavel #define COMPARE_IC(sc, ifp) ((sc)->sc_prev.if_capenable == (ifp)->if_capenable)
1594 1.106 pavel
1595 1.98 kim #define RESETIGN (IFF_CANTCHANGE|IFF_DEBUG)
1596 1.98 kim if (((ifp->if_flags & (IFF_UP|IFF_RUNNING))
1597 1.98 kim == (IFF_UP|IFF_RUNNING))
1598 1.98 kim && ((ifp->if_flags & (~RESETIGN))
1599 1.106 pavel == (sc->sc_if_flags & (~RESETIGN)))
1600 1.106 pavel && COMPARE_EC(sc) && COMPARE_IC(sc, ifp)) {
1601 1.98 kim /* Set up the receive filter. */
1602 1.98 kim (*sc->sc_model->sip_variant->sipv_set_filter)(sc);
1603 1.99 cube error = 0;
1604 1.98 kim break;
1605 1.98 kim #undef RESETIGN
1606 1.98 kim }
1607 1.98 kim /* FALLTHROUGH */
1608 1.17 thorpej default:
1609 1.17 thorpej error = ether_ioctl(ifp, cmd, data);
1610 1.101 perry if (error == ENETRESET) {
1611 1.1 thorpej /*
1612 1.1 thorpej * Multicast list has changed; set the hardware filter
1613 1.1 thorpej * accordingly.
1614 1.1 thorpej */
1615 1.96 thorpej if (ifp->if_flags & IFF_RUNNING)
1616 1.96 thorpej (*sc->sc_model->sip_variant->sipv_set_filter)(sc);
1617 1.1 thorpej error = 0;
1618 1.1 thorpej }
1619 1.1 thorpej break;
1620 1.1 thorpej }
1621 1.1 thorpej
1622 1.1 thorpej /* Try to get more packets going. */
1623 1.28 thorpej SIP_DECL(start)(ifp);
1624 1.1 thorpej
1625 1.98 kim sc->sc_if_flags = ifp->if_flags;
1626 1.1 thorpej splx(s);
1627 1.1 thorpej return (error);
1628 1.1 thorpej }
1629 1.1 thorpej
1630 1.1 thorpej /*
1631 1.1 thorpej * sip_intr:
1632 1.1 thorpej *
1633 1.1 thorpej * Interrupt service routine.
1634 1.1 thorpej */
1635 1.95 thorpej static int
1636 1.28 thorpej SIP_DECL(intr)(void *arg)
1637 1.1 thorpej {
1638 1.1 thorpej struct sip_softc *sc = arg;
1639 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1640 1.1 thorpej u_int32_t isr;
1641 1.1 thorpej int handled = 0;
1642 1.1 thorpej
1643 1.88 thorpej /* Disable interrupts. */
1644 1.88 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_IER, 0);
1645 1.88 thorpej
1646 1.1 thorpej for (;;) {
1647 1.1 thorpej /* Reading clears interrupt. */
1648 1.1 thorpej isr = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ISR);
1649 1.1 thorpej if ((isr & sc->sc_imr) == 0)
1650 1.1 thorpej break;
1651 1.65 itojun
1652 1.65 itojun #if NRND > 0
1653 1.66 itojun if (RND_ENABLED(&sc->rnd_source))
1654 1.66 itojun rnd_add_uint32(&sc->rnd_source, isr);
1655 1.65 itojun #endif
1656 1.1 thorpej
1657 1.1 thorpej handled = 1;
1658 1.1 thorpej
1659 1.1 thorpej if (isr & (ISR_RXORN|ISR_RXIDLE|ISR_RXDESC)) {
1660 1.30 thorpej SIP_EVCNT_INCR(&sc->sc_ev_rxintr);
1661 1.30 thorpej
1662 1.1 thorpej /* Grab any new packets. */
1663 1.28 thorpej SIP_DECL(rxintr)(sc);
1664 1.1 thorpej
1665 1.1 thorpej if (isr & ISR_RXORN) {
1666 1.1 thorpej printf("%s: receive FIFO overrun\n",
1667 1.1 thorpej sc->sc_dev.dv_xname);
1668 1.1 thorpej
1669 1.1 thorpej /* XXX adjust rx_drain_thresh? */
1670 1.1 thorpej }
1671 1.1 thorpej
1672 1.1 thorpej if (isr & ISR_RXIDLE) {
1673 1.1 thorpej printf("%s: receive ring overrun\n",
1674 1.1 thorpej sc->sc_dev.dv_xname);
1675 1.1 thorpej
1676 1.1 thorpej /* Get the receive process going again. */
1677 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh,
1678 1.1 thorpej SIP_RXDP, SIP_CDRXADDR(sc, sc->sc_rxptr));
1679 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh,
1680 1.1 thorpej SIP_CR, CR_RXE);
1681 1.1 thorpej }
1682 1.1 thorpej }
1683 1.1 thorpej
1684 1.56 thorpej if (isr & (ISR_TXURN|ISR_TXDESC|ISR_TXIDLE)) {
1685 1.56 thorpej #ifdef SIP_EVENT_COUNTERS
1686 1.56 thorpej if (isr & ISR_TXDESC)
1687 1.56 thorpej SIP_EVCNT_INCR(&sc->sc_ev_txdintr);
1688 1.56 thorpej else if (isr & ISR_TXIDLE)
1689 1.56 thorpej SIP_EVCNT_INCR(&sc->sc_ev_txiintr);
1690 1.56 thorpej #endif
1691 1.30 thorpej
1692 1.1 thorpej /* Sweep up transmit descriptors. */
1693 1.28 thorpej SIP_DECL(txintr)(sc);
1694 1.1 thorpej
1695 1.1 thorpej if (isr & ISR_TXURN) {
1696 1.1 thorpej u_int32_t thresh;
1697 1.1 thorpej
1698 1.1 thorpej printf("%s: transmit FIFO underrun",
1699 1.1 thorpej sc->sc_dev.dv_xname);
1700 1.1 thorpej
1701 1.1 thorpej thresh = sc->sc_tx_drain_thresh + 1;
1702 1.1 thorpej if (thresh <= TXCFG_DRTH &&
1703 1.1 thorpej (thresh * 32) <= (SIP_TXFIFO_SIZE -
1704 1.1 thorpej (sc->sc_tx_fill_thresh * 32))) {
1705 1.1 thorpej printf("; increasing Tx drain "
1706 1.1 thorpej "threshold to %u bytes\n",
1707 1.1 thorpej thresh * 32);
1708 1.1 thorpej sc->sc_tx_drain_thresh = thresh;
1709 1.28 thorpej (void) SIP_DECL(init)(ifp);
1710 1.1 thorpej } else {
1711 1.28 thorpej (void) SIP_DECL(init)(ifp);
1712 1.1 thorpej printf("\n");
1713 1.1 thorpej }
1714 1.1 thorpej }
1715 1.1 thorpej }
1716 1.1 thorpej
1717 1.29 thorpej #if !defined(DP83820)
1718 1.1 thorpej if (sc->sc_imr & (ISR_PAUSE_END|ISR_PAUSE_ST)) {
1719 1.1 thorpej if (isr & ISR_PAUSE_ST) {
1720 1.89 thorpej sc->sc_paused = 1;
1721 1.94 thorpej SIP_EVCNT_INCR(&sc->sc_ev_rxpause);
1722 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
1723 1.1 thorpej }
1724 1.1 thorpej if (isr & ISR_PAUSE_END) {
1725 1.89 thorpej sc->sc_paused = 0;
1726 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1727 1.1 thorpej }
1728 1.1 thorpej }
1729 1.29 thorpej #endif /* ! DP83820 */
1730 1.1 thorpej
1731 1.1 thorpej if (isr & ISR_HIBERR) {
1732 1.62 thorpej int want_init = 0;
1733 1.62 thorpej
1734 1.62 thorpej SIP_EVCNT_INCR(&sc->sc_ev_hiberr);
1735 1.62 thorpej
1736 1.1 thorpej #define PRINTERR(bit, str) \
1737 1.62 thorpej do { \
1738 1.68 itojun if ((isr & (bit)) != 0) { \
1739 1.68 itojun if ((ifp->if_flags & IFF_DEBUG) != 0) \
1740 1.68 itojun printf("%s: %s\n", \
1741 1.68 itojun sc->sc_dev.dv_xname, str); \
1742 1.62 thorpej want_init = 1; \
1743 1.62 thorpej } \
1744 1.62 thorpej } while (/*CONSTCOND*/0)
1745 1.62 thorpej
1746 1.1 thorpej PRINTERR(ISR_DPERR, "parity error");
1747 1.1 thorpej PRINTERR(ISR_SSERR, "system error");
1748 1.1 thorpej PRINTERR(ISR_RMABT, "master abort");
1749 1.1 thorpej PRINTERR(ISR_RTABT, "target abort");
1750 1.1 thorpej PRINTERR(ISR_RXSOVR, "receive status FIFO overrun");
1751 1.62 thorpej /*
1752 1.62 thorpej * Ignore:
1753 1.62 thorpej * Tx reset complete
1754 1.62 thorpej * Rx reset complete
1755 1.62 thorpej */
1756 1.62 thorpej if (want_init)
1757 1.62 thorpej (void) SIP_DECL(init)(ifp);
1758 1.1 thorpej #undef PRINTERR
1759 1.1 thorpej }
1760 1.1 thorpej }
1761 1.1 thorpej
1762 1.88 thorpej /* Re-enable interrupts. */
1763 1.88 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_IER, IER_IE);
1764 1.88 thorpej
1765 1.1 thorpej /* Try to get more packets going. */
1766 1.28 thorpej SIP_DECL(start)(ifp);
1767 1.1 thorpej
1768 1.1 thorpej return (handled);
1769 1.1 thorpej }
1770 1.1 thorpej
1771 1.1 thorpej /*
1772 1.1 thorpej * sip_txintr:
1773 1.1 thorpej *
1774 1.1 thorpej * Helper; handle transmit interrupts.
1775 1.1 thorpej */
1776 1.95 thorpej static void
1777 1.28 thorpej SIP_DECL(txintr)(struct sip_softc *sc)
1778 1.1 thorpej {
1779 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1780 1.1 thorpej struct sip_txsoft *txs;
1781 1.1 thorpej u_int32_t cmdsts;
1782 1.1 thorpej
1783 1.88 thorpej #ifndef DP83820
1784 1.89 thorpej if (sc->sc_paused == 0)
1785 1.90 enami #endif
1786 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1787 1.1 thorpej
1788 1.1 thorpej /*
1789 1.1 thorpej * Go through our Tx list and free mbufs for those
1790 1.1 thorpej * frames which have been transmitted.
1791 1.1 thorpej */
1792 1.1 thorpej while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
1793 1.1 thorpej SIP_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_dmamap->dm_nsegs,
1794 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1795 1.1 thorpej
1796 1.14 tsutsui cmdsts = le32toh(sc->sc_txdescs[txs->txs_lastdesc].sipd_cmdsts);
1797 1.1 thorpej if (cmdsts & CMDSTS_OWN)
1798 1.1 thorpej break;
1799 1.1 thorpej
1800 1.54 lukem SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
1801 1.1 thorpej
1802 1.1 thorpej sc->sc_txfree += txs->txs_dmamap->dm_nsegs;
1803 1.1 thorpej
1804 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
1805 1.1 thorpej 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1806 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
1807 1.1 thorpej m_freem(txs->txs_mbuf);
1808 1.1 thorpej txs->txs_mbuf = NULL;
1809 1.1 thorpej
1810 1.1 thorpej SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
1811 1.1 thorpej
1812 1.1 thorpej /*
1813 1.1 thorpej * Check for errors and collisions.
1814 1.1 thorpej */
1815 1.1 thorpej if (cmdsts &
1816 1.1 thorpej (CMDSTS_Tx_TXA|CMDSTS_Tx_TFU|CMDSTS_Tx_ED|CMDSTS_Tx_EC)) {
1817 1.34 simonb ifp->if_oerrors++;
1818 1.34 simonb if (cmdsts & CMDSTS_Tx_EC)
1819 1.34 simonb ifp->if_collisions += 16;
1820 1.1 thorpej if (ifp->if_flags & IFF_DEBUG) {
1821 1.34 simonb if (cmdsts & CMDSTS_Tx_ED)
1822 1.1 thorpej printf("%s: excessive deferral\n",
1823 1.1 thorpej sc->sc_dev.dv_xname);
1824 1.34 simonb if (cmdsts & CMDSTS_Tx_EC)
1825 1.1 thorpej printf("%s: excessive collisions\n",
1826 1.1 thorpej sc->sc_dev.dv_xname);
1827 1.1 thorpej }
1828 1.1 thorpej } else {
1829 1.1 thorpej /* Packet was transmitted successfully. */
1830 1.1 thorpej ifp->if_opackets++;
1831 1.1 thorpej ifp->if_collisions += CMDSTS_COLLISIONS(cmdsts);
1832 1.1 thorpej }
1833 1.1 thorpej }
1834 1.1 thorpej
1835 1.1 thorpej /*
1836 1.1 thorpej * If there are no more pending transmissions, cancel the watchdog
1837 1.1 thorpej * timer.
1838 1.1 thorpej */
1839 1.56 thorpej if (txs == NULL) {
1840 1.1 thorpej ifp->if_timer = 0;
1841 1.56 thorpej sc->sc_txwin = 0;
1842 1.56 thorpej }
1843 1.1 thorpej }
1844 1.1 thorpej
1845 1.35 thorpej #if defined(DP83820)
1846 1.1 thorpej /*
1847 1.1 thorpej * sip_rxintr:
1848 1.1 thorpej *
1849 1.1 thorpej * Helper; handle receive interrupts.
1850 1.1 thorpej */
1851 1.95 thorpej static void
1852 1.28 thorpej SIP_DECL(rxintr)(struct sip_softc *sc)
1853 1.1 thorpej {
1854 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1855 1.1 thorpej struct sip_rxsoft *rxs;
1856 1.97 thorpej struct mbuf *m;
1857 1.35 thorpej u_int32_t cmdsts, extsts;
1858 1.97 thorpej int i, len;
1859 1.1 thorpej
1860 1.1 thorpej for (i = sc->sc_rxptr;; i = SIP_NEXTRX(i)) {
1861 1.1 thorpej rxs = &sc->sc_rxsoft[i];
1862 1.1 thorpej
1863 1.1 thorpej SIP_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1864 1.1 thorpej
1865 1.14 tsutsui cmdsts = le32toh(sc->sc_rxdescs[i].sipd_cmdsts);
1866 1.29 thorpej extsts = le32toh(sc->sc_rxdescs[i].sipd_extsts);
1867 1.97 thorpej len = CMDSTS_SIZE(cmdsts);
1868 1.1 thorpej
1869 1.1 thorpej /*
1870 1.1 thorpej * NOTE: OWN is set if owned by _consumer_. We're the
1871 1.1 thorpej * consumer of the receive ring, so if the bit is clear,
1872 1.1 thorpej * we have processed all of the packets.
1873 1.1 thorpej */
1874 1.1 thorpej if ((cmdsts & CMDSTS_OWN) == 0) {
1875 1.1 thorpej /*
1876 1.1 thorpej * We have processed all of the receive buffers.
1877 1.1 thorpej */
1878 1.1 thorpej break;
1879 1.1 thorpej }
1880 1.1 thorpej
1881 1.36 thorpej if (__predict_false(sc->sc_rxdiscard)) {
1882 1.36 thorpej SIP_INIT_RXDESC(sc, i);
1883 1.36 thorpej if ((cmdsts & CMDSTS_MORE) == 0) {
1884 1.36 thorpej /* Reset our state. */
1885 1.36 thorpej sc->sc_rxdiscard = 0;
1886 1.36 thorpej }
1887 1.36 thorpej continue;
1888 1.36 thorpej }
1889 1.36 thorpej
1890 1.36 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1891 1.36 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1892 1.36 thorpej
1893 1.36 thorpej m = rxs->rxs_mbuf;
1894 1.36 thorpej
1895 1.36 thorpej /*
1896 1.36 thorpej * Add a new receive buffer to the ring.
1897 1.36 thorpej */
1898 1.36 thorpej if (SIP_DECL(add_rxbuf)(sc, i) != 0) {
1899 1.36 thorpej /*
1900 1.36 thorpej * Failed, throw away what we've done so
1901 1.36 thorpej * far, and discard the rest of the packet.
1902 1.36 thorpej */
1903 1.36 thorpej ifp->if_ierrors++;
1904 1.36 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1905 1.36 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1906 1.36 thorpej SIP_INIT_RXDESC(sc, i);
1907 1.36 thorpej if (cmdsts & CMDSTS_MORE)
1908 1.36 thorpej sc->sc_rxdiscard = 1;
1909 1.36 thorpej if (sc->sc_rxhead != NULL)
1910 1.36 thorpej m_freem(sc->sc_rxhead);
1911 1.36 thorpej SIP_RXCHAIN_RESET(sc);
1912 1.36 thorpej continue;
1913 1.36 thorpej }
1914 1.36 thorpej
1915 1.36 thorpej SIP_RXCHAIN_LINK(sc, m);
1916 1.36 thorpej
1917 1.97 thorpej m->m_len = len;
1918 1.97 thorpej
1919 1.36 thorpej /*
1920 1.36 thorpej * If this is not the end of the packet, keep
1921 1.36 thorpej * looking.
1922 1.36 thorpej */
1923 1.36 thorpej if (cmdsts & CMDSTS_MORE) {
1924 1.97 thorpej sc->sc_rxlen += len;
1925 1.36 thorpej continue;
1926 1.36 thorpej }
1927 1.36 thorpej
1928 1.1 thorpej /*
1929 1.97 thorpej * Okay, we have the entire packet now. The chip includes
1930 1.97 thorpej * the FCS, so we need to trim it.
1931 1.36 thorpej */
1932 1.97 thorpej m->m_len -= ETHER_CRC_LEN;
1933 1.97 thorpej
1934 1.36 thorpej *sc->sc_rxtailp = NULL;
1935 1.104 thorpej len = m->m_len + sc->sc_rxlen;
1936 1.36 thorpej m = sc->sc_rxhead;
1937 1.36 thorpej
1938 1.36 thorpej SIP_RXCHAIN_RESET(sc);
1939 1.36 thorpej
1940 1.36 thorpej /*
1941 1.36 thorpej * If an error occurred, update stats and drop the packet.
1942 1.1 thorpej */
1943 1.36 thorpej if (cmdsts & (CMDSTS_Rx_RXA|CMDSTS_Rx_RUNT|
1944 1.1 thorpej CMDSTS_Rx_ISE|CMDSTS_Rx_CRCE|CMDSTS_Rx_FAE)) {
1945 1.1 thorpej ifp->if_ierrors++;
1946 1.1 thorpej if ((cmdsts & CMDSTS_Rx_RXA) != 0 &&
1947 1.1 thorpej (cmdsts & CMDSTS_Rx_RXO) == 0) {
1948 1.1 thorpej /* Receive overrun handled elsewhere. */
1949 1.1 thorpej printf("%s: receive descriptor error\n",
1950 1.1 thorpej sc->sc_dev.dv_xname);
1951 1.1 thorpej }
1952 1.1 thorpej #define PRINTERR(bit, str) \
1953 1.67 itojun if ((ifp->if_flags & IFF_DEBUG) != 0 && \
1954 1.67 itojun (cmdsts & (bit)) != 0) \
1955 1.1 thorpej printf("%s: %s\n", sc->sc_dev.dv_xname, str)
1956 1.1 thorpej PRINTERR(CMDSTS_Rx_RUNT, "runt packet");
1957 1.1 thorpej PRINTERR(CMDSTS_Rx_ISE, "invalid symbol error");
1958 1.1 thorpej PRINTERR(CMDSTS_Rx_CRCE, "CRC error");
1959 1.1 thorpej PRINTERR(CMDSTS_Rx_FAE, "frame alignment error");
1960 1.1 thorpej #undef PRINTERR
1961 1.36 thorpej m_freem(m);
1962 1.1 thorpej continue;
1963 1.1 thorpej }
1964 1.1 thorpej
1965 1.1 thorpej /*
1966 1.2 thorpej * If the packet is small enough to fit in a
1967 1.2 thorpej * single header mbuf, allocate one and copy
1968 1.2 thorpej * the data into it. This greatly reduces
1969 1.2 thorpej * memory consumption when we receive lots
1970 1.2 thorpej * of small packets.
1971 1.1 thorpej */
1972 1.36 thorpej if (SIP_DECL(copy_small) != 0 && len <= (MHLEN - 2)) {
1973 1.36 thorpej struct mbuf *nm;
1974 1.36 thorpej MGETHDR(nm, M_DONTWAIT, MT_DATA);
1975 1.36 thorpej if (nm == NULL) {
1976 1.2 thorpej ifp->if_ierrors++;
1977 1.36 thorpej m_freem(m);
1978 1.2 thorpej continue;
1979 1.2 thorpej }
1980 1.105 bouyer MCLAIM(m, &sc->sc_ethercom.ec_rx_mowner);
1981 1.36 thorpej nm->m_data += 2;
1982 1.36 thorpej nm->m_pkthdr.len = nm->m_len = len;
1983 1.36 thorpej m_copydata(m, 0, len, mtod(nm, caddr_t));
1984 1.36 thorpej m_freem(m);
1985 1.36 thorpej m = nm;
1986 1.1 thorpej }
1987 1.36 thorpej #ifndef __NO_STRICT_ALIGNMENT
1988 1.36 thorpej else {
1989 1.36 thorpej /*
1990 1.36 thorpej * The DP83820's receive buffers must be 4-byte
1991 1.36 thorpej * aligned. But this means that the data after
1992 1.36 thorpej * the Ethernet header is misaligned. To compensate,
1993 1.36 thorpej * we have artificially shortened the buffer size
1994 1.36 thorpej * in the descriptor, and we do an overlapping copy
1995 1.36 thorpej * of the data two bytes further in (in the first
1996 1.36 thorpej * buffer of the chain only).
1997 1.36 thorpej */
1998 1.36 thorpej memmove(mtod(m, caddr_t) + 2, mtod(m, caddr_t),
1999 1.36 thorpej m->m_len);
2000 1.36 thorpej m->m_data += 2;
2001 1.1 thorpej }
2002 1.36 thorpej #endif /* ! __NO_STRICT_ALIGNMENT */
2003 1.1 thorpej
2004 1.29 thorpej /*
2005 1.29 thorpej * If VLANs are enabled, VLAN packets have been unwrapped
2006 1.29 thorpej * for us. Associate the tag with the packet.
2007 1.29 thorpej */
2008 1.107 pavel
2009 1.107 pavel /*
2010 1.107 pavel * Again, byte swapping is tricky. Hardware provided
2011 1.107 pavel * the tag in the network byte order, but extsts was
2012 1.107 pavel * passed through le32toh() in the meantime. On a
2013 1.107 pavel * big-endian machine, we need to swap it again. On a
2014 1.107 pavel * little-endian machine, we need to convert from the
2015 1.107 pavel * network to host byte order. This means that we must
2016 1.107 pavel * swap it in any case, so unconditional swap instead
2017 1.107 pavel * of htons() is used.
2018 1.107 pavel */
2019 1.100 jdolecek if ((extsts & EXTSTS_VPKT) != 0) {
2020 1.107 pavel VLAN_INPUT_TAG(ifp, m, bswap16(extsts & EXTSTS_VTCI),
2021 1.100 jdolecek continue);
2022 1.29 thorpej }
2023 1.31 thorpej
2024 1.31 thorpej /*
2025 1.31 thorpej * Set the incoming checksum information for the
2026 1.31 thorpej * packet.
2027 1.31 thorpej */
2028 1.31 thorpej if ((extsts & EXTSTS_IPPKT) != 0) {
2029 1.31 thorpej SIP_EVCNT_INCR(&sc->sc_ev_rxipsum);
2030 1.31 thorpej m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
2031 1.31 thorpej if (extsts & EXTSTS_Rx_IPERR)
2032 1.31 thorpej m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
2033 1.31 thorpej if (extsts & EXTSTS_TCPPKT) {
2034 1.31 thorpej SIP_EVCNT_INCR(&sc->sc_ev_rxtcpsum);
2035 1.31 thorpej m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
2036 1.31 thorpej if (extsts & EXTSTS_Rx_TCPERR)
2037 1.31 thorpej m->m_pkthdr.csum_flags |=
2038 1.31 thorpej M_CSUM_TCP_UDP_BAD;
2039 1.31 thorpej } else if (extsts & EXTSTS_UDPPKT) {
2040 1.31 thorpej SIP_EVCNT_INCR(&sc->sc_ev_rxudpsum);
2041 1.31 thorpej m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
2042 1.31 thorpej if (extsts & EXTSTS_Rx_UDPERR)
2043 1.31 thorpej m->m_pkthdr.csum_flags |=
2044 1.31 thorpej M_CSUM_TCP_UDP_BAD;
2045 1.31 thorpej }
2046 1.31 thorpej }
2047 1.40 thorpej
2048 1.40 thorpej ifp->if_ipackets++;
2049 1.40 thorpej m->m_pkthdr.rcvif = ifp;
2050 1.97 thorpej m->m_pkthdr.len = len;
2051 1.40 thorpej
2052 1.40 thorpej #if NBPFILTER > 0
2053 1.40 thorpej /*
2054 1.40 thorpej * Pass this up to any BPF listeners, but only
2055 1.40 thorpej * pass if up the stack if it's for us.
2056 1.40 thorpej */
2057 1.40 thorpej if (ifp->if_bpf)
2058 1.40 thorpej bpf_mtap(ifp->if_bpf, m);
2059 1.40 thorpej #endif /* NBPFILTER > 0 */
2060 1.29 thorpej
2061 1.1 thorpej /* Pass it on. */
2062 1.1 thorpej (*ifp->if_input)(ifp, m);
2063 1.1 thorpej }
2064 1.1 thorpej
2065 1.1 thorpej /* Update the receive pointer. */
2066 1.1 thorpej sc->sc_rxptr = i;
2067 1.1 thorpej }
2068 1.35 thorpej #else /* ! DP83820 */
2069 1.35 thorpej /*
2070 1.35 thorpej * sip_rxintr:
2071 1.35 thorpej *
2072 1.35 thorpej * Helper; handle receive interrupts.
2073 1.35 thorpej */
2074 1.95 thorpej static void
2075 1.35 thorpej SIP_DECL(rxintr)(struct sip_softc *sc)
2076 1.35 thorpej {
2077 1.35 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2078 1.35 thorpej struct sip_rxsoft *rxs;
2079 1.35 thorpej struct mbuf *m;
2080 1.35 thorpej u_int32_t cmdsts;
2081 1.35 thorpej int i, len;
2082 1.35 thorpej
2083 1.35 thorpej for (i = sc->sc_rxptr;; i = SIP_NEXTRX(i)) {
2084 1.35 thorpej rxs = &sc->sc_rxsoft[i];
2085 1.35 thorpej
2086 1.35 thorpej SIP_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
2087 1.35 thorpej
2088 1.35 thorpej cmdsts = le32toh(sc->sc_rxdescs[i].sipd_cmdsts);
2089 1.35 thorpej
2090 1.35 thorpej /*
2091 1.35 thorpej * NOTE: OWN is set if owned by _consumer_. We're the
2092 1.35 thorpej * consumer of the receive ring, so if the bit is clear,
2093 1.35 thorpej * we have processed all of the packets.
2094 1.35 thorpej */
2095 1.35 thorpej if ((cmdsts & CMDSTS_OWN) == 0) {
2096 1.35 thorpej /*
2097 1.35 thorpej * We have processed all of the receive buffers.
2098 1.35 thorpej */
2099 1.35 thorpej break;
2100 1.35 thorpej }
2101 1.35 thorpej
2102 1.35 thorpej /*
2103 1.35 thorpej * If any collisions were seen on the wire, count one.
2104 1.35 thorpej */
2105 1.35 thorpej if (cmdsts & CMDSTS_Rx_COL)
2106 1.35 thorpej ifp->if_collisions++;
2107 1.35 thorpej
2108 1.35 thorpej /*
2109 1.35 thorpej * If an error occurred, update stats, clear the status
2110 1.35 thorpej * word, and leave the packet buffer in place. It will
2111 1.35 thorpej * simply be reused the next time the ring comes around.
2112 1.35 thorpej */
2113 1.36 thorpej if (cmdsts & (CMDSTS_Rx_RXA|CMDSTS_Rx_RUNT|
2114 1.35 thorpej CMDSTS_Rx_ISE|CMDSTS_Rx_CRCE|CMDSTS_Rx_FAE)) {
2115 1.35 thorpej ifp->if_ierrors++;
2116 1.35 thorpej if ((cmdsts & CMDSTS_Rx_RXA) != 0 &&
2117 1.35 thorpej (cmdsts & CMDSTS_Rx_RXO) == 0) {
2118 1.35 thorpej /* Receive overrun handled elsewhere. */
2119 1.35 thorpej printf("%s: receive descriptor error\n",
2120 1.35 thorpej sc->sc_dev.dv_xname);
2121 1.35 thorpej }
2122 1.35 thorpej #define PRINTERR(bit, str) \
2123 1.67 itojun if ((ifp->if_flags & IFF_DEBUG) != 0 && \
2124 1.67 itojun (cmdsts & (bit)) != 0) \
2125 1.35 thorpej printf("%s: %s\n", sc->sc_dev.dv_xname, str)
2126 1.35 thorpej PRINTERR(CMDSTS_Rx_RUNT, "runt packet");
2127 1.35 thorpej PRINTERR(CMDSTS_Rx_ISE, "invalid symbol error");
2128 1.35 thorpej PRINTERR(CMDSTS_Rx_CRCE, "CRC error");
2129 1.35 thorpej PRINTERR(CMDSTS_Rx_FAE, "frame alignment error");
2130 1.35 thorpej #undef PRINTERR
2131 1.35 thorpej SIP_INIT_RXDESC(sc, i);
2132 1.35 thorpej continue;
2133 1.35 thorpej }
2134 1.35 thorpej
2135 1.35 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2136 1.35 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
2137 1.35 thorpej
2138 1.35 thorpej /*
2139 1.35 thorpej * No errors; receive the packet. Note, the SiS 900
2140 1.35 thorpej * includes the CRC with every packet.
2141 1.35 thorpej */
2142 1.97 thorpej len = CMDSTS_SIZE(cmdsts) - ETHER_CRC_LEN;
2143 1.35 thorpej
2144 1.35 thorpej #ifdef __NO_STRICT_ALIGNMENT
2145 1.35 thorpej /*
2146 1.35 thorpej * If the packet is small enough to fit in a
2147 1.35 thorpej * single header mbuf, allocate one and copy
2148 1.35 thorpej * the data into it. This greatly reduces
2149 1.35 thorpej * memory consumption when we receive lots
2150 1.35 thorpej * of small packets.
2151 1.35 thorpej *
2152 1.35 thorpej * Otherwise, we add a new buffer to the receive
2153 1.35 thorpej * chain. If this fails, we drop the packet and
2154 1.35 thorpej * recycle the old buffer.
2155 1.35 thorpej */
2156 1.35 thorpej if (SIP_DECL(copy_small) != 0 && len <= MHLEN) {
2157 1.35 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
2158 1.35 thorpej if (m == NULL)
2159 1.35 thorpej goto dropit;
2160 1.105 bouyer MCLAIM(m, &sc->sc_ethercom.ec_rx_mowner);
2161 1.35 thorpej memcpy(mtod(m, caddr_t),
2162 1.35 thorpej mtod(rxs->rxs_mbuf, caddr_t), len);
2163 1.35 thorpej SIP_INIT_RXDESC(sc, i);
2164 1.35 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2165 1.35 thorpej rxs->rxs_dmamap->dm_mapsize,
2166 1.35 thorpej BUS_DMASYNC_PREREAD);
2167 1.35 thorpej } else {
2168 1.35 thorpej m = rxs->rxs_mbuf;
2169 1.35 thorpej if (SIP_DECL(add_rxbuf)(sc, i) != 0) {
2170 1.35 thorpej dropit:
2171 1.35 thorpej ifp->if_ierrors++;
2172 1.35 thorpej SIP_INIT_RXDESC(sc, i);
2173 1.35 thorpej bus_dmamap_sync(sc->sc_dmat,
2174 1.35 thorpej rxs->rxs_dmamap, 0,
2175 1.35 thorpej rxs->rxs_dmamap->dm_mapsize,
2176 1.35 thorpej BUS_DMASYNC_PREREAD);
2177 1.35 thorpej continue;
2178 1.35 thorpej }
2179 1.35 thorpej }
2180 1.35 thorpej #else
2181 1.35 thorpej /*
2182 1.35 thorpej * The SiS 900's receive buffers must be 4-byte aligned.
2183 1.35 thorpej * But this means that the data after the Ethernet header
2184 1.35 thorpej * is misaligned. We must allocate a new buffer and
2185 1.35 thorpej * copy the data, shifted forward 2 bytes.
2186 1.35 thorpej */
2187 1.35 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
2188 1.35 thorpej if (m == NULL) {
2189 1.35 thorpej dropit:
2190 1.35 thorpej ifp->if_ierrors++;
2191 1.35 thorpej SIP_INIT_RXDESC(sc, i);
2192 1.35 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2193 1.35 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
2194 1.35 thorpej continue;
2195 1.35 thorpej }
2196 1.105 bouyer MCLAIM(m, &sc->sc_ethercom.ec_rx_mowner);
2197 1.35 thorpej if (len > (MHLEN - 2)) {
2198 1.35 thorpej MCLGET(m, M_DONTWAIT);
2199 1.35 thorpej if ((m->m_flags & M_EXT) == 0) {
2200 1.35 thorpej m_freem(m);
2201 1.35 thorpej goto dropit;
2202 1.35 thorpej }
2203 1.35 thorpej }
2204 1.35 thorpej m->m_data += 2;
2205 1.35 thorpej
2206 1.35 thorpej /*
2207 1.35 thorpej * Note that we use clusters for incoming frames, so the
2208 1.35 thorpej * buffer is virtually contiguous.
2209 1.35 thorpej */
2210 1.35 thorpej memcpy(mtod(m, caddr_t), mtod(rxs->rxs_mbuf, caddr_t), len);
2211 1.35 thorpej
2212 1.35 thorpej /* Allow the receive descriptor to continue using its mbuf. */
2213 1.35 thorpej SIP_INIT_RXDESC(sc, i);
2214 1.35 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2215 1.35 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
2216 1.35 thorpej #endif /* __NO_STRICT_ALIGNMENT */
2217 1.35 thorpej
2218 1.35 thorpej ifp->if_ipackets++;
2219 1.35 thorpej m->m_pkthdr.rcvif = ifp;
2220 1.35 thorpej m->m_pkthdr.len = m->m_len = len;
2221 1.35 thorpej
2222 1.35 thorpej #if NBPFILTER > 0
2223 1.35 thorpej /*
2224 1.35 thorpej * Pass this up to any BPF listeners, but only
2225 1.35 thorpej * pass if up the stack if it's for us.
2226 1.35 thorpej */
2227 1.35 thorpej if (ifp->if_bpf)
2228 1.35 thorpej bpf_mtap(ifp->if_bpf, m);
2229 1.35 thorpej #endif /* NBPFILTER > 0 */
2230 1.35 thorpej
2231 1.35 thorpej /* Pass it on. */
2232 1.35 thorpej (*ifp->if_input)(ifp, m);
2233 1.35 thorpej }
2234 1.35 thorpej
2235 1.35 thorpej /* Update the receive pointer. */
2236 1.35 thorpej sc->sc_rxptr = i;
2237 1.35 thorpej }
2238 1.35 thorpej #endif /* DP83820 */
2239 1.1 thorpej
2240 1.1 thorpej /*
2241 1.1 thorpej * sip_tick:
2242 1.1 thorpej *
2243 1.1 thorpej * One second timer, used to tick the MII.
2244 1.1 thorpej */
2245 1.95 thorpej static void
2246 1.28 thorpej SIP_DECL(tick)(void *arg)
2247 1.1 thorpej {
2248 1.1 thorpej struct sip_softc *sc = arg;
2249 1.1 thorpej int s;
2250 1.1 thorpej
2251 1.1 thorpej s = splnet();
2252 1.94 thorpej #ifdef DP83820
2253 1.94 thorpej #ifdef SIP_EVENT_COUNTERS
2254 1.94 thorpej /* Read PAUSE related counts from MIB registers. */
2255 1.94 thorpej sc->sc_ev_rxpause.ev_count +=
2256 1.94 thorpej bus_space_read_4(sc->sc_st, sc->sc_sh,
2257 1.94 thorpej SIP_NS_MIB(MIB_RXPauseFrames)) & 0xffff;
2258 1.94 thorpej sc->sc_ev_txpause.ev_count +=
2259 1.94 thorpej bus_space_read_4(sc->sc_st, sc->sc_sh,
2260 1.94 thorpej SIP_NS_MIB(MIB_TXPauseFrames)) & 0xffff;
2261 1.94 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_NS_MIBC, MIBC_ACLR);
2262 1.94 thorpej #endif /* SIP_EVENT_COUNTERS */
2263 1.94 thorpej #endif /* DP83820 */
2264 1.1 thorpej mii_tick(&sc->sc_mii);
2265 1.1 thorpej splx(s);
2266 1.1 thorpej
2267 1.29 thorpej callout_reset(&sc->sc_tick_ch, hz, SIP_DECL(tick), sc);
2268 1.1 thorpej }
2269 1.1 thorpej
2270 1.1 thorpej /*
2271 1.1 thorpej * sip_reset:
2272 1.1 thorpej *
2273 1.1 thorpej * Perform a soft reset on the SiS 900.
2274 1.1 thorpej */
2275 1.95 thorpej static void
2276 1.28 thorpej SIP_DECL(reset)(struct sip_softc *sc)
2277 1.1 thorpej {
2278 1.1 thorpej bus_space_tag_t st = sc->sc_st;
2279 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
2280 1.1 thorpej int i;
2281 1.1 thorpej
2282 1.45 thorpej bus_space_write_4(st, sh, SIP_IER, 0);
2283 1.45 thorpej bus_space_write_4(st, sh, SIP_IMR, 0);
2284 1.45 thorpej bus_space_write_4(st, sh, SIP_RFCR, 0);
2285 1.1 thorpej bus_space_write_4(st, sh, SIP_CR, CR_RST);
2286 1.1 thorpej
2287 1.14 tsutsui for (i = 0; i < SIP_TIMEOUT; i++) {
2288 1.14 tsutsui if ((bus_space_read_4(st, sh, SIP_CR) & CR_RST) == 0)
2289 1.14 tsutsui break;
2290 1.1 thorpej delay(2);
2291 1.1 thorpej }
2292 1.1 thorpej
2293 1.14 tsutsui if (i == SIP_TIMEOUT)
2294 1.14 tsutsui printf("%s: reset failed to complete\n", sc->sc_dev.dv_xname);
2295 1.14 tsutsui
2296 1.14 tsutsui delay(1000);
2297 1.29 thorpej
2298 1.29 thorpej #ifdef DP83820
2299 1.29 thorpej /*
2300 1.29 thorpej * Set the general purpose I/O bits. Do it here in case we
2301 1.29 thorpej * need to have GPIO set up to talk to the media interface.
2302 1.29 thorpej */
2303 1.29 thorpej bus_space_write_4(st, sh, SIP_GPIOR, sc->sc_gpior);
2304 1.29 thorpej delay(1000);
2305 1.29 thorpej #endif /* DP83820 */
2306 1.1 thorpej }
2307 1.1 thorpej
2308 1.1 thorpej /*
2309 1.17 thorpej * sip_init: [ ifnet interface function ]
2310 1.1 thorpej *
2311 1.1 thorpej * Initialize the interface. Must be called at splnet().
2312 1.1 thorpej */
2313 1.95 thorpej static int
2314 1.28 thorpej SIP_DECL(init)(struct ifnet *ifp)
2315 1.1 thorpej {
2316 1.17 thorpej struct sip_softc *sc = ifp->if_softc;
2317 1.1 thorpej bus_space_tag_t st = sc->sc_st;
2318 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
2319 1.1 thorpej struct sip_txsoft *txs;
2320 1.2 thorpej struct sip_rxsoft *rxs;
2321 1.1 thorpej struct sip_desc *sipd;
2322 1.78 thorpej #if defined(DP83820)
2323 1.29 thorpej u_int32_t reg;
2324 1.78 thorpej #endif
2325 1.2 thorpej int i, error = 0;
2326 1.1 thorpej
2327 1.1 thorpej /*
2328 1.1 thorpej * Cancel any pending I/O.
2329 1.1 thorpej */
2330 1.28 thorpej SIP_DECL(stop)(ifp, 0);
2331 1.1 thorpej
2332 1.1 thorpej /*
2333 1.1 thorpej * Reset the chip to a known state.
2334 1.1 thorpej */
2335 1.28 thorpej SIP_DECL(reset)(sc);
2336 1.1 thorpej
2337 1.29 thorpej #if !defined(DP83820)
2338 1.45 thorpej if (SIP_CHIP_MODEL(sc, PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83815)) {
2339 1.25 briggs /*
2340 1.25 briggs * DP83815 manual, page 78:
2341 1.25 briggs * 4.4 Recommended Registers Configuration
2342 1.25 briggs * For optimum performance of the DP83815, version noted
2343 1.25 briggs * as DP83815CVNG (SRR = 203h), the listed register
2344 1.25 briggs * modifications must be followed in sequence...
2345 1.25 briggs *
2346 1.25 briggs * It's not clear if this should be 302h or 203h because that
2347 1.25 briggs * chip name is listed as SRR 302h in the description of the
2348 1.26 briggs * SRR register. However, my revision 302h DP83815 on the
2349 1.26 briggs * Netgear FA311 purchased in 02/2001 needs these settings
2350 1.26 briggs * to avoid tons of errors in AcceptPerfectMatch (non-
2351 1.26 briggs * IFF_PROMISC) mode. I do not know if other revisions need
2352 1.26 briggs * this set or not. [briggs -- 09 March 2001]
2353 1.26 briggs *
2354 1.26 briggs * Note that only the low-order 12 bits of 0xe4 are documented
2355 1.26 briggs * and that this sets reserved bits in that register.
2356 1.25 briggs */
2357 1.78 thorpej bus_space_write_4(st, sh, 0x00cc, 0x0001);
2358 1.78 thorpej
2359 1.78 thorpej bus_space_write_4(st, sh, 0x00e4, 0x189C);
2360 1.78 thorpej bus_space_write_4(st, sh, 0x00fc, 0x0000);
2361 1.78 thorpej bus_space_write_4(st, sh, 0x00f4, 0x5040);
2362 1.78 thorpej bus_space_write_4(st, sh, 0x00f8, 0x008c);
2363 1.78 thorpej
2364 1.78 thorpej bus_space_write_4(st, sh, 0x00cc, 0x0000);
2365 1.25 briggs }
2366 1.29 thorpej #endif /* ! DP83820 */
2367 1.25 briggs
2368 1.1 thorpej /*
2369 1.1 thorpej * Initialize the transmit descriptor ring.
2370 1.1 thorpej */
2371 1.1 thorpej for (i = 0; i < SIP_NTXDESC; i++) {
2372 1.1 thorpej sipd = &sc->sc_txdescs[i];
2373 1.1 thorpej memset(sipd, 0, sizeof(struct sip_desc));
2374 1.14 tsutsui sipd->sipd_link = htole32(SIP_CDTXADDR(sc, SIP_NEXTTX(i)));
2375 1.1 thorpej }
2376 1.1 thorpej SIP_CDTXSYNC(sc, 0, SIP_NTXDESC,
2377 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
2378 1.1 thorpej sc->sc_txfree = SIP_NTXDESC;
2379 1.1 thorpej sc->sc_txnext = 0;
2380 1.56 thorpej sc->sc_txwin = 0;
2381 1.1 thorpej
2382 1.1 thorpej /*
2383 1.1 thorpej * Initialize the transmit job descriptors.
2384 1.1 thorpej */
2385 1.1 thorpej SIMPLEQ_INIT(&sc->sc_txfreeq);
2386 1.1 thorpej SIMPLEQ_INIT(&sc->sc_txdirtyq);
2387 1.1 thorpej for (i = 0; i < SIP_TXQUEUELEN; i++) {
2388 1.1 thorpej txs = &sc->sc_txsoft[i];
2389 1.1 thorpej txs->txs_mbuf = NULL;
2390 1.1 thorpej SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
2391 1.1 thorpej }
2392 1.1 thorpej
2393 1.1 thorpej /*
2394 1.1 thorpej * Initialize the receive descriptor and receive job
2395 1.2 thorpej * descriptor rings.
2396 1.1 thorpej */
2397 1.2 thorpej for (i = 0; i < SIP_NRXDESC; i++) {
2398 1.2 thorpej rxs = &sc->sc_rxsoft[i];
2399 1.2 thorpej if (rxs->rxs_mbuf == NULL) {
2400 1.28 thorpej if ((error = SIP_DECL(add_rxbuf)(sc, i)) != 0) {
2401 1.2 thorpej printf("%s: unable to allocate or map rx "
2402 1.2 thorpej "buffer %d, error = %d\n",
2403 1.2 thorpej sc->sc_dev.dv_xname, i, error);
2404 1.2 thorpej /*
2405 1.2 thorpej * XXX Should attempt to run with fewer receive
2406 1.2 thorpej * XXX buffers instead of just failing.
2407 1.2 thorpej */
2408 1.28 thorpej SIP_DECL(rxdrain)(sc);
2409 1.2 thorpej goto out;
2410 1.2 thorpej }
2411 1.42 thorpej } else
2412 1.42 thorpej SIP_INIT_RXDESC(sc, i);
2413 1.2 thorpej }
2414 1.1 thorpej sc->sc_rxptr = 0;
2415 1.36 thorpej #ifdef DP83820
2416 1.36 thorpej sc->sc_rxdiscard = 0;
2417 1.36 thorpej SIP_RXCHAIN_RESET(sc);
2418 1.36 thorpej #endif /* DP83820 */
2419 1.1 thorpej
2420 1.1 thorpej /*
2421 1.29 thorpej * Set the configuration register; it's already initialized
2422 1.29 thorpej * in sip_attach().
2423 1.1 thorpej */
2424 1.29 thorpej bus_space_write_4(st, sh, SIP_CFG, sc->sc_cfg);
2425 1.1 thorpej
2426 1.1 thorpej /*
2427 1.1 thorpej * Initialize the prototype TXCFG register.
2428 1.1 thorpej */
2429 1.45 thorpej #if defined(DP83820)
2430 1.45 thorpej sc->sc_txcfg = TXCFG_MXDMA_512;
2431 1.45 thorpej sc->sc_rxcfg = RXCFG_MXDMA_512;
2432 1.45 thorpej #else
2433 1.45 thorpej if ((SIP_SIS900_REV(sc, SIS_REV_635) ||
2434 1.87 cube SIP_SIS900_REV(sc, SIS_REV_960) ||
2435 1.45 thorpej SIP_SIS900_REV(sc, SIS_REV_900B)) &&
2436 1.89 thorpej (sc->sc_cfg & CFG_EDBMASTEN)) {
2437 1.45 thorpej sc->sc_txcfg = TXCFG_MXDMA_64;
2438 1.45 thorpej sc->sc_rxcfg = RXCFG_MXDMA_64;
2439 1.45 thorpej } else {
2440 1.45 thorpej sc->sc_txcfg = TXCFG_MXDMA_512;
2441 1.45 thorpej sc->sc_rxcfg = RXCFG_MXDMA_512;
2442 1.45 thorpej }
2443 1.45 thorpej #endif /* DP83820 */
2444 1.45 thorpej
2445 1.45 thorpej sc->sc_txcfg |= TXCFG_ATP |
2446 1.1 thorpej (sc->sc_tx_fill_thresh << TXCFG_FLTH_SHIFT) |
2447 1.1 thorpej sc->sc_tx_drain_thresh;
2448 1.1 thorpej bus_space_write_4(st, sh, SIP_TXCFG, sc->sc_txcfg);
2449 1.1 thorpej
2450 1.1 thorpej /*
2451 1.1 thorpej * Initialize the receive drain threshold if we have never
2452 1.1 thorpej * done so.
2453 1.1 thorpej */
2454 1.1 thorpej if (sc->sc_rx_drain_thresh == 0) {
2455 1.1 thorpej /*
2456 1.1 thorpej * XXX This value should be tuned. This is set to the
2457 1.1 thorpej * maximum of 248 bytes, and we may be able to improve
2458 1.1 thorpej * performance by decreasing it (although we should never
2459 1.1 thorpej * set this value lower than 2; 14 bytes are required to
2460 1.1 thorpej * filter the packet).
2461 1.1 thorpej */
2462 1.1 thorpej sc->sc_rx_drain_thresh = RXCFG_DRTH >> RXCFG_DRTH_SHIFT;
2463 1.1 thorpej }
2464 1.1 thorpej
2465 1.1 thorpej /*
2466 1.1 thorpej * Initialize the prototype RXCFG register.
2467 1.1 thorpej */
2468 1.45 thorpej sc->sc_rxcfg |= (sc->sc_rx_drain_thresh << RXCFG_DRTH_SHIFT);
2469 1.88 thorpej #ifdef DP83820
2470 1.88 thorpej /*
2471 1.88 thorpej * Accept long packets (including FCS) so we can handle
2472 1.88 thorpej * 802.1q-tagged frames and jumbo frames properly.
2473 1.88 thorpej */
2474 1.88 thorpej if (ifp->if_mtu > ETHERMTU ||
2475 1.88 thorpej (sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_MTU))
2476 1.88 thorpej sc->sc_rxcfg |= RXCFG_ALP;
2477 1.88 thorpej
2478 1.88 thorpej /*
2479 1.88 thorpej * Checksum offloading is disabled if the user selects an MTU
2480 1.88 thorpej * larger than 8109. (FreeBSD says 8152, but there is emperical
2481 1.88 thorpej * evidence that >8109 does not work on some boards, such as the
2482 1.88 thorpej * Planex GN-1000TE).
2483 1.88 thorpej */
2484 1.88 thorpej if (ifp->if_mtu > 8109 &&
2485 1.88 thorpej (ifp->if_capenable &
2486 1.102 yamt (IFCAP_CSUM_IPv4_Tx|IFCAP_CSUM_IPv4_Rx|
2487 1.102 yamt IFCAP_CSUM_TCPv4_Tx|IFCAP_CSUM_TCPv4_Rx|
2488 1.102 yamt IFCAP_CSUM_UDPv4_Tx|IFCAP_CSUM_UDPv4_Rx))) {
2489 1.88 thorpej printf("%s: Checksum offloading does not work if MTU > 8109 - "
2490 1.88 thorpej "disabled.\n", sc->sc_dev.dv_xname);
2491 1.102 yamt ifp->if_capenable &=
2492 1.102 yamt ~(IFCAP_CSUM_IPv4_Tx|IFCAP_CSUM_IPv4_Rx|
2493 1.102 yamt IFCAP_CSUM_TCPv4_Tx|IFCAP_CSUM_TCPv4_Rx|
2494 1.102 yamt IFCAP_CSUM_UDPv4_Tx|IFCAP_CSUM_UDPv4_Rx);
2495 1.88 thorpej ifp->if_csum_flags_tx = 0;
2496 1.88 thorpej ifp->if_csum_flags_rx = 0;
2497 1.88 thorpej }
2498 1.88 thorpej #else
2499 1.79 itojun /*
2500 1.80 itojun * Accept packets >1518 bytes (including FCS) so we can handle
2501 1.80 itojun * 802.1q-tagged frames properly.
2502 1.80 itojun */
2503 1.79 itojun if (sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_MTU)
2504 1.79 itojun sc->sc_rxcfg |= RXCFG_ALP;
2505 1.79 itojun #endif
2506 1.1 thorpej bus_space_write_4(st, sh, SIP_RXCFG, sc->sc_rxcfg);
2507 1.1 thorpej
2508 1.29 thorpej #ifdef DP83820
2509 1.29 thorpej /*
2510 1.29 thorpej * Initialize the VLAN/IP receive control register.
2511 1.31 thorpej * We enable checksum computation on all incoming
2512 1.31 thorpej * packets, and do not reject packets w/ bad checksums.
2513 1.29 thorpej */
2514 1.29 thorpej reg = 0;
2515 1.31 thorpej if (ifp->if_capenable &
2516 1.102 yamt (IFCAP_CSUM_IPv4_Rx|IFCAP_CSUM_TCPv4_Rx|IFCAP_CSUM_UDPv4_Rx))
2517 1.31 thorpej reg |= VRCR_IPEN;
2518 1.100 jdolecek if (VLAN_ATTACHED(&sc->sc_ethercom))
2519 1.29 thorpej reg |= VRCR_VTDEN|VRCR_VTREN;
2520 1.29 thorpej bus_space_write_4(st, sh, SIP_VRCR, reg);
2521 1.29 thorpej
2522 1.29 thorpej /*
2523 1.29 thorpej * Initialize the VLAN/IP transmit control register.
2524 1.31 thorpej * We enable outgoing checksum computation on a
2525 1.31 thorpej * per-packet basis.
2526 1.29 thorpej */
2527 1.29 thorpej reg = 0;
2528 1.31 thorpej if (ifp->if_capenable &
2529 1.102 yamt (IFCAP_CSUM_IPv4_Tx|IFCAP_CSUM_TCPv4_Tx|IFCAP_CSUM_UDPv4_Tx))
2530 1.31 thorpej reg |= VTCR_PPCHK;
2531 1.100 jdolecek if (VLAN_ATTACHED(&sc->sc_ethercom))
2532 1.29 thorpej reg |= VTCR_VPPTI;
2533 1.29 thorpej bus_space_write_4(st, sh, SIP_VTCR, reg);
2534 1.29 thorpej
2535 1.29 thorpej /*
2536 1.29 thorpej * If we're using VLANs, initialize the VLAN data register.
2537 1.29 thorpej * To understand why we bswap the VLAN Ethertype, see section
2538 1.29 thorpej * 4.2.36 of the DP83820 manual.
2539 1.29 thorpej */
2540 1.100 jdolecek if (VLAN_ATTACHED(&sc->sc_ethercom))
2541 1.29 thorpej bus_space_write_4(st, sh, SIP_VDR, bswap16(ETHERTYPE_VLAN));
2542 1.29 thorpej #endif /* DP83820 */
2543 1.29 thorpej
2544 1.1 thorpej /*
2545 1.1 thorpej * Give the transmit and receive rings to the chip.
2546 1.1 thorpej */
2547 1.1 thorpej bus_space_write_4(st, sh, SIP_TXDP, SIP_CDTXADDR(sc, sc->sc_txnext));
2548 1.1 thorpej bus_space_write_4(st, sh, SIP_RXDP, SIP_CDRXADDR(sc, sc->sc_rxptr));
2549 1.1 thorpej
2550 1.1 thorpej /*
2551 1.1 thorpej * Initialize the interrupt mask.
2552 1.1 thorpej */
2553 1.1 thorpej sc->sc_imr = ISR_DPERR|ISR_SSERR|ISR_RMABT|ISR_RTABT|ISR_RXSOVR|
2554 1.56 thorpej ISR_TXURN|ISR_TXDESC|ISR_TXIDLE|ISR_RXORN|ISR_RXIDLE|ISR_RXDESC;
2555 1.1 thorpej bus_space_write_4(st, sh, SIP_IMR, sc->sc_imr);
2556 1.1 thorpej
2557 1.45 thorpej /* Set up the receive filter. */
2558 1.45 thorpej (*sc->sc_model->sip_variant->sipv_set_filter)(sc);
2559 1.45 thorpej
2560 1.89 thorpej #ifdef DP83820
2561 1.89 thorpej /*
2562 1.89 thorpej * Tune sc_rx_flow_thresh.
2563 1.89 thorpej * XXX "More than 8KB" is too short for jumbo frames.
2564 1.89 thorpej * XXX TODO: Threshold value should be user-settable.
2565 1.89 thorpej */
2566 1.89 thorpej sc->sc_rx_flow_thresh = (PCR_PS_STHI_8 | PCR_PS_STLO_4 |
2567 1.89 thorpej PCR_PS_FFHI_8 | PCR_PS_FFLO_4 |
2568 1.89 thorpej (PCR_PAUSE_CNT & PCR_PAUSE_CNT_MASK));
2569 1.89 thorpej #endif
2570 1.89 thorpej
2571 1.1 thorpej /*
2572 1.1 thorpej * Set the current media. Do this after initializing the prototype
2573 1.1 thorpej * IMR, since sip_mii_statchg() modifies the IMR for 802.3x flow
2574 1.1 thorpej * control.
2575 1.1 thorpej */
2576 1.1 thorpej mii_mediachg(&sc->sc_mii);
2577 1.1 thorpej
2578 1.88 thorpej #ifdef DP83820
2579 1.88 thorpej /*
2580 1.88 thorpej * Set the interrupt hold-off timer to 100us.
2581 1.88 thorpej */
2582 1.88 thorpej bus_space_write_4(st, sh, SIP_IHR, 0x01);
2583 1.88 thorpej #endif
2584 1.88 thorpej
2585 1.1 thorpej /*
2586 1.1 thorpej * Enable interrupts.
2587 1.1 thorpej */
2588 1.1 thorpej bus_space_write_4(st, sh, SIP_IER, IER_IE);
2589 1.1 thorpej
2590 1.1 thorpej /*
2591 1.1 thorpej * Start the transmit and receive processes.
2592 1.1 thorpej */
2593 1.1 thorpej bus_space_write_4(st, sh, SIP_CR, CR_RXE | CR_TXE);
2594 1.1 thorpej
2595 1.1 thorpej /*
2596 1.1 thorpej * Start the one second MII clock.
2597 1.1 thorpej */
2598 1.29 thorpej callout_reset(&sc->sc_tick_ch, hz, SIP_DECL(tick), sc);
2599 1.1 thorpej
2600 1.1 thorpej /*
2601 1.1 thorpej * ...all done!
2602 1.1 thorpej */
2603 1.1 thorpej ifp->if_flags |= IFF_RUNNING;
2604 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
2605 1.98 kim sc->sc_if_flags = ifp->if_flags;
2606 1.106 pavel sc->sc_prev.ec_capenable = sc->sc_ethercom.ec_capenable;
2607 1.106 pavel sc->sc_prev.is_vlan = VLAN_ATTACHED(&(sc)->sc_ethercom);
2608 1.106 pavel sc->sc_prev.if_capenable = ifp->if_capenable;
2609 1.2 thorpej
2610 1.2 thorpej out:
2611 1.2 thorpej if (error)
2612 1.2 thorpej printf("%s: interface not running\n", sc->sc_dev.dv_xname);
2613 1.2 thorpej return (error);
2614 1.2 thorpej }
2615 1.2 thorpej
2616 1.2 thorpej /*
2617 1.2 thorpej * sip_drain:
2618 1.2 thorpej *
2619 1.2 thorpej * Drain the receive queue.
2620 1.2 thorpej */
2621 1.95 thorpej static void
2622 1.28 thorpej SIP_DECL(rxdrain)(struct sip_softc *sc)
2623 1.2 thorpej {
2624 1.2 thorpej struct sip_rxsoft *rxs;
2625 1.2 thorpej int i;
2626 1.2 thorpej
2627 1.2 thorpej for (i = 0; i < SIP_NRXDESC; i++) {
2628 1.2 thorpej rxs = &sc->sc_rxsoft[i];
2629 1.2 thorpej if (rxs->rxs_mbuf != NULL) {
2630 1.2 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
2631 1.2 thorpej m_freem(rxs->rxs_mbuf);
2632 1.2 thorpej rxs->rxs_mbuf = NULL;
2633 1.2 thorpej }
2634 1.2 thorpej }
2635 1.1 thorpej }
2636 1.1 thorpej
2637 1.1 thorpej /*
2638 1.17 thorpej * sip_stop: [ ifnet interface function ]
2639 1.1 thorpej *
2640 1.1 thorpej * Stop transmission on the interface.
2641 1.1 thorpej */
2642 1.95 thorpej static void
2643 1.28 thorpej SIP_DECL(stop)(struct ifnet *ifp, int disable)
2644 1.1 thorpej {
2645 1.17 thorpej struct sip_softc *sc = ifp->if_softc;
2646 1.1 thorpej bus_space_tag_t st = sc->sc_st;
2647 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
2648 1.1 thorpej struct sip_txsoft *txs;
2649 1.1 thorpej u_int32_t cmdsts = 0; /* DEBUG */
2650 1.1 thorpej
2651 1.1 thorpej /*
2652 1.1 thorpej * Stop the one second clock.
2653 1.1 thorpej */
2654 1.9 thorpej callout_stop(&sc->sc_tick_ch);
2655 1.4 thorpej
2656 1.4 thorpej /* Down the MII. */
2657 1.4 thorpej mii_down(&sc->sc_mii);
2658 1.1 thorpej
2659 1.1 thorpej /*
2660 1.1 thorpej * Disable interrupts.
2661 1.1 thorpej */
2662 1.1 thorpej bus_space_write_4(st, sh, SIP_IER, 0);
2663 1.1 thorpej
2664 1.1 thorpej /*
2665 1.1 thorpej * Stop receiver and transmitter.
2666 1.1 thorpej */
2667 1.1 thorpej bus_space_write_4(st, sh, SIP_CR, CR_RXD | CR_TXD);
2668 1.1 thorpej
2669 1.1 thorpej /*
2670 1.1 thorpej * Release any queued transmit buffers.
2671 1.1 thorpej */
2672 1.1 thorpej while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
2673 1.1 thorpej if ((ifp->if_flags & IFF_DEBUG) != 0 &&
2674 1.1 thorpej SIMPLEQ_NEXT(txs, txs_q) == NULL &&
2675 1.14 tsutsui (le32toh(sc->sc_txdescs[txs->txs_lastdesc].sipd_cmdsts) &
2676 1.1 thorpej CMDSTS_INTR) == 0)
2677 1.1 thorpej printf("%s: sip_stop: last descriptor does not "
2678 1.1 thorpej "have INTR bit set\n", sc->sc_dev.dv_xname);
2679 1.54 lukem SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
2680 1.1 thorpej #ifdef DIAGNOSTIC
2681 1.1 thorpej if (txs->txs_mbuf == NULL) {
2682 1.1 thorpej printf("%s: dirty txsoft with no mbuf chain\n",
2683 1.1 thorpej sc->sc_dev.dv_xname);
2684 1.1 thorpej panic("sip_stop");
2685 1.1 thorpej }
2686 1.1 thorpej #endif
2687 1.1 thorpej cmdsts |= /* DEBUG */
2688 1.14 tsutsui le32toh(sc->sc_txdescs[txs->txs_lastdesc].sipd_cmdsts);
2689 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
2690 1.1 thorpej m_freem(txs->txs_mbuf);
2691 1.1 thorpej txs->txs_mbuf = NULL;
2692 1.1 thorpej SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
2693 1.2 thorpej }
2694 1.2 thorpej
2695 1.17 thorpej if (disable)
2696 1.28 thorpej SIP_DECL(rxdrain)(sc);
2697 1.1 thorpej
2698 1.1 thorpej /*
2699 1.1 thorpej * Mark the interface down and cancel the watchdog timer.
2700 1.1 thorpej */
2701 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
2702 1.1 thorpej ifp->if_timer = 0;
2703 1.1 thorpej
2704 1.1 thorpej if ((ifp->if_flags & IFF_DEBUG) != 0 &&
2705 1.1 thorpej (cmdsts & CMDSTS_INTR) == 0 && sc->sc_txfree != SIP_NTXDESC)
2706 1.1 thorpej printf("%s: sip_stop: no INTR bits set in dirty tx "
2707 1.1 thorpej "descriptors\n", sc->sc_dev.dv_xname);
2708 1.1 thorpej }
2709 1.1 thorpej
2710 1.1 thorpej /*
2711 1.1 thorpej * sip_read_eeprom:
2712 1.1 thorpej *
2713 1.1 thorpej * Read data from the serial EEPROM.
2714 1.1 thorpej */
2715 1.95 thorpej static void
2716 1.28 thorpej SIP_DECL(read_eeprom)(struct sip_softc *sc, int word, int wordcnt,
2717 1.28 thorpej u_int16_t *data)
2718 1.1 thorpej {
2719 1.1 thorpej bus_space_tag_t st = sc->sc_st;
2720 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
2721 1.1 thorpej u_int16_t reg;
2722 1.1 thorpej int i, x;
2723 1.1 thorpej
2724 1.1 thorpej for (i = 0; i < wordcnt; i++) {
2725 1.1 thorpej /* Send CHIP SELECT. */
2726 1.1 thorpej reg = EROMAR_EECS;
2727 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2728 1.1 thorpej
2729 1.1 thorpej /* Shift in the READ opcode. */
2730 1.1 thorpej for (x = 3; x > 0; x--) {
2731 1.1 thorpej if (SIP_EEPROM_OPC_READ & (1 << (x - 1)))
2732 1.1 thorpej reg |= EROMAR_EEDI;
2733 1.1 thorpej else
2734 1.1 thorpej reg &= ~EROMAR_EEDI;
2735 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2736 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR,
2737 1.1 thorpej reg | EROMAR_EESK);
2738 1.1 thorpej delay(4);
2739 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2740 1.1 thorpej delay(4);
2741 1.1 thorpej }
2742 1.101 perry
2743 1.1 thorpej /* Shift in address. */
2744 1.1 thorpej for (x = 6; x > 0; x--) {
2745 1.1 thorpej if ((word + i) & (1 << (x - 1)))
2746 1.1 thorpej reg |= EROMAR_EEDI;
2747 1.1 thorpej else
2748 1.101 perry reg &= ~EROMAR_EEDI;
2749 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2750 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR,
2751 1.1 thorpej reg | EROMAR_EESK);
2752 1.1 thorpej delay(4);
2753 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2754 1.1 thorpej delay(4);
2755 1.1 thorpej }
2756 1.1 thorpej
2757 1.1 thorpej /* Shift out data. */
2758 1.1 thorpej reg = EROMAR_EECS;
2759 1.1 thorpej data[i] = 0;
2760 1.1 thorpej for (x = 16; x > 0; x--) {
2761 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR,
2762 1.1 thorpej reg | EROMAR_EESK);
2763 1.1 thorpej delay(4);
2764 1.1 thorpej if (bus_space_read_4(st, sh, SIP_EROMAR) & EROMAR_EEDO)
2765 1.1 thorpej data[i] |= (1 << (x - 1));
2766 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2767 1.13 tsutsui delay(4);
2768 1.1 thorpej }
2769 1.1 thorpej
2770 1.1 thorpej /* Clear CHIP SELECT. */
2771 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, 0);
2772 1.1 thorpej delay(4);
2773 1.1 thorpej }
2774 1.1 thorpej }
2775 1.1 thorpej
2776 1.1 thorpej /*
2777 1.1 thorpej * sip_add_rxbuf:
2778 1.1 thorpej *
2779 1.1 thorpej * Add a receive buffer to the indicated descriptor.
2780 1.1 thorpej */
2781 1.95 thorpej static int
2782 1.28 thorpej SIP_DECL(add_rxbuf)(struct sip_softc *sc, int idx)
2783 1.1 thorpej {
2784 1.1 thorpej struct sip_rxsoft *rxs = &sc->sc_rxsoft[idx];
2785 1.1 thorpej struct mbuf *m;
2786 1.1 thorpej int error;
2787 1.1 thorpej
2788 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
2789 1.101 perry if (m == NULL)
2790 1.1 thorpej return (ENOBUFS);
2791 1.105 bouyer MCLAIM(m, &sc->sc_ethercom.ec_rx_mowner);
2792 1.1 thorpej
2793 1.1 thorpej MCLGET(m, M_DONTWAIT);
2794 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
2795 1.1 thorpej m_freem(m);
2796 1.1 thorpej return (ENOBUFS);
2797 1.1 thorpej }
2798 1.36 thorpej
2799 1.36 thorpej #if defined(DP83820)
2800 1.36 thorpej m->m_len = SIP_RXBUF_LEN;
2801 1.36 thorpej #endif /* DP83820 */
2802 1.1 thorpej
2803 1.1 thorpej if (rxs->rxs_mbuf != NULL)
2804 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
2805 1.1 thorpej
2806 1.1 thorpej rxs->rxs_mbuf = m;
2807 1.1 thorpej
2808 1.1 thorpej error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
2809 1.41 thorpej m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
2810 1.41 thorpej BUS_DMA_READ|BUS_DMA_NOWAIT);
2811 1.1 thorpej if (error) {
2812 1.1 thorpej printf("%s: can't load rx DMA map %d, error = %d\n",
2813 1.1 thorpej sc->sc_dev.dv_xname, idx, error);
2814 1.1 thorpej panic("sip_add_rxbuf"); /* XXX */
2815 1.1 thorpej }
2816 1.1 thorpej
2817 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2818 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
2819 1.1 thorpej
2820 1.1 thorpej SIP_INIT_RXDESC(sc, idx);
2821 1.1 thorpej
2822 1.1 thorpej return (0);
2823 1.1 thorpej }
2824 1.1 thorpej
2825 1.29 thorpej #if !defined(DP83820)
2826 1.1 thorpej /*
2827 1.15 thorpej * sip_sis900_set_filter:
2828 1.1 thorpej *
2829 1.1 thorpej * Set up the receive filter.
2830 1.1 thorpej */
2831 1.95 thorpej static void
2832 1.28 thorpej SIP_DECL(sis900_set_filter)(struct sip_softc *sc)
2833 1.1 thorpej {
2834 1.1 thorpej bus_space_tag_t st = sc->sc_st;
2835 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
2836 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
2837 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2838 1.1 thorpej struct ether_multi *enm;
2839 1.11 thorpej u_int8_t *cp;
2840 1.1 thorpej struct ether_multistep step;
2841 1.45 thorpej u_int32_t crc, mchash[16];
2842 1.1 thorpej
2843 1.1 thorpej /*
2844 1.1 thorpej * Initialize the prototype RFCR.
2845 1.1 thorpej */
2846 1.1 thorpej sc->sc_rfcr = RFCR_RFEN;
2847 1.1 thorpej if (ifp->if_flags & IFF_BROADCAST)
2848 1.1 thorpej sc->sc_rfcr |= RFCR_AAB;
2849 1.1 thorpej if (ifp->if_flags & IFF_PROMISC) {
2850 1.1 thorpej sc->sc_rfcr |= RFCR_AAP;
2851 1.1 thorpej goto allmulti;
2852 1.1 thorpej }
2853 1.1 thorpej
2854 1.1 thorpej /*
2855 1.1 thorpej * Set up the multicast address filter by passing all multicast
2856 1.1 thorpej * addresses through a CRC generator, and then using the high-order
2857 1.1 thorpej * 6 bits as an index into the 128 bit multicast hash table (only
2858 1.1 thorpej * the lower 16 bits of each 32 bit multicast hash register are
2859 1.1 thorpej * valid). The high order bits select the register, while the
2860 1.1 thorpej * rest of the bits select the bit within the register.
2861 1.1 thorpej */
2862 1.1 thorpej
2863 1.1 thorpej memset(mchash, 0, sizeof(mchash));
2864 1.1 thorpej
2865 1.92 thorpej /*
2866 1.92 thorpej * SiS900 (at least SiS963) requires us to register the address of
2867 1.92 thorpej * the PAUSE packet (01:80:c2:00:00:01) into the address filter.
2868 1.92 thorpej */
2869 1.92 thorpej crc = 0x0ed423f9;
2870 1.92 thorpej
2871 1.92 thorpej if (SIP_SIS900_REV(sc, SIS_REV_635) ||
2872 1.92 thorpej SIP_SIS900_REV(sc, SIS_REV_960) ||
2873 1.92 thorpej SIP_SIS900_REV(sc, SIS_REV_900B)) {
2874 1.92 thorpej /* Just want the 8 most significant bits. */
2875 1.92 thorpej crc >>= 24;
2876 1.92 thorpej } else {
2877 1.92 thorpej /* Just want the 7 most significant bits. */
2878 1.92 thorpej crc >>= 25;
2879 1.92 thorpej }
2880 1.92 thorpej
2881 1.92 thorpej /* Set the corresponding bit in the hash table. */
2882 1.92 thorpej mchash[crc >> 4] |= 1 << (crc & 0xf);
2883 1.92 thorpej
2884 1.1 thorpej ETHER_FIRST_MULTI(step, ec, enm);
2885 1.1 thorpej while (enm != NULL) {
2886 1.37 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
2887 1.1 thorpej /*
2888 1.1 thorpej * We must listen to a range of multicast addresses.
2889 1.1 thorpej * For now, just accept all multicasts, rather than
2890 1.1 thorpej * trying to set only those filter bits needed to match
2891 1.1 thorpej * the range. (At this time, the only use of address
2892 1.1 thorpej * ranges is for IP multicast routing, for which the
2893 1.1 thorpej * range is big enough to require all bits set.)
2894 1.1 thorpej */
2895 1.1 thorpej goto allmulti;
2896 1.1 thorpej }
2897 1.1 thorpej
2898 1.45 thorpej crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
2899 1.11 thorpej
2900 1.45 thorpej if (SIP_SIS900_REV(sc, SIS_REV_635) ||
2901 1.84 cube SIP_SIS900_REV(sc, SIS_REV_960) ||
2902 1.45 thorpej SIP_SIS900_REV(sc, SIS_REV_900B)) {
2903 1.45 thorpej /* Just want the 8 most significant bits. */
2904 1.45 thorpej crc >>= 24;
2905 1.45 thorpej } else {
2906 1.45 thorpej /* Just want the 7 most significant bits. */
2907 1.45 thorpej crc >>= 25;
2908 1.45 thorpej }
2909 1.1 thorpej
2910 1.1 thorpej /* Set the corresponding bit in the hash table. */
2911 1.1 thorpej mchash[crc >> 4] |= 1 << (crc & 0xf);
2912 1.1 thorpej
2913 1.1 thorpej ETHER_NEXT_MULTI(step, enm);
2914 1.1 thorpej }
2915 1.1 thorpej
2916 1.1 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
2917 1.1 thorpej goto setit;
2918 1.1 thorpej
2919 1.1 thorpej allmulti:
2920 1.1 thorpej ifp->if_flags |= IFF_ALLMULTI;
2921 1.1 thorpej sc->sc_rfcr |= RFCR_AAM;
2922 1.1 thorpej
2923 1.1 thorpej setit:
2924 1.1 thorpej #define FILTER_EMIT(addr, data) \
2925 1.1 thorpej bus_space_write_4(st, sh, SIP_RFCR, (addr)); \
2926 1.14 tsutsui delay(1); \
2927 1.14 tsutsui bus_space_write_4(st, sh, SIP_RFDR, (data)); \
2928 1.14 tsutsui delay(1)
2929 1.1 thorpej
2930 1.1 thorpej /*
2931 1.1 thorpej * Disable receive filter, and program the node address.
2932 1.1 thorpej */
2933 1.1 thorpej cp = LLADDR(ifp->if_sadl);
2934 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_NODE0, (cp[1] << 8) | cp[0]);
2935 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_NODE2, (cp[3] << 8) | cp[2]);
2936 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_NODE4, (cp[5] << 8) | cp[4]);
2937 1.1 thorpej
2938 1.1 thorpej if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
2939 1.1 thorpej /*
2940 1.1 thorpej * Program the multicast hash table.
2941 1.1 thorpej */
2942 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC0, mchash[0]);
2943 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC1, mchash[1]);
2944 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC2, mchash[2]);
2945 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC3, mchash[3]);
2946 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC4, mchash[4]);
2947 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC5, mchash[5]);
2948 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC6, mchash[6]);
2949 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC7, mchash[7]);
2950 1.45 thorpej if (SIP_SIS900_REV(sc, SIS_REV_635) ||
2951 1.84 cube SIP_SIS900_REV(sc, SIS_REV_960) ||
2952 1.45 thorpej SIP_SIS900_REV(sc, SIS_REV_900B)) {
2953 1.45 thorpej FILTER_EMIT(RFCR_RFADDR_MC8, mchash[8]);
2954 1.45 thorpej FILTER_EMIT(RFCR_RFADDR_MC9, mchash[9]);
2955 1.45 thorpej FILTER_EMIT(RFCR_RFADDR_MC10, mchash[10]);
2956 1.45 thorpej FILTER_EMIT(RFCR_RFADDR_MC11, mchash[11]);
2957 1.45 thorpej FILTER_EMIT(RFCR_RFADDR_MC12, mchash[12]);
2958 1.45 thorpej FILTER_EMIT(RFCR_RFADDR_MC13, mchash[13]);
2959 1.45 thorpej FILTER_EMIT(RFCR_RFADDR_MC14, mchash[14]);
2960 1.45 thorpej FILTER_EMIT(RFCR_RFADDR_MC15, mchash[15]);
2961 1.45 thorpej }
2962 1.1 thorpej }
2963 1.1 thorpej #undef FILTER_EMIT
2964 1.1 thorpej
2965 1.1 thorpej /*
2966 1.1 thorpej * Re-enable the receiver filter.
2967 1.1 thorpej */
2968 1.1 thorpej bus_space_write_4(st, sh, SIP_RFCR, sc->sc_rfcr);
2969 1.1 thorpej }
2970 1.29 thorpej #endif /* ! DP83820 */
2971 1.1 thorpej
2972 1.1 thorpej /*
2973 1.15 thorpej * sip_dp83815_set_filter:
2974 1.15 thorpej *
2975 1.15 thorpej * Set up the receive filter.
2976 1.15 thorpej */
2977 1.95 thorpej static void
2978 1.28 thorpej SIP_DECL(dp83815_set_filter)(struct sip_softc *sc)
2979 1.15 thorpej {
2980 1.15 thorpej bus_space_tag_t st = sc->sc_st;
2981 1.15 thorpej bus_space_handle_t sh = sc->sc_sh;
2982 1.15 thorpej struct ethercom *ec = &sc->sc_ethercom;
2983 1.101 perry struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2984 1.15 thorpej struct ether_multi *enm;
2985 1.101 perry u_int8_t *cp;
2986 1.101 perry struct ether_multistep step;
2987 1.29 thorpej u_int32_t crc, hash, slot, bit;
2988 1.29 thorpej #ifdef DP83820
2989 1.29 thorpej #define MCHASH_NWORDS 128
2990 1.29 thorpej #else
2991 1.29 thorpej #define MCHASH_NWORDS 32
2992 1.29 thorpej #endif /* DP83820 */
2993 1.29 thorpej u_int16_t mchash[MCHASH_NWORDS];
2994 1.15 thorpej int i;
2995 1.15 thorpej
2996 1.15 thorpej /*
2997 1.15 thorpej * Initialize the prototype RFCR.
2998 1.27 briggs * Enable the receive filter, and accept on
2999 1.27 briggs * Perfect (destination address) Match
3000 1.26 briggs * If IFF_BROADCAST, also accept all broadcast packets.
3001 1.26 briggs * If IFF_PROMISC, accept all unicast packets (and later, set
3002 1.26 briggs * IFF_ALLMULTI and accept all multicast, too).
3003 1.15 thorpej */
3004 1.27 briggs sc->sc_rfcr = RFCR_RFEN | RFCR_APM;
3005 1.15 thorpej if (ifp->if_flags & IFF_BROADCAST)
3006 1.15 thorpej sc->sc_rfcr |= RFCR_AAB;
3007 1.15 thorpej if (ifp->if_flags & IFF_PROMISC) {
3008 1.15 thorpej sc->sc_rfcr |= RFCR_AAP;
3009 1.15 thorpej goto allmulti;
3010 1.15 thorpej }
3011 1.15 thorpej
3012 1.29 thorpej #ifdef DP83820
3013 1.15 thorpej /*
3014 1.29 thorpej * Set up the DP83820 multicast address filter by passing all multicast
3015 1.29 thorpej * addresses through a CRC generator, and then using the high-order
3016 1.29 thorpej * 11 bits as an index into the 2048 bit multicast hash table. The
3017 1.29 thorpej * high-order 7 bits select the slot, while the low-order 4 bits
3018 1.29 thorpej * select the bit within the slot. Note that only the low 16-bits
3019 1.29 thorpej * of each filter word are used, and there are 128 filter words.
3020 1.29 thorpej */
3021 1.29 thorpej #else
3022 1.29 thorpej /*
3023 1.29 thorpej * Set up the DP83815 multicast address filter by passing all multicast
3024 1.15 thorpej * addresses through a CRC generator, and then using the high-order
3025 1.15 thorpej * 9 bits as an index into the 512 bit multicast hash table. The
3026 1.29 thorpej * high-order 5 bits select the slot, while the low-order 4 bits
3027 1.15 thorpej * select the bit within the slot. Note that only the low 16-bits
3028 1.29 thorpej * of each filter word are used, and there are 32 filter words.
3029 1.15 thorpej */
3030 1.29 thorpej #endif /* DP83820 */
3031 1.15 thorpej
3032 1.15 thorpej memset(mchash, 0, sizeof(mchash));
3033 1.15 thorpej
3034 1.26 briggs ifp->if_flags &= ~IFF_ALLMULTI;
3035 1.15 thorpej ETHER_FIRST_MULTI(step, ec, enm);
3036 1.38 thorpej if (enm == NULL)
3037 1.38 thorpej goto setit;
3038 1.38 thorpej while (enm != NULL) {
3039 1.39 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
3040 1.15 thorpej /*
3041 1.15 thorpej * We must listen to a range of multicast addresses.
3042 1.15 thorpej * For now, just accept all multicasts, rather than
3043 1.15 thorpej * trying to set only those filter bits needed to match
3044 1.15 thorpej * the range. (At this time, the only use of address
3045 1.15 thorpej * ranges is for IP multicast routing, for which the
3046 1.15 thorpej * range is big enough to require all bits set.)
3047 1.15 thorpej */
3048 1.38 thorpej goto allmulti;
3049 1.38 thorpej }
3050 1.26 briggs
3051 1.38 thorpej crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
3052 1.29 thorpej
3053 1.49 is #ifdef DP83820
3054 1.38 thorpej /* Just want the 11 most significant bits. */
3055 1.38 thorpej hash = crc >> 21;
3056 1.29 thorpej #else
3057 1.38 thorpej /* Just want the 9 most significant bits. */
3058 1.38 thorpej hash = crc >> 23;
3059 1.29 thorpej #endif /* DP83820 */
3060 1.49 is
3061 1.38 thorpej slot = hash >> 4;
3062 1.38 thorpej bit = hash & 0xf;
3063 1.15 thorpej
3064 1.38 thorpej /* Set the corresponding bit in the hash table. */
3065 1.38 thorpej mchash[slot] |= 1 << bit;
3066 1.15 thorpej
3067 1.38 thorpej ETHER_NEXT_MULTI(step, enm);
3068 1.15 thorpej }
3069 1.38 thorpej sc->sc_rfcr |= RFCR_MHEN;
3070 1.15 thorpej goto setit;
3071 1.15 thorpej
3072 1.15 thorpej allmulti:
3073 1.15 thorpej ifp->if_flags |= IFF_ALLMULTI;
3074 1.15 thorpej sc->sc_rfcr |= RFCR_AAM;
3075 1.15 thorpej
3076 1.15 thorpej setit:
3077 1.15 thorpej #define FILTER_EMIT(addr, data) \
3078 1.15 thorpej bus_space_write_4(st, sh, SIP_RFCR, (addr)); \
3079 1.15 thorpej delay(1); \
3080 1.15 thorpej bus_space_write_4(st, sh, SIP_RFDR, (data)); \
3081 1.39 thorpej delay(1)
3082 1.15 thorpej
3083 1.15 thorpej /*
3084 1.15 thorpej * Disable receive filter, and program the node address.
3085 1.15 thorpej */
3086 1.15 thorpej cp = LLADDR(ifp->if_sadl);
3087 1.26 briggs FILTER_EMIT(RFCR_NS_RFADDR_PMATCH0, (cp[1] << 8) | cp[0]);
3088 1.26 briggs FILTER_EMIT(RFCR_NS_RFADDR_PMATCH2, (cp[3] << 8) | cp[2]);
3089 1.26 briggs FILTER_EMIT(RFCR_NS_RFADDR_PMATCH4, (cp[5] << 8) | cp[4]);
3090 1.15 thorpej
3091 1.15 thorpej if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
3092 1.15 thorpej /*
3093 1.15 thorpej * Program the multicast hash table.
3094 1.15 thorpej */
3095 1.39 thorpej for (i = 0; i < MCHASH_NWORDS; i++) {
3096 1.15 thorpej FILTER_EMIT(RFCR_NS_RFADDR_FILTMEM + (i * 2),
3097 1.29 thorpej mchash[i]);
3098 1.39 thorpej }
3099 1.15 thorpej }
3100 1.15 thorpej #undef FILTER_EMIT
3101 1.29 thorpej #undef MCHASH_NWORDS
3102 1.15 thorpej
3103 1.15 thorpej /*
3104 1.15 thorpej * Re-enable the receiver filter.
3105 1.15 thorpej */
3106 1.15 thorpej bus_space_write_4(st, sh, SIP_RFCR, sc->sc_rfcr);
3107 1.101 perry }
3108 1.29 thorpej
3109 1.29 thorpej #if defined(DP83820)
3110 1.29 thorpej /*
3111 1.29 thorpej * sip_dp83820_mii_readreg: [mii interface function]
3112 1.29 thorpej *
3113 1.29 thorpej * Read a PHY register on the MII of the DP83820.
3114 1.29 thorpej */
3115 1.95 thorpej static int
3116 1.29 thorpej SIP_DECL(dp83820_mii_readreg)(struct device *self, int phy, int reg)
3117 1.29 thorpej {
3118 1.63 thorpej struct sip_softc *sc = (void *) self;
3119 1.63 thorpej
3120 1.63 thorpej if (sc->sc_cfg & CFG_TBI_EN) {
3121 1.63 thorpej bus_addr_t tbireg;
3122 1.63 thorpej int rv;
3123 1.63 thorpej
3124 1.63 thorpej if (phy != 0)
3125 1.63 thorpej return (0);
3126 1.63 thorpej
3127 1.63 thorpej switch (reg) {
3128 1.63 thorpej case MII_BMCR: tbireg = SIP_TBICR; break;
3129 1.63 thorpej case MII_BMSR: tbireg = SIP_TBISR; break;
3130 1.63 thorpej case MII_ANAR: tbireg = SIP_TANAR; break;
3131 1.63 thorpej case MII_ANLPAR: tbireg = SIP_TANLPAR; break;
3132 1.63 thorpej case MII_ANER: tbireg = SIP_TANER; break;
3133 1.64 thorpej case MII_EXTSR:
3134 1.64 thorpej /*
3135 1.64 thorpej * Don't even bother reading the TESR register.
3136 1.64 thorpej * The manual documents that the device has
3137 1.64 thorpej * 1000baseX full/half capability, but the
3138 1.64 thorpej * register itself seems read back 0 on some
3139 1.64 thorpej * boards. Just hard-code the result.
3140 1.64 thorpej */
3141 1.64 thorpej return (EXTSR_1000XFDX|EXTSR_1000XHDX);
3142 1.64 thorpej
3143 1.63 thorpej default:
3144 1.63 thorpej return (0);
3145 1.63 thorpej }
3146 1.63 thorpej
3147 1.63 thorpej rv = bus_space_read_4(sc->sc_st, sc->sc_sh, tbireg) & 0xffff;
3148 1.63 thorpej if (tbireg == SIP_TBISR) {
3149 1.63 thorpej /* LINK and ACOMP are switched! */
3150 1.63 thorpej int val = rv;
3151 1.63 thorpej
3152 1.63 thorpej rv = 0;
3153 1.63 thorpej if (val & TBISR_MR_LINK_STATUS)
3154 1.63 thorpej rv |= BMSR_LINK;
3155 1.63 thorpej if (val & TBISR_MR_AN_COMPLETE)
3156 1.63 thorpej rv |= BMSR_ACOMP;
3157 1.64 thorpej
3158 1.64 thorpej /*
3159 1.64 thorpej * The manual claims this register reads back 0
3160 1.64 thorpej * on hard and soft reset. But we want to let
3161 1.64 thorpej * the gentbi driver know that we support auto-
3162 1.64 thorpej * negotiation, so hard-code this bit in the
3163 1.64 thorpej * result.
3164 1.64 thorpej */
3165 1.69 thorpej rv |= BMSR_ANEG | BMSR_EXTSTAT;
3166 1.63 thorpej }
3167 1.63 thorpej
3168 1.63 thorpej return (rv);
3169 1.63 thorpej }
3170 1.29 thorpej
3171 1.86 cube return (mii_bitbang_readreg(self, &SIP_DECL(mii_bitbang_ops),
3172 1.29 thorpej phy, reg));
3173 1.29 thorpej }
3174 1.29 thorpej
3175 1.29 thorpej /*
3176 1.29 thorpej * sip_dp83820_mii_writereg: [mii interface function]
3177 1.29 thorpej *
3178 1.29 thorpej * Write a PHY register on the MII of the DP83820.
3179 1.29 thorpej */
3180 1.95 thorpej static void
3181 1.29 thorpej SIP_DECL(dp83820_mii_writereg)(struct device *self, int phy, int reg, int val)
3182 1.29 thorpej {
3183 1.63 thorpej struct sip_softc *sc = (void *) self;
3184 1.63 thorpej
3185 1.63 thorpej if (sc->sc_cfg & CFG_TBI_EN) {
3186 1.63 thorpej bus_addr_t tbireg;
3187 1.63 thorpej
3188 1.63 thorpej if (phy != 0)
3189 1.63 thorpej return;
3190 1.63 thorpej
3191 1.63 thorpej switch (reg) {
3192 1.63 thorpej case MII_BMCR: tbireg = SIP_TBICR; break;
3193 1.63 thorpej case MII_ANAR: tbireg = SIP_TANAR; break;
3194 1.63 thorpej case MII_ANLPAR: tbireg = SIP_TANLPAR; break;
3195 1.63 thorpej default:
3196 1.63 thorpej return;
3197 1.63 thorpej }
3198 1.63 thorpej
3199 1.63 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, tbireg, val);
3200 1.63 thorpej return;
3201 1.63 thorpej }
3202 1.29 thorpej
3203 1.86 cube mii_bitbang_writereg(self, &SIP_DECL(mii_bitbang_ops),
3204 1.29 thorpej phy, reg, val);
3205 1.29 thorpej }
3206 1.29 thorpej
3207 1.29 thorpej /*
3208 1.88 thorpej * sip_dp83820_mii_statchg: [mii interface function]
3209 1.29 thorpej *
3210 1.29 thorpej * Callback from MII layer when media changes.
3211 1.29 thorpej */
3212 1.95 thorpej static void
3213 1.29 thorpej SIP_DECL(dp83820_mii_statchg)(struct device *self)
3214 1.29 thorpej {
3215 1.29 thorpej struct sip_softc *sc = (struct sip_softc *) self;
3216 1.89 thorpej struct mii_data *mii = &sc->sc_mii;
3217 1.89 thorpej u_int32_t cfg, pcr;
3218 1.89 thorpej
3219 1.89 thorpej /*
3220 1.89 thorpej * Get flow control negotiation result.
3221 1.89 thorpej */
3222 1.89 thorpej if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
3223 1.89 thorpej (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
3224 1.89 thorpej sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
3225 1.89 thorpej mii->mii_media_active &= ~IFM_ETH_FMASK;
3226 1.89 thorpej }
3227 1.29 thorpej
3228 1.29 thorpej /*
3229 1.29 thorpej * Update TXCFG for full-duplex operation.
3230 1.29 thorpej */
3231 1.89 thorpej if ((mii->mii_media_active & IFM_FDX) != 0)
3232 1.29 thorpej sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
3233 1.29 thorpej else
3234 1.29 thorpej sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
3235 1.29 thorpej
3236 1.29 thorpej /*
3237 1.29 thorpej * Update RXCFG for full-duplex or loopback.
3238 1.29 thorpej */
3239 1.89 thorpej if ((mii->mii_media_active & IFM_FDX) != 0 ||
3240 1.89 thorpej IFM_SUBTYPE(mii->mii_media_active) == IFM_LOOP)
3241 1.29 thorpej sc->sc_rxcfg |= RXCFG_ATX;
3242 1.29 thorpej else
3243 1.29 thorpej sc->sc_rxcfg &= ~RXCFG_ATX;
3244 1.29 thorpej
3245 1.29 thorpej /*
3246 1.29 thorpej * Update CFG for MII/GMII.
3247 1.29 thorpej */
3248 1.29 thorpej if (sc->sc_ethercom.ec_if.if_baudrate == IF_Mbps(1000))
3249 1.29 thorpej cfg = sc->sc_cfg | CFG_MODE_1000;
3250 1.29 thorpej else
3251 1.29 thorpej cfg = sc->sc_cfg;
3252 1.29 thorpej
3253 1.29 thorpej /*
3254 1.89 thorpej * 802.3x flow control.
3255 1.29 thorpej */
3256 1.89 thorpej pcr = 0;
3257 1.89 thorpej if (sc->sc_flowflags & IFM_FLOW) {
3258 1.89 thorpej if (sc->sc_flowflags & IFM_ETH_TXPAUSE)
3259 1.89 thorpej pcr |= sc->sc_rx_flow_thresh;
3260 1.89 thorpej if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
3261 1.93 thorpej pcr |= PCR_PSEN | PCR_PS_MCAST;
3262 1.89 thorpej }
3263 1.29 thorpej
3264 1.29 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CFG, cfg);
3265 1.29 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXCFG, sc->sc_txcfg);
3266 1.29 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXCFG, sc->sc_rxcfg);
3267 1.89 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_NS_PCR, pcr);
3268 1.15 thorpej }
3269 1.86 cube #endif /* ! DP83820 */
3270 1.15 thorpej
3271 1.15 thorpej /*
3272 1.86 cube * sip_mii_bitbang_read: [mii bit-bang interface function]
3273 1.29 thorpej *
3274 1.29 thorpej * Read the MII serial port for the MII bit-bang module.
3275 1.29 thorpej */
3276 1.95 thorpej static u_int32_t
3277 1.86 cube SIP_DECL(mii_bitbang_read)(struct device *self)
3278 1.29 thorpej {
3279 1.29 thorpej struct sip_softc *sc = (void *) self;
3280 1.29 thorpej
3281 1.29 thorpej return (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_EROMAR));
3282 1.29 thorpej }
3283 1.29 thorpej
3284 1.29 thorpej /*
3285 1.86 cube * sip_mii_bitbang_write: [mii big-bang interface function]
3286 1.29 thorpej *
3287 1.29 thorpej * Write the MII serial port for the MII bit-bang module.
3288 1.29 thorpej */
3289 1.95 thorpej static void
3290 1.86 cube SIP_DECL(mii_bitbang_write)(struct device *self, u_int32_t val)
3291 1.29 thorpej {
3292 1.29 thorpej struct sip_softc *sc = (void *) self;
3293 1.29 thorpej
3294 1.29 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_EROMAR, val);
3295 1.29 thorpej }
3296 1.84 cube
3297 1.86 cube #ifndef DP83820
3298 1.29 thorpej /*
3299 1.15 thorpej * sip_sis900_mii_readreg: [mii interface function]
3300 1.1 thorpej *
3301 1.1 thorpej * Read a PHY register on the MII.
3302 1.1 thorpej */
3303 1.95 thorpej static int
3304 1.28 thorpej SIP_DECL(sis900_mii_readreg)(struct device *self, int phy, int reg)
3305 1.1 thorpej {
3306 1.1 thorpej struct sip_softc *sc = (struct sip_softc *) self;
3307 1.86 cube u_int32_t enphy;
3308 1.1 thorpej
3309 1.1 thorpej /*
3310 1.86 cube * The PHY of recent SiS chipsets is accessed through bitbang
3311 1.86 cube * operations.
3312 1.1 thorpej */
3313 1.91 fair if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900)
3314 1.86 cube return (mii_bitbang_readreg(self, &SIP_DECL(mii_bitbang_ops),
3315 1.86 cube phy, reg));
3316 1.84 cube
3317 1.91 fair #ifndef SIS900_MII_RESTRICT
3318 1.84 cube /*
3319 1.86 cube * The SiS 900 has only an internal PHY on the MII. Only allow
3320 1.86 cube * MII address 0.
3321 1.84 cube */
3322 1.86 cube if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900 && phy != 0)
3323 1.86 cube return (0);
3324 1.91 fair #endif
3325 1.84 cube
3326 1.86 cube bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_ENPHY,
3327 1.86 cube (phy << ENPHY_PHYADDR_SHIFT) | (reg << ENPHY_REGADDR_SHIFT) |
3328 1.86 cube ENPHY_RWCMD | ENPHY_ACCESS);
3329 1.86 cube do {
3330 1.86 cube enphy = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ENPHY);
3331 1.86 cube } while (enphy & ENPHY_ACCESS);
3332 1.86 cube return ((enphy & ENPHY_PHYDATA) >> ENPHY_DATA_SHIFT);
3333 1.1 thorpej }
3334 1.1 thorpej
3335 1.1 thorpej /*
3336 1.15 thorpej * sip_sis900_mii_writereg: [mii interface function]
3337 1.1 thorpej *
3338 1.1 thorpej * Write a PHY register on the MII.
3339 1.1 thorpej */
3340 1.95 thorpej static void
3341 1.28 thorpej SIP_DECL(sis900_mii_writereg)(struct device *self, int phy, int reg, int val)
3342 1.1 thorpej {
3343 1.1 thorpej struct sip_softc *sc = (struct sip_softc *) self;
3344 1.1 thorpej u_int32_t enphy;
3345 1.86 cube
3346 1.91 fair if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900) {
3347 1.86 cube mii_bitbang_writereg(self, &SIP_DECL(mii_bitbang_ops),
3348 1.86 cube phy, reg, val);
3349 1.86 cube return;
3350 1.86 cube }
3351 1.1 thorpej
3352 1.91 fair #ifndef SIS900_MII_RESTRICT
3353 1.1 thorpej /*
3354 1.1 thorpej * The SiS 900 has only an internal PHY on the MII. Only allow
3355 1.1 thorpej * MII address 0.
3356 1.1 thorpej */
3357 1.86 cube if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900 && phy != 0)
3358 1.1 thorpej return;
3359 1.91 fair #endif
3360 1.84 cube
3361 1.86 cube bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_ENPHY,
3362 1.86 cube (val << ENPHY_DATA_SHIFT) | (phy << ENPHY_PHYADDR_SHIFT) |
3363 1.86 cube (reg << ENPHY_REGADDR_SHIFT) | ENPHY_ACCESS);
3364 1.86 cube do {
3365 1.86 cube enphy = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ENPHY);
3366 1.86 cube } while (enphy & ENPHY_ACCESS);
3367 1.1 thorpej }
3368 1.1 thorpej
3369 1.1 thorpej /*
3370 1.15 thorpej * sip_sis900_mii_statchg: [mii interface function]
3371 1.1 thorpej *
3372 1.1 thorpej * Callback from MII layer when media changes.
3373 1.1 thorpej */
3374 1.95 thorpej static void
3375 1.28 thorpej SIP_DECL(sis900_mii_statchg)(struct device *self)
3376 1.1 thorpej {
3377 1.1 thorpej struct sip_softc *sc = (struct sip_softc *) self;
3378 1.89 thorpej struct mii_data *mii = &sc->sc_mii;
3379 1.1 thorpej u_int32_t flowctl;
3380 1.1 thorpej
3381 1.1 thorpej /*
3382 1.89 thorpej * Get flow control negotiation result.
3383 1.89 thorpej */
3384 1.89 thorpej if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
3385 1.89 thorpej (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
3386 1.89 thorpej sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
3387 1.89 thorpej mii->mii_media_active &= ~IFM_ETH_FMASK;
3388 1.89 thorpej }
3389 1.89 thorpej
3390 1.89 thorpej /*
3391 1.1 thorpej * Update TXCFG for full-duplex operation.
3392 1.1 thorpej */
3393 1.89 thorpej if ((mii->mii_media_active & IFM_FDX) != 0)
3394 1.1 thorpej sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
3395 1.1 thorpej else
3396 1.1 thorpej sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
3397 1.1 thorpej
3398 1.1 thorpej /*
3399 1.1 thorpej * Update RXCFG for full-duplex or loopback.
3400 1.1 thorpej */
3401 1.89 thorpej if ((mii->mii_media_active & IFM_FDX) != 0 ||
3402 1.89 thorpej IFM_SUBTYPE(mii->mii_media_active) == IFM_LOOP)
3403 1.1 thorpej sc->sc_rxcfg |= RXCFG_ATX;
3404 1.1 thorpej else
3405 1.1 thorpej sc->sc_rxcfg &= ~RXCFG_ATX;
3406 1.1 thorpej
3407 1.1 thorpej /*
3408 1.1 thorpej * Update IMR for use of 802.3x flow control.
3409 1.1 thorpej */
3410 1.89 thorpej if (sc->sc_flowflags & IFM_FLOW) {
3411 1.1 thorpej sc->sc_imr |= (ISR_PAUSE_END|ISR_PAUSE_ST);
3412 1.1 thorpej flowctl = FLOWCTL_FLOWEN;
3413 1.1 thorpej } else {
3414 1.1 thorpej sc->sc_imr &= ~(ISR_PAUSE_END|ISR_PAUSE_ST);
3415 1.1 thorpej flowctl = 0;
3416 1.1 thorpej }
3417 1.1 thorpej
3418 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXCFG, sc->sc_txcfg);
3419 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXCFG, sc->sc_rxcfg);
3420 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_IMR, sc->sc_imr);
3421 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_FLOWCTL, flowctl);
3422 1.15 thorpej }
3423 1.15 thorpej
3424 1.15 thorpej /*
3425 1.15 thorpej * sip_dp83815_mii_readreg: [mii interface function]
3426 1.15 thorpej *
3427 1.15 thorpej * Read a PHY register on the MII.
3428 1.15 thorpej */
3429 1.95 thorpej static int
3430 1.28 thorpej SIP_DECL(dp83815_mii_readreg)(struct device *self, int phy, int reg)
3431 1.15 thorpej {
3432 1.15 thorpej struct sip_softc *sc = (struct sip_softc *) self;
3433 1.15 thorpej u_int32_t val;
3434 1.15 thorpej
3435 1.15 thorpej /*
3436 1.15 thorpej * The DP83815 only has an internal PHY. Only allow
3437 1.15 thorpej * MII address 0.
3438 1.15 thorpej */
3439 1.15 thorpej if (phy != 0)
3440 1.15 thorpej return (0);
3441 1.15 thorpej
3442 1.15 thorpej /*
3443 1.15 thorpej * Apparently, after a reset, the DP83815 can take a while
3444 1.15 thorpej * to respond. During this recovery period, the BMSR returns
3445 1.15 thorpej * a value of 0. Catch this -- it's not supposed to happen
3446 1.15 thorpej * (the BMSR has some hardcoded-to-1 bits), and wait for the
3447 1.15 thorpej * PHY to come back to life.
3448 1.15 thorpej *
3449 1.15 thorpej * This works out because the BMSR is the first register
3450 1.15 thorpej * read during the PHY probe process.
3451 1.15 thorpej */
3452 1.15 thorpej do {
3453 1.15 thorpej val = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_NS_PHY(reg));
3454 1.15 thorpej } while (reg == MII_BMSR && val == 0);
3455 1.15 thorpej
3456 1.15 thorpej return (val & 0xffff);
3457 1.15 thorpej }
3458 1.15 thorpej
3459 1.15 thorpej /*
3460 1.15 thorpej * sip_dp83815_mii_writereg: [mii interface function]
3461 1.15 thorpej *
3462 1.15 thorpej * Write a PHY register to the MII.
3463 1.15 thorpej */
3464 1.95 thorpej static void
3465 1.28 thorpej SIP_DECL(dp83815_mii_writereg)(struct device *self, int phy, int reg, int val)
3466 1.15 thorpej {
3467 1.15 thorpej struct sip_softc *sc = (struct sip_softc *) self;
3468 1.15 thorpej
3469 1.15 thorpej /*
3470 1.15 thorpej * The DP83815 only has an internal PHY. Only allow
3471 1.15 thorpej * MII address 0.
3472 1.15 thorpej */
3473 1.15 thorpej if (phy != 0)
3474 1.15 thorpej return;
3475 1.15 thorpej
3476 1.15 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_NS_PHY(reg), val);
3477 1.15 thorpej }
3478 1.15 thorpej
3479 1.15 thorpej /*
3480 1.15 thorpej * sip_dp83815_mii_statchg: [mii interface function]
3481 1.15 thorpej *
3482 1.15 thorpej * Callback from MII layer when media changes.
3483 1.15 thorpej */
3484 1.95 thorpej static void
3485 1.28 thorpej SIP_DECL(dp83815_mii_statchg)(struct device *self)
3486 1.15 thorpej {
3487 1.15 thorpej struct sip_softc *sc = (struct sip_softc *) self;
3488 1.15 thorpej
3489 1.15 thorpej /*
3490 1.15 thorpej * Update TXCFG for full-duplex operation.
3491 1.15 thorpej */
3492 1.15 thorpej if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
3493 1.15 thorpej sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
3494 1.15 thorpej else
3495 1.15 thorpej sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
3496 1.15 thorpej
3497 1.15 thorpej /*
3498 1.15 thorpej * Update RXCFG for full-duplex or loopback.
3499 1.15 thorpej */
3500 1.15 thorpej if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0 ||
3501 1.15 thorpej IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_LOOP)
3502 1.15 thorpej sc->sc_rxcfg |= RXCFG_ATX;
3503 1.15 thorpej else
3504 1.15 thorpej sc->sc_rxcfg &= ~RXCFG_ATX;
3505 1.15 thorpej
3506 1.15 thorpej /*
3507 1.15 thorpej * XXX 802.3x flow control.
3508 1.15 thorpej */
3509 1.15 thorpej
3510 1.15 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXCFG, sc->sc_txcfg);
3511 1.15 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXCFG, sc->sc_rxcfg);
3512 1.78 thorpej
3513 1.78 thorpej /*
3514 1.78 thorpej * Some DP83815s experience problems when used with short
3515 1.78 thorpej * (< 30m/100ft) Ethernet cables in 100BaseTX mode. This
3516 1.78 thorpej * sequence adjusts the DSP's signal attenuation to fix the
3517 1.78 thorpej * problem.
3518 1.78 thorpej */
3519 1.78 thorpej if (IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_100_TX) {
3520 1.78 thorpej uint32_t reg;
3521 1.78 thorpej
3522 1.78 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, 0x00cc, 0x0001);
3523 1.78 thorpej
3524 1.78 thorpej reg = bus_space_read_4(sc->sc_st, sc->sc_sh, 0x00f4);
3525 1.78 thorpej reg &= 0x0fff;
3526 1.78 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, 0x00f4, reg | 0x1000);
3527 1.78 thorpej delay(100);
3528 1.78 thorpej reg = bus_space_read_4(sc->sc_st, sc->sc_sh, 0x00fc);
3529 1.78 thorpej reg &= 0x00ff;
3530 1.78 thorpej if ((reg & 0x0080) == 0 || (reg >= 0x00d8)) {
3531 1.78 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, 0x00fc,
3532 1.78 thorpej 0x00e8);
3533 1.78 thorpej reg = bus_space_read_4(sc->sc_st, sc->sc_sh, 0x00f4);
3534 1.78 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, 0x00f4,
3535 1.78 thorpej reg | 0x20);
3536 1.78 thorpej }
3537 1.78 thorpej
3538 1.78 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, 0x00cc, 0);
3539 1.78 thorpej }
3540 1.25 briggs }
3541 1.29 thorpej #endif /* DP83820 */
3542 1.29 thorpej
3543 1.29 thorpej #if defined(DP83820)
3544 1.95 thorpej static void
3545 1.44 thorpej SIP_DECL(dp83820_read_macaddr)(struct sip_softc *sc,
3546 1.44 thorpej const struct pci_attach_args *pa, u_int8_t *enaddr)
3547 1.29 thorpej {
3548 1.29 thorpej u_int16_t eeprom_data[SIP_DP83820_EEPROM_LENGTH / 2];
3549 1.29 thorpej u_int8_t cksum, *e, match;
3550 1.29 thorpej int i;
3551 1.29 thorpej
3552 1.29 thorpej /*
3553 1.29 thorpej * EEPROM data format for the DP83820 can be found in
3554 1.29 thorpej * the DP83820 manual, section 4.2.4.
3555 1.29 thorpej */
3556 1.25 briggs
3557 1.29 thorpej SIP_DECL(read_eeprom)(sc, 0,
3558 1.29 thorpej sizeof(eeprom_data) / sizeof(eeprom_data[0]), eeprom_data);
3559 1.29 thorpej
3560 1.29 thorpej match = eeprom_data[SIP_DP83820_EEPROM_CHECKSUM / 2] >> 8;
3561 1.29 thorpej match = ~(match - 1);
3562 1.29 thorpej
3563 1.29 thorpej cksum = 0x55;
3564 1.29 thorpej e = (u_int8_t *) eeprom_data;
3565 1.29 thorpej for (i = 0; i < SIP_DP83820_EEPROM_CHECKSUM; i++)
3566 1.29 thorpej cksum += *e++;
3567 1.29 thorpej
3568 1.29 thorpej if (cksum != match)
3569 1.29 thorpej printf("%s: Checksum (%x) mismatch (%x)",
3570 1.29 thorpej sc->sc_dev.dv_xname, cksum, match);
3571 1.29 thorpej
3572 1.29 thorpej enaddr[0] = eeprom_data[SIP_DP83820_EEPROM_PMATCH2 / 2] & 0xff;
3573 1.29 thorpej enaddr[1] = eeprom_data[SIP_DP83820_EEPROM_PMATCH2 / 2] >> 8;
3574 1.29 thorpej enaddr[2] = eeprom_data[SIP_DP83820_EEPROM_PMATCH1 / 2] & 0xff;
3575 1.29 thorpej enaddr[3] = eeprom_data[SIP_DP83820_EEPROM_PMATCH1 / 2] >> 8;
3576 1.29 thorpej enaddr[4] = eeprom_data[SIP_DP83820_EEPROM_PMATCH0 / 2] & 0xff;
3577 1.29 thorpej enaddr[5] = eeprom_data[SIP_DP83820_EEPROM_PMATCH0 / 2] >> 8;
3578 1.29 thorpej }
3579 1.29 thorpej #else /* ! DP83820 */
3580 1.84 cube static void
3581 1.84 cube SIP_DECL(sis900_eeprom_delay)(struct sip_softc *sc)
3582 1.84 cube {
3583 1.84 cube int i;
3584 1.84 cube
3585 1.84 cube /*
3586 1.84 cube * FreeBSD goes from (300/33)+1 [10] to 0. There must be
3587 1.84 cube * a reason, but I don't know it.
3588 1.84 cube */
3589 1.84 cube for (i = 0; i < 10; i++)
3590 1.84 cube bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CR);
3591 1.84 cube }
3592 1.84 cube
3593 1.95 thorpej static void
3594 1.44 thorpej SIP_DECL(sis900_read_macaddr)(struct sip_softc *sc,
3595 1.44 thorpej const struct pci_attach_args *pa, u_int8_t *enaddr)
3596 1.25 briggs {
3597 1.25 briggs u_int16_t myea[ETHER_ADDR_LEN / 2];
3598 1.25 briggs
3599 1.50 briggs switch (sc->sc_rev) {
3600 1.44 thorpej case SIS_REV_630S:
3601 1.44 thorpej case SIS_REV_630E:
3602 1.44 thorpej case SIS_REV_630EA1:
3603 1.51 briggs case SIS_REV_630ET:
3604 1.45 thorpej case SIS_REV_635:
3605 1.44 thorpej /*
3606 1.44 thorpej * The MAC address for the on-board Ethernet of
3607 1.44 thorpej * the SiS 630 chipset is in the NVRAM. Kick
3608 1.44 thorpej * the chip into re-loading it from NVRAM, and
3609 1.44 thorpej * read the MAC address out of the filter registers.
3610 1.44 thorpej */
3611 1.44 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_RLD);
3612 1.44 thorpej
3613 1.44 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
3614 1.44 thorpej RFCR_RFADDR_NODE0);
3615 1.44 thorpej myea[0] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
3616 1.44 thorpej 0xffff;
3617 1.44 thorpej
3618 1.44 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
3619 1.44 thorpej RFCR_RFADDR_NODE2);
3620 1.44 thorpej myea[1] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
3621 1.44 thorpej 0xffff;
3622 1.44 thorpej
3623 1.44 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
3624 1.44 thorpej RFCR_RFADDR_NODE4);
3625 1.44 thorpej myea[2] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
3626 1.44 thorpej 0xffff;
3627 1.44 thorpej break;
3628 1.84 cube
3629 1.84 cube case SIS_REV_960:
3630 1.84 cube {
3631 1.86 cube #define SIS_SET_EROMAR(x,y) bus_space_write_4(x->sc_st, x->sc_sh, SIP_EROMAR, \
3632 1.86 cube bus_space_read_4(x->sc_st, x->sc_sh, SIP_EROMAR) | (y))
3633 1.86 cube
3634 1.86 cube #define SIS_CLR_EROMAR(x,y) bus_space_write_4(x->sc_st, x->sc_sh, SIP_EROMAR, \
3635 1.86 cube bus_space_read_4(x->sc_st, x->sc_sh, SIP_EROMAR) & ~(y))
3636 1.86 cube
3637 1.84 cube int waittime, i;
3638 1.84 cube
3639 1.84 cube /* Allow to read EEPROM from LAN. It is shared
3640 1.84 cube * between a 1394 controller and the NIC and each
3641 1.84 cube * time we access it, we need to set SIS_EECMD_REQ.
3642 1.84 cube */
3643 1.84 cube SIS_SET_EROMAR(sc, EROMAR_REQ);
3644 1.84 cube
3645 1.84 cube for (waittime = 0; waittime < 1000; waittime++) { /* 1 ms max */
3646 1.84 cube /* Force EEPROM to idle state. */
3647 1.84 cube
3648 1.84 cube /*
3649 1.84 cube * XXX-cube This is ugly. I'll look for docs about it.
3650 1.84 cube */
3651 1.84 cube SIS_SET_EROMAR(sc, EROMAR_EECS);
3652 1.84 cube SIP_DECL(sis900_eeprom_delay)(sc);
3653 1.84 cube for (i = 0; i <= 25; i++) { /* Yes, 26 times. */
3654 1.84 cube SIS_SET_EROMAR(sc, EROMAR_EESK);
3655 1.84 cube SIP_DECL(sis900_eeprom_delay)(sc);
3656 1.84 cube SIS_CLR_EROMAR(sc, EROMAR_EESK);
3657 1.84 cube SIP_DECL(sis900_eeprom_delay)(sc);
3658 1.84 cube }
3659 1.84 cube SIS_CLR_EROMAR(sc, EROMAR_EECS);
3660 1.84 cube SIP_DECL(sis900_eeprom_delay)(sc);
3661 1.84 cube bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_EROMAR, 0);
3662 1.84 cube
3663 1.84 cube if (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_EROMAR) & EROMAR_GNT) {
3664 1.84 cube SIP_DECL(read_eeprom)(sc, SIP_EEPROM_ETHERNET_ID0 >> 1,
3665 1.84 cube sizeof(myea) / sizeof(myea[0]), myea);
3666 1.84 cube break;
3667 1.84 cube }
3668 1.84 cube DELAY(1);
3669 1.84 cube }
3670 1.84 cube
3671 1.84 cube /*
3672 1.84 cube * Set SIS_EECTL_CLK to high, so a other master
3673 1.84 cube * can operate on the i2c bus.
3674 1.84 cube */
3675 1.84 cube SIS_SET_EROMAR(sc, EROMAR_EESK);
3676 1.84 cube
3677 1.84 cube /* Refuse EEPROM access by LAN */
3678 1.84 cube SIS_SET_EROMAR(sc, EROMAR_DONE);
3679 1.84 cube } break;
3680 1.44 thorpej
3681 1.44 thorpej default:
3682 1.44 thorpej SIP_DECL(read_eeprom)(sc, SIP_EEPROM_ETHERNET_ID0 >> 1,
3683 1.44 thorpej sizeof(myea) / sizeof(myea[0]), myea);
3684 1.44 thorpej }
3685 1.25 briggs
3686 1.25 briggs enaddr[0] = myea[0] & 0xff;
3687 1.25 briggs enaddr[1] = myea[0] >> 8;
3688 1.25 briggs enaddr[2] = myea[1] & 0xff;
3689 1.25 briggs enaddr[3] = myea[1] >> 8;
3690 1.25 briggs enaddr[4] = myea[2] & 0xff;
3691 1.25 briggs enaddr[5] = myea[2] >> 8;
3692 1.25 briggs }
3693 1.25 briggs
3694 1.29 thorpej /* Table and macro to bit-reverse an octet. */
3695 1.29 thorpej static const u_int8_t bbr4[] = {0,8,4,12,2,10,6,14,1,9,5,13,3,11,7,15};
3696 1.25 briggs #define bbr(v) ((bbr4[(v)&0xf] << 4) | bbr4[((v)>>4) & 0xf])
3697 1.25 briggs
3698 1.95 thorpej static void
3699 1.44 thorpej SIP_DECL(dp83815_read_macaddr)(struct sip_softc *sc,
3700 1.44 thorpej const struct pci_attach_args *pa, u_int8_t *enaddr)
3701 1.25 briggs {
3702 1.25 briggs u_int16_t eeprom_data[SIP_DP83815_EEPROM_LENGTH / 2], *ea;
3703 1.25 briggs u_int8_t cksum, *e, match;
3704 1.25 briggs int i;
3705 1.25 briggs
3706 1.29 thorpej SIP_DECL(read_eeprom)(sc, 0, sizeof(eeprom_data) /
3707 1.29 thorpej sizeof(eeprom_data[0]), eeprom_data);
3708 1.25 briggs
3709 1.25 briggs match = eeprom_data[SIP_DP83815_EEPROM_CHECKSUM/2] >> 8;
3710 1.25 briggs match = ~(match - 1);
3711 1.25 briggs
3712 1.25 briggs cksum = 0x55;
3713 1.25 briggs e = (u_int8_t *) eeprom_data;
3714 1.25 briggs for (i=0 ; i<SIP_DP83815_EEPROM_CHECKSUM ; i++) {
3715 1.25 briggs cksum += *e++;
3716 1.25 briggs }
3717 1.25 briggs if (cksum != match) {
3718 1.25 briggs printf("%s: Checksum (%x) mismatch (%x)",
3719 1.25 briggs sc->sc_dev.dv_xname, cksum, match);
3720 1.25 briggs }
3721 1.25 briggs
3722 1.25 briggs /*
3723 1.25 briggs * Unrolled because it makes slightly more sense this way.
3724 1.25 briggs * The DP83815 stores the MAC address in bit 0 of word 6
3725 1.25 briggs * through bit 15 of word 8.
3726 1.25 briggs */
3727 1.25 briggs ea = &eeprom_data[6];
3728 1.25 briggs enaddr[0] = ((*ea & 0x1) << 7);
3729 1.25 briggs ea++;
3730 1.25 briggs enaddr[0] |= ((*ea & 0xFE00) >> 9);
3731 1.25 briggs enaddr[1] = ((*ea & 0x1FE) >> 1);
3732 1.25 briggs enaddr[2] = ((*ea & 0x1) << 7);
3733 1.25 briggs ea++;
3734 1.25 briggs enaddr[2] |= ((*ea & 0xFE00) >> 9);
3735 1.25 briggs enaddr[3] = ((*ea & 0x1FE) >> 1);
3736 1.25 briggs enaddr[4] = ((*ea & 0x1) << 7);
3737 1.25 briggs ea++;
3738 1.25 briggs enaddr[4] |= ((*ea & 0xFE00) >> 9);
3739 1.25 briggs enaddr[5] = ((*ea & 0x1FE) >> 1);
3740 1.25 briggs
3741 1.25 briggs /*
3742 1.25 briggs * In case that's not weird enough, we also need to reverse
3743 1.25 briggs * the bits in each byte. This all actually makes more sense
3744 1.25 briggs * if you think about the EEPROM storage as an array of bits
3745 1.25 briggs * being shifted into bytes, but that's not how we're looking
3746 1.25 briggs * at it here...
3747 1.25 briggs */
3748 1.28 thorpej for (i = 0; i < 6 ;i++)
3749 1.25 briggs enaddr[i] = bbr(enaddr[i]);
3750 1.1 thorpej }
3751 1.29 thorpej #endif /* DP83820 */
3752 1.1 thorpej
3753 1.1 thorpej /*
3754 1.1 thorpej * sip_mediastatus: [ifmedia interface function]
3755 1.1 thorpej *
3756 1.1 thorpej * Get the current interface media status.
3757 1.1 thorpej */
3758 1.95 thorpej static void
3759 1.28 thorpej SIP_DECL(mediastatus)(struct ifnet *ifp, struct ifmediareq *ifmr)
3760 1.1 thorpej {
3761 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
3762 1.1 thorpej
3763 1.1 thorpej mii_pollstat(&sc->sc_mii);
3764 1.1 thorpej ifmr->ifm_status = sc->sc_mii.mii_media_status;
3765 1.89 thorpej ifmr->ifm_active = (sc->sc_mii.mii_media_active & ~IFM_ETH_FMASK) |
3766 1.89 thorpej sc->sc_flowflags;
3767 1.1 thorpej }
3768 1.1 thorpej
3769 1.1 thorpej /*
3770 1.1 thorpej * sip_mediachange: [ifmedia interface function]
3771 1.1 thorpej *
3772 1.1 thorpej * Set hardware to newly-selected media.
3773 1.1 thorpej */
3774 1.95 thorpej static int
3775 1.28 thorpej SIP_DECL(mediachange)(struct ifnet *ifp)
3776 1.1 thorpej {
3777 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
3778 1.1 thorpej
3779 1.1 thorpej if (ifp->if_flags & IFF_UP)
3780 1.1 thorpej mii_mediachg(&sc->sc_mii);
3781 1.1 thorpej return (0);
3782 1.1 thorpej }
3783