Home | History | Annotate | Line # | Download | only in pci
if_sip.c revision 1.113.8.2
      1  1.113.8.2      matt /*	$NetBSD: if_sip.c,v 1.113.8.2 2008/01/09 01:53:49 matt Exp $	*/
      2       1.28   thorpej 
      3       1.28   thorpej /*-
      4       1.45   thorpej  * Copyright (c) 2001, 2002 The NetBSD Foundation, Inc.
      5       1.28   thorpej  * All rights reserved.
      6       1.28   thorpej  *
      7       1.28   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8       1.28   thorpej  * by Jason R. Thorpe.
      9       1.28   thorpej  *
     10       1.28   thorpej  * Redistribution and use in source and binary forms, with or without
     11       1.28   thorpej  * modification, are permitted provided that the following conditions
     12       1.28   thorpej  * are met:
     13       1.28   thorpej  * 1. Redistributions of source code must retain the above copyright
     14       1.28   thorpej  *    notice, this list of conditions and the following disclaimer.
     15       1.28   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.28   thorpej  *    notice, this list of conditions and the following disclaimer in the
     17       1.28   thorpej  *    documentation and/or other materials provided with the distribution.
     18       1.28   thorpej  * 3. All advertising materials mentioning features or use of this software
     19       1.28   thorpej  *    must display the following acknowledgement:
     20       1.28   thorpej  *	This product includes software developed by the NetBSD
     21       1.28   thorpej  *	Foundation, Inc. and its contributors.
     22       1.28   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23       1.28   thorpej  *    contributors may be used to endorse or promote products derived
     24       1.28   thorpej  *    from this software without specific prior written permission.
     25       1.28   thorpej  *
     26       1.28   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27       1.28   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28       1.28   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29       1.28   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30       1.28   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31       1.28   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32       1.28   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33       1.28   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34       1.28   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35       1.28   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36       1.28   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     37       1.28   thorpej  */
     38        1.1   thorpej 
     39        1.1   thorpej /*-
     40        1.1   thorpej  * Copyright (c) 1999 Network Computer, Inc.
     41        1.1   thorpej  * All rights reserved.
     42        1.1   thorpej  *
     43        1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     44        1.1   thorpej  * modification, are permitted provided that the following conditions
     45        1.1   thorpej  * are met:
     46        1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     47        1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     48        1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     49        1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     50        1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     51        1.1   thorpej  * 3. Neither the name of Network Computer, Inc. nor the names of its
     52        1.1   thorpej  *    contributors may be used to endorse or promote products derived
     53        1.1   thorpej  *    from this software without specific prior written permission.
     54        1.1   thorpej  *
     55        1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY NETWORK COMPUTER, INC. AND CONTRIBUTORS
     56        1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     57        1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     58        1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     59        1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     60        1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     61        1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     62        1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     63        1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     64        1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     65        1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     66        1.1   thorpej  */
     67        1.1   thorpej 
     68        1.1   thorpej /*
     69       1.29   thorpej  * Device driver for the Silicon Integrated Systems SiS 900,
     70       1.29   thorpej  * SiS 7016 10/100, National Semiconductor DP83815 10/100, and
     71       1.29   thorpej  * National Semiconductor DP83820 10/100/1000 PCI Ethernet
     72       1.29   thorpej  * controllers.
     73      1.101     perry  *
     74       1.32   thorpej  * Originally written to support the SiS 900 by Jason R. Thorpe for
     75       1.32   thorpej  * Network Computer, Inc.
     76       1.29   thorpej  *
     77       1.29   thorpej  * TODO:
     78       1.29   thorpej  *
     79       1.58   thorpej  *	- Reduce the Rx interrupt load.
     80        1.1   thorpej  */
     81       1.43     lukem 
     82       1.43     lukem #include <sys/cdefs.h>
     83  1.113.8.2      matt __KERNEL_RCSID(0, "$NetBSD: if_sip.c,v 1.113.8.2 2008/01/09 01:53:49 matt Exp $");
     84        1.1   thorpej 
     85        1.1   thorpej #include "bpfilter.h"
     86       1.65    itojun #include "rnd.h"
     87        1.1   thorpej 
     88        1.1   thorpej #include <sys/param.h>
     89        1.1   thorpej #include <sys/systm.h>
     90        1.9   thorpej #include <sys/callout.h>
     91        1.1   thorpej #include <sys/mbuf.h>
     92        1.1   thorpej #include <sys/malloc.h>
     93        1.1   thorpej #include <sys/kernel.h>
     94        1.1   thorpej #include <sys/socket.h>
     95        1.1   thorpej #include <sys/ioctl.h>
     96        1.1   thorpej #include <sys/errno.h>
     97        1.1   thorpej #include <sys/device.h>
     98        1.1   thorpej #include <sys/queue.h>
     99        1.1   thorpej 
    100       1.12       mrg #include <uvm/uvm_extern.h>		/* for PAGE_SIZE */
    101        1.1   thorpej 
    102       1.65    itojun #if NRND > 0
    103       1.65    itojun #include <sys/rnd.h>
    104       1.65    itojun #endif
    105       1.65    itojun 
    106        1.1   thorpej #include <net/if.h>
    107        1.1   thorpej #include <net/if_dl.h>
    108        1.1   thorpej #include <net/if_media.h>
    109        1.1   thorpej #include <net/if_ether.h>
    110        1.1   thorpej 
    111        1.1   thorpej #if NBPFILTER > 0
    112        1.1   thorpej #include <net/bpf.h>
    113        1.1   thorpej #endif
    114        1.1   thorpej 
    115  1.113.8.1      matt #include <sys/bus.h>
    116  1.113.8.1      matt #include <sys/intr.h>
    117       1.14   tsutsui #include <machine/endian.h>
    118        1.1   thorpej 
    119       1.15   thorpej #include <dev/mii/mii.h>
    120        1.1   thorpej #include <dev/mii/miivar.h>
    121       1.29   thorpej #include <dev/mii/mii_bitbang.h>
    122        1.1   thorpej 
    123        1.1   thorpej #include <dev/pci/pcireg.h>
    124        1.1   thorpej #include <dev/pci/pcivar.h>
    125        1.1   thorpej #include <dev/pci/pcidevs.h>
    126        1.1   thorpej 
    127        1.1   thorpej #include <dev/pci/if_sipreg.h>
    128        1.1   thorpej 
    129        1.1   thorpej /*
    130        1.1   thorpej  * Transmit descriptor list size.  This is arbitrary, but allocate
    131       1.30   thorpej  * enough descriptors for 128 pending transmissions, and 8 segments
    132       1.88   thorpej  * per packet (64 for DP83820 for jumbo frames).
    133       1.88   thorpej  *
    134       1.88   thorpej  * This MUST work out to a power of 2.
    135        1.1   thorpej  */
    136  1.113.8.2      matt #define	GSIP_NTXSEGS_ALLOC 16
    137  1.113.8.2      matt #define	SIP_NTXSEGS_ALLOC 8
    138        1.1   thorpej 
    139       1.30   thorpej #define	SIP_TXQUEUELEN		256
    140  1.113.8.2      matt #define	MAX_SIP_NTXDESC	\
    141  1.113.8.2      matt     (SIP_TXQUEUELEN * MAX(SIP_NTXSEGS_ALLOC, GSIP_NTXSEGS_ALLOC))
    142       1.46   thorpej 
    143        1.1   thorpej /*
    144        1.1   thorpej  * Receive descriptor list size.  We have one Rx buffer per incoming
    145        1.1   thorpej  * packet, so this logic is a little simpler.
    146       1.36   thorpej  *
    147       1.36   thorpej  * Actually, on the DP83820, we allow the packet to consume more than
    148       1.36   thorpej  * one buffer, in order to support jumbo Ethernet frames.  In that
    149       1.36   thorpej  * case, a packet may consume up to 5 buffers (assuming a 2048 byte
    150       1.36   thorpej  * mbuf cluster).  256 receive buffers is only 51 maximum size packets,
    151       1.36   thorpej  * so we'd better be quick about handling receive interrupts.
    152        1.1   thorpej  */
    153  1.113.8.2      matt #define	GSIP_NRXDESC		256
    154       1.30   thorpej #define	SIP_NRXDESC		128
    155  1.113.8.2      matt 
    156  1.113.8.2      matt #define	MAX_SIP_NRXDESC	MAX(GSIP_NRXDESC, SIP_NRXDESC)
    157        1.1   thorpej 
    158        1.1   thorpej /*
    159        1.1   thorpej  * Control structures are DMA'd to the SiS900 chip.  We allocate them in
    160        1.1   thorpej  * a single clump that maps to a single DMA segment to make several things
    161        1.1   thorpej  * easier.
    162        1.1   thorpej  */
    163        1.1   thorpej struct sip_control_data {
    164        1.1   thorpej 	/*
    165        1.1   thorpej 	 * The transmit descriptors.
    166        1.1   thorpej 	 */
    167  1.113.8.2      matt 	struct sip_desc scd_txdescs[MAX_SIP_NTXDESC];
    168        1.1   thorpej 
    169        1.1   thorpej 	/*
    170        1.1   thorpej 	 * The receive descriptors.
    171        1.1   thorpej 	 */
    172  1.113.8.2      matt 	struct sip_desc scd_rxdescs[MAX_SIP_NRXDESC];
    173        1.1   thorpej };
    174        1.1   thorpej 
    175        1.1   thorpej #define	SIP_CDOFF(x)	offsetof(struct sip_control_data, x)
    176        1.1   thorpej #define	SIP_CDTXOFF(x)	SIP_CDOFF(scd_txdescs[(x)])
    177        1.1   thorpej #define	SIP_CDRXOFF(x)	SIP_CDOFF(scd_rxdescs[(x)])
    178        1.1   thorpej 
    179        1.1   thorpej /*
    180        1.1   thorpej  * Software state for transmit jobs.
    181        1.1   thorpej  */
    182        1.1   thorpej struct sip_txsoft {
    183        1.1   thorpej 	struct mbuf *txs_mbuf;		/* head of our mbuf chain */
    184        1.1   thorpej 	bus_dmamap_t txs_dmamap;	/* our DMA map */
    185        1.1   thorpej 	int txs_firstdesc;		/* first descriptor in packet */
    186        1.1   thorpej 	int txs_lastdesc;		/* last descriptor in packet */
    187        1.1   thorpej 	SIMPLEQ_ENTRY(sip_txsoft) txs_q;
    188        1.1   thorpej };
    189        1.1   thorpej 
    190        1.1   thorpej SIMPLEQ_HEAD(sip_txsq, sip_txsoft);
    191        1.1   thorpej 
    192        1.1   thorpej /*
    193        1.1   thorpej  * Software state for receive jobs.
    194        1.1   thorpej  */
    195        1.1   thorpej struct sip_rxsoft {
    196        1.1   thorpej 	struct mbuf *rxs_mbuf;		/* head of our mbuf chain */
    197        1.1   thorpej 	bus_dmamap_t rxs_dmamap;	/* our DMA map */
    198        1.1   thorpej };
    199        1.1   thorpej 
    200  1.113.8.2      matt enum sip_attach_stage {
    201  1.113.8.2      matt 	  SIP_ATTACH_FIN = 0
    202  1.113.8.2      matt 	, SIP_ATTACH_CREATE_RXMAP
    203  1.113.8.2      matt 	, SIP_ATTACH_CREATE_TXMAP
    204  1.113.8.2      matt 	, SIP_ATTACH_LOAD_MAP
    205  1.113.8.2      matt 	, SIP_ATTACH_CREATE_MAP
    206  1.113.8.2      matt 	, SIP_ATTACH_MAP_MEM
    207  1.113.8.2      matt 	, SIP_ATTACH_ALLOC_MEM
    208  1.113.8.2      matt 	, SIP_ATTACH_INTR
    209  1.113.8.2      matt 	, SIP_ATTACH_MAP
    210  1.113.8.2      matt };
    211  1.113.8.2      matt 
    212        1.1   thorpej /*
    213        1.1   thorpej  * Software state per device.
    214        1.1   thorpej  */
    215        1.1   thorpej struct sip_softc {
    216        1.1   thorpej 	struct device sc_dev;		/* generic device information */
    217        1.1   thorpej 	bus_space_tag_t sc_st;		/* bus space tag */
    218        1.1   thorpej 	bus_space_handle_t sc_sh;	/* bus space handle */
    219  1.113.8.2      matt 	bus_size_t sc_sz;		/* bus space size */
    220        1.1   thorpej 	bus_dma_tag_t sc_dmat;		/* bus DMA tag */
    221  1.113.8.2      matt 	pci_chipset_tag_t sc_pc;
    222  1.113.8.2      matt 	bus_dma_segment_t sc_seg;
    223        1.1   thorpej 	struct ethercom sc_ethercom;	/* ethernet common data */
    224        1.1   thorpej 	void *sc_sdhook;		/* shutdown hook */
    225       1.15   thorpej 
    226       1.15   thorpej 	const struct sip_product *sc_model; /* which model are we? */
    227  1.113.8.2      matt 	int sc_gigabit;			/* 1: 83820, 0: other */
    228       1.45   thorpej 	int sc_rev;			/* chip revision */
    229        1.1   thorpej 
    230        1.1   thorpej 	void *sc_ih;			/* interrupt cookie */
    231        1.1   thorpej 
    232        1.1   thorpej 	struct mii_data sc_mii;		/* MII/media information */
    233        1.1   thorpej 
    234      1.113        ad 	callout_t sc_tick_ch;		/* tick callout */
    235        1.9   thorpej 
    236        1.1   thorpej 	bus_dmamap_t sc_cddmamap;	/* control data DMA map */
    237        1.1   thorpej #define	sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    238        1.1   thorpej 
    239        1.1   thorpej 	/*
    240        1.1   thorpej 	 * Software state for transmit and receive descriptors.
    241        1.1   thorpej 	 */
    242        1.1   thorpej 	struct sip_txsoft sc_txsoft[SIP_TXQUEUELEN];
    243  1.113.8.2      matt 	struct sip_rxsoft sc_rxsoft[MAX_SIP_NRXDESC];
    244        1.1   thorpej 
    245        1.1   thorpej 	/*
    246        1.1   thorpej 	 * Control data structures.
    247        1.1   thorpej 	 */
    248        1.1   thorpej 	struct sip_control_data *sc_control_data;
    249        1.1   thorpej #define	sc_txdescs	sc_control_data->scd_txdescs
    250        1.1   thorpej #define	sc_rxdescs	sc_control_data->scd_rxdescs
    251        1.1   thorpej 
    252       1.30   thorpej #ifdef SIP_EVENT_COUNTERS
    253       1.30   thorpej 	/*
    254       1.30   thorpej 	 * Event counters.
    255       1.30   thorpej 	 */
    256       1.30   thorpej 	struct evcnt sc_ev_txsstall;	/* Tx stalled due to no txs */
    257       1.30   thorpej 	struct evcnt sc_ev_txdstall;	/* Tx stalled due to no txd */
    258       1.56   thorpej 	struct evcnt sc_ev_txforceintr;	/* Tx interrupts forced */
    259       1.56   thorpej 	struct evcnt sc_ev_txdintr;	/* Tx descriptor interrupts */
    260       1.56   thorpej 	struct evcnt sc_ev_txiintr;	/* Tx idle interrupts */
    261       1.30   thorpej 	struct evcnt sc_ev_rxintr;	/* Rx interrupts */
    262       1.62   thorpej 	struct evcnt sc_ev_hiberr;	/* HIBERR interrupts */
    263       1.94   thorpej 	struct evcnt sc_ev_rxpause;	/* PAUSE received */
    264  1.113.8.2      matt 	/* DP83820 only */
    265       1.94   thorpej 	struct evcnt sc_ev_txpause;	/* PAUSE transmitted */
    266       1.31   thorpej 	struct evcnt sc_ev_rxipsum;	/* IP checksums checked in-bound */
    267       1.31   thorpej 	struct evcnt sc_ev_rxtcpsum;	/* TCP checksums checked in-bound */
    268       1.31   thorpej 	struct evcnt sc_ev_rxudpsum;	/* UDP checksums checked in-boudn */
    269       1.31   thorpej 	struct evcnt sc_ev_txipsum;	/* IP checksums comp. out-bound */
    270       1.31   thorpej 	struct evcnt sc_ev_txtcpsum;	/* TCP checksums comp. out-bound */
    271       1.31   thorpej 	struct evcnt sc_ev_txudpsum;	/* UDP checksums comp. out-bound */
    272       1.30   thorpej #endif /* SIP_EVENT_COUNTERS */
    273       1.30   thorpej 
    274        1.1   thorpej 	u_int32_t sc_txcfg;		/* prototype TXCFG register */
    275        1.1   thorpej 	u_int32_t sc_rxcfg;		/* prototype RXCFG register */
    276        1.1   thorpej 	u_int32_t sc_imr;		/* prototype IMR register */
    277        1.1   thorpej 	u_int32_t sc_rfcr;		/* prototype RFCR register */
    278        1.1   thorpej 
    279       1.29   thorpej 	u_int32_t sc_cfg;		/* prototype CFG register */
    280       1.29   thorpej 
    281       1.29   thorpej 	u_int32_t sc_gpior;		/* prototype GPIOR register */
    282       1.29   thorpej 
    283        1.1   thorpej 	u_int32_t sc_tx_fill_thresh;	/* transmit fill threshold */
    284        1.1   thorpej 	u_int32_t sc_tx_drain_thresh;	/* transmit drain threshold */
    285        1.1   thorpej 
    286        1.1   thorpej 	u_int32_t sc_rx_drain_thresh;	/* receive drain threshold */
    287        1.1   thorpej 
    288       1.89   thorpej 	int	sc_flowflags;		/* 802.3x flow control flags */
    289       1.89   thorpej 	int	sc_rx_flow_thresh;	/* Rx FIFO threshold for flow control */
    290       1.89   thorpej 	int	sc_paused;		/* paused indication */
    291        1.1   thorpej 
    292        1.1   thorpej 	int	sc_txfree;		/* number of free Tx descriptors */
    293        1.1   thorpej 	int	sc_txnext;		/* next ready Tx descriptor */
    294       1.56   thorpej 	int	sc_txwin;		/* Tx descriptors since last intr */
    295        1.1   thorpej 
    296        1.1   thorpej 	struct sip_txsq sc_txfreeq;	/* free Tx descsofts */
    297        1.1   thorpej 	struct sip_txsq sc_txdirtyq;	/* dirty Tx descsofts */
    298        1.1   thorpej 
    299      1.106     pavel 	/* values of interface state at last init */
    300      1.106     pavel 	struct {
    301      1.106     pavel 		/* if_capenable */
    302      1.106     pavel 		uint64_t	if_capenable;
    303      1.106     pavel 		/* ec_capenable */
    304      1.106     pavel 		int		ec_capenable;
    305      1.106     pavel 		/* VLAN_ATTACHED */
    306      1.106     pavel 		int		is_vlan;
    307      1.106     pavel 	}	sc_prev;
    308      1.106     pavel 
    309       1.98       kim 	short	sc_if_flags;
    310       1.98       kim 
    311        1.1   thorpej 	int	sc_rxptr;		/* next ready Rx descriptor/descsoft */
    312       1.36   thorpej 	int	sc_rxdiscard;
    313       1.36   thorpej 	int	sc_rxlen;
    314       1.36   thorpej 	struct mbuf *sc_rxhead;
    315       1.36   thorpej 	struct mbuf *sc_rxtail;
    316       1.36   thorpej 	struct mbuf **sc_rxtailp;
    317  1.113.8.2      matt 
    318  1.113.8.2      matt 	int sc_ntxdesc;
    319  1.113.8.2      matt 	int sc_ntxdesc_mask;
    320  1.113.8.2      matt 
    321  1.113.8.2      matt 	int sc_nrxdesc_mask;
    322  1.113.8.2      matt 
    323  1.113.8.2      matt 	const struct sip_parm {
    324  1.113.8.2      matt 		const struct sip_regs {
    325  1.113.8.2      matt 			int r_rxcfg;
    326  1.113.8.2      matt 			int r_txcfg;
    327  1.113.8.2      matt 		} p_regs;
    328  1.113.8.2      matt 
    329  1.113.8.2      matt 		const struct sip_bits {
    330  1.113.8.2      matt 			uint32_t b_txcfg_mxdma_8;
    331  1.113.8.2      matt 			uint32_t b_txcfg_mxdma_16;
    332  1.113.8.2      matt 			uint32_t b_txcfg_mxdma_32;
    333  1.113.8.2      matt 			uint32_t b_txcfg_mxdma_64;
    334  1.113.8.2      matt 			uint32_t b_txcfg_mxdma_128;
    335  1.113.8.2      matt 			uint32_t b_txcfg_mxdma_256;
    336  1.113.8.2      matt 			uint32_t b_txcfg_mxdma_512;
    337  1.113.8.2      matt 			uint32_t b_txcfg_flth_mask;
    338  1.113.8.2      matt 			uint32_t b_txcfg_drth_mask;
    339  1.113.8.2      matt 
    340  1.113.8.2      matt 			uint32_t b_rxcfg_mxdma_8;
    341  1.113.8.2      matt 			uint32_t b_rxcfg_mxdma_16;
    342  1.113.8.2      matt 			uint32_t b_rxcfg_mxdma_32;
    343  1.113.8.2      matt 			uint32_t b_rxcfg_mxdma_64;
    344  1.113.8.2      matt 			uint32_t b_rxcfg_mxdma_128;
    345  1.113.8.2      matt 			uint32_t b_rxcfg_mxdma_256;
    346  1.113.8.2      matt 			uint32_t b_rxcfg_mxdma_512;
    347  1.113.8.2      matt 
    348  1.113.8.2      matt 			uint32_t b_isr_txrcmp;
    349  1.113.8.2      matt 			uint32_t b_isr_rxrcmp;
    350  1.113.8.2      matt 			uint32_t b_isr_dperr;
    351  1.113.8.2      matt 			uint32_t b_isr_sserr;
    352  1.113.8.2      matt 			uint32_t b_isr_rmabt;
    353  1.113.8.2      matt 			uint32_t b_isr_rtabt;
    354  1.113.8.2      matt 
    355  1.113.8.2      matt 			uint32_t b_cmdsts_size_mask;
    356  1.113.8.2      matt 		} p_bits;
    357  1.113.8.2      matt 		int		p_filtmem;
    358  1.113.8.2      matt 		int		p_rxbuf_len;
    359  1.113.8.2      matt 		bus_size_t	p_tx_dmamap_size;
    360  1.113.8.2      matt 		int		p_ntxsegs;
    361  1.113.8.2      matt 		int		p_ntxsegs_alloc;
    362  1.113.8.2      matt 		int		p_nrxdesc;
    363  1.113.8.2      matt 	} *sc_parm;
    364  1.113.8.2      matt 
    365  1.113.8.2      matt 	void (*sc_rxintr)(struct sip_softc *);
    366       1.65    itojun 
    367       1.65    itojun #if NRND > 0
    368       1.65    itojun 	rndsource_element_t rnd_source;	/* random source */
    369       1.65    itojun #endif
    370        1.1   thorpej };
    371        1.1   thorpej 
    372  1.113.8.2      matt #define	sc_bits	sc_parm->p_bits
    373  1.113.8.2      matt #define	sc_regs	sc_parm->p_regs
    374  1.113.8.2      matt 
    375  1.113.8.2      matt static const struct sip_parm sip_parm = {
    376  1.113.8.2      matt 	  .p_filtmem = OTHER_RFCR_NS_RFADDR_FILTMEM
    377  1.113.8.2      matt 	, .p_rxbuf_len = MCLBYTES - 1	/* field width */
    378  1.113.8.2      matt 	, .p_tx_dmamap_size = MCLBYTES
    379  1.113.8.2      matt 	, .p_ntxsegs = 16
    380  1.113.8.2      matt 	, .p_ntxsegs_alloc = SIP_NTXSEGS_ALLOC
    381  1.113.8.2      matt 	, .p_nrxdesc = SIP_NRXDESC
    382  1.113.8.2      matt 	, .p_bits = {
    383  1.113.8.2      matt 		  .b_txcfg_mxdma_8	= 0x00200000	/*       8 bytes */
    384  1.113.8.2      matt 		, .b_txcfg_mxdma_16	= 0x00300000	/*      16 bytes */
    385  1.113.8.2      matt 		, .b_txcfg_mxdma_32	= 0x00400000	/*      32 bytes */
    386  1.113.8.2      matt 		, .b_txcfg_mxdma_64	= 0x00500000	/*      64 bytes */
    387  1.113.8.2      matt 		, .b_txcfg_mxdma_128	= 0x00600000	/*     128 bytes */
    388  1.113.8.2      matt 		, .b_txcfg_mxdma_256	= 0x00700000	/*     256 bytes */
    389  1.113.8.2      matt 		, .b_txcfg_mxdma_512	= 0x00000000	/*     512 bytes */
    390  1.113.8.2      matt 		, .b_txcfg_flth_mask	= 0x00003f00	/* Tx fill threshold */
    391  1.113.8.2      matt 		, .b_txcfg_drth_mask	= 0x0000003f	/* Tx drain threshold */
    392  1.113.8.2      matt 
    393  1.113.8.2      matt 		, .b_rxcfg_mxdma_8	= 0x00200000	/*       8 bytes */
    394  1.113.8.2      matt 		, .b_rxcfg_mxdma_16	= 0x00300000	/*      16 bytes */
    395  1.113.8.2      matt 		, .b_rxcfg_mxdma_32	= 0x00400000	/*      32 bytes */
    396  1.113.8.2      matt 		, .b_rxcfg_mxdma_64	= 0x00500000	/*      64 bytes */
    397  1.113.8.2      matt 		, .b_rxcfg_mxdma_128	= 0x00600000	/*     128 bytes */
    398  1.113.8.2      matt 		, .b_rxcfg_mxdma_256	= 0x00700000	/*     256 bytes */
    399  1.113.8.2      matt 		, .b_rxcfg_mxdma_512	= 0x00000000	/*     512 bytes */
    400  1.113.8.2      matt 
    401  1.113.8.2      matt 		, .b_isr_txrcmp	= 0x02000000	/* transmit reset complete */
    402  1.113.8.2      matt 		, .b_isr_rxrcmp	= 0x01000000	/* receive reset complete */
    403  1.113.8.2      matt 		, .b_isr_dperr	= 0x00800000	/* detected parity error */
    404  1.113.8.2      matt 		, .b_isr_sserr	= 0x00400000	/* signalled system error */
    405  1.113.8.2      matt 		, .b_isr_rmabt	= 0x00200000	/* received master abort */
    406  1.113.8.2      matt 		, .b_isr_rtabt	= 0x00100000	/* received target abort */
    407  1.113.8.2      matt 		, .b_cmdsts_size_mask = OTHER_CMDSTS_SIZE_MASK
    408  1.113.8.2      matt 	}
    409  1.113.8.2      matt 	, .p_regs = {
    410  1.113.8.2      matt 		.r_rxcfg = OTHER_SIP_RXCFG,
    411  1.113.8.2      matt 		.r_txcfg = OTHER_SIP_TXCFG
    412  1.113.8.2      matt 	}
    413  1.113.8.2      matt }, gsip_parm = {
    414  1.113.8.2      matt 	  .p_filtmem = DP83820_RFCR_NS_RFADDR_FILTMEM
    415  1.113.8.2      matt 	, .p_rxbuf_len = MCLBYTES - 8
    416  1.113.8.2      matt 	, .p_tx_dmamap_size = ETHER_MAX_LEN_JUMBO
    417  1.113.8.2      matt 	, .p_ntxsegs = 64
    418  1.113.8.2      matt 	, .p_ntxsegs_alloc = GSIP_NTXSEGS_ALLOC
    419  1.113.8.2      matt 	, .p_nrxdesc = GSIP_NRXDESC
    420  1.113.8.2      matt 	, .p_bits = {
    421  1.113.8.2      matt 		  .b_txcfg_mxdma_8	= 0x00100000	/*       8 bytes */
    422  1.113.8.2      matt 		, .b_txcfg_mxdma_16	= 0x00200000	/*      16 bytes */
    423  1.113.8.2      matt 		, .b_txcfg_mxdma_32	= 0x00300000	/*      32 bytes */
    424  1.113.8.2      matt 		, .b_txcfg_mxdma_64	= 0x00400000	/*      64 bytes */
    425  1.113.8.2      matt 		, .b_txcfg_mxdma_128	= 0x00500000	/*     128 bytes */
    426  1.113.8.2      matt 		, .b_txcfg_mxdma_256	= 0x00600000	/*     256 bytes */
    427  1.113.8.2      matt 		, .b_txcfg_mxdma_512	= 0x00700000	/*     512 bytes */
    428  1.113.8.2      matt 		, .b_txcfg_flth_mask	= 0x0000ff00	/* Fx fill threshold */
    429  1.113.8.2      matt 		, .b_txcfg_drth_mask	= 0x000000ff	/* Tx drain threshold */
    430  1.113.8.2      matt 
    431  1.113.8.2      matt 		, .b_rxcfg_mxdma_8	= 0x00100000	/*       8 bytes */
    432  1.113.8.2      matt 		, .b_rxcfg_mxdma_16	= 0x00200000	/*      16 bytes */
    433  1.113.8.2      matt 		, .b_rxcfg_mxdma_32	= 0x00300000	/*      32 bytes */
    434  1.113.8.2      matt 		, .b_rxcfg_mxdma_64	= 0x00400000	/*      64 bytes */
    435  1.113.8.2      matt 		, .b_rxcfg_mxdma_128	= 0x00500000	/*     128 bytes */
    436  1.113.8.2      matt 		, .b_rxcfg_mxdma_256	= 0x00600000	/*     256 bytes */
    437  1.113.8.2      matt 		, .b_rxcfg_mxdma_512	= 0x00700000	/*     512 bytes */
    438  1.113.8.2      matt 
    439  1.113.8.2      matt 		, .b_isr_txrcmp	= 0x00400000	/* transmit reset complete */
    440  1.113.8.2      matt 		, .b_isr_rxrcmp	= 0x00200000	/* receive reset complete */
    441  1.113.8.2      matt 		, .b_isr_dperr	= 0x00100000	/* detected parity error */
    442  1.113.8.2      matt 		, .b_isr_sserr	= 0x00080000	/* signalled system error */
    443  1.113.8.2      matt 		, .b_isr_rmabt	= 0x00040000	/* received master abort */
    444  1.113.8.2      matt 		, .b_isr_rtabt	= 0x00020000	/* received target abort */
    445  1.113.8.2      matt 		, .b_cmdsts_size_mask = DP83820_CMDSTS_SIZE_MASK
    446  1.113.8.2      matt 	}
    447  1.113.8.2      matt 	, .p_regs = {
    448  1.113.8.2      matt 		.r_rxcfg = DP83820_SIP_RXCFG,
    449  1.113.8.2      matt 		.r_txcfg = DP83820_SIP_TXCFG
    450  1.113.8.2      matt 	}
    451  1.113.8.2      matt };
    452  1.113.8.2      matt 
    453  1.113.8.2      matt static inline int
    454  1.113.8.2      matt sip_nexttx(const struct sip_softc *sc, int x)
    455  1.113.8.2      matt {
    456  1.113.8.2      matt 	return (x + 1) & sc->sc_ntxdesc_mask;
    457  1.113.8.2      matt }
    458  1.113.8.2      matt 
    459  1.113.8.2      matt static inline int
    460  1.113.8.2      matt sip_nextrx(const struct sip_softc *sc, int x)
    461  1.113.8.2      matt {
    462  1.113.8.2      matt 	return (x + 1) & sc->sc_nrxdesc_mask;
    463  1.113.8.2      matt }
    464  1.113.8.2      matt 
    465  1.113.8.2      matt /* 83820 only */
    466  1.113.8.2      matt static inline void
    467  1.113.8.2      matt sip_rxchain_reset(struct sip_softc *sc)
    468  1.113.8.2      matt {
    469  1.113.8.2      matt 	sc->sc_rxtailp = &sc->sc_rxhead;
    470  1.113.8.2      matt 	*sc->sc_rxtailp = NULL;
    471  1.113.8.2      matt 	sc->sc_rxlen = 0;
    472  1.113.8.2      matt }
    473  1.113.8.2      matt 
    474  1.113.8.2      matt /* 83820 only */
    475  1.113.8.2      matt static inline void
    476  1.113.8.2      matt sip_rxchain_link(struct sip_softc *sc, struct mbuf *m)
    477  1.113.8.2      matt {
    478  1.113.8.2      matt 	*sc->sc_rxtailp = sc->sc_rxtail = m;
    479  1.113.8.2      matt 	sc->sc_rxtailp = &m->m_next;
    480  1.113.8.2      matt }
    481       1.36   thorpej 
    482       1.30   thorpej #ifdef SIP_EVENT_COUNTERS
    483       1.30   thorpej #define	SIP_EVCNT_INCR(ev)	(ev)->ev_count++
    484       1.30   thorpej #else
    485       1.30   thorpej #define	SIP_EVCNT_INCR(ev)	/* nothing */
    486       1.30   thorpej #endif
    487       1.30   thorpej 
    488        1.1   thorpej #define	SIP_CDTXADDR(sc, x)	((sc)->sc_cddma + SIP_CDTXOFF((x)))
    489        1.1   thorpej #define	SIP_CDRXADDR(sc, x)	((sc)->sc_cddma + SIP_CDRXOFF((x)))
    490        1.1   thorpej 
    491  1.113.8.2      matt static inline void
    492  1.113.8.2      matt sip_cdtxsync(struct sip_softc *sc, const int x0, const int n0, const int ops)
    493  1.113.8.2      matt {
    494  1.113.8.2      matt 	int x, n;
    495  1.113.8.2      matt 
    496  1.113.8.2      matt 	x = x0;
    497  1.113.8.2      matt 	n = n0;
    498  1.113.8.2      matt 
    499  1.113.8.2      matt 	/* If it will wrap around, sync to the end of the ring. */
    500  1.113.8.2      matt 	if (x + n > sc->sc_ntxdesc) {
    501  1.113.8.2      matt 		bus_dmamap_sync(sc->sc_dmat, sc->sc_cddmamap,
    502  1.113.8.2      matt 		    SIP_CDTXOFF(x), sizeof(struct sip_desc) *
    503  1.113.8.2      matt 		    (sc->sc_ntxdesc - x), ops);
    504  1.113.8.2      matt 		n -= (sc->sc_ntxdesc - x);
    505  1.113.8.2      matt 		x = 0;
    506  1.113.8.2      matt 	}
    507  1.113.8.2      matt 
    508  1.113.8.2      matt 	/* Now sync whatever is left. */
    509  1.113.8.2      matt 	bus_dmamap_sync(sc->sc_dmat, sc->sc_cddmamap,
    510  1.113.8.2      matt 	    SIP_CDTXOFF(x), sizeof(struct sip_desc) * n, ops);
    511  1.113.8.2      matt }
    512  1.113.8.2      matt 
    513  1.113.8.2      matt static inline void
    514  1.113.8.2      matt sip_cdrxsync(struct sip_softc *sc, int x, int ops)
    515  1.113.8.2      matt {
    516  1.113.8.2      matt 	bus_dmamap_sync(sc->sc_dmat, sc->sc_cddmamap,
    517  1.113.8.2      matt 	    SIP_CDRXOFF(x), sizeof(struct sip_desc), ops);
    518  1.113.8.2      matt }
    519        1.1   thorpej 
    520  1.113.8.2      matt #if 0
    521       1.31   thorpej #ifdef DP83820
    522  1.113.8.2      matt 	u_int32_t	sipd_bufptr;	/* pointer to DMA segment */
    523  1.113.8.2      matt 	u_int32_t	sipd_cmdsts;	/* command/status word */
    524       1.31   thorpej #else
    525  1.113.8.2      matt 	u_int32_t	sipd_cmdsts;	/* command/status word */
    526  1.113.8.2      matt 	u_int32_t	sipd_bufptr;	/* pointer to DMA segment */
    527  1.113.8.2      matt #endif /* DP83820 */
    528  1.113.8.2      matt #endif /* 0 */
    529  1.113.8.2      matt 
    530  1.113.8.2      matt static inline volatile uint32_t *
    531  1.113.8.2      matt sipd_cmdsts(struct sip_softc *sc, struct sip_desc *sipd)
    532  1.113.8.2      matt {
    533  1.113.8.2      matt 	return &sipd->sipd_cbs[(sc->sc_gigabit) ? 1 : 0];
    534  1.113.8.2      matt }
    535  1.113.8.2      matt 
    536  1.113.8.2      matt static inline volatile uint32_t *
    537  1.113.8.2      matt sipd_bufptr(struct sip_softc *sc, struct sip_desc *sipd)
    538  1.113.8.2      matt {
    539  1.113.8.2      matt 	return &sipd->sipd_cbs[(sc->sc_gigabit) ? 0 : 1];
    540  1.113.8.2      matt }
    541  1.113.8.2      matt 
    542  1.113.8.2      matt static inline void
    543  1.113.8.2      matt sip_init_rxdesc(struct sip_softc *sc, int x)
    544  1.113.8.2      matt {
    545  1.113.8.2      matt 	struct sip_rxsoft *rxs = &sc->sc_rxsoft[x];
    546  1.113.8.2      matt 	struct sip_desc *sipd = &sc->sc_rxdescs[x];
    547  1.113.8.2      matt 
    548  1.113.8.2      matt 	sipd->sipd_link = htole32(SIP_CDRXADDR(sc, sip_nextrx(sc, x)));
    549  1.113.8.2      matt 	*sipd_bufptr(sc, sipd) = htole32(rxs->rxs_dmamap->dm_segs[0].ds_addr);
    550  1.113.8.2      matt 	*sipd_cmdsts(sc, sipd) = htole32(CMDSTS_INTR |
    551  1.113.8.2      matt 	    (sc->sc_parm->p_rxbuf_len & sc->sc_bits.b_cmdsts_size_mask));
    552  1.113.8.2      matt 	sipd->sipd_extsts = 0;
    553  1.113.8.2      matt 	sip_cdrxsync(sc, x, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
    554  1.113.8.2      matt }
    555        1.1   thorpej 
    556       1.45   thorpej #define	SIP_CHIP_VERS(sc, v, p, r)					\
    557       1.45   thorpej 	((sc)->sc_model->sip_vendor == (v) &&				\
    558       1.45   thorpej 	 (sc)->sc_model->sip_product == (p) &&				\
    559       1.45   thorpej 	 (sc)->sc_rev == (r))
    560       1.45   thorpej 
    561       1.45   thorpej #define	SIP_CHIP_MODEL(sc, v, p)					\
    562       1.45   thorpej 	((sc)->sc_model->sip_vendor == (v) &&				\
    563       1.45   thorpej 	 (sc)->sc_model->sip_product == (p))
    564       1.45   thorpej 
    565       1.45   thorpej #define	SIP_SIS900_REV(sc, rev)						\
    566       1.45   thorpej 	SIP_CHIP_VERS((sc), PCI_VENDOR_SIS, PCI_PRODUCT_SIS_900, (rev))
    567       1.45   thorpej 
    568       1.14   tsutsui #define SIP_TIMEOUT 1000
    569       1.14   tsutsui 
    570  1.113.8.2      matt static void	sipcom_start(struct ifnet *);
    571  1.113.8.2      matt static void	sipcom_watchdog(struct ifnet *);
    572  1.113.8.2      matt static int	sipcom_ioctl(struct ifnet *, u_long, void *);
    573  1.113.8.2      matt static int	sipcom_init(struct ifnet *);
    574  1.113.8.2      matt static void	sipcom_stop(struct ifnet *, int);
    575  1.113.8.2      matt 
    576  1.113.8.2      matt static void	sipcom_shutdown(void *);
    577  1.113.8.2      matt 
    578  1.113.8.2      matt static bool	sipcom_reset(struct sip_softc *);
    579  1.113.8.2      matt static void	sipcom_rxdrain(struct sip_softc *);
    580  1.113.8.2      matt static int	sipcom_add_rxbuf(struct sip_softc *, int);
    581  1.113.8.2      matt static void	sipcom_read_eeprom(struct sip_softc *, int, int,
    582       1.95   thorpej 				      u_int16_t *);
    583  1.113.8.2      matt static void	sipcom_tick(void *);
    584        1.1   thorpej 
    585  1.113.8.2      matt static void	sipcom_sis900_set_filter(struct sip_softc *);
    586  1.113.8.2      matt static void	sipcom_dp83815_set_filter(struct sip_softc *);
    587       1.15   thorpej 
    588  1.113.8.2      matt static void	sipcom_dp83820_read_macaddr(struct sip_softc *,
    589       1.95   thorpej 		    const struct pci_attach_args *, u_int8_t *);
    590  1.113.8.2      matt static void	sipcom_sis900_eeprom_delay(struct sip_softc *sc);
    591  1.113.8.2      matt static void	sipcom_sis900_read_macaddr(struct sip_softc *,
    592       1.95   thorpej 		    const struct pci_attach_args *, u_int8_t *);
    593  1.113.8.2      matt static void	sipcom_dp83815_read_macaddr(struct sip_softc *,
    594       1.95   thorpej 		    const struct pci_attach_args *, u_int8_t *);
    595       1.25    briggs 
    596  1.113.8.2      matt static int	sipcom_intr(void *);
    597  1.113.8.2      matt static void	sipcom_txintr(struct sip_softc *);
    598  1.113.8.2      matt static void	sip_rxintr(struct sip_softc *);
    599  1.113.8.2      matt static void	gsip_rxintr(struct sip_softc *);
    600  1.113.8.2      matt 
    601  1.113.8.2      matt static int	sipcom_dp83820_mii_readreg(struct device *, int, int);
    602  1.113.8.2      matt static void	sipcom_dp83820_mii_writereg(struct device *, int, int, int);
    603  1.113.8.2      matt static void	sipcom_dp83820_mii_statchg(struct device *);
    604  1.113.8.2      matt 
    605  1.113.8.2      matt static int	sipcom_sis900_mii_readreg(struct device *, int, int);
    606  1.113.8.2      matt static void	sipcom_sis900_mii_writereg(struct device *, int, int, int);
    607  1.113.8.2      matt static void	sipcom_sis900_mii_statchg(struct device *);
    608  1.113.8.2      matt 
    609  1.113.8.2      matt static int	sipcom_dp83815_mii_readreg(struct device *, int, int);
    610  1.113.8.2      matt static void	sipcom_dp83815_mii_writereg(struct device *, int, int, int);
    611  1.113.8.2      matt static void	sipcom_dp83815_mii_statchg(struct device *);
    612  1.113.8.2      matt 
    613  1.113.8.2      matt static int	sipcom_mediachange(struct ifnet *);
    614  1.113.8.2      matt static void	sipcom_mediastatus(struct ifnet *, struct ifmediareq *);
    615  1.113.8.2      matt 
    616  1.113.8.2      matt static int	sipcom_match(struct device *, struct cfdata *, void *);
    617  1.113.8.2      matt static void	sipcom_attach(struct device *, struct device *, void *);
    618  1.113.8.2      matt static void	sipcom_do_detach(device_t, enum sip_attach_stage);
    619  1.113.8.2      matt static int	sipcom_detach(device_t, int);
    620  1.113.8.2      matt static bool	sipcom_resume(device_t);
    621        1.1   thorpej 
    622  1.113.8.2      matt int	gsip_copy_small = 0;
    623  1.113.8.2      matt int	sip_copy_small = 0;
    624        1.2   thorpej 
    625       1.71   thorpej CFATTACH_DECL(gsip, sizeof(struct sip_softc),
    626  1.113.8.2      matt     sipcom_match, sipcom_attach, sipcom_detach, NULL);
    627       1.71   thorpej CFATTACH_DECL(sip, sizeof(struct sip_softc),
    628  1.113.8.2      matt     sipcom_match, sipcom_attach, sipcom_detach, NULL);
    629        1.1   thorpej 
    630       1.15   thorpej /*
    631       1.15   thorpej  * Descriptions of the variants of the SiS900.
    632       1.15   thorpej  */
    633       1.15   thorpej struct sip_variant {
    634       1.28   thorpej 	int	(*sipv_mii_readreg)(struct device *, int, int);
    635       1.28   thorpej 	void	(*sipv_mii_writereg)(struct device *, int, int, int);
    636       1.28   thorpej 	void	(*sipv_mii_statchg)(struct device *);
    637       1.28   thorpej 	void	(*sipv_set_filter)(struct sip_softc *);
    638      1.101     perry 	void	(*sipv_read_macaddr)(struct sip_softc *,
    639       1.44   thorpej 		    const struct pci_attach_args *, u_int8_t *);
    640       1.15   thorpej };
    641       1.15   thorpej 
    642  1.113.8.2      matt static u_int32_t sipcom_mii_bitbang_read(struct device *);
    643  1.113.8.2      matt static void	sipcom_mii_bitbang_write(struct device *, u_int32_t);
    644       1.29   thorpej 
    645  1.113.8.2      matt static const struct mii_bitbang_ops sipcom_mii_bitbang_ops = {
    646  1.113.8.2      matt 	sipcom_mii_bitbang_read,
    647  1.113.8.2      matt 	sipcom_mii_bitbang_write,
    648       1.29   thorpej 	{
    649       1.29   thorpej 		EROMAR_MDIO,		/* MII_BIT_MDO */
    650       1.29   thorpej 		EROMAR_MDIO,		/* MII_BIT_MDI */
    651       1.29   thorpej 		EROMAR_MDC,		/* MII_BIT_MDC */
    652       1.29   thorpej 		EROMAR_MDDIR,		/* MII_BIT_DIR_HOST_PHY */
    653       1.29   thorpej 		0,			/* MII_BIT_DIR_PHY_HOST */
    654       1.29   thorpej 	}
    655       1.29   thorpej };
    656       1.29   thorpej 
    657  1.113.8.2      matt static const struct sip_variant sipcom_variant_dp83820 = {
    658  1.113.8.2      matt 	sipcom_dp83820_mii_readreg,
    659  1.113.8.2      matt 	sipcom_dp83820_mii_writereg,
    660  1.113.8.2      matt 	sipcom_dp83820_mii_statchg,
    661  1.113.8.2      matt 	sipcom_dp83815_set_filter,
    662  1.113.8.2      matt 	sipcom_dp83820_read_macaddr,
    663       1.29   thorpej };
    664  1.113.8.2      matt 
    665  1.113.8.2      matt static const struct sip_variant sipcom_variant_sis900 = {
    666  1.113.8.2      matt 	sipcom_sis900_mii_readreg,
    667  1.113.8.2      matt 	sipcom_sis900_mii_writereg,
    668  1.113.8.2      matt 	sipcom_sis900_mii_statchg,
    669  1.113.8.2      matt 	sipcom_sis900_set_filter,
    670  1.113.8.2      matt 	sipcom_sis900_read_macaddr,
    671       1.15   thorpej };
    672       1.15   thorpej 
    673  1.113.8.2      matt static const struct sip_variant sipcom_variant_dp83815 = {
    674  1.113.8.2      matt 	sipcom_dp83815_mii_readreg,
    675  1.113.8.2      matt 	sipcom_dp83815_mii_writereg,
    676  1.113.8.2      matt 	sipcom_dp83815_mii_statchg,
    677  1.113.8.2      matt 	sipcom_dp83815_set_filter,
    678  1.113.8.2      matt 	sipcom_dp83815_read_macaddr,
    679       1.15   thorpej };
    680  1.113.8.2      matt 
    681       1.15   thorpej 
    682       1.15   thorpej /*
    683       1.15   thorpej  * Devices supported by this driver.
    684       1.15   thorpej  */
    685       1.95   thorpej static const struct sip_product {
    686       1.15   thorpej 	pci_vendor_id_t		sip_vendor;
    687       1.15   thorpej 	pci_product_id_t	sip_product;
    688       1.15   thorpej 	const char		*sip_name;
    689       1.15   thorpej 	const struct sip_variant *sip_variant;
    690  1.113.8.2      matt 	int			sip_gigabit;
    691  1.113.8.2      matt } sipcom_products[] = {
    692       1.29   thorpej 	{ PCI_VENDOR_NS,	PCI_PRODUCT_NS_DP83820,
    693       1.29   thorpej 	  "NatSemi DP83820 Gigabit Ethernet",
    694  1.113.8.2      matt 	  &sipcom_variant_dp83820, 1 },
    695       1.15   thorpej 	{ PCI_VENDOR_SIS,	PCI_PRODUCT_SIS_900,
    696       1.15   thorpej 	  "SiS 900 10/100 Ethernet",
    697  1.113.8.2      matt 	  &sipcom_variant_sis900, 0 },
    698       1.15   thorpej 	{ PCI_VENDOR_SIS,	PCI_PRODUCT_SIS_7016,
    699       1.15   thorpej 	  "SiS 7016 10/100 Ethernet",
    700  1.113.8.2      matt 	  &sipcom_variant_sis900, 0 },
    701       1.15   thorpej 
    702       1.15   thorpej 	{ PCI_VENDOR_NS,	PCI_PRODUCT_NS_DP83815,
    703       1.15   thorpej 	  "NatSemi DP83815 10/100 Ethernet",
    704  1.113.8.2      matt 	  &sipcom_variant_dp83815, 0 },
    705       1.15   thorpej 
    706       1.15   thorpej 	{ 0,			0,
    707       1.15   thorpej 	  NULL,
    708  1.113.8.2      matt 	  NULL, 0 },
    709       1.15   thorpej };
    710       1.15   thorpej 
    711       1.28   thorpej static const struct sip_product *
    712  1.113.8.2      matt sipcom_lookup(const struct pci_attach_args *pa, bool gigabit)
    713        1.1   thorpej {
    714        1.1   thorpej 	const struct sip_product *sip;
    715        1.1   thorpej 
    716  1.113.8.2      matt 	for (sip = sipcom_products; sip->sip_name != NULL; sip++) {
    717        1.1   thorpej 		if (PCI_VENDOR(pa->pa_id) == sip->sip_vendor &&
    718  1.113.8.2      matt 		    PCI_PRODUCT(pa->pa_id) == sip->sip_product &&
    719  1.113.8.2      matt 		    sip->sip_gigabit == gigabit)
    720  1.113.8.2      matt 			return sip;
    721        1.1   thorpej 	}
    722  1.113.8.2      matt 	return NULL;
    723        1.1   thorpej }
    724        1.1   thorpej 
    725       1.60   thorpej /*
    726       1.60   thorpej  * I really hate stupid hardware vendors.  There's a bit in the EEPROM
    727       1.60   thorpej  * which indicates if the card can do 64-bit data transfers.  Unfortunately,
    728       1.60   thorpej  * several vendors of 32-bit cards fail to clear this bit in the EEPROM,
    729       1.60   thorpej  * which means we try to use 64-bit data transfers on those cards if we
    730       1.60   thorpej  * happen to be plugged into a 32-bit slot.
    731       1.60   thorpej  *
    732       1.60   thorpej  * What we do is use this table of cards known to be 64-bit cards.  If
    733       1.60   thorpej  * you have a 64-bit card who's subsystem ID is not listed in this table,
    734       1.60   thorpej  * send the output of "pcictl dump ..." of the device to me so that your
    735       1.60   thorpej  * card will use the 64-bit data path when plugged into a 64-bit slot.
    736       1.60   thorpej  *
    737       1.85    keihan  *	-- Jason R. Thorpe <thorpej (at) NetBSD.org>
    738       1.60   thorpej  *	   June 30, 2002
    739       1.60   thorpej  */
    740       1.60   thorpej static int
    741  1.113.8.2      matt sipcom_check_64bit(const struct pci_attach_args *pa)
    742       1.60   thorpej {
    743       1.60   thorpej 	static const struct {
    744       1.60   thorpej 		pci_vendor_id_t c64_vendor;
    745       1.60   thorpej 		pci_product_id_t c64_product;
    746       1.60   thorpej 	} card64[] = {
    747       1.60   thorpej 		/* Asante GigaNIX */
    748       1.60   thorpej 		{ 0x128a,	0x0002 },
    749       1.61   thorpej 
    750       1.61   thorpej 		/* Accton EN1407-T, Planex GN-1000TE */
    751       1.61   thorpej 		{ 0x1113,	0x1407 },
    752       1.60   thorpej 
    753       1.69   thorpej 		/* Netgear GA-621 */
    754       1.69   thorpej 		{ 0x1385,	0x621a },
    755       1.77    briggs 
    756       1.77    briggs 		/* SMC EZ Card */
    757       1.77    briggs 		{ 0x10b8,	0x9462 },
    758       1.69   thorpej 
    759       1.60   thorpej 		{ 0, 0}
    760       1.60   thorpej 	};
    761       1.60   thorpej 	pcireg_t subsys;
    762       1.60   thorpej 	int i;
    763       1.60   thorpej 
    764       1.60   thorpej 	subsys = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
    765       1.60   thorpej 
    766       1.60   thorpej 	for (i = 0; card64[i].c64_vendor != 0; i++) {
    767       1.60   thorpej 		if (PCI_VENDOR(subsys) == card64[i].c64_vendor &&
    768       1.60   thorpej 		    PCI_PRODUCT(subsys) == card64[i].c64_product)
    769       1.60   thorpej 			return (1);
    770       1.60   thorpej 	}
    771       1.60   thorpej 
    772       1.60   thorpej 	return (0);
    773       1.60   thorpej }
    774       1.60   thorpej 
    775       1.95   thorpej static int
    776  1.113.8.2      matt sipcom_match(struct device *parent, struct cfdata *cf, void *aux)
    777        1.1   thorpej {
    778        1.1   thorpej 	struct pci_attach_args *pa = aux;
    779        1.1   thorpej 
    780  1.113.8.2      matt 	if (sipcom_lookup(pa, strcmp(cf->cf_name, "gsip") == 0) != NULL)
    781  1.113.8.2      matt 		return 1;
    782        1.1   thorpej 
    783  1.113.8.2      matt 	return 0;
    784  1.113.8.2      matt }
    785  1.113.8.2      matt 
    786  1.113.8.2      matt static void
    787  1.113.8.2      matt sipcom_dp83820_attach(struct sip_softc *sc, struct pci_attach_args *pa)
    788  1.113.8.2      matt {
    789  1.113.8.2      matt 	u_int32_t reg;
    790  1.113.8.2      matt 	int i;
    791  1.113.8.2      matt 
    792  1.113.8.2      matt 	/*
    793  1.113.8.2      matt 	 * Cause the chip to load configuration data from the EEPROM.
    794  1.113.8.2      matt 	 */
    795  1.113.8.2      matt 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_PTSCR, PTSCR_EELOAD_EN);
    796  1.113.8.2      matt 	for (i = 0; i < 10000; i++) {
    797  1.113.8.2      matt 		delay(10);
    798  1.113.8.2      matt 		if ((bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_PTSCR) &
    799  1.113.8.2      matt 		    PTSCR_EELOAD_EN) == 0)
    800  1.113.8.2      matt 			break;
    801  1.113.8.2      matt 	}
    802  1.113.8.2      matt 	if (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_PTSCR) &
    803  1.113.8.2      matt 	    PTSCR_EELOAD_EN) {
    804  1.113.8.2      matt 		printf("%s: timeout loading configuration from EEPROM\n",
    805  1.113.8.2      matt 		    sc->sc_dev.dv_xname);
    806  1.113.8.2      matt 		return;
    807  1.113.8.2      matt 	}
    808  1.113.8.2      matt 
    809  1.113.8.2      matt 	sc->sc_gpior = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_GPIOR);
    810  1.113.8.2      matt 
    811  1.113.8.2      matt 	reg = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CFG);
    812  1.113.8.2      matt 	if (reg & CFG_PCI64_DET) {
    813  1.113.8.2      matt 		printf("%s: 64-bit PCI slot detected", sc->sc_dev.dv_xname);
    814  1.113.8.2      matt 		/*
    815  1.113.8.2      matt 		 * Check to see if this card is 64-bit.  If so, enable 64-bit
    816  1.113.8.2      matt 		 * data transfers.
    817  1.113.8.2      matt 		 *
    818  1.113.8.2      matt 		 * We can't use the DATA64_EN bit in the EEPROM, because
    819  1.113.8.2      matt 		 * vendors of 32-bit cards fail to clear that bit in many
    820  1.113.8.2      matt 		 * cases (yet the card still detects that it's in a 64-bit
    821  1.113.8.2      matt 		 * slot; go figure).
    822  1.113.8.2      matt 		 */
    823  1.113.8.2      matt 		if (sipcom_check_64bit(pa)) {
    824  1.113.8.2      matt 			sc->sc_cfg |= CFG_DATA64_EN;
    825  1.113.8.2      matt 			printf(", using 64-bit data transfers");
    826  1.113.8.2      matt 		}
    827  1.113.8.2      matt 		printf("\n");
    828  1.113.8.2      matt 	}
    829  1.113.8.2      matt 
    830  1.113.8.2      matt 	/*
    831  1.113.8.2      matt 	 * XXX Need some PCI flags indicating support for
    832  1.113.8.2      matt 	 * XXX 64-bit addressing.
    833  1.113.8.2      matt 	 */
    834  1.113.8.2      matt #if 0
    835  1.113.8.2      matt 	if (reg & CFG_M64ADDR)
    836  1.113.8.2      matt 		sc->sc_cfg |= CFG_M64ADDR;
    837  1.113.8.2      matt 	if (reg & CFG_T64ADDR)
    838  1.113.8.2      matt 		sc->sc_cfg |= CFG_T64ADDR;
    839  1.113.8.2      matt #endif
    840  1.113.8.2      matt 
    841  1.113.8.2      matt 	if (reg & (CFG_TBI_EN|CFG_EXT_125)) {
    842  1.113.8.2      matt 		const char *sep = "";
    843  1.113.8.2      matt 		printf("%s: using ", sc->sc_dev.dv_xname);
    844  1.113.8.2      matt 		if (reg & CFG_EXT_125) {
    845  1.113.8.2      matt 			sc->sc_cfg |= CFG_EXT_125;
    846  1.113.8.2      matt 			printf("%s125MHz clock", sep);
    847  1.113.8.2      matt 			sep = ", ";
    848  1.113.8.2      matt 		}
    849  1.113.8.2      matt 		if (reg & CFG_TBI_EN) {
    850  1.113.8.2      matt 			sc->sc_cfg |= CFG_TBI_EN;
    851  1.113.8.2      matt 			printf("%sten-bit interface", sep);
    852  1.113.8.2      matt 			sep = ", ";
    853  1.113.8.2      matt 		}
    854  1.113.8.2      matt 		printf("\n");
    855  1.113.8.2      matt 	}
    856  1.113.8.2      matt 	if ((pa->pa_flags & PCI_FLAGS_MRM_OKAY) == 0 ||
    857  1.113.8.2      matt 	    (reg & CFG_MRM_DIS) != 0)
    858  1.113.8.2      matt 		sc->sc_cfg |= CFG_MRM_DIS;
    859  1.113.8.2      matt 	if ((pa->pa_flags & PCI_FLAGS_MWI_OKAY) == 0 ||
    860  1.113.8.2      matt 	    (reg & CFG_MWI_DIS) != 0)
    861  1.113.8.2      matt 		sc->sc_cfg |= CFG_MWI_DIS;
    862  1.113.8.2      matt 
    863  1.113.8.2      matt 	/*
    864  1.113.8.2      matt 	 * Use the extended descriptor format on the DP83820.  This
    865  1.113.8.2      matt 	 * gives us an interface to VLAN tagging and IPv4/TCP/UDP
    866  1.113.8.2      matt 	 * checksumming.
    867  1.113.8.2      matt 	 */
    868  1.113.8.2      matt 	sc->sc_cfg |= CFG_EXTSTS_EN;
    869  1.113.8.2      matt }
    870  1.113.8.2      matt 
    871  1.113.8.2      matt static int
    872  1.113.8.2      matt sipcom_detach(device_t self, int flags)
    873  1.113.8.2      matt {
    874  1.113.8.2      matt 	int s;
    875  1.113.8.2      matt 
    876  1.113.8.2      matt 	s = splnet();
    877  1.113.8.2      matt 	sipcom_do_detach(self, SIP_ATTACH_FIN);
    878  1.113.8.2      matt 	splx(s);
    879  1.113.8.2      matt 
    880  1.113.8.2      matt 	return 0;
    881  1.113.8.2      matt }
    882  1.113.8.2      matt 
    883  1.113.8.2      matt static void
    884  1.113.8.2      matt sipcom_do_detach(device_t self, enum sip_attach_stage stage)
    885  1.113.8.2      matt {
    886  1.113.8.2      matt 	int i;
    887  1.113.8.2      matt 	struct sip_softc *sc = device_private(self);
    888  1.113.8.2      matt 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    889  1.113.8.2      matt 
    890  1.113.8.2      matt 	/*
    891  1.113.8.2      matt 	 * Free any resources we've allocated during attach.
    892  1.113.8.2      matt 	 * Do this in reverse order and fall through.
    893  1.113.8.2      matt 	 */
    894  1.113.8.2      matt 	switch (stage) {
    895  1.113.8.2      matt 	case SIP_ATTACH_FIN:
    896  1.113.8.2      matt 		sipcom_stop(ifp, 1);
    897  1.113.8.2      matt 		pmf_device_deregister(self);
    898  1.113.8.2      matt #ifdef SIP_EVENT_COUNTERS
    899  1.113.8.2      matt 		/*
    900  1.113.8.2      matt 		 * Attach event counters.
    901  1.113.8.2      matt 		 */
    902  1.113.8.2      matt 		evcnt_detach(&sc->sc_ev_txforceintr);
    903  1.113.8.2      matt 		evcnt_detach(&sc->sc_ev_txdstall);
    904  1.113.8.2      matt 		evcnt_detach(&sc->sc_ev_txsstall);
    905  1.113.8.2      matt 		evcnt_detach(&sc->sc_ev_hiberr);
    906  1.113.8.2      matt 		evcnt_detach(&sc->sc_ev_rxintr);
    907  1.113.8.2      matt 		evcnt_detach(&sc->sc_ev_txiintr);
    908  1.113.8.2      matt 		evcnt_detach(&sc->sc_ev_txdintr);
    909  1.113.8.2      matt 		if (!sc->sc_gigabit) {
    910  1.113.8.2      matt 			evcnt_detach(&sc->sc_ev_rxpause);
    911  1.113.8.2      matt 		} else {
    912  1.113.8.2      matt 			evcnt_detach(&sc->sc_ev_txudpsum);
    913  1.113.8.2      matt 			evcnt_detach(&sc->sc_ev_txtcpsum);
    914  1.113.8.2      matt 			evcnt_detach(&sc->sc_ev_txipsum);
    915  1.113.8.2      matt 			evcnt_detach(&sc->sc_ev_rxudpsum);
    916  1.113.8.2      matt 			evcnt_detach(&sc->sc_ev_rxtcpsum);
    917  1.113.8.2      matt 			evcnt_detach(&sc->sc_ev_rxipsum);
    918  1.113.8.2      matt 			evcnt_detach(&sc->sc_ev_txpause);
    919  1.113.8.2      matt 			evcnt_detach(&sc->sc_ev_rxpause);
    920  1.113.8.2      matt 		}
    921  1.113.8.2      matt #endif /* SIP_EVENT_COUNTERS */
    922  1.113.8.2      matt 
    923  1.113.8.2      matt #if NRND > 0
    924  1.113.8.2      matt 		rnd_detach_source(&sc->rnd_source);
    925  1.113.8.2      matt #endif
    926  1.113.8.2      matt 
    927  1.113.8.2      matt 		ether_ifdetach(ifp);
    928  1.113.8.2      matt 		if_detach(ifp);
    929  1.113.8.2      matt 		mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
    930  1.113.8.2      matt 
    931  1.113.8.2      matt 		if (sc->sc_sdhook != NULL)
    932  1.113.8.2      matt 			shutdownhook_disestablish(sc->sc_sdhook);
    933  1.113.8.2      matt 
    934  1.113.8.2      matt 		/*FALLTHROUGH*/
    935  1.113.8.2      matt 	case SIP_ATTACH_CREATE_RXMAP:
    936  1.113.8.2      matt 		for (i = 0; i < sc->sc_parm->p_nrxdesc; i++) {
    937  1.113.8.2      matt 			if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
    938  1.113.8.2      matt 				bus_dmamap_destroy(sc->sc_dmat,
    939  1.113.8.2      matt 				    sc->sc_rxsoft[i].rxs_dmamap);
    940  1.113.8.2      matt 		}
    941  1.113.8.2      matt 		/*FALLTHROUGH*/
    942  1.113.8.2      matt 	case SIP_ATTACH_CREATE_TXMAP:
    943  1.113.8.2      matt 		for (i = 0; i < SIP_TXQUEUELEN; i++) {
    944  1.113.8.2      matt 			if (sc->sc_txsoft[i].txs_dmamap != NULL)
    945  1.113.8.2      matt 				bus_dmamap_destroy(sc->sc_dmat,
    946  1.113.8.2      matt 				    sc->sc_txsoft[i].txs_dmamap);
    947  1.113.8.2      matt 		}
    948  1.113.8.2      matt 		/*FALLTHROUGH*/
    949  1.113.8.2      matt 	case SIP_ATTACH_LOAD_MAP:
    950  1.113.8.2      matt 		bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
    951  1.113.8.2      matt 		/*FALLTHROUGH*/
    952  1.113.8.2      matt 	case SIP_ATTACH_CREATE_MAP:
    953  1.113.8.2      matt 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
    954  1.113.8.2      matt 		/*FALLTHROUGH*/
    955  1.113.8.2      matt 	case SIP_ATTACH_MAP_MEM:
    956  1.113.8.2      matt 		bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
    957  1.113.8.2      matt 		    sizeof(struct sip_control_data));
    958  1.113.8.2      matt 		/*FALLTHROUGH*/
    959  1.113.8.2      matt 	case SIP_ATTACH_ALLOC_MEM:
    960  1.113.8.2      matt 		bus_dmamem_free(sc->sc_dmat, &sc->sc_seg, 1);
    961  1.113.8.2      matt 		/* FALLTHROUGH*/
    962  1.113.8.2      matt 	case SIP_ATTACH_INTR:
    963  1.113.8.2      matt 		pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
    964  1.113.8.2      matt 		/* FALLTHROUGH*/
    965  1.113.8.2      matt 	case SIP_ATTACH_MAP:
    966  1.113.8.2      matt 		bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_sz);
    967  1.113.8.2      matt 		break;
    968  1.113.8.2      matt 	default:
    969  1.113.8.2      matt 		break;
    970  1.113.8.2      matt 	}
    971  1.113.8.2      matt 	return;
    972  1.113.8.2      matt }
    973  1.113.8.2      matt 
    974  1.113.8.2      matt static bool
    975  1.113.8.2      matt sipcom_resume(device_t self)
    976  1.113.8.2      matt {
    977  1.113.8.2      matt 	struct sip_softc *sc = device_private(self);
    978  1.113.8.2      matt 
    979  1.113.8.2      matt 	return sipcom_reset(sc);
    980        1.1   thorpej }
    981        1.1   thorpej 
    982       1.95   thorpej static void
    983  1.113.8.2      matt sipcom_attach(device_t parent, device_t self, void *aux)
    984        1.1   thorpej {
    985        1.1   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
    986        1.1   thorpej 	struct pci_attach_args *pa = aux;
    987        1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    988        1.1   thorpej 	pci_chipset_tag_t pc = pa->pa_pc;
    989        1.1   thorpej 	pci_intr_handle_t ih;
    990        1.1   thorpej 	const char *intrstr = NULL;
    991        1.1   thorpej 	bus_space_tag_t iot, memt;
    992        1.1   thorpej 	bus_space_handle_t ioh, memh;
    993  1.113.8.2      matt 	bus_size_t iosz, memsz;
    994        1.1   thorpej 	int ioh_valid, memh_valid;
    995        1.1   thorpej 	int i, rseg, error;
    996        1.1   thorpej 	const struct sip_product *sip;
    997       1.14   tsutsui 	u_int8_t enaddr[ETHER_ADDR_LEN];
    998      1.108  christos 	pcireg_t pmreg;
    999       1.29   thorpej 	pcireg_t memtype;
   1000  1.113.8.2      matt 	bus_size_t tx_dmamap_size;
   1001  1.113.8.2      matt 	int ntxsegs_alloc;
   1002  1.113.8.2      matt 	cfdata_t cf = device_cfdata(self);
   1003        1.1   thorpej 
   1004      1.113        ad 	callout_init(&sc->sc_tick_ch, 0);
   1005        1.9   thorpej 
   1006  1.113.8.2      matt 	sip = sipcom_lookup(pa, strcmp(cf->cf_name, "gsip") == 0);
   1007        1.1   thorpej 	if (sip == NULL) {
   1008        1.1   thorpej 		printf("\n");
   1009  1.113.8.2      matt 		panic("%s: impossible", __func__);
   1010  1.113.8.2      matt 	}
   1011  1.113.8.2      matt 	sc->sc_gigabit = sip->sip_gigabit;
   1012  1.113.8.2      matt 
   1013  1.113.8.2      matt 	sc->sc_pc = pc;
   1014  1.113.8.2      matt 
   1015  1.113.8.2      matt 	if (sc->sc_gigabit) {
   1016  1.113.8.2      matt 		sc->sc_rxintr = gsip_rxintr;
   1017  1.113.8.2      matt 		sc->sc_parm = &gsip_parm;
   1018  1.113.8.2      matt 	} else {
   1019  1.113.8.2      matt 		sc->sc_rxintr = sip_rxintr;
   1020  1.113.8.2      matt 		sc->sc_parm = &sip_parm;
   1021        1.1   thorpej 	}
   1022  1.113.8.2      matt 	tx_dmamap_size = sc->sc_parm->p_tx_dmamap_size;
   1023  1.113.8.2      matt 	ntxsegs_alloc = sc->sc_parm->p_ntxsegs_alloc;
   1024  1.113.8.2      matt 	sc->sc_ntxdesc = SIP_TXQUEUELEN * ntxsegs_alloc;
   1025  1.113.8.2      matt 	sc->sc_ntxdesc_mask = sc->sc_ntxdesc - 1;
   1026  1.113.8.2      matt 	sc->sc_nrxdesc_mask = sc->sc_parm->p_nrxdesc - 1;
   1027  1.113.8.2      matt 
   1028       1.45   thorpej 	sc->sc_rev = PCI_REVISION(pa->pa_class);
   1029        1.1   thorpej 
   1030       1.50    briggs 	printf(": %s, rev %#02x\n", sip->sip_name, sc->sc_rev);
   1031        1.1   thorpej 
   1032       1.15   thorpej 	sc->sc_model = sip;
   1033        1.5   thorpej 
   1034        1.1   thorpej 	/*
   1035       1.46   thorpej 	 * XXX Work-around broken PXE firmware on some boards.
   1036       1.46   thorpej 	 *
   1037       1.46   thorpej 	 * The DP83815 shares an address decoder with the MEM BAR
   1038       1.46   thorpej 	 * and the ROM BAR.  Make sure the ROM BAR is disabled,
   1039       1.46   thorpej 	 * so that memory mapped access works.
   1040       1.46   thorpej 	 */
   1041       1.46   thorpej 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM,
   1042       1.46   thorpej 	    pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM) &
   1043       1.46   thorpej 	    ~PCI_MAPREG_ROM_ENABLE);
   1044       1.46   thorpej 
   1045       1.46   thorpej 	/*
   1046        1.1   thorpej 	 * Map the device.
   1047        1.1   thorpej 	 */
   1048        1.1   thorpej 	ioh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGIOA,
   1049        1.1   thorpej 	    PCI_MAPREG_TYPE_IO, 0,
   1050  1.113.8.2      matt 	    &iot, &ioh, NULL, &iosz) == 0);
   1051  1.113.8.2      matt 	if (sc->sc_gigabit) {
   1052  1.113.8.2      matt 		memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, SIP_PCI_CFGMA);
   1053  1.113.8.2      matt 		switch (memtype) {
   1054  1.113.8.2      matt 		case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
   1055  1.113.8.2      matt 		case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
   1056  1.113.8.2      matt 			memh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGMA,
   1057  1.113.8.2      matt 			    memtype, 0, &memt, &memh, NULL, &memsz) == 0);
   1058  1.113.8.2      matt 			break;
   1059  1.113.8.2      matt 		default:
   1060  1.113.8.2      matt 			memh_valid = 0;
   1061  1.113.8.2      matt 		}
   1062  1.113.8.2      matt 	} else {
   1063       1.29   thorpej 		memh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGMA,
   1064  1.113.8.2      matt 		    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
   1065  1.113.8.2      matt 		    &memt, &memh, NULL, &memsz) == 0);
   1066       1.29   thorpej 	}
   1067       1.29   thorpej 
   1068        1.1   thorpej 	if (memh_valid) {
   1069        1.1   thorpej 		sc->sc_st = memt;
   1070        1.1   thorpej 		sc->sc_sh = memh;
   1071  1.113.8.2      matt 		sc->sc_sz = memsz;
   1072        1.1   thorpej 	} else if (ioh_valid) {
   1073        1.1   thorpej 		sc->sc_st = iot;
   1074        1.1   thorpej 		sc->sc_sh = ioh;
   1075  1.113.8.2      matt 		sc->sc_sz = iosz;
   1076        1.1   thorpej 	} else {
   1077        1.1   thorpej 		printf("%s: unable to map device registers\n",
   1078        1.1   thorpej 		    sc->sc_dev.dv_xname);
   1079        1.1   thorpej 		return;
   1080        1.1   thorpej 	}
   1081        1.1   thorpej 
   1082        1.1   thorpej 	sc->sc_dmat = pa->pa_dmat;
   1083        1.1   thorpej 
   1084       1.48   thorpej 	/*
   1085       1.48   thorpej 	 * Make sure bus mastering is enabled.  Also make sure
   1086       1.48   thorpej 	 * Write/Invalidate is enabled if we're allowed to use it.
   1087       1.48   thorpej 	 */
   1088       1.48   thorpej 	pmreg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
   1089       1.48   thorpej 	if (pa->pa_flags & PCI_FLAGS_MWI_OKAY)
   1090       1.48   thorpej 		pmreg |= PCI_COMMAND_INVALIDATE_ENABLE;
   1091        1.1   thorpej 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
   1092       1.48   thorpej 	    pmreg | PCI_COMMAND_MASTER_ENABLE);
   1093        1.1   thorpej 
   1094      1.108  christos 	/* power up chip */
   1095      1.108  christos 	if ((error = pci_activate(pa->pa_pc, pa->pa_tag, sc,
   1096      1.108  christos 	    NULL)) && error != EOPNOTSUPP) {
   1097      1.108  christos 		aprint_error("%s: cannot activate %d\n", sc->sc_dev.dv_xname,
   1098      1.108  christos 		    error);
   1099      1.108  christos 		return;
   1100        1.1   thorpej 	}
   1101        1.1   thorpej 
   1102        1.1   thorpej 	/*
   1103        1.1   thorpej 	 * Map and establish our interrupt.
   1104        1.1   thorpej 	 */
   1105       1.23  sommerfe 	if (pci_intr_map(pa, &ih)) {
   1106        1.1   thorpej 		printf("%s: unable to map interrupt\n", sc->sc_dev.dv_xname);
   1107        1.1   thorpej 		return;
   1108        1.1   thorpej 	}
   1109        1.1   thorpej 	intrstr = pci_intr_string(pc, ih);
   1110  1.113.8.2      matt 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, sipcom_intr, sc);
   1111        1.1   thorpej 	if (sc->sc_ih == NULL) {
   1112        1.1   thorpej 		printf("%s: unable to establish interrupt",
   1113        1.1   thorpej 		    sc->sc_dev.dv_xname);
   1114        1.1   thorpej 		if (intrstr != NULL)
   1115        1.1   thorpej 			printf(" at %s", intrstr);
   1116        1.1   thorpej 		printf("\n");
   1117  1.113.8.2      matt 		return sipcom_do_detach(self, SIP_ATTACH_MAP);
   1118        1.1   thorpej 	}
   1119        1.1   thorpej 	printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
   1120        1.1   thorpej 
   1121        1.1   thorpej 	SIMPLEQ_INIT(&sc->sc_txfreeq);
   1122        1.1   thorpej 	SIMPLEQ_INIT(&sc->sc_txdirtyq);
   1123        1.1   thorpej 
   1124        1.1   thorpej 	/*
   1125        1.1   thorpej 	 * Allocate the control data structures, and create and load the
   1126        1.1   thorpej 	 * DMA map for it.
   1127        1.1   thorpej 	 */
   1128        1.1   thorpej 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
   1129  1.113.8.2      matt 	    sizeof(struct sip_control_data), PAGE_SIZE, 0, &sc->sc_seg, 1,
   1130  1.113.8.2      matt 	    &rseg, 0)) != 0) {
   1131        1.1   thorpej 		printf("%s: unable to allocate control data, error = %d\n",
   1132        1.1   thorpej 		    sc->sc_dev.dv_xname, error);
   1133  1.113.8.2      matt 		return sipcom_do_detach(self, SIP_ATTACH_INTR);
   1134        1.1   thorpej 	}
   1135        1.1   thorpej 
   1136  1.113.8.2      matt 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_seg, rseg,
   1137      1.111  christos 	    sizeof(struct sip_control_data), (void **)&sc->sc_control_data,
   1138  1.113.8.2      matt 	    BUS_DMA_COHERENT|BUS_DMA_NOCACHE)) != 0) {
   1139        1.1   thorpej 		printf("%s: unable to map control data, error = %d\n",
   1140        1.1   thorpej 		    sc->sc_dev.dv_xname, error);
   1141  1.113.8.2      matt 		sipcom_do_detach(self, SIP_ATTACH_ALLOC_MEM);
   1142        1.1   thorpej 	}
   1143        1.1   thorpej 
   1144        1.1   thorpej 	if ((error = bus_dmamap_create(sc->sc_dmat,
   1145        1.1   thorpej 	    sizeof(struct sip_control_data), 1,
   1146        1.1   thorpej 	    sizeof(struct sip_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
   1147        1.1   thorpej 		printf("%s: unable to create control data DMA map, "
   1148        1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
   1149  1.113.8.2      matt 		sipcom_do_detach(self, SIP_ATTACH_MAP_MEM);
   1150        1.1   thorpej 	}
   1151        1.1   thorpej 
   1152        1.1   thorpej 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
   1153        1.1   thorpej 	    sc->sc_control_data, sizeof(struct sip_control_data), NULL,
   1154        1.1   thorpej 	    0)) != 0) {
   1155        1.1   thorpej 		printf("%s: unable to load control data DMA map, error = %d\n",
   1156        1.1   thorpej 		    sc->sc_dev.dv_xname, error);
   1157  1.113.8.2      matt 		sipcom_do_detach(self, SIP_ATTACH_CREATE_MAP);
   1158        1.1   thorpej 	}
   1159        1.1   thorpej 
   1160        1.1   thorpej 	/*
   1161        1.1   thorpej 	 * Create the transmit buffer DMA maps.
   1162        1.1   thorpej 	 */
   1163        1.1   thorpej 	for (i = 0; i < SIP_TXQUEUELEN; i++) {
   1164  1.113.8.2      matt 		if ((error = bus_dmamap_create(sc->sc_dmat, tx_dmamap_size,
   1165  1.113.8.2      matt 		    sc->sc_parm->p_ntxsegs, MCLBYTES, 0, 0,
   1166        1.1   thorpej 		    &sc->sc_txsoft[i].txs_dmamap)) != 0) {
   1167        1.1   thorpej 			printf("%s: unable to create tx DMA map %d, "
   1168        1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
   1169  1.113.8.2      matt 			sipcom_do_detach(self, SIP_ATTACH_CREATE_TXMAP);
   1170        1.1   thorpej 		}
   1171        1.1   thorpej 	}
   1172        1.1   thorpej 
   1173        1.1   thorpej 	/*
   1174        1.1   thorpej 	 * Create the receive buffer DMA maps.
   1175        1.1   thorpej 	 */
   1176  1.113.8.2      matt 	for (i = 0; i < sc->sc_parm->p_nrxdesc; i++) {
   1177        1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
   1178        1.1   thorpej 		    MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
   1179        1.1   thorpej 			printf("%s: unable to create rx DMA map %d, "
   1180        1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
   1181  1.113.8.2      matt 			sipcom_do_detach(self, SIP_ATTACH_CREATE_RXMAP);
   1182        1.1   thorpej 		}
   1183        1.2   thorpej 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
   1184        1.1   thorpej 	}
   1185        1.1   thorpej 
   1186        1.1   thorpej 	/*
   1187        1.1   thorpej 	 * Reset the chip to a known state.
   1188        1.1   thorpej 	 */
   1189  1.113.8.2      matt 	sipcom_reset(sc);
   1190        1.1   thorpej 
   1191        1.1   thorpej 	/*
   1192       1.29   thorpej 	 * Read the Ethernet address from the EEPROM.  This might
   1193  1.113.8.2      matt 	 * also fetch other stuff from the EEPROM and stash it
   1194  1.113.8.2      matt 	 * in the softc.
   1195  1.113.8.2      matt 	 */
   1196  1.113.8.2      matt 	sc->sc_cfg = 0;
   1197  1.113.8.2      matt 	if (!sc->sc_gigabit) {
   1198  1.113.8.2      matt 		if (SIP_SIS900_REV(sc,SIS_REV_635) ||
   1199  1.113.8.2      matt 		    SIP_SIS900_REV(sc,SIS_REV_900B))
   1200  1.113.8.2      matt 			sc->sc_cfg |= (CFG_PESEL | CFG_RNDCNT);
   1201  1.113.8.2      matt 
   1202  1.113.8.2      matt 		if (SIP_SIS900_REV(sc,SIS_REV_635) ||
   1203  1.113.8.2      matt 		    SIP_SIS900_REV(sc,SIS_REV_960) ||
   1204  1.113.8.2      matt 		    SIP_SIS900_REV(sc,SIS_REV_900B))
   1205  1.113.8.2      matt 			sc->sc_cfg |=
   1206  1.113.8.2      matt 			    (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CFG) &
   1207  1.113.8.2      matt 			     CFG_EDBMASTEN);
   1208  1.113.8.2      matt 	}
   1209  1.113.8.2      matt 
   1210  1.113.8.2      matt 	(*sip->sip_variant->sipv_read_macaddr)(sc, pa, enaddr);
   1211  1.113.8.2      matt 
   1212  1.113.8.2      matt 	printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
   1213  1.113.8.2      matt 	    ether_sprintf(enaddr));
   1214       1.29   thorpej 
   1215       1.29   thorpej 	/*
   1216  1.113.8.2      matt 	 * Initialize the configuration register: aggressive PCI
   1217  1.113.8.2      matt 	 * bus request algorithm, default backoff, default OW timer,
   1218  1.113.8.2      matt 	 * default parity error detection.
   1219  1.113.8.2      matt 	 *
   1220  1.113.8.2      matt 	 * NOTE: "Big endian mode" is useless on the SiS900 and
   1221  1.113.8.2      matt 	 * friends -- it affects packet data, not descriptors.
   1222       1.29   thorpej 	 */
   1223  1.113.8.2      matt 	if (sc->sc_gigabit)
   1224  1.113.8.2      matt 		sipcom_dp83820_attach(sc, pa);
   1225       1.29   thorpej 
   1226       1.29   thorpej 	/*
   1227        1.1   thorpej 	 * Initialize our media structures and probe the MII.
   1228        1.1   thorpej 	 */
   1229        1.1   thorpej 	sc->sc_mii.mii_ifp = ifp;
   1230       1.15   thorpej 	sc->sc_mii.mii_readreg = sip->sip_variant->sipv_mii_readreg;
   1231       1.15   thorpej 	sc->sc_mii.mii_writereg = sip->sip_variant->sipv_mii_writereg;
   1232       1.15   thorpej 	sc->sc_mii.mii_statchg = sip->sip_variant->sipv_mii_statchg;
   1233  1.113.8.2      matt 	ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, sipcom_mediachange,
   1234  1.113.8.2      matt 	    sipcom_mediastatus);
   1235       1.63   thorpej 
   1236       1.89   thorpej 	/*
   1237       1.89   thorpej 	 * XXX We cannot handle flow control on the DP83815.
   1238       1.89   thorpej 	 */
   1239       1.89   thorpej 	if (SIP_CHIP_MODEL(sc, PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83815))
   1240       1.89   thorpej 		mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   1241       1.89   thorpej 			   MII_OFFSET_ANY, 0);
   1242       1.89   thorpej 	else
   1243       1.89   thorpej 		mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   1244       1.89   thorpej 			   MII_OFFSET_ANY, MIIF_DOPAUSE);
   1245        1.1   thorpej 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
   1246        1.1   thorpej 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
   1247        1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
   1248        1.1   thorpej 	} else
   1249        1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
   1250        1.1   thorpej 
   1251        1.1   thorpej 	ifp = &sc->sc_ethercom.ec_if;
   1252        1.1   thorpej 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
   1253        1.1   thorpej 	ifp->if_softc = sc;
   1254        1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1255       1.98       kim 	sc->sc_if_flags = ifp->if_flags;
   1256  1.113.8.2      matt 	ifp->if_ioctl = sipcom_ioctl;
   1257  1.113.8.2      matt 	ifp->if_start = sipcom_start;
   1258  1.113.8.2      matt 	ifp->if_watchdog = sipcom_watchdog;
   1259  1.113.8.2      matt 	ifp->if_init = sipcom_init;
   1260  1.113.8.2      matt 	ifp->if_stop = sipcom_stop;
   1261       1.21   thorpej 	IFQ_SET_READY(&ifp->if_snd);
   1262        1.1   thorpej 
   1263        1.1   thorpej 	/*
   1264       1.29   thorpej 	 * We can support 802.1Q VLAN-sized frames.
   1265       1.29   thorpej 	 */
   1266       1.29   thorpej 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
   1267       1.29   thorpej 
   1268  1.113.8.2      matt 	if (sc->sc_gigabit) {
   1269  1.113.8.2      matt 		/*
   1270  1.113.8.2      matt 		 * And the DP83820 can do VLAN tagging in hardware, and
   1271  1.113.8.2      matt 		 * support the jumbo Ethernet MTU.
   1272  1.113.8.2      matt 		 */
   1273  1.113.8.2      matt 		sc->sc_ethercom.ec_capabilities |=
   1274  1.113.8.2      matt 		    ETHERCAP_VLAN_HWTAGGING | ETHERCAP_JUMBO_MTU;
   1275       1.31   thorpej 
   1276  1.113.8.2      matt 		/*
   1277  1.113.8.2      matt 		 * The DP83820 can do IPv4, TCPv4, and UDPv4 checksums
   1278  1.113.8.2      matt 		 * in hardware.
   1279  1.113.8.2      matt 		 */
   1280  1.113.8.2      matt 		ifp->if_capabilities |=
   1281  1.113.8.2      matt 		    IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
   1282  1.113.8.2      matt 		    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
   1283  1.113.8.2      matt 		    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
   1284  1.113.8.2      matt 	}
   1285       1.29   thorpej 
   1286       1.29   thorpej 	/*
   1287        1.1   thorpej 	 * Attach the interface.
   1288        1.1   thorpej 	 */
   1289        1.1   thorpej 	if_attach(ifp);
   1290       1.14   tsutsui 	ether_ifattach(ifp, enaddr);
   1291      1.106     pavel 	sc->sc_prev.ec_capenable = sc->sc_ethercom.ec_capenable;
   1292      1.106     pavel 	sc->sc_prev.is_vlan = VLAN_ATTACHED(&(sc)->sc_ethercom);
   1293      1.106     pavel 	sc->sc_prev.if_capenable = ifp->if_capenable;
   1294       1.65    itojun #if NRND > 0
   1295       1.65    itojun 	rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
   1296       1.65    itojun 	    RND_TYPE_NET, 0);
   1297       1.65    itojun #endif
   1298        1.1   thorpej 
   1299       1.46   thorpej 	/*
   1300       1.46   thorpej 	 * The number of bytes that must be available in
   1301       1.46   thorpej 	 * the Tx FIFO before the bus master can DMA more
   1302       1.46   thorpej 	 * data into the FIFO.
   1303       1.46   thorpej 	 */
   1304       1.46   thorpej 	sc->sc_tx_fill_thresh = 64 / 32;
   1305       1.46   thorpej 
   1306       1.46   thorpej 	/*
   1307       1.46   thorpej 	 * Start at a drain threshold of 512 bytes.  We will
   1308       1.46   thorpej 	 * increase it if a DMA underrun occurs.
   1309       1.46   thorpej 	 *
   1310       1.46   thorpej 	 * XXX The minimum value of this variable should be
   1311       1.46   thorpej 	 * tuned.  We may be able to improve performance
   1312       1.46   thorpej 	 * by starting with a lower value.  That, however,
   1313       1.46   thorpej 	 * may trash the first few outgoing packets if the
   1314       1.46   thorpej 	 * PCI bus is saturated.
   1315       1.46   thorpej 	 */
   1316  1.113.8.2      matt 	if (sc->sc_gigabit)
   1317  1.113.8.2      matt 		sc->sc_tx_drain_thresh = 6400 / 32; /* from FreeBSD nge(4) */
   1318  1.113.8.2      matt 	else
   1319  1.113.8.2      matt 		sc->sc_tx_drain_thresh = 1504 / 32;
   1320       1.46   thorpej 
   1321       1.46   thorpej 	/*
   1322       1.47   thorpej 	 * Initialize the Rx FIFO drain threshold.
   1323       1.47   thorpej 	 *
   1324       1.46   thorpej 	 * This is in units of 8 bytes.
   1325       1.46   thorpej 	 *
   1326       1.46   thorpej 	 * We should never set this value lower than 2; 14 bytes are
   1327       1.46   thorpej 	 * required to filter the packet.
   1328       1.46   thorpej 	 */
   1329       1.47   thorpej 	sc->sc_rx_drain_thresh = 128 / 8;
   1330       1.46   thorpej 
   1331       1.30   thorpej #ifdef SIP_EVENT_COUNTERS
   1332       1.30   thorpej 	/*
   1333       1.30   thorpej 	 * Attach event counters.
   1334       1.30   thorpej 	 */
   1335       1.30   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
   1336       1.30   thorpej 	    NULL, sc->sc_dev.dv_xname, "txsstall");
   1337       1.30   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
   1338       1.30   thorpej 	    NULL, sc->sc_dev.dv_xname, "txdstall");
   1339       1.56   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txforceintr, EVCNT_TYPE_INTR,
   1340       1.56   thorpej 	    NULL, sc->sc_dev.dv_xname, "txforceintr");
   1341       1.56   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdintr, EVCNT_TYPE_INTR,
   1342       1.56   thorpej 	    NULL, sc->sc_dev.dv_xname, "txdintr");
   1343       1.56   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txiintr, EVCNT_TYPE_INTR,
   1344       1.56   thorpej 	    NULL, sc->sc_dev.dv_xname, "txiintr");
   1345       1.30   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
   1346       1.30   thorpej 	    NULL, sc->sc_dev.dv_xname, "rxintr");
   1347       1.62   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_hiberr, EVCNT_TYPE_INTR,
   1348       1.62   thorpej 	    NULL, sc->sc_dev.dv_xname, "hiberr");
   1349  1.113.8.2      matt 	if (!sc->sc_gigabit) {
   1350  1.113.8.2      matt 		evcnt_attach_dynamic(&sc->sc_ev_rxpause, EVCNT_TYPE_INTR,
   1351  1.113.8.2      matt 		    NULL, sc->sc_dev.dv_xname, "rxpause");
   1352  1.113.8.2      matt 	} else {
   1353  1.113.8.2      matt 		evcnt_attach_dynamic(&sc->sc_ev_rxpause, EVCNT_TYPE_MISC,
   1354  1.113.8.2      matt 		    NULL, sc->sc_dev.dv_xname, "rxpause");
   1355  1.113.8.2      matt 		evcnt_attach_dynamic(&sc->sc_ev_txpause, EVCNT_TYPE_MISC,
   1356  1.113.8.2      matt 		    NULL, sc->sc_dev.dv_xname, "txpause");
   1357  1.113.8.2      matt 		evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
   1358  1.113.8.2      matt 		    NULL, sc->sc_dev.dv_xname, "rxipsum");
   1359  1.113.8.2      matt 		evcnt_attach_dynamic(&sc->sc_ev_rxtcpsum, EVCNT_TYPE_MISC,
   1360  1.113.8.2      matt 		    NULL, sc->sc_dev.dv_xname, "rxtcpsum");
   1361  1.113.8.2      matt 		evcnt_attach_dynamic(&sc->sc_ev_rxudpsum, EVCNT_TYPE_MISC,
   1362  1.113.8.2      matt 		    NULL, sc->sc_dev.dv_xname, "rxudpsum");
   1363  1.113.8.2      matt 		evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
   1364  1.113.8.2      matt 		    NULL, sc->sc_dev.dv_xname, "txipsum");
   1365  1.113.8.2      matt 		evcnt_attach_dynamic(&sc->sc_ev_txtcpsum, EVCNT_TYPE_MISC,
   1366  1.113.8.2      matt 		    NULL, sc->sc_dev.dv_xname, "txtcpsum");
   1367  1.113.8.2      matt 		evcnt_attach_dynamic(&sc->sc_ev_txudpsum, EVCNT_TYPE_MISC,
   1368  1.113.8.2      matt 		    NULL, sc->sc_dev.dv_xname, "txudpsum");
   1369  1.113.8.2      matt 	}
   1370       1.30   thorpej #endif /* SIP_EVENT_COUNTERS */
   1371       1.30   thorpej 
   1372  1.113.8.2      matt 	if (!pmf_device_register(self, NULL, sipcom_resume))
   1373  1.113.8.2      matt 		aprint_error_dev(self, "couldn't establish power handler\n");
   1374  1.113.8.2      matt 	else
   1375  1.113.8.2      matt 		pmf_class_network_register(self, ifp);
   1376  1.113.8.2      matt 
   1377        1.1   thorpej 	/*
   1378        1.1   thorpej 	 * Make sure the interface is shutdown during reboot.
   1379        1.1   thorpej 	 */
   1380  1.113.8.2      matt 	sc->sc_sdhook = shutdownhook_establish(sipcom_shutdown, sc);
   1381        1.1   thorpej 	if (sc->sc_sdhook == NULL)
   1382        1.1   thorpej 		printf("%s: WARNING: unable to establish shutdown hook\n",
   1383        1.1   thorpej 		    sc->sc_dev.dv_xname);
   1384        1.1   thorpej }
   1385        1.1   thorpej 
   1386        1.1   thorpej /*
   1387        1.1   thorpej  * sip_shutdown:
   1388        1.1   thorpej  *
   1389        1.1   thorpej  *	Make sure the interface is stopped at reboot time.
   1390        1.1   thorpej  */
   1391       1.95   thorpej static void
   1392  1.113.8.2      matt sipcom_shutdown(void *arg)
   1393        1.1   thorpej {
   1394        1.1   thorpej 	struct sip_softc *sc = arg;
   1395        1.1   thorpej 
   1396  1.113.8.2      matt 	sipcom_stop(&sc->sc_ethercom.ec_if, 1);
   1397  1.113.8.2      matt }
   1398  1.113.8.2      matt 
   1399  1.113.8.2      matt static inline void
   1400  1.113.8.2      matt sipcom_set_extsts(struct sip_softc *sc, int lasttx, struct mbuf *m0,
   1401  1.113.8.2      matt     uint64_t capenable)
   1402  1.113.8.2      matt {
   1403  1.113.8.2      matt 	struct m_tag *mtag;
   1404  1.113.8.2      matt 	u_int32_t extsts;
   1405  1.113.8.2      matt #ifdef DEBUG
   1406  1.113.8.2      matt 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1407  1.113.8.2      matt #endif
   1408  1.113.8.2      matt 	/*
   1409  1.113.8.2      matt 	 * If VLANs are enabled and the packet has a VLAN tag, set
   1410  1.113.8.2      matt 	 * up the descriptor to encapsulate the packet for us.
   1411  1.113.8.2      matt 	 *
   1412  1.113.8.2      matt 	 * This apparently has to be on the last descriptor of
   1413  1.113.8.2      matt 	 * the packet.
   1414  1.113.8.2      matt 	 */
   1415  1.113.8.2      matt 
   1416  1.113.8.2      matt 	/*
   1417  1.113.8.2      matt 	 * Byte swapping is tricky. We need to provide the tag
   1418  1.113.8.2      matt 	 * in a network byte order. On a big-endian machine,
   1419  1.113.8.2      matt 	 * the byteorder is correct, but we need to swap it
   1420  1.113.8.2      matt 	 * anyway, because this will be undone by the outside
   1421  1.113.8.2      matt 	 * htole32(). That's why there must be an
   1422  1.113.8.2      matt 	 * unconditional swap instead of htons() inside.
   1423  1.113.8.2      matt 	 */
   1424  1.113.8.2      matt 	if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
   1425  1.113.8.2      matt 		sc->sc_txdescs[lasttx].sipd_extsts |=
   1426  1.113.8.2      matt 		    htole32(EXTSTS_VPKT |
   1427  1.113.8.2      matt 				(bswap16(VLAN_TAG_VALUE(mtag)) &
   1428  1.113.8.2      matt 				 EXTSTS_VTCI));
   1429  1.113.8.2      matt 	}
   1430  1.113.8.2      matt 
   1431  1.113.8.2      matt 	/*
   1432  1.113.8.2      matt 	 * If the upper-layer has requested IPv4/TCPv4/UDPv4
   1433  1.113.8.2      matt 	 * checksumming, set up the descriptor to do this work
   1434  1.113.8.2      matt 	 * for us.
   1435  1.113.8.2      matt 	 *
   1436  1.113.8.2      matt 	 * This apparently has to be on the first descriptor of
   1437  1.113.8.2      matt 	 * the packet.
   1438  1.113.8.2      matt 	 *
   1439  1.113.8.2      matt 	 * Byte-swap constants so the compiler can optimize.
   1440  1.113.8.2      matt 	 */
   1441  1.113.8.2      matt 	extsts = 0;
   1442  1.113.8.2      matt 	if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
   1443  1.113.8.2      matt 		KDASSERT(ifp->if_capenable & IFCAP_CSUM_IPv4_Tx);
   1444  1.113.8.2      matt 		SIP_EVCNT_INCR(&sc->sc_ev_txipsum);
   1445  1.113.8.2      matt 		extsts |= htole32(EXTSTS_IPPKT);
   1446  1.113.8.2      matt 	}
   1447  1.113.8.2      matt 	if (m0->m_pkthdr.csum_flags & M_CSUM_TCPv4) {
   1448  1.113.8.2      matt 		KDASSERT(ifp->if_capenable & IFCAP_CSUM_TCPv4_Tx);
   1449  1.113.8.2      matt 		SIP_EVCNT_INCR(&sc->sc_ev_txtcpsum);
   1450  1.113.8.2      matt 		extsts |= htole32(EXTSTS_TCPPKT);
   1451  1.113.8.2      matt 	} else if (m0->m_pkthdr.csum_flags & M_CSUM_UDPv4) {
   1452  1.113.8.2      matt 		KDASSERT(ifp->if_capenable & IFCAP_CSUM_UDPv4_Tx);
   1453  1.113.8.2      matt 		SIP_EVCNT_INCR(&sc->sc_ev_txudpsum);
   1454  1.113.8.2      matt 		extsts |= htole32(EXTSTS_UDPPKT);
   1455  1.113.8.2      matt 	}
   1456  1.113.8.2      matt 	sc->sc_txdescs[sc->sc_txnext].sipd_extsts |= extsts;
   1457        1.1   thorpej }
   1458        1.1   thorpej 
   1459        1.1   thorpej /*
   1460        1.1   thorpej  * sip_start:		[ifnet interface function]
   1461        1.1   thorpej  *
   1462        1.1   thorpej  *	Start packet transmission on the interface.
   1463        1.1   thorpej  */
   1464       1.95   thorpej static void
   1465  1.113.8.2      matt sipcom_start(struct ifnet *ifp)
   1466        1.1   thorpej {
   1467        1.1   thorpej 	struct sip_softc *sc = ifp->if_softc;
   1468       1.83   mycroft 	struct mbuf *m0;
   1469       1.83   mycroft 	struct mbuf *m;
   1470        1.1   thorpej 	struct sip_txsoft *txs;
   1471        1.1   thorpej 	bus_dmamap_t dmamap;
   1472       1.57   thorpej 	int error, nexttx, lasttx, seg;
   1473       1.57   thorpej 	int ofree = sc->sc_txfree;
   1474       1.57   thorpej #if 0
   1475       1.57   thorpej 	int firsttx = sc->sc_txnext;
   1476       1.57   thorpej #endif
   1477        1.1   thorpej 
   1478        1.1   thorpej 	/*
   1479        1.1   thorpej 	 * If we've been told to pause, don't transmit any more packets.
   1480        1.1   thorpej 	 */
   1481  1.113.8.2      matt 	if (!sc->sc_gigabit && sc->sc_paused)
   1482        1.1   thorpej 		ifp->if_flags |= IFF_OACTIVE;
   1483        1.1   thorpej 
   1484        1.1   thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
   1485        1.1   thorpej 		return;
   1486        1.1   thorpej 
   1487        1.1   thorpej 	/*
   1488        1.1   thorpej 	 * Loop through the send queue, setting up transmit descriptors
   1489        1.1   thorpej 	 * until we drain the queue, or use up all available transmit
   1490        1.1   thorpej 	 * descriptors.
   1491        1.1   thorpej 	 */
   1492       1.30   thorpej 	for (;;) {
   1493       1.30   thorpej 		/* Get a work queue entry. */
   1494       1.30   thorpej 		if ((txs = SIMPLEQ_FIRST(&sc->sc_txfreeq)) == NULL) {
   1495       1.30   thorpej 			SIP_EVCNT_INCR(&sc->sc_ev_txsstall);
   1496       1.30   thorpej 			break;
   1497       1.30   thorpej 		}
   1498       1.30   thorpej 
   1499        1.1   thorpej 		/*
   1500        1.1   thorpej 		 * Grab a packet off the queue.
   1501        1.1   thorpej 		 */
   1502       1.21   thorpej 		IFQ_POLL(&ifp->if_snd, m0);
   1503        1.1   thorpej 		if (m0 == NULL)
   1504        1.1   thorpej 			break;
   1505       1.22   thorpej 		m = NULL;
   1506        1.1   thorpej 
   1507        1.1   thorpej 		dmamap = txs->txs_dmamap;
   1508        1.1   thorpej 
   1509       1.36   thorpej 		/*
   1510       1.36   thorpej 		 * Load the DMA map.  If this fails, the packet either
   1511  1.113.8.2      matt 		 * didn't fit in the alloted number of segments, or we
   1512  1.113.8.2      matt 		 * were short on resources.
   1513       1.36   thorpej 		 */
   1514       1.36   thorpej 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   1515       1.41   thorpej 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
   1516  1.113.8.2      matt 		/* In the non-gigabit case, we'll copy and try again. */
   1517  1.113.8.2      matt 		if (error != 0 && !sc->sc_gigabit) {
   1518        1.1   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
   1519        1.1   thorpej 			if (m == NULL) {
   1520        1.1   thorpej 				printf("%s: unable to allocate Tx mbuf\n",
   1521        1.1   thorpej 				    sc->sc_dev.dv_xname);
   1522        1.1   thorpej 				break;
   1523        1.1   thorpej 			}
   1524      1.105    bouyer 			MCLAIM(m, &sc->sc_ethercom.ec_tx_mowner);
   1525        1.1   thorpej 			if (m0->m_pkthdr.len > MHLEN) {
   1526        1.1   thorpej 				MCLGET(m, M_DONTWAIT);
   1527        1.1   thorpej 				if ((m->m_flags & M_EXT) == 0) {
   1528        1.1   thorpej 					printf("%s: unable to allocate Tx "
   1529        1.1   thorpej 					    "cluster\n", sc->sc_dev.dv_xname);
   1530        1.1   thorpej 					m_freem(m);
   1531        1.1   thorpej 					break;
   1532        1.1   thorpej 				}
   1533        1.1   thorpej 			}
   1534      1.111  christos 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, void *));
   1535        1.1   thorpej 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
   1536        1.1   thorpej 			error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
   1537       1.41   thorpej 			    m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
   1538        1.1   thorpej 			if (error) {
   1539        1.1   thorpej 				printf("%s: unable to load Tx buffer, "
   1540        1.1   thorpej 				    "error = %d\n", sc->sc_dev.dv_xname, error);
   1541        1.1   thorpej 				break;
   1542        1.1   thorpej 			}
   1543  1.113.8.2      matt 		} else if (error == EFBIG) {
   1544  1.113.8.2      matt 			/*
   1545  1.113.8.2      matt 			 * For the too-many-segments case, we simply
   1546  1.113.8.2      matt 			 * report an error and drop the packet,
   1547  1.113.8.2      matt 			 * since we can't sanely copy a jumbo packet
   1548  1.113.8.2      matt 			 * to a single buffer.
   1549  1.113.8.2      matt 			 */
   1550  1.113.8.2      matt 			printf("%s: Tx packet consumes too many "
   1551  1.113.8.2      matt 			    "DMA segments, dropping...\n", sc->sc_dev.dv_xname);
   1552  1.113.8.2      matt 			IFQ_DEQUEUE(&ifp->if_snd, m0);
   1553  1.113.8.2      matt 			m_freem(m0);
   1554  1.113.8.2      matt 			continue;
   1555  1.113.8.2      matt 		} else if (error != 0) {
   1556  1.113.8.2      matt 			/*
   1557  1.113.8.2      matt 			 * Short on resources, just stop for now.
   1558  1.113.8.2      matt 			 */
   1559  1.113.8.2      matt 			break;
   1560        1.1   thorpej 		}
   1561       1.21   thorpej 
   1562        1.1   thorpej 		/*
   1563        1.1   thorpej 		 * Ensure we have enough descriptors free to describe
   1564       1.30   thorpej 		 * the packet.  Note, we always reserve one descriptor
   1565       1.30   thorpej 		 * at the end of the ring as a termination point, to
   1566       1.30   thorpej 		 * prevent wrap-around.
   1567        1.1   thorpej 		 */
   1568       1.30   thorpej 		if (dmamap->dm_nsegs > (sc->sc_txfree - 1)) {
   1569        1.1   thorpej 			/*
   1570        1.1   thorpej 			 * Not enough free descriptors to transmit this
   1571        1.1   thorpej 			 * packet.  We haven't committed anything yet,
   1572        1.1   thorpej 			 * so just unload the DMA map, put the packet
   1573        1.1   thorpej 			 * back on the queue, and punt.  Notify the upper
   1574        1.1   thorpej 			 * layer that there are not more slots left.
   1575        1.1   thorpej 			 *
   1576        1.1   thorpej 			 * XXX We could allocate an mbuf and copy, but
   1577        1.1   thorpej 			 * XXX is it worth it?
   1578        1.1   thorpej 			 */
   1579        1.1   thorpej 			ifp->if_flags |= IFF_OACTIVE;
   1580        1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   1581       1.22   thorpej 			if (m != NULL)
   1582       1.22   thorpej 				m_freem(m);
   1583       1.30   thorpej 			SIP_EVCNT_INCR(&sc->sc_ev_txdstall);
   1584        1.1   thorpej 			break;
   1585       1.22   thorpej 		}
   1586       1.22   thorpej 
   1587       1.22   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m0);
   1588       1.22   thorpej 		if (m != NULL) {
   1589       1.22   thorpej 			m_freem(m0);
   1590       1.22   thorpej 			m0 = m;
   1591        1.1   thorpej 		}
   1592        1.1   thorpej 
   1593        1.1   thorpej 		/*
   1594        1.1   thorpej 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
   1595        1.1   thorpej 		 */
   1596        1.1   thorpej 
   1597        1.1   thorpej 		/* Sync the DMA map. */
   1598        1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   1599        1.1   thorpej 		    BUS_DMASYNC_PREWRITE);
   1600        1.1   thorpej 
   1601        1.1   thorpej 		/*
   1602        1.1   thorpej 		 * Initialize the transmit descriptors.
   1603        1.1   thorpej 		 */
   1604       1.74       scw 		for (nexttx = lasttx = sc->sc_txnext, seg = 0;
   1605        1.1   thorpej 		     seg < dmamap->dm_nsegs;
   1606  1.113.8.2      matt 		     seg++, nexttx = sip_nexttx(sc, nexttx)) {
   1607        1.1   thorpej 			/*
   1608        1.1   thorpej 			 * If this is the first descriptor we're
   1609        1.1   thorpej 			 * enqueueing, don't set the OWN bit just
   1610        1.1   thorpej 			 * yet.  That could cause a race condition.
   1611        1.1   thorpej 			 * We'll do it below.
   1612        1.1   thorpej 			 */
   1613  1.113.8.2      matt 			*sipd_bufptr(sc, &sc->sc_txdescs[nexttx]) =
   1614       1.14   tsutsui 			    htole32(dmamap->dm_segs[seg].ds_addr);
   1615  1.113.8.2      matt 			*sipd_cmdsts(sc, &sc->sc_txdescs[nexttx]) =
   1616       1.57   thorpej 			    htole32((nexttx == sc->sc_txnext ? 0 : CMDSTS_OWN) |
   1617       1.14   tsutsui 			    CMDSTS_MORE | dmamap->dm_segs[seg].ds_len);
   1618       1.29   thorpej 			sc->sc_txdescs[nexttx].sipd_extsts = 0;
   1619        1.1   thorpej 			lasttx = nexttx;
   1620        1.1   thorpej 		}
   1621        1.1   thorpej 
   1622        1.1   thorpej 		/* Clear the MORE bit on the last segment. */
   1623  1.113.8.2      matt 		*sipd_cmdsts(sc, &sc->sc_txdescs[lasttx]) &=
   1624  1.113.8.2      matt 		    htole32(~CMDSTS_MORE);
   1625        1.1   thorpej 
   1626       1.56   thorpej 		/*
   1627       1.56   thorpej 		 * If we're in the interrupt delay window, delay the
   1628       1.56   thorpej 		 * interrupt.
   1629       1.56   thorpej 		 */
   1630       1.56   thorpej 		if (++sc->sc_txwin >= (SIP_TXQUEUELEN * 2 / 3)) {
   1631       1.56   thorpej 			SIP_EVCNT_INCR(&sc->sc_ev_txforceintr);
   1632  1.113.8.2      matt 			*sipd_cmdsts(sc, &sc->sc_txdescs[lasttx]) |=
   1633       1.56   thorpej 			    htole32(CMDSTS_INTR);
   1634       1.56   thorpej 			sc->sc_txwin = 0;
   1635       1.56   thorpej 		}
   1636       1.56   thorpej 
   1637  1.113.8.2      matt 		if (sc->sc_gigabit)
   1638  1.113.8.2      matt 			sipcom_set_extsts(sc, lasttx, m0, ifp->if_capenable);
   1639       1.29   thorpej 
   1640        1.1   thorpej 		/* Sync the descriptors we're using. */
   1641  1.113.8.2      matt 		sip_cdtxsync(sc, sc->sc_txnext, dmamap->dm_nsegs,
   1642        1.1   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1643        1.1   thorpej 
   1644        1.1   thorpej 		/*
   1645       1.57   thorpej 		 * The entire packet is set up.  Give the first descrptor
   1646       1.57   thorpej 		 * to the chip now.
   1647       1.57   thorpej 		 */
   1648  1.113.8.2      matt 		*sipd_cmdsts(sc, &sc->sc_txdescs[sc->sc_txnext]) |=
   1649       1.57   thorpej 		    htole32(CMDSTS_OWN);
   1650  1.113.8.2      matt 		sip_cdtxsync(sc, sc->sc_txnext, 1,
   1651       1.57   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1652       1.57   thorpej 
   1653       1.57   thorpej 		/*
   1654        1.1   thorpej 		 * Store a pointer to the packet so we can free it later,
   1655        1.1   thorpej 		 * and remember what txdirty will be once the packet is
   1656        1.1   thorpej 		 * done.
   1657        1.1   thorpej 		 */
   1658        1.1   thorpej 		txs->txs_mbuf = m0;
   1659        1.1   thorpej 		txs->txs_firstdesc = sc->sc_txnext;
   1660        1.1   thorpej 		txs->txs_lastdesc = lasttx;
   1661        1.1   thorpej 
   1662        1.1   thorpej 		/* Advance the tx pointer. */
   1663        1.1   thorpej 		sc->sc_txfree -= dmamap->dm_nsegs;
   1664        1.1   thorpej 		sc->sc_txnext = nexttx;
   1665        1.1   thorpej 
   1666       1.54     lukem 		SIMPLEQ_REMOVE_HEAD(&sc->sc_txfreeq, txs_q);
   1667        1.1   thorpej 		SIMPLEQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q);
   1668        1.1   thorpej 
   1669        1.1   thorpej #if NBPFILTER > 0
   1670        1.1   thorpej 		/*
   1671        1.1   thorpej 		 * Pass the packet to any BPF listeners.
   1672        1.1   thorpej 		 */
   1673        1.1   thorpej 		if (ifp->if_bpf)
   1674        1.1   thorpej 			bpf_mtap(ifp->if_bpf, m0);
   1675        1.1   thorpej #endif /* NBPFILTER > 0 */
   1676        1.1   thorpej 	}
   1677        1.1   thorpej 
   1678        1.1   thorpej 	if (txs == NULL || sc->sc_txfree == 0) {
   1679        1.1   thorpej 		/* No more slots left; notify upper layer. */
   1680        1.1   thorpej 		ifp->if_flags |= IFF_OACTIVE;
   1681        1.1   thorpej 	}
   1682        1.1   thorpej 
   1683        1.1   thorpej 	if (sc->sc_txfree != ofree) {
   1684       1.30   thorpej 		/*
   1685       1.30   thorpej 		 * Start the transmit process.  Note, the manual says
   1686       1.30   thorpej 		 * that if there are no pending transmissions in the
   1687       1.30   thorpej 		 * chip's internal queue (indicated by TXE being clear),
   1688       1.30   thorpej 		 * then the driver software must set the TXDP to the
   1689       1.30   thorpej 		 * first descriptor to be transmitted.  However, if we
   1690       1.30   thorpej 		 * do this, it causes serious performance degredation on
   1691       1.30   thorpej 		 * the DP83820 under load, not setting TXDP doesn't seem
   1692       1.30   thorpej 		 * to adversely affect the SiS 900 or DP83815.
   1693       1.30   thorpej 		 *
   1694       1.30   thorpej 		 * Well, I guess it wouldn't be the first time a manual
   1695       1.30   thorpej 		 * has lied -- and they could be speaking of the NULL-
   1696       1.30   thorpej 		 * terminated descriptor list case, rather than OWN-
   1697       1.30   thorpej 		 * terminated rings.
   1698       1.30   thorpej 		 */
   1699       1.30   thorpej #if 0
   1700        1.1   thorpej 		if ((bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CR) &
   1701        1.1   thorpej 		     CR_TXE) == 0) {
   1702        1.1   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXDP,
   1703        1.1   thorpej 			    SIP_CDTXADDR(sc, firsttx));
   1704        1.1   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_TXE);
   1705        1.1   thorpej 		}
   1706       1.30   thorpej #else
   1707       1.30   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_TXE);
   1708       1.30   thorpej #endif
   1709        1.1   thorpej 
   1710        1.1   thorpej 		/* Set a watchdog timer in case the chip flakes out. */
   1711       1.88   thorpej 		/* Gigabit autonegotiation takes 5 seconds. */
   1712  1.113.8.2      matt 		ifp->if_timer = (sc->sc_gigabit) ? 10 : 5;
   1713        1.1   thorpej 	}
   1714        1.1   thorpej }
   1715        1.1   thorpej 
   1716        1.1   thorpej /*
   1717        1.1   thorpej  * sip_watchdog:	[ifnet interface function]
   1718        1.1   thorpej  *
   1719        1.1   thorpej  *	Watchdog timer handler.
   1720        1.1   thorpej  */
   1721       1.95   thorpej static void
   1722  1.113.8.2      matt sipcom_watchdog(struct ifnet *ifp)
   1723        1.1   thorpej {
   1724        1.1   thorpej 	struct sip_softc *sc = ifp->if_softc;
   1725        1.1   thorpej 
   1726        1.1   thorpej 	/*
   1727        1.1   thorpej 	 * The chip seems to ignore the CMDSTS_INTR bit sometimes!
   1728        1.1   thorpej 	 * If we get a timeout, try and sweep up transmit descriptors.
   1729        1.1   thorpej 	 * If we manage to sweep them all up, ignore the lack of
   1730        1.1   thorpej 	 * interrupt.
   1731        1.1   thorpej 	 */
   1732  1.113.8.2      matt 	sipcom_txintr(sc);
   1733        1.1   thorpej 
   1734  1.113.8.2      matt 	if (sc->sc_txfree != sc->sc_ntxdesc) {
   1735        1.1   thorpej 		printf("%s: device timeout\n", sc->sc_dev.dv_xname);
   1736        1.1   thorpej 		ifp->if_oerrors++;
   1737        1.1   thorpej 
   1738        1.1   thorpej 		/* Reset the interface. */
   1739  1.113.8.2      matt 		(void) sipcom_init(ifp);
   1740        1.1   thorpej 	} else if (ifp->if_flags & IFF_DEBUG)
   1741        1.1   thorpej 		printf("%s: recovered from device timeout\n",
   1742        1.1   thorpej 		    sc->sc_dev.dv_xname);
   1743        1.1   thorpej 
   1744        1.1   thorpej 	/* Try to get more packets going. */
   1745  1.113.8.2      matt 	sipcom_start(ifp);
   1746        1.1   thorpej }
   1747        1.1   thorpej 
   1748        1.1   thorpej /*
   1749        1.1   thorpej  * sip_ioctl:		[ifnet interface function]
   1750        1.1   thorpej  *
   1751        1.1   thorpej  *	Handle control requests from the operator.
   1752        1.1   thorpej  */
   1753       1.95   thorpej static int
   1754  1.113.8.2      matt sipcom_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   1755        1.1   thorpej {
   1756        1.1   thorpej 	struct sip_softc *sc = ifp->if_softc;
   1757        1.1   thorpej 	struct ifreq *ifr = (struct ifreq *)data;
   1758       1.17   thorpej 	int s, error;
   1759        1.1   thorpej 
   1760        1.1   thorpej 	s = splnet();
   1761        1.1   thorpej 
   1762        1.1   thorpej 	switch (cmd) {
   1763       1.17   thorpej 	case SIOCSIFMEDIA:
   1764       1.89   thorpej 		/* Flow control requires full-duplex mode. */
   1765       1.89   thorpej 		if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
   1766       1.89   thorpej 		    (ifr->ifr_media & IFM_FDX) == 0)
   1767       1.89   thorpej 		    	ifr->ifr_media &= ~IFM_ETH_FMASK;
   1768  1.113.8.2      matt 
   1769       1.89   thorpej 		/* XXX */
   1770       1.89   thorpej 		if (SIP_CHIP_MODEL(sc, PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83815))
   1771       1.89   thorpej 			ifr->ifr_media &= ~IFM_ETH_FMASK;
   1772       1.89   thorpej 		if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
   1773  1.113.8.2      matt 			if (sc->sc_gigabit &&
   1774  1.113.8.2      matt 			    (ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
   1775  1.113.8.2      matt 				/* We can do both TXPAUSE and RXPAUSE. */
   1776  1.113.8.2      matt 				ifr->ifr_media |=
   1777  1.113.8.2      matt 				    IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
   1778  1.113.8.2      matt 			} else if (ifr->ifr_media & IFM_FLOW) {
   1779       1.89   thorpej 				/*
   1780       1.89   thorpej 				 * Both TXPAUSE and RXPAUSE must be set.
   1781       1.89   thorpej 				 * (SiS900 and DP83815 don't have PAUSE_ASYM
   1782       1.89   thorpej 				 * feature.)
   1783       1.89   thorpej 				 *
   1784       1.89   thorpej 				 * XXX Can SiS900 and DP83815 send PAUSE?
   1785       1.89   thorpej 				 */
   1786       1.89   thorpej 				ifr->ifr_media |=
   1787       1.89   thorpej 				    IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
   1788       1.89   thorpej 			}
   1789       1.89   thorpej 			sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
   1790       1.89   thorpej 		}
   1791       1.89   thorpej 		/* FALLTHROUGH */
   1792       1.17   thorpej 	case SIOCGIFMEDIA:
   1793       1.17   thorpej 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   1794        1.1   thorpej 		break;
   1795       1.98       kim 	case SIOCSIFFLAGS:
   1796       1.98       kim 		/* If the interface is up and running, only modify the receive
   1797       1.98       kim 		 * filter when setting promiscuous or debug mode.  Otherwise
   1798       1.98       kim 		 * fall through to ether_ioctl, which will reset the chip.
   1799       1.98       kim 		 */
   1800      1.106     pavel 
   1801      1.106     pavel #define COMPARE_EC(sc) (((sc)->sc_prev.ec_capenable			\
   1802      1.106     pavel 			 == (sc)->sc_ethercom.ec_capenable)		\
   1803      1.106     pavel 			&& ((sc)->sc_prev.is_vlan ==			\
   1804      1.106     pavel 			    VLAN_ATTACHED(&(sc)->sc_ethercom) ))
   1805      1.106     pavel 
   1806      1.106     pavel #define COMPARE_IC(sc, ifp) ((sc)->sc_prev.if_capenable == (ifp)->if_capenable)
   1807      1.106     pavel 
   1808       1.98       kim #define RESETIGN (IFF_CANTCHANGE|IFF_DEBUG)
   1809       1.98       kim 		if (((ifp->if_flags & (IFF_UP|IFF_RUNNING))
   1810       1.98       kim 		    == (IFF_UP|IFF_RUNNING))
   1811       1.98       kim 		    && ((ifp->if_flags & (~RESETIGN))
   1812      1.106     pavel 		    == (sc->sc_if_flags & (~RESETIGN)))
   1813      1.106     pavel 		    && COMPARE_EC(sc) && COMPARE_IC(sc, ifp)) {
   1814       1.98       kim 			/* Set up the receive filter. */
   1815       1.98       kim 			(*sc->sc_model->sip_variant->sipv_set_filter)(sc);
   1816       1.99      cube 			error = 0;
   1817       1.98       kim 			break;
   1818       1.98       kim #undef RESETIGN
   1819       1.98       kim 		}
   1820       1.98       kim 		/* FALLTHROUGH */
   1821       1.17   thorpej 	default:
   1822       1.17   thorpej 		error = ether_ioctl(ifp, cmd, data);
   1823      1.101     perry 		if (error == ENETRESET) {
   1824        1.1   thorpej 			/*
   1825        1.1   thorpej 			 * Multicast list has changed; set the hardware filter
   1826        1.1   thorpej 			 * accordingly.
   1827        1.1   thorpej 			 */
   1828       1.96   thorpej 			if (ifp->if_flags & IFF_RUNNING)
   1829       1.96   thorpej 			    (*sc->sc_model->sip_variant->sipv_set_filter)(sc);
   1830        1.1   thorpej 			error = 0;
   1831        1.1   thorpej 		}
   1832        1.1   thorpej 		break;
   1833        1.1   thorpej 	}
   1834        1.1   thorpej 
   1835        1.1   thorpej 	/* Try to get more packets going. */
   1836  1.113.8.2      matt 	sipcom_start(ifp);
   1837        1.1   thorpej 
   1838       1.98       kim 	sc->sc_if_flags = ifp->if_flags;
   1839        1.1   thorpej 	splx(s);
   1840        1.1   thorpej 	return (error);
   1841        1.1   thorpej }
   1842        1.1   thorpej 
   1843        1.1   thorpej /*
   1844        1.1   thorpej  * sip_intr:
   1845        1.1   thorpej  *
   1846        1.1   thorpej  *	Interrupt service routine.
   1847        1.1   thorpej  */
   1848       1.95   thorpej static int
   1849  1.113.8.2      matt sipcom_intr(void *arg)
   1850        1.1   thorpej {
   1851        1.1   thorpej 	struct sip_softc *sc = arg;
   1852        1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1853        1.1   thorpej 	u_int32_t isr;
   1854        1.1   thorpej 	int handled = 0;
   1855        1.1   thorpej 
   1856       1.88   thorpej 	/* Disable interrupts. */
   1857       1.88   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_IER, 0);
   1858       1.88   thorpej 
   1859        1.1   thorpej 	for (;;) {
   1860        1.1   thorpej 		/* Reading clears interrupt. */
   1861        1.1   thorpej 		isr = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ISR);
   1862        1.1   thorpej 		if ((isr & sc->sc_imr) == 0)
   1863        1.1   thorpej 			break;
   1864       1.65    itojun 
   1865       1.65    itojun #if NRND > 0
   1866       1.66    itojun 		if (RND_ENABLED(&sc->rnd_source))
   1867       1.66    itojun 			rnd_add_uint32(&sc->rnd_source, isr);
   1868       1.65    itojun #endif
   1869        1.1   thorpej 
   1870        1.1   thorpej 		handled = 1;
   1871        1.1   thorpej 
   1872        1.1   thorpej 		if (isr & (ISR_RXORN|ISR_RXIDLE|ISR_RXDESC)) {
   1873       1.30   thorpej 			SIP_EVCNT_INCR(&sc->sc_ev_rxintr);
   1874       1.30   thorpej 
   1875        1.1   thorpej 			/* Grab any new packets. */
   1876  1.113.8.2      matt 			(*sc->sc_rxintr)(sc);
   1877        1.1   thorpej 
   1878        1.1   thorpej 			if (isr & ISR_RXORN) {
   1879        1.1   thorpej 				printf("%s: receive FIFO overrun\n",
   1880        1.1   thorpej 				    sc->sc_dev.dv_xname);
   1881        1.1   thorpej 
   1882        1.1   thorpej 				/* XXX adjust rx_drain_thresh? */
   1883        1.1   thorpej 			}
   1884        1.1   thorpej 
   1885        1.1   thorpej 			if (isr & ISR_RXIDLE) {
   1886        1.1   thorpej 				printf("%s: receive ring overrun\n",
   1887        1.1   thorpej 				    sc->sc_dev.dv_xname);
   1888        1.1   thorpej 
   1889        1.1   thorpej 				/* Get the receive process going again. */
   1890        1.1   thorpej 				bus_space_write_4(sc->sc_st, sc->sc_sh,
   1891        1.1   thorpej 				    SIP_RXDP, SIP_CDRXADDR(sc, sc->sc_rxptr));
   1892        1.1   thorpej 				bus_space_write_4(sc->sc_st, sc->sc_sh,
   1893        1.1   thorpej 				    SIP_CR, CR_RXE);
   1894        1.1   thorpej 			}
   1895        1.1   thorpej 		}
   1896        1.1   thorpej 
   1897       1.56   thorpej 		if (isr & (ISR_TXURN|ISR_TXDESC|ISR_TXIDLE)) {
   1898       1.56   thorpej #ifdef SIP_EVENT_COUNTERS
   1899       1.56   thorpej 			if (isr & ISR_TXDESC)
   1900       1.56   thorpej 				SIP_EVCNT_INCR(&sc->sc_ev_txdintr);
   1901       1.56   thorpej 			else if (isr & ISR_TXIDLE)
   1902       1.56   thorpej 				SIP_EVCNT_INCR(&sc->sc_ev_txiintr);
   1903       1.56   thorpej #endif
   1904       1.30   thorpej 
   1905        1.1   thorpej 			/* Sweep up transmit descriptors. */
   1906  1.113.8.2      matt 			sipcom_txintr(sc);
   1907        1.1   thorpej 
   1908        1.1   thorpej 			if (isr & ISR_TXURN) {
   1909        1.1   thorpej 				u_int32_t thresh;
   1910  1.113.8.2      matt 				int txfifo_size = (sc->sc_gigabit)
   1911  1.113.8.2      matt 				    ? DP83820_SIP_TXFIFO_SIZE
   1912  1.113.8.2      matt 				    : OTHER_SIP_TXFIFO_SIZE;
   1913        1.1   thorpej 
   1914        1.1   thorpej 				printf("%s: transmit FIFO underrun",
   1915        1.1   thorpej 				    sc->sc_dev.dv_xname);
   1916        1.1   thorpej 				thresh = sc->sc_tx_drain_thresh + 1;
   1917  1.113.8.2      matt 				if (thresh <= __SHIFTOUT_MASK(sc->sc_bits.b_txcfg_drth_mask)
   1918  1.113.8.2      matt 				&& (thresh * 32) <= (txfifo_size -
   1919        1.1   thorpej 				     (sc->sc_tx_fill_thresh * 32))) {
   1920        1.1   thorpej 					printf("; increasing Tx drain "
   1921        1.1   thorpej 					    "threshold to %u bytes\n",
   1922        1.1   thorpej 					    thresh * 32);
   1923        1.1   thorpej 					sc->sc_tx_drain_thresh = thresh;
   1924  1.113.8.2      matt 					(void) sipcom_init(ifp);
   1925        1.1   thorpej 				} else {
   1926  1.113.8.2      matt 					(void) sipcom_init(ifp);
   1927        1.1   thorpej 					printf("\n");
   1928        1.1   thorpej 				}
   1929        1.1   thorpej 			}
   1930        1.1   thorpej 		}
   1931        1.1   thorpej 
   1932        1.1   thorpej 		if (sc->sc_imr & (ISR_PAUSE_END|ISR_PAUSE_ST)) {
   1933        1.1   thorpej 			if (isr & ISR_PAUSE_ST) {
   1934       1.89   thorpej 				sc->sc_paused = 1;
   1935       1.94   thorpej 				SIP_EVCNT_INCR(&sc->sc_ev_rxpause);
   1936        1.1   thorpej 				ifp->if_flags |= IFF_OACTIVE;
   1937        1.1   thorpej 			}
   1938        1.1   thorpej 			if (isr & ISR_PAUSE_END) {
   1939       1.89   thorpej 				sc->sc_paused = 0;
   1940        1.1   thorpej 				ifp->if_flags &= ~IFF_OACTIVE;
   1941        1.1   thorpej 			}
   1942        1.1   thorpej 		}
   1943        1.1   thorpej 
   1944        1.1   thorpej 		if (isr & ISR_HIBERR) {
   1945       1.62   thorpej 			int want_init = 0;
   1946       1.62   thorpej 
   1947       1.62   thorpej 			SIP_EVCNT_INCR(&sc->sc_ev_hiberr);
   1948       1.62   thorpej 
   1949        1.1   thorpej #define	PRINTERR(bit, str)						\
   1950       1.62   thorpej 			do {						\
   1951       1.68    itojun 				if ((isr & (bit)) != 0) {		\
   1952       1.68    itojun 					if ((ifp->if_flags & IFF_DEBUG) != 0) \
   1953       1.68    itojun 						printf("%s: %s\n",	\
   1954       1.68    itojun 						    sc->sc_dev.dv_xname, str); \
   1955       1.62   thorpej 					want_init = 1;			\
   1956       1.62   thorpej 				}					\
   1957       1.62   thorpej 			} while (/*CONSTCOND*/0)
   1958       1.62   thorpej 
   1959  1.113.8.2      matt 			PRINTERR(sc->sc_bits.b_isr_dperr, "parity error");
   1960  1.113.8.2      matt 			PRINTERR(sc->sc_bits.b_isr_sserr, "system error");
   1961  1.113.8.2      matt 			PRINTERR(sc->sc_bits.b_isr_rmabt, "master abort");
   1962  1.113.8.2      matt 			PRINTERR(sc->sc_bits.b_isr_rtabt, "target abort");
   1963        1.1   thorpej 			PRINTERR(ISR_RXSOVR, "receive status FIFO overrun");
   1964       1.62   thorpej 			/*
   1965       1.62   thorpej 			 * Ignore:
   1966       1.62   thorpej 			 *	Tx reset complete
   1967       1.62   thorpej 			 *	Rx reset complete
   1968       1.62   thorpej 			 */
   1969       1.62   thorpej 			if (want_init)
   1970  1.113.8.2      matt 				(void) sipcom_init(ifp);
   1971        1.1   thorpej #undef PRINTERR
   1972        1.1   thorpej 		}
   1973        1.1   thorpej 	}
   1974        1.1   thorpej 
   1975       1.88   thorpej 	/* Re-enable interrupts. */
   1976       1.88   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_IER, IER_IE);
   1977       1.88   thorpej 
   1978        1.1   thorpej 	/* Try to get more packets going. */
   1979  1.113.8.2      matt 	sipcom_start(ifp);
   1980        1.1   thorpej 
   1981        1.1   thorpej 	return (handled);
   1982        1.1   thorpej }
   1983        1.1   thorpej 
   1984        1.1   thorpej /*
   1985        1.1   thorpej  * sip_txintr:
   1986        1.1   thorpej  *
   1987        1.1   thorpej  *	Helper; handle transmit interrupts.
   1988        1.1   thorpej  */
   1989       1.95   thorpej static void
   1990  1.113.8.2      matt sipcom_txintr(struct sip_softc *sc)
   1991        1.1   thorpej {
   1992        1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1993        1.1   thorpej 	struct sip_txsoft *txs;
   1994        1.1   thorpej 	u_int32_t cmdsts;
   1995        1.1   thorpej 
   1996       1.89   thorpej 	if (sc->sc_paused == 0)
   1997        1.1   thorpej 		ifp->if_flags &= ~IFF_OACTIVE;
   1998        1.1   thorpej 
   1999        1.1   thorpej 	/*
   2000        1.1   thorpej 	 * Go through our Tx list and free mbufs for those
   2001        1.1   thorpej 	 * frames which have been transmitted.
   2002        1.1   thorpej 	 */
   2003        1.1   thorpej 	while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
   2004  1.113.8.2      matt 		sip_cdtxsync(sc, txs->txs_firstdesc, txs->txs_dmamap->dm_nsegs,
   2005        1.1   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2006        1.1   thorpej 
   2007  1.113.8.2      matt 		cmdsts = le32toh(*sipd_cmdsts(sc, &sc->sc_txdescs[txs->txs_lastdesc]));
   2008        1.1   thorpej 		if (cmdsts & CMDSTS_OWN)
   2009        1.1   thorpej 			break;
   2010        1.1   thorpej 
   2011       1.54     lukem 		SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
   2012        1.1   thorpej 
   2013        1.1   thorpej 		sc->sc_txfree += txs->txs_dmamap->dm_nsegs;
   2014        1.1   thorpej 
   2015        1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   2016        1.1   thorpej 		    0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   2017        1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   2018        1.1   thorpej 		m_freem(txs->txs_mbuf);
   2019        1.1   thorpej 		txs->txs_mbuf = NULL;
   2020        1.1   thorpej 
   2021        1.1   thorpej 		SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
   2022        1.1   thorpej 
   2023        1.1   thorpej 		/*
   2024        1.1   thorpej 		 * Check for errors and collisions.
   2025        1.1   thorpej 		 */
   2026        1.1   thorpej 		if (cmdsts &
   2027        1.1   thorpej 		    (CMDSTS_Tx_TXA|CMDSTS_Tx_TFU|CMDSTS_Tx_ED|CMDSTS_Tx_EC)) {
   2028       1.34    simonb 			ifp->if_oerrors++;
   2029       1.34    simonb 			if (cmdsts & CMDSTS_Tx_EC)
   2030       1.34    simonb 				ifp->if_collisions += 16;
   2031        1.1   thorpej 			if (ifp->if_flags & IFF_DEBUG) {
   2032       1.34    simonb 				if (cmdsts & CMDSTS_Tx_ED)
   2033        1.1   thorpej 					printf("%s: excessive deferral\n",
   2034        1.1   thorpej 					    sc->sc_dev.dv_xname);
   2035       1.34    simonb 				if (cmdsts & CMDSTS_Tx_EC)
   2036        1.1   thorpej 					printf("%s: excessive collisions\n",
   2037        1.1   thorpej 					    sc->sc_dev.dv_xname);
   2038        1.1   thorpej 			}
   2039        1.1   thorpej 		} else {
   2040        1.1   thorpej 			/* Packet was transmitted successfully. */
   2041        1.1   thorpej 			ifp->if_opackets++;
   2042        1.1   thorpej 			ifp->if_collisions += CMDSTS_COLLISIONS(cmdsts);
   2043        1.1   thorpej 		}
   2044        1.1   thorpej 	}
   2045        1.1   thorpej 
   2046        1.1   thorpej 	/*
   2047        1.1   thorpej 	 * If there are no more pending transmissions, cancel the watchdog
   2048        1.1   thorpej 	 * timer.
   2049        1.1   thorpej 	 */
   2050       1.56   thorpej 	if (txs == NULL) {
   2051        1.1   thorpej 		ifp->if_timer = 0;
   2052       1.56   thorpej 		sc->sc_txwin = 0;
   2053       1.56   thorpej 	}
   2054        1.1   thorpej }
   2055        1.1   thorpej 
   2056        1.1   thorpej /*
   2057  1.113.8.2      matt  * gsip_rxintr:
   2058        1.1   thorpej  *
   2059  1.113.8.2      matt  *	Helper; handle receive interrupts on gigabit parts.
   2060        1.1   thorpej  */
   2061       1.95   thorpej static void
   2062  1.113.8.2      matt gsip_rxintr(struct sip_softc *sc)
   2063        1.1   thorpej {
   2064        1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2065        1.1   thorpej 	struct sip_rxsoft *rxs;
   2066       1.97   thorpej 	struct mbuf *m;
   2067       1.35   thorpej 	u_int32_t cmdsts, extsts;
   2068       1.97   thorpej 	int i, len;
   2069        1.1   thorpej 
   2070  1.113.8.2      matt 	for (i = sc->sc_rxptr;; i = sip_nextrx(sc, i)) {
   2071        1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   2072        1.1   thorpej 
   2073  1.113.8.2      matt 		sip_cdrxsync(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2074        1.1   thorpej 
   2075  1.113.8.2      matt 		cmdsts = le32toh(*sipd_cmdsts(sc, &sc->sc_rxdescs[i]));
   2076       1.29   thorpej 		extsts = le32toh(sc->sc_rxdescs[i].sipd_extsts);
   2077  1.113.8.2      matt 		len = CMDSTS_SIZE(sc, cmdsts);
   2078        1.1   thorpej 
   2079        1.1   thorpej 		/*
   2080        1.1   thorpej 		 * NOTE: OWN is set if owned by _consumer_.  We're the
   2081        1.1   thorpej 		 * consumer of the receive ring, so if the bit is clear,
   2082        1.1   thorpej 		 * we have processed all of the packets.
   2083        1.1   thorpej 		 */
   2084        1.1   thorpej 		if ((cmdsts & CMDSTS_OWN) == 0) {
   2085        1.1   thorpej 			/*
   2086        1.1   thorpej 			 * We have processed all of the receive buffers.
   2087        1.1   thorpej 			 */
   2088        1.1   thorpej 			break;
   2089        1.1   thorpej 		}
   2090        1.1   thorpej 
   2091       1.36   thorpej 		if (__predict_false(sc->sc_rxdiscard)) {
   2092  1.113.8.2      matt 			sip_init_rxdesc(sc, i);
   2093       1.36   thorpej 			if ((cmdsts & CMDSTS_MORE) == 0) {
   2094       1.36   thorpej 				/* Reset our state. */
   2095       1.36   thorpej 				sc->sc_rxdiscard = 0;
   2096       1.36   thorpej 			}
   2097       1.36   thorpej 			continue;
   2098       1.36   thorpej 		}
   2099       1.36   thorpej 
   2100       1.36   thorpej 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2101       1.36   thorpej 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   2102       1.36   thorpej 
   2103       1.36   thorpej 		m = rxs->rxs_mbuf;
   2104       1.36   thorpej 
   2105       1.36   thorpej 		/*
   2106       1.36   thorpej 		 * Add a new receive buffer to the ring.
   2107       1.36   thorpej 		 */
   2108  1.113.8.2      matt 		if (sipcom_add_rxbuf(sc, i) != 0) {
   2109       1.36   thorpej 			/*
   2110       1.36   thorpej 			 * Failed, throw away what we've done so
   2111       1.36   thorpej 			 * far, and discard the rest of the packet.
   2112       1.36   thorpej 			 */
   2113       1.36   thorpej 			ifp->if_ierrors++;
   2114       1.36   thorpej 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2115       1.36   thorpej 			    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   2116  1.113.8.2      matt 			sip_init_rxdesc(sc, i);
   2117       1.36   thorpej 			if (cmdsts & CMDSTS_MORE)
   2118       1.36   thorpej 				sc->sc_rxdiscard = 1;
   2119       1.36   thorpej 			if (sc->sc_rxhead != NULL)
   2120       1.36   thorpej 				m_freem(sc->sc_rxhead);
   2121  1.113.8.2      matt 			sip_rxchain_reset(sc);
   2122       1.36   thorpej 			continue;
   2123       1.36   thorpej 		}
   2124       1.36   thorpej 
   2125  1.113.8.2      matt 		sip_rxchain_link(sc, m);
   2126       1.36   thorpej 
   2127       1.97   thorpej 		m->m_len = len;
   2128       1.97   thorpej 
   2129       1.36   thorpej 		/*
   2130       1.36   thorpej 		 * If this is not the end of the packet, keep
   2131       1.36   thorpej 		 * looking.
   2132       1.36   thorpej 		 */
   2133       1.36   thorpej 		if (cmdsts & CMDSTS_MORE) {
   2134       1.97   thorpej 			sc->sc_rxlen += len;
   2135       1.36   thorpej 			continue;
   2136       1.36   thorpej 		}
   2137       1.36   thorpej 
   2138        1.1   thorpej 		/*
   2139       1.97   thorpej 		 * Okay, we have the entire packet now.  The chip includes
   2140       1.97   thorpej 		 * the FCS, so we need to trim it.
   2141       1.36   thorpej 		 */
   2142       1.97   thorpej 		m->m_len -= ETHER_CRC_LEN;
   2143       1.97   thorpej 
   2144       1.36   thorpej 		*sc->sc_rxtailp = NULL;
   2145      1.104   thorpej 		len = m->m_len + sc->sc_rxlen;
   2146       1.36   thorpej 		m = sc->sc_rxhead;
   2147       1.36   thorpej 
   2148  1.113.8.2      matt 		sip_rxchain_reset(sc);
   2149       1.36   thorpej 
   2150       1.36   thorpej 		/*
   2151       1.36   thorpej 		 * If an error occurred, update stats and drop the packet.
   2152        1.1   thorpej 		 */
   2153       1.36   thorpej 		if (cmdsts & (CMDSTS_Rx_RXA|CMDSTS_Rx_RUNT|
   2154        1.1   thorpej 		    CMDSTS_Rx_ISE|CMDSTS_Rx_CRCE|CMDSTS_Rx_FAE)) {
   2155        1.1   thorpej 			ifp->if_ierrors++;
   2156        1.1   thorpej 			if ((cmdsts & CMDSTS_Rx_RXA) != 0 &&
   2157        1.1   thorpej 			    (cmdsts & CMDSTS_Rx_RXO) == 0) {
   2158        1.1   thorpej 				/* Receive overrun handled elsewhere. */
   2159        1.1   thorpej 				printf("%s: receive descriptor error\n",
   2160        1.1   thorpej 				    sc->sc_dev.dv_xname);
   2161        1.1   thorpej 			}
   2162        1.1   thorpej #define	PRINTERR(bit, str)						\
   2163       1.67    itojun 			if ((ifp->if_flags & IFF_DEBUG) != 0 &&		\
   2164       1.67    itojun 			    (cmdsts & (bit)) != 0)			\
   2165        1.1   thorpej 				printf("%s: %s\n", sc->sc_dev.dv_xname, str)
   2166        1.1   thorpej 			PRINTERR(CMDSTS_Rx_RUNT, "runt packet");
   2167        1.1   thorpej 			PRINTERR(CMDSTS_Rx_ISE, "invalid symbol error");
   2168        1.1   thorpej 			PRINTERR(CMDSTS_Rx_CRCE, "CRC error");
   2169        1.1   thorpej 			PRINTERR(CMDSTS_Rx_FAE, "frame alignment error");
   2170        1.1   thorpej #undef PRINTERR
   2171       1.36   thorpej 			m_freem(m);
   2172        1.1   thorpej 			continue;
   2173        1.1   thorpej 		}
   2174        1.1   thorpej 
   2175        1.1   thorpej 		/*
   2176        1.2   thorpej 		 * If the packet is small enough to fit in a
   2177        1.2   thorpej 		 * single header mbuf, allocate one and copy
   2178        1.2   thorpej 		 * the data into it.  This greatly reduces
   2179        1.2   thorpej 		 * memory consumption when we receive lots
   2180        1.2   thorpej 		 * of small packets.
   2181        1.1   thorpej 		 */
   2182  1.113.8.2      matt 		if (gsip_copy_small != 0 && len <= (MHLEN - 2)) {
   2183       1.36   thorpej 			struct mbuf *nm;
   2184       1.36   thorpej 			MGETHDR(nm, M_DONTWAIT, MT_DATA);
   2185       1.36   thorpej 			if (nm == NULL) {
   2186        1.2   thorpej 				ifp->if_ierrors++;
   2187       1.36   thorpej 				m_freem(m);
   2188        1.2   thorpej 				continue;
   2189        1.2   thorpej 			}
   2190      1.105    bouyer 			MCLAIM(m, &sc->sc_ethercom.ec_rx_mowner);
   2191       1.36   thorpej 			nm->m_data += 2;
   2192       1.36   thorpej 			nm->m_pkthdr.len = nm->m_len = len;
   2193      1.111  christos 			m_copydata(m, 0, len, mtod(nm, void *));
   2194       1.36   thorpej 			m_freem(m);
   2195       1.36   thorpej 			m = nm;
   2196        1.1   thorpej 		}
   2197       1.36   thorpej #ifndef __NO_STRICT_ALIGNMENT
   2198       1.36   thorpej 		else {
   2199       1.36   thorpej 			/*
   2200       1.36   thorpej 			 * The DP83820's receive buffers must be 4-byte
   2201       1.36   thorpej 			 * aligned.  But this means that the data after
   2202       1.36   thorpej 			 * the Ethernet header is misaligned.  To compensate,
   2203       1.36   thorpej 			 * we have artificially shortened the buffer size
   2204       1.36   thorpej 			 * in the descriptor, and we do an overlapping copy
   2205       1.36   thorpej 			 * of the data two bytes further in (in the first
   2206       1.36   thorpej 			 * buffer of the chain only).
   2207       1.36   thorpej 			 */
   2208      1.112      yamt 			memmove(mtod(m, char *) + 2, mtod(m, void *),
   2209       1.36   thorpej 			    m->m_len);
   2210       1.36   thorpej 			m->m_data += 2;
   2211        1.1   thorpej 		}
   2212       1.36   thorpej #endif /* ! __NO_STRICT_ALIGNMENT */
   2213        1.1   thorpej 
   2214       1.29   thorpej 		/*
   2215       1.29   thorpej 		 * If VLANs are enabled, VLAN packets have been unwrapped
   2216       1.29   thorpej 		 * for us.  Associate the tag with the packet.
   2217       1.29   thorpej 		 */
   2218      1.107     pavel 
   2219      1.107     pavel 		/*
   2220      1.107     pavel 		 * Again, byte swapping is tricky. Hardware provided
   2221      1.107     pavel 		 * the tag in the network byte order, but extsts was
   2222      1.107     pavel 		 * passed through le32toh() in the meantime. On a
   2223      1.107     pavel 		 * big-endian machine, we need to swap it again. On a
   2224      1.107     pavel 		 * little-endian machine, we need to convert from the
   2225      1.107     pavel 		 * network to host byte order. This means that we must
   2226      1.107     pavel 		 * swap it in any case, so unconditional swap instead
   2227      1.107     pavel 		 * of htons() is used.
   2228      1.107     pavel 		 */
   2229      1.100  jdolecek 		if ((extsts & EXTSTS_VPKT) != 0) {
   2230      1.107     pavel 			VLAN_INPUT_TAG(ifp, m, bswap16(extsts & EXTSTS_VTCI),
   2231      1.100  jdolecek 			    continue);
   2232       1.29   thorpej 		}
   2233       1.31   thorpej 
   2234       1.31   thorpej 		/*
   2235       1.31   thorpej 		 * Set the incoming checksum information for the
   2236       1.31   thorpej 		 * packet.
   2237       1.31   thorpej 		 */
   2238       1.31   thorpej 		if ((extsts & EXTSTS_IPPKT) != 0) {
   2239       1.31   thorpej 			SIP_EVCNT_INCR(&sc->sc_ev_rxipsum);
   2240       1.31   thorpej 			m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
   2241       1.31   thorpej 			if (extsts & EXTSTS_Rx_IPERR)
   2242       1.31   thorpej 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
   2243       1.31   thorpej 			if (extsts & EXTSTS_TCPPKT) {
   2244       1.31   thorpej 				SIP_EVCNT_INCR(&sc->sc_ev_rxtcpsum);
   2245       1.31   thorpej 				m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
   2246       1.31   thorpej 				if (extsts & EXTSTS_Rx_TCPERR)
   2247       1.31   thorpej 					m->m_pkthdr.csum_flags |=
   2248       1.31   thorpej 					    M_CSUM_TCP_UDP_BAD;
   2249       1.31   thorpej 			} else if (extsts & EXTSTS_UDPPKT) {
   2250       1.31   thorpej 				SIP_EVCNT_INCR(&sc->sc_ev_rxudpsum);
   2251       1.31   thorpej 				m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
   2252       1.31   thorpej 				if (extsts & EXTSTS_Rx_UDPERR)
   2253       1.31   thorpej 					m->m_pkthdr.csum_flags |=
   2254       1.31   thorpej 					    M_CSUM_TCP_UDP_BAD;
   2255       1.31   thorpej 			}
   2256       1.31   thorpej 		}
   2257       1.40   thorpej 
   2258       1.40   thorpej 		ifp->if_ipackets++;
   2259       1.40   thorpej 		m->m_pkthdr.rcvif = ifp;
   2260       1.97   thorpej 		m->m_pkthdr.len = len;
   2261       1.40   thorpej 
   2262       1.40   thorpej #if NBPFILTER > 0
   2263       1.40   thorpej 		/*
   2264       1.40   thorpej 		 * Pass this up to any BPF listeners, but only
   2265       1.40   thorpej 		 * pass if up the stack if it's for us.
   2266       1.40   thorpej 		 */
   2267       1.40   thorpej 		if (ifp->if_bpf)
   2268       1.40   thorpej 			bpf_mtap(ifp->if_bpf, m);
   2269       1.40   thorpej #endif /* NBPFILTER > 0 */
   2270       1.29   thorpej 
   2271        1.1   thorpej 		/* Pass it on. */
   2272        1.1   thorpej 		(*ifp->if_input)(ifp, m);
   2273        1.1   thorpej 	}
   2274        1.1   thorpej 
   2275        1.1   thorpej 	/* Update the receive pointer. */
   2276        1.1   thorpej 	sc->sc_rxptr = i;
   2277        1.1   thorpej }
   2278  1.113.8.2      matt 
   2279       1.35   thorpej /*
   2280       1.35   thorpej  * sip_rxintr:
   2281       1.35   thorpej  *
   2282  1.113.8.2      matt  *	Helper; handle receive interrupts on 10/100 parts.
   2283       1.35   thorpej  */
   2284       1.95   thorpej static void
   2285  1.113.8.2      matt sip_rxintr(struct sip_softc *sc)
   2286       1.35   thorpej {
   2287       1.35   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2288       1.35   thorpej 	struct sip_rxsoft *rxs;
   2289       1.35   thorpej 	struct mbuf *m;
   2290       1.35   thorpej 	u_int32_t cmdsts;
   2291       1.35   thorpej 	int i, len;
   2292       1.35   thorpej 
   2293  1.113.8.2      matt 	for (i = sc->sc_rxptr;; i = sip_nextrx(sc, i)) {
   2294       1.35   thorpej 		rxs = &sc->sc_rxsoft[i];
   2295       1.35   thorpej 
   2296  1.113.8.2      matt 		sip_cdrxsync(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2297       1.35   thorpej 
   2298  1.113.8.2      matt 		cmdsts = le32toh(*sipd_cmdsts(sc, &sc->sc_rxdescs[i]));
   2299       1.35   thorpej 
   2300       1.35   thorpej 		/*
   2301       1.35   thorpej 		 * NOTE: OWN is set if owned by _consumer_.  We're the
   2302       1.35   thorpej 		 * consumer of the receive ring, so if the bit is clear,
   2303       1.35   thorpej 		 * we have processed all of the packets.
   2304       1.35   thorpej 		 */
   2305       1.35   thorpej 		if ((cmdsts & CMDSTS_OWN) == 0) {
   2306       1.35   thorpej 			/*
   2307       1.35   thorpej 			 * We have processed all of the receive buffers.
   2308       1.35   thorpej 			 */
   2309       1.35   thorpej 			break;
   2310       1.35   thorpej 		}
   2311       1.35   thorpej 
   2312       1.35   thorpej 		/*
   2313       1.35   thorpej 		 * If any collisions were seen on the wire, count one.
   2314       1.35   thorpej 		 */
   2315       1.35   thorpej 		if (cmdsts & CMDSTS_Rx_COL)
   2316       1.35   thorpej 			ifp->if_collisions++;
   2317       1.35   thorpej 
   2318       1.35   thorpej 		/*
   2319       1.35   thorpej 		 * If an error occurred, update stats, clear the status
   2320       1.35   thorpej 		 * word, and leave the packet buffer in place.  It will
   2321       1.35   thorpej 		 * simply be reused the next time the ring comes around.
   2322       1.35   thorpej 		 */
   2323       1.36   thorpej 		if (cmdsts & (CMDSTS_Rx_RXA|CMDSTS_Rx_RUNT|
   2324       1.35   thorpej 		    CMDSTS_Rx_ISE|CMDSTS_Rx_CRCE|CMDSTS_Rx_FAE)) {
   2325       1.35   thorpej 			ifp->if_ierrors++;
   2326       1.35   thorpej 			if ((cmdsts & CMDSTS_Rx_RXA) != 0 &&
   2327       1.35   thorpej 			    (cmdsts & CMDSTS_Rx_RXO) == 0) {
   2328       1.35   thorpej 				/* Receive overrun handled elsewhere. */
   2329       1.35   thorpej 				printf("%s: receive descriptor error\n",
   2330       1.35   thorpej 				    sc->sc_dev.dv_xname);
   2331       1.35   thorpej 			}
   2332       1.35   thorpej #define	PRINTERR(bit, str)						\
   2333       1.67    itojun 			if ((ifp->if_flags & IFF_DEBUG) != 0 &&		\
   2334       1.67    itojun 			    (cmdsts & (bit)) != 0)			\
   2335       1.35   thorpej 				printf("%s: %s\n", sc->sc_dev.dv_xname, str)
   2336       1.35   thorpej 			PRINTERR(CMDSTS_Rx_RUNT, "runt packet");
   2337       1.35   thorpej 			PRINTERR(CMDSTS_Rx_ISE, "invalid symbol error");
   2338       1.35   thorpej 			PRINTERR(CMDSTS_Rx_CRCE, "CRC error");
   2339       1.35   thorpej 			PRINTERR(CMDSTS_Rx_FAE, "frame alignment error");
   2340       1.35   thorpej #undef PRINTERR
   2341  1.113.8.2      matt 			sip_init_rxdesc(sc, i);
   2342       1.35   thorpej 			continue;
   2343       1.35   thorpej 		}
   2344       1.35   thorpej 
   2345       1.35   thorpej 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2346       1.35   thorpej 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   2347       1.35   thorpej 
   2348       1.35   thorpej 		/*
   2349       1.35   thorpej 		 * No errors; receive the packet.  Note, the SiS 900
   2350       1.35   thorpej 		 * includes the CRC with every packet.
   2351       1.35   thorpej 		 */
   2352  1.113.8.2      matt 		len = CMDSTS_SIZE(sc, cmdsts) - ETHER_CRC_LEN;
   2353       1.35   thorpej 
   2354       1.35   thorpej #ifdef __NO_STRICT_ALIGNMENT
   2355       1.35   thorpej 		/*
   2356       1.35   thorpej 		 * If the packet is small enough to fit in a
   2357       1.35   thorpej 		 * single header mbuf, allocate one and copy
   2358       1.35   thorpej 		 * the data into it.  This greatly reduces
   2359       1.35   thorpej 		 * memory consumption when we receive lots
   2360       1.35   thorpej 		 * of small packets.
   2361       1.35   thorpej 		 *
   2362       1.35   thorpej 		 * Otherwise, we add a new buffer to the receive
   2363       1.35   thorpej 		 * chain.  If this fails, we drop the packet and
   2364       1.35   thorpej 		 * recycle the old buffer.
   2365       1.35   thorpej 		 */
   2366  1.113.8.2      matt 		if (sip_copy_small != 0 && len <= MHLEN) {
   2367       1.35   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
   2368       1.35   thorpej 			if (m == NULL)
   2369       1.35   thorpej 				goto dropit;
   2370      1.105    bouyer 			MCLAIM(m, &sc->sc_ethercom.ec_rx_mowner);
   2371      1.111  christos 			memcpy(mtod(m, void *),
   2372      1.111  christos 			    mtod(rxs->rxs_mbuf, void *), len);
   2373  1.113.8.2      matt 			sip_init_rxdesc(sc, i);
   2374       1.35   thorpej 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2375       1.35   thorpej 			    rxs->rxs_dmamap->dm_mapsize,
   2376       1.35   thorpej 			    BUS_DMASYNC_PREREAD);
   2377       1.35   thorpej 		} else {
   2378       1.35   thorpej 			m = rxs->rxs_mbuf;
   2379  1.113.8.2      matt 			if (sipcom_add_rxbuf(sc, i) != 0) {
   2380       1.35   thorpej  dropit:
   2381       1.35   thorpej 				ifp->if_ierrors++;
   2382  1.113.8.2      matt 				sip_init_rxdesc(sc, i);
   2383       1.35   thorpej 				bus_dmamap_sync(sc->sc_dmat,
   2384       1.35   thorpej 				    rxs->rxs_dmamap, 0,
   2385       1.35   thorpej 				    rxs->rxs_dmamap->dm_mapsize,
   2386       1.35   thorpej 				    BUS_DMASYNC_PREREAD);
   2387       1.35   thorpej 				continue;
   2388       1.35   thorpej 			}
   2389       1.35   thorpej 		}
   2390       1.35   thorpej #else
   2391       1.35   thorpej 		/*
   2392       1.35   thorpej 		 * The SiS 900's receive buffers must be 4-byte aligned.
   2393       1.35   thorpej 		 * But this means that the data after the Ethernet header
   2394       1.35   thorpej 		 * is misaligned.  We must allocate a new buffer and
   2395       1.35   thorpej 		 * copy the data, shifted forward 2 bytes.
   2396       1.35   thorpej 		 */
   2397       1.35   thorpej 		MGETHDR(m, M_DONTWAIT, MT_DATA);
   2398       1.35   thorpej 		if (m == NULL) {
   2399       1.35   thorpej  dropit:
   2400       1.35   thorpej 			ifp->if_ierrors++;
   2401  1.113.8.2      matt 			sip_init_rxdesc(sc, i);
   2402       1.35   thorpej 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2403       1.35   thorpej 			    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   2404       1.35   thorpej 			continue;
   2405       1.35   thorpej 		}
   2406      1.105    bouyer 		MCLAIM(m, &sc->sc_ethercom.ec_rx_mowner);
   2407       1.35   thorpej 		if (len > (MHLEN - 2)) {
   2408       1.35   thorpej 			MCLGET(m, M_DONTWAIT);
   2409       1.35   thorpej 			if ((m->m_flags & M_EXT) == 0) {
   2410       1.35   thorpej 				m_freem(m);
   2411       1.35   thorpej 				goto dropit;
   2412       1.35   thorpej 			}
   2413       1.35   thorpej 		}
   2414       1.35   thorpej 		m->m_data += 2;
   2415       1.35   thorpej 
   2416       1.35   thorpej 		/*
   2417       1.35   thorpej 		 * Note that we use clusters for incoming frames, so the
   2418       1.35   thorpej 		 * buffer is virtually contiguous.
   2419       1.35   thorpej 		 */
   2420      1.111  christos 		memcpy(mtod(m, void *), mtod(rxs->rxs_mbuf, void *), len);
   2421       1.35   thorpej 
   2422       1.35   thorpej 		/* Allow the receive descriptor to continue using its mbuf. */
   2423  1.113.8.2      matt 		sip_init_rxdesc(sc, i);
   2424       1.35   thorpej 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2425       1.35   thorpej 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   2426       1.35   thorpej #endif /* __NO_STRICT_ALIGNMENT */
   2427       1.35   thorpej 
   2428       1.35   thorpej 		ifp->if_ipackets++;
   2429       1.35   thorpej 		m->m_pkthdr.rcvif = ifp;
   2430       1.35   thorpej 		m->m_pkthdr.len = m->m_len = len;
   2431       1.35   thorpej 
   2432       1.35   thorpej #if NBPFILTER > 0
   2433       1.35   thorpej 		/*
   2434       1.35   thorpej 		 * Pass this up to any BPF listeners, but only
   2435       1.35   thorpej 		 * pass if up the stack if it's for us.
   2436       1.35   thorpej 		 */
   2437       1.35   thorpej 		if (ifp->if_bpf)
   2438       1.35   thorpej 			bpf_mtap(ifp->if_bpf, m);
   2439       1.35   thorpej #endif /* NBPFILTER > 0 */
   2440       1.35   thorpej 
   2441       1.35   thorpej 		/* Pass it on. */
   2442       1.35   thorpej 		(*ifp->if_input)(ifp, m);
   2443       1.35   thorpej 	}
   2444       1.35   thorpej 
   2445       1.35   thorpej 	/* Update the receive pointer. */
   2446       1.35   thorpej 	sc->sc_rxptr = i;
   2447       1.35   thorpej }
   2448        1.1   thorpej 
   2449        1.1   thorpej /*
   2450        1.1   thorpej  * sip_tick:
   2451        1.1   thorpej  *
   2452        1.1   thorpej  *	One second timer, used to tick the MII.
   2453        1.1   thorpej  */
   2454       1.95   thorpej static void
   2455  1.113.8.2      matt sipcom_tick(void *arg)
   2456        1.1   thorpej {
   2457        1.1   thorpej 	struct sip_softc *sc = arg;
   2458        1.1   thorpej 	int s;
   2459        1.1   thorpej 
   2460        1.1   thorpej 	s = splnet();
   2461       1.94   thorpej #ifdef SIP_EVENT_COUNTERS
   2462  1.113.8.2      matt 	if (sc->sc_gigabit) {
   2463  1.113.8.2      matt 		/* Read PAUSE related counts from MIB registers. */
   2464  1.113.8.2      matt 		sc->sc_ev_rxpause.ev_count +=
   2465  1.113.8.2      matt 		    bus_space_read_4(sc->sc_st, sc->sc_sh,
   2466  1.113.8.2      matt 				     SIP_NS_MIB(MIB_RXPauseFrames)) & 0xffff;
   2467  1.113.8.2      matt 		sc->sc_ev_txpause.ev_count +=
   2468  1.113.8.2      matt 		    bus_space_read_4(sc->sc_st, sc->sc_sh,
   2469  1.113.8.2      matt 				     SIP_NS_MIB(MIB_TXPauseFrames)) & 0xffff;
   2470  1.113.8.2      matt 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_NS_MIBC, MIBC_ACLR);
   2471  1.113.8.2      matt 	}
   2472       1.94   thorpej #endif /* SIP_EVENT_COUNTERS */
   2473        1.1   thorpej 	mii_tick(&sc->sc_mii);
   2474        1.1   thorpej 	splx(s);
   2475        1.1   thorpej 
   2476  1.113.8.2      matt 	callout_reset(&sc->sc_tick_ch, hz, sipcom_tick, sc);
   2477        1.1   thorpej }
   2478        1.1   thorpej 
   2479        1.1   thorpej /*
   2480        1.1   thorpej  * sip_reset:
   2481        1.1   thorpej  *
   2482        1.1   thorpej  *	Perform a soft reset on the SiS 900.
   2483        1.1   thorpej  */
   2484  1.113.8.2      matt static bool
   2485  1.113.8.2      matt sipcom_reset(struct sip_softc *sc)
   2486        1.1   thorpej {
   2487        1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   2488        1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   2489        1.1   thorpej 	int i;
   2490        1.1   thorpej 
   2491       1.45   thorpej 	bus_space_write_4(st, sh, SIP_IER, 0);
   2492       1.45   thorpej 	bus_space_write_4(st, sh, SIP_IMR, 0);
   2493       1.45   thorpej 	bus_space_write_4(st, sh, SIP_RFCR, 0);
   2494        1.1   thorpej 	bus_space_write_4(st, sh, SIP_CR, CR_RST);
   2495        1.1   thorpej 
   2496       1.14   tsutsui 	for (i = 0; i < SIP_TIMEOUT; i++) {
   2497       1.14   tsutsui 		if ((bus_space_read_4(st, sh, SIP_CR) & CR_RST) == 0)
   2498       1.14   tsutsui 			break;
   2499        1.1   thorpej 		delay(2);
   2500        1.1   thorpej 	}
   2501        1.1   thorpej 
   2502  1.113.8.2      matt 	if (i == SIP_TIMEOUT) {
   2503       1.14   tsutsui 		printf("%s: reset failed to complete\n", sc->sc_dev.dv_xname);
   2504  1.113.8.2      matt 		return false;
   2505  1.113.8.2      matt 	}
   2506       1.14   tsutsui 
   2507       1.14   tsutsui 	delay(1000);
   2508       1.29   thorpej 
   2509  1.113.8.2      matt 	if (sc->sc_gigabit) {
   2510  1.113.8.2      matt 		/*
   2511  1.113.8.2      matt 		 * Set the general purpose I/O bits.  Do it here in case we
   2512  1.113.8.2      matt 		 * need to have GPIO set up to talk to the media interface.
   2513  1.113.8.2      matt 		 */
   2514  1.113.8.2      matt 		bus_space_write_4(st, sh, SIP_GPIOR, sc->sc_gpior);
   2515  1.113.8.2      matt 		delay(1000);
   2516  1.113.8.2      matt 	}
   2517  1.113.8.2      matt 	return true;
   2518  1.113.8.2      matt }
   2519  1.113.8.2      matt 
   2520  1.113.8.2      matt static void
   2521  1.113.8.2      matt sipcom_dp83820_init(struct sip_softc *sc, uint64_t capenable)
   2522  1.113.8.2      matt {
   2523  1.113.8.2      matt 	u_int32_t reg;
   2524  1.113.8.2      matt 	bus_space_tag_t st = sc->sc_st;
   2525  1.113.8.2      matt 	bus_space_handle_t sh = sc->sc_sh;
   2526  1.113.8.2      matt 	/*
   2527  1.113.8.2      matt 	 * Initialize the VLAN/IP receive control register.
   2528  1.113.8.2      matt 	 * We enable checksum computation on all incoming
   2529  1.113.8.2      matt 	 * packets, and do not reject packets w/ bad checksums.
   2530  1.113.8.2      matt 	 */
   2531  1.113.8.2      matt 	reg = 0;
   2532  1.113.8.2      matt 	if (capenable &
   2533  1.113.8.2      matt 	    (IFCAP_CSUM_IPv4_Rx|IFCAP_CSUM_TCPv4_Rx|IFCAP_CSUM_UDPv4_Rx))
   2534  1.113.8.2      matt 		reg |= VRCR_IPEN;
   2535  1.113.8.2      matt 	if (VLAN_ATTACHED(&sc->sc_ethercom))
   2536  1.113.8.2      matt 		reg |= VRCR_VTDEN|VRCR_VTREN;
   2537  1.113.8.2      matt 	bus_space_write_4(st, sh, SIP_VRCR, reg);
   2538  1.113.8.2      matt 
   2539       1.29   thorpej 	/*
   2540  1.113.8.2      matt 	 * Initialize the VLAN/IP transmit control register.
   2541  1.113.8.2      matt 	 * We enable outgoing checksum computation on a
   2542  1.113.8.2      matt 	 * per-packet basis.
   2543       1.29   thorpej 	 */
   2544  1.113.8.2      matt 	reg = 0;
   2545  1.113.8.2      matt 	if (capenable &
   2546  1.113.8.2      matt 	    (IFCAP_CSUM_IPv4_Tx|IFCAP_CSUM_TCPv4_Tx|IFCAP_CSUM_UDPv4_Tx))
   2547  1.113.8.2      matt 		reg |= VTCR_PPCHK;
   2548  1.113.8.2      matt 	if (VLAN_ATTACHED(&sc->sc_ethercom))
   2549  1.113.8.2      matt 		reg |= VTCR_VPPTI;
   2550  1.113.8.2      matt 	bus_space_write_4(st, sh, SIP_VTCR, reg);
   2551  1.113.8.2      matt 
   2552  1.113.8.2      matt 	/*
   2553  1.113.8.2      matt 	 * If we're using VLANs, initialize the VLAN data register.
   2554  1.113.8.2      matt 	 * To understand why we bswap the VLAN Ethertype, see section
   2555  1.113.8.2      matt 	 * 4.2.36 of the DP83820 manual.
   2556  1.113.8.2      matt 	 */
   2557  1.113.8.2      matt 	if (VLAN_ATTACHED(&sc->sc_ethercom))
   2558  1.113.8.2      matt 		bus_space_write_4(st, sh, SIP_VDR, bswap16(ETHERTYPE_VLAN));
   2559        1.1   thorpej }
   2560        1.1   thorpej 
   2561        1.1   thorpej /*
   2562       1.17   thorpej  * sip_init:		[ ifnet interface function ]
   2563        1.1   thorpej  *
   2564        1.1   thorpej  *	Initialize the interface.  Must be called at splnet().
   2565        1.1   thorpej  */
   2566       1.95   thorpej static int
   2567  1.113.8.2      matt sipcom_init(struct ifnet *ifp)
   2568        1.1   thorpej {
   2569       1.17   thorpej 	struct sip_softc *sc = ifp->if_softc;
   2570        1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   2571        1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   2572        1.1   thorpej 	struct sip_txsoft *txs;
   2573        1.2   thorpej 	struct sip_rxsoft *rxs;
   2574        1.1   thorpej 	struct sip_desc *sipd;
   2575        1.2   thorpej 	int i, error = 0;
   2576        1.1   thorpej 
   2577  1.113.8.2      matt 	if (!device_has_power(&sc->sc_dev))
   2578  1.113.8.2      matt 		return EBUSY;
   2579  1.113.8.2      matt 
   2580        1.1   thorpej 	/*
   2581        1.1   thorpej 	 * Cancel any pending I/O.
   2582        1.1   thorpej 	 */
   2583  1.113.8.2      matt 	sipcom_stop(ifp, 0);
   2584        1.1   thorpej 
   2585        1.1   thorpej 	/*
   2586        1.1   thorpej 	 * Reset the chip to a known state.
   2587        1.1   thorpej 	 */
   2588  1.113.8.2      matt 	if (!sipcom_reset(sc))
   2589  1.113.8.2      matt 		return EBUSY;
   2590        1.1   thorpej 
   2591       1.45   thorpej 	if (SIP_CHIP_MODEL(sc, PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83815)) {
   2592       1.25    briggs 		/*
   2593       1.25    briggs 		 * DP83815 manual, page 78:
   2594       1.25    briggs 		 *    4.4 Recommended Registers Configuration
   2595       1.25    briggs 		 *    For optimum performance of the DP83815, version noted
   2596       1.25    briggs 		 *    as DP83815CVNG (SRR = 203h), the listed register
   2597       1.25    briggs 		 *    modifications must be followed in sequence...
   2598       1.25    briggs 		 *
   2599       1.25    briggs 		 * It's not clear if this should be 302h or 203h because that
   2600       1.25    briggs 		 * chip name is listed as SRR 302h in the description of the
   2601       1.26    briggs 		 * SRR register.  However, my revision 302h DP83815 on the
   2602       1.26    briggs 		 * Netgear FA311 purchased in 02/2001 needs these settings
   2603       1.26    briggs 		 * to avoid tons of errors in AcceptPerfectMatch (non-
   2604       1.26    briggs 		 * IFF_PROMISC) mode.  I do not know if other revisions need
   2605       1.26    briggs 		 * this set or not.  [briggs -- 09 March 2001]
   2606       1.26    briggs 		 *
   2607       1.26    briggs 		 * Note that only the low-order 12 bits of 0xe4 are documented
   2608       1.26    briggs 		 * and that this sets reserved bits in that register.
   2609       1.25    briggs 		 */
   2610       1.78   thorpej 		bus_space_write_4(st, sh, 0x00cc, 0x0001);
   2611       1.78   thorpej 
   2612       1.78   thorpej 		bus_space_write_4(st, sh, 0x00e4, 0x189C);
   2613       1.78   thorpej 		bus_space_write_4(st, sh, 0x00fc, 0x0000);
   2614       1.78   thorpej 		bus_space_write_4(st, sh, 0x00f4, 0x5040);
   2615       1.78   thorpej 		bus_space_write_4(st, sh, 0x00f8, 0x008c);
   2616       1.78   thorpej 
   2617       1.78   thorpej 		bus_space_write_4(st, sh, 0x00cc, 0x0000);
   2618       1.25    briggs 	}
   2619       1.25    briggs 
   2620        1.1   thorpej 	/*
   2621        1.1   thorpej 	 * Initialize the transmit descriptor ring.
   2622        1.1   thorpej 	 */
   2623  1.113.8.2      matt 	for (i = 0; i < sc->sc_ntxdesc; i++) {
   2624        1.1   thorpej 		sipd = &sc->sc_txdescs[i];
   2625        1.1   thorpej 		memset(sipd, 0, sizeof(struct sip_desc));
   2626  1.113.8.2      matt 		sipd->sipd_link = htole32(SIP_CDTXADDR(sc, sip_nexttx(sc, i)));
   2627        1.1   thorpej 	}
   2628  1.113.8.2      matt 	sip_cdtxsync(sc, 0, sc->sc_ntxdesc,
   2629        1.1   thorpej 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   2630  1.113.8.2      matt 	sc->sc_txfree = sc->sc_ntxdesc;
   2631        1.1   thorpej 	sc->sc_txnext = 0;
   2632       1.56   thorpej 	sc->sc_txwin = 0;
   2633        1.1   thorpej 
   2634        1.1   thorpej 	/*
   2635        1.1   thorpej 	 * Initialize the transmit job descriptors.
   2636        1.1   thorpej 	 */
   2637        1.1   thorpej 	SIMPLEQ_INIT(&sc->sc_txfreeq);
   2638        1.1   thorpej 	SIMPLEQ_INIT(&sc->sc_txdirtyq);
   2639        1.1   thorpej 	for (i = 0; i < SIP_TXQUEUELEN; i++) {
   2640        1.1   thorpej 		txs = &sc->sc_txsoft[i];
   2641        1.1   thorpej 		txs->txs_mbuf = NULL;
   2642        1.1   thorpej 		SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
   2643        1.1   thorpej 	}
   2644        1.1   thorpej 
   2645        1.1   thorpej 	/*
   2646        1.1   thorpej 	 * Initialize the receive descriptor and receive job
   2647        1.2   thorpej 	 * descriptor rings.
   2648        1.1   thorpej 	 */
   2649  1.113.8.2      matt 	for (i = 0; i < sc->sc_parm->p_nrxdesc; i++) {
   2650        1.2   thorpej 		rxs = &sc->sc_rxsoft[i];
   2651        1.2   thorpej 		if (rxs->rxs_mbuf == NULL) {
   2652  1.113.8.2      matt 			if ((error = sipcom_add_rxbuf(sc, i)) != 0) {
   2653        1.2   thorpej 				printf("%s: unable to allocate or map rx "
   2654        1.2   thorpej 				    "buffer %d, error = %d\n",
   2655        1.2   thorpej 				    sc->sc_dev.dv_xname, i, error);
   2656        1.2   thorpej 				/*
   2657        1.2   thorpej 				 * XXX Should attempt to run with fewer receive
   2658        1.2   thorpej 				 * XXX buffers instead of just failing.
   2659        1.2   thorpej 				 */
   2660  1.113.8.2      matt 				sipcom_rxdrain(sc);
   2661        1.2   thorpej 				goto out;
   2662        1.2   thorpej 			}
   2663       1.42   thorpej 		} else
   2664  1.113.8.2      matt 			sip_init_rxdesc(sc, i);
   2665        1.2   thorpej 	}
   2666        1.1   thorpej 	sc->sc_rxptr = 0;
   2667       1.36   thorpej 	sc->sc_rxdiscard = 0;
   2668  1.113.8.2      matt 	sip_rxchain_reset(sc);
   2669        1.1   thorpej 
   2670        1.1   thorpej 	/*
   2671       1.29   thorpej 	 * Set the configuration register; it's already initialized
   2672       1.29   thorpej 	 * in sip_attach().
   2673        1.1   thorpej 	 */
   2674       1.29   thorpej 	bus_space_write_4(st, sh, SIP_CFG, sc->sc_cfg);
   2675        1.1   thorpej 
   2676        1.1   thorpej 	/*
   2677        1.1   thorpej 	 * Initialize the prototype TXCFG register.
   2678        1.1   thorpej 	 */
   2679  1.113.8.2      matt 	if (sc->sc_gigabit) {
   2680  1.113.8.2      matt 		sc->sc_txcfg = sc->sc_bits.b_txcfg_mxdma_512;
   2681  1.113.8.2      matt 		sc->sc_rxcfg = sc->sc_bits.b_rxcfg_mxdma_512;
   2682  1.113.8.2      matt 	} else if ((SIP_SIS900_REV(sc, SIS_REV_635) ||
   2683       1.87      cube 	     SIP_SIS900_REV(sc, SIS_REV_960) ||
   2684       1.45   thorpej 	     SIP_SIS900_REV(sc, SIS_REV_900B)) &&
   2685       1.89   thorpej 	    (sc->sc_cfg & CFG_EDBMASTEN)) {
   2686  1.113.8.2      matt 		sc->sc_txcfg = sc->sc_bits.b_txcfg_mxdma_64;
   2687  1.113.8.2      matt 		sc->sc_rxcfg = sc->sc_bits.b_rxcfg_mxdma_64;
   2688       1.45   thorpej 	} else {
   2689  1.113.8.2      matt 		sc->sc_txcfg = sc->sc_bits.b_txcfg_mxdma_512;
   2690  1.113.8.2      matt 		sc->sc_rxcfg = sc->sc_bits.b_rxcfg_mxdma_512;
   2691       1.45   thorpej 	}
   2692       1.45   thorpej 
   2693       1.45   thorpej 	sc->sc_txcfg |= TXCFG_ATP |
   2694  1.113.8.2      matt 	    __SHIFTIN(sc->sc_tx_fill_thresh, sc->sc_bits.b_txcfg_flth_mask) |
   2695        1.1   thorpej 	    sc->sc_tx_drain_thresh;
   2696  1.113.8.2      matt 	bus_space_write_4(st, sh, sc->sc_regs.r_txcfg, sc->sc_txcfg);
   2697        1.1   thorpej 
   2698        1.1   thorpej 	/*
   2699        1.1   thorpej 	 * Initialize the receive drain threshold if we have never
   2700        1.1   thorpej 	 * done so.
   2701        1.1   thorpej 	 */
   2702        1.1   thorpej 	if (sc->sc_rx_drain_thresh == 0) {
   2703        1.1   thorpej 		/*
   2704        1.1   thorpej 		 * XXX This value should be tuned.  This is set to the
   2705        1.1   thorpej 		 * maximum of 248 bytes, and we may be able to improve
   2706        1.1   thorpej 		 * performance by decreasing it (although we should never
   2707        1.1   thorpej 		 * set this value lower than 2; 14 bytes are required to
   2708        1.1   thorpej 		 * filter the packet).
   2709        1.1   thorpej 		 */
   2710  1.113.8.2      matt 		sc->sc_rx_drain_thresh = __SHIFTOUT_MASK(RXCFG_DRTH_MASK);
   2711        1.1   thorpej 	}
   2712        1.1   thorpej 
   2713        1.1   thorpej 	/*
   2714        1.1   thorpej 	 * Initialize the prototype RXCFG register.
   2715        1.1   thorpej 	 */
   2716  1.113.8.2      matt 	sc->sc_rxcfg |= __SHIFTIN(sc->sc_rx_drain_thresh, RXCFG_DRTH_MASK);
   2717       1.88   thorpej 	/*
   2718       1.88   thorpej 	 * Accept long packets (including FCS) so we can handle
   2719       1.88   thorpej 	 * 802.1q-tagged frames and jumbo frames properly.
   2720       1.88   thorpej 	 */
   2721  1.113.8.2      matt 	if ((sc->sc_gigabit && ifp->if_mtu > ETHERMTU) ||
   2722       1.88   thorpej 	    (sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_MTU))
   2723       1.88   thorpej 		sc->sc_rxcfg |= RXCFG_ALP;
   2724       1.88   thorpej 
   2725       1.88   thorpej 	/*
   2726       1.88   thorpej 	 * Checksum offloading is disabled if the user selects an MTU
   2727       1.88   thorpej 	 * larger than 8109.  (FreeBSD says 8152, but there is emperical
   2728       1.88   thorpej 	 * evidence that >8109 does not work on some boards, such as the
   2729       1.88   thorpej 	 * Planex GN-1000TE).
   2730       1.88   thorpej 	 */
   2731  1.113.8.2      matt 	if (sc->sc_gigabit && ifp->if_mtu > 8109 &&
   2732       1.88   thorpej 	    (ifp->if_capenable &
   2733      1.102      yamt 	     (IFCAP_CSUM_IPv4_Tx|IFCAP_CSUM_IPv4_Rx|
   2734      1.102      yamt 	      IFCAP_CSUM_TCPv4_Tx|IFCAP_CSUM_TCPv4_Rx|
   2735      1.102      yamt 	      IFCAP_CSUM_UDPv4_Tx|IFCAP_CSUM_UDPv4_Rx))) {
   2736       1.88   thorpej 		printf("%s: Checksum offloading does not work if MTU > 8109 - "
   2737       1.88   thorpej 		       "disabled.\n", sc->sc_dev.dv_xname);
   2738      1.102      yamt 		ifp->if_capenable &=
   2739      1.102      yamt 		    ~(IFCAP_CSUM_IPv4_Tx|IFCAP_CSUM_IPv4_Rx|
   2740      1.102      yamt 		     IFCAP_CSUM_TCPv4_Tx|IFCAP_CSUM_TCPv4_Rx|
   2741      1.102      yamt 		     IFCAP_CSUM_UDPv4_Tx|IFCAP_CSUM_UDPv4_Rx);
   2742       1.88   thorpej 		ifp->if_csum_flags_tx = 0;
   2743       1.88   thorpej 		ifp->if_csum_flags_rx = 0;
   2744       1.88   thorpej 	}
   2745       1.29   thorpej 
   2746  1.113.8.2      matt 	bus_space_write_4(st, sh, sc->sc_regs.r_rxcfg, sc->sc_rxcfg);
   2747       1.29   thorpej 
   2748  1.113.8.2      matt 	if (sc->sc_gigabit)
   2749  1.113.8.2      matt 		sipcom_dp83820_init(sc, ifp->if_capenable);
   2750       1.29   thorpej 
   2751        1.1   thorpej 	/*
   2752        1.1   thorpej 	 * Give the transmit and receive rings to the chip.
   2753        1.1   thorpej 	 */
   2754        1.1   thorpej 	bus_space_write_4(st, sh, SIP_TXDP, SIP_CDTXADDR(sc, sc->sc_txnext));
   2755        1.1   thorpej 	bus_space_write_4(st, sh, SIP_RXDP, SIP_CDRXADDR(sc, sc->sc_rxptr));
   2756        1.1   thorpej 
   2757        1.1   thorpej 	/*
   2758        1.1   thorpej 	 * Initialize the interrupt mask.
   2759        1.1   thorpej 	 */
   2760  1.113.8.2      matt 	sc->sc_imr = sc->sc_bits.b_isr_dperr |
   2761  1.113.8.2      matt 	             sc->sc_bits.b_isr_sserr |
   2762  1.113.8.2      matt 		     sc->sc_bits.b_isr_rmabt |
   2763  1.113.8.2      matt 		     sc->sc_bits.b_isr_rtabt | ISR_RXSOVR |
   2764       1.56   thorpej 	    ISR_TXURN|ISR_TXDESC|ISR_TXIDLE|ISR_RXORN|ISR_RXIDLE|ISR_RXDESC;
   2765        1.1   thorpej 	bus_space_write_4(st, sh, SIP_IMR, sc->sc_imr);
   2766        1.1   thorpej 
   2767       1.45   thorpej 	/* Set up the receive filter. */
   2768       1.45   thorpej 	(*sc->sc_model->sip_variant->sipv_set_filter)(sc);
   2769       1.45   thorpej 
   2770       1.89   thorpej 	/*
   2771       1.89   thorpej 	 * Tune sc_rx_flow_thresh.
   2772       1.89   thorpej 	 * XXX "More than 8KB" is too short for jumbo frames.
   2773       1.89   thorpej 	 * XXX TODO: Threshold value should be user-settable.
   2774       1.89   thorpej 	 */
   2775       1.89   thorpej 	sc->sc_rx_flow_thresh = (PCR_PS_STHI_8 | PCR_PS_STLO_4 |
   2776       1.89   thorpej 				 PCR_PS_FFHI_8 | PCR_PS_FFLO_4 |
   2777       1.89   thorpej 				 (PCR_PAUSE_CNT & PCR_PAUSE_CNT_MASK));
   2778       1.89   thorpej 
   2779        1.1   thorpej 	/*
   2780        1.1   thorpej 	 * Set the current media.  Do this after initializing the prototype
   2781        1.1   thorpej 	 * IMR, since sip_mii_statchg() modifies the IMR for 802.3x flow
   2782        1.1   thorpej 	 * control.
   2783        1.1   thorpej 	 */
   2784        1.1   thorpej 	mii_mediachg(&sc->sc_mii);
   2785        1.1   thorpej 
   2786       1.88   thorpej 	/*
   2787       1.88   thorpej 	 * Set the interrupt hold-off timer to 100us.
   2788       1.88   thorpej 	 */
   2789  1.113.8.2      matt 	if (sc->sc_gigabit)
   2790  1.113.8.2      matt 		bus_space_write_4(st, sh, SIP_IHR, 0x01);
   2791       1.88   thorpej 
   2792        1.1   thorpej 	/*
   2793        1.1   thorpej 	 * Enable interrupts.
   2794        1.1   thorpej 	 */
   2795        1.1   thorpej 	bus_space_write_4(st, sh, SIP_IER, IER_IE);
   2796        1.1   thorpej 
   2797        1.1   thorpej 	/*
   2798        1.1   thorpej 	 * Start the transmit and receive processes.
   2799        1.1   thorpej 	 */
   2800        1.1   thorpej 	bus_space_write_4(st, sh, SIP_CR, CR_RXE | CR_TXE);
   2801        1.1   thorpej 
   2802        1.1   thorpej 	/*
   2803        1.1   thorpej 	 * Start the one second MII clock.
   2804        1.1   thorpej 	 */
   2805  1.113.8.2      matt 	callout_reset(&sc->sc_tick_ch, hz, sipcom_tick, sc);
   2806        1.1   thorpej 
   2807        1.1   thorpej 	/*
   2808        1.1   thorpej 	 * ...all done!
   2809        1.1   thorpej 	 */
   2810        1.1   thorpej 	ifp->if_flags |= IFF_RUNNING;
   2811        1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   2812       1.98       kim 	sc->sc_if_flags = ifp->if_flags;
   2813      1.106     pavel 	sc->sc_prev.ec_capenable = sc->sc_ethercom.ec_capenable;
   2814      1.106     pavel 	sc->sc_prev.is_vlan = VLAN_ATTACHED(&(sc)->sc_ethercom);
   2815      1.106     pavel 	sc->sc_prev.if_capenable = ifp->if_capenable;
   2816        1.2   thorpej 
   2817        1.2   thorpej  out:
   2818        1.2   thorpej 	if (error)
   2819        1.2   thorpej 		printf("%s: interface not running\n", sc->sc_dev.dv_xname);
   2820        1.2   thorpej 	return (error);
   2821        1.2   thorpej }
   2822        1.2   thorpej 
   2823        1.2   thorpej /*
   2824        1.2   thorpej  * sip_drain:
   2825        1.2   thorpej  *
   2826        1.2   thorpej  *	Drain the receive queue.
   2827        1.2   thorpej  */
   2828       1.95   thorpej static void
   2829  1.113.8.2      matt sipcom_rxdrain(struct sip_softc *sc)
   2830        1.2   thorpej {
   2831        1.2   thorpej 	struct sip_rxsoft *rxs;
   2832        1.2   thorpej 	int i;
   2833        1.2   thorpej 
   2834  1.113.8.2      matt 	for (i = 0; i < sc->sc_parm->p_nrxdesc; i++) {
   2835        1.2   thorpej 		rxs = &sc->sc_rxsoft[i];
   2836        1.2   thorpej 		if (rxs->rxs_mbuf != NULL) {
   2837        1.2   thorpej 			bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   2838        1.2   thorpej 			m_freem(rxs->rxs_mbuf);
   2839        1.2   thorpej 			rxs->rxs_mbuf = NULL;
   2840        1.2   thorpej 		}
   2841        1.2   thorpej 	}
   2842        1.1   thorpej }
   2843        1.1   thorpej 
   2844        1.1   thorpej /*
   2845       1.17   thorpej  * sip_stop:		[ ifnet interface function ]
   2846        1.1   thorpej  *
   2847        1.1   thorpej  *	Stop transmission on the interface.
   2848        1.1   thorpej  */
   2849       1.95   thorpej static void
   2850  1.113.8.2      matt sipcom_stop(struct ifnet *ifp, int disable)
   2851        1.1   thorpej {
   2852       1.17   thorpej 	struct sip_softc *sc = ifp->if_softc;
   2853        1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   2854        1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   2855        1.1   thorpej 	struct sip_txsoft *txs;
   2856        1.1   thorpej 	u_int32_t cmdsts = 0;		/* DEBUG */
   2857        1.1   thorpej 
   2858        1.1   thorpej 	/*
   2859        1.1   thorpej 	 * Stop the one second clock.
   2860        1.1   thorpej 	 */
   2861        1.9   thorpej 	callout_stop(&sc->sc_tick_ch);
   2862        1.4   thorpej 
   2863        1.4   thorpej 	/* Down the MII. */
   2864        1.4   thorpej 	mii_down(&sc->sc_mii);
   2865        1.1   thorpej 
   2866        1.1   thorpej 	/*
   2867        1.1   thorpej 	 * Disable interrupts.
   2868        1.1   thorpej 	 */
   2869        1.1   thorpej 	bus_space_write_4(st, sh, SIP_IER, 0);
   2870        1.1   thorpej 
   2871        1.1   thorpej 	/*
   2872        1.1   thorpej 	 * Stop receiver and transmitter.
   2873        1.1   thorpej 	 */
   2874        1.1   thorpej 	bus_space_write_4(st, sh, SIP_CR, CR_RXD | CR_TXD);
   2875        1.1   thorpej 
   2876        1.1   thorpej 	/*
   2877        1.1   thorpej 	 * Release any queued transmit buffers.
   2878        1.1   thorpej 	 */
   2879        1.1   thorpej 	while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
   2880        1.1   thorpej 		if ((ifp->if_flags & IFF_DEBUG) != 0 &&
   2881        1.1   thorpej 		    SIMPLEQ_NEXT(txs, txs_q) == NULL &&
   2882  1.113.8.2      matt 		    (le32toh(*sipd_cmdsts(sc, &sc->sc_txdescs[txs->txs_lastdesc])) &
   2883        1.1   thorpej 		     CMDSTS_INTR) == 0)
   2884        1.1   thorpej 			printf("%s: sip_stop: last descriptor does not "
   2885        1.1   thorpej 			    "have INTR bit set\n", sc->sc_dev.dv_xname);
   2886       1.54     lukem 		SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
   2887        1.1   thorpej #ifdef DIAGNOSTIC
   2888        1.1   thorpej 		if (txs->txs_mbuf == NULL) {
   2889        1.1   thorpej 			printf("%s: dirty txsoft with no mbuf chain\n",
   2890        1.1   thorpej 			    sc->sc_dev.dv_xname);
   2891        1.1   thorpej 			panic("sip_stop");
   2892        1.1   thorpej 		}
   2893        1.1   thorpej #endif
   2894        1.1   thorpej 		cmdsts |=		/* DEBUG */
   2895  1.113.8.2      matt 		    le32toh(*sipd_cmdsts(sc, &sc->sc_txdescs[txs->txs_lastdesc]));
   2896        1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   2897        1.1   thorpej 		m_freem(txs->txs_mbuf);
   2898        1.1   thorpej 		txs->txs_mbuf = NULL;
   2899        1.1   thorpej 		SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
   2900        1.2   thorpej 	}
   2901        1.2   thorpej 
   2902       1.17   thorpej 	if (disable)
   2903  1.113.8.2      matt 		sipcom_rxdrain(sc);
   2904        1.1   thorpej 
   2905        1.1   thorpej 	/*
   2906        1.1   thorpej 	 * Mark the interface down and cancel the watchdog timer.
   2907        1.1   thorpej 	 */
   2908        1.1   thorpej 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   2909        1.1   thorpej 	ifp->if_timer = 0;
   2910        1.1   thorpej 
   2911        1.1   thorpej 	if ((ifp->if_flags & IFF_DEBUG) != 0 &&
   2912  1.113.8.2      matt 	    (cmdsts & CMDSTS_INTR) == 0 && sc->sc_txfree != sc->sc_ntxdesc)
   2913        1.1   thorpej 		printf("%s: sip_stop: no INTR bits set in dirty tx "
   2914        1.1   thorpej 		    "descriptors\n", sc->sc_dev.dv_xname);
   2915        1.1   thorpej }
   2916        1.1   thorpej 
   2917        1.1   thorpej /*
   2918        1.1   thorpej  * sip_read_eeprom:
   2919        1.1   thorpej  *
   2920        1.1   thorpej  *	Read data from the serial EEPROM.
   2921        1.1   thorpej  */
   2922       1.95   thorpej static void
   2923  1.113.8.2      matt sipcom_read_eeprom(struct sip_softc *sc, int word, int wordcnt,
   2924       1.28   thorpej     u_int16_t *data)
   2925        1.1   thorpej {
   2926        1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   2927        1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   2928        1.1   thorpej 	u_int16_t reg;
   2929        1.1   thorpej 	int i, x;
   2930        1.1   thorpej 
   2931        1.1   thorpej 	for (i = 0; i < wordcnt; i++) {
   2932        1.1   thorpej 		/* Send CHIP SELECT. */
   2933        1.1   thorpej 		reg = EROMAR_EECS;
   2934        1.1   thorpej 		bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2935        1.1   thorpej 
   2936        1.1   thorpej 		/* Shift in the READ opcode. */
   2937        1.1   thorpej 		for (x = 3; x > 0; x--) {
   2938        1.1   thorpej 			if (SIP_EEPROM_OPC_READ & (1 << (x - 1)))
   2939        1.1   thorpej 				reg |= EROMAR_EEDI;
   2940        1.1   thorpej 			else
   2941        1.1   thorpej 				reg &= ~EROMAR_EEDI;
   2942        1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2943        1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR,
   2944        1.1   thorpej 			    reg | EROMAR_EESK);
   2945        1.1   thorpej 			delay(4);
   2946        1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2947        1.1   thorpej 			delay(4);
   2948        1.1   thorpej 		}
   2949      1.101     perry 
   2950        1.1   thorpej 		/* Shift in address. */
   2951        1.1   thorpej 		for (x = 6; x > 0; x--) {
   2952        1.1   thorpej 			if ((word + i) & (1 << (x - 1)))
   2953        1.1   thorpej 				reg |= EROMAR_EEDI;
   2954        1.1   thorpej 			else
   2955      1.101     perry 				reg &= ~EROMAR_EEDI;
   2956        1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2957        1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR,
   2958        1.1   thorpej 			    reg | EROMAR_EESK);
   2959        1.1   thorpej 			delay(4);
   2960        1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2961        1.1   thorpej 			delay(4);
   2962        1.1   thorpej 		}
   2963        1.1   thorpej 
   2964        1.1   thorpej 		/* Shift out data. */
   2965        1.1   thorpej 		reg = EROMAR_EECS;
   2966        1.1   thorpej 		data[i] = 0;
   2967        1.1   thorpej 		for (x = 16; x > 0; x--) {
   2968        1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR,
   2969        1.1   thorpej 			    reg | EROMAR_EESK);
   2970        1.1   thorpej 			delay(4);
   2971        1.1   thorpej 			if (bus_space_read_4(st, sh, SIP_EROMAR) & EROMAR_EEDO)
   2972        1.1   thorpej 				data[i] |= (1 << (x - 1));
   2973        1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2974       1.13   tsutsui 			delay(4);
   2975        1.1   thorpej 		}
   2976        1.1   thorpej 
   2977        1.1   thorpej 		/* Clear CHIP SELECT. */
   2978        1.1   thorpej 		bus_space_write_4(st, sh, SIP_EROMAR, 0);
   2979        1.1   thorpej 		delay(4);
   2980        1.1   thorpej 	}
   2981        1.1   thorpej }
   2982        1.1   thorpej 
   2983        1.1   thorpej /*
   2984  1.113.8.2      matt  * sipcom_add_rxbuf:
   2985        1.1   thorpej  *
   2986        1.1   thorpej  *	Add a receive buffer to the indicated descriptor.
   2987        1.1   thorpej  */
   2988       1.95   thorpej static int
   2989  1.113.8.2      matt sipcom_add_rxbuf(struct sip_softc *sc, int idx)
   2990        1.1   thorpej {
   2991        1.1   thorpej 	struct sip_rxsoft *rxs = &sc->sc_rxsoft[idx];
   2992        1.1   thorpej 	struct mbuf *m;
   2993        1.1   thorpej 	int error;
   2994        1.1   thorpej 
   2995        1.1   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   2996      1.101     perry 	if (m == NULL)
   2997        1.1   thorpej 		return (ENOBUFS);
   2998      1.105    bouyer 	MCLAIM(m, &sc->sc_ethercom.ec_rx_mowner);
   2999        1.1   thorpej 
   3000        1.1   thorpej 	MCLGET(m, M_DONTWAIT);
   3001        1.1   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   3002        1.1   thorpej 		m_freem(m);
   3003        1.1   thorpej 		return (ENOBUFS);
   3004        1.1   thorpej 	}
   3005       1.36   thorpej 
   3006  1.113.8.2      matt 	/* XXX I don't believe this is necessary. --dyoung */
   3007  1.113.8.2      matt 	if (sc->sc_gigabit)
   3008  1.113.8.2      matt 		m->m_len = sc->sc_parm->p_rxbuf_len;
   3009        1.1   thorpej 
   3010        1.1   thorpej 	if (rxs->rxs_mbuf != NULL)
   3011        1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   3012        1.1   thorpej 
   3013        1.1   thorpej 	rxs->rxs_mbuf = m;
   3014        1.1   thorpej 
   3015        1.1   thorpej 	error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
   3016       1.41   thorpej 	    m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
   3017       1.41   thorpej 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
   3018        1.1   thorpej 	if (error) {
   3019        1.1   thorpej 		printf("%s: can't load rx DMA map %d, error = %d\n",
   3020        1.1   thorpej 		    sc->sc_dev.dv_xname, idx, error);
   3021  1.113.8.2      matt 		panic("%s", __func__);		/* XXX */
   3022        1.1   thorpej 	}
   3023        1.1   thorpej 
   3024        1.1   thorpej 	bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   3025        1.1   thorpej 	    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   3026        1.1   thorpej 
   3027  1.113.8.2      matt 	sip_init_rxdesc(sc, idx);
   3028        1.1   thorpej 
   3029        1.1   thorpej 	return (0);
   3030        1.1   thorpej }
   3031        1.1   thorpej 
   3032        1.1   thorpej /*
   3033       1.15   thorpej  * sip_sis900_set_filter:
   3034        1.1   thorpej  *
   3035        1.1   thorpej  *	Set up the receive filter.
   3036        1.1   thorpej  */
   3037       1.95   thorpej static void
   3038  1.113.8.2      matt sipcom_sis900_set_filter(struct sip_softc *sc)
   3039        1.1   thorpej {
   3040        1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   3041        1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   3042        1.1   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   3043        1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3044        1.1   thorpej 	struct ether_multi *enm;
   3045  1.113.8.1      matt 	const u_int8_t *cp;
   3046        1.1   thorpej 	struct ether_multistep step;
   3047       1.45   thorpej 	u_int32_t crc, mchash[16];
   3048        1.1   thorpej 
   3049        1.1   thorpej 	/*
   3050        1.1   thorpej 	 * Initialize the prototype RFCR.
   3051        1.1   thorpej 	 */
   3052        1.1   thorpej 	sc->sc_rfcr = RFCR_RFEN;
   3053        1.1   thorpej 	if (ifp->if_flags & IFF_BROADCAST)
   3054        1.1   thorpej 		sc->sc_rfcr |= RFCR_AAB;
   3055        1.1   thorpej 	if (ifp->if_flags & IFF_PROMISC) {
   3056        1.1   thorpej 		sc->sc_rfcr |= RFCR_AAP;
   3057        1.1   thorpej 		goto allmulti;
   3058        1.1   thorpej 	}
   3059        1.1   thorpej 
   3060        1.1   thorpej 	/*
   3061        1.1   thorpej 	 * Set up the multicast address filter by passing all multicast
   3062        1.1   thorpej 	 * addresses through a CRC generator, and then using the high-order
   3063        1.1   thorpej 	 * 6 bits as an index into the 128 bit multicast hash table (only
   3064        1.1   thorpej 	 * the lower 16 bits of each 32 bit multicast hash register are
   3065        1.1   thorpej 	 * valid).  The high order bits select the register, while the
   3066        1.1   thorpej 	 * rest of the bits select the bit within the register.
   3067        1.1   thorpej 	 */
   3068        1.1   thorpej 
   3069        1.1   thorpej 	memset(mchash, 0, sizeof(mchash));
   3070        1.1   thorpej 
   3071       1.92   thorpej 	/*
   3072       1.92   thorpej 	 * SiS900 (at least SiS963) requires us to register the address of
   3073       1.92   thorpej 	 * the PAUSE packet (01:80:c2:00:00:01) into the address filter.
   3074       1.92   thorpej 	 */
   3075       1.92   thorpej 	crc = 0x0ed423f9;
   3076       1.92   thorpej 
   3077       1.92   thorpej 	if (SIP_SIS900_REV(sc, SIS_REV_635) ||
   3078       1.92   thorpej 	    SIP_SIS900_REV(sc, SIS_REV_960) ||
   3079       1.92   thorpej 	    SIP_SIS900_REV(sc, SIS_REV_900B)) {
   3080       1.92   thorpej 		/* Just want the 8 most significant bits. */
   3081       1.92   thorpej 		crc >>= 24;
   3082       1.92   thorpej 	} else {
   3083       1.92   thorpej 		/* Just want the 7 most significant bits. */
   3084       1.92   thorpej 		crc >>= 25;
   3085       1.92   thorpej 	}
   3086       1.92   thorpej 
   3087       1.92   thorpej 	/* Set the corresponding bit in the hash table. */
   3088       1.92   thorpej 	mchash[crc >> 4] |= 1 << (crc & 0xf);
   3089       1.92   thorpej 
   3090        1.1   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   3091        1.1   thorpej 	while (enm != NULL) {
   3092       1.37   thorpej 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   3093        1.1   thorpej 			/*
   3094        1.1   thorpej 			 * We must listen to a range of multicast addresses.
   3095        1.1   thorpej 			 * For now, just accept all multicasts, rather than
   3096        1.1   thorpej 			 * trying to set only those filter bits needed to match
   3097        1.1   thorpej 			 * the range.  (At this time, the only use of address
   3098        1.1   thorpej 			 * ranges is for IP multicast routing, for which the
   3099        1.1   thorpej 			 * range is big enough to require all bits set.)
   3100        1.1   thorpej 			 */
   3101        1.1   thorpej 			goto allmulti;
   3102        1.1   thorpej 		}
   3103        1.1   thorpej 
   3104       1.45   thorpej 		crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
   3105       1.11   thorpej 
   3106       1.45   thorpej 		if (SIP_SIS900_REV(sc, SIS_REV_635) ||
   3107       1.84      cube 		    SIP_SIS900_REV(sc, SIS_REV_960) ||
   3108       1.45   thorpej 		    SIP_SIS900_REV(sc, SIS_REV_900B)) {
   3109       1.45   thorpej 			/* Just want the 8 most significant bits. */
   3110       1.45   thorpej 			crc >>= 24;
   3111       1.45   thorpej 		} else {
   3112       1.45   thorpej 			/* Just want the 7 most significant bits. */
   3113       1.45   thorpej 			crc >>= 25;
   3114       1.45   thorpej 		}
   3115        1.1   thorpej 
   3116        1.1   thorpej 		/* Set the corresponding bit in the hash table. */
   3117        1.1   thorpej 		mchash[crc >> 4] |= 1 << (crc & 0xf);
   3118        1.1   thorpej 
   3119        1.1   thorpej 		ETHER_NEXT_MULTI(step, enm);
   3120        1.1   thorpej 	}
   3121        1.1   thorpej 
   3122        1.1   thorpej 	ifp->if_flags &= ~IFF_ALLMULTI;
   3123        1.1   thorpej 	goto setit;
   3124        1.1   thorpej 
   3125        1.1   thorpej  allmulti:
   3126        1.1   thorpej 	ifp->if_flags |= IFF_ALLMULTI;
   3127        1.1   thorpej 	sc->sc_rfcr |= RFCR_AAM;
   3128        1.1   thorpej 
   3129        1.1   thorpej  setit:
   3130        1.1   thorpej #define	FILTER_EMIT(addr, data)						\
   3131        1.1   thorpej 	bus_space_write_4(st, sh, SIP_RFCR, (addr));			\
   3132       1.14   tsutsui 	delay(1);							\
   3133       1.14   tsutsui 	bus_space_write_4(st, sh, SIP_RFDR, (data));			\
   3134       1.14   tsutsui 	delay(1)
   3135        1.1   thorpej 
   3136        1.1   thorpej 	/*
   3137        1.1   thorpej 	 * Disable receive filter, and program the node address.
   3138        1.1   thorpej 	 */
   3139  1.113.8.1      matt 	cp = CLLADDR(ifp->if_sadl);
   3140        1.1   thorpej 	FILTER_EMIT(RFCR_RFADDR_NODE0, (cp[1] << 8) | cp[0]);
   3141        1.1   thorpej 	FILTER_EMIT(RFCR_RFADDR_NODE2, (cp[3] << 8) | cp[2]);
   3142        1.1   thorpej 	FILTER_EMIT(RFCR_RFADDR_NODE4, (cp[5] << 8) | cp[4]);
   3143        1.1   thorpej 
   3144        1.1   thorpej 	if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
   3145        1.1   thorpej 		/*
   3146        1.1   thorpej 		 * Program the multicast hash table.
   3147        1.1   thorpej 		 */
   3148        1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC0, mchash[0]);
   3149        1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC1, mchash[1]);
   3150        1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC2, mchash[2]);
   3151        1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC3, mchash[3]);
   3152        1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC4, mchash[4]);
   3153        1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC5, mchash[5]);
   3154        1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC6, mchash[6]);
   3155        1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC7, mchash[7]);
   3156       1.45   thorpej 		if (SIP_SIS900_REV(sc, SIS_REV_635) ||
   3157       1.84      cube 		    SIP_SIS900_REV(sc, SIS_REV_960) ||
   3158       1.45   thorpej 		    SIP_SIS900_REV(sc, SIS_REV_900B)) {
   3159       1.45   thorpej 			FILTER_EMIT(RFCR_RFADDR_MC8, mchash[8]);
   3160       1.45   thorpej 			FILTER_EMIT(RFCR_RFADDR_MC9, mchash[9]);
   3161       1.45   thorpej 			FILTER_EMIT(RFCR_RFADDR_MC10, mchash[10]);
   3162       1.45   thorpej 			FILTER_EMIT(RFCR_RFADDR_MC11, mchash[11]);
   3163       1.45   thorpej 			FILTER_EMIT(RFCR_RFADDR_MC12, mchash[12]);
   3164       1.45   thorpej 			FILTER_EMIT(RFCR_RFADDR_MC13, mchash[13]);
   3165       1.45   thorpej 			FILTER_EMIT(RFCR_RFADDR_MC14, mchash[14]);
   3166       1.45   thorpej 			FILTER_EMIT(RFCR_RFADDR_MC15, mchash[15]);
   3167       1.45   thorpej 		}
   3168        1.1   thorpej 	}
   3169        1.1   thorpej #undef FILTER_EMIT
   3170        1.1   thorpej 
   3171        1.1   thorpej 	/*
   3172        1.1   thorpej 	 * Re-enable the receiver filter.
   3173        1.1   thorpej 	 */
   3174        1.1   thorpej 	bus_space_write_4(st, sh, SIP_RFCR, sc->sc_rfcr);
   3175        1.1   thorpej }
   3176        1.1   thorpej 
   3177        1.1   thorpej /*
   3178       1.15   thorpej  * sip_dp83815_set_filter:
   3179       1.15   thorpej  *
   3180       1.15   thorpej  *	Set up the receive filter.
   3181       1.15   thorpej  */
   3182       1.95   thorpej static void
   3183  1.113.8.2      matt sipcom_dp83815_set_filter(struct sip_softc *sc)
   3184       1.15   thorpej {
   3185       1.15   thorpej 	bus_space_tag_t st = sc->sc_st;
   3186       1.15   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   3187       1.15   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   3188      1.101     perry 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3189       1.15   thorpej 	struct ether_multi *enm;
   3190  1.113.8.1      matt 	const u_int8_t *cp;
   3191      1.101     perry 	struct ether_multistep step;
   3192       1.29   thorpej 	u_int32_t crc, hash, slot, bit;
   3193  1.113.8.2      matt #define	MCHASH_NWORDS_83820	128
   3194  1.113.8.2      matt #define	MCHASH_NWORDS_83815	32
   3195  1.113.8.2      matt #define	MCHASH_NWORDS	MAX(MCHASH_NWORDS_83820, MCHASH_NWORDS_83815)
   3196       1.29   thorpej 	u_int16_t mchash[MCHASH_NWORDS];
   3197       1.15   thorpej 	int i;
   3198       1.15   thorpej 
   3199       1.15   thorpej 	/*
   3200       1.15   thorpej 	 * Initialize the prototype RFCR.
   3201       1.27    briggs 	 * Enable the receive filter, and accept on
   3202       1.27    briggs 	 *    Perfect (destination address) Match
   3203       1.26    briggs 	 * If IFF_BROADCAST, also accept all broadcast packets.
   3204       1.26    briggs 	 * If IFF_PROMISC, accept all unicast packets (and later, set
   3205       1.26    briggs 	 *    IFF_ALLMULTI and accept all multicast, too).
   3206       1.15   thorpej 	 */
   3207       1.27    briggs 	sc->sc_rfcr = RFCR_RFEN | RFCR_APM;
   3208       1.15   thorpej 	if (ifp->if_flags & IFF_BROADCAST)
   3209       1.15   thorpej 		sc->sc_rfcr |= RFCR_AAB;
   3210       1.15   thorpej 	if (ifp->if_flags & IFF_PROMISC) {
   3211       1.15   thorpej 		sc->sc_rfcr |= RFCR_AAP;
   3212       1.15   thorpej 		goto allmulti;
   3213       1.15   thorpej 	}
   3214       1.15   thorpej 
   3215       1.29   thorpej 	/*
   3216  1.113.8.2      matt          * Set up the DP83820/DP83815 multicast address filter by
   3217  1.113.8.2      matt          * passing all multicast addresses through a CRC generator,
   3218  1.113.8.2      matt          * and then using the high-order 11/9 bits as an index into
   3219  1.113.8.2      matt          * the 2048/512 bit multicast hash table.  The high-order
   3220  1.113.8.2      matt          * 7/5 bits select the slot, while the low-order 4 bits
   3221  1.113.8.2      matt          * select the bit within the slot.  Note that only the low
   3222  1.113.8.2      matt          * 16-bits of each filter word are used, and there are
   3223  1.113.8.2      matt          * 128/32 filter words.
   3224       1.15   thorpej 	 */
   3225       1.15   thorpej 
   3226       1.15   thorpej 	memset(mchash, 0, sizeof(mchash));
   3227       1.15   thorpej 
   3228       1.26    briggs 	ifp->if_flags &= ~IFF_ALLMULTI;
   3229       1.15   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   3230       1.38   thorpej 	if (enm == NULL)
   3231       1.38   thorpej 		goto setit;
   3232       1.38   thorpej 	while (enm != NULL) {
   3233       1.39   thorpej 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   3234       1.15   thorpej 			/*
   3235       1.15   thorpej 			 * We must listen to a range of multicast addresses.
   3236       1.15   thorpej 			 * For now, just accept all multicasts, rather than
   3237       1.15   thorpej 			 * trying to set only those filter bits needed to match
   3238       1.15   thorpej 			 * the range.  (At this time, the only use of address
   3239       1.15   thorpej 			 * ranges is for IP multicast routing, for which the
   3240       1.15   thorpej 			 * range is big enough to require all bits set.)
   3241       1.15   thorpej 			 */
   3242       1.38   thorpej 			goto allmulti;
   3243       1.38   thorpej 		}
   3244       1.26    briggs 
   3245       1.38   thorpej 		crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
   3246       1.29   thorpej 
   3247  1.113.8.2      matt 		if (sc->sc_gigabit) {
   3248  1.113.8.2      matt 			/* Just want the 11 most significant bits. */
   3249  1.113.8.2      matt 			hash = crc >> 21;
   3250  1.113.8.2      matt 		} else {
   3251  1.113.8.2      matt 			/* Just want the 9 most significant bits. */
   3252  1.113.8.2      matt 			hash = crc >> 23;
   3253  1.113.8.2      matt 		}
   3254       1.49        is 
   3255       1.38   thorpej 		slot = hash >> 4;
   3256       1.38   thorpej 		bit = hash & 0xf;
   3257       1.15   thorpej 
   3258       1.38   thorpej 		/* Set the corresponding bit in the hash table. */
   3259       1.38   thorpej 		mchash[slot] |= 1 << bit;
   3260       1.15   thorpej 
   3261       1.38   thorpej 		ETHER_NEXT_MULTI(step, enm);
   3262       1.15   thorpej 	}
   3263       1.38   thorpej 	sc->sc_rfcr |= RFCR_MHEN;
   3264       1.15   thorpej 	goto setit;
   3265       1.15   thorpej 
   3266       1.15   thorpej  allmulti:
   3267       1.15   thorpej 	ifp->if_flags |= IFF_ALLMULTI;
   3268       1.15   thorpej 	sc->sc_rfcr |= RFCR_AAM;
   3269       1.15   thorpej 
   3270       1.15   thorpej  setit:
   3271       1.15   thorpej #define	FILTER_EMIT(addr, data)						\
   3272       1.15   thorpej 	bus_space_write_4(st, sh, SIP_RFCR, (addr));			\
   3273       1.15   thorpej 	delay(1);							\
   3274       1.15   thorpej 	bus_space_write_4(st, sh, SIP_RFDR, (data));			\
   3275       1.39   thorpej 	delay(1)
   3276       1.15   thorpej 
   3277       1.15   thorpej 	/*
   3278       1.15   thorpej 	 * Disable receive filter, and program the node address.
   3279       1.15   thorpej 	 */
   3280  1.113.8.1      matt 	cp = CLLADDR(ifp->if_sadl);
   3281       1.26    briggs 	FILTER_EMIT(RFCR_NS_RFADDR_PMATCH0, (cp[1] << 8) | cp[0]);
   3282       1.26    briggs 	FILTER_EMIT(RFCR_NS_RFADDR_PMATCH2, (cp[3] << 8) | cp[2]);
   3283       1.26    briggs 	FILTER_EMIT(RFCR_NS_RFADDR_PMATCH4, (cp[5] << 8) | cp[4]);
   3284       1.15   thorpej 
   3285       1.15   thorpej 	if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
   3286  1.113.8.2      matt 		int nwords =
   3287  1.113.8.2      matt 		    sc->sc_gigabit ? MCHASH_NWORDS_83820 : MCHASH_NWORDS_83815;
   3288       1.15   thorpej 		/*
   3289       1.15   thorpej 		 * Program the multicast hash table.
   3290       1.15   thorpej 		 */
   3291  1.113.8.2      matt 		for (i = 0; i < nwords; i++) {
   3292  1.113.8.2      matt 			FILTER_EMIT(sc->sc_parm->p_filtmem + (i * 2), mchash[i]);
   3293       1.39   thorpej 		}
   3294       1.15   thorpej 	}
   3295       1.15   thorpej #undef FILTER_EMIT
   3296       1.29   thorpej #undef MCHASH_NWORDS
   3297  1.113.8.2      matt #undef MCHASH_NWORDS_83815
   3298  1.113.8.2      matt #undef MCHASH_NWORDS_83820
   3299       1.15   thorpej 
   3300       1.15   thorpej 	/*
   3301       1.15   thorpej 	 * Re-enable the receiver filter.
   3302       1.15   thorpej 	 */
   3303       1.15   thorpej 	bus_space_write_4(st, sh, SIP_RFCR, sc->sc_rfcr);
   3304      1.101     perry }
   3305       1.29   thorpej 
   3306       1.29   thorpej /*
   3307       1.29   thorpej  * sip_dp83820_mii_readreg:	[mii interface function]
   3308       1.29   thorpej  *
   3309       1.29   thorpej  *	Read a PHY register on the MII of the DP83820.
   3310       1.29   thorpej  */
   3311       1.95   thorpej static int
   3312  1.113.8.2      matt sipcom_dp83820_mii_readreg(struct device *self, int phy, int reg)
   3313       1.29   thorpej {
   3314       1.63   thorpej 	struct sip_softc *sc = (void *) self;
   3315       1.63   thorpej 
   3316       1.63   thorpej 	if (sc->sc_cfg & CFG_TBI_EN) {
   3317       1.63   thorpej 		bus_addr_t tbireg;
   3318       1.63   thorpej 		int rv;
   3319       1.63   thorpej 
   3320       1.63   thorpej 		if (phy != 0)
   3321       1.63   thorpej 			return (0);
   3322       1.63   thorpej 
   3323       1.63   thorpej 		switch (reg) {
   3324       1.63   thorpej 		case MII_BMCR:		tbireg = SIP_TBICR; break;
   3325       1.63   thorpej 		case MII_BMSR:		tbireg = SIP_TBISR; break;
   3326       1.63   thorpej 		case MII_ANAR:		tbireg = SIP_TANAR; break;
   3327       1.63   thorpej 		case MII_ANLPAR:	tbireg = SIP_TANLPAR; break;
   3328       1.63   thorpej 		case MII_ANER:		tbireg = SIP_TANER; break;
   3329       1.64   thorpej 		case MII_EXTSR:
   3330       1.64   thorpej 			/*
   3331       1.64   thorpej 			 * Don't even bother reading the TESR register.
   3332       1.64   thorpej 			 * The manual documents that the device has
   3333       1.64   thorpej 			 * 1000baseX full/half capability, but the
   3334       1.64   thorpej 			 * register itself seems read back 0 on some
   3335       1.64   thorpej 			 * boards.  Just hard-code the result.
   3336       1.64   thorpej 			 */
   3337       1.64   thorpej 			return (EXTSR_1000XFDX|EXTSR_1000XHDX);
   3338       1.64   thorpej 
   3339       1.63   thorpej 		default:
   3340       1.63   thorpej 			return (0);
   3341       1.63   thorpej 		}
   3342       1.63   thorpej 
   3343       1.63   thorpej 		rv = bus_space_read_4(sc->sc_st, sc->sc_sh, tbireg) & 0xffff;
   3344       1.63   thorpej 		if (tbireg == SIP_TBISR) {
   3345       1.63   thorpej 			/* LINK and ACOMP are switched! */
   3346       1.63   thorpej 			int val = rv;
   3347       1.63   thorpej 
   3348       1.63   thorpej 			rv = 0;
   3349       1.63   thorpej 			if (val & TBISR_MR_LINK_STATUS)
   3350       1.63   thorpej 				rv |= BMSR_LINK;
   3351       1.63   thorpej 			if (val & TBISR_MR_AN_COMPLETE)
   3352       1.63   thorpej 				rv |= BMSR_ACOMP;
   3353       1.64   thorpej 
   3354       1.64   thorpej 			/*
   3355       1.64   thorpej 			 * The manual claims this register reads back 0
   3356       1.64   thorpej 			 * on hard and soft reset.  But we want to let
   3357       1.64   thorpej 			 * the gentbi driver know that we support auto-
   3358       1.64   thorpej 			 * negotiation, so hard-code this bit in the
   3359       1.64   thorpej 			 * result.
   3360       1.64   thorpej 			 */
   3361       1.69   thorpej 			rv |= BMSR_ANEG | BMSR_EXTSTAT;
   3362       1.63   thorpej 		}
   3363       1.63   thorpej 
   3364       1.63   thorpej 		return (rv);
   3365       1.63   thorpej 	}
   3366       1.29   thorpej 
   3367  1.113.8.2      matt 	return mii_bitbang_readreg(self, &sipcom_mii_bitbang_ops, phy, reg);
   3368       1.29   thorpej }
   3369       1.29   thorpej 
   3370       1.29   thorpej /*
   3371       1.29   thorpej  * sip_dp83820_mii_writereg:	[mii interface function]
   3372       1.29   thorpej  *
   3373       1.29   thorpej  *	Write a PHY register on the MII of the DP83820.
   3374       1.29   thorpej  */
   3375       1.95   thorpej static void
   3376  1.113.8.2      matt sipcom_dp83820_mii_writereg(struct device *self, int phy, int reg, int val)
   3377       1.29   thorpej {
   3378       1.63   thorpej 	struct sip_softc *sc = (void *) self;
   3379       1.63   thorpej 
   3380       1.63   thorpej 	if (sc->sc_cfg & CFG_TBI_EN) {
   3381       1.63   thorpej 		bus_addr_t tbireg;
   3382       1.63   thorpej 
   3383       1.63   thorpej 		if (phy != 0)
   3384       1.63   thorpej 			return;
   3385       1.63   thorpej 
   3386       1.63   thorpej 		switch (reg) {
   3387       1.63   thorpej 		case MII_BMCR:		tbireg = SIP_TBICR; break;
   3388       1.63   thorpej 		case MII_ANAR:		tbireg = SIP_TANAR; break;
   3389       1.63   thorpej 		case MII_ANLPAR:	tbireg = SIP_TANLPAR; break;
   3390       1.63   thorpej 		default:
   3391       1.63   thorpej 			return;
   3392       1.63   thorpej 		}
   3393       1.63   thorpej 
   3394       1.63   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, tbireg, val);
   3395       1.63   thorpej 		return;
   3396       1.63   thorpej 	}
   3397       1.29   thorpej 
   3398  1.113.8.2      matt 	mii_bitbang_writereg(self, &sipcom_mii_bitbang_ops, phy, reg, val);
   3399       1.29   thorpej }
   3400       1.29   thorpej 
   3401       1.29   thorpej /*
   3402       1.88   thorpej  * sip_dp83820_mii_statchg:	[mii interface function]
   3403       1.29   thorpej  *
   3404       1.29   thorpej  *	Callback from MII layer when media changes.
   3405       1.29   thorpej  */
   3406       1.95   thorpej static void
   3407  1.113.8.2      matt sipcom_dp83820_mii_statchg(struct device *self)
   3408       1.29   thorpej {
   3409       1.29   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
   3410       1.89   thorpej 	struct mii_data *mii = &sc->sc_mii;
   3411       1.89   thorpej 	u_int32_t cfg, pcr;
   3412       1.89   thorpej 
   3413       1.89   thorpej 	/*
   3414       1.89   thorpej 	 * Get flow control negotiation result.
   3415       1.89   thorpej 	 */
   3416       1.89   thorpej 	if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
   3417       1.89   thorpej 	    (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
   3418       1.89   thorpej 		sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
   3419       1.89   thorpej 		mii->mii_media_active &= ~IFM_ETH_FMASK;
   3420       1.89   thorpej 	}
   3421       1.29   thorpej 
   3422       1.29   thorpej 	/*
   3423       1.29   thorpej 	 * Update TXCFG for full-duplex operation.
   3424       1.29   thorpej 	 */
   3425       1.89   thorpej 	if ((mii->mii_media_active & IFM_FDX) != 0)
   3426       1.29   thorpej 		sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
   3427       1.29   thorpej 	else
   3428       1.29   thorpej 		sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
   3429       1.29   thorpej 
   3430       1.29   thorpej 	/*
   3431       1.29   thorpej 	 * Update RXCFG for full-duplex or loopback.
   3432       1.29   thorpej 	 */
   3433       1.89   thorpej 	if ((mii->mii_media_active & IFM_FDX) != 0 ||
   3434       1.89   thorpej 	    IFM_SUBTYPE(mii->mii_media_active) == IFM_LOOP)
   3435       1.29   thorpej 		sc->sc_rxcfg |= RXCFG_ATX;
   3436       1.29   thorpej 	else
   3437       1.29   thorpej 		sc->sc_rxcfg &= ~RXCFG_ATX;
   3438       1.29   thorpej 
   3439       1.29   thorpej 	/*
   3440       1.29   thorpej 	 * Update CFG for MII/GMII.
   3441       1.29   thorpej 	 */
   3442       1.29   thorpej 	if (sc->sc_ethercom.ec_if.if_baudrate == IF_Mbps(1000))
   3443       1.29   thorpej 		cfg = sc->sc_cfg | CFG_MODE_1000;
   3444       1.29   thorpej 	else
   3445       1.29   thorpej 		cfg = sc->sc_cfg;
   3446       1.29   thorpej 
   3447       1.29   thorpej 	/*
   3448       1.89   thorpej 	 * 802.3x flow control.
   3449       1.29   thorpej 	 */
   3450       1.89   thorpej 	pcr = 0;
   3451       1.89   thorpej 	if (sc->sc_flowflags & IFM_FLOW) {
   3452       1.89   thorpej 		if (sc->sc_flowflags & IFM_ETH_TXPAUSE)
   3453       1.89   thorpej 			pcr |= sc->sc_rx_flow_thresh;
   3454       1.89   thorpej 		if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
   3455       1.93   thorpej 			pcr |= PCR_PSEN | PCR_PS_MCAST;
   3456       1.89   thorpej 	}
   3457       1.29   thorpej 
   3458       1.29   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CFG, cfg);
   3459  1.113.8.2      matt 	bus_space_write_4(sc->sc_st, sc->sc_sh, sc->sc_regs.r_txcfg,
   3460  1.113.8.2      matt 	    sc->sc_txcfg);
   3461  1.113.8.2      matt 	bus_space_write_4(sc->sc_st, sc->sc_sh, sc->sc_regs.r_rxcfg,
   3462  1.113.8.2      matt 	    sc->sc_rxcfg);
   3463       1.89   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_NS_PCR, pcr);
   3464       1.15   thorpej }
   3465       1.15   thorpej 
   3466       1.15   thorpej /*
   3467       1.86      cube  * sip_mii_bitbang_read: [mii bit-bang interface function]
   3468       1.29   thorpej  *
   3469       1.29   thorpej  *	Read the MII serial port for the MII bit-bang module.
   3470       1.29   thorpej  */
   3471       1.95   thorpej static u_int32_t
   3472  1.113.8.2      matt sipcom_mii_bitbang_read(struct device *self)
   3473       1.29   thorpej {
   3474       1.29   thorpej 	struct sip_softc *sc = (void *) self;
   3475       1.29   thorpej 
   3476       1.29   thorpej 	return (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_EROMAR));
   3477       1.29   thorpej }
   3478       1.29   thorpej 
   3479       1.29   thorpej /*
   3480       1.86      cube  * sip_mii_bitbang_write: [mii big-bang interface function]
   3481       1.29   thorpej  *
   3482       1.29   thorpej  *	Write the MII serial port for the MII bit-bang module.
   3483       1.29   thorpej  */
   3484       1.95   thorpej static void
   3485  1.113.8.2      matt sipcom_mii_bitbang_write(struct device *self, u_int32_t val)
   3486       1.29   thorpej {
   3487       1.29   thorpej 	struct sip_softc *sc = (void *) self;
   3488       1.29   thorpej 
   3489       1.29   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_EROMAR, val);
   3490       1.29   thorpej }
   3491       1.84      cube 
   3492       1.29   thorpej /*
   3493       1.15   thorpej  * sip_sis900_mii_readreg:	[mii interface function]
   3494        1.1   thorpej  *
   3495        1.1   thorpej  *	Read a PHY register on the MII.
   3496        1.1   thorpej  */
   3497       1.95   thorpej static int
   3498  1.113.8.2      matt sipcom_sis900_mii_readreg(struct device *self, int phy, int reg)
   3499        1.1   thorpej {
   3500        1.1   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
   3501       1.86      cube 	u_int32_t enphy;
   3502        1.1   thorpej 
   3503        1.1   thorpej 	/*
   3504       1.86      cube 	 * The PHY of recent SiS chipsets is accessed through bitbang
   3505       1.86      cube 	 * operations.
   3506        1.1   thorpej 	 */
   3507       1.91      fair 	if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900)
   3508  1.113.8.2      matt 		return mii_bitbang_readreg(self, &sipcom_mii_bitbang_ops,
   3509  1.113.8.2      matt 		    phy, reg);
   3510       1.84      cube 
   3511       1.91      fair #ifndef SIS900_MII_RESTRICT
   3512       1.84      cube 	/*
   3513       1.86      cube 	 * The SiS 900 has only an internal PHY on the MII.  Only allow
   3514       1.86      cube 	 * MII address 0.
   3515       1.84      cube 	 */
   3516       1.86      cube 	if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900 && phy != 0)
   3517       1.86      cube 		return (0);
   3518       1.91      fair #endif
   3519       1.84      cube 
   3520       1.86      cube 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_ENPHY,
   3521       1.86      cube 	    (phy << ENPHY_PHYADDR_SHIFT) | (reg << ENPHY_REGADDR_SHIFT) |
   3522       1.86      cube 	    ENPHY_RWCMD | ENPHY_ACCESS);
   3523       1.86      cube 	do {
   3524       1.86      cube 		enphy = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ENPHY);
   3525       1.86      cube 	} while (enphy & ENPHY_ACCESS);
   3526       1.86      cube 	return ((enphy & ENPHY_PHYDATA) >> ENPHY_DATA_SHIFT);
   3527        1.1   thorpej }
   3528        1.1   thorpej 
   3529        1.1   thorpej /*
   3530       1.15   thorpej  * sip_sis900_mii_writereg:	[mii interface function]
   3531        1.1   thorpej  *
   3532        1.1   thorpej  *	Write a PHY register on the MII.
   3533        1.1   thorpej  */
   3534       1.95   thorpej static void
   3535  1.113.8.2      matt sipcom_sis900_mii_writereg(struct device *self, int phy, int reg, int val)
   3536        1.1   thorpej {
   3537        1.1   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
   3538        1.1   thorpej 	u_int32_t enphy;
   3539       1.86      cube 
   3540       1.91      fair 	if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900) {
   3541  1.113.8.2      matt 		mii_bitbang_writereg(self, &sipcom_mii_bitbang_ops,
   3542       1.86      cube 		    phy, reg, val);
   3543       1.86      cube 		return;
   3544       1.86      cube 	}
   3545        1.1   thorpej 
   3546       1.91      fair #ifndef SIS900_MII_RESTRICT
   3547        1.1   thorpej 	/*
   3548        1.1   thorpej 	 * The SiS 900 has only an internal PHY on the MII.  Only allow
   3549        1.1   thorpej 	 * MII address 0.
   3550        1.1   thorpej 	 */
   3551       1.86      cube 	if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900 && phy != 0)
   3552        1.1   thorpej 		return;
   3553       1.91      fair #endif
   3554       1.84      cube 
   3555       1.86      cube 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_ENPHY,
   3556       1.86      cube 	    (val << ENPHY_DATA_SHIFT) | (phy << ENPHY_PHYADDR_SHIFT) |
   3557       1.86      cube 	    (reg << ENPHY_REGADDR_SHIFT) | ENPHY_ACCESS);
   3558       1.86      cube 	do {
   3559       1.86      cube 		enphy = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ENPHY);
   3560       1.86      cube 	} while (enphy & ENPHY_ACCESS);
   3561        1.1   thorpej }
   3562        1.1   thorpej 
   3563        1.1   thorpej /*
   3564       1.15   thorpej  * sip_sis900_mii_statchg:	[mii interface function]
   3565        1.1   thorpej  *
   3566        1.1   thorpej  *	Callback from MII layer when media changes.
   3567        1.1   thorpej  */
   3568       1.95   thorpej static void
   3569  1.113.8.2      matt sipcom_sis900_mii_statchg(struct device *self)
   3570        1.1   thorpej {
   3571        1.1   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
   3572       1.89   thorpej 	struct mii_data *mii = &sc->sc_mii;
   3573        1.1   thorpej 	u_int32_t flowctl;
   3574        1.1   thorpej 
   3575        1.1   thorpej 	/*
   3576       1.89   thorpej 	 * Get flow control negotiation result.
   3577       1.89   thorpej 	 */
   3578       1.89   thorpej 	if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
   3579       1.89   thorpej 	    (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
   3580       1.89   thorpej 		sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
   3581       1.89   thorpej 		mii->mii_media_active &= ~IFM_ETH_FMASK;
   3582       1.89   thorpej 	}
   3583       1.89   thorpej 
   3584       1.89   thorpej 	/*
   3585        1.1   thorpej 	 * Update TXCFG for full-duplex operation.
   3586        1.1   thorpej 	 */
   3587       1.89   thorpej 	if ((mii->mii_media_active & IFM_FDX) != 0)
   3588        1.1   thorpej 		sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
   3589        1.1   thorpej 	else
   3590        1.1   thorpej 		sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
   3591        1.1   thorpej 
   3592        1.1   thorpej 	/*
   3593        1.1   thorpej 	 * Update RXCFG for full-duplex or loopback.
   3594        1.1   thorpej 	 */
   3595       1.89   thorpej 	if ((mii->mii_media_active & IFM_FDX) != 0 ||
   3596       1.89   thorpej 	    IFM_SUBTYPE(mii->mii_media_active) == IFM_LOOP)
   3597        1.1   thorpej 		sc->sc_rxcfg |= RXCFG_ATX;
   3598        1.1   thorpej 	else
   3599        1.1   thorpej 		sc->sc_rxcfg &= ~RXCFG_ATX;
   3600        1.1   thorpej 
   3601        1.1   thorpej 	/*
   3602        1.1   thorpej 	 * Update IMR for use of 802.3x flow control.
   3603        1.1   thorpej 	 */
   3604       1.89   thorpej 	if (sc->sc_flowflags & IFM_FLOW) {
   3605        1.1   thorpej 		sc->sc_imr |= (ISR_PAUSE_END|ISR_PAUSE_ST);
   3606        1.1   thorpej 		flowctl = FLOWCTL_FLOWEN;
   3607        1.1   thorpej 	} else {
   3608        1.1   thorpej 		sc->sc_imr &= ~(ISR_PAUSE_END|ISR_PAUSE_ST);
   3609        1.1   thorpej 		flowctl = 0;
   3610        1.1   thorpej 	}
   3611        1.1   thorpej 
   3612  1.113.8.2      matt 	bus_space_write_4(sc->sc_st, sc->sc_sh, sc->sc_regs.r_txcfg,
   3613  1.113.8.2      matt 	    sc->sc_txcfg);
   3614  1.113.8.2      matt 	bus_space_write_4(sc->sc_st, sc->sc_sh, sc->sc_regs.r_rxcfg,
   3615  1.113.8.2      matt 	    sc->sc_rxcfg);
   3616        1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_IMR, sc->sc_imr);
   3617        1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_FLOWCTL, flowctl);
   3618       1.15   thorpej }
   3619       1.15   thorpej 
   3620       1.15   thorpej /*
   3621       1.15   thorpej  * sip_dp83815_mii_readreg:	[mii interface function]
   3622       1.15   thorpej  *
   3623       1.15   thorpej  *	Read a PHY register on the MII.
   3624       1.15   thorpej  */
   3625       1.95   thorpej static int
   3626  1.113.8.2      matt sipcom_dp83815_mii_readreg(struct device *self, int phy, int reg)
   3627       1.15   thorpej {
   3628       1.15   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
   3629       1.15   thorpej 	u_int32_t val;
   3630       1.15   thorpej 
   3631       1.15   thorpej 	/*
   3632       1.15   thorpej 	 * The DP83815 only has an internal PHY.  Only allow
   3633       1.15   thorpej 	 * MII address 0.
   3634       1.15   thorpej 	 */
   3635       1.15   thorpej 	if (phy != 0)
   3636       1.15   thorpej 		return (0);
   3637       1.15   thorpej 
   3638       1.15   thorpej 	/*
   3639       1.15   thorpej 	 * Apparently, after a reset, the DP83815 can take a while
   3640       1.15   thorpej 	 * to respond.  During this recovery period, the BMSR returns
   3641       1.15   thorpej 	 * a value of 0.  Catch this -- it's not supposed to happen
   3642       1.15   thorpej 	 * (the BMSR has some hardcoded-to-1 bits), and wait for the
   3643       1.15   thorpej 	 * PHY to come back to life.
   3644       1.15   thorpej 	 *
   3645       1.15   thorpej 	 * This works out because the BMSR is the first register
   3646       1.15   thorpej 	 * read during the PHY probe process.
   3647       1.15   thorpej 	 */
   3648       1.15   thorpej 	do {
   3649       1.15   thorpej 		val = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_NS_PHY(reg));
   3650       1.15   thorpej 	} while (reg == MII_BMSR && val == 0);
   3651       1.15   thorpej 
   3652       1.15   thorpej 	return (val & 0xffff);
   3653       1.15   thorpej }
   3654       1.15   thorpej 
   3655       1.15   thorpej /*
   3656       1.15   thorpej  * sip_dp83815_mii_writereg:	[mii interface function]
   3657       1.15   thorpej  *
   3658       1.15   thorpej  *	Write a PHY register to the MII.
   3659       1.15   thorpej  */
   3660       1.95   thorpej static void
   3661  1.113.8.2      matt sipcom_dp83815_mii_writereg(struct device *self, int phy, int reg, int val)
   3662       1.15   thorpej {
   3663       1.15   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
   3664       1.15   thorpej 
   3665       1.15   thorpej 	/*
   3666       1.15   thorpej 	 * The DP83815 only has an internal PHY.  Only allow
   3667       1.15   thorpej 	 * MII address 0.
   3668       1.15   thorpej 	 */
   3669       1.15   thorpej 	if (phy != 0)
   3670       1.15   thorpej 		return;
   3671       1.15   thorpej 
   3672       1.15   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_NS_PHY(reg), val);
   3673       1.15   thorpej }
   3674       1.15   thorpej 
   3675       1.15   thorpej /*
   3676       1.15   thorpej  * sip_dp83815_mii_statchg:	[mii interface function]
   3677       1.15   thorpej  *
   3678       1.15   thorpej  *	Callback from MII layer when media changes.
   3679       1.15   thorpej  */
   3680       1.95   thorpej static void
   3681  1.113.8.2      matt sipcom_dp83815_mii_statchg(struct device *self)
   3682       1.15   thorpej {
   3683       1.15   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
   3684       1.15   thorpej 
   3685       1.15   thorpej 	/*
   3686       1.15   thorpej 	 * Update TXCFG for full-duplex operation.
   3687       1.15   thorpej 	 */
   3688       1.15   thorpej 	if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
   3689       1.15   thorpej 		sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
   3690       1.15   thorpej 	else
   3691       1.15   thorpej 		sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
   3692       1.15   thorpej 
   3693       1.15   thorpej 	/*
   3694       1.15   thorpej 	 * Update RXCFG for full-duplex or loopback.
   3695       1.15   thorpej 	 */
   3696       1.15   thorpej 	if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0 ||
   3697       1.15   thorpej 	    IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_LOOP)
   3698       1.15   thorpej 		sc->sc_rxcfg |= RXCFG_ATX;
   3699       1.15   thorpej 	else
   3700       1.15   thorpej 		sc->sc_rxcfg &= ~RXCFG_ATX;
   3701       1.15   thorpej 
   3702       1.15   thorpej 	/*
   3703       1.15   thorpej 	 * XXX 802.3x flow control.
   3704       1.15   thorpej 	 */
   3705       1.15   thorpej 
   3706  1.113.8.2      matt 	bus_space_write_4(sc->sc_st, sc->sc_sh, sc->sc_regs.r_txcfg,
   3707  1.113.8.2      matt 	    sc->sc_txcfg);
   3708  1.113.8.2      matt 	bus_space_write_4(sc->sc_st, sc->sc_sh, sc->sc_regs.r_rxcfg,
   3709  1.113.8.2      matt 	    sc->sc_rxcfg);
   3710       1.78   thorpej 
   3711       1.78   thorpej 	/*
   3712       1.78   thorpej 	 * Some DP83815s experience problems when used with short
   3713       1.78   thorpej 	 * (< 30m/100ft) Ethernet cables in 100BaseTX mode.  This
   3714       1.78   thorpej 	 * sequence adjusts the DSP's signal attenuation to fix the
   3715       1.78   thorpej 	 * problem.
   3716       1.78   thorpej 	 */
   3717       1.78   thorpej 	if (IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_100_TX) {
   3718       1.78   thorpej 		uint32_t reg;
   3719       1.78   thorpej 
   3720       1.78   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, 0x00cc, 0x0001);
   3721       1.78   thorpej 
   3722       1.78   thorpej 		reg = bus_space_read_4(sc->sc_st, sc->sc_sh, 0x00f4);
   3723       1.78   thorpej 		reg &= 0x0fff;
   3724       1.78   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, 0x00f4, reg | 0x1000);
   3725       1.78   thorpej 		delay(100);
   3726       1.78   thorpej 		reg = bus_space_read_4(sc->sc_st, sc->sc_sh, 0x00fc);
   3727       1.78   thorpej 		reg &= 0x00ff;
   3728       1.78   thorpej 		if ((reg & 0x0080) == 0 || (reg >= 0x00d8)) {
   3729       1.78   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh, 0x00fc,
   3730       1.78   thorpej 			    0x00e8);
   3731       1.78   thorpej 			reg = bus_space_read_4(sc->sc_st, sc->sc_sh, 0x00f4);
   3732       1.78   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh, 0x00f4,
   3733       1.78   thorpej 			    reg | 0x20);
   3734       1.78   thorpej 		}
   3735       1.78   thorpej 
   3736       1.78   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, 0x00cc, 0);
   3737       1.78   thorpej 	}
   3738       1.25    briggs }
   3739       1.29   thorpej 
   3740       1.95   thorpej static void
   3741  1.113.8.2      matt sipcom_dp83820_read_macaddr(struct sip_softc *sc,
   3742      1.110  christos     const struct pci_attach_args *pa, u_int8_t *enaddr)
   3743       1.29   thorpej {
   3744       1.29   thorpej 	u_int16_t eeprom_data[SIP_DP83820_EEPROM_LENGTH / 2];
   3745       1.29   thorpej 	u_int8_t cksum, *e, match;
   3746       1.29   thorpej 	int i;
   3747       1.29   thorpej 
   3748       1.29   thorpej 	/*
   3749       1.29   thorpej 	 * EEPROM data format for the DP83820 can be found in
   3750       1.29   thorpej 	 * the DP83820 manual, section 4.2.4.
   3751       1.29   thorpej 	 */
   3752       1.25    briggs 
   3753  1.113.8.2      matt 	sipcom_read_eeprom(sc, 0, __arraycount(eeprom_data), eeprom_data);
   3754       1.29   thorpej 
   3755       1.29   thorpej 	match = eeprom_data[SIP_DP83820_EEPROM_CHECKSUM / 2] >> 8;
   3756       1.29   thorpej 	match = ~(match - 1);
   3757       1.29   thorpej 
   3758       1.29   thorpej 	cksum = 0x55;
   3759       1.29   thorpej 	e = (u_int8_t *) eeprom_data;
   3760       1.29   thorpej 	for (i = 0; i < SIP_DP83820_EEPROM_CHECKSUM; i++)
   3761       1.29   thorpej 		cksum += *e++;
   3762       1.29   thorpej 
   3763       1.29   thorpej 	if (cksum != match)
   3764       1.29   thorpej 		printf("%s: Checksum (%x) mismatch (%x)",
   3765       1.29   thorpej 		    sc->sc_dev.dv_xname, cksum, match);
   3766       1.29   thorpej 
   3767       1.29   thorpej 	enaddr[0] = eeprom_data[SIP_DP83820_EEPROM_PMATCH2 / 2] & 0xff;
   3768       1.29   thorpej 	enaddr[1] = eeprom_data[SIP_DP83820_EEPROM_PMATCH2 / 2] >> 8;
   3769       1.29   thorpej 	enaddr[2] = eeprom_data[SIP_DP83820_EEPROM_PMATCH1 / 2] & 0xff;
   3770       1.29   thorpej 	enaddr[3] = eeprom_data[SIP_DP83820_EEPROM_PMATCH1 / 2] >> 8;
   3771       1.29   thorpej 	enaddr[4] = eeprom_data[SIP_DP83820_EEPROM_PMATCH0 / 2] & 0xff;
   3772       1.29   thorpej 	enaddr[5] = eeprom_data[SIP_DP83820_EEPROM_PMATCH0 / 2] >> 8;
   3773       1.29   thorpej }
   3774  1.113.8.2      matt 
   3775       1.84      cube static void
   3776  1.113.8.2      matt sipcom_sis900_eeprom_delay(struct sip_softc *sc)
   3777       1.84      cube {
   3778       1.84      cube 	int i;
   3779       1.84      cube 
   3780       1.84      cube 	/*
   3781       1.84      cube 	 * FreeBSD goes from (300/33)+1 [10] to 0.  There must be
   3782       1.84      cube 	 * a reason, but I don't know it.
   3783       1.84      cube 	 */
   3784       1.84      cube 	for (i = 0; i < 10; i++)
   3785       1.84      cube 		bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CR);
   3786       1.84      cube }
   3787       1.84      cube 
   3788       1.95   thorpej static void
   3789  1.113.8.2      matt sipcom_sis900_read_macaddr(struct sip_softc *sc,
   3790      1.110  christos     const struct pci_attach_args *pa, u_int8_t *enaddr)
   3791       1.25    briggs {
   3792       1.25    briggs 	u_int16_t myea[ETHER_ADDR_LEN / 2];
   3793       1.25    briggs 
   3794       1.50    briggs 	switch (sc->sc_rev) {
   3795       1.44   thorpej 	case SIS_REV_630S:
   3796       1.44   thorpej 	case SIS_REV_630E:
   3797       1.44   thorpej 	case SIS_REV_630EA1:
   3798       1.51    briggs 	case SIS_REV_630ET:
   3799       1.45   thorpej 	case SIS_REV_635:
   3800       1.44   thorpej 		/*
   3801       1.44   thorpej 		 * The MAC address for the on-board Ethernet of
   3802       1.44   thorpej 		 * the SiS 630 chipset is in the NVRAM.  Kick
   3803       1.44   thorpej 		 * the chip into re-loading it from NVRAM, and
   3804       1.44   thorpej 		 * read the MAC address out of the filter registers.
   3805       1.44   thorpej 		 */
   3806       1.44   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_RLD);
   3807       1.44   thorpej 
   3808       1.44   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
   3809       1.44   thorpej 		    RFCR_RFADDR_NODE0);
   3810       1.44   thorpej 		myea[0] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
   3811       1.44   thorpej 		    0xffff;
   3812       1.44   thorpej 
   3813       1.44   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
   3814       1.44   thorpej 		    RFCR_RFADDR_NODE2);
   3815       1.44   thorpej 		myea[1] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
   3816       1.44   thorpej 		    0xffff;
   3817       1.44   thorpej 
   3818       1.44   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
   3819       1.44   thorpej 		    RFCR_RFADDR_NODE4);
   3820       1.44   thorpej 		myea[2] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
   3821       1.44   thorpej 		    0xffff;
   3822       1.44   thorpej 		break;
   3823       1.84      cube 
   3824       1.84      cube 	case SIS_REV_960:
   3825       1.84      cube 		{
   3826       1.86      cube #define	SIS_SET_EROMAR(x,y)	bus_space_write_4(x->sc_st, x->sc_sh, SIP_EROMAR,	\
   3827       1.86      cube 				    bus_space_read_4(x->sc_st, x->sc_sh, SIP_EROMAR) | (y))
   3828       1.86      cube 
   3829       1.86      cube #define	SIS_CLR_EROMAR(x,y)	bus_space_write_4(x->sc_st, x->sc_sh, SIP_EROMAR,	\
   3830       1.86      cube 				    bus_space_read_4(x->sc_st, x->sc_sh, SIP_EROMAR) & ~(y))
   3831       1.86      cube 
   3832       1.84      cube 			int waittime, i;
   3833       1.84      cube 
   3834       1.84      cube 			/* Allow to read EEPROM from LAN. It is shared
   3835       1.84      cube 			 * between a 1394 controller and the NIC and each
   3836       1.84      cube 			 * time we access it, we need to set SIS_EECMD_REQ.
   3837       1.84      cube 			 */
   3838       1.84      cube 			SIS_SET_EROMAR(sc, EROMAR_REQ);
   3839       1.84      cube 
   3840       1.84      cube 			for (waittime = 0; waittime < 1000; waittime++) { /* 1 ms max */
   3841       1.84      cube 				/* Force EEPROM to idle state. */
   3842       1.84      cube 
   3843       1.84      cube 				/*
   3844       1.84      cube 				 * XXX-cube This is ugly.  I'll look for docs about it.
   3845       1.84      cube 				 */
   3846       1.84      cube 				SIS_SET_EROMAR(sc, EROMAR_EECS);
   3847  1.113.8.2      matt 				sipcom_sis900_eeprom_delay(sc);
   3848       1.84      cube 				for (i = 0; i <= 25; i++) { /* Yes, 26 times. */
   3849       1.84      cube 					SIS_SET_EROMAR(sc, EROMAR_EESK);
   3850  1.113.8.2      matt 					sipcom_sis900_eeprom_delay(sc);
   3851       1.84      cube 					SIS_CLR_EROMAR(sc, EROMAR_EESK);
   3852  1.113.8.2      matt 					sipcom_sis900_eeprom_delay(sc);
   3853       1.84      cube 				}
   3854       1.84      cube 				SIS_CLR_EROMAR(sc, EROMAR_EECS);
   3855  1.113.8.2      matt 				sipcom_sis900_eeprom_delay(sc);
   3856       1.84      cube 				bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_EROMAR, 0);
   3857       1.84      cube 
   3858       1.84      cube 				if (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_EROMAR) & EROMAR_GNT) {
   3859  1.113.8.2      matt 					sipcom_read_eeprom(sc, SIP_EEPROM_ETHERNET_ID0 >> 1,
   3860       1.84      cube 					    sizeof(myea) / sizeof(myea[0]), myea);
   3861       1.84      cube 					break;
   3862       1.84      cube 				}
   3863       1.84      cube 				DELAY(1);
   3864       1.84      cube 			}
   3865       1.84      cube 
   3866       1.84      cube 			/*
   3867       1.84      cube 			 * Set SIS_EECTL_CLK to high, so a other master
   3868       1.84      cube 			 * can operate on the i2c bus.
   3869       1.84      cube 			 */
   3870       1.84      cube 			SIS_SET_EROMAR(sc, EROMAR_EESK);
   3871       1.84      cube 
   3872       1.84      cube 			/* Refuse EEPROM access by LAN */
   3873       1.84      cube 			SIS_SET_EROMAR(sc, EROMAR_DONE);
   3874       1.84      cube 		} break;
   3875       1.44   thorpej 
   3876       1.44   thorpej 	default:
   3877  1.113.8.2      matt 		sipcom_read_eeprom(sc, SIP_EEPROM_ETHERNET_ID0 >> 1,
   3878       1.44   thorpej 		    sizeof(myea) / sizeof(myea[0]), myea);
   3879       1.44   thorpej 	}
   3880       1.25    briggs 
   3881       1.25    briggs 	enaddr[0] = myea[0] & 0xff;
   3882       1.25    briggs 	enaddr[1] = myea[0] >> 8;
   3883       1.25    briggs 	enaddr[2] = myea[1] & 0xff;
   3884       1.25    briggs 	enaddr[3] = myea[1] >> 8;
   3885       1.25    briggs 	enaddr[4] = myea[2] & 0xff;
   3886       1.25    briggs 	enaddr[5] = myea[2] >> 8;
   3887       1.25    briggs }
   3888       1.25    briggs 
   3889       1.29   thorpej /* Table and macro to bit-reverse an octet. */
   3890       1.29   thorpej static const u_int8_t bbr4[] = {0,8,4,12,2,10,6,14,1,9,5,13,3,11,7,15};
   3891       1.25    briggs #define bbr(v)	((bbr4[(v)&0xf] << 4) | bbr4[((v)>>4) & 0xf])
   3892       1.25    briggs 
   3893       1.95   thorpej static void
   3894  1.113.8.2      matt sipcom_dp83815_read_macaddr(struct sip_softc *sc,
   3895      1.110  christos     const struct pci_attach_args *pa, u_int8_t *enaddr)
   3896       1.25    briggs {
   3897       1.25    briggs 	u_int16_t eeprom_data[SIP_DP83815_EEPROM_LENGTH / 2], *ea;
   3898       1.25    briggs 	u_int8_t cksum, *e, match;
   3899       1.25    briggs 	int i;
   3900       1.25    briggs 
   3901  1.113.8.2      matt 	sipcom_read_eeprom(sc, 0, sizeof(eeprom_data) /
   3902       1.29   thorpej 	    sizeof(eeprom_data[0]), eeprom_data);
   3903       1.25    briggs 
   3904       1.25    briggs 	match = eeprom_data[SIP_DP83815_EEPROM_CHECKSUM/2] >> 8;
   3905       1.25    briggs 	match = ~(match - 1);
   3906       1.25    briggs 
   3907       1.25    briggs 	cksum = 0x55;
   3908       1.25    briggs 	e = (u_int8_t *) eeprom_data;
   3909       1.25    briggs 	for (i=0 ; i<SIP_DP83815_EEPROM_CHECKSUM ; i++) {
   3910       1.25    briggs 		cksum += *e++;
   3911       1.25    briggs 	}
   3912       1.25    briggs 	if (cksum != match) {
   3913       1.25    briggs 		printf("%s: Checksum (%x) mismatch (%x)",
   3914       1.25    briggs 		    sc->sc_dev.dv_xname, cksum, match);
   3915       1.25    briggs 	}
   3916       1.25    briggs 
   3917       1.25    briggs 	/*
   3918       1.25    briggs 	 * Unrolled because it makes slightly more sense this way.
   3919       1.25    briggs 	 * The DP83815 stores the MAC address in bit 0 of word 6
   3920       1.25    briggs 	 * through bit 15 of word 8.
   3921       1.25    briggs 	 */
   3922       1.25    briggs 	ea = &eeprom_data[6];
   3923       1.25    briggs 	enaddr[0] = ((*ea & 0x1) << 7);
   3924       1.25    briggs 	ea++;
   3925       1.25    briggs 	enaddr[0] |= ((*ea & 0xFE00) >> 9);
   3926       1.25    briggs 	enaddr[1] = ((*ea & 0x1FE) >> 1);
   3927       1.25    briggs 	enaddr[2] = ((*ea & 0x1) << 7);
   3928       1.25    briggs 	ea++;
   3929       1.25    briggs 	enaddr[2] |= ((*ea & 0xFE00) >> 9);
   3930       1.25    briggs 	enaddr[3] = ((*ea & 0x1FE) >> 1);
   3931       1.25    briggs 	enaddr[4] = ((*ea & 0x1) << 7);
   3932       1.25    briggs 	ea++;
   3933       1.25    briggs 	enaddr[4] |= ((*ea & 0xFE00) >> 9);
   3934       1.25    briggs 	enaddr[5] = ((*ea & 0x1FE) >> 1);
   3935       1.25    briggs 
   3936       1.25    briggs 	/*
   3937       1.25    briggs 	 * In case that's not weird enough, we also need to reverse
   3938       1.25    briggs 	 * the bits in each byte.  This all actually makes more sense
   3939       1.25    briggs 	 * if you think about the EEPROM storage as an array of bits
   3940       1.25    briggs 	 * being shifted into bytes, but that's not how we're looking
   3941       1.25    briggs 	 * at it here...
   3942       1.25    briggs 	 */
   3943       1.28   thorpej 	for (i = 0; i < 6 ;i++)
   3944       1.25    briggs 		enaddr[i] = bbr(enaddr[i]);
   3945        1.1   thorpej }
   3946        1.1   thorpej 
   3947        1.1   thorpej /*
   3948        1.1   thorpej  * sip_mediastatus:	[ifmedia interface function]
   3949        1.1   thorpej  *
   3950        1.1   thorpej  *	Get the current interface media status.
   3951        1.1   thorpej  */
   3952       1.95   thorpej static void
   3953  1.113.8.2      matt sipcom_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   3954        1.1   thorpej {
   3955        1.1   thorpej 	struct sip_softc *sc = ifp->if_softc;
   3956        1.1   thorpej 
   3957        1.1   thorpej 	mii_pollstat(&sc->sc_mii);
   3958        1.1   thorpej 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
   3959       1.89   thorpej 	ifmr->ifm_active = (sc->sc_mii.mii_media_active & ~IFM_ETH_FMASK) |
   3960       1.89   thorpej 			   sc->sc_flowflags;
   3961        1.1   thorpej }
   3962        1.1   thorpej 
   3963        1.1   thorpej /*
   3964        1.1   thorpej  * sip_mediachange:	[ifmedia interface function]
   3965        1.1   thorpej  *
   3966        1.1   thorpej  *	Set hardware to newly-selected media.
   3967        1.1   thorpej  */
   3968       1.95   thorpej static int
   3969  1.113.8.2      matt sipcom_mediachange(struct ifnet *ifp)
   3970        1.1   thorpej {
   3971        1.1   thorpej 	struct sip_softc *sc = ifp->if_softc;
   3972        1.1   thorpej 
   3973        1.1   thorpej 	if (ifp->if_flags & IFF_UP)
   3974        1.1   thorpej 		mii_mediachg(&sc->sc_mii);
   3975        1.1   thorpej 	return (0);
   3976        1.1   thorpej }
   3977