Home | History | Annotate | Line # | Download | only in pci
if_sip.c revision 1.190
      1  1.190    andvar /*	$NetBSD: if_sip.c,v 1.190 2023/06/02 08:51:47 andvar Exp $	*/
      2   1.28   thorpej 
      3   1.28   thorpej /*-
      4   1.45   thorpej  * Copyright (c) 2001, 2002 The NetBSD Foundation, Inc.
      5   1.28   thorpej  * All rights reserved.
      6   1.28   thorpej  *
      7   1.28   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8   1.28   thorpej  * by Jason R. Thorpe.
      9   1.28   thorpej  *
     10   1.28   thorpej  * Redistribution and use in source and binary forms, with or without
     11   1.28   thorpej  * modification, are permitted provided that the following conditions
     12   1.28   thorpej  * are met:
     13   1.28   thorpej  * 1. Redistributions of source code must retain the above copyright
     14   1.28   thorpej  *    notice, this list of conditions and the following disclaimer.
     15   1.28   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.28   thorpej  *    notice, this list of conditions and the following disclaimer in the
     17   1.28   thorpej  *    documentation and/or other materials provided with the distribution.
     18   1.28   thorpej  *
     19   1.28   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.28   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.28   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.28   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.28   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.28   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.28   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.28   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.28   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.28   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.28   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     30   1.28   thorpej  */
     31    1.1   thorpej 
     32    1.1   thorpej /*-
     33    1.1   thorpej  * Copyright (c) 1999 Network Computer, Inc.
     34    1.1   thorpej  * All rights reserved.
     35    1.1   thorpej  *
     36    1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     37    1.1   thorpej  * modification, are permitted provided that the following conditions
     38    1.1   thorpej  * are met:
     39    1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     40    1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     41    1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     42    1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     43    1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     44    1.1   thorpej  * 3. Neither the name of Network Computer, Inc. nor the names of its
     45    1.1   thorpej  *    contributors may be used to endorse or promote products derived
     46    1.1   thorpej  *    from this software without specific prior written permission.
     47    1.1   thorpej  *
     48    1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY NETWORK COMPUTER, INC. AND CONTRIBUTORS
     49    1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     50    1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     51    1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     52    1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     53    1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     54    1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     55    1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     56    1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     57    1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     58    1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     59    1.1   thorpej  */
     60    1.1   thorpej 
     61    1.1   thorpej /*
     62   1.29   thorpej  * Device driver for the Silicon Integrated Systems SiS 900,
     63   1.29   thorpej  * SiS 7016 10/100, National Semiconductor DP83815 10/100, and
     64   1.29   thorpej  * National Semiconductor DP83820 10/100/1000 PCI Ethernet
     65   1.29   thorpej  * controllers.
     66  1.101     perry  *
     67   1.32   thorpej  * Originally written to support the SiS 900 by Jason R. Thorpe for
     68   1.32   thorpej  * Network Computer, Inc.
     69   1.29   thorpej  *
     70   1.29   thorpej  * TODO:
     71   1.29   thorpej  *
     72   1.58   thorpej  *	- Reduce the Rx interrupt load.
     73    1.1   thorpej  */
     74   1.43     lukem 
     75   1.43     lukem #include <sys/cdefs.h>
     76  1.190    andvar __KERNEL_RCSID(0, "$NetBSD: if_sip.c,v 1.190 2023/06/02 08:51:47 andvar Exp $");
     77    1.1   thorpej 
     78    1.1   thorpej #include <sys/param.h>
     79    1.1   thorpej #include <sys/systm.h>
     80    1.9   thorpej #include <sys/callout.h>
     81    1.1   thorpej #include <sys/mbuf.h>
     82    1.1   thorpej #include <sys/kernel.h>
     83    1.1   thorpej #include <sys/socket.h>
     84    1.1   thorpej #include <sys/ioctl.h>
     85    1.1   thorpej #include <sys/errno.h>
     86    1.1   thorpej #include <sys/device.h>
     87    1.1   thorpej #include <sys/queue.h>
     88  1.159  riastrad #include <sys/rndsource.h>
     89   1.65    itojun 
     90    1.1   thorpej #include <net/if.h>
     91    1.1   thorpej #include <net/if_dl.h>
     92    1.1   thorpej #include <net/if_media.h>
     93    1.1   thorpej #include <net/if_ether.h>
     94    1.1   thorpej #include <net/bpf.h>
     95    1.1   thorpej 
     96  1.115        ad #include <sys/bus.h>
     97  1.115        ad #include <sys/intr.h>
     98   1.14   tsutsui #include <machine/endian.h>
     99    1.1   thorpej 
    100   1.15   thorpej #include <dev/mii/mii.h>
    101    1.1   thorpej #include <dev/mii/miivar.h>
    102   1.29   thorpej #include <dev/mii/mii_bitbang.h>
    103    1.1   thorpej 
    104    1.1   thorpej #include <dev/pci/pcireg.h>
    105    1.1   thorpej #include <dev/pci/pcivar.h>
    106    1.1   thorpej #include <dev/pci/pcidevs.h>
    107    1.1   thorpej 
    108    1.1   thorpej #include <dev/pci/if_sipreg.h>
    109    1.1   thorpej 
    110    1.1   thorpej /*
    111    1.1   thorpej  * Transmit descriptor list size.  This is arbitrary, but allocate
    112   1.30   thorpej  * enough descriptors for 128 pending transmissions, and 8 segments
    113   1.88   thorpej  * per packet (64 for DP83820 for jumbo frames).
    114   1.88   thorpej  *
    115   1.88   thorpej  * This MUST work out to a power of 2.
    116    1.1   thorpej  */
    117  1.171   msaitoh #define	GSIP_NTXSEGS_ALLOC	16
    118  1.171   msaitoh #define	SIP_NTXSEGS_ALLOC	8
    119    1.1   thorpej 
    120   1.30   thorpej #define	SIP_TXQUEUELEN		256
    121  1.116    dyoung #define	MAX_SIP_NTXDESC	\
    122  1.116    dyoung     (SIP_TXQUEUELEN * MAX(SIP_NTXSEGS_ALLOC, GSIP_NTXSEGS_ALLOC))
    123   1.46   thorpej 
    124    1.1   thorpej /*
    125    1.1   thorpej  * Receive descriptor list size.  We have one Rx buffer per incoming
    126    1.1   thorpej  * packet, so this logic is a little simpler.
    127   1.36   thorpej  *
    128   1.36   thorpej  * Actually, on the DP83820, we allow the packet to consume more than
    129   1.36   thorpej  * one buffer, in order to support jumbo Ethernet frames.  In that
    130   1.36   thorpej  * case, a packet may consume up to 5 buffers (assuming a 2048 byte
    131   1.36   thorpej  * mbuf cluster).  256 receive buffers is only 51 maximum size packets,
    132   1.36   thorpej  * so we'd better be quick about handling receive interrupts.
    133    1.1   thorpej  */
    134  1.116    dyoung #define	GSIP_NRXDESC		256
    135   1.30   thorpej #define	SIP_NRXDESC		128
    136  1.116    dyoung 
    137  1.116    dyoung #define	MAX_SIP_NRXDESC	MAX(GSIP_NRXDESC, SIP_NRXDESC)
    138    1.1   thorpej 
    139    1.1   thorpej /*
    140  1.180   thorpej  * Set this to 1 to force-disable using the 64-bit data path
    141  1.180   thorpej  * on DP83820.
    142  1.180   thorpej  */
    143  1.180   thorpej static int gsip_disable_data64 = 0;
    144  1.180   thorpej 
    145  1.180   thorpej /*
    146    1.1   thorpej  * Control structures are DMA'd to the SiS900 chip.  We allocate them in
    147    1.1   thorpej  * a single clump that maps to a single DMA segment to make several things
    148    1.1   thorpej  * easier.
    149    1.1   thorpej  */
    150    1.1   thorpej struct sip_control_data {
    151    1.1   thorpej 	/*
    152    1.1   thorpej 	 * The transmit descriptors.
    153    1.1   thorpej 	 */
    154  1.116    dyoung 	struct sip_desc scd_txdescs[MAX_SIP_NTXDESC];
    155    1.1   thorpej 
    156    1.1   thorpej 	/*
    157    1.1   thorpej 	 * The receive descriptors.
    158    1.1   thorpej 	 */
    159  1.116    dyoung 	struct sip_desc scd_rxdescs[MAX_SIP_NRXDESC];
    160    1.1   thorpej };
    161    1.1   thorpej 
    162    1.1   thorpej #define	SIP_CDOFF(x)	offsetof(struct sip_control_data, x)
    163    1.1   thorpej #define	SIP_CDTXOFF(x)	SIP_CDOFF(scd_txdescs[(x)])
    164    1.1   thorpej #define	SIP_CDRXOFF(x)	SIP_CDOFF(scd_rxdescs[(x)])
    165    1.1   thorpej 
    166    1.1   thorpej /*
    167    1.1   thorpej  * Software state for transmit jobs.
    168    1.1   thorpej  */
    169    1.1   thorpej struct sip_txsoft {
    170    1.1   thorpej 	struct mbuf *txs_mbuf;		/* head of our mbuf chain */
    171    1.1   thorpej 	bus_dmamap_t txs_dmamap;	/* our DMA map */
    172    1.1   thorpej 	int txs_firstdesc;		/* first descriptor in packet */
    173    1.1   thorpej 	int txs_lastdesc;		/* last descriptor in packet */
    174    1.1   thorpej 	SIMPLEQ_ENTRY(sip_txsoft) txs_q;
    175    1.1   thorpej };
    176    1.1   thorpej 
    177    1.1   thorpej SIMPLEQ_HEAD(sip_txsq, sip_txsoft);
    178    1.1   thorpej 
    179    1.1   thorpej /*
    180    1.1   thorpej  * Software state for receive jobs.
    181    1.1   thorpej  */
    182    1.1   thorpej struct sip_rxsoft {
    183    1.1   thorpej 	struct mbuf *rxs_mbuf;		/* head of our mbuf chain */
    184    1.1   thorpej 	bus_dmamap_t rxs_dmamap;	/* our DMA map */
    185    1.1   thorpej };
    186    1.1   thorpej 
    187  1.116    dyoung enum sip_attach_stage {
    188  1.116    dyoung 	  SIP_ATTACH_FIN = 0
    189  1.116    dyoung 	, SIP_ATTACH_CREATE_RXMAP
    190  1.116    dyoung 	, SIP_ATTACH_CREATE_TXMAP
    191  1.116    dyoung 	, SIP_ATTACH_LOAD_MAP
    192  1.116    dyoung 	, SIP_ATTACH_CREATE_MAP
    193  1.116    dyoung 	, SIP_ATTACH_MAP_MEM
    194  1.116    dyoung 	, SIP_ATTACH_ALLOC_MEM
    195  1.121    dyoung 	, SIP_ATTACH_INTR
    196  1.121    dyoung 	, SIP_ATTACH_MAP
    197  1.116    dyoung };
    198  1.116    dyoung 
    199    1.1   thorpej /*
    200    1.1   thorpej  * Software state per device.
    201    1.1   thorpej  */
    202    1.1   thorpej struct sip_softc {
    203  1.139    cegger 	device_t sc_dev;		/* generic device information */
    204  1.147    dyoung 	device_suspensor_t		sc_suspensor;
    205  1.146    dyoung 	pmf_qual_t			sc_qual;
    206  1.142    dyoung 
    207    1.1   thorpej 	bus_space_tag_t sc_st;		/* bus space tag */
    208    1.1   thorpej 	bus_space_handle_t sc_sh;	/* bus space handle */
    209  1.121    dyoung 	bus_size_t sc_sz;		/* bus space size */
    210    1.1   thorpej 	bus_dma_tag_t sc_dmat;		/* bus DMA tag */
    211  1.116    dyoung 	pci_chipset_tag_t sc_pc;
    212  1.116    dyoung 	bus_dma_segment_t sc_seg;
    213    1.1   thorpej 	struct ethercom sc_ethercom;	/* ethernet common data */
    214   1.15   thorpej 
    215   1.15   thorpej 	const struct sip_product *sc_model; /* which model are we? */
    216  1.179   thorpej 	bool sc_gigabit;		/* 1: 83820, 0: other */
    217  1.179   thorpej 	bool sc_dma64;			/* using 64-bit DMA addresses */
    218   1.45   thorpej 	int sc_rev;			/* chip revision */
    219    1.1   thorpej 
    220  1.179   thorpej 	unsigned int sc_bufptr_idx;
    221  1.179   thorpej 	unsigned int sc_cmdsts_idx;
    222  1.179   thorpej 	unsigned int sc_extsts_idx;	/* DP83820 only */
    223  1.179   thorpej 
    224    1.1   thorpej 	void *sc_ih;			/* interrupt cookie */
    225    1.1   thorpej 
    226    1.1   thorpej 	struct mii_data sc_mii;		/* MII/media information */
    227    1.1   thorpej 
    228  1.113        ad 	callout_t sc_tick_ch;		/* tick callout */
    229    1.9   thorpej 
    230    1.1   thorpej 	bus_dmamap_t sc_cddmamap;	/* control data DMA map */
    231    1.1   thorpej #define	sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    232    1.1   thorpej 
    233    1.1   thorpej 	/*
    234    1.1   thorpej 	 * Software state for transmit and receive descriptors.
    235    1.1   thorpej 	 */
    236    1.1   thorpej 	struct sip_txsoft sc_txsoft[SIP_TXQUEUELEN];
    237  1.116    dyoung 	struct sip_rxsoft sc_rxsoft[MAX_SIP_NRXDESC];
    238    1.1   thorpej 
    239    1.1   thorpej 	/*
    240    1.1   thorpej 	 * Control data structures.
    241    1.1   thorpej 	 */
    242    1.1   thorpej 	struct sip_control_data *sc_control_data;
    243    1.1   thorpej #define	sc_txdescs	sc_control_data->scd_txdescs
    244    1.1   thorpej #define	sc_rxdescs	sc_control_data->scd_rxdescs
    245    1.1   thorpej 
    246   1.30   thorpej #ifdef SIP_EVENT_COUNTERS
    247   1.30   thorpej 	/*
    248   1.30   thorpej 	 * Event counters.
    249   1.30   thorpej 	 */
    250   1.30   thorpej 	struct evcnt sc_ev_txdstall;	/* Tx stalled due to no txd */
    251   1.56   thorpej 	struct evcnt sc_ev_txforceintr;	/* Tx interrupts forced */
    252   1.56   thorpej 	struct evcnt sc_ev_txdintr;	/* Tx descriptor interrupts */
    253   1.56   thorpej 	struct evcnt sc_ev_txiintr;	/* Tx idle interrupts */
    254   1.30   thorpej 	struct evcnt sc_ev_rxintr;	/* Rx interrupts */
    255   1.62   thorpej 	struct evcnt sc_ev_hiberr;	/* HIBERR interrupts */
    256   1.94   thorpej 	struct evcnt sc_ev_rxpause;	/* PAUSE received */
    257  1.116    dyoung 	/* DP83820 only */
    258   1.94   thorpej 	struct evcnt sc_ev_txpause;	/* PAUSE transmitted */
    259   1.31   thorpej 	struct evcnt sc_ev_rxipsum;	/* IP checksums checked in-bound */
    260   1.31   thorpej 	struct evcnt sc_ev_rxtcpsum;	/* TCP checksums checked in-bound */
    261  1.190    andvar 	struct evcnt sc_ev_rxudpsum;	/* UDP checksums checked in-bound */
    262   1.31   thorpej 	struct evcnt sc_ev_txipsum;	/* IP checksums comp. out-bound */
    263   1.31   thorpej 	struct evcnt sc_ev_txtcpsum;	/* TCP checksums comp. out-bound */
    264   1.31   thorpej 	struct evcnt sc_ev_txudpsum;	/* UDP checksums comp. out-bound */
    265   1.30   thorpej #endif /* SIP_EVENT_COUNTERS */
    266   1.30   thorpej 
    267  1.171   msaitoh 	uint32_t sc_txcfg;		/* prototype TXCFG register */
    268  1.171   msaitoh 	uint32_t sc_rxcfg;		/* prototype RXCFG register */
    269  1.171   msaitoh 	uint32_t sc_imr;		/* prototype IMR register */
    270  1.171   msaitoh 	uint32_t sc_rfcr;		/* prototype RFCR register */
    271    1.1   thorpej 
    272  1.171   msaitoh 	uint32_t sc_cfg;		/* prototype CFG register */
    273   1.29   thorpej 
    274  1.171   msaitoh 	uint32_t sc_gpior;		/* prototype GPIOR register */
    275   1.29   thorpej 
    276  1.171   msaitoh 	uint32_t sc_tx_fill_thresh;	/* transmit fill threshold */
    277  1.171   msaitoh 	uint32_t sc_tx_drain_thresh;	/* transmit drain threshold */
    278    1.1   thorpej 
    279  1.171   msaitoh 	uint32_t sc_rx_drain_thresh;	/* receive drain threshold */
    280    1.1   thorpej 
    281   1.89   thorpej 	int	sc_flowflags;		/* 802.3x flow control flags */
    282   1.89   thorpej 	int	sc_rx_flow_thresh;	/* Rx FIFO threshold for flow control */
    283   1.89   thorpej 	int	sc_paused;		/* paused indication */
    284    1.1   thorpej 
    285    1.1   thorpej 	int	sc_txfree;		/* number of free Tx descriptors */
    286    1.1   thorpej 	int	sc_txnext;		/* next ready Tx descriptor */
    287   1.56   thorpej 	int	sc_txwin;		/* Tx descriptors since last intr */
    288    1.1   thorpej 
    289    1.1   thorpej 	struct sip_txsq sc_txfreeq;	/* free Tx descsofts */
    290    1.1   thorpej 	struct sip_txsq sc_txdirtyq;	/* dirty Tx descsofts */
    291    1.1   thorpej 
    292  1.106     pavel 	/* values of interface state at last init */
    293  1.106     pavel 	struct {
    294  1.106     pavel 		/* if_capenable */
    295  1.106     pavel 		uint64_t	if_capenable;
    296  1.106     pavel 		/* ec_capenable */
    297  1.106     pavel 		int		ec_capenable;
    298  1.106     pavel 		/* VLAN_ATTACHED */
    299  1.106     pavel 		int		is_vlan;
    300  1.106     pavel 	}	sc_prev;
    301  1.163   msaitoh 
    302  1.175   msaitoh 	u_short	sc_if_flags;
    303   1.98       kim 
    304    1.1   thorpej 	int	sc_rxptr;		/* next ready Rx descriptor/descsoft */
    305   1.36   thorpej 	int	sc_rxdiscard;
    306   1.36   thorpej 	int	sc_rxlen;
    307   1.36   thorpej 	struct mbuf *sc_rxhead;
    308   1.36   thorpej 	struct mbuf *sc_rxtail;
    309   1.36   thorpej 	struct mbuf **sc_rxtailp;
    310  1.116    dyoung 
    311  1.116    dyoung 	int sc_ntxdesc;
    312  1.116    dyoung 	int sc_ntxdesc_mask;
    313  1.116    dyoung 
    314  1.116    dyoung 	int sc_nrxdesc_mask;
    315  1.120    dyoung 
    316  1.120    dyoung 	const struct sip_parm {
    317  1.120    dyoung 		const struct sip_regs {
    318  1.120    dyoung 			int r_rxcfg;
    319  1.120    dyoung 			int r_txcfg;
    320  1.120    dyoung 		} p_regs;
    321  1.120    dyoung 
    322  1.120    dyoung 		const struct sip_bits {
    323  1.120    dyoung 			uint32_t b_txcfg_mxdma_8;
    324  1.120    dyoung 			uint32_t b_txcfg_mxdma_16;
    325  1.120    dyoung 			uint32_t b_txcfg_mxdma_32;
    326  1.120    dyoung 			uint32_t b_txcfg_mxdma_64;
    327  1.120    dyoung 			uint32_t b_txcfg_mxdma_128;
    328  1.120    dyoung 			uint32_t b_txcfg_mxdma_256;
    329  1.120    dyoung 			uint32_t b_txcfg_mxdma_512;
    330  1.120    dyoung 			uint32_t b_txcfg_flth_mask;
    331  1.120    dyoung 			uint32_t b_txcfg_drth_mask;
    332  1.120    dyoung 
    333  1.120    dyoung 			uint32_t b_rxcfg_mxdma_8;
    334  1.120    dyoung 			uint32_t b_rxcfg_mxdma_16;
    335  1.120    dyoung 			uint32_t b_rxcfg_mxdma_32;
    336  1.120    dyoung 			uint32_t b_rxcfg_mxdma_64;
    337  1.120    dyoung 			uint32_t b_rxcfg_mxdma_128;
    338  1.120    dyoung 			uint32_t b_rxcfg_mxdma_256;
    339  1.120    dyoung 			uint32_t b_rxcfg_mxdma_512;
    340  1.120    dyoung 
    341  1.120    dyoung 			uint32_t b_isr_txrcmp;
    342  1.120    dyoung 			uint32_t b_isr_rxrcmp;
    343  1.120    dyoung 			uint32_t b_isr_dperr;
    344  1.120    dyoung 			uint32_t b_isr_sserr;
    345  1.120    dyoung 			uint32_t b_isr_rmabt;
    346  1.120    dyoung 			uint32_t b_isr_rtabt;
    347  1.120    dyoung 
    348  1.120    dyoung 			uint32_t b_cmdsts_size_mask;
    349  1.120    dyoung 		} p_bits;
    350  1.120    dyoung 		int		p_filtmem;
    351  1.120    dyoung 		int		p_rxbuf_len;
    352  1.120    dyoung 		bus_size_t	p_tx_dmamap_size;
    353  1.120    dyoung 		int		p_ntxsegs;
    354  1.120    dyoung 		int		p_ntxsegs_alloc;
    355  1.120    dyoung 		int		p_nrxdesc;
    356  1.120    dyoung 	} *sc_parm;
    357  1.120    dyoung 
    358  1.120    dyoung 	void (*sc_rxintr)(struct sip_softc *);
    359  1.116    dyoung 
    360  1.151       tls 	krndsource_t rnd_source;	/* random source */
    361    1.1   thorpej };
    362    1.1   thorpej 
    363  1.120    dyoung #define	sc_bits	sc_parm->p_bits
    364  1.120    dyoung #define	sc_regs	sc_parm->p_regs
    365  1.120    dyoung 
    366  1.120    dyoung static const struct sip_parm sip_parm = {
    367  1.120    dyoung 	  .p_filtmem = OTHER_RFCR_NS_RFADDR_FILTMEM
    368  1.120    dyoung 	, .p_rxbuf_len = MCLBYTES - 1	/* field width */
    369  1.120    dyoung 	, .p_tx_dmamap_size = MCLBYTES
    370  1.120    dyoung 	, .p_ntxsegs = 16
    371  1.120    dyoung 	, .p_ntxsegs_alloc = SIP_NTXSEGS_ALLOC
    372  1.120    dyoung 	, .p_nrxdesc = SIP_NRXDESC
    373  1.120    dyoung 	, .p_bits = {
    374  1.171   msaitoh 		  .b_txcfg_mxdma_8	= 0x00200000	/*	 8 bytes */
    375  1.171   msaitoh 		, .b_txcfg_mxdma_16	= 0x00300000	/*	16 bytes */
    376  1.171   msaitoh 		, .b_txcfg_mxdma_32	= 0x00400000	/*	32 bytes */
    377  1.171   msaitoh 		, .b_txcfg_mxdma_64	= 0x00500000	/*	64 bytes */
    378  1.120    dyoung 		, .b_txcfg_mxdma_128	= 0x00600000	/*     128 bytes */
    379  1.120    dyoung 		, .b_txcfg_mxdma_256	= 0x00700000	/*     256 bytes */
    380  1.120    dyoung 		, .b_txcfg_mxdma_512	= 0x00000000	/*     512 bytes */
    381  1.120    dyoung 		, .b_txcfg_flth_mask	= 0x00003f00	/* Tx fill threshold */
    382  1.120    dyoung 		, .b_txcfg_drth_mask	= 0x0000003f	/* Tx drain threshold */
    383  1.120    dyoung 
    384  1.171   msaitoh 		, .b_rxcfg_mxdma_8	= 0x00200000	/*	 8 bytes */
    385  1.171   msaitoh 		, .b_rxcfg_mxdma_16	= 0x00300000	/*	16 bytes */
    386  1.171   msaitoh 		, .b_rxcfg_mxdma_32	= 0x00400000	/*	32 bytes */
    387  1.171   msaitoh 		, .b_rxcfg_mxdma_64	= 0x00500000	/*	64 bytes */
    388  1.120    dyoung 		, .b_rxcfg_mxdma_128	= 0x00600000	/*     128 bytes */
    389  1.120    dyoung 		, .b_rxcfg_mxdma_256	= 0x00700000	/*     256 bytes */
    390  1.120    dyoung 		, .b_rxcfg_mxdma_512	= 0x00000000	/*     512 bytes */
    391  1.120    dyoung 
    392  1.120    dyoung 		, .b_isr_txrcmp	= 0x02000000	/* transmit reset complete */
    393  1.120    dyoung 		, .b_isr_rxrcmp	= 0x01000000	/* receive reset complete */
    394  1.120    dyoung 		, .b_isr_dperr	= 0x00800000	/* detected parity error */
    395  1.120    dyoung 		, .b_isr_sserr	= 0x00400000	/* signalled system error */
    396  1.120    dyoung 		, .b_isr_rmabt	= 0x00200000	/* received master abort */
    397  1.120    dyoung 		, .b_isr_rtabt	= 0x00100000	/* received target abort */
    398  1.120    dyoung 		, .b_cmdsts_size_mask = OTHER_CMDSTS_SIZE_MASK
    399  1.120    dyoung 	}
    400  1.120    dyoung 	, .p_regs = {
    401  1.120    dyoung 		.r_rxcfg = OTHER_SIP_RXCFG,
    402  1.120    dyoung 		.r_txcfg = OTHER_SIP_TXCFG
    403  1.120    dyoung 	}
    404  1.120    dyoung }, gsip_parm = {
    405  1.120    dyoung 	  .p_filtmem = DP83820_RFCR_NS_RFADDR_FILTMEM
    406  1.120    dyoung 	, .p_rxbuf_len = MCLBYTES - 8
    407  1.120    dyoung 	, .p_tx_dmamap_size = ETHER_MAX_LEN_JUMBO
    408  1.120    dyoung 	, .p_ntxsegs = 64
    409  1.120    dyoung 	, .p_ntxsegs_alloc = GSIP_NTXSEGS_ALLOC
    410  1.120    dyoung 	, .p_nrxdesc = GSIP_NRXDESC
    411  1.120    dyoung 	, .p_bits = {
    412  1.171   msaitoh 		  .b_txcfg_mxdma_8	= 0x00100000	/*	 8 bytes */
    413  1.171   msaitoh 		, .b_txcfg_mxdma_16	= 0x00200000	/*	16 bytes */
    414  1.171   msaitoh 		, .b_txcfg_mxdma_32	= 0x00300000	/*	32 bytes */
    415  1.171   msaitoh 		, .b_txcfg_mxdma_64	= 0x00400000	/*	64 bytes */
    416  1.120    dyoung 		, .b_txcfg_mxdma_128	= 0x00500000	/*     128 bytes */
    417  1.120    dyoung 		, .b_txcfg_mxdma_256	= 0x00600000	/*     256 bytes */
    418  1.120    dyoung 		, .b_txcfg_mxdma_512	= 0x00700000	/*     512 bytes */
    419  1.120    dyoung 		, .b_txcfg_flth_mask	= 0x0000ff00	/* Fx fill threshold */
    420  1.120    dyoung 		, .b_txcfg_drth_mask	= 0x000000ff	/* Tx drain threshold */
    421  1.120    dyoung 
    422  1.171   msaitoh 		, .b_rxcfg_mxdma_8	= 0x00100000	/*	 8 bytes */
    423  1.171   msaitoh 		, .b_rxcfg_mxdma_16	= 0x00200000	/*	16 bytes */
    424  1.171   msaitoh 		, .b_rxcfg_mxdma_32	= 0x00300000	/*	32 bytes */
    425  1.171   msaitoh 		, .b_rxcfg_mxdma_64	= 0x00400000	/*	64 bytes */
    426  1.120    dyoung 		, .b_rxcfg_mxdma_128	= 0x00500000	/*     128 bytes */
    427  1.120    dyoung 		, .b_rxcfg_mxdma_256	= 0x00600000	/*     256 bytes */
    428  1.120    dyoung 		, .b_rxcfg_mxdma_512	= 0x00700000	/*     512 bytes */
    429  1.120    dyoung 
    430  1.120    dyoung 		, .b_isr_txrcmp	= 0x00400000	/* transmit reset complete */
    431  1.120    dyoung 		, .b_isr_rxrcmp	= 0x00200000	/* receive reset complete */
    432  1.120    dyoung 		, .b_isr_dperr	= 0x00100000	/* detected parity error */
    433  1.120    dyoung 		, .b_isr_sserr	= 0x00080000	/* signalled system error */
    434  1.120    dyoung 		, .b_isr_rmabt	= 0x00040000	/* received master abort */
    435  1.120    dyoung 		, .b_isr_rtabt	= 0x00020000	/* received target abort */
    436  1.120    dyoung 		, .b_cmdsts_size_mask = DP83820_CMDSTS_SIZE_MASK
    437  1.120    dyoung 	}
    438  1.120    dyoung 	, .p_regs = {
    439  1.120    dyoung 		.r_rxcfg = DP83820_SIP_RXCFG,
    440  1.120    dyoung 		.r_txcfg = DP83820_SIP_TXCFG
    441  1.120    dyoung 	}
    442  1.120    dyoung };
    443  1.120    dyoung 
    444  1.116    dyoung static inline int
    445  1.116    dyoung sip_nexttx(const struct sip_softc *sc, int x)
    446  1.116    dyoung {
    447  1.116    dyoung 	return (x + 1) & sc->sc_ntxdesc_mask;
    448  1.116    dyoung }
    449  1.116    dyoung 
    450  1.116    dyoung static inline int
    451  1.116    dyoung sip_nextrx(const struct sip_softc *sc, int x)
    452  1.116    dyoung {
    453  1.116    dyoung 	return (x + 1) & sc->sc_nrxdesc_mask;
    454  1.116    dyoung }
    455  1.116    dyoung 
    456  1.116    dyoung /* 83820 only */
    457  1.124    dyoung static inline void
    458  1.124    dyoung sip_rxchain_reset(struct sip_softc *sc)
    459  1.124    dyoung {
    460  1.124    dyoung 	sc->sc_rxtailp = &sc->sc_rxhead;
    461  1.124    dyoung 	*sc->sc_rxtailp = NULL;
    462  1.124    dyoung 	sc->sc_rxlen = 0;
    463  1.124    dyoung }
    464   1.36   thorpej 
    465  1.116    dyoung /* 83820 only */
    466  1.124    dyoung static inline void
    467  1.124    dyoung sip_rxchain_link(struct sip_softc *sc, struct mbuf *m)
    468  1.124    dyoung {
    469  1.124    dyoung 	*sc->sc_rxtailp = sc->sc_rxtail = m;
    470  1.124    dyoung 	sc->sc_rxtailp = &m->m_next;
    471  1.124    dyoung }
    472   1.36   thorpej 
    473   1.30   thorpej #ifdef SIP_EVENT_COUNTERS
    474   1.30   thorpej #define	SIP_EVCNT_INCR(ev)	(ev)->ev_count++
    475   1.30   thorpej #else
    476   1.30   thorpej #define	SIP_EVCNT_INCR(ev)	/* nothing */
    477   1.30   thorpej #endif
    478   1.30   thorpej 
    479    1.1   thorpej #define	SIP_CDTXADDR(sc, x)	((sc)->sc_cddma + SIP_CDTXOFF((x)))
    480    1.1   thorpej #define	SIP_CDRXADDR(sc, x)	((sc)->sc_cddma + SIP_CDRXOFF((x)))
    481    1.1   thorpej 
    482  1.124    dyoung static inline void
    483  1.179   thorpej sip_set_rxdp(struct sip_softc *sc, bus_addr_t addr)
    484  1.179   thorpej {
    485  1.179   thorpej 	if (sc->sc_gigabit)
    486  1.179   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXDP_HI,
    487  1.179   thorpej 		    BUS_ADDR_HI32(addr));
    488  1.179   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXDP, BUS_ADDR_LO32(addr));
    489  1.179   thorpej }
    490  1.179   thorpej 
    491  1.179   thorpej static inline void
    492  1.179   thorpej sip_set_txdp(struct sip_softc *sc, bus_addr_t addr)
    493  1.179   thorpej {
    494  1.179   thorpej 	if (sc->sc_gigabit)
    495  1.179   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXDP_HI,
    496  1.179   thorpej 		    BUS_ADDR_HI32(addr));
    497  1.179   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXDP, BUS_ADDR_LO32(addr));
    498  1.179   thorpej }
    499  1.179   thorpej 
    500  1.179   thorpej static inline void
    501  1.124    dyoung sip_cdtxsync(struct sip_softc *sc, const int x0, const int n0, const int ops)
    502  1.124    dyoung {
    503  1.124    dyoung 	int x, n;
    504  1.124    dyoung 
    505  1.124    dyoung 	x = x0;
    506  1.124    dyoung 	n = n0;
    507  1.124    dyoung 
    508  1.124    dyoung 	/* If it will wrap around, sync to the end of the ring. */
    509  1.124    dyoung 	if (x + n > sc->sc_ntxdesc) {
    510  1.124    dyoung 		bus_dmamap_sync(sc->sc_dmat, sc->sc_cddmamap,
    511  1.124    dyoung 		    SIP_CDTXOFF(x), sizeof(struct sip_desc) *
    512  1.124    dyoung 		    (sc->sc_ntxdesc - x), ops);
    513  1.124    dyoung 		n -= (sc->sc_ntxdesc - x);
    514  1.124    dyoung 		x = 0;
    515  1.124    dyoung 	}
    516  1.124    dyoung 
    517  1.124    dyoung 	/* Now sync whatever is left. */
    518  1.124    dyoung 	bus_dmamap_sync(sc->sc_dmat, sc->sc_cddmamap,
    519  1.124    dyoung 	    SIP_CDTXOFF(x), sizeof(struct sip_desc) * n, ops);
    520  1.124    dyoung }
    521  1.124    dyoung 
    522  1.124    dyoung static inline void
    523  1.124    dyoung sip_cdrxsync(struct sip_softc *sc, int x, int ops)
    524  1.124    dyoung {
    525  1.124    dyoung 	bus_dmamap_sync(sc->sc_dmat, sc->sc_cddmamap,
    526  1.124    dyoung 	    SIP_CDRXOFF(x), sizeof(struct sip_desc), ops);
    527  1.124    dyoung }
    528    1.1   thorpej 
    529  1.179   thorpej static void
    530  1.179   thorpej sip_init_txring(struct sip_softc *sc)
    531  1.179   thorpej {
    532  1.179   thorpej 	struct sip_desc *sipd;
    533  1.179   thorpej 	bus_addr_t next_desc;
    534  1.179   thorpej 	int i;
    535  1.120    dyoung 
    536  1.179   thorpej 	memset(sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
    537  1.179   thorpej 	for (i = 0; i < sc->sc_ntxdesc; i++) {
    538  1.179   thorpej 		sipd = &sc->sc_txdescs[i];
    539  1.179   thorpej 		next_desc = SIP_CDTXADDR(sc, sip_nexttx(sc, i));
    540  1.179   thorpej 		if (sc->sc_dma64) {
    541  1.179   thorpej 			sipd->sipd_words[GSIP64_DESC_LINK_LO] =
    542  1.179   thorpej 			    htole32(BUS_ADDR_LO32(next_desc));
    543  1.179   thorpej 			sipd->sipd_words[GSIP64_DESC_LINK_HI] =
    544  1.179   thorpej 			    htole32(BUS_ADDR_HI32(next_desc));
    545  1.179   thorpej 		} else {
    546  1.179   thorpej 			/* SIP_DESC_LINK == GSIP_DESC_LINK */
    547  1.179   thorpej 			sipd->sipd_words[SIP_DESC_LINK] = htole32(next_desc);
    548  1.179   thorpej 		}
    549  1.179   thorpej 	}
    550  1.179   thorpej 	sip_cdtxsync(sc, 0, sc->sc_ntxdesc,
    551  1.179   thorpej 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    552  1.179   thorpej 	sc->sc_txfree = sc->sc_ntxdesc;
    553  1.179   thorpej 	sc->sc_txnext = 0;
    554  1.179   thorpej 	sc->sc_txwin = 0;
    555  1.120    dyoung }
    556  1.120    dyoung 
    557  1.179   thorpej static inline void
    558  1.179   thorpej sip_init_txdesc(struct sip_softc *sc, int x, bus_addr_t bufptr, uint32_t cmdsts)
    559  1.120    dyoung {
    560  1.179   thorpej 	struct sip_desc *sipd = &sc->sc_txdescs[x];
    561  1.179   thorpej 
    562  1.179   thorpej 	if (sc->sc_dma64) {
    563  1.179   thorpej 		sipd->sipd_words[GSIP64_DESC_BUFPTR_LO] =
    564  1.179   thorpej 		    htole32(BUS_ADDR_LO32(bufptr));
    565  1.179   thorpej 		sipd->sipd_words[GSIP64_DESC_BUFPTR_HI] =
    566  1.179   thorpej 		    htole32(BUS_ADDR_HI32(bufptr));
    567  1.179   thorpej 	} else {
    568  1.179   thorpej 		sipd->sipd_words[sc->sc_bufptr_idx] = htole32(bufptr);
    569  1.179   thorpej 	}
    570  1.179   thorpej 	sipd->sipd_words[sc->sc_extsts_idx] = 0;
    571  1.179   thorpej 	sipd->sipd_words[sc->sc_cmdsts_idx] = htole32(cmdsts);
    572  1.179   thorpej 	/* sip_cdtxsync() will be done later. */
    573  1.120    dyoung }
    574  1.120    dyoung 
    575  1.116    dyoung static inline void
    576  1.124    dyoung sip_init_rxdesc(struct sip_softc *sc, int x)
    577  1.116    dyoung {
    578  1.116    dyoung 	struct sip_rxsoft *rxs = &sc->sc_rxsoft[x];
    579  1.116    dyoung 	struct sip_desc *sipd = &sc->sc_rxdescs[x];
    580  1.179   thorpej 	const bus_addr_t next_desc = SIP_CDRXADDR(sc, sip_nextrx(sc, x));
    581  1.116    dyoung 
    582  1.179   thorpej 	if (sc->sc_dma64) {
    583  1.179   thorpej 		sipd->sipd_words[GSIP64_DESC_LINK_LO] =
    584  1.179   thorpej 		    htole32(BUS_ADDR_LO32(next_desc));
    585  1.179   thorpej 		sipd->sipd_words[GSIP64_DESC_LINK_HI] =
    586  1.179   thorpej 		    htole32(BUS_ADDR_HI32(next_desc));
    587  1.179   thorpej 		sipd->sipd_words[GSIP64_DESC_BUFPTR_LO] =
    588  1.179   thorpej 		    htole32(BUS_ADDR_LO32(rxs->rxs_dmamap->dm_segs[0].ds_addr));
    589  1.179   thorpej 		sipd->sipd_words[GSIP64_DESC_BUFPTR_HI] =
    590  1.179   thorpej 		    htole32(BUS_ADDR_HI32(rxs->rxs_dmamap->dm_segs[0].ds_addr));
    591  1.179   thorpej 	} else {
    592  1.179   thorpej 		sipd->sipd_words[SIP_DESC_LINK] = htole32(next_desc);
    593  1.179   thorpej 		sipd->sipd_words[sc->sc_bufptr_idx] =
    594  1.179   thorpej 		    htole32(rxs->rxs_dmamap->dm_segs[0].ds_addr);
    595  1.179   thorpej 	}
    596  1.179   thorpej 	sipd->sipd_words[sc->sc_extsts_idx] = 0;
    597  1.187  riastrad 	sip_cdrxsync(sc, x, BUS_DMASYNC_PREWRITE);
    598  1.179   thorpej 	sipd->sipd_words[sc->sc_cmdsts_idx] =
    599  1.179   thorpej 	    htole32(CMDSTS_INTR | (sc->sc_parm->p_rxbuf_len &
    600  1.179   thorpej 	    			   sc->sc_bits.b_cmdsts_size_mask));
    601  1.172   msaitoh 	sip_cdrxsync(sc, x, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    602  1.116    dyoung }
    603    1.1   thorpej 
    604   1.45   thorpej #define	SIP_CHIP_VERS(sc, v, p, r)					\
    605   1.45   thorpej 	((sc)->sc_model->sip_vendor == (v) &&				\
    606   1.45   thorpej 	 (sc)->sc_model->sip_product == (p) &&				\
    607   1.45   thorpej 	 (sc)->sc_rev == (r))
    608   1.45   thorpej 
    609   1.45   thorpej #define	SIP_CHIP_MODEL(sc, v, p)					\
    610   1.45   thorpej 	((sc)->sc_model->sip_vendor == (v) &&				\
    611   1.45   thorpej 	 (sc)->sc_model->sip_product == (p))
    612   1.45   thorpej 
    613   1.45   thorpej #define	SIP_SIS900_REV(sc, rev)						\
    614   1.45   thorpej 	SIP_CHIP_VERS((sc), PCI_VENDOR_SIS, PCI_PRODUCT_SIS_900, (rev))
    615   1.45   thorpej 
    616   1.14   tsutsui #define SIP_TIMEOUT 1000
    617   1.14   tsutsui 
    618  1.135    dyoung static int	sip_ifflags_cb(struct ethercom *);
    619  1.116    dyoung static void	sipcom_start(struct ifnet *);
    620  1.116    dyoung static void	sipcom_watchdog(struct ifnet *);
    621  1.116    dyoung static int	sipcom_ioctl(struct ifnet *, u_long, void *);
    622  1.116    dyoung static int	sipcom_init(struct ifnet *);
    623  1.116    dyoung static void	sipcom_stop(struct ifnet *, int);
    624   1.95   thorpej 
    625  1.116    dyoung static bool	sipcom_reset(struct sip_softc *);
    626  1.116    dyoung static void	sipcom_rxdrain(struct sip_softc *);
    627  1.120    dyoung static int	sipcom_add_rxbuf(struct sip_softc *, int);
    628  1.116    dyoung static void	sipcom_read_eeprom(struct sip_softc *, int, int,
    629  1.171   msaitoh 				      uint16_t *);
    630  1.116    dyoung static void	sipcom_tick(void *);
    631    1.1   thorpej 
    632  1.116    dyoung static void	sipcom_sis900_set_filter(struct sip_softc *);
    633  1.116    dyoung static void	sipcom_dp83815_set_filter(struct sip_softc *);
    634   1.15   thorpej 
    635  1.116    dyoung static void	sipcom_dp83820_read_macaddr(struct sip_softc *,
    636  1.171   msaitoh 		    const struct pci_attach_args *, uint8_t *);
    637  1.116    dyoung static void	sipcom_sis900_eeprom_delay(struct sip_softc *sc);
    638  1.116    dyoung static void	sipcom_sis900_read_macaddr(struct sip_softc *,
    639  1.171   msaitoh 		    const struct pci_attach_args *, uint8_t *);
    640  1.116    dyoung static void	sipcom_dp83815_read_macaddr(struct sip_softc *,
    641  1.171   msaitoh 		    const struct pci_attach_args *, uint8_t *);
    642   1.25    briggs 
    643  1.116    dyoung static int	sipcom_intr(void *);
    644  1.116    dyoung static void	sipcom_txintr(struct sip_softc *);
    645  1.120    dyoung static void	sip_rxintr(struct sip_softc *);
    646  1.120    dyoung static void	gsip_rxintr(struct sip_softc *);
    647    1.1   thorpej 
    648  1.169   msaitoh static int	sipcom_dp83820_mii_readreg(device_t, int, int, uint16_t *);
    649  1.169   msaitoh static int	sipcom_dp83820_mii_writereg(device_t, int, int, uint16_t);
    650  1.154      matt static void	sipcom_dp83820_mii_statchg(struct ifnet *);
    651  1.129    dyoung 
    652  1.169   msaitoh static int	sipcom_sis900_mii_readreg(device_t, int, int, uint16_t *);
    653  1.169   msaitoh static int	sipcom_sis900_mii_writereg(device_t, int, int, uint16_t);
    654  1.154      matt static void	sipcom_sis900_mii_statchg(struct ifnet *);
    655  1.129    dyoung 
    656  1.169   msaitoh static int	sipcom_dp83815_mii_readreg(device_t, int, int, uint16_t *);
    657  1.169   msaitoh static int	sipcom_dp83815_mii_writereg(device_t, int, int, uint16_t);
    658  1.154      matt static void	sipcom_dp83815_mii_statchg(struct ifnet *);
    659  1.116    dyoung 
    660  1.116    dyoung static void	sipcom_mediastatus(struct ifnet *, struct ifmediareq *);
    661  1.116    dyoung 
    662  1.140    dyoung static int	sipcom_match(device_t, cfdata_t, void *);
    663  1.129    dyoung static void	sipcom_attach(device_t, device_t, void *);
    664  1.116    dyoung static void	sipcom_do_detach(device_t, enum sip_attach_stage);
    665  1.116    dyoung static int	sipcom_detach(device_t, int);
    666  1.146    dyoung static bool	sipcom_resume(device_t, const pmf_qual_t *);
    667  1.146    dyoung static bool	sipcom_suspend(device_t, const pmf_qual_t *);
    668    1.1   thorpej 
    669  1.123    dyoung int	gsip_copy_small = 0;
    670  1.123    dyoung int	sip_copy_small = 0;
    671    1.2   thorpej 
    672  1.139    cegger CFATTACH_DECL3_NEW(gsip, sizeof(struct sip_softc),
    673  1.138    dyoung     sipcom_match, sipcom_attach, sipcom_detach, NULL, NULL, NULL,
    674  1.138    dyoung     DVF_DETACH_SHUTDOWN);
    675  1.139    cegger CFATTACH_DECL3_NEW(sip, sizeof(struct sip_softc),
    676  1.138    dyoung     sipcom_match, sipcom_attach, sipcom_detach, NULL, NULL, NULL,
    677  1.138    dyoung     DVF_DETACH_SHUTDOWN);
    678    1.1   thorpej 
    679   1.15   thorpej /*
    680   1.15   thorpej  * Descriptions of the variants of the SiS900.
    681   1.15   thorpej  */
    682   1.15   thorpej struct sip_variant {
    683  1.169   msaitoh 	int	(*sipv_mii_readreg)(device_t, int, int, uint16_t *);
    684  1.169   msaitoh 	int	(*sipv_mii_writereg)(device_t, int, int, uint16_t);
    685  1.154      matt 	void	(*sipv_mii_statchg)(struct ifnet *);
    686   1.28   thorpej 	void	(*sipv_set_filter)(struct sip_softc *);
    687  1.101     perry 	void	(*sipv_read_macaddr)(struct sip_softc *,
    688  1.171   msaitoh 		    const struct pci_attach_args *, uint8_t *);
    689   1.15   thorpej };
    690   1.15   thorpej 
    691  1.171   msaitoh static uint32_t sipcom_mii_bitbang_read(device_t);
    692  1.171   msaitoh static void	sipcom_mii_bitbang_write(device_t, uint32_t);
    693   1.29   thorpej 
    694  1.116    dyoung static const struct mii_bitbang_ops sipcom_mii_bitbang_ops = {
    695  1.116    dyoung 	sipcom_mii_bitbang_read,
    696  1.116    dyoung 	sipcom_mii_bitbang_write,
    697   1.29   thorpej 	{
    698   1.29   thorpej 		EROMAR_MDIO,		/* MII_BIT_MDO */
    699   1.29   thorpej 		EROMAR_MDIO,		/* MII_BIT_MDI */
    700   1.29   thorpej 		EROMAR_MDC,		/* MII_BIT_MDC */
    701   1.29   thorpej 		EROMAR_MDDIR,		/* MII_BIT_DIR_HOST_PHY */
    702   1.29   thorpej 		0,			/* MII_BIT_DIR_PHY_HOST */
    703   1.29   thorpej 	}
    704   1.29   thorpej };
    705   1.29   thorpej 
    706  1.116    dyoung static const struct sip_variant sipcom_variant_dp83820 = {
    707  1.116    dyoung 	sipcom_dp83820_mii_readreg,
    708  1.116    dyoung 	sipcom_dp83820_mii_writereg,
    709  1.116    dyoung 	sipcom_dp83820_mii_statchg,
    710  1.116    dyoung 	sipcom_dp83815_set_filter,
    711  1.116    dyoung 	sipcom_dp83820_read_macaddr,
    712   1.29   thorpej };
    713  1.116    dyoung 
    714  1.116    dyoung static const struct sip_variant sipcom_variant_sis900 = {
    715  1.116    dyoung 	sipcom_sis900_mii_readreg,
    716  1.116    dyoung 	sipcom_sis900_mii_writereg,
    717  1.116    dyoung 	sipcom_sis900_mii_statchg,
    718  1.116    dyoung 	sipcom_sis900_set_filter,
    719  1.116    dyoung 	sipcom_sis900_read_macaddr,
    720   1.15   thorpej };
    721   1.15   thorpej 
    722  1.116    dyoung static const struct sip_variant sipcom_variant_dp83815 = {
    723  1.116    dyoung 	sipcom_dp83815_mii_readreg,
    724  1.116    dyoung 	sipcom_dp83815_mii_writereg,
    725  1.116    dyoung 	sipcom_dp83815_mii_statchg,
    726  1.116    dyoung 	sipcom_dp83815_set_filter,
    727  1.116    dyoung 	sipcom_dp83815_read_macaddr,
    728   1.15   thorpej };
    729  1.116    dyoung 
    730   1.15   thorpej 
    731   1.15   thorpej /*
    732   1.15   thorpej  * Devices supported by this driver.
    733   1.15   thorpej  */
    734   1.95   thorpej static const struct sip_product {
    735   1.15   thorpej 	pci_vendor_id_t		sip_vendor;
    736   1.15   thorpej 	pci_product_id_t	sip_product;
    737   1.15   thorpej 	const char		*sip_name;
    738   1.15   thorpej 	const struct sip_variant *sip_variant;
    739  1.179   thorpej 	bool			sip_gigabit;
    740  1.116    dyoung } sipcom_products[] = {
    741   1.29   thorpej 	{ PCI_VENDOR_NS,	PCI_PRODUCT_NS_DP83820,
    742   1.29   thorpej 	  "NatSemi DP83820 Gigabit Ethernet",
    743  1.179   thorpej 	  &sipcom_variant_dp83820, true },
    744  1.179   thorpej 
    745   1.15   thorpej 	{ PCI_VENDOR_SIS,	PCI_PRODUCT_SIS_900,
    746   1.15   thorpej 	  "SiS 900 10/100 Ethernet",
    747  1.179   thorpej 	  &sipcom_variant_sis900, false },
    748   1.15   thorpej 	{ PCI_VENDOR_SIS,	PCI_PRODUCT_SIS_7016,
    749   1.15   thorpej 	  "SiS 7016 10/100 Ethernet",
    750  1.179   thorpej 	  &sipcom_variant_sis900, false },
    751   1.15   thorpej 
    752   1.15   thorpej 	{ PCI_VENDOR_NS,	PCI_PRODUCT_NS_DP83815,
    753   1.15   thorpej 	  "NatSemi DP83815 10/100 Ethernet",
    754  1.179   thorpej 	  &sipcom_variant_dp83815, false },
    755   1.15   thorpej 
    756   1.15   thorpej 	{ 0,			0,
    757   1.15   thorpej 	  NULL,
    758  1.179   thorpej 	  NULL, false },
    759   1.15   thorpej };
    760   1.15   thorpej 
    761   1.28   thorpej static const struct sip_product *
    762  1.119    dyoung sipcom_lookup(const struct pci_attach_args *pa, bool gigabit)
    763    1.1   thorpej {
    764    1.1   thorpej 	const struct sip_product *sip;
    765    1.1   thorpej 
    766  1.116    dyoung 	for (sip = sipcom_products; sip->sip_name != NULL; sip++) {
    767    1.1   thorpej 		if (PCI_VENDOR(pa->pa_id) == sip->sip_vendor &&
    768  1.119    dyoung 		    PCI_PRODUCT(pa->pa_id) == sip->sip_product &&
    769  1.119    dyoung 		    sip->sip_gigabit == gigabit)
    770  1.119    dyoung 			return sip;
    771    1.1   thorpej 	}
    772  1.119    dyoung 	return NULL;
    773    1.1   thorpej }
    774    1.1   thorpej 
    775   1.60   thorpej /*
    776   1.60   thorpej  * I really hate stupid hardware vendors.  There's a bit in the EEPROM
    777   1.60   thorpej  * which indicates if the card can do 64-bit data transfers.  Unfortunately,
    778   1.60   thorpej  * several vendors of 32-bit cards fail to clear this bit in the EEPROM,
    779   1.60   thorpej  * which means we try to use 64-bit data transfers on those cards if we
    780   1.60   thorpej  * happen to be plugged into a 32-bit slot.
    781   1.60   thorpej  *
    782   1.60   thorpej  * What we do is use this table of cards known to be 64-bit cards.  If
    783   1.60   thorpej  * you have a 64-bit card who's subsystem ID is not listed in this table,
    784   1.60   thorpej  * send the output of "pcictl dump ..." of the device to me so that your
    785   1.60   thorpej  * card will use the 64-bit data path when plugged into a 64-bit slot.
    786   1.60   thorpej  *
    787   1.85    keihan  *	-- Jason R. Thorpe <thorpej (at) NetBSD.org>
    788   1.60   thorpej  *	   June 30, 2002
    789   1.60   thorpej  */
    790   1.60   thorpej static int
    791  1.116    dyoung sipcom_check_64bit(const struct pci_attach_args *pa)
    792   1.60   thorpej {
    793   1.60   thorpej 	static const struct {
    794   1.60   thorpej 		pci_vendor_id_t c64_vendor;
    795   1.60   thorpej 		pci_product_id_t c64_product;
    796   1.60   thorpej 	} card64[] = {
    797   1.60   thorpej 		/* Asante GigaNIX */
    798   1.60   thorpej 		{ 0x128a,	0x0002 },
    799   1.61   thorpej 
    800   1.61   thorpej 		/* Accton EN1407-T, Planex GN-1000TE */
    801   1.61   thorpej 		{ 0x1113,	0x1407 },
    802   1.60   thorpej 
    803  1.155       chs 		/* Netgear GA621 */
    804   1.69   thorpej 		{ 0x1385,	0x621a },
    805   1.77    briggs 
    806  1.155       chs 		/* Netgear GA622 */
    807  1.155       chs 		{ 0x1385,	0x622a },
    808  1.155       chs 
    809  1.155       chs 		/* SMC EZ Card 1000 (9462TX) */
    810   1.77    briggs 		{ 0x10b8,	0x9462 },
    811   1.69   thorpej 
    812   1.60   thorpej 		{ 0, 0}
    813   1.60   thorpej 	};
    814   1.60   thorpej 	pcireg_t subsys;
    815   1.60   thorpej 	int i;
    816   1.60   thorpej 
    817   1.60   thorpej 	subsys = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
    818   1.60   thorpej 
    819   1.60   thorpej 	for (i = 0; card64[i].c64_vendor != 0; i++) {
    820   1.60   thorpej 		if (PCI_VENDOR(subsys) == card64[i].c64_vendor &&
    821   1.60   thorpej 		    PCI_PRODUCT(subsys) == card64[i].c64_product)
    822  1.171   msaitoh 			return 1;
    823   1.60   thorpej 	}
    824   1.60   thorpej 
    825  1.171   msaitoh 	return 0;
    826   1.60   thorpej }
    827   1.60   thorpej 
    828   1.95   thorpej static int
    829  1.140    dyoung sipcom_match(device_t parent, cfdata_t cf, void *aux)
    830    1.1   thorpej {
    831    1.1   thorpej 	struct pci_attach_args *pa = aux;
    832    1.1   thorpej 
    833  1.119    dyoung 	if (sipcom_lookup(pa, strcmp(cf->cf_name, "gsip") == 0) != NULL)
    834  1.119    dyoung 		return 1;
    835    1.1   thorpej 
    836  1.119    dyoung 	return 0;
    837    1.1   thorpej }
    838    1.1   thorpej 
    839   1.95   thorpej static void
    840  1.116    dyoung sipcom_dp83820_attach(struct sip_softc *sc, struct pci_attach_args *pa)
    841  1.116    dyoung {
    842  1.171   msaitoh 	uint32_t reg;
    843  1.116    dyoung 	int i;
    844  1.116    dyoung 
    845  1.116    dyoung 	/*
    846  1.116    dyoung 	 * Cause the chip to load configuration data from the EEPROM.
    847  1.116    dyoung 	 */
    848  1.116    dyoung 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_PTSCR, PTSCR_EELOAD_EN);
    849  1.116    dyoung 	for (i = 0; i < 10000; i++) {
    850  1.116    dyoung 		delay(10);
    851  1.116    dyoung 		if ((bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_PTSCR) &
    852  1.116    dyoung 		    PTSCR_EELOAD_EN) == 0)
    853  1.116    dyoung 			break;
    854  1.116    dyoung 	}
    855  1.116    dyoung 	if (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_PTSCR) &
    856  1.116    dyoung 	    PTSCR_EELOAD_EN) {
    857  1.116    dyoung 		printf("%s: timeout loading configuration from EEPROM\n",
    858  1.139    cegger 		    device_xname(sc->sc_dev));
    859  1.116    dyoung 		return;
    860  1.116    dyoung 	}
    861  1.116    dyoung 
    862  1.116    dyoung 	sc->sc_gpior = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_GPIOR);
    863  1.116    dyoung 
    864  1.116    dyoung 	reg = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CFG);
    865  1.116    dyoung 	if (reg & CFG_PCI64_DET) {
    866  1.180   thorpej 		const char *using64 = NULL;
    867  1.180   thorpej 
    868  1.180   thorpej 		if (reg & CFG_DATA64_EN) {
    869  1.180   thorpej 			/*
    870  1.180   thorpej 			 * Check to see if this card is 64-bit.  If so,
    871  1.180   thorpej 			 * enable 64-bit data transfers.
    872  1.180   thorpej 			 *
    873  1.180   thorpej 			 * We can't trust the DATA64_EN bit in the EEPROM,
    874  1.180   thorpej 			 * because vendors of 32-bit cards fail to clear
    875  1.180   thorpej 			 * that bit in many cases (yet the card still detects
    876  1.180   thorpej 			 * that it's in a 64-bit slot because I guess they
    877  1.180   thorpej 			 * wired up ACK64# and REQ64#).
    878  1.180   thorpej 			 */
    879  1.180   thorpej 			if (gsip_disable_data64)
    880  1.180   thorpej 				using64 = "force-disabled";
    881  1.180   thorpej 			else if (sipcom_check_64bit(pa)) {
    882  1.180   thorpej 				sc->sc_cfg |= CFG_DATA64_EN;
    883  1.180   thorpej 				using64 = "enabled";
    884  1.180   thorpej 			} else
    885  1.180   thorpej 				using64 = "disabled (32-bit card)";
    886  1.180   thorpej 		} else {
    887  1.180   thorpej 			using64 = "disabled in EEPROM";
    888  1.116    dyoung 		}
    889  1.183    andvar 		printf("%s: 64-bit slot detected, 64-bit transfers %s\n",
    890  1.180   thorpej 		    device_xname(sc->sc_dev), using64);
    891  1.116    dyoung 	}
    892  1.179   thorpej 
    893  1.179   thorpej 	/*
    894  1.179   thorpej 	 * The T64ADDR bit is loaded by the chip from the EEPROM and
    895  1.179   thorpej 	 * is read-only.
    896  1.179   thorpej 	 */
    897  1.179   thorpej 	if (reg & CFG_T64ADDR)
    898  1.179   thorpej 		sc->sc_cfg |= CFG_T64ADDR;
    899  1.116    dyoung 
    900  1.116    dyoung 	/*
    901  1.179   thorpej 	 * We can use 64-bit DMA addressing regardless of what
    902  1.179   thorpej 	 * sort of slot we're in.
    903  1.116    dyoung 	 */
    904  1.179   thorpej 	if (pci_dma64_available(pa)) {
    905  1.179   thorpej 		sc->sc_dmat = pa->pa_dmat64;
    906  1.116    dyoung 		sc->sc_cfg |= CFG_M64ADDR;
    907  1.179   thorpej 		sc->sc_dma64 = true;
    908  1.179   thorpej 	}
    909  1.116    dyoung 
    910  1.172   msaitoh 	if (reg & (CFG_TBI_EN | CFG_EXT_125)) {
    911  1.116    dyoung 		const char *sep = "";
    912  1.139    cegger 		printf("%s: using ", device_xname(sc->sc_dev));
    913  1.116    dyoung 		if (reg & CFG_EXT_125) {
    914  1.116    dyoung 			sc->sc_cfg |= CFG_EXT_125;
    915  1.179   thorpej 			printf("%sexternal 125MHz clock", sep);
    916  1.116    dyoung 			sep = ", ";
    917  1.116    dyoung 		}
    918  1.116    dyoung 		if (reg & CFG_TBI_EN) {
    919  1.116    dyoung 			sc->sc_cfg |= CFG_TBI_EN;
    920  1.116    dyoung 			printf("%sten-bit interface", sep);
    921  1.116    dyoung 			sep = ", ";
    922  1.116    dyoung 		}
    923  1.116    dyoung 		printf("\n");
    924  1.116    dyoung 	}
    925  1.116    dyoung 	if ((pa->pa_flags & PCI_FLAGS_MRM_OKAY) == 0 ||
    926  1.116    dyoung 	    (reg & CFG_MRM_DIS) != 0)
    927  1.116    dyoung 		sc->sc_cfg |= CFG_MRM_DIS;
    928  1.116    dyoung 	if ((pa->pa_flags & PCI_FLAGS_MWI_OKAY) == 0 ||
    929  1.116    dyoung 	    (reg & CFG_MWI_DIS) != 0)
    930  1.116    dyoung 		sc->sc_cfg |= CFG_MWI_DIS;
    931  1.116    dyoung 
    932  1.116    dyoung 	/*
    933  1.116    dyoung 	 * Use the extended descriptor format on the DP83820.  This
    934  1.116    dyoung 	 * gives us an interface to VLAN tagging and IPv4/TCP/UDP
    935  1.116    dyoung 	 * checksumming.
    936  1.116    dyoung 	 */
    937  1.116    dyoung 	sc->sc_cfg |= CFG_EXTSTS_EN;
    938  1.116    dyoung }
    939  1.116    dyoung 
    940  1.116    dyoung static int
    941  1.116    dyoung sipcom_detach(device_t self, int flags)
    942  1.116    dyoung {
    943  1.121    dyoung 	int s;
    944  1.121    dyoung 
    945  1.121    dyoung 	s = splnet();
    946  1.116    dyoung 	sipcom_do_detach(self, SIP_ATTACH_FIN);
    947  1.121    dyoung 	splx(s);
    948  1.121    dyoung 
    949  1.116    dyoung 	return 0;
    950  1.116    dyoung }
    951  1.116    dyoung 
    952  1.116    dyoung static void
    953  1.116    dyoung sipcom_do_detach(device_t self, enum sip_attach_stage stage)
    954  1.116    dyoung {
    955  1.116    dyoung 	int i;
    956  1.116    dyoung 	struct sip_softc *sc = device_private(self);
    957  1.116    dyoung 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    958  1.116    dyoung 
    959  1.116    dyoung 	/*
    960  1.116    dyoung 	 * Free any resources we've allocated during attach.
    961  1.116    dyoung 	 * Do this in reverse order and fall through.
    962  1.116    dyoung 	 */
    963  1.116    dyoung 	switch (stage) {
    964  1.116    dyoung 	case SIP_ATTACH_FIN:
    965  1.116    dyoung 		sipcom_stop(ifp, 1);
    966  1.116    dyoung 		pmf_device_deregister(self);
    967  1.121    dyoung #ifdef SIP_EVENT_COUNTERS
    968  1.121    dyoung 		/*
    969  1.121    dyoung 		 * Attach event counters.
    970  1.121    dyoung 		 */
    971  1.121    dyoung 		evcnt_detach(&sc->sc_ev_txforceintr);
    972  1.121    dyoung 		evcnt_detach(&sc->sc_ev_txdstall);
    973  1.121    dyoung 		evcnt_detach(&sc->sc_ev_hiberr);
    974  1.121    dyoung 		evcnt_detach(&sc->sc_ev_rxintr);
    975  1.121    dyoung 		evcnt_detach(&sc->sc_ev_txiintr);
    976  1.121    dyoung 		evcnt_detach(&sc->sc_ev_txdintr);
    977  1.121    dyoung 		if (!sc->sc_gigabit) {
    978  1.121    dyoung 			evcnt_detach(&sc->sc_ev_rxpause);
    979  1.121    dyoung 		} else {
    980  1.121    dyoung 			evcnt_detach(&sc->sc_ev_txudpsum);
    981  1.121    dyoung 			evcnt_detach(&sc->sc_ev_txtcpsum);
    982  1.121    dyoung 			evcnt_detach(&sc->sc_ev_txipsum);
    983  1.121    dyoung 			evcnt_detach(&sc->sc_ev_rxudpsum);
    984  1.121    dyoung 			evcnt_detach(&sc->sc_ev_rxtcpsum);
    985  1.121    dyoung 			evcnt_detach(&sc->sc_ev_rxipsum);
    986  1.121    dyoung 			evcnt_detach(&sc->sc_ev_txpause);
    987  1.121    dyoung 			evcnt_detach(&sc->sc_ev_rxpause);
    988  1.121    dyoung 		}
    989  1.121    dyoung #endif /* SIP_EVENT_COUNTERS */
    990  1.121    dyoung 
    991  1.121    dyoung 		rnd_detach_source(&sc->rnd_source);
    992  1.121    dyoung 
    993  1.121    dyoung 		ether_ifdetach(ifp);
    994  1.121    dyoung 		if_detach(ifp);
    995  1.116    dyoung 		mii_detach(&sc->sc_mii, MII_PHY_ANY, MII_OFFSET_ANY);
    996  1.177   thorpej 		ifmedia_fini(&sc->sc_mii.mii_media);
    997  1.116    dyoung 
    998  1.116    dyoung 		/*FALLTHROUGH*/
    999  1.116    dyoung 	case SIP_ATTACH_CREATE_RXMAP:
   1000  1.120    dyoung 		for (i = 0; i < sc->sc_parm->p_nrxdesc; i++) {
   1001  1.116    dyoung 			if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
   1002  1.116    dyoung 				bus_dmamap_destroy(sc->sc_dmat,
   1003  1.116    dyoung 				    sc->sc_rxsoft[i].rxs_dmamap);
   1004  1.116    dyoung 		}
   1005  1.116    dyoung 		/*FALLTHROUGH*/
   1006  1.116    dyoung 	case SIP_ATTACH_CREATE_TXMAP:
   1007  1.116    dyoung 		for (i = 0; i < SIP_TXQUEUELEN; i++) {
   1008  1.116    dyoung 			if (sc->sc_txsoft[i].txs_dmamap != NULL)
   1009  1.116    dyoung 				bus_dmamap_destroy(sc->sc_dmat,
   1010  1.116    dyoung 				    sc->sc_txsoft[i].txs_dmamap);
   1011  1.116    dyoung 		}
   1012  1.116    dyoung 		/*FALLTHROUGH*/
   1013  1.116    dyoung 	case SIP_ATTACH_LOAD_MAP:
   1014  1.116    dyoung 		bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
   1015  1.116    dyoung 		/*FALLTHROUGH*/
   1016  1.116    dyoung 	case SIP_ATTACH_CREATE_MAP:
   1017  1.116    dyoung 		bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
   1018  1.116    dyoung 		/*FALLTHROUGH*/
   1019  1.116    dyoung 	case SIP_ATTACH_MAP_MEM:
   1020  1.116    dyoung 		bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
   1021  1.116    dyoung 		    sizeof(struct sip_control_data));
   1022  1.116    dyoung 		/*FALLTHROUGH*/
   1023  1.116    dyoung 	case SIP_ATTACH_ALLOC_MEM:
   1024  1.116    dyoung 		bus_dmamem_free(sc->sc_dmat, &sc->sc_seg, 1);
   1025  1.121    dyoung 		/* FALLTHROUGH*/
   1026  1.121    dyoung 	case SIP_ATTACH_INTR:
   1027  1.121    dyoung 		pci_intr_disestablish(sc->sc_pc, sc->sc_ih);
   1028  1.121    dyoung 		/* FALLTHROUGH*/
   1029  1.121    dyoung 	case SIP_ATTACH_MAP:
   1030  1.121    dyoung 		bus_space_unmap(sc->sc_st, sc->sc_sh, sc->sc_sz);
   1031  1.116    dyoung 		break;
   1032  1.116    dyoung 	default:
   1033  1.116    dyoung 		break;
   1034  1.116    dyoung 	}
   1035  1.116    dyoung 	return;
   1036  1.116    dyoung }
   1037  1.116    dyoung 
   1038  1.116    dyoung static bool
   1039  1.146    dyoung sipcom_resume(device_t self, const pmf_qual_t *qual)
   1040  1.116    dyoung {
   1041  1.116    dyoung 	struct sip_softc *sc = device_private(self);
   1042  1.116    dyoung 
   1043  1.117    dyoung 	return sipcom_reset(sc);
   1044  1.116    dyoung }
   1045  1.116    dyoung 
   1046  1.130    dyoung static bool
   1047  1.146    dyoung sipcom_suspend(device_t self, const pmf_qual_t *qual)
   1048  1.130    dyoung {
   1049  1.130    dyoung 	struct sip_softc *sc = device_private(self);
   1050  1.130    dyoung 
   1051  1.130    dyoung 	sipcom_rxdrain(sc);
   1052  1.130    dyoung 	return true;
   1053  1.130    dyoung }
   1054  1.130    dyoung 
   1055  1.116    dyoung static void
   1056  1.119    dyoung sipcom_attach(device_t parent, device_t self, void *aux)
   1057    1.1   thorpej {
   1058  1.129    dyoung 	struct sip_softc *sc = device_private(self);
   1059    1.1   thorpej 	struct pci_attach_args *pa = aux;
   1060    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1061  1.172   msaitoh 	struct mii_data * const mii = &sc->sc_mii;
   1062    1.1   thorpej 	pci_chipset_tag_t pc = pa->pa_pc;
   1063    1.1   thorpej 	pci_intr_handle_t ih;
   1064    1.1   thorpej 	const char *intrstr = NULL;
   1065    1.1   thorpej 	bus_space_tag_t iot, memt;
   1066    1.1   thorpej 	bus_space_handle_t ioh, memh;
   1067  1.121    dyoung 	bus_size_t iosz, memsz;
   1068    1.1   thorpej 	int ioh_valid, memh_valid;
   1069    1.1   thorpej 	int i, rseg, error;
   1070    1.1   thorpej 	const struct sip_product *sip;
   1071  1.171   msaitoh 	uint8_t enaddr[ETHER_ADDR_LEN];
   1072  1.134    dyoung 	pcireg_t csr;
   1073   1.29   thorpej 	pcireg_t memtype;
   1074  1.116    dyoung 	bus_size_t tx_dmamap_size;
   1075  1.116    dyoung 	int ntxsegs_alloc;
   1076  1.119    dyoung 	cfdata_t cf = device_cfdata(self);
   1077  1.157  christos 	char intrbuf[PCI_INTRSTR_LEN];
   1078    1.1   thorpej 
   1079  1.113        ad 	callout_init(&sc->sc_tick_ch, 0);
   1080  1.178   thorpej 	callout_setfunc(&sc->sc_tick_ch, sipcom_tick, sc);
   1081    1.9   thorpej 
   1082  1.119    dyoung 	sip = sipcom_lookup(pa, strcmp(cf->cf_name, "gsip") == 0);
   1083    1.1   thorpej 	if (sip == NULL) {
   1084  1.163   msaitoh 		aprint_error("\n");
   1085  1.116    dyoung 		panic("%s: impossible", __func__);
   1086    1.1   thorpej 	}
   1087  1.139    cegger 	sc->sc_dev = self;
   1088  1.116    dyoung 	sc->sc_gigabit = sip->sip_gigabit;
   1089  1.179   thorpej 	sc->sc_dma64 = false;
   1090  1.142    dyoung 	pmf_self_suspensor_init(self, &sc->sc_suspensor, &sc->sc_qual);
   1091  1.116    dyoung 	sc->sc_pc = pc;
   1092  1.116    dyoung 
   1093  1.116    dyoung 	if (sc->sc_gigabit) {
   1094  1.179   thorpej 		if (sc->sc_dma64) {
   1095  1.179   thorpej 			sc->sc_bufptr_idx = GSIP64_DESC_BUFPTR_LO;
   1096  1.179   thorpej 			sc->sc_cmdsts_idx = GSIP64_DESC_CMDSTS;
   1097  1.179   thorpej 			sc->sc_extsts_idx = GSIP64_DESC_EXTSTS;
   1098  1.179   thorpej 		} else {
   1099  1.179   thorpej 			sc->sc_bufptr_idx = GSIP_DESC_BUFPTR;
   1100  1.179   thorpej 			sc->sc_cmdsts_idx = GSIP_DESC_CMDSTS;
   1101  1.179   thorpej 			sc->sc_extsts_idx = GSIP_DESC_EXTSTS;
   1102  1.179   thorpej 		}
   1103  1.120    dyoung 		sc->sc_rxintr = gsip_rxintr;
   1104  1.120    dyoung 		sc->sc_parm = &gsip_parm;
   1105  1.116    dyoung 	} else {
   1106  1.120    dyoung 		sc->sc_rxintr = sip_rxintr;
   1107  1.120    dyoung 		sc->sc_parm = &sip_parm;
   1108  1.179   thorpej 		sc->sc_bufptr_idx = SIP_DESC_BUFPTR;
   1109  1.179   thorpej 		sc->sc_cmdsts_idx = SIP_DESC_CMDSTS;
   1110  1.179   thorpej 		/*
   1111  1.179   thorpej 		 * EXTSTS doesn't really exist on non-GigE parts,
   1112  1.179   thorpej 		 * but we initialize the index for simplicity later.
   1113  1.179   thorpej 		 */
   1114  1.179   thorpej 		sc->sc_extsts_idx = GSIP_DESC_EXTSTS;
   1115  1.116    dyoung 	}
   1116  1.120    dyoung 	tx_dmamap_size = sc->sc_parm->p_tx_dmamap_size;
   1117  1.120    dyoung 	ntxsegs_alloc = sc->sc_parm->p_ntxsegs_alloc;
   1118  1.116    dyoung 	sc->sc_ntxdesc = SIP_TXQUEUELEN * ntxsegs_alloc;
   1119  1.116    dyoung 	sc->sc_ntxdesc_mask = sc->sc_ntxdesc - 1;
   1120  1.120    dyoung 	sc->sc_nrxdesc_mask = sc->sc_parm->p_nrxdesc - 1;
   1121  1.116    dyoung 
   1122   1.45   thorpej 	sc->sc_rev = PCI_REVISION(pa->pa_class);
   1123    1.1   thorpej 
   1124  1.163   msaitoh 	aprint_naive("\n");
   1125  1.163   msaitoh 	aprint_normal(": %s, rev %#02x\n", sip->sip_name, sc->sc_rev);
   1126    1.1   thorpej 
   1127   1.15   thorpej 	sc->sc_model = sip;
   1128    1.5   thorpej 
   1129    1.1   thorpej 	/*
   1130   1.46   thorpej 	 * XXX Work-around broken PXE firmware on some boards.
   1131   1.46   thorpej 	 *
   1132   1.46   thorpej 	 * The DP83815 shares an address decoder with the MEM BAR
   1133   1.46   thorpej 	 * and the ROM BAR.  Make sure the ROM BAR is disabled,
   1134   1.46   thorpej 	 * so that memory mapped access works.
   1135   1.46   thorpej 	 */
   1136   1.46   thorpej 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM,
   1137   1.46   thorpej 	    pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM) &
   1138   1.46   thorpej 	    ~PCI_MAPREG_ROM_ENABLE);
   1139   1.46   thorpej 
   1140   1.46   thorpej 	/*
   1141    1.1   thorpej 	 * Map the device.
   1142    1.1   thorpej 	 */
   1143    1.1   thorpej 	ioh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGIOA,
   1144    1.1   thorpej 	    PCI_MAPREG_TYPE_IO, 0,
   1145  1.121    dyoung 	    &iot, &ioh, NULL, &iosz) == 0);
   1146  1.116    dyoung 	if (sc->sc_gigabit) {
   1147  1.116    dyoung 		memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, SIP_PCI_CFGMA);
   1148  1.116    dyoung 		switch (memtype) {
   1149  1.116    dyoung 		case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
   1150  1.116    dyoung 		case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
   1151  1.116    dyoung 			memh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGMA,
   1152  1.121    dyoung 			    memtype, 0, &memt, &memh, NULL, &memsz) == 0);
   1153  1.116    dyoung 			break;
   1154  1.116    dyoung 		default:
   1155  1.116    dyoung 			memh_valid = 0;
   1156  1.116    dyoung 		}
   1157  1.116    dyoung 	} else {
   1158   1.29   thorpej 		memh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGMA,
   1159  1.172   msaitoh 		    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
   1160  1.121    dyoung 		    &memt, &memh, NULL, &memsz) == 0);
   1161   1.29   thorpej 	}
   1162   1.29   thorpej 
   1163    1.1   thorpej 	if (memh_valid) {
   1164    1.1   thorpej 		sc->sc_st = memt;
   1165    1.1   thorpej 		sc->sc_sh = memh;
   1166  1.121    dyoung 		sc->sc_sz = memsz;
   1167    1.1   thorpej 	} else if (ioh_valid) {
   1168    1.1   thorpej 		sc->sc_st = iot;
   1169    1.1   thorpej 		sc->sc_sh = ioh;
   1170  1.121    dyoung 		sc->sc_sz = iosz;
   1171    1.1   thorpej 	} else {
   1172  1.163   msaitoh 		aprint_error_dev(self, "unable to map device registers\n");
   1173    1.1   thorpej 		return;
   1174    1.1   thorpej 	}
   1175    1.1   thorpej 
   1176    1.1   thorpej 	sc->sc_dmat = pa->pa_dmat;
   1177    1.1   thorpej 
   1178   1.48   thorpej 	/*
   1179   1.48   thorpej 	 * Make sure bus mastering is enabled.  Also make sure
   1180   1.48   thorpej 	 * Write/Invalidate is enabled if we're allowed to use it.
   1181   1.48   thorpej 	 */
   1182  1.134    dyoung 	csr = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
   1183   1.48   thorpej 	if (pa->pa_flags & PCI_FLAGS_MWI_OKAY)
   1184  1.134    dyoung 		csr |= PCI_COMMAND_INVALIDATE_ENABLE;
   1185    1.1   thorpej 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
   1186  1.134    dyoung 	    csr | PCI_COMMAND_MASTER_ENABLE);
   1187    1.1   thorpej 
   1188  1.171   msaitoh 	/* Power up chip */
   1189  1.134    dyoung 	error = pci_activate(pa->pa_pc, pa->pa_tag, self, pci_activate_null);
   1190  1.134    dyoung 	if (error != 0 && error != EOPNOTSUPP) {
   1191  1.139    cegger 		aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
   1192  1.108  christos 		return;
   1193    1.1   thorpej 	}
   1194    1.1   thorpej 
   1195    1.1   thorpej 	/*
   1196    1.1   thorpej 	 * Map and establish our interrupt.
   1197    1.1   thorpej 	 */
   1198   1.23  sommerfe 	if (pci_intr_map(pa, &ih)) {
   1199  1.139    cegger 		aprint_error_dev(sc->sc_dev, "unable to map interrupt\n");
   1200    1.1   thorpej 		return;
   1201    1.1   thorpej 	}
   1202  1.157  christos 	intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
   1203  1.166   msaitoh 	sc->sc_ih = pci_intr_establish_xname(pc, ih, IPL_NET, sipcom_intr, sc,
   1204  1.166   msaitoh 	    device_xname(self));
   1205    1.1   thorpej 	if (sc->sc_ih == NULL) {
   1206  1.139    cegger 		aprint_error_dev(sc->sc_dev, "unable to establish interrupt");
   1207    1.1   thorpej 		if (intrstr != NULL)
   1208  1.143     njoly 			aprint_error(" at %s", intrstr);
   1209  1.143     njoly 		aprint_error("\n");
   1210  1.150  dholland 		sipcom_do_detach(self, SIP_ATTACH_MAP);
   1211  1.150  dholland 		return;
   1212    1.1   thorpej 	}
   1213  1.143     njoly 	aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
   1214    1.1   thorpej 
   1215    1.1   thorpej 	SIMPLEQ_INIT(&sc->sc_txfreeq);
   1216    1.1   thorpej 	SIMPLEQ_INIT(&sc->sc_txdirtyq);
   1217    1.1   thorpej 
   1218    1.1   thorpej 	/*
   1219    1.1   thorpej 	 * Allocate the control data structures, and create and load the
   1220    1.1   thorpej 	 * DMA map for it.
   1221    1.1   thorpej 	 */
   1222    1.1   thorpej 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
   1223  1.116    dyoung 	    sizeof(struct sip_control_data), PAGE_SIZE, 0, &sc->sc_seg, 1,
   1224  1.116    dyoung 	    &rseg, 0)) != 0) {
   1225  1.162   msaitoh 		aprint_error_dev(sc->sc_dev,
   1226  1.162   msaitoh 		    "unable to allocate control data, error = %d\n", error);
   1227  1.150  dholland 		sipcom_do_detach(self, SIP_ATTACH_INTR);
   1228  1.150  dholland 		return;
   1229    1.1   thorpej 	}
   1230    1.1   thorpej 
   1231  1.116    dyoung 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_seg, rseg,
   1232  1.111  christos 	    sizeof(struct sip_control_data), (void **)&sc->sc_control_data,
   1233  1.152  jakllsch 	    BUS_DMA_COHERENT)) != 0) {
   1234  1.162   msaitoh 		aprint_error_dev(sc->sc_dev,
   1235  1.162   msaitoh 		    "unable to map control data, error = %d\n", error);
   1236  1.116    dyoung 		sipcom_do_detach(self, SIP_ATTACH_ALLOC_MEM);
   1237    1.1   thorpej 	}
   1238    1.1   thorpej 
   1239    1.1   thorpej 	if ((error = bus_dmamap_create(sc->sc_dmat,
   1240    1.1   thorpej 	    sizeof(struct sip_control_data), 1,
   1241    1.1   thorpej 	    sizeof(struct sip_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
   1242  1.163   msaitoh 		aprint_error_dev(self, "unable to create control data DMA map"
   1243  1.163   msaitoh 		    ", error = %d\n", error);
   1244  1.116    dyoung 		sipcom_do_detach(self, SIP_ATTACH_MAP_MEM);
   1245    1.1   thorpej 	}
   1246    1.1   thorpej 
   1247    1.1   thorpej 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
   1248    1.1   thorpej 	    sc->sc_control_data, sizeof(struct sip_control_data), NULL,
   1249    1.1   thorpej 	    0)) != 0) {
   1250  1.163   msaitoh 		aprint_error_dev(self, "unable to load control data DMA map"
   1251  1.163   msaitoh 		    ", error = %d\n", error);
   1252  1.116    dyoung 		sipcom_do_detach(self, SIP_ATTACH_CREATE_MAP);
   1253    1.1   thorpej 	}
   1254    1.1   thorpej 
   1255    1.1   thorpej 	/*
   1256    1.1   thorpej 	 * Create the transmit buffer DMA maps.
   1257    1.1   thorpej 	 */
   1258    1.1   thorpej 	for (i = 0; i < SIP_TXQUEUELEN; i++) {
   1259  1.116    dyoung 		if ((error = bus_dmamap_create(sc->sc_dmat, tx_dmamap_size,
   1260  1.120    dyoung 		    sc->sc_parm->p_ntxsegs, MCLBYTES, 0, 0,
   1261    1.1   thorpej 		    &sc->sc_txsoft[i].txs_dmamap)) != 0) {
   1262  1.163   msaitoh 			aprint_error_dev(self, "unable to create tx DMA map %d"
   1263  1.163   msaitoh 			    ", error = %d\n", i, error);
   1264  1.116    dyoung 			sipcom_do_detach(self, SIP_ATTACH_CREATE_TXMAP);
   1265    1.1   thorpej 		}
   1266    1.1   thorpej 	}
   1267    1.1   thorpej 
   1268    1.1   thorpej 	/*
   1269    1.1   thorpej 	 * Create the receive buffer DMA maps.
   1270    1.1   thorpej 	 */
   1271  1.120    dyoung 	for (i = 0; i < sc->sc_parm->p_nrxdesc; i++) {
   1272    1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
   1273    1.1   thorpej 		    MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
   1274  1.163   msaitoh 			aprint_error_dev(self, "unable to create rx DMA map %d"
   1275  1.163   msaitoh 			    ", error = %d\n", i, error);
   1276  1.116    dyoung 			sipcom_do_detach(self, SIP_ATTACH_CREATE_RXMAP);
   1277    1.1   thorpej 		}
   1278    1.2   thorpej 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
   1279    1.1   thorpej 	}
   1280    1.1   thorpej 
   1281    1.1   thorpej 	/*
   1282    1.1   thorpej 	 * Reset the chip to a known state.
   1283    1.1   thorpej 	 */
   1284  1.116    dyoung 	sipcom_reset(sc);
   1285    1.1   thorpej 
   1286    1.1   thorpej 	/*
   1287   1.29   thorpej 	 * Read the Ethernet address from the EEPROM.  This might
   1288   1.29   thorpej 	 * also fetch other stuff from the EEPROM and stash it
   1289   1.29   thorpej 	 * in the softc.
   1290    1.1   thorpej 	 */
   1291   1.29   thorpej 	sc->sc_cfg = 0;
   1292  1.116    dyoung 	if (!sc->sc_gigabit) {
   1293  1.172   msaitoh 		if (SIP_SIS900_REV(sc, SIS_REV_635) ||
   1294  1.172   msaitoh 		    SIP_SIS900_REV(sc, SIS_REV_900B))
   1295  1.116    dyoung 			sc->sc_cfg |= (CFG_PESEL | CFG_RNDCNT);
   1296  1.116    dyoung 
   1297  1.172   msaitoh 		if (SIP_SIS900_REV(sc, SIS_REV_635) ||
   1298  1.172   msaitoh 		    SIP_SIS900_REV(sc, SIS_REV_960) ||
   1299  1.172   msaitoh 		    SIP_SIS900_REV(sc, SIS_REV_900B))
   1300  1.116    dyoung 			sc->sc_cfg |=
   1301  1.116    dyoung 			    (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CFG) &
   1302  1.116    dyoung 			     CFG_EDBMASTEN);
   1303  1.116    dyoung 	}
   1304   1.45   thorpej 
   1305   1.44   thorpej 	(*sip->sip_variant->sipv_read_macaddr)(sc, pa, enaddr);
   1306    1.1   thorpej 
   1307  1.163   msaitoh 	aprint_normal_dev(self, "Ethernet address %s\n",ether_sprintf(enaddr));
   1308    1.1   thorpej 
   1309    1.1   thorpej 	/*
   1310   1.29   thorpej 	 * Initialize the configuration register: aggressive PCI
   1311   1.29   thorpej 	 * bus request algorithm, default backoff, default OW timer,
   1312   1.29   thorpej 	 * default parity error detection.
   1313   1.29   thorpej 	 *
   1314   1.29   thorpej 	 * NOTE: "Big endian mode" is useless on the SiS900 and
   1315   1.29   thorpej 	 * friends -- it affects packet data, not descriptors.
   1316   1.29   thorpej 	 */
   1317  1.116    dyoung 	if (sc->sc_gigabit)
   1318  1.116    dyoung 		sipcom_dp83820_attach(sc, pa);
   1319   1.29   thorpej 
   1320   1.29   thorpej 	/*
   1321    1.1   thorpej 	 * Initialize our media structures and probe the MII.
   1322    1.1   thorpej 	 */
   1323  1.172   msaitoh 	mii->mii_ifp = ifp;
   1324  1.172   msaitoh 	mii->mii_readreg = sip->sip_variant->sipv_mii_readreg;
   1325  1.172   msaitoh 	mii->mii_writereg = sip->sip_variant->sipv_mii_writereg;
   1326  1.172   msaitoh 	mii->mii_statchg = sip->sip_variant->sipv_mii_statchg;
   1327  1.172   msaitoh 	sc->sc_ethercom.ec_mii = mii;
   1328  1.172   msaitoh 	ifmedia_init(&mii->mii_media, IFM_IMASK, ether_mediachange,
   1329  1.116    dyoung 	    sipcom_mediastatus);
   1330   1.63   thorpej 
   1331   1.89   thorpej 	/*
   1332   1.89   thorpej 	 * XXX We cannot handle flow control on the DP83815.
   1333   1.89   thorpej 	 */
   1334   1.89   thorpej 	if (SIP_CHIP_MODEL(sc, PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83815))
   1335  1.172   msaitoh 		mii_attach(sc->sc_dev, mii, 0xffffffff, MII_PHY_ANY,
   1336   1.89   thorpej 			   MII_OFFSET_ANY, 0);
   1337   1.89   thorpej 	else
   1338  1.172   msaitoh 		mii_attach(sc->sc_dev, mii, 0xffffffff, MII_PHY_ANY,
   1339   1.89   thorpej 			   MII_OFFSET_ANY, MIIF_DOPAUSE);
   1340  1.172   msaitoh 	if (LIST_FIRST(&mii->mii_phys) == NULL) {
   1341  1.172   msaitoh 		ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
   1342  1.172   msaitoh 		ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_NONE);
   1343    1.1   thorpej 	} else
   1344  1.172   msaitoh 		ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
   1345    1.1   thorpej 
   1346    1.1   thorpej 	ifp = &sc->sc_ethercom.ec_if;
   1347  1.139    cegger 	strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
   1348    1.1   thorpej 	ifp->if_softc = sc;
   1349    1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1350   1.98       kim 	sc->sc_if_flags = ifp->if_flags;
   1351  1.116    dyoung 	ifp->if_ioctl = sipcom_ioctl;
   1352  1.116    dyoung 	ifp->if_start = sipcom_start;
   1353  1.116    dyoung 	ifp->if_watchdog = sipcom_watchdog;
   1354  1.116    dyoung 	ifp->if_init = sipcom_init;
   1355  1.116    dyoung 	ifp->if_stop = sipcom_stop;
   1356   1.21   thorpej 	IFQ_SET_READY(&ifp->if_snd);
   1357    1.1   thorpej 
   1358    1.1   thorpej 	/*
   1359   1.29   thorpej 	 * We can support 802.1Q VLAN-sized frames.
   1360   1.29   thorpej 	 */
   1361   1.29   thorpej 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
   1362   1.29   thorpej 
   1363  1.116    dyoung 	if (sc->sc_gigabit) {
   1364  1.116    dyoung 		/*
   1365  1.116    dyoung 		 * And the DP83820 can do VLAN tagging in hardware, and
   1366  1.116    dyoung 		 * support the jumbo Ethernet MTU.
   1367  1.116    dyoung 		 */
   1368  1.116    dyoung 		sc->sc_ethercom.ec_capabilities |=
   1369  1.116    dyoung 		    ETHERCAP_VLAN_HWTAGGING | ETHERCAP_JUMBO_MTU;
   1370  1.174   msaitoh 		sc->sc_ethercom.ec_capenable |= ETHERCAP_VLAN_HWTAGGING;
   1371   1.31   thorpej 
   1372  1.116    dyoung 		/*
   1373  1.116    dyoung 		 * The DP83820 can do IPv4, TCPv4, and UDPv4 checksums
   1374  1.116    dyoung 		 * in hardware.
   1375  1.116    dyoung 		 */
   1376  1.116    dyoung 		ifp->if_capabilities |=
   1377  1.116    dyoung 		    IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
   1378  1.116    dyoung 		    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
   1379  1.116    dyoung 		    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
   1380  1.116    dyoung 	}
   1381   1.29   thorpej 
   1382   1.29   thorpej 	/*
   1383    1.1   thorpej 	 * Attach the interface.
   1384    1.1   thorpej 	 */
   1385    1.1   thorpej 	if_attach(ifp);
   1386  1.164     ozaki 	if_deferred_start_init(ifp, NULL);
   1387   1.14   tsutsui 	ether_ifattach(ifp, enaddr);
   1388  1.135    dyoung 	ether_set_ifflags_cb(&sc->sc_ethercom, sip_ifflags_cb);
   1389  1.106     pavel 	sc->sc_prev.ec_capenable = sc->sc_ethercom.ec_capenable;
   1390  1.106     pavel 	sc->sc_prev.is_vlan = VLAN_ATTACHED(&(sc)->sc_ethercom);
   1391  1.106     pavel 	sc->sc_prev.if_capenable = ifp->if_capenable;
   1392  1.139    cegger 	rnd_attach_source(&sc->rnd_source, device_xname(sc->sc_dev),
   1393  1.158       tls 	    RND_TYPE_NET, RND_FLAG_DEFAULT);
   1394    1.1   thorpej 
   1395   1.46   thorpej 	/*
   1396   1.46   thorpej 	 * The number of bytes that must be available in
   1397   1.46   thorpej 	 * the Tx FIFO before the bus master can DMA more
   1398   1.46   thorpej 	 * data into the FIFO.
   1399   1.46   thorpej 	 */
   1400   1.46   thorpej 	sc->sc_tx_fill_thresh = 64 / 32;
   1401   1.46   thorpej 
   1402   1.46   thorpej 	/*
   1403   1.46   thorpej 	 * Start at a drain threshold of 512 bytes.  We will
   1404   1.46   thorpej 	 * increase it if a DMA underrun occurs.
   1405   1.46   thorpej 	 *
   1406   1.46   thorpej 	 * XXX The minimum value of this variable should be
   1407   1.46   thorpej 	 * tuned.  We may be able to improve performance
   1408   1.46   thorpej 	 * by starting with a lower value.  That, however,
   1409   1.46   thorpej 	 * may trash the first few outgoing packets if the
   1410   1.46   thorpej 	 * PCI bus is saturated.
   1411   1.46   thorpej 	 */
   1412  1.116    dyoung 	if (sc->sc_gigabit)
   1413  1.116    dyoung 		sc->sc_tx_drain_thresh = 6400 / 32; /* from FreeBSD nge(4) */
   1414  1.116    dyoung 	else
   1415  1.116    dyoung 		sc->sc_tx_drain_thresh = 1504 / 32;
   1416   1.46   thorpej 
   1417   1.46   thorpej 	/*
   1418   1.47   thorpej 	 * Initialize the Rx FIFO drain threshold.
   1419   1.47   thorpej 	 *
   1420   1.46   thorpej 	 * This is in units of 8 bytes.
   1421   1.46   thorpej 	 *
   1422   1.46   thorpej 	 * We should never set this value lower than 2; 14 bytes are
   1423   1.46   thorpej 	 * required to filter the packet.
   1424   1.46   thorpej 	 */
   1425   1.47   thorpej 	sc->sc_rx_drain_thresh = 128 / 8;
   1426   1.46   thorpej 
   1427   1.30   thorpej #ifdef SIP_EVENT_COUNTERS
   1428   1.30   thorpej 	/*
   1429   1.30   thorpej 	 * Attach event counters.
   1430   1.30   thorpej 	 */
   1431   1.30   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
   1432  1.139    cegger 	    NULL, device_xname(sc->sc_dev), "txdstall");
   1433   1.56   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txforceintr, EVCNT_TYPE_INTR,
   1434  1.139    cegger 	    NULL, device_xname(sc->sc_dev), "txforceintr");
   1435   1.56   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdintr, EVCNT_TYPE_INTR,
   1436  1.139    cegger 	    NULL, device_xname(sc->sc_dev), "txdintr");
   1437   1.56   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txiintr, EVCNT_TYPE_INTR,
   1438  1.139    cegger 	    NULL, device_xname(sc->sc_dev), "txiintr");
   1439   1.30   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
   1440  1.139    cegger 	    NULL, device_xname(sc->sc_dev), "rxintr");
   1441   1.62   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_hiberr, EVCNT_TYPE_INTR,
   1442  1.139    cegger 	    NULL, device_xname(sc->sc_dev), "hiberr");
   1443  1.116    dyoung 	if (!sc->sc_gigabit) {
   1444  1.116    dyoung 		evcnt_attach_dynamic(&sc->sc_ev_rxpause, EVCNT_TYPE_INTR,
   1445  1.139    cegger 		    NULL, device_xname(sc->sc_dev), "rxpause");
   1446  1.116    dyoung 	} else {
   1447  1.116    dyoung 		evcnt_attach_dynamic(&sc->sc_ev_rxpause, EVCNT_TYPE_MISC,
   1448  1.139    cegger 		    NULL, device_xname(sc->sc_dev), "rxpause");
   1449  1.116    dyoung 		evcnt_attach_dynamic(&sc->sc_ev_txpause, EVCNT_TYPE_MISC,
   1450  1.139    cegger 		    NULL, device_xname(sc->sc_dev), "txpause");
   1451  1.116    dyoung 		evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
   1452  1.139    cegger 		    NULL, device_xname(sc->sc_dev), "rxipsum");
   1453  1.116    dyoung 		evcnt_attach_dynamic(&sc->sc_ev_rxtcpsum, EVCNT_TYPE_MISC,
   1454  1.139    cegger 		    NULL, device_xname(sc->sc_dev), "rxtcpsum");
   1455  1.116    dyoung 		evcnt_attach_dynamic(&sc->sc_ev_rxudpsum, EVCNT_TYPE_MISC,
   1456  1.139    cegger 		    NULL, device_xname(sc->sc_dev), "rxudpsum");
   1457  1.116    dyoung 		evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
   1458  1.139    cegger 		    NULL, device_xname(sc->sc_dev), "txipsum");
   1459  1.116    dyoung 		evcnt_attach_dynamic(&sc->sc_ev_txtcpsum, EVCNT_TYPE_MISC,
   1460  1.139    cegger 		    NULL, device_xname(sc->sc_dev), "txtcpsum");
   1461  1.116    dyoung 		evcnt_attach_dynamic(&sc->sc_ev_txudpsum, EVCNT_TYPE_MISC,
   1462  1.139    cegger 		    NULL, device_xname(sc->sc_dev), "txudpsum");
   1463  1.116    dyoung 	}
   1464   1.30   thorpej #endif /* SIP_EVENT_COUNTERS */
   1465   1.30   thorpej 
   1466  1.141   tsutsui 	if (pmf_device_register(self, sipcom_suspend, sipcom_resume))
   1467  1.141   tsutsui 		pmf_class_network_register(self, ifp);
   1468  1.141   tsutsui 	else
   1469  1.116    dyoung 		aprint_error_dev(self, "couldn't establish power handler\n");
   1470  1.116    dyoung }
   1471  1.116    dyoung 
   1472  1.116    dyoung static inline void
   1473  1.116    dyoung sipcom_set_extsts(struct sip_softc *sc, int lasttx, struct mbuf *m0,
   1474  1.116    dyoung     uint64_t capenable)
   1475  1.116    dyoung {
   1476  1.179   thorpej 	uint32_t extsts = 0;
   1477  1.118    dogcow #ifdef DEBUG
   1478  1.118    dogcow 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1479  1.118    dogcow #endif
   1480  1.116    dyoung 	/*
   1481  1.116    dyoung 	 * If VLANs are enabled and the packet has a VLAN tag, set
   1482  1.116    dyoung 	 * up the descriptor to encapsulate the packet for us.
   1483  1.116    dyoung 	 *
   1484  1.116    dyoung 	 * This apparently has to be on the last descriptor of
   1485  1.116    dyoung 	 * the packet.
   1486  1.116    dyoung 	 */
   1487  1.116    dyoung 
   1488  1.116    dyoung 	/*
   1489  1.116    dyoung 	 * Byte swapping is tricky. We need to provide the tag
   1490  1.116    dyoung 	 * in a network byte order. On a big-endian machine,
   1491  1.116    dyoung 	 * the byteorder is correct, but we need to swap it
   1492  1.116    dyoung 	 * anyway, because this will be undone by the outside
   1493  1.116    dyoung 	 * htole32(). That's why there must be an
   1494  1.116    dyoung 	 * unconditional swap instead of htons() inside.
   1495  1.116    dyoung 	 */
   1496  1.167  knakahar 	if (vlan_has_tag(m0)) {
   1497  1.179   thorpej 		sc->sc_txdescs[lasttx].sipd_words[sc->sc_extsts_idx] |=
   1498  1.156  christos 		    htole32(EXTSTS_VPKT |
   1499  1.167  knakahar 				(bswap16(vlan_get_tag(m0)) &
   1500  1.116    dyoung 				 EXTSTS_VTCI));
   1501  1.116    dyoung 	}
   1502  1.116    dyoung 
   1503  1.116    dyoung 	/*
   1504  1.116    dyoung 	 * If the upper-layer has requested IPv4/TCPv4/UDPv4
   1505  1.116    dyoung 	 * checksumming, set up the descriptor to do this work
   1506  1.116    dyoung 	 * for us.
   1507  1.116    dyoung 	 *
   1508  1.116    dyoung 	 * This apparently has to be on the first descriptor of
   1509  1.116    dyoung 	 * the packet.
   1510  1.116    dyoung 	 *
   1511  1.116    dyoung 	 * Byte-swap constants so the compiler can optimize.
   1512  1.116    dyoung 	 */
   1513  1.116    dyoung 	if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
   1514  1.116    dyoung 		KDASSERT(ifp->if_capenable & IFCAP_CSUM_IPv4_Tx);
   1515  1.116    dyoung 		SIP_EVCNT_INCR(&sc->sc_ev_txipsum);
   1516  1.116    dyoung 		extsts |= htole32(EXTSTS_IPPKT);
   1517  1.116    dyoung 	}
   1518  1.116    dyoung 	if (m0->m_pkthdr.csum_flags & M_CSUM_TCPv4) {
   1519  1.116    dyoung 		KDASSERT(ifp->if_capenable & IFCAP_CSUM_TCPv4_Tx);
   1520  1.116    dyoung 		SIP_EVCNT_INCR(&sc->sc_ev_txtcpsum);
   1521  1.116    dyoung 		extsts |= htole32(EXTSTS_TCPPKT);
   1522  1.116    dyoung 	} else if (m0->m_pkthdr.csum_flags & M_CSUM_UDPv4) {
   1523  1.116    dyoung 		KDASSERT(ifp->if_capenable & IFCAP_CSUM_UDPv4_Tx);
   1524  1.116    dyoung 		SIP_EVCNT_INCR(&sc->sc_ev_txudpsum);
   1525  1.116    dyoung 		extsts |= htole32(EXTSTS_UDPPKT);
   1526  1.116    dyoung 	}
   1527  1.179   thorpej 	sc->sc_txdescs[sc->sc_txnext].sipd_words[sc->sc_extsts_idx] |= extsts;
   1528    1.1   thorpej }
   1529    1.1   thorpej 
   1530    1.1   thorpej /*
   1531    1.1   thorpej  * sip_start:		[ifnet interface function]
   1532    1.1   thorpej  *
   1533    1.1   thorpej  *	Start packet transmission on the interface.
   1534    1.1   thorpej  */
   1535   1.95   thorpej static void
   1536  1.116    dyoung sipcom_start(struct ifnet *ifp)
   1537    1.1   thorpej {
   1538    1.1   thorpej 	struct sip_softc *sc = ifp->if_softc;
   1539   1.83   mycroft 	struct mbuf *m0;
   1540   1.83   mycroft 	struct mbuf *m;
   1541    1.1   thorpej 	struct sip_txsoft *txs;
   1542    1.1   thorpej 	bus_dmamap_t dmamap;
   1543   1.57   thorpej 	int error, nexttx, lasttx, seg;
   1544   1.57   thorpej 	int ofree = sc->sc_txfree;
   1545  1.179   thorpej 	uint32_t cmdsts;
   1546   1.57   thorpej #if 0
   1547   1.57   thorpej 	int firsttx = sc->sc_txnext;
   1548   1.57   thorpej #endif
   1549    1.1   thorpej 
   1550    1.1   thorpej 	/*
   1551    1.1   thorpej 	 * If we've been told to pause, don't transmit any more packets.
   1552    1.1   thorpej 	 */
   1553  1.116    dyoung 	if (!sc->sc_gigabit && sc->sc_paused)
   1554  1.181   thorpej 		return;
   1555    1.1   thorpej 
   1556  1.181   thorpej 	if ((ifp->if_flags & IFF_RUNNING) != IFF_RUNNING)
   1557    1.1   thorpej 		return;
   1558    1.1   thorpej 
   1559    1.1   thorpej 	/*
   1560    1.1   thorpej 	 * Loop through the send queue, setting up transmit descriptors
   1561    1.1   thorpej 	 * until we drain the queue, or use up all available transmit
   1562    1.1   thorpej 	 * descriptors.
   1563    1.1   thorpej 	 */
   1564  1.182   thorpej 	while ((txs = SIMPLEQ_FIRST(&sc->sc_txfreeq)) != NULL) {
   1565    1.1   thorpej 		/*
   1566    1.1   thorpej 		 * Grab a packet off the queue.
   1567    1.1   thorpej 		 */
   1568   1.21   thorpej 		IFQ_POLL(&ifp->if_snd, m0);
   1569    1.1   thorpej 		if (m0 == NULL)
   1570    1.1   thorpej 			break;
   1571   1.22   thorpej 		m = NULL;
   1572    1.1   thorpej 
   1573    1.1   thorpej 		dmamap = txs->txs_dmamap;
   1574    1.1   thorpej 
   1575   1.36   thorpej 		/*
   1576   1.36   thorpej 		 * Load the DMA map.  If this fails, the packet either
   1577  1.116    dyoung 		 * didn't fit in the alloted number of segments, or we
   1578  1.116    dyoung 		 * were short on resources.
   1579   1.36   thorpej 		 */
   1580   1.36   thorpej 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   1581  1.172   msaitoh 		    BUS_DMA_WRITE | BUS_DMA_NOWAIT);
   1582  1.116    dyoung 		/* In the non-gigabit case, we'll copy and try again. */
   1583  1.116    dyoung 		if (error != 0 && !sc->sc_gigabit) {
   1584    1.1   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
   1585    1.1   thorpej 			if (m == NULL) {
   1586    1.1   thorpej 				printf("%s: unable to allocate Tx mbuf\n",
   1587  1.139    cegger 				    device_xname(sc->sc_dev));
   1588    1.1   thorpej 				break;
   1589    1.1   thorpej 			}
   1590  1.105    bouyer 			MCLAIM(m, &sc->sc_ethercom.ec_tx_mowner);
   1591    1.1   thorpej 			if (m0->m_pkthdr.len > MHLEN) {
   1592    1.1   thorpej 				MCLGET(m, M_DONTWAIT);
   1593    1.1   thorpej 				if ((m->m_flags & M_EXT) == 0) {
   1594    1.1   thorpej 					printf("%s: unable to allocate Tx "
   1595  1.163   msaitoh 					    "cluster\n",
   1596  1.163   msaitoh 					    device_xname(sc->sc_dev));
   1597    1.1   thorpej 					m_freem(m);
   1598    1.1   thorpej 					break;
   1599    1.1   thorpej 				}
   1600    1.1   thorpej 			}
   1601  1.111  christos 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, void *));
   1602    1.1   thorpej 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
   1603    1.1   thorpej 			error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
   1604  1.172   msaitoh 			    m, BUS_DMA_WRITE | BUS_DMA_NOWAIT);
   1605    1.1   thorpej 			if (error) {
   1606  1.163   msaitoh 				printf("%s: unable to load Tx buffer, error = "
   1607  1.163   msaitoh 				    "%d\n", device_xname(sc->sc_dev), error);
   1608    1.1   thorpej 				break;
   1609    1.1   thorpej 			}
   1610  1.116    dyoung 		} else if (error == EFBIG) {
   1611  1.116    dyoung 			/*
   1612  1.116    dyoung 			 * For the too-many-segments case, we simply
   1613  1.116    dyoung 			 * report an error and drop the packet,
   1614  1.116    dyoung 			 * since we can't sanely copy a jumbo packet
   1615  1.116    dyoung 			 * to a single buffer.
   1616  1.116    dyoung 			 */
   1617  1.163   msaitoh 			printf("%s: Tx packet consumes too many DMA segments, "
   1618  1.163   msaitoh 			    "dropping...\n", device_xname(sc->sc_dev));
   1619  1.116    dyoung 			IFQ_DEQUEUE(&ifp->if_snd, m0);
   1620  1.116    dyoung 			m_freem(m0);
   1621  1.116    dyoung 			continue;
   1622  1.116    dyoung 		} else if (error != 0) {
   1623  1.116    dyoung 			/*
   1624  1.116    dyoung 			 * Short on resources, just stop for now.
   1625  1.116    dyoung 			 */
   1626  1.116    dyoung 			break;
   1627    1.1   thorpej 		}
   1628   1.21   thorpej 
   1629    1.1   thorpej 		/*
   1630    1.1   thorpej 		 * Ensure we have enough descriptors free to describe
   1631   1.30   thorpej 		 * the packet.  Note, we always reserve one descriptor
   1632   1.30   thorpej 		 * at the end of the ring as a termination point, to
   1633   1.30   thorpej 		 * prevent wrap-around.
   1634    1.1   thorpej 		 */
   1635   1.30   thorpej 		if (dmamap->dm_nsegs > (sc->sc_txfree - 1)) {
   1636    1.1   thorpej 			/*
   1637    1.1   thorpej 			 * Not enough free descriptors to transmit this
   1638  1.181   thorpej 			 * packet.
   1639    1.1   thorpej 			 */
   1640    1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   1641   1.22   thorpej 			if (m != NULL)
   1642   1.22   thorpej 				m_freem(m);
   1643   1.30   thorpej 			SIP_EVCNT_INCR(&sc->sc_ev_txdstall);
   1644    1.1   thorpej 			break;
   1645   1.22   thorpej 		}
   1646   1.22   thorpej 
   1647   1.22   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m0);
   1648   1.22   thorpej 		if (m != NULL) {
   1649   1.22   thorpej 			m_freem(m0);
   1650   1.22   thorpej 			m0 = m;
   1651    1.1   thorpej 		}
   1652    1.1   thorpej 
   1653    1.1   thorpej 		/*
   1654    1.1   thorpej 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
   1655    1.1   thorpej 		 */
   1656    1.1   thorpej 
   1657    1.1   thorpej 		/* Sync the DMA map. */
   1658    1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   1659    1.1   thorpej 		    BUS_DMASYNC_PREWRITE);
   1660    1.1   thorpej 
   1661    1.1   thorpej 		/*
   1662    1.1   thorpej 		 * Initialize the transmit descriptors.
   1663    1.1   thorpej 		 */
   1664   1.74       scw 		for (nexttx = lasttx = sc->sc_txnext, seg = 0;
   1665    1.1   thorpej 		     seg < dmamap->dm_nsegs;
   1666  1.116    dyoung 		     seg++, nexttx = sip_nexttx(sc, nexttx)) {
   1667    1.1   thorpej 			/*
   1668    1.1   thorpej 			 * If this is the first descriptor we're
   1669    1.1   thorpej 			 * enqueueing, don't set the OWN bit just
   1670    1.1   thorpej 			 * yet.  That could cause a race condition.
   1671    1.1   thorpej 			 * We'll do it below.
   1672    1.1   thorpej 			 */
   1673  1.179   thorpej 
   1674  1.179   thorpej 			cmdsts = dmamap->dm_segs[seg].ds_len;
   1675  1.179   thorpej 			if (nexttx != sc->sc_txnext)
   1676  1.179   thorpej 				cmdsts |= CMDSTS_OWN;
   1677  1.179   thorpej 			if (seg < dmamap->dm_nsegs - 1)
   1678  1.179   thorpej 				cmdsts |= CMDSTS_MORE;
   1679  1.179   thorpej 			sip_init_txdesc(sc, nexttx,
   1680  1.179   thorpej 					dmamap->dm_segs[seg].ds_addr, cmdsts);
   1681    1.1   thorpej 			lasttx = nexttx;
   1682    1.1   thorpej 		}
   1683    1.1   thorpej 
   1684   1.56   thorpej 		/*
   1685   1.56   thorpej 		 * If we're in the interrupt delay window, delay the
   1686   1.56   thorpej 		 * interrupt.
   1687   1.56   thorpej 		 */
   1688   1.56   thorpej 		if (++sc->sc_txwin >= (SIP_TXQUEUELEN * 2 / 3)) {
   1689   1.56   thorpej 			SIP_EVCNT_INCR(&sc->sc_ev_txforceintr);
   1690  1.179   thorpej 			sc->sc_txdescs[lasttx].sipd_words[sc->sc_cmdsts_idx] |=
   1691   1.56   thorpej 			    htole32(CMDSTS_INTR);
   1692   1.56   thorpej 			sc->sc_txwin = 0;
   1693   1.56   thorpej 		}
   1694   1.56   thorpej 
   1695  1.116    dyoung 		if (sc->sc_gigabit)
   1696  1.116    dyoung 			sipcom_set_extsts(sc, lasttx, m0, ifp->if_capenable);
   1697   1.29   thorpej 
   1698    1.1   thorpej 		/* Sync the descriptors we're using. */
   1699  1.124    dyoung 		sip_cdtxsync(sc, sc->sc_txnext, dmamap->dm_nsegs,
   1700  1.172   msaitoh 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1701    1.1   thorpej 
   1702    1.1   thorpej 		/*
   1703  1.185    andvar 		 * The entire packet is set up.  Give the first descriptor
   1704   1.57   thorpej 		 * to the chip now.
   1705   1.57   thorpej 		 */
   1706  1.179   thorpej 		sc->sc_txdescs[sc->sc_txnext].sipd_words[sc->sc_cmdsts_idx] |=
   1707   1.57   thorpej 		    htole32(CMDSTS_OWN);
   1708  1.124    dyoung 		sip_cdtxsync(sc, sc->sc_txnext, 1,
   1709  1.172   msaitoh 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1710   1.57   thorpej 
   1711   1.57   thorpej 		/*
   1712    1.1   thorpej 		 * Store a pointer to the packet so we can free it later,
   1713    1.1   thorpej 		 * and remember what txdirty will be once the packet is
   1714    1.1   thorpej 		 * done.
   1715    1.1   thorpej 		 */
   1716    1.1   thorpej 		txs->txs_mbuf = m0;
   1717    1.1   thorpej 		txs->txs_firstdesc = sc->sc_txnext;
   1718    1.1   thorpej 		txs->txs_lastdesc = lasttx;
   1719    1.1   thorpej 
   1720    1.1   thorpej 		/* Advance the tx pointer. */
   1721    1.1   thorpej 		sc->sc_txfree -= dmamap->dm_nsegs;
   1722    1.1   thorpej 		sc->sc_txnext = nexttx;
   1723    1.1   thorpej 
   1724   1.54     lukem 		SIMPLEQ_REMOVE_HEAD(&sc->sc_txfreeq, txs_q);
   1725    1.1   thorpej 		SIMPLEQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q);
   1726    1.1   thorpej 
   1727  1.171   msaitoh 		/* Pass the packet to any BPF listeners. */
   1728  1.168   msaitoh 		bpf_mtap(ifp, m0, BPF_D_OUT);
   1729    1.1   thorpej 	}
   1730    1.1   thorpej 
   1731    1.1   thorpej 	if (sc->sc_txfree != ofree) {
   1732   1.30   thorpej 		/*
   1733   1.30   thorpej 		 * Start the transmit process.  Note, the manual says
   1734   1.30   thorpej 		 * that if there are no pending transmissions in the
   1735   1.30   thorpej 		 * chip's internal queue (indicated by TXE being clear),
   1736   1.30   thorpej 		 * then the driver software must set the TXDP to the
   1737   1.30   thorpej 		 * first descriptor to be transmitted.  However, if we
   1738  1.186    andvar 		 * do this, it causes serious performance degradation on
   1739   1.30   thorpej 		 * the DP83820 under load, not setting TXDP doesn't seem
   1740   1.30   thorpej 		 * to adversely affect the SiS 900 or DP83815.
   1741   1.30   thorpej 		 *
   1742   1.30   thorpej 		 * Well, I guess it wouldn't be the first time a manual
   1743   1.30   thorpej 		 * has lied -- and they could be speaking of the NULL-
   1744   1.30   thorpej 		 * terminated descriptor list case, rather than OWN-
   1745   1.30   thorpej 		 * terminated rings.
   1746   1.30   thorpej 		 */
   1747   1.30   thorpej #if 0
   1748    1.1   thorpej 		if ((bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CR) &
   1749    1.1   thorpej 		     CR_TXE) == 0) {
   1750  1.179   thorpej 			sip_set_txdp(sc, SIP_CDTXADDR(sc, firsttx));
   1751    1.1   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_TXE);
   1752    1.1   thorpej 		}
   1753   1.30   thorpej #else
   1754   1.30   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_TXE);
   1755   1.30   thorpej #endif
   1756    1.1   thorpej 
   1757    1.1   thorpej 		/* Set a watchdog timer in case the chip flakes out. */
   1758   1.88   thorpej 		/* Gigabit autonegotiation takes 5 seconds. */
   1759  1.116    dyoung 		ifp->if_timer = (sc->sc_gigabit) ? 10 : 5;
   1760    1.1   thorpej 	}
   1761    1.1   thorpej }
   1762    1.1   thorpej 
   1763    1.1   thorpej /*
   1764    1.1   thorpej  * sip_watchdog:	[ifnet interface function]
   1765    1.1   thorpej  *
   1766    1.1   thorpej  *	Watchdog timer handler.
   1767    1.1   thorpej  */
   1768   1.95   thorpej static void
   1769  1.116    dyoung sipcom_watchdog(struct ifnet *ifp)
   1770    1.1   thorpej {
   1771    1.1   thorpej 	struct sip_softc *sc = ifp->if_softc;
   1772    1.1   thorpej 
   1773    1.1   thorpej 	/*
   1774    1.1   thorpej 	 * The chip seems to ignore the CMDSTS_INTR bit sometimes!
   1775    1.1   thorpej 	 * If we get a timeout, try and sweep up transmit descriptors.
   1776    1.1   thorpej 	 * If we manage to sweep them all up, ignore the lack of
   1777    1.1   thorpej 	 * interrupt.
   1778    1.1   thorpej 	 */
   1779  1.116    dyoung 	sipcom_txintr(sc);
   1780    1.1   thorpej 
   1781  1.116    dyoung 	if (sc->sc_txfree != sc->sc_ntxdesc) {
   1782  1.139    cegger 		printf("%s: device timeout\n", device_xname(sc->sc_dev));
   1783  1.176   thorpej 		if_statinc(ifp, if_oerrors);
   1784    1.1   thorpej 
   1785    1.1   thorpej 		/* Reset the interface. */
   1786  1.116    dyoung 		(void) sipcom_init(ifp);
   1787    1.1   thorpej 	} else if (ifp->if_flags & IFF_DEBUG)
   1788    1.1   thorpej 		printf("%s: recovered from device timeout\n",
   1789  1.139    cegger 		    device_xname(sc->sc_dev));
   1790    1.1   thorpej 
   1791    1.1   thorpej 	/* Try to get more packets going. */
   1792  1.116    dyoung 	sipcom_start(ifp);
   1793    1.1   thorpej }
   1794    1.1   thorpej 
   1795  1.135    dyoung /* If the interface is up and running, only modify the receive
   1796  1.135    dyoung  * filter when setting promiscuous or debug mode.  Otherwise fall
   1797  1.135    dyoung  * through to ether_ioctl, which will reset the chip.
   1798  1.135    dyoung  */
   1799  1.135    dyoung static int
   1800  1.135    dyoung sip_ifflags_cb(struct ethercom *ec)
   1801  1.135    dyoung {
   1802  1.135    dyoung #define COMPARE_EC(sc) (((sc)->sc_prev.ec_capenable			\
   1803  1.135    dyoung 			 == (sc)->sc_ethercom.ec_capenable)		\
   1804  1.135    dyoung 			&& ((sc)->sc_prev.is_vlan ==			\
   1805  1.135    dyoung 			    VLAN_ATTACHED(&(sc)->sc_ethercom) ))
   1806  1.135    dyoung #define COMPARE_IC(sc, ifp) ((sc)->sc_prev.if_capenable == (ifp)->if_capenable)
   1807  1.135    dyoung 	struct ifnet *ifp = &ec->ec_if;
   1808  1.135    dyoung 	struct sip_softc *sc = ifp->if_softc;
   1809  1.175   msaitoh 	u_short change = ifp->if_flags ^ sc->sc_if_flags;
   1810  1.135    dyoung 
   1811  1.172   msaitoh 	if ((change & ~(IFF_CANTCHANGE | IFF_DEBUG)) != 0 || !COMPARE_EC(sc) ||
   1812  1.135    dyoung 	    !COMPARE_IC(sc, ifp))
   1813  1.135    dyoung 		return ENETRESET;
   1814  1.135    dyoung 	/* Set up the receive filter. */
   1815  1.135    dyoung 	(*sc->sc_model->sip_variant->sipv_set_filter)(sc);
   1816  1.135    dyoung 	return 0;
   1817  1.135    dyoung }
   1818  1.135    dyoung 
   1819    1.1   thorpej /*
   1820    1.1   thorpej  * sip_ioctl:		[ifnet interface function]
   1821    1.1   thorpej  *
   1822    1.1   thorpej  *	Handle control requests from the operator.
   1823    1.1   thorpej  */
   1824   1.95   thorpej static int
   1825  1.116    dyoung sipcom_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   1826    1.1   thorpej {
   1827    1.1   thorpej 	struct sip_softc *sc = ifp->if_softc;
   1828    1.1   thorpej 	struct ifreq *ifr = (struct ifreq *)data;
   1829   1.17   thorpej 	int s, error;
   1830    1.1   thorpej 
   1831    1.1   thorpej 	s = splnet();
   1832    1.1   thorpej 
   1833    1.1   thorpej 	switch (cmd) {
   1834   1.17   thorpej 	case SIOCSIFMEDIA:
   1835   1.89   thorpej 		/* Flow control requires full-duplex mode. */
   1836   1.89   thorpej 		if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
   1837   1.89   thorpej 		    (ifr->ifr_media & IFM_FDX) == 0)
   1838  1.171   msaitoh 			ifr->ifr_media &= ~IFM_ETH_FMASK;
   1839  1.116    dyoung 
   1840  1.116    dyoung 		/* XXX */
   1841  1.116    dyoung 		if (SIP_CHIP_MODEL(sc, PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83815))
   1842  1.116    dyoung 			ifr->ifr_media &= ~IFM_ETH_FMASK;
   1843   1.89   thorpej 		if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
   1844  1.116    dyoung 			if (sc->sc_gigabit &&
   1845  1.116    dyoung 			    (ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
   1846   1.89   thorpej 				/* We can do both TXPAUSE and RXPAUSE. */
   1847   1.89   thorpej 				ifr->ifr_media |=
   1848   1.89   thorpej 				    IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
   1849  1.116    dyoung 			} else if (ifr->ifr_media & IFM_FLOW) {
   1850   1.89   thorpej 				/*
   1851   1.89   thorpej 				 * Both TXPAUSE and RXPAUSE must be set.
   1852   1.89   thorpej 				 * (SiS900 and DP83815 don't have PAUSE_ASYM
   1853   1.89   thorpej 				 * feature.)
   1854   1.89   thorpej 				 *
   1855   1.89   thorpej 				 * XXX Can SiS900 and DP83815 send PAUSE?
   1856   1.89   thorpej 				 */
   1857   1.89   thorpej 				ifr->ifr_media |=
   1858   1.89   thorpej 				    IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
   1859   1.89   thorpej 			}
   1860   1.89   thorpej 			sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
   1861   1.89   thorpej 		}
   1862  1.135    dyoung 		/*FALLTHROUGH*/
   1863   1.17   thorpej 	default:
   1864  1.127    dyoung 		if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
   1865  1.127    dyoung 			break;
   1866  1.127    dyoung 
   1867  1.127    dyoung 		error = 0;
   1868  1.127    dyoung 
   1869  1.127    dyoung 		if (cmd == SIOCSIFCAP)
   1870  1.184  riastrad 			error = if_init(ifp);
   1871  1.127    dyoung 		else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
   1872  1.127    dyoung 			;
   1873  1.127    dyoung 		else if (ifp->if_flags & IFF_RUNNING) {
   1874    1.1   thorpej 			/*
   1875    1.1   thorpej 			 * Multicast list has changed; set the hardware filter
   1876    1.1   thorpej 			 * accordingly.
   1877    1.1   thorpej 			 */
   1878  1.127    dyoung 			(*sc->sc_model->sip_variant->sipv_set_filter)(sc);
   1879    1.1   thorpej 		}
   1880    1.1   thorpej 		break;
   1881    1.1   thorpej 	}
   1882    1.1   thorpej 
   1883    1.1   thorpej 	/* Try to get more packets going. */
   1884  1.116    dyoung 	sipcom_start(ifp);
   1885    1.1   thorpej 
   1886   1.98       kim 	sc->sc_if_flags = ifp->if_flags;
   1887    1.1   thorpej 	splx(s);
   1888  1.171   msaitoh 	return error;
   1889    1.1   thorpej }
   1890    1.1   thorpej 
   1891    1.1   thorpej /*
   1892    1.1   thorpej  * sip_intr:
   1893    1.1   thorpej  *
   1894    1.1   thorpej  *	Interrupt service routine.
   1895    1.1   thorpej  */
   1896   1.95   thorpej static int
   1897  1.116    dyoung sipcom_intr(void *arg)
   1898    1.1   thorpej {
   1899    1.1   thorpej 	struct sip_softc *sc = arg;
   1900    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1901  1.171   msaitoh 	uint32_t isr;
   1902    1.1   thorpej 	int handled = 0;
   1903    1.1   thorpej 
   1904  1.142    dyoung 	if (!device_activation(sc->sc_dev, DEVACT_LEVEL_DRIVER))
   1905  1.134    dyoung 		return 0;
   1906  1.134    dyoung 
   1907   1.88   thorpej 	/* Disable interrupts. */
   1908   1.88   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_IER, 0);
   1909   1.88   thorpej 
   1910    1.1   thorpej 	for (;;) {
   1911    1.1   thorpej 		/* Reading clears interrupt. */
   1912    1.1   thorpej 		isr = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ISR);
   1913    1.1   thorpej 		if ((isr & sc->sc_imr) == 0)
   1914    1.1   thorpej 			break;
   1915   1.65    itojun 
   1916  1.153       tls 		rnd_add_uint32(&sc->rnd_source, isr);
   1917    1.1   thorpej 
   1918    1.1   thorpej 		handled = 1;
   1919    1.1   thorpej 
   1920  1.142    dyoung 		if ((ifp->if_flags & IFF_RUNNING) == 0)
   1921  1.142    dyoung 			break;
   1922  1.142    dyoung 
   1923  1.172   msaitoh 		if (isr & (ISR_RXORN | ISR_RXIDLE | ISR_RXDESC)) {
   1924   1.30   thorpej 			SIP_EVCNT_INCR(&sc->sc_ev_rxintr);
   1925   1.30   thorpej 
   1926    1.1   thorpej 			/* Grab any new packets. */
   1927  1.120    dyoung 			(*sc->sc_rxintr)(sc);
   1928    1.1   thorpej 
   1929    1.1   thorpej 			if (isr & ISR_RXORN) {
   1930    1.1   thorpej 				printf("%s: receive FIFO overrun\n",
   1931  1.139    cegger 				    device_xname(sc->sc_dev));
   1932    1.1   thorpej 
   1933    1.1   thorpej 				/* XXX adjust rx_drain_thresh? */
   1934    1.1   thorpej 			}
   1935    1.1   thorpej 
   1936    1.1   thorpej 			if (isr & ISR_RXIDLE) {
   1937    1.1   thorpej 				printf("%s: receive ring overrun\n",
   1938  1.139    cegger 				    device_xname(sc->sc_dev));
   1939    1.1   thorpej 
   1940    1.1   thorpej 				/* Get the receive process going again. */
   1941  1.179   thorpej 				sip_set_rxdp(sc,
   1942  1.179   thorpej 				    SIP_CDRXADDR(sc, sc->sc_rxptr));
   1943    1.1   thorpej 				bus_space_write_4(sc->sc_st, sc->sc_sh,
   1944    1.1   thorpej 				    SIP_CR, CR_RXE);
   1945    1.1   thorpej 			}
   1946    1.1   thorpej 		}
   1947    1.1   thorpej 
   1948  1.172   msaitoh 		if (isr & (ISR_TXURN | ISR_TXDESC | ISR_TXIDLE)) {
   1949   1.56   thorpej #ifdef SIP_EVENT_COUNTERS
   1950   1.56   thorpej 			if (isr & ISR_TXDESC)
   1951   1.56   thorpej 				SIP_EVCNT_INCR(&sc->sc_ev_txdintr);
   1952   1.56   thorpej 			else if (isr & ISR_TXIDLE)
   1953   1.56   thorpej 				SIP_EVCNT_INCR(&sc->sc_ev_txiintr);
   1954   1.56   thorpej #endif
   1955   1.30   thorpej 
   1956    1.1   thorpej 			/* Sweep up transmit descriptors. */
   1957  1.116    dyoung 			sipcom_txintr(sc);
   1958    1.1   thorpej 
   1959    1.1   thorpej 			if (isr & ISR_TXURN) {
   1960  1.171   msaitoh 				uint32_t thresh;
   1961  1.120    dyoung 				int txfifo_size = (sc->sc_gigabit)
   1962  1.120    dyoung 				    ? DP83820_SIP_TXFIFO_SIZE
   1963  1.120    dyoung 				    : OTHER_SIP_TXFIFO_SIZE;
   1964    1.1   thorpej 
   1965    1.1   thorpej 				printf("%s: transmit FIFO underrun",
   1966  1.139    cegger 				    device_xname(sc->sc_dev));
   1967    1.1   thorpej 				thresh = sc->sc_tx_drain_thresh + 1;
   1968  1.120    dyoung 				if (thresh <= __SHIFTOUT_MASK(sc->sc_bits.b_txcfg_drth_mask)
   1969  1.120    dyoung 				&& (thresh * 32) <= (txfifo_size -
   1970    1.1   thorpej 				     (sc->sc_tx_fill_thresh * 32))) {
   1971    1.1   thorpej 					printf("; increasing Tx drain "
   1972    1.1   thorpej 					    "threshold to %u bytes\n",
   1973    1.1   thorpej 					    thresh * 32);
   1974    1.1   thorpej 					sc->sc_tx_drain_thresh = thresh;
   1975  1.116    dyoung 					(void) sipcom_init(ifp);
   1976    1.1   thorpej 				} else {
   1977  1.116    dyoung 					(void) sipcom_init(ifp);
   1978    1.1   thorpej 					printf("\n");
   1979    1.1   thorpej 				}
   1980    1.1   thorpej 			}
   1981    1.1   thorpej 		}
   1982    1.1   thorpej 
   1983  1.172   msaitoh 		if (sc->sc_imr & (ISR_PAUSE_END | ISR_PAUSE_ST)) {
   1984    1.1   thorpej 			if (isr & ISR_PAUSE_ST) {
   1985   1.89   thorpej 				sc->sc_paused = 1;
   1986   1.94   thorpej 				SIP_EVCNT_INCR(&sc->sc_ev_rxpause);
   1987    1.1   thorpej 			}
   1988    1.1   thorpej 			if (isr & ISR_PAUSE_END) {
   1989   1.89   thorpej 				sc->sc_paused = 0;
   1990    1.1   thorpej 			}
   1991    1.1   thorpej 		}
   1992    1.1   thorpej 
   1993    1.1   thorpej 		if (isr & ISR_HIBERR) {
   1994   1.62   thorpej 			int want_init = 0;
   1995   1.62   thorpej 
   1996   1.62   thorpej 			SIP_EVCNT_INCR(&sc->sc_ev_hiberr);
   1997   1.62   thorpej 
   1998    1.1   thorpej #define	PRINTERR(bit, str)						\
   1999   1.62   thorpej 			do {						\
   2000   1.68    itojun 				if ((isr & (bit)) != 0) {		\
   2001   1.68    itojun 					if ((ifp->if_flags & IFF_DEBUG) != 0) \
   2002   1.68    itojun 						printf("%s: %s\n",	\
   2003  1.139    cegger 						    device_xname(sc->sc_dev), str); \
   2004   1.62   thorpej 					want_init = 1;			\
   2005   1.62   thorpej 				}					\
   2006   1.62   thorpej 			} while (/*CONSTCOND*/0)
   2007   1.62   thorpej 
   2008  1.120    dyoung 			PRINTERR(sc->sc_bits.b_isr_dperr, "parity error");
   2009  1.120    dyoung 			PRINTERR(sc->sc_bits.b_isr_sserr, "system error");
   2010  1.120    dyoung 			PRINTERR(sc->sc_bits.b_isr_rmabt, "master abort");
   2011  1.120    dyoung 			PRINTERR(sc->sc_bits.b_isr_rtabt, "target abort");
   2012    1.1   thorpej 			PRINTERR(ISR_RXSOVR, "receive status FIFO overrun");
   2013   1.62   thorpej 			/*
   2014   1.62   thorpej 			 * Ignore:
   2015   1.62   thorpej 			 *	Tx reset complete
   2016   1.62   thorpej 			 *	Rx reset complete
   2017   1.62   thorpej 			 */
   2018   1.62   thorpej 			if (want_init)
   2019  1.116    dyoung 				(void) sipcom_init(ifp);
   2020    1.1   thorpej #undef PRINTERR
   2021    1.1   thorpej 		}
   2022    1.1   thorpej 	}
   2023    1.1   thorpej 
   2024   1.88   thorpej 	/* Re-enable interrupts. */
   2025   1.88   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_IER, IER_IE);
   2026   1.88   thorpej 
   2027    1.1   thorpej 	/* Try to get more packets going. */
   2028  1.164     ozaki 	if_schedule_deferred_start(ifp);
   2029    1.1   thorpej 
   2030  1.171   msaitoh 	return handled;
   2031    1.1   thorpej }
   2032    1.1   thorpej 
   2033    1.1   thorpej /*
   2034    1.1   thorpej  * sip_txintr:
   2035    1.1   thorpej  *
   2036    1.1   thorpej  *	Helper; handle transmit interrupts.
   2037    1.1   thorpej  */
   2038   1.95   thorpej static void
   2039  1.116    dyoung sipcom_txintr(struct sip_softc *sc)
   2040    1.1   thorpej {
   2041    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2042    1.1   thorpej 	struct sip_txsoft *txs;
   2043  1.171   msaitoh 	uint32_t cmdsts;
   2044    1.1   thorpej 
   2045    1.1   thorpej 	/*
   2046    1.1   thorpej 	 * Go through our Tx list and free mbufs for those
   2047    1.1   thorpej 	 * frames which have been transmitted.
   2048    1.1   thorpej 	 */
   2049    1.1   thorpej 	while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
   2050  1.124    dyoung 		sip_cdtxsync(sc, txs->txs_firstdesc, txs->txs_dmamap->dm_nsegs,
   2051  1.172   msaitoh 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   2052    1.1   thorpej 
   2053  1.179   thorpej 		cmdsts = le32toh(sc->sc_txdescs[
   2054  1.179   thorpej 		    txs->txs_lastdesc].sipd_words[sc->sc_cmdsts_idx]);
   2055    1.1   thorpej 		if (cmdsts & CMDSTS_OWN)
   2056    1.1   thorpej 			break;
   2057    1.1   thorpej 
   2058   1.54     lukem 		SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
   2059    1.1   thorpej 
   2060    1.1   thorpej 		sc->sc_txfree += txs->txs_dmamap->dm_nsegs;
   2061    1.1   thorpej 
   2062    1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   2063    1.1   thorpej 		    0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   2064    1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   2065    1.1   thorpej 		m_freem(txs->txs_mbuf);
   2066    1.1   thorpej 		txs->txs_mbuf = NULL;
   2067    1.1   thorpej 
   2068    1.1   thorpej 		SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
   2069    1.1   thorpej 
   2070  1.171   msaitoh 		/* Check for errors and collisions. */
   2071  1.176   thorpej 		net_stat_ref_t nsr = IF_STAT_GETREF(ifp);
   2072  1.172   msaitoh 		if (cmdsts & (CMDSTS_Tx_TXA | CMDSTS_Tx_TFU | CMDSTS_Tx_ED |
   2073  1.172   msaitoh 		    CMDSTS_Tx_EC)) {
   2074  1.176   thorpej 			if_statinc_ref(nsr, if_oerrors);
   2075   1.34    simonb 			if (cmdsts & CMDSTS_Tx_EC)
   2076  1.176   thorpej 				if_statadd_ref(nsr, if_collisions, 16);
   2077    1.1   thorpej 			if (ifp->if_flags & IFF_DEBUG) {
   2078   1.34    simonb 				if (cmdsts & CMDSTS_Tx_ED)
   2079    1.1   thorpej 					printf("%s: excessive deferral\n",
   2080  1.139    cegger 					    device_xname(sc->sc_dev));
   2081   1.34    simonb 				if (cmdsts & CMDSTS_Tx_EC)
   2082    1.1   thorpej 					printf("%s: excessive collisions\n",
   2083  1.139    cegger 					    device_xname(sc->sc_dev));
   2084    1.1   thorpej 			}
   2085    1.1   thorpej 		} else {
   2086    1.1   thorpej 			/* Packet was transmitted successfully. */
   2087  1.176   thorpej 			if_statinc_ref(nsr, if_opackets);
   2088  1.176   thorpej 			if (CMDSTS_COLLISIONS(cmdsts))
   2089  1.176   thorpej 				if_statadd_ref(nsr, if_collisions,
   2090  1.176   thorpej 				    CMDSTS_COLLISIONS(cmdsts));
   2091    1.1   thorpej 		}
   2092  1.176   thorpej 		IF_STAT_PUTREF(ifp);
   2093    1.1   thorpej 	}
   2094    1.1   thorpej 
   2095    1.1   thorpej 	/*
   2096    1.1   thorpej 	 * If there are no more pending transmissions, cancel the watchdog
   2097    1.1   thorpej 	 * timer.
   2098    1.1   thorpej 	 */
   2099   1.56   thorpej 	if (txs == NULL) {
   2100    1.1   thorpej 		ifp->if_timer = 0;
   2101   1.56   thorpej 		sc->sc_txwin = 0;
   2102   1.56   thorpej 	}
   2103    1.1   thorpej }
   2104    1.1   thorpej 
   2105    1.1   thorpej /*
   2106  1.120    dyoung  * gsip_rxintr:
   2107    1.1   thorpej  *
   2108  1.120    dyoung  *	Helper; handle receive interrupts on gigabit parts.
   2109    1.1   thorpej  */
   2110   1.95   thorpej static void
   2111  1.120    dyoung gsip_rxintr(struct sip_softc *sc)
   2112    1.1   thorpej {
   2113    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2114    1.1   thorpej 	struct sip_rxsoft *rxs;
   2115   1.97   thorpej 	struct mbuf *m;
   2116  1.171   msaitoh 	uint32_t cmdsts, extsts;
   2117   1.97   thorpej 	int i, len;
   2118    1.1   thorpej 
   2119  1.116    dyoung 	for (i = sc->sc_rxptr;; i = sip_nextrx(sc, i)) {
   2120    1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   2121    1.1   thorpej 
   2122  1.172   msaitoh 		sip_cdrxsync(sc, i,
   2123  1.172   msaitoh 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   2124    1.1   thorpej 
   2125  1.179   thorpej 		cmdsts =
   2126  1.179   thorpej 		    le32toh(sc->sc_rxdescs[i].sipd_words[sc->sc_cmdsts_idx]);
   2127    1.1   thorpej 
   2128    1.1   thorpej 		/*
   2129    1.1   thorpej 		 * NOTE: OWN is set if owned by _consumer_.  We're the
   2130    1.1   thorpej 		 * consumer of the receive ring, so if the bit is clear,
   2131    1.1   thorpej 		 * we have processed all of the packets.
   2132    1.1   thorpej 		 */
   2133    1.1   thorpej 		if ((cmdsts & CMDSTS_OWN) == 0) {
   2134    1.1   thorpej 			/*
   2135    1.1   thorpej 			 * We have processed all of the receive buffers.
   2136    1.1   thorpej 			 */
   2137    1.1   thorpej 			break;
   2138    1.1   thorpej 		}
   2139    1.1   thorpej 
   2140  1.187  riastrad 		sip_cdrxsync(sc, i, BUS_DMASYNC_POSTREAD);
   2141  1.187  riastrad 
   2142  1.187  riastrad 		extsts =
   2143  1.187  riastrad 		    le32toh(sc->sc_rxdescs[i].sipd_words[sc->sc_extsts_idx]);
   2144  1.187  riastrad 		len = CMDSTS_SIZE(sc, cmdsts);
   2145  1.187  riastrad 
   2146   1.36   thorpej 		if (__predict_false(sc->sc_rxdiscard)) {
   2147  1.124    dyoung 			sip_init_rxdesc(sc, i);
   2148   1.36   thorpej 			if ((cmdsts & CMDSTS_MORE) == 0) {
   2149   1.36   thorpej 				/* Reset our state. */
   2150   1.36   thorpej 				sc->sc_rxdiscard = 0;
   2151   1.36   thorpej 			}
   2152   1.36   thorpej 			continue;
   2153   1.36   thorpej 		}
   2154   1.36   thorpej 
   2155   1.36   thorpej 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2156   1.36   thorpej 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   2157   1.36   thorpej 
   2158   1.36   thorpej 		m = rxs->rxs_mbuf;
   2159   1.36   thorpej 
   2160   1.36   thorpej 		/*
   2161   1.36   thorpej 		 * Add a new receive buffer to the ring.
   2162   1.36   thorpej 		 */
   2163  1.120    dyoung 		if (sipcom_add_rxbuf(sc, i) != 0) {
   2164   1.36   thorpej 			/*
   2165   1.36   thorpej 			 * Failed, throw away what we've done so
   2166   1.36   thorpej 			 * far, and discard the rest of the packet.
   2167   1.36   thorpej 			 */
   2168  1.176   thorpej 			if_statinc(ifp, if_ierrors);
   2169   1.36   thorpej 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2170   1.36   thorpej 			    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   2171  1.124    dyoung 			sip_init_rxdesc(sc, i);
   2172   1.36   thorpej 			if (cmdsts & CMDSTS_MORE)
   2173   1.36   thorpej 				sc->sc_rxdiscard = 1;
   2174   1.36   thorpej 			if (sc->sc_rxhead != NULL)
   2175   1.36   thorpej 				m_freem(sc->sc_rxhead);
   2176  1.124    dyoung 			sip_rxchain_reset(sc);
   2177   1.36   thorpej 			continue;
   2178   1.36   thorpej 		}
   2179   1.36   thorpej 
   2180  1.124    dyoung 		sip_rxchain_link(sc, m);
   2181   1.36   thorpej 
   2182   1.97   thorpej 		m->m_len = len;
   2183   1.97   thorpej 
   2184   1.36   thorpej 		/*
   2185   1.36   thorpej 		 * If this is not the end of the packet, keep
   2186   1.36   thorpej 		 * looking.
   2187   1.36   thorpej 		 */
   2188   1.36   thorpej 		if (cmdsts & CMDSTS_MORE) {
   2189   1.97   thorpej 			sc->sc_rxlen += len;
   2190   1.36   thorpej 			continue;
   2191   1.36   thorpej 		}
   2192   1.36   thorpej 
   2193    1.1   thorpej 		/*
   2194   1.97   thorpej 		 * Okay, we have the entire packet now.  The chip includes
   2195   1.97   thorpej 		 * the FCS, so we need to trim it.
   2196   1.36   thorpej 		 */
   2197   1.97   thorpej 		m->m_len -= ETHER_CRC_LEN;
   2198   1.97   thorpej 
   2199   1.36   thorpej 		*sc->sc_rxtailp = NULL;
   2200  1.104   thorpej 		len = m->m_len + sc->sc_rxlen;
   2201   1.36   thorpej 		m = sc->sc_rxhead;
   2202   1.36   thorpej 
   2203  1.124    dyoung 		sip_rxchain_reset(sc);
   2204   1.36   thorpej 
   2205  1.171   msaitoh 		/* If an error occurred, update stats and drop the packet. */
   2206  1.188       ryo 		if (cmdsts & (CMDSTS_Rx_RXA | CMDSTS_Rx_LONG | CMDSTS_Rx_RUNT |
   2207  1.172   msaitoh 		    CMDSTS_Rx_ISE | CMDSTS_Rx_CRCE | CMDSTS_Rx_FAE)) {
   2208  1.176   thorpej 			if_statinc(ifp, if_ierrors);
   2209    1.1   thorpej 			if ((cmdsts & CMDSTS_Rx_RXA) != 0 &&
   2210    1.1   thorpej 			    (cmdsts & CMDSTS_Rx_RXO) == 0) {
   2211    1.1   thorpej 				/* Receive overrun handled elsewhere. */
   2212    1.1   thorpej 				printf("%s: receive descriptor error\n",
   2213  1.139    cegger 				    device_xname(sc->sc_dev));
   2214    1.1   thorpej 			}
   2215    1.1   thorpej #define	PRINTERR(bit, str)						\
   2216   1.67    itojun 			if ((ifp->if_flags & IFF_DEBUG) != 0 &&		\
   2217   1.67    itojun 			    (cmdsts & (bit)) != 0)			\
   2218  1.139    cegger 				printf("%s: %s\n", device_xname(sc->sc_dev), str)
   2219  1.188       ryo 			PRINTERR(CMDSTS_Rx_LONG, "Too long packet");
   2220    1.1   thorpej 			PRINTERR(CMDSTS_Rx_RUNT, "runt packet");
   2221    1.1   thorpej 			PRINTERR(CMDSTS_Rx_ISE, "invalid symbol error");
   2222    1.1   thorpej 			PRINTERR(CMDSTS_Rx_CRCE, "CRC error");
   2223    1.1   thorpej 			PRINTERR(CMDSTS_Rx_FAE, "frame alignment error");
   2224    1.1   thorpej #undef PRINTERR
   2225   1.36   thorpej 			m_freem(m);
   2226    1.1   thorpej 			continue;
   2227    1.1   thorpej 		}
   2228    1.1   thorpej 
   2229    1.1   thorpej 		/*
   2230    1.2   thorpej 		 * If the packet is small enough to fit in a
   2231    1.2   thorpej 		 * single header mbuf, allocate one and copy
   2232    1.2   thorpej 		 * the data into it.  This greatly reduces
   2233    1.2   thorpej 		 * memory consumption when we receive lots
   2234    1.2   thorpej 		 * of small packets.
   2235    1.1   thorpej 		 */
   2236  1.120    dyoung 		if (gsip_copy_small != 0 && len <= (MHLEN - 2)) {
   2237   1.36   thorpej 			struct mbuf *nm;
   2238   1.36   thorpej 			MGETHDR(nm, M_DONTWAIT, MT_DATA);
   2239   1.36   thorpej 			if (nm == NULL) {
   2240  1.176   thorpej 				if_statinc(ifp, if_ierrors);
   2241   1.36   thorpej 				m_freem(m);
   2242    1.2   thorpej 				continue;
   2243    1.2   thorpej 			}
   2244  1.105    bouyer 			MCLAIM(m, &sc->sc_ethercom.ec_rx_mowner);
   2245   1.36   thorpej 			nm->m_data += 2;
   2246   1.36   thorpej 			nm->m_pkthdr.len = nm->m_len = len;
   2247  1.111  christos 			m_copydata(m, 0, len, mtod(nm, void *));
   2248   1.36   thorpej 			m_freem(m);
   2249   1.36   thorpej 			m = nm;
   2250    1.1   thorpej 		}
   2251   1.36   thorpej #ifndef __NO_STRICT_ALIGNMENT
   2252   1.36   thorpej 		else {
   2253   1.36   thorpej 			/*
   2254   1.36   thorpej 			 * The DP83820's receive buffers must be 4-byte
   2255   1.36   thorpej 			 * aligned.  But this means that the data after
   2256   1.36   thorpej 			 * the Ethernet header is misaligned.  To compensate,
   2257   1.36   thorpej 			 * we have artificially shortened the buffer size
   2258   1.36   thorpej 			 * in the descriptor, and we do an overlapping copy
   2259   1.36   thorpej 			 * of the data two bytes further in (in the first
   2260   1.36   thorpej 			 * buffer of the chain only).
   2261   1.36   thorpej 			 */
   2262  1.112      yamt 			memmove(mtod(m, char *) + 2, mtod(m, void *),
   2263   1.36   thorpej 			    m->m_len);
   2264   1.36   thorpej 			m->m_data += 2;
   2265    1.1   thorpej 		}
   2266   1.36   thorpej #endif /* ! __NO_STRICT_ALIGNMENT */
   2267    1.1   thorpej 
   2268   1.29   thorpej 		/*
   2269   1.29   thorpej 		 * If VLANs are enabled, VLAN packets have been unwrapped
   2270   1.29   thorpej 		 * for us.  Associate the tag with the packet.
   2271   1.29   thorpej 		 */
   2272  1.107     pavel 
   2273  1.107     pavel 		/*
   2274  1.107     pavel 		 * Again, byte swapping is tricky. Hardware provided
   2275  1.107     pavel 		 * the tag in the network byte order, but extsts was
   2276  1.107     pavel 		 * passed through le32toh() in the meantime. On a
   2277  1.107     pavel 		 * big-endian machine, we need to swap it again. On a
   2278  1.107     pavel 		 * little-endian machine, we need to convert from the
   2279  1.107     pavel 		 * network to host byte order. This means that we must
   2280  1.107     pavel 		 * swap it in any case, so unconditional swap instead
   2281  1.107     pavel 		 * of htons() is used.
   2282  1.107     pavel 		 */
   2283  1.100  jdolecek 		if ((extsts & EXTSTS_VPKT) != 0) {
   2284  1.167  knakahar 			vlan_set_tag(m, bswap16(extsts & EXTSTS_VTCI));
   2285   1.29   thorpej 		}
   2286   1.31   thorpej 
   2287   1.31   thorpej 		/*
   2288   1.31   thorpej 		 * Set the incoming checksum information for the
   2289   1.31   thorpej 		 * packet.
   2290   1.31   thorpej 		 */
   2291   1.31   thorpej 		if ((extsts & EXTSTS_IPPKT) != 0) {
   2292   1.31   thorpej 			SIP_EVCNT_INCR(&sc->sc_ev_rxipsum);
   2293   1.31   thorpej 			m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
   2294   1.31   thorpej 			if (extsts & EXTSTS_Rx_IPERR)
   2295   1.31   thorpej 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
   2296   1.31   thorpej 			if (extsts & EXTSTS_TCPPKT) {
   2297   1.31   thorpej 				SIP_EVCNT_INCR(&sc->sc_ev_rxtcpsum);
   2298   1.31   thorpej 				m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
   2299   1.31   thorpej 				if (extsts & EXTSTS_Rx_TCPERR)
   2300   1.31   thorpej 					m->m_pkthdr.csum_flags |=
   2301   1.31   thorpej 					    M_CSUM_TCP_UDP_BAD;
   2302   1.31   thorpej 			} else if (extsts & EXTSTS_UDPPKT) {
   2303   1.31   thorpej 				SIP_EVCNT_INCR(&sc->sc_ev_rxudpsum);
   2304   1.31   thorpej 				m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
   2305   1.31   thorpej 				if (extsts & EXTSTS_Rx_UDPERR)
   2306   1.31   thorpej 					m->m_pkthdr.csum_flags |=
   2307   1.31   thorpej 					    M_CSUM_TCP_UDP_BAD;
   2308   1.31   thorpej 			}
   2309   1.31   thorpej 		}
   2310   1.40   thorpej 
   2311  1.161     ozaki 		m_set_rcvif(m, ifp);
   2312   1.97   thorpej 		m->m_pkthdr.len = len;
   2313   1.40   thorpej 
   2314    1.1   thorpej 		/* Pass it on. */
   2315  1.160     ozaki 		if_percpuq_enqueue(ifp->if_percpuq, m);
   2316    1.1   thorpej 	}
   2317    1.1   thorpej 
   2318    1.1   thorpej 	/* Update the receive pointer. */
   2319    1.1   thorpej 	sc->sc_rxptr = i;
   2320    1.1   thorpej }
   2321  1.120    dyoung 
   2322   1.35   thorpej /*
   2323   1.35   thorpej  * sip_rxintr:
   2324   1.35   thorpej  *
   2325  1.120    dyoung  *	Helper; handle receive interrupts on 10/100 parts.
   2326   1.35   thorpej  */
   2327   1.95   thorpej static void
   2328  1.120    dyoung sip_rxintr(struct sip_softc *sc)
   2329   1.35   thorpej {
   2330   1.35   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2331   1.35   thorpej 	struct sip_rxsoft *rxs;
   2332   1.35   thorpej 	struct mbuf *m;
   2333  1.171   msaitoh 	uint32_t cmdsts;
   2334   1.35   thorpej 	int i, len;
   2335   1.35   thorpej 
   2336  1.116    dyoung 	for (i = sc->sc_rxptr;; i = sip_nextrx(sc, i)) {
   2337   1.35   thorpej 		rxs = &sc->sc_rxsoft[i];
   2338   1.35   thorpej 
   2339  1.172   msaitoh 		sip_cdrxsync(sc, i,
   2340  1.172   msaitoh 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   2341   1.35   thorpej 
   2342  1.179   thorpej 		cmdsts =
   2343  1.179   thorpej 		    le32toh(sc->sc_rxdescs[i].sipd_words[sc->sc_cmdsts_idx]);
   2344   1.35   thorpej 
   2345   1.35   thorpej 		/*
   2346   1.35   thorpej 		 * NOTE: OWN is set if owned by _consumer_.  We're the
   2347   1.35   thorpej 		 * consumer of the receive ring, so if the bit is clear,
   2348   1.35   thorpej 		 * we have processed all of the packets.
   2349   1.35   thorpej 		 */
   2350   1.35   thorpej 		if ((cmdsts & CMDSTS_OWN) == 0) {
   2351   1.35   thorpej 			/*
   2352   1.35   thorpej 			 * We have processed all of the receive buffers.
   2353   1.35   thorpej 			 */
   2354   1.35   thorpej 			break;
   2355   1.35   thorpej 		}
   2356   1.35   thorpej 
   2357  1.171   msaitoh 		/* If any collisions were seen on the wire, count one. */
   2358   1.35   thorpej 		if (cmdsts & CMDSTS_Rx_COL)
   2359  1.176   thorpej 			if_statinc(ifp, if_collisions);
   2360   1.35   thorpej 
   2361   1.35   thorpej 		/*
   2362   1.35   thorpej 		 * If an error occurred, update stats, clear the status
   2363   1.35   thorpej 		 * word, and leave the packet buffer in place.  It will
   2364   1.35   thorpej 		 * simply be reused the next time the ring comes around.
   2365   1.35   thorpej 		 */
   2366  1.188       ryo 		if (cmdsts & (CMDSTS_Rx_RXA | CMDSTS_Rx_LONG | CMDSTS_Rx_RUNT |
   2367  1.172   msaitoh 		    CMDSTS_Rx_ISE | CMDSTS_Rx_CRCE | CMDSTS_Rx_FAE)) {
   2368  1.176   thorpej 			if_statinc(ifp, if_ierrors);
   2369   1.35   thorpej 			if ((cmdsts & CMDSTS_Rx_RXA) != 0 &&
   2370   1.35   thorpej 			    (cmdsts & CMDSTS_Rx_RXO) == 0) {
   2371   1.35   thorpej 				/* Receive overrun handled elsewhere. */
   2372   1.35   thorpej 				printf("%s: receive descriptor error\n",
   2373  1.139    cegger 				    device_xname(sc->sc_dev));
   2374   1.35   thorpej 			}
   2375   1.35   thorpej #define	PRINTERR(bit, str)						\
   2376   1.67    itojun 			if ((ifp->if_flags & IFF_DEBUG) != 0 &&		\
   2377   1.67    itojun 			    (cmdsts & (bit)) != 0)			\
   2378  1.139    cegger 				printf("%s: %s\n", device_xname(sc->sc_dev), str)
   2379  1.188       ryo 			PRINTERR(CMDSTS_Rx_LONG, "Too long packet");
   2380   1.35   thorpej 			PRINTERR(CMDSTS_Rx_RUNT, "runt packet");
   2381   1.35   thorpej 			PRINTERR(CMDSTS_Rx_ISE, "invalid symbol error");
   2382   1.35   thorpej 			PRINTERR(CMDSTS_Rx_CRCE, "CRC error");
   2383   1.35   thorpej 			PRINTERR(CMDSTS_Rx_FAE, "frame alignment error");
   2384   1.35   thorpej #undef PRINTERR
   2385  1.124    dyoung 			sip_init_rxdesc(sc, i);
   2386   1.35   thorpej 			continue;
   2387   1.35   thorpej 		}
   2388   1.35   thorpej 
   2389   1.35   thorpej 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2390   1.35   thorpej 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   2391   1.35   thorpej 
   2392   1.35   thorpej 		/*
   2393   1.35   thorpej 		 * No errors; receive the packet.  Note, the SiS 900
   2394   1.35   thorpej 		 * includes the CRC with every packet.
   2395   1.35   thorpej 		 */
   2396  1.120    dyoung 		len = CMDSTS_SIZE(sc, cmdsts) - ETHER_CRC_LEN;
   2397   1.35   thorpej 
   2398   1.35   thorpej #ifdef __NO_STRICT_ALIGNMENT
   2399   1.35   thorpej 		/*
   2400   1.35   thorpej 		 * If the packet is small enough to fit in a
   2401   1.35   thorpej 		 * single header mbuf, allocate one and copy
   2402   1.35   thorpej 		 * the data into it.  This greatly reduces
   2403   1.35   thorpej 		 * memory consumption when we receive lots
   2404   1.35   thorpej 		 * of small packets.
   2405   1.35   thorpej 		 *
   2406   1.35   thorpej 		 * Otherwise, we add a new buffer to the receive
   2407   1.35   thorpej 		 * chain.  If this fails, we drop the packet and
   2408   1.35   thorpej 		 * recycle the old buffer.
   2409   1.35   thorpej 		 */
   2410  1.120    dyoung 		if (sip_copy_small != 0 && len <= MHLEN) {
   2411   1.35   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
   2412   1.35   thorpej 			if (m == NULL)
   2413   1.35   thorpej 				goto dropit;
   2414  1.105    bouyer 			MCLAIM(m, &sc->sc_ethercom.ec_rx_mowner);
   2415  1.111  christos 			memcpy(mtod(m, void *),
   2416  1.111  christos 			    mtod(rxs->rxs_mbuf, void *), len);
   2417  1.124    dyoung 			sip_init_rxdesc(sc, i);
   2418   1.35   thorpej 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2419   1.35   thorpej 			    rxs->rxs_dmamap->dm_mapsize,
   2420   1.35   thorpej 			    BUS_DMASYNC_PREREAD);
   2421   1.35   thorpej 		} else {
   2422   1.35   thorpej 			m = rxs->rxs_mbuf;
   2423  1.120    dyoung 			if (sipcom_add_rxbuf(sc, i) != 0) {
   2424   1.35   thorpej  dropit:
   2425  1.176   thorpej 				if_statinc(ifp, if_ierrors);
   2426  1.124    dyoung 				sip_init_rxdesc(sc, i);
   2427   1.35   thorpej 				bus_dmamap_sync(sc->sc_dmat,
   2428   1.35   thorpej 				    rxs->rxs_dmamap, 0,
   2429   1.35   thorpej 				    rxs->rxs_dmamap->dm_mapsize,
   2430   1.35   thorpej 				    BUS_DMASYNC_PREREAD);
   2431   1.35   thorpej 				continue;
   2432   1.35   thorpej 			}
   2433   1.35   thorpej 		}
   2434   1.35   thorpej #else
   2435   1.35   thorpej 		/*
   2436   1.35   thorpej 		 * The SiS 900's receive buffers must be 4-byte aligned.
   2437   1.35   thorpej 		 * But this means that the data after the Ethernet header
   2438   1.35   thorpej 		 * is misaligned.  We must allocate a new buffer and
   2439   1.35   thorpej 		 * copy the data, shifted forward 2 bytes.
   2440   1.35   thorpej 		 */
   2441   1.35   thorpej 		MGETHDR(m, M_DONTWAIT, MT_DATA);
   2442   1.35   thorpej 		if (m == NULL) {
   2443   1.35   thorpej  dropit:
   2444  1.176   thorpej 			if_statinc(ifp, if_ierrors);
   2445  1.124    dyoung 			sip_init_rxdesc(sc, i);
   2446   1.35   thorpej 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2447   1.35   thorpej 			    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   2448   1.35   thorpej 			continue;
   2449   1.35   thorpej 		}
   2450  1.105    bouyer 		MCLAIM(m, &sc->sc_ethercom.ec_rx_mowner);
   2451   1.35   thorpej 		if (len > (MHLEN - 2)) {
   2452   1.35   thorpej 			MCLGET(m, M_DONTWAIT);
   2453   1.35   thorpej 			if ((m->m_flags & M_EXT) == 0) {
   2454   1.35   thorpej 				m_freem(m);
   2455   1.35   thorpej 				goto dropit;
   2456   1.35   thorpej 			}
   2457   1.35   thorpej 		}
   2458   1.35   thorpej 		m->m_data += 2;
   2459   1.35   thorpej 
   2460   1.35   thorpej 		/*
   2461   1.35   thorpej 		 * Note that we use clusters for incoming frames, so the
   2462   1.35   thorpej 		 * buffer is virtually contiguous.
   2463   1.35   thorpej 		 */
   2464  1.111  christos 		memcpy(mtod(m, void *), mtod(rxs->rxs_mbuf, void *), len);
   2465   1.35   thorpej 
   2466   1.35   thorpej 		/* Allow the receive descriptor to continue using its mbuf. */
   2467  1.124    dyoung 		sip_init_rxdesc(sc, i);
   2468   1.35   thorpej 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2469   1.35   thorpej 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   2470   1.35   thorpej #endif /* __NO_STRICT_ALIGNMENT */
   2471   1.35   thorpej 
   2472  1.161     ozaki 		m_set_rcvif(m, ifp);
   2473   1.35   thorpej 		m->m_pkthdr.len = m->m_len = len;
   2474   1.35   thorpej 
   2475   1.35   thorpej 		/* Pass it on. */
   2476  1.160     ozaki 		if_percpuq_enqueue(ifp->if_percpuq, m);
   2477   1.35   thorpej 	}
   2478   1.35   thorpej 
   2479   1.35   thorpej 	/* Update the receive pointer. */
   2480   1.35   thorpej 	sc->sc_rxptr = i;
   2481   1.35   thorpej }
   2482    1.1   thorpej 
   2483    1.1   thorpej /*
   2484    1.1   thorpej  * sip_tick:
   2485    1.1   thorpej  *
   2486    1.1   thorpej  *	One second timer, used to tick the MII.
   2487    1.1   thorpej  */
   2488   1.95   thorpej static void
   2489  1.116    dyoung sipcom_tick(void *arg)
   2490    1.1   thorpej {
   2491    1.1   thorpej 	struct sip_softc *sc = arg;
   2492    1.1   thorpej 	int s;
   2493    1.1   thorpej 
   2494    1.1   thorpej 	s = splnet();
   2495   1.94   thorpej #ifdef SIP_EVENT_COUNTERS
   2496  1.116    dyoung 	if (sc->sc_gigabit) {
   2497  1.116    dyoung 		/* Read PAUSE related counts from MIB registers. */
   2498  1.116    dyoung 		sc->sc_ev_rxpause.ev_count +=
   2499  1.116    dyoung 		    bus_space_read_4(sc->sc_st, sc->sc_sh,
   2500  1.116    dyoung 				     SIP_NS_MIB(MIB_RXPauseFrames)) & 0xffff;
   2501  1.116    dyoung 		sc->sc_ev_txpause.ev_count +=
   2502  1.116    dyoung 		    bus_space_read_4(sc->sc_st, sc->sc_sh,
   2503  1.116    dyoung 				     SIP_NS_MIB(MIB_TXPauseFrames)) & 0xffff;
   2504  1.116    dyoung 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_NS_MIBC, MIBC_ACLR);
   2505  1.116    dyoung 	}
   2506   1.94   thorpej #endif /* SIP_EVENT_COUNTERS */
   2507    1.1   thorpej 	mii_tick(&sc->sc_mii);
   2508    1.1   thorpej 	splx(s);
   2509    1.1   thorpej 
   2510  1.178   thorpej 	callout_schedule(&sc->sc_tick_ch, hz);
   2511    1.1   thorpej }
   2512    1.1   thorpej 
   2513    1.1   thorpej /*
   2514    1.1   thorpej  * sip_reset:
   2515    1.1   thorpej  *
   2516    1.1   thorpej  *	Perform a soft reset on the SiS 900.
   2517    1.1   thorpej  */
   2518  1.116    dyoung static bool
   2519  1.116    dyoung sipcom_reset(struct sip_softc *sc)
   2520    1.1   thorpej {
   2521    1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   2522    1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   2523    1.1   thorpej 	int i;
   2524    1.1   thorpej 
   2525   1.45   thorpej 	bus_space_write_4(st, sh, SIP_IER, 0);
   2526   1.45   thorpej 	bus_space_write_4(st, sh, SIP_IMR, 0);
   2527   1.45   thorpej 	bus_space_write_4(st, sh, SIP_RFCR, 0);
   2528    1.1   thorpej 	bus_space_write_4(st, sh, SIP_CR, CR_RST);
   2529    1.1   thorpej 
   2530   1.14   tsutsui 	for (i = 0; i < SIP_TIMEOUT; i++) {
   2531   1.14   tsutsui 		if ((bus_space_read_4(st, sh, SIP_CR) & CR_RST) == 0)
   2532   1.14   tsutsui 			break;
   2533    1.1   thorpej 		delay(2);
   2534    1.1   thorpej 	}
   2535    1.1   thorpej 
   2536  1.116    dyoung 	if (i == SIP_TIMEOUT) {
   2537  1.163   msaitoh 		printf("%s: reset failed to complete\n",
   2538  1.163   msaitoh 		    device_xname(sc->sc_dev));
   2539  1.116    dyoung 		return false;
   2540  1.116    dyoung 	}
   2541   1.14   tsutsui 
   2542   1.14   tsutsui 	delay(1000);
   2543   1.29   thorpej 
   2544  1.116    dyoung 	if (sc->sc_gigabit) {
   2545  1.116    dyoung 		/*
   2546  1.116    dyoung 		 * Set the general purpose I/O bits.  Do it here in case we
   2547  1.116    dyoung 		 * need to have GPIO set up to talk to the media interface.
   2548  1.116    dyoung 		 */
   2549  1.116    dyoung 		bus_space_write_4(st, sh, SIP_GPIOR, sc->sc_gpior);
   2550  1.116    dyoung 		delay(1000);
   2551  1.116    dyoung 	}
   2552  1.116    dyoung 	return true;
   2553  1.116    dyoung }
   2554  1.116    dyoung 
   2555  1.116    dyoung static void
   2556  1.116    dyoung sipcom_dp83820_init(struct sip_softc *sc, uint64_t capenable)
   2557  1.116    dyoung {
   2558  1.171   msaitoh 	uint32_t reg;
   2559  1.116    dyoung 	bus_space_tag_t st = sc->sc_st;
   2560  1.116    dyoung 	bus_space_handle_t sh = sc->sc_sh;
   2561  1.116    dyoung 	/*
   2562  1.116    dyoung 	 * Initialize the VLAN/IP receive control register.
   2563  1.116    dyoung 	 * We enable checksum computation on all incoming
   2564  1.116    dyoung 	 * packets, and do not reject packets w/ bad checksums.
   2565  1.116    dyoung 	 */
   2566  1.116    dyoung 	reg = 0;
   2567  1.116    dyoung 	if (capenable &
   2568  1.172   msaitoh 	    (IFCAP_CSUM_IPv4_Rx | IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
   2569  1.116    dyoung 		reg |= VRCR_IPEN;
   2570  1.116    dyoung 	if (VLAN_ATTACHED(&sc->sc_ethercom))
   2571  1.172   msaitoh 		reg |= VRCR_VTDEN | VRCR_VTREN;
   2572  1.116    dyoung 	bus_space_write_4(st, sh, SIP_VRCR, reg);
   2573  1.116    dyoung 
   2574  1.116    dyoung 	/*
   2575  1.116    dyoung 	 * Initialize the VLAN/IP transmit control register.
   2576  1.116    dyoung 	 * We enable outgoing checksum computation on a
   2577  1.116    dyoung 	 * per-packet basis.
   2578  1.116    dyoung 	 */
   2579  1.116    dyoung 	reg = 0;
   2580  1.116    dyoung 	if (capenable &
   2581  1.172   msaitoh 	    (IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_UDPv4_Tx))
   2582  1.116    dyoung 		reg |= VTCR_PPCHK;
   2583  1.116    dyoung 	if (VLAN_ATTACHED(&sc->sc_ethercom))
   2584  1.116    dyoung 		reg |= VTCR_VPPTI;
   2585  1.116    dyoung 	bus_space_write_4(st, sh, SIP_VTCR, reg);
   2586  1.116    dyoung 
   2587   1.29   thorpej 	/*
   2588  1.116    dyoung 	 * If we're using VLANs, initialize the VLAN data register.
   2589  1.116    dyoung 	 * To understand why we bswap the VLAN Ethertype, see section
   2590  1.116    dyoung 	 * 4.2.36 of the DP83820 manual.
   2591   1.29   thorpej 	 */
   2592  1.116    dyoung 	if (VLAN_ATTACHED(&sc->sc_ethercom))
   2593  1.116    dyoung 		bus_space_write_4(st, sh, SIP_VDR, bswap16(ETHERTYPE_VLAN));
   2594    1.1   thorpej }
   2595    1.1   thorpej 
   2596    1.1   thorpej /*
   2597   1.17   thorpej  * sip_init:		[ ifnet interface function ]
   2598    1.1   thorpej  *
   2599    1.1   thorpej  *	Initialize the interface.  Must be called at splnet().
   2600    1.1   thorpej  */
   2601   1.95   thorpej static int
   2602  1.116    dyoung sipcom_init(struct ifnet *ifp)
   2603    1.1   thorpej {
   2604   1.17   thorpej 	struct sip_softc *sc = ifp->if_softc;
   2605    1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   2606    1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   2607    1.1   thorpej 	struct sip_txsoft *txs;
   2608    1.2   thorpej 	struct sip_rxsoft *rxs;
   2609    1.2   thorpej 	int i, error = 0;
   2610    1.1   thorpej 
   2611  1.139    cegger 	if (device_is_active(sc->sc_dev)) {
   2612  1.130    dyoung 		/*
   2613  1.130    dyoung 		 * Cancel any pending I/O.
   2614  1.130    dyoung 		 */
   2615  1.130    dyoung 		sipcom_stop(ifp, 0);
   2616  1.142    dyoung 	} else if (!pmf_device_subtree_resume(sc->sc_dev, &sc->sc_qual) ||
   2617  1.171   msaitoh 		   !device_is_active(sc->sc_dev))
   2618  1.130    dyoung 		return 0;
   2619    1.1   thorpej 
   2620    1.1   thorpej 	/*
   2621    1.1   thorpej 	 * Reset the chip to a known state.
   2622    1.1   thorpej 	 */
   2623  1.116    dyoung 	if (!sipcom_reset(sc))
   2624  1.116    dyoung 		return EBUSY;
   2625    1.1   thorpej 
   2626   1.45   thorpej 	if (SIP_CHIP_MODEL(sc, PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83815)) {
   2627   1.25    briggs 		/*
   2628   1.25    briggs 		 * DP83815 manual, page 78:
   2629   1.25    briggs 		 *    4.4 Recommended Registers Configuration
   2630   1.25    briggs 		 *    For optimum performance of the DP83815, version noted
   2631   1.25    briggs 		 *    as DP83815CVNG (SRR = 203h), the listed register
   2632   1.25    briggs 		 *    modifications must be followed in sequence...
   2633   1.25    briggs 		 *
   2634   1.25    briggs 		 * It's not clear if this should be 302h or 203h because that
   2635   1.25    briggs 		 * chip name is listed as SRR 302h in the description of the
   2636   1.26    briggs 		 * SRR register.  However, my revision 302h DP83815 on the
   2637   1.26    briggs 		 * Netgear FA311 purchased in 02/2001 needs these settings
   2638   1.26    briggs 		 * to avoid tons of errors in AcceptPerfectMatch (non-
   2639   1.26    briggs 		 * IFF_PROMISC) mode.  I do not know if other revisions need
   2640   1.26    briggs 		 * this set or not.  [briggs -- 09 March 2001]
   2641   1.26    briggs 		 *
   2642   1.26    briggs 		 * Note that only the low-order 12 bits of 0xe4 are documented
   2643   1.26    briggs 		 * and that this sets reserved bits in that register.
   2644   1.25    briggs 		 */
   2645   1.78   thorpej 		bus_space_write_4(st, sh, 0x00cc, 0x0001);
   2646   1.78   thorpej 
   2647   1.78   thorpej 		bus_space_write_4(st, sh, 0x00e4, 0x189C);
   2648   1.78   thorpej 		bus_space_write_4(st, sh, 0x00fc, 0x0000);
   2649   1.78   thorpej 		bus_space_write_4(st, sh, 0x00f4, 0x5040);
   2650   1.78   thorpej 		bus_space_write_4(st, sh, 0x00f8, 0x008c);
   2651   1.78   thorpej 
   2652   1.78   thorpej 		bus_space_write_4(st, sh, 0x00cc, 0x0000);
   2653   1.25    briggs 	}
   2654   1.25    briggs 
   2655  1.179   thorpej 	/* Initialize the transmit descriptor ring. */
   2656  1.179   thorpej 	sip_init_txring(sc);
   2657    1.1   thorpej 
   2658    1.1   thorpej 	/*
   2659    1.1   thorpej 	 * Initialize the transmit job descriptors.
   2660    1.1   thorpej 	 */
   2661    1.1   thorpej 	SIMPLEQ_INIT(&sc->sc_txfreeq);
   2662    1.1   thorpej 	SIMPLEQ_INIT(&sc->sc_txdirtyq);
   2663    1.1   thorpej 	for (i = 0; i < SIP_TXQUEUELEN; i++) {
   2664    1.1   thorpej 		txs = &sc->sc_txsoft[i];
   2665    1.1   thorpej 		txs->txs_mbuf = NULL;
   2666    1.1   thorpej 		SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
   2667    1.1   thorpej 	}
   2668    1.1   thorpej 
   2669    1.1   thorpej 	/*
   2670    1.1   thorpej 	 * Initialize the receive descriptor and receive job
   2671    1.2   thorpej 	 * descriptor rings.
   2672    1.1   thorpej 	 */
   2673  1.120    dyoung 	for (i = 0; i < sc->sc_parm->p_nrxdesc; i++) {
   2674    1.2   thorpej 		rxs = &sc->sc_rxsoft[i];
   2675    1.2   thorpej 		if (rxs->rxs_mbuf == NULL) {
   2676  1.120    dyoung 			if ((error = sipcom_add_rxbuf(sc, i)) != 0) {
   2677    1.2   thorpej 				printf("%s: unable to allocate or map rx "
   2678    1.2   thorpej 				    "buffer %d, error = %d\n",
   2679  1.139    cegger 				    device_xname(sc->sc_dev), i, error);
   2680    1.2   thorpej 				/*
   2681    1.2   thorpej 				 * XXX Should attempt to run with fewer receive
   2682    1.2   thorpej 				 * XXX buffers instead of just failing.
   2683    1.2   thorpej 				 */
   2684  1.116    dyoung 				sipcom_rxdrain(sc);
   2685    1.2   thorpej 				goto out;
   2686    1.2   thorpej 			}
   2687   1.42   thorpej 		} else
   2688  1.124    dyoung 			sip_init_rxdesc(sc, i);
   2689    1.2   thorpej 	}
   2690    1.1   thorpej 	sc->sc_rxptr = 0;
   2691   1.36   thorpej 	sc->sc_rxdiscard = 0;
   2692  1.124    dyoung 	sip_rxchain_reset(sc);
   2693    1.1   thorpej 
   2694    1.1   thorpej 	/*
   2695   1.29   thorpej 	 * Set the configuration register; it's already initialized
   2696   1.29   thorpej 	 * in sip_attach().
   2697    1.1   thorpej 	 */
   2698   1.29   thorpej 	bus_space_write_4(st, sh, SIP_CFG, sc->sc_cfg);
   2699    1.1   thorpej 
   2700    1.1   thorpej 	/*
   2701    1.1   thorpej 	 * Initialize the prototype TXCFG register.
   2702    1.1   thorpej 	 */
   2703  1.116    dyoung 	if (sc->sc_gigabit) {
   2704  1.120    dyoung 		sc->sc_txcfg = sc->sc_bits.b_txcfg_mxdma_512;
   2705  1.120    dyoung 		sc->sc_rxcfg = sc->sc_bits.b_rxcfg_mxdma_512;
   2706  1.116    dyoung 	} else if ((SIP_SIS900_REV(sc, SIS_REV_635) ||
   2707   1.87      cube 	     SIP_SIS900_REV(sc, SIS_REV_960) ||
   2708   1.45   thorpej 	     SIP_SIS900_REV(sc, SIS_REV_900B)) &&
   2709   1.89   thorpej 	    (sc->sc_cfg & CFG_EDBMASTEN)) {
   2710  1.120    dyoung 		sc->sc_txcfg = sc->sc_bits.b_txcfg_mxdma_64;
   2711  1.120    dyoung 		sc->sc_rxcfg = sc->sc_bits.b_rxcfg_mxdma_64;
   2712   1.45   thorpej 	} else {
   2713  1.120    dyoung 		sc->sc_txcfg = sc->sc_bits.b_txcfg_mxdma_512;
   2714  1.120    dyoung 		sc->sc_rxcfg = sc->sc_bits.b_rxcfg_mxdma_512;
   2715   1.45   thorpej 	}
   2716   1.45   thorpej 
   2717   1.45   thorpej 	sc->sc_txcfg |= TXCFG_ATP |
   2718  1.120    dyoung 	    __SHIFTIN(sc->sc_tx_fill_thresh, sc->sc_bits.b_txcfg_flth_mask) |
   2719    1.1   thorpej 	    sc->sc_tx_drain_thresh;
   2720  1.120    dyoung 	bus_space_write_4(st, sh, sc->sc_regs.r_txcfg, sc->sc_txcfg);
   2721    1.1   thorpej 
   2722    1.1   thorpej 	/*
   2723    1.1   thorpej 	 * Initialize the receive drain threshold if we have never
   2724    1.1   thorpej 	 * done so.
   2725    1.1   thorpej 	 */
   2726    1.1   thorpej 	if (sc->sc_rx_drain_thresh == 0) {
   2727    1.1   thorpej 		/*
   2728    1.1   thorpej 		 * XXX This value should be tuned.  This is set to the
   2729    1.1   thorpej 		 * maximum of 248 bytes, and we may be able to improve
   2730    1.1   thorpej 		 * performance by decreasing it (although we should never
   2731    1.1   thorpej 		 * set this value lower than 2; 14 bytes are required to
   2732    1.1   thorpej 		 * filter the packet).
   2733    1.1   thorpej 		 */
   2734  1.120    dyoung 		sc->sc_rx_drain_thresh = __SHIFTOUT_MASK(RXCFG_DRTH_MASK);
   2735    1.1   thorpej 	}
   2736    1.1   thorpej 
   2737    1.1   thorpej 	/*
   2738    1.1   thorpej 	 * Initialize the prototype RXCFG register.
   2739    1.1   thorpej 	 */
   2740  1.120    dyoung 	sc->sc_rxcfg |= __SHIFTIN(sc->sc_rx_drain_thresh, RXCFG_DRTH_MASK);
   2741   1.88   thorpej 	/*
   2742   1.88   thorpej 	 * Accept long packets (including FCS) so we can handle
   2743   1.88   thorpej 	 * 802.1q-tagged frames and jumbo frames properly.
   2744   1.88   thorpej 	 */
   2745  1.116    dyoung 	if ((sc->sc_gigabit && ifp->if_mtu > ETHERMTU) ||
   2746   1.88   thorpej 	    (sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_MTU))
   2747   1.88   thorpej 		sc->sc_rxcfg |= RXCFG_ALP;
   2748   1.88   thorpej 
   2749   1.88   thorpej 	/*
   2750   1.88   thorpej 	 * Checksum offloading is disabled if the user selects an MTU
   2751  1.186    andvar 	 * larger than 8109.  (FreeBSD says 8152, but there is empirical
   2752   1.88   thorpej 	 * evidence that >8109 does not work on some boards, such as the
   2753   1.88   thorpej 	 * Planex GN-1000TE).
   2754   1.88   thorpej 	 */
   2755  1.116    dyoung 	if (sc->sc_gigabit && ifp->if_mtu > 8109 &&
   2756   1.88   thorpej 	    (ifp->if_capenable &
   2757  1.172   msaitoh 	     (IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
   2758  1.172   msaitoh 	      IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
   2759  1.172   msaitoh 	      IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx))) {
   2760   1.88   thorpej 		printf("%s: Checksum offloading does not work if MTU > 8109 - "
   2761  1.139    cegger 		       "disabled.\n", device_xname(sc->sc_dev));
   2762  1.102      yamt 		ifp->if_capenable &=
   2763  1.172   msaitoh 		    ~(IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
   2764  1.172   msaitoh 		     IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
   2765  1.172   msaitoh 		     IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx);
   2766   1.88   thorpej 		ifp->if_csum_flags_tx = 0;
   2767   1.88   thorpej 		ifp->if_csum_flags_rx = 0;
   2768   1.88   thorpej 	}
   2769  1.116    dyoung 
   2770  1.120    dyoung 	bus_space_write_4(st, sh, sc->sc_regs.r_rxcfg, sc->sc_rxcfg);
   2771    1.1   thorpej 
   2772  1.116    dyoung 	if (sc->sc_gigabit)
   2773  1.116    dyoung 		sipcom_dp83820_init(sc, ifp->if_capenable);
   2774   1.29   thorpej 
   2775    1.1   thorpej 	/*
   2776    1.1   thorpej 	 * Give the transmit and receive rings to the chip.
   2777    1.1   thorpej 	 */
   2778  1.179   thorpej 	sip_set_txdp(sc, SIP_CDTXADDR(sc, sc->sc_txnext));
   2779  1.179   thorpej 	sip_set_rxdp(sc, SIP_CDRXADDR(sc, sc->sc_rxptr));
   2780    1.1   thorpej 
   2781    1.1   thorpej 	/*
   2782    1.1   thorpej 	 * Initialize the interrupt mask.
   2783    1.1   thorpej 	 */
   2784  1.120    dyoung 	sc->sc_imr = sc->sc_bits.b_isr_dperr |
   2785  1.171   msaitoh 		     sc->sc_bits.b_isr_sserr |
   2786  1.120    dyoung 		     sc->sc_bits.b_isr_rmabt |
   2787  1.172   msaitoh 		     sc->sc_bits.b_isr_rtabt |
   2788  1.172   msaitoh 	    ISR_RXSOVR | ISR_TXURN | ISR_TXDESC | ISR_TXIDLE | ISR_RXORN |
   2789  1.172   msaitoh 	    ISR_RXIDLE | ISR_RXDESC;
   2790    1.1   thorpej 	bus_space_write_4(st, sh, SIP_IMR, sc->sc_imr);
   2791    1.1   thorpej 
   2792   1.45   thorpej 	/* Set up the receive filter. */
   2793   1.45   thorpej 	(*sc->sc_model->sip_variant->sipv_set_filter)(sc);
   2794   1.45   thorpej 
   2795   1.89   thorpej 	/*
   2796   1.89   thorpej 	 * Tune sc_rx_flow_thresh.
   2797   1.89   thorpej 	 * XXX "More than 8KB" is too short for jumbo frames.
   2798   1.89   thorpej 	 * XXX TODO: Threshold value should be user-settable.
   2799   1.89   thorpej 	 */
   2800   1.89   thorpej 	sc->sc_rx_flow_thresh = (PCR_PS_STHI_8 | PCR_PS_STLO_4 |
   2801   1.89   thorpej 				 PCR_PS_FFHI_8 | PCR_PS_FFLO_4 |
   2802   1.89   thorpej 				 (PCR_PAUSE_CNT & PCR_PAUSE_CNT_MASK));
   2803   1.89   thorpej 
   2804    1.1   thorpej 	/*
   2805    1.1   thorpej 	 * Set the current media.  Do this after initializing the prototype
   2806    1.1   thorpej 	 * IMR, since sip_mii_statchg() modifies the IMR for 802.3x flow
   2807    1.1   thorpej 	 * control.
   2808    1.1   thorpej 	 */
   2809  1.125    dyoung 	if ((error = ether_mediachange(ifp)) != 0)
   2810  1.125    dyoung 		goto out;
   2811    1.1   thorpej 
   2812   1.88   thorpej 	/*
   2813   1.88   thorpej 	 * Set the interrupt hold-off timer to 100us.
   2814   1.88   thorpej 	 */
   2815  1.116    dyoung 	if (sc->sc_gigabit)
   2816  1.116    dyoung 		bus_space_write_4(st, sh, SIP_IHR, 0x01);
   2817   1.88   thorpej 
   2818    1.1   thorpej 	/*
   2819    1.1   thorpej 	 * Enable interrupts.
   2820    1.1   thorpej 	 */
   2821    1.1   thorpej 	bus_space_write_4(st, sh, SIP_IER, IER_IE);
   2822    1.1   thorpej 
   2823    1.1   thorpej 	/*
   2824    1.1   thorpej 	 * Start the transmit and receive processes.
   2825    1.1   thorpej 	 */
   2826    1.1   thorpej 	bus_space_write_4(st, sh, SIP_CR, CR_RXE | CR_TXE);
   2827    1.1   thorpej 
   2828    1.1   thorpej 	/*
   2829    1.1   thorpej 	 * Start the one second MII clock.
   2830    1.1   thorpej 	 */
   2831  1.178   thorpej 	callout_schedule(&sc->sc_tick_ch, hz);
   2832    1.1   thorpej 
   2833    1.1   thorpej 	/*
   2834    1.1   thorpej 	 * ...all done!
   2835    1.1   thorpej 	 */
   2836    1.1   thorpej 	ifp->if_flags |= IFF_RUNNING;
   2837   1.98       kim 	sc->sc_if_flags = ifp->if_flags;
   2838  1.106     pavel 	sc->sc_prev.ec_capenable = sc->sc_ethercom.ec_capenable;
   2839  1.106     pavel 	sc->sc_prev.is_vlan = VLAN_ATTACHED(&(sc)->sc_ethercom);
   2840  1.106     pavel 	sc->sc_prev.if_capenable = ifp->if_capenable;
   2841    1.2   thorpej 
   2842    1.2   thorpej  out:
   2843    1.2   thorpej 	if (error)
   2844  1.139    cegger 		printf("%s: interface not running\n", device_xname(sc->sc_dev));
   2845  1.171   msaitoh 	return error;
   2846    1.2   thorpej }
   2847    1.2   thorpej 
   2848    1.2   thorpej /*
   2849    1.2   thorpej  * sip_drain:
   2850    1.2   thorpej  *
   2851    1.2   thorpej  *	Drain the receive queue.
   2852    1.2   thorpej  */
   2853   1.95   thorpej static void
   2854  1.116    dyoung sipcom_rxdrain(struct sip_softc *sc)
   2855    1.2   thorpej {
   2856    1.2   thorpej 	struct sip_rxsoft *rxs;
   2857    1.2   thorpej 	int i;
   2858    1.2   thorpej 
   2859  1.120    dyoung 	for (i = 0; i < sc->sc_parm->p_nrxdesc; i++) {
   2860    1.2   thorpej 		rxs = &sc->sc_rxsoft[i];
   2861    1.2   thorpej 		if (rxs->rxs_mbuf != NULL) {
   2862    1.2   thorpej 			bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   2863    1.2   thorpej 			m_freem(rxs->rxs_mbuf);
   2864    1.2   thorpej 			rxs->rxs_mbuf = NULL;
   2865    1.2   thorpej 		}
   2866    1.2   thorpej 	}
   2867    1.1   thorpej }
   2868    1.1   thorpej 
   2869    1.1   thorpej /*
   2870   1.17   thorpej  * sip_stop:		[ ifnet interface function ]
   2871    1.1   thorpej  *
   2872    1.1   thorpej  *	Stop transmission on the interface.
   2873    1.1   thorpej  */
   2874   1.95   thorpej static void
   2875  1.116    dyoung sipcom_stop(struct ifnet *ifp, int disable)
   2876    1.1   thorpej {
   2877   1.17   thorpej 	struct sip_softc *sc = ifp->if_softc;
   2878    1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   2879    1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   2880    1.1   thorpej 	struct sip_txsoft *txs;
   2881  1.171   msaitoh 	uint32_t cmdsts = 0;		/* DEBUG */
   2882    1.1   thorpej 
   2883    1.1   thorpej 	/*
   2884    1.1   thorpej 	 * Stop the one second clock.
   2885    1.1   thorpej 	 */
   2886    1.9   thorpej 	callout_stop(&sc->sc_tick_ch);
   2887    1.4   thorpej 
   2888    1.4   thorpej 	/* Down the MII. */
   2889    1.4   thorpej 	mii_down(&sc->sc_mii);
   2890    1.1   thorpej 
   2891  1.139    cegger 	if (device_is_active(sc->sc_dev)) {
   2892  1.136    dyoung 		/*
   2893  1.136    dyoung 		 * Disable interrupts.
   2894  1.136    dyoung 		 */
   2895  1.136    dyoung 		bus_space_write_4(st, sh, SIP_IER, 0);
   2896    1.1   thorpej 
   2897  1.136    dyoung 		/*
   2898  1.136    dyoung 		 * Stop receiver and transmitter.
   2899  1.136    dyoung 		 */
   2900  1.136    dyoung 		bus_space_write_4(st, sh, SIP_CR, CR_RXD | CR_TXD);
   2901  1.136    dyoung 	}
   2902    1.1   thorpej 
   2903    1.1   thorpej 	/*
   2904    1.1   thorpej 	 * Release any queued transmit buffers.
   2905    1.1   thorpej 	 */
   2906    1.1   thorpej 	while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
   2907    1.1   thorpej 		if ((ifp->if_flags & IFF_DEBUG) != 0 &&
   2908    1.1   thorpej 		    SIMPLEQ_NEXT(txs, txs_q) == NULL &&
   2909  1.179   thorpej 		    (sc->sc_txdescs[
   2910  1.179   thorpej 		     txs->txs_lastdesc].sipd_words[
   2911  1.179   thorpej 		     sc->sc_cmdsts_idx] & htole32(CMDSTS_INTR)) == 0)
   2912    1.1   thorpej 			printf("%s: sip_stop: last descriptor does not "
   2913  1.139    cegger 			    "have INTR bit set\n", device_xname(sc->sc_dev));
   2914   1.54     lukem 		SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
   2915    1.1   thorpej #ifdef DIAGNOSTIC
   2916    1.1   thorpej 		if (txs->txs_mbuf == NULL) {
   2917    1.1   thorpej 			printf("%s: dirty txsoft with no mbuf chain\n",
   2918  1.139    cegger 			    device_xname(sc->sc_dev));
   2919    1.1   thorpej 			panic("sip_stop");
   2920    1.1   thorpej 		}
   2921    1.1   thorpej #endif
   2922    1.1   thorpej 		cmdsts |=		/* DEBUG */
   2923  1.179   thorpej 		    le32toh(sc->sc_txdescs[
   2924  1.179   thorpej 			txs->txs_lastdesc].sipd_words[sc->sc_cmdsts_idx]);
   2925    1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   2926    1.1   thorpej 		m_freem(txs->txs_mbuf);
   2927    1.1   thorpej 		txs->txs_mbuf = NULL;
   2928    1.1   thorpej 		SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
   2929    1.2   thorpej 	}
   2930    1.2   thorpej 
   2931    1.1   thorpej 	/*
   2932    1.1   thorpej 	 * Mark the interface down and cancel the watchdog timer.
   2933    1.1   thorpej 	 */
   2934  1.181   thorpej 	ifp->if_flags &= ~IFF_RUNNING;
   2935    1.1   thorpej 	ifp->if_timer = 0;
   2936    1.1   thorpej 
   2937  1.130    dyoung 	if (disable)
   2938  1.142    dyoung 		pmf_device_recursive_suspend(sc->sc_dev, &sc->sc_qual);
   2939  1.130    dyoung 
   2940    1.1   thorpej 	if ((ifp->if_flags & IFF_DEBUG) != 0 &&
   2941  1.116    dyoung 	    (cmdsts & CMDSTS_INTR) == 0 && sc->sc_txfree != sc->sc_ntxdesc)
   2942    1.1   thorpej 		printf("%s: sip_stop: no INTR bits set in dirty tx "
   2943  1.139    cegger 		    "descriptors\n", device_xname(sc->sc_dev));
   2944    1.1   thorpej }
   2945    1.1   thorpej 
   2946    1.1   thorpej /*
   2947    1.1   thorpej  * sip_read_eeprom:
   2948    1.1   thorpej  *
   2949    1.1   thorpej  *	Read data from the serial EEPROM.
   2950    1.1   thorpej  */
   2951   1.95   thorpej static void
   2952  1.116    dyoung sipcom_read_eeprom(struct sip_softc *sc, int word, int wordcnt,
   2953  1.171   msaitoh     uint16_t *data)
   2954    1.1   thorpej {
   2955    1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   2956    1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   2957  1.171   msaitoh 	uint16_t reg;
   2958    1.1   thorpej 	int i, x;
   2959    1.1   thorpej 
   2960    1.1   thorpej 	for (i = 0; i < wordcnt; i++) {
   2961    1.1   thorpej 		/* Send CHIP SELECT. */
   2962    1.1   thorpej 		reg = EROMAR_EECS;
   2963    1.1   thorpej 		bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2964    1.1   thorpej 
   2965    1.1   thorpej 		/* Shift in the READ opcode. */
   2966    1.1   thorpej 		for (x = 3; x > 0; x--) {
   2967    1.1   thorpej 			if (SIP_EEPROM_OPC_READ & (1 << (x - 1)))
   2968    1.1   thorpej 				reg |= EROMAR_EEDI;
   2969    1.1   thorpej 			else
   2970    1.1   thorpej 				reg &= ~EROMAR_EEDI;
   2971    1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2972    1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR,
   2973    1.1   thorpej 			    reg | EROMAR_EESK);
   2974    1.1   thorpej 			delay(4);
   2975    1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2976    1.1   thorpej 			delay(4);
   2977    1.1   thorpej 		}
   2978  1.101     perry 
   2979    1.1   thorpej 		/* Shift in address. */
   2980    1.1   thorpej 		for (x = 6; x > 0; x--) {
   2981    1.1   thorpej 			if ((word + i) & (1 << (x - 1)))
   2982    1.1   thorpej 				reg |= EROMAR_EEDI;
   2983    1.1   thorpej 			else
   2984  1.101     perry 				reg &= ~EROMAR_EEDI;
   2985    1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2986    1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR,
   2987    1.1   thorpej 			    reg | EROMAR_EESK);
   2988    1.1   thorpej 			delay(4);
   2989    1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2990    1.1   thorpej 			delay(4);
   2991    1.1   thorpej 		}
   2992    1.1   thorpej 
   2993    1.1   thorpej 		/* Shift out data. */
   2994    1.1   thorpej 		reg = EROMAR_EECS;
   2995    1.1   thorpej 		data[i] = 0;
   2996    1.1   thorpej 		for (x = 16; x > 0; x--) {
   2997    1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR,
   2998    1.1   thorpej 			    reg | EROMAR_EESK);
   2999    1.1   thorpej 			delay(4);
   3000    1.1   thorpej 			if (bus_space_read_4(st, sh, SIP_EROMAR) & EROMAR_EEDO)
   3001    1.1   thorpej 				data[i] |= (1 << (x - 1));
   3002    1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   3003   1.13   tsutsui 			delay(4);
   3004    1.1   thorpej 		}
   3005    1.1   thorpej 
   3006    1.1   thorpej 		/* Clear CHIP SELECT. */
   3007    1.1   thorpej 		bus_space_write_4(st, sh, SIP_EROMAR, 0);
   3008    1.1   thorpej 		delay(4);
   3009    1.1   thorpej 	}
   3010    1.1   thorpej }
   3011    1.1   thorpej 
   3012    1.1   thorpej /*
   3013  1.120    dyoung  * sipcom_add_rxbuf:
   3014    1.1   thorpej  *
   3015    1.1   thorpej  *	Add a receive buffer to the indicated descriptor.
   3016    1.1   thorpej  */
   3017   1.95   thorpej static int
   3018  1.120    dyoung sipcom_add_rxbuf(struct sip_softc *sc, int idx)
   3019    1.1   thorpej {
   3020    1.1   thorpej 	struct sip_rxsoft *rxs = &sc->sc_rxsoft[idx];
   3021    1.1   thorpej 	struct mbuf *m;
   3022    1.1   thorpej 	int error;
   3023    1.1   thorpej 
   3024    1.1   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   3025  1.101     perry 	if (m == NULL)
   3026  1.171   msaitoh 		return ENOBUFS;
   3027  1.105    bouyer 	MCLAIM(m, &sc->sc_ethercom.ec_rx_mowner);
   3028    1.1   thorpej 
   3029    1.1   thorpej 	MCLGET(m, M_DONTWAIT);
   3030    1.1   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   3031    1.1   thorpej 		m_freem(m);
   3032  1.171   msaitoh 		return ENOBUFS;
   3033    1.1   thorpej 	}
   3034   1.36   thorpej 
   3035  1.116    dyoung 	/* XXX I don't believe this is necessary. --dyoung */
   3036  1.120    dyoung 	if (sc->sc_gigabit)
   3037  1.120    dyoung 		m->m_len = sc->sc_parm->p_rxbuf_len;
   3038    1.1   thorpej 
   3039    1.1   thorpej 	if (rxs->rxs_mbuf != NULL)
   3040    1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   3041    1.1   thorpej 
   3042    1.1   thorpej 	rxs->rxs_mbuf = m;
   3043    1.1   thorpej 
   3044    1.1   thorpej 	error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
   3045   1.41   thorpej 	    m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
   3046  1.172   msaitoh 	    BUS_DMA_READ | BUS_DMA_NOWAIT);
   3047    1.1   thorpej 	if (error) {
   3048    1.1   thorpej 		printf("%s: can't load rx DMA map %d, error = %d\n",
   3049  1.139    cegger 		    device_xname(sc->sc_dev), idx, error);
   3050  1.116    dyoung 		panic("%s", __func__);		/* XXX */
   3051    1.1   thorpej 	}
   3052    1.1   thorpej 
   3053    1.1   thorpej 	bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   3054    1.1   thorpej 	    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   3055    1.1   thorpej 
   3056  1.124    dyoung 	sip_init_rxdesc(sc, idx);
   3057    1.1   thorpej 
   3058  1.171   msaitoh 	return 0;
   3059    1.1   thorpej }
   3060    1.1   thorpej 
   3061    1.1   thorpej /*
   3062   1.15   thorpej  * sip_sis900_set_filter:
   3063    1.1   thorpej  *
   3064    1.1   thorpej  *	Set up the receive filter.
   3065    1.1   thorpej  */
   3066   1.95   thorpej static void
   3067  1.116    dyoung sipcom_sis900_set_filter(struct sip_softc *sc)
   3068    1.1   thorpej {
   3069    1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   3070    1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   3071    1.1   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   3072    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3073    1.1   thorpej 	struct ether_multi *enm;
   3074  1.171   msaitoh 	const uint8_t *cp;
   3075    1.1   thorpej 	struct ether_multistep step;
   3076  1.171   msaitoh 	uint32_t crc, mchash[16];
   3077    1.1   thorpej 
   3078    1.1   thorpej 	/*
   3079    1.1   thorpej 	 * Initialize the prototype RFCR.
   3080    1.1   thorpej 	 */
   3081    1.1   thorpej 	sc->sc_rfcr = RFCR_RFEN;
   3082    1.1   thorpej 	if (ifp->if_flags & IFF_BROADCAST)
   3083    1.1   thorpej 		sc->sc_rfcr |= RFCR_AAB;
   3084    1.1   thorpej 	if (ifp->if_flags & IFF_PROMISC) {
   3085    1.1   thorpej 		sc->sc_rfcr |= RFCR_AAP;
   3086    1.1   thorpej 		goto allmulti;
   3087    1.1   thorpej 	}
   3088    1.1   thorpej 
   3089    1.1   thorpej 	/*
   3090    1.1   thorpej 	 * Set up the multicast address filter by passing all multicast
   3091    1.1   thorpej 	 * addresses through a CRC generator, and then using the high-order
   3092    1.1   thorpej 	 * 6 bits as an index into the 128 bit multicast hash table (only
   3093    1.1   thorpej 	 * the lower 16 bits of each 32 bit multicast hash register are
   3094    1.1   thorpej 	 * valid).  The high order bits select the register, while the
   3095    1.1   thorpej 	 * rest of the bits select the bit within the register.
   3096    1.1   thorpej 	 */
   3097    1.1   thorpej 
   3098    1.1   thorpej 	memset(mchash, 0, sizeof(mchash));
   3099    1.1   thorpej 
   3100   1.92   thorpej 	/*
   3101   1.92   thorpej 	 * SiS900 (at least SiS963) requires us to register the address of
   3102   1.92   thorpej 	 * the PAUSE packet (01:80:c2:00:00:01) into the address filter.
   3103   1.92   thorpej 	 */
   3104   1.92   thorpej 	crc = 0x0ed423f9;
   3105   1.92   thorpej 
   3106   1.92   thorpej 	if (SIP_SIS900_REV(sc, SIS_REV_635) ||
   3107   1.92   thorpej 	    SIP_SIS900_REV(sc, SIS_REV_960) ||
   3108   1.92   thorpej 	    SIP_SIS900_REV(sc, SIS_REV_900B)) {
   3109   1.92   thorpej 		/* Just want the 8 most significant bits. */
   3110   1.92   thorpej 		crc >>= 24;
   3111   1.92   thorpej 	} else {
   3112   1.92   thorpej 		/* Just want the 7 most significant bits. */
   3113   1.92   thorpej 		crc >>= 25;
   3114   1.92   thorpej 	}
   3115   1.92   thorpej 
   3116   1.92   thorpej 	/* Set the corresponding bit in the hash table. */
   3117   1.92   thorpej 	mchash[crc >> 4] |= 1 << (crc & 0xf);
   3118   1.92   thorpej 
   3119  1.173   msaitoh 	ETHER_LOCK(ec);
   3120    1.1   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   3121    1.1   thorpej 	while (enm != NULL) {
   3122   1.37   thorpej 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   3123    1.1   thorpej 			/*
   3124    1.1   thorpej 			 * We must listen to a range of multicast addresses.
   3125    1.1   thorpej 			 * For now, just accept all multicasts, rather than
   3126    1.1   thorpej 			 * trying to set only those filter bits needed to match
   3127    1.1   thorpej 			 * the range.  (At this time, the only use of address
   3128    1.1   thorpej 			 * ranges is for IP multicast routing, for which the
   3129    1.1   thorpej 			 * range is big enough to require all bits set.)
   3130    1.1   thorpej 			 */
   3131  1.173   msaitoh 			ETHER_UNLOCK(ec);
   3132    1.1   thorpej 			goto allmulti;
   3133    1.1   thorpej 		}
   3134    1.1   thorpej 
   3135   1.45   thorpej 		crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
   3136   1.11   thorpej 
   3137   1.45   thorpej 		if (SIP_SIS900_REV(sc, SIS_REV_635) ||
   3138   1.84      cube 		    SIP_SIS900_REV(sc, SIS_REV_960) ||
   3139   1.45   thorpej 		    SIP_SIS900_REV(sc, SIS_REV_900B)) {
   3140   1.45   thorpej 			/* Just want the 8 most significant bits. */
   3141   1.45   thorpej 			crc >>= 24;
   3142   1.45   thorpej 		} else {
   3143   1.45   thorpej 			/* Just want the 7 most significant bits. */
   3144   1.45   thorpej 			crc >>= 25;
   3145   1.45   thorpej 		}
   3146    1.1   thorpej 
   3147    1.1   thorpej 		/* Set the corresponding bit in the hash table. */
   3148    1.1   thorpej 		mchash[crc >> 4] |= 1 << (crc & 0xf);
   3149    1.1   thorpej 
   3150    1.1   thorpej 		ETHER_NEXT_MULTI(step, enm);
   3151    1.1   thorpej 	}
   3152  1.173   msaitoh 	ETHER_UNLOCK(ec);
   3153    1.1   thorpej 
   3154    1.1   thorpej 	ifp->if_flags &= ~IFF_ALLMULTI;
   3155    1.1   thorpej 	goto setit;
   3156    1.1   thorpej 
   3157    1.1   thorpej  allmulti:
   3158    1.1   thorpej 	ifp->if_flags |= IFF_ALLMULTI;
   3159    1.1   thorpej 	sc->sc_rfcr |= RFCR_AAM;
   3160    1.1   thorpej 
   3161    1.1   thorpej  setit:
   3162    1.1   thorpej #define	FILTER_EMIT(addr, data)						\
   3163    1.1   thorpej 	bus_space_write_4(st, sh, SIP_RFCR, (addr));			\
   3164   1.14   tsutsui 	delay(1);							\
   3165   1.14   tsutsui 	bus_space_write_4(st, sh, SIP_RFDR, (data));			\
   3166   1.14   tsutsui 	delay(1)
   3167    1.1   thorpej 
   3168    1.1   thorpej 	/*
   3169    1.1   thorpej 	 * Disable receive filter, and program the node address.
   3170    1.1   thorpej 	 */
   3171  1.114    dyoung 	cp = CLLADDR(ifp->if_sadl);
   3172    1.1   thorpej 	FILTER_EMIT(RFCR_RFADDR_NODE0, (cp[1] << 8) | cp[0]);
   3173    1.1   thorpej 	FILTER_EMIT(RFCR_RFADDR_NODE2, (cp[3] << 8) | cp[2]);
   3174    1.1   thorpej 	FILTER_EMIT(RFCR_RFADDR_NODE4, (cp[5] << 8) | cp[4]);
   3175    1.1   thorpej 
   3176    1.1   thorpej 	if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
   3177    1.1   thorpej 		/*
   3178    1.1   thorpej 		 * Program the multicast hash table.
   3179    1.1   thorpej 		 */
   3180    1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC0, mchash[0]);
   3181    1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC1, mchash[1]);
   3182    1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC2, mchash[2]);
   3183    1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC3, mchash[3]);
   3184    1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC4, mchash[4]);
   3185    1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC5, mchash[5]);
   3186    1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC6, mchash[6]);
   3187    1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC7, mchash[7]);
   3188   1.45   thorpej 		if (SIP_SIS900_REV(sc, SIS_REV_635) ||
   3189   1.84      cube 		    SIP_SIS900_REV(sc, SIS_REV_960) ||
   3190   1.45   thorpej 		    SIP_SIS900_REV(sc, SIS_REV_900B)) {
   3191   1.45   thorpej 			FILTER_EMIT(RFCR_RFADDR_MC8, mchash[8]);
   3192   1.45   thorpej 			FILTER_EMIT(RFCR_RFADDR_MC9, mchash[9]);
   3193   1.45   thorpej 			FILTER_EMIT(RFCR_RFADDR_MC10, mchash[10]);
   3194   1.45   thorpej 			FILTER_EMIT(RFCR_RFADDR_MC11, mchash[11]);
   3195   1.45   thorpej 			FILTER_EMIT(RFCR_RFADDR_MC12, mchash[12]);
   3196   1.45   thorpej 			FILTER_EMIT(RFCR_RFADDR_MC13, mchash[13]);
   3197   1.45   thorpej 			FILTER_EMIT(RFCR_RFADDR_MC14, mchash[14]);
   3198   1.45   thorpej 			FILTER_EMIT(RFCR_RFADDR_MC15, mchash[15]);
   3199   1.45   thorpej 		}
   3200    1.1   thorpej 	}
   3201    1.1   thorpej #undef FILTER_EMIT
   3202    1.1   thorpej 
   3203    1.1   thorpej 	/*
   3204    1.1   thorpej 	 * Re-enable the receiver filter.
   3205    1.1   thorpej 	 */
   3206    1.1   thorpej 	bus_space_write_4(st, sh, SIP_RFCR, sc->sc_rfcr);
   3207    1.1   thorpej }
   3208    1.1   thorpej 
   3209    1.1   thorpej /*
   3210   1.15   thorpej  * sip_dp83815_set_filter:
   3211   1.15   thorpej  *
   3212   1.15   thorpej  *	Set up the receive filter.
   3213   1.15   thorpej  */
   3214   1.95   thorpej static void
   3215  1.116    dyoung sipcom_dp83815_set_filter(struct sip_softc *sc)
   3216   1.15   thorpej {
   3217   1.15   thorpej 	bus_space_tag_t st = sc->sc_st;
   3218   1.15   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   3219   1.15   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   3220  1.101     perry 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3221   1.15   thorpej 	struct ether_multi *enm;
   3222  1.171   msaitoh 	const uint8_t *cp;
   3223  1.101     perry 	struct ether_multistep step;
   3224  1.171   msaitoh 	uint32_t crc, hash, slot, bit;
   3225  1.116    dyoung #define	MCHASH_NWORDS_83820	128
   3226  1.116    dyoung #define	MCHASH_NWORDS_83815	32
   3227  1.116    dyoung #define	MCHASH_NWORDS	MAX(MCHASH_NWORDS_83820, MCHASH_NWORDS_83815)
   3228  1.171   msaitoh 	uint16_t mchash[MCHASH_NWORDS];
   3229   1.15   thorpej 	int i;
   3230   1.15   thorpej 
   3231   1.15   thorpej 	/*
   3232   1.15   thorpej 	 * Initialize the prototype RFCR.
   3233   1.27    briggs 	 * Enable the receive filter, and accept on
   3234   1.27    briggs 	 *    Perfect (destination address) Match
   3235   1.26    briggs 	 * If IFF_BROADCAST, also accept all broadcast packets.
   3236   1.26    briggs 	 * If IFF_PROMISC, accept all unicast packets (and later, set
   3237   1.26    briggs 	 *    IFF_ALLMULTI and accept all multicast, too).
   3238   1.15   thorpej 	 */
   3239   1.27    briggs 	sc->sc_rfcr = RFCR_RFEN | RFCR_APM;
   3240   1.15   thorpej 	if (ifp->if_flags & IFF_BROADCAST)
   3241   1.15   thorpej 		sc->sc_rfcr |= RFCR_AAB;
   3242   1.15   thorpej 	if (ifp->if_flags & IFF_PROMISC) {
   3243   1.15   thorpej 		sc->sc_rfcr |= RFCR_AAP;
   3244   1.15   thorpej 		goto allmulti;
   3245   1.15   thorpej 	}
   3246   1.15   thorpej 
   3247   1.15   thorpej 	/*
   3248  1.171   msaitoh 	 * Set up the DP83820/DP83815 multicast address filter by
   3249  1.171   msaitoh 	 * passing all multicast addresses through a CRC generator,
   3250  1.171   msaitoh 	 * and then using the high-order 11/9 bits as an index into
   3251  1.171   msaitoh 	 * the 2048/512 bit multicast hash table.  The high-order
   3252  1.171   msaitoh 	 * 7/5 bits select the slot, while the low-order 4 bits
   3253  1.171   msaitoh 	 * select the bit within the slot.  Note that only the low
   3254  1.171   msaitoh 	 * 16-bits of each filter word are used, and there are
   3255  1.171   msaitoh 	 * 128/32 filter words.
   3256   1.29   thorpej 	 */
   3257   1.15   thorpej 
   3258   1.15   thorpej 	memset(mchash, 0, sizeof(mchash));
   3259   1.15   thorpej 
   3260   1.26    briggs 	ifp->if_flags &= ~IFF_ALLMULTI;
   3261   1.15   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   3262   1.38   thorpej 	if (enm == NULL)
   3263   1.38   thorpej 		goto setit;
   3264   1.38   thorpej 	while (enm != NULL) {
   3265   1.39   thorpej 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   3266   1.15   thorpej 			/*
   3267   1.15   thorpej 			 * We must listen to a range of multicast addresses.
   3268   1.15   thorpej 			 * For now, just accept all multicasts, rather than
   3269   1.15   thorpej 			 * trying to set only those filter bits needed to match
   3270   1.15   thorpej 			 * the range.  (At this time, the only use of address
   3271   1.15   thorpej 			 * ranges is for IP multicast routing, for which the
   3272   1.15   thorpej 			 * range is big enough to require all bits set.)
   3273   1.15   thorpej 			 */
   3274   1.38   thorpej 			goto allmulti;
   3275   1.38   thorpej 		}
   3276   1.26    briggs 
   3277   1.38   thorpej 		crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
   3278   1.29   thorpej 
   3279  1.116    dyoung 		if (sc->sc_gigabit) {
   3280  1.116    dyoung 			/* Just want the 11 most significant bits. */
   3281  1.116    dyoung 			hash = crc >> 21;
   3282  1.116    dyoung 		} else {
   3283  1.116    dyoung 			/* Just want the 9 most significant bits. */
   3284  1.116    dyoung 			hash = crc >> 23;
   3285  1.116    dyoung 		}
   3286   1.49        is 
   3287   1.38   thorpej 		slot = hash >> 4;
   3288   1.38   thorpej 		bit = hash & 0xf;
   3289   1.15   thorpej 
   3290   1.38   thorpej 		/* Set the corresponding bit in the hash table. */
   3291   1.38   thorpej 		mchash[slot] |= 1 << bit;
   3292   1.15   thorpej 
   3293   1.38   thorpej 		ETHER_NEXT_MULTI(step, enm);
   3294   1.15   thorpej 	}
   3295   1.38   thorpej 	sc->sc_rfcr |= RFCR_MHEN;
   3296   1.15   thorpej 	goto setit;
   3297   1.15   thorpej 
   3298   1.15   thorpej  allmulti:
   3299   1.15   thorpej 	ifp->if_flags |= IFF_ALLMULTI;
   3300   1.15   thorpej 	sc->sc_rfcr |= RFCR_AAM;
   3301   1.15   thorpej 
   3302   1.15   thorpej  setit:
   3303   1.15   thorpej #define	FILTER_EMIT(addr, data)						\
   3304   1.15   thorpej 	bus_space_write_4(st, sh, SIP_RFCR, (addr));			\
   3305   1.15   thorpej 	delay(1);							\
   3306   1.15   thorpej 	bus_space_write_4(st, sh, SIP_RFDR, (data));			\
   3307   1.39   thorpej 	delay(1)
   3308   1.15   thorpej 
   3309   1.15   thorpej 	/*
   3310   1.15   thorpej 	 * Disable receive filter, and program the node address.
   3311   1.15   thorpej 	 */
   3312  1.114    dyoung 	cp = CLLADDR(ifp->if_sadl);
   3313   1.26    briggs 	FILTER_EMIT(RFCR_NS_RFADDR_PMATCH0, (cp[1] << 8) | cp[0]);
   3314   1.26    briggs 	FILTER_EMIT(RFCR_NS_RFADDR_PMATCH2, (cp[3] << 8) | cp[2]);
   3315   1.26    briggs 	FILTER_EMIT(RFCR_NS_RFADDR_PMATCH4, (cp[5] << 8) | cp[4]);
   3316   1.15   thorpej 
   3317   1.15   thorpej 	if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
   3318  1.116    dyoung 		int nwords =
   3319  1.116    dyoung 		    sc->sc_gigabit ? MCHASH_NWORDS_83820 : MCHASH_NWORDS_83815;
   3320   1.15   thorpej 		/*
   3321   1.15   thorpej 		 * Program the multicast hash table.
   3322   1.15   thorpej 		 */
   3323  1.116    dyoung 		for (i = 0; i < nwords; i++) {
   3324  1.120    dyoung 			FILTER_EMIT(sc->sc_parm->p_filtmem + (i * 2), mchash[i]);
   3325   1.39   thorpej 		}
   3326   1.15   thorpej 	}
   3327   1.15   thorpej #undef FILTER_EMIT
   3328   1.29   thorpej #undef MCHASH_NWORDS
   3329  1.116    dyoung #undef MCHASH_NWORDS_83815
   3330  1.116    dyoung #undef MCHASH_NWORDS_83820
   3331   1.15   thorpej 
   3332   1.15   thorpej 	/*
   3333   1.15   thorpej 	 * Re-enable the receiver filter.
   3334   1.15   thorpej 	 */
   3335   1.15   thorpej 	bus_space_write_4(st, sh, SIP_RFCR, sc->sc_rfcr);
   3336  1.101     perry }
   3337   1.29   thorpej 
   3338   1.29   thorpej /*
   3339   1.29   thorpej  * sip_dp83820_mii_readreg:	[mii interface function]
   3340   1.29   thorpej  *
   3341   1.29   thorpej  *	Read a PHY register on the MII of the DP83820.
   3342   1.29   thorpej  */
   3343   1.95   thorpej static int
   3344  1.169   msaitoh sipcom_dp83820_mii_readreg(device_t self, int phy, int reg, uint16_t *val)
   3345   1.29   thorpej {
   3346  1.129    dyoung 	struct sip_softc *sc = device_private(self);
   3347   1.63   thorpej 
   3348   1.63   thorpej 	if (sc->sc_cfg & CFG_TBI_EN) {
   3349   1.63   thorpej 		bus_addr_t tbireg;
   3350   1.63   thorpej 
   3351   1.63   thorpej 		if (phy != 0)
   3352  1.169   msaitoh 			return -1;
   3353   1.63   thorpej 
   3354   1.63   thorpej 		switch (reg) {
   3355   1.63   thorpej 		case MII_BMCR:		tbireg = SIP_TBICR; break;
   3356   1.63   thorpej 		case MII_BMSR:		tbireg = SIP_TBISR; break;
   3357   1.63   thorpej 		case MII_ANAR:		tbireg = SIP_TANAR; break;
   3358   1.63   thorpej 		case MII_ANLPAR:	tbireg = SIP_TANLPAR; break;
   3359   1.63   thorpej 		case MII_ANER:		tbireg = SIP_TANER; break;
   3360   1.64   thorpej 		case MII_EXTSR:
   3361   1.64   thorpej 			/*
   3362   1.64   thorpej 			 * Don't even bother reading the TESR register.
   3363   1.64   thorpej 			 * The manual documents that the device has
   3364   1.64   thorpej 			 * 1000baseX full/half capability, but the
   3365   1.64   thorpej 			 * register itself seems read back 0 on some
   3366   1.64   thorpej 			 * boards.  Just hard-code the result.
   3367   1.64   thorpej 			 */
   3368  1.170   msaitoh 			*val = (EXTSR_1000XFDX | EXTSR_1000XHDX);
   3369  1.170   msaitoh 			return 0;
   3370   1.64   thorpej 
   3371   1.63   thorpej 		default:
   3372  1.171   msaitoh 			return 0;
   3373   1.63   thorpej 		}
   3374   1.63   thorpej 
   3375  1.169   msaitoh 		*val = bus_space_read_4(sc->sc_st, sc->sc_sh, tbireg) & 0xffff;
   3376   1.63   thorpej 		if (tbireg == SIP_TBISR) {
   3377   1.63   thorpej 			/* LINK and ACOMP are switched! */
   3378  1.169   msaitoh 			int sr = *val;
   3379   1.63   thorpej 
   3380  1.169   msaitoh 			*val = 0;
   3381  1.169   msaitoh 			if (sr & TBISR_MR_LINK_STATUS)
   3382  1.169   msaitoh 				*val |= BMSR_LINK;
   3383  1.169   msaitoh 			if (sr & TBISR_MR_AN_COMPLETE)
   3384  1.169   msaitoh 				*val |= BMSR_ACOMP;
   3385   1.64   thorpej 
   3386   1.64   thorpej 			/*
   3387   1.64   thorpej 			 * The manual claims this register reads back 0
   3388   1.64   thorpej 			 * on hard and soft reset.  But we want to let
   3389   1.64   thorpej 			 * the gentbi driver know that we support auto-
   3390   1.64   thorpej 			 * negotiation, so hard-code this bit in the
   3391   1.64   thorpej 			 * result.
   3392   1.64   thorpej 			 */
   3393  1.169   msaitoh 			*val |= BMSR_ANEG | BMSR_EXTSTAT;
   3394   1.63   thorpej 		}
   3395   1.63   thorpej 
   3396  1.169   msaitoh 		return 0;
   3397   1.63   thorpej 	}
   3398   1.29   thorpej 
   3399  1.169   msaitoh 	return mii_bitbang_readreg(self, &sipcom_mii_bitbang_ops, phy, reg,
   3400  1.169   msaitoh 	    val);
   3401   1.29   thorpej }
   3402   1.29   thorpej 
   3403   1.29   thorpej /*
   3404   1.29   thorpej  * sip_dp83820_mii_writereg:	[mii interface function]
   3405   1.29   thorpej  *
   3406   1.29   thorpej  *	Write a PHY register on the MII of the DP83820.
   3407   1.29   thorpej  */
   3408  1.169   msaitoh static int
   3409  1.169   msaitoh sipcom_dp83820_mii_writereg(device_t self, int phy, int reg, uint16_t val)
   3410   1.29   thorpej {
   3411  1.129    dyoung 	struct sip_softc *sc = device_private(self);
   3412   1.63   thorpej 
   3413   1.63   thorpej 	if (sc->sc_cfg & CFG_TBI_EN) {
   3414   1.63   thorpej 		bus_addr_t tbireg;
   3415   1.63   thorpej 
   3416   1.63   thorpej 		if (phy != 0)
   3417  1.169   msaitoh 			return -1;
   3418   1.63   thorpej 
   3419   1.63   thorpej 		switch (reg) {
   3420   1.63   thorpej 		case MII_BMCR:		tbireg = SIP_TBICR; break;
   3421   1.63   thorpej 		case MII_ANAR:		tbireg = SIP_TANAR; break;
   3422   1.63   thorpej 		case MII_ANLPAR:	tbireg = SIP_TANLPAR; break;
   3423   1.63   thorpej 		default:
   3424  1.169   msaitoh 			return 0;
   3425   1.63   thorpej 		}
   3426   1.63   thorpej 
   3427   1.63   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, tbireg, val);
   3428  1.169   msaitoh 		return 0;
   3429   1.63   thorpej 	}
   3430   1.29   thorpej 
   3431  1.169   msaitoh 	return mii_bitbang_writereg(self, &sipcom_mii_bitbang_ops, phy, reg,
   3432  1.169   msaitoh 	    val);
   3433   1.29   thorpej }
   3434   1.29   thorpej 
   3435   1.29   thorpej /*
   3436   1.88   thorpej  * sip_dp83820_mii_statchg:	[mii interface function]
   3437   1.29   thorpej  *
   3438   1.29   thorpej  *	Callback from MII layer when media changes.
   3439   1.29   thorpej  */
   3440   1.95   thorpej static void
   3441  1.154      matt sipcom_dp83820_mii_statchg(struct ifnet *ifp)
   3442   1.29   thorpej {
   3443  1.154      matt 	struct sip_softc *sc = ifp->if_softc;
   3444   1.89   thorpej 	struct mii_data *mii = &sc->sc_mii;
   3445  1.171   msaitoh 	uint32_t cfg, pcr;
   3446   1.89   thorpej 
   3447   1.89   thorpej 	/*
   3448   1.89   thorpej 	 * Get flow control negotiation result.
   3449   1.89   thorpej 	 */
   3450   1.89   thorpej 	if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
   3451   1.89   thorpej 	    (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
   3452   1.89   thorpej 		sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
   3453   1.89   thorpej 		mii->mii_media_active &= ~IFM_ETH_FMASK;
   3454   1.89   thorpej 	}
   3455   1.29   thorpej 
   3456   1.29   thorpej 	/*
   3457   1.29   thorpej 	 * Update TXCFG for full-duplex operation.
   3458   1.29   thorpej 	 */
   3459   1.89   thorpej 	if ((mii->mii_media_active & IFM_FDX) != 0)
   3460   1.29   thorpej 		sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
   3461   1.29   thorpej 	else
   3462   1.29   thorpej 		sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
   3463   1.29   thorpej 
   3464   1.29   thorpej 	/*
   3465   1.29   thorpej 	 * Update RXCFG for full-duplex or loopback.
   3466   1.29   thorpej 	 */
   3467   1.89   thorpej 	if ((mii->mii_media_active & IFM_FDX) != 0 ||
   3468   1.89   thorpej 	    IFM_SUBTYPE(mii->mii_media_active) == IFM_LOOP)
   3469   1.29   thorpej 		sc->sc_rxcfg |= RXCFG_ATX;
   3470   1.29   thorpej 	else
   3471   1.29   thorpej 		sc->sc_rxcfg &= ~RXCFG_ATX;
   3472   1.29   thorpej 
   3473   1.29   thorpej 	/*
   3474   1.29   thorpej 	 * Update CFG for MII/GMII.
   3475   1.29   thorpej 	 */
   3476   1.29   thorpej 	if (sc->sc_ethercom.ec_if.if_baudrate == IF_Mbps(1000))
   3477   1.29   thorpej 		cfg = sc->sc_cfg | CFG_MODE_1000;
   3478   1.29   thorpej 	else
   3479   1.29   thorpej 		cfg = sc->sc_cfg;
   3480   1.29   thorpej 
   3481   1.29   thorpej 	/*
   3482   1.89   thorpej 	 * 802.3x flow control.
   3483   1.29   thorpej 	 */
   3484   1.89   thorpej 	pcr = 0;
   3485   1.89   thorpej 	if (sc->sc_flowflags & IFM_FLOW) {
   3486   1.89   thorpej 		if (sc->sc_flowflags & IFM_ETH_TXPAUSE)
   3487   1.89   thorpej 			pcr |= sc->sc_rx_flow_thresh;
   3488   1.89   thorpej 		if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
   3489   1.93   thorpej 			pcr |= PCR_PSEN | PCR_PS_MCAST;
   3490   1.89   thorpej 	}
   3491   1.29   thorpej 
   3492   1.29   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CFG, cfg);
   3493  1.120    dyoung 	bus_space_write_4(sc->sc_st, sc->sc_sh, sc->sc_regs.r_txcfg,
   3494  1.120    dyoung 	    sc->sc_txcfg);
   3495  1.120    dyoung 	bus_space_write_4(sc->sc_st, sc->sc_sh, sc->sc_regs.r_rxcfg,
   3496  1.120    dyoung 	    sc->sc_rxcfg);
   3497   1.89   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_NS_PCR, pcr);
   3498   1.15   thorpej }
   3499   1.15   thorpej 
   3500   1.15   thorpej /*
   3501   1.86      cube  * sip_mii_bitbang_read: [mii bit-bang interface function]
   3502   1.29   thorpej  *
   3503   1.29   thorpej  *	Read the MII serial port for the MII bit-bang module.
   3504   1.29   thorpej  */
   3505  1.171   msaitoh static uint32_t
   3506  1.129    dyoung sipcom_mii_bitbang_read(device_t self)
   3507   1.29   thorpej {
   3508  1.129    dyoung 	struct sip_softc *sc = device_private(self);
   3509   1.29   thorpej 
   3510   1.29   thorpej 	return (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_EROMAR));
   3511   1.29   thorpej }
   3512   1.29   thorpej 
   3513   1.29   thorpej /*
   3514   1.86      cube  * sip_mii_bitbang_write: [mii big-bang interface function]
   3515   1.29   thorpej  *
   3516   1.29   thorpej  *	Write the MII serial port for the MII bit-bang module.
   3517   1.29   thorpej  */
   3518   1.95   thorpej static void
   3519  1.171   msaitoh sipcom_mii_bitbang_write(device_t self, uint32_t val)
   3520   1.29   thorpej {
   3521  1.129    dyoung 	struct sip_softc *sc = device_private(self);
   3522   1.29   thorpej 
   3523   1.29   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_EROMAR, val);
   3524   1.29   thorpej }
   3525   1.84      cube 
   3526   1.29   thorpej /*
   3527   1.15   thorpej  * sip_sis900_mii_readreg:	[mii interface function]
   3528    1.1   thorpej  *
   3529    1.1   thorpej  *	Read a PHY register on the MII.
   3530    1.1   thorpej  */
   3531   1.95   thorpej static int
   3532  1.169   msaitoh sipcom_sis900_mii_readreg(device_t self, int phy, int reg, uint16_t *val)
   3533    1.1   thorpej {
   3534  1.129    dyoung 	struct sip_softc *sc = device_private(self);
   3535  1.171   msaitoh 	uint32_t enphy;
   3536    1.1   thorpej 
   3537    1.1   thorpej 	/*
   3538   1.86      cube 	 * The PHY of recent SiS chipsets is accessed through bitbang
   3539   1.86      cube 	 * operations.
   3540    1.1   thorpej 	 */
   3541   1.91      fair 	if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900)
   3542  1.116    dyoung 		return mii_bitbang_readreg(self, &sipcom_mii_bitbang_ops,
   3543  1.169   msaitoh 		    phy, reg, val);
   3544   1.84      cube 
   3545   1.91      fair #ifndef SIS900_MII_RESTRICT
   3546   1.84      cube 	/*
   3547   1.86      cube 	 * The SiS 900 has only an internal PHY on the MII.  Only allow
   3548   1.86      cube 	 * MII address 0.
   3549   1.84      cube 	 */
   3550   1.86      cube 	if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900 && phy != 0)
   3551  1.169   msaitoh 		return -1;
   3552   1.91      fair #endif
   3553   1.84      cube 
   3554   1.86      cube 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_ENPHY,
   3555   1.86      cube 	    (phy << ENPHY_PHYADDR_SHIFT) | (reg << ENPHY_REGADDR_SHIFT) |
   3556   1.86      cube 	    ENPHY_RWCMD | ENPHY_ACCESS);
   3557   1.86      cube 	do {
   3558   1.86      cube 		enphy = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ENPHY);
   3559   1.86      cube 	} while (enphy & ENPHY_ACCESS);
   3560  1.169   msaitoh 
   3561  1.169   msaitoh 	*val = (enphy & ENPHY_PHYDATA) >> ENPHY_DATA_SHIFT;
   3562  1.169   msaitoh 	return 0;
   3563    1.1   thorpej }
   3564    1.1   thorpej 
   3565    1.1   thorpej /*
   3566   1.15   thorpej  * sip_sis900_mii_writereg:	[mii interface function]
   3567    1.1   thorpej  *
   3568    1.1   thorpej  *	Write a PHY register on the MII.
   3569    1.1   thorpej  */
   3570  1.169   msaitoh static int
   3571  1.169   msaitoh sipcom_sis900_mii_writereg(device_t self, int phy, int reg, uint16_t val)
   3572    1.1   thorpej {
   3573  1.129    dyoung 	struct sip_softc *sc = device_private(self);
   3574  1.171   msaitoh 	uint32_t enphy;
   3575   1.86      cube 
   3576   1.91      fair 	if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900) {
   3577  1.169   msaitoh 		return mii_bitbang_writereg(self, &sipcom_mii_bitbang_ops,
   3578   1.86      cube 		    phy, reg, val);
   3579   1.86      cube 	}
   3580    1.1   thorpej 
   3581   1.91      fair #ifndef SIS900_MII_RESTRICT
   3582    1.1   thorpej 	/*
   3583    1.1   thorpej 	 * The SiS 900 has only an internal PHY on the MII.  Only allow
   3584    1.1   thorpej 	 * MII address 0.
   3585    1.1   thorpej 	 */
   3586   1.86      cube 	if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900 && phy != 0)
   3587  1.169   msaitoh 		return -1;
   3588   1.91      fair #endif
   3589   1.84      cube 
   3590   1.86      cube 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_ENPHY,
   3591   1.86      cube 	    (val << ENPHY_DATA_SHIFT) | (phy << ENPHY_PHYADDR_SHIFT) |
   3592   1.86      cube 	    (reg << ENPHY_REGADDR_SHIFT) | ENPHY_ACCESS);
   3593   1.86      cube 	do {
   3594   1.86      cube 		enphy = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ENPHY);
   3595   1.86      cube 	} while (enphy & ENPHY_ACCESS);
   3596  1.169   msaitoh 
   3597  1.169   msaitoh 	return 0;
   3598    1.1   thorpej }
   3599    1.1   thorpej 
   3600    1.1   thorpej /*
   3601   1.15   thorpej  * sip_sis900_mii_statchg:	[mii interface function]
   3602    1.1   thorpej  *
   3603    1.1   thorpej  *	Callback from MII layer when media changes.
   3604    1.1   thorpej  */
   3605   1.95   thorpej static void
   3606  1.154      matt sipcom_sis900_mii_statchg(struct ifnet *ifp)
   3607    1.1   thorpej {
   3608  1.154      matt 	struct sip_softc *sc = ifp->if_softc;
   3609   1.89   thorpej 	struct mii_data *mii = &sc->sc_mii;
   3610  1.171   msaitoh 	uint32_t flowctl;
   3611    1.1   thorpej 
   3612    1.1   thorpej 	/*
   3613   1.89   thorpej 	 * Get flow control negotiation result.
   3614   1.89   thorpej 	 */
   3615   1.89   thorpej 	if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
   3616   1.89   thorpej 	    (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
   3617   1.89   thorpej 		sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
   3618   1.89   thorpej 		mii->mii_media_active &= ~IFM_ETH_FMASK;
   3619   1.89   thorpej 	}
   3620   1.89   thorpej 
   3621   1.89   thorpej 	/*
   3622    1.1   thorpej 	 * Update TXCFG for full-duplex operation.
   3623    1.1   thorpej 	 */
   3624   1.89   thorpej 	if ((mii->mii_media_active & IFM_FDX) != 0)
   3625    1.1   thorpej 		sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
   3626    1.1   thorpej 	else
   3627    1.1   thorpej 		sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
   3628    1.1   thorpej 
   3629    1.1   thorpej 	/*
   3630    1.1   thorpej 	 * Update RXCFG for full-duplex or loopback.
   3631    1.1   thorpej 	 */
   3632   1.89   thorpej 	if ((mii->mii_media_active & IFM_FDX) != 0 ||
   3633   1.89   thorpej 	    IFM_SUBTYPE(mii->mii_media_active) == IFM_LOOP)
   3634    1.1   thorpej 		sc->sc_rxcfg |= RXCFG_ATX;
   3635    1.1   thorpej 	else
   3636    1.1   thorpej 		sc->sc_rxcfg &= ~RXCFG_ATX;
   3637    1.1   thorpej 
   3638    1.1   thorpej 	/*
   3639    1.1   thorpej 	 * Update IMR for use of 802.3x flow control.
   3640    1.1   thorpej 	 */
   3641   1.89   thorpej 	if (sc->sc_flowflags & IFM_FLOW) {
   3642  1.172   msaitoh 		sc->sc_imr |= (ISR_PAUSE_END | ISR_PAUSE_ST);
   3643    1.1   thorpej 		flowctl = FLOWCTL_FLOWEN;
   3644    1.1   thorpej 	} else {
   3645  1.172   msaitoh 		sc->sc_imr &= ~(ISR_PAUSE_END | ISR_PAUSE_ST);
   3646    1.1   thorpej 		flowctl = 0;
   3647    1.1   thorpej 	}
   3648    1.1   thorpej 
   3649  1.120    dyoung 	bus_space_write_4(sc->sc_st, sc->sc_sh, sc->sc_regs.r_txcfg,
   3650  1.120    dyoung 	    sc->sc_txcfg);
   3651  1.120    dyoung 	bus_space_write_4(sc->sc_st, sc->sc_sh, sc->sc_regs.r_rxcfg,
   3652  1.120    dyoung 	    sc->sc_rxcfg);
   3653    1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_IMR, sc->sc_imr);
   3654    1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_FLOWCTL, flowctl);
   3655   1.15   thorpej }
   3656   1.15   thorpej 
   3657   1.15   thorpej /*
   3658   1.15   thorpej  * sip_dp83815_mii_readreg:	[mii interface function]
   3659   1.15   thorpej  *
   3660   1.15   thorpej  *	Read a PHY register on the MII.
   3661   1.15   thorpej  */
   3662   1.95   thorpej static int
   3663  1.169   msaitoh sipcom_dp83815_mii_readreg(device_t self, int phy, int reg, uint16_t *val)
   3664   1.15   thorpej {
   3665  1.129    dyoung 	struct sip_softc *sc = device_private(self);
   3666  1.169   msaitoh 	uint32_t data;
   3667   1.15   thorpej 
   3668   1.15   thorpej 	/*
   3669   1.15   thorpej 	 * The DP83815 only has an internal PHY.  Only allow
   3670   1.15   thorpej 	 * MII address 0.
   3671   1.15   thorpej 	 */
   3672   1.15   thorpej 	if (phy != 0)
   3673  1.169   msaitoh 		return -1;
   3674   1.15   thorpej 
   3675   1.15   thorpej 	/*
   3676   1.15   thorpej 	 * Apparently, after a reset, the DP83815 can take a while
   3677   1.15   thorpej 	 * to respond.  During this recovery period, the BMSR returns
   3678   1.15   thorpej 	 * a value of 0.  Catch this -- it's not supposed to happen
   3679   1.15   thorpej 	 * (the BMSR has some hardcoded-to-1 bits), and wait for the
   3680   1.15   thorpej 	 * PHY to come back to life.
   3681   1.15   thorpej 	 *
   3682   1.15   thorpej 	 * This works out because the BMSR is the first register
   3683   1.15   thorpej 	 * read during the PHY probe process.
   3684   1.15   thorpej 	 */
   3685   1.15   thorpej 	do {
   3686  1.169   msaitoh 		data = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_NS_PHY(reg));
   3687  1.169   msaitoh 	} while (reg == MII_BMSR && data == 0);
   3688   1.15   thorpej 
   3689  1.169   msaitoh 	*val = data & 0xffff;
   3690  1.169   msaitoh 	return 0;
   3691   1.15   thorpej }
   3692   1.15   thorpej 
   3693   1.15   thorpej /*
   3694   1.15   thorpej  * sip_dp83815_mii_writereg:	[mii interface function]
   3695   1.15   thorpej  *
   3696   1.15   thorpej  *	Write a PHY register to the MII.
   3697   1.15   thorpej  */
   3698  1.169   msaitoh static int
   3699  1.169   msaitoh sipcom_dp83815_mii_writereg(device_t self, int phy, int reg, uint16_t val)
   3700   1.15   thorpej {
   3701  1.129    dyoung 	struct sip_softc *sc = device_private(self);
   3702   1.15   thorpej 
   3703   1.15   thorpej 	/*
   3704   1.15   thorpej 	 * The DP83815 only has an internal PHY.  Only allow
   3705   1.15   thorpej 	 * MII address 0.
   3706   1.15   thorpej 	 */
   3707   1.15   thorpej 	if (phy != 0)
   3708  1.169   msaitoh 		return -1;
   3709   1.15   thorpej 
   3710   1.15   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_NS_PHY(reg), val);
   3711  1.169   msaitoh 
   3712  1.169   msaitoh 	return 0;
   3713   1.15   thorpej }
   3714   1.15   thorpej 
   3715   1.15   thorpej /*
   3716   1.15   thorpej  * sip_dp83815_mii_statchg:	[mii interface function]
   3717   1.15   thorpej  *
   3718   1.15   thorpej  *	Callback from MII layer when media changes.
   3719   1.15   thorpej  */
   3720   1.95   thorpej static void
   3721  1.154      matt sipcom_dp83815_mii_statchg(struct ifnet *ifp)
   3722   1.15   thorpej {
   3723  1.154      matt 	struct sip_softc *sc = ifp->if_softc;
   3724   1.15   thorpej 
   3725   1.15   thorpej 	/*
   3726   1.15   thorpej 	 * Update TXCFG for full-duplex operation.
   3727   1.15   thorpej 	 */
   3728   1.15   thorpej 	if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
   3729   1.15   thorpej 		sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
   3730   1.15   thorpej 	else
   3731   1.15   thorpej 		sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
   3732   1.15   thorpej 
   3733   1.15   thorpej 	/*
   3734   1.15   thorpej 	 * Update RXCFG for full-duplex or loopback.
   3735   1.15   thorpej 	 */
   3736   1.15   thorpej 	if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0 ||
   3737   1.15   thorpej 	    IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_LOOP)
   3738   1.15   thorpej 		sc->sc_rxcfg |= RXCFG_ATX;
   3739   1.15   thorpej 	else
   3740   1.15   thorpej 		sc->sc_rxcfg &= ~RXCFG_ATX;
   3741   1.15   thorpej 
   3742   1.15   thorpej 	/*
   3743   1.15   thorpej 	 * XXX 802.3x flow control.
   3744   1.15   thorpej 	 */
   3745   1.15   thorpej 
   3746  1.120    dyoung 	bus_space_write_4(sc->sc_st, sc->sc_sh, sc->sc_regs.r_txcfg,
   3747  1.120    dyoung 	    sc->sc_txcfg);
   3748  1.120    dyoung 	bus_space_write_4(sc->sc_st, sc->sc_sh, sc->sc_regs.r_rxcfg,
   3749  1.120    dyoung 	    sc->sc_rxcfg);
   3750   1.78   thorpej 
   3751   1.78   thorpej 	/*
   3752   1.78   thorpej 	 * Some DP83815s experience problems when used with short
   3753   1.78   thorpej 	 * (< 30m/100ft) Ethernet cables in 100BaseTX mode.  This
   3754   1.78   thorpej 	 * sequence adjusts the DSP's signal attenuation to fix the
   3755   1.78   thorpej 	 * problem.
   3756   1.78   thorpej 	 */
   3757   1.78   thorpej 	if (IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_100_TX) {
   3758   1.78   thorpej 		uint32_t reg;
   3759   1.78   thorpej 
   3760   1.78   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, 0x00cc, 0x0001);
   3761   1.78   thorpej 
   3762   1.78   thorpej 		reg = bus_space_read_4(sc->sc_st, sc->sc_sh, 0x00f4);
   3763   1.78   thorpej 		reg &= 0x0fff;
   3764   1.78   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, 0x00f4, reg | 0x1000);
   3765   1.78   thorpej 		delay(100);
   3766   1.78   thorpej 		reg = bus_space_read_4(sc->sc_st, sc->sc_sh, 0x00fc);
   3767   1.78   thorpej 		reg &= 0x00ff;
   3768   1.78   thorpej 		if ((reg & 0x0080) == 0 || (reg >= 0x00d8)) {
   3769   1.78   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh, 0x00fc,
   3770   1.78   thorpej 			    0x00e8);
   3771   1.78   thorpej 			reg = bus_space_read_4(sc->sc_st, sc->sc_sh, 0x00f4);
   3772   1.78   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh, 0x00f4,
   3773   1.78   thorpej 			    reg | 0x20);
   3774   1.78   thorpej 		}
   3775   1.78   thorpej 
   3776   1.78   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, 0x00cc, 0);
   3777   1.78   thorpej 	}
   3778   1.25    briggs }
   3779   1.29   thorpej 
   3780   1.95   thorpej static void
   3781  1.116    dyoung sipcom_dp83820_read_macaddr(struct sip_softc *sc,
   3782  1.171   msaitoh     const struct pci_attach_args *pa, uint8_t *enaddr)
   3783   1.29   thorpej {
   3784  1.171   msaitoh 	uint16_t eeprom_data[SIP_DP83820_EEPROM_LENGTH / 2];
   3785  1.171   msaitoh 	uint8_t cksum, *e, match;
   3786   1.29   thorpej 	int i;
   3787   1.29   thorpej 
   3788   1.29   thorpej 	/*
   3789   1.29   thorpej 	 * EEPROM data format for the DP83820 can be found in
   3790   1.29   thorpej 	 * the DP83820 manual, section 4.2.4.
   3791   1.29   thorpej 	 */
   3792   1.25    briggs 
   3793  1.116    dyoung 	sipcom_read_eeprom(sc, 0, __arraycount(eeprom_data), eeprom_data);
   3794   1.29   thorpej 
   3795   1.29   thorpej 	match = eeprom_data[SIP_DP83820_EEPROM_CHECKSUM / 2] >> 8;
   3796   1.29   thorpej 	match = ~(match - 1);
   3797   1.29   thorpej 
   3798   1.29   thorpej 	cksum = 0x55;
   3799  1.171   msaitoh 	e = (uint8_t *)eeprom_data;
   3800   1.29   thorpej 	for (i = 0; i < SIP_DP83820_EEPROM_CHECKSUM; i++)
   3801   1.29   thorpej 		cksum += *e++;
   3802   1.29   thorpej 
   3803   1.29   thorpej 	if (cksum != match)
   3804   1.29   thorpej 		printf("%s: Checksum (%x) mismatch (%x)",
   3805  1.139    cegger 		    device_xname(sc->sc_dev), cksum, match);
   3806   1.29   thorpej 
   3807   1.29   thorpej 	enaddr[0] = eeprom_data[SIP_DP83820_EEPROM_PMATCH2 / 2] & 0xff;
   3808   1.29   thorpej 	enaddr[1] = eeprom_data[SIP_DP83820_EEPROM_PMATCH2 / 2] >> 8;
   3809   1.29   thorpej 	enaddr[2] = eeprom_data[SIP_DP83820_EEPROM_PMATCH1 / 2] & 0xff;
   3810   1.29   thorpej 	enaddr[3] = eeprom_data[SIP_DP83820_EEPROM_PMATCH1 / 2] >> 8;
   3811   1.29   thorpej 	enaddr[4] = eeprom_data[SIP_DP83820_EEPROM_PMATCH0 / 2] & 0xff;
   3812   1.29   thorpej 	enaddr[5] = eeprom_data[SIP_DP83820_EEPROM_PMATCH0 / 2] >> 8;
   3813   1.29   thorpej }
   3814  1.116    dyoung 
   3815   1.84      cube static void
   3816  1.116    dyoung sipcom_sis900_eeprom_delay(struct sip_softc *sc)
   3817   1.84      cube {
   3818   1.84      cube 	int i;
   3819   1.84      cube 
   3820   1.84      cube 	/*
   3821   1.84      cube 	 * FreeBSD goes from (300/33)+1 [10] to 0.  There must be
   3822   1.84      cube 	 * a reason, but I don't know it.
   3823   1.84      cube 	 */
   3824   1.84      cube 	for (i = 0; i < 10; i++)
   3825   1.84      cube 		bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CR);
   3826   1.84      cube }
   3827   1.84      cube 
   3828   1.95   thorpej static void
   3829  1.116    dyoung sipcom_sis900_read_macaddr(struct sip_softc *sc,
   3830  1.171   msaitoh     const struct pci_attach_args *pa, uint8_t *enaddr)
   3831   1.25    briggs {
   3832  1.171   msaitoh 	uint16_t myea[ETHER_ADDR_LEN / 2];
   3833   1.25    briggs 
   3834   1.50    briggs 	switch (sc->sc_rev) {
   3835   1.44   thorpej 	case SIS_REV_630S:
   3836   1.44   thorpej 	case SIS_REV_630E:
   3837   1.44   thorpej 	case SIS_REV_630EA1:
   3838   1.51    briggs 	case SIS_REV_630ET:
   3839   1.45   thorpej 	case SIS_REV_635:
   3840   1.44   thorpej 		/*
   3841   1.44   thorpej 		 * The MAC address for the on-board Ethernet of
   3842   1.44   thorpej 		 * the SiS 630 chipset is in the NVRAM.  Kick
   3843   1.44   thorpej 		 * the chip into re-loading it from NVRAM, and
   3844   1.44   thorpej 		 * read the MAC address out of the filter registers.
   3845   1.44   thorpej 		 */
   3846   1.44   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_RLD);
   3847   1.44   thorpej 
   3848   1.44   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
   3849   1.44   thorpej 		    RFCR_RFADDR_NODE0);
   3850   1.44   thorpej 		myea[0] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
   3851   1.44   thorpej 		    0xffff;
   3852   1.44   thorpej 
   3853   1.44   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
   3854   1.44   thorpej 		    RFCR_RFADDR_NODE2);
   3855   1.44   thorpej 		myea[1] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
   3856   1.44   thorpej 		    0xffff;
   3857   1.44   thorpej 
   3858   1.44   thorpej 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
   3859   1.44   thorpej 		    RFCR_RFADDR_NODE4);
   3860   1.44   thorpej 		myea[2] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
   3861   1.44   thorpej 		    0xffff;
   3862   1.44   thorpej 		break;
   3863   1.84      cube 
   3864   1.84      cube 	case SIS_REV_960:
   3865   1.84      cube 		{
   3866  1.172   msaitoh #define	SIS_SET_EROMAR(x, y)						     \
   3867  1.171   msaitoh 		bus_space_write_4(x->sc_st, x->sc_sh, SIP_EROMAR,	     \
   3868  1.171   msaitoh 		    bus_space_read_4(x->sc_st, x->sc_sh, SIP_EROMAR) | (y))
   3869  1.171   msaitoh 
   3870  1.172   msaitoh #define	SIS_CLR_EROMAR(x, y)						     \
   3871  1.171   msaitoh 		bus_space_write_4(x->sc_st, x->sc_sh, SIP_EROMAR,	     \
   3872  1.171   msaitoh 		    bus_space_read_4(x->sc_st, x->sc_sh, SIP_EROMAR) & ~(y))
   3873   1.86      cube 
   3874   1.84      cube 			int waittime, i;
   3875   1.84      cube 
   3876   1.84      cube 			/* Allow to read EEPROM from LAN. It is shared
   3877   1.84      cube 			 * between a 1394 controller and the NIC and each
   3878   1.84      cube 			 * time we access it, we need to set SIS_EECMD_REQ.
   3879   1.84      cube 			 */
   3880   1.84      cube 			SIS_SET_EROMAR(sc, EROMAR_REQ);
   3881   1.84      cube 
   3882   1.84      cube 			for (waittime = 0; waittime < 1000; waittime++) { /* 1 ms max */
   3883   1.84      cube 				/* Force EEPROM to idle state. */
   3884   1.84      cube 
   3885   1.84      cube 				/*
   3886  1.171   msaitoh 				 * XXX-cube This is ugly.
   3887  1.171   msaitoh 				 * I'll look for docs about it.
   3888   1.84      cube 				 */
   3889   1.84      cube 				SIS_SET_EROMAR(sc, EROMAR_EECS);
   3890  1.116    dyoung 				sipcom_sis900_eeprom_delay(sc);
   3891   1.84      cube 				for (i = 0; i <= 25; i++) { /* Yes, 26 times. */
   3892   1.84      cube 					SIS_SET_EROMAR(sc, EROMAR_EESK);
   3893  1.116    dyoung 					sipcom_sis900_eeprom_delay(sc);
   3894   1.84      cube 					SIS_CLR_EROMAR(sc, EROMAR_EESK);
   3895  1.116    dyoung 					sipcom_sis900_eeprom_delay(sc);
   3896   1.84      cube 				}
   3897   1.84      cube 				SIS_CLR_EROMAR(sc, EROMAR_EECS);
   3898  1.116    dyoung 				sipcom_sis900_eeprom_delay(sc);
   3899  1.171   msaitoh 				bus_space_write_4(sc->sc_st, sc->sc_sh,
   3900  1.171   msaitoh 				    SIP_EROMAR, 0);
   3901   1.84      cube 
   3902  1.171   msaitoh 				if (bus_space_read_4(sc->sc_st, sc->sc_sh,
   3903  1.171   msaitoh 				    SIP_EROMAR) & EROMAR_GNT) {
   3904  1.171   msaitoh 					sipcom_read_eeprom(sc,
   3905  1.171   msaitoh 					    SIP_EEPROM_ETHERNET_ID0 >> 1,
   3906  1.171   msaitoh 					    sizeof(myea) / sizeof(myea[0]),
   3907  1.171   msaitoh 					    myea);
   3908   1.84      cube 					break;
   3909   1.84      cube 				}
   3910   1.84      cube 				DELAY(1);
   3911   1.84      cube 			}
   3912   1.84      cube 
   3913   1.84      cube 			/*
   3914   1.84      cube 			 * Set SIS_EECTL_CLK to high, so a other master
   3915   1.84      cube 			 * can operate on the i2c bus.
   3916   1.84      cube 			 */
   3917   1.84      cube 			SIS_SET_EROMAR(sc, EROMAR_EESK);
   3918   1.84      cube 
   3919   1.84      cube 			/* Refuse EEPROM access by LAN */
   3920   1.84      cube 			SIS_SET_EROMAR(sc, EROMAR_DONE);
   3921   1.84      cube 		} break;
   3922   1.44   thorpej 
   3923   1.44   thorpej 	default:
   3924  1.116    dyoung 		sipcom_read_eeprom(sc, SIP_EEPROM_ETHERNET_ID0 >> 1,
   3925   1.44   thorpej 		    sizeof(myea) / sizeof(myea[0]), myea);
   3926   1.44   thorpej 	}
   3927   1.25    briggs 
   3928   1.25    briggs 	enaddr[0] = myea[0] & 0xff;
   3929   1.25    briggs 	enaddr[1] = myea[0] >> 8;
   3930   1.25    briggs 	enaddr[2] = myea[1] & 0xff;
   3931   1.25    briggs 	enaddr[3] = myea[1] >> 8;
   3932   1.25    briggs 	enaddr[4] = myea[2] & 0xff;
   3933   1.25    briggs 	enaddr[5] = myea[2] >> 8;
   3934   1.25    briggs }
   3935   1.25    briggs 
   3936   1.29   thorpej /* Table and macro to bit-reverse an octet. */
   3937  1.171   msaitoh static const uint8_t bbr4[] = {0,8,4,12,2,10,6,14,1,9,5,13,3,11,7,15};
   3938   1.25    briggs #define bbr(v)	((bbr4[(v)&0xf] << 4) | bbr4[((v)>>4) & 0xf])
   3939   1.25    briggs 
   3940   1.95   thorpej static void
   3941  1.116    dyoung sipcom_dp83815_read_macaddr(struct sip_softc *sc,
   3942  1.171   msaitoh     const struct pci_attach_args *pa, uint8_t *enaddr)
   3943   1.25    briggs {
   3944  1.171   msaitoh 	uint16_t eeprom_data[SIP_DP83815_EEPROM_LENGTH / 2], *ea;
   3945  1.171   msaitoh 	uint8_t cksum, *e, match;
   3946   1.25    briggs 	int i;
   3947   1.25    briggs 
   3948  1.116    dyoung 	sipcom_read_eeprom(sc, 0, sizeof(eeprom_data) /
   3949   1.29   thorpej 	    sizeof(eeprom_data[0]), eeprom_data);
   3950   1.25    briggs 
   3951   1.25    briggs 	match = eeprom_data[SIP_DP83815_EEPROM_CHECKSUM/2] >> 8;
   3952   1.25    briggs 	match = ~(match - 1);
   3953   1.25    briggs 
   3954   1.25    briggs 	cksum = 0x55;
   3955  1.171   msaitoh 	e = (uint8_t *)eeprom_data;
   3956  1.171   msaitoh 	for (i = 0; i < SIP_DP83815_EEPROM_CHECKSUM; i++)
   3957   1.25    briggs 		cksum += *e++;
   3958  1.171   msaitoh 
   3959  1.171   msaitoh 	if (cksum != match)
   3960   1.25    briggs 		printf("%s: Checksum (%x) mismatch (%x)",
   3961  1.139    cegger 		    device_xname(sc->sc_dev), cksum, match);
   3962   1.25    briggs 
   3963   1.25    briggs 	/*
   3964   1.25    briggs 	 * Unrolled because it makes slightly more sense this way.
   3965   1.25    briggs 	 * The DP83815 stores the MAC address in bit 0 of word 6
   3966   1.25    briggs 	 * through bit 15 of word 8.
   3967   1.25    briggs 	 */
   3968   1.25    briggs 	ea = &eeprom_data[6];
   3969   1.25    briggs 	enaddr[0] = ((*ea & 0x1) << 7);
   3970   1.25    briggs 	ea++;
   3971   1.25    briggs 	enaddr[0] |= ((*ea & 0xFE00) >> 9);
   3972   1.25    briggs 	enaddr[1] = ((*ea & 0x1FE) >> 1);
   3973   1.25    briggs 	enaddr[2] = ((*ea & 0x1) << 7);
   3974   1.25    briggs 	ea++;
   3975   1.25    briggs 	enaddr[2] |= ((*ea & 0xFE00) >> 9);
   3976   1.25    briggs 	enaddr[3] = ((*ea & 0x1FE) >> 1);
   3977   1.25    briggs 	enaddr[4] = ((*ea & 0x1) << 7);
   3978   1.25    briggs 	ea++;
   3979   1.25    briggs 	enaddr[4] |= ((*ea & 0xFE00) >> 9);
   3980   1.25    briggs 	enaddr[5] = ((*ea & 0x1FE) >> 1);
   3981   1.25    briggs 
   3982   1.25    briggs 	/*
   3983   1.25    briggs 	 * In case that's not weird enough, we also need to reverse
   3984   1.25    briggs 	 * the bits in each byte.  This all actually makes more sense
   3985   1.25    briggs 	 * if you think about the EEPROM storage as an array of bits
   3986   1.25    briggs 	 * being shifted into bytes, but that's not how we're looking
   3987   1.25    briggs 	 * at it here...
   3988   1.25    briggs 	 */
   3989   1.28   thorpej 	for (i = 0; i < 6 ;i++)
   3990   1.25    briggs 		enaddr[i] = bbr(enaddr[i]);
   3991    1.1   thorpej }
   3992    1.1   thorpej 
   3993    1.1   thorpej /*
   3994    1.1   thorpej  * sip_mediastatus:	[ifmedia interface function]
   3995    1.1   thorpej  *
   3996    1.1   thorpej  *	Get the current interface media status.
   3997    1.1   thorpej  */
   3998   1.95   thorpej static void
   3999  1.116    dyoung sipcom_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   4000    1.1   thorpej {
   4001    1.1   thorpej 	struct sip_softc *sc = ifp->if_softc;
   4002    1.1   thorpej 
   4003  1.139    cegger 	if (!device_is_active(sc->sc_dev)) {
   4004  1.137    dyoung 		ifmr->ifm_active = IFM_ETHER | IFM_NONE;
   4005  1.137    dyoung 		ifmr->ifm_status = 0;
   4006  1.137    dyoung 		return;
   4007  1.137    dyoung 	}
   4008  1.125    dyoung 	ether_mediastatus(ifp, ifmr);
   4009  1.125    dyoung 	ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK) |
   4010   1.89   thorpej 			   sc->sc_flowflags;
   4011    1.1   thorpej }
   4012