if_sip.c revision 1.24.2.11 1 1.24.2.9 nathanw /* $NetBSD: if_sip.c,v 1.24.2.11 2002/08/27 23:46:48 nathanw Exp $ */
2 1.24.2.2 nathanw
3 1.24.2.2 nathanw /*-
4 1.24.2.6 nathanw * Copyright (c) 2001, 2002 The NetBSD Foundation, Inc.
5 1.24.2.2 nathanw * All rights reserved.
6 1.24.2.2 nathanw *
7 1.24.2.2 nathanw * This code is derived from software contributed to The NetBSD Foundation
8 1.24.2.2 nathanw * by Jason R. Thorpe.
9 1.24.2.2 nathanw *
10 1.24.2.2 nathanw * Redistribution and use in source and binary forms, with or without
11 1.24.2.2 nathanw * modification, are permitted provided that the following conditions
12 1.24.2.2 nathanw * are met:
13 1.24.2.2 nathanw * 1. Redistributions of source code must retain the above copyright
14 1.24.2.2 nathanw * notice, this list of conditions and the following disclaimer.
15 1.24.2.2 nathanw * 2. Redistributions in binary form must reproduce the above copyright
16 1.24.2.2 nathanw * notice, this list of conditions and the following disclaimer in the
17 1.24.2.2 nathanw * documentation and/or other materials provided with the distribution.
18 1.24.2.2 nathanw * 3. All advertising materials mentioning features or use of this software
19 1.24.2.2 nathanw * must display the following acknowledgement:
20 1.24.2.2 nathanw * This product includes software developed by the NetBSD
21 1.24.2.2 nathanw * Foundation, Inc. and its contributors.
22 1.24.2.2 nathanw * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.24.2.2 nathanw * contributors may be used to endorse or promote products derived
24 1.24.2.2 nathanw * from this software without specific prior written permission.
25 1.24.2.2 nathanw *
26 1.24.2.2 nathanw * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.24.2.2 nathanw * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.24.2.2 nathanw * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.24.2.2 nathanw * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.24.2.2 nathanw * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.24.2.2 nathanw * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.24.2.2 nathanw * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.24.2.2 nathanw * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.24.2.2 nathanw * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.24.2.2 nathanw * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.24.2.2 nathanw * POSSIBILITY OF SUCH DAMAGE.
37 1.24.2.2 nathanw */
38 1.1 thorpej
39 1.1 thorpej /*-
40 1.1 thorpej * Copyright (c) 1999 Network Computer, Inc.
41 1.1 thorpej * All rights reserved.
42 1.1 thorpej *
43 1.1 thorpej * Redistribution and use in source and binary forms, with or without
44 1.1 thorpej * modification, are permitted provided that the following conditions
45 1.1 thorpej * are met:
46 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
47 1.1 thorpej * notice, this list of conditions and the following disclaimer.
48 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
49 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
50 1.1 thorpej * documentation and/or other materials provided with the distribution.
51 1.1 thorpej * 3. Neither the name of Network Computer, Inc. nor the names of its
52 1.1 thorpej * contributors may be used to endorse or promote products derived
53 1.1 thorpej * from this software without specific prior written permission.
54 1.1 thorpej *
55 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY NETWORK COMPUTER, INC. AND CONTRIBUTORS
56 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
57 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
58 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
59 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
60 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
61 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
62 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
63 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
64 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
65 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
66 1.1 thorpej */
67 1.1 thorpej
68 1.1 thorpej /*
69 1.24.2.2 nathanw * Device driver for the Silicon Integrated Systems SiS 900,
70 1.24.2.2 nathanw * SiS 7016 10/100, National Semiconductor DP83815 10/100, and
71 1.24.2.2 nathanw * National Semiconductor DP83820 10/100/1000 PCI Ethernet
72 1.24.2.2 nathanw * controllers.
73 1.1 thorpej *
74 1.24.2.2 nathanw * Originally written to support the SiS 900 by Jason R. Thorpe for
75 1.24.2.2 nathanw * Network Computer, Inc.
76 1.24.2.2 nathanw *
77 1.24.2.2 nathanw * TODO:
78 1.24.2.2 nathanw *
79 1.24.2.9 nathanw * - Reduce the Rx interrupt load.
80 1.1 thorpej */
81 1.24.2.4 nathanw
82 1.24.2.4 nathanw #include <sys/cdefs.h>
83 1.24.2.9 nathanw __KERNEL_RCSID(0, "$NetBSD: if_sip.c,v 1.24.2.11 2002/08/27 23:46:48 nathanw Exp $");
84 1.1 thorpej
85 1.1 thorpej #include "bpfilter.h"
86 1.24.2.11 nathanw #include "rnd.h"
87 1.1 thorpej
88 1.1 thorpej #include <sys/param.h>
89 1.1 thorpej #include <sys/systm.h>
90 1.9 thorpej #include <sys/callout.h>
91 1.1 thorpej #include <sys/mbuf.h>
92 1.1 thorpej #include <sys/malloc.h>
93 1.1 thorpej #include <sys/kernel.h>
94 1.1 thorpej #include <sys/socket.h>
95 1.1 thorpej #include <sys/ioctl.h>
96 1.1 thorpej #include <sys/errno.h>
97 1.1 thorpej #include <sys/device.h>
98 1.1 thorpej #include <sys/queue.h>
99 1.1 thorpej
100 1.12 mrg #include <uvm/uvm_extern.h> /* for PAGE_SIZE */
101 1.1 thorpej
102 1.24.2.11 nathanw #if NRND > 0
103 1.24.2.11 nathanw #include <sys/rnd.h>
104 1.24.2.11 nathanw #endif
105 1.24.2.11 nathanw
106 1.1 thorpej #include <net/if.h>
107 1.1 thorpej #include <net/if_dl.h>
108 1.1 thorpej #include <net/if_media.h>
109 1.1 thorpej #include <net/if_ether.h>
110 1.1 thorpej
111 1.1 thorpej #if NBPFILTER > 0
112 1.1 thorpej #include <net/bpf.h>
113 1.1 thorpej #endif
114 1.1 thorpej
115 1.1 thorpej #include <machine/bus.h>
116 1.1 thorpej #include <machine/intr.h>
117 1.14 tsutsui #include <machine/endian.h>
118 1.1 thorpej
119 1.15 thorpej #include <dev/mii/mii.h>
120 1.1 thorpej #include <dev/mii/miivar.h>
121 1.24.2.2 nathanw #ifdef DP83820
122 1.24.2.2 nathanw #include <dev/mii/mii_bitbang.h>
123 1.24.2.2 nathanw #endif /* DP83820 */
124 1.1 thorpej
125 1.1 thorpej #include <dev/pci/pcireg.h>
126 1.1 thorpej #include <dev/pci/pcivar.h>
127 1.1 thorpej #include <dev/pci/pcidevs.h>
128 1.1 thorpej
129 1.1 thorpej #include <dev/pci/if_sipreg.h>
130 1.1 thorpej
131 1.24.2.2 nathanw #ifdef DP83820 /* DP83820 Gigabit Ethernet */
132 1.24.2.2 nathanw #define SIP_DECL(x) __CONCAT(gsip_,x)
133 1.24.2.2 nathanw #else /* SiS900 and DP83815 */
134 1.24.2.2 nathanw #define SIP_DECL(x) __CONCAT(sip_,x)
135 1.24.2.2 nathanw #endif
136 1.24.2.2 nathanw
137 1.24.2.2 nathanw #define SIP_STR(x) __STRING(SIP_DECL(x))
138 1.24.2.2 nathanw
139 1.1 thorpej /*
140 1.1 thorpej * Transmit descriptor list size. This is arbitrary, but allocate
141 1.24.2.2 nathanw * enough descriptors for 128 pending transmissions, and 8 segments
142 1.1 thorpej * per packet. This MUST work out to a power of 2.
143 1.1 thorpej */
144 1.24.2.8 nathanw #define SIP_NTXSEGS 16
145 1.24.2.8 nathanw #define SIP_NTXSEGS_ALLOC 8
146 1.1 thorpej
147 1.24.2.2 nathanw #define SIP_TXQUEUELEN 256
148 1.24.2.8 nathanw #define SIP_NTXDESC (SIP_TXQUEUELEN * SIP_NTXSEGS_ALLOC)
149 1.1 thorpej #define SIP_NTXDESC_MASK (SIP_NTXDESC - 1)
150 1.1 thorpej #define SIP_NEXTTX(x) (((x) + 1) & SIP_NTXDESC_MASK)
151 1.1 thorpej
152 1.24.2.7 nathanw #if defined(DP83020)
153 1.24.2.7 nathanw #define TX_DMAMAP_SIZE ETHER_MAX_LEN_JUMBO
154 1.24.2.7 nathanw #else
155 1.24.2.7 nathanw #define TX_DMAMAP_SIZE MCLBYTES
156 1.24.2.7 nathanw #endif
157 1.24.2.7 nathanw
158 1.1 thorpej /*
159 1.1 thorpej * Receive descriptor list size. We have one Rx buffer per incoming
160 1.1 thorpej * packet, so this logic is a little simpler.
161 1.24.2.3 nathanw *
162 1.24.2.3 nathanw * Actually, on the DP83820, we allow the packet to consume more than
163 1.24.2.3 nathanw * one buffer, in order to support jumbo Ethernet frames. In that
164 1.24.2.3 nathanw * case, a packet may consume up to 5 buffers (assuming a 2048 byte
165 1.24.2.3 nathanw * mbuf cluster). 256 receive buffers is only 51 maximum size packets,
166 1.24.2.3 nathanw * so we'd better be quick about handling receive interrupts.
167 1.1 thorpej */
168 1.24.2.3 nathanw #if defined(DP83820)
169 1.24.2.3 nathanw #define SIP_NRXDESC 256
170 1.24.2.3 nathanw #else
171 1.24.2.2 nathanw #define SIP_NRXDESC 128
172 1.24.2.3 nathanw #endif /* DP83820 */
173 1.1 thorpej #define SIP_NRXDESC_MASK (SIP_NRXDESC - 1)
174 1.1 thorpej #define SIP_NEXTRX(x) (((x) + 1) & SIP_NRXDESC_MASK)
175 1.1 thorpej
176 1.1 thorpej /*
177 1.1 thorpej * Control structures are DMA'd to the SiS900 chip. We allocate them in
178 1.1 thorpej * a single clump that maps to a single DMA segment to make several things
179 1.1 thorpej * easier.
180 1.1 thorpej */
181 1.1 thorpej struct sip_control_data {
182 1.1 thorpej /*
183 1.1 thorpej * The transmit descriptors.
184 1.1 thorpej */
185 1.1 thorpej struct sip_desc scd_txdescs[SIP_NTXDESC];
186 1.1 thorpej
187 1.1 thorpej /*
188 1.1 thorpej * The receive descriptors.
189 1.1 thorpej */
190 1.1 thorpej struct sip_desc scd_rxdescs[SIP_NRXDESC];
191 1.1 thorpej };
192 1.1 thorpej
193 1.1 thorpej #define SIP_CDOFF(x) offsetof(struct sip_control_data, x)
194 1.1 thorpej #define SIP_CDTXOFF(x) SIP_CDOFF(scd_txdescs[(x)])
195 1.1 thorpej #define SIP_CDRXOFF(x) SIP_CDOFF(scd_rxdescs[(x)])
196 1.1 thorpej
197 1.1 thorpej /*
198 1.1 thorpej * Software state for transmit jobs.
199 1.1 thorpej */
200 1.1 thorpej struct sip_txsoft {
201 1.1 thorpej struct mbuf *txs_mbuf; /* head of our mbuf chain */
202 1.1 thorpej bus_dmamap_t txs_dmamap; /* our DMA map */
203 1.1 thorpej int txs_firstdesc; /* first descriptor in packet */
204 1.1 thorpej int txs_lastdesc; /* last descriptor in packet */
205 1.1 thorpej SIMPLEQ_ENTRY(sip_txsoft) txs_q;
206 1.1 thorpej };
207 1.1 thorpej
208 1.1 thorpej SIMPLEQ_HEAD(sip_txsq, sip_txsoft);
209 1.1 thorpej
210 1.1 thorpej /*
211 1.1 thorpej * Software state for receive jobs.
212 1.1 thorpej */
213 1.1 thorpej struct sip_rxsoft {
214 1.1 thorpej struct mbuf *rxs_mbuf; /* head of our mbuf chain */
215 1.1 thorpej bus_dmamap_t rxs_dmamap; /* our DMA map */
216 1.1 thorpej };
217 1.1 thorpej
218 1.1 thorpej /*
219 1.1 thorpej * Software state per device.
220 1.1 thorpej */
221 1.1 thorpej struct sip_softc {
222 1.1 thorpej struct device sc_dev; /* generic device information */
223 1.1 thorpej bus_space_tag_t sc_st; /* bus space tag */
224 1.1 thorpej bus_space_handle_t sc_sh; /* bus space handle */
225 1.1 thorpej bus_dma_tag_t sc_dmat; /* bus DMA tag */
226 1.1 thorpej struct ethercom sc_ethercom; /* ethernet common data */
227 1.1 thorpej void *sc_sdhook; /* shutdown hook */
228 1.15 thorpej
229 1.15 thorpej const struct sip_product *sc_model; /* which model are we? */
230 1.24.2.6 nathanw int sc_rev; /* chip revision */
231 1.1 thorpej
232 1.1 thorpej void *sc_ih; /* interrupt cookie */
233 1.1 thorpej
234 1.1 thorpej struct mii_data sc_mii; /* MII/media information */
235 1.1 thorpej
236 1.9 thorpej struct callout sc_tick_ch; /* tick callout */
237 1.9 thorpej
238 1.1 thorpej bus_dmamap_t sc_cddmamap; /* control data DMA map */
239 1.1 thorpej #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
240 1.1 thorpej
241 1.1 thorpej /*
242 1.1 thorpej * Software state for transmit and receive descriptors.
243 1.1 thorpej */
244 1.1 thorpej struct sip_txsoft sc_txsoft[SIP_TXQUEUELEN];
245 1.1 thorpej struct sip_rxsoft sc_rxsoft[SIP_NRXDESC];
246 1.1 thorpej
247 1.1 thorpej /*
248 1.1 thorpej * Control data structures.
249 1.1 thorpej */
250 1.1 thorpej struct sip_control_data *sc_control_data;
251 1.1 thorpej #define sc_txdescs sc_control_data->scd_txdescs
252 1.1 thorpej #define sc_rxdescs sc_control_data->scd_rxdescs
253 1.1 thorpej
254 1.24.2.2 nathanw #ifdef SIP_EVENT_COUNTERS
255 1.24.2.2 nathanw /*
256 1.24.2.2 nathanw * Event counters.
257 1.24.2.2 nathanw */
258 1.24.2.2 nathanw struct evcnt sc_ev_txsstall; /* Tx stalled due to no txs */
259 1.24.2.2 nathanw struct evcnt sc_ev_txdstall; /* Tx stalled due to no txd */
260 1.24.2.9 nathanw struct evcnt sc_ev_txforceintr; /* Tx interrupts forced */
261 1.24.2.9 nathanw struct evcnt sc_ev_txdintr; /* Tx descriptor interrupts */
262 1.24.2.9 nathanw struct evcnt sc_ev_txiintr; /* Tx idle interrupts */
263 1.24.2.2 nathanw struct evcnt sc_ev_rxintr; /* Rx interrupts */
264 1.24.2.10 nathanw struct evcnt sc_ev_hiberr; /* HIBERR interrupts */
265 1.24.2.2 nathanw #ifdef DP83820
266 1.24.2.2 nathanw struct evcnt sc_ev_rxipsum; /* IP checksums checked in-bound */
267 1.24.2.2 nathanw struct evcnt sc_ev_rxtcpsum; /* TCP checksums checked in-bound */
268 1.24.2.2 nathanw struct evcnt sc_ev_rxudpsum; /* UDP checksums checked in-boudn */
269 1.24.2.2 nathanw struct evcnt sc_ev_txipsum; /* IP checksums comp. out-bound */
270 1.24.2.2 nathanw struct evcnt sc_ev_txtcpsum; /* TCP checksums comp. out-bound */
271 1.24.2.2 nathanw struct evcnt sc_ev_txudpsum; /* UDP checksums comp. out-bound */
272 1.24.2.2 nathanw #endif /* DP83820 */
273 1.24.2.2 nathanw #endif /* SIP_EVENT_COUNTERS */
274 1.24.2.2 nathanw
275 1.1 thorpej u_int32_t sc_txcfg; /* prototype TXCFG register */
276 1.1 thorpej u_int32_t sc_rxcfg; /* prototype RXCFG register */
277 1.1 thorpej u_int32_t sc_imr; /* prototype IMR register */
278 1.1 thorpej u_int32_t sc_rfcr; /* prototype RFCR register */
279 1.1 thorpej
280 1.24.2.2 nathanw u_int32_t sc_cfg; /* prototype CFG register */
281 1.24.2.2 nathanw
282 1.24.2.2 nathanw #ifdef DP83820
283 1.24.2.2 nathanw u_int32_t sc_gpior; /* prototype GPIOR register */
284 1.24.2.2 nathanw #endif /* DP83820 */
285 1.24.2.2 nathanw
286 1.1 thorpej u_int32_t sc_tx_fill_thresh; /* transmit fill threshold */
287 1.1 thorpej u_int32_t sc_tx_drain_thresh; /* transmit drain threshold */
288 1.1 thorpej
289 1.1 thorpej u_int32_t sc_rx_drain_thresh; /* receive drain threshold */
290 1.1 thorpej
291 1.1 thorpej int sc_flags; /* misc. flags; see below */
292 1.1 thorpej
293 1.1 thorpej int sc_txfree; /* number of free Tx descriptors */
294 1.1 thorpej int sc_txnext; /* next ready Tx descriptor */
295 1.24.2.9 nathanw int sc_txwin; /* Tx descriptors since last intr */
296 1.1 thorpej
297 1.1 thorpej struct sip_txsq sc_txfreeq; /* free Tx descsofts */
298 1.1 thorpej struct sip_txsq sc_txdirtyq; /* dirty Tx descsofts */
299 1.1 thorpej
300 1.1 thorpej int sc_rxptr; /* next ready Rx descriptor/descsoft */
301 1.24.2.3 nathanw #if defined(DP83820)
302 1.24.2.3 nathanw int sc_rxdiscard;
303 1.24.2.3 nathanw int sc_rxlen;
304 1.24.2.3 nathanw struct mbuf *sc_rxhead;
305 1.24.2.3 nathanw struct mbuf *sc_rxtail;
306 1.24.2.3 nathanw struct mbuf **sc_rxtailp;
307 1.24.2.3 nathanw #endif /* DP83820 */
308 1.24.2.11 nathanw
309 1.24.2.11 nathanw #if NRND > 0
310 1.24.2.11 nathanw rndsource_element_t rnd_source; /* random source */
311 1.24.2.11 nathanw #endif
312 1.1 thorpej };
313 1.1 thorpej
314 1.1 thorpej /* sc_flags */
315 1.1 thorpej #define SIPF_PAUSED 0x00000001 /* paused (802.3x flow control) */
316 1.1 thorpej
317 1.24.2.3 nathanw #ifdef DP83820
318 1.24.2.3 nathanw #define SIP_RXCHAIN_RESET(sc) \
319 1.24.2.3 nathanw do { \
320 1.24.2.3 nathanw (sc)->sc_rxtailp = &(sc)->sc_rxhead; \
321 1.24.2.3 nathanw *(sc)->sc_rxtailp = NULL; \
322 1.24.2.3 nathanw (sc)->sc_rxlen = 0; \
323 1.24.2.3 nathanw } while (/*CONSTCOND*/0)
324 1.24.2.3 nathanw
325 1.24.2.3 nathanw #define SIP_RXCHAIN_LINK(sc, m) \
326 1.24.2.3 nathanw do { \
327 1.24.2.3 nathanw *(sc)->sc_rxtailp = (sc)->sc_rxtail = (m); \
328 1.24.2.3 nathanw (sc)->sc_rxtailp = &(m)->m_next; \
329 1.24.2.3 nathanw } while (/*CONSTCOND*/0)
330 1.24.2.3 nathanw #endif /* DP83820 */
331 1.24.2.3 nathanw
332 1.24.2.2 nathanw #ifdef SIP_EVENT_COUNTERS
333 1.24.2.2 nathanw #define SIP_EVCNT_INCR(ev) (ev)->ev_count++
334 1.24.2.2 nathanw #else
335 1.24.2.2 nathanw #define SIP_EVCNT_INCR(ev) /* nothing */
336 1.24.2.2 nathanw #endif
337 1.24.2.2 nathanw
338 1.1 thorpej #define SIP_CDTXADDR(sc, x) ((sc)->sc_cddma + SIP_CDTXOFF((x)))
339 1.1 thorpej #define SIP_CDRXADDR(sc, x) ((sc)->sc_cddma + SIP_CDRXOFF((x)))
340 1.1 thorpej
341 1.1 thorpej #define SIP_CDTXSYNC(sc, x, n, ops) \
342 1.1 thorpej do { \
343 1.1 thorpej int __x, __n; \
344 1.1 thorpej \
345 1.1 thorpej __x = (x); \
346 1.1 thorpej __n = (n); \
347 1.1 thorpej \
348 1.1 thorpej /* If it will wrap around, sync to the end of the ring. */ \
349 1.1 thorpej if ((__x + __n) > SIP_NTXDESC) { \
350 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
351 1.1 thorpej SIP_CDTXOFF(__x), sizeof(struct sip_desc) * \
352 1.1 thorpej (SIP_NTXDESC - __x), (ops)); \
353 1.1 thorpej __n -= (SIP_NTXDESC - __x); \
354 1.1 thorpej __x = 0; \
355 1.1 thorpej } \
356 1.1 thorpej \
357 1.1 thorpej /* Now sync whatever is left. */ \
358 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
359 1.1 thorpej SIP_CDTXOFF(__x), sizeof(struct sip_desc) * __n, (ops)); \
360 1.1 thorpej } while (0)
361 1.1 thorpej
362 1.1 thorpej #define SIP_CDRXSYNC(sc, x, ops) \
363 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
364 1.1 thorpej SIP_CDRXOFF((x)), sizeof(struct sip_desc), (ops))
365 1.1 thorpej
366 1.24.2.2 nathanw #ifdef DP83820
367 1.24.2.2 nathanw #define SIP_INIT_RXDESC_EXTSTS __sipd->sipd_extsts = 0;
368 1.24.2.3 nathanw #define SIP_RXBUF_LEN (MCLBYTES - 4)
369 1.24.2.2 nathanw #else
370 1.24.2.2 nathanw #define SIP_INIT_RXDESC_EXTSTS /* nothing */
371 1.24.2.3 nathanw #define SIP_RXBUF_LEN (MCLBYTES - 1) /* field width */
372 1.24.2.2 nathanw #endif
373 1.1 thorpej #define SIP_INIT_RXDESC(sc, x) \
374 1.1 thorpej do { \
375 1.1 thorpej struct sip_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)]; \
376 1.1 thorpej struct sip_desc *__sipd = &(sc)->sc_rxdescs[(x)]; \
377 1.1 thorpej \
378 1.24.2.3 nathanw __sipd->sipd_link = \
379 1.24.2.3 nathanw htole32(SIP_CDRXADDR((sc), SIP_NEXTRX((x)))); \
380 1.24.2.3 nathanw __sipd->sipd_bufptr = \
381 1.24.2.3 nathanw htole32(__rxs->rxs_dmamap->dm_segs[0].ds_addr); \
382 1.14 tsutsui __sipd->sipd_cmdsts = htole32(CMDSTS_INTR | \
383 1.24.2.3 nathanw (SIP_RXBUF_LEN & CMDSTS_SIZE_MASK)); \
384 1.24.2.2 nathanw SIP_INIT_RXDESC_EXTSTS \
385 1.1 thorpej SIP_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
386 1.1 thorpej } while (0)
387 1.1 thorpej
388 1.24.2.6 nathanw #define SIP_CHIP_VERS(sc, v, p, r) \
389 1.24.2.6 nathanw ((sc)->sc_model->sip_vendor == (v) && \
390 1.24.2.6 nathanw (sc)->sc_model->sip_product == (p) && \
391 1.24.2.6 nathanw (sc)->sc_rev == (r))
392 1.24.2.6 nathanw
393 1.24.2.6 nathanw #define SIP_CHIP_MODEL(sc, v, p) \
394 1.24.2.6 nathanw ((sc)->sc_model->sip_vendor == (v) && \
395 1.24.2.6 nathanw (sc)->sc_model->sip_product == (p))
396 1.24.2.6 nathanw
397 1.24.2.6 nathanw #if !defined(DP83820)
398 1.24.2.6 nathanw #define SIP_SIS900_REV(sc, rev) \
399 1.24.2.6 nathanw SIP_CHIP_VERS((sc), PCI_VENDOR_SIS, PCI_PRODUCT_SIS_900, (rev))
400 1.24.2.6 nathanw #endif
401 1.24.2.6 nathanw
402 1.14 tsutsui #define SIP_TIMEOUT 1000
403 1.14 tsutsui
404 1.24.2.2 nathanw void SIP_DECL(start)(struct ifnet *);
405 1.24.2.2 nathanw void SIP_DECL(watchdog)(struct ifnet *);
406 1.24.2.2 nathanw int SIP_DECL(ioctl)(struct ifnet *, u_long, caddr_t);
407 1.24.2.2 nathanw int SIP_DECL(init)(struct ifnet *);
408 1.24.2.2 nathanw void SIP_DECL(stop)(struct ifnet *, int);
409 1.24.2.2 nathanw
410 1.24.2.2 nathanw void SIP_DECL(shutdown)(void *);
411 1.24.2.2 nathanw
412 1.24.2.2 nathanw void SIP_DECL(reset)(struct sip_softc *);
413 1.24.2.2 nathanw void SIP_DECL(rxdrain)(struct sip_softc *);
414 1.24.2.2 nathanw int SIP_DECL(add_rxbuf)(struct sip_softc *, int);
415 1.24.2.2 nathanw void SIP_DECL(read_eeprom)(struct sip_softc *, int, int, u_int16_t *);
416 1.24.2.2 nathanw void SIP_DECL(tick)(void *);
417 1.24.2.2 nathanw
418 1.24.2.2 nathanw #if !defined(DP83820)
419 1.24.2.2 nathanw void SIP_DECL(sis900_set_filter)(struct sip_softc *);
420 1.24.2.2 nathanw #endif /* ! DP83820 */
421 1.24.2.2 nathanw void SIP_DECL(dp83815_set_filter)(struct sip_softc *);
422 1.1 thorpej
423 1.24.2.2 nathanw #if defined(DP83820)
424 1.24.2.5 nathanw void SIP_DECL(dp83820_read_macaddr)(struct sip_softc *,
425 1.24.2.5 nathanw const struct pci_attach_args *, u_int8_t *);
426 1.24.2.2 nathanw #else
427 1.24.2.5 nathanw void SIP_DECL(sis900_read_macaddr)(struct sip_softc *,
428 1.24.2.5 nathanw const struct pci_attach_args *, u_int8_t *);
429 1.24.2.5 nathanw void SIP_DECL(dp83815_read_macaddr)(struct sip_softc *,
430 1.24.2.5 nathanw const struct pci_attach_args *, u_int8_t *);
431 1.24.2.2 nathanw #endif /* DP83820 */
432 1.24.2.2 nathanw
433 1.24.2.2 nathanw int SIP_DECL(intr)(void *);
434 1.24.2.2 nathanw void SIP_DECL(txintr)(struct sip_softc *);
435 1.24.2.2 nathanw void SIP_DECL(rxintr)(struct sip_softc *);
436 1.24.2.2 nathanw
437 1.24.2.2 nathanw #if defined(DP83820)
438 1.24.2.2 nathanw int SIP_DECL(dp83820_mii_readreg)(struct device *, int, int);
439 1.24.2.2 nathanw void SIP_DECL(dp83820_mii_writereg)(struct device *, int, int, int);
440 1.24.2.2 nathanw void SIP_DECL(dp83820_mii_statchg)(struct device *);
441 1.24.2.2 nathanw #else
442 1.24.2.2 nathanw int SIP_DECL(sis900_mii_readreg)(struct device *, int, int);
443 1.24.2.2 nathanw void SIP_DECL(sis900_mii_writereg)(struct device *, int, int, int);
444 1.24.2.2 nathanw void SIP_DECL(sis900_mii_statchg)(struct device *);
445 1.15 thorpej
446 1.24.2.2 nathanw int SIP_DECL(dp83815_mii_readreg)(struct device *, int, int);
447 1.24.2.2 nathanw void SIP_DECL(dp83815_mii_writereg)(struct device *, int, int, int);
448 1.24.2.2 nathanw void SIP_DECL(dp83815_mii_statchg)(struct device *);
449 1.24.2.2 nathanw #endif /* DP83820 */
450 1.1 thorpej
451 1.24.2.2 nathanw int SIP_DECL(mediachange)(struct ifnet *);
452 1.24.2.2 nathanw void SIP_DECL(mediastatus)(struct ifnet *, struct ifmediareq *);
453 1.1 thorpej
454 1.24.2.2 nathanw int SIP_DECL(match)(struct device *, struct cfdata *, void *);
455 1.24.2.2 nathanw void SIP_DECL(attach)(struct device *, struct device *, void *);
456 1.1 thorpej
457 1.24.2.2 nathanw int SIP_DECL(copy_small) = 0;
458 1.2 thorpej
459 1.24.2.2 nathanw struct cfattach SIP_DECL(ca) = {
460 1.24.2.2 nathanw sizeof(struct sip_softc), SIP_DECL(match), SIP_DECL(attach),
461 1.1 thorpej };
462 1.1 thorpej
463 1.15 thorpej /*
464 1.15 thorpej * Descriptions of the variants of the SiS900.
465 1.15 thorpej */
466 1.15 thorpej struct sip_variant {
467 1.24.2.2 nathanw int (*sipv_mii_readreg)(struct device *, int, int);
468 1.24.2.2 nathanw void (*sipv_mii_writereg)(struct device *, int, int, int);
469 1.24.2.2 nathanw void (*sipv_mii_statchg)(struct device *);
470 1.24.2.2 nathanw void (*sipv_set_filter)(struct sip_softc *);
471 1.24.2.5 nathanw void (*sipv_read_macaddr)(struct sip_softc *,
472 1.24.2.5 nathanw const struct pci_attach_args *, u_int8_t *);
473 1.15 thorpej };
474 1.15 thorpej
475 1.24.2.2 nathanw #if defined(DP83820)
476 1.24.2.2 nathanw u_int32_t SIP_DECL(dp83820_mii_bitbang_read)(struct device *);
477 1.24.2.2 nathanw void SIP_DECL(dp83820_mii_bitbang_write)(struct device *, u_int32_t);
478 1.24.2.2 nathanw
479 1.24.2.2 nathanw const struct mii_bitbang_ops SIP_DECL(dp83820_mii_bitbang_ops) = {
480 1.24.2.2 nathanw SIP_DECL(dp83820_mii_bitbang_read),
481 1.24.2.2 nathanw SIP_DECL(dp83820_mii_bitbang_write),
482 1.24.2.2 nathanw {
483 1.24.2.2 nathanw EROMAR_MDIO, /* MII_BIT_MDO */
484 1.24.2.2 nathanw EROMAR_MDIO, /* MII_BIT_MDI */
485 1.24.2.2 nathanw EROMAR_MDC, /* MII_BIT_MDC */
486 1.24.2.2 nathanw EROMAR_MDDIR, /* MII_BIT_DIR_HOST_PHY */
487 1.24.2.2 nathanw 0, /* MII_BIT_DIR_PHY_HOST */
488 1.24.2.2 nathanw }
489 1.15 thorpej };
490 1.24.2.2 nathanw #endif /* DP83820 */
491 1.15 thorpej
492 1.24.2.2 nathanw #if defined(DP83820)
493 1.24.2.2 nathanw const struct sip_variant SIP_DECL(variant_dp83820) = {
494 1.24.2.2 nathanw SIP_DECL(dp83820_mii_readreg),
495 1.24.2.2 nathanw SIP_DECL(dp83820_mii_writereg),
496 1.24.2.2 nathanw SIP_DECL(dp83820_mii_statchg),
497 1.24.2.2 nathanw SIP_DECL(dp83815_set_filter),
498 1.24.2.2 nathanw SIP_DECL(dp83820_read_macaddr),
499 1.15 thorpej };
500 1.24.2.2 nathanw #else
501 1.24.2.2 nathanw const struct sip_variant SIP_DECL(variant_sis900) = {
502 1.24.2.2 nathanw SIP_DECL(sis900_mii_readreg),
503 1.24.2.2 nathanw SIP_DECL(sis900_mii_writereg),
504 1.24.2.2 nathanw SIP_DECL(sis900_mii_statchg),
505 1.24.2.2 nathanw SIP_DECL(sis900_set_filter),
506 1.24.2.2 nathanw SIP_DECL(sis900_read_macaddr),
507 1.24.2.2 nathanw };
508 1.24.2.2 nathanw
509 1.24.2.2 nathanw const struct sip_variant SIP_DECL(variant_dp83815) = {
510 1.24.2.2 nathanw SIP_DECL(dp83815_mii_readreg),
511 1.24.2.2 nathanw SIP_DECL(dp83815_mii_writereg),
512 1.24.2.2 nathanw SIP_DECL(dp83815_mii_statchg),
513 1.24.2.2 nathanw SIP_DECL(dp83815_set_filter),
514 1.24.2.2 nathanw SIP_DECL(dp83815_read_macaddr),
515 1.24.2.2 nathanw };
516 1.24.2.2 nathanw #endif /* DP83820 */
517 1.15 thorpej
518 1.15 thorpej /*
519 1.15 thorpej * Devices supported by this driver.
520 1.15 thorpej */
521 1.15 thorpej const struct sip_product {
522 1.15 thorpej pci_vendor_id_t sip_vendor;
523 1.15 thorpej pci_product_id_t sip_product;
524 1.15 thorpej const char *sip_name;
525 1.15 thorpej const struct sip_variant *sip_variant;
526 1.24.2.2 nathanw } SIP_DECL(products)[] = {
527 1.24.2.2 nathanw #if defined(DP83820)
528 1.24.2.2 nathanw { PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83820,
529 1.24.2.2 nathanw "NatSemi DP83820 Gigabit Ethernet",
530 1.24.2.2 nathanw &SIP_DECL(variant_dp83820) },
531 1.24.2.2 nathanw #else
532 1.15 thorpej { PCI_VENDOR_SIS, PCI_PRODUCT_SIS_900,
533 1.15 thorpej "SiS 900 10/100 Ethernet",
534 1.24.2.2 nathanw &SIP_DECL(variant_sis900) },
535 1.15 thorpej { PCI_VENDOR_SIS, PCI_PRODUCT_SIS_7016,
536 1.15 thorpej "SiS 7016 10/100 Ethernet",
537 1.24.2.2 nathanw &SIP_DECL(variant_sis900) },
538 1.15 thorpej
539 1.15 thorpej { PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83815,
540 1.15 thorpej "NatSemi DP83815 10/100 Ethernet",
541 1.24.2.2 nathanw &SIP_DECL(variant_dp83815) },
542 1.24.2.2 nathanw #endif /* DP83820 */
543 1.15 thorpej
544 1.15 thorpej { 0, 0,
545 1.15 thorpej NULL,
546 1.15 thorpej NULL },
547 1.15 thorpej };
548 1.15 thorpej
549 1.24.2.2 nathanw static const struct sip_product *
550 1.24.2.2 nathanw SIP_DECL(lookup)(const struct pci_attach_args *pa)
551 1.1 thorpej {
552 1.1 thorpej const struct sip_product *sip;
553 1.1 thorpej
554 1.24.2.2 nathanw for (sip = SIP_DECL(products); sip->sip_name != NULL; sip++) {
555 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == sip->sip_vendor &&
556 1.1 thorpej PCI_PRODUCT(pa->pa_id) == sip->sip_product)
557 1.1 thorpej return (sip);
558 1.1 thorpej }
559 1.1 thorpej return (NULL);
560 1.1 thorpej }
561 1.1 thorpej
562 1.24.2.9 nathanw #ifdef DP83820
563 1.24.2.9 nathanw /*
564 1.24.2.9 nathanw * I really hate stupid hardware vendors. There's a bit in the EEPROM
565 1.24.2.9 nathanw * which indicates if the card can do 64-bit data transfers. Unfortunately,
566 1.24.2.9 nathanw * several vendors of 32-bit cards fail to clear this bit in the EEPROM,
567 1.24.2.9 nathanw * which means we try to use 64-bit data transfers on those cards if we
568 1.24.2.9 nathanw * happen to be plugged into a 32-bit slot.
569 1.24.2.9 nathanw *
570 1.24.2.9 nathanw * What we do is use this table of cards known to be 64-bit cards. If
571 1.24.2.9 nathanw * you have a 64-bit card who's subsystem ID is not listed in this table,
572 1.24.2.9 nathanw * send the output of "pcictl dump ..." of the device to me so that your
573 1.24.2.9 nathanw * card will use the 64-bit data path when plugged into a 64-bit slot.
574 1.24.2.9 nathanw *
575 1.24.2.9 nathanw * -- Jason R. Thorpe <thorpej (at) netbsd.org>
576 1.24.2.9 nathanw * June 30, 2002
577 1.24.2.9 nathanw */
578 1.24.2.9 nathanw static int
579 1.24.2.9 nathanw SIP_DECL(check_64bit)(const struct pci_attach_args *pa)
580 1.24.2.9 nathanw {
581 1.24.2.9 nathanw static const struct {
582 1.24.2.9 nathanw pci_vendor_id_t c64_vendor;
583 1.24.2.9 nathanw pci_product_id_t c64_product;
584 1.24.2.9 nathanw } card64[] = {
585 1.24.2.9 nathanw /* Asante GigaNIX */
586 1.24.2.9 nathanw { 0x128a, 0x0002 },
587 1.24.2.9 nathanw
588 1.24.2.9 nathanw /* Accton EN1407-T, Planex GN-1000TE */
589 1.24.2.9 nathanw { 0x1113, 0x1407 },
590 1.24.2.9 nathanw
591 1.24.2.11 nathanw /* Netgear GA-621 */
592 1.24.2.11 nathanw { 0x1385, 0x621a },
593 1.24.2.11 nathanw
594 1.24.2.9 nathanw { 0, 0}
595 1.24.2.9 nathanw };
596 1.24.2.9 nathanw pcireg_t subsys;
597 1.24.2.9 nathanw int i;
598 1.24.2.9 nathanw
599 1.24.2.9 nathanw subsys = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
600 1.24.2.9 nathanw
601 1.24.2.9 nathanw for (i = 0; card64[i].c64_vendor != 0; i++) {
602 1.24.2.9 nathanw if (PCI_VENDOR(subsys) == card64[i].c64_vendor &&
603 1.24.2.9 nathanw PCI_PRODUCT(subsys) == card64[i].c64_product)
604 1.24.2.9 nathanw return (1);
605 1.24.2.9 nathanw }
606 1.24.2.9 nathanw
607 1.24.2.9 nathanw return (0);
608 1.24.2.9 nathanw }
609 1.24.2.9 nathanw #endif /* DP83820 */
610 1.24.2.9 nathanw
611 1.1 thorpej int
612 1.24.2.2 nathanw SIP_DECL(match)(struct device *parent, struct cfdata *cf, void *aux)
613 1.1 thorpej {
614 1.1 thorpej struct pci_attach_args *pa = aux;
615 1.1 thorpej
616 1.24.2.2 nathanw if (SIP_DECL(lookup)(pa) != NULL)
617 1.1 thorpej return (1);
618 1.1 thorpej
619 1.1 thorpej return (0);
620 1.1 thorpej }
621 1.1 thorpej
622 1.1 thorpej void
623 1.24.2.2 nathanw SIP_DECL(attach)(struct device *parent, struct device *self, void *aux)
624 1.1 thorpej {
625 1.1 thorpej struct sip_softc *sc = (struct sip_softc *) self;
626 1.1 thorpej struct pci_attach_args *pa = aux;
627 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
628 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
629 1.1 thorpej pci_intr_handle_t ih;
630 1.1 thorpej const char *intrstr = NULL;
631 1.1 thorpej bus_space_tag_t iot, memt;
632 1.1 thorpej bus_space_handle_t ioh, memh;
633 1.1 thorpej bus_dma_segment_t seg;
634 1.1 thorpej int ioh_valid, memh_valid;
635 1.1 thorpej int i, rseg, error;
636 1.1 thorpej const struct sip_product *sip;
637 1.1 thorpej pcireg_t pmode;
638 1.14 tsutsui u_int8_t enaddr[ETHER_ADDR_LEN];
639 1.10 mycroft int pmreg;
640 1.24.2.2 nathanw #ifdef DP83820
641 1.24.2.2 nathanw pcireg_t memtype;
642 1.24.2.2 nathanw u_int32_t reg;
643 1.24.2.2 nathanw #endif /* DP83820 */
644 1.1 thorpej
645 1.9 thorpej callout_init(&sc->sc_tick_ch);
646 1.9 thorpej
647 1.24.2.2 nathanw sip = SIP_DECL(lookup)(pa);
648 1.1 thorpej if (sip == NULL) {
649 1.1 thorpej printf("\n");
650 1.24.2.2 nathanw panic(SIP_STR(attach) ": impossible");
651 1.1 thorpej }
652 1.24.2.6 nathanw sc->sc_rev = PCI_REVISION(pa->pa_class);
653 1.1 thorpej
654 1.24.2.7 nathanw printf(": %s, rev %#02x\n", sip->sip_name, sc->sc_rev);
655 1.1 thorpej
656 1.15 thorpej sc->sc_model = sip;
657 1.5 thorpej
658 1.1 thorpej /*
659 1.24.2.7 nathanw * XXX Work-around broken PXE firmware on some boards.
660 1.24.2.7 nathanw *
661 1.24.2.7 nathanw * The DP83815 shares an address decoder with the MEM BAR
662 1.24.2.7 nathanw * and the ROM BAR. Make sure the ROM BAR is disabled,
663 1.24.2.7 nathanw * so that memory mapped access works.
664 1.24.2.7 nathanw */
665 1.24.2.7 nathanw pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM,
666 1.24.2.7 nathanw pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM) &
667 1.24.2.7 nathanw ~PCI_MAPREG_ROM_ENABLE);
668 1.24.2.7 nathanw
669 1.24.2.7 nathanw /*
670 1.1 thorpej * Map the device.
671 1.1 thorpej */
672 1.1 thorpej ioh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGIOA,
673 1.1 thorpej PCI_MAPREG_TYPE_IO, 0,
674 1.1 thorpej &iot, &ioh, NULL, NULL) == 0);
675 1.24.2.2 nathanw #ifdef DP83820
676 1.24.2.2 nathanw memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, SIP_PCI_CFGMA);
677 1.24.2.2 nathanw switch (memtype) {
678 1.24.2.2 nathanw case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
679 1.24.2.2 nathanw case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
680 1.24.2.2 nathanw memh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGMA,
681 1.24.2.2 nathanw memtype, 0, &memt, &memh, NULL, NULL) == 0);
682 1.24.2.2 nathanw break;
683 1.24.2.2 nathanw default:
684 1.24.2.2 nathanw memh_valid = 0;
685 1.24.2.2 nathanw }
686 1.24.2.2 nathanw #else
687 1.1 thorpej memh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGMA,
688 1.1 thorpej PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
689 1.1 thorpej &memt, &memh, NULL, NULL) == 0);
690 1.24.2.2 nathanw #endif /* DP83820 */
691 1.24.2.2 nathanw
692 1.1 thorpej if (memh_valid) {
693 1.1 thorpej sc->sc_st = memt;
694 1.1 thorpej sc->sc_sh = memh;
695 1.1 thorpej } else if (ioh_valid) {
696 1.1 thorpej sc->sc_st = iot;
697 1.1 thorpej sc->sc_sh = ioh;
698 1.1 thorpej } else {
699 1.1 thorpej printf("%s: unable to map device registers\n",
700 1.1 thorpej sc->sc_dev.dv_xname);
701 1.1 thorpej return;
702 1.1 thorpej }
703 1.1 thorpej
704 1.1 thorpej sc->sc_dmat = pa->pa_dmat;
705 1.1 thorpej
706 1.24.2.7 nathanw /*
707 1.24.2.7 nathanw * Make sure bus mastering is enabled. Also make sure
708 1.24.2.7 nathanw * Write/Invalidate is enabled if we're allowed to use it.
709 1.24.2.7 nathanw */
710 1.24.2.7 nathanw pmreg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
711 1.24.2.7 nathanw if (pa->pa_flags & PCI_FLAGS_MWI_OKAY)
712 1.24.2.7 nathanw pmreg |= PCI_COMMAND_INVALIDATE_ENABLE;
713 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
714 1.24.2.7 nathanw pmreg | PCI_COMMAND_MASTER_ENABLE);
715 1.1 thorpej
716 1.1 thorpej /* Get it out of power save mode if needed. */
717 1.10 mycroft if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT, &pmreg, 0)) {
718 1.10 mycroft pmode = pci_conf_read(pc, pa->pa_tag, pmreg + 4) & 0x3;
719 1.1 thorpej if (pmode == 3) {
720 1.1 thorpej /*
721 1.1 thorpej * The card has lost all configuration data in
722 1.1 thorpej * this state, so punt.
723 1.1 thorpej */
724 1.1 thorpej printf("%s: unable to wake up from power state D3\n",
725 1.1 thorpej sc->sc_dev.dv_xname);
726 1.1 thorpej return;
727 1.1 thorpej }
728 1.1 thorpej if (pmode != 0) {
729 1.1 thorpej printf("%s: waking up from power state D%d\n",
730 1.1 thorpej sc->sc_dev.dv_xname, pmode);
731 1.10 mycroft pci_conf_write(pc, pa->pa_tag, pmreg + 4, 0);
732 1.1 thorpej }
733 1.1 thorpej }
734 1.1 thorpej
735 1.1 thorpej /*
736 1.1 thorpej * Map and establish our interrupt.
737 1.1 thorpej */
738 1.23 sommerfe if (pci_intr_map(pa, &ih)) {
739 1.1 thorpej printf("%s: unable to map interrupt\n", sc->sc_dev.dv_xname);
740 1.1 thorpej return;
741 1.1 thorpej }
742 1.1 thorpej intrstr = pci_intr_string(pc, ih);
743 1.24.2.2 nathanw sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, SIP_DECL(intr), sc);
744 1.1 thorpej if (sc->sc_ih == NULL) {
745 1.1 thorpej printf("%s: unable to establish interrupt",
746 1.1 thorpej sc->sc_dev.dv_xname);
747 1.1 thorpej if (intrstr != NULL)
748 1.1 thorpej printf(" at %s", intrstr);
749 1.1 thorpej printf("\n");
750 1.1 thorpej return;
751 1.1 thorpej }
752 1.1 thorpej printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
753 1.1 thorpej
754 1.1 thorpej SIMPLEQ_INIT(&sc->sc_txfreeq);
755 1.1 thorpej SIMPLEQ_INIT(&sc->sc_txdirtyq);
756 1.1 thorpej
757 1.1 thorpej /*
758 1.1 thorpej * Allocate the control data structures, and create and load the
759 1.1 thorpej * DMA map for it.
760 1.1 thorpej */
761 1.1 thorpej if ((error = bus_dmamem_alloc(sc->sc_dmat,
762 1.1 thorpej sizeof(struct sip_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
763 1.1 thorpej 0)) != 0) {
764 1.1 thorpej printf("%s: unable to allocate control data, error = %d\n",
765 1.1 thorpej sc->sc_dev.dv_xname, error);
766 1.1 thorpej goto fail_0;
767 1.1 thorpej }
768 1.1 thorpej
769 1.1 thorpej if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
770 1.1 thorpej sizeof(struct sip_control_data), (caddr_t *)&sc->sc_control_data,
771 1.1 thorpej BUS_DMA_COHERENT)) != 0) {
772 1.1 thorpej printf("%s: unable to map control data, error = %d\n",
773 1.1 thorpej sc->sc_dev.dv_xname, error);
774 1.1 thorpej goto fail_1;
775 1.1 thorpej }
776 1.1 thorpej
777 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat,
778 1.1 thorpej sizeof(struct sip_control_data), 1,
779 1.1 thorpej sizeof(struct sip_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
780 1.1 thorpej printf("%s: unable to create control data DMA map, "
781 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
782 1.1 thorpej goto fail_2;
783 1.1 thorpej }
784 1.1 thorpej
785 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
786 1.1 thorpej sc->sc_control_data, sizeof(struct sip_control_data), NULL,
787 1.1 thorpej 0)) != 0) {
788 1.1 thorpej printf("%s: unable to load control data DMA map, error = %d\n",
789 1.1 thorpej sc->sc_dev.dv_xname, error);
790 1.1 thorpej goto fail_3;
791 1.1 thorpej }
792 1.1 thorpej
793 1.1 thorpej /*
794 1.1 thorpej * Create the transmit buffer DMA maps.
795 1.1 thorpej */
796 1.1 thorpej for (i = 0; i < SIP_TXQUEUELEN; i++) {
797 1.24.2.7 nathanw if ((error = bus_dmamap_create(sc->sc_dmat, TX_DMAMAP_SIZE,
798 1.1 thorpej SIP_NTXSEGS, MCLBYTES, 0, 0,
799 1.1 thorpej &sc->sc_txsoft[i].txs_dmamap)) != 0) {
800 1.1 thorpej printf("%s: unable to create tx DMA map %d, "
801 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
802 1.1 thorpej goto fail_4;
803 1.1 thorpej }
804 1.1 thorpej }
805 1.1 thorpej
806 1.1 thorpej /*
807 1.1 thorpej * Create the receive buffer DMA maps.
808 1.1 thorpej */
809 1.1 thorpej for (i = 0; i < SIP_NRXDESC; i++) {
810 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
811 1.1 thorpej MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
812 1.1 thorpej printf("%s: unable to create rx DMA map %d, "
813 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
814 1.1 thorpej goto fail_5;
815 1.1 thorpej }
816 1.2 thorpej sc->sc_rxsoft[i].rxs_mbuf = NULL;
817 1.1 thorpej }
818 1.1 thorpej
819 1.1 thorpej /*
820 1.1 thorpej * Reset the chip to a known state.
821 1.1 thorpej */
822 1.24.2.2 nathanw SIP_DECL(reset)(sc);
823 1.1 thorpej
824 1.1 thorpej /*
825 1.24.2.2 nathanw * Read the Ethernet address from the EEPROM. This might
826 1.24.2.2 nathanw * also fetch other stuff from the EEPROM and stash it
827 1.24.2.2 nathanw * in the softc.
828 1.1 thorpej */
829 1.24.2.2 nathanw sc->sc_cfg = 0;
830 1.24.2.6 nathanw #if !defined(DP83820)
831 1.24.2.6 nathanw if (SIP_SIS900_REV(sc,SIS_REV_635) ||
832 1.24.2.6 nathanw SIP_SIS900_REV(sc,SIS_REV_900B))
833 1.24.2.6 nathanw sc->sc_cfg |= (CFG_PESEL | CFG_RNDCNT);
834 1.24.2.6 nathanw #endif
835 1.24.2.6 nathanw
836 1.24.2.5 nathanw (*sip->sip_variant->sipv_read_macaddr)(sc, pa, enaddr);
837 1.1 thorpej
838 1.1 thorpej printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
839 1.14 tsutsui ether_sprintf(enaddr));
840 1.1 thorpej
841 1.1 thorpej /*
842 1.24.2.2 nathanw * Initialize the configuration register: aggressive PCI
843 1.24.2.2 nathanw * bus request algorithm, default backoff, default OW timer,
844 1.24.2.2 nathanw * default parity error detection.
845 1.24.2.2 nathanw *
846 1.24.2.2 nathanw * NOTE: "Big endian mode" is useless on the SiS900 and
847 1.24.2.2 nathanw * friends -- it affects packet data, not descriptors.
848 1.24.2.2 nathanw */
849 1.24.2.2 nathanw #ifdef DP83820
850 1.24.2.9 nathanw /*
851 1.24.2.9 nathanw * Cause the chip to load configuration data from the EEPROM.
852 1.24.2.9 nathanw */
853 1.24.2.9 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_PTSCR, PTSCR_EELOAD_EN);
854 1.24.2.9 nathanw for (i = 0; i < 10000; i++) {
855 1.24.2.9 nathanw delay(10);
856 1.24.2.9 nathanw if ((bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_PTSCR) &
857 1.24.2.9 nathanw PTSCR_EELOAD_EN) == 0)
858 1.24.2.9 nathanw break;
859 1.24.2.9 nathanw }
860 1.24.2.9 nathanw if (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_PTSCR) &
861 1.24.2.9 nathanw PTSCR_EELOAD_EN) {
862 1.24.2.9 nathanw printf("%s: timeout loading configuration from EEPROM\n",
863 1.24.2.9 nathanw sc->sc_dev.dv_xname);
864 1.24.2.9 nathanw return;
865 1.24.2.9 nathanw }
866 1.24.2.9 nathanw
867 1.24.2.11 nathanw sc->sc_gpior = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_GPIOR);
868 1.24.2.11 nathanw
869 1.24.2.2 nathanw reg = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CFG);
870 1.24.2.2 nathanw if (reg & CFG_PCI64_DET) {
871 1.24.2.9 nathanw printf("%s: 64-bit PCI slot detected", sc->sc_dev.dv_xname);
872 1.24.2.2 nathanw /*
873 1.24.2.9 nathanw * Check to see if this card is 64-bit. If so, enable 64-bit
874 1.24.2.9 nathanw * data transfers.
875 1.24.2.9 nathanw *
876 1.24.2.9 nathanw * We can't use the DATA64_EN bit in the EEPROM, because
877 1.24.2.9 nathanw * vendors of 32-bit cards fail to clear that bit in many
878 1.24.2.9 nathanw * cases (yet the card still detects that it's in a 64-bit
879 1.24.2.9 nathanw * slot; go figure).
880 1.24.2.9 nathanw */
881 1.24.2.9 nathanw if (SIP_DECL(check_64bit)(pa)) {
882 1.24.2.9 nathanw sc->sc_cfg |= CFG_DATA64_EN;
883 1.24.2.9 nathanw printf(", using 64-bit data transfers");
884 1.24.2.9 nathanw }
885 1.24.2.9 nathanw printf("\n");
886 1.24.2.2 nathanw }
887 1.24.2.9 nathanw
888 1.24.2.9 nathanw /*
889 1.24.2.9 nathanw * XXX Need some PCI flags indicating support for
890 1.24.2.9 nathanw * XXX 64-bit addressing.
891 1.24.2.9 nathanw */
892 1.24.2.9 nathanw #if 0
893 1.24.2.9 nathanw if (reg & CFG_M64ADDR)
894 1.24.2.9 nathanw sc->sc_cfg |= CFG_M64ADDR;
895 1.24.2.9 nathanw if (reg & CFG_T64ADDR)
896 1.24.2.9 nathanw sc->sc_cfg |= CFG_T64ADDR;
897 1.24.2.9 nathanw #endif
898 1.24.2.9 nathanw
899 1.24.2.9 nathanw if (reg & (CFG_TBI_EN|CFG_EXT_125)) {
900 1.24.2.2 nathanw const char *sep = "";
901 1.24.2.2 nathanw printf("%s: using ", sc->sc_dev.dv_xname);
902 1.24.2.9 nathanw if (reg & CFG_EXT_125) {
903 1.24.2.9 nathanw sc->sc_cfg |= CFG_EXT_125;
904 1.24.2.2 nathanw printf("%s125MHz clock", sep);
905 1.24.2.2 nathanw sep = ", ";
906 1.24.2.2 nathanw }
907 1.24.2.9 nathanw if (reg & CFG_TBI_EN) {
908 1.24.2.9 nathanw sc->sc_cfg |= CFG_TBI_EN;
909 1.24.2.2 nathanw printf("%sten-bit interface", sep);
910 1.24.2.2 nathanw sep = ", ";
911 1.24.2.2 nathanw }
912 1.24.2.2 nathanw printf("\n");
913 1.24.2.2 nathanw }
914 1.24.2.9 nathanw if ((pa->pa_flags & PCI_FLAGS_MRM_OKAY) == 0 ||
915 1.24.2.9 nathanw (reg & CFG_MRM_DIS) != 0)
916 1.24.2.2 nathanw sc->sc_cfg |= CFG_MRM_DIS;
917 1.24.2.9 nathanw if ((pa->pa_flags & PCI_FLAGS_MWI_OKAY) == 0 ||
918 1.24.2.9 nathanw (reg & CFG_MWI_DIS) != 0)
919 1.24.2.2 nathanw sc->sc_cfg |= CFG_MWI_DIS;
920 1.24.2.2 nathanw
921 1.24.2.2 nathanw /*
922 1.24.2.2 nathanw * Use the extended descriptor format on the DP83820. This
923 1.24.2.2 nathanw * gives us an interface to VLAN tagging and IPv4/TCP/UDP
924 1.24.2.2 nathanw * checksumming.
925 1.24.2.2 nathanw */
926 1.24.2.2 nathanw sc->sc_cfg |= CFG_EXTSTS_EN;
927 1.24.2.2 nathanw #endif /* DP83820 */
928 1.24.2.2 nathanw
929 1.24.2.2 nathanw /*
930 1.1 thorpej * Initialize our media structures and probe the MII.
931 1.1 thorpej */
932 1.1 thorpej sc->sc_mii.mii_ifp = ifp;
933 1.15 thorpej sc->sc_mii.mii_readreg = sip->sip_variant->sipv_mii_readreg;
934 1.15 thorpej sc->sc_mii.mii_writereg = sip->sip_variant->sipv_mii_writereg;
935 1.15 thorpej sc->sc_mii.mii_statchg = sip->sip_variant->sipv_mii_statchg;
936 1.24.2.2 nathanw ifmedia_init(&sc->sc_mii.mii_media, 0, SIP_DECL(mediachange),
937 1.24.2.2 nathanw SIP_DECL(mediastatus));
938 1.24.2.10 nathanw
939 1.6 thorpej mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
940 1.7 thorpej MII_OFFSET_ANY, 0);
941 1.1 thorpej if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
942 1.1 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
943 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
944 1.1 thorpej } else
945 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
946 1.1 thorpej
947 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
948 1.1 thorpej strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
949 1.1 thorpej ifp->if_softc = sc;
950 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
951 1.24.2.2 nathanw ifp->if_ioctl = SIP_DECL(ioctl);
952 1.24.2.2 nathanw ifp->if_start = SIP_DECL(start);
953 1.24.2.2 nathanw ifp->if_watchdog = SIP_DECL(watchdog);
954 1.24.2.2 nathanw ifp->if_init = SIP_DECL(init);
955 1.24.2.2 nathanw ifp->if_stop = SIP_DECL(stop);
956 1.21 thorpej IFQ_SET_READY(&ifp->if_snd);
957 1.1 thorpej
958 1.1 thorpej /*
959 1.24.2.2 nathanw * We can support 802.1Q VLAN-sized frames.
960 1.24.2.2 nathanw */
961 1.24.2.2 nathanw sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
962 1.24.2.2 nathanw
963 1.24.2.2 nathanw #ifdef DP83820
964 1.24.2.2 nathanw /*
965 1.24.2.3 nathanw * And the DP83820 can do VLAN tagging in hardware, and
966 1.24.2.3 nathanw * support the jumbo Ethernet MTU.
967 1.24.2.2 nathanw */
968 1.24.2.3 nathanw sc->sc_ethercom.ec_capabilities |=
969 1.24.2.3 nathanw ETHERCAP_VLAN_HWTAGGING | ETHERCAP_JUMBO_MTU;
970 1.24.2.2 nathanw
971 1.24.2.2 nathanw /*
972 1.24.2.2 nathanw * The DP83820 can do IPv4, TCPv4, and UDPv4 checksums
973 1.24.2.2 nathanw * in hardware.
974 1.24.2.2 nathanw */
975 1.24.2.2 nathanw ifp->if_capabilities |= IFCAP_CSUM_IPv4 | IFCAP_CSUM_TCPv4 |
976 1.24.2.2 nathanw IFCAP_CSUM_UDPv4;
977 1.24.2.2 nathanw #endif /* DP83820 */
978 1.24.2.2 nathanw
979 1.24.2.2 nathanw /*
980 1.1 thorpej * Attach the interface.
981 1.1 thorpej */
982 1.1 thorpej if_attach(ifp);
983 1.14 tsutsui ether_ifattach(ifp, enaddr);
984 1.24.2.11 nathanw #if NRND > 0
985 1.24.2.11 nathanw rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
986 1.24.2.11 nathanw RND_TYPE_NET, 0);
987 1.24.2.11 nathanw #endif
988 1.1 thorpej
989 1.24.2.7 nathanw /*
990 1.24.2.7 nathanw * The number of bytes that must be available in
991 1.24.2.7 nathanw * the Tx FIFO before the bus master can DMA more
992 1.24.2.7 nathanw * data into the FIFO.
993 1.24.2.7 nathanw */
994 1.24.2.7 nathanw sc->sc_tx_fill_thresh = 64 / 32;
995 1.24.2.7 nathanw
996 1.24.2.7 nathanw /*
997 1.24.2.7 nathanw * Start at a drain threshold of 512 bytes. We will
998 1.24.2.7 nathanw * increase it if a DMA underrun occurs.
999 1.24.2.7 nathanw *
1000 1.24.2.7 nathanw * XXX The minimum value of this variable should be
1001 1.24.2.7 nathanw * tuned. We may be able to improve performance
1002 1.24.2.7 nathanw * by starting with a lower value. That, however,
1003 1.24.2.7 nathanw * may trash the first few outgoing packets if the
1004 1.24.2.7 nathanw * PCI bus is saturated.
1005 1.24.2.7 nathanw */
1006 1.24.2.8 nathanw sc->sc_tx_drain_thresh = 1504 / 32;
1007 1.24.2.7 nathanw
1008 1.24.2.7 nathanw /*
1009 1.24.2.7 nathanw * Initialize the Rx FIFO drain threshold.
1010 1.24.2.7 nathanw *
1011 1.24.2.7 nathanw * This is in units of 8 bytes.
1012 1.24.2.7 nathanw *
1013 1.24.2.7 nathanw * We should never set this value lower than 2; 14 bytes are
1014 1.24.2.7 nathanw * required to filter the packet.
1015 1.24.2.7 nathanw */
1016 1.24.2.7 nathanw sc->sc_rx_drain_thresh = 128 / 8;
1017 1.24.2.7 nathanw
1018 1.24.2.2 nathanw #ifdef SIP_EVENT_COUNTERS
1019 1.24.2.2 nathanw /*
1020 1.24.2.2 nathanw * Attach event counters.
1021 1.24.2.2 nathanw */
1022 1.24.2.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
1023 1.24.2.2 nathanw NULL, sc->sc_dev.dv_xname, "txsstall");
1024 1.24.2.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
1025 1.24.2.2 nathanw NULL, sc->sc_dev.dv_xname, "txdstall");
1026 1.24.2.9 nathanw evcnt_attach_dynamic(&sc->sc_ev_txforceintr, EVCNT_TYPE_INTR,
1027 1.24.2.9 nathanw NULL, sc->sc_dev.dv_xname, "txforceintr");
1028 1.24.2.9 nathanw evcnt_attach_dynamic(&sc->sc_ev_txdintr, EVCNT_TYPE_INTR,
1029 1.24.2.9 nathanw NULL, sc->sc_dev.dv_xname, "txdintr");
1030 1.24.2.9 nathanw evcnt_attach_dynamic(&sc->sc_ev_txiintr, EVCNT_TYPE_INTR,
1031 1.24.2.9 nathanw NULL, sc->sc_dev.dv_xname, "txiintr");
1032 1.24.2.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
1033 1.24.2.2 nathanw NULL, sc->sc_dev.dv_xname, "rxintr");
1034 1.24.2.10 nathanw evcnt_attach_dynamic(&sc->sc_ev_hiberr, EVCNT_TYPE_INTR,
1035 1.24.2.10 nathanw NULL, sc->sc_dev.dv_xname, "hiberr");
1036 1.24.2.2 nathanw #ifdef DP83820
1037 1.24.2.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
1038 1.24.2.2 nathanw NULL, sc->sc_dev.dv_xname, "rxipsum");
1039 1.24.2.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_rxtcpsum, EVCNT_TYPE_MISC,
1040 1.24.2.2 nathanw NULL, sc->sc_dev.dv_xname, "rxtcpsum");
1041 1.24.2.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_rxudpsum, EVCNT_TYPE_MISC,
1042 1.24.2.2 nathanw NULL, sc->sc_dev.dv_xname, "rxudpsum");
1043 1.24.2.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
1044 1.24.2.2 nathanw NULL, sc->sc_dev.dv_xname, "txipsum");
1045 1.24.2.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txtcpsum, EVCNT_TYPE_MISC,
1046 1.24.2.2 nathanw NULL, sc->sc_dev.dv_xname, "txtcpsum");
1047 1.24.2.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txudpsum, EVCNT_TYPE_MISC,
1048 1.24.2.2 nathanw NULL, sc->sc_dev.dv_xname, "txudpsum");
1049 1.24.2.2 nathanw #endif /* DP83820 */
1050 1.24.2.2 nathanw #endif /* SIP_EVENT_COUNTERS */
1051 1.24.2.2 nathanw
1052 1.1 thorpej /*
1053 1.1 thorpej * Make sure the interface is shutdown during reboot.
1054 1.1 thorpej */
1055 1.24.2.2 nathanw sc->sc_sdhook = shutdownhook_establish(SIP_DECL(shutdown), sc);
1056 1.1 thorpej if (sc->sc_sdhook == NULL)
1057 1.1 thorpej printf("%s: WARNING: unable to establish shutdown hook\n",
1058 1.1 thorpej sc->sc_dev.dv_xname);
1059 1.1 thorpej return;
1060 1.1 thorpej
1061 1.1 thorpej /*
1062 1.1 thorpej * Free any resources we've allocated during the failed attach
1063 1.1 thorpej * attempt. Do this in reverse order and fall through.
1064 1.1 thorpej */
1065 1.1 thorpej fail_5:
1066 1.1 thorpej for (i = 0; i < SIP_NRXDESC; i++) {
1067 1.1 thorpej if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
1068 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
1069 1.1 thorpej sc->sc_rxsoft[i].rxs_dmamap);
1070 1.1 thorpej }
1071 1.1 thorpej fail_4:
1072 1.1 thorpej for (i = 0; i < SIP_TXQUEUELEN; i++) {
1073 1.1 thorpej if (sc->sc_txsoft[i].txs_dmamap != NULL)
1074 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
1075 1.1 thorpej sc->sc_txsoft[i].txs_dmamap);
1076 1.1 thorpej }
1077 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
1078 1.1 thorpej fail_3:
1079 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
1080 1.1 thorpej fail_2:
1081 1.1 thorpej bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
1082 1.1 thorpej sizeof(struct sip_control_data));
1083 1.1 thorpej fail_1:
1084 1.1 thorpej bus_dmamem_free(sc->sc_dmat, &seg, rseg);
1085 1.1 thorpej fail_0:
1086 1.1 thorpej return;
1087 1.1 thorpej }
1088 1.1 thorpej
1089 1.1 thorpej /*
1090 1.1 thorpej * sip_shutdown:
1091 1.1 thorpej *
1092 1.1 thorpej * Make sure the interface is stopped at reboot time.
1093 1.1 thorpej */
1094 1.1 thorpej void
1095 1.24.2.2 nathanw SIP_DECL(shutdown)(void *arg)
1096 1.1 thorpej {
1097 1.1 thorpej struct sip_softc *sc = arg;
1098 1.1 thorpej
1099 1.24.2.2 nathanw SIP_DECL(stop)(&sc->sc_ethercom.ec_if, 1);
1100 1.1 thorpej }
1101 1.1 thorpej
1102 1.1 thorpej /*
1103 1.1 thorpej * sip_start: [ifnet interface function]
1104 1.1 thorpej *
1105 1.1 thorpej * Start packet transmission on the interface.
1106 1.1 thorpej */
1107 1.1 thorpej void
1108 1.24.2.2 nathanw SIP_DECL(start)(struct ifnet *ifp)
1109 1.1 thorpej {
1110 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
1111 1.1 thorpej struct mbuf *m0, *m;
1112 1.1 thorpej struct sip_txsoft *txs;
1113 1.1 thorpej bus_dmamap_t dmamap;
1114 1.24.2.9 nathanw int error, nexttx, lasttx, seg;
1115 1.24.2.9 nathanw int ofree = sc->sc_txfree;
1116 1.24.2.9 nathanw #if 0
1117 1.24.2.9 nathanw int firsttx = sc->sc_txnext;
1118 1.24.2.9 nathanw #endif
1119 1.24.2.2 nathanw #ifdef DP83820
1120 1.24.2.2 nathanw u_int32_t extsts;
1121 1.24.2.2 nathanw #endif
1122 1.1 thorpej
1123 1.1 thorpej /*
1124 1.1 thorpej * If we've been told to pause, don't transmit any more packets.
1125 1.1 thorpej */
1126 1.1 thorpej if (sc->sc_flags & SIPF_PAUSED)
1127 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
1128 1.1 thorpej
1129 1.1 thorpej if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
1130 1.1 thorpej return;
1131 1.1 thorpej
1132 1.1 thorpej /*
1133 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
1134 1.1 thorpej * until we drain the queue, or use up all available transmit
1135 1.1 thorpej * descriptors.
1136 1.1 thorpej */
1137 1.24.2.2 nathanw for (;;) {
1138 1.24.2.2 nathanw /* Get a work queue entry. */
1139 1.24.2.2 nathanw if ((txs = SIMPLEQ_FIRST(&sc->sc_txfreeq)) == NULL) {
1140 1.24.2.2 nathanw SIP_EVCNT_INCR(&sc->sc_ev_txsstall);
1141 1.24.2.2 nathanw break;
1142 1.24.2.2 nathanw }
1143 1.24.2.2 nathanw
1144 1.1 thorpej /*
1145 1.1 thorpej * Grab a packet off the queue.
1146 1.1 thorpej */
1147 1.21 thorpej IFQ_POLL(&ifp->if_snd, m0);
1148 1.1 thorpej if (m0 == NULL)
1149 1.1 thorpej break;
1150 1.24.2.3 nathanw #ifndef DP83820
1151 1.22 thorpej m = NULL;
1152 1.24.2.3 nathanw #endif
1153 1.1 thorpej
1154 1.1 thorpej dmamap = txs->txs_dmamap;
1155 1.1 thorpej
1156 1.24.2.3 nathanw #ifdef DP83820
1157 1.24.2.3 nathanw /*
1158 1.24.2.3 nathanw * Load the DMA map. If this fails, the packet either
1159 1.24.2.3 nathanw * didn't fit in the allotted number of segments, or we
1160 1.24.2.3 nathanw * were short on resources. For the too-many-segments
1161 1.24.2.3 nathanw * case, we simply report an error and drop the packet,
1162 1.24.2.3 nathanw * since we can't sanely copy a jumbo packet to a single
1163 1.24.2.3 nathanw * buffer.
1164 1.24.2.3 nathanw */
1165 1.24.2.3 nathanw error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
1166 1.24.2.3 nathanw BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1167 1.24.2.3 nathanw if (error) {
1168 1.24.2.3 nathanw if (error == EFBIG) {
1169 1.24.2.3 nathanw printf("%s: Tx packet consumes too many "
1170 1.24.2.3 nathanw "DMA segments, dropping...\n",
1171 1.24.2.3 nathanw sc->sc_dev.dv_xname);
1172 1.24.2.3 nathanw IFQ_DEQUEUE(&ifp->if_snd, m0);
1173 1.24.2.3 nathanw m_freem(m0);
1174 1.24.2.3 nathanw continue;
1175 1.24.2.3 nathanw }
1176 1.24.2.3 nathanw /*
1177 1.24.2.3 nathanw * Short on resources, just stop for now.
1178 1.24.2.3 nathanw */
1179 1.24.2.3 nathanw break;
1180 1.24.2.3 nathanw }
1181 1.24.2.3 nathanw #else /* DP83820 */
1182 1.1 thorpej /*
1183 1.1 thorpej * Load the DMA map. If this fails, the packet either
1184 1.1 thorpej * didn't fit in the alloted number of segments, or we
1185 1.1 thorpej * were short on resources. In this case, we'll copy
1186 1.1 thorpej * and try again.
1187 1.1 thorpej */
1188 1.1 thorpej if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
1189 1.24.2.3 nathanw BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
1190 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1191 1.1 thorpej if (m == NULL) {
1192 1.1 thorpej printf("%s: unable to allocate Tx mbuf\n",
1193 1.1 thorpej sc->sc_dev.dv_xname);
1194 1.1 thorpej break;
1195 1.1 thorpej }
1196 1.1 thorpej if (m0->m_pkthdr.len > MHLEN) {
1197 1.1 thorpej MCLGET(m, M_DONTWAIT);
1198 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
1199 1.1 thorpej printf("%s: unable to allocate Tx "
1200 1.1 thorpej "cluster\n", sc->sc_dev.dv_xname);
1201 1.1 thorpej m_freem(m);
1202 1.1 thorpej break;
1203 1.1 thorpej }
1204 1.1 thorpej }
1205 1.1 thorpej m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
1206 1.1 thorpej m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
1207 1.1 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
1208 1.24.2.3 nathanw m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1209 1.1 thorpej if (error) {
1210 1.1 thorpej printf("%s: unable to load Tx buffer, "
1211 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
1212 1.1 thorpej break;
1213 1.1 thorpej }
1214 1.1 thorpej }
1215 1.24.2.3 nathanw #endif /* DP83820 */
1216 1.21 thorpej
1217 1.1 thorpej /*
1218 1.1 thorpej * Ensure we have enough descriptors free to describe
1219 1.24.2.2 nathanw * the packet. Note, we always reserve one descriptor
1220 1.24.2.2 nathanw * at the end of the ring as a termination point, to
1221 1.24.2.2 nathanw * prevent wrap-around.
1222 1.1 thorpej */
1223 1.24.2.2 nathanw if (dmamap->dm_nsegs > (sc->sc_txfree - 1)) {
1224 1.1 thorpej /*
1225 1.1 thorpej * Not enough free descriptors to transmit this
1226 1.1 thorpej * packet. We haven't committed anything yet,
1227 1.1 thorpej * so just unload the DMA map, put the packet
1228 1.1 thorpej * back on the queue, and punt. Notify the upper
1229 1.1 thorpej * layer that there are not more slots left.
1230 1.1 thorpej *
1231 1.1 thorpej * XXX We could allocate an mbuf and copy, but
1232 1.1 thorpej * XXX is it worth it?
1233 1.1 thorpej */
1234 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
1235 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
1236 1.24.2.3 nathanw #ifndef DP83820
1237 1.22 thorpej if (m != NULL)
1238 1.22 thorpej m_freem(m);
1239 1.24.2.3 nathanw #endif
1240 1.24.2.2 nathanw SIP_EVCNT_INCR(&sc->sc_ev_txdstall);
1241 1.1 thorpej break;
1242 1.22 thorpej }
1243 1.22 thorpej
1244 1.22 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
1245 1.24.2.3 nathanw #ifndef DP83820
1246 1.22 thorpej if (m != NULL) {
1247 1.22 thorpej m_freem(m0);
1248 1.22 thorpej m0 = m;
1249 1.1 thorpej }
1250 1.24.2.3 nathanw #endif
1251 1.1 thorpej
1252 1.1 thorpej /*
1253 1.1 thorpej * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
1254 1.1 thorpej */
1255 1.1 thorpej
1256 1.1 thorpej /* Sync the DMA map. */
1257 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
1258 1.1 thorpej BUS_DMASYNC_PREWRITE);
1259 1.1 thorpej
1260 1.1 thorpej /*
1261 1.1 thorpej * Initialize the transmit descriptors.
1262 1.1 thorpej */
1263 1.1 thorpej for (nexttx = sc->sc_txnext, seg = 0;
1264 1.1 thorpej seg < dmamap->dm_nsegs;
1265 1.1 thorpej seg++, nexttx = SIP_NEXTTX(nexttx)) {
1266 1.1 thorpej /*
1267 1.1 thorpej * If this is the first descriptor we're
1268 1.1 thorpej * enqueueing, don't set the OWN bit just
1269 1.1 thorpej * yet. That could cause a race condition.
1270 1.1 thorpej * We'll do it below.
1271 1.1 thorpej */
1272 1.1 thorpej sc->sc_txdescs[nexttx].sipd_bufptr =
1273 1.14 tsutsui htole32(dmamap->dm_segs[seg].ds_addr);
1274 1.1 thorpej sc->sc_txdescs[nexttx].sipd_cmdsts =
1275 1.24.2.9 nathanw htole32((nexttx == sc->sc_txnext ? 0 : CMDSTS_OWN) |
1276 1.14 tsutsui CMDSTS_MORE | dmamap->dm_segs[seg].ds_len);
1277 1.24.2.2 nathanw #ifdef DP83820
1278 1.24.2.2 nathanw sc->sc_txdescs[nexttx].sipd_extsts = 0;
1279 1.24.2.2 nathanw #endif /* DP83820 */
1280 1.1 thorpej lasttx = nexttx;
1281 1.1 thorpej }
1282 1.1 thorpej
1283 1.1 thorpej /* Clear the MORE bit on the last segment. */
1284 1.14 tsutsui sc->sc_txdescs[lasttx].sipd_cmdsts &= htole32(~CMDSTS_MORE);
1285 1.1 thorpej
1286 1.24.2.9 nathanw /*
1287 1.24.2.9 nathanw * If we're in the interrupt delay window, delay the
1288 1.24.2.9 nathanw * interrupt.
1289 1.24.2.9 nathanw */
1290 1.24.2.9 nathanw if (++sc->sc_txwin >= (SIP_TXQUEUELEN * 2 / 3)) {
1291 1.24.2.9 nathanw SIP_EVCNT_INCR(&sc->sc_ev_txforceintr);
1292 1.24.2.9 nathanw sc->sc_txdescs[lasttx].sipd_cmdsts |=
1293 1.24.2.9 nathanw htole32(CMDSTS_INTR);
1294 1.24.2.9 nathanw sc->sc_txwin = 0;
1295 1.24.2.9 nathanw }
1296 1.24.2.9 nathanw
1297 1.24.2.2 nathanw #ifdef DP83820
1298 1.24.2.2 nathanw /*
1299 1.24.2.2 nathanw * If VLANs are enabled and the packet has a VLAN tag, set
1300 1.24.2.2 nathanw * up the descriptor to encapsulate the packet for us.
1301 1.24.2.2 nathanw *
1302 1.24.2.2 nathanw * This apparently has to be on the last descriptor of
1303 1.24.2.2 nathanw * the packet.
1304 1.24.2.2 nathanw */
1305 1.24.2.2 nathanw if (sc->sc_ethercom.ec_nvlans != 0 &&
1306 1.24.2.2 nathanw (m = m_aux_find(m0, AF_LINK, ETHERTYPE_VLAN)) != NULL) {
1307 1.24.2.2 nathanw sc->sc_txdescs[lasttx].sipd_extsts |=
1308 1.24.2.2 nathanw htole32(EXTSTS_VPKT |
1309 1.24.2.2 nathanw htons(*mtod(m, int *) & EXTSTS_VTCI));
1310 1.24.2.2 nathanw }
1311 1.24.2.2 nathanw
1312 1.24.2.2 nathanw /*
1313 1.24.2.2 nathanw * If the upper-layer has requested IPv4/TCPv4/UDPv4
1314 1.24.2.2 nathanw * checksumming, set up the descriptor to do this work
1315 1.24.2.2 nathanw * for us.
1316 1.24.2.2 nathanw *
1317 1.24.2.2 nathanw * This apparently has to be on the first descriptor of
1318 1.24.2.2 nathanw * the packet.
1319 1.24.2.2 nathanw *
1320 1.24.2.2 nathanw * Byte-swap constants so the compiler can optimize.
1321 1.24.2.2 nathanw */
1322 1.24.2.2 nathanw extsts = 0;
1323 1.24.2.2 nathanw if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
1324 1.24.2.2 nathanw KDASSERT(ifp->if_capenable & IFCAP_CSUM_IPv4);
1325 1.24.2.2 nathanw SIP_EVCNT_INCR(&sc->sc_ev_txipsum);
1326 1.24.2.2 nathanw extsts |= htole32(EXTSTS_IPPKT);
1327 1.24.2.2 nathanw }
1328 1.24.2.2 nathanw if (m0->m_pkthdr.csum_flags & M_CSUM_TCPv4) {
1329 1.24.2.2 nathanw KDASSERT(ifp->if_capenable & IFCAP_CSUM_TCPv4);
1330 1.24.2.2 nathanw SIP_EVCNT_INCR(&sc->sc_ev_txtcpsum);
1331 1.24.2.2 nathanw extsts |= htole32(EXTSTS_TCPPKT);
1332 1.24.2.2 nathanw } else if (m0->m_pkthdr.csum_flags & M_CSUM_UDPv4) {
1333 1.24.2.2 nathanw KDASSERT(ifp->if_capenable & IFCAP_CSUM_UDPv4);
1334 1.24.2.2 nathanw SIP_EVCNT_INCR(&sc->sc_ev_txudpsum);
1335 1.24.2.2 nathanw extsts |= htole32(EXTSTS_UDPPKT);
1336 1.24.2.2 nathanw }
1337 1.24.2.2 nathanw sc->sc_txdescs[sc->sc_txnext].sipd_extsts |= extsts;
1338 1.24.2.2 nathanw #endif /* DP83820 */
1339 1.24.2.2 nathanw
1340 1.1 thorpej /* Sync the descriptors we're using. */
1341 1.1 thorpej SIP_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
1342 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1343 1.1 thorpej
1344 1.1 thorpej /*
1345 1.24.2.9 nathanw * The entire packet is set up. Give the first descrptor
1346 1.24.2.9 nathanw * to the chip now.
1347 1.24.2.9 nathanw */
1348 1.24.2.9 nathanw sc->sc_txdescs[sc->sc_txnext].sipd_cmdsts |=
1349 1.24.2.9 nathanw htole32(CMDSTS_OWN);
1350 1.24.2.9 nathanw SIP_CDTXSYNC(sc, sc->sc_txnext, 1,
1351 1.24.2.9 nathanw BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1352 1.24.2.9 nathanw
1353 1.24.2.9 nathanw /*
1354 1.1 thorpej * Store a pointer to the packet so we can free it later,
1355 1.1 thorpej * and remember what txdirty will be once the packet is
1356 1.1 thorpej * done.
1357 1.1 thorpej */
1358 1.1 thorpej txs->txs_mbuf = m0;
1359 1.1 thorpej txs->txs_firstdesc = sc->sc_txnext;
1360 1.1 thorpej txs->txs_lastdesc = lasttx;
1361 1.1 thorpej
1362 1.1 thorpej /* Advance the tx pointer. */
1363 1.1 thorpej sc->sc_txfree -= dmamap->dm_nsegs;
1364 1.1 thorpej sc->sc_txnext = nexttx;
1365 1.1 thorpej
1366 1.24.2.8 nathanw SIMPLEQ_REMOVE_HEAD(&sc->sc_txfreeq, txs_q);
1367 1.1 thorpej SIMPLEQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q);
1368 1.1 thorpej
1369 1.1 thorpej #if NBPFILTER > 0
1370 1.1 thorpej /*
1371 1.1 thorpej * Pass the packet to any BPF listeners.
1372 1.1 thorpej */
1373 1.1 thorpej if (ifp->if_bpf)
1374 1.1 thorpej bpf_mtap(ifp->if_bpf, m0);
1375 1.1 thorpej #endif /* NBPFILTER > 0 */
1376 1.1 thorpej }
1377 1.1 thorpej
1378 1.1 thorpej if (txs == NULL || sc->sc_txfree == 0) {
1379 1.1 thorpej /* No more slots left; notify upper layer. */
1380 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
1381 1.1 thorpej }
1382 1.1 thorpej
1383 1.1 thorpej if (sc->sc_txfree != ofree) {
1384 1.1 thorpej /*
1385 1.24.2.2 nathanw * Start the transmit process. Note, the manual says
1386 1.24.2.2 nathanw * that if there are no pending transmissions in the
1387 1.24.2.2 nathanw * chip's internal queue (indicated by TXE being clear),
1388 1.24.2.2 nathanw * then the driver software must set the TXDP to the
1389 1.24.2.2 nathanw * first descriptor to be transmitted. However, if we
1390 1.24.2.2 nathanw * do this, it causes serious performance degredation on
1391 1.24.2.2 nathanw * the DP83820 under load, not setting TXDP doesn't seem
1392 1.24.2.2 nathanw * to adversely affect the SiS 900 or DP83815.
1393 1.24.2.2 nathanw *
1394 1.24.2.2 nathanw * Well, I guess it wouldn't be the first time a manual
1395 1.24.2.2 nathanw * has lied -- and they could be speaking of the NULL-
1396 1.24.2.2 nathanw * terminated descriptor list case, rather than OWN-
1397 1.24.2.2 nathanw * terminated rings.
1398 1.24.2.2 nathanw */
1399 1.24.2.2 nathanw #if 0
1400 1.1 thorpej if ((bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CR) &
1401 1.1 thorpej CR_TXE) == 0) {
1402 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXDP,
1403 1.1 thorpej SIP_CDTXADDR(sc, firsttx));
1404 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_TXE);
1405 1.1 thorpej }
1406 1.24.2.2 nathanw #else
1407 1.24.2.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_TXE);
1408 1.24.2.2 nathanw #endif
1409 1.1 thorpej
1410 1.1 thorpej /* Set a watchdog timer in case the chip flakes out. */
1411 1.1 thorpej ifp->if_timer = 5;
1412 1.1 thorpej }
1413 1.1 thorpej }
1414 1.1 thorpej
1415 1.1 thorpej /*
1416 1.1 thorpej * sip_watchdog: [ifnet interface function]
1417 1.1 thorpej *
1418 1.1 thorpej * Watchdog timer handler.
1419 1.1 thorpej */
1420 1.1 thorpej void
1421 1.24.2.2 nathanw SIP_DECL(watchdog)(struct ifnet *ifp)
1422 1.1 thorpej {
1423 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
1424 1.1 thorpej
1425 1.1 thorpej /*
1426 1.1 thorpej * The chip seems to ignore the CMDSTS_INTR bit sometimes!
1427 1.1 thorpej * If we get a timeout, try and sweep up transmit descriptors.
1428 1.1 thorpej * If we manage to sweep them all up, ignore the lack of
1429 1.1 thorpej * interrupt.
1430 1.1 thorpej */
1431 1.24.2.2 nathanw SIP_DECL(txintr)(sc);
1432 1.1 thorpej
1433 1.1 thorpej if (sc->sc_txfree != SIP_NTXDESC) {
1434 1.1 thorpej printf("%s: device timeout\n", sc->sc_dev.dv_xname);
1435 1.1 thorpej ifp->if_oerrors++;
1436 1.1 thorpej
1437 1.1 thorpej /* Reset the interface. */
1438 1.24.2.2 nathanw (void) SIP_DECL(init)(ifp);
1439 1.1 thorpej } else if (ifp->if_flags & IFF_DEBUG)
1440 1.1 thorpej printf("%s: recovered from device timeout\n",
1441 1.1 thorpej sc->sc_dev.dv_xname);
1442 1.1 thorpej
1443 1.1 thorpej /* Try to get more packets going. */
1444 1.24.2.2 nathanw SIP_DECL(start)(ifp);
1445 1.1 thorpej }
1446 1.1 thorpej
1447 1.1 thorpej /*
1448 1.1 thorpej * sip_ioctl: [ifnet interface function]
1449 1.1 thorpej *
1450 1.1 thorpej * Handle control requests from the operator.
1451 1.1 thorpej */
1452 1.1 thorpej int
1453 1.24.2.2 nathanw SIP_DECL(ioctl)(struct ifnet *ifp, u_long cmd, caddr_t data)
1454 1.1 thorpej {
1455 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
1456 1.1 thorpej struct ifreq *ifr = (struct ifreq *)data;
1457 1.17 thorpej int s, error;
1458 1.1 thorpej
1459 1.1 thorpej s = splnet();
1460 1.1 thorpej
1461 1.1 thorpej switch (cmd) {
1462 1.17 thorpej case SIOCSIFMEDIA:
1463 1.17 thorpej case SIOCGIFMEDIA:
1464 1.17 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
1465 1.1 thorpej break;
1466 1.1 thorpej
1467 1.17 thorpej default:
1468 1.17 thorpej error = ether_ioctl(ifp, cmd, data);
1469 1.1 thorpej if (error == ENETRESET) {
1470 1.1 thorpej /*
1471 1.1 thorpej * Multicast list has changed; set the hardware filter
1472 1.1 thorpej * accordingly.
1473 1.1 thorpej */
1474 1.15 thorpej (*sc->sc_model->sip_variant->sipv_set_filter)(sc);
1475 1.1 thorpej error = 0;
1476 1.1 thorpej }
1477 1.1 thorpej break;
1478 1.1 thorpej }
1479 1.1 thorpej
1480 1.1 thorpej /* Try to get more packets going. */
1481 1.24.2.2 nathanw SIP_DECL(start)(ifp);
1482 1.1 thorpej
1483 1.1 thorpej splx(s);
1484 1.1 thorpej return (error);
1485 1.1 thorpej }
1486 1.1 thorpej
1487 1.1 thorpej /*
1488 1.1 thorpej * sip_intr:
1489 1.1 thorpej *
1490 1.1 thorpej * Interrupt service routine.
1491 1.1 thorpej */
1492 1.1 thorpej int
1493 1.24.2.2 nathanw SIP_DECL(intr)(void *arg)
1494 1.1 thorpej {
1495 1.1 thorpej struct sip_softc *sc = arg;
1496 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1497 1.1 thorpej u_int32_t isr;
1498 1.1 thorpej int handled = 0;
1499 1.1 thorpej
1500 1.1 thorpej for (;;) {
1501 1.1 thorpej /* Reading clears interrupt. */
1502 1.1 thorpej isr = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ISR);
1503 1.1 thorpej if ((isr & sc->sc_imr) == 0)
1504 1.1 thorpej break;
1505 1.1 thorpej
1506 1.24.2.11 nathanw #if NRND > 0
1507 1.24.2.11 nathanw if (RND_ENABLED(&sc->rnd_source))
1508 1.24.2.11 nathanw rnd_add_uint32(&sc->rnd_source, isr);
1509 1.24.2.11 nathanw #endif
1510 1.24.2.11 nathanw
1511 1.1 thorpej handled = 1;
1512 1.1 thorpej
1513 1.1 thorpej if (isr & (ISR_RXORN|ISR_RXIDLE|ISR_RXDESC)) {
1514 1.24.2.2 nathanw SIP_EVCNT_INCR(&sc->sc_ev_rxintr);
1515 1.24.2.2 nathanw
1516 1.1 thorpej /* Grab any new packets. */
1517 1.24.2.2 nathanw SIP_DECL(rxintr)(sc);
1518 1.1 thorpej
1519 1.1 thorpej if (isr & ISR_RXORN) {
1520 1.1 thorpej printf("%s: receive FIFO overrun\n",
1521 1.1 thorpej sc->sc_dev.dv_xname);
1522 1.1 thorpej
1523 1.1 thorpej /* XXX adjust rx_drain_thresh? */
1524 1.1 thorpej }
1525 1.1 thorpej
1526 1.1 thorpej if (isr & ISR_RXIDLE) {
1527 1.1 thorpej printf("%s: receive ring overrun\n",
1528 1.1 thorpej sc->sc_dev.dv_xname);
1529 1.1 thorpej
1530 1.1 thorpej /* Get the receive process going again. */
1531 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh,
1532 1.1 thorpej SIP_RXDP, SIP_CDRXADDR(sc, sc->sc_rxptr));
1533 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh,
1534 1.1 thorpej SIP_CR, CR_RXE);
1535 1.1 thorpej }
1536 1.1 thorpej }
1537 1.1 thorpej
1538 1.24.2.9 nathanw if (isr & (ISR_TXURN|ISR_TXDESC|ISR_TXIDLE)) {
1539 1.24.2.9 nathanw #ifdef SIP_EVENT_COUNTERS
1540 1.24.2.9 nathanw if (isr & ISR_TXDESC)
1541 1.24.2.9 nathanw SIP_EVCNT_INCR(&sc->sc_ev_txdintr);
1542 1.24.2.9 nathanw else if (isr & ISR_TXIDLE)
1543 1.24.2.9 nathanw SIP_EVCNT_INCR(&sc->sc_ev_txiintr);
1544 1.24.2.9 nathanw #endif
1545 1.24.2.2 nathanw
1546 1.1 thorpej /* Sweep up transmit descriptors. */
1547 1.24.2.2 nathanw SIP_DECL(txintr)(sc);
1548 1.1 thorpej
1549 1.1 thorpej if (isr & ISR_TXURN) {
1550 1.1 thorpej u_int32_t thresh;
1551 1.1 thorpej
1552 1.1 thorpej printf("%s: transmit FIFO underrun",
1553 1.1 thorpej sc->sc_dev.dv_xname);
1554 1.1 thorpej
1555 1.1 thorpej thresh = sc->sc_tx_drain_thresh + 1;
1556 1.1 thorpej if (thresh <= TXCFG_DRTH &&
1557 1.1 thorpej (thresh * 32) <= (SIP_TXFIFO_SIZE -
1558 1.1 thorpej (sc->sc_tx_fill_thresh * 32))) {
1559 1.1 thorpej printf("; increasing Tx drain "
1560 1.1 thorpej "threshold to %u bytes\n",
1561 1.1 thorpej thresh * 32);
1562 1.1 thorpej sc->sc_tx_drain_thresh = thresh;
1563 1.24.2.2 nathanw (void) SIP_DECL(init)(ifp);
1564 1.1 thorpej } else {
1565 1.24.2.2 nathanw (void) SIP_DECL(init)(ifp);
1566 1.1 thorpej printf("\n");
1567 1.1 thorpej }
1568 1.1 thorpej }
1569 1.1 thorpej }
1570 1.1 thorpej
1571 1.24.2.2 nathanw #if !defined(DP83820)
1572 1.1 thorpej if (sc->sc_imr & (ISR_PAUSE_END|ISR_PAUSE_ST)) {
1573 1.1 thorpej if (isr & ISR_PAUSE_ST) {
1574 1.1 thorpej sc->sc_flags |= SIPF_PAUSED;
1575 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
1576 1.1 thorpej }
1577 1.1 thorpej if (isr & ISR_PAUSE_END) {
1578 1.1 thorpej sc->sc_flags &= ~SIPF_PAUSED;
1579 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1580 1.1 thorpej }
1581 1.1 thorpej }
1582 1.24.2.2 nathanw #endif /* ! DP83820 */
1583 1.1 thorpej
1584 1.1 thorpej if (isr & ISR_HIBERR) {
1585 1.24.2.10 nathanw int want_init = 0;
1586 1.24.2.10 nathanw
1587 1.24.2.10 nathanw SIP_EVCNT_INCR(&sc->sc_ev_hiberr);
1588 1.24.2.10 nathanw
1589 1.1 thorpej #define PRINTERR(bit, str) \
1590 1.24.2.10 nathanw do { \
1591 1.24.2.11 nathanw if ((isr & (bit)) != 0) { \
1592 1.24.2.11 nathanw if ((ifp->if_flags & IFF_DEBUG) != 0) \
1593 1.24.2.11 nathanw printf("%s: %s\n", \
1594 1.24.2.11 nathanw sc->sc_dev.dv_xname, str); \
1595 1.24.2.10 nathanw want_init = 1; \
1596 1.24.2.10 nathanw } \
1597 1.24.2.10 nathanw } while (/*CONSTCOND*/0)
1598 1.24.2.10 nathanw
1599 1.1 thorpej PRINTERR(ISR_DPERR, "parity error");
1600 1.1 thorpej PRINTERR(ISR_SSERR, "system error");
1601 1.1 thorpej PRINTERR(ISR_RMABT, "master abort");
1602 1.1 thorpej PRINTERR(ISR_RTABT, "target abort");
1603 1.1 thorpej PRINTERR(ISR_RXSOVR, "receive status FIFO overrun");
1604 1.24.2.10 nathanw /*
1605 1.24.2.10 nathanw * Ignore:
1606 1.24.2.10 nathanw * Tx reset complete
1607 1.24.2.10 nathanw * Rx reset complete
1608 1.24.2.10 nathanw */
1609 1.24.2.10 nathanw if (want_init)
1610 1.24.2.10 nathanw (void) SIP_DECL(init)(ifp);
1611 1.1 thorpej #undef PRINTERR
1612 1.1 thorpej }
1613 1.1 thorpej }
1614 1.1 thorpej
1615 1.1 thorpej /* Try to get more packets going. */
1616 1.24.2.2 nathanw SIP_DECL(start)(ifp);
1617 1.1 thorpej
1618 1.1 thorpej return (handled);
1619 1.1 thorpej }
1620 1.1 thorpej
1621 1.1 thorpej /*
1622 1.1 thorpej * sip_txintr:
1623 1.1 thorpej *
1624 1.1 thorpej * Helper; handle transmit interrupts.
1625 1.1 thorpej */
1626 1.1 thorpej void
1627 1.24.2.2 nathanw SIP_DECL(txintr)(struct sip_softc *sc)
1628 1.1 thorpej {
1629 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1630 1.1 thorpej struct sip_txsoft *txs;
1631 1.1 thorpej u_int32_t cmdsts;
1632 1.1 thorpej
1633 1.1 thorpej if ((sc->sc_flags & SIPF_PAUSED) == 0)
1634 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1635 1.1 thorpej
1636 1.1 thorpej /*
1637 1.1 thorpej * Go through our Tx list and free mbufs for those
1638 1.1 thorpej * frames which have been transmitted.
1639 1.1 thorpej */
1640 1.1 thorpej while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
1641 1.1 thorpej SIP_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_dmamap->dm_nsegs,
1642 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1643 1.1 thorpej
1644 1.14 tsutsui cmdsts = le32toh(sc->sc_txdescs[txs->txs_lastdesc].sipd_cmdsts);
1645 1.1 thorpej if (cmdsts & CMDSTS_OWN)
1646 1.1 thorpej break;
1647 1.1 thorpej
1648 1.24.2.8 nathanw SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
1649 1.1 thorpej
1650 1.1 thorpej sc->sc_txfree += txs->txs_dmamap->dm_nsegs;
1651 1.1 thorpej
1652 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
1653 1.1 thorpej 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1654 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
1655 1.1 thorpej m_freem(txs->txs_mbuf);
1656 1.1 thorpej txs->txs_mbuf = NULL;
1657 1.1 thorpej
1658 1.1 thorpej SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
1659 1.1 thorpej
1660 1.1 thorpej /*
1661 1.1 thorpej * Check for errors and collisions.
1662 1.1 thorpej */
1663 1.1 thorpej if (cmdsts &
1664 1.1 thorpej (CMDSTS_Tx_TXA|CMDSTS_Tx_TFU|CMDSTS_Tx_ED|CMDSTS_Tx_EC)) {
1665 1.24.2.2 nathanw ifp->if_oerrors++;
1666 1.24.2.2 nathanw if (cmdsts & CMDSTS_Tx_EC)
1667 1.24.2.2 nathanw ifp->if_collisions += 16;
1668 1.1 thorpej if (ifp->if_flags & IFF_DEBUG) {
1669 1.24.2.2 nathanw if (cmdsts & CMDSTS_Tx_ED)
1670 1.1 thorpej printf("%s: excessive deferral\n",
1671 1.1 thorpej sc->sc_dev.dv_xname);
1672 1.24.2.2 nathanw if (cmdsts & CMDSTS_Tx_EC)
1673 1.1 thorpej printf("%s: excessive collisions\n",
1674 1.1 thorpej sc->sc_dev.dv_xname);
1675 1.1 thorpej }
1676 1.1 thorpej } else {
1677 1.1 thorpej /* Packet was transmitted successfully. */
1678 1.1 thorpej ifp->if_opackets++;
1679 1.1 thorpej ifp->if_collisions += CMDSTS_COLLISIONS(cmdsts);
1680 1.1 thorpej }
1681 1.1 thorpej }
1682 1.1 thorpej
1683 1.1 thorpej /*
1684 1.1 thorpej * If there are no more pending transmissions, cancel the watchdog
1685 1.1 thorpej * timer.
1686 1.1 thorpej */
1687 1.24.2.9 nathanw if (txs == NULL) {
1688 1.1 thorpej ifp->if_timer = 0;
1689 1.24.2.9 nathanw sc->sc_txwin = 0;
1690 1.24.2.9 nathanw }
1691 1.1 thorpej }
1692 1.1 thorpej
1693 1.24.2.3 nathanw #if defined(DP83820)
1694 1.24.2.3 nathanw /*
1695 1.24.2.3 nathanw * sip_rxintr:
1696 1.24.2.3 nathanw *
1697 1.24.2.3 nathanw * Helper; handle receive interrupts.
1698 1.24.2.3 nathanw */
1699 1.24.2.3 nathanw void
1700 1.24.2.3 nathanw SIP_DECL(rxintr)(struct sip_softc *sc)
1701 1.24.2.3 nathanw {
1702 1.24.2.3 nathanw struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1703 1.24.2.3 nathanw struct sip_rxsoft *rxs;
1704 1.24.2.3 nathanw struct mbuf *m, *tailm;
1705 1.24.2.3 nathanw u_int32_t cmdsts, extsts;
1706 1.24.2.3 nathanw int i, len;
1707 1.24.2.3 nathanw
1708 1.24.2.3 nathanw for (i = sc->sc_rxptr;; i = SIP_NEXTRX(i)) {
1709 1.24.2.3 nathanw rxs = &sc->sc_rxsoft[i];
1710 1.24.2.3 nathanw
1711 1.24.2.3 nathanw SIP_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1712 1.24.2.3 nathanw
1713 1.24.2.3 nathanw cmdsts = le32toh(sc->sc_rxdescs[i].sipd_cmdsts);
1714 1.24.2.3 nathanw extsts = le32toh(sc->sc_rxdescs[i].sipd_extsts);
1715 1.24.2.3 nathanw
1716 1.24.2.3 nathanw /*
1717 1.24.2.3 nathanw * NOTE: OWN is set if owned by _consumer_. We're the
1718 1.24.2.3 nathanw * consumer of the receive ring, so if the bit is clear,
1719 1.24.2.3 nathanw * we have processed all of the packets.
1720 1.24.2.3 nathanw */
1721 1.24.2.3 nathanw if ((cmdsts & CMDSTS_OWN) == 0) {
1722 1.24.2.3 nathanw /*
1723 1.24.2.3 nathanw * We have processed all of the receive buffers.
1724 1.24.2.3 nathanw */
1725 1.24.2.3 nathanw break;
1726 1.24.2.3 nathanw }
1727 1.24.2.3 nathanw
1728 1.24.2.3 nathanw if (__predict_false(sc->sc_rxdiscard)) {
1729 1.24.2.3 nathanw SIP_INIT_RXDESC(sc, i);
1730 1.24.2.3 nathanw if ((cmdsts & CMDSTS_MORE) == 0) {
1731 1.24.2.3 nathanw /* Reset our state. */
1732 1.24.2.3 nathanw sc->sc_rxdiscard = 0;
1733 1.24.2.3 nathanw }
1734 1.24.2.3 nathanw continue;
1735 1.24.2.3 nathanw }
1736 1.24.2.3 nathanw
1737 1.24.2.3 nathanw bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1738 1.24.2.3 nathanw rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1739 1.24.2.3 nathanw
1740 1.24.2.3 nathanw m = rxs->rxs_mbuf;
1741 1.24.2.3 nathanw
1742 1.24.2.3 nathanw /*
1743 1.24.2.3 nathanw * Add a new receive buffer to the ring.
1744 1.24.2.3 nathanw */
1745 1.24.2.3 nathanw if (SIP_DECL(add_rxbuf)(sc, i) != 0) {
1746 1.24.2.3 nathanw /*
1747 1.24.2.3 nathanw * Failed, throw away what we've done so
1748 1.24.2.3 nathanw * far, and discard the rest of the packet.
1749 1.24.2.3 nathanw */
1750 1.24.2.3 nathanw ifp->if_ierrors++;
1751 1.24.2.3 nathanw bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1752 1.24.2.3 nathanw rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1753 1.24.2.3 nathanw SIP_INIT_RXDESC(sc, i);
1754 1.24.2.3 nathanw if (cmdsts & CMDSTS_MORE)
1755 1.24.2.3 nathanw sc->sc_rxdiscard = 1;
1756 1.24.2.3 nathanw if (sc->sc_rxhead != NULL)
1757 1.24.2.3 nathanw m_freem(sc->sc_rxhead);
1758 1.24.2.3 nathanw SIP_RXCHAIN_RESET(sc);
1759 1.24.2.3 nathanw continue;
1760 1.24.2.3 nathanw }
1761 1.24.2.3 nathanw
1762 1.24.2.3 nathanw SIP_RXCHAIN_LINK(sc, m);
1763 1.24.2.3 nathanw
1764 1.24.2.3 nathanw /*
1765 1.24.2.3 nathanw * If this is not the end of the packet, keep
1766 1.24.2.3 nathanw * looking.
1767 1.24.2.3 nathanw */
1768 1.24.2.3 nathanw if (cmdsts & CMDSTS_MORE) {
1769 1.24.2.3 nathanw sc->sc_rxlen += m->m_len;
1770 1.24.2.3 nathanw continue;
1771 1.24.2.3 nathanw }
1772 1.24.2.3 nathanw
1773 1.24.2.3 nathanw /*
1774 1.24.2.3 nathanw * Okay, we have the entire packet now...
1775 1.24.2.3 nathanw */
1776 1.24.2.3 nathanw *sc->sc_rxtailp = NULL;
1777 1.24.2.3 nathanw m = sc->sc_rxhead;
1778 1.24.2.3 nathanw tailm = sc->sc_rxtail;
1779 1.24.2.3 nathanw
1780 1.24.2.3 nathanw SIP_RXCHAIN_RESET(sc);
1781 1.24.2.3 nathanw
1782 1.24.2.3 nathanw /*
1783 1.24.2.3 nathanw * If an error occurred, update stats and drop the packet.
1784 1.24.2.3 nathanw */
1785 1.24.2.3 nathanw if (cmdsts & (CMDSTS_Rx_RXA|CMDSTS_Rx_RUNT|
1786 1.24.2.3 nathanw CMDSTS_Rx_ISE|CMDSTS_Rx_CRCE|CMDSTS_Rx_FAE)) {
1787 1.24.2.3 nathanw ifp->if_ierrors++;
1788 1.24.2.3 nathanw if ((cmdsts & CMDSTS_Rx_RXA) != 0 &&
1789 1.24.2.3 nathanw (cmdsts & CMDSTS_Rx_RXO) == 0) {
1790 1.24.2.3 nathanw /* Receive overrun handled elsewhere. */
1791 1.24.2.3 nathanw printf("%s: receive descriptor error\n",
1792 1.24.2.3 nathanw sc->sc_dev.dv_xname);
1793 1.24.2.3 nathanw }
1794 1.24.2.3 nathanw #define PRINTERR(bit, str) \
1795 1.24.2.11 nathanw if ((ifp->if_flags & IFF_DEBUG) != 0 && \
1796 1.24.2.11 nathanw (cmdsts & (bit)) != 0) \
1797 1.24.2.3 nathanw printf("%s: %s\n", sc->sc_dev.dv_xname, str)
1798 1.24.2.3 nathanw PRINTERR(CMDSTS_Rx_RUNT, "runt packet");
1799 1.24.2.3 nathanw PRINTERR(CMDSTS_Rx_ISE, "invalid symbol error");
1800 1.24.2.3 nathanw PRINTERR(CMDSTS_Rx_CRCE, "CRC error");
1801 1.24.2.3 nathanw PRINTERR(CMDSTS_Rx_FAE, "frame alignment error");
1802 1.24.2.3 nathanw #undef PRINTERR
1803 1.24.2.3 nathanw m_freem(m);
1804 1.24.2.3 nathanw continue;
1805 1.24.2.3 nathanw }
1806 1.24.2.3 nathanw
1807 1.24.2.3 nathanw /*
1808 1.24.2.3 nathanw * No errors.
1809 1.24.2.3 nathanw *
1810 1.24.2.3 nathanw * Note, the DP83820 includes the CRC with
1811 1.24.2.3 nathanw * every packet.
1812 1.24.2.3 nathanw */
1813 1.24.2.3 nathanw len = CMDSTS_SIZE(cmdsts);
1814 1.24.2.3 nathanw tailm->m_len = len - sc->sc_rxlen;
1815 1.24.2.3 nathanw
1816 1.24.2.3 nathanw /*
1817 1.24.2.3 nathanw * If the packet is small enough to fit in a
1818 1.24.2.3 nathanw * single header mbuf, allocate one and copy
1819 1.24.2.3 nathanw * the data into it. This greatly reduces
1820 1.24.2.3 nathanw * memory consumption when we receive lots
1821 1.24.2.3 nathanw * of small packets.
1822 1.24.2.3 nathanw */
1823 1.24.2.3 nathanw if (SIP_DECL(copy_small) != 0 && len <= (MHLEN - 2)) {
1824 1.24.2.3 nathanw struct mbuf *nm;
1825 1.24.2.3 nathanw MGETHDR(nm, M_DONTWAIT, MT_DATA);
1826 1.24.2.3 nathanw if (nm == NULL) {
1827 1.24.2.3 nathanw ifp->if_ierrors++;
1828 1.24.2.3 nathanw m_freem(m);
1829 1.24.2.3 nathanw continue;
1830 1.24.2.3 nathanw }
1831 1.24.2.3 nathanw nm->m_data += 2;
1832 1.24.2.3 nathanw nm->m_pkthdr.len = nm->m_len = len;
1833 1.24.2.3 nathanw m_copydata(m, 0, len, mtod(nm, caddr_t));
1834 1.24.2.3 nathanw m_freem(m);
1835 1.24.2.3 nathanw m = nm;
1836 1.24.2.3 nathanw }
1837 1.24.2.3 nathanw #ifndef __NO_STRICT_ALIGNMENT
1838 1.24.2.3 nathanw else {
1839 1.24.2.3 nathanw /*
1840 1.24.2.3 nathanw * The DP83820's receive buffers must be 4-byte
1841 1.24.2.3 nathanw * aligned. But this means that the data after
1842 1.24.2.3 nathanw * the Ethernet header is misaligned. To compensate,
1843 1.24.2.3 nathanw * we have artificially shortened the buffer size
1844 1.24.2.3 nathanw * in the descriptor, and we do an overlapping copy
1845 1.24.2.3 nathanw * of the data two bytes further in (in the first
1846 1.24.2.3 nathanw * buffer of the chain only).
1847 1.24.2.3 nathanw */
1848 1.24.2.3 nathanw memmove(mtod(m, caddr_t) + 2, mtod(m, caddr_t),
1849 1.24.2.3 nathanw m->m_len);
1850 1.24.2.3 nathanw m->m_data += 2;
1851 1.24.2.3 nathanw }
1852 1.24.2.3 nathanw #endif /* ! __NO_STRICT_ALIGNMENT */
1853 1.24.2.3 nathanw
1854 1.24.2.3 nathanw /*
1855 1.24.2.3 nathanw * If VLANs are enabled, VLAN packets have been unwrapped
1856 1.24.2.3 nathanw * for us. Associate the tag with the packet.
1857 1.24.2.3 nathanw */
1858 1.24.2.3 nathanw if (sc->sc_ethercom.ec_nvlans != 0 &&
1859 1.24.2.3 nathanw (extsts & EXTSTS_VPKT) != 0) {
1860 1.24.2.3 nathanw struct mbuf *vtag;
1861 1.24.2.3 nathanw
1862 1.24.2.3 nathanw vtag = m_aux_add(m, AF_LINK, ETHERTYPE_VLAN);
1863 1.24.2.3 nathanw if (vtag == NULL) {
1864 1.24.2.3 nathanw ifp->if_ierrors++;
1865 1.24.2.3 nathanw printf("%s: unable to allocate VLAN tag\n",
1866 1.24.2.3 nathanw sc->sc_dev.dv_xname);
1867 1.24.2.3 nathanw m_freem(m);
1868 1.24.2.3 nathanw continue;
1869 1.24.2.3 nathanw }
1870 1.24.2.3 nathanw
1871 1.24.2.3 nathanw *mtod(vtag, int *) = ntohs(extsts & EXTSTS_VTCI);
1872 1.24.2.3 nathanw vtag->m_len = sizeof(int);
1873 1.24.2.3 nathanw }
1874 1.24.2.3 nathanw
1875 1.24.2.3 nathanw /*
1876 1.24.2.3 nathanw * Set the incoming checksum information for the
1877 1.24.2.3 nathanw * packet.
1878 1.24.2.3 nathanw */
1879 1.24.2.3 nathanw if ((extsts & EXTSTS_IPPKT) != 0) {
1880 1.24.2.3 nathanw SIP_EVCNT_INCR(&sc->sc_ev_rxipsum);
1881 1.24.2.3 nathanw m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
1882 1.24.2.3 nathanw if (extsts & EXTSTS_Rx_IPERR)
1883 1.24.2.3 nathanw m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
1884 1.24.2.3 nathanw if (extsts & EXTSTS_TCPPKT) {
1885 1.24.2.3 nathanw SIP_EVCNT_INCR(&sc->sc_ev_rxtcpsum);
1886 1.24.2.3 nathanw m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
1887 1.24.2.3 nathanw if (extsts & EXTSTS_Rx_TCPERR)
1888 1.24.2.3 nathanw m->m_pkthdr.csum_flags |=
1889 1.24.2.3 nathanw M_CSUM_TCP_UDP_BAD;
1890 1.24.2.3 nathanw } else if (extsts & EXTSTS_UDPPKT) {
1891 1.24.2.3 nathanw SIP_EVCNT_INCR(&sc->sc_ev_rxudpsum);
1892 1.24.2.3 nathanw m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
1893 1.24.2.3 nathanw if (extsts & EXTSTS_Rx_UDPERR)
1894 1.24.2.3 nathanw m->m_pkthdr.csum_flags |=
1895 1.24.2.3 nathanw M_CSUM_TCP_UDP_BAD;
1896 1.24.2.3 nathanw }
1897 1.24.2.3 nathanw }
1898 1.24.2.3 nathanw
1899 1.24.2.3 nathanw ifp->if_ipackets++;
1900 1.24.2.3 nathanw m->m_flags |= M_HASFCS;
1901 1.24.2.3 nathanw m->m_pkthdr.rcvif = ifp;
1902 1.24.2.3 nathanw m->m_pkthdr.len = len;
1903 1.24.2.3 nathanw
1904 1.24.2.3 nathanw #if NBPFILTER > 0
1905 1.24.2.3 nathanw /*
1906 1.24.2.3 nathanw * Pass this up to any BPF listeners, but only
1907 1.24.2.3 nathanw * pass if up the stack if it's for us.
1908 1.24.2.3 nathanw */
1909 1.24.2.3 nathanw if (ifp->if_bpf)
1910 1.24.2.3 nathanw bpf_mtap(ifp->if_bpf, m);
1911 1.24.2.3 nathanw #endif /* NBPFILTER > 0 */
1912 1.24.2.3 nathanw
1913 1.24.2.3 nathanw /* Pass it on. */
1914 1.24.2.3 nathanw (*ifp->if_input)(ifp, m);
1915 1.24.2.3 nathanw }
1916 1.24.2.3 nathanw
1917 1.24.2.3 nathanw /* Update the receive pointer. */
1918 1.24.2.3 nathanw sc->sc_rxptr = i;
1919 1.24.2.3 nathanw }
1920 1.24.2.3 nathanw #else /* ! DP83820 */
1921 1.1 thorpej /*
1922 1.1 thorpej * sip_rxintr:
1923 1.1 thorpej *
1924 1.1 thorpej * Helper; handle receive interrupts.
1925 1.1 thorpej */
1926 1.1 thorpej void
1927 1.24.2.2 nathanw SIP_DECL(rxintr)(struct sip_softc *sc)
1928 1.1 thorpej {
1929 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1930 1.1 thorpej struct sip_rxsoft *rxs;
1931 1.1 thorpej struct mbuf *m;
1932 1.1 thorpej u_int32_t cmdsts;
1933 1.1 thorpej int i, len;
1934 1.1 thorpej
1935 1.1 thorpej for (i = sc->sc_rxptr;; i = SIP_NEXTRX(i)) {
1936 1.1 thorpej rxs = &sc->sc_rxsoft[i];
1937 1.1 thorpej
1938 1.1 thorpej SIP_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1939 1.1 thorpej
1940 1.14 tsutsui cmdsts = le32toh(sc->sc_rxdescs[i].sipd_cmdsts);
1941 1.1 thorpej
1942 1.1 thorpej /*
1943 1.1 thorpej * NOTE: OWN is set if owned by _consumer_. We're the
1944 1.1 thorpej * consumer of the receive ring, so if the bit is clear,
1945 1.1 thorpej * we have processed all of the packets.
1946 1.1 thorpej */
1947 1.1 thorpej if ((cmdsts & CMDSTS_OWN) == 0) {
1948 1.1 thorpej /*
1949 1.1 thorpej * We have processed all of the receive buffers.
1950 1.1 thorpej */
1951 1.1 thorpej break;
1952 1.1 thorpej }
1953 1.1 thorpej
1954 1.1 thorpej /*
1955 1.1 thorpej * If any collisions were seen on the wire, count one.
1956 1.1 thorpej */
1957 1.1 thorpej if (cmdsts & CMDSTS_Rx_COL)
1958 1.1 thorpej ifp->if_collisions++;
1959 1.1 thorpej
1960 1.1 thorpej /*
1961 1.1 thorpej * If an error occurred, update stats, clear the status
1962 1.1 thorpej * word, and leave the packet buffer in place. It will
1963 1.1 thorpej * simply be reused the next time the ring comes around.
1964 1.1 thorpej */
1965 1.24.2.3 nathanw if (cmdsts & (CMDSTS_Rx_RXA|CMDSTS_Rx_RUNT|
1966 1.1 thorpej CMDSTS_Rx_ISE|CMDSTS_Rx_CRCE|CMDSTS_Rx_FAE)) {
1967 1.1 thorpej ifp->if_ierrors++;
1968 1.1 thorpej if ((cmdsts & CMDSTS_Rx_RXA) != 0 &&
1969 1.1 thorpej (cmdsts & CMDSTS_Rx_RXO) == 0) {
1970 1.1 thorpej /* Receive overrun handled elsewhere. */
1971 1.1 thorpej printf("%s: receive descriptor error\n",
1972 1.1 thorpej sc->sc_dev.dv_xname);
1973 1.1 thorpej }
1974 1.1 thorpej #define PRINTERR(bit, str) \
1975 1.24.2.11 nathanw if ((ifp->if_flags & IFF_DEBUG) != 0 && \
1976 1.24.2.11 nathanw (cmdsts & (bit)) != 0) \
1977 1.1 thorpej printf("%s: %s\n", sc->sc_dev.dv_xname, str)
1978 1.1 thorpej PRINTERR(CMDSTS_Rx_RUNT, "runt packet");
1979 1.1 thorpej PRINTERR(CMDSTS_Rx_ISE, "invalid symbol error");
1980 1.1 thorpej PRINTERR(CMDSTS_Rx_CRCE, "CRC error");
1981 1.1 thorpej PRINTERR(CMDSTS_Rx_FAE, "frame alignment error");
1982 1.1 thorpej #undef PRINTERR
1983 1.1 thorpej SIP_INIT_RXDESC(sc, i);
1984 1.1 thorpej continue;
1985 1.1 thorpej }
1986 1.1 thorpej
1987 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1988 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1989 1.1 thorpej
1990 1.1 thorpej /*
1991 1.1 thorpej * No errors; receive the packet. Note, the SiS 900
1992 1.18 thorpej * includes the CRC with every packet.
1993 1.1 thorpej */
1994 1.18 thorpej len = CMDSTS_SIZE(cmdsts);
1995 1.1 thorpej
1996 1.1 thorpej #ifdef __NO_STRICT_ALIGNMENT
1997 1.1 thorpej /*
1998 1.2 thorpej * If the packet is small enough to fit in a
1999 1.2 thorpej * single header mbuf, allocate one and copy
2000 1.2 thorpej * the data into it. This greatly reduces
2001 1.2 thorpej * memory consumption when we receive lots
2002 1.2 thorpej * of small packets.
2003 1.2 thorpej *
2004 1.2 thorpej * Otherwise, we add a new buffer to the receive
2005 1.2 thorpej * chain. If this fails, we drop the packet and
2006 1.2 thorpej * recycle the old buffer.
2007 1.1 thorpej */
2008 1.24.2.2 nathanw if (SIP_DECL(copy_small) != 0 && len <= MHLEN) {
2009 1.2 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
2010 1.2 thorpej if (m == NULL)
2011 1.2 thorpej goto dropit;
2012 1.2 thorpej memcpy(mtod(m, caddr_t),
2013 1.2 thorpej mtod(rxs->rxs_mbuf, caddr_t), len);
2014 1.1 thorpej SIP_INIT_RXDESC(sc, i);
2015 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2016 1.2 thorpej rxs->rxs_dmamap->dm_mapsize,
2017 1.2 thorpej BUS_DMASYNC_PREREAD);
2018 1.2 thorpej } else {
2019 1.2 thorpej m = rxs->rxs_mbuf;
2020 1.24.2.2 nathanw if (SIP_DECL(add_rxbuf)(sc, i) != 0) {
2021 1.2 thorpej dropit:
2022 1.2 thorpej ifp->if_ierrors++;
2023 1.2 thorpej SIP_INIT_RXDESC(sc, i);
2024 1.2 thorpej bus_dmamap_sync(sc->sc_dmat,
2025 1.2 thorpej rxs->rxs_dmamap, 0,
2026 1.2 thorpej rxs->rxs_dmamap->dm_mapsize,
2027 1.2 thorpej BUS_DMASYNC_PREREAD);
2028 1.2 thorpej continue;
2029 1.2 thorpej }
2030 1.1 thorpej }
2031 1.1 thorpej #else
2032 1.1 thorpej /*
2033 1.1 thorpej * The SiS 900's receive buffers must be 4-byte aligned.
2034 1.1 thorpej * But this means that the data after the Ethernet header
2035 1.1 thorpej * is misaligned. We must allocate a new buffer and
2036 1.1 thorpej * copy the data, shifted forward 2 bytes.
2037 1.1 thorpej */
2038 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
2039 1.1 thorpej if (m == NULL) {
2040 1.1 thorpej dropit:
2041 1.1 thorpej ifp->if_ierrors++;
2042 1.1 thorpej SIP_INIT_RXDESC(sc, i);
2043 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2044 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
2045 1.1 thorpej continue;
2046 1.1 thorpej }
2047 1.1 thorpej if (len > (MHLEN - 2)) {
2048 1.1 thorpej MCLGET(m, M_DONTWAIT);
2049 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
2050 1.1 thorpej m_freem(m);
2051 1.1 thorpej goto dropit;
2052 1.1 thorpej }
2053 1.1 thorpej }
2054 1.1 thorpej m->m_data += 2;
2055 1.1 thorpej
2056 1.1 thorpej /*
2057 1.1 thorpej * Note that we use clusters for incoming frames, so the
2058 1.1 thorpej * buffer is virtually contiguous.
2059 1.1 thorpej */
2060 1.1 thorpej memcpy(mtod(m, caddr_t), mtod(rxs->rxs_mbuf, caddr_t), len);
2061 1.1 thorpej
2062 1.1 thorpej /* Allow the receive descriptor to continue using its mbuf. */
2063 1.1 thorpej SIP_INIT_RXDESC(sc, i);
2064 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2065 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
2066 1.1 thorpej #endif /* __NO_STRICT_ALIGNMENT */
2067 1.1 thorpej
2068 1.1 thorpej ifp->if_ipackets++;
2069 1.18 thorpej m->m_flags |= M_HASFCS;
2070 1.1 thorpej m->m_pkthdr.rcvif = ifp;
2071 1.1 thorpej m->m_pkthdr.len = m->m_len = len;
2072 1.1 thorpej
2073 1.1 thorpej #if NBPFILTER > 0
2074 1.1 thorpej /*
2075 1.1 thorpej * Pass this up to any BPF listeners, but only
2076 1.1 thorpej * pass if up the stack if it's for us.
2077 1.1 thorpej */
2078 1.16 thorpej if (ifp->if_bpf)
2079 1.1 thorpej bpf_mtap(ifp->if_bpf, m);
2080 1.1 thorpej #endif /* NBPFILTER > 0 */
2081 1.1 thorpej
2082 1.1 thorpej /* Pass it on. */
2083 1.1 thorpej (*ifp->if_input)(ifp, m);
2084 1.1 thorpej }
2085 1.1 thorpej
2086 1.1 thorpej /* Update the receive pointer. */
2087 1.1 thorpej sc->sc_rxptr = i;
2088 1.1 thorpej }
2089 1.24.2.3 nathanw #endif /* DP83820 */
2090 1.1 thorpej
2091 1.1 thorpej /*
2092 1.1 thorpej * sip_tick:
2093 1.1 thorpej *
2094 1.1 thorpej * One second timer, used to tick the MII.
2095 1.1 thorpej */
2096 1.1 thorpej void
2097 1.24.2.2 nathanw SIP_DECL(tick)(void *arg)
2098 1.1 thorpej {
2099 1.1 thorpej struct sip_softc *sc = arg;
2100 1.1 thorpej int s;
2101 1.1 thorpej
2102 1.1 thorpej s = splnet();
2103 1.1 thorpej mii_tick(&sc->sc_mii);
2104 1.1 thorpej splx(s);
2105 1.1 thorpej
2106 1.24.2.2 nathanw callout_reset(&sc->sc_tick_ch, hz, SIP_DECL(tick), sc);
2107 1.1 thorpej }
2108 1.1 thorpej
2109 1.1 thorpej /*
2110 1.1 thorpej * sip_reset:
2111 1.1 thorpej *
2112 1.1 thorpej * Perform a soft reset on the SiS 900.
2113 1.1 thorpej */
2114 1.1 thorpej void
2115 1.24.2.2 nathanw SIP_DECL(reset)(struct sip_softc *sc)
2116 1.1 thorpej {
2117 1.1 thorpej bus_space_tag_t st = sc->sc_st;
2118 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
2119 1.1 thorpej int i;
2120 1.1 thorpej
2121 1.24.2.6 nathanw bus_space_write_4(st, sh, SIP_IER, 0);
2122 1.24.2.6 nathanw bus_space_write_4(st, sh, SIP_IMR, 0);
2123 1.24.2.6 nathanw bus_space_write_4(st, sh, SIP_RFCR, 0);
2124 1.1 thorpej bus_space_write_4(st, sh, SIP_CR, CR_RST);
2125 1.1 thorpej
2126 1.14 tsutsui for (i = 0; i < SIP_TIMEOUT; i++) {
2127 1.14 tsutsui if ((bus_space_read_4(st, sh, SIP_CR) & CR_RST) == 0)
2128 1.14 tsutsui break;
2129 1.1 thorpej delay(2);
2130 1.1 thorpej }
2131 1.1 thorpej
2132 1.14 tsutsui if (i == SIP_TIMEOUT)
2133 1.14 tsutsui printf("%s: reset failed to complete\n", sc->sc_dev.dv_xname);
2134 1.14 tsutsui
2135 1.14 tsutsui delay(1000);
2136 1.24.2.2 nathanw
2137 1.24.2.2 nathanw #ifdef DP83820
2138 1.24.2.2 nathanw /*
2139 1.24.2.2 nathanw * Set the general purpose I/O bits. Do it here in case we
2140 1.24.2.2 nathanw * need to have GPIO set up to talk to the media interface.
2141 1.24.2.2 nathanw */
2142 1.24.2.2 nathanw bus_space_write_4(st, sh, SIP_GPIOR, sc->sc_gpior);
2143 1.24.2.2 nathanw delay(1000);
2144 1.24.2.2 nathanw #endif /* DP83820 */
2145 1.1 thorpej }
2146 1.1 thorpej
2147 1.1 thorpej /*
2148 1.17 thorpej * sip_init: [ ifnet interface function ]
2149 1.1 thorpej *
2150 1.1 thorpej * Initialize the interface. Must be called at splnet().
2151 1.1 thorpej */
2152 1.2 thorpej int
2153 1.24.2.2 nathanw SIP_DECL(init)(struct ifnet *ifp)
2154 1.1 thorpej {
2155 1.17 thorpej struct sip_softc *sc = ifp->if_softc;
2156 1.1 thorpej bus_space_tag_t st = sc->sc_st;
2157 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
2158 1.1 thorpej struct sip_txsoft *txs;
2159 1.2 thorpej struct sip_rxsoft *rxs;
2160 1.1 thorpej struct sip_desc *sipd;
2161 1.24.2.2 nathanw u_int32_t reg;
2162 1.2 thorpej int i, error = 0;
2163 1.1 thorpej
2164 1.1 thorpej /*
2165 1.1 thorpej * Cancel any pending I/O.
2166 1.1 thorpej */
2167 1.24.2.2 nathanw SIP_DECL(stop)(ifp, 0);
2168 1.1 thorpej
2169 1.1 thorpej /*
2170 1.1 thorpej * Reset the chip to a known state.
2171 1.1 thorpej */
2172 1.24.2.2 nathanw SIP_DECL(reset)(sc);
2173 1.1 thorpej
2174 1.24.2.2 nathanw #if !defined(DP83820)
2175 1.24.2.6 nathanw if (SIP_CHIP_MODEL(sc, PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83815)) {
2176 1.24.2.1 nathanw /*
2177 1.24.2.1 nathanw * DP83815 manual, page 78:
2178 1.24.2.1 nathanw * 4.4 Recommended Registers Configuration
2179 1.24.2.1 nathanw * For optimum performance of the DP83815, version noted
2180 1.24.2.1 nathanw * as DP83815CVNG (SRR = 203h), the listed register
2181 1.24.2.1 nathanw * modifications must be followed in sequence...
2182 1.24.2.1 nathanw *
2183 1.24.2.1 nathanw * It's not clear if this should be 302h or 203h because that
2184 1.24.2.1 nathanw * chip name is listed as SRR 302h in the description of the
2185 1.24.2.1 nathanw * SRR register. However, my revision 302h DP83815 on the
2186 1.24.2.1 nathanw * Netgear FA311 purchased in 02/2001 needs these settings
2187 1.24.2.1 nathanw * to avoid tons of errors in AcceptPerfectMatch (non-
2188 1.24.2.1 nathanw * IFF_PROMISC) mode. I do not know if other revisions need
2189 1.24.2.1 nathanw * this set or not. [briggs -- 09 March 2001]
2190 1.24.2.1 nathanw *
2191 1.24.2.1 nathanw * Note that only the low-order 12 bits of 0xe4 are documented
2192 1.24.2.1 nathanw * and that this sets reserved bits in that register.
2193 1.24.2.1 nathanw */
2194 1.24.2.2 nathanw reg = bus_space_read_4(st, sh, SIP_NS_SRR);
2195 1.24.2.2 nathanw if (reg == 0x302) {
2196 1.24.2.1 nathanw bus_space_write_4(st, sh, 0x00cc, 0x0001);
2197 1.24.2.1 nathanw bus_space_write_4(st, sh, 0x00e4, 0x189C);
2198 1.24.2.1 nathanw bus_space_write_4(st, sh, 0x00fc, 0x0000);
2199 1.24.2.1 nathanw bus_space_write_4(st, sh, 0x00f4, 0x5040);
2200 1.24.2.1 nathanw bus_space_write_4(st, sh, 0x00f8, 0x008c);
2201 1.24.2.1 nathanw }
2202 1.24.2.1 nathanw }
2203 1.24.2.2 nathanw #endif /* ! DP83820 */
2204 1.24.2.1 nathanw
2205 1.1 thorpej /*
2206 1.1 thorpej * Initialize the transmit descriptor ring.
2207 1.1 thorpej */
2208 1.1 thorpej for (i = 0; i < SIP_NTXDESC; i++) {
2209 1.1 thorpej sipd = &sc->sc_txdescs[i];
2210 1.1 thorpej memset(sipd, 0, sizeof(struct sip_desc));
2211 1.14 tsutsui sipd->sipd_link = htole32(SIP_CDTXADDR(sc, SIP_NEXTTX(i)));
2212 1.1 thorpej }
2213 1.1 thorpej SIP_CDTXSYNC(sc, 0, SIP_NTXDESC,
2214 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
2215 1.1 thorpej sc->sc_txfree = SIP_NTXDESC;
2216 1.1 thorpej sc->sc_txnext = 0;
2217 1.24.2.9 nathanw sc->sc_txwin = 0;
2218 1.1 thorpej
2219 1.1 thorpej /*
2220 1.1 thorpej * Initialize the transmit job descriptors.
2221 1.1 thorpej */
2222 1.1 thorpej SIMPLEQ_INIT(&sc->sc_txfreeq);
2223 1.1 thorpej SIMPLEQ_INIT(&sc->sc_txdirtyq);
2224 1.1 thorpej for (i = 0; i < SIP_TXQUEUELEN; i++) {
2225 1.1 thorpej txs = &sc->sc_txsoft[i];
2226 1.1 thorpej txs->txs_mbuf = NULL;
2227 1.1 thorpej SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
2228 1.1 thorpej }
2229 1.1 thorpej
2230 1.1 thorpej /*
2231 1.1 thorpej * Initialize the receive descriptor and receive job
2232 1.2 thorpej * descriptor rings.
2233 1.1 thorpej */
2234 1.2 thorpej for (i = 0; i < SIP_NRXDESC; i++) {
2235 1.2 thorpej rxs = &sc->sc_rxsoft[i];
2236 1.2 thorpej if (rxs->rxs_mbuf == NULL) {
2237 1.24.2.2 nathanw if ((error = SIP_DECL(add_rxbuf)(sc, i)) != 0) {
2238 1.2 thorpej printf("%s: unable to allocate or map rx "
2239 1.2 thorpej "buffer %d, error = %d\n",
2240 1.2 thorpej sc->sc_dev.dv_xname, i, error);
2241 1.2 thorpej /*
2242 1.2 thorpej * XXX Should attempt to run with fewer receive
2243 1.2 thorpej * XXX buffers instead of just failing.
2244 1.2 thorpej */
2245 1.24.2.2 nathanw SIP_DECL(rxdrain)(sc);
2246 1.2 thorpej goto out;
2247 1.2 thorpej }
2248 1.24.2.3 nathanw } else
2249 1.24.2.3 nathanw SIP_INIT_RXDESC(sc, i);
2250 1.2 thorpej }
2251 1.1 thorpej sc->sc_rxptr = 0;
2252 1.24.2.3 nathanw #ifdef DP83820
2253 1.24.2.3 nathanw sc->sc_rxdiscard = 0;
2254 1.24.2.3 nathanw SIP_RXCHAIN_RESET(sc);
2255 1.24.2.3 nathanw #endif /* DP83820 */
2256 1.1 thorpej
2257 1.1 thorpej /*
2258 1.24.2.2 nathanw * Set the configuration register; it's already initialized
2259 1.24.2.2 nathanw * in sip_attach().
2260 1.1 thorpej */
2261 1.24.2.2 nathanw bus_space_write_4(st, sh, SIP_CFG, sc->sc_cfg);
2262 1.1 thorpej
2263 1.1 thorpej /*
2264 1.1 thorpej * Initialize the prototype TXCFG register.
2265 1.1 thorpej */
2266 1.24.2.6 nathanw #if defined(DP83820)
2267 1.24.2.6 nathanw sc->sc_txcfg = TXCFG_MXDMA_512;
2268 1.24.2.6 nathanw sc->sc_rxcfg = RXCFG_MXDMA_512;
2269 1.24.2.6 nathanw #else
2270 1.24.2.6 nathanw if ((SIP_SIS900_REV(sc, SIS_REV_635) ||
2271 1.24.2.6 nathanw SIP_SIS900_REV(sc, SIS_REV_900B)) &&
2272 1.24.2.6 nathanw (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CFG) & CFG_EDBMASTEN)) {
2273 1.24.2.6 nathanw sc->sc_txcfg = TXCFG_MXDMA_64;
2274 1.24.2.6 nathanw sc->sc_rxcfg = RXCFG_MXDMA_64;
2275 1.24.2.6 nathanw } else {
2276 1.24.2.6 nathanw sc->sc_txcfg = TXCFG_MXDMA_512;
2277 1.24.2.6 nathanw sc->sc_rxcfg = RXCFG_MXDMA_512;
2278 1.24.2.6 nathanw }
2279 1.24.2.6 nathanw #endif /* DP83820 */
2280 1.24.2.6 nathanw
2281 1.24.2.6 nathanw sc->sc_txcfg |= TXCFG_ATP |
2282 1.1 thorpej (sc->sc_tx_fill_thresh << TXCFG_FLTH_SHIFT) |
2283 1.1 thorpej sc->sc_tx_drain_thresh;
2284 1.1 thorpej bus_space_write_4(st, sh, SIP_TXCFG, sc->sc_txcfg);
2285 1.1 thorpej
2286 1.1 thorpej /*
2287 1.1 thorpej * Initialize the receive drain threshold if we have never
2288 1.1 thorpej * done so.
2289 1.1 thorpej */
2290 1.1 thorpej if (sc->sc_rx_drain_thresh == 0) {
2291 1.1 thorpej /*
2292 1.1 thorpej * XXX This value should be tuned. This is set to the
2293 1.1 thorpej * maximum of 248 bytes, and we may be able to improve
2294 1.1 thorpej * performance by decreasing it (although we should never
2295 1.1 thorpej * set this value lower than 2; 14 bytes are required to
2296 1.1 thorpej * filter the packet).
2297 1.1 thorpej */
2298 1.1 thorpej sc->sc_rx_drain_thresh = RXCFG_DRTH >> RXCFG_DRTH_SHIFT;
2299 1.1 thorpej }
2300 1.1 thorpej
2301 1.1 thorpej /*
2302 1.1 thorpej * Initialize the prototype RXCFG register.
2303 1.1 thorpej */
2304 1.24.2.6 nathanw sc->sc_rxcfg |= (sc->sc_rx_drain_thresh << RXCFG_DRTH_SHIFT);
2305 1.1 thorpej bus_space_write_4(st, sh, SIP_RXCFG, sc->sc_rxcfg);
2306 1.1 thorpej
2307 1.24.2.2 nathanw #ifdef DP83820
2308 1.24.2.2 nathanw /*
2309 1.24.2.2 nathanw * Initialize the VLAN/IP receive control register.
2310 1.24.2.2 nathanw * We enable checksum computation on all incoming
2311 1.24.2.2 nathanw * packets, and do not reject packets w/ bad checksums.
2312 1.24.2.2 nathanw */
2313 1.24.2.2 nathanw reg = 0;
2314 1.24.2.2 nathanw if (ifp->if_capenable &
2315 1.24.2.2 nathanw (IFCAP_CSUM_IPv4|IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
2316 1.24.2.2 nathanw reg |= VRCR_IPEN;
2317 1.24.2.2 nathanw if (sc->sc_ethercom.ec_nvlans != 0)
2318 1.24.2.2 nathanw reg |= VRCR_VTDEN|VRCR_VTREN;
2319 1.24.2.2 nathanw bus_space_write_4(st, sh, SIP_VRCR, reg);
2320 1.24.2.2 nathanw
2321 1.24.2.2 nathanw /*
2322 1.24.2.2 nathanw * Initialize the VLAN/IP transmit control register.
2323 1.24.2.2 nathanw * We enable outgoing checksum computation on a
2324 1.24.2.2 nathanw * per-packet basis.
2325 1.24.2.2 nathanw */
2326 1.24.2.2 nathanw reg = 0;
2327 1.24.2.2 nathanw if (ifp->if_capenable &
2328 1.24.2.2 nathanw (IFCAP_CSUM_IPv4|IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
2329 1.24.2.2 nathanw reg |= VTCR_PPCHK;
2330 1.24.2.2 nathanw if (sc->sc_ethercom.ec_nvlans != 0)
2331 1.24.2.2 nathanw reg |= VTCR_VPPTI;
2332 1.24.2.2 nathanw bus_space_write_4(st, sh, SIP_VTCR, reg);
2333 1.24.2.2 nathanw
2334 1.24.2.2 nathanw /*
2335 1.24.2.2 nathanw * If we're using VLANs, initialize the VLAN data register.
2336 1.24.2.2 nathanw * To understand why we bswap the VLAN Ethertype, see section
2337 1.24.2.2 nathanw * 4.2.36 of the DP83820 manual.
2338 1.24.2.2 nathanw */
2339 1.24.2.2 nathanw if (sc->sc_ethercom.ec_nvlans != 0)
2340 1.24.2.2 nathanw bus_space_write_4(st, sh, SIP_VDR, bswap16(ETHERTYPE_VLAN));
2341 1.24.2.2 nathanw #endif /* DP83820 */
2342 1.24.2.2 nathanw
2343 1.1 thorpej /*
2344 1.1 thorpej * Give the transmit and receive rings to the chip.
2345 1.1 thorpej */
2346 1.1 thorpej bus_space_write_4(st, sh, SIP_TXDP, SIP_CDTXADDR(sc, sc->sc_txnext));
2347 1.1 thorpej bus_space_write_4(st, sh, SIP_RXDP, SIP_CDRXADDR(sc, sc->sc_rxptr));
2348 1.1 thorpej
2349 1.1 thorpej /*
2350 1.1 thorpej * Initialize the interrupt mask.
2351 1.1 thorpej */
2352 1.1 thorpej sc->sc_imr = ISR_DPERR|ISR_SSERR|ISR_RMABT|ISR_RTABT|ISR_RXSOVR|
2353 1.24.2.9 nathanw ISR_TXURN|ISR_TXDESC|ISR_TXIDLE|ISR_RXORN|ISR_RXIDLE|ISR_RXDESC;
2354 1.1 thorpej bus_space_write_4(st, sh, SIP_IMR, sc->sc_imr);
2355 1.1 thorpej
2356 1.24.2.6 nathanw /* Set up the receive filter. */
2357 1.24.2.6 nathanw (*sc->sc_model->sip_variant->sipv_set_filter)(sc);
2358 1.24.2.6 nathanw
2359 1.1 thorpej /*
2360 1.1 thorpej * Set the current media. Do this after initializing the prototype
2361 1.1 thorpej * IMR, since sip_mii_statchg() modifies the IMR for 802.3x flow
2362 1.1 thorpej * control.
2363 1.1 thorpej */
2364 1.1 thorpej mii_mediachg(&sc->sc_mii);
2365 1.1 thorpej
2366 1.1 thorpej /*
2367 1.1 thorpej * Enable interrupts.
2368 1.1 thorpej */
2369 1.1 thorpej bus_space_write_4(st, sh, SIP_IER, IER_IE);
2370 1.1 thorpej
2371 1.1 thorpej /*
2372 1.1 thorpej * Start the transmit and receive processes.
2373 1.1 thorpej */
2374 1.1 thorpej bus_space_write_4(st, sh, SIP_CR, CR_RXE | CR_TXE);
2375 1.1 thorpej
2376 1.1 thorpej /*
2377 1.1 thorpej * Start the one second MII clock.
2378 1.1 thorpej */
2379 1.24.2.2 nathanw callout_reset(&sc->sc_tick_ch, hz, SIP_DECL(tick), sc);
2380 1.1 thorpej
2381 1.1 thorpej /*
2382 1.1 thorpej * ...all done!
2383 1.1 thorpej */
2384 1.1 thorpej ifp->if_flags |= IFF_RUNNING;
2385 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
2386 1.2 thorpej
2387 1.2 thorpej out:
2388 1.2 thorpej if (error)
2389 1.2 thorpej printf("%s: interface not running\n", sc->sc_dev.dv_xname);
2390 1.2 thorpej return (error);
2391 1.2 thorpej }
2392 1.2 thorpej
2393 1.2 thorpej /*
2394 1.2 thorpej * sip_drain:
2395 1.2 thorpej *
2396 1.2 thorpej * Drain the receive queue.
2397 1.2 thorpej */
2398 1.2 thorpej void
2399 1.24.2.2 nathanw SIP_DECL(rxdrain)(struct sip_softc *sc)
2400 1.2 thorpej {
2401 1.2 thorpej struct sip_rxsoft *rxs;
2402 1.2 thorpej int i;
2403 1.2 thorpej
2404 1.2 thorpej for (i = 0; i < SIP_NRXDESC; i++) {
2405 1.2 thorpej rxs = &sc->sc_rxsoft[i];
2406 1.2 thorpej if (rxs->rxs_mbuf != NULL) {
2407 1.2 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
2408 1.2 thorpej m_freem(rxs->rxs_mbuf);
2409 1.2 thorpej rxs->rxs_mbuf = NULL;
2410 1.2 thorpej }
2411 1.2 thorpej }
2412 1.1 thorpej }
2413 1.1 thorpej
2414 1.1 thorpej /*
2415 1.17 thorpej * sip_stop: [ ifnet interface function ]
2416 1.1 thorpej *
2417 1.1 thorpej * Stop transmission on the interface.
2418 1.1 thorpej */
2419 1.1 thorpej void
2420 1.24.2.2 nathanw SIP_DECL(stop)(struct ifnet *ifp, int disable)
2421 1.1 thorpej {
2422 1.17 thorpej struct sip_softc *sc = ifp->if_softc;
2423 1.1 thorpej bus_space_tag_t st = sc->sc_st;
2424 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
2425 1.1 thorpej struct sip_txsoft *txs;
2426 1.1 thorpej u_int32_t cmdsts = 0; /* DEBUG */
2427 1.1 thorpej
2428 1.1 thorpej /*
2429 1.1 thorpej * Stop the one second clock.
2430 1.1 thorpej */
2431 1.9 thorpej callout_stop(&sc->sc_tick_ch);
2432 1.4 thorpej
2433 1.4 thorpej /* Down the MII. */
2434 1.4 thorpej mii_down(&sc->sc_mii);
2435 1.1 thorpej
2436 1.1 thorpej /*
2437 1.1 thorpej * Disable interrupts.
2438 1.1 thorpej */
2439 1.1 thorpej bus_space_write_4(st, sh, SIP_IER, 0);
2440 1.1 thorpej
2441 1.1 thorpej /*
2442 1.1 thorpej * Stop receiver and transmitter.
2443 1.1 thorpej */
2444 1.1 thorpej bus_space_write_4(st, sh, SIP_CR, CR_RXD | CR_TXD);
2445 1.1 thorpej
2446 1.1 thorpej /*
2447 1.1 thorpej * Release any queued transmit buffers.
2448 1.1 thorpej */
2449 1.1 thorpej while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
2450 1.1 thorpej if ((ifp->if_flags & IFF_DEBUG) != 0 &&
2451 1.1 thorpej SIMPLEQ_NEXT(txs, txs_q) == NULL &&
2452 1.14 tsutsui (le32toh(sc->sc_txdescs[txs->txs_lastdesc].sipd_cmdsts) &
2453 1.1 thorpej CMDSTS_INTR) == 0)
2454 1.1 thorpej printf("%s: sip_stop: last descriptor does not "
2455 1.1 thorpej "have INTR bit set\n", sc->sc_dev.dv_xname);
2456 1.24.2.8 nathanw SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
2457 1.1 thorpej #ifdef DIAGNOSTIC
2458 1.1 thorpej if (txs->txs_mbuf == NULL) {
2459 1.1 thorpej printf("%s: dirty txsoft with no mbuf chain\n",
2460 1.1 thorpej sc->sc_dev.dv_xname);
2461 1.1 thorpej panic("sip_stop");
2462 1.1 thorpej }
2463 1.1 thorpej #endif
2464 1.1 thorpej cmdsts |= /* DEBUG */
2465 1.14 tsutsui le32toh(sc->sc_txdescs[txs->txs_lastdesc].sipd_cmdsts);
2466 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
2467 1.1 thorpej m_freem(txs->txs_mbuf);
2468 1.1 thorpej txs->txs_mbuf = NULL;
2469 1.1 thorpej SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
2470 1.2 thorpej }
2471 1.2 thorpej
2472 1.17 thorpej if (disable)
2473 1.24.2.2 nathanw SIP_DECL(rxdrain)(sc);
2474 1.1 thorpej
2475 1.1 thorpej /*
2476 1.1 thorpej * Mark the interface down and cancel the watchdog timer.
2477 1.1 thorpej */
2478 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
2479 1.1 thorpej ifp->if_timer = 0;
2480 1.1 thorpej
2481 1.1 thorpej if ((ifp->if_flags & IFF_DEBUG) != 0 &&
2482 1.1 thorpej (cmdsts & CMDSTS_INTR) == 0 && sc->sc_txfree != SIP_NTXDESC)
2483 1.1 thorpej printf("%s: sip_stop: no INTR bits set in dirty tx "
2484 1.1 thorpej "descriptors\n", sc->sc_dev.dv_xname);
2485 1.1 thorpej }
2486 1.1 thorpej
2487 1.1 thorpej /*
2488 1.1 thorpej * sip_read_eeprom:
2489 1.1 thorpej *
2490 1.1 thorpej * Read data from the serial EEPROM.
2491 1.1 thorpej */
2492 1.1 thorpej void
2493 1.24.2.2 nathanw SIP_DECL(read_eeprom)(struct sip_softc *sc, int word, int wordcnt,
2494 1.24.2.2 nathanw u_int16_t *data)
2495 1.1 thorpej {
2496 1.1 thorpej bus_space_tag_t st = sc->sc_st;
2497 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
2498 1.1 thorpej u_int16_t reg;
2499 1.1 thorpej int i, x;
2500 1.1 thorpej
2501 1.1 thorpej for (i = 0; i < wordcnt; i++) {
2502 1.1 thorpej /* Send CHIP SELECT. */
2503 1.1 thorpej reg = EROMAR_EECS;
2504 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2505 1.1 thorpej
2506 1.1 thorpej /* Shift in the READ opcode. */
2507 1.1 thorpej for (x = 3; x > 0; x--) {
2508 1.1 thorpej if (SIP_EEPROM_OPC_READ & (1 << (x - 1)))
2509 1.1 thorpej reg |= EROMAR_EEDI;
2510 1.1 thorpej else
2511 1.1 thorpej reg &= ~EROMAR_EEDI;
2512 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2513 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR,
2514 1.1 thorpej reg | EROMAR_EESK);
2515 1.1 thorpej delay(4);
2516 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2517 1.1 thorpej delay(4);
2518 1.1 thorpej }
2519 1.1 thorpej
2520 1.1 thorpej /* Shift in address. */
2521 1.1 thorpej for (x = 6; x > 0; x--) {
2522 1.1 thorpej if ((word + i) & (1 << (x - 1)))
2523 1.1 thorpej reg |= EROMAR_EEDI;
2524 1.1 thorpej else
2525 1.1 thorpej reg &= ~EROMAR_EEDI;
2526 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2527 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR,
2528 1.1 thorpej reg | EROMAR_EESK);
2529 1.1 thorpej delay(4);
2530 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2531 1.1 thorpej delay(4);
2532 1.1 thorpej }
2533 1.1 thorpej
2534 1.1 thorpej /* Shift out data. */
2535 1.1 thorpej reg = EROMAR_EECS;
2536 1.1 thorpej data[i] = 0;
2537 1.1 thorpej for (x = 16; x > 0; x--) {
2538 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR,
2539 1.1 thorpej reg | EROMAR_EESK);
2540 1.1 thorpej delay(4);
2541 1.1 thorpej if (bus_space_read_4(st, sh, SIP_EROMAR) & EROMAR_EEDO)
2542 1.1 thorpej data[i] |= (1 << (x - 1));
2543 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2544 1.13 tsutsui delay(4);
2545 1.1 thorpej }
2546 1.1 thorpej
2547 1.1 thorpej /* Clear CHIP SELECT. */
2548 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, 0);
2549 1.1 thorpej delay(4);
2550 1.1 thorpej }
2551 1.1 thorpej }
2552 1.1 thorpej
2553 1.1 thorpej /*
2554 1.1 thorpej * sip_add_rxbuf:
2555 1.1 thorpej *
2556 1.1 thorpej * Add a receive buffer to the indicated descriptor.
2557 1.1 thorpej */
2558 1.1 thorpej int
2559 1.24.2.2 nathanw SIP_DECL(add_rxbuf)(struct sip_softc *sc, int idx)
2560 1.1 thorpej {
2561 1.1 thorpej struct sip_rxsoft *rxs = &sc->sc_rxsoft[idx];
2562 1.1 thorpej struct mbuf *m;
2563 1.1 thorpej int error;
2564 1.1 thorpej
2565 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
2566 1.1 thorpej if (m == NULL)
2567 1.1 thorpej return (ENOBUFS);
2568 1.1 thorpej
2569 1.1 thorpej MCLGET(m, M_DONTWAIT);
2570 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
2571 1.1 thorpej m_freem(m);
2572 1.1 thorpej return (ENOBUFS);
2573 1.1 thorpej }
2574 1.1 thorpej
2575 1.24.2.3 nathanw #if defined(DP83820)
2576 1.24.2.3 nathanw m->m_len = SIP_RXBUF_LEN;
2577 1.24.2.3 nathanw #endif /* DP83820 */
2578 1.24.2.3 nathanw
2579 1.1 thorpej if (rxs->rxs_mbuf != NULL)
2580 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
2581 1.1 thorpej
2582 1.1 thorpej rxs->rxs_mbuf = m;
2583 1.1 thorpej
2584 1.1 thorpej error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
2585 1.24.2.3 nathanw m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
2586 1.24.2.3 nathanw BUS_DMA_READ|BUS_DMA_NOWAIT);
2587 1.1 thorpej if (error) {
2588 1.1 thorpej printf("%s: can't load rx DMA map %d, error = %d\n",
2589 1.1 thorpej sc->sc_dev.dv_xname, idx, error);
2590 1.1 thorpej panic("sip_add_rxbuf"); /* XXX */
2591 1.1 thorpej }
2592 1.1 thorpej
2593 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2594 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
2595 1.1 thorpej
2596 1.1 thorpej SIP_INIT_RXDESC(sc, idx);
2597 1.1 thorpej
2598 1.1 thorpej return (0);
2599 1.1 thorpej }
2600 1.1 thorpej
2601 1.24.2.2 nathanw #if !defined(DP83820)
2602 1.1 thorpej /*
2603 1.15 thorpej * sip_sis900_set_filter:
2604 1.1 thorpej *
2605 1.1 thorpej * Set up the receive filter.
2606 1.1 thorpej */
2607 1.1 thorpej void
2608 1.24.2.2 nathanw SIP_DECL(sis900_set_filter)(struct sip_softc *sc)
2609 1.1 thorpej {
2610 1.1 thorpej bus_space_tag_t st = sc->sc_st;
2611 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
2612 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
2613 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2614 1.1 thorpej struct ether_multi *enm;
2615 1.11 thorpej u_int8_t *cp;
2616 1.1 thorpej struct ether_multistep step;
2617 1.24.2.6 nathanw u_int32_t crc, mchash[16];
2618 1.1 thorpej
2619 1.1 thorpej /*
2620 1.1 thorpej * Initialize the prototype RFCR.
2621 1.1 thorpej */
2622 1.1 thorpej sc->sc_rfcr = RFCR_RFEN;
2623 1.1 thorpej if (ifp->if_flags & IFF_BROADCAST)
2624 1.1 thorpej sc->sc_rfcr |= RFCR_AAB;
2625 1.1 thorpej if (ifp->if_flags & IFF_PROMISC) {
2626 1.1 thorpej sc->sc_rfcr |= RFCR_AAP;
2627 1.1 thorpej goto allmulti;
2628 1.1 thorpej }
2629 1.1 thorpej
2630 1.1 thorpej /*
2631 1.1 thorpej * Set up the multicast address filter by passing all multicast
2632 1.1 thorpej * addresses through a CRC generator, and then using the high-order
2633 1.1 thorpej * 6 bits as an index into the 128 bit multicast hash table (only
2634 1.1 thorpej * the lower 16 bits of each 32 bit multicast hash register are
2635 1.1 thorpej * valid). The high order bits select the register, while the
2636 1.1 thorpej * rest of the bits select the bit within the register.
2637 1.1 thorpej */
2638 1.1 thorpej
2639 1.1 thorpej memset(mchash, 0, sizeof(mchash));
2640 1.1 thorpej
2641 1.1 thorpej ETHER_FIRST_MULTI(step, ec, enm);
2642 1.1 thorpej while (enm != NULL) {
2643 1.24.2.3 nathanw if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
2644 1.1 thorpej /*
2645 1.1 thorpej * We must listen to a range of multicast addresses.
2646 1.1 thorpej * For now, just accept all multicasts, rather than
2647 1.1 thorpej * trying to set only those filter bits needed to match
2648 1.1 thorpej * the range. (At this time, the only use of address
2649 1.1 thorpej * ranges is for IP multicast routing, for which the
2650 1.1 thorpej * range is big enough to require all bits set.)
2651 1.1 thorpej */
2652 1.1 thorpej goto allmulti;
2653 1.1 thorpej }
2654 1.1 thorpej
2655 1.24.2.6 nathanw crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
2656 1.11 thorpej
2657 1.24.2.6 nathanw if (SIP_SIS900_REV(sc, SIS_REV_635) ||
2658 1.24.2.6 nathanw SIP_SIS900_REV(sc, SIS_REV_900B)) {
2659 1.24.2.6 nathanw /* Just want the 8 most significant bits. */
2660 1.24.2.6 nathanw crc >>= 24;
2661 1.24.2.6 nathanw } else {
2662 1.24.2.6 nathanw /* Just want the 7 most significant bits. */
2663 1.24.2.6 nathanw crc >>= 25;
2664 1.24.2.6 nathanw }
2665 1.1 thorpej
2666 1.1 thorpej /* Set the corresponding bit in the hash table. */
2667 1.1 thorpej mchash[crc >> 4] |= 1 << (crc & 0xf);
2668 1.1 thorpej
2669 1.1 thorpej ETHER_NEXT_MULTI(step, enm);
2670 1.1 thorpej }
2671 1.1 thorpej
2672 1.1 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
2673 1.1 thorpej goto setit;
2674 1.1 thorpej
2675 1.1 thorpej allmulti:
2676 1.1 thorpej ifp->if_flags |= IFF_ALLMULTI;
2677 1.1 thorpej sc->sc_rfcr |= RFCR_AAM;
2678 1.1 thorpej
2679 1.1 thorpej setit:
2680 1.1 thorpej #define FILTER_EMIT(addr, data) \
2681 1.1 thorpej bus_space_write_4(st, sh, SIP_RFCR, (addr)); \
2682 1.14 tsutsui delay(1); \
2683 1.14 tsutsui bus_space_write_4(st, sh, SIP_RFDR, (data)); \
2684 1.14 tsutsui delay(1)
2685 1.1 thorpej
2686 1.1 thorpej /*
2687 1.1 thorpej * Disable receive filter, and program the node address.
2688 1.1 thorpej */
2689 1.1 thorpej cp = LLADDR(ifp->if_sadl);
2690 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_NODE0, (cp[1] << 8) | cp[0]);
2691 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_NODE2, (cp[3] << 8) | cp[2]);
2692 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_NODE4, (cp[5] << 8) | cp[4]);
2693 1.1 thorpej
2694 1.1 thorpej if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
2695 1.1 thorpej /*
2696 1.1 thorpej * Program the multicast hash table.
2697 1.1 thorpej */
2698 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC0, mchash[0]);
2699 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC1, mchash[1]);
2700 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC2, mchash[2]);
2701 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC3, mchash[3]);
2702 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC4, mchash[4]);
2703 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC5, mchash[5]);
2704 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC6, mchash[6]);
2705 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC7, mchash[7]);
2706 1.24.2.6 nathanw if (SIP_SIS900_REV(sc, SIS_REV_635) ||
2707 1.24.2.6 nathanw SIP_SIS900_REV(sc, SIS_REV_900B)) {
2708 1.24.2.6 nathanw FILTER_EMIT(RFCR_RFADDR_MC8, mchash[8]);
2709 1.24.2.6 nathanw FILTER_EMIT(RFCR_RFADDR_MC9, mchash[9]);
2710 1.24.2.6 nathanw FILTER_EMIT(RFCR_RFADDR_MC10, mchash[10]);
2711 1.24.2.6 nathanw FILTER_EMIT(RFCR_RFADDR_MC11, mchash[11]);
2712 1.24.2.6 nathanw FILTER_EMIT(RFCR_RFADDR_MC12, mchash[12]);
2713 1.24.2.6 nathanw FILTER_EMIT(RFCR_RFADDR_MC13, mchash[13]);
2714 1.24.2.6 nathanw FILTER_EMIT(RFCR_RFADDR_MC14, mchash[14]);
2715 1.24.2.6 nathanw FILTER_EMIT(RFCR_RFADDR_MC15, mchash[15]);
2716 1.24.2.6 nathanw }
2717 1.1 thorpej }
2718 1.1 thorpej #undef FILTER_EMIT
2719 1.1 thorpej
2720 1.1 thorpej /*
2721 1.1 thorpej * Re-enable the receiver filter.
2722 1.1 thorpej */
2723 1.1 thorpej bus_space_write_4(st, sh, SIP_RFCR, sc->sc_rfcr);
2724 1.1 thorpej }
2725 1.24.2.2 nathanw #endif /* ! DP83820 */
2726 1.1 thorpej
2727 1.1 thorpej /*
2728 1.15 thorpej * sip_dp83815_set_filter:
2729 1.15 thorpej *
2730 1.15 thorpej * Set up the receive filter.
2731 1.15 thorpej */
2732 1.15 thorpej void
2733 1.24.2.2 nathanw SIP_DECL(dp83815_set_filter)(struct sip_softc *sc)
2734 1.15 thorpej {
2735 1.15 thorpej bus_space_tag_t st = sc->sc_st;
2736 1.15 thorpej bus_space_handle_t sh = sc->sc_sh;
2737 1.15 thorpej struct ethercom *ec = &sc->sc_ethercom;
2738 1.15 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2739 1.15 thorpej struct ether_multi *enm;
2740 1.15 thorpej u_int8_t *cp;
2741 1.15 thorpej struct ether_multistep step;
2742 1.24.2.2 nathanw u_int32_t crc, hash, slot, bit;
2743 1.24.2.2 nathanw #ifdef DP83820
2744 1.24.2.2 nathanw #define MCHASH_NWORDS 128
2745 1.24.2.2 nathanw #else
2746 1.24.2.2 nathanw #define MCHASH_NWORDS 32
2747 1.24.2.2 nathanw #endif /* DP83820 */
2748 1.24.2.2 nathanw u_int16_t mchash[MCHASH_NWORDS];
2749 1.15 thorpej int i;
2750 1.15 thorpej
2751 1.15 thorpej /*
2752 1.15 thorpej * Initialize the prototype RFCR.
2753 1.24.2.1 nathanw * Enable the receive filter, and accept on
2754 1.24.2.1 nathanw * Perfect (destination address) Match
2755 1.24.2.1 nathanw * If IFF_BROADCAST, also accept all broadcast packets.
2756 1.24.2.1 nathanw * If IFF_PROMISC, accept all unicast packets (and later, set
2757 1.24.2.1 nathanw * IFF_ALLMULTI and accept all multicast, too).
2758 1.15 thorpej */
2759 1.24.2.1 nathanw sc->sc_rfcr = RFCR_RFEN | RFCR_APM;
2760 1.15 thorpej if (ifp->if_flags & IFF_BROADCAST)
2761 1.15 thorpej sc->sc_rfcr |= RFCR_AAB;
2762 1.15 thorpej if (ifp->if_flags & IFF_PROMISC) {
2763 1.15 thorpej sc->sc_rfcr |= RFCR_AAP;
2764 1.15 thorpej goto allmulti;
2765 1.15 thorpej }
2766 1.15 thorpej
2767 1.24.2.2 nathanw #ifdef DP83820
2768 1.15 thorpej /*
2769 1.24.2.2 nathanw * Set up the DP83820 multicast address filter by passing all multicast
2770 1.24.2.2 nathanw * addresses through a CRC generator, and then using the high-order
2771 1.24.2.2 nathanw * 11 bits as an index into the 2048 bit multicast hash table. The
2772 1.24.2.2 nathanw * high-order 7 bits select the slot, while the low-order 4 bits
2773 1.24.2.2 nathanw * select the bit within the slot. Note that only the low 16-bits
2774 1.24.2.2 nathanw * of each filter word are used, and there are 128 filter words.
2775 1.24.2.2 nathanw */
2776 1.24.2.2 nathanw #else
2777 1.24.2.2 nathanw /*
2778 1.24.2.2 nathanw * Set up the DP83815 multicast address filter by passing all multicast
2779 1.15 thorpej * addresses through a CRC generator, and then using the high-order
2780 1.15 thorpej * 9 bits as an index into the 512 bit multicast hash table. The
2781 1.24.2.2 nathanw * high-order 5 bits select the slot, while the low-order 4 bits
2782 1.15 thorpej * select the bit within the slot. Note that only the low 16-bits
2783 1.24.2.2 nathanw * of each filter word are used, and there are 32 filter words.
2784 1.15 thorpej */
2785 1.24.2.2 nathanw #endif /* DP83820 */
2786 1.15 thorpej
2787 1.15 thorpej memset(mchash, 0, sizeof(mchash));
2788 1.15 thorpej
2789 1.24.2.1 nathanw ifp->if_flags &= ~IFF_ALLMULTI;
2790 1.15 thorpej ETHER_FIRST_MULTI(step, ec, enm);
2791 1.24.2.3 nathanw if (enm == NULL)
2792 1.24.2.3 nathanw goto setit;
2793 1.24.2.3 nathanw while (enm != NULL) {
2794 1.24.2.3 nathanw if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
2795 1.15 thorpej /*
2796 1.15 thorpej * We must listen to a range of multicast addresses.
2797 1.15 thorpej * For now, just accept all multicasts, rather than
2798 1.15 thorpej * trying to set only those filter bits needed to match
2799 1.15 thorpej * the range. (At this time, the only use of address
2800 1.15 thorpej * ranges is for IP multicast routing, for which the
2801 1.15 thorpej * range is big enough to require all bits set.)
2802 1.15 thorpej */
2803 1.24.2.3 nathanw goto allmulti;
2804 1.24.2.3 nathanw }
2805 1.15 thorpej
2806 1.24.2.3 nathanw crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
2807 1.24.2.2 nathanw
2808 1.24.2.7 nathanw #ifdef DP83820
2809 1.24.2.3 nathanw /* Just want the 11 most significant bits. */
2810 1.24.2.3 nathanw hash = crc >> 21;
2811 1.24.2.2 nathanw #else
2812 1.24.2.3 nathanw /* Just want the 9 most significant bits. */
2813 1.24.2.3 nathanw hash = crc >> 23;
2814 1.24.2.2 nathanw #endif /* DP83820 */
2815 1.24.2.7 nathanw
2816 1.24.2.3 nathanw slot = hash >> 4;
2817 1.24.2.3 nathanw bit = hash & 0xf;
2818 1.15 thorpej
2819 1.24.2.3 nathanw /* Set the corresponding bit in the hash table. */
2820 1.24.2.3 nathanw mchash[slot] |= 1 << bit;
2821 1.15 thorpej
2822 1.24.2.3 nathanw ETHER_NEXT_MULTI(step, enm);
2823 1.24.2.1 nathanw }
2824 1.24.2.3 nathanw sc->sc_rfcr |= RFCR_MHEN;
2825 1.15 thorpej goto setit;
2826 1.15 thorpej
2827 1.15 thorpej allmulti:
2828 1.15 thorpej ifp->if_flags |= IFF_ALLMULTI;
2829 1.15 thorpej sc->sc_rfcr |= RFCR_AAM;
2830 1.15 thorpej
2831 1.15 thorpej setit:
2832 1.15 thorpej #define FILTER_EMIT(addr, data) \
2833 1.15 thorpej bus_space_write_4(st, sh, SIP_RFCR, (addr)); \
2834 1.15 thorpej delay(1); \
2835 1.15 thorpej bus_space_write_4(st, sh, SIP_RFDR, (data)); \
2836 1.24.2.3 nathanw delay(1)
2837 1.15 thorpej
2838 1.15 thorpej /*
2839 1.15 thorpej * Disable receive filter, and program the node address.
2840 1.15 thorpej */
2841 1.15 thorpej cp = LLADDR(ifp->if_sadl);
2842 1.24.2.1 nathanw FILTER_EMIT(RFCR_NS_RFADDR_PMATCH0, (cp[1] << 8) | cp[0]);
2843 1.24.2.1 nathanw FILTER_EMIT(RFCR_NS_RFADDR_PMATCH2, (cp[3] << 8) | cp[2]);
2844 1.24.2.1 nathanw FILTER_EMIT(RFCR_NS_RFADDR_PMATCH4, (cp[5] << 8) | cp[4]);
2845 1.15 thorpej
2846 1.15 thorpej if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
2847 1.15 thorpej /*
2848 1.15 thorpej * Program the multicast hash table.
2849 1.15 thorpej */
2850 1.24.2.3 nathanw for (i = 0; i < MCHASH_NWORDS; i++) {
2851 1.15 thorpej FILTER_EMIT(RFCR_NS_RFADDR_FILTMEM + (i * 2),
2852 1.24.2.2 nathanw mchash[i]);
2853 1.24.2.3 nathanw }
2854 1.15 thorpej }
2855 1.15 thorpej #undef FILTER_EMIT
2856 1.24.2.2 nathanw #undef MCHASH_NWORDS
2857 1.15 thorpej
2858 1.15 thorpej /*
2859 1.15 thorpej * Re-enable the receiver filter.
2860 1.15 thorpej */
2861 1.15 thorpej bus_space_write_4(st, sh, SIP_RFCR, sc->sc_rfcr);
2862 1.24.2.2 nathanw }
2863 1.24.2.2 nathanw
2864 1.24.2.2 nathanw #if defined(DP83820)
2865 1.24.2.2 nathanw /*
2866 1.24.2.2 nathanw * sip_dp83820_mii_readreg: [mii interface function]
2867 1.24.2.2 nathanw *
2868 1.24.2.2 nathanw * Read a PHY register on the MII of the DP83820.
2869 1.24.2.2 nathanw */
2870 1.24.2.2 nathanw int
2871 1.24.2.2 nathanw SIP_DECL(dp83820_mii_readreg)(struct device *self, int phy, int reg)
2872 1.24.2.2 nathanw {
2873 1.24.2.10 nathanw struct sip_softc *sc = (void *) self;
2874 1.24.2.10 nathanw
2875 1.24.2.10 nathanw if (sc->sc_cfg & CFG_TBI_EN) {
2876 1.24.2.10 nathanw bus_addr_t tbireg;
2877 1.24.2.10 nathanw int rv;
2878 1.24.2.10 nathanw
2879 1.24.2.10 nathanw if (phy != 0)
2880 1.24.2.10 nathanw return (0);
2881 1.24.2.10 nathanw
2882 1.24.2.10 nathanw switch (reg) {
2883 1.24.2.10 nathanw case MII_BMCR: tbireg = SIP_TBICR; break;
2884 1.24.2.10 nathanw case MII_BMSR: tbireg = SIP_TBISR; break;
2885 1.24.2.10 nathanw case MII_ANAR: tbireg = SIP_TANAR; break;
2886 1.24.2.10 nathanw case MII_ANLPAR: tbireg = SIP_TANLPAR; break;
2887 1.24.2.10 nathanw case MII_ANER: tbireg = SIP_TANER; break;
2888 1.24.2.11 nathanw case MII_EXTSR:
2889 1.24.2.11 nathanw /*
2890 1.24.2.11 nathanw * Don't even bother reading the TESR register.
2891 1.24.2.11 nathanw * The manual documents that the device has
2892 1.24.2.11 nathanw * 1000baseX full/half capability, but the
2893 1.24.2.11 nathanw * register itself seems read back 0 on some
2894 1.24.2.11 nathanw * boards. Just hard-code the result.
2895 1.24.2.11 nathanw */
2896 1.24.2.11 nathanw return (EXTSR_1000XFDX|EXTSR_1000XHDX);
2897 1.24.2.11 nathanw
2898 1.24.2.10 nathanw default:
2899 1.24.2.10 nathanw return (0);
2900 1.24.2.10 nathanw }
2901 1.24.2.10 nathanw
2902 1.24.2.10 nathanw rv = bus_space_read_4(sc->sc_st, sc->sc_sh, tbireg) & 0xffff;
2903 1.24.2.10 nathanw if (tbireg == SIP_TBISR) {
2904 1.24.2.10 nathanw /* LINK and ACOMP are switched! */
2905 1.24.2.10 nathanw int val = rv;
2906 1.24.2.10 nathanw
2907 1.24.2.10 nathanw rv = 0;
2908 1.24.2.10 nathanw if (val & TBISR_MR_LINK_STATUS)
2909 1.24.2.10 nathanw rv |= BMSR_LINK;
2910 1.24.2.10 nathanw if (val & TBISR_MR_AN_COMPLETE)
2911 1.24.2.10 nathanw rv |= BMSR_ACOMP;
2912 1.24.2.11 nathanw
2913 1.24.2.11 nathanw /*
2914 1.24.2.11 nathanw * The manual claims this register reads back 0
2915 1.24.2.11 nathanw * on hard and soft reset. But we want to let
2916 1.24.2.11 nathanw * the gentbi driver know that we support auto-
2917 1.24.2.11 nathanw * negotiation, so hard-code this bit in the
2918 1.24.2.11 nathanw * result.
2919 1.24.2.11 nathanw */
2920 1.24.2.11 nathanw rv |= BMSR_ANEG | BMSR_EXTSTAT;
2921 1.24.2.10 nathanw }
2922 1.24.2.10 nathanw
2923 1.24.2.10 nathanw return (rv);
2924 1.24.2.10 nathanw }
2925 1.24.2.2 nathanw
2926 1.24.2.2 nathanw return (mii_bitbang_readreg(self, &SIP_DECL(dp83820_mii_bitbang_ops),
2927 1.24.2.2 nathanw phy, reg));
2928 1.24.2.2 nathanw }
2929 1.24.2.2 nathanw
2930 1.24.2.2 nathanw /*
2931 1.24.2.2 nathanw * sip_dp83820_mii_writereg: [mii interface function]
2932 1.24.2.2 nathanw *
2933 1.24.2.2 nathanw * Write a PHY register on the MII of the DP83820.
2934 1.24.2.2 nathanw */
2935 1.24.2.2 nathanw void
2936 1.24.2.2 nathanw SIP_DECL(dp83820_mii_writereg)(struct device *self, int phy, int reg, int val)
2937 1.24.2.2 nathanw {
2938 1.24.2.10 nathanw struct sip_softc *sc = (void *) self;
2939 1.24.2.10 nathanw
2940 1.24.2.10 nathanw if (sc->sc_cfg & CFG_TBI_EN) {
2941 1.24.2.10 nathanw bus_addr_t tbireg;
2942 1.24.2.10 nathanw
2943 1.24.2.10 nathanw if (phy != 0)
2944 1.24.2.10 nathanw return;
2945 1.24.2.10 nathanw
2946 1.24.2.10 nathanw switch (reg) {
2947 1.24.2.10 nathanw case MII_BMCR: tbireg = SIP_TBICR; break;
2948 1.24.2.10 nathanw case MII_ANAR: tbireg = SIP_TANAR; break;
2949 1.24.2.10 nathanw case MII_ANLPAR: tbireg = SIP_TANLPAR; break;
2950 1.24.2.10 nathanw default:
2951 1.24.2.10 nathanw return;
2952 1.24.2.10 nathanw }
2953 1.24.2.10 nathanw
2954 1.24.2.10 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, tbireg, val);
2955 1.24.2.10 nathanw return;
2956 1.24.2.10 nathanw }
2957 1.24.2.2 nathanw
2958 1.24.2.2 nathanw mii_bitbang_writereg(self, &SIP_DECL(dp83820_mii_bitbang_ops),
2959 1.24.2.2 nathanw phy, reg, val);
2960 1.24.2.2 nathanw }
2961 1.24.2.2 nathanw
2962 1.24.2.2 nathanw /*
2963 1.24.2.2 nathanw * sip_dp83815_mii_statchg: [mii interface function]
2964 1.24.2.2 nathanw *
2965 1.24.2.2 nathanw * Callback from MII layer when media changes.
2966 1.24.2.2 nathanw */
2967 1.24.2.2 nathanw void
2968 1.24.2.2 nathanw SIP_DECL(dp83820_mii_statchg)(struct device *self)
2969 1.24.2.2 nathanw {
2970 1.24.2.2 nathanw struct sip_softc *sc = (struct sip_softc *) self;
2971 1.24.2.2 nathanw u_int32_t cfg;
2972 1.24.2.2 nathanw
2973 1.24.2.2 nathanw /*
2974 1.24.2.2 nathanw * Update TXCFG for full-duplex operation.
2975 1.24.2.2 nathanw */
2976 1.24.2.2 nathanw if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
2977 1.24.2.2 nathanw sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
2978 1.24.2.2 nathanw else
2979 1.24.2.2 nathanw sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
2980 1.24.2.2 nathanw
2981 1.24.2.2 nathanw /*
2982 1.24.2.2 nathanw * Update RXCFG for full-duplex or loopback.
2983 1.24.2.2 nathanw */
2984 1.24.2.2 nathanw if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0 ||
2985 1.24.2.2 nathanw IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_LOOP)
2986 1.24.2.2 nathanw sc->sc_rxcfg |= RXCFG_ATX;
2987 1.24.2.2 nathanw else
2988 1.24.2.2 nathanw sc->sc_rxcfg &= ~RXCFG_ATX;
2989 1.24.2.2 nathanw
2990 1.24.2.2 nathanw /*
2991 1.24.2.2 nathanw * Update CFG for MII/GMII.
2992 1.24.2.2 nathanw */
2993 1.24.2.2 nathanw if (sc->sc_ethercom.ec_if.if_baudrate == IF_Mbps(1000))
2994 1.24.2.2 nathanw cfg = sc->sc_cfg | CFG_MODE_1000;
2995 1.24.2.2 nathanw else
2996 1.24.2.2 nathanw cfg = sc->sc_cfg;
2997 1.24.2.2 nathanw
2998 1.24.2.2 nathanw /*
2999 1.24.2.2 nathanw * XXX 802.3x flow control.
3000 1.24.2.2 nathanw */
3001 1.24.2.2 nathanw
3002 1.24.2.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CFG, cfg);
3003 1.24.2.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXCFG, sc->sc_txcfg);
3004 1.24.2.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXCFG, sc->sc_rxcfg);
3005 1.24.2.2 nathanw }
3006 1.24.2.2 nathanw
3007 1.24.2.2 nathanw /*
3008 1.24.2.2 nathanw * sip_dp83820_mii_bitbang_read: [mii bit-bang interface function]
3009 1.24.2.2 nathanw *
3010 1.24.2.2 nathanw * Read the MII serial port for the MII bit-bang module.
3011 1.24.2.2 nathanw */
3012 1.24.2.2 nathanw u_int32_t
3013 1.24.2.2 nathanw SIP_DECL(dp83820_mii_bitbang_read)(struct device *self)
3014 1.24.2.2 nathanw {
3015 1.24.2.2 nathanw struct sip_softc *sc = (void *) self;
3016 1.24.2.2 nathanw
3017 1.24.2.2 nathanw return (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_EROMAR));
3018 1.15 thorpej }
3019 1.15 thorpej
3020 1.15 thorpej /*
3021 1.24.2.2 nathanw * sip_dp83820_mii_bitbang_write: [mii big-bang interface function]
3022 1.24.2.2 nathanw *
3023 1.24.2.2 nathanw * Write the MII serial port for the MII bit-bang module.
3024 1.24.2.2 nathanw */
3025 1.24.2.2 nathanw void
3026 1.24.2.2 nathanw SIP_DECL(dp83820_mii_bitbang_write)(struct device *self, u_int32_t val)
3027 1.24.2.2 nathanw {
3028 1.24.2.2 nathanw struct sip_softc *sc = (void *) self;
3029 1.24.2.2 nathanw
3030 1.24.2.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_EROMAR, val);
3031 1.24.2.2 nathanw }
3032 1.24.2.2 nathanw #else /* ! DP83820 */
3033 1.24.2.2 nathanw /*
3034 1.15 thorpej * sip_sis900_mii_readreg: [mii interface function]
3035 1.1 thorpej *
3036 1.1 thorpej * Read a PHY register on the MII.
3037 1.1 thorpej */
3038 1.1 thorpej int
3039 1.24.2.2 nathanw SIP_DECL(sis900_mii_readreg)(struct device *self, int phy, int reg)
3040 1.1 thorpej {
3041 1.1 thorpej struct sip_softc *sc = (struct sip_softc *) self;
3042 1.1 thorpej u_int32_t enphy;
3043 1.1 thorpej
3044 1.1 thorpej /*
3045 1.1 thorpej * The SiS 900 has only an internal PHY on the MII. Only allow
3046 1.1 thorpej * MII address 0.
3047 1.1 thorpej */
3048 1.24.2.6 nathanw if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900 &&
3049 1.24.2.6 nathanw sc->sc_rev < SIS_REV_635 && phy != 0)
3050 1.1 thorpej return (0);
3051 1.1 thorpej
3052 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_ENPHY,
3053 1.5 thorpej (phy << ENPHY_PHYADDR_SHIFT) | (reg << ENPHY_REGADDR_SHIFT) |
3054 1.5 thorpej ENPHY_RWCMD | ENPHY_ACCESS);
3055 1.1 thorpej do {
3056 1.1 thorpej enphy = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ENPHY);
3057 1.1 thorpej } while (enphy & ENPHY_ACCESS);
3058 1.1 thorpej return ((enphy & ENPHY_PHYDATA) >> ENPHY_DATA_SHIFT);
3059 1.1 thorpej }
3060 1.1 thorpej
3061 1.1 thorpej /*
3062 1.15 thorpej * sip_sis900_mii_writereg: [mii interface function]
3063 1.1 thorpej *
3064 1.1 thorpej * Write a PHY register on the MII.
3065 1.1 thorpej */
3066 1.1 thorpej void
3067 1.24.2.2 nathanw SIP_DECL(sis900_mii_writereg)(struct device *self, int phy, int reg, int val)
3068 1.1 thorpej {
3069 1.1 thorpej struct sip_softc *sc = (struct sip_softc *) self;
3070 1.1 thorpej u_int32_t enphy;
3071 1.1 thorpej
3072 1.1 thorpej /*
3073 1.1 thorpej * The SiS 900 has only an internal PHY on the MII. Only allow
3074 1.1 thorpej * MII address 0.
3075 1.1 thorpej */
3076 1.24.2.6 nathanw if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900 &&
3077 1.24.2.6 nathanw sc->sc_rev < SIS_REV_635 && phy != 0)
3078 1.1 thorpej return;
3079 1.1 thorpej
3080 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_ENPHY,
3081 1.5 thorpej (val << ENPHY_DATA_SHIFT) | (phy << ENPHY_PHYADDR_SHIFT) |
3082 1.5 thorpej (reg << ENPHY_REGADDR_SHIFT) | ENPHY_ACCESS);
3083 1.1 thorpej do {
3084 1.1 thorpej enphy = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ENPHY);
3085 1.1 thorpej } while (enphy & ENPHY_ACCESS);
3086 1.1 thorpej }
3087 1.1 thorpej
3088 1.1 thorpej /*
3089 1.15 thorpej * sip_sis900_mii_statchg: [mii interface function]
3090 1.1 thorpej *
3091 1.1 thorpej * Callback from MII layer when media changes.
3092 1.1 thorpej */
3093 1.1 thorpej void
3094 1.24.2.2 nathanw SIP_DECL(sis900_mii_statchg)(struct device *self)
3095 1.1 thorpej {
3096 1.1 thorpej struct sip_softc *sc = (struct sip_softc *) self;
3097 1.1 thorpej u_int32_t flowctl;
3098 1.1 thorpej
3099 1.1 thorpej /*
3100 1.1 thorpej * Update TXCFG for full-duplex operation.
3101 1.1 thorpej */
3102 1.1 thorpej if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
3103 1.1 thorpej sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
3104 1.1 thorpej else
3105 1.1 thorpej sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
3106 1.1 thorpej
3107 1.1 thorpej /*
3108 1.1 thorpej * Update RXCFG for full-duplex or loopback.
3109 1.1 thorpej */
3110 1.1 thorpej if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0 ||
3111 1.1 thorpej IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_LOOP)
3112 1.1 thorpej sc->sc_rxcfg |= RXCFG_ATX;
3113 1.1 thorpej else
3114 1.1 thorpej sc->sc_rxcfg &= ~RXCFG_ATX;
3115 1.1 thorpej
3116 1.1 thorpej /*
3117 1.1 thorpej * Update IMR for use of 802.3x flow control.
3118 1.1 thorpej */
3119 1.1 thorpej if ((sc->sc_mii.mii_media_active & IFM_FLOW) != 0) {
3120 1.1 thorpej sc->sc_imr |= (ISR_PAUSE_END|ISR_PAUSE_ST);
3121 1.1 thorpej flowctl = FLOWCTL_FLOWEN;
3122 1.1 thorpej } else {
3123 1.1 thorpej sc->sc_imr &= ~(ISR_PAUSE_END|ISR_PAUSE_ST);
3124 1.1 thorpej flowctl = 0;
3125 1.1 thorpej }
3126 1.1 thorpej
3127 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXCFG, sc->sc_txcfg);
3128 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXCFG, sc->sc_rxcfg);
3129 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_IMR, sc->sc_imr);
3130 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_FLOWCTL, flowctl);
3131 1.15 thorpej }
3132 1.15 thorpej
3133 1.15 thorpej /*
3134 1.15 thorpej * sip_dp83815_mii_readreg: [mii interface function]
3135 1.15 thorpej *
3136 1.15 thorpej * Read a PHY register on the MII.
3137 1.15 thorpej */
3138 1.15 thorpej int
3139 1.24.2.2 nathanw SIP_DECL(dp83815_mii_readreg)(struct device *self, int phy, int reg)
3140 1.15 thorpej {
3141 1.15 thorpej struct sip_softc *sc = (struct sip_softc *) self;
3142 1.15 thorpej u_int32_t val;
3143 1.15 thorpej
3144 1.15 thorpej /*
3145 1.15 thorpej * The DP83815 only has an internal PHY. Only allow
3146 1.15 thorpej * MII address 0.
3147 1.15 thorpej */
3148 1.15 thorpej if (phy != 0)
3149 1.15 thorpej return (0);
3150 1.15 thorpej
3151 1.15 thorpej /*
3152 1.15 thorpej * Apparently, after a reset, the DP83815 can take a while
3153 1.15 thorpej * to respond. During this recovery period, the BMSR returns
3154 1.15 thorpej * a value of 0. Catch this -- it's not supposed to happen
3155 1.15 thorpej * (the BMSR has some hardcoded-to-1 bits), and wait for the
3156 1.15 thorpej * PHY to come back to life.
3157 1.15 thorpej *
3158 1.15 thorpej * This works out because the BMSR is the first register
3159 1.15 thorpej * read during the PHY probe process.
3160 1.15 thorpej */
3161 1.15 thorpej do {
3162 1.15 thorpej val = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_NS_PHY(reg));
3163 1.15 thorpej } while (reg == MII_BMSR && val == 0);
3164 1.15 thorpej
3165 1.15 thorpej return (val & 0xffff);
3166 1.15 thorpej }
3167 1.15 thorpej
3168 1.15 thorpej /*
3169 1.15 thorpej * sip_dp83815_mii_writereg: [mii interface function]
3170 1.15 thorpej *
3171 1.15 thorpej * Write a PHY register to the MII.
3172 1.15 thorpej */
3173 1.15 thorpej void
3174 1.24.2.2 nathanw SIP_DECL(dp83815_mii_writereg)(struct device *self, int phy, int reg, int val)
3175 1.15 thorpej {
3176 1.15 thorpej struct sip_softc *sc = (struct sip_softc *) self;
3177 1.15 thorpej
3178 1.15 thorpej /*
3179 1.15 thorpej * The DP83815 only has an internal PHY. Only allow
3180 1.15 thorpej * MII address 0.
3181 1.15 thorpej */
3182 1.15 thorpej if (phy != 0)
3183 1.15 thorpej return;
3184 1.15 thorpej
3185 1.15 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_NS_PHY(reg), val);
3186 1.15 thorpej }
3187 1.15 thorpej
3188 1.15 thorpej /*
3189 1.15 thorpej * sip_dp83815_mii_statchg: [mii interface function]
3190 1.15 thorpej *
3191 1.15 thorpej * Callback from MII layer when media changes.
3192 1.15 thorpej */
3193 1.15 thorpej void
3194 1.24.2.2 nathanw SIP_DECL(dp83815_mii_statchg)(struct device *self)
3195 1.15 thorpej {
3196 1.15 thorpej struct sip_softc *sc = (struct sip_softc *) self;
3197 1.15 thorpej
3198 1.15 thorpej /*
3199 1.15 thorpej * Update TXCFG for full-duplex operation.
3200 1.15 thorpej */
3201 1.15 thorpej if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
3202 1.15 thorpej sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
3203 1.15 thorpej else
3204 1.15 thorpej sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
3205 1.15 thorpej
3206 1.15 thorpej /*
3207 1.15 thorpej * Update RXCFG for full-duplex or loopback.
3208 1.15 thorpej */
3209 1.15 thorpej if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0 ||
3210 1.15 thorpej IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_LOOP)
3211 1.15 thorpej sc->sc_rxcfg |= RXCFG_ATX;
3212 1.15 thorpej else
3213 1.15 thorpej sc->sc_rxcfg &= ~RXCFG_ATX;
3214 1.15 thorpej
3215 1.15 thorpej /*
3216 1.15 thorpej * XXX 802.3x flow control.
3217 1.15 thorpej */
3218 1.15 thorpej
3219 1.15 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXCFG, sc->sc_txcfg);
3220 1.15 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXCFG, sc->sc_rxcfg);
3221 1.24.2.1 nathanw }
3222 1.24.2.2 nathanw #endif /* DP83820 */
3223 1.24.2.1 nathanw
3224 1.24.2.2 nathanw #if defined(DP83820)
3225 1.24.2.2 nathanw void
3226 1.24.2.5 nathanw SIP_DECL(dp83820_read_macaddr)(struct sip_softc *sc,
3227 1.24.2.5 nathanw const struct pci_attach_args *pa, u_int8_t *enaddr)
3228 1.24.2.2 nathanw {
3229 1.24.2.2 nathanw u_int16_t eeprom_data[SIP_DP83820_EEPROM_LENGTH / 2];
3230 1.24.2.2 nathanw u_int8_t cksum, *e, match;
3231 1.24.2.2 nathanw int i;
3232 1.24.2.2 nathanw
3233 1.24.2.2 nathanw /*
3234 1.24.2.2 nathanw * EEPROM data format for the DP83820 can be found in
3235 1.24.2.2 nathanw * the DP83820 manual, section 4.2.4.
3236 1.24.2.2 nathanw */
3237 1.24.2.2 nathanw
3238 1.24.2.2 nathanw SIP_DECL(read_eeprom)(sc, 0,
3239 1.24.2.2 nathanw sizeof(eeprom_data) / sizeof(eeprom_data[0]), eeprom_data);
3240 1.24.2.2 nathanw
3241 1.24.2.2 nathanw match = eeprom_data[SIP_DP83820_EEPROM_CHECKSUM / 2] >> 8;
3242 1.24.2.2 nathanw match = ~(match - 1);
3243 1.24.2.2 nathanw
3244 1.24.2.2 nathanw cksum = 0x55;
3245 1.24.2.2 nathanw e = (u_int8_t *) eeprom_data;
3246 1.24.2.2 nathanw for (i = 0; i < SIP_DP83820_EEPROM_CHECKSUM; i++)
3247 1.24.2.2 nathanw cksum += *e++;
3248 1.24.2.2 nathanw
3249 1.24.2.2 nathanw if (cksum != match)
3250 1.24.2.2 nathanw printf("%s: Checksum (%x) mismatch (%x)",
3251 1.24.2.2 nathanw sc->sc_dev.dv_xname, cksum, match);
3252 1.24.2.2 nathanw
3253 1.24.2.2 nathanw enaddr[0] = eeprom_data[SIP_DP83820_EEPROM_PMATCH2 / 2] & 0xff;
3254 1.24.2.2 nathanw enaddr[1] = eeprom_data[SIP_DP83820_EEPROM_PMATCH2 / 2] >> 8;
3255 1.24.2.2 nathanw enaddr[2] = eeprom_data[SIP_DP83820_EEPROM_PMATCH1 / 2] & 0xff;
3256 1.24.2.2 nathanw enaddr[3] = eeprom_data[SIP_DP83820_EEPROM_PMATCH1 / 2] >> 8;
3257 1.24.2.2 nathanw enaddr[4] = eeprom_data[SIP_DP83820_EEPROM_PMATCH0 / 2] & 0xff;
3258 1.24.2.2 nathanw enaddr[5] = eeprom_data[SIP_DP83820_EEPROM_PMATCH0 / 2] >> 8;
3259 1.24.2.2 nathanw }
3260 1.24.2.2 nathanw #else /* ! DP83820 */
3261 1.24.2.1 nathanw void
3262 1.24.2.5 nathanw SIP_DECL(sis900_read_macaddr)(struct sip_softc *sc,
3263 1.24.2.5 nathanw const struct pci_attach_args *pa, u_int8_t *enaddr)
3264 1.24.2.1 nathanw {
3265 1.24.2.1 nathanw u_int16_t myea[ETHER_ADDR_LEN / 2];
3266 1.24.2.1 nathanw
3267 1.24.2.7 nathanw switch (sc->sc_rev) {
3268 1.24.2.5 nathanw case SIS_REV_630S:
3269 1.24.2.5 nathanw case SIS_REV_630E:
3270 1.24.2.5 nathanw case SIS_REV_630EA1:
3271 1.24.2.7 nathanw case SIS_REV_630ET:
3272 1.24.2.6 nathanw case SIS_REV_635:
3273 1.24.2.5 nathanw /*
3274 1.24.2.5 nathanw * The MAC address for the on-board Ethernet of
3275 1.24.2.5 nathanw * the SiS 630 chipset is in the NVRAM. Kick
3276 1.24.2.5 nathanw * the chip into re-loading it from NVRAM, and
3277 1.24.2.5 nathanw * read the MAC address out of the filter registers.
3278 1.24.2.5 nathanw */
3279 1.24.2.5 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_RLD);
3280 1.24.2.5 nathanw
3281 1.24.2.5 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
3282 1.24.2.5 nathanw RFCR_RFADDR_NODE0);
3283 1.24.2.5 nathanw myea[0] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
3284 1.24.2.5 nathanw 0xffff;
3285 1.24.2.5 nathanw
3286 1.24.2.5 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
3287 1.24.2.5 nathanw RFCR_RFADDR_NODE2);
3288 1.24.2.5 nathanw myea[1] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
3289 1.24.2.5 nathanw 0xffff;
3290 1.24.2.5 nathanw
3291 1.24.2.5 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
3292 1.24.2.5 nathanw RFCR_RFADDR_NODE4);
3293 1.24.2.5 nathanw myea[2] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
3294 1.24.2.5 nathanw 0xffff;
3295 1.24.2.5 nathanw break;
3296 1.24.2.5 nathanw
3297 1.24.2.5 nathanw default:
3298 1.24.2.5 nathanw SIP_DECL(read_eeprom)(sc, SIP_EEPROM_ETHERNET_ID0 >> 1,
3299 1.24.2.5 nathanw sizeof(myea) / sizeof(myea[0]), myea);
3300 1.24.2.5 nathanw }
3301 1.24.2.1 nathanw
3302 1.24.2.1 nathanw enaddr[0] = myea[0] & 0xff;
3303 1.24.2.1 nathanw enaddr[1] = myea[0] >> 8;
3304 1.24.2.1 nathanw enaddr[2] = myea[1] & 0xff;
3305 1.24.2.1 nathanw enaddr[3] = myea[1] >> 8;
3306 1.24.2.1 nathanw enaddr[4] = myea[2] & 0xff;
3307 1.24.2.1 nathanw enaddr[5] = myea[2] >> 8;
3308 1.24.2.1 nathanw }
3309 1.24.2.1 nathanw
3310 1.24.2.2 nathanw /* Table and macro to bit-reverse an octet. */
3311 1.24.2.2 nathanw static const u_int8_t bbr4[] = {0,8,4,12,2,10,6,14,1,9,5,13,3,11,7,15};
3312 1.24.2.1 nathanw #define bbr(v) ((bbr4[(v)&0xf] << 4) | bbr4[((v)>>4) & 0xf])
3313 1.24.2.1 nathanw
3314 1.24.2.1 nathanw void
3315 1.24.2.5 nathanw SIP_DECL(dp83815_read_macaddr)(struct sip_softc *sc,
3316 1.24.2.5 nathanw const struct pci_attach_args *pa, u_int8_t *enaddr)
3317 1.24.2.1 nathanw {
3318 1.24.2.1 nathanw u_int16_t eeprom_data[SIP_DP83815_EEPROM_LENGTH / 2], *ea;
3319 1.24.2.1 nathanw u_int8_t cksum, *e, match;
3320 1.24.2.1 nathanw int i;
3321 1.24.2.1 nathanw
3322 1.24.2.2 nathanw SIP_DECL(read_eeprom)(sc, 0, sizeof(eeprom_data) /
3323 1.24.2.2 nathanw sizeof(eeprom_data[0]), eeprom_data);
3324 1.24.2.1 nathanw
3325 1.24.2.1 nathanw match = eeprom_data[SIP_DP83815_EEPROM_CHECKSUM/2] >> 8;
3326 1.24.2.1 nathanw match = ~(match - 1);
3327 1.24.2.1 nathanw
3328 1.24.2.1 nathanw cksum = 0x55;
3329 1.24.2.1 nathanw e = (u_int8_t *) eeprom_data;
3330 1.24.2.1 nathanw for (i=0 ; i<SIP_DP83815_EEPROM_CHECKSUM ; i++) {
3331 1.24.2.1 nathanw cksum += *e++;
3332 1.24.2.1 nathanw }
3333 1.24.2.1 nathanw if (cksum != match) {
3334 1.24.2.1 nathanw printf("%s: Checksum (%x) mismatch (%x)",
3335 1.24.2.1 nathanw sc->sc_dev.dv_xname, cksum, match);
3336 1.24.2.1 nathanw }
3337 1.24.2.1 nathanw
3338 1.24.2.1 nathanw /*
3339 1.24.2.1 nathanw * Unrolled because it makes slightly more sense this way.
3340 1.24.2.1 nathanw * The DP83815 stores the MAC address in bit 0 of word 6
3341 1.24.2.1 nathanw * through bit 15 of word 8.
3342 1.24.2.1 nathanw */
3343 1.24.2.1 nathanw ea = &eeprom_data[6];
3344 1.24.2.1 nathanw enaddr[0] = ((*ea & 0x1) << 7);
3345 1.24.2.1 nathanw ea++;
3346 1.24.2.1 nathanw enaddr[0] |= ((*ea & 0xFE00) >> 9);
3347 1.24.2.1 nathanw enaddr[1] = ((*ea & 0x1FE) >> 1);
3348 1.24.2.1 nathanw enaddr[2] = ((*ea & 0x1) << 7);
3349 1.24.2.1 nathanw ea++;
3350 1.24.2.1 nathanw enaddr[2] |= ((*ea & 0xFE00) >> 9);
3351 1.24.2.1 nathanw enaddr[3] = ((*ea & 0x1FE) >> 1);
3352 1.24.2.1 nathanw enaddr[4] = ((*ea & 0x1) << 7);
3353 1.24.2.1 nathanw ea++;
3354 1.24.2.1 nathanw enaddr[4] |= ((*ea & 0xFE00) >> 9);
3355 1.24.2.1 nathanw enaddr[5] = ((*ea & 0x1FE) >> 1);
3356 1.24.2.1 nathanw
3357 1.24.2.1 nathanw /*
3358 1.24.2.1 nathanw * In case that's not weird enough, we also need to reverse
3359 1.24.2.1 nathanw * the bits in each byte. This all actually makes more sense
3360 1.24.2.1 nathanw * if you think about the EEPROM storage as an array of bits
3361 1.24.2.1 nathanw * being shifted into bytes, but that's not how we're looking
3362 1.24.2.1 nathanw * at it here...
3363 1.24.2.1 nathanw */
3364 1.24.2.2 nathanw for (i = 0; i < 6 ;i++)
3365 1.24.2.1 nathanw enaddr[i] = bbr(enaddr[i]);
3366 1.1 thorpej }
3367 1.24.2.2 nathanw #endif /* DP83820 */
3368 1.1 thorpej
3369 1.1 thorpej /*
3370 1.1 thorpej * sip_mediastatus: [ifmedia interface function]
3371 1.1 thorpej *
3372 1.1 thorpej * Get the current interface media status.
3373 1.1 thorpej */
3374 1.1 thorpej void
3375 1.24.2.2 nathanw SIP_DECL(mediastatus)(struct ifnet *ifp, struct ifmediareq *ifmr)
3376 1.1 thorpej {
3377 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
3378 1.1 thorpej
3379 1.1 thorpej mii_pollstat(&sc->sc_mii);
3380 1.1 thorpej ifmr->ifm_status = sc->sc_mii.mii_media_status;
3381 1.1 thorpej ifmr->ifm_active = sc->sc_mii.mii_media_active;
3382 1.1 thorpej }
3383 1.1 thorpej
3384 1.1 thorpej /*
3385 1.1 thorpej * sip_mediachange: [ifmedia interface function]
3386 1.1 thorpej *
3387 1.1 thorpej * Set hardware to newly-selected media.
3388 1.1 thorpej */
3389 1.1 thorpej int
3390 1.24.2.2 nathanw SIP_DECL(mediachange)(struct ifnet *ifp)
3391 1.1 thorpej {
3392 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
3393 1.1 thorpej
3394 1.1 thorpej if (ifp->if_flags & IFF_UP)
3395 1.1 thorpej mii_mediachg(&sc->sc_mii);
3396 1.1 thorpej return (0);
3397 1.1 thorpej }
3398