if_sip.c revision 1.24.2.2 1 1.24.2.2 nathanw /* $NetBSD: if_sip.c,v 1.24.2.2 2001/06/21 20:04:49 nathanw Exp $ */
2 1.24.2.2 nathanw
3 1.24.2.2 nathanw /*-
4 1.24.2.2 nathanw * Copyright (c) 2001 The NetBSD Foundation, Inc.
5 1.24.2.2 nathanw * All rights reserved.
6 1.24.2.2 nathanw *
7 1.24.2.2 nathanw * This code is derived from software contributed to The NetBSD Foundation
8 1.24.2.2 nathanw * by Jason R. Thorpe.
9 1.24.2.2 nathanw *
10 1.24.2.2 nathanw * Redistribution and use in source and binary forms, with or without
11 1.24.2.2 nathanw * modification, are permitted provided that the following conditions
12 1.24.2.2 nathanw * are met:
13 1.24.2.2 nathanw * 1. Redistributions of source code must retain the above copyright
14 1.24.2.2 nathanw * notice, this list of conditions and the following disclaimer.
15 1.24.2.2 nathanw * 2. Redistributions in binary form must reproduce the above copyright
16 1.24.2.2 nathanw * notice, this list of conditions and the following disclaimer in the
17 1.24.2.2 nathanw * documentation and/or other materials provided with the distribution.
18 1.24.2.2 nathanw * 3. All advertising materials mentioning features or use of this software
19 1.24.2.2 nathanw * must display the following acknowledgement:
20 1.24.2.2 nathanw * This product includes software developed by the NetBSD
21 1.24.2.2 nathanw * Foundation, Inc. and its contributors.
22 1.24.2.2 nathanw * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.24.2.2 nathanw * contributors may be used to endorse or promote products derived
24 1.24.2.2 nathanw * from this software without specific prior written permission.
25 1.24.2.2 nathanw *
26 1.24.2.2 nathanw * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.24.2.2 nathanw * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.24.2.2 nathanw * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.24.2.2 nathanw * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.24.2.2 nathanw * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.24.2.2 nathanw * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.24.2.2 nathanw * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.24.2.2 nathanw * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.24.2.2 nathanw * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.24.2.2 nathanw * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.24.2.2 nathanw * POSSIBILITY OF SUCH DAMAGE.
37 1.24.2.2 nathanw */
38 1.1 thorpej
39 1.1 thorpej /*-
40 1.1 thorpej * Copyright (c) 1999 Network Computer, Inc.
41 1.1 thorpej * All rights reserved.
42 1.1 thorpej *
43 1.1 thorpej * Redistribution and use in source and binary forms, with or without
44 1.1 thorpej * modification, are permitted provided that the following conditions
45 1.1 thorpej * are met:
46 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
47 1.1 thorpej * notice, this list of conditions and the following disclaimer.
48 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
49 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
50 1.1 thorpej * documentation and/or other materials provided with the distribution.
51 1.1 thorpej * 3. Neither the name of Network Computer, Inc. nor the names of its
52 1.1 thorpej * contributors may be used to endorse or promote products derived
53 1.1 thorpej * from this software without specific prior written permission.
54 1.1 thorpej *
55 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY NETWORK COMPUTER, INC. AND CONTRIBUTORS
56 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
57 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
58 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
59 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
60 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
61 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
62 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
63 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
64 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
65 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
66 1.1 thorpej */
67 1.1 thorpej
68 1.1 thorpej /*
69 1.24.2.2 nathanw * Device driver for the Silicon Integrated Systems SiS 900,
70 1.24.2.2 nathanw * SiS 7016 10/100, National Semiconductor DP83815 10/100, and
71 1.24.2.2 nathanw * National Semiconductor DP83820 10/100/1000 PCI Ethernet
72 1.24.2.2 nathanw * controllers.
73 1.1 thorpej *
74 1.24.2.2 nathanw * Originally written to support the SiS 900 by Jason R. Thorpe for
75 1.24.2.2 nathanw * Network Computer, Inc.
76 1.24.2.2 nathanw *
77 1.24.2.2 nathanw * TODO:
78 1.24.2.2 nathanw *
79 1.24.2.2 nathanw * - Support the 10-bit interface on the DP83820 (for fiber).
80 1.24.2.2 nathanw *
81 1.24.2.2 nathanw * - Support jumbo packets on the DP83820.
82 1.24.2.2 nathanw *
83 1.24.2.2 nathanw * - Reduce the interrupt load.
84 1.1 thorpej */
85 1.1 thorpej
86 1.1 thorpej #include "bpfilter.h"
87 1.1 thorpej
88 1.1 thorpej #include <sys/param.h>
89 1.1 thorpej #include <sys/systm.h>
90 1.9 thorpej #include <sys/callout.h>
91 1.1 thorpej #include <sys/mbuf.h>
92 1.1 thorpej #include <sys/malloc.h>
93 1.1 thorpej #include <sys/kernel.h>
94 1.1 thorpej #include <sys/socket.h>
95 1.1 thorpej #include <sys/ioctl.h>
96 1.1 thorpej #include <sys/errno.h>
97 1.1 thorpej #include <sys/device.h>
98 1.1 thorpej #include <sys/queue.h>
99 1.1 thorpej
100 1.12 mrg #include <uvm/uvm_extern.h> /* for PAGE_SIZE */
101 1.1 thorpej
102 1.1 thorpej #include <net/if.h>
103 1.1 thorpej #include <net/if_dl.h>
104 1.1 thorpej #include <net/if_media.h>
105 1.1 thorpej #include <net/if_ether.h>
106 1.1 thorpej
107 1.1 thorpej #if NBPFILTER > 0
108 1.1 thorpej #include <net/bpf.h>
109 1.1 thorpej #endif
110 1.1 thorpej
111 1.1 thorpej #include <machine/bus.h>
112 1.1 thorpej #include <machine/intr.h>
113 1.14 tsutsui #include <machine/endian.h>
114 1.1 thorpej
115 1.15 thorpej #include <dev/mii/mii.h>
116 1.1 thorpej #include <dev/mii/miivar.h>
117 1.24.2.2 nathanw #ifdef DP83820
118 1.24.2.2 nathanw #include <dev/mii/mii_bitbang.h>
119 1.24.2.2 nathanw #endif /* DP83820 */
120 1.1 thorpej
121 1.1 thorpej #include <dev/pci/pcireg.h>
122 1.1 thorpej #include <dev/pci/pcivar.h>
123 1.1 thorpej #include <dev/pci/pcidevs.h>
124 1.1 thorpej
125 1.1 thorpej #include <dev/pci/if_sipreg.h>
126 1.1 thorpej
127 1.24.2.2 nathanw #ifdef DP83820 /* DP83820 Gigabit Ethernet */
128 1.24.2.2 nathanw #define SIP_DECL(x) __CONCAT(gsip_,x)
129 1.24.2.2 nathanw #else /* SiS900 and DP83815 */
130 1.24.2.2 nathanw #define SIP_DECL(x) __CONCAT(sip_,x)
131 1.24.2.2 nathanw #endif
132 1.24.2.2 nathanw
133 1.24.2.2 nathanw #define SIP_STR(x) __STRING(SIP_DECL(x))
134 1.24.2.2 nathanw
135 1.1 thorpej /*
136 1.1 thorpej * Transmit descriptor list size. This is arbitrary, but allocate
137 1.24.2.2 nathanw * enough descriptors for 128 pending transmissions, and 8 segments
138 1.1 thorpej * per packet. This MUST work out to a power of 2.
139 1.1 thorpej */
140 1.24.2.2 nathanw #define SIP_NTXSEGS 8
141 1.1 thorpej
142 1.24.2.2 nathanw #define SIP_TXQUEUELEN 256
143 1.1 thorpej #define SIP_NTXDESC (SIP_TXQUEUELEN * SIP_NTXSEGS)
144 1.1 thorpej #define SIP_NTXDESC_MASK (SIP_NTXDESC - 1)
145 1.1 thorpej #define SIP_NEXTTX(x) (((x) + 1) & SIP_NTXDESC_MASK)
146 1.1 thorpej
147 1.1 thorpej /*
148 1.1 thorpej * Receive descriptor list size. We have one Rx buffer per incoming
149 1.1 thorpej * packet, so this logic is a little simpler.
150 1.1 thorpej */
151 1.24.2.2 nathanw #define SIP_NRXDESC 128
152 1.1 thorpej #define SIP_NRXDESC_MASK (SIP_NRXDESC - 1)
153 1.1 thorpej #define SIP_NEXTRX(x) (((x) + 1) & SIP_NRXDESC_MASK)
154 1.1 thorpej
155 1.1 thorpej /*
156 1.1 thorpej * Control structures are DMA'd to the SiS900 chip. We allocate them in
157 1.1 thorpej * a single clump that maps to a single DMA segment to make several things
158 1.1 thorpej * easier.
159 1.1 thorpej */
160 1.1 thorpej struct sip_control_data {
161 1.1 thorpej /*
162 1.1 thorpej * The transmit descriptors.
163 1.1 thorpej */
164 1.1 thorpej struct sip_desc scd_txdescs[SIP_NTXDESC];
165 1.1 thorpej
166 1.1 thorpej /*
167 1.1 thorpej * The receive descriptors.
168 1.1 thorpej */
169 1.1 thorpej struct sip_desc scd_rxdescs[SIP_NRXDESC];
170 1.1 thorpej };
171 1.1 thorpej
172 1.1 thorpej #define SIP_CDOFF(x) offsetof(struct sip_control_data, x)
173 1.1 thorpej #define SIP_CDTXOFF(x) SIP_CDOFF(scd_txdescs[(x)])
174 1.1 thorpej #define SIP_CDRXOFF(x) SIP_CDOFF(scd_rxdescs[(x)])
175 1.1 thorpej
176 1.1 thorpej /*
177 1.1 thorpej * Software state for transmit jobs.
178 1.1 thorpej */
179 1.1 thorpej struct sip_txsoft {
180 1.1 thorpej struct mbuf *txs_mbuf; /* head of our mbuf chain */
181 1.1 thorpej bus_dmamap_t txs_dmamap; /* our DMA map */
182 1.1 thorpej int txs_firstdesc; /* first descriptor in packet */
183 1.1 thorpej int txs_lastdesc; /* last descriptor in packet */
184 1.1 thorpej SIMPLEQ_ENTRY(sip_txsoft) txs_q;
185 1.1 thorpej };
186 1.1 thorpej
187 1.1 thorpej SIMPLEQ_HEAD(sip_txsq, sip_txsoft);
188 1.1 thorpej
189 1.1 thorpej /*
190 1.1 thorpej * Software state for receive jobs.
191 1.1 thorpej */
192 1.1 thorpej struct sip_rxsoft {
193 1.1 thorpej struct mbuf *rxs_mbuf; /* head of our mbuf chain */
194 1.1 thorpej bus_dmamap_t rxs_dmamap; /* our DMA map */
195 1.1 thorpej };
196 1.1 thorpej
197 1.1 thorpej /*
198 1.1 thorpej * Software state per device.
199 1.1 thorpej */
200 1.1 thorpej struct sip_softc {
201 1.1 thorpej struct device sc_dev; /* generic device information */
202 1.1 thorpej bus_space_tag_t sc_st; /* bus space tag */
203 1.1 thorpej bus_space_handle_t sc_sh; /* bus space handle */
204 1.1 thorpej bus_dma_tag_t sc_dmat; /* bus DMA tag */
205 1.1 thorpej struct ethercom sc_ethercom; /* ethernet common data */
206 1.1 thorpej void *sc_sdhook; /* shutdown hook */
207 1.15 thorpej
208 1.15 thorpej const struct sip_product *sc_model; /* which model are we? */
209 1.1 thorpej
210 1.1 thorpej void *sc_ih; /* interrupt cookie */
211 1.1 thorpej
212 1.1 thorpej struct mii_data sc_mii; /* MII/media information */
213 1.1 thorpej
214 1.9 thorpej struct callout sc_tick_ch; /* tick callout */
215 1.9 thorpej
216 1.1 thorpej bus_dmamap_t sc_cddmamap; /* control data DMA map */
217 1.1 thorpej #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
218 1.1 thorpej
219 1.1 thorpej /*
220 1.1 thorpej * Software state for transmit and receive descriptors.
221 1.1 thorpej */
222 1.1 thorpej struct sip_txsoft sc_txsoft[SIP_TXQUEUELEN];
223 1.1 thorpej struct sip_rxsoft sc_rxsoft[SIP_NRXDESC];
224 1.1 thorpej
225 1.1 thorpej /*
226 1.1 thorpej * Control data structures.
227 1.1 thorpej */
228 1.1 thorpej struct sip_control_data *sc_control_data;
229 1.1 thorpej #define sc_txdescs sc_control_data->scd_txdescs
230 1.1 thorpej #define sc_rxdescs sc_control_data->scd_rxdescs
231 1.1 thorpej
232 1.24.2.2 nathanw #ifdef SIP_EVENT_COUNTERS
233 1.24.2.2 nathanw /*
234 1.24.2.2 nathanw * Event counters.
235 1.24.2.2 nathanw */
236 1.24.2.2 nathanw struct evcnt sc_ev_txsstall; /* Tx stalled due to no txs */
237 1.24.2.2 nathanw struct evcnt sc_ev_txdstall; /* Tx stalled due to no txd */
238 1.24.2.2 nathanw struct evcnt sc_ev_txintr; /* Tx interrupts */
239 1.24.2.2 nathanw struct evcnt sc_ev_rxintr; /* Rx interrupts */
240 1.24.2.2 nathanw #ifdef DP83820
241 1.24.2.2 nathanw struct evcnt sc_ev_rxipsum; /* IP checksums checked in-bound */
242 1.24.2.2 nathanw struct evcnt sc_ev_rxtcpsum; /* TCP checksums checked in-bound */
243 1.24.2.2 nathanw struct evcnt sc_ev_rxudpsum; /* UDP checksums checked in-boudn */
244 1.24.2.2 nathanw struct evcnt sc_ev_txipsum; /* IP checksums comp. out-bound */
245 1.24.2.2 nathanw struct evcnt sc_ev_txtcpsum; /* TCP checksums comp. out-bound */
246 1.24.2.2 nathanw struct evcnt sc_ev_txudpsum; /* UDP checksums comp. out-bound */
247 1.24.2.2 nathanw #endif /* DP83820 */
248 1.24.2.2 nathanw #endif /* SIP_EVENT_COUNTERS */
249 1.24.2.2 nathanw
250 1.1 thorpej u_int32_t sc_txcfg; /* prototype TXCFG register */
251 1.1 thorpej u_int32_t sc_rxcfg; /* prototype RXCFG register */
252 1.1 thorpej u_int32_t sc_imr; /* prototype IMR register */
253 1.1 thorpej u_int32_t sc_rfcr; /* prototype RFCR register */
254 1.1 thorpej
255 1.24.2.2 nathanw u_int32_t sc_cfg; /* prototype CFG register */
256 1.24.2.2 nathanw
257 1.24.2.2 nathanw #ifdef DP83820
258 1.24.2.2 nathanw u_int32_t sc_gpior; /* prototype GPIOR register */
259 1.24.2.2 nathanw #endif /* DP83820 */
260 1.24.2.2 nathanw
261 1.1 thorpej u_int32_t sc_tx_fill_thresh; /* transmit fill threshold */
262 1.1 thorpej u_int32_t sc_tx_drain_thresh; /* transmit drain threshold */
263 1.1 thorpej
264 1.1 thorpej u_int32_t sc_rx_drain_thresh; /* receive drain threshold */
265 1.1 thorpej
266 1.1 thorpej int sc_flags; /* misc. flags; see below */
267 1.1 thorpej
268 1.1 thorpej int sc_txfree; /* number of free Tx descriptors */
269 1.1 thorpej int sc_txnext; /* next ready Tx descriptor */
270 1.1 thorpej
271 1.1 thorpej struct sip_txsq sc_txfreeq; /* free Tx descsofts */
272 1.1 thorpej struct sip_txsq sc_txdirtyq; /* dirty Tx descsofts */
273 1.1 thorpej
274 1.1 thorpej int sc_rxptr; /* next ready Rx descriptor/descsoft */
275 1.1 thorpej };
276 1.1 thorpej
277 1.1 thorpej /* sc_flags */
278 1.1 thorpej #define SIPF_PAUSED 0x00000001 /* paused (802.3x flow control) */
279 1.1 thorpej
280 1.24.2.2 nathanw #ifdef SIP_EVENT_COUNTERS
281 1.24.2.2 nathanw #define SIP_EVCNT_INCR(ev) (ev)->ev_count++
282 1.24.2.2 nathanw #else
283 1.24.2.2 nathanw #define SIP_EVCNT_INCR(ev) /* nothing */
284 1.24.2.2 nathanw #endif
285 1.24.2.2 nathanw
286 1.1 thorpej #define SIP_CDTXADDR(sc, x) ((sc)->sc_cddma + SIP_CDTXOFF((x)))
287 1.1 thorpej #define SIP_CDRXADDR(sc, x) ((sc)->sc_cddma + SIP_CDRXOFF((x)))
288 1.1 thorpej
289 1.1 thorpej #define SIP_CDTXSYNC(sc, x, n, ops) \
290 1.1 thorpej do { \
291 1.1 thorpej int __x, __n; \
292 1.1 thorpej \
293 1.1 thorpej __x = (x); \
294 1.1 thorpej __n = (n); \
295 1.1 thorpej \
296 1.1 thorpej /* If it will wrap around, sync to the end of the ring. */ \
297 1.1 thorpej if ((__x + __n) > SIP_NTXDESC) { \
298 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
299 1.1 thorpej SIP_CDTXOFF(__x), sizeof(struct sip_desc) * \
300 1.1 thorpej (SIP_NTXDESC - __x), (ops)); \
301 1.1 thorpej __n -= (SIP_NTXDESC - __x); \
302 1.1 thorpej __x = 0; \
303 1.1 thorpej } \
304 1.1 thorpej \
305 1.1 thorpej /* Now sync whatever is left. */ \
306 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
307 1.1 thorpej SIP_CDTXOFF(__x), sizeof(struct sip_desc) * __n, (ops)); \
308 1.1 thorpej } while (0)
309 1.1 thorpej
310 1.1 thorpej #define SIP_CDRXSYNC(sc, x, ops) \
311 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
312 1.1 thorpej SIP_CDRXOFF((x)), sizeof(struct sip_desc), (ops))
313 1.1 thorpej
314 1.1 thorpej /*
315 1.1 thorpej * Note we rely on MCLBYTES being a power of two below.
316 1.1 thorpej */
317 1.24.2.2 nathanw #ifdef DP83820
318 1.24.2.2 nathanw #define SIP_INIT_RXDESC_EXTSTS __sipd->sipd_extsts = 0;
319 1.24.2.2 nathanw #else
320 1.24.2.2 nathanw #define SIP_INIT_RXDESC_EXTSTS /* nothing */
321 1.24.2.2 nathanw #endif
322 1.1 thorpej #define SIP_INIT_RXDESC(sc, x) \
323 1.1 thorpej do { \
324 1.1 thorpej struct sip_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)]; \
325 1.1 thorpej struct sip_desc *__sipd = &(sc)->sc_rxdescs[(x)]; \
326 1.1 thorpej \
327 1.15 thorpej __sipd->sipd_link = htole32(SIP_CDRXADDR((sc), SIP_NEXTRX((x)))); \
328 1.15 thorpej __sipd->sipd_bufptr = htole32(__rxs->rxs_dmamap->dm_segs[0].ds_addr); \
329 1.14 tsutsui __sipd->sipd_cmdsts = htole32(CMDSTS_INTR | \
330 1.14 tsutsui ((MCLBYTES - 1) & CMDSTS_SIZE_MASK)); \
331 1.24.2.2 nathanw SIP_INIT_RXDESC_EXTSTS \
332 1.1 thorpej SIP_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
333 1.1 thorpej } while (0)
334 1.1 thorpej
335 1.14 tsutsui #define SIP_TIMEOUT 1000
336 1.14 tsutsui
337 1.24.2.2 nathanw void SIP_DECL(start)(struct ifnet *);
338 1.24.2.2 nathanw void SIP_DECL(watchdog)(struct ifnet *);
339 1.24.2.2 nathanw int SIP_DECL(ioctl)(struct ifnet *, u_long, caddr_t);
340 1.24.2.2 nathanw int SIP_DECL(init)(struct ifnet *);
341 1.24.2.2 nathanw void SIP_DECL(stop)(struct ifnet *, int);
342 1.24.2.2 nathanw
343 1.24.2.2 nathanw void SIP_DECL(shutdown)(void *);
344 1.24.2.2 nathanw
345 1.24.2.2 nathanw void SIP_DECL(reset)(struct sip_softc *);
346 1.24.2.2 nathanw void SIP_DECL(rxdrain)(struct sip_softc *);
347 1.24.2.2 nathanw int SIP_DECL(add_rxbuf)(struct sip_softc *, int);
348 1.24.2.2 nathanw void SIP_DECL(read_eeprom)(struct sip_softc *, int, int, u_int16_t *);
349 1.24.2.2 nathanw void SIP_DECL(tick)(void *);
350 1.24.2.2 nathanw
351 1.24.2.2 nathanw #if !defined(DP83820)
352 1.24.2.2 nathanw void SIP_DECL(sis900_set_filter)(struct sip_softc *);
353 1.24.2.2 nathanw #endif /* ! DP83820 */
354 1.24.2.2 nathanw void SIP_DECL(dp83815_set_filter)(struct sip_softc *);
355 1.1 thorpej
356 1.24.2.2 nathanw #if defined(DP83820)
357 1.24.2.2 nathanw void SIP_DECL(dp83820_read_macaddr)(struct sip_softc *, u_int8_t *);
358 1.24.2.2 nathanw #else
359 1.24.2.2 nathanw void SIP_DECL(sis900_read_macaddr)(struct sip_softc *, u_int8_t *);
360 1.24.2.2 nathanw void SIP_DECL(dp83815_read_macaddr)(struct sip_softc *, u_int8_t *);
361 1.24.2.2 nathanw #endif /* DP83820 */
362 1.24.2.2 nathanw
363 1.24.2.2 nathanw int SIP_DECL(intr)(void *);
364 1.24.2.2 nathanw void SIP_DECL(txintr)(struct sip_softc *);
365 1.24.2.2 nathanw void SIP_DECL(rxintr)(struct sip_softc *);
366 1.24.2.2 nathanw
367 1.24.2.2 nathanw #if defined(DP83820)
368 1.24.2.2 nathanw int SIP_DECL(dp83820_mii_readreg)(struct device *, int, int);
369 1.24.2.2 nathanw void SIP_DECL(dp83820_mii_writereg)(struct device *, int, int, int);
370 1.24.2.2 nathanw void SIP_DECL(dp83820_mii_statchg)(struct device *);
371 1.24.2.2 nathanw #else
372 1.24.2.2 nathanw int SIP_DECL(sis900_mii_readreg)(struct device *, int, int);
373 1.24.2.2 nathanw void SIP_DECL(sis900_mii_writereg)(struct device *, int, int, int);
374 1.24.2.2 nathanw void SIP_DECL(sis900_mii_statchg)(struct device *);
375 1.15 thorpej
376 1.24.2.2 nathanw int SIP_DECL(dp83815_mii_readreg)(struct device *, int, int);
377 1.24.2.2 nathanw void SIP_DECL(dp83815_mii_writereg)(struct device *, int, int, int);
378 1.24.2.2 nathanw void SIP_DECL(dp83815_mii_statchg)(struct device *);
379 1.24.2.2 nathanw #endif /* DP83820 */
380 1.1 thorpej
381 1.24.2.2 nathanw int SIP_DECL(mediachange)(struct ifnet *);
382 1.24.2.2 nathanw void SIP_DECL(mediastatus)(struct ifnet *, struct ifmediareq *);
383 1.1 thorpej
384 1.24.2.2 nathanw int SIP_DECL(match)(struct device *, struct cfdata *, void *);
385 1.24.2.2 nathanw void SIP_DECL(attach)(struct device *, struct device *, void *);
386 1.1 thorpej
387 1.24.2.2 nathanw int SIP_DECL(copy_small) = 0;
388 1.2 thorpej
389 1.24.2.2 nathanw struct cfattach SIP_DECL(ca) = {
390 1.24.2.2 nathanw sizeof(struct sip_softc), SIP_DECL(match), SIP_DECL(attach),
391 1.1 thorpej };
392 1.1 thorpej
393 1.15 thorpej /*
394 1.15 thorpej * Descriptions of the variants of the SiS900.
395 1.15 thorpej */
396 1.15 thorpej struct sip_variant {
397 1.24.2.2 nathanw int (*sipv_mii_readreg)(struct device *, int, int);
398 1.24.2.2 nathanw void (*sipv_mii_writereg)(struct device *, int, int, int);
399 1.24.2.2 nathanw void (*sipv_mii_statchg)(struct device *);
400 1.24.2.2 nathanw void (*sipv_set_filter)(struct sip_softc *);
401 1.24.2.2 nathanw void (*sipv_read_macaddr)(struct sip_softc *, u_int8_t *);
402 1.15 thorpej };
403 1.15 thorpej
404 1.24.2.2 nathanw #if defined(DP83820)
405 1.24.2.2 nathanw u_int32_t SIP_DECL(dp83820_mii_bitbang_read)(struct device *);
406 1.24.2.2 nathanw void SIP_DECL(dp83820_mii_bitbang_write)(struct device *, u_int32_t);
407 1.24.2.2 nathanw
408 1.24.2.2 nathanw const struct mii_bitbang_ops SIP_DECL(dp83820_mii_bitbang_ops) = {
409 1.24.2.2 nathanw SIP_DECL(dp83820_mii_bitbang_read),
410 1.24.2.2 nathanw SIP_DECL(dp83820_mii_bitbang_write),
411 1.24.2.2 nathanw {
412 1.24.2.2 nathanw EROMAR_MDIO, /* MII_BIT_MDO */
413 1.24.2.2 nathanw EROMAR_MDIO, /* MII_BIT_MDI */
414 1.24.2.2 nathanw EROMAR_MDC, /* MII_BIT_MDC */
415 1.24.2.2 nathanw EROMAR_MDDIR, /* MII_BIT_DIR_HOST_PHY */
416 1.24.2.2 nathanw 0, /* MII_BIT_DIR_PHY_HOST */
417 1.24.2.2 nathanw }
418 1.15 thorpej };
419 1.24.2.2 nathanw #endif /* DP83820 */
420 1.15 thorpej
421 1.24.2.2 nathanw #if defined(DP83820)
422 1.24.2.2 nathanw const struct sip_variant SIP_DECL(variant_dp83820) = {
423 1.24.2.2 nathanw SIP_DECL(dp83820_mii_readreg),
424 1.24.2.2 nathanw SIP_DECL(dp83820_mii_writereg),
425 1.24.2.2 nathanw SIP_DECL(dp83820_mii_statchg),
426 1.24.2.2 nathanw SIP_DECL(dp83815_set_filter),
427 1.24.2.2 nathanw SIP_DECL(dp83820_read_macaddr),
428 1.15 thorpej };
429 1.24.2.2 nathanw #else
430 1.24.2.2 nathanw const struct sip_variant SIP_DECL(variant_sis900) = {
431 1.24.2.2 nathanw SIP_DECL(sis900_mii_readreg),
432 1.24.2.2 nathanw SIP_DECL(sis900_mii_writereg),
433 1.24.2.2 nathanw SIP_DECL(sis900_mii_statchg),
434 1.24.2.2 nathanw SIP_DECL(sis900_set_filter),
435 1.24.2.2 nathanw SIP_DECL(sis900_read_macaddr),
436 1.24.2.2 nathanw };
437 1.24.2.2 nathanw
438 1.24.2.2 nathanw const struct sip_variant SIP_DECL(variant_dp83815) = {
439 1.24.2.2 nathanw SIP_DECL(dp83815_mii_readreg),
440 1.24.2.2 nathanw SIP_DECL(dp83815_mii_writereg),
441 1.24.2.2 nathanw SIP_DECL(dp83815_mii_statchg),
442 1.24.2.2 nathanw SIP_DECL(dp83815_set_filter),
443 1.24.2.2 nathanw SIP_DECL(dp83815_read_macaddr),
444 1.24.2.2 nathanw };
445 1.24.2.2 nathanw #endif /* DP83820 */
446 1.15 thorpej
447 1.15 thorpej /*
448 1.15 thorpej * Devices supported by this driver.
449 1.15 thorpej */
450 1.15 thorpej const struct sip_product {
451 1.15 thorpej pci_vendor_id_t sip_vendor;
452 1.15 thorpej pci_product_id_t sip_product;
453 1.15 thorpej const char *sip_name;
454 1.15 thorpej const struct sip_variant *sip_variant;
455 1.24.2.2 nathanw } SIP_DECL(products)[] = {
456 1.24.2.2 nathanw #if defined(DP83820)
457 1.24.2.2 nathanw { PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83820,
458 1.24.2.2 nathanw "NatSemi DP83820 Gigabit Ethernet",
459 1.24.2.2 nathanw &SIP_DECL(variant_dp83820) },
460 1.24.2.2 nathanw #else
461 1.15 thorpej { PCI_VENDOR_SIS, PCI_PRODUCT_SIS_900,
462 1.15 thorpej "SiS 900 10/100 Ethernet",
463 1.24.2.2 nathanw &SIP_DECL(variant_sis900) },
464 1.15 thorpej { PCI_VENDOR_SIS, PCI_PRODUCT_SIS_7016,
465 1.15 thorpej "SiS 7016 10/100 Ethernet",
466 1.24.2.2 nathanw &SIP_DECL(variant_sis900) },
467 1.15 thorpej
468 1.15 thorpej { PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83815,
469 1.15 thorpej "NatSemi DP83815 10/100 Ethernet",
470 1.24.2.2 nathanw &SIP_DECL(variant_dp83815) },
471 1.24.2.2 nathanw #endif /* DP83820 */
472 1.15 thorpej
473 1.15 thorpej { 0, 0,
474 1.15 thorpej NULL,
475 1.15 thorpej NULL },
476 1.15 thorpej };
477 1.15 thorpej
478 1.24.2.2 nathanw static const struct sip_product *
479 1.24.2.2 nathanw SIP_DECL(lookup)(const struct pci_attach_args *pa)
480 1.1 thorpej {
481 1.1 thorpej const struct sip_product *sip;
482 1.1 thorpej
483 1.24.2.2 nathanw for (sip = SIP_DECL(products); sip->sip_name != NULL; sip++) {
484 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == sip->sip_vendor &&
485 1.1 thorpej PCI_PRODUCT(pa->pa_id) == sip->sip_product)
486 1.1 thorpej return (sip);
487 1.1 thorpej }
488 1.1 thorpej return (NULL);
489 1.1 thorpej }
490 1.1 thorpej
491 1.1 thorpej int
492 1.24.2.2 nathanw SIP_DECL(match)(struct device *parent, struct cfdata *cf, void *aux)
493 1.1 thorpej {
494 1.1 thorpej struct pci_attach_args *pa = aux;
495 1.1 thorpej
496 1.24.2.2 nathanw if (SIP_DECL(lookup)(pa) != NULL)
497 1.1 thorpej return (1);
498 1.1 thorpej
499 1.1 thorpej return (0);
500 1.1 thorpej }
501 1.1 thorpej
502 1.1 thorpej void
503 1.24.2.2 nathanw SIP_DECL(attach)(struct device *parent, struct device *self, void *aux)
504 1.1 thorpej {
505 1.1 thorpej struct sip_softc *sc = (struct sip_softc *) self;
506 1.1 thorpej struct pci_attach_args *pa = aux;
507 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
508 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
509 1.1 thorpej pci_intr_handle_t ih;
510 1.1 thorpej const char *intrstr = NULL;
511 1.1 thorpej bus_space_tag_t iot, memt;
512 1.1 thorpej bus_space_handle_t ioh, memh;
513 1.1 thorpej bus_dma_segment_t seg;
514 1.1 thorpej int ioh_valid, memh_valid;
515 1.1 thorpej int i, rseg, error;
516 1.1 thorpej const struct sip_product *sip;
517 1.1 thorpej pcireg_t pmode;
518 1.14 tsutsui u_int8_t enaddr[ETHER_ADDR_LEN];
519 1.10 mycroft int pmreg;
520 1.24.2.2 nathanw #ifdef DP83820
521 1.24.2.2 nathanw pcireg_t memtype;
522 1.24.2.2 nathanw u_int32_t reg;
523 1.24.2.2 nathanw #endif /* DP83820 */
524 1.1 thorpej
525 1.9 thorpej callout_init(&sc->sc_tick_ch);
526 1.9 thorpej
527 1.24.2.2 nathanw sip = SIP_DECL(lookup)(pa);
528 1.1 thorpej if (sip == NULL) {
529 1.1 thorpej printf("\n");
530 1.24.2.2 nathanw panic(SIP_STR(attach) ": impossible");
531 1.1 thorpej }
532 1.1 thorpej
533 1.1 thorpej printf(": %s\n", sip->sip_name);
534 1.1 thorpej
535 1.15 thorpej sc->sc_model = sip;
536 1.5 thorpej
537 1.1 thorpej /*
538 1.1 thorpej * Map the device.
539 1.1 thorpej */
540 1.1 thorpej ioh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGIOA,
541 1.1 thorpej PCI_MAPREG_TYPE_IO, 0,
542 1.1 thorpej &iot, &ioh, NULL, NULL) == 0);
543 1.24.2.2 nathanw #ifdef DP83820
544 1.24.2.2 nathanw memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, SIP_PCI_CFGMA);
545 1.24.2.2 nathanw switch (memtype) {
546 1.24.2.2 nathanw case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
547 1.24.2.2 nathanw case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
548 1.24.2.2 nathanw memh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGMA,
549 1.24.2.2 nathanw memtype, 0, &memt, &memh, NULL, NULL) == 0);
550 1.24.2.2 nathanw break;
551 1.24.2.2 nathanw default:
552 1.24.2.2 nathanw memh_valid = 0;
553 1.24.2.2 nathanw }
554 1.24.2.2 nathanw #else
555 1.1 thorpej memh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGMA,
556 1.1 thorpej PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
557 1.1 thorpej &memt, &memh, NULL, NULL) == 0);
558 1.24.2.2 nathanw #endif /* DP83820 */
559 1.24.2.2 nathanw
560 1.1 thorpej if (memh_valid) {
561 1.1 thorpej sc->sc_st = memt;
562 1.1 thorpej sc->sc_sh = memh;
563 1.1 thorpej } else if (ioh_valid) {
564 1.1 thorpej sc->sc_st = iot;
565 1.1 thorpej sc->sc_sh = ioh;
566 1.1 thorpej } else {
567 1.1 thorpej printf("%s: unable to map device registers\n",
568 1.1 thorpej sc->sc_dev.dv_xname);
569 1.1 thorpej return;
570 1.1 thorpej }
571 1.1 thorpej
572 1.1 thorpej sc->sc_dmat = pa->pa_dmat;
573 1.1 thorpej
574 1.1 thorpej /* Enable bus mastering. */
575 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
576 1.1 thorpej pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
577 1.1 thorpej PCI_COMMAND_MASTER_ENABLE);
578 1.1 thorpej
579 1.1 thorpej /* Get it out of power save mode if needed. */
580 1.10 mycroft if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT, &pmreg, 0)) {
581 1.10 mycroft pmode = pci_conf_read(pc, pa->pa_tag, pmreg + 4) & 0x3;
582 1.1 thorpej if (pmode == 3) {
583 1.1 thorpej /*
584 1.1 thorpej * The card has lost all configuration data in
585 1.1 thorpej * this state, so punt.
586 1.1 thorpej */
587 1.1 thorpej printf("%s: unable to wake up from power state D3\n",
588 1.1 thorpej sc->sc_dev.dv_xname);
589 1.1 thorpej return;
590 1.1 thorpej }
591 1.1 thorpej if (pmode != 0) {
592 1.1 thorpej printf("%s: waking up from power state D%d\n",
593 1.1 thorpej sc->sc_dev.dv_xname, pmode);
594 1.10 mycroft pci_conf_write(pc, pa->pa_tag, pmreg + 4, 0);
595 1.1 thorpej }
596 1.1 thorpej }
597 1.1 thorpej
598 1.1 thorpej /*
599 1.1 thorpej * Map and establish our interrupt.
600 1.1 thorpej */
601 1.23 sommerfe if (pci_intr_map(pa, &ih)) {
602 1.1 thorpej printf("%s: unable to map interrupt\n", sc->sc_dev.dv_xname);
603 1.1 thorpej return;
604 1.1 thorpej }
605 1.1 thorpej intrstr = pci_intr_string(pc, ih);
606 1.24.2.2 nathanw sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, SIP_DECL(intr), sc);
607 1.1 thorpej if (sc->sc_ih == NULL) {
608 1.1 thorpej printf("%s: unable to establish interrupt",
609 1.1 thorpej sc->sc_dev.dv_xname);
610 1.1 thorpej if (intrstr != NULL)
611 1.1 thorpej printf(" at %s", intrstr);
612 1.1 thorpej printf("\n");
613 1.1 thorpej return;
614 1.1 thorpej }
615 1.1 thorpej printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
616 1.1 thorpej
617 1.1 thorpej SIMPLEQ_INIT(&sc->sc_txfreeq);
618 1.1 thorpej SIMPLEQ_INIT(&sc->sc_txdirtyq);
619 1.1 thorpej
620 1.1 thorpej /*
621 1.1 thorpej * Allocate the control data structures, and create and load the
622 1.1 thorpej * DMA map for it.
623 1.1 thorpej */
624 1.1 thorpej if ((error = bus_dmamem_alloc(sc->sc_dmat,
625 1.1 thorpej sizeof(struct sip_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
626 1.1 thorpej 0)) != 0) {
627 1.1 thorpej printf("%s: unable to allocate control data, error = %d\n",
628 1.1 thorpej sc->sc_dev.dv_xname, error);
629 1.1 thorpej goto fail_0;
630 1.1 thorpej }
631 1.1 thorpej
632 1.1 thorpej if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
633 1.1 thorpej sizeof(struct sip_control_data), (caddr_t *)&sc->sc_control_data,
634 1.1 thorpej BUS_DMA_COHERENT)) != 0) {
635 1.1 thorpej printf("%s: unable to map control data, error = %d\n",
636 1.1 thorpej sc->sc_dev.dv_xname, error);
637 1.1 thorpej goto fail_1;
638 1.1 thorpej }
639 1.1 thorpej
640 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat,
641 1.1 thorpej sizeof(struct sip_control_data), 1,
642 1.1 thorpej sizeof(struct sip_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
643 1.1 thorpej printf("%s: unable to create control data DMA map, "
644 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
645 1.1 thorpej goto fail_2;
646 1.1 thorpej }
647 1.1 thorpej
648 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
649 1.1 thorpej sc->sc_control_data, sizeof(struct sip_control_data), NULL,
650 1.1 thorpej 0)) != 0) {
651 1.1 thorpej printf("%s: unable to load control data DMA map, error = %d\n",
652 1.1 thorpej sc->sc_dev.dv_xname, error);
653 1.1 thorpej goto fail_3;
654 1.1 thorpej }
655 1.1 thorpej
656 1.1 thorpej /*
657 1.1 thorpej * Create the transmit buffer DMA maps.
658 1.1 thorpej */
659 1.1 thorpej for (i = 0; i < SIP_TXQUEUELEN; i++) {
660 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
661 1.1 thorpej SIP_NTXSEGS, MCLBYTES, 0, 0,
662 1.1 thorpej &sc->sc_txsoft[i].txs_dmamap)) != 0) {
663 1.1 thorpej printf("%s: unable to create tx DMA map %d, "
664 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
665 1.1 thorpej goto fail_4;
666 1.1 thorpej }
667 1.1 thorpej }
668 1.1 thorpej
669 1.1 thorpej /*
670 1.1 thorpej * Create the receive buffer DMA maps.
671 1.1 thorpej */
672 1.1 thorpej for (i = 0; i < SIP_NRXDESC; i++) {
673 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
674 1.1 thorpej MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
675 1.1 thorpej printf("%s: unable to create rx DMA map %d, "
676 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
677 1.1 thorpej goto fail_5;
678 1.1 thorpej }
679 1.2 thorpej sc->sc_rxsoft[i].rxs_mbuf = NULL;
680 1.1 thorpej }
681 1.1 thorpej
682 1.1 thorpej /*
683 1.1 thorpej * Reset the chip to a known state.
684 1.1 thorpej */
685 1.24.2.2 nathanw SIP_DECL(reset)(sc);
686 1.1 thorpej
687 1.1 thorpej /*
688 1.24.2.2 nathanw * Read the Ethernet address from the EEPROM. This might
689 1.24.2.2 nathanw * also fetch other stuff from the EEPROM and stash it
690 1.24.2.2 nathanw * in the softc.
691 1.1 thorpej */
692 1.24.2.2 nathanw sc->sc_cfg = 0;
693 1.24.2.2 nathanw (*sip->sip_variant->sipv_read_macaddr)(sc, enaddr);
694 1.1 thorpej
695 1.1 thorpej printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
696 1.14 tsutsui ether_sprintf(enaddr));
697 1.1 thorpej
698 1.1 thorpej /*
699 1.24.2.2 nathanw * Initialize the configuration register: aggressive PCI
700 1.24.2.2 nathanw * bus request algorithm, default backoff, default OW timer,
701 1.24.2.2 nathanw * default parity error detection.
702 1.24.2.2 nathanw *
703 1.24.2.2 nathanw * NOTE: "Big endian mode" is useless on the SiS900 and
704 1.24.2.2 nathanw * friends -- it affects packet data, not descriptors.
705 1.24.2.2 nathanw */
706 1.24.2.2 nathanw #ifdef DP83820
707 1.24.2.2 nathanw reg = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CFG);
708 1.24.2.2 nathanw if (reg & CFG_PCI64_DET) {
709 1.24.2.2 nathanw printf("%s: 64-bit PCI slot detected\n", sc->sc_dev.dv_xname);
710 1.24.2.2 nathanw /*
711 1.24.2.2 nathanw * XXX Need some PCI flags indicating support for
712 1.24.2.2 nathanw * XXX 64-bit addressing (SAC or DAC) and 64-bit
713 1.24.2.2 nathanw * XXX data path.
714 1.24.2.2 nathanw */
715 1.24.2.2 nathanw }
716 1.24.2.2 nathanw if (sc->sc_cfg & (CFG_TBI_EN|CFG_EXT_125)) {
717 1.24.2.2 nathanw const char *sep = "";
718 1.24.2.2 nathanw printf("%s: using ", sc->sc_dev.dv_xname);
719 1.24.2.2 nathanw if (sc->sc_cfg & CFG_EXT_125) {
720 1.24.2.2 nathanw printf("%s125MHz clock", sep);
721 1.24.2.2 nathanw sep = ", ";
722 1.24.2.2 nathanw }
723 1.24.2.2 nathanw if (sc->sc_cfg & CFG_TBI_EN) {
724 1.24.2.2 nathanw printf("%sten-bit interface", sep);
725 1.24.2.2 nathanw sep = ", ";
726 1.24.2.2 nathanw }
727 1.24.2.2 nathanw printf("\n");
728 1.24.2.2 nathanw }
729 1.24.2.2 nathanw if ((pa->pa_flags & PCI_FLAGS_MRM_OKAY) == 0)
730 1.24.2.2 nathanw sc->sc_cfg |= CFG_MRM_DIS;
731 1.24.2.2 nathanw if ((pa->pa_flags & PCI_FLAGS_MWI_OKAY) == 0)
732 1.24.2.2 nathanw sc->sc_cfg |= CFG_MWI_DIS;
733 1.24.2.2 nathanw
734 1.24.2.2 nathanw /*
735 1.24.2.2 nathanw * Use the extended descriptor format on the DP83820. This
736 1.24.2.2 nathanw * gives us an interface to VLAN tagging and IPv4/TCP/UDP
737 1.24.2.2 nathanw * checksumming.
738 1.24.2.2 nathanw */
739 1.24.2.2 nathanw sc->sc_cfg |= CFG_EXTSTS_EN;
740 1.24.2.2 nathanw #endif /* DP83820 */
741 1.24.2.2 nathanw
742 1.24.2.2 nathanw /*
743 1.1 thorpej * Initialize our media structures and probe the MII.
744 1.1 thorpej */
745 1.1 thorpej sc->sc_mii.mii_ifp = ifp;
746 1.15 thorpej sc->sc_mii.mii_readreg = sip->sip_variant->sipv_mii_readreg;
747 1.15 thorpej sc->sc_mii.mii_writereg = sip->sip_variant->sipv_mii_writereg;
748 1.15 thorpej sc->sc_mii.mii_statchg = sip->sip_variant->sipv_mii_statchg;
749 1.24.2.2 nathanw ifmedia_init(&sc->sc_mii.mii_media, 0, SIP_DECL(mediachange),
750 1.24.2.2 nathanw SIP_DECL(mediastatus));
751 1.24.2.2 nathanw #ifdef DP83820
752 1.24.2.2 nathanw if (sc->sc_cfg & CFG_TBI_EN) {
753 1.24.2.2 nathanw /* Using ten-bit interface. */
754 1.24.2.2 nathanw printf("%s: TBI -- FIXME\n", sc->sc_dev.dv_xname);
755 1.24.2.2 nathanw } else {
756 1.24.2.2 nathanw mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
757 1.24.2.2 nathanw MII_OFFSET_ANY, 0);
758 1.24.2.2 nathanw if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
759 1.24.2.2 nathanw ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE,
760 1.24.2.2 nathanw 0, NULL);
761 1.24.2.2 nathanw ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
762 1.24.2.2 nathanw } else
763 1.24.2.2 nathanw ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
764 1.24.2.2 nathanw }
765 1.24.2.2 nathanw #else
766 1.6 thorpej mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
767 1.7 thorpej MII_OFFSET_ANY, 0);
768 1.1 thorpej if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
769 1.1 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
770 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
771 1.1 thorpej } else
772 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
773 1.24.2.2 nathanw #endif /* DP83820 */
774 1.1 thorpej
775 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
776 1.1 thorpej strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
777 1.1 thorpej ifp->if_softc = sc;
778 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
779 1.24.2.2 nathanw ifp->if_ioctl = SIP_DECL(ioctl);
780 1.24.2.2 nathanw ifp->if_start = SIP_DECL(start);
781 1.24.2.2 nathanw ifp->if_watchdog = SIP_DECL(watchdog);
782 1.24.2.2 nathanw ifp->if_init = SIP_DECL(init);
783 1.24.2.2 nathanw ifp->if_stop = SIP_DECL(stop);
784 1.21 thorpej IFQ_SET_READY(&ifp->if_snd);
785 1.1 thorpej
786 1.1 thorpej /*
787 1.24.2.2 nathanw * We can support 802.1Q VLAN-sized frames.
788 1.24.2.2 nathanw */
789 1.24.2.2 nathanw sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
790 1.24.2.2 nathanw
791 1.24.2.2 nathanw #ifdef DP83820
792 1.24.2.2 nathanw /*
793 1.24.2.2 nathanw * And the DP83820 can do VLAN tagging in hardware.
794 1.24.2.2 nathanw */
795 1.24.2.2 nathanw sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_HWTAGGING;
796 1.24.2.2 nathanw
797 1.24.2.2 nathanw /*
798 1.24.2.2 nathanw * The DP83820 can do IPv4, TCPv4, and UDPv4 checksums
799 1.24.2.2 nathanw * in hardware.
800 1.24.2.2 nathanw */
801 1.24.2.2 nathanw ifp->if_capabilities |= IFCAP_CSUM_IPv4 | IFCAP_CSUM_TCPv4 |
802 1.24.2.2 nathanw IFCAP_CSUM_UDPv4;
803 1.24.2.2 nathanw #endif /* DP83820 */
804 1.24.2.2 nathanw
805 1.24.2.2 nathanw /*
806 1.1 thorpej * Attach the interface.
807 1.1 thorpej */
808 1.1 thorpej if_attach(ifp);
809 1.14 tsutsui ether_ifattach(ifp, enaddr);
810 1.1 thorpej
811 1.24.2.2 nathanw #ifdef SIP_EVENT_COUNTERS
812 1.24.2.2 nathanw /*
813 1.24.2.2 nathanw * Attach event counters.
814 1.24.2.2 nathanw */
815 1.24.2.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
816 1.24.2.2 nathanw NULL, sc->sc_dev.dv_xname, "txsstall");
817 1.24.2.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
818 1.24.2.2 nathanw NULL, sc->sc_dev.dv_xname, "txdstall");
819 1.24.2.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txintr, EVCNT_TYPE_INTR,
820 1.24.2.2 nathanw NULL, sc->sc_dev.dv_xname, "txintr");
821 1.24.2.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
822 1.24.2.2 nathanw NULL, sc->sc_dev.dv_xname, "rxintr");
823 1.24.2.2 nathanw #ifdef DP83820
824 1.24.2.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
825 1.24.2.2 nathanw NULL, sc->sc_dev.dv_xname, "rxipsum");
826 1.24.2.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_rxtcpsum, EVCNT_TYPE_MISC,
827 1.24.2.2 nathanw NULL, sc->sc_dev.dv_xname, "rxtcpsum");
828 1.24.2.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_rxudpsum, EVCNT_TYPE_MISC,
829 1.24.2.2 nathanw NULL, sc->sc_dev.dv_xname, "rxudpsum");
830 1.24.2.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
831 1.24.2.2 nathanw NULL, sc->sc_dev.dv_xname, "txipsum");
832 1.24.2.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txtcpsum, EVCNT_TYPE_MISC,
833 1.24.2.2 nathanw NULL, sc->sc_dev.dv_xname, "txtcpsum");
834 1.24.2.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txudpsum, EVCNT_TYPE_MISC,
835 1.24.2.2 nathanw NULL, sc->sc_dev.dv_xname, "txudpsum");
836 1.24.2.2 nathanw #endif /* DP83820 */
837 1.24.2.2 nathanw #endif /* SIP_EVENT_COUNTERS */
838 1.24.2.2 nathanw
839 1.1 thorpej /*
840 1.1 thorpej * Make sure the interface is shutdown during reboot.
841 1.1 thorpej */
842 1.24.2.2 nathanw sc->sc_sdhook = shutdownhook_establish(SIP_DECL(shutdown), sc);
843 1.1 thorpej if (sc->sc_sdhook == NULL)
844 1.1 thorpej printf("%s: WARNING: unable to establish shutdown hook\n",
845 1.1 thorpej sc->sc_dev.dv_xname);
846 1.1 thorpej return;
847 1.1 thorpej
848 1.1 thorpej /*
849 1.1 thorpej * Free any resources we've allocated during the failed attach
850 1.1 thorpej * attempt. Do this in reverse order and fall through.
851 1.1 thorpej */
852 1.1 thorpej fail_5:
853 1.1 thorpej for (i = 0; i < SIP_NRXDESC; i++) {
854 1.1 thorpej if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
855 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
856 1.1 thorpej sc->sc_rxsoft[i].rxs_dmamap);
857 1.1 thorpej }
858 1.1 thorpej fail_4:
859 1.1 thorpej for (i = 0; i < SIP_TXQUEUELEN; i++) {
860 1.1 thorpej if (sc->sc_txsoft[i].txs_dmamap != NULL)
861 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
862 1.1 thorpej sc->sc_txsoft[i].txs_dmamap);
863 1.1 thorpej }
864 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
865 1.1 thorpej fail_3:
866 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
867 1.1 thorpej fail_2:
868 1.1 thorpej bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
869 1.1 thorpej sizeof(struct sip_control_data));
870 1.1 thorpej fail_1:
871 1.1 thorpej bus_dmamem_free(sc->sc_dmat, &seg, rseg);
872 1.1 thorpej fail_0:
873 1.1 thorpej return;
874 1.1 thorpej }
875 1.1 thorpej
876 1.1 thorpej /*
877 1.1 thorpej * sip_shutdown:
878 1.1 thorpej *
879 1.1 thorpej * Make sure the interface is stopped at reboot time.
880 1.1 thorpej */
881 1.1 thorpej void
882 1.24.2.2 nathanw SIP_DECL(shutdown)(void *arg)
883 1.1 thorpej {
884 1.1 thorpej struct sip_softc *sc = arg;
885 1.1 thorpej
886 1.24.2.2 nathanw SIP_DECL(stop)(&sc->sc_ethercom.ec_if, 1);
887 1.1 thorpej }
888 1.1 thorpej
889 1.1 thorpej /*
890 1.1 thorpej * sip_start: [ifnet interface function]
891 1.1 thorpej *
892 1.1 thorpej * Start packet transmission on the interface.
893 1.1 thorpej */
894 1.1 thorpej void
895 1.24.2.2 nathanw SIP_DECL(start)(struct ifnet *ifp)
896 1.1 thorpej {
897 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
898 1.1 thorpej struct mbuf *m0, *m;
899 1.1 thorpej struct sip_txsoft *txs;
900 1.1 thorpej bus_dmamap_t dmamap;
901 1.1 thorpej int error, firsttx, nexttx, lasttx, ofree, seg;
902 1.24.2.2 nathanw #ifdef DP83820
903 1.24.2.2 nathanw u_int32_t extsts;
904 1.24.2.2 nathanw #endif
905 1.1 thorpej
906 1.1 thorpej /*
907 1.1 thorpej * If we've been told to pause, don't transmit any more packets.
908 1.1 thorpej */
909 1.1 thorpej if (sc->sc_flags & SIPF_PAUSED)
910 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
911 1.1 thorpej
912 1.1 thorpej if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
913 1.1 thorpej return;
914 1.1 thorpej
915 1.1 thorpej /*
916 1.1 thorpej * Remember the previous number of free descriptors and
917 1.1 thorpej * the first descriptor we'll use.
918 1.1 thorpej */
919 1.1 thorpej ofree = sc->sc_txfree;
920 1.1 thorpej firsttx = sc->sc_txnext;
921 1.1 thorpej
922 1.1 thorpej /*
923 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
924 1.1 thorpej * until we drain the queue, or use up all available transmit
925 1.1 thorpej * descriptors.
926 1.1 thorpej */
927 1.24.2.2 nathanw for (;;) {
928 1.24.2.2 nathanw /* Get a work queue entry. */
929 1.24.2.2 nathanw if ((txs = SIMPLEQ_FIRST(&sc->sc_txfreeq)) == NULL) {
930 1.24.2.2 nathanw SIP_EVCNT_INCR(&sc->sc_ev_txsstall);
931 1.24.2.2 nathanw break;
932 1.24.2.2 nathanw }
933 1.24.2.2 nathanw
934 1.1 thorpej /*
935 1.1 thorpej * Grab a packet off the queue.
936 1.1 thorpej */
937 1.21 thorpej IFQ_POLL(&ifp->if_snd, m0);
938 1.1 thorpej if (m0 == NULL)
939 1.1 thorpej break;
940 1.22 thorpej m = NULL;
941 1.1 thorpej
942 1.1 thorpej dmamap = txs->txs_dmamap;
943 1.1 thorpej
944 1.1 thorpej /*
945 1.1 thorpej * Load the DMA map. If this fails, the packet either
946 1.1 thorpej * didn't fit in the alloted number of segments, or we
947 1.1 thorpej * were short on resources. In this case, we'll copy
948 1.1 thorpej * and try again.
949 1.1 thorpej */
950 1.1 thorpej if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
951 1.1 thorpej BUS_DMA_NOWAIT) != 0) {
952 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
953 1.1 thorpej if (m == NULL) {
954 1.1 thorpej printf("%s: unable to allocate Tx mbuf\n",
955 1.1 thorpej sc->sc_dev.dv_xname);
956 1.1 thorpej break;
957 1.1 thorpej }
958 1.1 thorpej if (m0->m_pkthdr.len > MHLEN) {
959 1.1 thorpej MCLGET(m, M_DONTWAIT);
960 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
961 1.1 thorpej printf("%s: unable to allocate Tx "
962 1.1 thorpej "cluster\n", sc->sc_dev.dv_xname);
963 1.1 thorpej m_freem(m);
964 1.1 thorpej break;
965 1.1 thorpej }
966 1.1 thorpej }
967 1.1 thorpej m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
968 1.1 thorpej m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
969 1.1 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
970 1.22 thorpej m, BUS_DMA_NOWAIT);
971 1.1 thorpej if (error) {
972 1.1 thorpej printf("%s: unable to load Tx buffer, "
973 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
974 1.1 thorpej break;
975 1.1 thorpej }
976 1.1 thorpej }
977 1.21 thorpej
978 1.1 thorpej /*
979 1.1 thorpej * Ensure we have enough descriptors free to describe
980 1.24.2.2 nathanw * the packet. Note, we always reserve one descriptor
981 1.24.2.2 nathanw * at the end of the ring as a termination point, to
982 1.24.2.2 nathanw * prevent wrap-around.
983 1.1 thorpej */
984 1.24.2.2 nathanw if (dmamap->dm_nsegs > (sc->sc_txfree - 1)) {
985 1.1 thorpej /*
986 1.1 thorpej * Not enough free descriptors to transmit this
987 1.1 thorpej * packet. We haven't committed anything yet,
988 1.1 thorpej * so just unload the DMA map, put the packet
989 1.1 thorpej * back on the queue, and punt. Notify the upper
990 1.1 thorpej * layer that there are not more slots left.
991 1.1 thorpej *
992 1.1 thorpej * XXX We could allocate an mbuf and copy, but
993 1.1 thorpej * XXX is it worth it?
994 1.1 thorpej */
995 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
996 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
997 1.22 thorpej if (m != NULL)
998 1.22 thorpej m_freem(m);
999 1.24.2.2 nathanw SIP_EVCNT_INCR(&sc->sc_ev_txdstall);
1000 1.1 thorpej break;
1001 1.22 thorpej }
1002 1.22 thorpej
1003 1.22 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
1004 1.22 thorpej if (m != NULL) {
1005 1.22 thorpej m_freem(m0);
1006 1.22 thorpej m0 = m;
1007 1.1 thorpej }
1008 1.1 thorpej
1009 1.1 thorpej /*
1010 1.1 thorpej * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
1011 1.1 thorpej */
1012 1.1 thorpej
1013 1.1 thorpej /* Sync the DMA map. */
1014 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
1015 1.1 thorpej BUS_DMASYNC_PREWRITE);
1016 1.1 thorpej
1017 1.1 thorpej /*
1018 1.1 thorpej * Initialize the transmit descriptors.
1019 1.1 thorpej */
1020 1.1 thorpej for (nexttx = sc->sc_txnext, seg = 0;
1021 1.1 thorpej seg < dmamap->dm_nsegs;
1022 1.1 thorpej seg++, nexttx = SIP_NEXTTX(nexttx)) {
1023 1.1 thorpej /*
1024 1.1 thorpej * If this is the first descriptor we're
1025 1.1 thorpej * enqueueing, don't set the OWN bit just
1026 1.1 thorpej * yet. That could cause a race condition.
1027 1.1 thorpej * We'll do it below.
1028 1.1 thorpej */
1029 1.1 thorpej sc->sc_txdescs[nexttx].sipd_bufptr =
1030 1.14 tsutsui htole32(dmamap->dm_segs[seg].ds_addr);
1031 1.1 thorpej sc->sc_txdescs[nexttx].sipd_cmdsts =
1032 1.14 tsutsui htole32((nexttx == firsttx ? 0 : CMDSTS_OWN) |
1033 1.14 tsutsui CMDSTS_MORE | dmamap->dm_segs[seg].ds_len);
1034 1.24.2.2 nathanw #ifdef DP83820
1035 1.24.2.2 nathanw sc->sc_txdescs[nexttx].sipd_extsts = 0;
1036 1.24.2.2 nathanw #endif /* DP83820 */
1037 1.1 thorpej lasttx = nexttx;
1038 1.1 thorpej }
1039 1.1 thorpej
1040 1.1 thorpej /* Clear the MORE bit on the last segment. */
1041 1.14 tsutsui sc->sc_txdescs[lasttx].sipd_cmdsts &= htole32(~CMDSTS_MORE);
1042 1.1 thorpej
1043 1.24.2.2 nathanw #ifdef DP83820
1044 1.24.2.2 nathanw /*
1045 1.24.2.2 nathanw * If VLANs are enabled and the packet has a VLAN tag, set
1046 1.24.2.2 nathanw * up the descriptor to encapsulate the packet for us.
1047 1.24.2.2 nathanw *
1048 1.24.2.2 nathanw * This apparently has to be on the last descriptor of
1049 1.24.2.2 nathanw * the packet.
1050 1.24.2.2 nathanw */
1051 1.24.2.2 nathanw if (sc->sc_ethercom.ec_nvlans != 0 &&
1052 1.24.2.2 nathanw (m = m_aux_find(m0, AF_LINK, ETHERTYPE_VLAN)) != NULL) {
1053 1.24.2.2 nathanw sc->sc_txdescs[lasttx].sipd_extsts |=
1054 1.24.2.2 nathanw htole32(EXTSTS_VPKT |
1055 1.24.2.2 nathanw htons(*mtod(m, int *) & EXTSTS_VTCI));
1056 1.24.2.2 nathanw }
1057 1.24.2.2 nathanw
1058 1.24.2.2 nathanw /*
1059 1.24.2.2 nathanw * If the upper-layer has requested IPv4/TCPv4/UDPv4
1060 1.24.2.2 nathanw * checksumming, set up the descriptor to do this work
1061 1.24.2.2 nathanw * for us.
1062 1.24.2.2 nathanw *
1063 1.24.2.2 nathanw * This apparently has to be on the first descriptor of
1064 1.24.2.2 nathanw * the packet.
1065 1.24.2.2 nathanw *
1066 1.24.2.2 nathanw * Byte-swap constants so the compiler can optimize.
1067 1.24.2.2 nathanw */
1068 1.24.2.2 nathanw extsts = 0;
1069 1.24.2.2 nathanw if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
1070 1.24.2.2 nathanw KDASSERT(ifp->if_capenable & IFCAP_CSUM_IPv4);
1071 1.24.2.2 nathanw SIP_EVCNT_INCR(&sc->sc_ev_txipsum);
1072 1.24.2.2 nathanw extsts |= htole32(EXTSTS_IPPKT);
1073 1.24.2.2 nathanw }
1074 1.24.2.2 nathanw if (m0->m_pkthdr.csum_flags & M_CSUM_TCPv4) {
1075 1.24.2.2 nathanw KDASSERT(ifp->if_capenable & IFCAP_CSUM_TCPv4);
1076 1.24.2.2 nathanw SIP_EVCNT_INCR(&sc->sc_ev_txtcpsum);
1077 1.24.2.2 nathanw extsts |= htole32(EXTSTS_TCPPKT);
1078 1.24.2.2 nathanw } else if (m0->m_pkthdr.csum_flags & M_CSUM_UDPv4) {
1079 1.24.2.2 nathanw KDASSERT(ifp->if_capenable & IFCAP_CSUM_UDPv4);
1080 1.24.2.2 nathanw SIP_EVCNT_INCR(&sc->sc_ev_txudpsum);
1081 1.24.2.2 nathanw extsts |= htole32(EXTSTS_UDPPKT);
1082 1.24.2.2 nathanw }
1083 1.24.2.2 nathanw sc->sc_txdescs[sc->sc_txnext].sipd_extsts |= extsts;
1084 1.24.2.2 nathanw #endif /* DP83820 */
1085 1.24.2.2 nathanw
1086 1.1 thorpej /* Sync the descriptors we're using. */
1087 1.1 thorpej SIP_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
1088 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1089 1.1 thorpej
1090 1.1 thorpej /*
1091 1.1 thorpej * Store a pointer to the packet so we can free it later,
1092 1.1 thorpej * and remember what txdirty will be once the packet is
1093 1.1 thorpej * done.
1094 1.1 thorpej */
1095 1.1 thorpej txs->txs_mbuf = m0;
1096 1.1 thorpej txs->txs_firstdesc = sc->sc_txnext;
1097 1.1 thorpej txs->txs_lastdesc = lasttx;
1098 1.1 thorpej
1099 1.1 thorpej /* Advance the tx pointer. */
1100 1.1 thorpej sc->sc_txfree -= dmamap->dm_nsegs;
1101 1.1 thorpej sc->sc_txnext = nexttx;
1102 1.1 thorpej
1103 1.1 thorpej SIMPLEQ_REMOVE_HEAD(&sc->sc_txfreeq, txs, txs_q);
1104 1.1 thorpej SIMPLEQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q);
1105 1.1 thorpej
1106 1.1 thorpej #if NBPFILTER > 0
1107 1.1 thorpej /*
1108 1.1 thorpej * Pass the packet to any BPF listeners.
1109 1.1 thorpej */
1110 1.1 thorpej if (ifp->if_bpf)
1111 1.1 thorpej bpf_mtap(ifp->if_bpf, m0);
1112 1.1 thorpej #endif /* NBPFILTER > 0 */
1113 1.1 thorpej }
1114 1.1 thorpej
1115 1.1 thorpej if (txs == NULL || sc->sc_txfree == 0) {
1116 1.1 thorpej /* No more slots left; notify upper layer. */
1117 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
1118 1.1 thorpej }
1119 1.1 thorpej
1120 1.1 thorpej if (sc->sc_txfree != ofree) {
1121 1.1 thorpej /*
1122 1.1 thorpej * Cause a descriptor interrupt to happen on the
1123 1.1 thorpej * last packet we enqueued.
1124 1.1 thorpej */
1125 1.14 tsutsui sc->sc_txdescs[lasttx].sipd_cmdsts |= htole32(CMDSTS_INTR);
1126 1.1 thorpej SIP_CDTXSYNC(sc, lasttx, 1,
1127 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1128 1.1 thorpej
1129 1.1 thorpej /*
1130 1.1 thorpej * The entire packet chain is set up. Give the
1131 1.1 thorpej * first descrptor to the chip now.
1132 1.1 thorpej */
1133 1.14 tsutsui sc->sc_txdescs[firsttx].sipd_cmdsts |= htole32(CMDSTS_OWN);
1134 1.1 thorpej SIP_CDTXSYNC(sc, firsttx, 1,
1135 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1136 1.1 thorpej
1137 1.24.2.2 nathanw /*
1138 1.24.2.2 nathanw * Start the transmit process. Note, the manual says
1139 1.24.2.2 nathanw * that if there are no pending transmissions in the
1140 1.24.2.2 nathanw * chip's internal queue (indicated by TXE being clear),
1141 1.24.2.2 nathanw * then the driver software must set the TXDP to the
1142 1.24.2.2 nathanw * first descriptor to be transmitted. However, if we
1143 1.24.2.2 nathanw * do this, it causes serious performance degredation on
1144 1.24.2.2 nathanw * the DP83820 under load, not setting TXDP doesn't seem
1145 1.24.2.2 nathanw * to adversely affect the SiS 900 or DP83815.
1146 1.24.2.2 nathanw *
1147 1.24.2.2 nathanw * Well, I guess it wouldn't be the first time a manual
1148 1.24.2.2 nathanw * has lied -- and they could be speaking of the NULL-
1149 1.24.2.2 nathanw * terminated descriptor list case, rather than OWN-
1150 1.24.2.2 nathanw * terminated rings.
1151 1.24.2.2 nathanw */
1152 1.24.2.2 nathanw #if 0
1153 1.1 thorpej if ((bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CR) &
1154 1.1 thorpej CR_TXE) == 0) {
1155 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXDP,
1156 1.1 thorpej SIP_CDTXADDR(sc, firsttx));
1157 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_TXE);
1158 1.1 thorpej }
1159 1.24.2.2 nathanw #else
1160 1.24.2.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_TXE);
1161 1.24.2.2 nathanw #endif
1162 1.1 thorpej
1163 1.1 thorpej /* Set a watchdog timer in case the chip flakes out. */
1164 1.1 thorpej ifp->if_timer = 5;
1165 1.1 thorpej }
1166 1.1 thorpej }
1167 1.1 thorpej
1168 1.1 thorpej /*
1169 1.1 thorpej * sip_watchdog: [ifnet interface function]
1170 1.1 thorpej *
1171 1.1 thorpej * Watchdog timer handler.
1172 1.1 thorpej */
1173 1.1 thorpej void
1174 1.24.2.2 nathanw SIP_DECL(watchdog)(struct ifnet *ifp)
1175 1.1 thorpej {
1176 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
1177 1.1 thorpej
1178 1.1 thorpej /*
1179 1.1 thorpej * The chip seems to ignore the CMDSTS_INTR bit sometimes!
1180 1.1 thorpej * If we get a timeout, try and sweep up transmit descriptors.
1181 1.1 thorpej * If we manage to sweep them all up, ignore the lack of
1182 1.1 thorpej * interrupt.
1183 1.1 thorpej */
1184 1.24.2.2 nathanw SIP_DECL(txintr)(sc);
1185 1.1 thorpej
1186 1.1 thorpej if (sc->sc_txfree != SIP_NTXDESC) {
1187 1.1 thorpej printf("%s: device timeout\n", sc->sc_dev.dv_xname);
1188 1.1 thorpej ifp->if_oerrors++;
1189 1.1 thorpej
1190 1.1 thorpej /* Reset the interface. */
1191 1.24.2.2 nathanw (void) SIP_DECL(init)(ifp);
1192 1.1 thorpej } else if (ifp->if_flags & IFF_DEBUG)
1193 1.1 thorpej printf("%s: recovered from device timeout\n",
1194 1.1 thorpej sc->sc_dev.dv_xname);
1195 1.1 thorpej
1196 1.1 thorpej /* Try to get more packets going. */
1197 1.24.2.2 nathanw SIP_DECL(start)(ifp);
1198 1.1 thorpej }
1199 1.1 thorpej
1200 1.1 thorpej /*
1201 1.1 thorpej * sip_ioctl: [ifnet interface function]
1202 1.1 thorpej *
1203 1.1 thorpej * Handle control requests from the operator.
1204 1.1 thorpej */
1205 1.1 thorpej int
1206 1.24.2.2 nathanw SIP_DECL(ioctl)(struct ifnet *ifp, u_long cmd, caddr_t data)
1207 1.1 thorpej {
1208 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
1209 1.1 thorpej struct ifreq *ifr = (struct ifreq *)data;
1210 1.17 thorpej int s, error;
1211 1.1 thorpej
1212 1.1 thorpej s = splnet();
1213 1.1 thorpej
1214 1.1 thorpej switch (cmd) {
1215 1.17 thorpej case SIOCSIFMEDIA:
1216 1.17 thorpej case SIOCGIFMEDIA:
1217 1.17 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
1218 1.1 thorpej break;
1219 1.1 thorpej
1220 1.17 thorpej default:
1221 1.17 thorpej error = ether_ioctl(ifp, cmd, data);
1222 1.1 thorpej if (error == ENETRESET) {
1223 1.1 thorpej /*
1224 1.1 thorpej * Multicast list has changed; set the hardware filter
1225 1.1 thorpej * accordingly.
1226 1.1 thorpej */
1227 1.15 thorpej (*sc->sc_model->sip_variant->sipv_set_filter)(sc);
1228 1.1 thorpej error = 0;
1229 1.1 thorpej }
1230 1.1 thorpej break;
1231 1.1 thorpej }
1232 1.1 thorpej
1233 1.1 thorpej /* Try to get more packets going. */
1234 1.24.2.2 nathanw SIP_DECL(start)(ifp);
1235 1.1 thorpej
1236 1.1 thorpej splx(s);
1237 1.1 thorpej return (error);
1238 1.1 thorpej }
1239 1.1 thorpej
1240 1.1 thorpej /*
1241 1.1 thorpej * sip_intr:
1242 1.1 thorpej *
1243 1.1 thorpej * Interrupt service routine.
1244 1.1 thorpej */
1245 1.1 thorpej int
1246 1.24.2.2 nathanw SIP_DECL(intr)(void *arg)
1247 1.1 thorpej {
1248 1.1 thorpej struct sip_softc *sc = arg;
1249 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1250 1.1 thorpej u_int32_t isr;
1251 1.1 thorpej int handled = 0;
1252 1.1 thorpej
1253 1.1 thorpej for (;;) {
1254 1.1 thorpej /* Reading clears interrupt. */
1255 1.1 thorpej isr = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ISR);
1256 1.1 thorpej if ((isr & sc->sc_imr) == 0)
1257 1.1 thorpej break;
1258 1.1 thorpej
1259 1.1 thorpej handled = 1;
1260 1.1 thorpej
1261 1.1 thorpej if (isr & (ISR_RXORN|ISR_RXIDLE|ISR_RXDESC)) {
1262 1.24.2.2 nathanw SIP_EVCNT_INCR(&sc->sc_ev_rxintr);
1263 1.24.2.2 nathanw
1264 1.1 thorpej /* Grab any new packets. */
1265 1.24.2.2 nathanw SIP_DECL(rxintr)(sc);
1266 1.1 thorpej
1267 1.1 thorpej if (isr & ISR_RXORN) {
1268 1.1 thorpej printf("%s: receive FIFO overrun\n",
1269 1.1 thorpej sc->sc_dev.dv_xname);
1270 1.1 thorpej
1271 1.1 thorpej /* XXX adjust rx_drain_thresh? */
1272 1.1 thorpej }
1273 1.1 thorpej
1274 1.1 thorpej if (isr & ISR_RXIDLE) {
1275 1.1 thorpej printf("%s: receive ring overrun\n",
1276 1.1 thorpej sc->sc_dev.dv_xname);
1277 1.1 thorpej
1278 1.1 thorpej /* Get the receive process going again. */
1279 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh,
1280 1.1 thorpej SIP_RXDP, SIP_CDRXADDR(sc, sc->sc_rxptr));
1281 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh,
1282 1.1 thorpej SIP_CR, CR_RXE);
1283 1.1 thorpej }
1284 1.1 thorpej }
1285 1.1 thorpej
1286 1.1 thorpej if (isr & (ISR_TXURN|ISR_TXDESC)) {
1287 1.24.2.2 nathanw SIP_EVCNT_INCR(&sc->sc_ev_txintr);
1288 1.24.2.2 nathanw
1289 1.1 thorpej /* Sweep up transmit descriptors. */
1290 1.24.2.2 nathanw SIP_DECL(txintr)(sc);
1291 1.1 thorpej
1292 1.1 thorpej if (isr & ISR_TXURN) {
1293 1.1 thorpej u_int32_t thresh;
1294 1.1 thorpej
1295 1.1 thorpej printf("%s: transmit FIFO underrun",
1296 1.1 thorpej sc->sc_dev.dv_xname);
1297 1.1 thorpej
1298 1.1 thorpej thresh = sc->sc_tx_drain_thresh + 1;
1299 1.1 thorpej if (thresh <= TXCFG_DRTH &&
1300 1.1 thorpej (thresh * 32) <= (SIP_TXFIFO_SIZE -
1301 1.1 thorpej (sc->sc_tx_fill_thresh * 32))) {
1302 1.1 thorpej printf("; increasing Tx drain "
1303 1.1 thorpej "threshold to %u bytes\n",
1304 1.1 thorpej thresh * 32);
1305 1.1 thorpej sc->sc_tx_drain_thresh = thresh;
1306 1.24.2.2 nathanw (void) SIP_DECL(init)(ifp);
1307 1.1 thorpej } else {
1308 1.24.2.2 nathanw (void) SIP_DECL(init)(ifp);
1309 1.1 thorpej printf("\n");
1310 1.1 thorpej }
1311 1.1 thorpej }
1312 1.1 thorpej }
1313 1.1 thorpej
1314 1.24.2.2 nathanw #if !defined(DP83820)
1315 1.1 thorpej if (sc->sc_imr & (ISR_PAUSE_END|ISR_PAUSE_ST)) {
1316 1.1 thorpej if (isr & ISR_PAUSE_ST) {
1317 1.1 thorpej sc->sc_flags |= SIPF_PAUSED;
1318 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
1319 1.1 thorpej }
1320 1.1 thorpej if (isr & ISR_PAUSE_END) {
1321 1.1 thorpej sc->sc_flags &= ~SIPF_PAUSED;
1322 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1323 1.1 thorpej }
1324 1.1 thorpej }
1325 1.24.2.2 nathanw #endif /* ! DP83820 */
1326 1.1 thorpej
1327 1.1 thorpej if (isr & ISR_HIBERR) {
1328 1.1 thorpej #define PRINTERR(bit, str) \
1329 1.1 thorpej if (isr & (bit)) \
1330 1.1 thorpej printf("%s: %s\n", sc->sc_dev.dv_xname, str)
1331 1.1 thorpej PRINTERR(ISR_DPERR, "parity error");
1332 1.1 thorpej PRINTERR(ISR_SSERR, "system error");
1333 1.1 thorpej PRINTERR(ISR_RMABT, "master abort");
1334 1.1 thorpej PRINTERR(ISR_RTABT, "target abort");
1335 1.1 thorpej PRINTERR(ISR_RXSOVR, "receive status FIFO overrun");
1336 1.24.2.2 nathanw (void) SIP_DECL(init)(ifp);
1337 1.1 thorpej #undef PRINTERR
1338 1.1 thorpej }
1339 1.1 thorpej }
1340 1.1 thorpej
1341 1.1 thorpej /* Try to get more packets going. */
1342 1.24.2.2 nathanw SIP_DECL(start)(ifp);
1343 1.1 thorpej
1344 1.1 thorpej return (handled);
1345 1.1 thorpej }
1346 1.1 thorpej
1347 1.1 thorpej /*
1348 1.1 thorpej * sip_txintr:
1349 1.1 thorpej *
1350 1.1 thorpej * Helper; handle transmit interrupts.
1351 1.1 thorpej */
1352 1.1 thorpej void
1353 1.24.2.2 nathanw SIP_DECL(txintr)(struct sip_softc *sc)
1354 1.1 thorpej {
1355 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1356 1.1 thorpej struct sip_txsoft *txs;
1357 1.1 thorpej u_int32_t cmdsts;
1358 1.1 thorpej
1359 1.1 thorpej if ((sc->sc_flags & SIPF_PAUSED) == 0)
1360 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1361 1.1 thorpej
1362 1.1 thorpej /*
1363 1.1 thorpej * Go through our Tx list and free mbufs for those
1364 1.1 thorpej * frames which have been transmitted.
1365 1.1 thorpej */
1366 1.1 thorpej while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
1367 1.1 thorpej SIP_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_dmamap->dm_nsegs,
1368 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1369 1.1 thorpej
1370 1.14 tsutsui cmdsts = le32toh(sc->sc_txdescs[txs->txs_lastdesc].sipd_cmdsts);
1371 1.1 thorpej if (cmdsts & CMDSTS_OWN)
1372 1.1 thorpej break;
1373 1.1 thorpej
1374 1.1 thorpej SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs, txs_q);
1375 1.1 thorpej
1376 1.1 thorpej sc->sc_txfree += txs->txs_dmamap->dm_nsegs;
1377 1.1 thorpej
1378 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
1379 1.1 thorpej 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1380 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
1381 1.1 thorpej m_freem(txs->txs_mbuf);
1382 1.1 thorpej txs->txs_mbuf = NULL;
1383 1.1 thorpej
1384 1.1 thorpej SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
1385 1.1 thorpej
1386 1.1 thorpej /*
1387 1.1 thorpej * Check for errors and collisions.
1388 1.1 thorpej */
1389 1.1 thorpej if (cmdsts &
1390 1.1 thorpej (CMDSTS_Tx_TXA|CMDSTS_Tx_TFU|CMDSTS_Tx_ED|CMDSTS_Tx_EC)) {
1391 1.24.2.2 nathanw ifp->if_oerrors++;
1392 1.24.2.2 nathanw if (cmdsts & CMDSTS_Tx_EC)
1393 1.24.2.2 nathanw ifp->if_collisions += 16;
1394 1.1 thorpej if (ifp->if_flags & IFF_DEBUG) {
1395 1.24.2.2 nathanw if (cmdsts & CMDSTS_Tx_ED)
1396 1.1 thorpej printf("%s: excessive deferral\n",
1397 1.1 thorpej sc->sc_dev.dv_xname);
1398 1.24.2.2 nathanw if (cmdsts & CMDSTS_Tx_EC)
1399 1.1 thorpej printf("%s: excessive collisions\n",
1400 1.1 thorpej sc->sc_dev.dv_xname);
1401 1.1 thorpej }
1402 1.1 thorpej } else {
1403 1.1 thorpej /* Packet was transmitted successfully. */
1404 1.1 thorpej ifp->if_opackets++;
1405 1.1 thorpej ifp->if_collisions += CMDSTS_COLLISIONS(cmdsts);
1406 1.1 thorpej }
1407 1.1 thorpej }
1408 1.1 thorpej
1409 1.1 thorpej /*
1410 1.1 thorpej * If there are no more pending transmissions, cancel the watchdog
1411 1.1 thorpej * timer.
1412 1.1 thorpej */
1413 1.1 thorpej if (txs == NULL)
1414 1.1 thorpej ifp->if_timer = 0;
1415 1.1 thorpej }
1416 1.1 thorpej
1417 1.1 thorpej /*
1418 1.1 thorpej * sip_rxintr:
1419 1.1 thorpej *
1420 1.1 thorpej * Helper; handle receive interrupts.
1421 1.1 thorpej */
1422 1.1 thorpej void
1423 1.24.2.2 nathanw SIP_DECL(rxintr)(struct sip_softc *sc)
1424 1.1 thorpej {
1425 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1426 1.1 thorpej struct sip_rxsoft *rxs;
1427 1.1 thorpej struct mbuf *m;
1428 1.1 thorpej u_int32_t cmdsts;
1429 1.24.2.2 nathanw #ifdef DP83820
1430 1.24.2.2 nathanw u_int32_t extsts;
1431 1.24.2.2 nathanw #endif /* DP83820 */
1432 1.1 thorpej int i, len;
1433 1.1 thorpej
1434 1.1 thorpej for (i = sc->sc_rxptr;; i = SIP_NEXTRX(i)) {
1435 1.1 thorpej rxs = &sc->sc_rxsoft[i];
1436 1.1 thorpej
1437 1.1 thorpej SIP_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1438 1.1 thorpej
1439 1.14 tsutsui cmdsts = le32toh(sc->sc_rxdescs[i].sipd_cmdsts);
1440 1.24.2.2 nathanw #ifdef DP83820
1441 1.24.2.2 nathanw extsts = le32toh(sc->sc_rxdescs[i].sipd_extsts);
1442 1.24.2.2 nathanw #endif /* DP83820 */
1443 1.1 thorpej
1444 1.1 thorpej /*
1445 1.1 thorpej * NOTE: OWN is set if owned by _consumer_. We're the
1446 1.1 thorpej * consumer of the receive ring, so if the bit is clear,
1447 1.1 thorpej * we have processed all of the packets.
1448 1.1 thorpej */
1449 1.1 thorpej if ((cmdsts & CMDSTS_OWN) == 0) {
1450 1.1 thorpej /*
1451 1.1 thorpej * We have processed all of the receive buffers.
1452 1.1 thorpej */
1453 1.1 thorpej break;
1454 1.1 thorpej }
1455 1.1 thorpej
1456 1.24.2.2 nathanw #if !defined(DP83820)
1457 1.1 thorpej /*
1458 1.1 thorpej * If any collisions were seen on the wire, count one.
1459 1.1 thorpej */
1460 1.1 thorpej if (cmdsts & CMDSTS_Rx_COL)
1461 1.1 thorpej ifp->if_collisions++;
1462 1.24.2.2 nathanw #endif /* ! DP83820 */
1463 1.1 thorpej
1464 1.1 thorpej /*
1465 1.1 thorpej * If an error occurred, update stats, clear the status
1466 1.1 thorpej * word, and leave the packet buffer in place. It will
1467 1.1 thorpej * simply be reused the next time the ring comes around.
1468 1.1 thorpej */
1469 1.1 thorpej if (cmdsts & (CMDSTS_Rx_RXA|CMDSTS_Rx_LONG|CMDSTS_Rx_RUNT|
1470 1.1 thorpej CMDSTS_Rx_ISE|CMDSTS_Rx_CRCE|CMDSTS_Rx_FAE)) {
1471 1.1 thorpej ifp->if_ierrors++;
1472 1.1 thorpej if ((cmdsts & CMDSTS_Rx_RXA) != 0 &&
1473 1.1 thorpej (cmdsts & CMDSTS_Rx_RXO) == 0) {
1474 1.1 thorpej /* Receive overrun handled elsewhere. */
1475 1.1 thorpej printf("%s: receive descriptor error\n",
1476 1.1 thorpej sc->sc_dev.dv_xname);
1477 1.1 thorpej }
1478 1.1 thorpej #define PRINTERR(bit, str) \
1479 1.1 thorpej if (cmdsts & (bit)) \
1480 1.1 thorpej printf("%s: %s\n", sc->sc_dev.dv_xname, str)
1481 1.1 thorpej PRINTERR(CMDSTS_Rx_LONG, "packet too long");
1482 1.1 thorpej PRINTERR(CMDSTS_Rx_RUNT, "runt packet");
1483 1.1 thorpej PRINTERR(CMDSTS_Rx_ISE, "invalid symbol error");
1484 1.1 thorpej PRINTERR(CMDSTS_Rx_CRCE, "CRC error");
1485 1.1 thorpej PRINTERR(CMDSTS_Rx_FAE, "frame alignment error");
1486 1.1 thorpej #undef PRINTERR
1487 1.1 thorpej SIP_INIT_RXDESC(sc, i);
1488 1.1 thorpej continue;
1489 1.1 thorpej }
1490 1.1 thorpej
1491 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1492 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1493 1.1 thorpej
1494 1.1 thorpej /*
1495 1.1 thorpej * No errors; receive the packet. Note, the SiS 900
1496 1.18 thorpej * includes the CRC with every packet.
1497 1.1 thorpej */
1498 1.18 thorpej len = CMDSTS_SIZE(cmdsts);
1499 1.1 thorpej
1500 1.1 thorpej #ifdef __NO_STRICT_ALIGNMENT
1501 1.1 thorpej /*
1502 1.2 thorpej * If the packet is small enough to fit in a
1503 1.2 thorpej * single header mbuf, allocate one and copy
1504 1.2 thorpej * the data into it. This greatly reduces
1505 1.2 thorpej * memory consumption when we receive lots
1506 1.2 thorpej * of small packets.
1507 1.2 thorpej *
1508 1.2 thorpej * Otherwise, we add a new buffer to the receive
1509 1.2 thorpej * chain. If this fails, we drop the packet and
1510 1.2 thorpej * recycle the old buffer.
1511 1.1 thorpej */
1512 1.24.2.2 nathanw if (SIP_DECL(copy_small) != 0 && len <= MHLEN) {
1513 1.2 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1514 1.2 thorpej if (m == NULL)
1515 1.2 thorpej goto dropit;
1516 1.2 thorpej memcpy(mtod(m, caddr_t),
1517 1.2 thorpej mtod(rxs->rxs_mbuf, caddr_t), len);
1518 1.1 thorpej SIP_INIT_RXDESC(sc, i);
1519 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1520 1.2 thorpej rxs->rxs_dmamap->dm_mapsize,
1521 1.2 thorpej BUS_DMASYNC_PREREAD);
1522 1.2 thorpej } else {
1523 1.2 thorpej m = rxs->rxs_mbuf;
1524 1.24.2.2 nathanw if (SIP_DECL(add_rxbuf)(sc, i) != 0) {
1525 1.2 thorpej dropit:
1526 1.2 thorpej ifp->if_ierrors++;
1527 1.2 thorpej SIP_INIT_RXDESC(sc, i);
1528 1.2 thorpej bus_dmamap_sync(sc->sc_dmat,
1529 1.2 thorpej rxs->rxs_dmamap, 0,
1530 1.2 thorpej rxs->rxs_dmamap->dm_mapsize,
1531 1.2 thorpej BUS_DMASYNC_PREREAD);
1532 1.2 thorpej continue;
1533 1.2 thorpej }
1534 1.1 thorpej }
1535 1.1 thorpej #else
1536 1.1 thorpej /*
1537 1.1 thorpej * The SiS 900's receive buffers must be 4-byte aligned.
1538 1.1 thorpej * But this means that the data after the Ethernet header
1539 1.1 thorpej * is misaligned. We must allocate a new buffer and
1540 1.1 thorpej * copy the data, shifted forward 2 bytes.
1541 1.1 thorpej */
1542 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1543 1.1 thorpej if (m == NULL) {
1544 1.1 thorpej dropit:
1545 1.1 thorpej ifp->if_ierrors++;
1546 1.1 thorpej SIP_INIT_RXDESC(sc, i);
1547 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1548 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1549 1.1 thorpej continue;
1550 1.1 thorpej }
1551 1.1 thorpej if (len > (MHLEN - 2)) {
1552 1.1 thorpej MCLGET(m, M_DONTWAIT);
1553 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
1554 1.1 thorpej m_freem(m);
1555 1.1 thorpej goto dropit;
1556 1.1 thorpej }
1557 1.1 thorpej }
1558 1.1 thorpej m->m_data += 2;
1559 1.1 thorpej
1560 1.1 thorpej /*
1561 1.1 thorpej * Note that we use clusters for incoming frames, so the
1562 1.1 thorpej * buffer is virtually contiguous.
1563 1.1 thorpej */
1564 1.1 thorpej memcpy(mtod(m, caddr_t), mtod(rxs->rxs_mbuf, caddr_t), len);
1565 1.1 thorpej
1566 1.1 thorpej /* Allow the receive descriptor to continue using its mbuf. */
1567 1.1 thorpej SIP_INIT_RXDESC(sc, i);
1568 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1569 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1570 1.1 thorpej #endif /* __NO_STRICT_ALIGNMENT */
1571 1.1 thorpej
1572 1.1 thorpej ifp->if_ipackets++;
1573 1.18 thorpej m->m_flags |= M_HASFCS;
1574 1.1 thorpej m->m_pkthdr.rcvif = ifp;
1575 1.1 thorpej m->m_pkthdr.len = m->m_len = len;
1576 1.1 thorpej
1577 1.1 thorpej #if NBPFILTER > 0
1578 1.1 thorpej /*
1579 1.1 thorpej * Pass this up to any BPF listeners, but only
1580 1.1 thorpej * pass if up the stack if it's for us.
1581 1.1 thorpej */
1582 1.16 thorpej if (ifp->if_bpf)
1583 1.1 thorpej bpf_mtap(ifp->if_bpf, m);
1584 1.1 thorpej #endif /* NBPFILTER > 0 */
1585 1.1 thorpej
1586 1.24.2.2 nathanw #ifdef DP83820
1587 1.24.2.2 nathanw /*
1588 1.24.2.2 nathanw * If VLANs are enabled, VLAN packets have been unwrapped
1589 1.24.2.2 nathanw * for us. Associate the tag with the packet.
1590 1.24.2.2 nathanw */
1591 1.24.2.2 nathanw if (sc->sc_ethercom.ec_nvlans != 0 &&
1592 1.24.2.2 nathanw (extsts & EXTSTS_VPKT) != 0) {
1593 1.24.2.2 nathanw struct mbuf *vtag;
1594 1.24.2.2 nathanw
1595 1.24.2.2 nathanw vtag = m_aux_add(m, AF_LINK, ETHERTYPE_VLAN);
1596 1.24.2.2 nathanw if (vtag == NULL) {
1597 1.24.2.2 nathanw printf("%s: unable to allocate VLAN tag\n",
1598 1.24.2.2 nathanw sc->sc_dev.dv_xname);
1599 1.24.2.2 nathanw m_freem(m);
1600 1.24.2.2 nathanw continue;
1601 1.24.2.2 nathanw }
1602 1.24.2.2 nathanw
1603 1.24.2.2 nathanw *mtod(vtag, int *) = ntohs(extsts & EXTSTS_VTCI);
1604 1.24.2.2 nathanw vtag->m_len = sizeof(int);
1605 1.24.2.2 nathanw }
1606 1.24.2.2 nathanw
1607 1.24.2.2 nathanw /*
1608 1.24.2.2 nathanw * Set the incoming checksum information for the
1609 1.24.2.2 nathanw * packet.
1610 1.24.2.2 nathanw */
1611 1.24.2.2 nathanw if ((extsts & EXTSTS_IPPKT) != 0) {
1612 1.24.2.2 nathanw SIP_EVCNT_INCR(&sc->sc_ev_rxipsum);
1613 1.24.2.2 nathanw m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
1614 1.24.2.2 nathanw if (extsts & EXTSTS_Rx_IPERR)
1615 1.24.2.2 nathanw m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
1616 1.24.2.2 nathanw if (extsts & EXTSTS_TCPPKT) {
1617 1.24.2.2 nathanw SIP_EVCNT_INCR(&sc->sc_ev_rxtcpsum);
1618 1.24.2.2 nathanw m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
1619 1.24.2.2 nathanw if (extsts & EXTSTS_Rx_TCPERR)
1620 1.24.2.2 nathanw m->m_pkthdr.csum_flags |=
1621 1.24.2.2 nathanw M_CSUM_TCP_UDP_BAD;
1622 1.24.2.2 nathanw } else if (extsts & EXTSTS_UDPPKT) {
1623 1.24.2.2 nathanw SIP_EVCNT_INCR(&sc->sc_ev_rxudpsum);
1624 1.24.2.2 nathanw m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
1625 1.24.2.2 nathanw if (extsts & EXTSTS_Rx_UDPERR)
1626 1.24.2.2 nathanw m->m_pkthdr.csum_flags |=
1627 1.24.2.2 nathanw M_CSUM_TCP_UDP_BAD;
1628 1.24.2.2 nathanw }
1629 1.24.2.2 nathanw }
1630 1.24.2.2 nathanw #endif /* DP83820 */
1631 1.24.2.2 nathanw
1632 1.1 thorpej /* Pass it on. */
1633 1.1 thorpej (*ifp->if_input)(ifp, m);
1634 1.1 thorpej }
1635 1.1 thorpej
1636 1.1 thorpej /* Update the receive pointer. */
1637 1.1 thorpej sc->sc_rxptr = i;
1638 1.1 thorpej }
1639 1.1 thorpej
1640 1.1 thorpej /*
1641 1.1 thorpej * sip_tick:
1642 1.1 thorpej *
1643 1.1 thorpej * One second timer, used to tick the MII.
1644 1.1 thorpej */
1645 1.1 thorpej void
1646 1.24.2.2 nathanw SIP_DECL(tick)(void *arg)
1647 1.1 thorpej {
1648 1.1 thorpej struct sip_softc *sc = arg;
1649 1.1 thorpej int s;
1650 1.1 thorpej
1651 1.1 thorpej s = splnet();
1652 1.1 thorpej mii_tick(&sc->sc_mii);
1653 1.1 thorpej splx(s);
1654 1.1 thorpej
1655 1.24.2.2 nathanw callout_reset(&sc->sc_tick_ch, hz, SIP_DECL(tick), sc);
1656 1.1 thorpej }
1657 1.1 thorpej
1658 1.1 thorpej /*
1659 1.1 thorpej * sip_reset:
1660 1.1 thorpej *
1661 1.1 thorpej * Perform a soft reset on the SiS 900.
1662 1.1 thorpej */
1663 1.1 thorpej void
1664 1.24.2.2 nathanw SIP_DECL(reset)(struct sip_softc *sc)
1665 1.1 thorpej {
1666 1.1 thorpej bus_space_tag_t st = sc->sc_st;
1667 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
1668 1.1 thorpej int i;
1669 1.1 thorpej
1670 1.1 thorpej bus_space_write_4(st, sh, SIP_CR, CR_RST);
1671 1.1 thorpej
1672 1.14 tsutsui for (i = 0; i < SIP_TIMEOUT; i++) {
1673 1.14 tsutsui if ((bus_space_read_4(st, sh, SIP_CR) & CR_RST) == 0)
1674 1.14 tsutsui break;
1675 1.1 thorpej delay(2);
1676 1.1 thorpej }
1677 1.1 thorpej
1678 1.14 tsutsui if (i == SIP_TIMEOUT)
1679 1.14 tsutsui printf("%s: reset failed to complete\n", sc->sc_dev.dv_xname);
1680 1.14 tsutsui
1681 1.14 tsutsui delay(1000);
1682 1.24.2.2 nathanw
1683 1.24.2.2 nathanw #ifdef DP83820
1684 1.24.2.2 nathanw /*
1685 1.24.2.2 nathanw * Set the general purpose I/O bits. Do it here in case we
1686 1.24.2.2 nathanw * need to have GPIO set up to talk to the media interface.
1687 1.24.2.2 nathanw */
1688 1.24.2.2 nathanw bus_space_write_4(st, sh, SIP_GPIOR, sc->sc_gpior);
1689 1.24.2.2 nathanw delay(1000);
1690 1.24.2.2 nathanw #endif /* DP83820 */
1691 1.1 thorpej }
1692 1.1 thorpej
1693 1.1 thorpej /*
1694 1.17 thorpej * sip_init: [ ifnet interface function ]
1695 1.1 thorpej *
1696 1.1 thorpej * Initialize the interface. Must be called at splnet().
1697 1.1 thorpej */
1698 1.2 thorpej int
1699 1.24.2.2 nathanw SIP_DECL(init)(struct ifnet *ifp)
1700 1.1 thorpej {
1701 1.17 thorpej struct sip_softc *sc = ifp->if_softc;
1702 1.1 thorpej bus_space_tag_t st = sc->sc_st;
1703 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
1704 1.1 thorpej struct sip_txsoft *txs;
1705 1.2 thorpej struct sip_rxsoft *rxs;
1706 1.1 thorpej struct sip_desc *sipd;
1707 1.24.2.2 nathanw u_int32_t reg;
1708 1.2 thorpej int i, error = 0;
1709 1.1 thorpej
1710 1.1 thorpej /*
1711 1.1 thorpej * Cancel any pending I/O.
1712 1.1 thorpej */
1713 1.24.2.2 nathanw SIP_DECL(stop)(ifp, 0);
1714 1.1 thorpej
1715 1.1 thorpej /*
1716 1.1 thorpej * Reset the chip to a known state.
1717 1.1 thorpej */
1718 1.24.2.2 nathanw SIP_DECL(reset)(sc);
1719 1.1 thorpej
1720 1.24.2.2 nathanw #if !defined(DP83820)
1721 1.24.2.2 nathanw if (sc->sc_model->sip_vendor == PCI_VENDOR_NS &&
1722 1.24.2.2 nathanw sc->sc_model->sip_product == PCI_PRODUCT_NS_DP83815) {
1723 1.24.2.1 nathanw /*
1724 1.24.2.1 nathanw * DP83815 manual, page 78:
1725 1.24.2.1 nathanw * 4.4 Recommended Registers Configuration
1726 1.24.2.1 nathanw * For optimum performance of the DP83815, version noted
1727 1.24.2.1 nathanw * as DP83815CVNG (SRR = 203h), the listed register
1728 1.24.2.1 nathanw * modifications must be followed in sequence...
1729 1.24.2.1 nathanw *
1730 1.24.2.1 nathanw * It's not clear if this should be 302h or 203h because that
1731 1.24.2.1 nathanw * chip name is listed as SRR 302h in the description of the
1732 1.24.2.1 nathanw * SRR register. However, my revision 302h DP83815 on the
1733 1.24.2.1 nathanw * Netgear FA311 purchased in 02/2001 needs these settings
1734 1.24.2.1 nathanw * to avoid tons of errors in AcceptPerfectMatch (non-
1735 1.24.2.1 nathanw * IFF_PROMISC) mode. I do not know if other revisions need
1736 1.24.2.1 nathanw * this set or not. [briggs -- 09 March 2001]
1737 1.24.2.1 nathanw *
1738 1.24.2.1 nathanw * Note that only the low-order 12 bits of 0xe4 are documented
1739 1.24.2.1 nathanw * and that this sets reserved bits in that register.
1740 1.24.2.1 nathanw */
1741 1.24.2.2 nathanw reg = bus_space_read_4(st, sh, SIP_NS_SRR);
1742 1.24.2.2 nathanw if (reg == 0x302) {
1743 1.24.2.1 nathanw bus_space_write_4(st, sh, 0x00cc, 0x0001);
1744 1.24.2.1 nathanw bus_space_write_4(st, sh, 0x00e4, 0x189C);
1745 1.24.2.1 nathanw bus_space_write_4(st, sh, 0x00fc, 0x0000);
1746 1.24.2.1 nathanw bus_space_write_4(st, sh, 0x00f4, 0x5040);
1747 1.24.2.1 nathanw bus_space_write_4(st, sh, 0x00f8, 0x008c);
1748 1.24.2.1 nathanw }
1749 1.24.2.1 nathanw }
1750 1.24.2.2 nathanw #endif /* ! DP83820 */
1751 1.24.2.1 nathanw
1752 1.1 thorpej /*
1753 1.1 thorpej * Initialize the transmit descriptor ring.
1754 1.1 thorpej */
1755 1.1 thorpej for (i = 0; i < SIP_NTXDESC; i++) {
1756 1.1 thorpej sipd = &sc->sc_txdescs[i];
1757 1.1 thorpej memset(sipd, 0, sizeof(struct sip_desc));
1758 1.14 tsutsui sipd->sipd_link = htole32(SIP_CDTXADDR(sc, SIP_NEXTTX(i)));
1759 1.1 thorpej }
1760 1.1 thorpej SIP_CDTXSYNC(sc, 0, SIP_NTXDESC,
1761 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1762 1.1 thorpej sc->sc_txfree = SIP_NTXDESC;
1763 1.1 thorpej sc->sc_txnext = 0;
1764 1.1 thorpej
1765 1.1 thorpej /*
1766 1.1 thorpej * Initialize the transmit job descriptors.
1767 1.1 thorpej */
1768 1.1 thorpej SIMPLEQ_INIT(&sc->sc_txfreeq);
1769 1.1 thorpej SIMPLEQ_INIT(&sc->sc_txdirtyq);
1770 1.1 thorpej for (i = 0; i < SIP_TXQUEUELEN; i++) {
1771 1.1 thorpej txs = &sc->sc_txsoft[i];
1772 1.1 thorpej txs->txs_mbuf = NULL;
1773 1.1 thorpej SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
1774 1.1 thorpej }
1775 1.1 thorpej
1776 1.1 thorpej /*
1777 1.1 thorpej * Initialize the receive descriptor and receive job
1778 1.2 thorpej * descriptor rings.
1779 1.1 thorpej */
1780 1.2 thorpej for (i = 0; i < SIP_NRXDESC; i++) {
1781 1.2 thorpej rxs = &sc->sc_rxsoft[i];
1782 1.2 thorpej if (rxs->rxs_mbuf == NULL) {
1783 1.24.2.2 nathanw if ((error = SIP_DECL(add_rxbuf)(sc, i)) != 0) {
1784 1.2 thorpej printf("%s: unable to allocate or map rx "
1785 1.2 thorpej "buffer %d, error = %d\n",
1786 1.2 thorpej sc->sc_dev.dv_xname, i, error);
1787 1.2 thorpej /*
1788 1.2 thorpej * XXX Should attempt to run with fewer receive
1789 1.2 thorpej * XXX buffers instead of just failing.
1790 1.2 thorpej */
1791 1.24.2.2 nathanw SIP_DECL(rxdrain)(sc);
1792 1.2 thorpej goto out;
1793 1.2 thorpej }
1794 1.2 thorpej }
1795 1.2 thorpej }
1796 1.1 thorpej sc->sc_rxptr = 0;
1797 1.1 thorpej
1798 1.1 thorpej /*
1799 1.24.2.2 nathanw * Set the configuration register; it's already initialized
1800 1.24.2.2 nathanw * in sip_attach().
1801 1.1 thorpej */
1802 1.24.2.2 nathanw bus_space_write_4(st, sh, SIP_CFG, sc->sc_cfg);
1803 1.1 thorpej
1804 1.1 thorpej /*
1805 1.1 thorpej * Initialize the transmit fill and drain thresholds if
1806 1.1 thorpej * we have never done so.
1807 1.1 thorpej */
1808 1.1 thorpej if (sc->sc_tx_fill_thresh == 0) {
1809 1.1 thorpej /*
1810 1.1 thorpej * XXX This value should be tuned. This is the
1811 1.1 thorpej * minimum (32 bytes), and we may be able to
1812 1.1 thorpej * improve performance by increasing it.
1813 1.1 thorpej */
1814 1.1 thorpej sc->sc_tx_fill_thresh = 1;
1815 1.1 thorpej }
1816 1.1 thorpej if (sc->sc_tx_drain_thresh == 0) {
1817 1.1 thorpej /*
1818 1.19 tsutsui * Start at a drain threshold of 512 bytes. We will
1819 1.1 thorpej * increase it if a DMA underrun occurs.
1820 1.1 thorpej *
1821 1.1 thorpej * XXX The minimum value of this variable should be
1822 1.1 thorpej * tuned. We may be able to improve performance
1823 1.1 thorpej * by starting with a lower value. That, however,
1824 1.1 thorpej * may trash the first few outgoing packets if the
1825 1.1 thorpej * PCI bus is saturated.
1826 1.1 thorpej */
1827 1.19 tsutsui sc->sc_tx_drain_thresh = 512 / 32;
1828 1.1 thorpej }
1829 1.1 thorpej
1830 1.1 thorpej /*
1831 1.1 thorpej * Initialize the prototype TXCFG register.
1832 1.1 thorpej */
1833 1.1 thorpej sc->sc_txcfg = TXCFG_ATP | TXCFG_MXDMA_512 |
1834 1.1 thorpej (sc->sc_tx_fill_thresh << TXCFG_FLTH_SHIFT) |
1835 1.1 thorpej sc->sc_tx_drain_thresh;
1836 1.1 thorpej bus_space_write_4(st, sh, SIP_TXCFG, sc->sc_txcfg);
1837 1.1 thorpej
1838 1.1 thorpej /*
1839 1.1 thorpej * Initialize the receive drain threshold if we have never
1840 1.1 thorpej * done so.
1841 1.1 thorpej */
1842 1.1 thorpej if (sc->sc_rx_drain_thresh == 0) {
1843 1.1 thorpej /*
1844 1.1 thorpej * XXX This value should be tuned. This is set to the
1845 1.1 thorpej * maximum of 248 bytes, and we may be able to improve
1846 1.1 thorpej * performance by decreasing it (although we should never
1847 1.1 thorpej * set this value lower than 2; 14 bytes are required to
1848 1.1 thorpej * filter the packet).
1849 1.1 thorpej */
1850 1.1 thorpej sc->sc_rx_drain_thresh = RXCFG_DRTH >> RXCFG_DRTH_SHIFT;
1851 1.1 thorpej }
1852 1.1 thorpej
1853 1.1 thorpej /*
1854 1.1 thorpej * Initialize the prototype RXCFG register.
1855 1.1 thorpej */
1856 1.1 thorpej sc->sc_rxcfg = RXCFG_MXDMA_512 |
1857 1.1 thorpej (sc->sc_rx_drain_thresh << RXCFG_DRTH_SHIFT);
1858 1.1 thorpej bus_space_write_4(st, sh, SIP_RXCFG, sc->sc_rxcfg);
1859 1.1 thorpej
1860 1.1 thorpej /* Set up the receive filter. */
1861 1.15 thorpej (*sc->sc_model->sip_variant->sipv_set_filter)(sc);
1862 1.1 thorpej
1863 1.24.2.2 nathanw #ifdef DP83820
1864 1.24.2.2 nathanw /*
1865 1.24.2.2 nathanw * Initialize the VLAN/IP receive control register.
1866 1.24.2.2 nathanw * We enable checksum computation on all incoming
1867 1.24.2.2 nathanw * packets, and do not reject packets w/ bad checksums.
1868 1.24.2.2 nathanw */
1869 1.24.2.2 nathanw reg = 0;
1870 1.24.2.2 nathanw if (ifp->if_capenable &
1871 1.24.2.2 nathanw (IFCAP_CSUM_IPv4|IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
1872 1.24.2.2 nathanw reg |= VRCR_IPEN;
1873 1.24.2.2 nathanw if (sc->sc_ethercom.ec_nvlans != 0)
1874 1.24.2.2 nathanw reg |= VRCR_VTDEN|VRCR_VTREN;
1875 1.24.2.2 nathanw bus_space_write_4(st, sh, SIP_VRCR, reg);
1876 1.24.2.2 nathanw
1877 1.24.2.2 nathanw /*
1878 1.24.2.2 nathanw * Initialize the VLAN/IP transmit control register.
1879 1.24.2.2 nathanw * We enable outgoing checksum computation on a
1880 1.24.2.2 nathanw * per-packet basis.
1881 1.24.2.2 nathanw */
1882 1.24.2.2 nathanw reg = 0;
1883 1.24.2.2 nathanw if (ifp->if_capenable &
1884 1.24.2.2 nathanw (IFCAP_CSUM_IPv4|IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
1885 1.24.2.2 nathanw reg |= VTCR_PPCHK;
1886 1.24.2.2 nathanw if (sc->sc_ethercom.ec_nvlans != 0)
1887 1.24.2.2 nathanw reg |= VTCR_VPPTI;
1888 1.24.2.2 nathanw bus_space_write_4(st, sh, SIP_VTCR, reg);
1889 1.24.2.2 nathanw
1890 1.24.2.2 nathanw /*
1891 1.24.2.2 nathanw * If we're using VLANs, initialize the VLAN data register.
1892 1.24.2.2 nathanw * To understand why we bswap the VLAN Ethertype, see section
1893 1.24.2.2 nathanw * 4.2.36 of the DP83820 manual.
1894 1.24.2.2 nathanw */
1895 1.24.2.2 nathanw if (sc->sc_ethercom.ec_nvlans != 0)
1896 1.24.2.2 nathanw bus_space_write_4(st, sh, SIP_VDR, bswap16(ETHERTYPE_VLAN));
1897 1.24.2.2 nathanw #endif /* DP83820 */
1898 1.24.2.2 nathanw
1899 1.1 thorpej /*
1900 1.1 thorpej * Give the transmit and receive rings to the chip.
1901 1.1 thorpej */
1902 1.1 thorpej bus_space_write_4(st, sh, SIP_TXDP, SIP_CDTXADDR(sc, sc->sc_txnext));
1903 1.1 thorpej bus_space_write_4(st, sh, SIP_RXDP, SIP_CDRXADDR(sc, sc->sc_rxptr));
1904 1.1 thorpej
1905 1.1 thorpej /*
1906 1.1 thorpej * Initialize the interrupt mask.
1907 1.1 thorpej */
1908 1.1 thorpej sc->sc_imr = ISR_DPERR|ISR_SSERR|ISR_RMABT|ISR_RTABT|ISR_RXSOVR|
1909 1.1 thorpej ISR_TXURN|ISR_TXDESC|ISR_RXORN|ISR_RXIDLE|ISR_RXDESC;
1910 1.1 thorpej bus_space_write_4(st, sh, SIP_IMR, sc->sc_imr);
1911 1.1 thorpej
1912 1.1 thorpej /*
1913 1.1 thorpej * Set the current media. Do this after initializing the prototype
1914 1.1 thorpej * IMR, since sip_mii_statchg() modifies the IMR for 802.3x flow
1915 1.1 thorpej * control.
1916 1.1 thorpej */
1917 1.1 thorpej mii_mediachg(&sc->sc_mii);
1918 1.1 thorpej
1919 1.1 thorpej /*
1920 1.1 thorpej * Enable interrupts.
1921 1.1 thorpej */
1922 1.1 thorpej bus_space_write_4(st, sh, SIP_IER, IER_IE);
1923 1.1 thorpej
1924 1.1 thorpej /*
1925 1.1 thorpej * Start the transmit and receive processes.
1926 1.1 thorpej */
1927 1.1 thorpej bus_space_write_4(st, sh, SIP_CR, CR_RXE | CR_TXE);
1928 1.1 thorpej
1929 1.1 thorpej /*
1930 1.1 thorpej * Start the one second MII clock.
1931 1.1 thorpej */
1932 1.24.2.2 nathanw callout_reset(&sc->sc_tick_ch, hz, SIP_DECL(tick), sc);
1933 1.1 thorpej
1934 1.1 thorpej /*
1935 1.1 thorpej * ...all done!
1936 1.1 thorpej */
1937 1.1 thorpej ifp->if_flags |= IFF_RUNNING;
1938 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1939 1.2 thorpej
1940 1.2 thorpej out:
1941 1.2 thorpej if (error)
1942 1.2 thorpej printf("%s: interface not running\n", sc->sc_dev.dv_xname);
1943 1.2 thorpej return (error);
1944 1.2 thorpej }
1945 1.2 thorpej
1946 1.2 thorpej /*
1947 1.2 thorpej * sip_drain:
1948 1.2 thorpej *
1949 1.2 thorpej * Drain the receive queue.
1950 1.2 thorpej */
1951 1.2 thorpej void
1952 1.24.2.2 nathanw SIP_DECL(rxdrain)(struct sip_softc *sc)
1953 1.2 thorpej {
1954 1.2 thorpej struct sip_rxsoft *rxs;
1955 1.2 thorpej int i;
1956 1.2 thorpej
1957 1.2 thorpej for (i = 0; i < SIP_NRXDESC; i++) {
1958 1.2 thorpej rxs = &sc->sc_rxsoft[i];
1959 1.2 thorpej if (rxs->rxs_mbuf != NULL) {
1960 1.2 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
1961 1.2 thorpej m_freem(rxs->rxs_mbuf);
1962 1.2 thorpej rxs->rxs_mbuf = NULL;
1963 1.2 thorpej }
1964 1.2 thorpej }
1965 1.1 thorpej }
1966 1.1 thorpej
1967 1.1 thorpej /*
1968 1.17 thorpej * sip_stop: [ ifnet interface function ]
1969 1.1 thorpej *
1970 1.1 thorpej * Stop transmission on the interface.
1971 1.1 thorpej */
1972 1.1 thorpej void
1973 1.24.2.2 nathanw SIP_DECL(stop)(struct ifnet *ifp, int disable)
1974 1.1 thorpej {
1975 1.17 thorpej struct sip_softc *sc = ifp->if_softc;
1976 1.1 thorpej bus_space_tag_t st = sc->sc_st;
1977 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
1978 1.1 thorpej struct sip_txsoft *txs;
1979 1.1 thorpej u_int32_t cmdsts = 0; /* DEBUG */
1980 1.1 thorpej
1981 1.1 thorpej /*
1982 1.1 thorpej * Stop the one second clock.
1983 1.1 thorpej */
1984 1.9 thorpej callout_stop(&sc->sc_tick_ch);
1985 1.4 thorpej
1986 1.4 thorpej /* Down the MII. */
1987 1.4 thorpej mii_down(&sc->sc_mii);
1988 1.1 thorpej
1989 1.1 thorpej /*
1990 1.1 thorpej * Disable interrupts.
1991 1.1 thorpej */
1992 1.1 thorpej bus_space_write_4(st, sh, SIP_IER, 0);
1993 1.1 thorpej
1994 1.1 thorpej /*
1995 1.1 thorpej * Stop receiver and transmitter.
1996 1.1 thorpej */
1997 1.1 thorpej bus_space_write_4(st, sh, SIP_CR, CR_RXD | CR_TXD);
1998 1.1 thorpej
1999 1.1 thorpej /*
2000 1.1 thorpej * Release any queued transmit buffers.
2001 1.1 thorpej */
2002 1.1 thorpej while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
2003 1.1 thorpej if ((ifp->if_flags & IFF_DEBUG) != 0 &&
2004 1.1 thorpej SIMPLEQ_NEXT(txs, txs_q) == NULL &&
2005 1.14 tsutsui (le32toh(sc->sc_txdescs[txs->txs_lastdesc].sipd_cmdsts) &
2006 1.1 thorpej CMDSTS_INTR) == 0)
2007 1.1 thorpej printf("%s: sip_stop: last descriptor does not "
2008 1.1 thorpej "have INTR bit set\n", sc->sc_dev.dv_xname);
2009 1.1 thorpej SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs, txs_q);
2010 1.1 thorpej #ifdef DIAGNOSTIC
2011 1.1 thorpej if (txs->txs_mbuf == NULL) {
2012 1.1 thorpej printf("%s: dirty txsoft with no mbuf chain\n",
2013 1.1 thorpej sc->sc_dev.dv_xname);
2014 1.1 thorpej panic("sip_stop");
2015 1.1 thorpej }
2016 1.1 thorpej #endif
2017 1.1 thorpej cmdsts |= /* DEBUG */
2018 1.14 tsutsui le32toh(sc->sc_txdescs[txs->txs_lastdesc].sipd_cmdsts);
2019 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
2020 1.1 thorpej m_freem(txs->txs_mbuf);
2021 1.1 thorpej txs->txs_mbuf = NULL;
2022 1.1 thorpej SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
2023 1.2 thorpej }
2024 1.2 thorpej
2025 1.17 thorpej if (disable)
2026 1.24.2.2 nathanw SIP_DECL(rxdrain)(sc);
2027 1.1 thorpej
2028 1.1 thorpej /*
2029 1.1 thorpej * Mark the interface down and cancel the watchdog timer.
2030 1.1 thorpej */
2031 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
2032 1.1 thorpej ifp->if_timer = 0;
2033 1.1 thorpej
2034 1.1 thorpej if ((ifp->if_flags & IFF_DEBUG) != 0 &&
2035 1.1 thorpej (cmdsts & CMDSTS_INTR) == 0 && sc->sc_txfree != SIP_NTXDESC)
2036 1.1 thorpej printf("%s: sip_stop: no INTR bits set in dirty tx "
2037 1.1 thorpej "descriptors\n", sc->sc_dev.dv_xname);
2038 1.1 thorpej }
2039 1.1 thorpej
2040 1.1 thorpej /*
2041 1.1 thorpej * sip_read_eeprom:
2042 1.1 thorpej *
2043 1.1 thorpej * Read data from the serial EEPROM.
2044 1.1 thorpej */
2045 1.1 thorpej void
2046 1.24.2.2 nathanw SIP_DECL(read_eeprom)(struct sip_softc *sc, int word, int wordcnt,
2047 1.24.2.2 nathanw u_int16_t *data)
2048 1.1 thorpej {
2049 1.1 thorpej bus_space_tag_t st = sc->sc_st;
2050 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
2051 1.1 thorpej u_int16_t reg;
2052 1.1 thorpej int i, x;
2053 1.1 thorpej
2054 1.1 thorpej for (i = 0; i < wordcnt; i++) {
2055 1.1 thorpej /* Send CHIP SELECT. */
2056 1.1 thorpej reg = EROMAR_EECS;
2057 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2058 1.1 thorpej
2059 1.1 thorpej /* Shift in the READ opcode. */
2060 1.1 thorpej for (x = 3; x > 0; x--) {
2061 1.1 thorpej if (SIP_EEPROM_OPC_READ & (1 << (x - 1)))
2062 1.1 thorpej reg |= EROMAR_EEDI;
2063 1.1 thorpej else
2064 1.1 thorpej reg &= ~EROMAR_EEDI;
2065 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2066 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR,
2067 1.1 thorpej reg | EROMAR_EESK);
2068 1.1 thorpej delay(4);
2069 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2070 1.1 thorpej delay(4);
2071 1.1 thorpej }
2072 1.1 thorpej
2073 1.1 thorpej /* Shift in address. */
2074 1.1 thorpej for (x = 6; x > 0; x--) {
2075 1.1 thorpej if ((word + i) & (1 << (x - 1)))
2076 1.1 thorpej reg |= EROMAR_EEDI;
2077 1.1 thorpej else
2078 1.1 thorpej reg &= ~EROMAR_EEDI;
2079 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2080 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR,
2081 1.1 thorpej reg | EROMAR_EESK);
2082 1.1 thorpej delay(4);
2083 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2084 1.1 thorpej delay(4);
2085 1.1 thorpej }
2086 1.1 thorpej
2087 1.1 thorpej /* Shift out data. */
2088 1.1 thorpej reg = EROMAR_EECS;
2089 1.1 thorpej data[i] = 0;
2090 1.1 thorpej for (x = 16; x > 0; x--) {
2091 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR,
2092 1.1 thorpej reg | EROMAR_EESK);
2093 1.1 thorpej delay(4);
2094 1.1 thorpej if (bus_space_read_4(st, sh, SIP_EROMAR) & EROMAR_EEDO)
2095 1.1 thorpej data[i] |= (1 << (x - 1));
2096 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2097 1.13 tsutsui delay(4);
2098 1.1 thorpej }
2099 1.1 thorpej
2100 1.1 thorpej /* Clear CHIP SELECT. */
2101 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, 0);
2102 1.1 thorpej delay(4);
2103 1.1 thorpej }
2104 1.1 thorpej }
2105 1.1 thorpej
2106 1.1 thorpej /*
2107 1.1 thorpej * sip_add_rxbuf:
2108 1.1 thorpej *
2109 1.1 thorpej * Add a receive buffer to the indicated descriptor.
2110 1.1 thorpej */
2111 1.1 thorpej int
2112 1.24.2.2 nathanw SIP_DECL(add_rxbuf)(struct sip_softc *sc, int idx)
2113 1.1 thorpej {
2114 1.1 thorpej struct sip_rxsoft *rxs = &sc->sc_rxsoft[idx];
2115 1.1 thorpej struct mbuf *m;
2116 1.1 thorpej int error;
2117 1.1 thorpej
2118 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
2119 1.1 thorpej if (m == NULL)
2120 1.1 thorpej return (ENOBUFS);
2121 1.1 thorpej
2122 1.1 thorpej MCLGET(m, M_DONTWAIT);
2123 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
2124 1.1 thorpej m_freem(m);
2125 1.1 thorpej return (ENOBUFS);
2126 1.1 thorpej }
2127 1.1 thorpej
2128 1.1 thorpej if (rxs->rxs_mbuf != NULL)
2129 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
2130 1.1 thorpej
2131 1.1 thorpej rxs->rxs_mbuf = m;
2132 1.1 thorpej
2133 1.1 thorpej error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
2134 1.1 thorpej m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
2135 1.1 thorpej if (error) {
2136 1.1 thorpej printf("%s: can't load rx DMA map %d, error = %d\n",
2137 1.1 thorpej sc->sc_dev.dv_xname, idx, error);
2138 1.1 thorpej panic("sip_add_rxbuf"); /* XXX */
2139 1.1 thorpej }
2140 1.1 thorpej
2141 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2142 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
2143 1.1 thorpej
2144 1.1 thorpej SIP_INIT_RXDESC(sc, idx);
2145 1.1 thorpej
2146 1.1 thorpej return (0);
2147 1.1 thorpej }
2148 1.1 thorpej
2149 1.24.2.2 nathanw #if !defined(DP83820)
2150 1.1 thorpej /*
2151 1.15 thorpej * sip_sis900_set_filter:
2152 1.1 thorpej *
2153 1.1 thorpej * Set up the receive filter.
2154 1.1 thorpej */
2155 1.1 thorpej void
2156 1.24.2.2 nathanw SIP_DECL(sis900_set_filter)(struct sip_softc *sc)
2157 1.1 thorpej {
2158 1.1 thorpej bus_space_tag_t st = sc->sc_st;
2159 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
2160 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
2161 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2162 1.1 thorpej struct ether_multi *enm;
2163 1.11 thorpej u_int8_t *cp;
2164 1.1 thorpej struct ether_multistep step;
2165 1.1 thorpej u_int32_t crc, mchash[8];
2166 1.1 thorpej
2167 1.1 thorpej /*
2168 1.1 thorpej * Initialize the prototype RFCR.
2169 1.1 thorpej */
2170 1.1 thorpej sc->sc_rfcr = RFCR_RFEN;
2171 1.1 thorpej if (ifp->if_flags & IFF_BROADCAST)
2172 1.1 thorpej sc->sc_rfcr |= RFCR_AAB;
2173 1.1 thorpej if (ifp->if_flags & IFF_PROMISC) {
2174 1.1 thorpej sc->sc_rfcr |= RFCR_AAP;
2175 1.1 thorpej goto allmulti;
2176 1.1 thorpej }
2177 1.1 thorpej
2178 1.1 thorpej /*
2179 1.1 thorpej * Set up the multicast address filter by passing all multicast
2180 1.1 thorpej * addresses through a CRC generator, and then using the high-order
2181 1.1 thorpej * 6 bits as an index into the 128 bit multicast hash table (only
2182 1.1 thorpej * the lower 16 bits of each 32 bit multicast hash register are
2183 1.1 thorpej * valid). The high order bits select the register, while the
2184 1.1 thorpej * rest of the bits select the bit within the register.
2185 1.1 thorpej */
2186 1.1 thorpej
2187 1.1 thorpej memset(mchash, 0, sizeof(mchash));
2188 1.1 thorpej
2189 1.1 thorpej ETHER_FIRST_MULTI(step, ec, enm);
2190 1.1 thorpej while (enm != NULL) {
2191 1.1 thorpej if (bcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
2192 1.1 thorpej /*
2193 1.1 thorpej * We must listen to a range of multicast addresses.
2194 1.1 thorpej * For now, just accept all multicasts, rather than
2195 1.1 thorpej * trying to set only those filter bits needed to match
2196 1.1 thorpej * the range. (At this time, the only use of address
2197 1.1 thorpej * ranges is for IP multicast routing, for which the
2198 1.1 thorpej * range is big enough to require all bits set.)
2199 1.1 thorpej */
2200 1.1 thorpej goto allmulti;
2201 1.1 thorpej }
2202 1.1 thorpej
2203 1.11 thorpej crc = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
2204 1.11 thorpej
2205 1.1 thorpej /* Just want the 7 most significant bits. */
2206 1.1 thorpej crc >>= 25;
2207 1.1 thorpej
2208 1.1 thorpej /* Set the corresponding bit in the hash table. */
2209 1.1 thorpej mchash[crc >> 4] |= 1 << (crc & 0xf);
2210 1.1 thorpej
2211 1.1 thorpej ETHER_NEXT_MULTI(step, enm);
2212 1.1 thorpej }
2213 1.1 thorpej
2214 1.1 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
2215 1.1 thorpej goto setit;
2216 1.1 thorpej
2217 1.1 thorpej allmulti:
2218 1.1 thorpej ifp->if_flags |= IFF_ALLMULTI;
2219 1.1 thorpej sc->sc_rfcr |= RFCR_AAM;
2220 1.1 thorpej
2221 1.1 thorpej setit:
2222 1.1 thorpej #define FILTER_EMIT(addr, data) \
2223 1.1 thorpej bus_space_write_4(st, sh, SIP_RFCR, (addr)); \
2224 1.14 tsutsui delay(1); \
2225 1.14 tsutsui bus_space_write_4(st, sh, SIP_RFDR, (data)); \
2226 1.14 tsutsui delay(1)
2227 1.1 thorpej
2228 1.1 thorpej /*
2229 1.1 thorpej * Disable receive filter, and program the node address.
2230 1.1 thorpej */
2231 1.1 thorpej cp = LLADDR(ifp->if_sadl);
2232 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_NODE0, (cp[1] << 8) | cp[0]);
2233 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_NODE2, (cp[3] << 8) | cp[2]);
2234 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_NODE4, (cp[5] << 8) | cp[4]);
2235 1.1 thorpej
2236 1.1 thorpej if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
2237 1.1 thorpej /*
2238 1.1 thorpej * Program the multicast hash table.
2239 1.1 thorpej */
2240 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC0, mchash[0]);
2241 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC1, mchash[1]);
2242 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC2, mchash[2]);
2243 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC3, mchash[3]);
2244 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC4, mchash[4]);
2245 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC5, mchash[5]);
2246 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC6, mchash[6]);
2247 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC7, mchash[7]);
2248 1.1 thorpej }
2249 1.1 thorpej #undef FILTER_EMIT
2250 1.1 thorpej
2251 1.1 thorpej /*
2252 1.1 thorpej * Re-enable the receiver filter.
2253 1.1 thorpej */
2254 1.1 thorpej bus_space_write_4(st, sh, SIP_RFCR, sc->sc_rfcr);
2255 1.1 thorpej }
2256 1.24.2.2 nathanw #endif /* ! DP83820 */
2257 1.1 thorpej
2258 1.1 thorpej /*
2259 1.15 thorpej * sip_dp83815_set_filter:
2260 1.15 thorpej *
2261 1.15 thorpej * Set up the receive filter.
2262 1.15 thorpej */
2263 1.15 thorpej void
2264 1.24.2.2 nathanw SIP_DECL(dp83815_set_filter)(struct sip_softc *sc)
2265 1.15 thorpej {
2266 1.15 thorpej bus_space_tag_t st = sc->sc_st;
2267 1.15 thorpej bus_space_handle_t sh = sc->sc_sh;
2268 1.15 thorpej struct ethercom *ec = &sc->sc_ethercom;
2269 1.15 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2270 1.15 thorpej struct ether_multi *enm;
2271 1.15 thorpej u_int8_t *cp;
2272 1.15 thorpej struct ether_multistep step;
2273 1.24.2.2 nathanw u_int32_t crc, hash, slot, bit;
2274 1.24.2.2 nathanw #ifdef DP83820
2275 1.24.2.2 nathanw #define MCHASH_NWORDS 128
2276 1.24.2.2 nathanw #else
2277 1.24.2.2 nathanw #define MCHASH_NWORDS 32
2278 1.24.2.2 nathanw #endif /* DP83820 */
2279 1.24.2.2 nathanw u_int16_t mchash[MCHASH_NWORDS];
2280 1.15 thorpej int i;
2281 1.15 thorpej
2282 1.15 thorpej /*
2283 1.15 thorpej * Initialize the prototype RFCR.
2284 1.24.2.1 nathanw * Enable the receive filter, and accept on
2285 1.24.2.1 nathanw * Perfect (destination address) Match
2286 1.24.2.1 nathanw * If IFF_BROADCAST, also accept all broadcast packets.
2287 1.24.2.1 nathanw * If IFF_PROMISC, accept all unicast packets (and later, set
2288 1.24.2.1 nathanw * IFF_ALLMULTI and accept all multicast, too).
2289 1.15 thorpej */
2290 1.24.2.1 nathanw sc->sc_rfcr = RFCR_RFEN | RFCR_APM;
2291 1.15 thorpej if (ifp->if_flags & IFF_BROADCAST)
2292 1.15 thorpej sc->sc_rfcr |= RFCR_AAB;
2293 1.15 thorpej if (ifp->if_flags & IFF_PROMISC) {
2294 1.15 thorpej sc->sc_rfcr |= RFCR_AAP;
2295 1.15 thorpej goto allmulti;
2296 1.15 thorpej }
2297 1.15 thorpej
2298 1.24.2.2 nathanw #ifdef DP83820
2299 1.15 thorpej /*
2300 1.24.2.2 nathanw * Set up the DP83820 multicast address filter by passing all multicast
2301 1.24.2.2 nathanw * addresses through a CRC generator, and then using the high-order
2302 1.24.2.2 nathanw * 11 bits as an index into the 2048 bit multicast hash table. The
2303 1.24.2.2 nathanw * high-order 7 bits select the slot, while the low-order 4 bits
2304 1.24.2.2 nathanw * select the bit within the slot. Note that only the low 16-bits
2305 1.24.2.2 nathanw * of each filter word are used, and there are 128 filter words.
2306 1.24.2.2 nathanw */
2307 1.24.2.2 nathanw #else
2308 1.24.2.2 nathanw /*
2309 1.24.2.2 nathanw * Set up the DP83815 multicast address filter by passing all multicast
2310 1.15 thorpej * addresses through a CRC generator, and then using the high-order
2311 1.15 thorpej * 9 bits as an index into the 512 bit multicast hash table. The
2312 1.24.2.2 nathanw * high-order 5 bits select the slot, while the low-order 4 bits
2313 1.15 thorpej * select the bit within the slot. Note that only the low 16-bits
2314 1.24.2.2 nathanw * of each filter word are used, and there are 32 filter words.
2315 1.15 thorpej */
2316 1.24.2.2 nathanw #endif /* DP83820 */
2317 1.15 thorpej
2318 1.15 thorpej memset(mchash, 0, sizeof(mchash));
2319 1.15 thorpej
2320 1.24.2.1 nathanw ifp->if_flags &= ~IFF_ALLMULTI;
2321 1.15 thorpej ETHER_FIRST_MULTI(step, ec, enm);
2322 1.24.2.1 nathanw if (enm != NULL) {
2323 1.24.2.1 nathanw while (enm != NULL) {
2324 1.24.2.1 nathanw if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
2325 1.24.2.1 nathanw ETHER_ADDR_LEN)) {
2326 1.15 thorpej /*
2327 1.15 thorpej * We must listen to a range of multicast addresses.
2328 1.15 thorpej * For now, just accept all multicasts, rather than
2329 1.15 thorpej * trying to set only those filter bits needed to match
2330 1.15 thorpej * the range. (At this time, the only use of address
2331 1.15 thorpej * ranges is for IP multicast routing, for which the
2332 1.15 thorpej * range is big enough to require all bits set.)
2333 1.15 thorpej */
2334 1.24.2.1 nathanw goto allmulti;
2335 1.24.2.1 nathanw }
2336 1.15 thorpej
2337 1.24.2.2 nathanw #ifdef DP83820
2338 1.24.2.2 nathanw crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
2339 1.24.2.2 nathanw
2340 1.24.2.2 nathanw /* Just want the 11 most significant bits. */
2341 1.24.2.2 nathanw hash = crc >> 21;
2342 1.24.2.2 nathanw #else
2343 1.24.2.1 nathanw crc = ether_crc32_le(enm->enm_addrlo, ETHER_ADDR_LEN);
2344 1.15 thorpej
2345 1.24.2.1 nathanw /* Just want the 9 most significant bits. */
2346 1.24.2.2 nathanw hash = crc >> 23;
2347 1.24.2.2 nathanw #endif /* DP83820 */
2348 1.24.2.2 nathanw slot = hash >> 4;
2349 1.24.2.2 nathanw bit = hash & 0xf;
2350 1.15 thorpej
2351 1.24.2.1 nathanw /* Set the corresponding bit in the hash table. */
2352 1.24.2.2 nathanw mchash[slot] |= 1 << bit;
2353 1.15 thorpej
2354 1.24.2.1 nathanw ETHER_NEXT_MULTI(step, enm);
2355 1.24.2.1 nathanw }
2356 1.15 thorpej
2357 1.24.2.1 nathanw sc->sc_rfcr |= RFCR_MHEN;
2358 1.24.2.1 nathanw }
2359 1.15 thorpej goto setit;
2360 1.15 thorpej
2361 1.15 thorpej allmulti:
2362 1.15 thorpej ifp->if_flags |= IFF_ALLMULTI;
2363 1.15 thorpej sc->sc_rfcr |= RFCR_AAM;
2364 1.15 thorpej
2365 1.15 thorpej setit:
2366 1.15 thorpej #define FILTER_EMIT(addr, data) \
2367 1.15 thorpej bus_space_write_4(st, sh, SIP_RFCR, (addr)); \
2368 1.15 thorpej delay(1); \
2369 1.15 thorpej bus_space_write_4(st, sh, SIP_RFDR, (data)); \
2370 1.15 thorpej delay(1);
2371 1.15 thorpej
2372 1.15 thorpej /*
2373 1.15 thorpej * Disable receive filter, and program the node address.
2374 1.15 thorpej */
2375 1.15 thorpej cp = LLADDR(ifp->if_sadl);
2376 1.24.2.1 nathanw FILTER_EMIT(RFCR_NS_RFADDR_PMATCH0, (cp[1] << 8) | cp[0]);
2377 1.24.2.1 nathanw FILTER_EMIT(RFCR_NS_RFADDR_PMATCH2, (cp[3] << 8) | cp[2]);
2378 1.24.2.1 nathanw FILTER_EMIT(RFCR_NS_RFADDR_PMATCH4, (cp[5] << 8) | cp[4]);
2379 1.15 thorpej
2380 1.15 thorpej if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
2381 1.15 thorpej /*
2382 1.15 thorpej * Program the multicast hash table.
2383 1.15 thorpej */
2384 1.24.2.2 nathanw for (i = 0; i < MCHASH_NWORDS; i++)
2385 1.15 thorpej FILTER_EMIT(RFCR_NS_RFADDR_FILTMEM + (i * 2),
2386 1.24.2.2 nathanw mchash[i]);
2387 1.15 thorpej }
2388 1.15 thorpej #undef FILTER_EMIT
2389 1.24.2.2 nathanw #undef MCHASH_NWORDS
2390 1.15 thorpej
2391 1.15 thorpej /*
2392 1.15 thorpej * Re-enable the receiver filter.
2393 1.15 thorpej */
2394 1.15 thorpej bus_space_write_4(st, sh, SIP_RFCR, sc->sc_rfcr);
2395 1.24.2.2 nathanw }
2396 1.24.2.2 nathanw
2397 1.24.2.2 nathanw #if defined(DP83820)
2398 1.24.2.2 nathanw /*
2399 1.24.2.2 nathanw * sip_dp83820_mii_readreg: [mii interface function]
2400 1.24.2.2 nathanw *
2401 1.24.2.2 nathanw * Read a PHY register on the MII of the DP83820.
2402 1.24.2.2 nathanw */
2403 1.24.2.2 nathanw int
2404 1.24.2.2 nathanw SIP_DECL(dp83820_mii_readreg)(struct device *self, int phy, int reg)
2405 1.24.2.2 nathanw {
2406 1.24.2.2 nathanw
2407 1.24.2.2 nathanw return (mii_bitbang_readreg(self, &SIP_DECL(dp83820_mii_bitbang_ops),
2408 1.24.2.2 nathanw phy, reg));
2409 1.24.2.2 nathanw }
2410 1.24.2.2 nathanw
2411 1.24.2.2 nathanw /*
2412 1.24.2.2 nathanw * sip_dp83820_mii_writereg: [mii interface function]
2413 1.24.2.2 nathanw *
2414 1.24.2.2 nathanw * Write a PHY register on the MII of the DP83820.
2415 1.24.2.2 nathanw */
2416 1.24.2.2 nathanw void
2417 1.24.2.2 nathanw SIP_DECL(dp83820_mii_writereg)(struct device *self, int phy, int reg, int val)
2418 1.24.2.2 nathanw {
2419 1.24.2.2 nathanw
2420 1.24.2.2 nathanw mii_bitbang_writereg(self, &SIP_DECL(dp83820_mii_bitbang_ops),
2421 1.24.2.2 nathanw phy, reg, val);
2422 1.24.2.2 nathanw }
2423 1.24.2.2 nathanw
2424 1.24.2.2 nathanw /*
2425 1.24.2.2 nathanw * sip_dp83815_mii_statchg: [mii interface function]
2426 1.24.2.2 nathanw *
2427 1.24.2.2 nathanw * Callback from MII layer when media changes.
2428 1.24.2.2 nathanw */
2429 1.24.2.2 nathanw void
2430 1.24.2.2 nathanw SIP_DECL(dp83820_mii_statchg)(struct device *self)
2431 1.24.2.2 nathanw {
2432 1.24.2.2 nathanw struct sip_softc *sc = (struct sip_softc *) self;
2433 1.24.2.2 nathanw u_int32_t cfg;
2434 1.24.2.2 nathanw
2435 1.24.2.2 nathanw /*
2436 1.24.2.2 nathanw * Update TXCFG for full-duplex operation.
2437 1.24.2.2 nathanw */
2438 1.24.2.2 nathanw if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
2439 1.24.2.2 nathanw sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
2440 1.24.2.2 nathanw else
2441 1.24.2.2 nathanw sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
2442 1.24.2.2 nathanw
2443 1.24.2.2 nathanw /*
2444 1.24.2.2 nathanw * Update RXCFG for full-duplex or loopback.
2445 1.24.2.2 nathanw */
2446 1.24.2.2 nathanw if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0 ||
2447 1.24.2.2 nathanw IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_LOOP)
2448 1.24.2.2 nathanw sc->sc_rxcfg |= RXCFG_ATX;
2449 1.24.2.2 nathanw else
2450 1.24.2.2 nathanw sc->sc_rxcfg &= ~RXCFG_ATX;
2451 1.24.2.2 nathanw
2452 1.24.2.2 nathanw /*
2453 1.24.2.2 nathanw * Update CFG for MII/GMII.
2454 1.24.2.2 nathanw */
2455 1.24.2.2 nathanw if (sc->sc_ethercom.ec_if.if_baudrate == IF_Mbps(1000))
2456 1.24.2.2 nathanw cfg = sc->sc_cfg | CFG_MODE_1000;
2457 1.24.2.2 nathanw else
2458 1.24.2.2 nathanw cfg = sc->sc_cfg;
2459 1.24.2.2 nathanw
2460 1.24.2.2 nathanw /*
2461 1.24.2.2 nathanw * XXX 802.3x flow control.
2462 1.24.2.2 nathanw */
2463 1.24.2.2 nathanw
2464 1.24.2.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CFG, cfg);
2465 1.24.2.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXCFG, sc->sc_txcfg);
2466 1.24.2.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXCFG, sc->sc_rxcfg);
2467 1.24.2.2 nathanw }
2468 1.24.2.2 nathanw
2469 1.24.2.2 nathanw /*
2470 1.24.2.2 nathanw * sip_dp83820_mii_bitbang_read: [mii bit-bang interface function]
2471 1.24.2.2 nathanw *
2472 1.24.2.2 nathanw * Read the MII serial port for the MII bit-bang module.
2473 1.24.2.2 nathanw */
2474 1.24.2.2 nathanw u_int32_t
2475 1.24.2.2 nathanw SIP_DECL(dp83820_mii_bitbang_read)(struct device *self)
2476 1.24.2.2 nathanw {
2477 1.24.2.2 nathanw struct sip_softc *sc = (void *) self;
2478 1.24.2.2 nathanw
2479 1.24.2.2 nathanw return (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_EROMAR));
2480 1.15 thorpej }
2481 1.15 thorpej
2482 1.15 thorpej /*
2483 1.24.2.2 nathanw * sip_dp83820_mii_bitbang_write: [mii big-bang interface function]
2484 1.24.2.2 nathanw *
2485 1.24.2.2 nathanw * Write the MII serial port for the MII bit-bang module.
2486 1.24.2.2 nathanw */
2487 1.24.2.2 nathanw void
2488 1.24.2.2 nathanw SIP_DECL(dp83820_mii_bitbang_write)(struct device *self, u_int32_t val)
2489 1.24.2.2 nathanw {
2490 1.24.2.2 nathanw struct sip_softc *sc = (void *) self;
2491 1.24.2.2 nathanw
2492 1.24.2.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_EROMAR, val);
2493 1.24.2.2 nathanw }
2494 1.24.2.2 nathanw #else /* ! DP83820 */
2495 1.24.2.2 nathanw /*
2496 1.15 thorpej * sip_sis900_mii_readreg: [mii interface function]
2497 1.1 thorpej *
2498 1.1 thorpej * Read a PHY register on the MII.
2499 1.1 thorpej */
2500 1.1 thorpej int
2501 1.24.2.2 nathanw SIP_DECL(sis900_mii_readreg)(struct device *self, int phy, int reg)
2502 1.1 thorpej {
2503 1.1 thorpej struct sip_softc *sc = (struct sip_softc *) self;
2504 1.1 thorpej u_int32_t enphy;
2505 1.1 thorpej
2506 1.1 thorpej /*
2507 1.1 thorpej * The SiS 900 has only an internal PHY on the MII. Only allow
2508 1.1 thorpej * MII address 0.
2509 1.1 thorpej */
2510 1.15 thorpej if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900 && phy != 0)
2511 1.1 thorpej return (0);
2512 1.1 thorpej
2513 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_ENPHY,
2514 1.5 thorpej (phy << ENPHY_PHYADDR_SHIFT) | (reg << ENPHY_REGADDR_SHIFT) |
2515 1.5 thorpej ENPHY_RWCMD | ENPHY_ACCESS);
2516 1.1 thorpej do {
2517 1.1 thorpej enphy = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ENPHY);
2518 1.1 thorpej } while (enphy & ENPHY_ACCESS);
2519 1.1 thorpej return ((enphy & ENPHY_PHYDATA) >> ENPHY_DATA_SHIFT);
2520 1.1 thorpej }
2521 1.1 thorpej
2522 1.1 thorpej /*
2523 1.15 thorpej * sip_sis900_mii_writereg: [mii interface function]
2524 1.1 thorpej *
2525 1.1 thorpej * Write a PHY register on the MII.
2526 1.1 thorpej */
2527 1.1 thorpej void
2528 1.24.2.2 nathanw SIP_DECL(sis900_mii_writereg)(struct device *self, int phy, int reg, int val)
2529 1.1 thorpej {
2530 1.1 thorpej struct sip_softc *sc = (struct sip_softc *) self;
2531 1.1 thorpej u_int32_t enphy;
2532 1.1 thorpej
2533 1.1 thorpej /*
2534 1.1 thorpej * The SiS 900 has only an internal PHY on the MII. Only allow
2535 1.1 thorpej * MII address 0.
2536 1.1 thorpej */
2537 1.15 thorpej if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900 && phy != 0)
2538 1.1 thorpej return;
2539 1.1 thorpej
2540 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_ENPHY,
2541 1.5 thorpej (val << ENPHY_DATA_SHIFT) | (phy << ENPHY_PHYADDR_SHIFT) |
2542 1.5 thorpej (reg << ENPHY_REGADDR_SHIFT) | ENPHY_ACCESS);
2543 1.1 thorpej do {
2544 1.1 thorpej enphy = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ENPHY);
2545 1.1 thorpej } while (enphy & ENPHY_ACCESS);
2546 1.1 thorpej }
2547 1.1 thorpej
2548 1.1 thorpej /*
2549 1.15 thorpej * sip_sis900_mii_statchg: [mii interface function]
2550 1.1 thorpej *
2551 1.1 thorpej * Callback from MII layer when media changes.
2552 1.1 thorpej */
2553 1.1 thorpej void
2554 1.24.2.2 nathanw SIP_DECL(sis900_mii_statchg)(struct device *self)
2555 1.1 thorpej {
2556 1.1 thorpej struct sip_softc *sc = (struct sip_softc *) self;
2557 1.1 thorpej u_int32_t flowctl;
2558 1.1 thorpej
2559 1.1 thorpej /*
2560 1.1 thorpej * Update TXCFG for full-duplex operation.
2561 1.1 thorpej */
2562 1.1 thorpej if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
2563 1.1 thorpej sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
2564 1.1 thorpej else
2565 1.1 thorpej sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
2566 1.1 thorpej
2567 1.1 thorpej /*
2568 1.1 thorpej * Update RXCFG for full-duplex or loopback.
2569 1.1 thorpej */
2570 1.1 thorpej if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0 ||
2571 1.1 thorpej IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_LOOP)
2572 1.1 thorpej sc->sc_rxcfg |= RXCFG_ATX;
2573 1.1 thorpej else
2574 1.1 thorpej sc->sc_rxcfg &= ~RXCFG_ATX;
2575 1.1 thorpej
2576 1.1 thorpej /*
2577 1.1 thorpej * Update IMR for use of 802.3x flow control.
2578 1.1 thorpej */
2579 1.1 thorpej if ((sc->sc_mii.mii_media_active & IFM_FLOW) != 0) {
2580 1.1 thorpej sc->sc_imr |= (ISR_PAUSE_END|ISR_PAUSE_ST);
2581 1.1 thorpej flowctl = FLOWCTL_FLOWEN;
2582 1.1 thorpej } else {
2583 1.1 thorpej sc->sc_imr &= ~(ISR_PAUSE_END|ISR_PAUSE_ST);
2584 1.1 thorpej flowctl = 0;
2585 1.1 thorpej }
2586 1.1 thorpej
2587 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXCFG, sc->sc_txcfg);
2588 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXCFG, sc->sc_rxcfg);
2589 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_IMR, sc->sc_imr);
2590 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_FLOWCTL, flowctl);
2591 1.15 thorpej }
2592 1.15 thorpej
2593 1.15 thorpej /*
2594 1.15 thorpej * sip_dp83815_mii_readreg: [mii interface function]
2595 1.15 thorpej *
2596 1.15 thorpej * Read a PHY register on the MII.
2597 1.15 thorpej */
2598 1.15 thorpej int
2599 1.24.2.2 nathanw SIP_DECL(dp83815_mii_readreg)(struct device *self, int phy, int reg)
2600 1.15 thorpej {
2601 1.15 thorpej struct sip_softc *sc = (struct sip_softc *) self;
2602 1.15 thorpej u_int32_t val;
2603 1.15 thorpej
2604 1.15 thorpej /*
2605 1.15 thorpej * The DP83815 only has an internal PHY. Only allow
2606 1.15 thorpej * MII address 0.
2607 1.15 thorpej */
2608 1.15 thorpej if (phy != 0)
2609 1.15 thorpej return (0);
2610 1.15 thorpej
2611 1.15 thorpej /*
2612 1.15 thorpej * Apparently, after a reset, the DP83815 can take a while
2613 1.15 thorpej * to respond. During this recovery period, the BMSR returns
2614 1.15 thorpej * a value of 0. Catch this -- it's not supposed to happen
2615 1.15 thorpej * (the BMSR has some hardcoded-to-1 bits), and wait for the
2616 1.15 thorpej * PHY to come back to life.
2617 1.15 thorpej *
2618 1.15 thorpej * This works out because the BMSR is the first register
2619 1.15 thorpej * read during the PHY probe process.
2620 1.15 thorpej */
2621 1.15 thorpej do {
2622 1.15 thorpej val = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_NS_PHY(reg));
2623 1.15 thorpej } while (reg == MII_BMSR && val == 0);
2624 1.15 thorpej
2625 1.15 thorpej return (val & 0xffff);
2626 1.15 thorpej }
2627 1.15 thorpej
2628 1.15 thorpej /*
2629 1.15 thorpej * sip_dp83815_mii_writereg: [mii interface function]
2630 1.15 thorpej *
2631 1.15 thorpej * Write a PHY register to the MII.
2632 1.15 thorpej */
2633 1.15 thorpej void
2634 1.24.2.2 nathanw SIP_DECL(dp83815_mii_writereg)(struct device *self, int phy, int reg, int val)
2635 1.15 thorpej {
2636 1.15 thorpej struct sip_softc *sc = (struct sip_softc *) self;
2637 1.15 thorpej
2638 1.15 thorpej /*
2639 1.15 thorpej * The DP83815 only has an internal PHY. Only allow
2640 1.15 thorpej * MII address 0.
2641 1.15 thorpej */
2642 1.15 thorpej if (phy != 0)
2643 1.15 thorpej return;
2644 1.15 thorpej
2645 1.15 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_NS_PHY(reg), val);
2646 1.15 thorpej }
2647 1.15 thorpej
2648 1.15 thorpej /*
2649 1.15 thorpej * sip_dp83815_mii_statchg: [mii interface function]
2650 1.15 thorpej *
2651 1.15 thorpej * Callback from MII layer when media changes.
2652 1.15 thorpej */
2653 1.15 thorpej void
2654 1.24.2.2 nathanw SIP_DECL(dp83815_mii_statchg)(struct device *self)
2655 1.15 thorpej {
2656 1.15 thorpej struct sip_softc *sc = (struct sip_softc *) self;
2657 1.15 thorpej
2658 1.15 thorpej /*
2659 1.15 thorpej * Update TXCFG for full-duplex operation.
2660 1.15 thorpej */
2661 1.15 thorpej if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
2662 1.15 thorpej sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
2663 1.15 thorpej else
2664 1.15 thorpej sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
2665 1.15 thorpej
2666 1.15 thorpej /*
2667 1.15 thorpej * Update RXCFG for full-duplex or loopback.
2668 1.15 thorpej */
2669 1.15 thorpej if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0 ||
2670 1.15 thorpej IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_LOOP)
2671 1.15 thorpej sc->sc_rxcfg |= RXCFG_ATX;
2672 1.15 thorpej else
2673 1.15 thorpej sc->sc_rxcfg &= ~RXCFG_ATX;
2674 1.15 thorpej
2675 1.15 thorpej /*
2676 1.15 thorpej * XXX 802.3x flow control.
2677 1.15 thorpej */
2678 1.15 thorpej
2679 1.15 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXCFG, sc->sc_txcfg);
2680 1.15 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXCFG, sc->sc_rxcfg);
2681 1.24.2.1 nathanw }
2682 1.24.2.2 nathanw #endif /* DP83820 */
2683 1.24.2.1 nathanw
2684 1.24.2.2 nathanw #if defined(DP83820)
2685 1.24.2.2 nathanw void
2686 1.24.2.2 nathanw SIP_DECL(dp83820_read_macaddr)(struct sip_softc *sc, u_int8_t *enaddr)
2687 1.24.2.2 nathanw {
2688 1.24.2.2 nathanw u_int16_t eeprom_data[SIP_DP83820_EEPROM_LENGTH / 2];
2689 1.24.2.2 nathanw u_int8_t cksum, *e, match;
2690 1.24.2.2 nathanw int i;
2691 1.24.2.2 nathanw
2692 1.24.2.2 nathanw /*
2693 1.24.2.2 nathanw * EEPROM data format for the DP83820 can be found in
2694 1.24.2.2 nathanw * the DP83820 manual, section 4.2.4.
2695 1.24.2.2 nathanw */
2696 1.24.2.2 nathanw
2697 1.24.2.2 nathanw SIP_DECL(read_eeprom)(sc, 0,
2698 1.24.2.2 nathanw sizeof(eeprom_data) / sizeof(eeprom_data[0]), eeprom_data);
2699 1.24.2.2 nathanw
2700 1.24.2.2 nathanw match = eeprom_data[SIP_DP83820_EEPROM_CHECKSUM / 2] >> 8;
2701 1.24.2.2 nathanw match = ~(match - 1);
2702 1.24.2.2 nathanw
2703 1.24.2.2 nathanw cksum = 0x55;
2704 1.24.2.2 nathanw e = (u_int8_t *) eeprom_data;
2705 1.24.2.2 nathanw for (i = 0; i < SIP_DP83820_EEPROM_CHECKSUM; i++)
2706 1.24.2.2 nathanw cksum += *e++;
2707 1.24.2.2 nathanw
2708 1.24.2.2 nathanw if (cksum != match)
2709 1.24.2.2 nathanw printf("%s: Checksum (%x) mismatch (%x)",
2710 1.24.2.2 nathanw sc->sc_dev.dv_xname, cksum, match);
2711 1.24.2.2 nathanw
2712 1.24.2.2 nathanw enaddr[0] = eeprom_data[SIP_DP83820_EEPROM_PMATCH2 / 2] & 0xff;
2713 1.24.2.2 nathanw enaddr[1] = eeprom_data[SIP_DP83820_EEPROM_PMATCH2 / 2] >> 8;
2714 1.24.2.2 nathanw enaddr[2] = eeprom_data[SIP_DP83820_EEPROM_PMATCH1 / 2] & 0xff;
2715 1.24.2.2 nathanw enaddr[3] = eeprom_data[SIP_DP83820_EEPROM_PMATCH1 / 2] >> 8;
2716 1.24.2.2 nathanw enaddr[4] = eeprom_data[SIP_DP83820_EEPROM_PMATCH0 / 2] & 0xff;
2717 1.24.2.2 nathanw enaddr[5] = eeprom_data[SIP_DP83820_EEPROM_PMATCH0 / 2] >> 8;
2718 1.24.2.2 nathanw
2719 1.24.2.2 nathanw /* Get the GPIOR bits. */
2720 1.24.2.2 nathanw sc->sc_gpior = eeprom_data[0x04];
2721 1.24.2.2 nathanw
2722 1.24.2.2 nathanw /* Get various CFG related bits. */
2723 1.24.2.2 nathanw if ((eeprom_data[0x05] >> 0) & 1)
2724 1.24.2.2 nathanw sc->sc_cfg |= CFG_EXT_125;
2725 1.24.2.2 nathanw if ((eeprom_data[0x05] >> 9) & 1)
2726 1.24.2.2 nathanw sc->sc_cfg |= CFG_TBI_EN;
2727 1.24.2.2 nathanw }
2728 1.24.2.2 nathanw #else /* ! DP83820 */
2729 1.24.2.1 nathanw void
2730 1.24.2.2 nathanw SIP_DECL(sis900_read_macaddr)(struct sip_softc *sc, u_int8_t *enaddr)
2731 1.24.2.1 nathanw {
2732 1.24.2.1 nathanw u_int16_t myea[ETHER_ADDR_LEN / 2];
2733 1.24.2.1 nathanw
2734 1.24.2.2 nathanw SIP_DECL(read_eeprom)(sc, SIP_EEPROM_ETHERNET_ID0 >> 1,
2735 1.24.2.1 nathanw sizeof(myea) / sizeof(myea[0]), myea);
2736 1.24.2.1 nathanw
2737 1.24.2.1 nathanw enaddr[0] = myea[0] & 0xff;
2738 1.24.2.1 nathanw enaddr[1] = myea[0] >> 8;
2739 1.24.2.1 nathanw enaddr[2] = myea[1] & 0xff;
2740 1.24.2.1 nathanw enaddr[3] = myea[1] >> 8;
2741 1.24.2.1 nathanw enaddr[4] = myea[2] & 0xff;
2742 1.24.2.1 nathanw enaddr[5] = myea[2] >> 8;
2743 1.24.2.1 nathanw }
2744 1.24.2.1 nathanw
2745 1.24.2.2 nathanw /* Table and macro to bit-reverse an octet. */
2746 1.24.2.2 nathanw static const u_int8_t bbr4[] = {0,8,4,12,2,10,6,14,1,9,5,13,3,11,7,15};
2747 1.24.2.1 nathanw #define bbr(v) ((bbr4[(v)&0xf] << 4) | bbr4[((v)>>4) & 0xf])
2748 1.24.2.1 nathanw
2749 1.24.2.1 nathanw void
2750 1.24.2.2 nathanw SIP_DECL(dp83815_read_macaddr)(struct sip_softc *sc, u_int8_t *enaddr)
2751 1.24.2.1 nathanw {
2752 1.24.2.1 nathanw u_int16_t eeprom_data[SIP_DP83815_EEPROM_LENGTH / 2], *ea;
2753 1.24.2.1 nathanw u_int8_t cksum, *e, match;
2754 1.24.2.1 nathanw int i;
2755 1.24.2.1 nathanw
2756 1.24.2.2 nathanw SIP_DECL(read_eeprom)(sc, 0, sizeof(eeprom_data) /
2757 1.24.2.2 nathanw sizeof(eeprom_data[0]), eeprom_data);
2758 1.24.2.1 nathanw
2759 1.24.2.1 nathanw match = eeprom_data[SIP_DP83815_EEPROM_CHECKSUM/2] >> 8;
2760 1.24.2.1 nathanw match = ~(match - 1);
2761 1.24.2.1 nathanw
2762 1.24.2.1 nathanw cksum = 0x55;
2763 1.24.2.1 nathanw e = (u_int8_t *) eeprom_data;
2764 1.24.2.1 nathanw for (i=0 ; i<SIP_DP83815_EEPROM_CHECKSUM ; i++) {
2765 1.24.2.1 nathanw cksum += *e++;
2766 1.24.2.1 nathanw }
2767 1.24.2.1 nathanw if (cksum != match) {
2768 1.24.2.1 nathanw printf("%s: Checksum (%x) mismatch (%x)",
2769 1.24.2.1 nathanw sc->sc_dev.dv_xname, cksum, match);
2770 1.24.2.1 nathanw }
2771 1.24.2.1 nathanw
2772 1.24.2.1 nathanw /*
2773 1.24.2.1 nathanw * Unrolled because it makes slightly more sense this way.
2774 1.24.2.1 nathanw * The DP83815 stores the MAC address in bit 0 of word 6
2775 1.24.2.1 nathanw * through bit 15 of word 8.
2776 1.24.2.1 nathanw */
2777 1.24.2.1 nathanw ea = &eeprom_data[6];
2778 1.24.2.1 nathanw enaddr[0] = ((*ea & 0x1) << 7);
2779 1.24.2.1 nathanw ea++;
2780 1.24.2.1 nathanw enaddr[0] |= ((*ea & 0xFE00) >> 9);
2781 1.24.2.1 nathanw enaddr[1] = ((*ea & 0x1FE) >> 1);
2782 1.24.2.1 nathanw enaddr[2] = ((*ea & 0x1) << 7);
2783 1.24.2.1 nathanw ea++;
2784 1.24.2.1 nathanw enaddr[2] |= ((*ea & 0xFE00) >> 9);
2785 1.24.2.1 nathanw enaddr[3] = ((*ea & 0x1FE) >> 1);
2786 1.24.2.1 nathanw enaddr[4] = ((*ea & 0x1) << 7);
2787 1.24.2.1 nathanw ea++;
2788 1.24.2.1 nathanw enaddr[4] |= ((*ea & 0xFE00) >> 9);
2789 1.24.2.1 nathanw enaddr[5] = ((*ea & 0x1FE) >> 1);
2790 1.24.2.1 nathanw
2791 1.24.2.1 nathanw /*
2792 1.24.2.1 nathanw * In case that's not weird enough, we also need to reverse
2793 1.24.2.1 nathanw * the bits in each byte. This all actually makes more sense
2794 1.24.2.1 nathanw * if you think about the EEPROM storage as an array of bits
2795 1.24.2.1 nathanw * being shifted into bytes, but that's not how we're looking
2796 1.24.2.1 nathanw * at it here...
2797 1.24.2.1 nathanw */
2798 1.24.2.2 nathanw for (i = 0; i < 6 ;i++)
2799 1.24.2.1 nathanw enaddr[i] = bbr(enaddr[i]);
2800 1.1 thorpej }
2801 1.24.2.2 nathanw #endif /* DP83820 */
2802 1.1 thorpej
2803 1.1 thorpej /*
2804 1.1 thorpej * sip_mediastatus: [ifmedia interface function]
2805 1.1 thorpej *
2806 1.1 thorpej * Get the current interface media status.
2807 1.1 thorpej */
2808 1.1 thorpej void
2809 1.24.2.2 nathanw SIP_DECL(mediastatus)(struct ifnet *ifp, struct ifmediareq *ifmr)
2810 1.1 thorpej {
2811 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
2812 1.1 thorpej
2813 1.1 thorpej mii_pollstat(&sc->sc_mii);
2814 1.1 thorpej ifmr->ifm_status = sc->sc_mii.mii_media_status;
2815 1.1 thorpej ifmr->ifm_active = sc->sc_mii.mii_media_active;
2816 1.1 thorpej }
2817 1.1 thorpej
2818 1.1 thorpej /*
2819 1.1 thorpej * sip_mediachange: [ifmedia interface function]
2820 1.1 thorpej *
2821 1.1 thorpej * Set hardware to newly-selected media.
2822 1.1 thorpej */
2823 1.1 thorpej int
2824 1.24.2.2 nathanw SIP_DECL(mediachange)(struct ifnet *ifp)
2825 1.1 thorpej {
2826 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
2827 1.1 thorpej
2828 1.1 thorpej if (ifp->if_flags & IFF_UP)
2829 1.1 thorpej mii_mediachg(&sc->sc_mii);
2830 1.1 thorpej return (0);
2831 1.1 thorpej }
2832