Home | History | Annotate | Line # | Download | only in pci
if_sip.c revision 1.24.2.7
      1  1.24.2.7   nathanw /*	$NetBSD: if_sip.c,v 1.24.2.7 2002/04/01 07:46:22 nathanw Exp $	*/
      2  1.24.2.2   nathanw 
      3  1.24.2.2   nathanw /*-
      4  1.24.2.6   nathanw  * Copyright (c) 2001, 2002 The NetBSD Foundation, Inc.
      5  1.24.2.2   nathanw  * All rights reserved.
      6  1.24.2.2   nathanw  *
      7  1.24.2.2   nathanw  * This code is derived from software contributed to The NetBSD Foundation
      8  1.24.2.2   nathanw  * by Jason R. Thorpe.
      9  1.24.2.2   nathanw  *
     10  1.24.2.2   nathanw  * Redistribution and use in source and binary forms, with or without
     11  1.24.2.2   nathanw  * modification, are permitted provided that the following conditions
     12  1.24.2.2   nathanw  * are met:
     13  1.24.2.2   nathanw  * 1. Redistributions of source code must retain the above copyright
     14  1.24.2.2   nathanw  *    notice, this list of conditions and the following disclaimer.
     15  1.24.2.2   nathanw  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.24.2.2   nathanw  *    notice, this list of conditions and the following disclaimer in the
     17  1.24.2.2   nathanw  *    documentation and/or other materials provided with the distribution.
     18  1.24.2.2   nathanw  * 3. All advertising materials mentioning features or use of this software
     19  1.24.2.2   nathanw  *    must display the following acknowledgement:
     20  1.24.2.2   nathanw  *	This product includes software developed by the NetBSD
     21  1.24.2.2   nathanw  *	Foundation, Inc. and its contributors.
     22  1.24.2.2   nathanw  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  1.24.2.2   nathanw  *    contributors may be used to endorse or promote products derived
     24  1.24.2.2   nathanw  *    from this software without specific prior written permission.
     25  1.24.2.2   nathanw  *
     26  1.24.2.2   nathanw  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  1.24.2.2   nathanw  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  1.24.2.2   nathanw  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.24.2.2   nathanw  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  1.24.2.2   nathanw  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  1.24.2.2   nathanw  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  1.24.2.2   nathanw  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  1.24.2.2   nathanw  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  1.24.2.2   nathanw  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  1.24.2.2   nathanw  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  1.24.2.2   nathanw  * POSSIBILITY OF SUCH DAMAGE.
     37  1.24.2.2   nathanw  */
     38       1.1   thorpej 
     39       1.1   thorpej /*-
     40       1.1   thorpej  * Copyright (c) 1999 Network Computer, Inc.
     41       1.1   thorpej  * All rights reserved.
     42       1.1   thorpej  *
     43       1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     44       1.1   thorpej  * modification, are permitted provided that the following conditions
     45       1.1   thorpej  * are met:
     46       1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     47       1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     48       1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     49       1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     50       1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     51       1.1   thorpej  * 3. Neither the name of Network Computer, Inc. nor the names of its
     52       1.1   thorpej  *    contributors may be used to endorse or promote products derived
     53       1.1   thorpej  *    from this software without specific prior written permission.
     54       1.1   thorpej  *
     55       1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY NETWORK COMPUTER, INC. AND CONTRIBUTORS
     56       1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     57       1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     58       1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     59       1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     60       1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     61       1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     62       1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     63       1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     64       1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     65       1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     66       1.1   thorpej  */
     67       1.1   thorpej 
     68       1.1   thorpej /*
     69  1.24.2.2   nathanw  * Device driver for the Silicon Integrated Systems SiS 900,
     70  1.24.2.2   nathanw  * SiS 7016 10/100, National Semiconductor DP83815 10/100, and
     71  1.24.2.2   nathanw  * National Semiconductor DP83820 10/100/1000 PCI Ethernet
     72  1.24.2.2   nathanw  * controllers.
     73       1.1   thorpej  *
     74  1.24.2.2   nathanw  * Originally written to support the SiS 900 by Jason R. Thorpe for
     75  1.24.2.2   nathanw  * Network Computer, Inc.
     76  1.24.2.2   nathanw  *
     77  1.24.2.2   nathanw  * TODO:
     78  1.24.2.2   nathanw  *
     79  1.24.2.2   nathanw  *	- Support the 10-bit interface on the DP83820 (for fiber).
     80  1.24.2.2   nathanw  *
     81  1.24.2.2   nathanw  *	- Reduce the interrupt load.
     82       1.1   thorpej  */
     83  1.24.2.4   nathanw 
     84  1.24.2.4   nathanw #include <sys/cdefs.h>
     85  1.24.2.7   nathanw __KERNEL_RCSID(0, "$NetBSD: if_sip.c,v 1.24.2.7 2002/04/01 07:46:22 nathanw Exp $");
     86       1.1   thorpej 
     87       1.1   thorpej #include "bpfilter.h"
     88       1.1   thorpej 
     89       1.1   thorpej #include <sys/param.h>
     90       1.1   thorpej #include <sys/systm.h>
     91       1.9   thorpej #include <sys/callout.h>
     92       1.1   thorpej #include <sys/mbuf.h>
     93       1.1   thorpej #include <sys/malloc.h>
     94       1.1   thorpej #include <sys/kernel.h>
     95       1.1   thorpej #include <sys/socket.h>
     96       1.1   thorpej #include <sys/ioctl.h>
     97       1.1   thorpej #include <sys/errno.h>
     98       1.1   thorpej #include <sys/device.h>
     99       1.1   thorpej #include <sys/queue.h>
    100       1.1   thorpej 
    101      1.12       mrg #include <uvm/uvm_extern.h>		/* for PAGE_SIZE */
    102       1.1   thorpej 
    103       1.1   thorpej #include <net/if.h>
    104       1.1   thorpej #include <net/if_dl.h>
    105       1.1   thorpej #include <net/if_media.h>
    106       1.1   thorpej #include <net/if_ether.h>
    107       1.1   thorpej 
    108       1.1   thorpej #if NBPFILTER > 0
    109       1.1   thorpej #include <net/bpf.h>
    110       1.1   thorpej #endif
    111       1.1   thorpej 
    112       1.1   thorpej #include <machine/bus.h>
    113       1.1   thorpej #include <machine/intr.h>
    114      1.14   tsutsui #include <machine/endian.h>
    115       1.1   thorpej 
    116      1.15   thorpej #include <dev/mii/mii.h>
    117       1.1   thorpej #include <dev/mii/miivar.h>
    118  1.24.2.2   nathanw #ifdef DP83820
    119  1.24.2.2   nathanw #include <dev/mii/mii_bitbang.h>
    120  1.24.2.2   nathanw #endif /* DP83820 */
    121       1.1   thorpej 
    122       1.1   thorpej #include <dev/pci/pcireg.h>
    123       1.1   thorpej #include <dev/pci/pcivar.h>
    124       1.1   thorpej #include <dev/pci/pcidevs.h>
    125       1.1   thorpej 
    126       1.1   thorpej #include <dev/pci/if_sipreg.h>
    127       1.1   thorpej 
    128  1.24.2.2   nathanw #ifdef DP83820		/* DP83820 Gigabit Ethernet */
    129  1.24.2.2   nathanw #define	SIP_DECL(x)	__CONCAT(gsip_,x)
    130  1.24.2.2   nathanw #else			/* SiS900 and DP83815 */
    131  1.24.2.2   nathanw #define	SIP_DECL(x)	__CONCAT(sip_,x)
    132  1.24.2.2   nathanw #endif
    133  1.24.2.2   nathanw 
    134  1.24.2.2   nathanw #define	SIP_STR(x)	__STRING(SIP_DECL(x))
    135  1.24.2.2   nathanw 
    136       1.1   thorpej /*
    137       1.1   thorpej  * Transmit descriptor list size.  This is arbitrary, but allocate
    138  1.24.2.2   nathanw  * enough descriptors for 128 pending transmissions, and 8 segments
    139       1.1   thorpej  * per packet.  This MUST work out to a power of 2.
    140       1.1   thorpej  */
    141  1.24.2.2   nathanw #define	SIP_NTXSEGS		8
    142       1.1   thorpej 
    143  1.24.2.2   nathanw #define	SIP_TXQUEUELEN		256
    144       1.1   thorpej #define	SIP_NTXDESC		(SIP_TXQUEUELEN * SIP_NTXSEGS)
    145       1.1   thorpej #define	SIP_NTXDESC_MASK	(SIP_NTXDESC - 1)
    146       1.1   thorpej #define	SIP_NEXTTX(x)		(((x) + 1) & SIP_NTXDESC_MASK)
    147       1.1   thorpej 
    148  1.24.2.7   nathanw #if defined(DP83020)
    149  1.24.2.7   nathanw #define	TX_DMAMAP_SIZE		ETHER_MAX_LEN_JUMBO
    150  1.24.2.7   nathanw #else
    151  1.24.2.7   nathanw #define	TX_DMAMAP_SIZE		MCLBYTES
    152  1.24.2.7   nathanw #endif
    153  1.24.2.7   nathanw 
    154       1.1   thorpej /*
    155       1.1   thorpej  * Receive descriptor list size.  We have one Rx buffer per incoming
    156       1.1   thorpej  * packet, so this logic is a little simpler.
    157  1.24.2.3   nathanw  *
    158  1.24.2.3   nathanw  * Actually, on the DP83820, we allow the packet to consume more than
    159  1.24.2.3   nathanw  * one buffer, in order to support jumbo Ethernet frames.  In that
    160  1.24.2.3   nathanw  * case, a packet may consume up to 5 buffers (assuming a 2048 byte
    161  1.24.2.3   nathanw  * mbuf cluster).  256 receive buffers is only 51 maximum size packets,
    162  1.24.2.3   nathanw  * so we'd better be quick about handling receive interrupts.
    163       1.1   thorpej  */
    164  1.24.2.3   nathanw #if defined(DP83820)
    165  1.24.2.3   nathanw #define	SIP_NRXDESC		256
    166  1.24.2.3   nathanw #else
    167  1.24.2.2   nathanw #define	SIP_NRXDESC		128
    168  1.24.2.3   nathanw #endif /* DP83820 */
    169       1.1   thorpej #define	SIP_NRXDESC_MASK	(SIP_NRXDESC - 1)
    170       1.1   thorpej #define	SIP_NEXTRX(x)		(((x) + 1) & SIP_NRXDESC_MASK)
    171       1.1   thorpej 
    172       1.1   thorpej /*
    173       1.1   thorpej  * Control structures are DMA'd to the SiS900 chip.  We allocate them in
    174       1.1   thorpej  * a single clump that maps to a single DMA segment to make several things
    175       1.1   thorpej  * easier.
    176       1.1   thorpej  */
    177       1.1   thorpej struct sip_control_data {
    178       1.1   thorpej 	/*
    179       1.1   thorpej 	 * The transmit descriptors.
    180       1.1   thorpej 	 */
    181       1.1   thorpej 	struct sip_desc scd_txdescs[SIP_NTXDESC];
    182       1.1   thorpej 
    183       1.1   thorpej 	/*
    184       1.1   thorpej 	 * The receive descriptors.
    185       1.1   thorpej 	 */
    186       1.1   thorpej 	struct sip_desc scd_rxdescs[SIP_NRXDESC];
    187       1.1   thorpej };
    188       1.1   thorpej 
    189       1.1   thorpej #define	SIP_CDOFF(x)	offsetof(struct sip_control_data, x)
    190       1.1   thorpej #define	SIP_CDTXOFF(x)	SIP_CDOFF(scd_txdescs[(x)])
    191       1.1   thorpej #define	SIP_CDRXOFF(x)	SIP_CDOFF(scd_rxdescs[(x)])
    192       1.1   thorpej 
    193       1.1   thorpej /*
    194       1.1   thorpej  * Software state for transmit jobs.
    195       1.1   thorpej  */
    196       1.1   thorpej struct sip_txsoft {
    197       1.1   thorpej 	struct mbuf *txs_mbuf;		/* head of our mbuf chain */
    198       1.1   thorpej 	bus_dmamap_t txs_dmamap;	/* our DMA map */
    199       1.1   thorpej 	int txs_firstdesc;		/* first descriptor in packet */
    200       1.1   thorpej 	int txs_lastdesc;		/* last descriptor in packet */
    201       1.1   thorpej 	SIMPLEQ_ENTRY(sip_txsoft) txs_q;
    202       1.1   thorpej };
    203       1.1   thorpej 
    204       1.1   thorpej SIMPLEQ_HEAD(sip_txsq, sip_txsoft);
    205       1.1   thorpej 
    206       1.1   thorpej /*
    207       1.1   thorpej  * Software state for receive jobs.
    208       1.1   thorpej  */
    209       1.1   thorpej struct sip_rxsoft {
    210       1.1   thorpej 	struct mbuf *rxs_mbuf;		/* head of our mbuf chain */
    211       1.1   thorpej 	bus_dmamap_t rxs_dmamap;	/* our DMA map */
    212       1.1   thorpej };
    213       1.1   thorpej 
    214       1.1   thorpej /*
    215       1.1   thorpej  * Software state per device.
    216       1.1   thorpej  */
    217       1.1   thorpej struct sip_softc {
    218       1.1   thorpej 	struct device sc_dev;		/* generic device information */
    219       1.1   thorpej 	bus_space_tag_t sc_st;		/* bus space tag */
    220       1.1   thorpej 	bus_space_handle_t sc_sh;	/* bus space handle */
    221       1.1   thorpej 	bus_dma_tag_t sc_dmat;		/* bus DMA tag */
    222       1.1   thorpej 	struct ethercom sc_ethercom;	/* ethernet common data */
    223       1.1   thorpej 	void *sc_sdhook;		/* shutdown hook */
    224      1.15   thorpej 
    225      1.15   thorpej 	const struct sip_product *sc_model; /* which model are we? */
    226  1.24.2.6   nathanw 	int sc_rev;			/* chip revision */
    227       1.1   thorpej 
    228       1.1   thorpej 	void *sc_ih;			/* interrupt cookie */
    229       1.1   thorpej 
    230       1.1   thorpej 	struct mii_data sc_mii;		/* MII/media information */
    231       1.1   thorpej 
    232       1.9   thorpej 	struct callout sc_tick_ch;	/* tick callout */
    233       1.9   thorpej 
    234       1.1   thorpej 	bus_dmamap_t sc_cddmamap;	/* control data DMA map */
    235       1.1   thorpej #define	sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    236       1.1   thorpej 
    237       1.1   thorpej 	/*
    238       1.1   thorpej 	 * Software state for transmit and receive descriptors.
    239       1.1   thorpej 	 */
    240       1.1   thorpej 	struct sip_txsoft sc_txsoft[SIP_TXQUEUELEN];
    241       1.1   thorpej 	struct sip_rxsoft sc_rxsoft[SIP_NRXDESC];
    242       1.1   thorpej 
    243       1.1   thorpej 	/*
    244       1.1   thorpej 	 * Control data structures.
    245       1.1   thorpej 	 */
    246       1.1   thorpej 	struct sip_control_data *sc_control_data;
    247       1.1   thorpej #define	sc_txdescs	sc_control_data->scd_txdescs
    248       1.1   thorpej #define	sc_rxdescs	sc_control_data->scd_rxdescs
    249       1.1   thorpej 
    250  1.24.2.2   nathanw #ifdef SIP_EVENT_COUNTERS
    251  1.24.2.2   nathanw 	/*
    252  1.24.2.2   nathanw 	 * Event counters.
    253  1.24.2.2   nathanw 	 */
    254  1.24.2.2   nathanw 	struct evcnt sc_ev_txsstall;	/* Tx stalled due to no txs */
    255  1.24.2.2   nathanw 	struct evcnt sc_ev_txdstall;	/* Tx stalled due to no txd */
    256  1.24.2.2   nathanw 	struct evcnt sc_ev_txintr;	/* Tx interrupts */
    257  1.24.2.2   nathanw 	struct evcnt sc_ev_rxintr;	/* Rx interrupts */
    258  1.24.2.2   nathanw #ifdef DP83820
    259  1.24.2.2   nathanw 	struct evcnt sc_ev_rxipsum;	/* IP checksums checked in-bound */
    260  1.24.2.2   nathanw 	struct evcnt sc_ev_rxtcpsum;	/* TCP checksums checked in-bound */
    261  1.24.2.2   nathanw 	struct evcnt sc_ev_rxudpsum;	/* UDP checksums checked in-boudn */
    262  1.24.2.2   nathanw 	struct evcnt sc_ev_txipsum;	/* IP checksums comp. out-bound */
    263  1.24.2.2   nathanw 	struct evcnt sc_ev_txtcpsum;	/* TCP checksums comp. out-bound */
    264  1.24.2.2   nathanw 	struct evcnt sc_ev_txudpsum;	/* UDP checksums comp. out-bound */
    265  1.24.2.2   nathanw #endif /* DP83820 */
    266  1.24.2.2   nathanw #endif /* SIP_EVENT_COUNTERS */
    267  1.24.2.2   nathanw 
    268       1.1   thorpej 	u_int32_t sc_txcfg;		/* prototype TXCFG register */
    269       1.1   thorpej 	u_int32_t sc_rxcfg;		/* prototype RXCFG register */
    270       1.1   thorpej 	u_int32_t sc_imr;		/* prototype IMR register */
    271       1.1   thorpej 	u_int32_t sc_rfcr;		/* prototype RFCR register */
    272       1.1   thorpej 
    273  1.24.2.2   nathanw 	u_int32_t sc_cfg;		/* prototype CFG register */
    274  1.24.2.2   nathanw 
    275  1.24.2.2   nathanw #ifdef DP83820
    276  1.24.2.2   nathanw 	u_int32_t sc_gpior;		/* prototype GPIOR register */
    277  1.24.2.2   nathanw #endif /* DP83820 */
    278  1.24.2.2   nathanw 
    279       1.1   thorpej 	u_int32_t sc_tx_fill_thresh;	/* transmit fill threshold */
    280       1.1   thorpej 	u_int32_t sc_tx_drain_thresh;	/* transmit drain threshold */
    281       1.1   thorpej 
    282       1.1   thorpej 	u_int32_t sc_rx_drain_thresh;	/* receive drain threshold */
    283       1.1   thorpej 
    284       1.1   thorpej 	int	sc_flags;		/* misc. flags; see below */
    285       1.1   thorpej 
    286       1.1   thorpej 	int	sc_txfree;		/* number of free Tx descriptors */
    287       1.1   thorpej 	int	sc_txnext;		/* next ready Tx descriptor */
    288       1.1   thorpej 
    289       1.1   thorpej 	struct sip_txsq sc_txfreeq;	/* free Tx descsofts */
    290       1.1   thorpej 	struct sip_txsq sc_txdirtyq;	/* dirty Tx descsofts */
    291       1.1   thorpej 
    292       1.1   thorpej 	int	sc_rxptr;		/* next ready Rx descriptor/descsoft */
    293  1.24.2.3   nathanw #if defined(DP83820)
    294  1.24.2.3   nathanw 	int	sc_rxdiscard;
    295  1.24.2.3   nathanw 	int	sc_rxlen;
    296  1.24.2.3   nathanw 	struct mbuf *sc_rxhead;
    297  1.24.2.3   nathanw 	struct mbuf *sc_rxtail;
    298  1.24.2.3   nathanw 	struct mbuf **sc_rxtailp;
    299  1.24.2.3   nathanw #endif /* DP83820 */
    300       1.1   thorpej };
    301       1.1   thorpej 
    302       1.1   thorpej /* sc_flags */
    303       1.1   thorpej #define	SIPF_PAUSED	0x00000001	/* paused (802.3x flow control) */
    304       1.1   thorpej 
    305  1.24.2.3   nathanw #ifdef DP83820
    306  1.24.2.3   nathanw #define	SIP_RXCHAIN_RESET(sc)						\
    307  1.24.2.3   nathanw do {									\
    308  1.24.2.3   nathanw 	(sc)->sc_rxtailp = &(sc)->sc_rxhead;				\
    309  1.24.2.3   nathanw 	*(sc)->sc_rxtailp = NULL;					\
    310  1.24.2.3   nathanw 	(sc)->sc_rxlen = 0;						\
    311  1.24.2.3   nathanw } while (/*CONSTCOND*/0)
    312  1.24.2.3   nathanw 
    313  1.24.2.3   nathanw #define	SIP_RXCHAIN_LINK(sc, m)						\
    314  1.24.2.3   nathanw do {									\
    315  1.24.2.3   nathanw 	*(sc)->sc_rxtailp = (sc)->sc_rxtail = (m);			\
    316  1.24.2.3   nathanw 	(sc)->sc_rxtailp = &(m)->m_next;				\
    317  1.24.2.3   nathanw } while (/*CONSTCOND*/0)
    318  1.24.2.3   nathanw #endif /* DP83820 */
    319  1.24.2.3   nathanw 
    320  1.24.2.2   nathanw #ifdef SIP_EVENT_COUNTERS
    321  1.24.2.2   nathanw #define	SIP_EVCNT_INCR(ev)	(ev)->ev_count++
    322  1.24.2.2   nathanw #else
    323  1.24.2.2   nathanw #define	SIP_EVCNT_INCR(ev)	/* nothing */
    324  1.24.2.2   nathanw #endif
    325  1.24.2.2   nathanw 
    326       1.1   thorpej #define	SIP_CDTXADDR(sc, x)	((sc)->sc_cddma + SIP_CDTXOFF((x)))
    327       1.1   thorpej #define	SIP_CDRXADDR(sc, x)	((sc)->sc_cddma + SIP_CDRXOFF((x)))
    328       1.1   thorpej 
    329       1.1   thorpej #define	SIP_CDTXSYNC(sc, x, n, ops)					\
    330       1.1   thorpej do {									\
    331       1.1   thorpej 	int __x, __n;							\
    332       1.1   thorpej 									\
    333       1.1   thorpej 	__x = (x);							\
    334       1.1   thorpej 	__n = (n);							\
    335       1.1   thorpej 									\
    336       1.1   thorpej 	/* If it will wrap around, sync to the end of the ring. */	\
    337       1.1   thorpej 	if ((__x + __n) > SIP_NTXDESC) {				\
    338       1.1   thorpej 		bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,	\
    339       1.1   thorpej 		    SIP_CDTXOFF(__x), sizeof(struct sip_desc) *		\
    340       1.1   thorpej 		    (SIP_NTXDESC - __x), (ops));			\
    341       1.1   thorpej 		__n -= (SIP_NTXDESC - __x);				\
    342       1.1   thorpej 		__x = 0;						\
    343       1.1   thorpej 	}								\
    344       1.1   thorpej 									\
    345       1.1   thorpej 	/* Now sync whatever is left. */				\
    346       1.1   thorpej 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    347       1.1   thorpej 	    SIP_CDTXOFF(__x), sizeof(struct sip_desc) * __n, (ops));	\
    348       1.1   thorpej } while (0)
    349       1.1   thorpej 
    350       1.1   thorpej #define	SIP_CDRXSYNC(sc, x, ops)					\
    351       1.1   thorpej 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    352       1.1   thorpej 	    SIP_CDRXOFF((x)), sizeof(struct sip_desc), (ops))
    353       1.1   thorpej 
    354  1.24.2.2   nathanw #ifdef DP83820
    355  1.24.2.2   nathanw #define	SIP_INIT_RXDESC_EXTSTS	__sipd->sipd_extsts = 0;
    356  1.24.2.3   nathanw #define	SIP_RXBUF_LEN		(MCLBYTES - 4)
    357  1.24.2.2   nathanw #else
    358  1.24.2.2   nathanw #define	SIP_INIT_RXDESC_EXTSTS	/* nothing */
    359  1.24.2.3   nathanw #define	SIP_RXBUF_LEN		(MCLBYTES - 1)	/* field width */
    360  1.24.2.2   nathanw #endif
    361       1.1   thorpej #define	SIP_INIT_RXDESC(sc, x)						\
    362       1.1   thorpej do {									\
    363       1.1   thorpej 	struct sip_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)];		\
    364       1.1   thorpej 	struct sip_desc *__sipd = &(sc)->sc_rxdescs[(x)];		\
    365       1.1   thorpej 									\
    366  1.24.2.3   nathanw 	__sipd->sipd_link =						\
    367  1.24.2.3   nathanw 	    htole32(SIP_CDRXADDR((sc), SIP_NEXTRX((x))));		\
    368  1.24.2.3   nathanw 	__sipd->sipd_bufptr =						\
    369  1.24.2.3   nathanw 	    htole32(__rxs->rxs_dmamap->dm_segs[0].ds_addr);		\
    370      1.14   tsutsui 	__sipd->sipd_cmdsts = htole32(CMDSTS_INTR |			\
    371  1.24.2.3   nathanw 	    (SIP_RXBUF_LEN & CMDSTS_SIZE_MASK));			\
    372  1.24.2.2   nathanw 	SIP_INIT_RXDESC_EXTSTS						\
    373       1.1   thorpej 	SIP_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
    374       1.1   thorpej } while (0)
    375       1.1   thorpej 
    376  1.24.2.6   nathanw #define	SIP_CHIP_VERS(sc, v, p, r)					\
    377  1.24.2.6   nathanw 	((sc)->sc_model->sip_vendor == (v) &&				\
    378  1.24.2.6   nathanw 	 (sc)->sc_model->sip_product == (p) &&				\
    379  1.24.2.6   nathanw 	 (sc)->sc_rev == (r))
    380  1.24.2.6   nathanw 
    381  1.24.2.6   nathanw #define	SIP_CHIP_MODEL(sc, v, p)					\
    382  1.24.2.6   nathanw 	((sc)->sc_model->sip_vendor == (v) &&				\
    383  1.24.2.6   nathanw 	 (sc)->sc_model->sip_product == (p))
    384  1.24.2.6   nathanw 
    385  1.24.2.6   nathanw #if !defined(DP83820)
    386  1.24.2.6   nathanw #define	SIP_SIS900_REV(sc, rev)						\
    387  1.24.2.6   nathanw 	SIP_CHIP_VERS((sc), PCI_VENDOR_SIS, PCI_PRODUCT_SIS_900, (rev))
    388  1.24.2.6   nathanw #endif
    389  1.24.2.6   nathanw 
    390      1.14   tsutsui #define SIP_TIMEOUT 1000
    391      1.14   tsutsui 
    392  1.24.2.2   nathanw void	SIP_DECL(start)(struct ifnet *);
    393  1.24.2.2   nathanw void	SIP_DECL(watchdog)(struct ifnet *);
    394  1.24.2.2   nathanw int	SIP_DECL(ioctl)(struct ifnet *, u_long, caddr_t);
    395  1.24.2.2   nathanw int	SIP_DECL(init)(struct ifnet *);
    396  1.24.2.2   nathanw void	SIP_DECL(stop)(struct ifnet *, int);
    397  1.24.2.2   nathanw 
    398  1.24.2.2   nathanw void	SIP_DECL(shutdown)(void *);
    399  1.24.2.2   nathanw 
    400  1.24.2.2   nathanw void	SIP_DECL(reset)(struct sip_softc *);
    401  1.24.2.2   nathanw void	SIP_DECL(rxdrain)(struct sip_softc *);
    402  1.24.2.2   nathanw int	SIP_DECL(add_rxbuf)(struct sip_softc *, int);
    403  1.24.2.2   nathanw void	SIP_DECL(read_eeprom)(struct sip_softc *, int, int, u_int16_t *);
    404  1.24.2.2   nathanw void	SIP_DECL(tick)(void *);
    405  1.24.2.2   nathanw 
    406  1.24.2.2   nathanw #if !defined(DP83820)
    407  1.24.2.2   nathanw void	SIP_DECL(sis900_set_filter)(struct sip_softc *);
    408  1.24.2.2   nathanw #endif /* ! DP83820 */
    409  1.24.2.2   nathanw void	SIP_DECL(dp83815_set_filter)(struct sip_softc *);
    410       1.1   thorpej 
    411  1.24.2.2   nathanw #if defined(DP83820)
    412  1.24.2.5   nathanw void	SIP_DECL(dp83820_read_macaddr)(struct sip_softc *,
    413  1.24.2.5   nathanw 	    const struct pci_attach_args *, u_int8_t *);
    414  1.24.2.2   nathanw #else
    415  1.24.2.5   nathanw void	SIP_DECL(sis900_read_macaddr)(struct sip_softc *,
    416  1.24.2.5   nathanw 	    const struct pci_attach_args *, u_int8_t *);
    417  1.24.2.5   nathanw void	SIP_DECL(dp83815_read_macaddr)(struct sip_softc *,
    418  1.24.2.5   nathanw 	    const struct pci_attach_args *, u_int8_t *);
    419  1.24.2.2   nathanw #endif /* DP83820 */
    420  1.24.2.2   nathanw 
    421  1.24.2.2   nathanw int	SIP_DECL(intr)(void *);
    422  1.24.2.2   nathanw void	SIP_DECL(txintr)(struct sip_softc *);
    423  1.24.2.2   nathanw void	SIP_DECL(rxintr)(struct sip_softc *);
    424  1.24.2.2   nathanw 
    425  1.24.2.2   nathanw #if defined(DP83820)
    426  1.24.2.2   nathanw int	SIP_DECL(dp83820_mii_readreg)(struct device *, int, int);
    427  1.24.2.2   nathanw void	SIP_DECL(dp83820_mii_writereg)(struct device *, int, int, int);
    428  1.24.2.2   nathanw void	SIP_DECL(dp83820_mii_statchg)(struct device *);
    429  1.24.2.2   nathanw #else
    430  1.24.2.2   nathanw int	SIP_DECL(sis900_mii_readreg)(struct device *, int, int);
    431  1.24.2.2   nathanw void	SIP_DECL(sis900_mii_writereg)(struct device *, int, int, int);
    432  1.24.2.2   nathanw void	SIP_DECL(sis900_mii_statchg)(struct device *);
    433      1.15   thorpej 
    434  1.24.2.2   nathanw int	SIP_DECL(dp83815_mii_readreg)(struct device *, int, int);
    435  1.24.2.2   nathanw void	SIP_DECL(dp83815_mii_writereg)(struct device *, int, int, int);
    436  1.24.2.2   nathanw void	SIP_DECL(dp83815_mii_statchg)(struct device *);
    437  1.24.2.2   nathanw #endif /* DP83820 */
    438       1.1   thorpej 
    439  1.24.2.2   nathanw int	SIP_DECL(mediachange)(struct ifnet *);
    440  1.24.2.2   nathanw void	SIP_DECL(mediastatus)(struct ifnet *, struct ifmediareq *);
    441       1.1   thorpej 
    442  1.24.2.2   nathanw int	SIP_DECL(match)(struct device *, struct cfdata *, void *);
    443  1.24.2.2   nathanw void	SIP_DECL(attach)(struct device *, struct device *, void *);
    444       1.1   thorpej 
    445  1.24.2.2   nathanw int	SIP_DECL(copy_small) = 0;
    446       1.2   thorpej 
    447  1.24.2.2   nathanw struct cfattach SIP_DECL(ca) = {
    448  1.24.2.2   nathanw 	sizeof(struct sip_softc), SIP_DECL(match), SIP_DECL(attach),
    449       1.1   thorpej };
    450       1.1   thorpej 
    451      1.15   thorpej /*
    452      1.15   thorpej  * Descriptions of the variants of the SiS900.
    453      1.15   thorpej  */
    454      1.15   thorpej struct sip_variant {
    455  1.24.2.2   nathanw 	int	(*sipv_mii_readreg)(struct device *, int, int);
    456  1.24.2.2   nathanw 	void	(*sipv_mii_writereg)(struct device *, int, int, int);
    457  1.24.2.2   nathanw 	void	(*sipv_mii_statchg)(struct device *);
    458  1.24.2.2   nathanw 	void	(*sipv_set_filter)(struct sip_softc *);
    459  1.24.2.5   nathanw 	void	(*sipv_read_macaddr)(struct sip_softc *,
    460  1.24.2.5   nathanw 		    const struct pci_attach_args *, u_int8_t *);
    461      1.15   thorpej };
    462      1.15   thorpej 
    463  1.24.2.2   nathanw #if defined(DP83820)
    464  1.24.2.2   nathanw u_int32_t SIP_DECL(dp83820_mii_bitbang_read)(struct device *);
    465  1.24.2.2   nathanw void	SIP_DECL(dp83820_mii_bitbang_write)(struct device *, u_int32_t);
    466  1.24.2.2   nathanw 
    467  1.24.2.2   nathanw const struct mii_bitbang_ops SIP_DECL(dp83820_mii_bitbang_ops) = {
    468  1.24.2.2   nathanw 	SIP_DECL(dp83820_mii_bitbang_read),
    469  1.24.2.2   nathanw 	SIP_DECL(dp83820_mii_bitbang_write),
    470  1.24.2.2   nathanw 	{
    471  1.24.2.2   nathanw 		EROMAR_MDIO,		/* MII_BIT_MDO */
    472  1.24.2.2   nathanw 		EROMAR_MDIO,		/* MII_BIT_MDI */
    473  1.24.2.2   nathanw 		EROMAR_MDC,		/* MII_BIT_MDC */
    474  1.24.2.2   nathanw 		EROMAR_MDDIR,		/* MII_BIT_DIR_HOST_PHY */
    475  1.24.2.2   nathanw 		0,			/* MII_BIT_DIR_PHY_HOST */
    476  1.24.2.2   nathanw 	}
    477      1.15   thorpej };
    478  1.24.2.2   nathanw #endif /* DP83820 */
    479      1.15   thorpej 
    480  1.24.2.2   nathanw #if defined(DP83820)
    481  1.24.2.2   nathanw const struct sip_variant SIP_DECL(variant_dp83820) = {
    482  1.24.2.2   nathanw 	SIP_DECL(dp83820_mii_readreg),
    483  1.24.2.2   nathanw 	SIP_DECL(dp83820_mii_writereg),
    484  1.24.2.2   nathanw 	SIP_DECL(dp83820_mii_statchg),
    485  1.24.2.2   nathanw 	SIP_DECL(dp83815_set_filter),
    486  1.24.2.2   nathanw 	SIP_DECL(dp83820_read_macaddr),
    487      1.15   thorpej };
    488  1.24.2.2   nathanw #else
    489  1.24.2.2   nathanw const struct sip_variant SIP_DECL(variant_sis900) = {
    490  1.24.2.2   nathanw 	SIP_DECL(sis900_mii_readreg),
    491  1.24.2.2   nathanw 	SIP_DECL(sis900_mii_writereg),
    492  1.24.2.2   nathanw 	SIP_DECL(sis900_mii_statchg),
    493  1.24.2.2   nathanw 	SIP_DECL(sis900_set_filter),
    494  1.24.2.2   nathanw 	SIP_DECL(sis900_read_macaddr),
    495  1.24.2.2   nathanw };
    496  1.24.2.2   nathanw 
    497  1.24.2.2   nathanw const struct sip_variant SIP_DECL(variant_dp83815) = {
    498  1.24.2.2   nathanw 	SIP_DECL(dp83815_mii_readreg),
    499  1.24.2.2   nathanw 	SIP_DECL(dp83815_mii_writereg),
    500  1.24.2.2   nathanw 	SIP_DECL(dp83815_mii_statchg),
    501  1.24.2.2   nathanw 	SIP_DECL(dp83815_set_filter),
    502  1.24.2.2   nathanw 	SIP_DECL(dp83815_read_macaddr),
    503  1.24.2.2   nathanw };
    504  1.24.2.2   nathanw #endif /* DP83820 */
    505      1.15   thorpej 
    506      1.15   thorpej /*
    507      1.15   thorpej  * Devices supported by this driver.
    508      1.15   thorpej  */
    509      1.15   thorpej const struct sip_product {
    510      1.15   thorpej 	pci_vendor_id_t		sip_vendor;
    511      1.15   thorpej 	pci_product_id_t	sip_product;
    512      1.15   thorpej 	const char		*sip_name;
    513      1.15   thorpej 	const struct sip_variant *sip_variant;
    514  1.24.2.2   nathanw } SIP_DECL(products)[] = {
    515  1.24.2.2   nathanw #if defined(DP83820)
    516  1.24.2.2   nathanw 	{ PCI_VENDOR_NS,	PCI_PRODUCT_NS_DP83820,
    517  1.24.2.2   nathanw 	  "NatSemi DP83820 Gigabit Ethernet",
    518  1.24.2.2   nathanw 	  &SIP_DECL(variant_dp83820) },
    519  1.24.2.2   nathanw #else
    520      1.15   thorpej 	{ PCI_VENDOR_SIS,	PCI_PRODUCT_SIS_900,
    521      1.15   thorpej 	  "SiS 900 10/100 Ethernet",
    522  1.24.2.2   nathanw 	  &SIP_DECL(variant_sis900) },
    523      1.15   thorpej 	{ PCI_VENDOR_SIS,	PCI_PRODUCT_SIS_7016,
    524      1.15   thorpej 	  "SiS 7016 10/100 Ethernet",
    525  1.24.2.2   nathanw 	  &SIP_DECL(variant_sis900) },
    526      1.15   thorpej 
    527      1.15   thorpej 	{ PCI_VENDOR_NS,	PCI_PRODUCT_NS_DP83815,
    528      1.15   thorpej 	  "NatSemi DP83815 10/100 Ethernet",
    529  1.24.2.2   nathanw 	  &SIP_DECL(variant_dp83815) },
    530  1.24.2.2   nathanw #endif /* DP83820 */
    531      1.15   thorpej 
    532      1.15   thorpej 	{ 0,			0,
    533      1.15   thorpej 	  NULL,
    534      1.15   thorpej 	  NULL },
    535      1.15   thorpej };
    536      1.15   thorpej 
    537  1.24.2.2   nathanw static const struct sip_product *
    538  1.24.2.2   nathanw SIP_DECL(lookup)(const struct pci_attach_args *pa)
    539       1.1   thorpej {
    540       1.1   thorpej 	const struct sip_product *sip;
    541       1.1   thorpej 
    542  1.24.2.2   nathanw 	for (sip = SIP_DECL(products); sip->sip_name != NULL; sip++) {
    543       1.1   thorpej 		if (PCI_VENDOR(pa->pa_id) == sip->sip_vendor &&
    544       1.1   thorpej 		    PCI_PRODUCT(pa->pa_id) == sip->sip_product)
    545       1.1   thorpej 			return (sip);
    546       1.1   thorpej 	}
    547       1.1   thorpej 	return (NULL);
    548       1.1   thorpej }
    549       1.1   thorpej 
    550       1.1   thorpej int
    551  1.24.2.2   nathanw SIP_DECL(match)(struct device *parent, struct cfdata *cf, void *aux)
    552       1.1   thorpej {
    553       1.1   thorpej 	struct pci_attach_args *pa = aux;
    554       1.1   thorpej 
    555  1.24.2.2   nathanw 	if (SIP_DECL(lookup)(pa) != NULL)
    556       1.1   thorpej 		return (1);
    557       1.1   thorpej 
    558       1.1   thorpej 	return (0);
    559       1.1   thorpej }
    560       1.1   thorpej 
    561       1.1   thorpej void
    562  1.24.2.2   nathanw SIP_DECL(attach)(struct device *parent, struct device *self, void *aux)
    563       1.1   thorpej {
    564       1.1   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
    565       1.1   thorpej 	struct pci_attach_args *pa = aux;
    566       1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    567       1.1   thorpej 	pci_chipset_tag_t pc = pa->pa_pc;
    568       1.1   thorpej 	pci_intr_handle_t ih;
    569       1.1   thorpej 	const char *intrstr = NULL;
    570       1.1   thorpej 	bus_space_tag_t iot, memt;
    571       1.1   thorpej 	bus_space_handle_t ioh, memh;
    572       1.1   thorpej 	bus_dma_segment_t seg;
    573       1.1   thorpej 	int ioh_valid, memh_valid;
    574       1.1   thorpej 	int i, rseg, error;
    575       1.1   thorpej 	const struct sip_product *sip;
    576       1.1   thorpej 	pcireg_t pmode;
    577      1.14   tsutsui 	u_int8_t enaddr[ETHER_ADDR_LEN];
    578      1.10   mycroft 	int pmreg;
    579  1.24.2.2   nathanw #ifdef DP83820
    580  1.24.2.2   nathanw 	pcireg_t memtype;
    581  1.24.2.2   nathanw 	u_int32_t reg;
    582  1.24.2.2   nathanw #endif /* DP83820 */
    583       1.1   thorpej 
    584       1.9   thorpej 	callout_init(&sc->sc_tick_ch);
    585       1.9   thorpej 
    586  1.24.2.2   nathanw 	sip = SIP_DECL(lookup)(pa);
    587       1.1   thorpej 	if (sip == NULL) {
    588       1.1   thorpej 		printf("\n");
    589  1.24.2.2   nathanw 		panic(SIP_STR(attach) ": impossible");
    590       1.1   thorpej 	}
    591  1.24.2.6   nathanw 	sc->sc_rev = PCI_REVISION(pa->pa_class);
    592       1.1   thorpej 
    593  1.24.2.7   nathanw 	printf(": %s, rev %#02x\n", sip->sip_name, sc->sc_rev);
    594       1.1   thorpej 
    595      1.15   thorpej 	sc->sc_model = sip;
    596       1.5   thorpej 
    597       1.1   thorpej 	/*
    598  1.24.2.7   nathanw 	 * XXX Work-around broken PXE firmware on some boards.
    599  1.24.2.7   nathanw 	 *
    600  1.24.2.7   nathanw 	 * The DP83815 shares an address decoder with the MEM BAR
    601  1.24.2.7   nathanw 	 * and the ROM BAR.  Make sure the ROM BAR is disabled,
    602  1.24.2.7   nathanw 	 * so that memory mapped access works.
    603  1.24.2.7   nathanw 	 */
    604  1.24.2.7   nathanw 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM,
    605  1.24.2.7   nathanw 	    pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM) &
    606  1.24.2.7   nathanw 	    ~PCI_MAPREG_ROM_ENABLE);
    607  1.24.2.7   nathanw 
    608  1.24.2.7   nathanw 	/*
    609       1.1   thorpej 	 * Map the device.
    610       1.1   thorpej 	 */
    611       1.1   thorpej 	ioh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGIOA,
    612       1.1   thorpej 	    PCI_MAPREG_TYPE_IO, 0,
    613       1.1   thorpej 	    &iot, &ioh, NULL, NULL) == 0);
    614  1.24.2.2   nathanw #ifdef DP83820
    615  1.24.2.2   nathanw 	memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, SIP_PCI_CFGMA);
    616  1.24.2.2   nathanw 	switch (memtype) {
    617  1.24.2.2   nathanw 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
    618  1.24.2.2   nathanw 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
    619  1.24.2.2   nathanw 		memh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGMA,
    620  1.24.2.2   nathanw 		    memtype, 0, &memt, &memh, NULL, NULL) == 0);
    621  1.24.2.2   nathanw 		break;
    622  1.24.2.2   nathanw 	default:
    623  1.24.2.2   nathanw 		memh_valid = 0;
    624  1.24.2.2   nathanw 	}
    625  1.24.2.2   nathanw #else
    626       1.1   thorpej 	memh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGMA,
    627       1.1   thorpej 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    628       1.1   thorpej 	    &memt, &memh, NULL, NULL) == 0);
    629  1.24.2.2   nathanw #endif /* DP83820 */
    630  1.24.2.2   nathanw 
    631       1.1   thorpej 	if (memh_valid) {
    632       1.1   thorpej 		sc->sc_st = memt;
    633       1.1   thorpej 		sc->sc_sh = memh;
    634       1.1   thorpej 	} else if (ioh_valid) {
    635       1.1   thorpej 		sc->sc_st = iot;
    636       1.1   thorpej 		sc->sc_sh = ioh;
    637       1.1   thorpej 	} else {
    638       1.1   thorpej 		printf("%s: unable to map device registers\n",
    639       1.1   thorpej 		    sc->sc_dev.dv_xname);
    640       1.1   thorpej 		return;
    641       1.1   thorpej 	}
    642       1.1   thorpej 
    643       1.1   thorpej 	sc->sc_dmat = pa->pa_dmat;
    644       1.1   thorpej 
    645  1.24.2.7   nathanw 	/*
    646  1.24.2.7   nathanw 	 * Make sure bus mastering is enabled.  Also make sure
    647  1.24.2.7   nathanw 	 * Write/Invalidate is enabled if we're allowed to use it.
    648  1.24.2.7   nathanw 	 */
    649  1.24.2.7   nathanw 	pmreg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    650  1.24.2.7   nathanw 	if (pa->pa_flags & PCI_FLAGS_MWI_OKAY)
    651  1.24.2.7   nathanw 		pmreg |= PCI_COMMAND_INVALIDATE_ENABLE;
    652       1.1   thorpej 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    653  1.24.2.7   nathanw 	    pmreg | PCI_COMMAND_MASTER_ENABLE);
    654       1.1   thorpej 
    655       1.1   thorpej 	/* Get it out of power save mode if needed. */
    656      1.10   mycroft 	if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT, &pmreg, 0)) {
    657      1.10   mycroft 		pmode = pci_conf_read(pc, pa->pa_tag, pmreg + 4) & 0x3;
    658       1.1   thorpej 		if (pmode == 3) {
    659       1.1   thorpej 			/*
    660       1.1   thorpej 			 * The card has lost all configuration data in
    661       1.1   thorpej 			 * this state, so punt.
    662       1.1   thorpej 			 */
    663       1.1   thorpej 			printf("%s: unable to wake up from power state D3\n",
    664       1.1   thorpej 			    sc->sc_dev.dv_xname);
    665       1.1   thorpej 			return;
    666       1.1   thorpej 		}
    667       1.1   thorpej 		if (pmode != 0) {
    668       1.1   thorpej 			printf("%s: waking up from power state D%d\n",
    669       1.1   thorpej 			    sc->sc_dev.dv_xname, pmode);
    670      1.10   mycroft 			pci_conf_write(pc, pa->pa_tag, pmreg + 4, 0);
    671       1.1   thorpej 		}
    672       1.1   thorpej 	}
    673       1.1   thorpej 
    674       1.1   thorpej 	/*
    675       1.1   thorpej 	 * Map and establish our interrupt.
    676       1.1   thorpej 	 */
    677      1.23  sommerfe 	if (pci_intr_map(pa, &ih)) {
    678       1.1   thorpej 		printf("%s: unable to map interrupt\n", sc->sc_dev.dv_xname);
    679       1.1   thorpej 		return;
    680       1.1   thorpej 	}
    681       1.1   thorpej 	intrstr = pci_intr_string(pc, ih);
    682  1.24.2.2   nathanw 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, SIP_DECL(intr), sc);
    683       1.1   thorpej 	if (sc->sc_ih == NULL) {
    684       1.1   thorpej 		printf("%s: unable to establish interrupt",
    685       1.1   thorpej 		    sc->sc_dev.dv_xname);
    686       1.1   thorpej 		if (intrstr != NULL)
    687       1.1   thorpej 			printf(" at %s", intrstr);
    688       1.1   thorpej 		printf("\n");
    689       1.1   thorpej 		return;
    690       1.1   thorpej 	}
    691       1.1   thorpej 	printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    692       1.1   thorpej 
    693       1.1   thorpej 	SIMPLEQ_INIT(&sc->sc_txfreeq);
    694       1.1   thorpej 	SIMPLEQ_INIT(&sc->sc_txdirtyq);
    695       1.1   thorpej 
    696       1.1   thorpej 	/*
    697       1.1   thorpej 	 * Allocate the control data structures, and create and load the
    698       1.1   thorpej 	 * DMA map for it.
    699       1.1   thorpej 	 */
    700       1.1   thorpej 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    701       1.1   thorpej 	    sizeof(struct sip_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
    702       1.1   thorpej 	    0)) != 0) {
    703       1.1   thorpej 		printf("%s: unable to allocate control data, error = %d\n",
    704       1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    705       1.1   thorpej 		goto fail_0;
    706       1.1   thorpej 	}
    707       1.1   thorpej 
    708       1.1   thorpej 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    709       1.1   thorpej 	    sizeof(struct sip_control_data), (caddr_t *)&sc->sc_control_data,
    710       1.1   thorpej 	    BUS_DMA_COHERENT)) != 0) {
    711       1.1   thorpej 		printf("%s: unable to map control data, error = %d\n",
    712       1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    713       1.1   thorpej 		goto fail_1;
    714       1.1   thorpej 	}
    715       1.1   thorpej 
    716       1.1   thorpej 	if ((error = bus_dmamap_create(sc->sc_dmat,
    717       1.1   thorpej 	    sizeof(struct sip_control_data), 1,
    718       1.1   thorpej 	    sizeof(struct sip_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
    719       1.1   thorpej 		printf("%s: unable to create control data DMA map, "
    720       1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
    721       1.1   thorpej 		goto fail_2;
    722       1.1   thorpej 	}
    723       1.1   thorpej 
    724       1.1   thorpej 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
    725       1.1   thorpej 	    sc->sc_control_data, sizeof(struct sip_control_data), NULL,
    726       1.1   thorpej 	    0)) != 0) {
    727       1.1   thorpej 		printf("%s: unable to load control data DMA map, error = %d\n",
    728       1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    729       1.1   thorpej 		goto fail_3;
    730       1.1   thorpej 	}
    731       1.1   thorpej 
    732       1.1   thorpej 	/*
    733       1.1   thorpej 	 * Create the transmit buffer DMA maps.
    734       1.1   thorpej 	 */
    735       1.1   thorpej 	for (i = 0; i < SIP_TXQUEUELEN; i++) {
    736  1.24.2.7   nathanw 		if ((error = bus_dmamap_create(sc->sc_dmat, TX_DMAMAP_SIZE,
    737       1.1   thorpej 		    SIP_NTXSEGS, MCLBYTES, 0, 0,
    738       1.1   thorpej 		    &sc->sc_txsoft[i].txs_dmamap)) != 0) {
    739       1.1   thorpej 			printf("%s: unable to create tx DMA map %d, "
    740       1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    741       1.1   thorpej 			goto fail_4;
    742       1.1   thorpej 		}
    743       1.1   thorpej 	}
    744       1.1   thorpej 
    745       1.1   thorpej 	/*
    746       1.1   thorpej 	 * Create the receive buffer DMA maps.
    747       1.1   thorpej 	 */
    748       1.1   thorpej 	for (i = 0; i < SIP_NRXDESC; i++) {
    749       1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    750       1.1   thorpej 		    MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
    751       1.1   thorpej 			printf("%s: unable to create rx DMA map %d, "
    752       1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    753       1.1   thorpej 			goto fail_5;
    754       1.1   thorpej 		}
    755       1.2   thorpej 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
    756       1.1   thorpej 	}
    757       1.1   thorpej 
    758       1.1   thorpej 	/*
    759       1.1   thorpej 	 * Reset the chip to a known state.
    760       1.1   thorpej 	 */
    761  1.24.2.2   nathanw 	SIP_DECL(reset)(sc);
    762       1.1   thorpej 
    763       1.1   thorpej 	/*
    764  1.24.2.2   nathanw 	 * Read the Ethernet address from the EEPROM.  This might
    765  1.24.2.2   nathanw 	 * also fetch other stuff from the EEPROM and stash it
    766  1.24.2.2   nathanw 	 * in the softc.
    767       1.1   thorpej 	 */
    768  1.24.2.2   nathanw 	sc->sc_cfg = 0;
    769  1.24.2.6   nathanw #if !defined(DP83820)
    770  1.24.2.6   nathanw 	if (SIP_SIS900_REV(sc,SIS_REV_635) ||
    771  1.24.2.6   nathanw 	    SIP_SIS900_REV(sc,SIS_REV_900B))
    772  1.24.2.6   nathanw 		sc->sc_cfg |= (CFG_PESEL | CFG_RNDCNT);
    773  1.24.2.6   nathanw #endif
    774  1.24.2.6   nathanw 
    775  1.24.2.5   nathanw 	(*sip->sip_variant->sipv_read_macaddr)(sc, pa, enaddr);
    776       1.1   thorpej 
    777       1.1   thorpej 	printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
    778      1.14   tsutsui 	    ether_sprintf(enaddr));
    779       1.1   thorpej 
    780       1.1   thorpej 	/*
    781  1.24.2.2   nathanw 	 * Initialize the configuration register: aggressive PCI
    782  1.24.2.2   nathanw 	 * bus request algorithm, default backoff, default OW timer,
    783  1.24.2.2   nathanw 	 * default parity error detection.
    784  1.24.2.2   nathanw 	 *
    785  1.24.2.2   nathanw 	 * NOTE: "Big endian mode" is useless on the SiS900 and
    786  1.24.2.2   nathanw 	 * friends -- it affects packet data, not descriptors.
    787  1.24.2.2   nathanw 	 */
    788  1.24.2.2   nathanw #ifdef DP83820
    789  1.24.2.2   nathanw 	reg = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CFG);
    790  1.24.2.2   nathanw 	if (reg & CFG_PCI64_DET) {
    791  1.24.2.2   nathanw 		printf("%s: 64-bit PCI slot detected\n", sc->sc_dev.dv_xname);
    792  1.24.2.2   nathanw 		/*
    793  1.24.2.2   nathanw 		 * XXX Need some PCI flags indicating support for
    794  1.24.2.2   nathanw 		 * XXX 64-bit addressing (SAC or DAC) and 64-bit
    795  1.24.2.2   nathanw 		 * XXX data path.
    796  1.24.2.2   nathanw 		 */
    797  1.24.2.2   nathanw 	}
    798  1.24.2.2   nathanw 	if (sc->sc_cfg & (CFG_TBI_EN|CFG_EXT_125)) {
    799  1.24.2.2   nathanw 		const char *sep = "";
    800  1.24.2.2   nathanw 		printf("%s: using ", sc->sc_dev.dv_xname);
    801  1.24.2.2   nathanw 		if (sc->sc_cfg & CFG_EXT_125) {
    802  1.24.2.2   nathanw 			printf("%s125MHz clock", sep);
    803  1.24.2.2   nathanw 			sep = ", ";
    804  1.24.2.2   nathanw 		}
    805  1.24.2.2   nathanw 		if (sc->sc_cfg & CFG_TBI_EN) {
    806  1.24.2.2   nathanw 			printf("%sten-bit interface", sep);
    807  1.24.2.2   nathanw 			sep = ", ";
    808  1.24.2.2   nathanw 		}
    809  1.24.2.2   nathanw 		printf("\n");
    810  1.24.2.2   nathanw 	}
    811  1.24.2.2   nathanw 	if ((pa->pa_flags & PCI_FLAGS_MRM_OKAY) == 0)
    812  1.24.2.2   nathanw 		sc->sc_cfg |= CFG_MRM_DIS;
    813  1.24.2.2   nathanw 	if ((pa->pa_flags & PCI_FLAGS_MWI_OKAY) == 0)
    814  1.24.2.2   nathanw 		sc->sc_cfg |= CFG_MWI_DIS;
    815  1.24.2.2   nathanw 
    816  1.24.2.2   nathanw 	/*
    817  1.24.2.2   nathanw 	 * Use the extended descriptor format on the DP83820.  This
    818  1.24.2.2   nathanw 	 * gives us an interface to VLAN tagging and IPv4/TCP/UDP
    819  1.24.2.2   nathanw 	 * checksumming.
    820  1.24.2.2   nathanw 	 */
    821  1.24.2.2   nathanw 	sc->sc_cfg |= CFG_EXTSTS_EN;
    822  1.24.2.2   nathanw #endif /* DP83820 */
    823  1.24.2.2   nathanw 
    824  1.24.2.2   nathanw 	/*
    825       1.1   thorpej 	 * Initialize our media structures and probe the MII.
    826       1.1   thorpej 	 */
    827       1.1   thorpej 	sc->sc_mii.mii_ifp = ifp;
    828      1.15   thorpej 	sc->sc_mii.mii_readreg = sip->sip_variant->sipv_mii_readreg;
    829      1.15   thorpej 	sc->sc_mii.mii_writereg = sip->sip_variant->sipv_mii_writereg;
    830      1.15   thorpej 	sc->sc_mii.mii_statchg = sip->sip_variant->sipv_mii_statchg;
    831  1.24.2.2   nathanw 	ifmedia_init(&sc->sc_mii.mii_media, 0, SIP_DECL(mediachange),
    832  1.24.2.2   nathanw 	    SIP_DECL(mediastatus));
    833  1.24.2.2   nathanw #ifdef DP83820
    834  1.24.2.2   nathanw 	if (sc->sc_cfg & CFG_TBI_EN) {
    835  1.24.2.2   nathanw 		/* Using ten-bit interface. */
    836  1.24.2.2   nathanw 		printf("%s: TBI -- FIXME\n", sc->sc_dev.dv_xname);
    837  1.24.2.2   nathanw 	} else {
    838  1.24.2.2   nathanw 		mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
    839  1.24.2.2   nathanw 		    MII_OFFSET_ANY, 0);
    840  1.24.2.2   nathanw 		if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    841  1.24.2.2   nathanw 			ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE,
    842  1.24.2.2   nathanw 			    0, NULL);
    843  1.24.2.2   nathanw 			ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
    844  1.24.2.2   nathanw 		} else
    845  1.24.2.2   nathanw 			ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    846  1.24.2.2   nathanw 	}
    847  1.24.2.2   nathanw #else
    848       1.6   thorpej 	mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
    849       1.7   thorpej 	    MII_OFFSET_ANY, 0);
    850       1.1   thorpej 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    851       1.1   thorpej 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    852       1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
    853       1.1   thorpej 	} else
    854       1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    855  1.24.2.2   nathanw #endif /* DP83820 */
    856       1.1   thorpej 
    857       1.1   thorpej 	ifp = &sc->sc_ethercom.ec_if;
    858       1.1   thorpej 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    859       1.1   thorpej 	ifp->if_softc = sc;
    860       1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    861  1.24.2.2   nathanw 	ifp->if_ioctl = SIP_DECL(ioctl);
    862  1.24.2.2   nathanw 	ifp->if_start = SIP_DECL(start);
    863  1.24.2.2   nathanw 	ifp->if_watchdog = SIP_DECL(watchdog);
    864  1.24.2.2   nathanw 	ifp->if_init = SIP_DECL(init);
    865  1.24.2.2   nathanw 	ifp->if_stop = SIP_DECL(stop);
    866      1.21   thorpej 	IFQ_SET_READY(&ifp->if_snd);
    867       1.1   thorpej 
    868       1.1   thorpej 	/*
    869  1.24.2.2   nathanw 	 * We can support 802.1Q VLAN-sized frames.
    870  1.24.2.2   nathanw 	 */
    871  1.24.2.2   nathanw 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
    872  1.24.2.2   nathanw 
    873  1.24.2.2   nathanw #ifdef DP83820
    874  1.24.2.2   nathanw 	/*
    875  1.24.2.3   nathanw 	 * And the DP83820 can do VLAN tagging in hardware, and
    876  1.24.2.3   nathanw 	 * support the jumbo Ethernet MTU.
    877  1.24.2.2   nathanw 	 */
    878  1.24.2.3   nathanw 	sc->sc_ethercom.ec_capabilities |=
    879  1.24.2.3   nathanw 	    ETHERCAP_VLAN_HWTAGGING | ETHERCAP_JUMBO_MTU;
    880  1.24.2.2   nathanw 
    881  1.24.2.2   nathanw 	/*
    882  1.24.2.2   nathanw 	 * The DP83820 can do IPv4, TCPv4, and UDPv4 checksums
    883  1.24.2.2   nathanw 	 * in hardware.
    884  1.24.2.2   nathanw 	 */
    885  1.24.2.2   nathanw 	ifp->if_capabilities |= IFCAP_CSUM_IPv4 | IFCAP_CSUM_TCPv4 |
    886  1.24.2.2   nathanw 	    IFCAP_CSUM_UDPv4;
    887  1.24.2.2   nathanw #endif /* DP83820 */
    888  1.24.2.2   nathanw 
    889  1.24.2.2   nathanw 	/*
    890       1.1   thorpej 	 * Attach the interface.
    891       1.1   thorpej 	 */
    892       1.1   thorpej 	if_attach(ifp);
    893      1.14   tsutsui 	ether_ifattach(ifp, enaddr);
    894       1.1   thorpej 
    895  1.24.2.7   nathanw 	/*
    896  1.24.2.7   nathanw 	 * The number of bytes that must be available in
    897  1.24.2.7   nathanw 	 * the Tx FIFO before the bus master can DMA more
    898  1.24.2.7   nathanw 	 * data into the FIFO.
    899  1.24.2.7   nathanw 	 */
    900  1.24.2.7   nathanw 	sc->sc_tx_fill_thresh = 64 / 32;
    901  1.24.2.7   nathanw 
    902  1.24.2.7   nathanw 	/*
    903  1.24.2.7   nathanw 	 * Start at a drain threshold of 512 bytes.  We will
    904  1.24.2.7   nathanw 	 * increase it if a DMA underrun occurs.
    905  1.24.2.7   nathanw 	 *
    906  1.24.2.7   nathanw 	 * XXX The minimum value of this variable should be
    907  1.24.2.7   nathanw 	 * tuned.  We may be able to improve performance
    908  1.24.2.7   nathanw 	 * by starting with a lower value.  That, however,
    909  1.24.2.7   nathanw 	 * may trash the first few outgoing packets if the
    910  1.24.2.7   nathanw 	 * PCI bus is saturated.
    911  1.24.2.7   nathanw 	 */
    912  1.24.2.7   nathanw 	sc->sc_tx_drain_thresh = 512 / 32;
    913  1.24.2.7   nathanw 
    914  1.24.2.7   nathanw 	/*
    915  1.24.2.7   nathanw 	 * Initialize the Rx FIFO drain threshold.
    916  1.24.2.7   nathanw 	 *
    917  1.24.2.7   nathanw 	 * This is in units of 8 bytes.
    918  1.24.2.7   nathanw 	 *
    919  1.24.2.7   nathanw 	 * We should never set this value lower than 2; 14 bytes are
    920  1.24.2.7   nathanw 	 * required to filter the packet.
    921  1.24.2.7   nathanw 	 */
    922  1.24.2.7   nathanw 	sc->sc_rx_drain_thresh = 128 / 8;
    923  1.24.2.7   nathanw 
    924  1.24.2.2   nathanw #ifdef SIP_EVENT_COUNTERS
    925  1.24.2.2   nathanw 	/*
    926  1.24.2.2   nathanw 	 * Attach event counters.
    927  1.24.2.2   nathanw 	 */
    928  1.24.2.2   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
    929  1.24.2.2   nathanw 	    NULL, sc->sc_dev.dv_xname, "txsstall");
    930  1.24.2.2   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
    931  1.24.2.2   nathanw 	    NULL, sc->sc_dev.dv_xname, "txdstall");
    932  1.24.2.2   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_txintr, EVCNT_TYPE_INTR,
    933  1.24.2.2   nathanw 	    NULL, sc->sc_dev.dv_xname, "txintr");
    934  1.24.2.2   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
    935  1.24.2.2   nathanw 	    NULL, sc->sc_dev.dv_xname, "rxintr");
    936  1.24.2.2   nathanw #ifdef DP83820
    937  1.24.2.2   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
    938  1.24.2.2   nathanw 	    NULL, sc->sc_dev.dv_xname, "rxipsum");
    939  1.24.2.2   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_rxtcpsum, EVCNT_TYPE_MISC,
    940  1.24.2.2   nathanw 	    NULL, sc->sc_dev.dv_xname, "rxtcpsum");
    941  1.24.2.2   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_rxudpsum, EVCNT_TYPE_MISC,
    942  1.24.2.2   nathanw 	    NULL, sc->sc_dev.dv_xname, "rxudpsum");
    943  1.24.2.2   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
    944  1.24.2.2   nathanw 	    NULL, sc->sc_dev.dv_xname, "txipsum");
    945  1.24.2.2   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_txtcpsum, EVCNT_TYPE_MISC,
    946  1.24.2.2   nathanw 	    NULL, sc->sc_dev.dv_xname, "txtcpsum");
    947  1.24.2.2   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_txudpsum, EVCNT_TYPE_MISC,
    948  1.24.2.2   nathanw 	    NULL, sc->sc_dev.dv_xname, "txudpsum");
    949  1.24.2.2   nathanw #endif /* DP83820 */
    950  1.24.2.2   nathanw #endif /* SIP_EVENT_COUNTERS */
    951  1.24.2.2   nathanw 
    952       1.1   thorpej 	/*
    953       1.1   thorpej 	 * Make sure the interface is shutdown during reboot.
    954       1.1   thorpej 	 */
    955  1.24.2.2   nathanw 	sc->sc_sdhook = shutdownhook_establish(SIP_DECL(shutdown), sc);
    956       1.1   thorpej 	if (sc->sc_sdhook == NULL)
    957       1.1   thorpej 		printf("%s: WARNING: unable to establish shutdown hook\n",
    958       1.1   thorpej 		    sc->sc_dev.dv_xname);
    959       1.1   thorpej 	return;
    960       1.1   thorpej 
    961       1.1   thorpej 	/*
    962       1.1   thorpej 	 * Free any resources we've allocated during the failed attach
    963       1.1   thorpej 	 * attempt.  Do this in reverse order and fall through.
    964       1.1   thorpej 	 */
    965       1.1   thorpej  fail_5:
    966       1.1   thorpej 	for (i = 0; i < SIP_NRXDESC; i++) {
    967       1.1   thorpej 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
    968       1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
    969       1.1   thorpej 			    sc->sc_rxsoft[i].rxs_dmamap);
    970       1.1   thorpej 	}
    971       1.1   thorpej  fail_4:
    972       1.1   thorpej 	for (i = 0; i < SIP_TXQUEUELEN; i++) {
    973       1.1   thorpej 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
    974       1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
    975       1.1   thorpej 			    sc->sc_txsoft[i].txs_dmamap);
    976       1.1   thorpej 	}
    977       1.1   thorpej 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
    978       1.1   thorpej  fail_3:
    979       1.1   thorpej 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
    980       1.1   thorpej  fail_2:
    981       1.1   thorpej 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
    982       1.1   thorpej 	    sizeof(struct sip_control_data));
    983       1.1   thorpej  fail_1:
    984       1.1   thorpej 	bus_dmamem_free(sc->sc_dmat, &seg, rseg);
    985       1.1   thorpej  fail_0:
    986       1.1   thorpej 	return;
    987       1.1   thorpej }
    988       1.1   thorpej 
    989       1.1   thorpej /*
    990       1.1   thorpej  * sip_shutdown:
    991       1.1   thorpej  *
    992       1.1   thorpej  *	Make sure the interface is stopped at reboot time.
    993       1.1   thorpej  */
    994       1.1   thorpej void
    995  1.24.2.2   nathanw SIP_DECL(shutdown)(void *arg)
    996       1.1   thorpej {
    997       1.1   thorpej 	struct sip_softc *sc = arg;
    998       1.1   thorpej 
    999  1.24.2.2   nathanw 	SIP_DECL(stop)(&sc->sc_ethercom.ec_if, 1);
   1000       1.1   thorpej }
   1001       1.1   thorpej 
   1002       1.1   thorpej /*
   1003       1.1   thorpej  * sip_start:		[ifnet interface function]
   1004       1.1   thorpej  *
   1005       1.1   thorpej  *	Start packet transmission on the interface.
   1006       1.1   thorpej  */
   1007       1.1   thorpej void
   1008  1.24.2.2   nathanw SIP_DECL(start)(struct ifnet *ifp)
   1009       1.1   thorpej {
   1010       1.1   thorpej 	struct sip_softc *sc = ifp->if_softc;
   1011       1.1   thorpej 	struct mbuf *m0, *m;
   1012       1.1   thorpej 	struct sip_txsoft *txs;
   1013       1.1   thorpej 	bus_dmamap_t dmamap;
   1014       1.1   thorpej 	int error, firsttx, nexttx, lasttx, ofree, seg;
   1015  1.24.2.2   nathanw #ifdef DP83820
   1016  1.24.2.2   nathanw 	u_int32_t extsts;
   1017  1.24.2.2   nathanw #endif
   1018       1.1   thorpej 
   1019       1.1   thorpej 	/*
   1020       1.1   thorpej 	 * If we've been told to pause, don't transmit any more packets.
   1021       1.1   thorpej 	 */
   1022       1.1   thorpej 	if (sc->sc_flags & SIPF_PAUSED)
   1023       1.1   thorpej 		ifp->if_flags |= IFF_OACTIVE;
   1024       1.1   thorpej 
   1025       1.1   thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
   1026       1.1   thorpej 		return;
   1027       1.1   thorpej 
   1028       1.1   thorpej 	/*
   1029       1.1   thorpej 	 * Remember the previous number of free descriptors and
   1030       1.1   thorpej 	 * the first descriptor we'll use.
   1031       1.1   thorpej 	 */
   1032       1.1   thorpej 	ofree = sc->sc_txfree;
   1033       1.1   thorpej 	firsttx = sc->sc_txnext;
   1034       1.1   thorpej 
   1035       1.1   thorpej 	/*
   1036       1.1   thorpej 	 * Loop through the send queue, setting up transmit descriptors
   1037       1.1   thorpej 	 * until we drain the queue, or use up all available transmit
   1038       1.1   thorpej 	 * descriptors.
   1039       1.1   thorpej 	 */
   1040  1.24.2.2   nathanw 	for (;;) {
   1041  1.24.2.2   nathanw 		/* Get a work queue entry. */
   1042  1.24.2.2   nathanw 		if ((txs = SIMPLEQ_FIRST(&sc->sc_txfreeq)) == NULL) {
   1043  1.24.2.2   nathanw 			SIP_EVCNT_INCR(&sc->sc_ev_txsstall);
   1044  1.24.2.2   nathanw 			break;
   1045  1.24.2.2   nathanw 		}
   1046  1.24.2.2   nathanw 
   1047       1.1   thorpej 		/*
   1048       1.1   thorpej 		 * Grab a packet off the queue.
   1049       1.1   thorpej 		 */
   1050      1.21   thorpej 		IFQ_POLL(&ifp->if_snd, m0);
   1051       1.1   thorpej 		if (m0 == NULL)
   1052       1.1   thorpej 			break;
   1053  1.24.2.3   nathanw #ifndef DP83820
   1054      1.22   thorpej 		m = NULL;
   1055  1.24.2.3   nathanw #endif
   1056       1.1   thorpej 
   1057       1.1   thorpej 		dmamap = txs->txs_dmamap;
   1058       1.1   thorpej 
   1059  1.24.2.3   nathanw #ifdef DP83820
   1060  1.24.2.3   nathanw 		/*
   1061  1.24.2.3   nathanw 		 * Load the DMA map.  If this fails, the packet either
   1062  1.24.2.3   nathanw 		 * didn't fit in the allotted number of segments, or we
   1063  1.24.2.3   nathanw 		 * were short on resources.  For the too-many-segments
   1064  1.24.2.3   nathanw 		 * case, we simply report an error and drop the packet,
   1065  1.24.2.3   nathanw 		 * since we can't sanely copy a jumbo packet to a single
   1066  1.24.2.3   nathanw 		 * buffer.
   1067  1.24.2.3   nathanw 		 */
   1068  1.24.2.3   nathanw 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   1069  1.24.2.3   nathanw 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
   1070  1.24.2.3   nathanw 		if (error) {
   1071  1.24.2.3   nathanw 			if (error == EFBIG) {
   1072  1.24.2.3   nathanw 				printf("%s: Tx packet consumes too many "
   1073  1.24.2.3   nathanw 				    "DMA segments, dropping...\n",
   1074  1.24.2.3   nathanw 				    sc->sc_dev.dv_xname);
   1075  1.24.2.3   nathanw 				IFQ_DEQUEUE(&ifp->if_snd, m0);
   1076  1.24.2.3   nathanw 				m_freem(m0);
   1077  1.24.2.3   nathanw 				continue;
   1078  1.24.2.3   nathanw 			}
   1079  1.24.2.3   nathanw 			/*
   1080  1.24.2.3   nathanw 			 * Short on resources, just stop for now.
   1081  1.24.2.3   nathanw 			 */
   1082  1.24.2.3   nathanw 			break;
   1083  1.24.2.3   nathanw 		}
   1084  1.24.2.3   nathanw #else /* DP83820 */
   1085       1.1   thorpej 		/*
   1086       1.1   thorpej 		 * Load the DMA map.  If this fails, the packet either
   1087       1.1   thorpej 		 * didn't fit in the alloted number of segments, or we
   1088       1.1   thorpej 		 * were short on resources.  In this case, we'll copy
   1089       1.1   thorpej 		 * and try again.
   1090       1.1   thorpej 		 */
   1091       1.1   thorpej 		if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   1092  1.24.2.3   nathanw 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
   1093       1.1   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
   1094       1.1   thorpej 			if (m == NULL) {
   1095       1.1   thorpej 				printf("%s: unable to allocate Tx mbuf\n",
   1096       1.1   thorpej 				    sc->sc_dev.dv_xname);
   1097       1.1   thorpej 				break;
   1098       1.1   thorpej 			}
   1099       1.1   thorpej 			if (m0->m_pkthdr.len > MHLEN) {
   1100       1.1   thorpej 				MCLGET(m, M_DONTWAIT);
   1101       1.1   thorpej 				if ((m->m_flags & M_EXT) == 0) {
   1102       1.1   thorpej 					printf("%s: unable to allocate Tx "
   1103       1.1   thorpej 					    "cluster\n", sc->sc_dev.dv_xname);
   1104       1.1   thorpej 					m_freem(m);
   1105       1.1   thorpej 					break;
   1106       1.1   thorpej 				}
   1107       1.1   thorpej 			}
   1108       1.1   thorpej 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
   1109       1.1   thorpej 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
   1110       1.1   thorpej 			error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
   1111  1.24.2.3   nathanw 			    m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
   1112       1.1   thorpej 			if (error) {
   1113       1.1   thorpej 				printf("%s: unable to load Tx buffer, "
   1114       1.1   thorpej 				    "error = %d\n", sc->sc_dev.dv_xname, error);
   1115       1.1   thorpej 				break;
   1116       1.1   thorpej 			}
   1117       1.1   thorpej 		}
   1118  1.24.2.3   nathanw #endif /* DP83820 */
   1119      1.21   thorpej 
   1120       1.1   thorpej 		/*
   1121       1.1   thorpej 		 * Ensure we have enough descriptors free to describe
   1122  1.24.2.2   nathanw 		 * the packet.  Note, we always reserve one descriptor
   1123  1.24.2.2   nathanw 		 * at the end of the ring as a termination point, to
   1124  1.24.2.2   nathanw 		 * prevent wrap-around.
   1125       1.1   thorpej 		 */
   1126  1.24.2.2   nathanw 		if (dmamap->dm_nsegs > (sc->sc_txfree - 1)) {
   1127       1.1   thorpej 			/*
   1128       1.1   thorpej 			 * Not enough free descriptors to transmit this
   1129       1.1   thorpej 			 * packet.  We haven't committed anything yet,
   1130       1.1   thorpej 			 * so just unload the DMA map, put the packet
   1131       1.1   thorpej 			 * back on the queue, and punt.  Notify the upper
   1132       1.1   thorpej 			 * layer that there are not more slots left.
   1133       1.1   thorpej 			 *
   1134       1.1   thorpej 			 * XXX We could allocate an mbuf and copy, but
   1135       1.1   thorpej 			 * XXX is it worth it?
   1136       1.1   thorpej 			 */
   1137       1.1   thorpej 			ifp->if_flags |= IFF_OACTIVE;
   1138       1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   1139  1.24.2.3   nathanw #ifndef DP83820
   1140      1.22   thorpej 			if (m != NULL)
   1141      1.22   thorpej 				m_freem(m);
   1142  1.24.2.3   nathanw #endif
   1143  1.24.2.2   nathanw 			SIP_EVCNT_INCR(&sc->sc_ev_txdstall);
   1144       1.1   thorpej 			break;
   1145      1.22   thorpej 		}
   1146      1.22   thorpej 
   1147      1.22   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m0);
   1148  1.24.2.3   nathanw #ifndef DP83820
   1149      1.22   thorpej 		if (m != NULL) {
   1150      1.22   thorpej 			m_freem(m0);
   1151      1.22   thorpej 			m0 = m;
   1152       1.1   thorpej 		}
   1153  1.24.2.3   nathanw #endif
   1154       1.1   thorpej 
   1155       1.1   thorpej 		/*
   1156       1.1   thorpej 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
   1157       1.1   thorpej 		 */
   1158       1.1   thorpej 
   1159       1.1   thorpej 		/* Sync the DMA map. */
   1160       1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   1161       1.1   thorpej 		    BUS_DMASYNC_PREWRITE);
   1162       1.1   thorpej 
   1163       1.1   thorpej 		/*
   1164       1.1   thorpej 		 * Initialize the transmit descriptors.
   1165       1.1   thorpej 		 */
   1166       1.1   thorpej 		for (nexttx = sc->sc_txnext, seg = 0;
   1167       1.1   thorpej 		     seg < dmamap->dm_nsegs;
   1168       1.1   thorpej 		     seg++, nexttx = SIP_NEXTTX(nexttx)) {
   1169       1.1   thorpej 			/*
   1170       1.1   thorpej 			 * If this is the first descriptor we're
   1171       1.1   thorpej 			 * enqueueing, don't set the OWN bit just
   1172       1.1   thorpej 			 * yet.  That could cause a race condition.
   1173       1.1   thorpej 			 * We'll do it below.
   1174       1.1   thorpej 			 */
   1175       1.1   thorpej 			sc->sc_txdescs[nexttx].sipd_bufptr =
   1176      1.14   tsutsui 			    htole32(dmamap->dm_segs[seg].ds_addr);
   1177       1.1   thorpej 			sc->sc_txdescs[nexttx].sipd_cmdsts =
   1178      1.14   tsutsui 			    htole32((nexttx == firsttx ? 0 : CMDSTS_OWN) |
   1179      1.14   tsutsui 			    CMDSTS_MORE | dmamap->dm_segs[seg].ds_len);
   1180  1.24.2.2   nathanw #ifdef DP83820
   1181  1.24.2.2   nathanw 			sc->sc_txdescs[nexttx].sipd_extsts = 0;
   1182  1.24.2.2   nathanw #endif /* DP83820 */
   1183       1.1   thorpej 			lasttx = nexttx;
   1184       1.1   thorpej 		}
   1185       1.1   thorpej 
   1186       1.1   thorpej 		/* Clear the MORE bit on the last segment. */
   1187      1.14   tsutsui 		sc->sc_txdescs[lasttx].sipd_cmdsts &= htole32(~CMDSTS_MORE);
   1188       1.1   thorpej 
   1189  1.24.2.2   nathanw #ifdef DP83820
   1190  1.24.2.2   nathanw 		/*
   1191  1.24.2.2   nathanw 		 * If VLANs are enabled and the packet has a VLAN tag, set
   1192  1.24.2.2   nathanw 		 * up the descriptor to encapsulate the packet for us.
   1193  1.24.2.2   nathanw 		 *
   1194  1.24.2.2   nathanw 		 * This apparently has to be on the last descriptor of
   1195  1.24.2.2   nathanw 		 * the packet.
   1196  1.24.2.2   nathanw 		 */
   1197  1.24.2.2   nathanw 		if (sc->sc_ethercom.ec_nvlans != 0 &&
   1198  1.24.2.2   nathanw 		    (m = m_aux_find(m0, AF_LINK, ETHERTYPE_VLAN)) != NULL) {
   1199  1.24.2.2   nathanw 			sc->sc_txdescs[lasttx].sipd_extsts |=
   1200  1.24.2.2   nathanw 			    htole32(EXTSTS_VPKT |
   1201  1.24.2.2   nathanw 				    htons(*mtod(m, int *) & EXTSTS_VTCI));
   1202  1.24.2.2   nathanw 		}
   1203  1.24.2.2   nathanw 
   1204  1.24.2.2   nathanw 		/*
   1205  1.24.2.2   nathanw 		 * If the upper-layer has requested IPv4/TCPv4/UDPv4
   1206  1.24.2.2   nathanw 		 * checksumming, set up the descriptor to do this work
   1207  1.24.2.2   nathanw 		 * for us.
   1208  1.24.2.2   nathanw 		 *
   1209  1.24.2.2   nathanw 		 * This apparently has to be on the first descriptor of
   1210  1.24.2.2   nathanw 		 * the packet.
   1211  1.24.2.2   nathanw 		 *
   1212  1.24.2.2   nathanw 		 * Byte-swap constants so the compiler can optimize.
   1213  1.24.2.2   nathanw 		 */
   1214  1.24.2.2   nathanw 		extsts = 0;
   1215  1.24.2.2   nathanw 		if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
   1216  1.24.2.2   nathanw 			KDASSERT(ifp->if_capenable & IFCAP_CSUM_IPv4);
   1217  1.24.2.2   nathanw 			SIP_EVCNT_INCR(&sc->sc_ev_txipsum);
   1218  1.24.2.2   nathanw 			extsts |= htole32(EXTSTS_IPPKT);
   1219  1.24.2.2   nathanw 		}
   1220  1.24.2.2   nathanw 		if (m0->m_pkthdr.csum_flags & M_CSUM_TCPv4) {
   1221  1.24.2.2   nathanw 			KDASSERT(ifp->if_capenable & IFCAP_CSUM_TCPv4);
   1222  1.24.2.2   nathanw 			SIP_EVCNT_INCR(&sc->sc_ev_txtcpsum);
   1223  1.24.2.2   nathanw 			extsts |= htole32(EXTSTS_TCPPKT);
   1224  1.24.2.2   nathanw 		} else if (m0->m_pkthdr.csum_flags & M_CSUM_UDPv4) {
   1225  1.24.2.2   nathanw 			KDASSERT(ifp->if_capenable & IFCAP_CSUM_UDPv4);
   1226  1.24.2.2   nathanw 			SIP_EVCNT_INCR(&sc->sc_ev_txudpsum);
   1227  1.24.2.2   nathanw 			extsts |= htole32(EXTSTS_UDPPKT);
   1228  1.24.2.2   nathanw 		}
   1229  1.24.2.2   nathanw 		sc->sc_txdescs[sc->sc_txnext].sipd_extsts |= extsts;
   1230  1.24.2.2   nathanw #endif /* DP83820 */
   1231  1.24.2.2   nathanw 
   1232       1.1   thorpej 		/* Sync the descriptors we're using. */
   1233       1.1   thorpej 		SIP_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
   1234       1.1   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1235       1.1   thorpej 
   1236       1.1   thorpej 		/*
   1237       1.1   thorpej 		 * Store a pointer to the packet so we can free it later,
   1238       1.1   thorpej 		 * and remember what txdirty will be once the packet is
   1239       1.1   thorpej 		 * done.
   1240       1.1   thorpej 		 */
   1241       1.1   thorpej 		txs->txs_mbuf = m0;
   1242       1.1   thorpej 		txs->txs_firstdesc = sc->sc_txnext;
   1243       1.1   thorpej 		txs->txs_lastdesc = lasttx;
   1244       1.1   thorpej 
   1245       1.1   thorpej 		/* Advance the tx pointer. */
   1246       1.1   thorpej 		sc->sc_txfree -= dmamap->dm_nsegs;
   1247       1.1   thorpej 		sc->sc_txnext = nexttx;
   1248       1.1   thorpej 
   1249       1.1   thorpej 		SIMPLEQ_REMOVE_HEAD(&sc->sc_txfreeq, txs, txs_q);
   1250       1.1   thorpej 		SIMPLEQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q);
   1251       1.1   thorpej 
   1252       1.1   thorpej #if NBPFILTER > 0
   1253       1.1   thorpej 		/*
   1254       1.1   thorpej 		 * Pass the packet to any BPF listeners.
   1255       1.1   thorpej 		 */
   1256       1.1   thorpej 		if (ifp->if_bpf)
   1257       1.1   thorpej 			bpf_mtap(ifp->if_bpf, m0);
   1258       1.1   thorpej #endif /* NBPFILTER > 0 */
   1259       1.1   thorpej 	}
   1260       1.1   thorpej 
   1261       1.1   thorpej 	if (txs == NULL || sc->sc_txfree == 0) {
   1262       1.1   thorpej 		/* No more slots left; notify upper layer. */
   1263       1.1   thorpej 		ifp->if_flags |= IFF_OACTIVE;
   1264       1.1   thorpej 	}
   1265       1.1   thorpej 
   1266       1.1   thorpej 	if (sc->sc_txfree != ofree) {
   1267       1.1   thorpej 		/*
   1268       1.1   thorpej 		 * Cause a descriptor interrupt to happen on the
   1269       1.1   thorpej 		 * last packet we enqueued.
   1270       1.1   thorpej 		 */
   1271      1.14   tsutsui 		sc->sc_txdescs[lasttx].sipd_cmdsts |= htole32(CMDSTS_INTR);
   1272       1.1   thorpej 		SIP_CDTXSYNC(sc, lasttx, 1,
   1273       1.1   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1274       1.1   thorpej 
   1275       1.1   thorpej 		/*
   1276       1.1   thorpej 		 * The entire packet chain is set up.  Give the
   1277       1.1   thorpej 		 * first descrptor to the chip now.
   1278       1.1   thorpej 		 */
   1279      1.14   tsutsui 		sc->sc_txdescs[firsttx].sipd_cmdsts |= htole32(CMDSTS_OWN);
   1280       1.1   thorpej 		SIP_CDTXSYNC(sc, firsttx, 1,
   1281       1.1   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1282       1.1   thorpej 
   1283  1.24.2.2   nathanw 		/*
   1284  1.24.2.2   nathanw 		 * Start the transmit process.  Note, the manual says
   1285  1.24.2.2   nathanw 		 * that if there are no pending transmissions in the
   1286  1.24.2.2   nathanw 		 * chip's internal queue (indicated by TXE being clear),
   1287  1.24.2.2   nathanw 		 * then the driver software must set the TXDP to the
   1288  1.24.2.2   nathanw 		 * first descriptor to be transmitted.  However, if we
   1289  1.24.2.2   nathanw 		 * do this, it causes serious performance degredation on
   1290  1.24.2.2   nathanw 		 * the DP83820 under load, not setting TXDP doesn't seem
   1291  1.24.2.2   nathanw 		 * to adversely affect the SiS 900 or DP83815.
   1292  1.24.2.2   nathanw 		 *
   1293  1.24.2.2   nathanw 		 * Well, I guess it wouldn't be the first time a manual
   1294  1.24.2.2   nathanw 		 * has lied -- and they could be speaking of the NULL-
   1295  1.24.2.2   nathanw 		 * terminated descriptor list case, rather than OWN-
   1296  1.24.2.2   nathanw 		 * terminated rings.
   1297  1.24.2.2   nathanw 		 */
   1298  1.24.2.2   nathanw #if 0
   1299       1.1   thorpej 		if ((bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CR) &
   1300       1.1   thorpej 		     CR_TXE) == 0) {
   1301       1.1   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXDP,
   1302       1.1   thorpej 			    SIP_CDTXADDR(sc, firsttx));
   1303       1.1   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_TXE);
   1304       1.1   thorpej 		}
   1305  1.24.2.2   nathanw #else
   1306  1.24.2.2   nathanw 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_TXE);
   1307  1.24.2.2   nathanw #endif
   1308       1.1   thorpej 
   1309       1.1   thorpej 		/* Set a watchdog timer in case the chip flakes out. */
   1310       1.1   thorpej 		ifp->if_timer = 5;
   1311       1.1   thorpej 	}
   1312       1.1   thorpej }
   1313       1.1   thorpej 
   1314       1.1   thorpej /*
   1315       1.1   thorpej  * sip_watchdog:	[ifnet interface function]
   1316       1.1   thorpej  *
   1317       1.1   thorpej  *	Watchdog timer handler.
   1318       1.1   thorpej  */
   1319       1.1   thorpej void
   1320  1.24.2.2   nathanw SIP_DECL(watchdog)(struct ifnet *ifp)
   1321       1.1   thorpej {
   1322       1.1   thorpej 	struct sip_softc *sc = ifp->if_softc;
   1323       1.1   thorpej 
   1324       1.1   thorpej 	/*
   1325       1.1   thorpej 	 * The chip seems to ignore the CMDSTS_INTR bit sometimes!
   1326       1.1   thorpej 	 * If we get a timeout, try and sweep up transmit descriptors.
   1327       1.1   thorpej 	 * If we manage to sweep them all up, ignore the lack of
   1328       1.1   thorpej 	 * interrupt.
   1329       1.1   thorpej 	 */
   1330  1.24.2.2   nathanw 	SIP_DECL(txintr)(sc);
   1331       1.1   thorpej 
   1332       1.1   thorpej 	if (sc->sc_txfree != SIP_NTXDESC) {
   1333       1.1   thorpej 		printf("%s: device timeout\n", sc->sc_dev.dv_xname);
   1334       1.1   thorpej 		ifp->if_oerrors++;
   1335       1.1   thorpej 
   1336       1.1   thorpej 		/* Reset the interface. */
   1337  1.24.2.2   nathanw 		(void) SIP_DECL(init)(ifp);
   1338       1.1   thorpej 	} else if (ifp->if_flags & IFF_DEBUG)
   1339       1.1   thorpej 		printf("%s: recovered from device timeout\n",
   1340       1.1   thorpej 		    sc->sc_dev.dv_xname);
   1341       1.1   thorpej 
   1342       1.1   thorpej 	/* Try to get more packets going. */
   1343  1.24.2.2   nathanw 	SIP_DECL(start)(ifp);
   1344       1.1   thorpej }
   1345       1.1   thorpej 
   1346       1.1   thorpej /*
   1347       1.1   thorpej  * sip_ioctl:		[ifnet interface function]
   1348       1.1   thorpej  *
   1349       1.1   thorpej  *	Handle control requests from the operator.
   1350       1.1   thorpej  */
   1351       1.1   thorpej int
   1352  1.24.2.2   nathanw SIP_DECL(ioctl)(struct ifnet *ifp, u_long cmd, caddr_t data)
   1353       1.1   thorpej {
   1354       1.1   thorpej 	struct sip_softc *sc = ifp->if_softc;
   1355       1.1   thorpej 	struct ifreq *ifr = (struct ifreq *)data;
   1356      1.17   thorpej 	int s, error;
   1357       1.1   thorpej 
   1358       1.1   thorpej 	s = splnet();
   1359       1.1   thorpej 
   1360       1.1   thorpej 	switch (cmd) {
   1361      1.17   thorpej 	case SIOCSIFMEDIA:
   1362      1.17   thorpej 	case SIOCGIFMEDIA:
   1363      1.17   thorpej 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   1364       1.1   thorpej 		break;
   1365       1.1   thorpej 
   1366      1.17   thorpej 	default:
   1367      1.17   thorpej 		error = ether_ioctl(ifp, cmd, data);
   1368       1.1   thorpej 		if (error == ENETRESET) {
   1369       1.1   thorpej 			/*
   1370       1.1   thorpej 			 * Multicast list has changed; set the hardware filter
   1371       1.1   thorpej 			 * accordingly.
   1372       1.1   thorpej 			 */
   1373      1.15   thorpej 			(*sc->sc_model->sip_variant->sipv_set_filter)(sc);
   1374       1.1   thorpej 			error = 0;
   1375       1.1   thorpej 		}
   1376       1.1   thorpej 		break;
   1377       1.1   thorpej 	}
   1378       1.1   thorpej 
   1379       1.1   thorpej 	/* Try to get more packets going. */
   1380  1.24.2.2   nathanw 	SIP_DECL(start)(ifp);
   1381       1.1   thorpej 
   1382       1.1   thorpej 	splx(s);
   1383       1.1   thorpej 	return (error);
   1384       1.1   thorpej }
   1385       1.1   thorpej 
   1386       1.1   thorpej /*
   1387       1.1   thorpej  * sip_intr:
   1388       1.1   thorpej  *
   1389       1.1   thorpej  *	Interrupt service routine.
   1390       1.1   thorpej  */
   1391       1.1   thorpej int
   1392  1.24.2.2   nathanw SIP_DECL(intr)(void *arg)
   1393       1.1   thorpej {
   1394       1.1   thorpej 	struct sip_softc *sc = arg;
   1395       1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1396       1.1   thorpej 	u_int32_t isr;
   1397       1.1   thorpej 	int handled = 0;
   1398       1.1   thorpej 
   1399       1.1   thorpej 	for (;;) {
   1400       1.1   thorpej 		/* Reading clears interrupt. */
   1401       1.1   thorpej 		isr = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ISR);
   1402       1.1   thorpej 		if ((isr & sc->sc_imr) == 0)
   1403       1.1   thorpej 			break;
   1404       1.1   thorpej 
   1405       1.1   thorpej 		handled = 1;
   1406       1.1   thorpej 
   1407       1.1   thorpej 		if (isr & (ISR_RXORN|ISR_RXIDLE|ISR_RXDESC)) {
   1408  1.24.2.2   nathanw 			SIP_EVCNT_INCR(&sc->sc_ev_rxintr);
   1409  1.24.2.2   nathanw 
   1410       1.1   thorpej 			/* Grab any new packets. */
   1411  1.24.2.2   nathanw 			SIP_DECL(rxintr)(sc);
   1412       1.1   thorpej 
   1413       1.1   thorpej 			if (isr & ISR_RXORN) {
   1414       1.1   thorpej 				printf("%s: receive FIFO overrun\n",
   1415       1.1   thorpej 				    sc->sc_dev.dv_xname);
   1416       1.1   thorpej 
   1417       1.1   thorpej 				/* XXX adjust rx_drain_thresh? */
   1418       1.1   thorpej 			}
   1419       1.1   thorpej 
   1420       1.1   thorpej 			if (isr & ISR_RXIDLE) {
   1421       1.1   thorpej 				printf("%s: receive ring overrun\n",
   1422       1.1   thorpej 				    sc->sc_dev.dv_xname);
   1423       1.1   thorpej 
   1424       1.1   thorpej 				/* Get the receive process going again. */
   1425       1.1   thorpej 				bus_space_write_4(sc->sc_st, sc->sc_sh,
   1426       1.1   thorpej 				    SIP_RXDP, SIP_CDRXADDR(sc, sc->sc_rxptr));
   1427       1.1   thorpej 				bus_space_write_4(sc->sc_st, sc->sc_sh,
   1428       1.1   thorpej 				    SIP_CR, CR_RXE);
   1429       1.1   thorpej 			}
   1430       1.1   thorpej 		}
   1431       1.1   thorpej 
   1432       1.1   thorpej 		if (isr & (ISR_TXURN|ISR_TXDESC)) {
   1433  1.24.2.2   nathanw 			SIP_EVCNT_INCR(&sc->sc_ev_txintr);
   1434  1.24.2.2   nathanw 
   1435       1.1   thorpej 			/* Sweep up transmit descriptors. */
   1436  1.24.2.2   nathanw 			SIP_DECL(txintr)(sc);
   1437       1.1   thorpej 
   1438       1.1   thorpej 			if (isr & ISR_TXURN) {
   1439       1.1   thorpej 				u_int32_t thresh;
   1440       1.1   thorpej 
   1441       1.1   thorpej 				printf("%s: transmit FIFO underrun",
   1442       1.1   thorpej 				    sc->sc_dev.dv_xname);
   1443       1.1   thorpej 
   1444       1.1   thorpej 				thresh = sc->sc_tx_drain_thresh + 1;
   1445       1.1   thorpej 				if (thresh <= TXCFG_DRTH &&
   1446       1.1   thorpej 				    (thresh * 32) <= (SIP_TXFIFO_SIZE -
   1447       1.1   thorpej 				     (sc->sc_tx_fill_thresh * 32))) {
   1448       1.1   thorpej 					printf("; increasing Tx drain "
   1449       1.1   thorpej 					    "threshold to %u bytes\n",
   1450       1.1   thorpej 					    thresh * 32);
   1451       1.1   thorpej 					sc->sc_tx_drain_thresh = thresh;
   1452  1.24.2.2   nathanw 					(void) SIP_DECL(init)(ifp);
   1453       1.1   thorpej 				} else {
   1454  1.24.2.2   nathanw 					(void) SIP_DECL(init)(ifp);
   1455       1.1   thorpej 					printf("\n");
   1456       1.1   thorpej 				}
   1457       1.1   thorpej 			}
   1458       1.1   thorpej 		}
   1459       1.1   thorpej 
   1460  1.24.2.2   nathanw #if !defined(DP83820)
   1461       1.1   thorpej 		if (sc->sc_imr & (ISR_PAUSE_END|ISR_PAUSE_ST)) {
   1462       1.1   thorpej 			if (isr & ISR_PAUSE_ST) {
   1463       1.1   thorpej 				sc->sc_flags |= SIPF_PAUSED;
   1464       1.1   thorpej 				ifp->if_flags |= IFF_OACTIVE;
   1465       1.1   thorpej 			}
   1466       1.1   thorpej 			if (isr & ISR_PAUSE_END) {
   1467       1.1   thorpej 				sc->sc_flags &= ~SIPF_PAUSED;
   1468       1.1   thorpej 				ifp->if_flags &= ~IFF_OACTIVE;
   1469       1.1   thorpej 			}
   1470       1.1   thorpej 		}
   1471  1.24.2.2   nathanw #endif /* ! DP83820 */
   1472       1.1   thorpej 
   1473       1.1   thorpej 		if (isr & ISR_HIBERR) {
   1474       1.1   thorpej #define	PRINTERR(bit, str)						\
   1475       1.1   thorpej 			if (isr & (bit))				\
   1476       1.1   thorpej 				printf("%s: %s\n", sc->sc_dev.dv_xname, str)
   1477       1.1   thorpej 			PRINTERR(ISR_DPERR, "parity error");
   1478       1.1   thorpej 			PRINTERR(ISR_SSERR, "system error");
   1479       1.1   thorpej 			PRINTERR(ISR_RMABT, "master abort");
   1480       1.1   thorpej 			PRINTERR(ISR_RTABT, "target abort");
   1481       1.1   thorpej 			PRINTERR(ISR_RXSOVR, "receive status FIFO overrun");
   1482  1.24.2.2   nathanw 			(void) SIP_DECL(init)(ifp);
   1483       1.1   thorpej #undef PRINTERR
   1484       1.1   thorpej 		}
   1485       1.1   thorpej 	}
   1486       1.1   thorpej 
   1487       1.1   thorpej 	/* Try to get more packets going. */
   1488  1.24.2.2   nathanw 	SIP_DECL(start)(ifp);
   1489       1.1   thorpej 
   1490       1.1   thorpej 	return (handled);
   1491       1.1   thorpej }
   1492       1.1   thorpej 
   1493       1.1   thorpej /*
   1494       1.1   thorpej  * sip_txintr:
   1495       1.1   thorpej  *
   1496       1.1   thorpej  *	Helper; handle transmit interrupts.
   1497       1.1   thorpej  */
   1498       1.1   thorpej void
   1499  1.24.2.2   nathanw SIP_DECL(txintr)(struct sip_softc *sc)
   1500       1.1   thorpej {
   1501       1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1502       1.1   thorpej 	struct sip_txsoft *txs;
   1503       1.1   thorpej 	u_int32_t cmdsts;
   1504       1.1   thorpej 
   1505       1.1   thorpej 	if ((sc->sc_flags & SIPF_PAUSED) == 0)
   1506       1.1   thorpej 		ifp->if_flags &= ~IFF_OACTIVE;
   1507       1.1   thorpej 
   1508       1.1   thorpej 	/*
   1509       1.1   thorpej 	 * Go through our Tx list and free mbufs for those
   1510       1.1   thorpej 	 * frames which have been transmitted.
   1511       1.1   thorpej 	 */
   1512       1.1   thorpej 	while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
   1513       1.1   thorpej 		SIP_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_dmamap->dm_nsegs,
   1514       1.1   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1515       1.1   thorpej 
   1516      1.14   tsutsui 		cmdsts = le32toh(sc->sc_txdescs[txs->txs_lastdesc].sipd_cmdsts);
   1517       1.1   thorpej 		if (cmdsts & CMDSTS_OWN)
   1518       1.1   thorpej 			break;
   1519       1.1   thorpej 
   1520       1.1   thorpej 		SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs, txs_q);
   1521       1.1   thorpej 
   1522       1.1   thorpej 		sc->sc_txfree += txs->txs_dmamap->dm_nsegs;
   1523       1.1   thorpej 
   1524       1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   1525       1.1   thorpej 		    0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1526       1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   1527       1.1   thorpej 		m_freem(txs->txs_mbuf);
   1528       1.1   thorpej 		txs->txs_mbuf = NULL;
   1529       1.1   thorpej 
   1530       1.1   thorpej 		SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
   1531       1.1   thorpej 
   1532       1.1   thorpej 		/*
   1533       1.1   thorpej 		 * Check for errors and collisions.
   1534       1.1   thorpej 		 */
   1535       1.1   thorpej 		if (cmdsts &
   1536       1.1   thorpej 		    (CMDSTS_Tx_TXA|CMDSTS_Tx_TFU|CMDSTS_Tx_ED|CMDSTS_Tx_EC)) {
   1537  1.24.2.2   nathanw 			ifp->if_oerrors++;
   1538  1.24.2.2   nathanw 			if (cmdsts & CMDSTS_Tx_EC)
   1539  1.24.2.2   nathanw 				ifp->if_collisions += 16;
   1540       1.1   thorpej 			if (ifp->if_flags & IFF_DEBUG) {
   1541  1.24.2.2   nathanw 				if (cmdsts & CMDSTS_Tx_ED)
   1542       1.1   thorpej 					printf("%s: excessive deferral\n",
   1543       1.1   thorpej 					    sc->sc_dev.dv_xname);
   1544  1.24.2.2   nathanw 				if (cmdsts & CMDSTS_Tx_EC)
   1545       1.1   thorpej 					printf("%s: excessive collisions\n",
   1546       1.1   thorpej 					    sc->sc_dev.dv_xname);
   1547       1.1   thorpej 			}
   1548       1.1   thorpej 		} else {
   1549       1.1   thorpej 			/* Packet was transmitted successfully. */
   1550       1.1   thorpej 			ifp->if_opackets++;
   1551       1.1   thorpej 			ifp->if_collisions += CMDSTS_COLLISIONS(cmdsts);
   1552       1.1   thorpej 		}
   1553       1.1   thorpej 	}
   1554       1.1   thorpej 
   1555       1.1   thorpej 	/*
   1556       1.1   thorpej 	 * If there are no more pending transmissions, cancel the watchdog
   1557       1.1   thorpej 	 * timer.
   1558       1.1   thorpej 	 */
   1559       1.1   thorpej 	if (txs == NULL)
   1560       1.1   thorpej 		ifp->if_timer = 0;
   1561       1.1   thorpej }
   1562       1.1   thorpej 
   1563  1.24.2.3   nathanw #if defined(DP83820)
   1564  1.24.2.3   nathanw /*
   1565  1.24.2.3   nathanw  * sip_rxintr:
   1566  1.24.2.3   nathanw  *
   1567  1.24.2.3   nathanw  *	Helper; handle receive interrupts.
   1568  1.24.2.3   nathanw  */
   1569  1.24.2.3   nathanw void
   1570  1.24.2.3   nathanw SIP_DECL(rxintr)(struct sip_softc *sc)
   1571  1.24.2.3   nathanw {
   1572  1.24.2.3   nathanw 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1573  1.24.2.3   nathanw 	struct sip_rxsoft *rxs;
   1574  1.24.2.3   nathanw 	struct mbuf *m, *tailm;
   1575  1.24.2.3   nathanw 	u_int32_t cmdsts, extsts;
   1576  1.24.2.3   nathanw 	int i, len;
   1577  1.24.2.3   nathanw 
   1578  1.24.2.3   nathanw 	for (i = sc->sc_rxptr;; i = SIP_NEXTRX(i)) {
   1579  1.24.2.3   nathanw 		rxs = &sc->sc_rxsoft[i];
   1580  1.24.2.3   nathanw 
   1581  1.24.2.3   nathanw 		SIP_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1582  1.24.2.3   nathanw 
   1583  1.24.2.3   nathanw 		cmdsts = le32toh(sc->sc_rxdescs[i].sipd_cmdsts);
   1584  1.24.2.3   nathanw 		extsts = le32toh(sc->sc_rxdescs[i].sipd_extsts);
   1585  1.24.2.3   nathanw 
   1586  1.24.2.3   nathanw 		/*
   1587  1.24.2.3   nathanw 		 * NOTE: OWN is set if owned by _consumer_.  We're the
   1588  1.24.2.3   nathanw 		 * consumer of the receive ring, so if the bit is clear,
   1589  1.24.2.3   nathanw 		 * we have processed all of the packets.
   1590  1.24.2.3   nathanw 		 */
   1591  1.24.2.3   nathanw 		if ((cmdsts & CMDSTS_OWN) == 0) {
   1592  1.24.2.3   nathanw 			/*
   1593  1.24.2.3   nathanw 			 * We have processed all of the receive buffers.
   1594  1.24.2.3   nathanw 			 */
   1595  1.24.2.3   nathanw 			break;
   1596  1.24.2.3   nathanw 		}
   1597  1.24.2.3   nathanw 
   1598  1.24.2.3   nathanw 		if (__predict_false(sc->sc_rxdiscard)) {
   1599  1.24.2.3   nathanw 			SIP_INIT_RXDESC(sc, i);
   1600  1.24.2.3   nathanw 			if ((cmdsts & CMDSTS_MORE) == 0) {
   1601  1.24.2.3   nathanw 				/* Reset our state. */
   1602  1.24.2.3   nathanw 				sc->sc_rxdiscard = 0;
   1603  1.24.2.3   nathanw 			}
   1604  1.24.2.3   nathanw 			continue;
   1605  1.24.2.3   nathanw 		}
   1606  1.24.2.3   nathanw 
   1607  1.24.2.3   nathanw 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   1608  1.24.2.3   nathanw 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1609  1.24.2.3   nathanw 
   1610  1.24.2.3   nathanw 		m = rxs->rxs_mbuf;
   1611  1.24.2.3   nathanw 
   1612  1.24.2.3   nathanw 		/*
   1613  1.24.2.3   nathanw 		 * Add a new receive buffer to the ring.
   1614  1.24.2.3   nathanw 		 */
   1615  1.24.2.3   nathanw 		if (SIP_DECL(add_rxbuf)(sc, i) != 0) {
   1616  1.24.2.3   nathanw 			/*
   1617  1.24.2.3   nathanw 			 * Failed, throw away what we've done so
   1618  1.24.2.3   nathanw 			 * far, and discard the rest of the packet.
   1619  1.24.2.3   nathanw 			 */
   1620  1.24.2.3   nathanw 			ifp->if_ierrors++;
   1621  1.24.2.3   nathanw 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   1622  1.24.2.3   nathanw 			    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   1623  1.24.2.3   nathanw 			SIP_INIT_RXDESC(sc, i);
   1624  1.24.2.3   nathanw 			if (cmdsts & CMDSTS_MORE)
   1625  1.24.2.3   nathanw 				sc->sc_rxdiscard = 1;
   1626  1.24.2.3   nathanw 			if (sc->sc_rxhead != NULL)
   1627  1.24.2.3   nathanw 				m_freem(sc->sc_rxhead);
   1628  1.24.2.3   nathanw 			SIP_RXCHAIN_RESET(sc);
   1629  1.24.2.3   nathanw 			continue;
   1630  1.24.2.3   nathanw 		}
   1631  1.24.2.3   nathanw 
   1632  1.24.2.3   nathanw 		SIP_RXCHAIN_LINK(sc, m);
   1633  1.24.2.3   nathanw 
   1634  1.24.2.3   nathanw 		/*
   1635  1.24.2.3   nathanw 		 * If this is not the end of the packet, keep
   1636  1.24.2.3   nathanw 		 * looking.
   1637  1.24.2.3   nathanw 		 */
   1638  1.24.2.3   nathanw 		if (cmdsts & CMDSTS_MORE) {
   1639  1.24.2.3   nathanw 			sc->sc_rxlen += m->m_len;
   1640  1.24.2.3   nathanw 			continue;
   1641  1.24.2.3   nathanw 		}
   1642  1.24.2.3   nathanw 
   1643  1.24.2.3   nathanw 		/*
   1644  1.24.2.3   nathanw 		 * Okay, we have the entire packet now...
   1645  1.24.2.3   nathanw 		 */
   1646  1.24.2.3   nathanw 		*sc->sc_rxtailp = NULL;
   1647  1.24.2.3   nathanw 		m = sc->sc_rxhead;
   1648  1.24.2.3   nathanw 		tailm = sc->sc_rxtail;
   1649  1.24.2.3   nathanw 
   1650  1.24.2.3   nathanw 		SIP_RXCHAIN_RESET(sc);
   1651  1.24.2.3   nathanw 
   1652  1.24.2.3   nathanw 		/*
   1653  1.24.2.3   nathanw 		 * If an error occurred, update stats and drop the packet.
   1654  1.24.2.3   nathanw 		 */
   1655  1.24.2.3   nathanw 		if (cmdsts & (CMDSTS_Rx_RXA|CMDSTS_Rx_RUNT|
   1656  1.24.2.3   nathanw 		    CMDSTS_Rx_ISE|CMDSTS_Rx_CRCE|CMDSTS_Rx_FAE)) {
   1657  1.24.2.3   nathanw 			ifp->if_ierrors++;
   1658  1.24.2.3   nathanw 			if ((cmdsts & CMDSTS_Rx_RXA) != 0 &&
   1659  1.24.2.3   nathanw 			    (cmdsts & CMDSTS_Rx_RXO) == 0) {
   1660  1.24.2.3   nathanw 				/* Receive overrun handled elsewhere. */
   1661  1.24.2.3   nathanw 				printf("%s: receive descriptor error\n",
   1662  1.24.2.3   nathanw 				    sc->sc_dev.dv_xname);
   1663  1.24.2.3   nathanw 			}
   1664  1.24.2.3   nathanw #define	PRINTERR(bit, str)						\
   1665  1.24.2.3   nathanw 			if (cmdsts & (bit))				\
   1666  1.24.2.3   nathanw 				printf("%s: %s\n", sc->sc_dev.dv_xname, str)
   1667  1.24.2.3   nathanw 			PRINTERR(CMDSTS_Rx_RUNT, "runt packet");
   1668  1.24.2.3   nathanw 			PRINTERR(CMDSTS_Rx_ISE, "invalid symbol error");
   1669  1.24.2.3   nathanw 			PRINTERR(CMDSTS_Rx_CRCE, "CRC error");
   1670  1.24.2.3   nathanw 			PRINTERR(CMDSTS_Rx_FAE, "frame alignment error");
   1671  1.24.2.3   nathanw #undef PRINTERR
   1672  1.24.2.3   nathanw 			m_freem(m);
   1673  1.24.2.3   nathanw 			continue;
   1674  1.24.2.3   nathanw 		}
   1675  1.24.2.3   nathanw 
   1676  1.24.2.3   nathanw 		/*
   1677  1.24.2.3   nathanw 		 * No errors.
   1678  1.24.2.3   nathanw 		 *
   1679  1.24.2.3   nathanw 		 * Note, the DP83820 includes the CRC with
   1680  1.24.2.3   nathanw 		 * every packet.
   1681  1.24.2.3   nathanw 		 */
   1682  1.24.2.3   nathanw 		len = CMDSTS_SIZE(cmdsts);
   1683  1.24.2.3   nathanw 		tailm->m_len = len - sc->sc_rxlen;
   1684  1.24.2.3   nathanw 
   1685  1.24.2.3   nathanw 		/*
   1686  1.24.2.3   nathanw 		 * If the packet is small enough to fit in a
   1687  1.24.2.3   nathanw 		 * single header mbuf, allocate one and copy
   1688  1.24.2.3   nathanw 		 * the data into it.  This greatly reduces
   1689  1.24.2.3   nathanw 		 * memory consumption when we receive lots
   1690  1.24.2.3   nathanw 		 * of small packets.
   1691  1.24.2.3   nathanw 		 */
   1692  1.24.2.3   nathanw 		if (SIP_DECL(copy_small) != 0 && len <= (MHLEN - 2)) {
   1693  1.24.2.3   nathanw 			struct mbuf *nm;
   1694  1.24.2.3   nathanw 			MGETHDR(nm, M_DONTWAIT, MT_DATA);
   1695  1.24.2.3   nathanw 			if (nm == NULL) {
   1696  1.24.2.3   nathanw 				ifp->if_ierrors++;
   1697  1.24.2.3   nathanw 				m_freem(m);
   1698  1.24.2.3   nathanw 				continue;
   1699  1.24.2.3   nathanw 			}
   1700  1.24.2.3   nathanw 			nm->m_data += 2;
   1701  1.24.2.3   nathanw 			nm->m_pkthdr.len = nm->m_len = len;
   1702  1.24.2.3   nathanw 			m_copydata(m, 0, len, mtod(nm, caddr_t));
   1703  1.24.2.3   nathanw 			m_freem(m);
   1704  1.24.2.3   nathanw 			m = nm;
   1705  1.24.2.3   nathanw 		}
   1706  1.24.2.3   nathanw #ifndef __NO_STRICT_ALIGNMENT
   1707  1.24.2.3   nathanw 		else {
   1708  1.24.2.3   nathanw 			/*
   1709  1.24.2.3   nathanw 			 * The DP83820's receive buffers must be 4-byte
   1710  1.24.2.3   nathanw 			 * aligned.  But this means that the data after
   1711  1.24.2.3   nathanw 			 * the Ethernet header is misaligned.  To compensate,
   1712  1.24.2.3   nathanw 			 * we have artificially shortened the buffer size
   1713  1.24.2.3   nathanw 			 * in the descriptor, and we do an overlapping copy
   1714  1.24.2.3   nathanw 			 * of the data two bytes further in (in the first
   1715  1.24.2.3   nathanw 			 * buffer of the chain only).
   1716  1.24.2.3   nathanw 			 */
   1717  1.24.2.3   nathanw 			memmove(mtod(m, caddr_t) + 2, mtod(m, caddr_t),
   1718  1.24.2.3   nathanw 			    m->m_len);
   1719  1.24.2.3   nathanw 			m->m_data += 2;
   1720  1.24.2.3   nathanw 		}
   1721  1.24.2.3   nathanw #endif /* ! __NO_STRICT_ALIGNMENT */
   1722  1.24.2.3   nathanw 
   1723  1.24.2.3   nathanw 		/*
   1724  1.24.2.3   nathanw 		 * If VLANs are enabled, VLAN packets have been unwrapped
   1725  1.24.2.3   nathanw 		 * for us.  Associate the tag with the packet.
   1726  1.24.2.3   nathanw 		 */
   1727  1.24.2.3   nathanw 		if (sc->sc_ethercom.ec_nvlans != 0 &&
   1728  1.24.2.3   nathanw 		    (extsts & EXTSTS_VPKT) != 0) {
   1729  1.24.2.3   nathanw 			struct mbuf *vtag;
   1730  1.24.2.3   nathanw 
   1731  1.24.2.3   nathanw 			vtag = m_aux_add(m, AF_LINK, ETHERTYPE_VLAN);
   1732  1.24.2.3   nathanw 			if (vtag == NULL) {
   1733  1.24.2.3   nathanw 				ifp->if_ierrors++;
   1734  1.24.2.3   nathanw 				printf("%s: unable to allocate VLAN tag\n",
   1735  1.24.2.3   nathanw 				    sc->sc_dev.dv_xname);
   1736  1.24.2.3   nathanw 				m_freem(m);
   1737  1.24.2.3   nathanw 				continue;
   1738  1.24.2.3   nathanw 			}
   1739  1.24.2.3   nathanw 
   1740  1.24.2.3   nathanw 			*mtod(vtag, int *) = ntohs(extsts & EXTSTS_VTCI);
   1741  1.24.2.3   nathanw 			vtag->m_len = sizeof(int);
   1742  1.24.2.3   nathanw 		}
   1743  1.24.2.3   nathanw 
   1744  1.24.2.3   nathanw 		/*
   1745  1.24.2.3   nathanw 		 * Set the incoming checksum information for the
   1746  1.24.2.3   nathanw 		 * packet.
   1747  1.24.2.3   nathanw 		 */
   1748  1.24.2.3   nathanw 		if ((extsts & EXTSTS_IPPKT) != 0) {
   1749  1.24.2.3   nathanw 			SIP_EVCNT_INCR(&sc->sc_ev_rxipsum);
   1750  1.24.2.3   nathanw 			m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
   1751  1.24.2.3   nathanw 			if (extsts & EXTSTS_Rx_IPERR)
   1752  1.24.2.3   nathanw 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
   1753  1.24.2.3   nathanw 			if (extsts & EXTSTS_TCPPKT) {
   1754  1.24.2.3   nathanw 				SIP_EVCNT_INCR(&sc->sc_ev_rxtcpsum);
   1755  1.24.2.3   nathanw 				m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
   1756  1.24.2.3   nathanw 				if (extsts & EXTSTS_Rx_TCPERR)
   1757  1.24.2.3   nathanw 					m->m_pkthdr.csum_flags |=
   1758  1.24.2.3   nathanw 					    M_CSUM_TCP_UDP_BAD;
   1759  1.24.2.3   nathanw 			} else if (extsts & EXTSTS_UDPPKT) {
   1760  1.24.2.3   nathanw 				SIP_EVCNT_INCR(&sc->sc_ev_rxudpsum);
   1761  1.24.2.3   nathanw 				m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
   1762  1.24.2.3   nathanw 				if (extsts & EXTSTS_Rx_UDPERR)
   1763  1.24.2.3   nathanw 					m->m_pkthdr.csum_flags |=
   1764  1.24.2.3   nathanw 					    M_CSUM_TCP_UDP_BAD;
   1765  1.24.2.3   nathanw 			}
   1766  1.24.2.3   nathanw 		}
   1767  1.24.2.3   nathanw 
   1768  1.24.2.3   nathanw 		ifp->if_ipackets++;
   1769  1.24.2.3   nathanw 		m->m_flags |= M_HASFCS;
   1770  1.24.2.3   nathanw 		m->m_pkthdr.rcvif = ifp;
   1771  1.24.2.3   nathanw 		m->m_pkthdr.len = len;
   1772  1.24.2.3   nathanw 
   1773  1.24.2.3   nathanw #if NBPFILTER > 0
   1774  1.24.2.3   nathanw 		/*
   1775  1.24.2.3   nathanw 		 * Pass this up to any BPF listeners, but only
   1776  1.24.2.3   nathanw 		 * pass if up the stack if it's for us.
   1777  1.24.2.3   nathanw 		 */
   1778  1.24.2.3   nathanw 		if (ifp->if_bpf)
   1779  1.24.2.3   nathanw 			bpf_mtap(ifp->if_bpf, m);
   1780  1.24.2.3   nathanw #endif /* NBPFILTER > 0 */
   1781  1.24.2.3   nathanw 
   1782  1.24.2.3   nathanw 		/* Pass it on. */
   1783  1.24.2.3   nathanw 		(*ifp->if_input)(ifp, m);
   1784  1.24.2.3   nathanw 	}
   1785  1.24.2.3   nathanw 
   1786  1.24.2.3   nathanw 	/* Update the receive pointer. */
   1787  1.24.2.3   nathanw 	sc->sc_rxptr = i;
   1788  1.24.2.3   nathanw }
   1789  1.24.2.3   nathanw #else /* ! DP83820 */
   1790       1.1   thorpej /*
   1791       1.1   thorpej  * sip_rxintr:
   1792       1.1   thorpej  *
   1793       1.1   thorpej  *	Helper; handle receive interrupts.
   1794       1.1   thorpej  */
   1795       1.1   thorpej void
   1796  1.24.2.2   nathanw SIP_DECL(rxintr)(struct sip_softc *sc)
   1797       1.1   thorpej {
   1798       1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1799       1.1   thorpej 	struct sip_rxsoft *rxs;
   1800       1.1   thorpej 	struct mbuf *m;
   1801       1.1   thorpej 	u_int32_t cmdsts;
   1802       1.1   thorpej 	int i, len;
   1803       1.1   thorpej 
   1804       1.1   thorpej 	for (i = sc->sc_rxptr;; i = SIP_NEXTRX(i)) {
   1805       1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   1806       1.1   thorpej 
   1807       1.1   thorpej 		SIP_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1808       1.1   thorpej 
   1809      1.14   tsutsui 		cmdsts = le32toh(sc->sc_rxdescs[i].sipd_cmdsts);
   1810       1.1   thorpej 
   1811       1.1   thorpej 		/*
   1812       1.1   thorpej 		 * NOTE: OWN is set if owned by _consumer_.  We're the
   1813       1.1   thorpej 		 * consumer of the receive ring, so if the bit is clear,
   1814       1.1   thorpej 		 * we have processed all of the packets.
   1815       1.1   thorpej 		 */
   1816       1.1   thorpej 		if ((cmdsts & CMDSTS_OWN) == 0) {
   1817       1.1   thorpej 			/*
   1818       1.1   thorpej 			 * We have processed all of the receive buffers.
   1819       1.1   thorpej 			 */
   1820       1.1   thorpej 			break;
   1821       1.1   thorpej 		}
   1822       1.1   thorpej 
   1823       1.1   thorpej 		/*
   1824       1.1   thorpej 		 * If any collisions were seen on the wire, count one.
   1825       1.1   thorpej 		 */
   1826       1.1   thorpej 		if (cmdsts & CMDSTS_Rx_COL)
   1827       1.1   thorpej 			ifp->if_collisions++;
   1828       1.1   thorpej 
   1829       1.1   thorpej 		/*
   1830       1.1   thorpej 		 * If an error occurred, update stats, clear the status
   1831       1.1   thorpej 		 * word, and leave the packet buffer in place.  It will
   1832       1.1   thorpej 		 * simply be reused the next time the ring comes around.
   1833       1.1   thorpej 		 */
   1834  1.24.2.3   nathanw 		if (cmdsts & (CMDSTS_Rx_RXA|CMDSTS_Rx_RUNT|
   1835       1.1   thorpej 		    CMDSTS_Rx_ISE|CMDSTS_Rx_CRCE|CMDSTS_Rx_FAE)) {
   1836       1.1   thorpej 			ifp->if_ierrors++;
   1837       1.1   thorpej 			if ((cmdsts & CMDSTS_Rx_RXA) != 0 &&
   1838       1.1   thorpej 			    (cmdsts & CMDSTS_Rx_RXO) == 0) {
   1839       1.1   thorpej 				/* Receive overrun handled elsewhere. */
   1840       1.1   thorpej 				printf("%s: receive descriptor error\n",
   1841       1.1   thorpej 				    sc->sc_dev.dv_xname);
   1842       1.1   thorpej 			}
   1843       1.1   thorpej #define	PRINTERR(bit, str)						\
   1844       1.1   thorpej 			if (cmdsts & (bit))				\
   1845       1.1   thorpej 				printf("%s: %s\n", sc->sc_dev.dv_xname, str)
   1846       1.1   thorpej 			PRINTERR(CMDSTS_Rx_RUNT, "runt packet");
   1847       1.1   thorpej 			PRINTERR(CMDSTS_Rx_ISE, "invalid symbol error");
   1848       1.1   thorpej 			PRINTERR(CMDSTS_Rx_CRCE, "CRC error");
   1849       1.1   thorpej 			PRINTERR(CMDSTS_Rx_FAE, "frame alignment error");
   1850       1.1   thorpej #undef PRINTERR
   1851       1.1   thorpej 			SIP_INIT_RXDESC(sc, i);
   1852       1.1   thorpej 			continue;
   1853       1.1   thorpej 		}
   1854       1.1   thorpej 
   1855       1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   1856       1.1   thorpej 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1857       1.1   thorpej 
   1858       1.1   thorpej 		/*
   1859       1.1   thorpej 		 * No errors; receive the packet.  Note, the SiS 900
   1860      1.18   thorpej 		 * includes the CRC with every packet.
   1861       1.1   thorpej 		 */
   1862      1.18   thorpej 		len = CMDSTS_SIZE(cmdsts);
   1863       1.1   thorpej 
   1864       1.1   thorpej #ifdef __NO_STRICT_ALIGNMENT
   1865       1.1   thorpej 		/*
   1866       1.2   thorpej 		 * If the packet is small enough to fit in a
   1867       1.2   thorpej 		 * single header mbuf, allocate one and copy
   1868       1.2   thorpej 		 * the data into it.  This greatly reduces
   1869       1.2   thorpej 		 * memory consumption when we receive lots
   1870       1.2   thorpej 		 * of small packets.
   1871       1.2   thorpej 		 *
   1872       1.2   thorpej 		 * Otherwise, we add a new buffer to the receive
   1873       1.2   thorpej 		 * chain.  If this fails, we drop the packet and
   1874       1.2   thorpej 		 * recycle the old buffer.
   1875       1.1   thorpej 		 */
   1876  1.24.2.2   nathanw 		if (SIP_DECL(copy_small) != 0 && len <= MHLEN) {
   1877       1.2   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
   1878       1.2   thorpej 			if (m == NULL)
   1879       1.2   thorpej 				goto dropit;
   1880       1.2   thorpej 			memcpy(mtod(m, caddr_t),
   1881       1.2   thorpej 			    mtod(rxs->rxs_mbuf, caddr_t), len);
   1882       1.1   thorpej 			SIP_INIT_RXDESC(sc, i);
   1883       1.1   thorpej 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   1884       1.2   thorpej 			    rxs->rxs_dmamap->dm_mapsize,
   1885       1.2   thorpej 			    BUS_DMASYNC_PREREAD);
   1886       1.2   thorpej 		} else {
   1887       1.2   thorpej 			m = rxs->rxs_mbuf;
   1888  1.24.2.2   nathanw 			if (SIP_DECL(add_rxbuf)(sc, i) != 0) {
   1889       1.2   thorpej  dropit:
   1890       1.2   thorpej 				ifp->if_ierrors++;
   1891       1.2   thorpej 				SIP_INIT_RXDESC(sc, i);
   1892       1.2   thorpej 				bus_dmamap_sync(sc->sc_dmat,
   1893       1.2   thorpej 				    rxs->rxs_dmamap, 0,
   1894       1.2   thorpej 				    rxs->rxs_dmamap->dm_mapsize,
   1895       1.2   thorpej 				    BUS_DMASYNC_PREREAD);
   1896       1.2   thorpej 				continue;
   1897       1.2   thorpej 			}
   1898       1.1   thorpej 		}
   1899       1.1   thorpej #else
   1900       1.1   thorpej 		/*
   1901       1.1   thorpej 		 * The SiS 900's receive buffers must be 4-byte aligned.
   1902       1.1   thorpej 		 * But this means that the data after the Ethernet header
   1903       1.1   thorpej 		 * is misaligned.  We must allocate a new buffer and
   1904       1.1   thorpej 		 * copy the data, shifted forward 2 bytes.
   1905       1.1   thorpej 		 */
   1906       1.1   thorpej 		MGETHDR(m, M_DONTWAIT, MT_DATA);
   1907       1.1   thorpej 		if (m == NULL) {
   1908       1.1   thorpej  dropit:
   1909       1.1   thorpej 			ifp->if_ierrors++;
   1910       1.1   thorpej 			SIP_INIT_RXDESC(sc, i);
   1911       1.1   thorpej 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   1912       1.1   thorpej 			    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   1913       1.1   thorpej 			continue;
   1914       1.1   thorpej 		}
   1915       1.1   thorpej 		if (len > (MHLEN - 2)) {
   1916       1.1   thorpej 			MCLGET(m, M_DONTWAIT);
   1917       1.1   thorpej 			if ((m->m_flags & M_EXT) == 0) {
   1918       1.1   thorpej 				m_freem(m);
   1919       1.1   thorpej 				goto dropit;
   1920       1.1   thorpej 			}
   1921       1.1   thorpej 		}
   1922       1.1   thorpej 		m->m_data += 2;
   1923       1.1   thorpej 
   1924       1.1   thorpej 		/*
   1925       1.1   thorpej 		 * Note that we use clusters for incoming frames, so the
   1926       1.1   thorpej 		 * buffer is virtually contiguous.
   1927       1.1   thorpej 		 */
   1928       1.1   thorpej 		memcpy(mtod(m, caddr_t), mtod(rxs->rxs_mbuf, caddr_t), len);
   1929       1.1   thorpej 
   1930       1.1   thorpej 		/* Allow the receive descriptor to continue using its mbuf. */
   1931       1.1   thorpej 		SIP_INIT_RXDESC(sc, i);
   1932       1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   1933       1.1   thorpej 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   1934       1.1   thorpej #endif /* __NO_STRICT_ALIGNMENT */
   1935       1.1   thorpej 
   1936       1.1   thorpej 		ifp->if_ipackets++;
   1937      1.18   thorpej 		m->m_flags |= M_HASFCS;
   1938       1.1   thorpej 		m->m_pkthdr.rcvif = ifp;
   1939       1.1   thorpej 		m->m_pkthdr.len = m->m_len = len;
   1940       1.1   thorpej 
   1941       1.1   thorpej #if NBPFILTER > 0
   1942       1.1   thorpej 		/*
   1943       1.1   thorpej 		 * Pass this up to any BPF listeners, but only
   1944       1.1   thorpej 		 * pass if up the stack if it's for us.
   1945       1.1   thorpej 		 */
   1946      1.16   thorpej 		if (ifp->if_bpf)
   1947       1.1   thorpej 			bpf_mtap(ifp->if_bpf, m);
   1948       1.1   thorpej #endif /* NBPFILTER > 0 */
   1949       1.1   thorpej 
   1950       1.1   thorpej 		/* Pass it on. */
   1951       1.1   thorpej 		(*ifp->if_input)(ifp, m);
   1952       1.1   thorpej 	}
   1953       1.1   thorpej 
   1954       1.1   thorpej 	/* Update the receive pointer. */
   1955       1.1   thorpej 	sc->sc_rxptr = i;
   1956       1.1   thorpej }
   1957  1.24.2.3   nathanw #endif /* DP83820 */
   1958       1.1   thorpej 
   1959       1.1   thorpej /*
   1960       1.1   thorpej  * sip_tick:
   1961       1.1   thorpej  *
   1962       1.1   thorpej  *	One second timer, used to tick the MII.
   1963       1.1   thorpej  */
   1964       1.1   thorpej void
   1965  1.24.2.2   nathanw SIP_DECL(tick)(void *arg)
   1966       1.1   thorpej {
   1967       1.1   thorpej 	struct sip_softc *sc = arg;
   1968       1.1   thorpej 	int s;
   1969       1.1   thorpej 
   1970       1.1   thorpej 	s = splnet();
   1971       1.1   thorpej 	mii_tick(&sc->sc_mii);
   1972       1.1   thorpej 	splx(s);
   1973       1.1   thorpej 
   1974  1.24.2.2   nathanw 	callout_reset(&sc->sc_tick_ch, hz, SIP_DECL(tick), sc);
   1975       1.1   thorpej }
   1976       1.1   thorpej 
   1977       1.1   thorpej /*
   1978       1.1   thorpej  * sip_reset:
   1979       1.1   thorpej  *
   1980       1.1   thorpej  *	Perform a soft reset on the SiS 900.
   1981       1.1   thorpej  */
   1982       1.1   thorpej void
   1983  1.24.2.2   nathanw SIP_DECL(reset)(struct sip_softc *sc)
   1984       1.1   thorpej {
   1985       1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   1986       1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   1987       1.1   thorpej 	int i;
   1988       1.1   thorpej 
   1989  1.24.2.6   nathanw 	bus_space_write_4(st, sh, SIP_IER, 0);
   1990  1.24.2.6   nathanw 	bus_space_write_4(st, sh, SIP_IMR, 0);
   1991  1.24.2.6   nathanw 	bus_space_write_4(st, sh, SIP_RFCR, 0);
   1992       1.1   thorpej 	bus_space_write_4(st, sh, SIP_CR, CR_RST);
   1993       1.1   thorpej 
   1994      1.14   tsutsui 	for (i = 0; i < SIP_TIMEOUT; i++) {
   1995      1.14   tsutsui 		if ((bus_space_read_4(st, sh, SIP_CR) & CR_RST) == 0)
   1996      1.14   tsutsui 			break;
   1997       1.1   thorpej 		delay(2);
   1998       1.1   thorpej 	}
   1999       1.1   thorpej 
   2000      1.14   tsutsui 	if (i == SIP_TIMEOUT)
   2001      1.14   tsutsui 		printf("%s: reset failed to complete\n", sc->sc_dev.dv_xname);
   2002      1.14   tsutsui 
   2003      1.14   tsutsui 	delay(1000);
   2004  1.24.2.2   nathanw 
   2005  1.24.2.2   nathanw #ifdef DP83820
   2006  1.24.2.2   nathanw 	/*
   2007  1.24.2.2   nathanw 	 * Set the general purpose I/O bits.  Do it here in case we
   2008  1.24.2.2   nathanw 	 * need to have GPIO set up to talk to the media interface.
   2009  1.24.2.2   nathanw 	 */
   2010  1.24.2.2   nathanw 	bus_space_write_4(st, sh, SIP_GPIOR, sc->sc_gpior);
   2011  1.24.2.2   nathanw 	delay(1000);
   2012  1.24.2.2   nathanw #endif /* DP83820 */
   2013       1.1   thorpej }
   2014       1.1   thorpej 
   2015       1.1   thorpej /*
   2016      1.17   thorpej  * sip_init:		[ ifnet interface function ]
   2017       1.1   thorpej  *
   2018       1.1   thorpej  *	Initialize the interface.  Must be called at splnet().
   2019       1.1   thorpej  */
   2020       1.2   thorpej int
   2021  1.24.2.2   nathanw SIP_DECL(init)(struct ifnet *ifp)
   2022       1.1   thorpej {
   2023      1.17   thorpej 	struct sip_softc *sc = ifp->if_softc;
   2024       1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   2025       1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   2026       1.1   thorpej 	struct sip_txsoft *txs;
   2027       1.2   thorpej 	struct sip_rxsoft *rxs;
   2028       1.1   thorpej 	struct sip_desc *sipd;
   2029  1.24.2.2   nathanw 	u_int32_t reg;
   2030       1.2   thorpej 	int i, error = 0;
   2031       1.1   thorpej 
   2032       1.1   thorpej 	/*
   2033       1.1   thorpej 	 * Cancel any pending I/O.
   2034       1.1   thorpej 	 */
   2035  1.24.2.2   nathanw 	SIP_DECL(stop)(ifp, 0);
   2036       1.1   thorpej 
   2037       1.1   thorpej 	/*
   2038       1.1   thorpej 	 * Reset the chip to a known state.
   2039       1.1   thorpej 	 */
   2040  1.24.2.2   nathanw 	SIP_DECL(reset)(sc);
   2041       1.1   thorpej 
   2042  1.24.2.2   nathanw #if !defined(DP83820)
   2043  1.24.2.6   nathanw 	if (SIP_CHIP_MODEL(sc, PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83815)) {
   2044  1.24.2.1   nathanw 		/*
   2045  1.24.2.1   nathanw 		 * DP83815 manual, page 78:
   2046  1.24.2.1   nathanw 		 *    4.4 Recommended Registers Configuration
   2047  1.24.2.1   nathanw 		 *    For optimum performance of the DP83815, version noted
   2048  1.24.2.1   nathanw 		 *    as DP83815CVNG (SRR = 203h), the listed register
   2049  1.24.2.1   nathanw 		 *    modifications must be followed in sequence...
   2050  1.24.2.1   nathanw 		 *
   2051  1.24.2.1   nathanw 		 * It's not clear if this should be 302h or 203h because that
   2052  1.24.2.1   nathanw 		 * chip name is listed as SRR 302h in the description of the
   2053  1.24.2.1   nathanw 		 * SRR register.  However, my revision 302h DP83815 on the
   2054  1.24.2.1   nathanw 		 * Netgear FA311 purchased in 02/2001 needs these settings
   2055  1.24.2.1   nathanw 		 * to avoid tons of errors in AcceptPerfectMatch (non-
   2056  1.24.2.1   nathanw 		 * IFF_PROMISC) mode.  I do not know if other revisions need
   2057  1.24.2.1   nathanw 		 * this set or not.  [briggs -- 09 March 2001]
   2058  1.24.2.1   nathanw 		 *
   2059  1.24.2.1   nathanw 		 * Note that only the low-order 12 bits of 0xe4 are documented
   2060  1.24.2.1   nathanw 		 * and that this sets reserved bits in that register.
   2061  1.24.2.1   nathanw 		 */
   2062  1.24.2.2   nathanw 		reg = bus_space_read_4(st, sh, SIP_NS_SRR);
   2063  1.24.2.2   nathanw 		if (reg == 0x302) {
   2064  1.24.2.1   nathanw 			bus_space_write_4(st, sh, 0x00cc, 0x0001);
   2065  1.24.2.1   nathanw 			bus_space_write_4(st, sh, 0x00e4, 0x189C);
   2066  1.24.2.1   nathanw 			bus_space_write_4(st, sh, 0x00fc, 0x0000);
   2067  1.24.2.1   nathanw 			bus_space_write_4(st, sh, 0x00f4, 0x5040);
   2068  1.24.2.1   nathanw 			bus_space_write_4(st, sh, 0x00f8, 0x008c);
   2069  1.24.2.1   nathanw 		}
   2070  1.24.2.1   nathanw 	}
   2071  1.24.2.2   nathanw #endif /* ! DP83820 */
   2072  1.24.2.1   nathanw 
   2073       1.1   thorpej 	/*
   2074       1.1   thorpej 	 * Initialize the transmit descriptor ring.
   2075       1.1   thorpej 	 */
   2076       1.1   thorpej 	for (i = 0; i < SIP_NTXDESC; i++) {
   2077       1.1   thorpej 		sipd = &sc->sc_txdescs[i];
   2078       1.1   thorpej 		memset(sipd, 0, sizeof(struct sip_desc));
   2079      1.14   tsutsui 		sipd->sipd_link = htole32(SIP_CDTXADDR(sc, SIP_NEXTTX(i)));
   2080       1.1   thorpej 	}
   2081       1.1   thorpej 	SIP_CDTXSYNC(sc, 0, SIP_NTXDESC,
   2082       1.1   thorpej 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   2083       1.1   thorpej 	sc->sc_txfree = SIP_NTXDESC;
   2084       1.1   thorpej 	sc->sc_txnext = 0;
   2085       1.1   thorpej 
   2086       1.1   thorpej 	/*
   2087       1.1   thorpej 	 * Initialize the transmit job descriptors.
   2088       1.1   thorpej 	 */
   2089       1.1   thorpej 	SIMPLEQ_INIT(&sc->sc_txfreeq);
   2090       1.1   thorpej 	SIMPLEQ_INIT(&sc->sc_txdirtyq);
   2091       1.1   thorpej 	for (i = 0; i < SIP_TXQUEUELEN; i++) {
   2092       1.1   thorpej 		txs = &sc->sc_txsoft[i];
   2093       1.1   thorpej 		txs->txs_mbuf = NULL;
   2094       1.1   thorpej 		SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
   2095       1.1   thorpej 	}
   2096       1.1   thorpej 
   2097       1.1   thorpej 	/*
   2098       1.1   thorpej 	 * Initialize the receive descriptor and receive job
   2099       1.2   thorpej 	 * descriptor rings.
   2100       1.1   thorpej 	 */
   2101       1.2   thorpej 	for (i = 0; i < SIP_NRXDESC; i++) {
   2102       1.2   thorpej 		rxs = &sc->sc_rxsoft[i];
   2103       1.2   thorpej 		if (rxs->rxs_mbuf == NULL) {
   2104  1.24.2.2   nathanw 			if ((error = SIP_DECL(add_rxbuf)(sc, i)) != 0) {
   2105       1.2   thorpej 				printf("%s: unable to allocate or map rx "
   2106       1.2   thorpej 				    "buffer %d, error = %d\n",
   2107       1.2   thorpej 				    sc->sc_dev.dv_xname, i, error);
   2108       1.2   thorpej 				/*
   2109       1.2   thorpej 				 * XXX Should attempt to run with fewer receive
   2110       1.2   thorpej 				 * XXX buffers instead of just failing.
   2111       1.2   thorpej 				 */
   2112  1.24.2.2   nathanw 				SIP_DECL(rxdrain)(sc);
   2113       1.2   thorpej 				goto out;
   2114       1.2   thorpej 			}
   2115  1.24.2.3   nathanw 		} else
   2116  1.24.2.3   nathanw 			SIP_INIT_RXDESC(sc, i);
   2117       1.2   thorpej 	}
   2118       1.1   thorpej 	sc->sc_rxptr = 0;
   2119  1.24.2.3   nathanw #ifdef DP83820
   2120  1.24.2.3   nathanw 	sc->sc_rxdiscard = 0;
   2121  1.24.2.3   nathanw 	SIP_RXCHAIN_RESET(sc);
   2122  1.24.2.3   nathanw #endif /* DP83820 */
   2123       1.1   thorpej 
   2124       1.1   thorpej 	/*
   2125  1.24.2.2   nathanw 	 * Set the configuration register; it's already initialized
   2126  1.24.2.2   nathanw 	 * in sip_attach().
   2127       1.1   thorpej 	 */
   2128  1.24.2.2   nathanw 	bus_space_write_4(st, sh, SIP_CFG, sc->sc_cfg);
   2129       1.1   thorpej 
   2130       1.1   thorpej 	/*
   2131       1.1   thorpej 	 * Initialize the prototype TXCFG register.
   2132       1.1   thorpej 	 */
   2133  1.24.2.6   nathanw #if defined(DP83820)
   2134  1.24.2.6   nathanw 	sc->sc_txcfg = TXCFG_MXDMA_512;
   2135  1.24.2.6   nathanw 	sc->sc_rxcfg = RXCFG_MXDMA_512;
   2136  1.24.2.6   nathanw #else
   2137  1.24.2.6   nathanw 	if ((SIP_SIS900_REV(sc, SIS_REV_635) ||
   2138  1.24.2.6   nathanw 	     SIP_SIS900_REV(sc, SIS_REV_900B)) &&
   2139  1.24.2.6   nathanw 	    (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CFG) & CFG_EDBMASTEN)) {
   2140  1.24.2.6   nathanw 		sc->sc_txcfg = TXCFG_MXDMA_64;
   2141  1.24.2.6   nathanw 		sc->sc_rxcfg = RXCFG_MXDMA_64;
   2142  1.24.2.6   nathanw 	} else {
   2143  1.24.2.6   nathanw 		sc->sc_txcfg = TXCFG_MXDMA_512;
   2144  1.24.2.6   nathanw 		sc->sc_rxcfg = RXCFG_MXDMA_512;
   2145  1.24.2.6   nathanw 	}
   2146  1.24.2.6   nathanw #endif /* DP83820 */
   2147  1.24.2.6   nathanw 
   2148  1.24.2.6   nathanw 	sc->sc_txcfg |= TXCFG_ATP |
   2149       1.1   thorpej 	    (sc->sc_tx_fill_thresh << TXCFG_FLTH_SHIFT) |
   2150       1.1   thorpej 	    sc->sc_tx_drain_thresh;
   2151       1.1   thorpej 	bus_space_write_4(st, sh, SIP_TXCFG, sc->sc_txcfg);
   2152       1.1   thorpej 
   2153       1.1   thorpej 	/*
   2154       1.1   thorpej 	 * Initialize the receive drain threshold if we have never
   2155       1.1   thorpej 	 * done so.
   2156       1.1   thorpej 	 */
   2157       1.1   thorpej 	if (sc->sc_rx_drain_thresh == 0) {
   2158       1.1   thorpej 		/*
   2159       1.1   thorpej 		 * XXX This value should be tuned.  This is set to the
   2160       1.1   thorpej 		 * maximum of 248 bytes, and we may be able to improve
   2161       1.1   thorpej 		 * performance by decreasing it (although we should never
   2162       1.1   thorpej 		 * set this value lower than 2; 14 bytes are required to
   2163       1.1   thorpej 		 * filter the packet).
   2164       1.1   thorpej 		 */
   2165       1.1   thorpej 		sc->sc_rx_drain_thresh = RXCFG_DRTH >> RXCFG_DRTH_SHIFT;
   2166       1.1   thorpej 	}
   2167       1.1   thorpej 
   2168       1.1   thorpej 	/*
   2169       1.1   thorpej 	 * Initialize the prototype RXCFG register.
   2170       1.1   thorpej 	 */
   2171  1.24.2.6   nathanw 	sc->sc_rxcfg |= (sc->sc_rx_drain_thresh << RXCFG_DRTH_SHIFT);
   2172       1.1   thorpej 	bus_space_write_4(st, sh, SIP_RXCFG, sc->sc_rxcfg);
   2173       1.1   thorpej 
   2174  1.24.2.2   nathanw #ifdef DP83820
   2175  1.24.2.2   nathanw 	/*
   2176  1.24.2.2   nathanw 	 * Initialize the VLAN/IP receive control register.
   2177  1.24.2.2   nathanw 	 * We enable checksum computation on all incoming
   2178  1.24.2.2   nathanw 	 * packets, and do not reject packets w/ bad checksums.
   2179  1.24.2.2   nathanw 	 */
   2180  1.24.2.2   nathanw 	reg = 0;
   2181  1.24.2.2   nathanw 	if (ifp->if_capenable &
   2182  1.24.2.2   nathanw 	    (IFCAP_CSUM_IPv4|IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
   2183  1.24.2.2   nathanw 		reg |= VRCR_IPEN;
   2184  1.24.2.2   nathanw 	if (sc->sc_ethercom.ec_nvlans != 0)
   2185  1.24.2.2   nathanw 		reg |= VRCR_VTDEN|VRCR_VTREN;
   2186  1.24.2.2   nathanw 	bus_space_write_4(st, sh, SIP_VRCR, reg);
   2187  1.24.2.2   nathanw 
   2188  1.24.2.2   nathanw 	/*
   2189  1.24.2.2   nathanw 	 * Initialize the VLAN/IP transmit control register.
   2190  1.24.2.2   nathanw 	 * We enable outgoing checksum computation on a
   2191  1.24.2.2   nathanw 	 * per-packet basis.
   2192  1.24.2.2   nathanw 	 */
   2193  1.24.2.2   nathanw 	reg = 0;
   2194  1.24.2.2   nathanw 	if (ifp->if_capenable &
   2195  1.24.2.2   nathanw 	    (IFCAP_CSUM_IPv4|IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
   2196  1.24.2.2   nathanw 		reg |= VTCR_PPCHK;
   2197  1.24.2.2   nathanw 	if (sc->sc_ethercom.ec_nvlans != 0)
   2198  1.24.2.2   nathanw 		reg |= VTCR_VPPTI;
   2199  1.24.2.2   nathanw 	bus_space_write_4(st, sh, SIP_VTCR, reg);
   2200  1.24.2.2   nathanw 
   2201  1.24.2.2   nathanw 	/*
   2202  1.24.2.2   nathanw 	 * If we're using VLANs, initialize the VLAN data register.
   2203  1.24.2.2   nathanw 	 * To understand why we bswap the VLAN Ethertype, see section
   2204  1.24.2.2   nathanw 	 * 4.2.36 of the DP83820 manual.
   2205  1.24.2.2   nathanw 	 */
   2206  1.24.2.2   nathanw 	if (sc->sc_ethercom.ec_nvlans != 0)
   2207  1.24.2.2   nathanw 		bus_space_write_4(st, sh, SIP_VDR, bswap16(ETHERTYPE_VLAN));
   2208  1.24.2.2   nathanw #endif /* DP83820 */
   2209  1.24.2.2   nathanw 
   2210       1.1   thorpej 	/*
   2211       1.1   thorpej 	 * Give the transmit and receive rings to the chip.
   2212       1.1   thorpej 	 */
   2213       1.1   thorpej 	bus_space_write_4(st, sh, SIP_TXDP, SIP_CDTXADDR(sc, sc->sc_txnext));
   2214       1.1   thorpej 	bus_space_write_4(st, sh, SIP_RXDP, SIP_CDRXADDR(sc, sc->sc_rxptr));
   2215       1.1   thorpej 
   2216       1.1   thorpej 	/*
   2217       1.1   thorpej 	 * Initialize the interrupt mask.
   2218       1.1   thorpej 	 */
   2219       1.1   thorpej 	sc->sc_imr = ISR_DPERR|ISR_SSERR|ISR_RMABT|ISR_RTABT|ISR_RXSOVR|
   2220       1.1   thorpej 	    ISR_TXURN|ISR_TXDESC|ISR_RXORN|ISR_RXIDLE|ISR_RXDESC;
   2221       1.1   thorpej 	bus_space_write_4(st, sh, SIP_IMR, sc->sc_imr);
   2222       1.1   thorpej 
   2223  1.24.2.6   nathanw 	/* Set up the receive filter. */
   2224  1.24.2.6   nathanw 	(*sc->sc_model->sip_variant->sipv_set_filter)(sc);
   2225  1.24.2.6   nathanw 
   2226       1.1   thorpej 	/*
   2227       1.1   thorpej 	 * Set the current media.  Do this after initializing the prototype
   2228       1.1   thorpej 	 * IMR, since sip_mii_statchg() modifies the IMR for 802.3x flow
   2229       1.1   thorpej 	 * control.
   2230       1.1   thorpej 	 */
   2231       1.1   thorpej 	mii_mediachg(&sc->sc_mii);
   2232       1.1   thorpej 
   2233       1.1   thorpej 	/*
   2234       1.1   thorpej 	 * Enable interrupts.
   2235       1.1   thorpej 	 */
   2236       1.1   thorpej 	bus_space_write_4(st, sh, SIP_IER, IER_IE);
   2237       1.1   thorpej 
   2238       1.1   thorpej 	/*
   2239       1.1   thorpej 	 * Start the transmit and receive processes.
   2240       1.1   thorpej 	 */
   2241       1.1   thorpej 	bus_space_write_4(st, sh, SIP_CR, CR_RXE | CR_TXE);
   2242       1.1   thorpej 
   2243       1.1   thorpej 	/*
   2244       1.1   thorpej 	 * Start the one second MII clock.
   2245       1.1   thorpej 	 */
   2246  1.24.2.2   nathanw 	callout_reset(&sc->sc_tick_ch, hz, SIP_DECL(tick), sc);
   2247       1.1   thorpej 
   2248       1.1   thorpej 	/*
   2249       1.1   thorpej 	 * ...all done!
   2250       1.1   thorpej 	 */
   2251       1.1   thorpej 	ifp->if_flags |= IFF_RUNNING;
   2252       1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   2253       1.2   thorpej 
   2254       1.2   thorpej  out:
   2255       1.2   thorpej 	if (error)
   2256       1.2   thorpej 		printf("%s: interface not running\n", sc->sc_dev.dv_xname);
   2257       1.2   thorpej 	return (error);
   2258       1.2   thorpej }
   2259       1.2   thorpej 
   2260       1.2   thorpej /*
   2261       1.2   thorpej  * sip_drain:
   2262       1.2   thorpej  *
   2263       1.2   thorpej  *	Drain the receive queue.
   2264       1.2   thorpej  */
   2265       1.2   thorpej void
   2266  1.24.2.2   nathanw SIP_DECL(rxdrain)(struct sip_softc *sc)
   2267       1.2   thorpej {
   2268       1.2   thorpej 	struct sip_rxsoft *rxs;
   2269       1.2   thorpej 	int i;
   2270       1.2   thorpej 
   2271       1.2   thorpej 	for (i = 0; i < SIP_NRXDESC; i++) {
   2272       1.2   thorpej 		rxs = &sc->sc_rxsoft[i];
   2273       1.2   thorpej 		if (rxs->rxs_mbuf != NULL) {
   2274       1.2   thorpej 			bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   2275       1.2   thorpej 			m_freem(rxs->rxs_mbuf);
   2276       1.2   thorpej 			rxs->rxs_mbuf = NULL;
   2277       1.2   thorpej 		}
   2278       1.2   thorpej 	}
   2279       1.1   thorpej }
   2280       1.1   thorpej 
   2281       1.1   thorpej /*
   2282      1.17   thorpej  * sip_stop:		[ ifnet interface function ]
   2283       1.1   thorpej  *
   2284       1.1   thorpej  *	Stop transmission on the interface.
   2285       1.1   thorpej  */
   2286       1.1   thorpej void
   2287  1.24.2.2   nathanw SIP_DECL(stop)(struct ifnet *ifp, int disable)
   2288       1.1   thorpej {
   2289      1.17   thorpej 	struct sip_softc *sc = ifp->if_softc;
   2290       1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   2291       1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   2292       1.1   thorpej 	struct sip_txsoft *txs;
   2293       1.1   thorpej 	u_int32_t cmdsts = 0;		/* DEBUG */
   2294       1.1   thorpej 
   2295       1.1   thorpej 	/*
   2296       1.1   thorpej 	 * Stop the one second clock.
   2297       1.1   thorpej 	 */
   2298       1.9   thorpej 	callout_stop(&sc->sc_tick_ch);
   2299       1.4   thorpej 
   2300       1.4   thorpej 	/* Down the MII. */
   2301       1.4   thorpej 	mii_down(&sc->sc_mii);
   2302       1.1   thorpej 
   2303       1.1   thorpej 	/*
   2304       1.1   thorpej 	 * Disable interrupts.
   2305       1.1   thorpej 	 */
   2306       1.1   thorpej 	bus_space_write_4(st, sh, SIP_IER, 0);
   2307       1.1   thorpej 
   2308       1.1   thorpej 	/*
   2309       1.1   thorpej 	 * Stop receiver and transmitter.
   2310       1.1   thorpej 	 */
   2311       1.1   thorpej 	bus_space_write_4(st, sh, SIP_CR, CR_RXD | CR_TXD);
   2312       1.1   thorpej 
   2313       1.1   thorpej 	/*
   2314       1.1   thorpej 	 * Release any queued transmit buffers.
   2315       1.1   thorpej 	 */
   2316       1.1   thorpej 	while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
   2317       1.1   thorpej 		if ((ifp->if_flags & IFF_DEBUG) != 0 &&
   2318       1.1   thorpej 		    SIMPLEQ_NEXT(txs, txs_q) == NULL &&
   2319      1.14   tsutsui 		    (le32toh(sc->sc_txdescs[txs->txs_lastdesc].sipd_cmdsts) &
   2320       1.1   thorpej 		     CMDSTS_INTR) == 0)
   2321       1.1   thorpej 			printf("%s: sip_stop: last descriptor does not "
   2322       1.1   thorpej 			    "have INTR bit set\n", sc->sc_dev.dv_xname);
   2323       1.1   thorpej 		SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs, txs_q);
   2324       1.1   thorpej #ifdef DIAGNOSTIC
   2325       1.1   thorpej 		if (txs->txs_mbuf == NULL) {
   2326       1.1   thorpej 			printf("%s: dirty txsoft with no mbuf chain\n",
   2327       1.1   thorpej 			    sc->sc_dev.dv_xname);
   2328       1.1   thorpej 			panic("sip_stop");
   2329       1.1   thorpej 		}
   2330       1.1   thorpej #endif
   2331       1.1   thorpej 		cmdsts |=		/* DEBUG */
   2332      1.14   tsutsui 		    le32toh(sc->sc_txdescs[txs->txs_lastdesc].sipd_cmdsts);
   2333       1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   2334       1.1   thorpej 		m_freem(txs->txs_mbuf);
   2335       1.1   thorpej 		txs->txs_mbuf = NULL;
   2336       1.1   thorpej 		SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
   2337       1.2   thorpej 	}
   2338       1.2   thorpej 
   2339      1.17   thorpej 	if (disable)
   2340  1.24.2.2   nathanw 		SIP_DECL(rxdrain)(sc);
   2341       1.1   thorpej 
   2342       1.1   thorpej 	/*
   2343       1.1   thorpej 	 * Mark the interface down and cancel the watchdog timer.
   2344       1.1   thorpej 	 */
   2345       1.1   thorpej 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   2346       1.1   thorpej 	ifp->if_timer = 0;
   2347       1.1   thorpej 
   2348       1.1   thorpej 	if ((ifp->if_flags & IFF_DEBUG) != 0 &&
   2349       1.1   thorpej 	    (cmdsts & CMDSTS_INTR) == 0 && sc->sc_txfree != SIP_NTXDESC)
   2350       1.1   thorpej 		printf("%s: sip_stop: no INTR bits set in dirty tx "
   2351       1.1   thorpej 		    "descriptors\n", sc->sc_dev.dv_xname);
   2352       1.1   thorpej }
   2353       1.1   thorpej 
   2354       1.1   thorpej /*
   2355       1.1   thorpej  * sip_read_eeprom:
   2356       1.1   thorpej  *
   2357       1.1   thorpej  *	Read data from the serial EEPROM.
   2358       1.1   thorpej  */
   2359       1.1   thorpej void
   2360  1.24.2.2   nathanw SIP_DECL(read_eeprom)(struct sip_softc *sc, int word, int wordcnt,
   2361  1.24.2.2   nathanw     u_int16_t *data)
   2362       1.1   thorpej {
   2363       1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   2364       1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   2365       1.1   thorpej 	u_int16_t reg;
   2366       1.1   thorpej 	int i, x;
   2367       1.1   thorpej 
   2368       1.1   thorpej 	for (i = 0; i < wordcnt; i++) {
   2369       1.1   thorpej 		/* Send CHIP SELECT. */
   2370       1.1   thorpej 		reg = EROMAR_EECS;
   2371       1.1   thorpej 		bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2372       1.1   thorpej 
   2373       1.1   thorpej 		/* Shift in the READ opcode. */
   2374       1.1   thorpej 		for (x = 3; x > 0; x--) {
   2375       1.1   thorpej 			if (SIP_EEPROM_OPC_READ & (1 << (x - 1)))
   2376       1.1   thorpej 				reg |= EROMAR_EEDI;
   2377       1.1   thorpej 			else
   2378       1.1   thorpej 				reg &= ~EROMAR_EEDI;
   2379       1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2380       1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR,
   2381       1.1   thorpej 			    reg | EROMAR_EESK);
   2382       1.1   thorpej 			delay(4);
   2383       1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2384       1.1   thorpej 			delay(4);
   2385       1.1   thorpej 		}
   2386       1.1   thorpej 
   2387       1.1   thorpej 		/* Shift in address. */
   2388       1.1   thorpej 		for (x = 6; x > 0; x--) {
   2389       1.1   thorpej 			if ((word + i) & (1 << (x - 1)))
   2390       1.1   thorpej 				reg |= EROMAR_EEDI;
   2391       1.1   thorpej 			else
   2392       1.1   thorpej 				reg &= ~EROMAR_EEDI;
   2393       1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2394       1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR,
   2395       1.1   thorpej 			    reg | EROMAR_EESK);
   2396       1.1   thorpej 			delay(4);
   2397       1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2398       1.1   thorpej 			delay(4);
   2399       1.1   thorpej 		}
   2400       1.1   thorpej 
   2401       1.1   thorpej 		/* Shift out data. */
   2402       1.1   thorpej 		reg = EROMAR_EECS;
   2403       1.1   thorpej 		data[i] = 0;
   2404       1.1   thorpej 		for (x = 16; x > 0; x--) {
   2405       1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR,
   2406       1.1   thorpej 			    reg | EROMAR_EESK);
   2407       1.1   thorpej 			delay(4);
   2408       1.1   thorpej 			if (bus_space_read_4(st, sh, SIP_EROMAR) & EROMAR_EEDO)
   2409       1.1   thorpej 				data[i] |= (1 << (x - 1));
   2410       1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2411      1.13   tsutsui 			delay(4);
   2412       1.1   thorpej 		}
   2413       1.1   thorpej 
   2414       1.1   thorpej 		/* Clear CHIP SELECT. */
   2415       1.1   thorpej 		bus_space_write_4(st, sh, SIP_EROMAR, 0);
   2416       1.1   thorpej 		delay(4);
   2417       1.1   thorpej 	}
   2418       1.1   thorpej }
   2419       1.1   thorpej 
   2420       1.1   thorpej /*
   2421       1.1   thorpej  * sip_add_rxbuf:
   2422       1.1   thorpej  *
   2423       1.1   thorpej  *	Add a receive buffer to the indicated descriptor.
   2424       1.1   thorpej  */
   2425       1.1   thorpej int
   2426  1.24.2.2   nathanw SIP_DECL(add_rxbuf)(struct sip_softc *sc, int idx)
   2427       1.1   thorpej {
   2428       1.1   thorpej 	struct sip_rxsoft *rxs = &sc->sc_rxsoft[idx];
   2429       1.1   thorpej 	struct mbuf *m;
   2430       1.1   thorpej 	int error;
   2431       1.1   thorpej 
   2432       1.1   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   2433       1.1   thorpej 	if (m == NULL)
   2434       1.1   thorpej 		return (ENOBUFS);
   2435       1.1   thorpej 
   2436       1.1   thorpej 	MCLGET(m, M_DONTWAIT);
   2437       1.1   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   2438       1.1   thorpej 		m_freem(m);
   2439       1.1   thorpej 		return (ENOBUFS);
   2440       1.1   thorpej 	}
   2441       1.1   thorpej 
   2442  1.24.2.3   nathanw #if defined(DP83820)
   2443  1.24.2.3   nathanw 	m->m_len = SIP_RXBUF_LEN;
   2444  1.24.2.3   nathanw #endif /* DP83820 */
   2445  1.24.2.3   nathanw 
   2446       1.1   thorpej 	if (rxs->rxs_mbuf != NULL)
   2447       1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   2448       1.1   thorpej 
   2449       1.1   thorpej 	rxs->rxs_mbuf = m;
   2450       1.1   thorpej 
   2451       1.1   thorpej 	error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
   2452  1.24.2.3   nathanw 	    m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
   2453  1.24.2.3   nathanw 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
   2454       1.1   thorpej 	if (error) {
   2455       1.1   thorpej 		printf("%s: can't load rx DMA map %d, error = %d\n",
   2456       1.1   thorpej 		    sc->sc_dev.dv_xname, idx, error);
   2457       1.1   thorpej 		panic("sip_add_rxbuf");		/* XXX */
   2458       1.1   thorpej 	}
   2459       1.1   thorpej 
   2460       1.1   thorpej 	bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2461       1.1   thorpej 	    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   2462       1.1   thorpej 
   2463       1.1   thorpej 	SIP_INIT_RXDESC(sc, idx);
   2464       1.1   thorpej 
   2465       1.1   thorpej 	return (0);
   2466       1.1   thorpej }
   2467       1.1   thorpej 
   2468  1.24.2.2   nathanw #if !defined(DP83820)
   2469       1.1   thorpej /*
   2470      1.15   thorpej  * sip_sis900_set_filter:
   2471       1.1   thorpej  *
   2472       1.1   thorpej  *	Set up the receive filter.
   2473       1.1   thorpej  */
   2474       1.1   thorpej void
   2475  1.24.2.2   nathanw SIP_DECL(sis900_set_filter)(struct sip_softc *sc)
   2476       1.1   thorpej {
   2477       1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   2478       1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   2479       1.1   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   2480       1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2481       1.1   thorpej 	struct ether_multi *enm;
   2482      1.11   thorpej 	u_int8_t *cp;
   2483       1.1   thorpej 	struct ether_multistep step;
   2484  1.24.2.6   nathanw 	u_int32_t crc, mchash[16];
   2485       1.1   thorpej 
   2486       1.1   thorpej 	/*
   2487       1.1   thorpej 	 * Initialize the prototype RFCR.
   2488       1.1   thorpej 	 */
   2489       1.1   thorpej 	sc->sc_rfcr = RFCR_RFEN;
   2490       1.1   thorpej 	if (ifp->if_flags & IFF_BROADCAST)
   2491       1.1   thorpej 		sc->sc_rfcr |= RFCR_AAB;
   2492       1.1   thorpej 	if (ifp->if_flags & IFF_PROMISC) {
   2493       1.1   thorpej 		sc->sc_rfcr |= RFCR_AAP;
   2494       1.1   thorpej 		goto allmulti;
   2495       1.1   thorpej 	}
   2496       1.1   thorpej 
   2497       1.1   thorpej 	/*
   2498       1.1   thorpej 	 * Set up the multicast address filter by passing all multicast
   2499       1.1   thorpej 	 * addresses through a CRC generator, and then using the high-order
   2500       1.1   thorpej 	 * 6 bits as an index into the 128 bit multicast hash table (only
   2501       1.1   thorpej 	 * the lower 16 bits of each 32 bit multicast hash register are
   2502       1.1   thorpej 	 * valid).  The high order bits select the register, while the
   2503       1.1   thorpej 	 * rest of the bits select the bit within the register.
   2504       1.1   thorpej 	 */
   2505       1.1   thorpej 
   2506       1.1   thorpej 	memset(mchash, 0, sizeof(mchash));
   2507       1.1   thorpej 
   2508       1.1   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   2509       1.1   thorpej 	while (enm != NULL) {
   2510  1.24.2.3   nathanw 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   2511       1.1   thorpej 			/*
   2512       1.1   thorpej 			 * We must listen to a range of multicast addresses.
   2513       1.1   thorpej 			 * For now, just accept all multicasts, rather than
   2514       1.1   thorpej 			 * trying to set only those filter bits needed to match
   2515       1.1   thorpej 			 * the range.  (At this time, the only use of address
   2516       1.1   thorpej 			 * ranges is for IP multicast routing, for which the
   2517       1.1   thorpej 			 * range is big enough to require all bits set.)
   2518       1.1   thorpej 			 */
   2519       1.1   thorpej 			goto allmulti;
   2520       1.1   thorpej 		}
   2521       1.1   thorpej 
   2522  1.24.2.6   nathanw 		crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
   2523      1.11   thorpej 
   2524  1.24.2.6   nathanw 		if (SIP_SIS900_REV(sc, SIS_REV_635) ||
   2525  1.24.2.6   nathanw 		    SIP_SIS900_REV(sc, SIS_REV_900B)) {
   2526  1.24.2.6   nathanw 			/* Just want the 8 most significant bits. */
   2527  1.24.2.6   nathanw 			crc >>= 24;
   2528  1.24.2.6   nathanw 		} else {
   2529  1.24.2.6   nathanw 			/* Just want the 7 most significant bits. */
   2530  1.24.2.6   nathanw 			crc >>= 25;
   2531  1.24.2.6   nathanw 		}
   2532       1.1   thorpej 
   2533       1.1   thorpej 		/* Set the corresponding bit in the hash table. */
   2534       1.1   thorpej 		mchash[crc >> 4] |= 1 << (crc & 0xf);
   2535       1.1   thorpej 
   2536       1.1   thorpej 		ETHER_NEXT_MULTI(step, enm);
   2537       1.1   thorpej 	}
   2538       1.1   thorpej 
   2539       1.1   thorpej 	ifp->if_flags &= ~IFF_ALLMULTI;
   2540       1.1   thorpej 	goto setit;
   2541       1.1   thorpej 
   2542       1.1   thorpej  allmulti:
   2543       1.1   thorpej 	ifp->if_flags |= IFF_ALLMULTI;
   2544       1.1   thorpej 	sc->sc_rfcr |= RFCR_AAM;
   2545       1.1   thorpej 
   2546       1.1   thorpej  setit:
   2547       1.1   thorpej #define	FILTER_EMIT(addr, data)						\
   2548       1.1   thorpej 	bus_space_write_4(st, sh, SIP_RFCR, (addr));			\
   2549      1.14   tsutsui 	delay(1);							\
   2550      1.14   tsutsui 	bus_space_write_4(st, sh, SIP_RFDR, (data));			\
   2551      1.14   tsutsui 	delay(1)
   2552       1.1   thorpej 
   2553       1.1   thorpej 	/*
   2554       1.1   thorpej 	 * Disable receive filter, and program the node address.
   2555       1.1   thorpej 	 */
   2556       1.1   thorpej 	cp = LLADDR(ifp->if_sadl);
   2557       1.1   thorpej 	FILTER_EMIT(RFCR_RFADDR_NODE0, (cp[1] << 8) | cp[0]);
   2558       1.1   thorpej 	FILTER_EMIT(RFCR_RFADDR_NODE2, (cp[3] << 8) | cp[2]);
   2559       1.1   thorpej 	FILTER_EMIT(RFCR_RFADDR_NODE4, (cp[5] << 8) | cp[4]);
   2560       1.1   thorpej 
   2561       1.1   thorpej 	if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
   2562       1.1   thorpej 		/*
   2563       1.1   thorpej 		 * Program the multicast hash table.
   2564       1.1   thorpej 		 */
   2565       1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC0, mchash[0]);
   2566       1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC1, mchash[1]);
   2567       1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC2, mchash[2]);
   2568       1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC3, mchash[3]);
   2569       1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC4, mchash[4]);
   2570       1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC5, mchash[5]);
   2571       1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC6, mchash[6]);
   2572       1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC7, mchash[7]);
   2573  1.24.2.6   nathanw 		if (SIP_SIS900_REV(sc, SIS_REV_635) ||
   2574  1.24.2.6   nathanw 		    SIP_SIS900_REV(sc, SIS_REV_900B)) {
   2575  1.24.2.6   nathanw 			FILTER_EMIT(RFCR_RFADDR_MC8, mchash[8]);
   2576  1.24.2.6   nathanw 			FILTER_EMIT(RFCR_RFADDR_MC9, mchash[9]);
   2577  1.24.2.6   nathanw 			FILTER_EMIT(RFCR_RFADDR_MC10, mchash[10]);
   2578  1.24.2.6   nathanw 			FILTER_EMIT(RFCR_RFADDR_MC11, mchash[11]);
   2579  1.24.2.6   nathanw 			FILTER_EMIT(RFCR_RFADDR_MC12, mchash[12]);
   2580  1.24.2.6   nathanw 			FILTER_EMIT(RFCR_RFADDR_MC13, mchash[13]);
   2581  1.24.2.6   nathanw 			FILTER_EMIT(RFCR_RFADDR_MC14, mchash[14]);
   2582  1.24.2.6   nathanw 			FILTER_EMIT(RFCR_RFADDR_MC15, mchash[15]);
   2583  1.24.2.6   nathanw 		}
   2584       1.1   thorpej 	}
   2585       1.1   thorpej #undef FILTER_EMIT
   2586       1.1   thorpej 
   2587       1.1   thorpej 	/*
   2588       1.1   thorpej 	 * Re-enable the receiver filter.
   2589       1.1   thorpej 	 */
   2590       1.1   thorpej 	bus_space_write_4(st, sh, SIP_RFCR, sc->sc_rfcr);
   2591       1.1   thorpej }
   2592  1.24.2.2   nathanw #endif /* ! DP83820 */
   2593       1.1   thorpej 
   2594       1.1   thorpej /*
   2595      1.15   thorpej  * sip_dp83815_set_filter:
   2596      1.15   thorpej  *
   2597      1.15   thorpej  *	Set up the receive filter.
   2598      1.15   thorpej  */
   2599      1.15   thorpej void
   2600  1.24.2.2   nathanw SIP_DECL(dp83815_set_filter)(struct sip_softc *sc)
   2601      1.15   thorpej {
   2602      1.15   thorpej 	bus_space_tag_t st = sc->sc_st;
   2603      1.15   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   2604      1.15   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   2605      1.15   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2606      1.15   thorpej 	struct ether_multi *enm;
   2607      1.15   thorpej 	u_int8_t *cp;
   2608      1.15   thorpej 	struct ether_multistep step;
   2609  1.24.2.2   nathanw 	u_int32_t crc, hash, slot, bit;
   2610  1.24.2.2   nathanw #ifdef DP83820
   2611  1.24.2.2   nathanw #define	MCHASH_NWORDS	128
   2612  1.24.2.2   nathanw #else
   2613  1.24.2.2   nathanw #define	MCHASH_NWORDS	32
   2614  1.24.2.2   nathanw #endif /* DP83820 */
   2615  1.24.2.2   nathanw 	u_int16_t mchash[MCHASH_NWORDS];
   2616      1.15   thorpej 	int i;
   2617      1.15   thorpej 
   2618      1.15   thorpej 	/*
   2619      1.15   thorpej 	 * Initialize the prototype RFCR.
   2620  1.24.2.1   nathanw 	 * Enable the receive filter, and accept on
   2621  1.24.2.1   nathanw 	 *    Perfect (destination address) Match
   2622  1.24.2.1   nathanw 	 * If IFF_BROADCAST, also accept all broadcast packets.
   2623  1.24.2.1   nathanw 	 * If IFF_PROMISC, accept all unicast packets (and later, set
   2624  1.24.2.1   nathanw 	 *    IFF_ALLMULTI and accept all multicast, too).
   2625      1.15   thorpej 	 */
   2626  1.24.2.1   nathanw 	sc->sc_rfcr = RFCR_RFEN | RFCR_APM;
   2627      1.15   thorpej 	if (ifp->if_flags & IFF_BROADCAST)
   2628      1.15   thorpej 		sc->sc_rfcr |= RFCR_AAB;
   2629      1.15   thorpej 	if (ifp->if_flags & IFF_PROMISC) {
   2630      1.15   thorpej 		sc->sc_rfcr |= RFCR_AAP;
   2631      1.15   thorpej 		goto allmulti;
   2632      1.15   thorpej 	}
   2633      1.15   thorpej 
   2634  1.24.2.2   nathanw #ifdef DP83820
   2635      1.15   thorpej 	/*
   2636  1.24.2.2   nathanw 	 * Set up the DP83820 multicast address filter by passing all multicast
   2637  1.24.2.2   nathanw 	 * addresses through a CRC generator, and then using the high-order
   2638  1.24.2.2   nathanw 	 * 11 bits as an index into the 2048 bit multicast hash table.  The
   2639  1.24.2.2   nathanw 	 * high-order 7 bits select the slot, while the low-order 4 bits
   2640  1.24.2.2   nathanw 	 * select the bit within the slot.  Note that only the low 16-bits
   2641  1.24.2.2   nathanw 	 * of each filter word are used, and there are 128 filter words.
   2642  1.24.2.2   nathanw 	 */
   2643  1.24.2.2   nathanw #else
   2644  1.24.2.2   nathanw 	/*
   2645  1.24.2.2   nathanw 	 * Set up the DP83815 multicast address filter by passing all multicast
   2646      1.15   thorpej 	 * addresses through a CRC generator, and then using the high-order
   2647      1.15   thorpej 	 * 9 bits as an index into the 512 bit multicast hash table.  The
   2648  1.24.2.2   nathanw 	 * high-order 5 bits select the slot, while the low-order 4 bits
   2649      1.15   thorpej 	 * select the bit within the slot.  Note that only the low 16-bits
   2650  1.24.2.2   nathanw 	 * of each filter word are used, and there are 32 filter words.
   2651      1.15   thorpej 	 */
   2652  1.24.2.2   nathanw #endif /* DP83820 */
   2653      1.15   thorpej 
   2654      1.15   thorpej 	memset(mchash, 0, sizeof(mchash));
   2655      1.15   thorpej 
   2656  1.24.2.1   nathanw 	ifp->if_flags &= ~IFF_ALLMULTI;
   2657      1.15   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   2658  1.24.2.3   nathanw 	if (enm == NULL)
   2659  1.24.2.3   nathanw 		goto setit;
   2660  1.24.2.3   nathanw 	while (enm != NULL) {
   2661  1.24.2.3   nathanw 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   2662      1.15   thorpej 			/*
   2663      1.15   thorpej 			 * We must listen to a range of multicast addresses.
   2664      1.15   thorpej 			 * For now, just accept all multicasts, rather than
   2665      1.15   thorpej 			 * trying to set only those filter bits needed to match
   2666      1.15   thorpej 			 * the range.  (At this time, the only use of address
   2667      1.15   thorpej 			 * ranges is for IP multicast routing, for which the
   2668      1.15   thorpej 			 * range is big enough to require all bits set.)
   2669      1.15   thorpej 			 */
   2670  1.24.2.3   nathanw 			goto allmulti;
   2671  1.24.2.3   nathanw 		}
   2672      1.15   thorpej 
   2673  1.24.2.3   nathanw 		crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
   2674  1.24.2.2   nathanw 
   2675  1.24.2.7   nathanw #ifdef DP83820
   2676  1.24.2.3   nathanw 		/* Just want the 11 most significant bits. */
   2677  1.24.2.3   nathanw 		hash = crc >> 21;
   2678  1.24.2.2   nathanw #else
   2679  1.24.2.3   nathanw 		/* Just want the 9 most significant bits. */
   2680  1.24.2.3   nathanw 		hash = crc >> 23;
   2681  1.24.2.2   nathanw #endif /* DP83820 */
   2682  1.24.2.7   nathanw 
   2683  1.24.2.3   nathanw 		slot = hash >> 4;
   2684  1.24.2.3   nathanw 		bit = hash & 0xf;
   2685      1.15   thorpej 
   2686  1.24.2.3   nathanw 		/* Set the corresponding bit in the hash table. */
   2687  1.24.2.3   nathanw 		mchash[slot] |= 1 << bit;
   2688      1.15   thorpej 
   2689  1.24.2.3   nathanw 		ETHER_NEXT_MULTI(step, enm);
   2690  1.24.2.1   nathanw 	}
   2691  1.24.2.3   nathanw 	sc->sc_rfcr |= RFCR_MHEN;
   2692      1.15   thorpej 	goto setit;
   2693      1.15   thorpej 
   2694      1.15   thorpej  allmulti:
   2695      1.15   thorpej 	ifp->if_flags |= IFF_ALLMULTI;
   2696      1.15   thorpej 	sc->sc_rfcr |= RFCR_AAM;
   2697      1.15   thorpej 
   2698      1.15   thorpej  setit:
   2699      1.15   thorpej #define	FILTER_EMIT(addr, data)						\
   2700      1.15   thorpej 	bus_space_write_4(st, sh, SIP_RFCR, (addr));			\
   2701      1.15   thorpej 	delay(1);							\
   2702      1.15   thorpej 	bus_space_write_4(st, sh, SIP_RFDR, (data));			\
   2703  1.24.2.3   nathanw 	delay(1)
   2704      1.15   thorpej 
   2705      1.15   thorpej 	/*
   2706      1.15   thorpej 	 * Disable receive filter, and program the node address.
   2707      1.15   thorpej 	 */
   2708      1.15   thorpej 	cp = LLADDR(ifp->if_sadl);
   2709  1.24.2.1   nathanw 	FILTER_EMIT(RFCR_NS_RFADDR_PMATCH0, (cp[1] << 8) | cp[0]);
   2710  1.24.2.1   nathanw 	FILTER_EMIT(RFCR_NS_RFADDR_PMATCH2, (cp[3] << 8) | cp[2]);
   2711  1.24.2.1   nathanw 	FILTER_EMIT(RFCR_NS_RFADDR_PMATCH4, (cp[5] << 8) | cp[4]);
   2712      1.15   thorpej 
   2713      1.15   thorpej 	if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
   2714      1.15   thorpej 		/*
   2715      1.15   thorpej 		 * Program the multicast hash table.
   2716      1.15   thorpej 		 */
   2717  1.24.2.3   nathanw 		for (i = 0; i < MCHASH_NWORDS; i++) {
   2718      1.15   thorpej 			FILTER_EMIT(RFCR_NS_RFADDR_FILTMEM + (i * 2),
   2719  1.24.2.2   nathanw 			    mchash[i]);
   2720  1.24.2.3   nathanw 		}
   2721      1.15   thorpej 	}
   2722      1.15   thorpej #undef FILTER_EMIT
   2723  1.24.2.2   nathanw #undef MCHASH_NWORDS
   2724      1.15   thorpej 
   2725      1.15   thorpej 	/*
   2726      1.15   thorpej 	 * Re-enable the receiver filter.
   2727      1.15   thorpej 	 */
   2728      1.15   thorpej 	bus_space_write_4(st, sh, SIP_RFCR, sc->sc_rfcr);
   2729  1.24.2.2   nathanw }
   2730  1.24.2.2   nathanw 
   2731  1.24.2.2   nathanw #if defined(DP83820)
   2732  1.24.2.2   nathanw /*
   2733  1.24.2.2   nathanw  * sip_dp83820_mii_readreg:	[mii interface function]
   2734  1.24.2.2   nathanw  *
   2735  1.24.2.2   nathanw  *	Read a PHY register on the MII of the DP83820.
   2736  1.24.2.2   nathanw  */
   2737  1.24.2.2   nathanw int
   2738  1.24.2.2   nathanw SIP_DECL(dp83820_mii_readreg)(struct device *self, int phy, int reg)
   2739  1.24.2.2   nathanw {
   2740  1.24.2.2   nathanw 
   2741  1.24.2.2   nathanw 	return (mii_bitbang_readreg(self, &SIP_DECL(dp83820_mii_bitbang_ops),
   2742  1.24.2.2   nathanw 	    phy, reg));
   2743  1.24.2.2   nathanw }
   2744  1.24.2.2   nathanw 
   2745  1.24.2.2   nathanw /*
   2746  1.24.2.2   nathanw  * sip_dp83820_mii_writereg:	[mii interface function]
   2747  1.24.2.2   nathanw  *
   2748  1.24.2.2   nathanw  *	Write a PHY register on the MII of the DP83820.
   2749  1.24.2.2   nathanw  */
   2750  1.24.2.2   nathanw void
   2751  1.24.2.2   nathanw SIP_DECL(dp83820_mii_writereg)(struct device *self, int phy, int reg, int val)
   2752  1.24.2.2   nathanw {
   2753  1.24.2.2   nathanw 
   2754  1.24.2.2   nathanw 	mii_bitbang_writereg(self, &SIP_DECL(dp83820_mii_bitbang_ops),
   2755  1.24.2.2   nathanw 	    phy, reg, val);
   2756  1.24.2.2   nathanw }
   2757  1.24.2.2   nathanw 
   2758  1.24.2.2   nathanw /*
   2759  1.24.2.2   nathanw  * sip_dp83815_mii_statchg:	[mii interface function]
   2760  1.24.2.2   nathanw  *
   2761  1.24.2.2   nathanw  *	Callback from MII layer when media changes.
   2762  1.24.2.2   nathanw  */
   2763  1.24.2.2   nathanw void
   2764  1.24.2.2   nathanw SIP_DECL(dp83820_mii_statchg)(struct device *self)
   2765  1.24.2.2   nathanw {
   2766  1.24.2.2   nathanw 	struct sip_softc *sc = (struct sip_softc *) self;
   2767  1.24.2.2   nathanw 	u_int32_t cfg;
   2768  1.24.2.2   nathanw 
   2769  1.24.2.2   nathanw 	/*
   2770  1.24.2.2   nathanw 	 * Update TXCFG for full-duplex operation.
   2771  1.24.2.2   nathanw 	 */
   2772  1.24.2.2   nathanw 	if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
   2773  1.24.2.2   nathanw 		sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
   2774  1.24.2.2   nathanw 	else
   2775  1.24.2.2   nathanw 		sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
   2776  1.24.2.2   nathanw 
   2777  1.24.2.2   nathanw 	/*
   2778  1.24.2.2   nathanw 	 * Update RXCFG for full-duplex or loopback.
   2779  1.24.2.2   nathanw 	 */
   2780  1.24.2.2   nathanw 	if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0 ||
   2781  1.24.2.2   nathanw 	    IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_LOOP)
   2782  1.24.2.2   nathanw 		sc->sc_rxcfg |= RXCFG_ATX;
   2783  1.24.2.2   nathanw 	else
   2784  1.24.2.2   nathanw 		sc->sc_rxcfg &= ~RXCFG_ATX;
   2785  1.24.2.2   nathanw 
   2786  1.24.2.2   nathanw 	/*
   2787  1.24.2.2   nathanw 	 * Update CFG for MII/GMII.
   2788  1.24.2.2   nathanw 	 */
   2789  1.24.2.2   nathanw 	if (sc->sc_ethercom.ec_if.if_baudrate == IF_Mbps(1000))
   2790  1.24.2.2   nathanw 		cfg = sc->sc_cfg | CFG_MODE_1000;
   2791  1.24.2.2   nathanw 	else
   2792  1.24.2.2   nathanw 		cfg = sc->sc_cfg;
   2793  1.24.2.2   nathanw 
   2794  1.24.2.2   nathanw 	/*
   2795  1.24.2.2   nathanw 	 * XXX 802.3x flow control.
   2796  1.24.2.2   nathanw 	 */
   2797  1.24.2.2   nathanw 
   2798  1.24.2.2   nathanw 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CFG, cfg);
   2799  1.24.2.2   nathanw 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXCFG, sc->sc_txcfg);
   2800  1.24.2.2   nathanw 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXCFG, sc->sc_rxcfg);
   2801  1.24.2.2   nathanw }
   2802  1.24.2.2   nathanw 
   2803  1.24.2.2   nathanw /*
   2804  1.24.2.2   nathanw  * sip_dp83820_mii_bitbang_read: [mii bit-bang interface function]
   2805  1.24.2.2   nathanw  *
   2806  1.24.2.2   nathanw  *	Read the MII serial port for the MII bit-bang module.
   2807  1.24.2.2   nathanw  */
   2808  1.24.2.2   nathanw u_int32_t
   2809  1.24.2.2   nathanw SIP_DECL(dp83820_mii_bitbang_read)(struct device *self)
   2810  1.24.2.2   nathanw {
   2811  1.24.2.2   nathanw 	struct sip_softc *sc = (void *) self;
   2812  1.24.2.2   nathanw 
   2813  1.24.2.2   nathanw 	return (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_EROMAR));
   2814      1.15   thorpej }
   2815      1.15   thorpej 
   2816      1.15   thorpej /*
   2817  1.24.2.2   nathanw  * sip_dp83820_mii_bitbang_write: [mii big-bang interface function]
   2818  1.24.2.2   nathanw  *
   2819  1.24.2.2   nathanw  *	Write the MII serial port for the MII bit-bang module.
   2820  1.24.2.2   nathanw  */
   2821  1.24.2.2   nathanw void
   2822  1.24.2.2   nathanw SIP_DECL(dp83820_mii_bitbang_write)(struct device *self, u_int32_t val)
   2823  1.24.2.2   nathanw {
   2824  1.24.2.2   nathanw 	struct sip_softc *sc = (void *) self;
   2825  1.24.2.2   nathanw 
   2826  1.24.2.2   nathanw 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_EROMAR, val);
   2827  1.24.2.2   nathanw }
   2828  1.24.2.2   nathanw #else /* ! DP83820 */
   2829  1.24.2.2   nathanw /*
   2830      1.15   thorpej  * sip_sis900_mii_readreg:	[mii interface function]
   2831       1.1   thorpej  *
   2832       1.1   thorpej  *	Read a PHY register on the MII.
   2833       1.1   thorpej  */
   2834       1.1   thorpej int
   2835  1.24.2.2   nathanw SIP_DECL(sis900_mii_readreg)(struct device *self, int phy, int reg)
   2836       1.1   thorpej {
   2837       1.1   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
   2838       1.1   thorpej 	u_int32_t enphy;
   2839       1.1   thorpej 
   2840       1.1   thorpej 	/*
   2841       1.1   thorpej 	 * The SiS 900 has only an internal PHY on the MII.  Only allow
   2842       1.1   thorpej 	 * MII address 0.
   2843       1.1   thorpej 	 */
   2844  1.24.2.6   nathanw 	if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900 &&
   2845  1.24.2.6   nathanw 	    sc->sc_rev < SIS_REV_635 && phy != 0)
   2846       1.1   thorpej 		return (0);
   2847       1.1   thorpej 
   2848       1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_ENPHY,
   2849       1.5   thorpej 	    (phy << ENPHY_PHYADDR_SHIFT) | (reg << ENPHY_REGADDR_SHIFT) |
   2850       1.5   thorpej 	    ENPHY_RWCMD | ENPHY_ACCESS);
   2851       1.1   thorpej 	do {
   2852       1.1   thorpej 		enphy = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ENPHY);
   2853       1.1   thorpej 	} while (enphy & ENPHY_ACCESS);
   2854       1.1   thorpej 	return ((enphy & ENPHY_PHYDATA) >> ENPHY_DATA_SHIFT);
   2855       1.1   thorpej }
   2856       1.1   thorpej 
   2857       1.1   thorpej /*
   2858      1.15   thorpej  * sip_sis900_mii_writereg:	[mii interface function]
   2859       1.1   thorpej  *
   2860       1.1   thorpej  *	Write a PHY register on the MII.
   2861       1.1   thorpej  */
   2862       1.1   thorpej void
   2863  1.24.2.2   nathanw SIP_DECL(sis900_mii_writereg)(struct device *self, int phy, int reg, int val)
   2864       1.1   thorpej {
   2865       1.1   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
   2866       1.1   thorpej 	u_int32_t enphy;
   2867       1.1   thorpej 
   2868       1.1   thorpej 	/*
   2869       1.1   thorpej 	 * The SiS 900 has only an internal PHY on the MII.  Only allow
   2870       1.1   thorpej 	 * MII address 0.
   2871       1.1   thorpej 	 */
   2872  1.24.2.6   nathanw 	if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900 &&
   2873  1.24.2.6   nathanw 	    sc->sc_rev < SIS_REV_635 && phy != 0)
   2874       1.1   thorpej 		return;
   2875       1.1   thorpej 
   2876       1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_ENPHY,
   2877       1.5   thorpej 	    (val << ENPHY_DATA_SHIFT) | (phy << ENPHY_PHYADDR_SHIFT) |
   2878       1.5   thorpej 	    (reg << ENPHY_REGADDR_SHIFT) | ENPHY_ACCESS);
   2879       1.1   thorpej 	do {
   2880       1.1   thorpej 		enphy = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ENPHY);
   2881       1.1   thorpej 	} while (enphy & ENPHY_ACCESS);
   2882       1.1   thorpej }
   2883       1.1   thorpej 
   2884       1.1   thorpej /*
   2885      1.15   thorpej  * sip_sis900_mii_statchg:	[mii interface function]
   2886       1.1   thorpej  *
   2887       1.1   thorpej  *	Callback from MII layer when media changes.
   2888       1.1   thorpej  */
   2889       1.1   thorpej void
   2890  1.24.2.2   nathanw SIP_DECL(sis900_mii_statchg)(struct device *self)
   2891       1.1   thorpej {
   2892       1.1   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
   2893       1.1   thorpej 	u_int32_t flowctl;
   2894       1.1   thorpej 
   2895       1.1   thorpej 	/*
   2896       1.1   thorpej 	 * Update TXCFG for full-duplex operation.
   2897       1.1   thorpej 	 */
   2898       1.1   thorpej 	if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
   2899       1.1   thorpej 		sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
   2900       1.1   thorpej 	else
   2901       1.1   thorpej 		sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
   2902       1.1   thorpej 
   2903       1.1   thorpej 	/*
   2904       1.1   thorpej 	 * Update RXCFG for full-duplex or loopback.
   2905       1.1   thorpej 	 */
   2906       1.1   thorpej 	if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0 ||
   2907       1.1   thorpej 	    IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_LOOP)
   2908       1.1   thorpej 		sc->sc_rxcfg |= RXCFG_ATX;
   2909       1.1   thorpej 	else
   2910       1.1   thorpej 		sc->sc_rxcfg &= ~RXCFG_ATX;
   2911       1.1   thorpej 
   2912       1.1   thorpej 	/*
   2913       1.1   thorpej 	 * Update IMR for use of 802.3x flow control.
   2914       1.1   thorpej 	 */
   2915       1.1   thorpej 	if ((sc->sc_mii.mii_media_active & IFM_FLOW) != 0) {
   2916       1.1   thorpej 		sc->sc_imr |= (ISR_PAUSE_END|ISR_PAUSE_ST);
   2917       1.1   thorpej 		flowctl = FLOWCTL_FLOWEN;
   2918       1.1   thorpej 	} else {
   2919       1.1   thorpej 		sc->sc_imr &= ~(ISR_PAUSE_END|ISR_PAUSE_ST);
   2920       1.1   thorpej 		flowctl = 0;
   2921       1.1   thorpej 	}
   2922       1.1   thorpej 
   2923       1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXCFG, sc->sc_txcfg);
   2924       1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXCFG, sc->sc_rxcfg);
   2925       1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_IMR, sc->sc_imr);
   2926       1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_FLOWCTL, flowctl);
   2927      1.15   thorpej }
   2928      1.15   thorpej 
   2929      1.15   thorpej /*
   2930      1.15   thorpej  * sip_dp83815_mii_readreg:	[mii interface function]
   2931      1.15   thorpej  *
   2932      1.15   thorpej  *	Read a PHY register on the MII.
   2933      1.15   thorpej  */
   2934      1.15   thorpej int
   2935  1.24.2.2   nathanw SIP_DECL(dp83815_mii_readreg)(struct device *self, int phy, int reg)
   2936      1.15   thorpej {
   2937      1.15   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
   2938      1.15   thorpej 	u_int32_t val;
   2939      1.15   thorpej 
   2940      1.15   thorpej 	/*
   2941      1.15   thorpej 	 * The DP83815 only has an internal PHY.  Only allow
   2942      1.15   thorpej 	 * MII address 0.
   2943      1.15   thorpej 	 */
   2944      1.15   thorpej 	if (phy != 0)
   2945      1.15   thorpej 		return (0);
   2946      1.15   thorpej 
   2947      1.15   thorpej 	/*
   2948      1.15   thorpej 	 * Apparently, after a reset, the DP83815 can take a while
   2949      1.15   thorpej 	 * to respond.  During this recovery period, the BMSR returns
   2950      1.15   thorpej 	 * a value of 0.  Catch this -- it's not supposed to happen
   2951      1.15   thorpej 	 * (the BMSR has some hardcoded-to-1 bits), and wait for the
   2952      1.15   thorpej 	 * PHY to come back to life.
   2953      1.15   thorpej 	 *
   2954      1.15   thorpej 	 * This works out because the BMSR is the first register
   2955      1.15   thorpej 	 * read during the PHY probe process.
   2956      1.15   thorpej 	 */
   2957      1.15   thorpej 	do {
   2958      1.15   thorpej 		val = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_NS_PHY(reg));
   2959      1.15   thorpej 	} while (reg == MII_BMSR && val == 0);
   2960      1.15   thorpej 
   2961      1.15   thorpej 	return (val & 0xffff);
   2962      1.15   thorpej }
   2963      1.15   thorpej 
   2964      1.15   thorpej /*
   2965      1.15   thorpej  * sip_dp83815_mii_writereg:	[mii interface function]
   2966      1.15   thorpej  *
   2967      1.15   thorpej  *	Write a PHY register to the MII.
   2968      1.15   thorpej  */
   2969      1.15   thorpej void
   2970  1.24.2.2   nathanw SIP_DECL(dp83815_mii_writereg)(struct device *self, int phy, int reg, int val)
   2971      1.15   thorpej {
   2972      1.15   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
   2973      1.15   thorpej 
   2974      1.15   thorpej 	/*
   2975      1.15   thorpej 	 * The DP83815 only has an internal PHY.  Only allow
   2976      1.15   thorpej 	 * MII address 0.
   2977      1.15   thorpej 	 */
   2978      1.15   thorpej 	if (phy != 0)
   2979      1.15   thorpej 		return;
   2980      1.15   thorpej 
   2981      1.15   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_NS_PHY(reg), val);
   2982      1.15   thorpej }
   2983      1.15   thorpej 
   2984      1.15   thorpej /*
   2985      1.15   thorpej  * sip_dp83815_mii_statchg:	[mii interface function]
   2986      1.15   thorpej  *
   2987      1.15   thorpej  *	Callback from MII layer when media changes.
   2988      1.15   thorpej  */
   2989      1.15   thorpej void
   2990  1.24.2.2   nathanw SIP_DECL(dp83815_mii_statchg)(struct device *self)
   2991      1.15   thorpej {
   2992      1.15   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
   2993      1.15   thorpej 
   2994      1.15   thorpej 	/*
   2995      1.15   thorpej 	 * Update TXCFG for full-duplex operation.
   2996      1.15   thorpej 	 */
   2997      1.15   thorpej 	if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
   2998      1.15   thorpej 		sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
   2999      1.15   thorpej 	else
   3000      1.15   thorpej 		sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
   3001      1.15   thorpej 
   3002      1.15   thorpej 	/*
   3003      1.15   thorpej 	 * Update RXCFG for full-duplex or loopback.
   3004      1.15   thorpej 	 */
   3005      1.15   thorpej 	if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0 ||
   3006      1.15   thorpej 	    IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_LOOP)
   3007      1.15   thorpej 		sc->sc_rxcfg |= RXCFG_ATX;
   3008      1.15   thorpej 	else
   3009      1.15   thorpej 		sc->sc_rxcfg &= ~RXCFG_ATX;
   3010      1.15   thorpej 
   3011      1.15   thorpej 	/*
   3012      1.15   thorpej 	 * XXX 802.3x flow control.
   3013      1.15   thorpej 	 */
   3014      1.15   thorpej 
   3015      1.15   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXCFG, sc->sc_txcfg);
   3016      1.15   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXCFG, sc->sc_rxcfg);
   3017  1.24.2.1   nathanw }
   3018  1.24.2.2   nathanw #endif /* DP83820 */
   3019  1.24.2.1   nathanw 
   3020  1.24.2.2   nathanw #if defined(DP83820)
   3021  1.24.2.2   nathanw void
   3022  1.24.2.5   nathanw SIP_DECL(dp83820_read_macaddr)(struct sip_softc *sc,
   3023  1.24.2.5   nathanw     const struct pci_attach_args *pa, u_int8_t *enaddr)
   3024  1.24.2.2   nathanw {
   3025  1.24.2.2   nathanw 	u_int16_t eeprom_data[SIP_DP83820_EEPROM_LENGTH / 2];
   3026  1.24.2.2   nathanw 	u_int8_t cksum, *e, match;
   3027  1.24.2.2   nathanw 	int i;
   3028  1.24.2.2   nathanw 
   3029  1.24.2.2   nathanw 	/*
   3030  1.24.2.2   nathanw 	 * EEPROM data format for the DP83820 can be found in
   3031  1.24.2.2   nathanw 	 * the DP83820 manual, section 4.2.4.
   3032  1.24.2.2   nathanw 	 */
   3033  1.24.2.2   nathanw 
   3034  1.24.2.2   nathanw 	SIP_DECL(read_eeprom)(sc, 0,
   3035  1.24.2.2   nathanw 	    sizeof(eeprom_data) / sizeof(eeprom_data[0]), eeprom_data);
   3036  1.24.2.2   nathanw 
   3037  1.24.2.2   nathanw 	match = eeprom_data[SIP_DP83820_EEPROM_CHECKSUM / 2] >> 8;
   3038  1.24.2.2   nathanw 	match = ~(match - 1);
   3039  1.24.2.2   nathanw 
   3040  1.24.2.2   nathanw 	cksum = 0x55;
   3041  1.24.2.2   nathanw 	e = (u_int8_t *) eeprom_data;
   3042  1.24.2.2   nathanw 	for (i = 0; i < SIP_DP83820_EEPROM_CHECKSUM; i++)
   3043  1.24.2.2   nathanw 		cksum += *e++;
   3044  1.24.2.2   nathanw 
   3045  1.24.2.2   nathanw 	if (cksum != match)
   3046  1.24.2.2   nathanw 		printf("%s: Checksum (%x) mismatch (%x)",
   3047  1.24.2.2   nathanw 		    sc->sc_dev.dv_xname, cksum, match);
   3048  1.24.2.2   nathanw 
   3049  1.24.2.2   nathanw 	enaddr[0] = eeprom_data[SIP_DP83820_EEPROM_PMATCH2 / 2] & 0xff;
   3050  1.24.2.2   nathanw 	enaddr[1] = eeprom_data[SIP_DP83820_EEPROM_PMATCH2 / 2] >> 8;
   3051  1.24.2.2   nathanw 	enaddr[2] = eeprom_data[SIP_DP83820_EEPROM_PMATCH1 / 2] & 0xff;
   3052  1.24.2.2   nathanw 	enaddr[3] = eeprom_data[SIP_DP83820_EEPROM_PMATCH1 / 2] >> 8;
   3053  1.24.2.2   nathanw 	enaddr[4] = eeprom_data[SIP_DP83820_EEPROM_PMATCH0 / 2] & 0xff;
   3054  1.24.2.2   nathanw 	enaddr[5] = eeprom_data[SIP_DP83820_EEPROM_PMATCH0 / 2] >> 8;
   3055  1.24.2.2   nathanw 
   3056  1.24.2.2   nathanw 	/* Get the GPIOR bits. */
   3057  1.24.2.2   nathanw 	sc->sc_gpior = eeprom_data[0x04];
   3058  1.24.2.2   nathanw 
   3059  1.24.2.2   nathanw 	/* Get various CFG related bits. */
   3060  1.24.2.2   nathanw 	if ((eeprom_data[0x05] >> 0) & 1)
   3061  1.24.2.2   nathanw 		sc->sc_cfg |= CFG_EXT_125;
   3062  1.24.2.2   nathanw 	if ((eeprom_data[0x05] >> 9) & 1)
   3063  1.24.2.2   nathanw 		sc->sc_cfg |= CFG_TBI_EN;
   3064  1.24.2.2   nathanw }
   3065  1.24.2.2   nathanw #else /* ! DP83820 */
   3066  1.24.2.1   nathanw void
   3067  1.24.2.5   nathanw SIP_DECL(sis900_read_macaddr)(struct sip_softc *sc,
   3068  1.24.2.5   nathanw     const struct pci_attach_args *pa, u_int8_t *enaddr)
   3069  1.24.2.1   nathanw {
   3070  1.24.2.1   nathanw 	u_int16_t myea[ETHER_ADDR_LEN / 2];
   3071  1.24.2.1   nathanw 
   3072  1.24.2.7   nathanw 	switch (sc->sc_rev) {
   3073  1.24.2.5   nathanw 	case SIS_REV_630S:
   3074  1.24.2.5   nathanw 	case SIS_REV_630E:
   3075  1.24.2.5   nathanw 	case SIS_REV_630EA1:
   3076  1.24.2.7   nathanw 	case SIS_REV_630ET:
   3077  1.24.2.6   nathanw 	case SIS_REV_635:
   3078  1.24.2.5   nathanw 		/*
   3079  1.24.2.5   nathanw 		 * The MAC address for the on-board Ethernet of
   3080  1.24.2.5   nathanw 		 * the SiS 630 chipset is in the NVRAM.  Kick
   3081  1.24.2.5   nathanw 		 * the chip into re-loading it from NVRAM, and
   3082  1.24.2.5   nathanw 		 * read the MAC address out of the filter registers.
   3083  1.24.2.5   nathanw 		 */
   3084  1.24.2.5   nathanw 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_RLD);
   3085  1.24.2.5   nathanw 
   3086  1.24.2.5   nathanw 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
   3087  1.24.2.5   nathanw 		    RFCR_RFADDR_NODE0);
   3088  1.24.2.5   nathanw 		myea[0] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
   3089  1.24.2.5   nathanw 		    0xffff;
   3090  1.24.2.5   nathanw 
   3091  1.24.2.5   nathanw 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
   3092  1.24.2.5   nathanw 		    RFCR_RFADDR_NODE2);
   3093  1.24.2.5   nathanw 		myea[1] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
   3094  1.24.2.5   nathanw 		    0xffff;
   3095  1.24.2.5   nathanw 
   3096  1.24.2.5   nathanw 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
   3097  1.24.2.5   nathanw 		    RFCR_RFADDR_NODE4);
   3098  1.24.2.5   nathanw 		myea[2] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
   3099  1.24.2.5   nathanw 		    0xffff;
   3100  1.24.2.5   nathanw 		break;
   3101  1.24.2.5   nathanw 
   3102  1.24.2.5   nathanw 	default:
   3103  1.24.2.5   nathanw 		SIP_DECL(read_eeprom)(sc, SIP_EEPROM_ETHERNET_ID0 >> 1,
   3104  1.24.2.5   nathanw 		    sizeof(myea) / sizeof(myea[0]), myea);
   3105  1.24.2.5   nathanw 	}
   3106  1.24.2.1   nathanw 
   3107  1.24.2.1   nathanw 	enaddr[0] = myea[0] & 0xff;
   3108  1.24.2.1   nathanw 	enaddr[1] = myea[0] >> 8;
   3109  1.24.2.1   nathanw 	enaddr[2] = myea[1] & 0xff;
   3110  1.24.2.1   nathanw 	enaddr[3] = myea[1] >> 8;
   3111  1.24.2.1   nathanw 	enaddr[4] = myea[2] & 0xff;
   3112  1.24.2.1   nathanw 	enaddr[5] = myea[2] >> 8;
   3113  1.24.2.1   nathanw }
   3114  1.24.2.1   nathanw 
   3115  1.24.2.2   nathanw /* Table and macro to bit-reverse an octet. */
   3116  1.24.2.2   nathanw static const u_int8_t bbr4[] = {0,8,4,12,2,10,6,14,1,9,5,13,3,11,7,15};
   3117  1.24.2.1   nathanw #define bbr(v)	((bbr4[(v)&0xf] << 4) | bbr4[((v)>>4) & 0xf])
   3118  1.24.2.1   nathanw 
   3119  1.24.2.1   nathanw void
   3120  1.24.2.5   nathanw SIP_DECL(dp83815_read_macaddr)(struct sip_softc *sc,
   3121  1.24.2.5   nathanw     const struct pci_attach_args *pa, u_int8_t *enaddr)
   3122  1.24.2.1   nathanw {
   3123  1.24.2.1   nathanw 	u_int16_t eeprom_data[SIP_DP83815_EEPROM_LENGTH / 2], *ea;
   3124  1.24.2.1   nathanw 	u_int8_t cksum, *e, match;
   3125  1.24.2.1   nathanw 	int i;
   3126  1.24.2.1   nathanw 
   3127  1.24.2.2   nathanw 	SIP_DECL(read_eeprom)(sc, 0, sizeof(eeprom_data) /
   3128  1.24.2.2   nathanw 	    sizeof(eeprom_data[0]), eeprom_data);
   3129  1.24.2.1   nathanw 
   3130  1.24.2.1   nathanw 	match = eeprom_data[SIP_DP83815_EEPROM_CHECKSUM/2] >> 8;
   3131  1.24.2.1   nathanw 	match = ~(match - 1);
   3132  1.24.2.1   nathanw 
   3133  1.24.2.1   nathanw 	cksum = 0x55;
   3134  1.24.2.1   nathanw 	e = (u_int8_t *) eeprom_data;
   3135  1.24.2.1   nathanw 	for (i=0 ; i<SIP_DP83815_EEPROM_CHECKSUM ; i++) {
   3136  1.24.2.1   nathanw 		cksum += *e++;
   3137  1.24.2.1   nathanw 	}
   3138  1.24.2.1   nathanw 	if (cksum != match) {
   3139  1.24.2.1   nathanw 		printf("%s: Checksum (%x) mismatch (%x)",
   3140  1.24.2.1   nathanw 		    sc->sc_dev.dv_xname, cksum, match);
   3141  1.24.2.1   nathanw 	}
   3142  1.24.2.1   nathanw 
   3143  1.24.2.1   nathanw 	/*
   3144  1.24.2.1   nathanw 	 * Unrolled because it makes slightly more sense this way.
   3145  1.24.2.1   nathanw 	 * The DP83815 stores the MAC address in bit 0 of word 6
   3146  1.24.2.1   nathanw 	 * through bit 15 of word 8.
   3147  1.24.2.1   nathanw 	 */
   3148  1.24.2.1   nathanw 	ea = &eeprom_data[6];
   3149  1.24.2.1   nathanw 	enaddr[0] = ((*ea & 0x1) << 7);
   3150  1.24.2.1   nathanw 	ea++;
   3151  1.24.2.1   nathanw 	enaddr[0] |= ((*ea & 0xFE00) >> 9);
   3152  1.24.2.1   nathanw 	enaddr[1] = ((*ea & 0x1FE) >> 1);
   3153  1.24.2.1   nathanw 	enaddr[2] = ((*ea & 0x1) << 7);
   3154  1.24.2.1   nathanw 	ea++;
   3155  1.24.2.1   nathanw 	enaddr[2] |= ((*ea & 0xFE00) >> 9);
   3156  1.24.2.1   nathanw 	enaddr[3] = ((*ea & 0x1FE) >> 1);
   3157  1.24.2.1   nathanw 	enaddr[4] = ((*ea & 0x1) << 7);
   3158  1.24.2.1   nathanw 	ea++;
   3159  1.24.2.1   nathanw 	enaddr[4] |= ((*ea & 0xFE00) >> 9);
   3160  1.24.2.1   nathanw 	enaddr[5] = ((*ea & 0x1FE) >> 1);
   3161  1.24.2.1   nathanw 
   3162  1.24.2.1   nathanw 	/*
   3163  1.24.2.1   nathanw 	 * In case that's not weird enough, we also need to reverse
   3164  1.24.2.1   nathanw 	 * the bits in each byte.  This all actually makes more sense
   3165  1.24.2.1   nathanw 	 * if you think about the EEPROM storage as an array of bits
   3166  1.24.2.1   nathanw 	 * being shifted into bytes, but that's not how we're looking
   3167  1.24.2.1   nathanw 	 * at it here...
   3168  1.24.2.1   nathanw 	 */
   3169  1.24.2.2   nathanw 	for (i = 0; i < 6 ;i++)
   3170  1.24.2.1   nathanw 		enaddr[i] = bbr(enaddr[i]);
   3171       1.1   thorpej }
   3172  1.24.2.2   nathanw #endif /* DP83820 */
   3173       1.1   thorpej 
   3174       1.1   thorpej /*
   3175       1.1   thorpej  * sip_mediastatus:	[ifmedia interface function]
   3176       1.1   thorpej  *
   3177       1.1   thorpej  *	Get the current interface media status.
   3178       1.1   thorpej  */
   3179       1.1   thorpej void
   3180  1.24.2.2   nathanw SIP_DECL(mediastatus)(struct ifnet *ifp, struct ifmediareq *ifmr)
   3181       1.1   thorpej {
   3182       1.1   thorpej 	struct sip_softc *sc = ifp->if_softc;
   3183       1.1   thorpej 
   3184       1.1   thorpej 	mii_pollstat(&sc->sc_mii);
   3185       1.1   thorpej 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
   3186       1.1   thorpej 	ifmr->ifm_active = sc->sc_mii.mii_media_active;
   3187       1.1   thorpej }
   3188       1.1   thorpej 
   3189       1.1   thorpej /*
   3190       1.1   thorpej  * sip_mediachange:	[ifmedia interface function]
   3191       1.1   thorpej  *
   3192       1.1   thorpej  *	Set hardware to newly-selected media.
   3193       1.1   thorpej  */
   3194       1.1   thorpej int
   3195  1.24.2.2   nathanw SIP_DECL(mediachange)(struct ifnet *ifp)
   3196       1.1   thorpej {
   3197       1.1   thorpej 	struct sip_softc *sc = ifp->if_softc;
   3198       1.1   thorpej 
   3199       1.1   thorpej 	if (ifp->if_flags & IFF_UP)
   3200       1.1   thorpej 		mii_mediachg(&sc->sc_mii);
   3201       1.1   thorpej 	return (0);
   3202       1.1   thorpej }
   3203