Home | History | Annotate | Line # | Download | only in pci
if_sip.c revision 1.24.2.9
      1  1.24.2.9   nathanw /*	$NetBSD: if_sip.c,v 1.24.2.9 2002/08/01 02:45:16 nathanw Exp $	*/
      2  1.24.2.2   nathanw 
      3  1.24.2.2   nathanw /*-
      4  1.24.2.6   nathanw  * Copyright (c) 2001, 2002 The NetBSD Foundation, Inc.
      5  1.24.2.2   nathanw  * All rights reserved.
      6  1.24.2.2   nathanw  *
      7  1.24.2.2   nathanw  * This code is derived from software contributed to The NetBSD Foundation
      8  1.24.2.2   nathanw  * by Jason R. Thorpe.
      9  1.24.2.2   nathanw  *
     10  1.24.2.2   nathanw  * Redistribution and use in source and binary forms, with or without
     11  1.24.2.2   nathanw  * modification, are permitted provided that the following conditions
     12  1.24.2.2   nathanw  * are met:
     13  1.24.2.2   nathanw  * 1. Redistributions of source code must retain the above copyright
     14  1.24.2.2   nathanw  *    notice, this list of conditions and the following disclaimer.
     15  1.24.2.2   nathanw  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.24.2.2   nathanw  *    notice, this list of conditions and the following disclaimer in the
     17  1.24.2.2   nathanw  *    documentation and/or other materials provided with the distribution.
     18  1.24.2.2   nathanw  * 3. All advertising materials mentioning features or use of this software
     19  1.24.2.2   nathanw  *    must display the following acknowledgement:
     20  1.24.2.2   nathanw  *	This product includes software developed by the NetBSD
     21  1.24.2.2   nathanw  *	Foundation, Inc. and its contributors.
     22  1.24.2.2   nathanw  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  1.24.2.2   nathanw  *    contributors may be used to endorse or promote products derived
     24  1.24.2.2   nathanw  *    from this software without specific prior written permission.
     25  1.24.2.2   nathanw  *
     26  1.24.2.2   nathanw  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  1.24.2.2   nathanw  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  1.24.2.2   nathanw  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.24.2.2   nathanw  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  1.24.2.2   nathanw  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  1.24.2.2   nathanw  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  1.24.2.2   nathanw  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  1.24.2.2   nathanw  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  1.24.2.2   nathanw  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  1.24.2.2   nathanw  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  1.24.2.2   nathanw  * POSSIBILITY OF SUCH DAMAGE.
     37  1.24.2.2   nathanw  */
     38       1.1   thorpej 
     39       1.1   thorpej /*-
     40       1.1   thorpej  * Copyright (c) 1999 Network Computer, Inc.
     41       1.1   thorpej  * All rights reserved.
     42       1.1   thorpej  *
     43       1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     44       1.1   thorpej  * modification, are permitted provided that the following conditions
     45       1.1   thorpej  * are met:
     46       1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     47       1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     48       1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     49       1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     50       1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     51       1.1   thorpej  * 3. Neither the name of Network Computer, Inc. nor the names of its
     52       1.1   thorpej  *    contributors may be used to endorse or promote products derived
     53       1.1   thorpej  *    from this software without specific prior written permission.
     54       1.1   thorpej  *
     55       1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY NETWORK COMPUTER, INC. AND CONTRIBUTORS
     56       1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     57       1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     58       1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     59       1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     60       1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     61       1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     62       1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     63       1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     64       1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     65       1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     66       1.1   thorpej  */
     67       1.1   thorpej 
     68       1.1   thorpej /*
     69  1.24.2.2   nathanw  * Device driver for the Silicon Integrated Systems SiS 900,
     70  1.24.2.2   nathanw  * SiS 7016 10/100, National Semiconductor DP83815 10/100, and
     71  1.24.2.2   nathanw  * National Semiconductor DP83820 10/100/1000 PCI Ethernet
     72  1.24.2.2   nathanw  * controllers.
     73       1.1   thorpej  *
     74  1.24.2.2   nathanw  * Originally written to support the SiS 900 by Jason R. Thorpe for
     75  1.24.2.2   nathanw  * Network Computer, Inc.
     76  1.24.2.2   nathanw  *
     77  1.24.2.2   nathanw  * TODO:
     78  1.24.2.2   nathanw  *
     79  1.24.2.2   nathanw  *	- Support the 10-bit interface on the DP83820 (for fiber).
     80  1.24.2.2   nathanw  *
     81  1.24.2.9   nathanw  *	- Reduce the Rx interrupt load.
     82       1.1   thorpej  */
     83  1.24.2.4   nathanw 
     84  1.24.2.4   nathanw #include <sys/cdefs.h>
     85  1.24.2.9   nathanw __KERNEL_RCSID(0, "$NetBSD: if_sip.c,v 1.24.2.9 2002/08/01 02:45:16 nathanw Exp $");
     86       1.1   thorpej 
     87       1.1   thorpej #include "bpfilter.h"
     88       1.1   thorpej 
     89       1.1   thorpej #include <sys/param.h>
     90       1.1   thorpej #include <sys/systm.h>
     91       1.9   thorpej #include <sys/callout.h>
     92       1.1   thorpej #include <sys/mbuf.h>
     93       1.1   thorpej #include <sys/malloc.h>
     94       1.1   thorpej #include <sys/kernel.h>
     95       1.1   thorpej #include <sys/socket.h>
     96       1.1   thorpej #include <sys/ioctl.h>
     97       1.1   thorpej #include <sys/errno.h>
     98       1.1   thorpej #include <sys/device.h>
     99       1.1   thorpej #include <sys/queue.h>
    100       1.1   thorpej 
    101      1.12       mrg #include <uvm/uvm_extern.h>		/* for PAGE_SIZE */
    102       1.1   thorpej 
    103       1.1   thorpej #include <net/if.h>
    104       1.1   thorpej #include <net/if_dl.h>
    105       1.1   thorpej #include <net/if_media.h>
    106       1.1   thorpej #include <net/if_ether.h>
    107       1.1   thorpej 
    108       1.1   thorpej #if NBPFILTER > 0
    109       1.1   thorpej #include <net/bpf.h>
    110       1.1   thorpej #endif
    111       1.1   thorpej 
    112       1.1   thorpej #include <machine/bus.h>
    113       1.1   thorpej #include <machine/intr.h>
    114      1.14   tsutsui #include <machine/endian.h>
    115       1.1   thorpej 
    116      1.15   thorpej #include <dev/mii/mii.h>
    117       1.1   thorpej #include <dev/mii/miivar.h>
    118  1.24.2.2   nathanw #ifdef DP83820
    119  1.24.2.2   nathanw #include <dev/mii/mii_bitbang.h>
    120  1.24.2.2   nathanw #endif /* DP83820 */
    121       1.1   thorpej 
    122       1.1   thorpej #include <dev/pci/pcireg.h>
    123       1.1   thorpej #include <dev/pci/pcivar.h>
    124       1.1   thorpej #include <dev/pci/pcidevs.h>
    125       1.1   thorpej 
    126       1.1   thorpej #include <dev/pci/if_sipreg.h>
    127       1.1   thorpej 
    128  1.24.2.2   nathanw #ifdef DP83820		/* DP83820 Gigabit Ethernet */
    129  1.24.2.2   nathanw #define	SIP_DECL(x)	__CONCAT(gsip_,x)
    130  1.24.2.2   nathanw #else			/* SiS900 and DP83815 */
    131  1.24.2.2   nathanw #define	SIP_DECL(x)	__CONCAT(sip_,x)
    132  1.24.2.2   nathanw #endif
    133  1.24.2.2   nathanw 
    134  1.24.2.2   nathanw #define	SIP_STR(x)	__STRING(SIP_DECL(x))
    135  1.24.2.2   nathanw 
    136       1.1   thorpej /*
    137       1.1   thorpej  * Transmit descriptor list size.  This is arbitrary, but allocate
    138  1.24.2.2   nathanw  * enough descriptors for 128 pending transmissions, and 8 segments
    139       1.1   thorpej  * per packet.  This MUST work out to a power of 2.
    140       1.1   thorpej  */
    141  1.24.2.8   nathanw #define	SIP_NTXSEGS		16
    142  1.24.2.8   nathanw #define	SIP_NTXSEGS_ALLOC	8
    143       1.1   thorpej 
    144  1.24.2.2   nathanw #define	SIP_TXQUEUELEN		256
    145  1.24.2.8   nathanw #define	SIP_NTXDESC		(SIP_TXQUEUELEN * SIP_NTXSEGS_ALLOC)
    146       1.1   thorpej #define	SIP_NTXDESC_MASK	(SIP_NTXDESC - 1)
    147       1.1   thorpej #define	SIP_NEXTTX(x)		(((x) + 1) & SIP_NTXDESC_MASK)
    148       1.1   thorpej 
    149  1.24.2.7   nathanw #if defined(DP83020)
    150  1.24.2.7   nathanw #define	TX_DMAMAP_SIZE		ETHER_MAX_LEN_JUMBO
    151  1.24.2.7   nathanw #else
    152  1.24.2.7   nathanw #define	TX_DMAMAP_SIZE		MCLBYTES
    153  1.24.2.7   nathanw #endif
    154  1.24.2.7   nathanw 
    155       1.1   thorpej /*
    156       1.1   thorpej  * Receive descriptor list size.  We have one Rx buffer per incoming
    157       1.1   thorpej  * packet, so this logic is a little simpler.
    158  1.24.2.3   nathanw  *
    159  1.24.2.3   nathanw  * Actually, on the DP83820, we allow the packet to consume more than
    160  1.24.2.3   nathanw  * one buffer, in order to support jumbo Ethernet frames.  In that
    161  1.24.2.3   nathanw  * case, a packet may consume up to 5 buffers (assuming a 2048 byte
    162  1.24.2.3   nathanw  * mbuf cluster).  256 receive buffers is only 51 maximum size packets,
    163  1.24.2.3   nathanw  * so we'd better be quick about handling receive interrupts.
    164       1.1   thorpej  */
    165  1.24.2.3   nathanw #if defined(DP83820)
    166  1.24.2.3   nathanw #define	SIP_NRXDESC		256
    167  1.24.2.3   nathanw #else
    168  1.24.2.2   nathanw #define	SIP_NRXDESC		128
    169  1.24.2.3   nathanw #endif /* DP83820 */
    170       1.1   thorpej #define	SIP_NRXDESC_MASK	(SIP_NRXDESC - 1)
    171       1.1   thorpej #define	SIP_NEXTRX(x)		(((x) + 1) & SIP_NRXDESC_MASK)
    172       1.1   thorpej 
    173       1.1   thorpej /*
    174       1.1   thorpej  * Control structures are DMA'd to the SiS900 chip.  We allocate them in
    175       1.1   thorpej  * a single clump that maps to a single DMA segment to make several things
    176       1.1   thorpej  * easier.
    177       1.1   thorpej  */
    178       1.1   thorpej struct sip_control_data {
    179       1.1   thorpej 	/*
    180       1.1   thorpej 	 * The transmit descriptors.
    181       1.1   thorpej 	 */
    182       1.1   thorpej 	struct sip_desc scd_txdescs[SIP_NTXDESC];
    183       1.1   thorpej 
    184       1.1   thorpej 	/*
    185       1.1   thorpej 	 * The receive descriptors.
    186       1.1   thorpej 	 */
    187       1.1   thorpej 	struct sip_desc scd_rxdescs[SIP_NRXDESC];
    188       1.1   thorpej };
    189       1.1   thorpej 
    190       1.1   thorpej #define	SIP_CDOFF(x)	offsetof(struct sip_control_data, x)
    191       1.1   thorpej #define	SIP_CDTXOFF(x)	SIP_CDOFF(scd_txdescs[(x)])
    192       1.1   thorpej #define	SIP_CDRXOFF(x)	SIP_CDOFF(scd_rxdescs[(x)])
    193       1.1   thorpej 
    194       1.1   thorpej /*
    195       1.1   thorpej  * Software state for transmit jobs.
    196       1.1   thorpej  */
    197       1.1   thorpej struct sip_txsoft {
    198       1.1   thorpej 	struct mbuf *txs_mbuf;		/* head of our mbuf chain */
    199       1.1   thorpej 	bus_dmamap_t txs_dmamap;	/* our DMA map */
    200       1.1   thorpej 	int txs_firstdesc;		/* first descriptor in packet */
    201       1.1   thorpej 	int txs_lastdesc;		/* last descriptor in packet */
    202       1.1   thorpej 	SIMPLEQ_ENTRY(sip_txsoft) txs_q;
    203       1.1   thorpej };
    204       1.1   thorpej 
    205       1.1   thorpej SIMPLEQ_HEAD(sip_txsq, sip_txsoft);
    206       1.1   thorpej 
    207       1.1   thorpej /*
    208       1.1   thorpej  * Software state for receive jobs.
    209       1.1   thorpej  */
    210       1.1   thorpej struct sip_rxsoft {
    211       1.1   thorpej 	struct mbuf *rxs_mbuf;		/* head of our mbuf chain */
    212       1.1   thorpej 	bus_dmamap_t rxs_dmamap;	/* our DMA map */
    213       1.1   thorpej };
    214       1.1   thorpej 
    215       1.1   thorpej /*
    216       1.1   thorpej  * Software state per device.
    217       1.1   thorpej  */
    218       1.1   thorpej struct sip_softc {
    219       1.1   thorpej 	struct device sc_dev;		/* generic device information */
    220       1.1   thorpej 	bus_space_tag_t sc_st;		/* bus space tag */
    221       1.1   thorpej 	bus_space_handle_t sc_sh;	/* bus space handle */
    222       1.1   thorpej 	bus_dma_tag_t sc_dmat;		/* bus DMA tag */
    223       1.1   thorpej 	struct ethercom sc_ethercom;	/* ethernet common data */
    224       1.1   thorpej 	void *sc_sdhook;		/* shutdown hook */
    225      1.15   thorpej 
    226      1.15   thorpej 	const struct sip_product *sc_model; /* which model are we? */
    227  1.24.2.6   nathanw 	int sc_rev;			/* chip revision */
    228       1.1   thorpej 
    229       1.1   thorpej 	void *sc_ih;			/* interrupt cookie */
    230       1.1   thorpej 
    231       1.1   thorpej 	struct mii_data sc_mii;		/* MII/media information */
    232       1.1   thorpej 
    233       1.9   thorpej 	struct callout sc_tick_ch;	/* tick callout */
    234       1.9   thorpej 
    235       1.1   thorpej 	bus_dmamap_t sc_cddmamap;	/* control data DMA map */
    236       1.1   thorpej #define	sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    237       1.1   thorpej 
    238       1.1   thorpej 	/*
    239       1.1   thorpej 	 * Software state for transmit and receive descriptors.
    240       1.1   thorpej 	 */
    241       1.1   thorpej 	struct sip_txsoft sc_txsoft[SIP_TXQUEUELEN];
    242       1.1   thorpej 	struct sip_rxsoft sc_rxsoft[SIP_NRXDESC];
    243       1.1   thorpej 
    244       1.1   thorpej 	/*
    245       1.1   thorpej 	 * Control data structures.
    246       1.1   thorpej 	 */
    247       1.1   thorpej 	struct sip_control_data *sc_control_data;
    248       1.1   thorpej #define	sc_txdescs	sc_control_data->scd_txdescs
    249       1.1   thorpej #define	sc_rxdescs	sc_control_data->scd_rxdescs
    250       1.1   thorpej 
    251  1.24.2.2   nathanw #ifdef SIP_EVENT_COUNTERS
    252  1.24.2.2   nathanw 	/*
    253  1.24.2.2   nathanw 	 * Event counters.
    254  1.24.2.2   nathanw 	 */
    255  1.24.2.2   nathanw 	struct evcnt sc_ev_txsstall;	/* Tx stalled due to no txs */
    256  1.24.2.2   nathanw 	struct evcnt sc_ev_txdstall;	/* Tx stalled due to no txd */
    257  1.24.2.9   nathanw 	struct evcnt sc_ev_txforceintr;	/* Tx interrupts forced */
    258  1.24.2.9   nathanw 	struct evcnt sc_ev_txdintr;	/* Tx descriptor interrupts */
    259  1.24.2.9   nathanw 	struct evcnt sc_ev_txiintr;	/* Tx idle interrupts */
    260  1.24.2.2   nathanw 	struct evcnt sc_ev_rxintr;	/* Rx interrupts */
    261  1.24.2.2   nathanw #ifdef DP83820
    262  1.24.2.2   nathanw 	struct evcnt sc_ev_rxipsum;	/* IP checksums checked in-bound */
    263  1.24.2.2   nathanw 	struct evcnt sc_ev_rxtcpsum;	/* TCP checksums checked in-bound */
    264  1.24.2.2   nathanw 	struct evcnt sc_ev_rxudpsum;	/* UDP checksums checked in-boudn */
    265  1.24.2.2   nathanw 	struct evcnt sc_ev_txipsum;	/* IP checksums comp. out-bound */
    266  1.24.2.2   nathanw 	struct evcnt sc_ev_txtcpsum;	/* TCP checksums comp. out-bound */
    267  1.24.2.2   nathanw 	struct evcnt sc_ev_txudpsum;	/* UDP checksums comp. out-bound */
    268  1.24.2.2   nathanw #endif /* DP83820 */
    269  1.24.2.2   nathanw #endif /* SIP_EVENT_COUNTERS */
    270  1.24.2.2   nathanw 
    271       1.1   thorpej 	u_int32_t sc_txcfg;		/* prototype TXCFG register */
    272       1.1   thorpej 	u_int32_t sc_rxcfg;		/* prototype RXCFG register */
    273       1.1   thorpej 	u_int32_t sc_imr;		/* prototype IMR register */
    274       1.1   thorpej 	u_int32_t sc_rfcr;		/* prototype RFCR register */
    275       1.1   thorpej 
    276  1.24.2.2   nathanw 	u_int32_t sc_cfg;		/* prototype CFG register */
    277  1.24.2.2   nathanw 
    278  1.24.2.2   nathanw #ifdef DP83820
    279  1.24.2.2   nathanw 	u_int32_t sc_gpior;		/* prototype GPIOR register */
    280  1.24.2.2   nathanw #endif /* DP83820 */
    281  1.24.2.2   nathanw 
    282       1.1   thorpej 	u_int32_t sc_tx_fill_thresh;	/* transmit fill threshold */
    283       1.1   thorpej 	u_int32_t sc_tx_drain_thresh;	/* transmit drain threshold */
    284       1.1   thorpej 
    285       1.1   thorpej 	u_int32_t sc_rx_drain_thresh;	/* receive drain threshold */
    286       1.1   thorpej 
    287       1.1   thorpej 	int	sc_flags;		/* misc. flags; see below */
    288       1.1   thorpej 
    289       1.1   thorpej 	int	sc_txfree;		/* number of free Tx descriptors */
    290       1.1   thorpej 	int	sc_txnext;		/* next ready Tx descriptor */
    291  1.24.2.9   nathanw 	int	sc_txwin;		/* Tx descriptors since last intr */
    292       1.1   thorpej 
    293       1.1   thorpej 	struct sip_txsq sc_txfreeq;	/* free Tx descsofts */
    294       1.1   thorpej 	struct sip_txsq sc_txdirtyq;	/* dirty Tx descsofts */
    295       1.1   thorpej 
    296       1.1   thorpej 	int	sc_rxptr;		/* next ready Rx descriptor/descsoft */
    297  1.24.2.3   nathanw #if defined(DP83820)
    298  1.24.2.3   nathanw 	int	sc_rxdiscard;
    299  1.24.2.3   nathanw 	int	sc_rxlen;
    300  1.24.2.3   nathanw 	struct mbuf *sc_rxhead;
    301  1.24.2.3   nathanw 	struct mbuf *sc_rxtail;
    302  1.24.2.3   nathanw 	struct mbuf **sc_rxtailp;
    303  1.24.2.3   nathanw #endif /* DP83820 */
    304       1.1   thorpej };
    305       1.1   thorpej 
    306       1.1   thorpej /* sc_flags */
    307       1.1   thorpej #define	SIPF_PAUSED	0x00000001	/* paused (802.3x flow control) */
    308       1.1   thorpej 
    309  1.24.2.3   nathanw #ifdef DP83820
    310  1.24.2.3   nathanw #define	SIP_RXCHAIN_RESET(sc)						\
    311  1.24.2.3   nathanw do {									\
    312  1.24.2.3   nathanw 	(sc)->sc_rxtailp = &(sc)->sc_rxhead;				\
    313  1.24.2.3   nathanw 	*(sc)->sc_rxtailp = NULL;					\
    314  1.24.2.3   nathanw 	(sc)->sc_rxlen = 0;						\
    315  1.24.2.3   nathanw } while (/*CONSTCOND*/0)
    316  1.24.2.3   nathanw 
    317  1.24.2.3   nathanw #define	SIP_RXCHAIN_LINK(sc, m)						\
    318  1.24.2.3   nathanw do {									\
    319  1.24.2.3   nathanw 	*(sc)->sc_rxtailp = (sc)->sc_rxtail = (m);			\
    320  1.24.2.3   nathanw 	(sc)->sc_rxtailp = &(m)->m_next;				\
    321  1.24.2.3   nathanw } while (/*CONSTCOND*/0)
    322  1.24.2.3   nathanw #endif /* DP83820 */
    323  1.24.2.3   nathanw 
    324  1.24.2.2   nathanw #ifdef SIP_EVENT_COUNTERS
    325  1.24.2.2   nathanw #define	SIP_EVCNT_INCR(ev)	(ev)->ev_count++
    326  1.24.2.2   nathanw #else
    327  1.24.2.2   nathanw #define	SIP_EVCNT_INCR(ev)	/* nothing */
    328  1.24.2.2   nathanw #endif
    329  1.24.2.2   nathanw 
    330       1.1   thorpej #define	SIP_CDTXADDR(sc, x)	((sc)->sc_cddma + SIP_CDTXOFF((x)))
    331       1.1   thorpej #define	SIP_CDRXADDR(sc, x)	((sc)->sc_cddma + SIP_CDRXOFF((x)))
    332       1.1   thorpej 
    333       1.1   thorpej #define	SIP_CDTXSYNC(sc, x, n, ops)					\
    334       1.1   thorpej do {									\
    335       1.1   thorpej 	int __x, __n;							\
    336       1.1   thorpej 									\
    337       1.1   thorpej 	__x = (x);							\
    338       1.1   thorpej 	__n = (n);							\
    339       1.1   thorpej 									\
    340       1.1   thorpej 	/* If it will wrap around, sync to the end of the ring. */	\
    341       1.1   thorpej 	if ((__x + __n) > SIP_NTXDESC) {				\
    342       1.1   thorpej 		bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,	\
    343       1.1   thorpej 		    SIP_CDTXOFF(__x), sizeof(struct sip_desc) *		\
    344       1.1   thorpej 		    (SIP_NTXDESC - __x), (ops));			\
    345       1.1   thorpej 		__n -= (SIP_NTXDESC - __x);				\
    346       1.1   thorpej 		__x = 0;						\
    347       1.1   thorpej 	}								\
    348       1.1   thorpej 									\
    349       1.1   thorpej 	/* Now sync whatever is left. */				\
    350       1.1   thorpej 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    351       1.1   thorpej 	    SIP_CDTXOFF(__x), sizeof(struct sip_desc) * __n, (ops));	\
    352       1.1   thorpej } while (0)
    353       1.1   thorpej 
    354       1.1   thorpej #define	SIP_CDRXSYNC(sc, x, ops)					\
    355       1.1   thorpej 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    356       1.1   thorpej 	    SIP_CDRXOFF((x)), sizeof(struct sip_desc), (ops))
    357       1.1   thorpej 
    358  1.24.2.2   nathanw #ifdef DP83820
    359  1.24.2.2   nathanw #define	SIP_INIT_RXDESC_EXTSTS	__sipd->sipd_extsts = 0;
    360  1.24.2.3   nathanw #define	SIP_RXBUF_LEN		(MCLBYTES - 4)
    361  1.24.2.2   nathanw #else
    362  1.24.2.2   nathanw #define	SIP_INIT_RXDESC_EXTSTS	/* nothing */
    363  1.24.2.3   nathanw #define	SIP_RXBUF_LEN		(MCLBYTES - 1)	/* field width */
    364  1.24.2.2   nathanw #endif
    365       1.1   thorpej #define	SIP_INIT_RXDESC(sc, x)						\
    366       1.1   thorpej do {									\
    367       1.1   thorpej 	struct sip_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)];		\
    368       1.1   thorpej 	struct sip_desc *__sipd = &(sc)->sc_rxdescs[(x)];		\
    369       1.1   thorpej 									\
    370  1.24.2.3   nathanw 	__sipd->sipd_link =						\
    371  1.24.2.3   nathanw 	    htole32(SIP_CDRXADDR((sc), SIP_NEXTRX((x))));		\
    372  1.24.2.3   nathanw 	__sipd->sipd_bufptr =						\
    373  1.24.2.3   nathanw 	    htole32(__rxs->rxs_dmamap->dm_segs[0].ds_addr);		\
    374      1.14   tsutsui 	__sipd->sipd_cmdsts = htole32(CMDSTS_INTR |			\
    375  1.24.2.3   nathanw 	    (SIP_RXBUF_LEN & CMDSTS_SIZE_MASK));			\
    376  1.24.2.2   nathanw 	SIP_INIT_RXDESC_EXTSTS						\
    377       1.1   thorpej 	SIP_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
    378       1.1   thorpej } while (0)
    379       1.1   thorpej 
    380  1.24.2.6   nathanw #define	SIP_CHIP_VERS(sc, v, p, r)					\
    381  1.24.2.6   nathanw 	((sc)->sc_model->sip_vendor == (v) &&				\
    382  1.24.2.6   nathanw 	 (sc)->sc_model->sip_product == (p) &&				\
    383  1.24.2.6   nathanw 	 (sc)->sc_rev == (r))
    384  1.24.2.6   nathanw 
    385  1.24.2.6   nathanw #define	SIP_CHIP_MODEL(sc, v, p)					\
    386  1.24.2.6   nathanw 	((sc)->sc_model->sip_vendor == (v) &&				\
    387  1.24.2.6   nathanw 	 (sc)->sc_model->sip_product == (p))
    388  1.24.2.6   nathanw 
    389  1.24.2.6   nathanw #if !defined(DP83820)
    390  1.24.2.6   nathanw #define	SIP_SIS900_REV(sc, rev)						\
    391  1.24.2.6   nathanw 	SIP_CHIP_VERS((sc), PCI_VENDOR_SIS, PCI_PRODUCT_SIS_900, (rev))
    392  1.24.2.6   nathanw #endif
    393  1.24.2.6   nathanw 
    394      1.14   tsutsui #define SIP_TIMEOUT 1000
    395      1.14   tsutsui 
    396  1.24.2.2   nathanw void	SIP_DECL(start)(struct ifnet *);
    397  1.24.2.2   nathanw void	SIP_DECL(watchdog)(struct ifnet *);
    398  1.24.2.2   nathanw int	SIP_DECL(ioctl)(struct ifnet *, u_long, caddr_t);
    399  1.24.2.2   nathanw int	SIP_DECL(init)(struct ifnet *);
    400  1.24.2.2   nathanw void	SIP_DECL(stop)(struct ifnet *, int);
    401  1.24.2.2   nathanw 
    402  1.24.2.2   nathanw void	SIP_DECL(shutdown)(void *);
    403  1.24.2.2   nathanw 
    404  1.24.2.2   nathanw void	SIP_DECL(reset)(struct sip_softc *);
    405  1.24.2.2   nathanw void	SIP_DECL(rxdrain)(struct sip_softc *);
    406  1.24.2.2   nathanw int	SIP_DECL(add_rxbuf)(struct sip_softc *, int);
    407  1.24.2.2   nathanw void	SIP_DECL(read_eeprom)(struct sip_softc *, int, int, u_int16_t *);
    408  1.24.2.2   nathanw void	SIP_DECL(tick)(void *);
    409  1.24.2.2   nathanw 
    410  1.24.2.2   nathanw #if !defined(DP83820)
    411  1.24.2.2   nathanw void	SIP_DECL(sis900_set_filter)(struct sip_softc *);
    412  1.24.2.2   nathanw #endif /* ! DP83820 */
    413  1.24.2.2   nathanw void	SIP_DECL(dp83815_set_filter)(struct sip_softc *);
    414       1.1   thorpej 
    415  1.24.2.2   nathanw #if defined(DP83820)
    416  1.24.2.5   nathanw void	SIP_DECL(dp83820_read_macaddr)(struct sip_softc *,
    417  1.24.2.5   nathanw 	    const struct pci_attach_args *, u_int8_t *);
    418  1.24.2.2   nathanw #else
    419  1.24.2.5   nathanw void	SIP_DECL(sis900_read_macaddr)(struct sip_softc *,
    420  1.24.2.5   nathanw 	    const struct pci_attach_args *, u_int8_t *);
    421  1.24.2.5   nathanw void	SIP_DECL(dp83815_read_macaddr)(struct sip_softc *,
    422  1.24.2.5   nathanw 	    const struct pci_attach_args *, u_int8_t *);
    423  1.24.2.2   nathanw #endif /* DP83820 */
    424  1.24.2.2   nathanw 
    425  1.24.2.2   nathanw int	SIP_DECL(intr)(void *);
    426  1.24.2.2   nathanw void	SIP_DECL(txintr)(struct sip_softc *);
    427  1.24.2.2   nathanw void	SIP_DECL(rxintr)(struct sip_softc *);
    428  1.24.2.2   nathanw 
    429  1.24.2.2   nathanw #if defined(DP83820)
    430  1.24.2.2   nathanw int	SIP_DECL(dp83820_mii_readreg)(struct device *, int, int);
    431  1.24.2.2   nathanw void	SIP_DECL(dp83820_mii_writereg)(struct device *, int, int, int);
    432  1.24.2.2   nathanw void	SIP_DECL(dp83820_mii_statchg)(struct device *);
    433  1.24.2.2   nathanw #else
    434  1.24.2.2   nathanw int	SIP_DECL(sis900_mii_readreg)(struct device *, int, int);
    435  1.24.2.2   nathanw void	SIP_DECL(sis900_mii_writereg)(struct device *, int, int, int);
    436  1.24.2.2   nathanw void	SIP_DECL(sis900_mii_statchg)(struct device *);
    437      1.15   thorpej 
    438  1.24.2.2   nathanw int	SIP_DECL(dp83815_mii_readreg)(struct device *, int, int);
    439  1.24.2.2   nathanw void	SIP_DECL(dp83815_mii_writereg)(struct device *, int, int, int);
    440  1.24.2.2   nathanw void	SIP_DECL(dp83815_mii_statchg)(struct device *);
    441  1.24.2.2   nathanw #endif /* DP83820 */
    442       1.1   thorpej 
    443  1.24.2.2   nathanw int	SIP_DECL(mediachange)(struct ifnet *);
    444  1.24.2.2   nathanw void	SIP_DECL(mediastatus)(struct ifnet *, struct ifmediareq *);
    445       1.1   thorpej 
    446  1.24.2.2   nathanw int	SIP_DECL(match)(struct device *, struct cfdata *, void *);
    447  1.24.2.2   nathanw void	SIP_DECL(attach)(struct device *, struct device *, void *);
    448       1.1   thorpej 
    449  1.24.2.2   nathanw int	SIP_DECL(copy_small) = 0;
    450       1.2   thorpej 
    451  1.24.2.2   nathanw struct cfattach SIP_DECL(ca) = {
    452  1.24.2.2   nathanw 	sizeof(struct sip_softc), SIP_DECL(match), SIP_DECL(attach),
    453       1.1   thorpej };
    454       1.1   thorpej 
    455      1.15   thorpej /*
    456      1.15   thorpej  * Descriptions of the variants of the SiS900.
    457      1.15   thorpej  */
    458      1.15   thorpej struct sip_variant {
    459  1.24.2.2   nathanw 	int	(*sipv_mii_readreg)(struct device *, int, int);
    460  1.24.2.2   nathanw 	void	(*sipv_mii_writereg)(struct device *, int, int, int);
    461  1.24.2.2   nathanw 	void	(*sipv_mii_statchg)(struct device *);
    462  1.24.2.2   nathanw 	void	(*sipv_set_filter)(struct sip_softc *);
    463  1.24.2.5   nathanw 	void	(*sipv_read_macaddr)(struct sip_softc *,
    464  1.24.2.5   nathanw 		    const struct pci_attach_args *, u_int8_t *);
    465      1.15   thorpej };
    466      1.15   thorpej 
    467  1.24.2.2   nathanw #if defined(DP83820)
    468  1.24.2.2   nathanw u_int32_t SIP_DECL(dp83820_mii_bitbang_read)(struct device *);
    469  1.24.2.2   nathanw void	SIP_DECL(dp83820_mii_bitbang_write)(struct device *, u_int32_t);
    470  1.24.2.2   nathanw 
    471  1.24.2.2   nathanw const struct mii_bitbang_ops SIP_DECL(dp83820_mii_bitbang_ops) = {
    472  1.24.2.2   nathanw 	SIP_DECL(dp83820_mii_bitbang_read),
    473  1.24.2.2   nathanw 	SIP_DECL(dp83820_mii_bitbang_write),
    474  1.24.2.2   nathanw 	{
    475  1.24.2.2   nathanw 		EROMAR_MDIO,		/* MII_BIT_MDO */
    476  1.24.2.2   nathanw 		EROMAR_MDIO,		/* MII_BIT_MDI */
    477  1.24.2.2   nathanw 		EROMAR_MDC,		/* MII_BIT_MDC */
    478  1.24.2.2   nathanw 		EROMAR_MDDIR,		/* MII_BIT_DIR_HOST_PHY */
    479  1.24.2.2   nathanw 		0,			/* MII_BIT_DIR_PHY_HOST */
    480  1.24.2.2   nathanw 	}
    481      1.15   thorpej };
    482  1.24.2.2   nathanw #endif /* DP83820 */
    483      1.15   thorpej 
    484  1.24.2.2   nathanw #if defined(DP83820)
    485  1.24.2.2   nathanw const struct sip_variant SIP_DECL(variant_dp83820) = {
    486  1.24.2.2   nathanw 	SIP_DECL(dp83820_mii_readreg),
    487  1.24.2.2   nathanw 	SIP_DECL(dp83820_mii_writereg),
    488  1.24.2.2   nathanw 	SIP_DECL(dp83820_mii_statchg),
    489  1.24.2.2   nathanw 	SIP_DECL(dp83815_set_filter),
    490  1.24.2.2   nathanw 	SIP_DECL(dp83820_read_macaddr),
    491      1.15   thorpej };
    492  1.24.2.2   nathanw #else
    493  1.24.2.2   nathanw const struct sip_variant SIP_DECL(variant_sis900) = {
    494  1.24.2.2   nathanw 	SIP_DECL(sis900_mii_readreg),
    495  1.24.2.2   nathanw 	SIP_DECL(sis900_mii_writereg),
    496  1.24.2.2   nathanw 	SIP_DECL(sis900_mii_statchg),
    497  1.24.2.2   nathanw 	SIP_DECL(sis900_set_filter),
    498  1.24.2.2   nathanw 	SIP_DECL(sis900_read_macaddr),
    499  1.24.2.2   nathanw };
    500  1.24.2.2   nathanw 
    501  1.24.2.2   nathanw const struct sip_variant SIP_DECL(variant_dp83815) = {
    502  1.24.2.2   nathanw 	SIP_DECL(dp83815_mii_readreg),
    503  1.24.2.2   nathanw 	SIP_DECL(dp83815_mii_writereg),
    504  1.24.2.2   nathanw 	SIP_DECL(dp83815_mii_statchg),
    505  1.24.2.2   nathanw 	SIP_DECL(dp83815_set_filter),
    506  1.24.2.2   nathanw 	SIP_DECL(dp83815_read_macaddr),
    507  1.24.2.2   nathanw };
    508  1.24.2.2   nathanw #endif /* DP83820 */
    509      1.15   thorpej 
    510      1.15   thorpej /*
    511      1.15   thorpej  * Devices supported by this driver.
    512      1.15   thorpej  */
    513      1.15   thorpej const struct sip_product {
    514      1.15   thorpej 	pci_vendor_id_t		sip_vendor;
    515      1.15   thorpej 	pci_product_id_t	sip_product;
    516      1.15   thorpej 	const char		*sip_name;
    517      1.15   thorpej 	const struct sip_variant *sip_variant;
    518  1.24.2.2   nathanw } SIP_DECL(products)[] = {
    519  1.24.2.2   nathanw #if defined(DP83820)
    520  1.24.2.2   nathanw 	{ PCI_VENDOR_NS,	PCI_PRODUCT_NS_DP83820,
    521  1.24.2.2   nathanw 	  "NatSemi DP83820 Gigabit Ethernet",
    522  1.24.2.2   nathanw 	  &SIP_DECL(variant_dp83820) },
    523  1.24.2.2   nathanw #else
    524      1.15   thorpej 	{ PCI_VENDOR_SIS,	PCI_PRODUCT_SIS_900,
    525      1.15   thorpej 	  "SiS 900 10/100 Ethernet",
    526  1.24.2.2   nathanw 	  &SIP_DECL(variant_sis900) },
    527      1.15   thorpej 	{ PCI_VENDOR_SIS,	PCI_PRODUCT_SIS_7016,
    528      1.15   thorpej 	  "SiS 7016 10/100 Ethernet",
    529  1.24.2.2   nathanw 	  &SIP_DECL(variant_sis900) },
    530      1.15   thorpej 
    531      1.15   thorpej 	{ PCI_VENDOR_NS,	PCI_PRODUCT_NS_DP83815,
    532      1.15   thorpej 	  "NatSemi DP83815 10/100 Ethernet",
    533  1.24.2.2   nathanw 	  &SIP_DECL(variant_dp83815) },
    534  1.24.2.2   nathanw #endif /* DP83820 */
    535      1.15   thorpej 
    536      1.15   thorpej 	{ 0,			0,
    537      1.15   thorpej 	  NULL,
    538      1.15   thorpej 	  NULL },
    539      1.15   thorpej };
    540      1.15   thorpej 
    541  1.24.2.2   nathanw static const struct sip_product *
    542  1.24.2.2   nathanw SIP_DECL(lookup)(const struct pci_attach_args *pa)
    543       1.1   thorpej {
    544       1.1   thorpej 	const struct sip_product *sip;
    545       1.1   thorpej 
    546  1.24.2.2   nathanw 	for (sip = SIP_DECL(products); sip->sip_name != NULL; sip++) {
    547       1.1   thorpej 		if (PCI_VENDOR(pa->pa_id) == sip->sip_vendor &&
    548       1.1   thorpej 		    PCI_PRODUCT(pa->pa_id) == sip->sip_product)
    549       1.1   thorpej 			return (sip);
    550       1.1   thorpej 	}
    551       1.1   thorpej 	return (NULL);
    552       1.1   thorpej }
    553       1.1   thorpej 
    554  1.24.2.9   nathanw #ifdef DP83820
    555  1.24.2.9   nathanw /*
    556  1.24.2.9   nathanw  * I really hate stupid hardware vendors.  There's a bit in the EEPROM
    557  1.24.2.9   nathanw  * which indicates if the card can do 64-bit data transfers.  Unfortunately,
    558  1.24.2.9   nathanw  * several vendors of 32-bit cards fail to clear this bit in the EEPROM,
    559  1.24.2.9   nathanw  * which means we try to use 64-bit data transfers on those cards if we
    560  1.24.2.9   nathanw  * happen to be plugged into a 32-bit slot.
    561  1.24.2.9   nathanw  *
    562  1.24.2.9   nathanw  * What we do is use this table of cards known to be 64-bit cards.  If
    563  1.24.2.9   nathanw  * you have a 64-bit card who's subsystem ID is not listed in this table,
    564  1.24.2.9   nathanw  * send the output of "pcictl dump ..." of the device to me so that your
    565  1.24.2.9   nathanw  * card will use the 64-bit data path when plugged into a 64-bit slot.
    566  1.24.2.9   nathanw  *
    567  1.24.2.9   nathanw  *	-- Jason R. Thorpe <thorpej (at) netbsd.org>
    568  1.24.2.9   nathanw  *	   June 30, 2002
    569  1.24.2.9   nathanw  */
    570  1.24.2.9   nathanw static int
    571  1.24.2.9   nathanw SIP_DECL(check_64bit)(const struct pci_attach_args *pa)
    572  1.24.2.9   nathanw {
    573  1.24.2.9   nathanw 	static const struct {
    574  1.24.2.9   nathanw 		pci_vendor_id_t c64_vendor;
    575  1.24.2.9   nathanw 		pci_product_id_t c64_product;
    576  1.24.2.9   nathanw 	} card64[] = {
    577  1.24.2.9   nathanw 		/* Asante GigaNIX */
    578  1.24.2.9   nathanw 		{ 0x128a,	0x0002 },
    579  1.24.2.9   nathanw 
    580  1.24.2.9   nathanw 		/* Accton EN1407-T, Planex GN-1000TE */
    581  1.24.2.9   nathanw 		{ 0x1113,	0x1407 },
    582  1.24.2.9   nathanw 
    583  1.24.2.9   nathanw 		{ 0, 0}
    584  1.24.2.9   nathanw 	};
    585  1.24.2.9   nathanw 	pcireg_t subsys;
    586  1.24.2.9   nathanw 	int i;
    587  1.24.2.9   nathanw 
    588  1.24.2.9   nathanw 	subsys = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
    589  1.24.2.9   nathanw 
    590  1.24.2.9   nathanw 	for (i = 0; card64[i].c64_vendor != 0; i++) {
    591  1.24.2.9   nathanw 		if (PCI_VENDOR(subsys) == card64[i].c64_vendor &&
    592  1.24.2.9   nathanw 		    PCI_PRODUCT(subsys) == card64[i].c64_product)
    593  1.24.2.9   nathanw 			return (1);
    594  1.24.2.9   nathanw 	}
    595  1.24.2.9   nathanw 
    596  1.24.2.9   nathanw 	return (0);
    597  1.24.2.9   nathanw }
    598  1.24.2.9   nathanw #endif /* DP83820 */
    599  1.24.2.9   nathanw 
    600       1.1   thorpej int
    601  1.24.2.2   nathanw SIP_DECL(match)(struct device *parent, struct cfdata *cf, void *aux)
    602       1.1   thorpej {
    603       1.1   thorpej 	struct pci_attach_args *pa = aux;
    604       1.1   thorpej 
    605  1.24.2.2   nathanw 	if (SIP_DECL(lookup)(pa) != NULL)
    606       1.1   thorpej 		return (1);
    607       1.1   thorpej 
    608       1.1   thorpej 	return (0);
    609       1.1   thorpej }
    610       1.1   thorpej 
    611       1.1   thorpej void
    612  1.24.2.2   nathanw SIP_DECL(attach)(struct device *parent, struct device *self, void *aux)
    613       1.1   thorpej {
    614       1.1   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
    615       1.1   thorpej 	struct pci_attach_args *pa = aux;
    616       1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    617       1.1   thorpej 	pci_chipset_tag_t pc = pa->pa_pc;
    618       1.1   thorpej 	pci_intr_handle_t ih;
    619       1.1   thorpej 	const char *intrstr = NULL;
    620       1.1   thorpej 	bus_space_tag_t iot, memt;
    621       1.1   thorpej 	bus_space_handle_t ioh, memh;
    622       1.1   thorpej 	bus_dma_segment_t seg;
    623       1.1   thorpej 	int ioh_valid, memh_valid;
    624       1.1   thorpej 	int i, rseg, error;
    625       1.1   thorpej 	const struct sip_product *sip;
    626       1.1   thorpej 	pcireg_t pmode;
    627      1.14   tsutsui 	u_int8_t enaddr[ETHER_ADDR_LEN];
    628      1.10   mycroft 	int pmreg;
    629  1.24.2.2   nathanw #ifdef DP83820
    630  1.24.2.2   nathanw 	pcireg_t memtype;
    631  1.24.2.2   nathanw 	u_int32_t reg;
    632  1.24.2.2   nathanw #endif /* DP83820 */
    633       1.1   thorpej 
    634       1.9   thorpej 	callout_init(&sc->sc_tick_ch);
    635       1.9   thorpej 
    636  1.24.2.2   nathanw 	sip = SIP_DECL(lookup)(pa);
    637       1.1   thorpej 	if (sip == NULL) {
    638       1.1   thorpej 		printf("\n");
    639  1.24.2.2   nathanw 		panic(SIP_STR(attach) ": impossible");
    640       1.1   thorpej 	}
    641  1.24.2.6   nathanw 	sc->sc_rev = PCI_REVISION(pa->pa_class);
    642       1.1   thorpej 
    643  1.24.2.7   nathanw 	printf(": %s, rev %#02x\n", sip->sip_name, sc->sc_rev);
    644       1.1   thorpej 
    645      1.15   thorpej 	sc->sc_model = sip;
    646       1.5   thorpej 
    647       1.1   thorpej 	/*
    648  1.24.2.7   nathanw 	 * XXX Work-around broken PXE firmware on some boards.
    649  1.24.2.7   nathanw 	 *
    650  1.24.2.7   nathanw 	 * The DP83815 shares an address decoder with the MEM BAR
    651  1.24.2.7   nathanw 	 * and the ROM BAR.  Make sure the ROM BAR is disabled,
    652  1.24.2.7   nathanw 	 * so that memory mapped access works.
    653  1.24.2.7   nathanw 	 */
    654  1.24.2.7   nathanw 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM,
    655  1.24.2.7   nathanw 	    pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM) &
    656  1.24.2.7   nathanw 	    ~PCI_MAPREG_ROM_ENABLE);
    657  1.24.2.7   nathanw 
    658  1.24.2.7   nathanw 	/*
    659       1.1   thorpej 	 * Map the device.
    660       1.1   thorpej 	 */
    661       1.1   thorpej 	ioh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGIOA,
    662       1.1   thorpej 	    PCI_MAPREG_TYPE_IO, 0,
    663       1.1   thorpej 	    &iot, &ioh, NULL, NULL) == 0);
    664  1.24.2.2   nathanw #ifdef DP83820
    665  1.24.2.2   nathanw 	memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, SIP_PCI_CFGMA);
    666  1.24.2.2   nathanw 	switch (memtype) {
    667  1.24.2.2   nathanw 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
    668  1.24.2.2   nathanw 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
    669  1.24.2.2   nathanw 		memh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGMA,
    670  1.24.2.2   nathanw 		    memtype, 0, &memt, &memh, NULL, NULL) == 0);
    671  1.24.2.2   nathanw 		break;
    672  1.24.2.2   nathanw 	default:
    673  1.24.2.2   nathanw 		memh_valid = 0;
    674  1.24.2.2   nathanw 	}
    675  1.24.2.2   nathanw #else
    676       1.1   thorpej 	memh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGMA,
    677       1.1   thorpej 	    PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
    678       1.1   thorpej 	    &memt, &memh, NULL, NULL) == 0);
    679  1.24.2.2   nathanw #endif /* DP83820 */
    680  1.24.2.2   nathanw 
    681       1.1   thorpej 	if (memh_valid) {
    682       1.1   thorpej 		sc->sc_st = memt;
    683       1.1   thorpej 		sc->sc_sh = memh;
    684       1.1   thorpej 	} else if (ioh_valid) {
    685       1.1   thorpej 		sc->sc_st = iot;
    686       1.1   thorpej 		sc->sc_sh = ioh;
    687       1.1   thorpej 	} else {
    688       1.1   thorpej 		printf("%s: unable to map device registers\n",
    689       1.1   thorpej 		    sc->sc_dev.dv_xname);
    690       1.1   thorpej 		return;
    691       1.1   thorpej 	}
    692       1.1   thorpej 
    693       1.1   thorpej 	sc->sc_dmat = pa->pa_dmat;
    694       1.1   thorpej 
    695  1.24.2.7   nathanw 	/*
    696  1.24.2.7   nathanw 	 * Make sure bus mastering is enabled.  Also make sure
    697  1.24.2.7   nathanw 	 * Write/Invalidate is enabled if we're allowed to use it.
    698  1.24.2.7   nathanw 	 */
    699  1.24.2.7   nathanw 	pmreg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    700  1.24.2.7   nathanw 	if (pa->pa_flags & PCI_FLAGS_MWI_OKAY)
    701  1.24.2.7   nathanw 		pmreg |= PCI_COMMAND_INVALIDATE_ENABLE;
    702       1.1   thorpej 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    703  1.24.2.7   nathanw 	    pmreg | PCI_COMMAND_MASTER_ENABLE);
    704       1.1   thorpej 
    705       1.1   thorpej 	/* Get it out of power save mode if needed. */
    706      1.10   mycroft 	if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT, &pmreg, 0)) {
    707      1.10   mycroft 		pmode = pci_conf_read(pc, pa->pa_tag, pmreg + 4) & 0x3;
    708       1.1   thorpej 		if (pmode == 3) {
    709       1.1   thorpej 			/*
    710       1.1   thorpej 			 * The card has lost all configuration data in
    711       1.1   thorpej 			 * this state, so punt.
    712       1.1   thorpej 			 */
    713       1.1   thorpej 			printf("%s: unable to wake up from power state D3\n",
    714       1.1   thorpej 			    sc->sc_dev.dv_xname);
    715       1.1   thorpej 			return;
    716       1.1   thorpej 		}
    717       1.1   thorpej 		if (pmode != 0) {
    718       1.1   thorpej 			printf("%s: waking up from power state D%d\n",
    719       1.1   thorpej 			    sc->sc_dev.dv_xname, pmode);
    720      1.10   mycroft 			pci_conf_write(pc, pa->pa_tag, pmreg + 4, 0);
    721       1.1   thorpej 		}
    722       1.1   thorpej 	}
    723       1.1   thorpej 
    724       1.1   thorpej 	/*
    725       1.1   thorpej 	 * Map and establish our interrupt.
    726       1.1   thorpej 	 */
    727      1.23  sommerfe 	if (pci_intr_map(pa, &ih)) {
    728       1.1   thorpej 		printf("%s: unable to map interrupt\n", sc->sc_dev.dv_xname);
    729       1.1   thorpej 		return;
    730       1.1   thorpej 	}
    731       1.1   thorpej 	intrstr = pci_intr_string(pc, ih);
    732  1.24.2.2   nathanw 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, SIP_DECL(intr), sc);
    733       1.1   thorpej 	if (sc->sc_ih == NULL) {
    734       1.1   thorpej 		printf("%s: unable to establish interrupt",
    735       1.1   thorpej 		    sc->sc_dev.dv_xname);
    736       1.1   thorpej 		if (intrstr != NULL)
    737       1.1   thorpej 			printf(" at %s", intrstr);
    738       1.1   thorpej 		printf("\n");
    739       1.1   thorpej 		return;
    740       1.1   thorpej 	}
    741       1.1   thorpej 	printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    742       1.1   thorpej 
    743       1.1   thorpej 	SIMPLEQ_INIT(&sc->sc_txfreeq);
    744       1.1   thorpej 	SIMPLEQ_INIT(&sc->sc_txdirtyq);
    745       1.1   thorpej 
    746       1.1   thorpej 	/*
    747       1.1   thorpej 	 * Allocate the control data structures, and create and load the
    748       1.1   thorpej 	 * DMA map for it.
    749       1.1   thorpej 	 */
    750       1.1   thorpej 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    751       1.1   thorpej 	    sizeof(struct sip_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
    752       1.1   thorpej 	    0)) != 0) {
    753       1.1   thorpej 		printf("%s: unable to allocate control data, error = %d\n",
    754       1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    755       1.1   thorpej 		goto fail_0;
    756       1.1   thorpej 	}
    757       1.1   thorpej 
    758       1.1   thorpej 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
    759       1.1   thorpej 	    sizeof(struct sip_control_data), (caddr_t *)&sc->sc_control_data,
    760       1.1   thorpej 	    BUS_DMA_COHERENT)) != 0) {
    761       1.1   thorpej 		printf("%s: unable to map control data, error = %d\n",
    762       1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    763       1.1   thorpej 		goto fail_1;
    764       1.1   thorpej 	}
    765       1.1   thorpej 
    766       1.1   thorpej 	if ((error = bus_dmamap_create(sc->sc_dmat,
    767       1.1   thorpej 	    sizeof(struct sip_control_data), 1,
    768       1.1   thorpej 	    sizeof(struct sip_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
    769       1.1   thorpej 		printf("%s: unable to create control data DMA map, "
    770       1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
    771       1.1   thorpej 		goto fail_2;
    772       1.1   thorpej 	}
    773       1.1   thorpej 
    774       1.1   thorpej 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
    775       1.1   thorpej 	    sc->sc_control_data, sizeof(struct sip_control_data), NULL,
    776       1.1   thorpej 	    0)) != 0) {
    777       1.1   thorpej 		printf("%s: unable to load control data DMA map, error = %d\n",
    778       1.1   thorpej 		    sc->sc_dev.dv_xname, error);
    779       1.1   thorpej 		goto fail_3;
    780       1.1   thorpej 	}
    781       1.1   thorpej 
    782       1.1   thorpej 	/*
    783       1.1   thorpej 	 * Create the transmit buffer DMA maps.
    784       1.1   thorpej 	 */
    785       1.1   thorpej 	for (i = 0; i < SIP_TXQUEUELEN; i++) {
    786  1.24.2.7   nathanw 		if ((error = bus_dmamap_create(sc->sc_dmat, TX_DMAMAP_SIZE,
    787       1.1   thorpej 		    SIP_NTXSEGS, MCLBYTES, 0, 0,
    788       1.1   thorpej 		    &sc->sc_txsoft[i].txs_dmamap)) != 0) {
    789       1.1   thorpej 			printf("%s: unable to create tx DMA map %d, "
    790       1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    791       1.1   thorpej 			goto fail_4;
    792       1.1   thorpej 		}
    793       1.1   thorpej 	}
    794       1.1   thorpej 
    795       1.1   thorpej 	/*
    796       1.1   thorpej 	 * Create the receive buffer DMA maps.
    797       1.1   thorpej 	 */
    798       1.1   thorpej 	for (i = 0; i < SIP_NRXDESC; i++) {
    799       1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    800       1.1   thorpej 		    MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
    801       1.1   thorpej 			printf("%s: unable to create rx DMA map %d, "
    802       1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
    803       1.1   thorpej 			goto fail_5;
    804       1.1   thorpej 		}
    805       1.2   thorpej 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
    806       1.1   thorpej 	}
    807       1.1   thorpej 
    808       1.1   thorpej 	/*
    809       1.1   thorpej 	 * Reset the chip to a known state.
    810       1.1   thorpej 	 */
    811  1.24.2.2   nathanw 	SIP_DECL(reset)(sc);
    812       1.1   thorpej 
    813       1.1   thorpej 	/*
    814  1.24.2.2   nathanw 	 * Read the Ethernet address from the EEPROM.  This might
    815  1.24.2.2   nathanw 	 * also fetch other stuff from the EEPROM and stash it
    816  1.24.2.2   nathanw 	 * in the softc.
    817       1.1   thorpej 	 */
    818  1.24.2.2   nathanw 	sc->sc_cfg = 0;
    819  1.24.2.6   nathanw #if !defined(DP83820)
    820  1.24.2.6   nathanw 	if (SIP_SIS900_REV(sc,SIS_REV_635) ||
    821  1.24.2.6   nathanw 	    SIP_SIS900_REV(sc,SIS_REV_900B))
    822  1.24.2.6   nathanw 		sc->sc_cfg |= (CFG_PESEL | CFG_RNDCNT);
    823  1.24.2.6   nathanw #endif
    824  1.24.2.6   nathanw 
    825  1.24.2.5   nathanw 	(*sip->sip_variant->sipv_read_macaddr)(sc, pa, enaddr);
    826       1.1   thorpej 
    827       1.1   thorpej 	printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
    828      1.14   tsutsui 	    ether_sprintf(enaddr));
    829       1.1   thorpej 
    830       1.1   thorpej 	/*
    831  1.24.2.2   nathanw 	 * Initialize the configuration register: aggressive PCI
    832  1.24.2.2   nathanw 	 * bus request algorithm, default backoff, default OW timer,
    833  1.24.2.2   nathanw 	 * default parity error detection.
    834  1.24.2.2   nathanw 	 *
    835  1.24.2.2   nathanw 	 * NOTE: "Big endian mode" is useless on the SiS900 and
    836  1.24.2.2   nathanw 	 * friends -- it affects packet data, not descriptors.
    837  1.24.2.2   nathanw 	 */
    838  1.24.2.2   nathanw #ifdef DP83820
    839  1.24.2.9   nathanw 	/*
    840  1.24.2.9   nathanw 	 * Cause the chip to load configuration data from the EEPROM.
    841  1.24.2.9   nathanw 	 */
    842  1.24.2.9   nathanw 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_PTSCR, PTSCR_EELOAD_EN);
    843  1.24.2.9   nathanw 	for (i = 0; i < 10000; i++) {
    844  1.24.2.9   nathanw 		delay(10);
    845  1.24.2.9   nathanw 		if ((bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_PTSCR) &
    846  1.24.2.9   nathanw 		    PTSCR_EELOAD_EN) == 0)
    847  1.24.2.9   nathanw 			break;
    848  1.24.2.9   nathanw 	}
    849  1.24.2.9   nathanw 	if (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_PTSCR) &
    850  1.24.2.9   nathanw 	    PTSCR_EELOAD_EN) {
    851  1.24.2.9   nathanw 		printf("%s: timeout loading configuration from EEPROM\n",
    852  1.24.2.9   nathanw 		    sc->sc_dev.dv_xname);
    853  1.24.2.9   nathanw 		return;
    854  1.24.2.9   nathanw 	}
    855  1.24.2.9   nathanw 
    856  1.24.2.2   nathanw 	reg = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CFG);
    857  1.24.2.2   nathanw 	if (reg & CFG_PCI64_DET) {
    858  1.24.2.9   nathanw 		printf("%s: 64-bit PCI slot detected", sc->sc_dev.dv_xname);
    859  1.24.2.2   nathanw 		/*
    860  1.24.2.9   nathanw 		 * Check to see if this card is 64-bit.  If so, enable 64-bit
    861  1.24.2.9   nathanw 		 * data transfers.
    862  1.24.2.9   nathanw 		 *
    863  1.24.2.9   nathanw 		 * We can't use the DATA64_EN bit in the EEPROM, because
    864  1.24.2.9   nathanw 		 * vendors of 32-bit cards fail to clear that bit in many
    865  1.24.2.9   nathanw 		 * cases (yet the card still detects that it's in a 64-bit
    866  1.24.2.9   nathanw 		 * slot; go figure).
    867  1.24.2.9   nathanw 		 */
    868  1.24.2.9   nathanw 		if (SIP_DECL(check_64bit)(pa)) {
    869  1.24.2.9   nathanw 			sc->sc_cfg |= CFG_DATA64_EN;
    870  1.24.2.9   nathanw 			printf(", using 64-bit data transfers");
    871  1.24.2.9   nathanw 		}
    872  1.24.2.9   nathanw 		printf("\n");
    873  1.24.2.2   nathanw 	}
    874  1.24.2.9   nathanw 
    875  1.24.2.9   nathanw 	/*
    876  1.24.2.9   nathanw 	 * XXX Need some PCI flags indicating support for
    877  1.24.2.9   nathanw 	 * XXX 64-bit addressing.
    878  1.24.2.9   nathanw 	 */
    879  1.24.2.9   nathanw #if 0
    880  1.24.2.9   nathanw 	if (reg & CFG_M64ADDR)
    881  1.24.2.9   nathanw 		sc->sc_cfg |= CFG_M64ADDR;
    882  1.24.2.9   nathanw 	if (reg & CFG_T64ADDR)
    883  1.24.2.9   nathanw 		sc->sc_cfg |= CFG_T64ADDR;
    884  1.24.2.9   nathanw #endif
    885  1.24.2.9   nathanw 
    886  1.24.2.9   nathanw 	if (reg & (CFG_TBI_EN|CFG_EXT_125)) {
    887  1.24.2.2   nathanw 		const char *sep = "";
    888  1.24.2.2   nathanw 		printf("%s: using ", sc->sc_dev.dv_xname);
    889  1.24.2.9   nathanw 		if (reg & CFG_EXT_125) {
    890  1.24.2.9   nathanw 			sc->sc_cfg |= CFG_EXT_125;
    891  1.24.2.2   nathanw 			printf("%s125MHz clock", sep);
    892  1.24.2.2   nathanw 			sep = ", ";
    893  1.24.2.2   nathanw 		}
    894  1.24.2.9   nathanw 		if (reg & CFG_TBI_EN) {
    895  1.24.2.9   nathanw 			sc->sc_cfg |= CFG_TBI_EN;
    896  1.24.2.2   nathanw 			printf("%sten-bit interface", sep);
    897  1.24.2.2   nathanw 			sep = ", ";
    898  1.24.2.2   nathanw 		}
    899  1.24.2.2   nathanw 		printf("\n");
    900  1.24.2.2   nathanw 	}
    901  1.24.2.9   nathanw 	if ((pa->pa_flags & PCI_FLAGS_MRM_OKAY) == 0 ||
    902  1.24.2.9   nathanw 	    (reg & CFG_MRM_DIS) != 0)
    903  1.24.2.2   nathanw 		sc->sc_cfg |= CFG_MRM_DIS;
    904  1.24.2.9   nathanw 	if ((pa->pa_flags & PCI_FLAGS_MWI_OKAY) == 0 ||
    905  1.24.2.9   nathanw 	    (reg & CFG_MWI_DIS) != 0)
    906  1.24.2.2   nathanw 		sc->sc_cfg |= CFG_MWI_DIS;
    907  1.24.2.2   nathanw 
    908  1.24.2.2   nathanw 	/*
    909  1.24.2.2   nathanw 	 * Use the extended descriptor format on the DP83820.  This
    910  1.24.2.2   nathanw 	 * gives us an interface to VLAN tagging and IPv4/TCP/UDP
    911  1.24.2.2   nathanw 	 * checksumming.
    912  1.24.2.2   nathanw 	 */
    913  1.24.2.2   nathanw 	sc->sc_cfg |= CFG_EXTSTS_EN;
    914  1.24.2.2   nathanw #endif /* DP83820 */
    915  1.24.2.2   nathanw 
    916  1.24.2.2   nathanw 	/*
    917       1.1   thorpej 	 * Initialize our media structures and probe the MII.
    918       1.1   thorpej 	 */
    919       1.1   thorpej 	sc->sc_mii.mii_ifp = ifp;
    920      1.15   thorpej 	sc->sc_mii.mii_readreg = sip->sip_variant->sipv_mii_readreg;
    921      1.15   thorpej 	sc->sc_mii.mii_writereg = sip->sip_variant->sipv_mii_writereg;
    922      1.15   thorpej 	sc->sc_mii.mii_statchg = sip->sip_variant->sipv_mii_statchg;
    923  1.24.2.2   nathanw 	ifmedia_init(&sc->sc_mii.mii_media, 0, SIP_DECL(mediachange),
    924  1.24.2.2   nathanw 	    SIP_DECL(mediastatus));
    925  1.24.2.2   nathanw #ifdef DP83820
    926  1.24.2.2   nathanw 	if (sc->sc_cfg & CFG_TBI_EN) {
    927  1.24.2.2   nathanw 		/* Using ten-bit interface. */
    928  1.24.2.2   nathanw 		printf("%s: TBI -- FIXME\n", sc->sc_dev.dv_xname);
    929  1.24.2.2   nathanw 	} else {
    930  1.24.2.2   nathanw 		mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
    931  1.24.2.2   nathanw 		    MII_OFFSET_ANY, 0);
    932  1.24.2.2   nathanw 		if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    933  1.24.2.2   nathanw 			ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE,
    934  1.24.2.2   nathanw 			    0, NULL);
    935  1.24.2.2   nathanw 			ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
    936  1.24.2.2   nathanw 		} else
    937  1.24.2.2   nathanw 			ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    938  1.24.2.2   nathanw 	}
    939  1.24.2.2   nathanw #else
    940       1.6   thorpej 	mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
    941       1.7   thorpej 	    MII_OFFSET_ANY, 0);
    942       1.1   thorpej 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
    943       1.1   thorpej 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    944       1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
    945       1.1   thorpej 	} else
    946       1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
    947  1.24.2.2   nathanw #endif /* DP83820 */
    948       1.1   thorpej 
    949       1.1   thorpej 	ifp = &sc->sc_ethercom.ec_if;
    950       1.1   thorpej 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    951       1.1   thorpej 	ifp->if_softc = sc;
    952       1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
    953  1.24.2.2   nathanw 	ifp->if_ioctl = SIP_DECL(ioctl);
    954  1.24.2.2   nathanw 	ifp->if_start = SIP_DECL(start);
    955  1.24.2.2   nathanw 	ifp->if_watchdog = SIP_DECL(watchdog);
    956  1.24.2.2   nathanw 	ifp->if_init = SIP_DECL(init);
    957  1.24.2.2   nathanw 	ifp->if_stop = SIP_DECL(stop);
    958      1.21   thorpej 	IFQ_SET_READY(&ifp->if_snd);
    959       1.1   thorpej 
    960       1.1   thorpej 	/*
    961  1.24.2.2   nathanw 	 * We can support 802.1Q VLAN-sized frames.
    962  1.24.2.2   nathanw 	 */
    963  1.24.2.2   nathanw 	sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
    964  1.24.2.2   nathanw 
    965  1.24.2.2   nathanw #ifdef DP83820
    966  1.24.2.2   nathanw 	/*
    967  1.24.2.3   nathanw 	 * And the DP83820 can do VLAN tagging in hardware, and
    968  1.24.2.3   nathanw 	 * support the jumbo Ethernet MTU.
    969  1.24.2.2   nathanw 	 */
    970  1.24.2.3   nathanw 	sc->sc_ethercom.ec_capabilities |=
    971  1.24.2.3   nathanw 	    ETHERCAP_VLAN_HWTAGGING | ETHERCAP_JUMBO_MTU;
    972  1.24.2.2   nathanw 
    973  1.24.2.2   nathanw 	/*
    974  1.24.2.2   nathanw 	 * The DP83820 can do IPv4, TCPv4, and UDPv4 checksums
    975  1.24.2.2   nathanw 	 * in hardware.
    976  1.24.2.2   nathanw 	 */
    977  1.24.2.2   nathanw 	ifp->if_capabilities |= IFCAP_CSUM_IPv4 | IFCAP_CSUM_TCPv4 |
    978  1.24.2.2   nathanw 	    IFCAP_CSUM_UDPv4;
    979  1.24.2.2   nathanw #endif /* DP83820 */
    980  1.24.2.2   nathanw 
    981  1.24.2.2   nathanw 	/*
    982       1.1   thorpej 	 * Attach the interface.
    983       1.1   thorpej 	 */
    984       1.1   thorpej 	if_attach(ifp);
    985      1.14   tsutsui 	ether_ifattach(ifp, enaddr);
    986       1.1   thorpej 
    987  1.24.2.7   nathanw 	/*
    988  1.24.2.7   nathanw 	 * The number of bytes that must be available in
    989  1.24.2.7   nathanw 	 * the Tx FIFO before the bus master can DMA more
    990  1.24.2.7   nathanw 	 * data into the FIFO.
    991  1.24.2.7   nathanw 	 */
    992  1.24.2.7   nathanw 	sc->sc_tx_fill_thresh = 64 / 32;
    993  1.24.2.7   nathanw 
    994  1.24.2.7   nathanw 	/*
    995  1.24.2.7   nathanw 	 * Start at a drain threshold of 512 bytes.  We will
    996  1.24.2.7   nathanw 	 * increase it if a DMA underrun occurs.
    997  1.24.2.7   nathanw 	 *
    998  1.24.2.7   nathanw 	 * XXX The minimum value of this variable should be
    999  1.24.2.7   nathanw 	 * tuned.  We may be able to improve performance
   1000  1.24.2.7   nathanw 	 * by starting with a lower value.  That, however,
   1001  1.24.2.7   nathanw 	 * may trash the first few outgoing packets if the
   1002  1.24.2.7   nathanw 	 * PCI bus is saturated.
   1003  1.24.2.7   nathanw 	 */
   1004  1.24.2.8   nathanw 	sc->sc_tx_drain_thresh = 1504 / 32;
   1005  1.24.2.7   nathanw 
   1006  1.24.2.7   nathanw 	/*
   1007  1.24.2.7   nathanw 	 * Initialize the Rx FIFO drain threshold.
   1008  1.24.2.7   nathanw 	 *
   1009  1.24.2.7   nathanw 	 * This is in units of 8 bytes.
   1010  1.24.2.7   nathanw 	 *
   1011  1.24.2.7   nathanw 	 * We should never set this value lower than 2; 14 bytes are
   1012  1.24.2.7   nathanw 	 * required to filter the packet.
   1013  1.24.2.7   nathanw 	 */
   1014  1.24.2.7   nathanw 	sc->sc_rx_drain_thresh = 128 / 8;
   1015  1.24.2.7   nathanw 
   1016  1.24.2.2   nathanw #ifdef SIP_EVENT_COUNTERS
   1017  1.24.2.2   nathanw 	/*
   1018  1.24.2.2   nathanw 	 * Attach event counters.
   1019  1.24.2.2   nathanw 	 */
   1020  1.24.2.2   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
   1021  1.24.2.2   nathanw 	    NULL, sc->sc_dev.dv_xname, "txsstall");
   1022  1.24.2.2   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
   1023  1.24.2.2   nathanw 	    NULL, sc->sc_dev.dv_xname, "txdstall");
   1024  1.24.2.9   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_txforceintr, EVCNT_TYPE_INTR,
   1025  1.24.2.9   nathanw 	    NULL, sc->sc_dev.dv_xname, "txforceintr");
   1026  1.24.2.9   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_txdintr, EVCNT_TYPE_INTR,
   1027  1.24.2.9   nathanw 	    NULL, sc->sc_dev.dv_xname, "txdintr");
   1028  1.24.2.9   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_txiintr, EVCNT_TYPE_INTR,
   1029  1.24.2.9   nathanw 	    NULL, sc->sc_dev.dv_xname, "txiintr");
   1030  1.24.2.2   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
   1031  1.24.2.2   nathanw 	    NULL, sc->sc_dev.dv_xname, "rxintr");
   1032  1.24.2.2   nathanw #ifdef DP83820
   1033  1.24.2.2   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
   1034  1.24.2.2   nathanw 	    NULL, sc->sc_dev.dv_xname, "rxipsum");
   1035  1.24.2.2   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_rxtcpsum, EVCNT_TYPE_MISC,
   1036  1.24.2.2   nathanw 	    NULL, sc->sc_dev.dv_xname, "rxtcpsum");
   1037  1.24.2.2   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_rxudpsum, EVCNT_TYPE_MISC,
   1038  1.24.2.2   nathanw 	    NULL, sc->sc_dev.dv_xname, "rxudpsum");
   1039  1.24.2.2   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
   1040  1.24.2.2   nathanw 	    NULL, sc->sc_dev.dv_xname, "txipsum");
   1041  1.24.2.2   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_txtcpsum, EVCNT_TYPE_MISC,
   1042  1.24.2.2   nathanw 	    NULL, sc->sc_dev.dv_xname, "txtcpsum");
   1043  1.24.2.2   nathanw 	evcnt_attach_dynamic(&sc->sc_ev_txudpsum, EVCNT_TYPE_MISC,
   1044  1.24.2.2   nathanw 	    NULL, sc->sc_dev.dv_xname, "txudpsum");
   1045  1.24.2.2   nathanw #endif /* DP83820 */
   1046  1.24.2.2   nathanw #endif /* SIP_EVENT_COUNTERS */
   1047  1.24.2.2   nathanw 
   1048       1.1   thorpej 	/*
   1049       1.1   thorpej 	 * Make sure the interface is shutdown during reboot.
   1050       1.1   thorpej 	 */
   1051  1.24.2.2   nathanw 	sc->sc_sdhook = shutdownhook_establish(SIP_DECL(shutdown), sc);
   1052       1.1   thorpej 	if (sc->sc_sdhook == NULL)
   1053       1.1   thorpej 		printf("%s: WARNING: unable to establish shutdown hook\n",
   1054       1.1   thorpej 		    sc->sc_dev.dv_xname);
   1055       1.1   thorpej 	return;
   1056       1.1   thorpej 
   1057       1.1   thorpej 	/*
   1058       1.1   thorpej 	 * Free any resources we've allocated during the failed attach
   1059       1.1   thorpej 	 * attempt.  Do this in reverse order and fall through.
   1060       1.1   thorpej 	 */
   1061       1.1   thorpej  fail_5:
   1062       1.1   thorpej 	for (i = 0; i < SIP_NRXDESC; i++) {
   1063       1.1   thorpej 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
   1064       1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
   1065       1.1   thorpej 			    sc->sc_rxsoft[i].rxs_dmamap);
   1066       1.1   thorpej 	}
   1067       1.1   thorpej  fail_4:
   1068       1.1   thorpej 	for (i = 0; i < SIP_TXQUEUELEN; i++) {
   1069       1.1   thorpej 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
   1070       1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
   1071       1.1   thorpej 			    sc->sc_txsoft[i].txs_dmamap);
   1072       1.1   thorpej 	}
   1073       1.1   thorpej 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
   1074       1.1   thorpej  fail_3:
   1075       1.1   thorpej 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
   1076       1.1   thorpej  fail_2:
   1077       1.1   thorpej 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
   1078       1.1   thorpej 	    sizeof(struct sip_control_data));
   1079       1.1   thorpej  fail_1:
   1080       1.1   thorpej 	bus_dmamem_free(sc->sc_dmat, &seg, rseg);
   1081       1.1   thorpej  fail_0:
   1082       1.1   thorpej 	return;
   1083       1.1   thorpej }
   1084       1.1   thorpej 
   1085       1.1   thorpej /*
   1086       1.1   thorpej  * sip_shutdown:
   1087       1.1   thorpej  *
   1088       1.1   thorpej  *	Make sure the interface is stopped at reboot time.
   1089       1.1   thorpej  */
   1090       1.1   thorpej void
   1091  1.24.2.2   nathanw SIP_DECL(shutdown)(void *arg)
   1092       1.1   thorpej {
   1093       1.1   thorpej 	struct sip_softc *sc = arg;
   1094       1.1   thorpej 
   1095  1.24.2.2   nathanw 	SIP_DECL(stop)(&sc->sc_ethercom.ec_if, 1);
   1096       1.1   thorpej }
   1097       1.1   thorpej 
   1098       1.1   thorpej /*
   1099       1.1   thorpej  * sip_start:		[ifnet interface function]
   1100       1.1   thorpej  *
   1101       1.1   thorpej  *	Start packet transmission on the interface.
   1102       1.1   thorpej  */
   1103       1.1   thorpej void
   1104  1.24.2.2   nathanw SIP_DECL(start)(struct ifnet *ifp)
   1105       1.1   thorpej {
   1106       1.1   thorpej 	struct sip_softc *sc = ifp->if_softc;
   1107       1.1   thorpej 	struct mbuf *m0, *m;
   1108       1.1   thorpej 	struct sip_txsoft *txs;
   1109       1.1   thorpej 	bus_dmamap_t dmamap;
   1110  1.24.2.9   nathanw 	int error, nexttx, lasttx, seg;
   1111  1.24.2.9   nathanw 	int ofree = sc->sc_txfree;
   1112  1.24.2.9   nathanw #if 0
   1113  1.24.2.9   nathanw 	int firsttx = sc->sc_txnext;
   1114  1.24.2.9   nathanw #endif
   1115  1.24.2.2   nathanw #ifdef DP83820
   1116  1.24.2.2   nathanw 	u_int32_t extsts;
   1117  1.24.2.2   nathanw #endif
   1118       1.1   thorpej 
   1119       1.1   thorpej 	/*
   1120       1.1   thorpej 	 * If we've been told to pause, don't transmit any more packets.
   1121       1.1   thorpej 	 */
   1122       1.1   thorpej 	if (sc->sc_flags & SIPF_PAUSED)
   1123       1.1   thorpej 		ifp->if_flags |= IFF_OACTIVE;
   1124       1.1   thorpej 
   1125       1.1   thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
   1126       1.1   thorpej 		return;
   1127       1.1   thorpej 
   1128       1.1   thorpej 	/*
   1129       1.1   thorpej 	 * Loop through the send queue, setting up transmit descriptors
   1130       1.1   thorpej 	 * until we drain the queue, or use up all available transmit
   1131       1.1   thorpej 	 * descriptors.
   1132       1.1   thorpej 	 */
   1133  1.24.2.2   nathanw 	for (;;) {
   1134  1.24.2.2   nathanw 		/* Get a work queue entry. */
   1135  1.24.2.2   nathanw 		if ((txs = SIMPLEQ_FIRST(&sc->sc_txfreeq)) == NULL) {
   1136  1.24.2.2   nathanw 			SIP_EVCNT_INCR(&sc->sc_ev_txsstall);
   1137  1.24.2.2   nathanw 			break;
   1138  1.24.2.2   nathanw 		}
   1139  1.24.2.2   nathanw 
   1140       1.1   thorpej 		/*
   1141       1.1   thorpej 		 * Grab a packet off the queue.
   1142       1.1   thorpej 		 */
   1143      1.21   thorpej 		IFQ_POLL(&ifp->if_snd, m0);
   1144       1.1   thorpej 		if (m0 == NULL)
   1145       1.1   thorpej 			break;
   1146  1.24.2.3   nathanw #ifndef DP83820
   1147      1.22   thorpej 		m = NULL;
   1148  1.24.2.3   nathanw #endif
   1149       1.1   thorpej 
   1150       1.1   thorpej 		dmamap = txs->txs_dmamap;
   1151       1.1   thorpej 
   1152  1.24.2.3   nathanw #ifdef DP83820
   1153  1.24.2.3   nathanw 		/*
   1154  1.24.2.3   nathanw 		 * Load the DMA map.  If this fails, the packet either
   1155  1.24.2.3   nathanw 		 * didn't fit in the allotted number of segments, or we
   1156  1.24.2.3   nathanw 		 * were short on resources.  For the too-many-segments
   1157  1.24.2.3   nathanw 		 * case, we simply report an error and drop the packet,
   1158  1.24.2.3   nathanw 		 * since we can't sanely copy a jumbo packet to a single
   1159  1.24.2.3   nathanw 		 * buffer.
   1160  1.24.2.3   nathanw 		 */
   1161  1.24.2.3   nathanw 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   1162  1.24.2.3   nathanw 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
   1163  1.24.2.3   nathanw 		if (error) {
   1164  1.24.2.3   nathanw 			if (error == EFBIG) {
   1165  1.24.2.3   nathanw 				printf("%s: Tx packet consumes too many "
   1166  1.24.2.3   nathanw 				    "DMA segments, dropping...\n",
   1167  1.24.2.3   nathanw 				    sc->sc_dev.dv_xname);
   1168  1.24.2.3   nathanw 				IFQ_DEQUEUE(&ifp->if_snd, m0);
   1169  1.24.2.3   nathanw 				m_freem(m0);
   1170  1.24.2.3   nathanw 				continue;
   1171  1.24.2.3   nathanw 			}
   1172  1.24.2.3   nathanw 			/*
   1173  1.24.2.3   nathanw 			 * Short on resources, just stop for now.
   1174  1.24.2.3   nathanw 			 */
   1175  1.24.2.3   nathanw 			break;
   1176  1.24.2.3   nathanw 		}
   1177  1.24.2.3   nathanw #else /* DP83820 */
   1178       1.1   thorpej 		/*
   1179       1.1   thorpej 		 * Load the DMA map.  If this fails, the packet either
   1180       1.1   thorpej 		 * didn't fit in the alloted number of segments, or we
   1181       1.1   thorpej 		 * were short on resources.  In this case, we'll copy
   1182       1.1   thorpej 		 * and try again.
   1183       1.1   thorpej 		 */
   1184       1.1   thorpej 		if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   1185  1.24.2.3   nathanw 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
   1186       1.1   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
   1187       1.1   thorpej 			if (m == NULL) {
   1188       1.1   thorpej 				printf("%s: unable to allocate Tx mbuf\n",
   1189       1.1   thorpej 				    sc->sc_dev.dv_xname);
   1190       1.1   thorpej 				break;
   1191       1.1   thorpej 			}
   1192       1.1   thorpej 			if (m0->m_pkthdr.len > MHLEN) {
   1193       1.1   thorpej 				MCLGET(m, M_DONTWAIT);
   1194       1.1   thorpej 				if ((m->m_flags & M_EXT) == 0) {
   1195       1.1   thorpej 					printf("%s: unable to allocate Tx "
   1196       1.1   thorpej 					    "cluster\n", sc->sc_dev.dv_xname);
   1197       1.1   thorpej 					m_freem(m);
   1198       1.1   thorpej 					break;
   1199       1.1   thorpej 				}
   1200       1.1   thorpej 			}
   1201       1.1   thorpej 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
   1202       1.1   thorpej 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
   1203       1.1   thorpej 			error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
   1204  1.24.2.3   nathanw 			    m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
   1205       1.1   thorpej 			if (error) {
   1206       1.1   thorpej 				printf("%s: unable to load Tx buffer, "
   1207       1.1   thorpej 				    "error = %d\n", sc->sc_dev.dv_xname, error);
   1208       1.1   thorpej 				break;
   1209       1.1   thorpej 			}
   1210       1.1   thorpej 		}
   1211  1.24.2.3   nathanw #endif /* DP83820 */
   1212      1.21   thorpej 
   1213       1.1   thorpej 		/*
   1214       1.1   thorpej 		 * Ensure we have enough descriptors free to describe
   1215  1.24.2.2   nathanw 		 * the packet.  Note, we always reserve one descriptor
   1216  1.24.2.2   nathanw 		 * at the end of the ring as a termination point, to
   1217  1.24.2.2   nathanw 		 * prevent wrap-around.
   1218       1.1   thorpej 		 */
   1219  1.24.2.2   nathanw 		if (dmamap->dm_nsegs > (sc->sc_txfree - 1)) {
   1220       1.1   thorpej 			/*
   1221       1.1   thorpej 			 * Not enough free descriptors to transmit this
   1222       1.1   thorpej 			 * packet.  We haven't committed anything yet,
   1223       1.1   thorpej 			 * so just unload the DMA map, put the packet
   1224       1.1   thorpej 			 * back on the queue, and punt.  Notify the upper
   1225       1.1   thorpej 			 * layer that there are not more slots left.
   1226       1.1   thorpej 			 *
   1227       1.1   thorpej 			 * XXX We could allocate an mbuf and copy, but
   1228       1.1   thorpej 			 * XXX is it worth it?
   1229       1.1   thorpej 			 */
   1230       1.1   thorpej 			ifp->if_flags |= IFF_OACTIVE;
   1231       1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   1232  1.24.2.3   nathanw #ifndef DP83820
   1233      1.22   thorpej 			if (m != NULL)
   1234      1.22   thorpej 				m_freem(m);
   1235  1.24.2.3   nathanw #endif
   1236  1.24.2.2   nathanw 			SIP_EVCNT_INCR(&sc->sc_ev_txdstall);
   1237       1.1   thorpej 			break;
   1238      1.22   thorpej 		}
   1239      1.22   thorpej 
   1240      1.22   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m0);
   1241  1.24.2.3   nathanw #ifndef DP83820
   1242      1.22   thorpej 		if (m != NULL) {
   1243      1.22   thorpej 			m_freem(m0);
   1244      1.22   thorpej 			m0 = m;
   1245       1.1   thorpej 		}
   1246  1.24.2.3   nathanw #endif
   1247       1.1   thorpej 
   1248       1.1   thorpej 		/*
   1249       1.1   thorpej 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
   1250       1.1   thorpej 		 */
   1251       1.1   thorpej 
   1252       1.1   thorpej 		/* Sync the DMA map. */
   1253       1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   1254       1.1   thorpej 		    BUS_DMASYNC_PREWRITE);
   1255       1.1   thorpej 
   1256       1.1   thorpej 		/*
   1257       1.1   thorpej 		 * Initialize the transmit descriptors.
   1258       1.1   thorpej 		 */
   1259       1.1   thorpej 		for (nexttx = sc->sc_txnext, seg = 0;
   1260       1.1   thorpej 		     seg < dmamap->dm_nsegs;
   1261       1.1   thorpej 		     seg++, nexttx = SIP_NEXTTX(nexttx)) {
   1262       1.1   thorpej 			/*
   1263       1.1   thorpej 			 * If this is the first descriptor we're
   1264       1.1   thorpej 			 * enqueueing, don't set the OWN bit just
   1265       1.1   thorpej 			 * yet.  That could cause a race condition.
   1266       1.1   thorpej 			 * We'll do it below.
   1267       1.1   thorpej 			 */
   1268       1.1   thorpej 			sc->sc_txdescs[nexttx].sipd_bufptr =
   1269      1.14   tsutsui 			    htole32(dmamap->dm_segs[seg].ds_addr);
   1270       1.1   thorpej 			sc->sc_txdescs[nexttx].sipd_cmdsts =
   1271  1.24.2.9   nathanw 			    htole32((nexttx == sc->sc_txnext ? 0 : CMDSTS_OWN) |
   1272      1.14   tsutsui 			    CMDSTS_MORE | dmamap->dm_segs[seg].ds_len);
   1273  1.24.2.2   nathanw #ifdef DP83820
   1274  1.24.2.2   nathanw 			sc->sc_txdescs[nexttx].sipd_extsts = 0;
   1275  1.24.2.2   nathanw #endif /* DP83820 */
   1276       1.1   thorpej 			lasttx = nexttx;
   1277       1.1   thorpej 		}
   1278       1.1   thorpej 
   1279       1.1   thorpej 		/* Clear the MORE bit on the last segment. */
   1280      1.14   tsutsui 		sc->sc_txdescs[lasttx].sipd_cmdsts &= htole32(~CMDSTS_MORE);
   1281       1.1   thorpej 
   1282  1.24.2.9   nathanw 		/*
   1283  1.24.2.9   nathanw 		 * If we're in the interrupt delay window, delay the
   1284  1.24.2.9   nathanw 		 * interrupt.
   1285  1.24.2.9   nathanw 		 */
   1286  1.24.2.9   nathanw 		if (++sc->sc_txwin >= (SIP_TXQUEUELEN * 2 / 3)) {
   1287  1.24.2.9   nathanw 			SIP_EVCNT_INCR(&sc->sc_ev_txforceintr);
   1288  1.24.2.9   nathanw 			sc->sc_txdescs[lasttx].sipd_cmdsts |=
   1289  1.24.2.9   nathanw 			    htole32(CMDSTS_INTR);
   1290  1.24.2.9   nathanw 			sc->sc_txwin = 0;
   1291  1.24.2.9   nathanw 		}
   1292  1.24.2.9   nathanw 
   1293  1.24.2.2   nathanw #ifdef DP83820
   1294  1.24.2.2   nathanw 		/*
   1295  1.24.2.2   nathanw 		 * If VLANs are enabled and the packet has a VLAN tag, set
   1296  1.24.2.2   nathanw 		 * up the descriptor to encapsulate the packet for us.
   1297  1.24.2.2   nathanw 		 *
   1298  1.24.2.2   nathanw 		 * This apparently has to be on the last descriptor of
   1299  1.24.2.2   nathanw 		 * the packet.
   1300  1.24.2.2   nathanw 		 */
   1301  1.24.2.2   nathanw 		if (sc->sc_ethercom.ec_nvlans != 0 &&
   1302  1.24.2.2   nathanw 		    (m = m_aux_find(m0, AF_LINK, ETHERTYPE_VLAN)) != NULL) {
   1303  1.24.2.2   nathanw 			sc->sc_txdescs[lasttx].sipd_extsts |=
   1304  1.24.2.2   nathanw 			    htole32(EXTSTS_VPKT |
   1305  1.24.2.2   nathanw 				    htons(*mtod(m, int *) & EXTSTS_VTCI));
   1306  1.24.2.2   nathanw 		}
   1307  1.24.2.2   nathanw 
   1308  1.24.2.2   nathanw 		/*
   1309  1.24.2.2   nathanw 		 * If the upper-layer has requested IPv4/TCPv4/UDPv4
   1310  1.24.2.2   nathanw 		 * checksumming, set up the descriptor to do this work
   1311  1.24.2.2   nathanw 		 * for us.
   1312  1.24.2.2   nathanw 		 *
   1313  1.24.2.2   nathanw 		 * This apparently has to be on the first descriptor of
   1314  1.24.2.2   nathanw 		 * the packet.
   1315  1.24.2.2   nathanw 		 *
   1316  1.24.2.2   nathanw 		 * Byte-swap constants so the compiler can optimize.
   1317  1.24.2.2   nathanw 		 */
   1318  1.24.2.2   nathanw 		extsts = 0;
   1319  1.24.2.2   nathanw 		if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
   1320  1.24.2.2   nathanw 			KDASSERT(ifp->if_capenable & IFCAP_CSUM_IPv4);
   1321  1.24.2.2   nathanw 			SIP_EVCNT_INCR(&sc->sc_ev_txipsum);
   1322  1.24.2.2   nathanw 			extsts |= htole32(EXTSTS_IPPKT);
   1323  1.24.2.2   nathanw 		}
   1324  1.24.2.2   nathanw 		if (m0->m_pkthdr.csum_flags & M_CSUM_TCPv4) {
   1325  1.24.2.2   nathanw 			KDASSERT(ifp->if_capenable & IFCAP_CSUM_TCPv4);
   1326  1.24.2.2   nathanw 			SIP_EVCNT_INCR(&sc->sc_ev_txtcpsum);
   1327  1.24.2.2   nathanw 			extsts |= htole32(EXTSTS_TCPPKT);
   1328  1.24.2.2   nathanw 		} else if (m0->m_pkthdr.csum_flags & M_CSUM_UDPv4) {
   1329  1.24.2.2   nathanw 			KDASSERT(ifp->if_capenable & IFCAP_CSUM_UDPv4);
   1330  1.24.2.2   nathanw 			SIP_EVCNT_INCR(&sc->sc_ev_txudpsum);
   1331  1.24.2.2   nathanw 			extsts |= htole32(EXTSTS_UDPPKT);
   1332  1.24.2.2   nathanw 		}
   1333  1.24.2.2   nathanw 		sc->sc_txdescs[sc->sc_txnext].sipd_extsts |= extsts;
   1334  1.24.2.2   nathanw #endif /* DP83820 */
   1335  1.24.2.2   nathanw 
   1336       1.1   thorpej 		/* Sync the descriptors we're using. */
   1337       1.1   thorpej 		SIP_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
   1338       1.1   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1339       1.1   thorpej 
   1340       1.1   thorpej 		/*
   1341  1.24.2.9   nathanw 		 * The entire packet is set up.  Give the first descrptor
   1342  1.24.2.9   nathanw 		 * to the chip now.
   1343  1.24.2.9   nathanw 		 */
   1344  1.24.2.9   nathanw 		sc->sc_txdescs[sc->sc_txnext].sipd_cmdsts |=
   1345  1.24.2.9   nathanw 		    htole32(CMDSTS_OWN);
   1346  1.24.2.9   nathanw 		SIP_CDTXSYNC(sc, sc->sc_txnext, 1,
   1347  1.24.2.9   nathanw 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1348  1.24.2.9   nathanw 
   1349  1.24.2.9   nathanw 		/*
   1350       1.1   thorpej 		 * Store a pointer to the packet so we can free it later,
   1351       1.1   thorpej 		 * and remember what txdirty will be once the packet is
   1352       1.1   thorpej 		 * done.
   1353       1.1   thorpej 		 */
   1354       1.1   thorpej 		txs->txs_mbuf = m0;
   1355       1.1   thorpej 		txs->txs_firstdesc = sc->sc_txnext;
   1356       1.1   thorpej 		txs->txs_lastdesc = lasttx;
   1357       1.1   thorpej 
   1358       1.1   thorpej 		/* Advance the tx pointer. */
   1359       1.1   thorpej 		sc->sc_txfree -= dmamap->dm_nsegs;
   1360       1.1   thorpej 		sc->sc_txnext = nexttx;
   1361       1.1   thorpej 
   1362  1.24.2.8   nathanw 		SIMPLEQ_REMOVE_HEAD(&sc->sc_txfreeq, txs_q);
   1363       1.1   thorpej 		SIMPLEQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q);
   1364       1.1   thorpej 
   1365       1.1   thorpej #if NBPFILTER > 0
   1366       1.1   thorpej 		/*
   1367       1.1   thorpej 		 * Pass the packet to any BPF listeners.
   1368       1.1   thorpej 		 */
   1369       1.1   thorpej 		if (ifp->if_bpf)
   1370       1.1   thorpej 			bpf_mtap(ifp->if_bpf, m0);
   1371       1.1   thorpej #endif /* NBPFILTER > 0 */
   1372       1.1   thorpej 	}
   1373       1.1   thorpej 
   1374       1.1   thorpej 	if (txs == NULL || sc->sc_txfree == 0) {
   1375       1.1   thorpej 		/* No more slots left; notify upper layer. */
   1376       1.1   thorpej 		ifp->if_flags |= IFF_OACTIVE;
   1377       1.1   thorpej 	}
   1378       1.1   thorpej 
   1379       1.1   thorpej 	if (sc->sc_txfree != ofree) {
   1380       1.1   thorpej 		/*
   1381  1.24.2.2   nathanw 		 * Start the transmit process.  Note, the manual says
   1382  1.24.2.2   nathanw 		 * that if there are no pending transmissions in the
   1383  1.24.2.2   nathanw 		 * chip's internal queue (indicated by TXE being clear),
   1384  1.24.2.2   nathanw 		 * then the driver software must set the TXDP to the
   1385  1.24.2.2   nathanw 		 * first descriptor to be transmitted.  However, if we
   1386  1.24.2.2   nathanw 		 * do this, it causes serious performance degredation on
   1387  1.24.2.2   nathanw 		 * the DP83820 under load, not setting TXDP doesn't seem
   1388  1.24.2.2   nathanw 		 * to adversely affect the SiS 900 or DP83815.
   1389  1.24.2.2   nathanw 		 *
   1390  1.24.2.2   nathanw 		 * Well, I guess it wouldn't be the first time a manual
   1391  1.24.2.2   nathanw 		 * has lied -- and they could be speaking of the NULL-
   1392  1.24.2.2   nathanw 		 * terminated descriptor list case, rather than OWN-
   1393  1.24.2.2   nathanw 		 * terminated rings.
   1394  1.24.2.2   nathanw 		 */
   1395  1.24.2.2   nathanw #if 0
   1396       1.1   thorpej 		if ((bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CR) &
   1397       1.1   thorpej 		     CR_TXE) == 0) {
   1398       1.1   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXDP,
   1399       1.1   thorpej 			    SIP_CDTXADDR(sc, firsttx));
   1400       1.1   thorpej 			bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_TXE);
   1401       1.1   thorpej 		}
   1402  1.24.2.2   nathanw #else
   1403  1.24.2.2   nathanw 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_TXE);
   1404  1.24.2.2   nathanw #endif
   1405       1.1   thorpej 
   1406       1.1   thorpej 		/* Set a watchdog timer in case the chip flakes out. */
   1407       1.1   thorpej 		ifp->if_timer = 5;
   1408       1.1   thorpej 	}
   1409       1.1   thorpej }
   1410       1.1   thorpej 
   1411       1.1   thorpej /*
   1412       1.1   thorpej  * sip_watchdog:	[ifnet interface function]
   1413       1.1   thorpej  *
   1414       1.1   thorpej  *	Watchdog timer handler.
   1415       1.1   thorpej  */
   1416       1.1   thorpej void
   1417  1.24.2.2   nathanw SIP_DECL(watchdog)(struct ifnet *ifp)
   1418       1.1   thorpej {
   1419       1.1   thorpej 	struct sip_softc *sc = ifp->if_softc;
   1420       1.1   thorpej 
   1421       1.1   thorpej 	/*
   1422       1.1   thorpej 	 * The chip seems to ignore the CMDSTS_INTR bit sometimes!
   1423       1.1   thorpej 	 * If we get a timeout, try and sweep up transmit descriptors.
   1424       1.1   thorpej 	 * If we manage to sweep them all up, ignore the lack of
   1425       1.1   thorpej 	 * interrupt.
   1426       1.1   thorpej 	 */
   1427  1.24.2.2   nathanw 	SIP_DECL(txintr)(sc);
   1428       1.1   thorpej 
   1429       1.1   thorpej 	if (sc->sc_txfree != SIP_NTXDESC) {
   1430       1.1   thorpej 		printf("%s: device timeout\n", sc->sc_dev.dv_xname);
   1431       1.1   thorpej 		ifp->if_oerrors++;
   1432       1.1   thorpej 
   1433       1.1   thorpej 		/* Reset the interface. */
   1434  1.24.2.2   nathanw 		(void) SIP_DECL(init)(ifp);
   1435       1.1   thorpej 	} else if (ifp->if_flags & IFF_DEBUG)
   1436       1.1   thorpej 		printf("%s: recovered from device timeout\n",
   1437       1.1   thorpej 		    sc->sc_dev.dv_xname);
   1438       1.1   thorpej 
   1439       1.1   thorpej 	/* Try to get more packets going. */
   1440  1.24.2.2   nathanw 	SIP_DECL(start)(ifp);
   1441       1.1   thorpej }
   1442       1.1   thorpej 
   1443       1.1   thorpej /*
   1444       1.1   thorpej  * sip_ioctl:		[ifnet interface function]
   1445       1.1   thorpej  *
   1446       1.1   thorpej  *	Handle control requests from the operator.
   1447       1.1   thorpej  */
   1448       1.1   thorpej int
   1449  1.24.2.2   nathanw SIP_DECL(ioctl)(struct ifnet *ifp, u_long cmd, caddr_t data)
   1450       1.1   thorpej {
   1451       1.1   thorpej 	struct sip_softc *sc = ifp->if_softc;
   1452       1.1   thorpej 	struct ifreq *ifr = (struct ifreq *)data;
   1453      1.17   thorpej 	int s, error;
   1454       1.1   thorpej 
   1455       1.1   thorpej 	s = splnet();
   1456       1.1   thorpej 
   1457       1.1   thorpej 	switch (cmd) {
   1458      1.17   thorpej 	case SIOCSIFMEDIA:
   1459      1.17   thorpej 	case SIOCGIFMEDIA:
   1460      1.17   thorpej 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   1461       1.1   thorpej 		break;
   1462       1.1   thorpej 
   1463      1.17   thorpej 	default:
   1464      1.17   thorpej 		error = ether_ioctl(ifp, cmd, data);
   1465       1.1   thorpej 		if (error == ENETRESET) {
   1466       1.1   thorpej 			/*
   1467       1.1   thorpej 			 * Multicast list has changed; set the hardware filter
   1468       1.1   thorpej 			 * accordingly.
   1469       1.1   thorpej 			 */
   1470      1.15   thorpej 			(*sc->sc_model->sip_variant->sipv_set_filter)(sc);
   1471       1.1   thorpej 			error = 0;
   1472       1.1   thorpej 		}
   1473       1.1   thorpej 		break;
   1474       1.1   thorpej 	}
   1475       1.1   thorpej 
   1476       1.1   thorpej 	/* Try to get more packets going. */
   1477  1.24.2.2   nathanw 	SIP_DECL(start)(ifp);
   1478       1.1   thorpej 
   1479       1.1   thorpej 	splx(s);
   1480       1.1   thorpej 	return (error);
   1481       1.1   thorpej }
   1482       1.1   thorpej 
   1483       1.1   thorpej /*
   1484       1.1   thorpej  * sip_intr:
   1485       1.1   thorpej  *
   1486       1.1   thorpej  *	Interrupt service routine.
   1487       1.1   thorpej  */
   1488       1.1   thorpej int
   1489  1.24.2.2   nathanw SIP_DECL(intr)(void *arg)
   1490       1.1   thorpej {
   1491       1.1   thorpej 	struct sip_softc *sc = arg;
   1492       1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1493       1.1   thorpej 	u_int32_t isr;
   1494       1.1   thorpej 	int handled = 0;
   1495       1.1   thorpej 
   1496       1.1   thorpej 	for (;;) {
   1497       1.1   thorpej 		/* Reading clears interrupt. */
   1498       1.1   thorpej 		isr = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ISR);
   1499       1.1   thorpej 		if ((isr & sc->sc_imr) == 0)
   1500       1.1   thorpej 			break;
   1501       1.1   thorpej 
   1502       1.1   thorpej 		handled = 1;
   1503       1.1   thorpej 
   1504       1.1   thorpej 		if (isr & (ISR_RXORN|ISR_RXIDLE|ISR_RXDESC)) {
   1505  1.24.2.2   nathanw 			SIP_EVCNT_INCR(&sc->sc_ev_rxintr);
   1506  1.24.2.2   nathanw 
   1507       1.1   thorpej 			/* Grab any new packets. */
   1508  1.24.2.2   nathanw 			SIP_DECL(rxintr)(sc);
   1509       1.1   thorpej 
   1510       1.1   thorpej 			if (isr & ISR_RXORN) {
   1511       1.1   thorpej 				printf("%s: receive FIFO overrun\n",
   1512       1.1   thorpej 				    sc->sc_dev.dv_xname);
   1513       1.1   thorpej 
   1514       1.1   thorpej 				/* XXX adjust rx_drain_thresh? */
   1515       1.1   thorpej 			}
   1516       1.1   thorpej 
   1517       1.1   thorpej 			if (isr & ISR_RXIDLE) {
   1518       1.1   thorpej 				printf("%s: receive ring overrun\n",
   1519       1.1   thorpej 				    sc->sc_dev.dv_xname);
   1520       1.1   thorpej 
   1521       1.1   thorpej 				/* Get the receive process going again. */
   1522       1.1   thorpej 				bus_space_write_4(sc->sc_st, sc->sc_sh,
   1523       1.1   thorpej 				    SIP_RXDP, SIP_CDRXADDR(sc, sc->sc_rxptr));
   1524       1.1   thorpej 				bus_space_write_4(sc->sc_st, sc->sc_sh,
   1525       1.1   thorpej 				    SIP_CR, CR_RXE);
   1526       1.1   thorpej 			}
   1527       1.1   thorpej 		}
   1528       1.1   thorpej 
   1529  1.24.2.9   nathanw 		if (isr & (ISR_TXURN|ISR_TXDESC|ISR_TXIDLE)) {
   1530  1.24.2.9   nathanw #ifdef SIP_EVENT_COUNTERS
   1531  1.24.2.9   nathanw 			if (isr & ISR_TXDESC)
   1532  1.24.2.9   nathanw 				SIP_EVCNT_INCR(&sc->sc_ev_txdintr);
   1533  1.24.2.9   nathanw 			else if (isr & ISR_TXIDLE)
   1534  1.24.2.9   nathanw 				SIP_EVCNT_INCR(&sc->sc_ev_txiintr);
   1535  1.24.2.9   nathanw #endif
   1536  1.24.2.2   nathanw 
   1537       1.1   thorpej 			/* Sweep up transmit descriptors. */
   1538  1.24.2.2   nathanw 			SIP_DECL(txintr)(sc);
   1539       1.1   thorpej 
   1540       1.1   thorpej 			if (isr & ISR_TXURN) {
   1541       1.1   thorpej 				u_int32_t thresh;
   1542       1.1   thorpej 
   1543       1.1   thorpej 				printf("%s: transmit FIFO underrun",
   1544       1.1   thorpej 				    sc->sc_dev.dv_xname);
   1545       1.1   thorpej 
   1546       1.1   thorpej 				thresh = sc->sc_tx_drain_thresh + 1;
   1547       1.1   thorpej 				if (thresh <= TXCFG_DRTH &&
   1548       1.1   thorpej 				    (thresh * 32) <= (SIP_TXFIFO_SIZE -
   1549       1.1   thorpej 				     (sc->sc_tx_fill_thresh * 32))) {
   1550       1.1   thorpej 					printf("; increasing Tx drain "
   1551       1.1   thorpej 					    "threshold to %u bytes\n",
   1552       1.1   thorpej 					    thresh * 32);
   1553       1.1   thorpej 					sc->sc_tx_drain_thresh = thresh;
   1554  1.24.2.2   nathanw 					(void) SIP_DECL(init)(ifp);
   1555       1.1   thorpej 				} else {
   1556  1.24.2.2   nathanw 					(void) SIP_DECL(init)(ifp);
   1557       1.1   thorpej 					printf("\n");
   1558       1.1   thorpej 				}
   1559       1.1   thorpej 			}
   1560       1.1   thorpej 		}
   1561       1.1   thorpej 
   1562  1.24.2.2   nathanw #if !defined(DP83820)
   1563       1.1   thorpej 		if (sc->sc_imr & (ISR_PAUSE_END|ISR_PAUSE_ST)) {
   1564       1.1   thorpej 			if (isr & ISR_PAUSE_ST) {
   1565       1.1   thorpej 				sc->sc_flags |= SIPF_PAUSED;
   1566       1.1   thorpej 				ifp->if_flags |= IFF_OACTIVE;
   1567       1.1   thorpej 			}
   1568       1.1   thorpej 			if (isr & ISR_PAUSE_END) {
   1569       1.1   thorpej 				sc->sc_flags &= ~SIPF_PAUSED;
   1570       1.1   thorpej 				ifp->if_flags &= ~IFF_OACTIVE;
   1571       1.1   thorpej 			}
   1572       1.1   thorpej 		}
   1573  1.24.2.2   nathanw #endif /* ! DP83820 */
   1574       1.1   thorpej 
   1575       1.1   thorpej 		if (isr & ISR_HIBERR) {
   1576       1.1   thorpej #define	PRINTERR(bit, str)						\
   1577       1.1   thorpej 			if (isr & (bit))				\
   1578       1.1   thorpej 				printf("%s: %s\n", sc->sc_dev.dv_xname, str)
   1579       1.1   thorpej 			PRINTERR(ISR_DPERR, "parity error");
   1580       1.1   thorpej 			PRINTERR(ISR_SSERR, "system error");
   1581       1.1   thorpej 			PRINTERR(ISR_RMABT, "master abort");
   1582       1.1   thorpej 			PRINTERR(ISR_RTABT, "target abort");
   1583       1.1   thorpej 			PRINTERR(ISR_RXSOVR, "receive status FIFO overrun");
   1584  1.24.2.2   nathanw 			(void) SIP_DECL(init)(ifp);
   1585       1.1   thorpej #undef PRINTERR
   1586       1.1   thorpej 		}
   1587       1.1   thorpej 	}
   1588       1.1   thorpej 
   1589       1.1   thorpej 	/* Try to get more packets going. */
   1590  1.24.2.2   nathanw 	SIP_DECL(start)(ifp);
   1591       1.1   thorpej 
   1592       1.1   thorpej 	return (handled);
   1593       1.1   thorpej }
   1594       1.1   thorpej 
   1595       1.1   thorpej /*
   1596       1.1   thorpej  * sip_txintr:
   1597       1.1   thorpej  *
   1598       1.1   thorpej  *	Helper; handle transmit interrupts.
   1599       1.1   thorpej  */
   1600       1.1   thorpej void
   1601  1.24.2.2   nathanw SIP_DECL(txintr)(struct sip_softc *sc)
   1602       1.1   thorpej {
   1603       1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1604       1.1   thorpej 	struct sip_txsoft *txs;
   1605       1.1   thorpej 	u_int32_t cmdsts;
   1606       1.1   thorpej 
   1607       1.1   thorpej 	if ((sc->sc_flags & SIPF_PAUSED) == 0)
   1608       1.1   thorpej 		ifp->if_flags &= ~IFF_OACTIVE;
   1609       1.1   thorpej 
   1610       1.1   thorpej 	/*
   1611       1.1   thorpej 	 * Go through our Tx list and free mbufs for those
   1612       1.1   thorpej 	 * frames which have been transmitted.
   1613       1.1   thorpej 	 */
   1614       1.1   thorpej 	while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
   1615       1.1   thorpej 		SIP_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_dmamap->dm_nsegs,
   1616       1.1   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1617       1.1   thorpej 
   1618      1.14   tsutsui 		cmdsts = le32toh(sc->sc_txdescs[txs->txs_lastdesc].sipd_cmdsts);
   1619       1.1   thorpej 		if (cmdsts & CMDSTS_OWN)
   1620       1.1   thorpej 			break;
   1621       1.1   thorpej 
   1622  1.24.2.8   nathanw 		SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
   1623       1.1   thorpej 
   1624       1.1   thorpej 		sc->sc_txfree += txs->txs_dmamap->dm_nsegs;
   1625       1.1   thorpej 
   1626       1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   1627       1.1   thorpej 		    0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1628       1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   1629       1.1   thorpej 		m_freem(txs->txs_mbuf);
   1630       1.1   thorpej 		txs->txs_mbuf = NULL;
   1631       1.1   thorpej 
   1632       1.1   thorpej 		SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
   1633       1.1   thorpej 
   1634       1.1   thorpej 		/*
   1635       1.1   thorpej 		 * Check for errors and collisions.
   1636       1.1   thorpej 		 */
   1637       1.1   thorpej 		if (cmdsts &
   1638       1.1   thorpej 		    (CMDSTS_Tx_TXA|CMDSTS_Tx_TFU|CMDSTS_Tx_ED|CMDSTS_Tx_EC)) {
   1639  1.24.2.2   nathanw 			ifp->if_oerrors++;
   1640  1.24.2.2   nathanw 			if (cmdsts & CMDSTS_Tx_EC)
   1641  1.24.2.2   nathanw 				ifp->if_collisions += 16;
   1642       1.1   thorpej 			if (ifp->if_flags & IFF_DEBUG) {
   1643  1.24.2.2   nathanw 				if (cmdsts & CMDSTS_Tx_ED)
   1644       1.1   thorpej 					printf("%s: excessive deferral\n",
   1645       1.1   thorpej 					    sc->sc_dev.dv_xname);
   1646  1.24.2.2   nathanw 				if (cmdsts & CMDSTS_Tx_EC)
   1647       1.1   thorpej 					printf("%s: excessive collisions\n",
   1648       1.1   thorpej 					    sc->sc_dev.dv_xname);
   1649       1.1   thorpej 			}
   1650       1.1   thorpej 		} else {
   1651       1.1   thorpej 			/* Packet was transmitted successfully. */
   1652       1.1   thorpej 			ifp->if_opackets++;
   1653       1.1   thorpej 			ifp->if_collisions += CMDSTS_COLLISIONS(cmdsts);
   1654       1.1   thorpej 		}
   1655       1.1   thorpej 	}
   1656       1.1   thorpej 
   1657       1.1   thorpej 	/*
   1658       1.1   thorpej 	 * If there are no more pending transmissions, cancel the watchdog
   1659       1.1   thorpej 	 * timer.
   1660       1.1   thorpej 	 */
   1661  1.24.2.9   nathanw 	if (txs == NULL) {
   1662       1.1   thorpej 		ifp->if_timer = 0;
   1663  1.24.2.9   nathanw 		sc->sc_txwin = 0;
   1664  1.24.2.9   nathanw 	}
   1665       1.1   thorpej }
   1666       1.1   thorpej 
   1667  1.24.2.3   nathanw #if defined(DP83820)
   1668  1.24.2.3   nathanw /*
   1669  1.24.2.3   nathanw  * sip_rxintr:
   1670  1.24.2.3   nathanw  *
   1671  1.24.2.3   nathanw  *	Helper; handle receive interrupts.
   1672  1.24.2.3   nathanw  */
   1673  1.24.2.3   nathanw void
   1674  1.24.2.3   nathanw SIP_DECL(rxintr)(struct sip_softc *sc)
   1675  1.24.2.3   nathanw {
   1676  1.24.2.3   nathanw 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1677  1.24.2.3   nathanw 	struct sip_rxsoft *rxs;
   1678  1.24.2.3   nathanw 	struct mbuf *m, *tailm;
   1679  1.24.2.3   nathanw 	u_int32_t cmdsts, extsts;
   1680  1.24.2.3   nathanw 	int i, len;
   1681  1.24.2.3   nathanw 
   1682  1.24.2.3   nathanw 	for (i = sc->sc_rxptr;; i = SIP_NEXTRX(i)) {
   1683  1.24.2.3   nathanw 		rxs = &sc->sc_rxsoft[i];
   1684  1.24.2.3   nathanw 
   1685  1.24.2.3   nathanw 		SIP_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1686  1.24.2.3   nathanw 
   1687  1.24.2.3   nathanw 		cmdsts = le32toh(sc->sc_rxdescs[i].sipd_cmdsts);
   1688  1.24.2.3   nathanw 		extsts = le32toh(sc->sc_rxdescs[i].sipd_extsts);
   1689  1.24.2.3   nathanw 
   1690  1.24.2.3   nathanw 		/*
   1691  1.24.2.3   nathanw 		 * NOTE: OWN is set if owned by _consumer_.  We're the
   1692  1.24.2.3   nathanw 		 * consumer of the receive ring, so if the bit is clear,
   1693  1.24.2.3   nathanw 		 * we have processed all of the packets.
   1694  1.24.2.3   nathanw 		 */
   1695  1.24.2.3   nathanw 		if ((cmdsts & CMDSTS_OWN) == 0) {
   1696  1.24.2.3   nathanw 			/*
   1697  1.24.2.3   nathanw 			 * We have processed all of the receive buffers.
   1698  1.24.2.3   nathanw 			 */
   1699  1.24.2.3   nathanw 			break;
   1700  1.24.2.3   nathanw 		}
   1701  1.24.2.3   nathanw 
   1702  1.24.2.3   nathanw 		if (__predict_false(sc->sc_rxdiscard)) {
   1703  1.24.2.3   nathanw 			SIP_INIT_RXDESC(sc, i);
   1704  1.24.2.3   nathanw 			if ((cmdsts & CMDSTS_MORE) == 0) {
   1705  1.24.2.3   nathanw 				/* Reset our state. */
   1706  1.24.2.3   nathanw 				sc->sc_rxdiscard = 0;
   1707  1.24.2.3   nathanw 			}
   1708  1.24.2.3   nathanw 			continue;
   1709  1.24.2.3   nathanw 		}
   1710  1.24.2.3   nathanw 
   1711  1.24.2.3   nathanw 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   1712  1.24.2.3   nathanw 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1713  1.24.2.3   nathanw 
   1714  1.24.2.3   nathanw 		m = rxs->rxs_mbuf;
   1715  1.24.2.3   nathanw 
   1716  1.24.2.3   nathanw 		/*
   1717  1.24.2.3   nathanw 		 * Add a new receive buffer to the ring.
   1718  1.24.2.3   nathanw 		 */
   1719  1.24.2.3   nathanw 		if (SIP_DECL(add_rxbuf)(sc, i) != 0) {
   1720  1.24.2.3   nathanw 			/*
   1721  1.24.2.3   nathanw 			 * Failed, throw away what we've done so
   1722  1.24.2.3   nathanw 			 * far, and discard the rest of the packet.
   1723  1.24.2.3   nathanw 			 */
   1724  1.24.2.3   nathanw 			ifp->if_ierrors++;
   1725  1.24.2.3   nathanw 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   1726  1.24.2.3   nathanw 			    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   1727  1.24.2.3   nathanw 			SIP_INIT_RXDESC(sc, i);
   1728  1.24.2.3   nathanw 			if (cmdsts & CMDSTS_MORE)
   1729  1.24.2.3   nathanw 				sc->sc_rxdiscard = 1;
   1730  1.24.2.3   nathanw 			if (sc->sc_rxhead != NULL)
   1731  1.24.2.3   nathanw 				m_freem(sc->sc_rxhead);
   1732  1.24.2.3   nathanw 			SIP_RXCHAIN_RESET(sc);
   1733  1.24.2.3   nathanw 			continue;
   1734  1.24.2.3   nathanw 		}
   1735  1.24.2.3   nathanw 
   1736  1.24.2.3   nathanw 		SIP_RXCHAIN_LINK(sc, m);
   1737  1.24.2.3   nathanw 
   1738  1.24.2.3   nathanw 		/*
   1739  1.24.2.3   nathanw 		 * If this is not the end of the packet, keep
   1740  1.24.2.3   nathanw 		 * looking.
   1741  1.24.2.3   nathanw 		 */
   1742  1.24.2.3   nathanw 		if (cmdsts & CMDSTS_MORE) {
   1743  1.24.2.3   nathanw 			sc->sc_rxlen += m->m_len;
   1744  1.24.2.3   nathanw 			continue;
   1745  1.24.2.3   nathanw 		}
   1746  1.24.2.3   nathanw 
   1747  1.24.2.3   nathanw 		/*
   1748  1.24.2.3   nathanw 		 * Okay, we have the entire packet now...
   1749  1.24.2.3   nathanw 		 */
   1750  1.24.2.3   nathanw 		*sc->sc_rxtailp = NULL;
   1751  1.24.2.3   nathanw 		m = sc->sc_rxhead;
   1752  1.24.2.3   nathanw 		tailm = sc->sc_rxtail;
   1753  1.24.2.3   nathanw 
   1754  1.24.2.3   nathanw 		SIP_RXCHAIN_RESET(sc);
   1755  1.24.2.3   nathanw 
   1756  1.24.2.3   nathanw 		/*
   1757  1.24.2.3   nathanw 		 * If an error occurred, update stats and drop the packet.
   1758  1.24.2.3   nathanw 		 */
   1759  1.24.2.3   nathanw 		if (cmdsts & (CMDSTS_Rx_RXA|CMDSTS_Rx_RUNT|
   1760  1.24.2.3   nathanw 		    CMDSTS_Rx_ISE|CMDSTS_Rx_CRCE|CMDSTS_Rx_FAE)) {
   1761  1.24.2.3   nathanw 			ifp->if_ierrors++;
   1762  1.24.2.3   nathanw 			if ((cmdsts & CMDSTS_Rx_RXA) != 0 &&
   1763  1.24.2.3   nathanw 			    (cmdsts & CMDSTS_Rx_RXO) == 0) {
   1764  1.24.2.3   nathanw 				/* Receive overrun handled elsewhere. */
   1765  1.24.2.3   nathanw 				printf("%s: receive descriptor error\n",
   1766  1.24.2.3   nathanw 				    sc->sc_dev.dv_xname);
   1767  1.24.2.3   nathanw 			}
   1768  1.24.2.3   nathanw #define	PRINTERR(bit, str)						\
   1769  1.24.2.3   nathanw 			if (cmdsts & (bit))				\
   1770  1.24.2.3   nathanw 				printf("%s: %s\n", sc->sc_dev.dv_xname, str)
   1771  1.24.2.3   nathanw 			PRINTERR(CMDSTS_Rx_RUNT, "runt packet");
   1772  1.24.2.3   nathanw 			PRINTERR(CMDSTS_Rx_ISE, "invalid symbol error");
   1773  1.24.2.3   nathanw 			PRINTERR(CMDSTS_Rx_CRCE, "CRC error");
   1774  1.24.2.3   nathanw 			PRINTERR(CMDSTS_Rx_FAE, "frame alignment error");
   1775  1.24.2.3   nathanw #undef PRINTERR
   1776  1.24.2.3   nathanw 			m_freem(m);
   1777  1.24.2.3   nathanw 			continue;
   1778  1.24.2.3   nathanw 		}
   1779  1.24.2.3   nathanw 
   1780  1.24.2.3   nathanw 		/*
   1781  1.24.2.3   nathanw 		 * No errors.
   1782  1.24.2.3   nathanw 		 *
   1783  1.24.2.3   nathanw 		 * Note, the DP83820 includes the CRC with
   1784  1.24.2.3   nathanw 		 * every packet.
   1785  1.24.2.3   nathanw 		 */
   1786  1.24.2.3   nathanw 		len = CMDSTS_SIZE(cmdsts);
   1787  1.24.2.3   nathanw 		tailm->m_len = len - sc->sc_rxlen;
   1788  1.24.2.3   nathanw 
   1789  1.24.2.3   nathanw 		/*
   1790  1.24.2.3   nathanw 		 * If the packet is small enough to fit in a
   1791  1.24.2.3   nathanw 		 * single header mbuf, allocate one and copy
   1792  1.24.2.3   nathanw 		 * the data into it.  This greatly reduces
   1793  1.24.2.3   nathanw 		 * memory consumption when we receive lots
   1794  1.24.2.3   nathanw 		 * of small packets.
   1795  1.24.2.3   nathanw 		 */
   1796  1.24.2.3   nathanw 		if (SIP_DECL(copy_small) != 0 && len <= (MHLEN - 2)) {
   1797  1.24.2.3   nathanw 			struct mbuf *nm;
   1798  1.24.2.3   nathanw 			MGETHDR(nm, M_DONTWAIT, MT_DATA);
   1799  1.24.2.3   nathanw 			if (nm == NULL) {
   1800  1.24.2.3   nathanw 				ifp->if_ierrors++;
   1801  1.24.2.3   nathanw 				m_freem(m);
   1802  1.24.2.3   nathanw 				continue;
   1803  1.24.2.3   nathanw 			}
   1804  1.24.2.3   nathanw 			nm->m_data += 2;
   1805  1.24.2.3   nathanw 			nm->m_pkthdr.len = nm->m_len = len;
   1806  1.24.2.3   nathanw 			m_copydata(m, 0, len, mtod(nm, caddr_t));
   1807  1.24.2.3   nathanw 			m_freem(m);
   1808  1.24.2.3   nathanw 			m = nm;
   1809  1.24.2.3   nathanw 		}
   1810  1.24.2.3   nathanw #ifndef __NO_STRICT_ALIGNMENT
   1811  1.24.2.3   nathanw 		else {
   1812  1.24.2.3   nathanw 			/*
   1813  1.24.2.3   nathanw 			 * The DP83820's receive buffers must be 4-byte
   1814  1.24.2.3   nathanw 			 * aligned.  But this means that the data after
   1815  1.24.2.3   nathanw 			 * the Ethernet header is misaligned.  To compensate,
   1816  1.24.2.3   nathanw 			 * we have artificially shortened the buffer size
   1817  1.24.2.3   nathanw 			 * in the descriptor, and we do an overlapping copy
   1818  1.24.2.3   nathanw 			 * of the data two bytes further in (in the first
   1819  1.24.2.3   nathanw 			 * buffer of the chain only).
   1820  1.24.2.3   nathanw 			 */
   1821  1.24.2.3   nathanw 			memmove(mtod(m, caddr_t) + 2, mtod(m, caddr_t),
   1822  1.24.2.3   nathanw 			    m->m_len);
   1823  1.24.2.3   nathanw 			m->m_data += 2;
   1824  1.24.2.3   nathanw 		}
   1825  1.24.2.3   nathanw #endif /* ! __NO_STRICT_ALIGNMENT */
   1826  1.24.2.3   nathanw 
   1827  1.24.2.3   nathanw 		/*
   1828  1.24.2.3   nathanw 		 * If VLANs are enabled, VLAN packets have been unwrapped
   1829  1.24.2.3   nathanw 		 * for us.  Associate the tag with the packet.
   1830  1.24.2.3   nathanw 		 */
   1831  1.24.2.3   nathanw 		if (sc->sc_ethercom.ec_nvlans != 0 &&
   1832  1.24.2.3   nathanw 		    (extsts & EXTSTS_VPKT) != 0) {
   1833  1.24.2.3   nathanw 			struct mbuf *vtag;
   1834  1.24.2.3   nathanw 
   1835  1.24.2.3   nathanw 			vtag = m_aux_add(m, AF_LINK, ETHERTYPE_VLAN);
   1836  1.24.2.3   nathanw 			if (vtag == NULL) {
   1837  1.24.2.3   nathanw 				ifp->if_ierrors++;
   1838  1.24.2.3   nathanw 				printf("%s: unable to allocate VLAN tag\n",
   1839  1.24.2.3   nathanw 				    sc->sc_dev.dv_xname);
   1840  1.24.2.3   nathanw 				m_freem(m);
   1841  1.24.2.3   nathanw 				continue;
   1842  1.24.2.3   nathanw 			}
   1843  1.24.2.3   nathanw 
   1844  1.24.2.3   nathanw 			*mtod(vtag, int *) = ntohs(extsts & EXTSTS_VTCI);
   1845  1.24.2.3   nathanw 			vtag->m_len = sizeof(int);
   1846  1.24.2.3   nathanw 		}
   1847  1.24.2.3   nathanw 
   1848  1.24.2.3   nathanw 		/*
   1849  1.24.2.3   nathanw 		 * Set the incoming checksum information for the
   1850  1.24.2.3   nathanw 		 * packet.
   1851  1.24.2.3   nathanw 		 */
   1852  1.24.2.3   nathanw 		if ((extsts & EXTSTS_IPPKT) != 0) {
   1853  1.24.2.3   nathanw 			SIP_EVCNT_INCR(&sc->sc_ev_rxipsum);
   1854  1.24.2.3   nathanw 			m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
   1855  1.24.2.3   nathanw 			if (extsts & EXTSTS_Rx_IPERR)
   1856  1.24.2.3   nathanw 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
   1857  1.24.2.3   nathanw 			if (extsts & EXTSTS_TCPPKT) {
   1858  1.24.2.3   nathanw 				SIP_EVCNT_INCR(&sc->sc_ev_rxtcpsum);
   1859  1.24.2.3   nathanw 				m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
   1860  1.24.2.3   nathanw 				if (extsts & EXTSTS_Rx_TCPERR)
   1861  1.24.2.3   nathanw 					m->m_pkthdr.csum_flags |=
   1862  1.24.2.3   nathanw 					    M_CSUM_TCP_UDP_BAD;
   1863  1.24.2.3   nathanw 			} else if (extsts & EXTSTS_UDPPKT) {
   1864  1.24.2.3   nathanw 				SIP_EVCNT_INCR(&sc->sc_ev_rxudpsum);
   1865  1.24.2.3   nathanw 				m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
   1866  1.24.2.3   nathanw 				if (extsts & EXTSTS_Rx_UDPERR)
   1867  1.24.2.3   nathanw 					m->m_pkthdr.csum_flags |=
   1868  1.24.2.3   nathanw 					    M_CSUM_TCP_UDP_BAD;
   1869  1.24.2.3   nathanw 			}
   1870  1.24.2.3   nathanw 		}
   1871  1.24.2.3   nathanw 
   1872  1.24.2.3   nathanw 		ifp->if_ipackets++;
   1873  1.24.2.3   nathanw 		m->m_flags |= M_HASFCS;
   1874  1.24.2.3   nathanw 		m->m_pkthdr.rcvif = ifp;
   1875  1.24.2.3   nathanw 		m->m_pkthdr.len = len;
   1876  1.24.2.3   nathanw 
   1877  1.24.2.3   nathanw #if NBPFILTER > 0
   1878  1.24.2.3   nathanw 		/*
   1879  1.24.2.3   nathanw 		 * Pass this up to any BPF listeners, but only
   1880  1.24.2.3   nathanw 		 * pass if up the stack if it's for us.
   1881  1.24.2.3   nathanw 		 */
   1882  1.24.2.3   nathanw 		if (ifp->if_bpf)
   1883  1.24.2.3   nathanw 			bpf_mtap(ifp->if_bpf, m);
   1884  1.24.2.3   nathanw #endif /* NBPFILTER > 0 */
   1885  1.24.2.3   nathanw 
   1886  1.24.2.3   nathanw 		/* Pass it on. */
   1887  1.24.2.3   nathanw 		(*ifp->if_input)(ifp, m);
   1888  1.24.2.3   nathanw 	}
   1889  1.24.2.3   nathanw 
   1890  1.24.2.3   nathanw 	/* Update the receive pointer. */
   1891  1.24.2.3   nathanw 	sc->sc_rxptr = i;
   1892  1.24.2.3   nathanw }
   1893  1.24.2.3   nathanw #else /* ! DP83820 */
   1894       1.1   thorpej /*
   1895       1.1   thorpej  * sip_rxintr:
   1896       1.1   thorpej  *
   1897       1.1   thorpej  *	Helper; handle receive interrupts.
   1898       1.1   thorpej  */
   1899       1.1   thorpej void
   1900  1.24.2.2   nathanw SIP_DECL(rxintr)(struct sip_softc *sc)
   1901       1.1   thorpej {
   1902       1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1903       1.1   thorpej 	struct sip_rxsoft *rxs;
   1904       1.1   thorpej 	struct mbuf *m;
   1905       1.1   thorpej 	u_int32_t cmdsts;
   1906       1.1   thorpej 	int i, len;
   1907       1.1   thorpej 
   1908       1.1   thorpej 	for (i = sc->sc_rxptr;; i = SIP_NEXTRX(i)) {
   1909       1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   1910       1.1   thorpej 
   1911       1.1   thorpej 		SIP_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   1912       1.1   thorpej 
   1913      1.14   tsutsui 		cmdsts = le32toh(sc->sc_rxdescs[i].sipd_cmdsts);
   1914       1.1   thorpej 
   1915       1.1   thorpej 		/*
   1916       1.1   thorpej 		 * NOTE: OWN is set if owned by _consumer_.  We're the
   1917       1.1   thorpej 		 * consumer of the receive ring, so if the bit is clear,
   1918       1.1   thorpej 		 * we have processed all of the packets.
   1919       1.1   thorpej 		 */
   1920       1.1   thorpej 		if ((cmdsts & CMDSTS_OWN) == 0) {
   1921       1.1   thorpej 			/*
   1922       1.1   thorpej 			 * We have processed all of the receive buffers.
   1923       1.1   thorpej 			 */
   1924       1.1   thorpej 			break;
   1925       1.1   thorpej 		}
   1926       1.1   thorpej 
   1927       1.1   thorpej 		/*
   1928       1.1   thorpej 		 * If any collisions were seen on the wire, count one.
   1929       1.1   thorpej 		 */
   1930       1.1   thorpej 		if (cmdsts & CMDSTS_Rx_COL)
   1931       1.1   thorpej 			ifp->if_collisions++;
   1932       1.1   thorpej 
   1933       1.1   thorpej 		/*
   1934       1.1   thorpej 		 * If an error occurred, update stats, clear the status
   1935       1.1   thorpej 		 * word, and leave the packet buffer in place.  It will
   1936       1.1   thorpej 		 * simply be reused the next time the ring comes around.
   1937       1.1   thorpej 		 */
   1938  1.24.2.3   nathanw 		if (cmdsts & (CMDSTS_Rx_RXA|CMDSTS_Rx_RUNT|
   1939       1.1   thorpej 		    CMDSTS_Rx_ISE|CMDSTS_Rx_CRCE|CMDSTS_Rx_FAE)) {
   1940       1.1   thorpej 			ifp->if_ierrors++;
   1941       1.1   thorpej 			if ((cmdsts & CMDSTS_Rx_RXA) != 0 &&
   1942       1.1   thorpej 			    (cmdsts & CMDSTS_Rx_RXO) == 0) {
   1943       1.1   thorpej 				/* Receive overrun handled elsewhere. */
   1944       1.1   thorpej 				printf("%s: receive descriptor error\n",
   1945       1.1   thorpej 				    sc->sc_dev.dv_xname);
   1946       1.1   thorpej 			}
   1947       1.1   thorpej #define	PRINTERR(bit, str)						\
   1948       1.1   thorpej 			if (cmdsts & (bit))				\
   1949       1.1   thorpej 				printf("%s: %s\n", sc->sc_dev.dv_xname, str)
   1950       1.1   thorpej 			PRINTERR(CMDSTS_Rx_RUNT, "runt packet");
   1951       1.1   thorpej 			PRINTERR(CMDSTS_Rx_ISE, "invalid symbol error");
   1952       1.1   thorpej 			PRINTERR(CMDSTS_Rx_CRCE, "CRC error");
   1953       1.1   thorpej 			PRINTERR(CMDSTS_Rx_FAE, "frame alignment error");
   1954       1.1   thorpej #undef PRINTERR
   1955       1.1   thorpej 			SIP_INIT_RXDESC(sc, i);
   1956       1.1   thorpej 			continue;
   1957       1.1   thorpej 		}
   1958       1.1   thorpej 
   1959       1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   1960       1.1   thorpej 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1961       1.1   thorpej 
   1962       1.1   thorpej 		/*
   1963       1.1   thorpej 		 * No errors; receive the packet.  Note, the SiS 900
   1964      1.18   thorpej 		 * includes the CRC with every packet.
   1965       1.1   thorpej 		 */
   1966      1.18   thorpej 		len = CMDSTS_SIZE(cmdsts);
   1967       1.1   thorpej 
   1968       1.1   thorpej #ifdef __NO_STRICT_ALIGNMENT
   1969       1.1   thorpej 		/*
   1970       1.2   thorpej 		 * If the packet is small enough to fit in a
   1971       1.2   thorpej 		 * single header mbuf, allocate one and copy
   1972       1.2   thorpej 		 * the data into it.  This greatly reduces
   1973       1.2   thorpej 		 * memory consumption when we receive lots
   1974       1.2   thorpej 		 * of small packets.
   1975       1.2   thorpej 		 *
   1976       1.2   thorpej 		 * Otherwise, we add a new buffer to the receive
   1977       1.2   thorpej 		 * chain.  If this fails, we drop the packet and
   1978       1.2   thorpej 		 * recycle the old buffer.
   1979       1.1   thorpej 		 */
   1980  1.24.2.2   nathanw 		if (SIP_DECL(copy_small) != 0 && len <= MHLEN) {
   1981       1.2   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
   1982       1.2   thorpej 			if (m == NULL)
   1983       1.2   thorpej 				goto dropit;
   1984       1.2   thorpej 			memcpy(mtod(m, caddr_t),
   1985       1.2   thorpej 			    mtod(rxs->rxs_mbuf, caddr_t), len);
   1986       1.1   thorpej 			SIP_INIT_RXDESC(sc, i);
   1987       1.1   thorpej 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   1988       1.2   thorpej 			    rxs->rxs_dmamap->dm_mapsize,
   1989       1.2   thorpej 			    BUS_DMASYNC_PREREAD);
   1990       1.2   thorpej 		} else {
   1991       1.2   thorpej 			m = rxs->rxs_mbuf;
   1992  1.24.2.2   nathanw 			if (SIP_DECL(add_rxbuf)(sc, i) != 0) {
   1993       1.2   thorpej  dropit:
   1994       1.2   thorpej 				ifp->if_ierrors++;
   1995       1.2   thorpej 				SIP_INIT_RXDESC(sc, i);
   1996       1.2   thorpej 				bus_dmamap_sync(sc->sc_dmat,
   1997       1.2   thorpej 				    rxs->rxs_dmamap, 0,
   1998       1.2   thorpej 				    rxs->rxs_dmamap->dm_mapsize,
   1999       1.2   thorpej 				    BUS_DMASYNC_PREREAD);
   2000       1.2   thorpej 				continue;
   2001       1.2   thorpej 			}
   2002       1.1   thorpej 		}
   2003       1.1   thorpej #else
   2004       1.1   thorpej 		/*
   2005       1.1   thorpej 		 * The SiS 900's receive buffers must be 4-byte aligned.
   2006       1.1   thorpej 		 * But this means that the data after the Ethernet header
   2007       1.1   thorpej 		 * is misaligned.  We must allocate a new buffer and
   2008       1.1   thorpej 		 * copy the data, shifted forward 2 bytes.
   2009       1.1   thorpej 		 */
   2010       1.1   thorpej 		MGETHDR(m, M_DONTWAIT, MT_DATA);
   2011       1.1   thorpej 		if (m == NULL) {
   2012       1.1   thorpej  dropit:
   2013       1.1   thorpej 			ifp->if_ierrors++;
   2014       1.1   thorpej 			SIP_INIT_RXDESC(sc, i);
   2015       1.1   thorpej 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2016       1.1   thorpej 			    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   2017       1.1   thorpej 			continue;
   2018       1.1   thorpej 		}
   2019       1.1   thorpej 		if (len > (MHLEN - 2)) {
   2020       1.1   thorpej 			MCLGET(m, M_DONTWAIT);
   2021       1.1   thorpej 			if ((m->m_flags & M_EXT) == 0) {
   2022       1.1   thorpej 				m_freem(m);
   2023       1.1   thorpej 				goto dropit;
   2024       1.1   thorpej 			}
   2025       1.1   thorpej 		}
   2026       1.1   thorpej 		m->m_data += 2;
   2027       1.1   thorpej 
   2028       1.1   thorpej 		/*
   2029       1.1   thorpej 		 * Note that we use clusters for incoming frames, so the
   2030       1.1   thorpej 		 * buffer is virtually contiguous.
   2031       1.1   thorpej 		 */
   2032       1.1   thorpej 		memcpy(mtod(m, caddr_t), mtod(rxs->rxs_mbuf, caddr_t), len);
   2033       1.1   thorpej 
   2034       1.1   thorpej 		/* Allow the receive descriptor to continue using its mbuf. */
   2035       1.1   thorpej 		SIP_INIT_RXDESC(sc, i);
   2036       1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2037       1.1   thorpej 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   2038       1.1   thorpej #endif /* __NO_STRICT_ALIGNMENT */
   2039       1.1   thorpej 
   2040       1.1   thorpej 		ifp->if_ipackets++;
   2041      1.18   thorpej 		m->m_flags |= M_HASFCS;
   2042       1.1   thorpej 		m->m_pkthdr.rcvif = ifp;
   2043       1.1   thorpej 		m->m_pkthdr.len = m->m_len = len;
   2044       1.1   thorpej 
   2045       1.1   thorpej #if NBPFILTER > 0
   2046       1.1   thorpej 		/*
   2047       1.1   thorpej 		 * Pass this up to any BPF listeners, but only
   2048       1.1   thorpej 		 * pass if up the stack if it's for us.
   2049       1.1   thorpej 		 */
   2050      1.16   thorpej 		if (ifp->if_bpf)
   2051       1.1   thorpej 			bpf_mtap(ifp->if_bpf, m);
   2052       1.1   thorpej #endif /* NBPFILTER > 0 */
   2053       1.1   thorpej 
   2054       1.1   thorpej 		/* Pass it on. */
   2055       1.1   thorpej 		(*ifp->if_input)(ifp, m);
   2056       1.1   thorpej 	}
   2057       1.1   thorpej 
   2058       1.1   thorpej 	/* Update the receive pointer. */
   2059       1.1   thorpej 	sc->sc_rxptr = i;
   2060       1.1   thorpej }
   2061  1.24.2.3   nathanw #endif /* DP83820 */
   2062       1.1   thorpej 
   2063       1.1   thorpej /*
   2064       1.1   thorpej  * sip_tick:
   2065       1.1   thorpej  *
   2066       1.1   thorpej  *	One second timer, used to tick the MII.
   2067       1.1   thorpej  */
   2068       1.1   thorpej void
   2069  1.24.2.2   nathanw SIP_DECL(tick)(void *arg)
   2070       1.1   thorpej {
   2071       1.1   thorpej 	struct sip_softc *sc = arg;
   2072       1.1   thorpej 	int s;
   2073       1.1   thorpej 
   2074       1.1   thorpej 	s = splnet();
   2075       1.1   thorpej 	mii_tick(&sc->sc_mii);
   2076       1.1   thorpej 	splx(s);
   2077       1.1   thorpej 
   2078  1.24.2.2   nathanw 	callout_reset(&sc->sc_tick_ch, hz, SIP_DECL(tick), sc);
   2079       1.1   thorpej }
   2080       1.1   thorpej 
   2081       1.1   thorpej /*
   2082       1.1   thorpej  * sip_reset:
   2083       1.1   thorpej  *
   2084       1.1   thorpej  *	Perform a soft reset on the SiS 900.
   2085       1.1   thorpej  */
   2086       1.1   thorpej void
   2087  1.24.2.2   nathanw SIP_DECL(reset)(struct sip_softc *sc)
   2088       1.1   thorpej {
   2089       1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   2090       1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   2091       1.1   thorpej 	int i;
   2092       1.1   thorpej 
   2093  1.24.2.6   nathanw 	bus_space_write_4(st, sh, SIP_IER, 0);
   2094  1.24.2.6   nathanw 	bus_space_write_4(st, sh, SIP_IMR, 0);
   2095  1.24.2.6   nathanw 	bus_space_write_4(st, sh, SIP_RFCR, 0);
   2096       1.1   thorpej 	bus_space_write_4(st, sh, SIP_CR, CR_RST);
   2097       1.1   thorpej 
   2098      1.14   tsutsui 	for (i = 0; i < SIP_TIMEOUT; i++) {
   2099      1.14   tsutsui 		if ((bus_space_read_4(st, sh, SIP_CR) & CR_RST) == 0)
   2100      1.14   tsutsui 			break;
   2101       1.1   thorpej 		delay(2);
   2102       1.1   thorpej 	}
   2103       1.1   thorpej 
   2104      1.14   tsutsui 	if (i == SIP_TIMEOUT)
   2105      1.14   tsutsui 		printf("%s: reset failed to complete\n", sc->sc_dev.dv_xname);
   2106      1.14   tsutsui 
   2107      1.14   tsutsui 	delay(1000);
   2108  1.24.2.2   nathanw 
   2109  1.24.2.2   nathanw #ifdef DP83820
   2110  1.24.2.2   nathanw 	/*
   2111  1.24.2.2   nathanw 	 * Set the general purpose I/O bits.  Do it here in case we
   2112  1.24.2.2   nathanw 	 * need to have GPIO set up to talk to the media interface.
   2113  1.24.2.2   nathanw 	 */
   2114  1.24.2.2   nathanw 	bus_space_write_4(st, sh, SIP_GPIOR, sc->sc_gpior);
   2115  1.24.2.2   nathanw 	delay(1000);
   2116  1.24.2.2   nathanw #endif /* DP83820 */
   2117       1.1   thorpej }
   2118       1.1   thorpej 
   2119       1.1   thorpej /*
   2120      1.17   thorpej  * sip_init:		[ ifnet interface function ]
   2121       1.1   thorpej  *
   2122       1.1   thorpej  *	Initialize the interface.  Must be called at splnet().
   2123       1.1   thorpej  */
   2124       1.2   thorpej int
   2125  1.24.2.2   nathanw SIP_DECL(init)(struct ifnet *ifp)
   2126       1.1   thorpej {
   2127      1.17   thorpej 	struct sip_softc *sc = ifp->if_softc;
   2128       1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   2129       1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   2130       1.1   thorpej 	struct sip_txsoft *txs;
   2131       1.2   thorpej 	struct sip_rxsoft *rxs;
   2132       1.1   thorpej 	struct sip_desc *sipd;
   2133  1.24.2.2   nathanw 	u_int32_t reg;
   2134       1.2   thorpej 	int i, error = 0;
   2135       1.1   thorpej 
   2136       1.1   thorpej 	/*
   2137       1.1   thorpej 	 * Cancel any pending I/O.
   2138       1.1   thorpej 	 */
   2139  1.24.2.2   nathanw 	SIP_DECL(stop)(ifp, 0);
   2140       1.1   thorpej 
   2141       1.1   thorpej 	/*
   2142       1.1   thorpej 	 * Reset the chip to a known state.
   2143       1.1   thorpej 	 */
   2144  1.24.2.2   nathanw 	SIP_DECL(reset)(sc);
   2145       1.1   thorpej 
   2146  1.24.2.2   nathanw #if !defined(DP83820)
   2147  1.24.2.6   nathanw 	if (SIP_CHIP_MODEL(sc, PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83815)) {
   2148  1.24.2.1   nathanw 		/*
   2149  1.24.2.1   nathanw 		 * DP83815 manual, page 78:
   2150  1.24.2.1   nathanw 		 *    4.4 Recommended Registers Configuration
   2151  1.24.2.1   nathanw 		 *    For optimum performance of the DP83815, version noted
   2152  1.24.2.1   nathanw 		 *    as DP83815CVNG (SRR = 203h), the listed register
   2153  1.24.2.1   nathanw 		 *    modifications must be followed in sequence...
   2154  1.24.2.1   nathanw 		 *
   2155  1.24.2.1   nathanw 		 * It's not clear if this should be 302h or 203h because that
   2156  1.24.2.1   nathanw 		 * chip name is listed as SRR 302h in the description of the
   2157  1.24.2.1   nathanw 		 * SRR register.  However, my revision 302h DP83815 on the
   2158  1.24.2.1   nathanw 		 * Netgear FA311 purchased in 02/2001 needs these settings
   2159  1.24.2.1   nathanw 		 * to avoid tons of errors in AcceptPerfectMatch (non-
   2160  1.24.2.1   nathanw 		 * IFF_PROMISC) mode.  I do not know if other revisions need
   2161  1.24.2.1   nathanw 		 * this set or not.  [briggs -- 09 March 2001]
   2162  1.24.2.1   nathanw 		 *
   2163  1.24.2.1   nathanw 		 * Note that only the low-order 12 bits of 0xe4 are documented
   2164  1.24.2.1   nathanw 		 * and that this sets reserved bits in that register.
   2165  1.24.2.1   nathanw 		 */
   2166  1.24.2.2   nathanw 		reg = bus_space_read_4(st, sh, SIP_NS_SRR);
   2167  1.24.2.2   nathanw 		if (reg == 0x302) {
   2168  1.24.2.1   nathanw 			bus_space_write_4(st, sh, 0x00cc, 0x0001);
   2169  1.24.2.1   nathanw 			bus_space_write_4(st, sh, 0x00e4, 0x189C);
   2170  1.24.2.1   nathanw 			bus_space_write_4(st, sh, 0x00fc, 0x0000);
   2171  1.24.2.1   nathanw 			bus_space_write_4(st, sh, 0x00f4, 0x5040);
   2172  1.24.2.1   nathanw 			bus_space_write_4(st, sh, 0x00f8, 0x008c);
   2173  1.24.2.1   nathanw 		}
   2174  1.24.2.1   nathanw 	}
   2175  1.24.2.2   nathanw #endif /* ! DP83820 */
   2176  1.24.2.1   nathanw 
   2177       1.1   thorpej 	/*
   2178       1.1   thorpej 	 * Initialize the transmit descriptor ring.
   2179       1.1   thorpej 	 */
   2180       1.1   thorpej 	for (i = 0; i < SIP_NTXDESC; i++) {
   2181       1.1   thorpej 		sipd = &sc->sc_txdescs[i];
   2182       1.1   thorpej 		memset(sipd, 0, sizeof(struct sip_desc));
   2183      1.14   tsutsui 		sipd->sipd_link = htole32(SIP_CDTXADDR(sc, SIP_NEXTTX(i)));
   2184       1.1   thorpej 	}
   2185       1.1   thorpej 	SIP_CDTXSYNC(sc, 0, SIP_NTXDESC,
   2186       1.1   thorpej 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   2187       1.1   thorpej 	sc->sc_txfree = SIP_NTXDESC;
   2188       1.1   thorpej 	sc->sc_txnext = 0;
   2189  1.24.2.9   nathanw 	sc->sc_txwin = 0;
   2190       1.1   thorpej 
   2191       1.1   thorpej 	/*
   2192       1.1   thorpej 	 * Initialize the transmit job descriptors.
   2193       1.1   thorpej 	 */
   2194       1.1   thorpej 	SIMPLEQ_INIT(&sc->sc_txfreeq);
   2195       1.1   thorpej 	SIMPLEQ_INIT(&sc->sc_txdirtyq);
   2196       1.1   thorpej 	for (i = 0; i < SIP_TXQUEUELEN; i++) {
   2197       1.1   thorpej 		txs = &sc->sc_txsoft[i];
   2198       1.1   thorpej 		txs->txs_mbuf = NULL;
   2199       1.1   thorpej 		SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
   2200       1.1   thorpej 	}
   2201       1.1   thorpej 
   2202       1.1   thorpej 	/*
   2203       1.1   thorpej 	 * Initialize the receive descriptor and receive job
   2204       1.2   thorpej 	 * descriptor rings.
   2205       1.1   thorpej 	 */
   2206       1.2   thorpej 	for (i = 0; i < SIP_NRXDESC; i++) {
   2207       1.2   thorpej 		rxs = &sc->sc_rxsoft[i];
   2208       1.2   thorpej 		if (rxs->rxs_mbuf == NULL) {
   2209  1.24.2.2   nathanw 			if ((error = SIP_DECL(add_rxbuf)(sc, i)) != 0) {
   2210       1.2   thorpej 				printf("%s: unable to allocate or map rx "
   2211       1.2   thorpej 				    "buffer %d, error = %d\n",
   2212       1.2   thorpej 				    sc->sc_dev.dv_xname, i, error);
   2213       1.2   thorpej 				/*
   2214       1.2   thorpej 				 * XXX Should attempt to run with fewer receive
   2215       1.2   thorpej 				 * XXX buffers instead of just failing.
   2216       1.2   thorpej 				 */
   2217  1.24.2.2   nathanw 				SIP_DECL(rxdrain)(sc);
   2218       1.2   thorpej 				goto out;
   2219       1.2   thorpej 			}
   2220  1.24.2.3   nathanw 		} else
   2221  1.24.2.3   nathanw 			SIP_INIT_RXDESC(sc, i);
   2222       1.2   thorpej 	}
   2223       1.1   thorpej 	sc->sc_rxptr = 0;
   2224  1.24.2.3   nathanw #ifdef DP83820
   2225  1.24.2.3   nathanw 	sc->sc_rxdiscard = 0;
   2226  1.24.2.3   nathanw 	SIP_RXCHAIN_RESET(sc);
   2227  1.24.2.3   nathanw #endif /* DP83820 */
   2228       1.1   thorpej 
   2229       1.1   thorpej 	/*
   2230  1.24.2.2   nathanw 	 * Set the configuration register; it's already initialized
   2231  1.24.2.2   nathanw 	 * in sip_attach().
   2232       1.1   thorpej 	 */
   2233  1.24.2.2   nathanw 	bus_space_write_4(st, sh, SIP_CFG, sc->sc_cfg);
   2234       1.1   thorpej 
   2235       1.1   thorpej 	/*
   2236       1.1   thorpej 	 * Initialize the prototype TXCFG register.
   2237       1.1   thorpej 	 */
   2238  1.24.2.6   nathanw #if defined(DP83820)
   2239  1.24.2.6   nathanw 	sc->sc_txcfg = TXCFG_MXDMA_512;
   2240  1.24.2.6   nathanw 	sc->sc_rxcfg = RXCFG_MXDMA_512;
   2241  1.24.2.6   nathanw #else
   2242  1.24.2.6   nathanw 	if ((SIP_SIS900_REV(sc, SIS_REV_635) ||
   2243  1.24.2.6   nathanw 	     SIP_SIS900_REV(sc, SIS_REV_900B)) &&
   2244  1.24.2.6   nathanw 	    (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CFG) & CFG_EDBMASTEN)) {
   2245  1.24.2.6   nathanw 		sc->sc_txcfg = TXCFG_MXDMA_64;
   2246  1.24.2.6   nathanw 		sc->sc_rxcfg = RXCFG_MXDMA_64;
   2247  1.24.2.6   nathanw 	} else {
   2248  1.24.2.6   nathanw 		sc->sc_txcfg = TXCFG_MXDMA_512;
   2249  1.24.2.6   nathanw 		sc->sc_rxcfg = RXCFG_MXDMA_512;
   2250  1.24.2.6   nathanw 	}
   2251  1.24.2.6   nathanw #endif /* DP83820 */
   2252  1.24.2.6   nathanw 
   2253  1.24.2.6   nathanw 	sc->sc_txcfg |= TXCFG_ATP |
   2254       1.1   thorpej 	    (sc->sc_tx_fill_thresh << TXCFG_FLTH_SHIFT) |
   2255       1.1   thorpej 	    sc->sc_tx_drain_thresh;
   2256       1.1   thorpej 	bus_space_write_4(st, sh, SIP_TXCFG, sc->sc_txcfg);
   2257       1.1   thorpej 
   2258       1.1   thorpej 	/*
   2259       1.1   thorpej 	 * Initialize the receive drain threshold if we have never
   2260       1.1   thorpej 	 * done so.
   2261       1.1   thorpej 	 */
   2262       1.1   thorpej 	if (sc->sc_rx_drain_thresh == 0) {
   2263       1.1   thorpej 		/*
   2264       1.1   thorpej 		 * XXX This value should be tuned.  This is set to the
   2265       1.1   thorpej 		 * maximum of 248 bytes, and we may be able to improve
   2266       1.1   thorpej 		 * performance by decreasing it (although we should never
   2267       1.1   thorpej 		 * set this value lower than 2; 14 bytes are required to
   2268       1.1   thorpej 		 * filter the packet).
   2269       1.1   thorpej 		 */
   2270       1.1   thorpej 		sc->sc_rx_drain_thresh = RXCFG_DRTH >> RXCFG_DRTH_SHIFT;
   2271       1.1   thorpej 	}
   2272       1.1   thorpej 
   2273       1.1   thorpej 	/*
   2274       1.1   thorpej 	 * Initialize the prototype RXCFG register.
   2275       1.1   thorpej 	 */
   2276  1.24.2.6   nathanw 	sc->sc_rxcfg |= (sc->sc_rx_drain_thresh << RXCFG_DRTH_SHIFT);
   2277       1.1   thorpej 	bus_space_write_4(st, sh, SIP_RXCFG, sc->sc_rxcfg);
   2278       1.1   thorpej 
   2279  1.24.2.2   nathanw #ifdef DP83820
   2280  1.24.2.2   nathanw 	/*
   2281  1.24.2.2   nathanw 	 * Initialize the VLAN/IP receive control register.
   2282  1.24.2.2   nathanw 	 * We enable checksum computation on all incoming
   2283  1.24.2.2   nathanw 	 * packets, and do not reject packets w/ bad checksums.
   2284  1.24.2.2   nathanw 	 */
   2285  1.24.2.2   nathanw 	reg = 0;
   2286  1.24.2.2   nathanw 	if (ifp->if_capenable &
   2287  1.24.2.2   nathanw 	    (IFCAP_CSUM_IPv4|IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
   2288  1.24.2.2   nathanw 		reg |= VRCR_IPEN;
   2289  1.24.2.2   nathanw 	if (sc->sc_ethercom.ec_nvlans != 0)
   2290  1.24.2.2   nathanw 		reg |= VRCR_VTDEN|VRCR_VTREN;
   2291  1.24.2.2   nathanw 	bus_space_write_4(st, sh, SIP_VRCR, reg);
   2292  1.24.2.2   nathanw 
   2293  1.24.2.2   nathanw 	/*
   2294  1.24.2.2   nathanw 	 * Initialize the VLAN/IP transmit control register.
   2295  1.24.2.2   nathanw 	 * We enable outgoing checksum computation on a
   2296  1.24.2.2   nathanw 	 * per-packet basis.
   2297  1.24.2.2   nathanw 	 */
   2298  1.24.2.2   nathanw 	reg = 0;
   2299  1.24.2.2   nathanw 	if (ifp->if_capenable &
   2300  1.24.2.2   nathanw 	    (IFCAP_CSUM_IPv4|IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
   2301  1.24.2.2   nathanw 		reg |= VTCR_PPCHK;
   2302  1.24.2.2   nathanw 	if (sc->sc_ethercom.ec_nvlans != 0)
   2303  1.24.2.2   nathanw 		reg |= VTCR_VPPTI;
   2304  1.24.2.2   nathanw 	bus_space_write_4(st, sh, SIP_VTCR, reg);
   2305  1.24.2.2   nathanw 
   2306  1.24.2.2   nathanw 	/*
   2307  1.24.2.2   nathanw 	 * If we're using VLANs, initialize the VLAN data register.
   2308  1.24.2.2   nathanw 	 * To understand why we bswap the VLAN Ethertype, see section
   2309  1.24.2.2   nathanw 	 * 4.2.36 of the DP83820 manual.
   2310  1.24.2.2   nathanw 	 */
   2311  1.24.2.2   nathanw 	if (sc->sc_ethercom.ec_nvlans != 0)
   2312  1.24.2.2   nathanw 		bus_space_write_4(st, sh, SIP_VDR, bswap16(ETHERTYPE_VLAN));
   2313  1.24.2.2   nathanw #endif /* DP83820 */
   2314  1.24.2.2   nathanw 
   2315       1.1   thorpej 	/*
   2316       1.1   thorpej 	 * Give the transmit and receive rings to the chip.
   2317       1.1   thorpej 	 */
   2318       1.1   thorpej 	bus_space_write_4(st, sh, SIP_TXDP, SIP_CDTXADDR(sc, sc->sc_txnext));
   2319       1.1   thorpej 	bus_space_write_4(st, sh, SIP_RXDP, SIP_CDRXADDR(sc, sc->sc_rxptr));
   2320       1.1   thorpej 
   2321       1.1   thorpej 	/*
   2322       1.1   thorpej 	 * Initialize the interrupt mask.
   2323       1.1   thorpej 	 */
   2324       1.1   thorpej 	sc->sc_imr = ISR_DPERR|ISR_SSERR|ISR_RMABT|ISR_RTABT|ISR_RXSOVR|
   2325  1.24.2.9   nathanw 	    ISR_TXURN|ISR_TXDESC|ISR_TXIDLE|ISR_RXORN|ISR_RXIDLE|ISR_RXDESC;
   2326       1.1   thorpej 	bus_space_write_4(st, sh, SIP_IMR, sc->sc_imr);
   2327       1.1   thorpej 
   2328  1.24.2.6   nathanw 	/* Set up the receive filter. */
   2329  1.24.2.6   nathanw 	(*sc->sc_model->sip_variant->sipv_set_filter)(sc);
   2330  1.24.2.6   nathanw 
   2331       1.1   thorpej 	/*
   2332       1.1   thorpej 	 * Set the current media.  Do this after initializing the prototype
   2333       1.1   thorpej 	 * IMR, since sip_mii_statchg() modifies the IMR for 802.3x flow
   2334       1.1   thorpej 	 * control.
   2335       1.1   thorpej 	 */
   2336       1.1   thorpej 	mii_mediachg(&sc->sc_mii);
   2337       1.1   thorpej 
   2338       1.1   thorpej 	/*
   2339       1.1   thorpej 	 * Enable interrupts.
   2340       1.1   thorpej 	 */
   2341       1.1   thorpej 	bus_space_write_4(st, sh, SIP_IER, IER_IE);
   2342       1.1   thorpej 
   2343       1.1   thorpej 	/*
   2344       1.1   thorpej 	 * Start the transmit and receive processes.
   2345       1.1   thorpej 	 */
   2346       1.1   thorpej 	bus_space_write_4(st, sh, SIP_CR, CR_RXE | CR_TXE);
   2347       1.1   thorpej 
   2348       1.1   thorpej 	/*
   2349       1.1   thorpej 	 * Start the one second MII clock.
   2350       1.1   thorpej 	 */
   2351  1.24.2.2   nathanw 	callout_reset(&sc->sc_tick_ch, hz, SIP_DECL(tick), sc);
   2352       1.1   thorpej 
   2353       1.1   thorpej 	/*
   2354       1.1   thorpej 	 * ...all done!
   2355       1.1   thorpej 	 */
   2356       1.1   thorpej 	ifp->if_flags |= IFF_RUNNING;
   2357       1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   2358       1.2   thorpej 
   2359       1.2   thorpej  out:
   2360       1.2   thorpej 	if (error)
   2361       1.2   thorpej 		printf("%s: interface not running\n", sc->sc_dev.dv_xname);
   2362       1.2   thorpej 	return (error);
   2363       1.2   thorpej }
   2364       1.2   thorpej 
   2365       1.2   thorpej /*
   2366       1.2   thorpej  * sip_drain:
   2367       1.2   thorpej  *
   2368       1.2   thorpej  *	Drain the receive queue.
   2369       1.2   thorpej  */
   2370       1.2   thorpej void
   2371  1.24.2.2   nathanw SIP_DECL(rxdrain)(struct sip_softc *sc)
   2372       1.2   thorpej {
   2373       1.2   thorpej 	struct sip_rxsoft *rxs;
   2374       1.2   thorpej 	int i;
   2375       1.2   thorpej 
   2376       1.2   thorpej 	for (i = 0; i < SIP_NRXDESC; i++) {
   2377       1.2   thorpej 		rxs = &sc->sc_rxsoft[i];
   2378       1.2   thorpej 		if (rxs->rxs_mbuf != NULL) {
   2379       1.2   thorpej 			bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   2380       1.2   thorpej 			m_freem(rxs->rxs_mbuf);
   2381       1.2   thorpej 			rxs->rxs_mbuf = NULL;
   2382       1.2   thorpej 		}
   2383       1.2   thorpej 	}
   2384       1.1   thorpej }
   2385       1.1   thorpej 
   2386       1.1   thorpej /*
   2387      1.17   thorpej  * sip_stop:		[ ifnet interface function ]
   2388       1.1   thorpej  *
   2389       1.1   thorpej  *	Stop transmission on the interface.
   2390       1.1   thorpej  */
   2391       1.1   thorpej void
   2392  1.24.2.2   nathanw SIP_DECL(stop)(struct ifnet *ifp, int disable)
   2393       1.1   thorpej {
   2394      1.17   thorpej 	struct sip_softc *sc = ifp->if_softc;
   2395       1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   2396       1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   2397       1.1   thorpej 	struct sip_txsoft *txs;
   2398       1.1   thorpej 	u_int32_t cmdsts = 0;		/* DEBUG */
   2399       1.1   thorpej 
   2400       1.1   thorpej 	/*
   2401       1.1   thorpej 	 * Stop the one second clock.
   2402       1.1   thorpej 	 */
   2403       1.9   thorpej 	callout_stop(&sc->sc_tick_ch);
   2404       1.4   thorpej 
   2405       1.4   thorpej 	/* Down the MII. */
   2406       1.4   thorpej 	mii_down(&sc->sc_mii);
   2407       1.1   thorpej 
   2408       1.1   thorpej 	/*
   2409       1.1   thorpej 	 * Disable interrupts.
   2410       1.1   thorpej 	 */
   2411       1.1   thorpej 	bus_space_write_4(st, sh, SIP_IER, 0);
   2412       1.1   thorpej 
   2413       1.1   thorpej 	/*
   2414       1.1   thorpej 	 * Stop receiver and transmitter.
   2415       1.1   thorpej 	 */
   2416       1.1   thorpej 	bus_space_write_4(st, sh, SIP_CR, CR_RXD | CR_TXD);
   2417       1.1   thorpej 
   2418       1.1   thorpej 	/*
   2419       1.1   thorpej 	 * Release any queued transmit buffers.
   2420       1.1   thorpej 	 */
   2421       1.1   thorpej 	while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
   2422       1.1   thorpej 		if ((ifp->if_flags & IFF_DEBUG) != 0 &&
   2423       1.1   thorpej 		    SIMPLEQ_NEXT(txs, txs_q) == NULL &&
   2424      1.14   tsutsui 		    (le32toh(sc->sc_txdescs[txs->txs_lastdesc].sipd_cmdsts) &
   2425       1.1   thorpej 		     CMDSTS_INTR) == 0)
   2426       1.1   thorpej 			printf("%s: sip_stop: last descriptor does not "
   2427       1.1   thorpej 			    "have INTR bit set\n", sc->sc_dev.dv_xname);
   2428  1.24.2.8   nathanw 		SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
   2429       1.1   thorpej #ifdef DIAGNOSTIC
   2430       1.1   thorpej 		if (txs->txs_mbuf == NULL) {
   2431       1.1   thorpej 			printf("%s: dirty txsoft with no mbuf chain\n",
   2432       1.1   thorpej 			    sc->sc_dev.dv_xname);
   2433       1.1   thorpej 			panic("sip_stop");
   2434       1.1   thorpej 		}
   2435       1.1   thorpej #endif
   2436       1.1   thorpej 		cmdsts |=		/* DEBUG */
   2437      1.14   tsutsui 		    le32toh(sc->sc_txdescs[txs->txs_lastdesc].sipd_cmdsts);
   2438       1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   2439       1.1   thorpej 		m_freem(txs->txs_mbuf);
   2440       1.1   thorpej 		txs->txs_mbuf = NULL;
   2441       1.1   thorpej 		SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
   2442       1.2   thorpej 	}
   2443       1.2   thorpej 
   2444      1.17   thorpej 	if (disable)
   2445  1.24.2.2   nathanw 		SIP_DECL(rxdrain)(sc);
   2446       1.1   thorpej 
   2447       1.1   thorpej 	/*
   2448       1.1   thorpej 	 * Mark the interface down and cancel the watchdog timer.
   2449       1.1   thorpej 	 */
   2450       1.1   thorpej 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   2451       1.1   thorpej 	ifp->if_timer = 0;
   2452       1.1   thorpej 
   2453       1.1   thorpej 	if ((ifp->if_flags & IFF_DEBUG) != 0 &&
   2454       1.1   thorpej 	    (cmdsts & CMDSTS_INTR) == 0 && sc->sc_txfree != SIP_NTXDESC)
   2455       1.1   thorpej 		printf("%s: sip_stop: no INTR bits set in dirty tx "
   2456       1.1   thorpej 		    "descriptors\n", sc->sc_dev.dv_xname);
   2457       1.1   thorpej }
   2458       1.1   thorpej 
   2459       1.1   thorpej /*
   2460       1.1   thorpej  * sip_read_eeprom:
   2461       1.1   thorpej  *
   2462       1.1   thorpej  *	Read data from the serial EEPROM.
   2463       1.1   thorpej  */
   2464       1.1   thorpej void
   2465  1.24.2.2   nathanw SIP_DECL(read_eeprom)(struct sip_softc *sc, int word, int wordcnt,
   2466  1.24.2.2   nathanw     u_int16_t *data)
   2467       1.1   thorpej {
   2468       1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   2469       1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   2470       1.1   thorpej 	u_int16_t reg;
   2471       1.1   thorpej 	int i, x;
   2472       1.1   thorpej 
   2473       1.1   thorpej 	for (i = 0; i < wordcnt; i++) {
   2474       1.1   thorpej 		/* Send CHIP SELECT. */
   2475       1.1   thorpej 		reg = EROMAR_EECS;
   2476       1.1   thorpej 		bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2477       1.1   thorpej 
   2478       1.1   thorpej 		/* Shift in the READ opcode. */
   2479       1.1   thorpej 		for (x = 3; x > 0; x--) {
   2480       1.1   thorpej 			if (SIP_EEPROM_OPC_READ & (1 << (x - 1)))
   2481       1.1   thorpej 				reg |= EROMAR_EEDI;
   2482       1.1   thorpej 			else
   2483       1.1   thorpej 				reg &= ~EROMAR_EEDI;
   2484       1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2485       1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR,
   2486       1.1   thorpej 			    reg | EROMAR_EESK);
   2487       1.1   thorpej 			delay(4);
   2488       1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2489       1.1   thorpej 			delay(4);
   2490       1.1   thorpej 		}
   2491       1.1   thorpej 
   2492       1.1   thorpej 		/* Shift in address. */
   2493       1.1   thorpej 		for (x = 6; x > 0; x--) {
   2494       1.1   thorpej 			if ((word + i) & (1 << (x - 1)))
   2495       1.1   thorpej 				reg |= EROMAR_EEDI;
   2496       1.1   thorpej 			else
   2497       1.1   thorpej 				reg &= ~EROMAR_EEDI;
   2498       1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2499       1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR,
   2500       1.1   thorpej 			    reg | EROMAR_EESK);
   2501       1.1   thorpej 			delay(4);
   2502       1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2503       1.1   thorpej 			delay(4);
   2504       1.1   thorpej 		}
   2505       1.1   thorpej 
   2506       1.1   thorpej 		/* Shift out data. */
   2507       1.1   thorpej 		reg = EROMAR_EECS;
   2508       1.1   thorpej 		data[i] = 0;
   2509       1.1   thorpej 		for (x = 16; x > 0; x--) {
   2510       1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR,
   2511       1.1   thorpej 			    reg | EROMAR_EESK);
   2512       1.1   thorpej 			delay(4);
   2513       1.1   thorpej 			if (bus_space_read_4(st, sh, SIP_EROMAR) & EROMAR_EEDO)
   2514       1.1   thorpej 				data[i] |= (1 << (x - 1));
   2515       1.1   thorpej 			bus_space_write_4(st, sh, SIP_EROMAR, reg);
   2516      1.13   tsutsui 			delay(4);
   2517       1.1   thorpej 		}
   2518       1.1   thorpej 
   2519       1.1   thorpej 		/* Clear CHIP SELECT. */
   2520       1.1   thorpej 		bus_space_write_4(st, sh, SIP_EROMAR, 0);
   2521       1.1   thorpej 		delay(4);
   2522       1.1   thorpej 	}
   2523       1.1   thorpej }
   2524       1.1   thorpej 
   2525       1.1   thorpej /*
   2526       1.1   thorpej  * sip_add_rxbuf:
   2527       1.1   thorpej  *
   2528       1.1   thorpej  *	Add a receive buffer to the indicated descriptor.
   2529       1.1   thorpej  */
   2530       1.1   thorpej int
   2531  1.24.2.2   nathanw SIP_DECL(add_rxbuf)(struct sip_softc *sc, int idx)
   2532       1.1   thorpej {
   2533       1.1   thorpej 	struct sip_rxsoft *rxs = &sc->sc_rxsoft[idx];
   2534       1.1   thorpej 	struct mbuf *m;
   2535       1.1   thorpej 	int error;
   2536       1.1   thorpej 
   2537       1.1   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   2538       1.1   thorpej 	if (m == NULL)
   2539       1.1   thorpej 		return (ENOBUFS);
   2540       1.1   thorpej 
   2541       1.1   thorpej 	MCLGET(m, M_DONTWAIT);
   2542       1.1   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   2543       1.1   thorpej 		m_freem(m);
   2544       1.1   thorpej 		return (ENOBUFS);
   2545       1.1   thorpej 	}
   2546       1.1   thorpej 
   2547  1.24.2.3   nathanw #if defined(DP83820)
   2548  1.24.2.3   nathanw 	m->m_len = SIP_RXBUF_LEN;
   2549  1.24.2.3   nathanw #endif /* DP83820 */
   2550  1.24.2.3   nathanw 
   2551       1.1   thorpej 	if (rxs->rxs_mbuf != NULL)
   2552       1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   2553       1.1   thorpej 
   2554       1.1   thorpej 	rxs->rxs_mbuf = m;
   2555       1.1   thorpej 
   2556       1.1   thorpej 	error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
   2557  1.24.2.3   nathanw 	    m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
   2558  1.24.2.3   nathanw 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
   2559       1.1   thorpej 	if (error) {
   2560       1.1   thorpej 		printf("%s: can't load rx DMA map %d, error = %d\n",
   2561       1.1   thorpej 		    sc->sc_dev.dv_xname, idx, error);
   2562       1.1   thorpej 		panic("sip_add_rxbuf");		/* XXX */
   2563       1.1   thorpej 	}
   2564       1.1   thorpej 
   2565       1.1   thorpej 	bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2566       1.1   thorpej 	    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   2567       1.1   thorpej 
   2568       1.1   thorpej 	SIP_INIT_RXDESC(sc, idx);
   2569       1.1   thorpej 
   2570       1.1   thorpej 	return (0);
   2571       1.1   thorpej }
   2572       1.1   thorpej 
   2573  1.24.2.2   nathanw #if !defined(DP83820)
   2574       1.1   thorpej /*
   2575      1.15   thorpej  * sip_sis900_set_filter:
   2576       1.1   thorpej  *
   2577       1.1   thorpej  *	Set up the receive filter.
   2578       1.1   thorpej  */
   2579       1.1   thorpej void
   2580  1.24.2.2   nathanw SIP_DECL(sis900_set_filter)(struct sip_softc *sc)
   2581       1.1   thorpej {
   2582       1.1   thorpej 	bus_space_tag_t st = sc->sc_st;
   2583       1.1   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   2584       1.1   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   2585       1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2586       1.1   thorpej 	struct ether_multi *enm;
   2587      1.11   thorpej 	u_int8_t *cp;
   2588       1.1   thorpej 	struct ether_multistep step;
   2589  1.24.2.6   nathanw 	u_int32_t crc, mchash[16];
   2590       1.1   thorpej 
   2591       1.1   thorpej 	/*
   2592       1.1   thorpej 	 * Initialize the prototype RFCR.
   2593       1.1   thorpej 	 */
   2594       1.1   thorpej 	sc->sc_rfcr = RFCR_RFEN;
   2595       1.1   thorpej 	if (ifp->if_flags & IFF_BROADCAST)
   2596       1.1   thorpej 		sc->sc_rfcr |= RFCR_AAB;
   2597       1.1   thorpej 	if (ifp->if_flags & IFF_PROMISC) {
   2598       1.1   thorpej 		sc->sc_rfcr |= RFCR_AAP;
   2599       1.1   thorpej 		goto allmulti;
   2600       1.1   thorpej 	}
   2601       1.1   thorpej 
   2602       1.1   thorpej 	/*
   2603       1.1   thorpej 	 * Set up the multicast address filter by passing all multicast
   2604       1.1   thorpej 	 * addresses through a CRC generator, and then using the high-order
   2605       1.1   thorpej 	 * 6 bits as an index into the 128 bit multicast hash table (only
   2606       1.1   thorpej 	 * the lower 16 bits of each 32 bit multicast hash register are
   2607       1.1   thorpej 	 * valid).  The high order bits select the register, while the
   2608       1.1   thorpej 	 * rest of the bits select the bit within the register.
   2609       1.1   thorpej 	 */
   2610       1.1   thorpej 
   2611       1.1   thorpej 	memset(mchash, 0, sizeof(mchash));
   2612       1.1   thorpej 
   2613       1.1   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   2614       1.1   thorpej 	while (enm != NULL) {
   2615  1.24.2.3   nathanw 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   2616       1.1   thorpej 			/*
   2617       1.1   thorpej 			 * We must listen to a range of multicast addresses.
   2618       1.1   thorpej 			 * For now, just accept all multicasts, rather than
   2619       1.1   thorpej 			 * trying to set only those filter bits needed to match
   2620       1.1   thorpej 			 * the range.  (At this time, the only use of address
   2621       1.1   thorpej 			 * ranges is for IP multicast routing, for which the
   2622       1.1   thorpej 			 * range is big enough to require all bits set.)
   2623       1.1   thorpej 			 */
   2624       1.1   thorpej 			goto allmulti;
   2625       1.1   thorpej 		}
   2626       1.1   thorpej 
   2627  1.24.2.6   nathanw 		crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
   2628      1.11   thorpej 
   2629  1.24.2.6   nathanw 		if (SIP_SIS900_REV(sc, SIS_REV_635) ||
   2630  1.24.2.6   nathanw 		    SIP_SIS900_REV(sc, SIS_REV_900B)) {
   2631  1.24.2.6   nathanw 			/* Just want the 8 most significant bits. */
   2632  1.24.2.6   nathanw 			crc >>= 24;
   2633  1.24.2.6   nathanw 		} else {
   2634  1.24.2.6   nathanw 			/* Just want the 7 most significant bits. */
   2635  1.24.2.6   nathanw 			crc >>= 25;
   2636  1.24.2.6   nathanw 		}
   2637       1.1   thorpej 
   2638       1.1   thorpej 		/* Set the corresponding bit in the hash table. */
   2639       1.1   thorpej 		mchash[crc >> 4] |= 1 << (crc & 0xf);
   2640       1.1   thorpej 
   2641       1.1   thorpej 		ETHER_NEXT_MULTI(step, enm);
   2642       1.1   thorpej 	}
   2643       1.1   thorpej 
   2644       1.1   thorpej 	ifp->if_flags &= ~IFF_ALLMULTI;
   2645       1.1   thorpej 	goto setit;
   2646       1.1   thorpej 
   2647       1.1   thorpej  allmulti:
   2648       1.1   thorpej 	ifp->if_flags |= IFF_ALLMULTI;
   2649       1.1   thorpej 	sc->sc_rfcr |= RFCR_AAM;
   2650       1.1   thorpej 
   2651       1.1   thorpej  setit:
   2652       1.1   thorpej #define	FILTER_EMIT(addr, data)						\
   2653       1.1   thorpej 	bus_space_write_4(st, sh, SIP_RFCR, (addr));			\
   2654      1.14   tsutsui 	delay(1);							\
   2655      1.14   tsutsui 	bus_space_write_4(st, sh, SIP_RFDR, (data));			\
   2656      1.14   tsutsui 	delay(1)
   2657       1.1   thorpej 
   2658       1.1   thorpej 	/*
   2659       1.1   thorpej 	 * Disable receive filter, and program the node address.
   2660       1.1   thorpej 	 */
   2661       1.1   thorpej 	cp = LLADDR(ifp->if_sadl);
   2662       1.1   thorpej 	FILTER_EMIT(RFCR_RFADDR_NODE0, (cp[1] << 8) | cp[0]);
   2663       1.1   thorpej 	FILTER_EMIT(RFCR_RFADDR_NODE2, (cp[3] << 8) | cp[2]);
   2664       1.1   thorpej 	FILTER_EMIT(RFCR_RFADDR_NODE4, (cp[5] << 8) | cp[4]);
   2665       1.1   thorpej 
   2666       1.1   thorpej 	if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
   2667       1.1   thorpej 		/*
   2668       1.1   thorpej 		 * Program the multicast hash table.
   2669       1.1   thorpej 		 */
   2670       1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC0, mchash[0]);
   2671       1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC1, mchash[1]);
   2672       1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC2, mchash[2]);
   2673       1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC3, mchash[3]);
   2674       1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC4, mchash[4]);
   2675       1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC5, mchash[5]);
   2676       1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC6, mchash[6]);
   2677       1.1   thorpej 		FILTER_EMIT(RFCR_RFADDR_MC7, mchash[7]);
   2678  1.24.2.6   nathanw 		if (SIP_SIS900_REV(sc, SIS_REV_635) ||
   2679  1.24.2.6   nathanw 		    SIP_SIS900_REV(sc, SIS_REV_900B)) {
   2680  1.24.2.6   nathanw 			FILTER_EMIT(RFCR_RFADDR_MC8, mchash[8]);
   2681  1.24.2.6   nathanw 			FILTER_EMIT(RFCR_RFADDR_MC9, mchash[9]);
   2682  1.24.2.6   nathanw 			FILTER_EMIT(RFCR_RFADDR_MC10, mchash[10]);
   2683  1.24.2.6   nathanw 			FILTER_EMIT(RFCR_RFADDR_MC11, mchash[11]);
   2684  1.24.2.6   nathanw 			FILTER_EMIT(RFCR_RFADDR_MC12, mchash[12]);
   2685  1.24.2.6   nathanw 			FILTER_EMIT(RFCR_RFADDR_MC13, mchash[13]);
   2686  1.24.2.6   nathanw 			FILTER_EMIT(RFCR_RFADDR_MC14, mchash[14]);
   2687  1.24.2.6   nathanw 			FILTER_EMIT(RFCR_RFADDR_MC15, mchash[15]);
   2688  1.24.2.6   nathanw 		}
   2689       1.1   thorpej 	}
   2690       1.1   thorpej #undef FILTER_EMIT
   2691       1.1   thorpej 
   2692       1.1   thorpej 	/*
   2693       1.1   thorpej 	 * Re-enable the receiver filter.
   2694       1.1   thorpej 	 */
   2695       1.1   thorpej 	bus_space_write_4(st, sh, SIP_RFCR, sc->sc_rfcr);
   2696       1.1   thorpej }
   2697  1.24.2.2   nathanw #endif /* ! DP83820 */
   2698       1.1   thorpej 
   2699       1.1   thorpej /*
   2700      1.15   thorpej  * sip_dp83815_set_filter:
   2701      1.15   thorpej  *
   2702      1.15   thorpej  *	Set up the receive filter.
   2703      1.15   thorpej  */
   2704      1.15   thorpej void
   2705  1.24.2.2   nathanw SIP_DECL(dp83815_set_filter)(struct sip_softc *sc)
   2706      1.15   thorpej {
   2707      1.15   thorpej 	bus_space_tag_t st = sc->sc_st;
   2708      1.15   thorpej 	bus_space_handle_t sh = sc->sc_sh;
   2709      1.15   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   2710      1.15   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2711      1.15   thorpej 	struct ether_multi *enm;
   2712      1.15   thorpej 	u_int8_t *cp;
   2713      1.15   thorpej 	struct ether_multistep step;
   2714  1.24.2.2   nathanw 	u_int32_t crc, hash, slot, bit;
   2715  1.24.2.2   nathanw #ifdef DP83820
   2716  1.24.2.2   nathanw #define	MCHASH_NWORDS	128
   2717  1.24.2.2   nathanw #else
   2718  1.24.2.2   nathanw #define	MCHASH_NWORDS	32
   2719  1.24.2.2   nathanw #endif /* DP83820 */
   2720  1.24.2.2   nathanw 	u_int16_t mchash[MCHASH_NWORDS];
   2721      1.15   thorpej 	int i;
   2722      1.15   thorpej 
   2723      1.15   thorpej 	/*
   2724      1.15   thorpej 	 * Initialize the prototype RFCR.
   2725  1.24.2.1   nathanw 	 * Enable the receive filter, and accept on
   2726  1.24.2.1   nathanw 	 *    Perfect (destination address) Match
   2727  1.24.2.1   nathanw 	 * If IFF_BROADCAST, also accept all broadcast packets.
   2728  1.24.2.1   nathanw 	 * If IFF_PROMISC, accept all unicast packets (and later, set
   2729  1.24.2.1   nathanw 	 *    IFF_ALLMULTI and accept all multicast, too).
   2730      1.15   thorpej 	 */
   2731  1.24.2.1   nathanw 	sc->sc_rfcr = RFCR_RFEN | RFCR_APM;
   2732      1.15   thorpej 	if (ifp->if_flags & IFF_BROADCAST)
   2733      1.15   thorpej 		sc->sc_rfcr |= RFCR_AAB;
   2734      1.15   thorpej 	if (ifp->if_flags & IFF_PROMISC) {
   2735      1.15   thorpej 		sc->sc_rfcr |= RFCR_AAP;
   2736      1.15   thorpej 		goto allmulti;
   2737      1.15   thorpej 	}
   2738      1.15   thorpej 
   2739  1.24.2.2   nathanw #ifdef DP83820
   2740      1.15   thorpej 	/*
   2741  1.24.2.2   nathanw 	 * Set up the DP83820 multicast address filter by passing all multicast
   2742  1.24.2.2   nathanw 	 * addresses through a CRC generator, and then using the high-order
   2743  1.24.2.2   nathanw 	 * 11 bits as an index into the 2048 bit multicast hash table.  The
   2744  1.24.2.2   nathanw 	 * high-order 7 bits select the slot, while the low-order 4 bits
   2745  1.24.2.2   nathanw 	 * select the bit within the slot.  Note that only the low 16-bits
   2746  1.24.2.2   nathanw 	 * of each filter word are used, and there are 128 filter words.
   2747  1.24.2.2   nathanw 	 */
   2748  1.24.2.2   nathanw #else
   2749  1.24.2.2   nathanw 	/*
   2750  1.24.2.2   nathanw 	 * Set up the DP83815 multicast address filter by passing all multicast
   2751      1.15   thorpej 	 * addresses through a CRC generator, and then using the high-order
   2752      1.15   thorpej 	 * 9 bits as an index into the 512 bit multicast hash table.  The
   2753  1.24.2.2   nathanw 	 * high-order 5 bits select the slot, while the low-order 4 bits
   2754      1.15   thorpej 	 * select the bit within the slot.  Note that only the low 16-bits
   2755  1.24.2.2   nathanw 	 * of each filter word are used, and there are 32 filter words.
   2756      1.15   thorpej 	 */
   2757  1.24.2.2   nathanw #endif /* DP83820 */
   2758      1.15   thorpej 
   2759      1.15   thorpej 	memset(mchash, 0, sizeof(mchash));
   2760      1.15   thorpej 
   2761  1.24.2.1   nathanw 	ifp->if_flags &= ~IFF_ALLMULTI;
   2762      1.15   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   2763  1.24.2.3   nathanw 	if (enm == NULL)
   2764  1.24.2.3   nathanw 		goto setit;
   2765  1.24.2.3   nathanw 	while (enm != NULL) {
   2766  1.24.2.3   nathanw 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   2767      1.15   thorpej 			/*
   2768      1.15   thorpej 			 * We must listen to a range of multicast addresses.
   2769      1.15   thorpej 			 * For now, just accept all multicasts, rather than
   2770      1.15   thorpej 			 * trying to set only those filter bits needed to match
   2771      1.15   thorpej 			 * the range.  (At this time, the only use of address
   2772      1.15   thorpej 			 * ranges is for IP multicast routing, for which the
   2773      1.15   thorpej 			 * range is big enough to require all bits set.)
   2774      1.15   thorpej 			 */
   2775  1.24.2.3   nathanw 			goto allmulti;
   2776  1.24.2.3   nathanw 		}
   2777      1.15   thorpej 
   2778  1.24.2.3   nathanw 		crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
   2779  1.24.2.2   nathanw 
   2780  1.24.2.7   nathanw #ifdef DP83820
   2781  1.24.2.3   nathanw 		/* Just want the 11 most significant bits. */
   2782  1.24.2.3   nathanw 		hash = crc >> 21;
   2783  1.24.2.2   nathanw #else
   2784  1.24.2.3   nathanw 		/* Just want the 9 most significant bits. */
   2785  1.24.2.3   nathanw 		hash = crc >> 23;
   2786  1.24.2.2   nathanw #endif /* DP83820 */
   2787  1.24.2.7   nathanw 
   2788  1.24.2.3   nathanw 		slot = hash >> 4;
   2789  1.24.2.3   nathanw 		bit = hash & 0xf;
   2790      1.15   thorpej 
   2791  1.24.2.3   nathanw 		/* Set the corresponding bit in the hash table. */
   2792  1.24.2.3   nathanw 		mchash[slot] |= 1 << bit;
   2793      1.15   thorpej 
   2794  1.24.2.3   nathanw 		ETHER_NEXT_MULTI(step, enm);
   2795  1.24.2.1   nathanw 	}
   2796  1.24.2.3   nathanw 	sc->sc_rfcr |= RFCR_MHEN;
   2797      1.15   thorpej 	goto setit;
   2798      1.15   thorpej 
   2799      1.15   thorpej  allmulti:
   2800      1.15   thorpej 	ifp->if_flags |= IFF_ALLMULTI;
   2801      1.15   thorpej 	sc->sc_rfcr |= RFCR_AAM;
   2802      1.15   thorpej 
   2803      1.15   thorpej  setit:
   2804      1.15   thorpej #define	FILTER_EMIT(addr, data)						\
   2805      1.15   thorpej 	bus_space_write_4(st, sh, SIP_RFCR, (addr));			\
   2806      1.15   thorpej 	delay(1);							\
   2807      1.15   thorpej 	bus_space_write_4(st, sh, SIP_RFDR, (data));			\
   2808  1.24.2.3   nathanw 	delay(1)
   2809      1.15   thorpej 
   2810      1.15   thorpej 	/*
   2811      1.15   thorpej 	 * Disable receive filter, and program the node address.
   2812      1.15   thorpej 	 */
   2813      1.15   thorpej 	cp = LLADDR(ifp->if_sadl);
   2814  1.24.2.1   nathanw 	FILTER_EMIT(RFCR_NS_RFADDR_PMATCH0, (cp[1] << 8) | cp[0]);
   2815  1.24.2.1   nathanw 	FILTER_EMIT(RFCR_NS_RFADDR_PMATCH2, (cp[3] << 8) | cp[2]);
   2816  1.24.2.1   nathanw 	FILTER_EMIT(RFCR_NS_RFADDR_PMATCH4, (cp[5] << 8) | cp[4]);
   2817      1.15   thorpej 
   2818      1.15   thorpej 	if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
   2819      1.15   thorpej 		/*
   2820      1.15   thorpej 		 * Program the multicast hash table.
   2821      1.15   thorpej 		 */
   2822  1.24.2.3   nathanw 		for (i = 0; i < MCHASH_NWORDS; i++) {
   2823      1.15   thorpej 			FILTER_EMIT(RFCR_NS_RFADDR_FILTMEM + (i * 2),
   2824  1.24.2.2   nathanw 			    mchash[i]);
   2825  1.24.2.3   nathanw 		}
   2826      1.15   thorpej 	}
   2827      1.15   thorpej #undef FILTER_EMIT
   2828  1.24.2.2   nathanw #undef MCHASH_NWORDS
   2829      1.15   thorpej 
   2830      1.15   thorpej 	/*
   2831      1.15   thorpej 	 * Re-enable the receiver filter.
   2832      1.15   thorpej 	 */
   2833      1.15   thorpej 	bus_space_write_4(st, sh, SIP_RFCR, sc->sc_rfcr);
   2834  1.24.2.2   nathanw }
   2835  1.24.2.2   nathanw 
   2836  1.24.2.2   nathanw #if defined(DP83820)
   2837  1.24.2.2   nathanw /*
   2838  1.24.2.2   nathanw  * sip_dp83820_mii_readreg:	[mii interface function]
   2839  1.24.2.2   nathanw  *
   2840  1.24.2.2   nathanw  *	Read a PHY register on the MII of the DP83820.
   2841  1.24.2.2   nathanw  */
   2842  1.24.2.2   nathanw int
   2843  1.24.2.2   nathanw SIP_DECL(dp83820_mii_readreg)(struct device *self, int phy, int reg)
   2844  1.24.2.2   nathanw {
   2845  1.24.2.2   nathanw 
   2846  1.24.2.2   nathanw 	return (mii_bitbang_readreg(self, &SIP_DECL(dp83820_mii_bitbang_ops),
   2847  1.24.2.2   nathanw 	    phy, reg));
   2848  1.24.2.2   nathanw }
   2849  1.24.2.2   nathanw 
   2850  1.24.2.2   nathanw /*
   2851  1.24.2.2   nathanw  * sip_dp83820_mii_writereg:	[mii interface function]
   2852  1.24.2.2   nathanw  *
   2853  1.24.2.2   nathanw  *	Write a PHY register on the MII of the DP83820.
   2854  1.24.2.2   nathanw  */
   2855  1.24.2.2   nathanw void
   2856  1.24.2.2   nathanw SIP_DECL(dp83820_mii_writereg)(struct device *self, int phy, int reg, int val)
   2857  1.24.2.2   nathanw {
   2858  1.24.2.2   nathanw 
   2859  1.24.2.2   nathanw 	mii_bitbang_writereg(self, &SIP_DECL(dp83820_mii_bitbang_ops),
   2860  1.24.2.2   nathanw 	    phy, reg, val);
   2861  1.24.2.2   nathanw }
   2862  1.24.2.2   nathanw 
   2863  1.24.2.2   nathanw /*
   2864  1.24.2.2   nathanw  * sip_dp83815_mii_statchg:	[mii interface function]
   2865  1.24.2.2   nathanw  *
   2866  1.24.2.2   nathanw  *	Callback from MII layer when media changes.
   2867  1.24.2.2   nathanw  */
   2868  1.24.2.2   nathanw void
   2869  1.24.2.2   nathanw SIP_DECL(dp83820_mii_statchg)(struct device *self)
   2870  1.24.2.2   nathanw {
   2871  1.24.2.2   nathanw 	struct sip_softc *sc = (struct sip_softc *) self;
   2872  1.24.2.2   nathanw 	u_int32_t cfg;
   2873  1.24.2.2   nathanw 
   2874  1.24.2.2   nathanw 	/*
   2875  1.24.2.2   nathanw 	 * Update TXCFG for full-duplex operation.
   2876  1.24.2.2   nathanw 	 */
   2877  1.24.2.2   nathanw 	if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
   2878  1.24.2.2   nathanw 		sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
   2879  1.24.2.2   nathanw 	else
   2880  1.24.2.2   nathanw 		sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
   2881  1.24.2.2   nathanw 
   2882  1.24.2.2   nathanw 	/*
   2883  1.24.2.2   nathanw 	 * Update RXCFG for full-duplex or loopback.
   2884  1.24.2.2   nathanw 	 */
   2885  1.24.2.2   nathanw 	if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0 ||
   2886  1.24.2.2   nathanw 	    IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_LOOP)
   2887  1.24.2.2   nathanw 		sc->sc_rxcfg |= RXCFG_ATX;
   2888  1.24.2.2   nathanw 	else
   2889  1.24.2.2   nathanw 		sc->sc_rxcfg &= ~RXCFG_ATX;
   2890  1.24.2.2   nathanw 
   2891  1.24.2.2   nathanw 	/*
   2892  1.24.2.2   nathanw 	 * Update CFG for MII/GMII.
   2893  1.24.2.2   nathanw 	 */
   2894  1.24.2.2   nathanw 	if (sc->sc_ethercom.ec_if.if_baudrate == IF_Mbps(1000))
   2895  1.24.2.2   nathanw 		cfg = sc->sc_cfg | CFG_MODE_1000;
   2896  1.24.2.2   nathanw 	else
   2897  1.24.2.2   nathanw 		cfg = sc->sc_cfg;
   2898  1.24.2.2   nathanw 
   2899  1.24.2.2   nathanw 	/*
   2900  1.24.2.2   nathanw 	 * XXX 802.3x flow control.
   2901  1.24.2.2   nathanw 	 */
   2902  1.24.2.2   nathanw 
   2903  1.24.2.2   nathanw 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CFG, cfg);
   2904  1.24.2.2   nathanw 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXCFG, sc->sc_txcfg);
   2905  1.24.2.2   nathanw 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXCFG, sc->sc_rxcfg);
   2906  1.24.2.2   nathanw }
   2907  1.24.2.2   nathanw 
   2908  1.24.2.2   nathanw /*
   2909  1.24.2.2   nathanw  * sip_dp83820_mii_bitbang_read: [mii bit-bang interface function]
   2910  1.24.2.2   nathanw  *
   2911  1.24.2.2   nathanw  *	Read the MII serial port for the MII bit-bang module.
   2912  1.24.2.2   nathanw  */
   2913  1.24.2.2   nathanw u_int32_t
   2914  1.24.2.2   nathanw SIP_DECL(dp83820_mii_bitbang_read)(struct device *self)
   2915  1.24.2.2   nathanw {
   2916  1.24.2.2   nathanw 	struct sip_softc *sc = (void *) self;
   2917  1.24.2.2   nathanw 
   2918  1.24.2.2   nathanw 	return (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_EROMAR));
   2919      1.15   thorpej }
   2920      1.15   thorpej 
   2921      1.15   thorpej /*
   2922  1.24.2.2   nathanw  * sip_dp83820_mii_bitbang_write: [mii big-bang interface function]
   2923  1.24.2.2   nathanw  *
   2924  1.24.2.2   nathanw  *	Write the MII serial port for the MII bit-bang module.
   2925  1.24.2.2   nathanw  */
   2926  1.24.2.2   nathanw void
   2927  1.24.2.2   nathanw SIP_DECL(dp83820_mii_bitbang_write)(struct device *self, u_int32_t val)
   2928  1.24.2.2   nathanw {
   2929  1.24.2.2   nathanw 	struct sip_softc *sc = (void *) self;
   2930  1.24.2.2   nathanw 
   2931  1.24.2.2   nathanw 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_EROMAR, val);
   2932  1.24.2.2   nathanw }
   2933  1.24.2.2   nathanw #else /* ! DP83820 */
   2934  1.24.2.2   nathanw /*
   2935      1.15   thorpej  * sip_sis900_mii_readreg:	[mii interface function]
   2936       1.1   thorpej  *
   2937       1.1   thorpej  *	Read a PHY register on the MII.
   2938       1.1   thorpej  */
   2939       1.1   thorpej int
   2940  1.24.2.2   nathanw SIP_DECL(sis900_mii_readreg)(struct device *self, int phy, int reg)
   2941       1.1   thorpej {
   2942       1.1   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
   2943       1.1   thorpej 	u_int32_t enphy;
   2944       1.1   thorpej 
   2945       1.1   thorpej 	/*
   2946       1.1   thorpej 	 * The SiS 900 has only an internal PHY on the MII.  Only allow
   2947       1.1   thorpej 	 * MII address 0.
   2948       1.1   thorpej 	 */
   2949  1.24.2.6   nathanw 	if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900 &&
   2950  1.24.2.6   nathanw 	    sc->sc_rev < SIS_REV_635 && phy != 0)
   2951       1.1   thorpej 		return (0);
   2952       1.1   thorpej 
   2953       1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_ENPHY,
   2954       1.5   thorpej 	    (phy << ENPHY_PHYADDR_SHIFT) | (reg << ENPHY_REGADDR_SHIFT) |
   2955       1.5   thorpej 	    ENPHY_RWCMD | ENPHY_ACCESS);
   2956       1.1   thorpej 	do {
   2957       1.1   thorpej 		enphy = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ENPHY);
   2958       1.1   thorpej 	} while (enphy & ENPHY_ACCESS);
   2959       1.1   thorpej 	return ((enphy & ENPHY_PHYDATA) >> ENPHY_DATA_SHIFT);
   2960       1.1   thorpej }
   2961       1.1   thorpej 
   2962       1.1   thorpej /*
   2963      1.15   thorpej  * sip_sis900_mii_writereg:	[mii interface function]
   2964       1.1   thorpej  *
   2965       1.1   thorpej  *	Write a PHY register on the MII.
   2966       1.1   thorpej  */
   2967       1.1   thorpej void
   2968  1.24.2.2   nathanw SIP_DECL(sis900_mii_writereg)(struct device *self, int phy, int reg, int val)
   2969       1.1   thorpej {
   2970       1.1   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
   2971       1.1   thorpej 	u_int32_t enphy;
   2972       1.1   thorpej 
   2973       1.1   thorpej 	/*
   2974       1.1   thorpej 	 * The SiS 900 has only an internal PHY on the MII.  Only allow
   2975       1.1   thorpej 	 * MII address 0.
   2976       1.1   thorpej 	 */
   2977  1.24.2.6   nathanw 	if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900 &&
   2978  1.24.2.6   nathanw 	    sc->sc_rev < SIS_REV_635 && phy != 0)
   2979       1.1   thorpej 		return;
   2980       1.1   thorpej 
   2981       1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_ENPHY,
   2982       1.5   thorpej 	    (val << ENPHY_DATA_SHIFT) | (phy << ENPHY_PHYADDR_SHIFT) |
   2983       1.5   thorpej 	    (reg << ENPHY_REGADDR_SHIFT) | ENPHY_ACCESS);
   2984       1.1   thorpej 	do {
   2985       1.1   thorpej 		enphy = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ENPHY);
   2986       1.1   thorpej 	} while (enphy & ENPHY_ACCESS);
   2987       1.1   thorpej }
   2988       1.1   thorpej 
   2989       1.1   thorpej /*
   2990      1.15   thorpej  * sip_sis900_mii_statchg:	[mii interface function]
   2991       1.1   thorpej  *
   2992       1.1   thorpej  *	Callback from MII layer when media changes.
   2993       1.1   thorpej  */
   2994       1.1   thorpej void
   2995  1.24.2.2   nathanw SIP_DECL(sis900_mii_statchg)(struct device *self)
   2996       1.1   thorpej {
   2997       1.1   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
   2998       1.1   thorpej 	u_int32_t flowctl;
   2999       1.1   thorpej 
   3000       1.1   thorpej 	/*
   3001       1.1   thorpej 	 * Update TXCFG for full-duplex operation.
   3002       1.1   thorpej 	 */
   3003       1.1   thorpej 	if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
   3004       1.1   thorpej 		sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
   3005       1.1   thorpej 	else
   3006       1.1   thorpej 		sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
   3007       1.1   thorpej 
   3008       1.1   thorpej 	/*
   3009       1.1   thorpej 	 * Update RXCFG for full-duplex or loopback.
   3010       1.1   thorpej 	 */
   3011       1.1   thorpej 	if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0 ||
   3012       1.1   thorpej 	    IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_LOOP)
   3013       1.1   thorpej 		sc->sc_rxcfg |= RXCFG_ATX;
   3014       1.1   thorpej 	else
   3015       1.1   thorpej 		sc->sc_rxcfg &= ~RXCFG_ATX;
   3016       1.1   thorpej 
   3017       1.1   thorpej 	/*
   3018       1.1   thorpej 	 * Update IMR for use of 802.3x flow control.
   3019       1.1   thorpej 	 */
   3020       1.1   thorpej 	if ((sc->sc_mii.mii_media_active & IFM_FLOW) != 0) {
   3021       1.1   thorpej 		sc->sc_imr |= (ISR_PAUSE_END|ISR_PAUSE_ST);
   3022       1.1   thorpej 		flowctl = FLOWCTL_FLOWEN;
   3023       1.1   thorpej 	} else {
   3024       1.1   thorpej 		sc->sc_imr &= ~(ISR_PAUSE_END|ISR_PAUSE_ST);
   3025       1.1   thorpej 		flowctl = 0;
   3026       1.1   thorpej 	}
   3027       1.1   thorpej 
   3028       1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXCFG, sc->sc_txcfg);
   3029       1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXCFG, sc->sc_rxcfg);
   3030       1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_IMR, sc->sc_imr);
   3031       1.1   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_FLOWCTL, flowctl);
   3032      1.15   thorpej }
   3033      1.15   thorpej 
   3034      1.15   thorpej /*
   3035      1.15   thorpej  * sip_dp83815_mii_readreg:	[mii interface function]
   3036      1.15   thorpej  *
   3037      1.15   thorpej  *	Read a PHY register on the MII.
   3038      1.15   thorpej  */
   3039      1.15   thorpej int
   3040  1.24.2.2   nathanw SIP_DECL(dp83815_mii_readreg)(struct device *self, int phy, int reg)
   3041      1.15   thorpej {
   3042      1.15   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
   3043      1.15   thorpej 	u_int32_t val;
   3044      1.15   thorpej 
   3045      1.15   thorpej 	/*
   3046      1.15   thorpej 	 * The DP83815 only has an internal PHY.  Only allow
   3047      1.15   thorpej 	 * MII address 0.
   3048      1.15   thorpej 	 */
   3049      1.15   thorpej 	if (phy != 0)
   3050      1.15   thorpej 		return (0);
   3051      1.15   thorpej 
   3052      1.15   thorpej 	/*
   3053      1.15   thorpej 	 * Apparently, after a reset, the DP83815 can take a while
   3054      1.15   thorpej 	 * to respond.  During this recovery period, the BMSR returns
   3055      1.15   thorpej 	 * a value of 0.  Catch this -- it's not supposed to happen
   3056      1.15   thorpej 	 * (the BMSR has some hardcoded-to-1 bits), and wait for the
   3057      1.15   thorpej 	 * PHY to come back to life.
   3058      1.15   thorpej 	 *
   3059      1.15   thorpej 	 * This works out because the BMSR is the first register
   3060      1.15   thorpej 	 * read during the PHY probe process.
   3061      1.15   thorpej 	 */
   3062      1.15   thorpej 	do {
   3063      1.15   thorpej 		val = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_NS_PHY(reg));
   3064      1.15   thorpej 	} while (reg == MII_BMSR && val == 0);
   3065      1.15   thorpej 
   3066      1.15   thorpej 	return (val & 0xffff);
   3067      1.15   thorpej }
   3068      1.15   thorpej 
   3069      1.15   thorpej /*
   3070      1.15   thorpej  * sip_dp83815_mii_writereg:	[mii interface function]
   3071      1.15   thorpej  *
   3072      1.15   thorpej  *	Write a PHY register to the MII.
   3073      1.15   thorpej  */
   3074      1.15   thorpej void
   3075  1.24.2.2   nathanw SIP_DECL(dp83815_mii_writereg)(struct device *self, int phy, int reg, int val)
   3076      1.15   thorpej {
   3077      1.15   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
   3078      1.15   thorpej 
   3079      1.15   thorpej 	/*
   3080      1.15   thorpej 	 * The DP83815 only has an internal PHY.  Only allow
   3081      1.15   thorpej 	 * MII address 0.
   3082      1.15   thorpej 	 */
   3083      1.15   thorpej 	if (phy != 0)
   3084      1.15   thorpej 		return;
   3085      1.15   thorpej 
   3086      1.15   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_NS_PHY(reg), val);
   3087      1.15   thorpej }
   3088      1.15   thorpej 
   3089      1.15   thorpej /*
   3090      1.15   thorpej  * sip_dp83815_mii_statchg:	[mii interface function]
   3091      1.15   thorpej  *
   3092      1.15   thorpej  *	Callback from MII layer when media changes.
   3093      1.15   thorpej  */
   3094      1.15   thorpej void
   3095  1.24.2.2   nathanw SIP_DECL(dp83815_mii_statchg)(struct device *self)
   3096      1.15   thorpej {
   3097      1.15   thorpej 	struct sip_softc *sc = (struct sip_softc *) self;
   3098      1.15   thorpej 
   3099      1.15   thorpej 	/*
   3100      1.15   thorpej 	 * Update TXCFG for full-duplex operation.
   3101      1.15   thorpej 	 */
   3102      1.15   thorpej 	if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
   3103      1.15   thorpej 		sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
   3104      1.15   thorpej 	else
   3105      1.15   thorpej 		sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
   3106      1.15   thorpej 
   3107      1.15   thorpej 	/*
   3108      1.15   thorpej 	 * Update RXCFG for full-duplex or loopback.
   3109      1.15   thorpej 	 */
   3110      1.15   thorpej 	if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0 ||
   3111      1.15   thorpej 	    IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_LOOP)
   3112      1.15   thorpej 		sc->sc_rxcfg |= RXCFG_ATX;
   3113      1.15   thorpej 	else
   3114      1.15   thorpej 		sc->sc_rxcfg &= ~RXCFG_ATX;
   3115      1.15   thorpej 
   3116      1.15   thorpej 	/*
   3117      1.15   thorpej 	 * XXX 802.3x flow control.
   3118      1.15   thorpej 	 */
   3119      1.15   thorpej 
   3120      1.15   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXCFG, sc->sc_txcfg);
   3121      1.15   thorpej 	bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXCFG, sc->sc_rxcfg);
   3122  1.24.2.1   nathanw }
   3123  1.24.2.2   nathanw #endif /* DP83820 */
   3124  1.24.2.1   nathanw 
   3125  1.24.2.2   nathanw #if defined(DP83820)
   3126  1.24.2.2   nathanw void
   3127  1.24.2.5   nathanw SIP_DECL(dp83820_read_macaddr)(struct sip_softc *sc,
   3128  1.24.2.5   nathanw     const struct pci_attach_args *pa, u_int8_t *enaddr)
   3129  1.24.2.2   nathanw {
   3130  1.24.2.2   nathanw 	u_int16_t eeprom_data[SIP_DP83820_EEPROM_LENGTH / 2];
   3131  1.24.2.2   nathanw 	u_int8_t cksum, *e, match;
   3132  1.24.2.2   nathanw 	int i;
   3133  1.24.2.2   nathanw 
   3134  1.24.2.2   nathanw 	/*
   3135  1.24.2.2   nathanw 	 * EEPROM data format for the DP83820 can be found in
   3136  1.24.2.2   nathanw 	 * the DP83820 manual, section 4.2.4.
   3137  1.24.2.2   nathanw 	 */
   3138  1.24.2.2   nathanw 
   3139  1.24.2.2   nathanw 	SIP_DECL(read_eeprom)(sc, 0,
   3140  1.24.2.2   nathanw 	    sizeof(eeprom_data) / sizeof(eeprom_data[0]), eeprom_data);
   3141  1.24.2.2   nathanw 
   3142  1.24.2.2   nathanw 	match = eeprom_data[SIP_DP83820_EEPROM_CHECKSUM / 2] >> 8;
   3143  1.24.2.2   nathanw 	match = ~(match - 1);
   3144  1.24.2.2   nathanw 
   3145  1.24.2.2   nathanw 	cksum = 0x55;
   3146  1.24.2.2   nathanw 	e = (u_int8_t *) eeprom_data;
   3147  1.24.2.2   nathanw 	for (i = 0; i < SIP_DP83820_EEPROM_CHECKSUM; i++)
   3148  1.24.2.2   nathanw 		cksum += *e++;
   3149  1.24.2.2   nathanw 
   3150  1.24.2.2   nathanw 	if (cksum != match)
   3151  1.24.2.2   nathanw 		printf("%s: Checksum (%x) mismatch (%x)",
   3152  1.24.2.2   nathanw 		    sc->sc_dev.dv_xname, cksum, match);
   3153  1.24.2.2   nathanw 
   3154  1.24.2.2   nathanw 	enaddr[0] = eeprom_data[SIP_DP83820_EEPROM_PMATCH2 / 2] & 0xff;
   3155  1.24.2.2   nathanw 	enaddr[1] = eeprom_data[SIP_DP83820_EEPROM_PMATCH2 / 2] >> 8;
   3156  1.24.2.2   nathanw 	enaddr[2] = eeprom_data[SIP_DP83820_EEPROM_PMATCH1 / 2] & 0xff;
   3157  1.24.2.2   nathanw 	enaddr[3] = eeprom_data[SIP_DP83820_EEPROM_PMATCH1 / 2] >> 8;
   3158  1.24.2.2   nathanw 	enaddr[4] = eeprom_data[SIP_DP83820_EEPROM_PMATCH0 / 2] & 0xff;
   3159  1.24.2.2   nathanw 	enaddr[5] = eeprom_data[SIP_DP83820_EEPROM_PMATCH0 / 2] >> 8;
   3160  1.24.2.2   nathanw 
   3161  1.24.2.2   nathanw 	/* Get the GPIOR bits. */
   3162  1.24.2.2   nathanw 	sc->sc_gpior = eeprom_data[0x04];
   3163  1.24.2.2   nathanw }
   3164  1.24.2.2   nathanw #else /* ! DP83820 */
   3165  1.24.2.1   nathanw void
   3166  1.24.2.5   nathanw SIP_DECL(sis900_read_macaddr)(struct sip_softc *sc,
   3167  1.24.2.5   nathanw     const struct pci_attach_args *pa, u_int8_t *enaddr)
   3168  1.24.2.1   nathanw {
   3169  1.24.2.1   nathanw 	u_int16_t myea[ETHER_ADDR_LEN / 2];
   3170  1.24.2.1   nathanw 
   3171  1.24.2.7   nathanw 	switch (sc->sc_rev) {
   3172  1.24.2.5   nathanw 	case SIS_REV_630S:
   3173  1.24.2.5   nathanw 	case SIS_REV_630E:
   3174  1.24.2.5   nathanw 	case SIS_REV_630EA1:
   3175  1.24.2.7   nathanw 	case SIS_REV_630ET:
   3176  1.24.2.6   nathanw 	case SIS_REV_635:
   3177  1.24.2.5   nathanw 		/*
   3178  1.24.2.5   nathanw 		 * The MAC address for the on-board Ethernet of
   3179  1.24.2.5   nathanw 		 * the SiS 630 chipset is in the NVRAM.  Kick
   3180  1.24.2.5   nathanw 		 * the chip into re-loading it from NVRAM, and
   3181  1.24.2.5   nathanw 		 * read the MAC address out of the filter registers.
   3182  1.24.2.5   nathanw 		 */
   3183  1.24.2.5   nathanw 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_RLD);
   3184  1.24.2.5   nathanw 
   3185  1.24.2.5   nathanw 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
   3186  1.24.2.5   nathanw 		    RFCR_RFADDR_NODE0);
   3187  1.24.2.5   nathanw 		myea[0] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
   3188  1.24.2.5   nathanw 		    0xffff;
   3189  1.24.2.5   nathanw 
   3190  1.24.2.5   nathanw 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
   3191  1.24.2.5   nathanw 		    RFCR_RFADDR_NODE2);
   3192  1.24.2.5   nathanw 		myea[1] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
   3193  1.24.2.5   nathanw 		    0xffff;
   3194  1.24.2.5   nathanw 
   3195  1.24.2.5   nathanw 		bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
   3196  1.24.2.5   nathanw 		    RFCR_RFADDR_NODE4);
   3197  1.24.2.5   nathanw 		myea[2] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
   3198  1.24.2.5   nathanw 		    0xffff;
   3199  1.24.2.5   nathanw 		break;
   3200  1.24.2.5   nathanw 
   3201  1.24.2.5   nathanw 	default:
   3202  1.24.2.5   nathanw 		SIP_DECL(read_eeprom)(sc, SIP_EEPROM_ETHERNET_ID0 >> 1,
   3203  1.24.2.5   nathanw 		    sizeof(myea) / sizeof(myea[0]), myea);
   3204  1.24.2.5   nathanw 	}
   3205  1.24.2.1   nathanw 
   3206  1.24.2.1   nathanw 	enaddr[0] = myea[0] & 0xff;
   3207  1.24.2.1   nathanw 	enaddr[1] = myea[0] >> 8;
   3208  1.24.2.1   nathanw 	enaddr[2] = myea[1] & 0xff;
   3209  1.24.2.1   nathanw 	enaddr[3] = myea[1] >> 8;
   3210  1.24.2.1   nathanw 	enaddr[4] = myea[2] & 0xff;
   3211  1.24.2.1   nathanw 	enaddr[5] = myea[2] >> 8;
   3212  1.24.2.1   nathanw }
   3213  1.24.2.1   nathanw 
   3214  1.24.2.2   nathanw /* Table and macro to bit-reverse an octet. */
   3215  1.24.2.2   nathanw static const u_int8_t bbr4[] = {0,8,4,12,2,10,6,14,1,9,5,13,3,11,7,15};
   3216  1.24.2.1   nathanw #define bbr(v)	((bbr4[(v)&0xf] << 4) | bbr4[((v)>>4) & 0xf])
   3217  1.24.2.1   nathanw 
   3218  1.24.2.1   nathanw void
   3219  1.24.2.5   nathanw SIP_DECL(dp83815_read_macaddr)(struct sip_softc *sc,
   3220  1.24.2.5   nathanw     const struct pci_attach_args *pa, u_int8_t *enaddr)
   3221  1.24.2.1   nathanw {
   3222  1.24.2.1   nathanw 	u_int16_t eeprom_data[SIP_DP83815_EEPROM_LENGTH / 2], *ea;
   3223  1.24.2.1   nathanw 	u_int8_t cksum, *e, match;
   3224  1.24.2.1   nathanw 	int i;
   3225  1.24.2.1   nathanw 
   3226  1.24.2.2   nathanw 	SIP_DECL(read_eeprom)(sc, 0, sizeof(eeprom_data) /
   3227  1.24.2.2   nathanw 	    sizeof(eeprom_data[0]), eeprom_data);
   3228  1.24.2.1   nathanw 
   3229  1.24.2.1   nathanw 	match = eeprom_data[SIP_DP83815_EEPROM_CHECKSUM/2] >> 8;
   3230  1.24.2.1   nathanw 	match = ~(match - 1);
   3231  1.24.2.1   nathanw 
   3232  1.24.2.1   nathanw 	cksum = 0x55;
   3233  1.24.2.1   nathanw 	e = (u_int8_t *) eeprom_data;
   3234  1.24.2.1   nathanw 	for (i=0 ; i<SIP_DP83815_EEPROM_CHECKSUM ; i++) {
   3235  1.24.2.1   nathanw 		cksum += *e++;
   3236  1.24.2.1   nathanw 	}
   3237  1.24.2.1   nathanw 	if (cksum != match) {
   3238  1.24.2.1   nathanw 		printf("%s: Checksum (%x) mismatch (%x)",
   3239  1.24.2.1   nathanw 		    sc->sc_dev.dv_xname, cksum, match);
   3240  1.24.2.1   nathanw 	}
   3241  1.24.2.1   nathanw 
   3242  1.24.2.1   nathanw 	/*
   3243  1.24.2.1   nathanw 	 * Unrolled because it makes slightly more sense this way.
   3244  1.24.2.1   nathanw 	 * The DP83815 stores the MAC address in bit 0 of word 6
   3245  1.24.2.1   nathanw 	 * through bit 15 of word 8.
   3246  1.24.2.1   nathanw 	 */
   3247  1.24.2.1   nathanw 	ea = &eeprom_data[6];
   3248  1.24.2.1   nathanw 	enaddr[0] = ((*ea & 0x1) << 7);
   3249  1.24.2.1   nathanw 	ea++;
   3250  1.24.2.1   nathanw 	enaddr[0] |= ((*ea & 0xFE00) >> 9);
   3251  1.24.2.1   nathanw 	enaddr[1] = ((*ea & 0x1FE) >> 1);
   3252  1.24.2.1   nathanw 	enaddr[2] = ((*ea & 0x1) << 7);
   3253  1.24.2.1   nathanw 	ea++;
   3254  1.24.2.1   nathanw 	enaddr[2] |= ((*ea & 0xFE00) >> 9);
   3255  1.24.2.1   nathanw 	enaddr[3] = ((*ea & 0x1FE) >> 1);
   3256  1.24.2.1   nathanw 	enaddr[4] = ((*ea & 0x1) << 7);
   3257  1.24.2.1   nathanw 	ea++;
   3258  1.24.2.1   nathanw 	enaddr[4] |= ((*ea & 0xFE00) >> 9);
   3259  1.24.2.1   nathanw 	enaddr[5] = ((*ea & 0x1FE) >> 1);
   3260  1.24.2.1   nathanw 
   3261  1.24.2.1   nathanw 	/*
   3262  1.24.2.1   nathanw 	 * In case that's not weird enough, we also need to reverse
   3263  1.24.2.1   nathanw 	 * the bits in each byte.  This all actually makes more sense
   3264  1.24.2.1   nathanw 	 * if you think about the EEPROM storage as an array of bits
   3265  1.24.2.1   nathanw 	 * being shifted into bytes, but that's not how we're looking
   3266  1.24.2.1   nathanw 	 * at it here...
   3267  1.24.2.1   nathanw 	 */
   3268  1.24.2.2   nathanw 	for (i = 0; i < 6 ;i++)
   3269  1.24.2.1   nathanw 		enaddr[i] = bbr(enaddr[i]);
   3270       1.1   thorpej }
   3271  1.24.2.2   nathanw #endif /* DP83820 */
   3272       1.1   thorpej 
   3273       1.1   thorpej /*
   3274       1.1   thorpej  * sip_mediastatus:	[ifmedia interface function]
   3275       1.1   thorpej  *
   3276       1.1   thorpej  *	Get the current interface media status.
   3277       1.1   thorpej  */
   3278       1.1   thorpej void
   3279  1.24.2.2   nathanw SIP_DECL(mediastatus)(struct ifnet *ifp, struct ifmediareq *ifmr)
   3280       1.1   thorpej {
   3281       1.1   thorpej 	struct sip_softc *sc = ifp->if_softc;
   3282       1.1   thorpej 
   3283       1.1   thorpej 	mii_pollstat(&sc->sc_mii);
   3284       1.1   thorpej 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
   3285       1.1   thorpej 	ifmr->ifm_active = sc->sc_mii.mii_media_active;
   3286       1.1   thorpej }
   3287       1.1   thorpej 
   3288       1.1   thorpej /*
   3289       1.1   thorpej  * sip_mediachange:	[ifmedia interface function]
   3290       1.1   thorpej  *
   3291       1.1   thorpej  *	Set hardware to newly-selected media.
   3292       1.1   thorpej  */
   3293       1.1   thorpej int
   3294  1.24.2.2   nathanw SIP_DECL(mediachange)(struct ifnet *ifp)
   3295       1.1   thorpej {
   3296       1.1   thorpej 	struct sip_softc *sc = ifp->if_softc;
   3297       1.1   thorpej 
   3298       1.1   thorpej 	if (ifp->if_flags & IFF_UP)
   3299       1.1   thorpej 		mii_mediachg(&sc->sc_mii);
   3300       1.1   thorpej 	return (0);
   3301       1.1   thorpej }
   3302