if_sip.c revision 1.67 1 1.67 itojun /* $NetBSD: if_sip.c,v 1.67 2002/08/26 07:37:26 itojun Exp $ */
2 1.28 thorpej
3 1.28 thorpej /*-
4 1.45 thorpej * Copyright (c) 2001, 2002 The NetBSD Foundation, Inc.
5 1.28 thorpej * All rights reserved.
6 1.28 thorpej *
7 1.28 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.28 thorpej * by Jason R. Thorpe.
9 1.28 thorpej *
10 1.28 thorpej * Redistribution and use in source and binary forms, with or without
11 1.28 thorpej * modification, are permitted provided that the following conditions
12 1.28 thorpej * are met:
13 1.28 thorpej * 1. Redistributions of source code must retain the above copyright
14 1.28 thorpej * notice, this list of conditions and the following disclaimer.
15 1.28 thorpej * 2. Redistributions in binary form must reproduce the above copyright
16 1.28 thorpej * notice, this list of conditions and the following disclaimer in the
17 1.28 thorpej * documentation and/or other materials provided with the distribution.
18 1.28 thorpej * 3. All advertising materials mentioning features or use of this software
19 1.28 thorpej * must display the following acknowledgement:
20 1.28 thorpej * This product includes software developed by the NetBSD
21 1.28 thorpej * Foundation, Inc. and its contributors.
22 1.28 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.28 thorpej * contributors may be used to endorse or promote products derived
24 1.28 thorpej * from this software without specific prior written permission.
25 1.28 thorpej *
26 1.28 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.28 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.28 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.28 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.28 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.28 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.28 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.28 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.28 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.28 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.28 thorpej * POSSIBILITY OF SUCH DAMAGE.
37 1.28 thorpej */
38 1.1 thorpej
39 1.1 thorpej /*-
40 1.1 thorpej * Copyright (c) 1999 Network Computer, Inc.
41 1.1 thorpej * All rights reserved.
42 1.1 thorpej *
43 1.1 thorpej * Redistribution and use in source and binary forms, with or without
44 1.1 thorpej * modification, are permitted provided that the following conditions
45 1.1 thorpej * are met:
46 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
47 1.1 thorpej * notice, this list of conditions and the following disclaimer.
48 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
49 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
50 1.1 thorpej * documentation and/or other materials provided with the distribution.
51 1.1 thorpej * 3. Neither the name of Network Computer, Inc. nor the names of its
52 1.1 thorpej * contributors may be used to endorse or promote products derived
53 1.1 thorpej * from this software without specific prior written permission.
54 1.1 thorpej *
55 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY NETWORK COMPUTER, INC. AND CONTRIBUTORS
56 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
57 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
58 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
59 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
60 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
61 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
62 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
63 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
64 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
65 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
66 1.1 thorpej */
67 1.1 thorpej
68 1.1 thorpej /*
69 1.29 thorpej * Device driver for the Silicon Integrated Systems SiS 900,
70 1.29 thorpej * SiS 7016 10/100, National Semiconductor DP83815 10/100, and
71 1.29 thorpej * National Semiconductor DP83820 10/100/1000 PCI Ethernet
72 1.29 thorpej * controllers.
73 1.1 thorpej *
74 1.32 thorpej * Originally written to support the SiS 900 by Jason R. Thorpe for
75 1.32 thorpej * Network Computer, Inc.
76 1.29 thorpej *
77 1.29 thorpej * TODO:
78 1.29 thorpej *
79 1.58 thorpej * - Reduce the Rx interrupt load.
80 1.1 thorpej */
81 1.43 lukem
82 1.43 lukem #include <sys/cdefs.h>
83 1.67 itojun __KERNEL_RCSID(0, "$NetBSD: if_sip.c,v 1.67 2002/08/26 07:37:26 itojun Exp $");
84 1.1 thorpej
85 1.1 thorpej #include "bpfilter.h"
86 1.65 itojun #include "rnd.h"
87 1.1 thorpej
88 1.1 thorpej #include <sys/param.h>
89 1.1 thorpej #include <sys/systm.h>
90 1.9 thorpej #include <sys/callout.h>
91 1.1 thorpej #include <sys/mbuf.h>
92 1.1 thorpej #include <sys/malloc.h>
93 1.1 thorpej #include <sys/kernel.h>
94 1.1 thorpej #include <sys/socket.h>
95 1.1 thorpej #include <sys/ioctl.h>
96 1.1 thorpej #include <sys/errno.h>
97 1.1 thorpej #include <sys/device.h>
98 1.1 thorpej #include <sys/queue.h>
99 1.1 thorpej
100 1.12 mrg #include <uvm/uvm_extern.h> /* for PAGE_SIZE */
101 1.1 thorpej
102 1.65 itojun #if NRND > 0
103 1.65 itojun #include <sys/rnd.h>
104 1.65 itojun #endif
105 1.65 itojun
106 1.1 thorpej #include <net/if.h>
107 1.1 thorpej #include <net/if_dl.h>
108 1.1 thorpej #include <net/if_media.h>
109 1.1 thorpej #include <net/if_ether.h>
110 1.1 thorpej
111 1.1 thorpej #if NBPFILTER > 0
112 1.1 thorpej #include <net/bpf.h>
113 1.1 thorpej #endif
114 1.1 thorpej
115 1.1 thorpej #include <machine/bus.h>
116 1.1 thorpej #include <machine/intr.h>
117 1.14 tsutsui #include <machine/endian.h>
118 1.1 thorpej
119 1.15 thorpej #include <dev/mii/mii.h>
120 1.1 thorpej #include <dev/mii/miivar.h>
121 1.29 thorpej #ifdef DP83820
122 1.29 thorpej #include <dev/mii/mii_bitbang.h>
123 1.29 thorpej #endif /* DP83820 */
124 1.1 thorpej
125 1.1 thorpej #include <dev/pci/pcireg.h>
126 1.1 thorpej #include <dev/pci/pcivar.h>
127 1.1 thorpej #include <dev/pci/pcidevs.h>
128 1.1 thorpej
129 1.1 thorpej #include <dev/pci/if_sipreg.h>
130 1.1 thorpej
131 1.29 thorpej #ifdef DP83820 /* DP83820 Gigabit Ethernet */
132 1.29 thorpej #define SIP_DECL(x) __CONCAT(gsip_,x)
133 1.29 thorpej #else /* SiS900 and DP83815 */
134 1.28 thorpej #define SIP_DECL(x) __CONCAT(sip_,x)
135 1.29 thorpej #endif
136 1.29 thorpej
137 1.28 thorpej #define SIP_STR(x) __STRING(SIP_DECL(x))
138 1.28 thorpej
139 1.1 thorpej /*
140 1.1 thorpej * Transmit descriptor list size. This is arbitrary, but allocate
141 1.30 thorpej * enough descriptors for 128 pending transmissions, and 8 segments
142 1.1 thorpej * per packet. This MUST work out to a power of 2.
143 1.1 thorpej */
144 1.52 thorpej #define SIP_NTXSEGS 16
145 1.52 thorpej #define SIP_NTXSEGS_ALLOC 8
146 1.1 thorpej
147 1.30 thorpej #define SIP_TXQUEUELEN 256
148 1.52 thorpej #define SIP_NTXDESC (SIP_TXQUEUELEN * SIP_NTXSEGS_ALLOC)
149 1.1 thorpej #define SIP_NTXDESC_MASK (SIP_NTXDESC - 1)
150 1.1 thorpej #define SIP_NEXTTX(x) (((x) + 1) & SIP_NTXDESC_MASK)
151 1.1 thorpej
152 1.46 thorpej #if defined(DP83020)
153 1.46 thorpej #define TX_DMAMAP_SIZE ETHER_MAX_LEN_JUMBO
154 1.46 thorpej #else
155 1.46 thorpej #define TX_DMAMAP_SIZE MCLBYTES
156 1.46 thorpej #endif
157 1.46 thorpej
158 1.1 thorpej /*
159 1.1 thorpej * Receive descriptor list size. We have one Rx buffer per incoming
160 1.1 thorpej * packet, so this logic is a little simpler.
161 1.36 thorpej *
162 1.36 thorpej * Actually, on the DP83820, we allow the packet to consume more than
163 1.36 thorpej * one buffer, in order to support jumbo Ethernet frames. In that
164 1.36 thorpej * case, a packet may consume up to 5 buffers (assuming a 2048 byte
165 1.36 thorpej * mbuf cluster). 256 receive buffers is only 51 maximum size packets,
166 1.36 thorpej * so we'd better be quick about handling receive interrupts.
167 1.1 thorpej */
168 1.36 thorpej #if defined(DP83820)
169 1.36 thorpej #define SIP_NRXDESC 256
170 1.36 thorpej #else
171 1.30 thorpej #define SIP_NRXDESC 128
172 1.36 thorpej #endif /* DP83820 */
173 1.1 thorpej #define SIP_NRXDESC_MASK (SIP_NRXDESC - 1)
174 1.1 thorpej #define SIP_NEXTRX(x) (((x) + 1) & SIP_NRXDESC_MASK)
175 1.1 thorpej
176 1.1 thorpej /*
177 1.1 thorpej * Control structures are DMA'd to the SiS900 chip. We allocate them in
178 1.1 thorpej * a single clump that maps to a single DMA segment to make several things
179 1.1 thorpej * easier.
180 1.1 thorpej */
181 1.1 thorpej struct sip_control_data {
182 1.1 thorpej /*
183 1.1 thorpej * The transmit descriptors.
184 1.1 thorpej */
185 1.1 thorpej struct sip_desc scd_txdescs[SIP_NTXDESC];
186 1.1 thorpej
187 1.1 thorpej /*
188 1.1 thorpej * The receive descriptors.
189 1.1 thorpej */
190 1.1 thorpej struct sip_desc scd_rxdescs[SIP_NRXDESC];
191 1.1 thorpej };
192 1.1 thorpej
193 1.1 thorpej #define SIP_CDOFF(x) offsetof(struct sip_control_data, x)
194 1.1 thorpej #define SIP_CDTXOFF(x) SIP_CDOFF(scd_txdescs[(x)])
195 1.1 thorpej #define SIP_CDRXOFF(x) SIP_CDOFF(scd_rxdescs[(x)])
196 1.1 thorpej
197 1.1 thorpej /*
198 1.1 thorpej * Software state for transmit jobs.
199 1.1 thorpej */
200 1.1 thorpej struct sip_txsoft {
201 1.1 thorpej struct mbuf *txs_mbuf; /* head of our mbuf chain */
202 1.1 thorpej bus_dmamap_t txs_dmamap; /* our DMA map */
203 1.1 thorpej int txs_firstdesc; /* first descriptor in packet */
204 1.1 thorpej int txs_lastdesc; /* last descriptor in packet */
205 1.1 thorpej SIMPLEQ_ENTRY(sip_txsoft) txs_q;
206 1.1 thorpej };
207 1.1 thorpej
208 1.1 thorpej SIMPLEQ_HEAD(sip_txsq, sip_txsoft);
209 1.1 thorpej
210 1.1 thorpej /*
211 1.1 thorpej * Software state for receive jobs.
212 1.1 thorpej */
213 1.1 thorpej struct sip_rxsoft {
214 1.1 thorpej struct mbuf *rxs_mbuf; /* head of our mbuf chain */
215 1.1 thorpej bus_dmamap_t rxs_dmamap; /* our DMA map */
216 1.1 thorpej };
217 1.1 thorpej
218 1.1 thorpej /*
219 1.1 thorpej * Software state per device.
220 1.1 thorpej */
221 1.1 thorpej struct sip_softc {
222 1.1 thorpej struct device sc_dev; /* generic device information */
223 1.1 thorpej bus_space_tag_t sc_st; /* bus space tag */
224 1.1 thorpej bus_space_handle_t sc_sh; /* bus space handle */
225 1.1 thorpej bus_dma_tag_t sc_dmat; /* bus DMA tag */
226 1.1 thorpej struct ethercom sc_ethercom; /* ethernet common data */
227 1.1 thorpej void *sc_sdhook; /* shutdown hook */
228 1.15 thorpej
229 1.15 thorpej const struct sip_product *sc_model; /* which model are we? */
230 1.45 thorpej int sc_rev; /* chip revision */
231 1.1 thorpej
232 1.1 thorpej void *sc_ih; /* interrupt cookie */
233 1.1 thorpej
234 1.1 thorpej struct mii_data sc_mii; /* MII/media information */
235 1.1 thorpej
236 1.9 thorpej struct callout sc_tick_ch; /* tick callout */
237 1.9 thorpej
238 1.1 thorpej bus_dmamap_t sc_cddmamap; /* control data DMA map */
239 1.1 thorpej #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
240 1.1 thorpej
241 1.1 thorpej /*
242 1.1 thorpej * Software state for transmit and receive descriptors.
243 1.1 thorpej */
244 1.1 thorpej struct sip_txsoft sc_txsoft[SIP_TXQUEUELEN];
245 1.1 thorpej struct sip_rxsoft sc_rxsoft[SIP_NRXDESC];
246 1.1 thorpej
247 1.1 thorpej /*
248 1.1 thorpej * Control data structures.
249 1.1 thorpej */
250 1.1 thorpej struct sip_control_data *sc_control_data;
251 1.1 thorpej #define sc_txdescs sc_control_data->scd_txdescs
252 1.1 thorpej #define sc_rxdescs sc_control_data->scd_rxdescs
253 1.1 thorpej
254 1.30 thorpej #ifdef SIP_EVENT_COUNTERS
255 1.30 thorpej /*
256 1.30 thorpej * Event counters.
257 1.30 thorpej */
258 1.30 thorpej struct evcnt sc_ev_txsstall; /* Tx stalled due to no txs */
259 1.30 thorpej struct evcnt sc_ev_txdstall; /* Tx stalled due to no txd */
260 1.56 thorpej struct evcnt sc_ev_txforceintr; /* Tx interrupts forced */
261 1.56 thorpej struct evcnt sc_ev_txdintr; /* Tx descriptor interrupts */
262 1.56 thorpej struct evcnt sc_ev_txiintr; /* Tx idle interrupts */
263 1.30 thorpej struct evcnt sc_ev_rxintr; /* Rx interrupts */
264 1.62 thorpej struct evcnt sc_ev_hiberr; /* HIBERR interrupts */
265 1.31 thorpej #ifdef DP83820
266 1.31 thorpej struct evcnt sc_ev_rxipsum; /* IP checksums checked in-bound */
267 1.31 thorpej struct evcnt sc_ev_rxtcpsum; /* TCP checksums checked in-bound */
268 1.31 thorpej struct evcnt sc_ev_rxudpsum; /* UDP checksums checked in-boudn */
269 1.31 thorpej struct evcnt sc_ev_txipsum; /* IP checksums comp. out-bound */
270 1.31 thorpej struct evcnt sc_ev_txtcpsum; /* TCP checksums comp. out-bound */
271 1.31 thorpej struct evcnt sc_ev_txudpsum; /* UDP checksums comp. out-bound */
272 1.31 thorpej #endif /* DP83820 */
273 1.30 thorpej #endif /* SIP_EVENT_COUNTERS */
274 1.30 thorpej
275 1.1 thorpej u_int32_t sc_txcfg; /* prototype TXCFG register */
276 1.1 thorpej u_int32_t sc_rxcfg; /* prototype RXCFG register */
277 1.1 thorpej u_int32_t sc_imr; /* prototype IMR register */
278 1.1 thorpej u_int32_t sc_rfcr; /* prototype RFCR register */
279 1.1 thorpej
280 1.29 thorpej u_int32_t sc_cfg; /* prototype CFG register */
281 1.29 thorpej
282 1.29 thorpej #ifdef DP83820
283 1.29 thorpej u_int32_t sc_gpior; /* prototype GPIOR register */
284 1.29 thorpej #endif /* DP83820 */
285 1.29 thorpej
286 1.1 thorpej u_int32_t sc_tx_fill_thresh; /* transmit fill threshold */
287 1.1 thorpej u_int32_t sc_tx_drain_thresh; /* transmit drain threshold */
288 1.1 thorpej
289 1.1 thorpej u_int32_t sc_rx_drain_thresh; /* receive drain threshold */
290 1.1 thorpej
291 1.1 thorpej int sc_flags; /* misc. flags; see below */
292 1.1 thorpej
293 1.1 thorpej int sc_txfree; /* number of free Tx descriptors */
294 1.1 thorpej int sc_txnext; /* next ready Tx descriptor */
295 1.56 thorpej int sc_txwin; /* Tx descriptors since last intr */
296 1.1 thorpej
297 1.1 thorpej struct sip_txsq sc_txfreeq; /* free Tx descsofts */
298 1.1 thorpej struct sip_txsq sc_txdirtyq; /* dirty Tx descsofts */
299 1.1 thorpej
300 1.1 thorpej int sc_rxptr; /* next ready Rx descriptor/descsoft */
301 1.36 thorpej #if defined(DP83820)
302 1.36 thorpej int sc_rxdiscard;
303 1.36 thorpej int sc_rxlen;
304 1.36 thorpej struct mbuf *sc_rxhead;
305 1.36 thorpej struct mbuf *sc_rxtail;
306 1.36 thorpej struct mbuf **sc_rxtailp;
307 1.36 thorpej #endif /* DP83820 */
308 1.65 itojun
309 1.65 itojun #if NRND > 0
310 1.65 itojun rndsource_element_t rnd_source; /* random source */
311 1.65 itojun #endif
312 1.1 thorpej };
313 1.1 thorpej
314 1.1 thorpej /* sc_flags */
315 1.1 thorpej #define SIPF_PAUSED 0x00000001 /* paused (802.3x flow control) */
316 1.1 thorpej
317 1.36 thorpej #ifdef DP83820
318 1.36 thorpej #define SIP_RXCHAIN_RESET(sc) \
319 1.36 thorpej do { \
320 1.36 thorpej (sc)->sc_rxtailp = &(sc)->sc_rxhead; \
321 1.36 thorpej *(sc)->sc_rxtailp = NULL; \
322 1.36 thorpej (sc)->sc_rxlen = 0; \
323 1.36 thorpej } while (/*CONSTCOND*/0)
324 1.36 thorpej
325 1.36 thorpej #define SIP_RXCHAIN_LINK(sc, m) \
326 1.36 thorpej do { \
327 1.40 thorpej *(sc)->sc_rxtailp = (sc)->sc_rxtail = (m); \
328 1.36 thorpej (sc)->sc_rxtailp = &(m)->m_next; \
329 1.36 thorpej } while (/*CONSTCOND*/0)
330 1.36 thorpej #endif /* DP83820 */
331 1.36 thorpej
332 1.30 thorpej #ifdef SIP_EVENT_COUNTERS
333 1.30 thorpej #define SIP_EVCNT_INCR(ev) (ev)->ev_count++
334 1.30 thorpej #else
335 1.30 thorpej #define SIP_EVCNT_INCR(ev) /* nothing */
336 1.30 thorpej #endif
337 1.30 thorpej
338 1.1 thorpej #define SIP_CDTXADDR(sc, x) ((sc)->sc_cddma + SIP_CDTXOFF((x)))
339 1.1 thorpej #define SIP_CDRXADDR(sc, x) ((sc)->sc_cddma + SIP_CDRXOFF((x)))
340 1.1 thorpej
341 1.1 thorpej #define SIP_CDTXSYNC(sc, x, n, ops) \
342 1.1 thorpej do { \
343 1.1 thorpej int __x, __n; \
344 1.1 thorpej \
345 1.1 thorpej __x = (x); \
346 1.1 thorpej __n = (n); \
347 1.1 thorpej \
348 1.1 thorpej /* If it will wrap around, sync to the end of the ring. */ \
349 1.1 thorpej if ((__x + __n) > SIP_NTXDESC) { \
350 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
351 1.1 thorpej SIP_CDTXOFF(__x), sizeof(struct sip_desc) * \
352 1.1 thorpej (SIP_NTXDESC - __x), (ops)); \
353 1.1 thorpej __n -= (SIP_NTXDESC - __x); \
354 1.1 thorpej __x = 0; \
355 1.1 thorpej } \
356 1.1 thorpej \
357 1.1 thorpej /* Now sync whatever is left. */ \
358 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
359 1.1 thorpej SIP_CDTXOFF(__x), sizeof(struct sip_desc) * __n, (ops)); \
360 1.1 thorpej } while (0)
361 1.1 thorpej
362 1.1 thorpej #define SIP_CDRXSYNC(sc, x, ops) \
363 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
364 1.1 thorpej SIP_CDRXOFF((x)), sizeof(struct sip_desc), (ops))
365 1.1 thorpej
366 1.31 thorpej #ifdef DP83820
367 1.31 thorpej #define SIP_INIT_RXDESC_EXTSTS __sipd->sipd_extsts = 0;
368 1.36 thorpej #define SIP_RXBUF_LEN (MCLBYTES - 4)
369 1.31 thorpej #else
370 1.31 thorpej #define SIP_INIT_RXDESC_EXTSTS /* nothing */
371 1.36 thorpej #define SIP_RXBUF_LEN (MCLBYTES - 1) /* field width */
372 1.31 thorpej #endif
373 1.1 thorpej #define SIP_INIT_RXDESC(sc, x) \
374 1.1 thorpej do { \
375 1.1 thorpej struct sip_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)]; \
376 1.1 thorpej struct sip_desc *__sipd = &(sc)->sc_rxdescs[(x)]; \
377 1.1 thorpej \
378 1.36 thorpej __sipd->sipd_link = \
379 1.36 thorpej htole32(SIP_CDRXADDR((sc), SIP_NEXTRX((x)))); \
380 1.36 thorpej __sipd->sipd_bufptr = \
381 1.36 thorpej htole32(__rxs->rxs_dmamap->dm_segs[0].ds_addr); \
382 1.14 tsutsui __sipd->sipd_cmdsts = htole32(CMDSTS_INTR | \
383 1.36 thorpej (SIP_RXBUF_LEN & CMDSTS_SIZE_MASK)); \
384 1.31 thorpej SIP_INIT_RXDESC_EXTSTS \
385 1.1 thorpej SIP_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
386 1.1 thorpej } while (0)
387 1.1 thorpej
388 1.45 thorpej #define SIP_CHIP_VERS(sc, v, p, r) \
389 1.45 thorpej ((sc)->sc_model->sip_vendor == (v) && \
390 1.45 thorpej (sc)->sc_model->sip_product == (p) && \
391 1.45 thorpej (sc)->sc_rev == (r))
392 1.45 thorpej
393 1.45 thorpej #define SIP_CHIP_MODEL(sc, v, p) \
394 1.45 thorpej ((sc)->sc_model->sip_vendor == (v) && \
395 1.45 thorpej (sc)->sc_model->sip_product == (p))
396 1.45 thorpej
397 1.45 thorpej #if !defined(DP83820)
398 1.45 thorpej #define SIP_SIS900_REV(sc, rev) \
399 1.45 thorpej SIP_CHIP_VERS((sc), PCI_VENDOR_SIS, PCI_PRODUCT_SIS_900, (rev))
400 1.45 thorpej #endif
401 1.45 thorpej
402 1.14 tsutsui #define SIP_TIMEOUT 1000
403 1.14 tsutsui
404 1.28 thorpej void SIP_DECL(start)(struct ifnet *);
405 1.28 thorpej void SIP_DECL(watchdog)(struct ifnet *);
406 1.28 thorpej int SIP_DECL(ioctl)(struct ifnet *, u_long, caddr_t);
407 1.28 thorpej int SIP_DECL(init)(struct ifnet *);
408 1.28 thorpej void SIP_DECL(stop)(struct ifnet *, int);
409 1.1 thorpej
410 1.28 thorpej void SIP_DECL(shutdown)(void *);
411 1.1 thorpej
412 1.28 thorpej void SIP_DECL(reset)(struct sip_softc *);
413 1.28 thorpej void SIP_DECL(rxdrain)(struct sip_softc *);
414 1.28 thorpej int SIP_DECL(add_rxbuf)(struct sip_softc *, int);
415 1.28 thorpej void SIP_DECL(read_eeprom)(struct sip_softc *, int, int, u_int16_t *);
416 1.28 thorpej void SIP_DECL(tick)(void *);
417 1.1 thorpej
418 1.29 thorpej #if !defined(DP83820)
419 1.28 thorpej void SIP_DECL(sis900_set_filter)(struct sip_softc *);
420 1.29 thorpej #endif /* ! DP83820 */
421 1.28 thorpej void SIP_DECL(dp83815_set_filter)(struct sip_softc *);
422 1.15 thorpej
423 1.29 thorpej #if defined(DP83820)
424 1.44 thorpej void SIP_DECL(dp83820_read_macaddr)(struct sip_softc *,
425 1.44 thorpej const struct pci_attach_args *, u_int8_t *);
426 1.29 thorpej #else
427 1.44 thorpej void SIP_DECL(sis900_read_macaddr)(struct sip_softc *,
428 1.44 thorpej const struct pci_attach_args *, u_int8_t *);
429 1.44 thorpej void SIP_DECL(dp83815_read_macaddr)(struct sip_softc *,
430 1.44 thorpej const struct pci_attach_args *, u_int8_t *);
431 1.29 thorpej #endif /* DP83820 */
432 1.25 briggs
433 1.28 thorpej int SIP_DECL(intr)(void *);
434 1.28 thorpej void SIP_DECL(txintr)(struct sip_softc *);
435 1.28 thorpej void SIP_DECL(rxintr)(struct sip_softc *);
436 1.1 thorpej
437 1.29 thorpej #if defined(DP83820)
438 1.29 thorpej int SIP_DECL(dp83820_mii_readreg)(struct device *, int, int);
439 1.29 thorpej void SIP_DECL(dp83820_mii_writereg)(struct device *, int, int, int);
440 1.29 thorpej void SIP_DECL(dp83820_mii_statchg)(struct device *);
441 1.29 thorpej #else
442 1.28 thorpej int SIP_DECL(sis900_mii_readreg)(struct device *, int, int);
443 1.28 thorpej void SIP_DECL(sis900_mii_writereg)(struct device *, int, int, int);
444 1.28 thorpej void SIP_DECL(sis900_mii_statchg)(struct device *);
445 1.15 thorpej
446 1.28 thorpej int SIP_DECL(dp83815_mii_readreg)(struct device *, int, int);
447 1.28 thorpej void SIP_DECL(dp83815_mii_writereg)(struct device *, int, int, int);
448 1.28 thorpej void SIP_DECL(dp83815_mii_statchg)(struct device *);
449 1.29 thorpej #endif /* DP83820 */
450 1.1 thorpej
451 1.28 thorpej int SIP_DECL(mediachange)(struct ifnet *);
452 1.28 thorpej void SIP_DECL(mediastatus)(struct ifnet *, struct ifmediareq *);
453 1.1 thorpej
454 1.28 thorpej int SIP_DECL(match)(struct device *, struct cfdata *, void *);
455 1.28 thorpej void SIP_DECL(attach)(struct device *, struct device *, void *);
456 1.1 thorpej
457 1.28 thorpej int SIP_DECL(copy_small) = 0;
458 1.2 thorpej
459 1.28 thorpej struct cfattach SIP_DECL(ca) = {
460 1.28 thorpej sizeof(struct sip_softc), SIP_DECL(match), SIP_DECL(attach),
461 1.1 thorpej };
462 1.1 thorpej
463 1.15 thorpej /*
464 1.15 thorpej * Descriptions of the variants of the SiS900.
465 1.15 thorpej */
466 1.15 thorpej struct sip_variant {
467 1.28 thorpej int (*sipv_mii_readreg)(struct device *, int, int);
468 1.28 thorpej void (*sipv_mii_writereg)(struct device *, int, int, int);
469 1.28 thorpej void (*sipv_mii_statchg)(struct device *);
470 1.28 thorpej void (*sipv_set_filter)(struct sip_softc *);
471 1.44 thorpej void (*sipv_read_macaddr)(struct sip_softc *,
472 1.44 thorpej const struct pci_attach_args *, u_int8_t *);
473 1.15 thorpej };
474 1.15 thorpej
475 1.29 thorpej #if defined(DP83820)
476 1.29 thorpej u_int32_t SIP_DECL(dp83820_mii_bitbang_read)(struct device *);
477 1.29 thorpej void SIP_DECL(dp83820_mii_bitbang_write)(struct device *, u_int32_t);
478 1.29 thorpej
479 1.29 thorpej const struct mii_bitbang_ops SIP_DECL(dp83820_mii_bitbang_ops) = {
480 1.29 thorpej SIP_DECL(dp83820_mii_bitbang_read),
481 1.29 thorpej SIP_DECL(dp83820_mii_bitbang_write),
482 1.29 thorpej {
483 1.29 thorpej EROMAR_MDIO, /* MII_BIT_MDO */
484 1.29 thorpej EROMAR_MDIO, /* MII_BIT_MDI */
485 1.29 thorpej EROMAR_MDC, /* MII_BIT_MDC */
486 1.29 thorpej EROMAR_MDDIR, /* MII_BIT_DIR_HOST_PHY */
487 1.29 thorpej 0, /* MII_BIT_DIR_PHY_HOST */
488 1.29 thorpej }
489 1.29 thorpej };
490 1.29 thorpej #endif /* DP83820 */
491 1.29 thorpej
492 1.29 thorpej #if defined(DP83820)
493 1.29 thorpej const struct sip_variant SIP_DECL(variant_dp83820) = {
494 1.29 thorpej SIP_DECL(dp83820_mii_readreg),
495 1.29 thorpej SIP_DECL(dp83820_mii_writereg),
496 1.29 thorpej SIP_DECL(dp83820_mii_statchg),
497 1.29 thorpej SIP_DECL(dp83815_set_filter),
498 1.29 thorpej SIP_DECL(dp83820_read_macaddr),
499 1.29 thorpej };
500 1.29 thorpej #else
501 1.28 thorpej const struct sip_variant SIP_DECL(variant_sis900) = {
502 1.28 thorpej SIP_DECL(sis900_mii_readreg),
503 1.28 thorpej SIP_DECL(sis900_mii_writereg),
504 1.28 thorpej SIP_DECL(sis900_mii_statchg),
505 1.28 thorpej SIP_DECL(sis900_set_filter),
506 1.28 thorpej SIP_DECL(sis900_read_macaddr),
507 1.15 thorpej };
508 1.15 thorpej
509 1.28 thorpej const struct sip_variant SIP_DECL(variant_dp83815) = {
510 1.28 thorpej SIP_DECL(dp83815_mii_readreg),
511 1.28 thorpej SIP_DECL(dp83815_mii_writereg),
512 1.28 thorpej SIP_DECL(dp83815_mii_statchg),
513 1.28 thorpej SIP_DECL(dp83815_set_filter),
514 1.28 thorpej SIP_DECL(dp83815_read_macaddr),
515 1.15 thorpej };
516 1.29 thorpej #endif /* DP83820 */
517 1.15 thorpej
518 1.15 thorpej /*
519 1.15 thorpej * Devices supported by this driver.
520 1.15 thorpej */
521 1.15 thorpej const struct sip_product {
522 1.15 thorpej pci_vendor_id_t sip_vendor;
523 1.15 thorpej pci_product_id_t sip_product;
524 1.15 thorpej const char *sip_name;
525 1.15 thorpej const struct sip_variant *sip_variant;
526 1.28 thorpej } SIP_DECL(products)[] = {
527 1.29 thorpej #if defined(DP83820)
528 1.29 thorpej { PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83820,
529 1.29 thorpej "NatSemi DP83820 Gigabit Ethernet",
530 1.29 thorpej &SIP_DECL(variant_dp83820) },
531 1.29 thorpej #else
532 1.15 thorpej { PCI_VENDOR_SIS, PCI_PRODUCT_SIS_900,
533 1.15 thorpej "SiS 900 10/100 Ethernet",
534 1.28 thorpej &SIP_DECL(variant_sis900) },
535 1.15 thorpej { PCI_VENDOR_SIS, PCI_PRODUCT_SIS_7016,
536 1.15 thorpej "SiS 7016 10/100 Ethernet",
537 1.28 thorpej &SIP_DECL(variant_sis900) },
538 1.15 thorpej
539 1.15 thorpej { PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83815,
540 1.15 thorpej "NatSemi DP83815 10/100 Ethernet",
541 1.28 thorpej &SIP_DECL(variant_dp83815) },
542 1.29 thorpej #endif /* DP83820 */
543 1.15 thorpej
544 1.15 thorpej { 0, 0,
545 1.15 thorpej NULL,
546 1.15 thorpej NULL },
547 1.15 thorpej };
548 1.15 thorpej
549 1.28 thorpej static const struct sip_product *
550 1.29 thorpej SIP_DECL(lookup)(const struct pci_attach_args *pa)
551 1.1 thorpej {
552 1.1 thorpej const struct sip_product *sip;
553 1.1 thorpej
554 1.29 thorpej for (sip = SIP_DECL(products); sip->sip_name != NULL; sip++) {
555 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == sip->sip_vendor &&
556 1.1 thorpej PCI_PRODUCT(pa->pa_id) == sip->sip_product)
557 1.1 thorpej return (sip);
558 1.1 thorpej }
559 1.1 thorpej return (NULL);
560 1.1 thorpej }
561 1.1 thorpej
562 1.60 thorpej #ifdef DP83820
563 1.60 thorpej /*
564 1.60 thorpej * I really hate stupid hardware vendors. There's a bit in the EEPROM
565 1.60 thorpej * which indicates if the card can do 64-bit data transfers. Unfortunately,
566 1.60 thorpej * several vendors of 32-bit cards fail to clear this bit in the EEPROM,
567 1.60 thorpej * which means we try to use 64-bit data transfers on those cards if we
568 1.60 thorpej * happen to be plugged into a 32-bit slot.
569 1.60 thorpej *
570 1.60 thorpej * What we do is use this table of cards known to be 64-bit cards. If
571 1.60 thorpej * you have a 64-bit card who's subsystem ID is not listed in this table,
572 1.60 thorpej * send the output of "pcictl dump ..." of the device to me so that your
573 1.60 thorpej * card will use the 64-bit data path when plugged into a 64-bit slot.
574 1.60 thorpej *
575 1.60 thorpej * -- Jason R. Thorpe <thorpej (at) netbsd.org>
576 1.60 thorpej * June 30, 2002
577 1.60 thorpej */
578 1.60 thorpej static int
579 1.60 thorpej SIP_DECL(check_64bit)(const struct pci_attach_args *pa)
580 1.60 thorpej {
581 1.60 thorpej static const struct {
582 1.60 thorpej pci_vendor_id_t c64_vendor;
583 1.60 thorpej pci_product_id_t c64_product;
584 1.60 thorpej } card64[] = {
585 1.60 thorpej /* Asante GigaNIX */
586 1.60 thorpej { 0x128a, 0x0002 },
587 1.61 thorpej
588 1.61 thorpej /* Accton EN1407-T, Planex GN-1000TE */
589 1.61 thorpej { 0x1113, 0x1407 },
590 1.60 thorpej
591 1.60 thorpej { 0, 0}
592 1.60 thorpej };
593 1.60 thorpej pcireg_t subsys;
594 1.60 thorpej int i;
595 1.60 thorpej
596 1.60 thorpej subsys = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_SUBSYS_ID_REG);
597 1.60 thorpej
598 1.60 thorpej for (i = 0; card64[i].c64_vendor != 0; i++) {
599 1.60 thorpej if (PCI_VENDOR(subsys) == card64[i].c64_vendor &&
600 1.60 thorpej PCI_PRODUCT(subsys) == card64[i].c64_product)
601 1.60 thorpej return (1);
602 1.60 thorpej }
603 1.60 thorpej
604 1.60 thorpej return (0);
605 1.60 thorpej }
606 1.60 thorpej #endif /* DP83820 */
607 1.60 thorpej
608 1.1 thorpej int
609 1.29 thorpej SIP_DECL(match)(struct device *parent, struct cfdata *cf, void *aux)
610 1.1 thorpej {
611 1.1 thorpej struct pci_attach_args *pa = aux;
612 1.1 thorpej
613 1.29 thorpej if (SIP_DECL(lookup)(pa) != NULL)
614 1.1 thorpej return (1);
615 1.1 thorpej
616 1.1 thorpej return (0);
617 1.1 thorpej }
618 1.1 thorpej
619 1.1 thorpej void
620 1.29 thorpej SIP_DECL(attach)(struct device *parent, struct device *self, void *aux)
621 1.1 thorpej {
622 1.1 thorpej struct sip_softc *sc = (struct sip_softc *) self;
623 1.1 thorpej struct pci_attach_args *pa = aux;
624 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
625 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
626 1.1 thorpej pci_intr_handle_t ih;
627 1.1 thorpej const char *intrstr = NULL;
628 1.1 thorpej bus_space_tag_t iot, memt;
629 1.1 thorpej bus_space_handle_t ioh, memh;
630 1.1 thorpej bus_dma_segment_t seg;
631 1.1 thorpej int ioh_valid, memh_valid;
632 1.1 thorpej int i, rseg, error;
633 1.1 thorpej const struct sip_product *sip;
634 1.1 thorpej pcireg_t pmode;
635 1.14 tsutsui u_int8_t enaddr[ETHER_ADDR_LEN];
636 1.10 mycroft int pmreg;
637 1.29 thorpej #ifdef DP83820
638 1.29 thorpej pcireg_t memtype;
639 1.29 thorpej u_int32_t reg;
640 1.29 thorpej #endif /* DP83820 */
641 1.1 thorpej
642 1.9 thorpej callout_init(&sc->sc_tick_ch);
643 1.9 thorpej
644 1.28 thorpej sip = SIP_DECL(lookup)(pa);
645 1.1 thorpej if (sip == NULL) {
646 1.1 thorpej printf("\n");
647 1.28 thorpej panic(SIP_STR(attach) ": impossible");
648 1.1 thorpej }
649 1.45 thorpej sc->sc_rev = PCI_REVISION(pa->pa_class);
650 1.1 thorpej
651 1.50 briggs printf(": %s, rev %#02x\n", sip->sip_name, sc->sc_rev);
652 1.1 thorpej
653 1.15 thorpej sc->sc_model = sip;
654 1.5 thorpej
655 1.1 thorpej /*
656 1.46 thorpej * XXX Work-around broken PXE firmware on some boards.
657 1.46 thorpej *
658 1.46 thorpej * The DP83815 shares an address decoder with the MEM BAR
659 1.46 thorpej * and the ROM BAR. Make sure the ROM BAR is disabled,
660 1.46 thorpej * so that memory mapped access works.
661 1.46 thorpej */
662 1.46 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM,
663 1.46 thorpej pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_MAPREG_ROM) &
664 1.46 thorpej ~PCI_MAPREG_ROM_ENABLE);
665 1.46 thorpej
666 1.46 thorpej /*
667 1.1 thorpej * Map the device.
668 1.1 thorpej */
669 1.1 thorpej ioh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGIOA,
670 1.1 thorpej PCI_MAPREG_TYPE_IO, 0,
671 1.1 thorpej &iot, &ioh, NULL, NULL) == 0);
672 1.29 thorpej #ifdef DP83820
673 1.29 thorpej memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, SIP_PCI_CFGMA);
674 1.29 thorpej switch (memtype) {
675 1.29 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
676 1.29 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
677 1.29 thorpej memh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGMA,
678 1.29 thorpej memtype, 0, &memt, &memh, NULL, NULL) == 0);
679 1.29 thorpej break;
680 1.29 thorpej default:
681 1.29 thorpej memh_valid = 0;
682 1.29 thorpej }
683 1.29 thorpej #else
684 1.1 thorpej memh_valid = (pci_mapreg_map(pa, SIP_PCI_CFGMA,
685 1.1 thorpej PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
686 1.1 thorpej &memt, &memh, NULL, NULL) == 0);
687 1.29 thorpej #endif /* DP83820 */
688 1.29 thorpej
689 1.1 thorpej if (memh_valid) {
690 1.1 thorpej sc->sc_st = memt;
691 1.1 thorpej sc->sc_sh = memh;
692 1.1 thorpej } else if (ioh_valid) {
693 1.1 thorpej sc->sc_st = iot;
694 1.1 thorpej sc->sc_sh = ioh;
695 1.1 thorpej } else {
696 1.1 thorpej printf("%s: unable to map device registers\n",
697 1.1 thorpej sc->sc_dev.dv_xname);
698 1.1 thorpej return;
699 1.1 thorpej }
700 1.1 thorpej
701 1.1 thorpej sc->sc_dmat = pa->pa_dmat;
702 1.1 thorpej
703 1.48 thorpej /*
704 1.48 thorpej * Make sure bus mastering is enabled. Also make sure
705 1.48 thorpej * Write/Invalidate is enabled if we're allowed to use it.
706 1.48 thorpej */
707 1.48 thorpej pmreg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
708 1.48 thorpej if (pa->pa_flags & PCI_FLAGS_MWI_OKAY)
709 1.48 thorpej pmreg |= PCI_COMMAND_INVALIDATE_ENABLE;
710 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
711 1.48 thorpej pmreg | PCI_COMMAND_MASTER_ENABLE);
712 1.1 thorpej
713 1.1 thorpej /* Get it out of power save mode if needed. */
714 1.10 mycroft if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT, &pmreg, 0)) {
715 1.10 mycroft pmode = pci_conf_read(pc, pa->pa_tag, pmreg + 4) & 0x3;
716 1.1 thorpej if (pmode == 3) {
717 1.1 thorpej /*
718 1.1 thorpej * The card has lost all configuration data in
719 1.1 thorpej * this state, so punt.
720 1.1 thorpej */
721 1.1 thorpej printf("%s: unable to wake up from power state D3\n",
722 1.1 thorpej sc->sc_dev.dv_xname);
723 1.1 thorpej return;
724 1.1 thorpej }
725 1.1 thorpej if (pmode != 0) {
726 1.1 thorpej printf("%s: waking up from power state D%d\n",
727 1.1 thorpej sc->sc_dev.dv_xname, pmode);
728 1.10 mycroft pci_conf_write(pc, pa->pa_tag, pmreg + 4, 0);
729 1.1 thorpej }
730 1.1 thorpej }
731 1.1 thorpej
732 1.1 thorpej /*
733 1.1 thorpej * Map and establish our interrupt.
734 1.1 thorpej */
735 1.23 sommerfe if (pci_intr_map(pa, &ih)) {
736 1.1 thorpej printf("%s: unable to map interrupt\n", sc->sc_dev.dv_xname);
737 1.1 thorpej return;
738 1.1 thorpej }
739 1.1 thorpej intrstr = pci_intr_string(pc, ih);
740 1.29 thorpej sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, SIP_DECL(intr), sc);
741 1.1 thorpej if (sc->sc_ih == NULL) {
742 1.1 thorpej printf("%s: unable to establish interrupt",
743 1.1 thorpej sc->sc_dev.dv_xname);
744 1.1 thorpej if (intrstr != NULL)
745 1.1 thorpej printf(" at %s", intrstr);
746 1.1 thorpej printf("\n");
747 1.1 thorpej return;
748 1.1 thorpej }
749 1.1 thorpej printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
750 1.1 thorpej
751 1.1 thorpej SIMPLEQ_INIT(&sc->sc_txfreeq);
752 1.1 thorpej SIMPLEQ_INIT(&sc->sc_txdirtyq);
753 1.1 thorpej
754 1.1 thorpej /*
755 1.1 thorpej * Allocate the control data structures, and create and load the
756 1.1 thorpej * DMA map for it.
757 1.1 thorpej */
758 1.1 thorpej if ((error = bus_dmamem_alloc(sc->sc_dmat,
759 1.1 thorpej sizeof(struct sip_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
760 1.1 thorpej 0)) != 0) {
761 1.1 thorpej printf("%s: unable to allocate control data, error = %d\n",
762 1.1 thorpej sc->sc_dev.dv_xname, error);
763 1.1 thorpej goto fail_0;
764 1.1 thorpej }
765 1.1 thorpej
766 1.1 thorpej if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
767 1.1 thorpej sizeof(struct sip_control_data), (caddr_t *)&sc->sc_control_data,
768 1.1 thorpej BUS_DMA_COHERENT)) != 0) {
769 1.1 thorpej printf("%s: unable to map control data, error = %d\n",
770 1.1 thorpej sc->sc_dev.dv_xname, error);
771 1.1 thorpej goto fail_1;
772 1.1 thorpej }
773 1.1 thorpej
774 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat,
775 1.1 thorpej sizeof(struct sip_control_data), 1,
776 1.1 thorpej sizeof(struct sip_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
777 1.1 thorpej printf("%s: unable to create control data DMA map, "
778 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
779 1.1 thorpej goto fail_2;
780 1.1 thorpej }
781 1.1 thorpej
782 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
783 1.1 thorpej sc->sc_control_data, sizeof(struct sip_control_data), NULL,
784 1.1 thorpej 0)) != 0) {
785 1.1 thorpej printf("%s: unable to load control data DMA map, error = %d\n",
786 1.1 thorpej sc->sc_dev.dv_xname, error);
787 1.1 thorpej goto fail_3;
788 1.1 thorpej }
789 1.1 thorpej
790 1.1 thorpej /*
791 1.1 thorpej * Create the transmit buffer DMA maps.
792 1.1 thorpej */
793 1.1 thorpej for (i = 0; i < SIP_TXQUEUELEN; i++) {
794 1.46 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, TX_DMAMAP_SIZE,
795 1.1 thorpej SIP_NTXSEGS, MCLBYTES, 0, 0,
796 1.1 thorpej &sc->sc_txsoft[i].txs_dmamap)) != 0) {
797 1.1 thorpej printf("%s: unable to create tx DMA map %d, "
798 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
799 1.1 thorpej goto fail_4;
800 1.1 thorpej }
801 1.1 thorpej }
802 1.1 thorpej
803 1.1 thorpej /*
804 1.1 thorpej * Create the receive buffer DMA maps.
805 1.1 thorpej */
806 1.1 thorpej for (i = 0; i < SIP_NRXDESC; i++) {
807 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
808 1.1 thorpej MCLBYTES, 0, 0, &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
809 1.1 thorpej printf("%s: unable to create rx DMA map %d, "
810 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
811 1.1 thorpej goto fail_5;
812 1.1 thorpej }
813 1.2 thorpej sc->sc_rxsoft[i].rxs_mbuf = NULL;
814 1.1 thorpej }
815 1.1 thorpej
816 1.1 thorpej /*
817 1.1 thorpej * Reset the chip to a known state.
818 1.1 thorpej */
819 1.29 thorpej SIP_DECL(reset)(sc);
820 1.1 thorpej
821 1.1 thorpej /*
822 1.29 thorpej * Read the Ethernet address from the EEPROM. This might
823 1.29 thorpej * also fetch other stuff from the EEPROM and stash it
824 1.29 thorpej * in the softc.
825 1.1 thorpej */
826 1.29 thorpej sc->sc_cfg = 0;
827 1.45 thorpej #if !defined(DP83820)
828 1.45 thorpej if (SIP_SIS900_REV(sc,SIS_REV_635) ||
829 1.45 thorpej SIP_SIS900_REV(sc,SIS_REV_900B))
830 1.45 thorpej sc->sc_cfg |= (CFG_PESEL | CFG_RNDCNT);
831 1.45 thorpej #endif
832 1.45 thorpej
833 1.44 thorpej (*sip->sip_variant->sipv_read_macaddr)(sc, pa, enaddr);
834 1.1 thorpej
835 1.1 thorpej printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
836 1.14 tsutsui ether_sprintf(enaddr));
837 1.1 thorpej
838 1.1 thorpej /*
839 1.29 thorpej * Initialize the configuration register: aggressive PCI
840 1.29 thorpej * bus request algorithm, default backoff, default OW timer,
841 1.29 thorpej * default parity error detection.
842 1.29 thorpej *
843 1.29 thorpej * NOTE: "Big endian mode" is useless on the SiS900 and
844 1.29 thorpej * friends -- it affects packet data, not descriptors.
845 1.29 thorpej */
846 1.29 thorpej #ifdef DP83820
847 1.55 thorpej /*
848 1.59 thorpej * Cause the chip to load configuration data from the EEPROM.
849 1.55 thorpej */
850 1.59 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_PTSCR, PTSCR_EELOAD_EN);
851 1.59 thorpej for (i = 0; i < 10000; i++) {
852 1.59 thorpej delay(10);
853 1.59 thorpej if ((bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_PTSCR) &
854 1.59 thorpej PTSCR_EELOAD_EN) == 0)
855 1.59 thorpej break;
856 1.59 thorpej }
857 1.59 thorpej if (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_PTSCR) &
858 1.59 thorpej PTSCR_EELOAD_EN) {
859 1.59 thorpej printf("%s: timeout loading configuration from EEPROM\n",
860 1.59 thorpej sc->sc_dev.dv_xname);
861 1.59 thorpej return;
862 1.59 thorpej }
863 1.55 thorpej
864 1.29 thorpej reg = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CFG);
865 1.29 thorpej if (reg & CFG_PCI64_DET) {
866 1.60 thorpej printf("%s: 64-bit PCI slot detected", sc->sc_dev.dv_xname);
867 1.60 thorpej /*
868 1.60 thorpej * Check to see if this card is 64-bit. If so, enable 64-bit
869 1.60 thorpej * data transfers.
870 1.60 thorpej *
871 1.60 thorpej * We can't use the DATA64_EN bit in the EEPROM, because
872 1.60 thorpej * vendors of 32-bit cards fail to clear that bit in many
873 1.60 thorpej * cases (yet the card still detects that it's in a 64-bit
874 1.60 thorpej * slot; go figure).
875 1.60 thorpej */
876 1.60 thorpej if (SIP_DECL(check_64bit)(pa)) {
877 1.59 thorpej sc->sc_cfg |= CFG_DATA64_EN;
878 1.60 thorpej printf(", using 64-bit data transfers");
879 1.60 thorpej }
880 1.60 thorpej printf("\n");
881 1.59 thorpej }
882 1.59 thorpej
883 1.59 thorpej /*
884 1.59 thorpej * XXX Need some PCI flags indicating support for
885 1.59 thorpej * XXX 64-bit addressing.
886 1.59 thorpej */
887 1.59 thorpej #if 0
888 1.59 thorpej if (reg & CFG_M64ADDR)
889 1.59 thorpej sc->sc_cfg |= CFG_M64ADDR;
890 1.59 thorpej if (reg & CFG_T64ADDR)
891 1.59 thorpej sc->sc_cfg |= CFG_T64ADDR;
892 1.59 thorpej #endif
893 1.55 thorpej
894 1.59 thorpej if (reg & (CFG_TBI_EN|CFG_EXT_125)) {
895 1.29 thorpej const char *sep = "";
896 1.29 thorpej printf("%s: using ", sc->sc_dev.dv_xname);
897 1.59 thorpej if (reg & CFG_EXT_125) {
898 1.59 thorpej sc->sc_cfg |= CFG_EXT_125;
899 1.29 thorpej printf("%s125MHz clock", sep);
900 1.29 thorpej sep = ", ";
901 1.29 thorpej }
902 1.59 thorpej if (reg & CFG_TBI_EN) {
903 1.59 thorpej sc->sc_cfg |= CFG_TBI_EN;
904 1.29 thorpej printf("%sten-bit interface", sep);
905 1.29 thorpej sep = ", ";
906 1.29 thorpej }
907 1.29 thorpej printf("\n");
908 1.29 thorpej }
909 1.59 thorpej if ((pa->pa_flags & PCI_FLAGS_MRM_OKAY) == 0 ||
910 1.59 thorpej (reg & CFG_MRM_DIS) != 0)
911 1.29 thorpej sc->sc_cfg |= CFG_MRM_DIS;
912 1.59 thorpej if ((pa->pa_flags & PCI_FLAGS_MWI_OKAY) == 0 ||
913 1.59 thorpej (reg & CFG_MWI_DIS) != 0)
914 1.29 thorpej sc->sc_cfg |= CFG_MWI_DIS;
915 1.29 thorpej
916 1.29 thorpej /*
917 1.29 thorpej * Use the extended descriptor format on the DP83820. This
918 1.29 thorpej * gives us an interface to VLAN tagging and IPv4/TCP/UDP
919 1.29 thorpej * checksumming.
920 1.29 thorpej */
921 1.29 thorpej sc->sc_cfg |= CFG_EXTSTS_EN;
922 1.29 thorpej #endif /* DP83820 */
923 1.29 thorpej
924 1.29 thorpej /*
925 1.1 thorpej * Initialize our media structures and probe the MII.
926 1.1 thorpej */
927 1.1 thorpej sc->sc_mii.mii_ifp = ifp;
928 1.15 thorpej sc->sc_mii.mii_readreg = sip->sip_variant->sipv_mii_readreg;
929 1.15 thorpej sc->sc_mii.mii_writereg = sip->sip_variant->sipv_mii_writereg;
930 1.15 thorpej sc->sc_mii.mii_statchg = sip->sip_variant->sipv_mii_statchg;
931 1.29 thorpej ifmedia_init(&sc->sc_mii.mii_media, 0, SIP_DECL(mediachange),
932 1.29 thorpej SIP_DECL(mediastatus));
933 1.63 thorpej
934 1.6 thorpej mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
935 1.7 thorpej MII_OFFSET_ANY, 0);
936 1.1 thorpej if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
937 1.1 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
938 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
939 1.1 thorpej } else
940 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
941 1.1 thorpej
942 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
943 1.1 thorpej strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
944 1.1 thorpej ifp->if_softc = sc;
945 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
946 1.28 thorpej ifp->if_ioctl = SIP_DECL(ioctl);
947 1.28 thorpej ifp->if_start = SIP_DECL(start);
948 1.28 thorpej ifp->if_watchdog = SIP_DECL(watchdog);
949 1.28 thorpej ifp->if_init = SIP_DECL(init);
950 1.28 thorpej ifp->if_stop = SIP_DECL(stop);
951 1.21 thorpej IFQ_SET_READY(&ifp->if_snd);
952 1.1 thorpej
953 1.1 thorpej /*
954 1.29 thorpej * We can support 802.1Q VLAN-sized frames.
955 1.29 thorpej */
956 1.29 thorpej sc->sc_ethercom.ec_capabilities |= ETHERCAP_VLAN_MTU;
957 1.29 thorpej
958 1.29 thorpej #ifdef DP83820
959 1.29 thorpej /*
960 1.36 thorpej * And the DP83820 can do VLAN tagging in hardware, and
961 1.36 thorpej * support the jumbo Ethernet MTU.
962 1.29 thorpej */
963 1.36 thorpej sc->sc_ethercom.ec_capabilities |=
964 1.36 thorpej ETHERCAP_VLAN_HWTAGGING | ETHERCAP_JUMBO_MTU;
965 1.31 thorpej
966 1.31 thorpej /*
967 1.31 thorpej * The DP83820 can do IPv4, TCPv4, and UDPv4 checksums
968 1.31 thorpej * in hardware.
969 1.31 thorpej */
970 1.31 thorpej ifp->if_capabilities |= IFCAP_CSUM_IPv4 | IFCAP_CSUM_TCPv4 |
971 1.31 thorpej IFCAP_CSUM_UDPv4;
972 1.29 thorpej #endif /* DP83820 */
973 1.29 thorpej
974 1.29 thorpej /*
975 1.1 thorpej * Attach the interface.
976 1.1 thorpej */
977 1.1 thorpej if_attach(ifp);
978 1.14 tsutsui ether_ifattach(ifp, enaddr);
979 1.65 itojun #if NRND > 0
980 1.65 itojun rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
981 1.65 itojun RND_TYPE_NET, 0);
982 1.65 itojun #endif
983 1.1 thorpej
984 1.46 thorpej /*
985 1.46 thorpej * The number of bytes that must be available in
986 1.46 thorpej * the Tx FIFO before the bus master can DMA more
987 1.46 thorpej * data into the FIFO.
988 1.46 thorpej */
989 1.46 thorpej sc->sc_tx_fill_thresh = 64 / 32;
990 1.46 thorpej
991 1.46 thorpej /*
992 1.46 thorpej * Start at a drain threshold of 512 bytes. We will
993 1.46 thorpej * increase it if a DMA underrun occurs.
994 1.46 thorpej *
995 1.46 thorpej * XXX The minimum value of this variable should be
996 1.46 thorpej * tuned. We may be able to improve performance
997 1.46 thorpej * by starting with a lower value. That, however,
998 1.46 thorpej * may trash the first few outgoing packets if the
999 1.46 thorpej * PCI bus is saturated.
1000 1.46 thorpej */
1001 1.53 tron sc->sc_tx_drain_thresh = 1504 / 32;
1002 1.46 thorpej
1003 1.46 thorpej /*
1004 1.47 thorpej * Initialize the Rx FIFO drain threshold.
1005 1.47 thorpej *
1006 1.46 thorpej * This is in units of 8 bytes.
1007 1.46 thorpej *
1008 1.46 thorpej * We should never set this value lower than 2; 14 bytes are
1009 1.46 thorpej * required to filter the packet.
1010 1.46 thorpej */
1011 1.47 thorpej sc->sc_rx_drain_thresh = 128 / 8;
1012 1.46 thorpej
1013 1.30 thorpej #ifdef SIP_EVENT_COUNTERS
1014 1.30 thorpej /*
1015 1.30 thorpej * Attach event counters.
1016 1.30 thorpej */
1017 1.30 thorpej evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
1018 1.30 thorpej NULL, sc->sc_dev.dv_xname, "txsstall");
1019 1.30 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
1020 1.30 thorpej NULL, sc->sc_dev.dv_xname, "txdstall");
1021 1.56 thorpej evcnt_attach_dynamic(&sc->sc_ev_txforceintr, EVCNT_TYPE_INTR,
1022 1.56 thorpej NULL, sc->sc_dev.dv_xname, "txforceintr");
1023 1.56 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdintr, EVCNT_TYPE_INTR,
1024 1.56 thorpej NULL, sc->sc_dev.dv_xname, "txdintr");
1025 1.56 thorpej evcnt_attach_dynamic(&sc->sc_ev_txiintr, EVCNT_TYPE_INTR,
1026 1.56 thorpej NULL, sc->sc_dev.dv_xname, "txiintr");
1027 1.30 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
1028 1.30 thorpej NULL, sc->sc_dev.dv_xname, "rxintr");
1029 1.62 thorpej evcnt_attach_dynamic(&sc->sc_ev_hiberr, EVCNT_TYPE_INTR,
1030 1.62 thorpej NULL, sc->sc_dev.dv_xname, "hiberr");
1031 1.31 thorpej #ifdef DP83820
1032 1.31 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
1033 1.31 thorpej NULL, sc->sc_dev.dv_xname, "rxipsum");
1034 1.31 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxtcpsum, EVCNT_TYPE_MISC,
1035 1.31 thorpej NULL, sc->sc_dev.dv_xname, "rxtcpsum");
1036 1.31 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxudpsum, EVCNT_TYPE_MISC,
1037 1.31 thorpej NULL, sc->sc_dev.dv_xname, "rxudpsum");
1038 1.31 thorpej evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
1039 1.31 thorpej NULL, sc->sc_dev.dv_xname, "txipsum");
1040 1.31 thorpej evcnt_attach_dynamic(&sc->sc_ev_txtcpsum, EVCNT_TYPE_MISC,
1041 1.31 thorpej NULL, sc->sc_dev.dv_xname, "txtcpsum");
1042 1.31 thorpej evcnt_attach_dynamic(&sc->sc_ev_txudpsum, EVCNT_TYPE_MISC,
1043 1.31 thorpej NULL, sc->sc_dev.dv_xname, "txudpsum");
1044 1.31 thorpej #endif /* DP83820 */
1045 1.30 thorpej #endif /* SIP_EVENT_COUNTERS */
1046 1.30 thorpej
1047 1.1 thorpej /*
1048 1.1 thorpej * Make sure the interface is shutdown during reboot.
1049 1.1 thorpej */
1050 1.28 thorpej sc->sc_sdhook = shutdownhook_establish(SIP_DECL(shutdown), sc);
1051 1.1 thorpej if (sc->sc_sdhook == NULL)
1052 1.1 thorpej printf("%s: WARNING: unable to establish shutdown hook\n",
1053 1.1 thorpej sc->sc_dev.dv_xname);
1054 1.1 thorpej return;
1055 1.1 thorpej
1056 1.1 thorpej /*
1057 1.1 thorpej * Free any resources we've allocated during the failed attach
1058 1.1 thorpej * attempt. Do this in reverse order and fall through.
1059 1.1 thorpej */
1060 1.1 thorpej fail_5:
1061 1.1 thorpej for (i = 0; i < SIP_NRXDESC; i++) {
1062 1.1 thorpej if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
1063 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
1064 1.1 thorpej sc->sc_rxsoft[i].rxs_dmamap);
1065 1.1 thorpej }
1066 1.1 thorpej fail_4:
1067 1.1 thorpej for (i = 0; i < SIP_TXQUEUELEN; i++) {
1068 1.1 thorpej if (sc->sc_txsoft[i].txs_dmamap != NULL)
1069 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
1070 1.1 thorpej sc->sc_txsoft[i].txs_dmamap);
1071 1.1 thorpej }
1072 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
1073 1.1 thorpej fail_3:
1074 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
1075 1.1 thorpej fail_2:
1076 1.1 thorpej bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
1077 1.1 thorpej sizeof(struct sip_control_data));
1078 1.1 thorpej fail_1:
1079 1.1 thorpej bus_dmamem_free(sc->sc_dmat, &seg, rseg);
1080 1.1 thorpej fail_0:
1081 1.1 thorpej return;
1082 1.1 thorpej }
1083 1.1 thorpej
1084 1.1 thorpej /*
1085 1.1 thorpej * sip_shutdown:
1086 1.1 thorpej *
1087 1.1 thorpej * Make sure the interface is stopped at reboot time.
1088 1.1 thorpej */
1089 1.1 thorpej void
1090 1.28 thorpej SIP_DECL(shutdown)(void *arg)
1091 1.1 thorpej {
1092 1.1 thorpej struct sip_softc *sc = arg;
1093 1.1 thorpej
1094 1.28 thorpej SIP_DECL(stop)(&sc->sc_ethercom.ec_if, 1);
1095 1.1 thorpej }
1096 1.1 thorpej
1097 1.1 thorpej /*
1098 1.1 thorpej * sip_start: [ifnet interface function]
1099 1.1 thorpej *
1100 1.1 thorpej * Start packet transmission on the interface.
1101 1.1 thorpej */
1102 1.1 thorpej void
1103 1.28 thorpej SIP_DECL(start)(struct ifnet *ifp)
1104 1.1 thorpej {
1105 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
1106 1.1 thorpej struct mbuf *m0, *m;
1107 1.1 thorpej struct sip_txsoft *txs;
1108 1.1 thorpej bus_dmamap_t dmamap;
1109 1.57 thorpej int error, nexttx, lasttx, seg;
1110 1.57 thorpej int ofree = sc->sc_txfree;
1111 1.57 thorpej #if 0
1112 1.57 thorpej int firsttx = sc->sc_txnext;
1113 1.57 thorpej #endif
1114 1.31 thorpej #ifdef DP83820
1115 1.31 thorpej u_int32_t extsts;
1116 1.31 thorpej #endif
1117 1.1 thorpej
1118 1.1 thorpej /*
1119 1.1 thorpej * If we've been told to pause, don't transmit any more packets.
1120 1.1 thorpej */
1121 1.1 thorpej if (sc->sc_flags & SIPF_PAUSED)
1122 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
1123 1.1 thorpej
1124 1.1 thorpej if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
1125 1.1 thorpej return;
1126 1.1 thorpej
1127 1.1 thorpej /*
1128 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
1129 1.1 thorpej * until we drain the queue, or use up all available transmit
1130 1.1 thorpej * descriptors.
1131 1.1 thorpej */
1132 1.30 thorpej for (;;) {
1133 1.30 thorpej /* Get a work queue entry. */
1134 1.30 thorpej if ((txs = SIMPLEQ_FIRST(&sc->sc_txfreeq)) == NULL) {
1135 1.30 thorpej SIP_EVCNT_INCR(&sc->sc_ev_txsstall);
1136 1.30 thorpej break;
1137 1.30 thorpej }
1138 1.30 thorpej
1139 1.1 thorpej /*
1140 1.1 thorpej * Grab a packet off the queue.
1141 1.1 thorpej */
1142 1.21 thorpej IFQ_POLL(&ifp->if_snd, m0);
1143 1.1 thorpej if (m0 == NULL)
1144 1.1 thorpej break;
1145 1.36 thorpej #ifndef DP83820
1146 1.22 thorpej m = NULL;
1147 1.36 thorpej #endif
1148 1.1 thorpej
1149 1.1 thorpej dmamap = txs->txs_dmamap;
1150 1.1 thorpej
1151 1.36 thorpej #ifdef DP83820
1152 1.36 thorpej /*
1153 1.36 thorpej * Load the DMA map. If this fails, the packet either
1154 1.36 thorpej * didn't fit in the allotted number of segments, or we
1155 1.36 thorpej * were short on resources. For the too-many-segments
1156 1.36 thorpej * case, we simply report an error and drop the packet,
1157 1.36 thorpej * since we can't sanely copy a jumbo packet to a single
1158 1.36 thorpej * buffer.
1159 1.36 thorpej */
1160 1.36 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
1161 1.41 thorpej BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1162 1.36 thorpej if (error) {
1163 1.36 thorpej if (error == EFBIG) {
1164 1.36 thorpej printf("%s: Tx packet consumes too many "
1165 1.36 thorpej "DMA segments, dropping...\n",
1166 1.36 thorpej sc->sc_dev.dv_xname);
1167 1.36 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
1168 1.36 thorpej m_freem(m0);
1169 1.36 thorpej continue;
1170 1.36 thorpej }
1171 1.36 thorpej /*
1172 1.36 thorpej * Short on resources, just stop for now.
1173 1.36 thorpej */
1174 1.36 thorpej break;
1175 1.36 thorpej }
1176 1.36 thorpej #else /* DP83820 */
1177 1.1 thorpej /*
1178 1.1 thorpej * Load the DMA map. If this fails, the packet either
1179 1.1 thorpej * didn't fit in the alloted number of segments, or we
1180 1.1 thorpej * were short on resources. In this case, we'll copy
1181 1.1 thorpej * and try again.
1182 1.1 thorpej */
1183 1.1 thorpej if (bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
1184 1.41 thorpej BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
1185 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1186 1.1 thorpej if (m == NULL) {
1187 1.1 thorpej printf("%s: unable to allocate Tx mbuf\n",
1188 1.1 thorpej sc->sc_dev.dv_xname);
1189 1.1 thorpej break;
1190 1.1 thorpej }
1191 1.1 thorpej if (m0->m_pkthdr.len > MHLEN) {
1192 1.1 thorpej MCLGET(m, M_DONTWAIT);
1193 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
1194 1.1 thorpej printf("%s: unable to allocate Tx "
1195 1.1 thorpej "cluster\n", sc->sc_dev.dv_xname);
1196 1.1 thorpej m_freem(m);
1197 1.1 thorpej break;
1198 1.1 thorpej }
1199 1.1 thorpej }
1200 1.1 thorpej m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
1201 1.1 thorpej m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
1202 1.1 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap,
1203 1.41 thorpej m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1204 1.1 thorpej if (error) {
1205 1.1 thorpej printf("%s: unable to load Tx buffer, "
1206 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
1207 1.1 thorpej break;
1208 1.1 thorpej }
1209 1.1 thorpej }
1210 1.36 thorpej #endif /* DP83820 */
1211 1.21 thorpej
1212 1.1 thorpej /*
1213 1.1 thorpej * Ensure we have enough descriptors free to describe
1214 1.30 thorpej * the packet. Note, we always reserve one descriptor
1215 1.30 thorpej * at the end of the ring as a termination point, to
1216 1.30 thorpej * prevent wrap-around.
1217 1.1 thorpej */
1218 1.30 thorpej if (dmamap->dm_nsegs > (sc->sc_txfree - 1)) {
1219 1.1 thorpej /*
1220 1.1 thorpej * Not enough free descriptors to transmit this
1221 1.1 thorpej * packet. We haven't committed anything yet,
1222 1.1 thorpej * so just unload the DMA map, put the packet
1223 1.1 thorpej * back on the queue, and punt. Notify the upper
1224 1.1 thorpej * layer that there are not more slots left.
1225 1.1 thorpej *
1226 1.1 thorpej * XXX We could allocate an mbuf and copy, but
1227 1.1 thorpej * XXX is it worth it?
1228 1.1 thorpej */
1229 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
1230 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
1231 1.36 thorpej #ifndef DP83820
1232 1.22 thorpej if (m != NULL)
1233 1.22 thorpej m_freem(m);
1234 1.36 thorpej #endif
1235 1.30 thorpej SIP_EVCNT_INCR(&sc->sc_ev_txdstall);
1236 1.1 thorpej break;
1237 1.22 thorpej }
1238 1.22 thorpej
1239 1.22 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
1240 1.36 thorpej #ifndef DP83820
1241 1.22 thorpej if (m != NULL) {
1242 1.22 thorpej m_freem(m0);
1243 1.22 thorpej m0 = m;
1244 1.1 thorpej }
1245 1.36 thorpej #endif
1246 1.1 thorpej
1247 1.1 thorpej /*
1248 1.1 thorpej * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
1249 1.1 thorpej */
1250 1.1 thorpej
1251 1.1 thorpej /* Sync the DMA map. */
1252 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
1253 1.1 thorpej BUS_DMASYNC_PREWRITE);
1254 1.1 thorpej
1255 1.1 thorpej /*
1256 1.1 thorpej * Initialize the transmit descriptors.
1257 1.1 thorpej */
1258 1.1 thorpej for (nexttx = sc->sc_txnext, seg = 0;
1259 1.1 thorpej seg < dmamap->dm_nsegs;
1260 1.1 thorpej seg++, nexttx = SIP_NEXTTX(nexttx)) {
1261 1.1 thorpej /*
1262 1.1 thorpej * If this is the first descriptor we're
1263 1.1 thorpej * enqueueing, don't set the OWN bit just
1264 1.1 thorpej * yet. That could cause a race condition.
1265 1.1 thorpej * We'll do it below.
1266 1.1 thorpej */
1267 1.1 thorpej sc->sc_txdescs[nexttx].sipd_bufptr =
1268 1.14 tsutsui htole32(dmamap->dm_segs[seg].ds_addr);
1269 1.1 thorpej sc->sc_txdescs[nexttx].sipd_cmdsts =
1270 1.57 thorpej htole32((nexttx == sc->sc_txnext ? 0 : CMDSTS_OWN) |
1271 1.14 tsutsui CMDSTS_MORE | dmamap->dm_segs[seg].ds_len);
1272 1.29 thorpej #ifdef DP83820
1273 1.29 thorpej sc->sc_txdescs[nexttx].sipd_extsts = 0;
1274 1.29 thorpej #endif /* DP83820 */
1275 1.1 thorpej lasttx = nexttx;
1276 1.1 thorpej }
1277 1.1 thorpej
1278 1.1 thorpej /* Clear the MORE bit on the last segment. */
1279 1.14 tsutsui sc->sc_txdescs[lasttx].sipd_cmdsts &= htole32(~CMDSTS_MORE);
1280 1.1 thorpej
1281 1.56 thorpej /*
1282 1.56 thorpej * If we're in the interrupt delay window, delay the
1283 1.56 thorpej * interrupt.
1284 1.56 thorpej */
1285 1.56 thorpej if (++sc->sc_txwin >= (SIP_TXQUEUELEN * 2 / 3)) {
1286 1.56 thorpej SIP_EVCNT_INCR(&sc->sc_ev_txforceintr);
1287 1.56 thorpej sc->sc_txdescs[lasttx].sipd_cmdsts |=
1288 1.56 thorpej htole32(CMDSTS_INTR);
1289 1.56 thorpej sc->sc_txwin = 0;
1290 1.56 thorpej }
1291 1.56 thorpej
1292 1.29 thorpej #ifdef DP83820
1293 1.29 thorpej /*
1294 1.29 thorpej * If VLANs are enabled and the packet has a VLAN tag, set
1295 1.29 thorpej * up the descriptor to encapsulate the packet for us.
1296 1.31 thorpej *
1297 1.31 thorpej * This apparently has to be on the last descriptor of
1298 1.31 thorpej * the packet.
1299 1.29 thorpej */
1300 1.29 thorpej if (sc->sc_ethercom.ec_nvlans != 0 &&
1301 1.29 thorpej (m = m_aux_find(m0, AF_LINK, ETHERTYPE_VLAN)) != NULL) {
1302 1.29 thorpej sc->sc_txdescs[lasttx].sipd_extsts |=
1303 1.29 thorpej htole32(EXTSTS_VPKT |
1304 1.29 thorpej htons(*mtod(m, int *) & EXTSTS_VTCI));
1305 1.29 thorpej }
1306 1.31 thorpej
1307 1.31 thorpej /*
1308 1.31 thorpej * If the upper-layer has requested IPv4/TCPv4/UDPv4
1309 1.31 thorpej * checksumming, set up the descriptor to do this work
1310 1.31 thorpej * for us.
1311 1.31 thorpej *
1312 1.31 thorpej * This apparently has to be on the first descriptor of
1313 1.31 thorpej * the packet.
1314 1.31 thorpej *
1315 1.31 thorpej * Byte-swap constants so the compiler can optimize.
1316 1.31 thorpej */
1317 1.31 thorpej extsts = 0;
1318 1.31 thorpej if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
1319 1.31 thorpej KDASSERT(ifp->if_capenable & IFCAP_CSUM_IPv4);
1320 1.31 thorpej SIP_EVCNT_INCR(&sc->sc_ev_txipsum);
1321 1.31 thorpej extsts |= htole32(EXTSTS_IPPKT);
1322 1.31 thorpej }
1323 1.31 thorpej if (m0->m_pkthdr.csum_flags & M_CSUM_TCPv4) {
1324 1.31 thorpej KDASSERT(ifp->if_capenable & IFCAP_CSUM_TCPv4);
1325 1.31 thorpej SIP_EVCNT_INCR(&sc->sc_ev_txtcpsum);
1326 1.31 thorpej extsts |= htole32(EXTSTS_TCPPKT);
1327 1.31 thorpej } else if (m0->m_pkthdr.csum_flags & M_CSUM_UDPv4) {
1328 1.31 thorpej KDASSERT(ifp->if_capenable & IFCAP_CSUM_UDPv4);
1329 1.31 thorpej SIP_EVCNT_INCR(&sc->sc_ev_txudpsum);
1330 1.31 thorpej extsts |= htole32(EXTSTS_UDPPKT);
1331 1.31 thorpej }
1332 1.31 thorpej sc->sc_txdescs[sc->sc_txnext].sipd_extsts |= extsts;
1333 1.29 thorpej #endif /* DP83820 */
1334 1.29 thorpej
1335 1.1 thorpej /* Sync the descriptors we're using. */
1336 1.1 thorpej SIP_CDTXSYNC(sc, sc->sc_txnext, dmamap->dm_nsegs,
1337 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1338 1.1 thorpej
1339 1.1 thorpej /*
1340 1.57 thorpej * The entire packet is set up. Give the first descrptor
1341 1.57 thorpej * to the chip now.
1342 1.57 thorpej */
1343 1.57 thorpej sc->sc_txdescs[sc->sc_txnext].sipd_cmdsts |=
1344 1.57 thorpej htole32(CMDSTS_OWN);
1345 1.57 thorpej SIP_CDTXSYNC(sc, sc->sc_txnext, 1,
1346 1.57 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1347 1.57 thorpej
1348 1.57 thorpej /*
1349 1.1 thorpej * Store a pointer to the packet so we can free it later,
1350 1.1 thorpej * and remember what txdirty will be once the packet is
1351 1.1 thorpej * done.
1352 1.1 thorpej */
1353 1.1 thorpej txs->txs_mbuf = m0;
1354 1.1 thorpej txs->txs_firstdesc = sc->sc_txnext;
1355 1.1 thorpej txs->txs_lastdesc = lasttx;
1356 1.1 thorpej
1357 1.1 thorpej /* Advance the tx pointer. */
1358 1.1 thorpej sc->sc_txfree -= dmamap->dm_nsegs;
1359 1.1 thorpej sc->sc_txnext = nexttx;
1360 1.1 thorpej
1361 1.54 lukem SIMPLEQ_REMOVE_HEAD(&sc->sc_txfreeq, txs_q);
1362 1.1 thorpej SIMPLEQ_INSERT_TAIL(&sc->sc_txdirtyq, txs, txs_q);
1363 1.1 thorpej
1364 1.1 thorpej #if NBPFILTER > 0
1365 1.1 thorpej /*
1366 1.1 thorpej * Pass the packet to any BPF listeners.
1367 1.1 thorpej */
1368 1.1 thorpej if (ifp->if_bpf)
1369 1.1 thorpej bpf_mtap(ifp->if_bpf, m0);
1370 1.1 thorpej #endif /* NBPFILTER > 0 */
1371 1.1 thorpej }
1372 1.1 thorpej
1373 1.1 thorpej if (txs == NULL || sc->sc_txfree == 0) {
1374 1.1 thorpej /* No more slots left; notify upper layer. */
1375 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
1376 1.1 thorpej }
1377 1.1 thorpej
1378 1.1 thorpej if (sc->sc_txfree != ofree) {
1379 1.30 thorpej /*
1380 1.30 thorpej * Start the transmit process. Note, the manual says
1381 1.30 thorpej * that if there are no pending transmissions in the
1382 1.30 thorpej * chip's internal queue (indicated by TXE being clear),
1383 1.30 thorpej * then the driver software must set the TXDP to the
1384 1.30 thorpej * first descriptor to be transmitted. However, if we
1385 1.30 thorpej * do this, it causes serious performance degredation on
1386 1.30 thorpej * the DP83820 under load, not setting TXDP doesn't seem
1387 1.30 thorpej * to adversely affect the SiS 900 or DP83815.
1388 1.30 thorpej *
1389 1.30 thorpej * Well, I guess it wouldn't be the first time a manual
1390 1.30 thorpej * has lied -- and they could be speaking of the NULL-
1391 1.30 thorpej * terminated descriptor list case, rather than OWN-
1392 1.30 thorpej * terminated rings.
1393 1.30 thorpej */
1394 1.30 thorpej #if 0
1395 1.1 thorpej if ((bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CR) &
1396 1.1 thorpej CR_TXE) == 0) {
1397 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXDP,
1398 1.1 thorpej SIP_CDTXADDR(sc, firsttx));
1399 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_TXE);
1400 1.1 thorpej }
1401 1.30 thorpej #else
1402 1.30 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_TXE);
1403 1.30 thorpej #endif
1404 1.1 thorpej
1405 1.1 thorpej /* Set a watchdog timer in case the chip flakes out. */
1406 1.1 thorpej ifp->if_timer = 5;
1407 1.1 thorpej }
1408 1.1 thorpej }
1409 1.1 thorpej
1410 1.1 thorpej /*
1411 1.1 thorpej * sip_watchdog: [ifnet interface function]
1412 1.1 thorpej *
1413 1.1 thorpej * Watchdog timer handler.
1414 1.1 thorpej */
1415 1.1 thorpej void
1416 1.28 thorpej SIP_DECL(watchdog)(struct ifnet *ifp)
1417 1.1 thorpej {
1418 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
1419 1.1 thorpej
1420 1.1 thorpej /*
1421 1.1 thorpej * The chip seems to ignore the CMDSTS_INTR bit sometimes!
1422 1.1 thorpej * If we get a timeout, try and sweep up transmit descriptors.
1423 1.1 thorpej * If we manage to sweep them all up, ignore the lack of
1424 1.1 thorpej * interrupt.
1425 1.1 thorpej */
1426 1.28 thorpej SIP_DECL(txintr)(sc);
1427 1.1 thorpej
1428 1.1 thorpej if (sc->sc_txfree != SIP_NTXDESC) {
1429 1.1 thorpej printf("%s: device timeout\n", sc->sc_dev.dv_xname);
1430 1.1 thorpej ifp->if_oerrors++;
1431 1.1 thorpej
1432 1.1 thorpej /* Reset the interface. */
1433 1.28 thorpej (void) SIP_DECL(init)(ifp);
1434 1.1 thorpej } else if (ifp->if_flags & IFF_DEBUG)
1435 1.1 thorpej printf("%s: recovered from device timeout\n",
1436 1.1 thorpej sc->sc_dev.dv_xname);
1437 1.1 thorpej
1438 1.1 thorpej /* Try to get more packets going. */
1439 1.28 thorpej SIP_DECL(start)(ifp);
1440 1.1 thorpej }
1441 1.1 thorpej
1442 1.1 thorpej /*
1443 1.1 thorpej * sip_ioctl: [ifnet interface function]
1444 1.1 thorpej *
1445 1.1 thorpej * Handle control requests from the operator.
1446 1.1 thorpej */
1447 1.1 thorpej int
1448 1.28 thorpej SIP_DECL(ioctl)(struct ifnet *ifp, u_long cmd, caddr_t data)
1449 1.1 thorpej {
1450 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
1451 1.1 thorpej struct ifreq *ifr = (struct ifreq *)data;
1452 1.17 thorpej int s, error;
1453 1.1 thorpej
1454 1.1 thorpej s = splnet();
1455 1.1 thorpej
1456 1.1 thorpej switch (cmd) {
1457 1.17 thorpej case SIOCSIFMEDIA:
1458 1.17 thorpej case SIOCGIFMEDIA:
1459 1.17 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
1460 1.1 thorpej break;
1461 1.1 thorpej
1462 1.17 thorpej default:
1463 1.17 thorpej error = ether_ioctl(ifp, cmd, data);
1464 1.1 thorpej if (error == ENETRESET) {
1465 1.1 thorpej /*
1466 1.1 thorpej * Multicast list has changed; set the hardware filter
1467 1.1 thorpej * accordingly.
1468 1.1 thorpej */
1469 1.15 thorpej (*sc->sc_model->sip_variant->sipv_set_filter)(sc);
1470 1.1 thorpej error = 0;
1471 1.1 thorpej }
1472 1.1 thorpej break;
1473 1.1 thorpej }
1474 1.1 thorpej
1475 1.1 thorpej /* Try to get more packets going. */
1476 1.28 thorpej SIP_DECL(start)(ifp);
1477 1.1 thorpej
1478 1.1 thorpej splx(s);
1479 1.1 thorpej return (error);
1480 1.1 thorpej }
1481 1.1 thorpej
1482 1.1 thorpej /*
1483 1.1 thorpej * sip_intr:
1484 1.1 thorpej *
1485 1.1 thorpej * Interrupt service routine.
1486 1.1 thorpej */
1487 1.1 thorpej int
1488 1.28 thorpej SIP_DECL(intr)(void *arg)
1489 1.1 thorpej {
1490 1.1 thorpej struct sip_softc *sc = arg;
1491 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1492 1.1 thorpej u_int32_t isr;
1493 1.1 thorpej int handled = 0;
1494 1.1 thorpej
1495 1.1 thorpej for (;;) {
1496 1.1 thorpej /* Reading clears interrupt. */
1497 1.1 thorpej isr = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ISR);
1498 1.1 thorpej if ((isr & sc->sc_imr) == 0)
1499 1.1 thorpej break;
1500 1.65 itojun
1501 1.65 itojun #if NRND > 0
1502 1.66 itojun if (RND_ENABLED(&sc->rnd_source))
1503 1.66 itojun rnd_add_uint32(&sc->rnd_source, isr);
1504 1.65 itojun #endif
1505 1.1 thorpej
1506 1.1 thorpej handled = 1;
1507 1.1 thorpej
1508 1.1 thorpej if (isr & (ISR_RXORN|ISR_RXIDLE|ISR_RXDESC)) {
1509 1.30 thorpej SIP_EVCNT_INCR(&sc->sc_ev_rxintr);
1510 1.30 thorpej
1511 1.1 thorpej /* Grab any new packets. */
1512 1.28 thorpej SIP_DECL(rxintr)(sc);
1513 1.1 thorpej
1514 1.1 thorpej if (isr & ISR_RXORN) {
1515 1.1 thorpej printf("%s: receive FIFO overrun\n",
1516 1.1 thorpej sc->sc_dev.dv_xname);
1517 1.1 thorpej
1518 1.1 thorpej /* XXX adjust rx_drain_thresh? */
1519 1.1 thorpej }
1520 1.1 thorpej
1521 1.1 thorpej if (isr & ISR_RXIDLE) {
1522 1.1 thorpej printf("%s: receive ring overrun\n",
1523 1.1 thorpej sc->sc_dev.dv_xname);
1524 1.1 thorpej
1525 1.1 thorpej /* Get the receive process going again. */
1526 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh,
1527 1.1 thorpej SIP_RXDP, SIP_CDRXADDR(sc, sc->sc_rxptr));
1528 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh,
1529 1.1 thorpej SIP_CR, CR_RXE);
1530 1.1 thorpej }
1531 1.1 thorpej }
1532 1.1 thorpej
1533 1.56 thorpej if (isr & (ISR_TXURN|ISR_TXDESC|ISR_TXIDLE)) {
1534 1.56 thorpej #ifdef SIP_EVENT_COUNTERS
1535 1.56 thorpej if (isr & ISR_TXDESC)
1536 1.56 thorpej SIP_EVCNT_INCR(&sc->sc_ev_txdintr);
1537 1.56 thorpej else if (isr & ISR_TXIDLE)
1538 1.56 thorpej SIP_EVCNT_INCR(&sc->sc_ev_txiintr);
1539 1.56 thorpej #endif
1540 1.30 thorpej
1541 1.1 thorpej /* Sweep up transmit descriptors. */
1542 1.28 thorpej SIP_DECL(txintr)(sc);
1543 1.1 thorpej
1544 1.1 thorpej if (isr & ISR_TXURN) {
1545 1.1 thorpej u_int32_t thresh;
1546 1.1 thorpej
1547 1.1 thorpej printf("%s: transmit FIFO underrun",
1548 1.1 thorpej sc->sc_dev.dv_xname);
1549 1.1 thorpej
1550 1.1 thorpej thresh = sc->sc_tx_drain_thresh + 1;
1551 1.1 thorpej if (thresh <= TXCFG_DRTH &&
1552 1.1 thorpej (thresh * 32) <= (SIP_TXFIFO_SIZE -
1553 1.1 thorpej (sc->sc_tx_fill_thresh * 32))) {
1554 1.1 thorpej printf("; increasing Tx drain "
1555 1.1 thorpej "threshold to %u bytes\n",
1556 1.1 thorpej thresh * 32);
1557 1.1 thorpej sc->sc_tx_drain_thresh = thresh;
1558 1.28 thorpej (void) SIP_DECL(init)(ifp);
1559 1.1 thorpej } else {
1560 1.28 thorpej (void) SIP_DECL(init)(ifp);
1561 1.1 thorpej printf("\n");
1562 1.1 thorpej }
1563 1.1 thorpej }
1564 1.1 thorpej }
1565 1.1 thorpej
1566 1.29 thorpej #if !defined(DP83820)
1567 1.1 thorpej if (sc->sc_imr & (ISR_PAUSE_END|ISR_PAUSE_ST)) {
1568 1.1 thorpej if (isr & ISR_PAUSE_ST) {
1569 1.1 thorpej sc->sc_flags |= SIPF_PAUSED;
1570 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
1571 1.1 thorpej }
1572 1.1 thorpej if (isr & ISR_PAUSE_END) {
1573 1.1 thorpej sc->sc_flags &= ~SIPF_PAUSED;
1574 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1575 1.1 thorpej }
1576 1.1 thorpej }
1577 1.29 thorpej #endif /* ! DP83820 */
1578 1.1 thorpej
1579 1.1 thorpej if (isr & ISR_HIBERR) {
1580 1.62 thorpej int want_init = 0;
1581 1.62 thorpej
1582 1.62 thorpej SIP_EVCNT_INCR(&sc->sc_ev_hiberr);
1583 1.62 thorpej
1584 1.1 thorpej #define PRINTERR(bit, str) \
1585 1.62 thorpej do { \
1586 1.67 itojun if ((ifp->if_flags & IFF_DEBUG) != 0 && \
1587 1.67 itojun (isr & (bit)) != 0) { \
1588 1.62 thorpej printf("%s: %s\n", \
1589 1.62 thorpej sc->sc_dev.dv_xname, str); \
1590 1.62 thorpej want_init = 1; \
1591 1.62 thorpej } \
1592 1.62 thorpej } while (/*CONSTCOND*/0)
1593 1.62 thorpej
1594 1.1 thorpej PRINTERR(ISR_DPERR, "parity error");
1595 1.1 thorpej PRINTERR(ISR_SSERR, "system error");
1596 1.1 thorpej PRINTERR(ISR_RMABT, "master abort");
1597 1.1 thorpej PRINTERR(ISR_RTABT, "target abort");
1598 1.1 thorpej PRINTERR(ISR_RXSOVR, "receive status FIFO overrun");
1599 1.62 thorpej /*
1600 1.62 thorpej * Ignore:
1601 1.62 thorpej * Tx reset complete
1602 1.62 thorpej * Rx reset complete
1603 1.62 thorpej */
1604 1.62 thorpej if (want_init)
1605 1.62 thorpej (void) SIP_DECL(init)(ifp);
1606 1.1 thorpej #undef PRINTERR
1607 1.1 thorpej }
1608 1.1 thorpej }
1609 1.1 thorpej
1610 1.1 thorpej /* Try to get more packets going. */
1611 1.28 thorpej SIP_DECL(start)(ifp);
1612 1.1 thorpej
1613 1.1 thorpej return (handled);
1614 1.1 thorpej }
1615 1.1 thorpej
1616 1.1 thorpej /*
1617 1.1 thorpej * sip_txintr:
1618 1.1 thorpej *
1619 1.1 thorpej * Helper; handle transmit interrupts.
1620 1.1 thorpej */
1621 1.1 thorpej void
1622 1.28 thorpej SIP_DECL(txintr)(struct sip_softc *sc)
1623 1.1 thorpej {
1624 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1625 1.1 thorpej struct sip_txsoft *txs;
1626 1.1 thorpej u_int32_t cmdsts;
1627 1.1 thorpej
1628 1.1 thorpej if ((sc->sc_flags & SIPF_PAUSED) == 0)
1629 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1630 1.1 thorpej
1631 1.1 thorpej /*
1632 1.1 thorpej * Go through our Tx list and free mbufs for those
1633 1.1 thorpej * frames which have been transmitted.
1634 1.1 thorpej */
1635 1.1 thorpej while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
1636 1.1 thorpej SIP_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_dmamap->dm_nsegs,
1637 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1638 1.1 thorpej
1639 1.14 tsutsui cmdsts = le32toh(sc->sc_txdescs[txs->txs_lastdesc].sipd_cmdsts);
1640 1.1 thorpej if (cmdsts & CMDSTS_OWN)
1641 1.1 thorpej break;
1642 1.1 thorpej
1643 1.54 lukem SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
1644 1.1 thorpej
1645 1.1 thorpej sc->sc_txfree += txs->txs_dmamap->dm_nsegs;
1646 1.1 thorpej
1647 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
1648 1.1 thorpej 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1649 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
1650 1.1 thorpej m_freem(txs->txs_mbuf);
1651 1.1 thorpej txs->txs_mbuf = NULL;
1652 1.1 thorpej
1653 1.1 thorpej SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
1654 1.1 thorpej
1655 1.1 thorpej /*
1656 1.1 thorpej * Check for errors and collisions.
1657 1.1 thorpej */
1658 1.1 thorpej if (cmdsts &
1659 1.1 thorpej (CMDSTS_Tx_TXA|CMDSTS_Tx_TFU|CMDSTS_Tx_ED|CMDSTS_Tx_EC)) {
1660 1.34 simonb ifp->if_oerrors++;
1661 1.34 simonb if (cmdsts & CMDSTS_Tx_EC)
1662 1.34 simonb ifp->if_collisions += 16;
1663 1.1 thorpej if (ifp->if_flags & IFF_DEBUG) {
1664 1.34 simonb if (cmdsts & CMDSTS_Tx_ED)
1665 1.1 thorpej printf("%s: excessive deferral\n",
1666 1.1 thorpej sc->sc_dev.dv_xname);
1667 1.34 simonb if (cmdsts & CMDSTS_Tx_EC)
1668 1.1 thorpej printf("%s: excessive collisions\n",
1669 1.1 thorpej sc->sc_dev.dv_xname);
1670 1.1 thorpej }
1671 1.1 thorpej } else {
1672 1.1 thorpej /* Packet was transmitted successfully. */
1673 1.1 thorpej ifp->if_opackets++;
1674 1.1 thorpej ifp->if_collisions += CMDSTS_COLLISIONS(cmdsts);
1675 1.1 thorpej }
1676 1.1 thorpej }
1677 1.1 thorpej
1678 1.1 thorpej /*
1679 1.1 thorpej * If there are no more pending transmissions, cancel the watchdog
1680 1.1 thorpej * timer.
1681 1.1 thorpej */
1682 1.56 thorpej if (txs == NULL) {
1683 1.1 thorpej ifp->if_timer = 0;
1684 1.56 thorpej sc->sc_txwin = 0;
1685 1.56 thorpej }
1686 1.1 thorpej }
1687 1.1 thorpej
1688 1.35 thorpej #if defined(DP83820)
1689 1.1 thorpej /*
1690 1.1 thorpej * sip_rxintr:
1691 1.1 thorpej *
1692 1.1 thorpej * Helper; handle receive interrupts.
1693 1.1 thorpej */
1694 1.1 thorpej void
1695 1.28 thorpej SIP_DECL(rxintr)(struct sip_softc *sc)
1696 1.1 thorpej {
1697 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1698 1.1 thorpej struct sip_rxsoft *rxs;
1699 1.36 thorpej struct mbuf *m, *tailm;
1700 1.35 thorpej u_int32_t cmdsts, extsts;
1701 1.1 thorpej int i, len;
1702 1.1 thorpej
1703 1.1 thorpej for (i = sc->sc_rxptr;; i = SIP_NEXTRX(i)) {
1704 1.1 thorpej rxs = &sc->sc_rxsoft[i];
1705 1.1 thorpej
1706 1.1 thorpej SIP_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1707 1.1 thorpej
1708 1.14 tsutsui cmdsts = le32toh(sc->sc_rxdescs[i].sipd_cmdsts);
1709 1.29 thorpej extsts = le32toh(sc->sc_rxdescs[i].sipd_extsts);
1710 1.1 thorpej
1711 1.1 thorpej /*
1712 1.1 thorpej * NOTE: OWN is set if owned by _consumer_. We're the
1713 1.1 thorpej * consumer of the receive ring, so if the bit is clear,
1714 1.1 thorpej * we have processed all of the packets.
1715 1.1 thorpej */
1716 1.1 thorpej if ((cmdsts & CMDSTS_OWN) == 0) {
1717 1.1 thorpej /*
1718 1.1 thorpej * We have processed all of the receive buffers.
1719 1.1 thorpej */
1720 1.1 thorpej break;
1721 1.1 thorpej }
1722 1.1 thorpej
1723 1.36 thorpej if (__predict_false(sc->sc_rxdiscard)) {
1724 1.36 thorpej SIP_INIT_RXDESC(sc, i);
1725 1.36 thorpej if ((cmdsts & CMDSTS_MORE) == 0) {
1726 1.36 thorpej /* Reset our state. */
1727 1.36 thorpej sc->sc_rxdiscard = 0;
1728 1.36 thorpej }
1729 1.36 thorpej continue;
1730 1.36 thorpej }
1731 1.36 thorpej
1732 1.36 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1733 1.36 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1734 1.36 thorpej
1735 1.36 thorpej m = rxs->rxs_mbuf;
1736 1.36 thorpej
1737 1.36 thorpej /*
1738 1.36 thorpej * Add a new receive buffer to the ring.
1739 1.36 thorpej */
1740 1.36 thorpej if (SIP_DECL(add_rxbuf)(sc, i) != 0) {
1741 1.36 thorpej /*
1742 1.36 thorpej * Failed, throw away what we've done so
1743 1.36 thorpej * far, and discard the rest of the packet.
1744 1.36 thorpej */
1745 1.36 thorpej ifp->if_ierrors++;
1746 1.36 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1747 1.36 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1748 1.36 thorpej SIP_INIT_RXDESC(sc, i);
1749 1.36 thorpej if (cmdsts & CMDSTS_MORE)
1750 1.36 thorpej sc->sc_rxdiscard = 1;
1751 1.36 thorpej if (sc->sc_rxhead != NULL)
1752 1.36 thorpej m_freem(sc->sc_rxhead);
1753 1.36 thorpej SIP_RXCHAIN_RESET(sc);
1754 1.36 thorpej continue;
1755 1.36 thorpej }
1756 1.36 thorpej
1757 1.36 thorpej SIP_RXCHAIN_LINK(sc, m);
1758 1.36 thorpej
1759 1.36 thorpej /*
1760 1.36 thorpej * If this is not the end of the packet, keep
1761 1.36 thorpej * looking.
1762 1.36 thorpej */
1763 1.36 thorpej if (cmdsts & CMDSTS_MORE) {
1764 1.36 thorpej sc->sc_rxlen += m->m_len;
1765 1.36 thorpej continue;
1766 1.36 thorpej }
1767 1.36 thorpej
1768 1.1 thorpej /*
1769 1.36 thorpej * Okay, we have the entire packet now...
1770 1.36 thorpej */
1771 1.36 thorpej *sc->sc_rxtailp = NULL;
1772 1.36 thorpej m = sc->sc_rxhead;
1773 1.36 thorpej tailm = sc->sc_rxtail;
1774 1.36 thorpej
1775 1.36 thorpej SIP_RXCHAIN_RESET(sc);
1776 1.36 thorpej
1777 1.36 thorpej /*
1778 1.36 thorpej * If an error occurred, update stats and drop the packet.
1779 1.1 thorpej */
1780 1.36 thorpej if (cmdsts & (CMDSTS_Rx_RXA|CMDSTS_Rx_RUNT|
1781 1.1 thorpej CMDSTS_Rx_ISE|CMDSTS_Rx_CRCE|CMDSTS_Rx_FAE)) {
1782 1.1 thorpej ifp->if_ierrors++;
1783 1.1 thorpej if ((cmdsts & CMDSTS_Rx_RXA) != 0 &&
1784 1.1 thorpej (cmdsts & CMDSTS_Rx_RXO) == 0) {
1785 1.1 thorpej /* Receive overrun handled elsewhere. */
1786 1.1 thorpej printf("%s: receive descriptor error\n",
1787 1.1 thorpej sc->sc_dev.dv_xname);
1788 1.1 thorpej }
1789 1.1 thorpej #define PRINTERR(bit, str) \
1790 1.67 itojun if ((ifp->if_flags & IFF_DEBUG) != 0 && \
1791 1.67 itojun (cmdsts & (bit)) != 0) \
1792 1.1 thorpej printf("%s: %s\n", sc->sc_dev.dv_xname, str)
1793 1.1 thorpej PRINTERR(CMDSTS_Rx_RUNT, "runt packet");
1794 1.1 thorpej PRINTERR(CMDSTS_Rx_ISE, "invalid symbol error");
1795 1.1 thorpej PRINTERR(CMDSTS_Rx_CRCE, "CRC error");
1796 1.1 thorpej PRINTERR(CMDSTS_Rx_FAE, "frame alignment error");
1797 1.1 thorpej #undef PRINTERR
1798 1.36 thorpej m_freem(m);
1799 1.1 thorpej continue;
1800 1.1 thorpej }
1801 1.1 thorpej
1802 1.1 thorpej /*
1803 1.40 thorpej * No errors.
1804 1.36 thorpej *
1805 1.36 thorpej * Note, the DP83820 includes the CRC with
1806 1.36 thorpej * every packet.
1807 1.1 thorpej */
1808 1.18 thorpej len = CMDSTS_SIZE(cmdsts);
1809 1.36 thorpej tailm->m_len = len - sc->sc_rxlen;
1810 1.1 thorpej
1811 1.1 thorpej /*
1812 1.2 thorpej * If the packet is small enough to fit in a
1813 1.2 thorpej * single header mbuf, allocate one and copy
1814 1.2 thorpej * the data into it. This greatly reduces
1815 1.2 thorpej * memory consumption when we receive lots
1816 1.2 thorpej * of small packets.
1817 1.1 thorpej */
1818 1.36 thorpej if (SIP_DECL(copy_small) != 0 && len <= (MHLEN - 2)) {
1819 1.36 thorpej struct mbuf *nm;
1820 1.36 thorpej MGETHDR(nm, M_DONTWAIT, MT_DATA);
1821 1.36 thorpej if (nm == NULL) {
1822 1.2 thorpej ifp->if_ierrors++;
1823 1.36 thorpej m_freem(m);
1824 1.2 thorpej continue;
1825 1.2 thorpej }
1826 1.36 thorpej nm->m_data += 2;
1827 1.36 thorpej nm->m_pkthdr.len = nm->m_len = len;
1828 1.36 thorpej m_copydata(m, 0, len, mtod(nm, caddr_t));
1829 1.36 thorpej m_freem(m);
1830 1.36 thorpej m = nm;
1831 1.1 thorpej }
1832 1.36 thorpej #ifndef __NO_STRICT_ALIGNMENT
1833 1.36 thorpej else {
1834 1.36 thorpej /*
1835 1.36 thorpej * The DP83820's receive buffers must be 4-byte
1836 1.36 thorpej * aligned. But this means that the data after
1837 1.36 thorpej * the Ethernet header is misaligned. To compensate,
1838 1.36 thorpej * we have artificially shortened the buffer size
1839 1.36 thorpej * in the descriptor, and we do an overlapping copy
1840 1.36 thorpej * of the data two bytes further in (in the first
1841 1.36 thorpej * buffer of the chain only).
1842 1.36 thorpej */
1843 1.36 thorpej memmove(mtod(m, caddr_t) + 2, mtod(m, caddr_t),
1844 1.36 thorpej m->m_len);
1845 1.36 thorpej m->m_data += 2;
1846 1.1 thorpej }
1847 1.36 thorpej #endif /* ! __NO_STRICT_ALIGNMENT */
1848 1.1 thorpej
1849 1.29 thorpej /*
1850 1.29 thorpej * If VLANs are enabled, VLAN packets have been unwrapped
1851 1.29 thorpej * for us. Associate the tag with the packet.
1852 1.29 thorpej */
1853 1.29 thorpej if (sc->sc_ethercom.ec_nvlans != 0 &&
1854 1.29 thorpej (extsts & EXTSTS_VPKT) != 0) {
1855 1.29 thorpej struct mbuf *vtag;
1856 1.29 thorpej
1857 1.29 thorpej vtag = m_aux_add(m, AF_LINK, ETHERTYPE_VLAN);
1858 1.29 thorpej if (vtag == NULL) {
1859 1.40 thorpej ifp->if_ierrors++;
1860 1.29 thorpej printf("%s: unable to allocate VLAN tag\n",
1861 1.29 thorpej sc->sc_dev.dv_xname);
1862 1.29 thorpej m_freem(m);
1863 1.29 thorpej continue;
1864 1.29 thorpej }
1865 1.29 thorpej
1866 1.29 thorpej *mtod(vtag, int *) = ntohs(extsts & EXTSTS_VTCI);
1867 1.29 thorpej vtag->m_len = sizeof(int);
1868 1.29 thorpej }
1869 1.31 thorpej
1870 1.31 thorpej /*
1871 1.31 thorpej * Set the incoming checksum information for the
1872 1.31 thorpej * packet.
1873 1.31 thorpej */
1874 1.31 thorpej if ((extsts & EXTSTS_IPPKT) != 0) {
1875 1.31 thorpej SIP_EVCNT_INCR(&sc->sc_ev_rxipsum);
1876 1.31 thorpej m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
1877 1.31 thorpej if (extsts & EXTSTS_Rx_IPERR)
1878 1.31 thorpej m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
1879 1.31 thorpej if (extsts & EXTSTS_TCPPKT) {
1880 1.31 thorpej SIP_EVCNT_INCR(&sc->sc_ev_rxtcpsum);
1881 1.31 thorpej m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
1882 1.31 thorpej if (extsts & EXTSTS_Rx_TCPERR)
1883 1.31 thorpej m->m_pkthdr.csum_flags |=
1884 1.31 thorpej M_CSUM_TCP_UDP_BAD;
1885 1.31 thorpej } else if (extsts & EXTSTS_UDPPKT) {
1886 1.31 thorpej SIP_EVCNT_INCR(&sc->sc_ev_rxudpsum);
1887 1.31 thorpej m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
1888 1.31 thorpej if (extsts & EXTSTS_Rx_UDPERR)
1889 1.31 thorpej m->m_pkthdr.csum_flags |=
1890 1.31 thorpej M_CSUM_TCP_UDP_BAD;
1891 1.31 thorpej }
1892 1.31 thorpej }
1893 1.40 thorpej
1894 1.40 thorpej ifp->if_ipackets++;
1895 1.40 thorpej m->m_flags |= M_HASFCS;
1896 1.40 thorpej m->m_pkthdr.rcvif = ifp;
1897 1.40 thorpej m->m_pkthdr.len = len;
1898 1.40 thorpej
1899 1.40 thorpej #if NBPFILTER > 0
1900 1.40 thorpej /*
1901 1.40 thorpej * Pass this up to any BPF listeners, but only
1902 1.40 thorpej * pass if up the stack if it's for us.
1903 1.40 thorpej */
1904 1.40 thorpej if (ifp->if_bpf)
1905 1.40 thorpej bpf_mtap(ifp->if_bpf, m);
1906 1.40 thorpej #endif /* NBPFILTER > 0 */
1907 1.29 thorpej
1908 1.1 thorpej /* Pass it on. */
1909 1.1 thorpej (*ifp->if_input)(ifp, m);
1910 1.1 thorpej }
1911 1.1 thorpej
1912 1.1 thorpej /* Update the receive pointer. */
1913 1.1 thorpej sc->sc_rxptr = i;
1914 1.1 thorpej }
1915 1.35 thorpej #else /* ! DP83820 */
1916 1.35 thorpej /*
1917 1.35 thorpej * sip_rxintr:
1918 1.35 thorpej *
1919 1.35 thorpej * Helper; handle receive interrupts.
1920 1.35 thorpej */
1921 1.35 thorpej void
1922 1.35 thorpej SIP_DECL(rxintr)(struct sip_softc *sc)
1923 1.35 thorpej {
1924 1.35 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1925 1.35 thorpej struct sip_rxsoft *rxs;
1926 1.35 thorpej struct mbuf *m;
1927 1.35 thorpej u_int32_t cmdsts;
1928 1.35 thorpej int i, len;
1929 1.35 thorpej
1930 1.35 thorpej for (i = sc->sc_rxptr;; i = SIP_NEXTRX(i)) {
1931 1.35 thorpej rxs = &sc->sc_rxsoft[i];
1932 1.35 thorpej
1933 1.35 thorpej SIP_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1934 1.35 thorpej
1935 1.35 thorpej cmdsts = le32toh(sc->sc_rxdescs[i].sipd_cmdsts);
1936 1.35 thorpej
1937 1.35 thorpej /*
1938 1.35 thorpej * NOTE: OWN is set if owned by _consumer_. We're the
1939 1.35 thorpej * consumer of the receive ring, so if the bit is clear,
1940 1.35 thorpej * we have processed all of the packets.
1941 1.35 thorpej */
1942 1.35 thorpej if ((cmdsts & CMDSTS_OWN) == 0) {
1943 1.35 thorpej /*
1944 1.35 thorpej * We have processed all of the receive buffers.
1945 1.35 thorpej */
1946 1.35 thorpej break;
1947 1.35 thorpej }
1948 1.35 thorpej
1949 1.35 thorpej /*
1950 1.35 thorpej * If any collisions were seen on the wire, count one.
1951 1.35 thorpej */
1952 1.35 thorpej if (cmdsts & CMDSTS_Rx_COL)
1953 1.35 thorpej ifp->if_collisions++;
1954 1.35 thorpej
1955 1.35 thorpej /*
1956 1.35 thorpej * If an error occurred, update stats, clear the status
1957 1.35 thorpej * word, and leave the packet buffer in place. It will
1958 1.35 thorpej * simply be reused the next time the ring comes around.
1959 1.35 thorpej */
1960 1.36 thorpej if (cmdsts & (CMDSTS_Rx_RXA|CMDSTS_Rx_RUNT|
1961 1.35 thorpej CMDSTS_Rx_ISE|CMDSTS_Rx_CRCE|CMDSTS_Rx_FAE)) {
1962 1.35 thorpej ifp->if_ierrors++;
1963 1.35 thorpej if ((cmdsts & CMDSTS_Rx_RXA) != 0 &&
1964 1.35 thorpej (cmdsts & CMDSTS_Rx_RXO) == 0) {
1965 1.35 thorpej /* Receive overrun handled elsewhere. */
1966 1.35 thorpej printf("%s: receive descriptor error\n",
1967 1.35 thorpej sc->sc_dev.dv_xname);
1968 1.35 thorpej }
1969 1.35 thorpej #define PRINTERR(bit, str) \
1970 1.67 itojun if ((ifp->if_flags & IFF_DEBUG) != 0 && \
1971 1.67 itojun (cmdsts & (bit)) != 0) \
1972 1.35 thorpej printf("%s: %s\n", sc->sc_dev.dv_xname, str)
1973 1.35 thorpej PRINTERR(CMDSTS_Rx_RUNT, "runt packet");
1974 1.35 thorpej PRINTERR(CMDSTS_Rx_ISE, "invalid symbol error");
1975 1.35 thorpej PRINTERR(CMDSTS_Rx_CRCE, "CRC error");
1976 1.35 thorpej PRINTERR(CMDSTS_Rx_FAE, "frame alignment error");
1977 1.35 thorpej #undef PRINTERR
1978 1.35 thorpej SIP_INIT_RXDESC(sc, i);
1979 1.35 thorpej continue;
1980 1.35 thorpej }
1981 1.35 thorpej
1982 1.35 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
1983 1.35 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1984 1.35 thorpej
1985 1.35 thorpej /*
1986 1.35 thorpej * No errors; receive the packet. Note, the SiS 900
1987 1.35 thorpej * includes the CRC with every packet.
1988 1.35 thorpej */
1989 1.35 thorpej len = CMDSTS_SIZE(cmdsts);
1990 1.35 thorpej
1991 1.35 thorpej #ifdef __NO_STRICT_ALIGNMENT
1992 1.35 thorpej /*
1993 1.35 thorpej * If the packet is small enough to fit in a
1994 1.35 thorpej * single header mbuf, allocate one and copy
1995 1.35 thorpej * the data into it. This greatly reduces
1996 1.35 thorpej * memory consumption when we receive lots
1997 1.35 thorpej * of small packets.
1998 1.35 thorpej *
1999 1.35 thorpej * Otherwise, we add a new buffer to the receive
2000 1.35 thorpej * chain. If this fails, we drop the packet and
2001 1.35 thorpej * recycle the old buffer.
2002 1.35 thorpej */
2003 1.35 thorpej if (SIP_DECL(copy_small) != 0 && len <= MHLEN) {
2004 1.35 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
2005 1.35 thorpej if (m == NULL)
2006 1.35 thorpej goto dropit;
2007 1.35 thorpej memcpy(mtod(m, caddr_t),
2008 1.35 thorpej mtod(rxs->rxs_mbuf, caddr_t), len);
2009 1.35 thorpej SIP_INIT_RXDESC(sc, i);
2010 1.35 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2011 1.35 thorpej rxs->rxs_dmamap->dm_mapsize,
2012 1.35 thorpej BUS_DMASYNC_PREREAD);
2013 1.35 thorpej } else {
2014 1.35 thorpej m = rxs->rxs_mbuf;
2015 1.35 thorpej if (SIP_DECL(add_rxbuf)(sc, i) != 0) {
2016 1.35 thorpej dropit:
2017 1.35 thorpej ifp->if_ierrors++;
2018 1.35 thorpej SIP_INIT_RXDESC(sc, i);
2019 1.35 thorpej bus_dmamap_sync(sc->sc_dmat,
2020 1.35 thorpej rxs->rxs_dmamap, 0,
2021 1.35 thorpej rxs->rxs_dmamap->dm_mapsize,
2022 1.35 thorpej BUS_DMASYNC_PREREAD);
2023 1.35 thorpej continue;
2024 1.35 thorpej }
2025 1.35 thorpej }
2026 1.35 thorpej #else
2027 1.35 thorpej /*
2028 1.35 thorpej * The SiS 900's receive buffers must be 4-byte aligned.
2029 1.35 thorpej * But this means that the data after the Ethernet header
2030 1.35 thorpej * is misaligned. We must allocate a new buffer and
2031 1.35 thorpej * copy the data, shifted forward 2 bytes.
2032 1.35 thorpej */
2033 1.35 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
2034 1.35 thorpej if (m == NULL) {
2035 1.35 thorpej dropit:
2036 1.35 thorpej ifp->if_ierrors++;
2037 1.35 thorpej SIP_INIT_RXDESC(sc, i);
2038 1.35 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2039 1.35 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
2040 1.35 thorpej continue;
2041 1.35 thorpej }
2042 1.35 thorpej if (len > (MHLEN - 2)) {
2043 1.35 thorpej MCLGET(m, M_DONTWAIT);
2044 1.35 thorpej if ((m->m_flags & M_EXT) == 0) {
2045 1.35 thorpej m_freem(m);
2046 1.35 thorpej goto dropit;
2047 1.35 thorpej }
2048 1.35 thorpej }
2049 1.35 thorpej m->m_data += 2;
2050 1.35 thorpej
2051 1.35 thorpej /*
2052 1.35 thorpej * Note that we use clusters for incoming frames, so the
2053 1.35 thorpej * buffer is virtually contiguous.
2054 1.35 thorpej */
2055 1.35 thorpej memcpy(mtod(m, caddr_t), mtod(rxs->rxs_mbuf, caddr_t), len);
2056 1.35 thorpej
2057 1.35 thorpej /* Allow the receive descriptor to continue using its mbuf. */
2058 1.35 thorpej SIP_INIT_RXDESC(sc, i);
2059 1.35 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2060 1.35 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
2061 1.35 thorpej #endif /* __NO_STRICT_ALIGNMENT */
2062 1.35 thorpej
2063 1.35 thorpej ifp->if_ipackets++;
2064 1.35 thorpej m->m_flags |= M_HASFCS;
2065 1.35 thorpej m->m_pkthdr.rcvif = ifp;
2066 1.35 thorpej m->m_pkthdr.len = m->m_len = len;
2067 1.35 thorpej
2068 1.35 thorpej #if NBPFILTER > 0
2069 1.35 thorpej /*
2070 1.35 thorpej * Pass this up to any BPF listeners, but only
2071 1.35 thorpej * pass if up the stack if it's for us.
2072 1.35 thorpej */
2073 1.35 thorpej if (ifp->if_bpf)
2074 1.35 thorpej bpf_mtap(ifp->if_bpf, m);
2075 1.35 thorpej #endif /* NBPFILTER > 0 */
2076 1.35 thorpej
2077 1.35 thorpej /* Pass it on. */
2078 1.35 thorpej (*ifp->if_input)(ifp, m);
2079 1.35 thorpej }
2080 1.35 thorpej
2081 1.35 thorpej /* Update the receive pointer. */
2082 1.35 thorpej sc->sc_rxptr = i;
2083 1.35 thorpej }
2084 1.35 thorpej #endif /* DP83820 */
2085 1.1 thorpej
2086 1.1 thorpej /*
2087 1.1 thorpej * sip_tick:
2088 1.1 thorpej *
2089 1.1 thorpej * One second timer, used to tick the MII.
2090 1.1 thorpej */
2091 1.1 thorpej void
2092 1.28 thorpej SIP_DECL(tick)(void *arg)
2093 1.1 thorpej {
2094 1.1 thorpej struct sip_softc *sc = arg;
2095 1.1 thorpej int s;
2096 1.1 thorpej
2097 1.1 thorpej s = splnet();
2098 1.1 thorpej mii_tick(&sc->sc_mii);
2099 1.1 thorpej splx(s);
2100 1.1 thorpej
2101 1.29 thorpej callout_reset(&sc->sc_tick_ch, hz, SIP_DECL(tick), sc);
2102 1.1 thorpej }
2103 1.1 thorpej
2104 1.1 thorpej /*
2105 1.1 thorpej * sip_reset:
2106 1.1 thorpej *
2107 1.1 thorpej * Perform a soft reset on the SiS 900.
2108 1.1 thorpej */
2109 1.1 thorpej void
2110 1.28 thorpej SIP_DECL(reset)(struct sip_softc *sc)
2111 1.1 thorpej {
2112 1.1 thorpej bus_space_tag_t st = sc->sc_st;
2113 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
2114 1.1 thorpej int i;
2115 1.1 thorpej
2116 1.45 thorpej bus_space_write_4(st, sh, SIP_IER, 0);
2117 1.45 thorpej bus_space_write_4(st, sh, SIP_IMR, 0);
2118 1.45 thorpej bus_space_write_4(st, sh, SIP_RFCR, 0);
2119 1.1 thorpej bus_space_write_4(st, sh, SIP_CR, CR_RST);
2120 1.1 thorpej
2121 1.14 tsutsui for (i = 0; i < SIP_TIMEOUT; i++) {
2122 1.14 tsutsui if ((bus_space_read_4(st, sh, SIP_CR) & CR_RST) == 0)
2123 1.14 tsutsui break;
2124 1.1 thorpej delay(2);
2125 1.1 thorpej }
2126 1.1 thorpej
2127 1.14 tsutsui if (i == SIP_TIMEOUT)
2128 1.14 tsutsui printf("%s: reset failed to complete\n", sc->sc_dev.dv_xname);
2129 1.14 tsutsui
2130 1.14 tsutsui delay(1000);
2131 1.29 thorpej
2132 1.29 thorpej #ifdef DP83820
2133 1.29 thorpej /*
2134 1.29 thorpej * Set the general purpose I/O bits. Do it here in case we
2135 1.29 thorpej * need to have GPIO set up to talk to the media interface.
2136 1.29 thorpej */
2137 1.29 thorpej bus_space_write_4(st, sh, SIP_GPIOR, sc->sc_gpior);
2138 1.29 thorpej delay(1000);
2139 1.29 thorpej #endif /* DP83820 */
2140 1.1 thorpej }
2141 1.1 thorpej
2142 1.1 thorpej /*
2143 1.17 thorpej * sip_init: [ ifnet interface function ]
2144 1.1 thorpej *
2145 1.1 thorpej * Initialize the interface. Must be called at splnet().
2146 1.1 thorpej */
2147 1.2 thorpej int
2148 1.28 thorpej SIP_DECL(init)(struct ifnet *ifp)
2149 1.1 thorpej {
2150 1.17 thorpej struct sip_softc *sc = ifp->if_softc;
2151 1.1 thorpej bus_space_tag_t st = sc->sc_st;
2152 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
2153 1.1 thorpej struct sip_txsoft *txs;
2154 1.2 thorpej struct sip_rxsoft *rxs;
2155 1.1 thorpej struct sip_desc *sipd;
2156 1.29 thorpej u_int32_t reg;
2157 1.2 thorpej int i, error = 0;
2158 1.1 thorpej
2159 1.1 thorpej /*
2160 1.1 thorpej * Cancel any pending I/O.
2161 1.1 thorpej */
2162 1.28 thorpej SIP_DECL(stop)(ifp, 0);
2163 1.1 thorpej
2164 1.1 thorpej /*
2165 1.1 thorpej * Reset the chip to a known state.
2166 1.1 thorpej */
2167 1.28 thorpej SIP_DECL(reset)(sc);
2168 1.1 thorpej
2169 1.29 thorpej #if !defined(DP83820)
2170 1.45 thorpej if (SIP_CHIP_MODEL(sc, PCI_VENDOR_NS, PCI_PRODUCT_NS_DP83815)) {
2171 1.25 briggs /*
2172 1.25 briggs * DP83815 manual, page 78:
2173 1.25 briggs * 4.4 Recommended Registers Configuration
2174 1.25 briggs * For optimum performance of the DP83815, version noted
2175 1.25 briggs * as DP83815CVNG (SRR = 203h), the listed register
2176 1.25 briggs * modifications must be followed in sequence...
2177 1.25 briggs *
2178 1.25 briggs * It's not clear if this should be 302h or 203h because that
2179 1.25 briggs * chip name is listed as SRR 302h in the description of the
2180 1.26 briggs * SRR register. However, my revision 302h DP83815 on the
2181 1.26 briggs * Netgear FA311 purchased in 02/2001 needs these settings
2182 1.26 briggs * to avoid tons of errors in AcceptPerfectMatch (non-
2183 1.26 briggs * IFF_PROMISC) mode. I do not know if other revisions need
2184 1.26 briggs * this set or not. [briggs -- 09 March 2001]
2185 1.26 briggs *
2186 1.26 briggs * Note that only the low-order 12 bits of 0xe4 are documented
2187 1.26 briggs * and that this sets reserved bits in that register.
2188 1.25 briggs */
2189 1.29 thorpej reg = bus_space_read_4(st, sh, SIP_NS_SRR);
2190 1.29 thorpej if (reg == 0x302) {
2191 1.25 briggs bus_space_write_4(st, sh, 0x00cc, 0x0001);
2192 1.25 briggs bus_space_write_4(st, sh, 0x00e4, 0x189C);
2193 1.25 briggs bus_space_write_4(st, sh, 0x00fc, 0x0000);
2194 1.25 briggs bus_space_write_4(st, sh, 0x00f4, 0x5040);
2195 1.25 briggs bus_space_write_4(st, sh, 0x00f8, 0x008c);
2196 1.25 briggs }
2197 1.25 briggs }
2198 1.29 thorpej #endif /* ! DP83820 */
2199 1.25 briggs
2200 1.1 thorpej /*
2201 1.1 thorpej * Initialize the transmit descriptor ring.
2202 1.1 thorpej */
2203 1.1 thorpej for (i = 0; i < SIP_NTXDESC; i++) {
2204 1.1 thorpej sipd = &sc->sc_txdescs[i];
2205 1.1 thorpej memset(sipd, 0, sizeof(struct sip_desc));
2206 1.14 tsutsui sipd->sipd_link = htole32(SIP_CDTXADDR(sc, SIP_NEXTTX(i)));
2207 1.1 thorpej }
2208 1.1 thorpej SIP_CDTXSYNC(sc, 0, SIP_NTXDESC,
2209 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
2210 1.1 thorpej sc->sc_txfree = SIP_NTXDESC;
2211 1.1 thorpej sc->sc_txnext = 0;
2212 1.56 thorpej sc->sc_txwin = 0;
2213 1.1 thorpej
2214 1.1 thorpej /*
2215 1.1 thorpej * Initialize the transmit job descriptors.
2216 1.1 thorpej */
2217 1.1 thorpej SIMPLEQ_INIT(&sc->sc_txfreeq);
2218 1.1 thorpej SIMPLEQ_INIT(&sc->sc_txdirtyq);
2219 1.1 thorpej for (i = 0; i < SIP_TXQUEUELEN; i++) {
2220 1.1 thorpej txs = &sc->sc_txsoft[i];
2221 1.1 thorpej txs->txs_mbuf = NULL;
2222 1.1 thorpej SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
2223 1.1 thorpej }
2224 1.1 thorpej
2225 1.1 thorpej /*
2226 1.1 thorpej * Initialize the receive descriptor and receive job
2227 1.2 thorpej * descriptor rings.
2228 1.1 thorpej */
2229 1.2 thorpej for (i = 0; i < SIP_NRXDESC; i++) {
2230 1.2 thorpej rxs = &sc->sc_rxsoft[i];
2231 1.2 thorpej if (rxs->rxs_mbuf == NULL) {
2232 1.28 thorpej if ((error = SIP_DECL(add_rxbuf)(sc, i)) != 0) {
2233 1.2 thorpej printf("%s: unable to allocate or map rx "
2234 1.2 thorpej "buffer %d, error = %d\n",
2235 1.2 thorpej sc->sc_dev.dv_xname, i, error);
2236 1.2 thorpej /*
2237 1.2 thorpej * XXX Should attempt to run with fewer receive
2238 1.2 thorpej * XXX buffers instead of just failing.
2239 1.2 thorpej */
2240 1.28 thorpej SIP_DECL(rxdrain)(sc);
2241 1.2 thorpej goto out;
2242 1.2 thorpej }
2243 1.42 thorpej } else
2244 1.42 thorpej SIP_INIT_RXDESC(sc, i);
2245 1.2 thorpej }
2246 1.1 thorpej sc->sc_rxptr = 0;
2247 1.36 thorpej #ifdef DP83820
2248 1.36 thorpej sc->sc_rxdiscard = 0;
2249 1.36 thorpej SIP_RXCHAIN_RESET(sc);
2250 1.36 thorpej #endif /* DP83820 */
2251 1.1 thorpej
2252 1.1 thorpej /*
2253 1.29 thorpej * Set the configuration register; it's already initialized
2254 1.29 thorpej * in sip_attach().
2255 1.1 thorpej */
2256 1.29 thorpej bus_space_write_4(st, sh, SIP_CFG, sc->sc_cfg);
2257 1.1 thorpej
2258 1.1 thorpej /*
2259 1.1 thorpej * Initialize the prototype TXCFG register.
2260 1.1 thorpej */
2261 1.45 thorpej #if defined(DP83820)
2262 1.45 thorpej sc->sc_txcfg = TXCFG_MXDMA_512;
2263 1.45 thorpej sc->sc_rxcfg = RXCFG_MXDMA_512;
2264 1.45 thorpej #else
2265 1.45 thorpej if ((SIP_SIS900_REV(sc, SIS_REV_635) ||
2266 1.45 thorpej SIP_SIS900_REV(sc, SIS_REV_900B)) &&
2267 1.45 thorpej (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_CFG) & CFG_EDBMASTEN)) {
2268 1.45 thorpej sc->sc_txcfg = TXCFG_MXDMA_64;
2269 1.45 thorpej sc->sc_rxcfg = RXCFG_MXDMA_64;
2270 1.45 thorpej } else {
2271 1.45 thorpej sc->sc_txcfg = TXCFG_MXDMA_512;
2272 1.45 thorpej sc->sc_rxcfg = RXCFG_MXDMA_512;
2273 1.45 thorpej }
2274 1.45 thorpej #endif /* DP83820 */
2275 1.45 thorpej
2276 1.45 thorpej sc->sc_txcfg |= TXCFG_ATP |
2277 1.1 thorpej (sc->sc_tx_fill_thresh << TXCFG_FLTH_SHIFT) |
2278 1.1 thorpej sc->sc_tx_drain_thresh;
2279 1.1 thorpej bus_space_write_4(st, sh, SIP_TXCFG, sc->sc_txcfg);
2280 1.1 thorpej
2281 1.1 thorpej /*
2282 1.1 thorpej * Initialize the receive drain threshold if we have never
2283 1.1 thorpej * done so.
2284 1.1 thorpej */
2285 1.1 thorpej if (sc->sc_rx_drain_thresh == 0) {
2286 1.1 thorpej /*
2287 1.1 thorpej * XXX This value should be tuned. This is set to the
2288 1.1 thorpej * maximum of 248 bytes, and we may be able to improve
2289 1.1 thorpej * performance by decreasing it (although we should never
2290 1.1 thorpej * set this value lower than 2; 14 bytes are required to
2291 1.1 thorpej * filter the packet).
2292 1.1 thorpej */
2293 1.1 thorpej sc->sc_rx_drain_thresh = RXCFG_DRTH >> RXCFG_DRTH_SHIFT;
2294 1.1 thorpej }
2295 1.1 thorpej
2296 1.1 thorpej /*
2297 1.1 thorpej * Initialize the prototype RXCFG register.
2298 1.1 thorpej */
2299 1.45 thorpej sc->sc_rxcfg |= (sc->sc_rx_drain_thresh << RXCFG_DRTH_SHIFT);
2300 1.1 thorpej bus_space_write_4(st, sh, SIP_RXCFG, sc->sc_rxcfg);
2301 1.1 thorpej
2302 1.29 thorpej #ifdef DP83820
2303 1.29 thorpej /*
2304 1.29 thorpej * Initialize the VLAN/IP receive control register.
2305 1.31 thorpej * We enable checksum computation on all incoming
2306 1.31 thorpej * packets, and do not reject packets w/ bad checksums.
2307 1.29 thorpej */
2308 1.29 thorpej reg = 0;
2309 1.31 thorpej if (ifp->if_capenable &
2310 1.31 thorpej (IFCAP_CSUM_IPv4|IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
2311 1.31 thorpej reg |= VRCR_IPEN;
2312 1.29 thorpej if (sc->sc_ethercom.ec_nvlans != 0)
2313 1.29 thorpej reg |= VRCR_VTDEN|VRCR_VTREN;
2314 1.29 thorpej bus_space_write_4(st, sh, SIP_VRCR, reg);
2315 1.29 thorpej
2316 1.29 thorpej /*
2317 1.29 thorpej * Initialize the VLAN/IP transmit control register.
2318 1.31 thorpej * We enable outgoing checksum computation on a
2319 1.31 thorpej * per-packet basis.
2320 1.29 thorpej */
2321 1.29 thorpej reg = 0;
2322 1.31 thorpej if (ifp->if_capenable &
2323 1.31 thorpej (IFCAP_CSUM_IPv4|IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
2324 1.31 thorpej reg |= VTCR_PPCHK;
2325 1.29 thorpej if (sc->sc_ethercom.ec_nvlans != 0)
2326 1.29 thorpej reg |= VTCR_VPPTI;
2327 1.29 thorpej bus_space_write_4(st, sh, SIP_VTCR, reg);
2328 1.29 thorpej
2329 1.29 thorpej /*
2330 1.29 thorpej * If we're using VLANs, initialize the VLAN data register.
2331 1.29 thorpej * To understand why we bswap the VLAN Ethertype, see section
2332 1.29 thorpej * 4.2.36 of the DP83820 manual.
2333 1.29 thorpej */
2334 1.29 thorpej if (sc->sc_ethercom.ec_nvlans != 0)
2335 1.29 thorpej bus_space_write_4(st, sh, SIP_VDR, bswap16(ETHERTYPE_VLAN));
2336 1.29 thorpej #endif /* DP83820 */
2337 1.29 thorpej
2338 1.1 thorpej /*
2339 1.1 thorpej * Give the transmit and receive rings to the chip.
2340 1.1 thorpej */
2341 1.1 thorpej bus_space_write_4(st, sh, SIP_TXDP, SIP_CDTXADDR(sc, sc->sc_txnext));
2342 1.1 thorpej bus_space_write_4(st, sh, SIP_RXDP, SIP_CDRXADDR(sc, sc->sc_rxptr));
2343 1.1 thorpej
2344 1.1 thorpej /*
2345 1.1 thorpej * Initialize the interrupt mask.
2346 1.1 thorpej */
2347 1.1 thorpej sc->sc_imr = ISR_DPERR|ISR_SSERR|ISR_RMABT|ISR_RTABT|ISR_RXSOVR|
2348 1.56 thorpej ISR_TXURN|ISR_TXDESC|ISR_TXIDLE|ISR_RXORN|ISR_RXIDLE|ISR_RXDESC;
2349 1.1 thorpej bus_space_write_4(st, sh, SIP_IMR, sc->sc_imr);
2350 1.1 thorpej
2351 1.45 thorpej /* Set up the receive filter. */
2352 1.45 thorpej (*sc->sc_model->sip_variant->sipv_set_filter)(sc);
2353 1.45 thorpej
2354 1.1 thorpej /*
2355 1.1 thorpej * Set the current media. Do this after initializing the prototype
2356 1.1 thorpej * IMR, since sip_mii_statchg() modifies the IMR for 802.3x flow
2357 1.1 thorpej * control.
2358 1.1 thorpej */
2359 1.1 thorpej mii_mediachg(&sc->sc_mii);
2360 1.1 thorpej
2361 1.1 thorpej /*
2362 1.1 thorpej * Enable interrupts.
2363 1.1 thorpej */
2364 1.1 thorpej bus_space_write_4(st, sh, SIP_IER, IER_IE);
2365 1.1 thorpej
2366 1.1 thorpej /*
2367 1.1 thorpej * Start the transmit and receive processes.
2368 1.1 thorpej */
2369 1.1 thorpej bus_space_write_4(st, sh, SIP_CR, CR_RXE | CR_TXE);
2370 1.1 thorpej
2371 1.1 thorpej /*
2372 1.1 thorpej * Start the one second MII clock.
2373 1.1 thorpej */
2374 1.29 thorpej callout_reset(&sc->sc_tick_ch, hz, SIP_DECL(tick), sc);
2375 1.1 thorpej
2376 1.1 thorpej /*
2377 1.1 thorpej * ...all done!
2378 1.1 thorpej */
2379 1.1 thorpej ifp->if_flags |= IFF_RUNNING;
2380 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
2381 1.2 thorpej
2382 1.2 thorpej out:
2383 1.2 thorpej if (error)
2384 1.2 thorpej printf("%s: interface not running\n", sc->sc_dev.dv_xname);
2385 1.2 thorpej return (error);
2386 1.2 thorpej }
2387 1.2 thorpej
2388 1.2 thorpej /*
2389 1.2 thorpej * sip_drain:
2390 1.2 thorpej *
2391 1.2 thorpej * Drain the receive queue.
2392 1.2 thorpej */
2393 1.2 thorpej void
2394 1.28 thorpej SIP_DECL(rxdrain)(struct sip_softc *sc)
2395 1.2 thorpej {
2396 1.2 thorpej struct sip_rxsoft *rxs;
2397 1.2 thorpej int i;
2398 1.2 thorpej
2399 1.2 thorpej for (i = 0; i < SIP_NRXDESC; i++) {
2400 1.2 thorpej rxs = &sc->sc_rxsoft[i];
2401 1.2 thorpej if (rxs->rxs_mbuf != NULL) {
2402 1.2 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
2403 1.2 thorpej m_freem(rxs->rxs_mbuf);
2404 1.2 thorpej rxs->rxs_mbuf = NULL;
2405 1.2 thorpej }
2406 1.2 thorpej }
2407 1.1 thorpej }
2408 1.1 thorpej
2409 1.1 thorpej /*
2410 1.17 thorpej * sip_stop: [ ifnet interface function ]
2411 1.1 thorpej *
2412 1.1 thorpej * Stop transmission on the interface.
2413 1.1 thorpej */
2414 1.1 thorpej void
2415 1.28 thorpej SIP_DECL(stop)(struct ifnet *ifp, int disable)
2416 1.1 thorpej {
2417 1.17 thorpej struct sip_softc *sc = ifp->if_softc;
2418 1.1 thorpej bus_space_tag_t st = sc->sc_st;
2419 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
2420 1.1 thorpej struct sip_txsoft *txs;
2421 1.1 thorpej u_int32_t cmdsts = 0; /* DEBUG */
2422 1.1 thorpej
2423 1.1 thorpej /*
2424 1.1 thorpej * Stop the one second clock.
2425 1.1 thorpej */
2426 1.9 thorpej callout_stop(&sc->sc_tick_ch);
2427 1.4 thorpej
2428 1.4 thorpej /* Down the MII. */
2429 1.4 thorpej mii_down(&sc->sc_mii);
2430 1.1 thorpej
2431 1.1 thorpej /*
2432 1.1 thorpej * Disable interrupts.
2433 1.1 thorpej */
2434 1.1 thorpej bus_space_write_4(st, sh, SIP_IER, 0);
2435 1.1 thorpej
2436 1.1 thorpej /*
2437 1.1 thorpej * Stop receiver and transmitter.
2438 1.1 thorpej */
2439 1.1 thorpej bus_space_write_4(st, sh, SIP_CR, CR_RXD | CR_TXD);
2440 1.1 thorpej
2441 1.1 thorpej /*
2442 1.1 thorpej * Release any queued transmit buffers.
2443 1.1 thorpej */
2444 1.1 thorpej while ((txs = SIMPLEQ_FIRST(&sc->sc_txdirtyq)) != NULL) {
2445 1.1 thorpej if ((ifp->if_flags & IFF_DEBUG) != 0 &&
2446 1.1 thorpej SIMPLEQ_NEXT(txs, txs_q) == NULL &&
2447 1.14 tsutsui (le32toh(sc->sc_txdescs[txs->txs_lastdesc].sipd_cmdsts) &
2448 1.1 thorpej CMDSTS_INTR) == 0)
2449 1.1 thorpej printf("%s: sip_stop: last descriptor does not "
2450 1.1 thorpej "have INTR bit set\n", sc->sc_dev.dv_xname);
2451 1.54 lukem SIMPLEQ_REMOVE_HEAD(&sc->sc_txdirtyq, txs_q);
2452 1.1 thorpej #ifdef DIAGNOSTIC
2453 1.1 thorpej if (txs->txs_mbuf == NULL) {
2454 1.1 thorpej printf("%s: dirty txsoft with no mbuf chain\n",
2455 1.1 thorpej sc->sc_dev.dv_xname);
2456 1.1 thorpej panic("sip_stop");
2457 1.1 thorpej }
2458 1.1 thorpej #endif
2459 1.1 thorpej cmdsts |= /* DEBUG */
2460 1.14 tsutsui le32toh(sc->sc_txdescs[txs->txs_lastdesc].sipd_cmdsts);
2461 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
2462 1.1 thorpej m_freem(txs->txs_mbuf);
2463 1.1 thorpej txs->txs_mbuf = NULL;
2464 1.1 thorpej SIMPLEQ_INSERT_TAIL(&sc->sc_txfreeq, txs, txs_q);
2465 1.2 thorpej }
2466 1.2 thorpej
2467 1.17 thorpej if (disable)
2468 1.28 thorpej SIP_DECL(rxdrain)(sc);
2469 1.1 thorpej
2470 1.1 thorpej /*
2471 1.1 thorpej * Mark the interface down and cancel the watchdog timer.
2472 1.1 thorpej */
2473 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
2474 1.1 thorpej ifp->if_timer = 0;
2475 1.1 thorpej
2476 1.1 thorpej if ((ifp->if_flags & IFF_DEBUG) != 0 &&
2477 1.1 thorpej (cmdsts & CMDSTS_INTR) == 0 && sc->sc_txfree != SIP_NTXDESC)
2478 1.1 thorpej printf("%s: sip_stop: no INTR bits set in dirty tx "
2479 1.1 thorpej "descriptors\n", sc->sc_dev.dv_xname);
2480 1.1 thorpej }
2481 1.1 thorpej
2482 1.1 thorpej /*
2483 1.1 thorpej * sip_read_eeprom:
2484 1.1 thorpej *
2485 1.1 thorpej * Read data from the serial EEPROM.
2486 1.1 thorpej */
2487 1.1 thorpej void
2488 1.28 thorpej SIP_DECL(read_eeprom)(struct sip_softc *sc, int word, int wordcnt,
2489 1.28 thorpej u_int16_t *data)
2490 1.1 thorpej {
2491 1.1 thorpej bus_space_tag_t st = sc->sc_st;
2492 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
2493 1.1 thorpej u_int16_t reg;
2494 1.1 thorpej int i, x;
2495 1.1 thorpej
2496 1.1 thorpej for (i = 0; i < wordcnt; i++) {
2497 1.1 thorpej /* Send CHIP SELECT. */
2498 1.1 thorpej reg = EROMAR_EECS;
2499 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2500 1.1 thorpej
2501 1.1 thorpej /* Shift in the READ opcode. */
2502 1.1 thorpej for (x = 3; x > 0; x--) {
2503 1.1 thorpej if (SIP_EEPROM_OPC_READ & (1 << (x - 1)))
2504 1.1 thorpej reg |= EROMAR_EEDI;
2505 1.1 thorpej else
2506 1.1 thorpej reg &= ~EROMAR_EEDI;
2507 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2508 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR,
2509 1.1 thorpej reg | EROMAR_EESK);
2510 1.1 thorpej delay(4);
2511 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2512 1.1 thorpej delay(4);
2513 1.1 thorpej }
2514 1.1 thorpej
2515 1.1 thorpej /* Shift in address. */
2516 1.1 thorpej for (x = 6; x > 0; x--) {
2517 1.1 thorpej if ((word + i) & (1 << (x - 1)))
2518 1.1 thorpej reg |= EROMAR_EEDI;
2519 1.1 thorpej else
2520 1.1 thorpej reg &= ~EROMAR_EEDI;
2521 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2522 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR,
2523 1.1 thorpej reg | EROMAR_EESK);
2524 1.1 thorpej delay(4);
2525 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2526 1.1 thorpej delay(4);
2527 1.1 thorpej }
2528 1.1 thorpej
2529 1.1 thorpej /* Shift out data. */
2530 1.1 thorpej reg = EROMAR_EECS;
2531 1.1 thorpej data[i] = 0;
2532 1.1 thorpej for (x = 16; x > 0; x--) {
2533 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR,
2534 1.1 thorpej reg | EROMAR_EESK);
2535 1.1 thorpej delay(4);
2536 1.1 thorpej if (bus_space_read_4(st, sh, SIP_EROMAR) & EROMAR_EEDO)
2537 1.1 thorpej data[i] |= (1 << (x - 1));
2538 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, reg);
2539 1.13 tsutsui delay(4);
2540 1.1 thorpej }
2541 1.1 thorpej
2542 1.1 thorpej /* Clear CHIP SELECT. */
2543 1.1 thorpej bus_space_write_4(st, sh, SIP_EROMAR, 0);
2544 1.1 thorpej delay(4);
2545 1.1 thorpej }
2546 1.1 thorpej }
2547 1.1 thorpej
2548 1.1 thorpej /*
2549 1.1 thorpej * sip_add_rxbuf:
2550 1.1 thorpej *
2551 1.1 thorpej * Add a receive buffer to the indicated descriptor.
2552 1.1 thorpej */
2553 1.1 thorpej int
2554 1.28 thorpej SIP_DECL(add_rxbuf)(struct sip_softc *sc, int idx)
2555 1.1 thorpej {
2556 1.1 thorpej struct sip_rxsoft *rxs = &sc->sc_rxsoft[idx];
2557 1.1 thorpej struct mbuf *m;
2558 1.1 thorpej int error;
2559 1.1 thorpej
2560 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
2561 1.1 thorpej if (m == NULL)
2562 1.1 thorpej return (ENOBUFS);
2563 1.1 thorpej
2564 1.1 thorpej MCLGET(m, M_DONTWAIT);
2565 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
2566 1.1 thorpej m_freem(m);
2567 1.1 thorpej return (ENOBUFS);
2568 1.1 thorpej }
2569 1.36 thorpej
2570 1.36 thorpej #if defined(DP83820)
2571 1.36 thorpej m->m_len = SIP_RXBUF_LEN;
2572 1.36 thorpej #endif /* DP83820 */
2573 1.1 thorpej
2574 1.1 thorpej if (rxs->rxs_mbuf != NULL)
2575 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
2576 1.1 thorpej
2577 1.1 thorpej rxs->rxs_mbuf = m;
2578 1.1 thorpej
2579 1.1 thorpej error = bus_dmamap_load(sc->sc_dmat, rxs->rxs_dmamap,
2580 1.41 thorpej m->m_ext.ext_buf, m->m_ext.ext_size, NULL,
2581 1.41 thorpej BUS_DMA_READ|BUS_DMA_NOWAIT);
2582 1.1 thorpej if (error) {
2583 1.1 thorpej printf("%s: can't load rx DMA map %d, error = %d\n",
2584 1.1 thorpej sc->sc_dev.dv_xname, idx, error);
2585 1.1 thorpej panic("sip_add_rxbuf"); /* XXX */
2586 1.1 thorpej }
2587 1.1 thorpej
2588 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2589 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
2590 1.1 thorpej
2591 1.1 thorpej SIP_INIT_RXDESC(sc, idx);
2592 1.1 thorpej
2593 1.1 thorpej return (0);
2594 1.1 thorpej }
2595 1.1 thorpej
2596 1.29 thorpej #if !defined(DP83820)
2597 1.1 thorpej /*
2598 1.15 thorpej * sip_sis900_set_filter:
2599 1.1 thorpej *
2600 1.1 thorpej * Set up the receive filter.
2601 1.1 thorpej */
2602 1.1 thorpej void
2603 1.28 thorpej SIP_DECL(sis900_set_filter)(struct sip_softc *sc)
2604 1.1 thorpej {
2605 1.1 thorpej bus_space_tag_t st = sc->sc_st;
2606 1.1 thorpej bus_space_handle_t sh = sc->sc_sh;
2607 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
2608 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2609 1.1 thorpej struct ether_multi *enm;
2610 1.11 thorpej u_int8_t *cp;
2611 1.1 thorpej struct ether_multistep step;
2612 1.45 thorpej u_int32_t crc, mchash[16];
2613 1.1 thorpej
2614 1.1 thorpej /*
2615 1.1 thorpej * Initialize the prototype RFCR.
2616 1.1 thorpej */
2617 1.1 thorpej sc->sc_rfcr = RFCR_RFEN;
2618 1.1 thorpej if (ifp->if_flags & IFF_BROADCAST)
2619 1.1 thorpej sc->sc_rfcr |= RFCR_AAB;
2620 1.1 thorpej if (ifp->if_flags & IFF_PROMISC) {
2621 1.1 thorpej sc->sc_rfcr |= RFCR_AAP;
2622 1.1 thorpej goto allmulti;
2623 1.1 thorpej }
2624 1.1 thorpej
2625 1.1 thorpej /*
2626 1.1 thorpej * Set up the multicast address filter by passing all multicast
2627 1.1 thorpej * addresses through a CRC generator, and then using the high-order
2628 1.1 thorpej * 6 bits as an index into the 128 bit multicast hash table (only
2629 1.1 thorpej * the lower 16 bits of each 32 bit multicast hash register are
2630 1.1 thorpej * valid). The high order bits select the register, while the
2631 1.1 thorpej * rest of the bits select the bit within the register.
2632 1.1 thorpej */
2633 1.1 thorpej
2634 1.1 thorpej memset(mchash, 0, sizeof(mchash));
2635 1.1 thorpej
2636 1.1 thorpej ETHER_FIRST_MULTI(step, ec, enm);
2637 1.1 thorpej while (enm != NULL) {
2638 1.37 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
2639 1.1 thorpej /*
2640 1.1 thorpej * We must listen to a range of multicast addresses.
2641 1.1 thorpej * For now, just accept all multicasts, rather than
2642 1.1 thorpej * trying to set only those filter bits needed to match
2643 1.1 thorpej * the range. (At this time, the only use of address
2644 1.1 thorpej * ranges is for IP multicast routing, for which the
2645 1.1 thorpej * range is big enough to require all bits set.)
2646 1.1 thorpej */
2647 1.1 thorpej goto allmulti;
2648 1.1 thorpej }
2649 1.1 thorpej
2650 1.45 thorpej crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
2651 1.11 thorpej
2652 1.45 thorpej if (SIP_SIS900_REV(sc, SIS_REV_635) ||
2653 1.45 thorpej SIP_SIS900_REV(sc, SIS_REV_900B)) {
2654 1.45 thorpej /* Just want the 8 most significant bits. */
2655 1.45 thorpej crc >>= 24;
2656 1.45 thorpej } else {
2657 1.45 thorpej /* Just want the 7 most significant bits. */
2658 1.45 thorpej crc >>= 25;
2659 1.45 thorpej }
2660 1.1 thorpej
2661 1.1 thorpej /* Set the corresponding bit in the hash table. */
2662 1.1 thorpej mchash[crc >> 4] |= 1 << (crc & 0xf);
2663 1.1 thorpej
2664 1.1 thorpej ETHER_NEXT_MULTI(step, enm);
2665 1.1 thorpej }
2666 1.1 thorpej
2667 1.1 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
2668 1.1 thorpej goto setit;
2669 1.1 thorpej
2670 1.1 thorpej allmulti:
2671 1.1 thorpej ifp->if_flags |= IFF_ALLMULTI;
2672 1.1 thorpej sc->sc_rfcr |= RFCR_AAM;
2673 1.1 thorpej
2674 1.1 thorpej setit:
2675 1.1 thorpej #define FILTER_EMIT(addr, data) \
2676 1.1 thorpej bus_space_write_4(st, sh, SIP_RFCR, (addr)); \
2677 1.14 tsutsui delay(1); \
2678 1.14 tsutsui bus_space_write_4(st, sh, SIP_RFDR, (data)); \
2679 1.14 tsutsui delay(1)
2680 1.1 thorpej
2681 1.1 thorpej /*
2682 1.1 thorpej * Disable receive filter, and program the node address.
2683 1.1 thorpej */
2684 1.1 thorpej cp = LLADDR(ifp->if_sadl);
2685 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_NODE0, (cp[1] << 8) | cp[0]);
2686 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_NODE2, (cp[3] << 8) | cp[2]);
2687 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_NODE4, (cp[5] << 8) | cp[4]);
2688 1.1 thorpej
2689 1.1 thorpej if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
2690 1.1 thorpej /*
2691 1.1 thorpej * Program the multicast hash table.
2692 1.1 thorpej */
2693 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC0, mchash[0]);
2694 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC1, mchash[1]);
2695 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC2, mchash[2]);
2696 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC3, mchash[3]);
2697 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC4, mchash[4]);
2698 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC5, mchash[5]);
2699 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC6, mchash[6]);
2700 1.1 thorpej FILTER_EMIT(RFCR_RFADDR_MC7, mchash[7]);
2701 1.45 thorpej if (SIP_SIS900_REV(sc, SIS_REV_635) ||
2702 1.45 thorpej SIP_SIS900_REV(sc, SIS_REV_900B)) {
2703 1.45 thorpej FILTER_EMIT(RFCR_RFADDR_MC8, mchash[8]);
2704 1.45 thorpej FILTER_EMIT(RFCR_RFADDR_MC9, mchash[9]);
2705 1.45 thorpej FILTER_EMIT(RFCR_RFADDR_MC10, mchash[10]);
2706 1.45 thorpej FILTER_EMIT(RFCR_RFADDR_MC11, mchash[11]);
2707 1.45 thorpej FILTER_EMIT(RFCR_RFADDR_MC12, mchash[12]);
2708 1.45 thorpej FILTER_EMIT(RFCR_RFADDR_MC13, mchash[13]);
2709 1.45 thorpej FILTER_EMIT(RFCR_RFADDR_MC14, mchash[14]);
2710 1.45 thorpej FILTER_EMIT(RFCR_RFADDR_MC15, mchash[15]);
2711 1.45 thorpej }
2712 1.1 thorpej }
2713 1.1 thorpej #undef FILTER_EMIT
2714 1.1 thorpej
2715 1.1 thorpej /*
2716 1.1 thorpej * Re-enable the receiver filter.
2717 1.1 thorpej */
2718 1.1 thorpej bus_space_write_4(st, sh, SIP_RFCR, sc->sc_rfcr);
2719 1.1 thorpej }
2720 1.29 thorpej #endif /* ! DP83820 */
2721 1.1 thorpej
2722 1.1 thorpej /*
2723 1.15 thorpej * sip_dp83815_set_filter:
2724 1.15 thorpej *
2725 1.15 thorpej * Set up the receive filter.
2726 1.15 thorpej */
2727 1.15 thorpej void
2728 1.28 thorpej SIP_DECL(dp83815_set_filter)(struct sip_softc *sc)
2729 1.15 thorpej {
2730 1.15 thorpej bus_space_tag_t st = sc->sc_st;
2731 1.15 thorpej bus_space_handle_t sh = sc->sc_sh;
2732 1.15 thorpej struct ethercom *ec = &sc->sc_ethercom;
2733 1.15 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2734 1.15 thorpej struct ether_multi *enm;
2735 1.15 thorpej u_int8_t *cp;
2736 1.15 thorpej struct ether_multistep step;
2737 1.29 thorpej u_int32_t crc, hash, slot, bit;
2738 1.29 thorpej #ifdef DP83820
2739 1.29 thorpej #define MCHASH_NWORDS 128
2740 1.29 thorpej #else
2741 1.29 thorpej #define MCHASH_NWORDS 32
2742 1.29 thorpej #endif /* DP83820 */
2743 1.29 thorpej u_int16_t mchash[MCHASH_NWORDS];
2744 1.15 thorpej int i;
2745 1.15 thorpej
2746 1.15 thorpej /*
2747 1.15 thorpej * Initialize the prototype RFCR.
2748 1.27 briggs * Enable the receive filter, and accept on
2749 1.27 briggs * Perfect (destination address) Match
2750 1.26 briggs * If IFF_BROADCAST, also accept all broadcast packets.
2751 1.26 briggs * If IFF_PROMISC, accept all unicast packets (and later, set
2752 1.26 briggs * IFF_ALLMULTI and accept all multicast, too).
2753 1.15 thorpej */
2754 1.27 briggs sc->sc_rfcr = RFCR_RFEN | RFCR_APM;
2755 1.15 thorpej if (ifp->if_flags & IFF_BROADCAST)
2756 1.15 thorpej sc->sc_rfcr |= RFCR_AAB;
2757 1.15 thorpej if (ifp->if_flags & IFF_PROMISC) {
2758 1.15 thorpej sc->sc_rfcr |= RFCR_AAP;
2759 1.15 thorpej goto allmulti;
2760 1.15 thorpej }
2761 1.15 thorpej
2762 1.29 thorpej #ifdef DP83820
2763 1.15 thorpej /*
2764 1.29 thorpej * Set up the DP83820 multicast address filter by passing all multicast
2765 1.29 thorpej * addresses through a CRC generator, and then using the high-order
2766 1.29 thorpej * 11 bits as an index into the 2048 bit multicast hash table. The
2767 1.29 thorpej * high-order 7 bits select the slot, while the low-order 4 bits
2768 1.29 thorpej * select the bit within the slot. Note that only the low 16-bits
2769 1.29 thorpej * of each filter word are used, and there are 128 filter words.
2770 1.29 thorpej */
2771 1.29 thorpej #else
2772 1.29 thorpej /*
2773 1.29 thorpej * Set up the DP83815 multicast address filter by passing all multicast
2774 1.15 thorpej * addresses through a CRC generator, and then using the high-order
2775 1.15 thorpej * 9 bits as an index into the 512 bit multicast hash table. The
2776 1.29 thorpej * high-order 5 bits select the slot, while the low-order 4 bits
2777 1.15 thorpej * select the bit within the slot. Note that only the low 16-bits
2778 1.29 thorpej * of each filter word are used, and there are 32 filter words.
2779 1.15 thorpej */
2780 1.29 thorpej #endif /* DP83820 */
2781 1.15 thorpej
2782 1.15 thorpej memset(mchash, 0, sizeof(mchash));
2783 1.15 thorpej
2784 1.26 briggs ifp->if_flags &= ~IFF_ALLMULTI;
2785 1.15 thorpej ETHER_FIRST_MULTI(step, ec, enm);
2786 1.38 thorpej if (enm == NULL)
2787 1.38 thorpej goto setit;
2788 1.38 thorpej while (enm != NULL) {
2789 1.39 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
2790 1.15 thorpej /*
2791 1.15 thorpej * We must listen to a range of multicast addresses.
2792 1.15 thorpej * For now, just accept all multicasts, rather than
2793 1.15 thorpej * trying to set only those filter bits needed to match
2794 1.15 thorpej * the range. (At this time, the only use of address
2795 1.15 thorpej * ranges is for IP multicast routing, for which the
2796 1.15 thorpej * range is big enough to require all bits set.)
2797 1.15 thorpej */
2798 1.38 thorpej goto allmulti;
2799 1.38 thorpej }
2800 1.26 briggs
2801 1.38 thorpej crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
2802 1.29 thorpej
2803 1.49 is #ifdef DP83820
2804 1.38 thorpej /* Just want the 11 most significant bits. */
2805 1.38 thorpej hash = crc >> 21;
2806 1.29 thorpej #else
2807 1.38 thorpej /* Just want the 9 most significant bits. */
2808 1.38 thorpej hash = crc >> 23;
2809 1.29 thorpej #endif /* DP83820 */
2810 1.49 is
2811 1.38 thorpej slot = hash >> 4;
2812 1.38 thorpej bit = hash & 0xf;
2813 1.15 thorpej
2814 1.38 thorpej /* Set the corresponding bit in the hash table. */
2815 1.38 thorpej mchash[slot] |= 1 << bit;
2816 1.15 thorpej
2817 1.38 thorpej ETHER_NEXT_MULTI(step, enm);
2818 1.15 thorpej }
2819 1.38 thorpej sc->sc_rfcr |= RFCR_MHEN;
2820 1.15 thorpej goto setit;
2821 1.15 thorpej
2822 1.15 thorpej allmulti:
2823 1.15 thorpej ifp->if_flags |= IFF_ALLMULTI;
2824 1.15 thorpej sc->sc_rfcr |= RFCR_AAM;
2825 1.15 thorpej
2826 1.15 thorpej setit:
2827 1.15 thorpej #define FILTER_EMIT(addr, data) \
2828 1.15 thorpej bus_space_write_4(st, sh, SIP_RFCR, (addr)); \
2829 1.15 thorpej delay(1); \
2830 1.15 thorpej bus_space_write_4(st, sh, SIP_RFDR, (data)); \
2831 1.39 thorpej delay(1)
2832 1.15 thorpej
2833 1.15 thorpej /*
2834 1.15 thorpej * Disable receive filter, and program the node address.
2835 1.15 thorpej */
2836 1.15 thorpej cp = LLADDR(ifp->if_sadl);
2837 1.26 briggs FILTER_EMIT(RFCR_NS_RFADDR_PMATCH0, (cp[1] << 8) | cp[0]);
2838 1.26 briggs FILTER_EMIT(RFCR_NS_RFADDR_PMATCH2, (cp[3] << 8) | cp[2]);
2839 1.26 briggs FILTER_EMIT(RFCR_NS_RFADDR_PMATCH4, (cp[5] << 8) | cp[4]);
2840 1.15 thorpej
2841 1.15 thorpej if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
2842 1.15 thorpej /*
2843 1.15 thorpej * Program the multicast hash table.
2844 1.15 thorpej */
2845 1.39 thorpej for (i = 0; i < MCHASH_NWORDS; i++) {
2846 1.15 thorpej FILTER_EMIT(RFCR_NS_RFADDR_FILTMEM + (i * 2),
2847 1.29 thorpej mchash[i]);
2848 1.39 thorpej }
2849 1.15 thorpej }
2850 1.15 thorpej #undef FILTER_EMIT
2851 1.29 thorpej #undef MCHASH_NWORDS
2852 1.15 thorpej
2853 1.15 thorpej /*
2854 1.15 thorpej * Re-enable the receiver filter.
2855 1.15 thorpej */
2856 1.15 thorpej bus_space_write_4(st, sh, SIP_RFCR, sc->sc_rfcr);
2857 1.29 thorpej }
2858 1.29 thorpej
2859 1.29 thorpej #if defined(DP83820)
2860 1.29 thorpej /*
2861 1.29 thorpej * sip_dp83820_mii_readreg: [mii interface function]
2862 1.29 thorpej *
2863 1.29 thorpej * Read a PHY register on the MII of the DP83820.
2864 1.29 thorpej */
2865 1.29 thorpej int
2866 1.29 thorpej SIP_DECL(dp83820_mii_readreg)(struct device *self, int phy, int reg)
2867 1.29 thorpej {
2868 1.63 thorpej struct sip_softc *sc = (void *) self;
2869 1.63 thorpej
2870 1.63 thorpej if (sc->sc_cfg & CFG_TBI_EN) {
2871 1.63 thorpej bus_addr_t tbireg;
2872 1.63 thorpej int rv;
2873 1.63 thorpej
2874 1.63 thorpej if (phy != 0)
2875 1.63 thorpej return (0);
2876 1.63 thorpej
2877 1.63 thorpej switch (reg) {
2878 1.63 thorpej case MII_BMCR: tbireg = SIP_TBICR; break;
2879 1.63 thorpej case MII_BMSR: tbireg = SIP_TBISR; break;
2880 1.63 thorpej case MII_ANAR: tbireg = SIP_TANAR; break;
2881 1.63 thorpej case MII_ANLPAR: tbireg = SIP_TANLPAR; break;
2882 1.63 thorpej case MII_ANER: tbireg = SIP_TANER; break;
2883 1.64 thorpej case MII_EXTSR:
2884 1.64 thorpej /*
2885 1.64 thorpej * Don't even bother reading the TESR register.
2886 1.64 thorpej * The manual documents that the device has
2887 1.64 thorpej * 1000baseX full/half capability, but the
2888 1.64 thorpej * register itself seems read back 0 on some
2889 1.64 thorpej * boards. Just hard-code the result.
2890 1.64 thorpej */
2891 1.64 thorpej return (EXTSR_1000XFDX|EXTSR_1000XHDX);
2892 1.64 thorpej
2893 1.63 thorpej default:
2894 1.63 thorpej return (0);
2895 1.63 thorpej }
2896 1.63 thorpej
2897 1.63 thorpej rv = bus_space_read_4(sc->sc_st, sc->sc_sh, tbireg) & 0xffff;
2898 1.63 thorpej if (tbireg == SIP_TBISR) {
2899 1.63 thorpej /* LINK and ACOMP are switched! */
2900 1.63 thorpej int val = rv;
2901 1.63 thorpej
2902 1.63 thorpej rv = 0;
2903 1.63 thorpej if (val & TBISR_MR_LINK_STATUS)
2904 1.63 thorpej rv |= BMSR_LINK;
2905 1.63 thorpej if (val & TBISR_MR_AN_COMPLETE)
2906 1.63 thorpej rv |= BMSR_ACOMP;
2907 1.64 thorpej
2908 1.64 thorpej /*
2909 1.64 thorpej * The manual claims this register reads back 0
2910 1.64 thorpej * on hard and soft reset. But we want to let
2911 1.64 thorpej * the gentbi driver know that we support auto-
2912 1.64 thorpej * negotiation, so hard-code this bit in the
2913 1.64 thorpej * result.
2914 1.64 thorpej */
2915 1.64 thorpej rv |= BMSR_ANEG | BMSR_EXTCAP;
2916 1.63 thorpej }
2917 1.63 thorpej
2918 1.63 thorpej return (rv);
2919 1.63 thorpej }
2920 1.29 thorpej
2921 1.29 thorpej return (mii_bitbang_readreg(self, &SIP_DECL(dp83820_mii_bitbang_ops),
2922 1.29 thorpej phy, reg));
2923 1.29 thorpej }
2924 1.29 thorpej
2925 1.29 thorpej /*
2926 1.29 thorpej * sip_dp83820_mii_writereg: [mii interface function]
2927 1.29 thorpej *
2928 1.29 thorpej * Write a PHY register on the MII of the DP83820.
2929 1.29 thorpej */
2930 1.29 thorpej void
2931 1.29 thorpej SIP_DECL(dp83820_mii_writereg)(struct device *self, int phy, int reg, int val)
2932 1.29 thorpej {
2933 1.63 thorpej struct sip_softc *sc = (void *) self;
2934 1.63 thorpej
2935 1.63 thorpej if (sc->sc_cfg & CFG_TBI_EN) {
2936 1.63 thorpej bus_addr_t tbireg;
2937 1.63 thorpej
2938 1.63 thorpej if (phy != 0)
2939 1.63 thorpej return;
2940 1.63 thorpej
2941 1.63 thorpej switch (reg) {
2942 1.63 thorpej case MII_BMCR: tbireg = SIP_TBICR; break;
2943 1.63 thorpej case MII_ANAR: tbireg = SIP_TANAR; break;
2944 1.63 thorpej case MII_ANLPAR: tbireg = SIP_TANLPAR; break;
2945 1.63 thorpej default:
2946 1.63 thorpej return;
2947 1.63 thorpej }
2948 1.63 thorpej
2949 1.63 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, tbireg, val);
2950 1.63 thorpej return;
2951 1.63 thorpej }
2952 1.29 thorpej
2953 1.29 thorpej mii_bitbang_writereg(self, &SIP_DECL(dp83820_mii_bitbang_ops),
2954 1.29 thorpej phy, reg, val);
2955 1.29 thorpej }
2956 1.29 thorpej
2957 1.29 thorpej /*
2958 1.29 thorpej * sip_dp83815_mii_statchg: [mii interface function]
2959 1.29 thorpej *
2960 1.29 thorpej * Callback from MII layer when media changes.
2961 1.29 thorpej */
2962 1.29 thorpej void
2963 1.29 thorpej SIP_DECL(dp83820_mii_statchg)(struct device *self)
2964 1.29 thorpej {
2965 1.29 thorpej struct sip_softc *sc = (struct sip_softc *) self;
2966 1.29 thorpej u_int32_t cfg;
2967 1.29 thorpej
2968 1.29 thorpej /*
2969 1.29 thorpej * Update TXCFG for full-duplex operation.
2970 1.29 thorpej */
2971 1.29 thorpej if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
2972 1.29 thorpej sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
2973 1.29 thorpej else
2974 1.29 thorpej sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
2975 1.29 thorpej
2976 1.29 thorpej /*
2977 1.29 thorpej * Update RXCFG for full-duplex or loopback.
2978 1.29 thorpej */
2979 1.29 thorpej if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0 ||
2980 1.29 thorpej IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_LOOP)
2981 1.29 thorpej sc->sc_rxcfg |= RXCFG_ATX;
2982 1.29 thorpej else
2983 1.29 thorpej sc->sc_rxcfg &= ~RXCFG_ATX;
2984 1.29 thorpej
2985 1.29 thorpej /*
2986 1.29 thorpej * Update CFG for MII/GMII.
2987 1.29 thorpej */
2988 1.29 thorpej if (sc->sc_ethercom.ec_if.if_baudrate == IF_Mbps(1000))
2989 1.29 thorpej cfg = sc->sc_cfg | CFG_MODE_1000;
2990 1.29 thorpej else
2991 1.29 thorpej cfg = sc->sc_cfg;
2992 1.29 thorpej
2993 1.29 thorpej /*
2994 1.29 thorpej * XXX 802.3x flow control.
2995 1.29 thorpej */
2996 1.29 thorpej
2997 1.29 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CFG, cfg);
2998 1.29 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXCFG, sc->sc_txcfg);
2999 1.29 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXCFG, sc->sc_rxcfg);
3000 1.15 thorpej }
3001 1.15 thorpej
3002 1.15 thorpej /*
3003 1.29 thorpej * sip_dp83820_mii_bitbang_read: [mii bit-bang interface function]
3004 1.29 thorpej *
3005 1.29 thorpej * Read the MII serial port for the MII bit-bang module.
3006 1.29 thorpej */
3007 1.29 thorpej u_int32_t
3008 1.29 thorpej SIP_DECL(dp83820_mii_bitbang_read)(struct device *self)
3009 1.29 thorpej {
3010 1.29 thorpej struct sip_softc *sc = (void *) self;
3011 1.29 thorpej
3012 1.29 thorpej return (bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_EROMAR));
3013 1.29 thorpej }
3014 1.29 thorpej
3015 1.29 thorpej /*
3016 1.29 thorpej * sip_dp83820_mii_bitbang_write: [mii big-bang interface function]
3017 1.29 thorpej *
3018 1.29 thorpej * Write the MII serial port for the MII bit-bang module.
3019 1.29 thorpej */
3020 1.29 thorpej void
3021 1.29 thorpej SIP_DECL(dp83820_mii_bitbang_write)(struct device *self, u_int32_t val)
3022 1.29 thorpej {
3023 1.29 thorpej struct sip_softc *sc = (void *) self;
3024 1.29 thorpej
3025 1.29 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_EROMAR, val);
3026 1.29 thorpej }
3027 1.29 thorpej #else /* ! DP83820 */
3028 1.29 thorpej /*
3029 1.15 thorpej * sip_sis900_mii_readreg: [mii interface function]
3030 1.1 thorpej *
3031 1.1 thorpej * Read a PHY register on the MII.
3032 1.1 thorpej */
3033 1.1 thorpej int
3034 1.28 thorpej SIP_DECL(sis900_mii_readreg)(struct device *self, int phy, int reg)
3035 1.1 thorpej {
3036 1.1 thorpej struct sip_softc *sc = (struct sip_softc *) self;
3037 1.1 thorpej u_int32_t enphy;
3038 1.1 thorpej
3039 1.1 thorpej /*
3040 1.1 thorpej * The SiS 900 has only an internal PHY on the MII. Only allow
3041 1.1 thorpej * MII address 0.
3042 1.1 thorpej */
3043 1.45 thorpej if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900 &&
3044 1.45 thorpej sc->sc_rev < SIS_REV_635 && phy != 0)
3045 1.1 thorpej return (0);
3046 1.1 thorpej
3047 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_ENPHY,
3048 1.5 thorpej (phy << ENPHY_PHYADDR_SHIFT) | (reg << ENPHY_REGADDR_SHIFT) |
3049 1.5 thorpej ENPHY_RWCMD | ENPHY_ACCESS);
3050 1.1 thorpej do {
3051 1.1 thorpej enphy = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ENPHY);
3052 1.1 thorpej } while (enphy & ENPHY_ACCESS);
3053 1.1 thorpej return ((enphy & ENPHY_PHYDATA) >> ENPHY_DATA_SHIFT);
3054 1.1 thorpej }
3055 1.1 thorpej
3056 1.1 thorpej /*
3057 1.15 thorpej * sip_sis900_mii_writereg: [mii interface function]
3058 1.1 thorpej *
3059 1.1 thorpej * Write a PHY register on the MII.
3060 1.1 thorpej */
3061 1.1 thorpej void
3062 1.28 thorpej SIP_DECL(sis900_mii_writereg)(struct device *self, int phy, int reg, int val)
3063 1.1 thorpej {
3064 1.1 thorpej struct sip_softc *sc = (struct sip_softc *) self;
3065 1.1 thorpej u_int32_t enphy;
3066 1.1 thorpej
3067 1.1 thorpej /*
3068 1.1 thorpej * The SiS 900 has only an internal PHY on the MII. Only allow
3069 1.1 thorpej * MII address 0.
3070 1.1 thorpej */
3071 1.45 thorpej if (sc->sc_model->sip_product == PCI_PRODUCT_SIS_900 &&
3072 1.45 thorpej sc->sc_rev < SIS_REV_635 && phy != 0)
3073 1.1 thorpej return;
3074 1.1 thorpej
3075 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_ENPHY,
3076 1.5 thorpej (val << ENPHY_DATA_SHIFT) | (phy << ENPHY_PHYADDR_SHIFT) |
3077 1.5 thorpej (reg << ENPHY_REGADDR_SHIFT) | ENPHY_ACCESS);
3078 1.1 thorpej do {
3079 1.1 thorpej enphy = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_ENPHY);
3080 1.1 thorpej } while (enphy & ENPHY_ACCESS);
3081 1.1 thorpej }
3082 1.1 thorpej
3083 1.1 thorpej /*
3084 1.15 thorpej * sip_sis900_mii_statchg: [mii interface function]
3085 1.1 thorpej *
3086 1.1 thorpej * Callback from MII layer when media changes.
3087 1.1 thorpej */
3088 1.1 thorpej void
3089 1.28 thorpej SIP_DECL(sis900_mii_statchg)(struct device *self)
3090 1.1 thorpej {
3091 1.1 thorpej struct sip_softc *sc = (struct sip_softc *) self;
3092 1.1 thorpej u_int32_t flowctl;
3093 1.1 thorpej
3094 1.1 thorpej /*
3095 1.1 thorpej * Update TXCFG for full-duplex operation.
3096 1.1 thorpej */
3097 1.1 thorpej if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
3098 1.1 thorpej sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
3099 1.1 thorpej else
3100 1.1 thorpej sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
3101 1.1 thorpej
3102 1.1 thorpej /*
3103 1.1 thorpej * Update RXCFG for full-duplex or loopback.
3104 1.1 thorpej */
3105 1.1 thorpej if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0 ||
3106 1.1 thorpej IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_LOOP)
3107 1.1 thorpej sc->sc_rxcfg |= RXCFG_ATX;
3108 1.1 thorpej else
3109 1.1 thorpej sc->sc_rxcfg &= ~RXCFG_ATX;
3110 1.1 thorpej
3111 1.1 thorpej /*
3112 1.1 thorpej * Update IMR for use of 802.3x flow control.
3113 1.1 thorpej */
3114 1.1 thorpej if ((sc->sc_mii.mii_media_active & IFM_FLOW) != 0) {
3115 1.1 thorpej sc->sc_imr |= (ISR_PAUSE_END|ISR_PAUSE_ST);
3116 1.1 thorpej flowctl = FLOWCTL_FLOWEN;
3117 1.1 thorpej } else {
3118 1.1 thorpej sc->sc_imr &= ~(ISR_PAUSE_END|ISR_PAUSE_ST);
3119 1.1 thorpej flowctl = 0;
3120 1.1 thorpej }
3121 1.1 thorpej
3122 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXCFG, sc->sc_txcfg);
3123 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXCFG, sc->sc_rxcfg);
3124 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_IMR, sc->sc_imr);
3125 1.1 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_FLOWCTL, flowctl);
3126 1.15 thorpej }
3127 1.15 thorpej
3128 1.15 thorpej /*
3129 1.15 thorpej * sip_dp83815_mii_readreg: [mii interface function]
3130 1.15 thorpej *
3131 1.15 thorpej * Read a PHY register on the MII.
3132 1.15 thorpej */
3133 1.15 thorpej int
3134 1.28 thorpej SIP_DECL(dp83815_mii_readreg)(struct device *self, int phy, int reg)
3135 1.15 thorpej {
3136 1.15 thorpej struct sip_softc *sc = (struct sip_softc *) self;
3137 1.15 thorpej u_int32_t val;
3138 1.15 thorpej
3139 1.15 thorpej /*
3140 1.15 thorpej * The DP83815 only has an internal PHY. Only allow
3141 1.15 thorpej * MII address 0.
3142 1.15 thorpej */
3143 1.15 thorpej if (phy != 0)
3144 1.15 thorpej return (0);
3145 1.15 thorpej
3146 1.15 thorpej /*
3147 1.15 thorpej * Apparently, after a reset, the DP83815 can take a while
3148 1.15 thorpej * to respond. During this recovery period, the BMSR returns
3149 1.15 thorpej * a value of 0. Catch this -- it's not supposed to happen
3150 1.15 thorpej * (the BMSR has some hardcoded-to-1 bits), and wait for the
3151 1.15 thorpej * PHY to come back to life.
3152 1.15 thorpej *
3153 1.15 thorpej * This works out because the BMSR is the first register
3154 1.15 thorpej * read during the PHY probe process.
3155 1.15 thorpej */
3156 1.15 thorpej do {
3157 1.15 thorpej val = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_NS_PHY(reg));
3158 1.15 thorpej } while (reg == MII_BMSR && val == 0);
3159 1.15 thorpej
3160 1.15 thorpej return (val & 0xffff);
3161 1.15 thorpej }
3162 1.15 thorpej
3163 1.15 thorpej /*
3164 1.15 thorpej * sip_dp83815_mii_writereg: [mii interface function]
3165 1.15 thorpej *
3166 1.15 thorpej * Write a PHY register to the MII.
3167 1.15 thorpej */
3168 1.15 thorpej void
3169 1.28 thorpej SIP_DECL(dp83815_mii_writereg)(struct device *self, int phy, int reg, int val)
3170 1.15 thorpej {
3171 1.15 thorpej struct sip_softc *sc = (struct sip_softc *) self;
3172 1.15 thorpej
3173 1.15 thorpej /*
3174 1.15 thorpej * The DP83815 only has an internal PHY. Only allow
3175 1.15 thorpej * MII address 0.
3176 1.15 thorpej */
3177 1.15 thorpej if (phy != 0)
3178 1.15 thorpej return;
3179 1.15 thorpej
3180 1.15 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_NS_PHY(reg), val);
3181 1.15 thorpej }
3182 1.15 thorpej
3183 1.15 thorpej /*
3184 1.15 thorpej * sip_dp83815_mii_statchg: [mii interface function]
3185 1.15 thorpej *
3186 1.15 thorpej * Callback from MII layer when media changes.
3187 1.15 thorpej */
3188 1.15 thorpej void
3189 1.28 thorpej SIP_DECL(dp83815_mii_statchg)(struct device *self)
3190 1.15 thorpej {
3191 1.15 thorpej struct sip_softc *sc = (struct sip_softc *) self;
3192 1.15 thorpej
3193 1.15 thorpej /*
3194 1.15 thorpej * Update TXCFG for full-duplex operation.
3195 1.15 thorpej */
3196 1.15 thorpej if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0)
3197 1.15 thorpej sc->sc_txcfg |= (TXCFG_CSI | TXCFG_HBI);
3198 1.15 thorpej else
3199 1.15 thorpej sc->sc_txcfg &= ~(TXCFG_CSI | TXCFG_HBI);
3200 1.15 thorpej
3201 1.15 thorpej /*
3202 1.15 thorpej * Update RXCFG for full-duplex or loopback.
3203 1.15 thorpej */
3204 1.15 thorpej if ((sc->sc_mii.mii_media_active & IFM_FDX) != 0 ||
3205 1.15 thorpej IFM_SUBTYPE(sc->sc_mii.mii_media_active) == IFM_LOOP)
3206 1.15 thorpej sc->sc_rxcfg |= RXCFG_ATX;
3207 1.15 thorpej else
3208 1.15 thorpej sc->sc_rxcfg &= ~RXCFG_ATX;
3209 1.15 thorpej
3210 1.15 thorpej /*
3211 1.15 thorpej * XXX 802.3x flow control.
3212 1.15 thorpej */
3213 1.15 thorpej
3214 1.15 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_TXCFG, sc->sc_txcfg);
3215 1.15 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RXCFG, sc->sc_rxcfg);
3216 1.25 briggs }
3217 1.29 thorpej #endif /* DP83820 */
3218 1.29 thorpej
3219 1.29 thorpej #if defined(DP83820)
3220 1.29 thorpej void
3221 1.44 thorpej SIP_DECL(dp83820_read_macaddr)(struct sip_softc *sc,
3222 1.44 thorpej const struct pci_attach_args *pa, u_int8_t *enaddr)
3223 1.29 thorpej {
3224 1.29 thorpej u_int16_t eeprom_data[SIP_DP83820_EEPROM_LENGTH / 2];
3225 1.29 thorpej u_int8_t cksum, *e, match;
3226 1.29 thorpej int i;
3227 1.29 thorpej
3228 1.29 thorpej /*
3229 1.29 thorpej * EEPROM data format for the DP83820 can be found in
3230 1.29 thorpej * the DP83820 manual, section 4.2.4.
3231 1.29 thorpej */
3232 1.25 briggs
3233 1.29 thorpej SIP_DECL(read_eeprom)(sc, 0,
3234 1.29 thorpej sizeof(eeprom_data) / sizeof(eeprom_data[0]), eeprom_data);
3235 1.29 thorpej
3236 1.29 thorpej match = eeprom_data[SIP_DP83820_EEPROM_CHECKSUM / 2] >> 8;
3237 1.29 thorpej match = ~(match - 1);
3238 1.29 thorpej
3239 1.29 thorpej cksum = 0x55;
3240 1.29 thorpej e = (u_int8_t *) eeprom_data;
3241 1.29 thorpej for (i = 0; i < SIP_DP83820_EEPROM_CHECKSUM; i++)
3242 1.29 thorpej cksum += *e++;
3243 1.29 thorpej
3244 1.29 thorpej if (cksum != match)
3245 1.29 thorpej printf("%s: Checksum (%x) mismatch (%x)",
3246 1.29 thorpej sc->sc_dev.dv_xname, cksum, match);
3247 1.29 thorpej
3248 1.29 thorpej enaddr[0] = eeprom_data[SIP_DP83820_EEPROM_PMATCH2 / 2] & 0xff;
3249 1.29 thorpej enaddr[1] = eeprom_data[SIP_DP83820_EEPROM_PMATCH2 / 2] >> 8;
3250 1.29 thorpej enaddr[2] = eeprom_data[SIP_DP83820_EEPROM_PMATCH1 / 2] & 0xff;
3251 1.29 thorpej enaddr[3] = eeprom_data[SIP_DP83820_EEPROM_PMATCH1 / 2] >> 8;
3252 1.29 thorpej enaddr[4] = eeprom_data[SIP_DP83820_EEPROM_PMATCH0 / 2] & 0xff;
3253 1.29 thorpej enaddr[5] = eeprom_data[SIP_DP83820_EEPROM_PMATCH0 / 2] >> 8;
3254 1.29 thorpej
3255 1.29 thorpej /* Get the GPIOR bits. */
3256 1.29 thorpej sc->sc_gpior = eeprom_data[0x04];
3257 1.29 thorpej }
3258 1.29 thorpej #else /* ! DP83820 */
3259 1.25 briggs void
3260 1.44 thorpej SIP_DECL(sis900_read_macaddr)(struct sip_softc *sc,
3261 1.44 thorpej const struct pci_attach_args *pa, u_int8_t *enaddr)
3262 1.25 briggs {
3263 1.25 briggs u_int16_t myea[ETHER_ADDR_LEN / 2];
3264 1.25 briggs
3265 1.50 briggs switch (sc->sc_rev) {
3266 1.44 thorpej case SIS_REV_630S:
3267 1.44 thorpej case SIS_REV_630E:
3268 1.44 thorpej case SIS_REV_630EA1:
3269 1.51 briggs case SIS_REV_630ET:
3270 1.45 thorpej case SIS_REV_635:
3271 1.44 thorpej /*
3272 1.44 thorpej * The MAC address for the on-board Ethernet of
3273 1.44 thorpej * the SiS 630 chipset is in the NVRAM. Kick
3274 1.44 thorpej * the chip into re-loading it from NVRAM, and
3275 1.44 thorpej * read the MAC address out of the filter registers.
3276 1.44 thorpej */
3277 1.44 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_CR, CR_RLD);
3278 1.44 thorpej
3279 1.44 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
3280 1.44 thorpej RFCR_RFADDR_NODE0);
3281 1.44 thorpej myea[0] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
3282 1.44 thorpej 0xffff;
3283 1.44 thorpej
3284 1.44 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
3285 1.44 thorpej RFCR_RFADDR_NODE2);
3286 1.44 thorpej myea[1] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
3287 1.44 thorpej 0xffff;
3288 1.44 thorpej
3289 1.44 thorpej bus_space_write_4(sc->sc_st, sc->sc_sh, SIP_RFCR,
3290 1.44 thorpej RFCR_RFADDR_NODE4);
3291 1.44 thorpej myea[2] = bus_space_read_4(sc->sc_st, sc->sc_sh, SIP_RFDR) &
3292 1.44 thorpej 0xffff;
3293 1.44 thorpej break;
3294 1.44 thorpej
3295 1.44 thorpej default:
3296 1.44 thorpej SIP_DECL(read_eeprom)(sc, SIP_EEPROM_ETHERNET_ID0 >> 1,
3297 1.44 thorpej sizeof(myea) / sizeof(myea[0]), myea);
3298 1.44 thorpej }
3299 1.25 briggs
3300 1.25 briggs enaddr[0] = myea[0] & 0xff;
3301 1.25 briggs enaddr[1] = myea[0] >> 8;
3302 1.25 briggs enaddr[2] = myea[1] & 0xff;
3303 1.25 briggs enaddr[3] = myea[1] >> 8;
3304 1.25 briggs enaddr[4] = myea[2] & 0xff;
3305 1.25 briggs enaddr[5] = myea[2] >> 8;
3306 1.25 briggs }
3307 1.25 briggs
3308 1.29 thorpej /* Table and macro to bit-reverse an octet. */
3309 1.29 thorpej static const u_int8_t bbr4[] = {0,8,4,12,2,10,6,14,1,9,5,13,3,11,7,15};
3310 1.25 briggs #define bbr(v) ((bbr4[(v)&0xf] << 4) | bbr4[((v)>>4) & 0xf])
3311 1.25 briggs
3312 1.25 briggs void
3313 1.44 thorpej SIP_DECL(dp83815_read_macaddr)(struct sip_softc *sc,
3314 1.44 thorpej const struct pci_attach_args *pa, u_int8_t *enaddr)
3315 1.25 briggs {
3316 1.25 briggs u_int16_t eeprom_data[SIP_DP83815_EEPROM_LENGTH / 2], *ea;
3317 1.25 briggs u_int8_t cksum, *e, match;
3318 1.25 briggs int i;
3319 1.25 briggs
3320 1.29 thorpej SIP_DECL(read_eeprom)(sc, 0, sizeof(eeprom_data) /
3321 1.29 thorpej sizeof(eeprom_data[0]), eeprom_data);
3322 1.25 briggs
3323 1.25 briggs match = eeprom_data[SIP_DP83815_EEPROM_CHECKSUM/2] >> 8;
3324 1.25 briggs match = ~(match - 1);
3325 1.25 briggs
3326 1.25 briggs cksum = 0x55;
3327 1.25 briggs e = (u_int8_t *) eeprom_data;
3328 1.25 briggs for (i=0 ; i<SIP_DP83815_EEPROM_CHECKSUM ; i++) {
3329 1.25 briggs cksum += *e++;
3330 1.25 briggs }
3331 1.25 briggs if (cksum != match) {
3332 1.25 briggs printf("%s: Checksum (%x) mismatch (%x)",
3333 1.25 briggs sc->sc_dev.dv_xname, cksum, match);
3334 1.25 briggs }
3335 1.25 briggs
3336 1.25 briggs /*
3337 1.25 briggs * Unrolled because it makes slightly more sense this way.
3338 1.25 briggs * The DP83815 stores the MAC address in bit 0 of word 6
3339 1.25 briggs * through bit 15 of word 8.
3340 1.25 briggs */
3341 1.25 briggs ea = &eeprom_data[6];
3342 1.25 briggs enaddr[0] = ((*ea & 0x1) << 7);
3343 1.25 briggs ea++;
3344 1.25 briggs enaddr[0] |= ((*ea & 0xFE00) >> 9);
3345 1.25 briggs enaddr[1] = ((*ea & 0x1FE) >> 1);
3346 1.25 briggs enaddr[2] = ((*ea & 0x1) << 7);
3347 1.25 briggs ea++;
3348 1.25 briggs enaddr[2] |= ((*ea & 0xFE00) >> 9);
3349 1.25 briggs enaddr[3] = ((*ea & 0x1FE) >> 1);
3350 1.25 briggs enaddr[4] = ((*ea & 0x1) << 7);
3351 1.25 briggs ea++;
3352 1.25 briggs enaddr[4] |= ((*ea & 0xFE00) >> 9);
3353 1.25 briggs enaddr[5] = ((*ea & 0x1FE) >> 1);
3354 1.25 briggs
3355 1.25 briggs /*
3356 1.25 briggs * In case that's not weird enough, we also need to reverse
3357 1.25 briggs * the bits in each byte. This all actually makes more sense
3358 1.25 briggs * if you think about the EEPROM storage as an array of bits
3359 1.25 briggs * being shifted into bytes, but that's not how we're looking
3360 1.25 briggs * at it here...
3361 1.25 briggs */
3362 1.28 thorpej for (i = 0; i < 6 ;i++)
3363 1.25 briggs enaddr[i] = bbr(enaddr[i]);
3364 1.1 thorpej }
3365 1.29 thorpej #endif /* DP83820 */
3366 1.1 thorpej
3367 1.1 thorpej /*
3368 1.1 thorpej * sip_mediastatus: [ifmedia interface function]
3369 1.1 thorpej *
3370 1.1 thorpej * Get the current interface media status.
3371 1.1 thorpej */
3372 1.1 thorpej void
3373 1.28 thorpej SIP_DECL(mediastatus)(struct ifnet *ifp, struct ifmediareq *ifmr)
3374 1.1 thorpej {
3375 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
3376 1.1 thorpej
3377 1.1 thorpej mii_pollstat(&sc->sc_mii);
3378 1.1 thorpej ifmr->ifm_status = sc->sc_mii.mii_media_status;
3379 1.1 thorpej ifmr->ifm_active = sc->sc_mii.mii_media_active;
3380 1.1 thorpej }
3381 1.1 thorpej
3382 1.1 thorpej /*
3383 1.1 thorpej * sip_mediachange: [ifmedia interface function]
3384 1.1 thorpej *
3385 1.1 thorpej * Set hardware to newly-selected media.
3386 1.1 thorpej */
3387 1.1 thorpej int
3388 1.28 thorpej SIP_DECL(mediachange)(struct ifnet *ifp)
3389 1.1 thorpej {
3390 1.1 thorpej struct sip_softc *sc = ifp->if_softc;
3391 1.1 thorpej
3392 1.1 thorpej if (ifp->if_flags & IFF_UP)
3393 1.1 thorpej mii_mediachg(&sc->sc_mii);
3394 1.1 thorpej return (0);
3395 1.1 thorpej }
3396