Home | History | Annotate | Line # | Download | only in pci
if_sipreg.h revision 1.20
      1  1.20  dholland /*	$NetBSD: if_sipreg.h,v 1.20 2018/02/08 09:05:19 dholland Exp $	*/
      2   1.6   thorpej 
      3   1.6   thorpej /*-
      4   1.6   thorpej  * Copyright (c) 2001 The NetBSD Foundation, Inc.
      5   1.6   thorpej  * All rights reserved.
      6   1.6   thorpej  *
      7   1.6   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8   1.6   thorpej  * by Jason R. Thorpe.
      9   1.6   thorpej  *
     10   1.6   thorpej  * Redistribution and use in source and binary forms, with or without
     11   1.6   thorpej  * modification, are permitted provided that the following conditions
     12   1.6   thorpej  * are met:
     13   1.6   thorpej  * 1. Redistributions of source code must retain the above copyright
     14   1.6   thorpej  *    notice, this list of conditions and the following disclaimer.
     15   1.6   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.6   thorpej  *    notice, this list of conditions and the following disclaimer in the
     17   1.6   thorpej  *    documentation and/or other materials provided with the distribution.
     18   1.6   thorpej  *
     19   1.6   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     20   1.6   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     21   1.6   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     22   1.6   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     23   1.6   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     24   1.6   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     25   1.6   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     26   1.6   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     27   1.6   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     28   1.6   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     29   1.6   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     30   1.6   thorpej  */
     31   1.1   thorpej 
     32   1.1   thorpej /*-
     33   1.1   thorpej  * Copyright (c) 1999 Network Computer, Inc.
     34   1.1   thorpej  * All rights reserved.
     35   1.1   thorpej  *
     36   1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     37   1.1   thorpej  * modification, are permitted provided that the following conditions
     38   1.1   thorpej  * are met:
     39   1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     40   1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     41   1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     42   1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     43   1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     44   1.1   thorpej  * 3. Neither the name of Network Computer, Inc. nor the names of its
     45   1.1   thorpej  *    contributors may be used to endorse or promote products derived
     46   1.1   thorpej  *    from this software without specific prior written permission.
     47   1.1   thorpej  *
     48   1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY NETWORK COMPUTER, INC. AND CONTRIBUTORS
     49   1.1   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     50   1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     51   1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     52   1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     53   1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     54   1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     55   1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     56   1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     57   1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     58   1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     59   1.1   thorpej  */
     60   1.1   thorpej 
     61   1.1   thorpej #ifndef _DEV_PCI_IF_SIPREG_H_
     62   1.1   thorpej #define	_DEV_PCI_IF_SIPREG_H_
     63   1.1   thorpej 
     64   1.1   thorpej /*
     65   1.3   thorpej  * Register description for the Silicon Integrated Systems SiS 900,
     66   1.6   thorpej  * SiS 7016, National Semiconductor DP83815 10/100, and National
     67   1.6   thorpej  * Semiconduction DP83820 10/100/1000 PCI Ethernet controller.
     68   1.1   thorpej  *
     69   1.1   thorpej  * Written by Jason R. Thorpe for Network Computer, Inc.
     70   1.1   thorpej  */
     71   1.1   thorpej 
     72   1.1   thorpej /*
     73   1.1   thorpej  * Transmit FIFO size.  Used to compute the transmit drain threshold.
     74   1.1   thorpej  *
     75  1.14   thorpej  * On the SiS 900, the transmit FIFO is arranged as a 512 32-bit memory
     76  1.14   thorpej  * array.
     77  1.14   thorpej  *
     78  1.14   thorpej  * On the DP83820, we have an 8KB transmit FIFO.
     79   1.1   thorpej  */
     80  1.18    dyoung #define	DP83820_SIP_TXFIFO_SIZE	8192
     81  1.18    dyoung #define	OTHER_SIP_TXFIFO_SIZE	(512 * 4)
     82   1.1   thorpej 
     83   1.1   thorpej /*
     84   1.1   thorpej  * The SiS900 uses a single descriptor format for both transmit
     85   1.1   thorpej  * and receive descriptor chains.
     86   1.6   thorpej  *
     87   1.6   thorpej  * Note the DP83820 can use 64-bit DMA addresses for link and bufptr.
     88   1.6   thorpej  * However, we do not yet support that.
     89   1.6   thorpej  *
     90   1.6   thorpej  * For transmit, buffers need not be aligned.  For receive, buffers
     91   1.6   thorpej  * must be aligned to 4-byte (8-byte on DP83820) boundaries.
     92   1.1   thorpej  */
     93   1.1   thorpej struct sip_desc {
     94  1.16    dyoung 	u_int32_t	sipd_link;	/* link to next descriptor */
     95  1.18    dyoung 	uint32_t	sipd_cbs[2];	/* command/status and pointer to
     96  1.18    dyoung 					 * DMA segment
     97  1.18    dyoung 					 */
     98  1.16    dyoung 	u_int32_t	sipd_extsts;	/* extended status */
     99   1.1   thorpej };
    100   1.1   thorpej 
    101   1.1   thorpej /*
    102   1.1   thorpej  * CMDSTS bits common to transmit and receive.
    103   1.1   thorpej  */
    104   1.1   thorpej #define	CMDSTS_OWN	0x80000000	/* owned by consumer */
    105   1.1   thorpej #define	CMDSTS_MORE	0x40000000	/* more descriptors */
    106   1.1   thorpej #define	CMDSTS_INTR	0x20000000	/* interrupt when ownership changes */
    107   1.1   thorpej #define	CMDSTS_SUPCRC	0x10000000	/* suppress CRC */
    108   1.1   thorpej #define	CMDSTS_OK	0x08000000	/* packet ok */
    109  1.18    dyoung #define	DP83820_CMDSTS_SIZE_MASK 0x0000ffff	/* packet size */
    110  1.18    dyoung #define	OTHER_CMDSTS_SIZE_MASK 0x000007ff	/* packet size */
    111   1.1   thorpej 
    112  1.18    dyoung #define	CMDSTS_SIZE(sc, x)	((x) & sc->sc_bits.b_cmdsts_size_mask)
    113   1.1   thorpej 
    114   1.1   thorpej /*
    115   1.1   thorpej  * CMDSTS bits for transmit.
    116   1.1   thorpej  */
    117   1.1   thorpej #define	CMDSTS_Tx_TXA	0x04000000	/* transmit abort */
    118   1.1   thorpej #define	CMDSTS_Tx_TFU	0x02000000	/* transmit FIFO underrun */
    119   1.1   thorpej #define	CMDSTS_Tx_CRS	0x01000000	/* carrier sense lost */
    120   1.1   thorpej #define	CMDSTS_Tx_TD	0x00800000	/* transmit deferred */
    121   1.1   thorpej #define	CMDSTS_Tx_ED	0x00400000	/* excessive deferral */
    122   1.1   thorpej #define	CMDSTS_Tx_OWC	0x00200000	/* out of window collision */
    123   1.1   thorpej #define	CMDSTS_Tx_EC	0x00100000	/* excessive collisions */
    124   1.1   thorpej #define	CMDSTS_Tx_CCNT	0x000f0000	/* collision count */
    125   1.1   thorpej 
    126   1.1   thorpej #define	CMDSTS_COLLISIONS(x)	(((x) & CMDSTS_Tx_CCNT) >> 16)
    127   1.1   thorpej 
    128   1.1   thorpej /*
    129   1.1   thorpej  * CMDSTS bits for receive.
    130   1.1   thorpej  */
    131   1.1   thorpej #define	CMDSTS_Rx_RXA	0x04000000	/* receive abort */
    132   1.1   thorpej #define	CMDSTS_Rx_RXO	0x02000000	/* receive overrun */
    133   1.1   thorpej #define	CMDSTS_Rx_DEST	0x01800000	/* destination class */
    134   1.1   thorpej #define	CMDSTS_Rx_LONG	0x00400000	/* packet too long */
    135   1.1   thorpej #define	CMDSTS_Rx_RUNT	0x00200000	/* runt packet */
    136   1.1   thorpej #define	CMDSTS_Rx_ISE	0x00100000	/* invalid symbol error */
    137   1.1   thorpej #define	CMDSTS_Rx_CRCE	0x00080000	/* CRC error */
    138   1.1   thorpej #define	CMDSTS_Rx_FAE	0x00040000	/* frame alignment error */
    139   1.1   thorpej #define	CMDSTS_Rx_LBP	0x00020000	/* loopback packet */
    140  1.18    dyoung /* #ifdef DP83820 */
    141   1.6   thorpej #define	CMDSTS_Rx_IRL	0x00010000	/* in-range length error */
    142  1.18    dyoung /* #else */
    143   1.1   thorpej #define	CMDSTS_Rx_COL	0x00010000	/* collision activity */
    144  1.18    dyoung /* #endif DP83820 */
    145   1.1   thorpej 
    146   1.1   thorpej #define	CMDSTS_Rx_DEST_REJ 0x00000000	/* packet rejected */
    147   1.1   thorpej #define	CMDSTS_Rx_DEST_STA 0x00800000	/* matched station address */
    148   1.1   thorpej #define	CMDSTS_Rx_DEST_MUL 0x01000000	/* multicast address */
    149   1.1   thorpej #define	CMDSTS_Rx_DEST_BRD 0x01800000	/* broadcast address */
    150   1.1   thorpej 
    151   1.6   thorpej /*
    152   1.6   thorpej  * EXTSTS bits.
    153   1.6   thorpej  */
    154   1.6   thorpej #define	EXTSTS_Rx_UDPERR 0x00400000	/* UDP checksum error */
    155   1.6   thorpej #define	EXTSTS_UDPPKT	 0x00200000	/* perform UDP checksum */
    156   1.6   thorpej #define	EXTSTS_Rx_TCPERR 0x00100000	/* TCP checksum error */
    157   1.6   thorpej #define	EXTSTS_TCPPKT	 0x00080000	/* perform TCP checksum */
    158   1.6   thorpej #define	EXTSTS_Rx_IPERR	 0x00040000	/* IP header checksum error */
    159   1.6   thorpej #define	EXTSTS_IPPKT	 0x00020000	/* perform IP header checksum */
    160   1.6   thorpej #define	EXTSTS_VPKT	 0x00010000	/* insert VLAN tag */
    161   1.6   thorpej #define	EXTSTS_VTCI	 0x0000ffff	/* VLAN tag control information */
    162   1.6   thorpej 
    163   1.1   thorpej /*
    164   1.1   thorpej  * PCI Configuration space registers.
    165   1.1   thorpej  */
    166   1.1   thorpej #define	SIP_PCI_CFGIOA	(PCI_MAPREG_START + 0x00)
    167   1.1   thorpej 
    168   1.1   thorpej #define	SIP_PCI_CFGMA	(PCI_MAPREG_START + 0x04)
    169   1.1   thorpej 
    170  1.18    dyoung /* DP83820 only */
    171   1.6   thorpej #define	SIP_PCI_CFGMA1	(PCI_MAPREG_START + 0x08)
    172   1.6   thorpej 
    173   1.1   thorpej #define	SIP_PCI_CFGEROMA 0x30		/* expansion ROM address */
    174   1.1   thorpej 
    175   1.1   thorpej #define	SIP_PCI_CFGPMC	 0x40		/* power management cap. */
    176   1.1   thorpej 
    177   1.1   thorpej #define	SIP_PCI_CFGPMCSR 0x44		/* power management ctl. */
    178   1.1   thorpej 
    179   1.1   thorpej /*
    180   1.1   thorpej  * MAC Operation Registers
    181   1.1   thorpej  */
    182   1.1   thorpej #define	SIP_CR		0x00	/* command register */
    183  1.18    dyoung 
    184  1.18    dyoung /* DP83820 only */
    185   1.6   thorpej #define	CR_RXPRI3	0x00010000	/* Rx priority queue select */
    186   1.6   thorpej #define	CR_RXPRI2	0x00008000	/* Rx priority queue select */
    187   1.6   thorpej #define	CR_RXPRI1	0x00004000	/* Rx priority queue select */
    188   1.6   thorpej #define	CR_RXPRI0	0x00002000	/* Rx priority queue select */
    189   1.6   thorpej #define	CR_TXPRI3	0x00001000	/* Tx priority queue select */
    190   1.6   thorpej #define	CR_TXPRI2	0x00000800	/* Tx priority queue select */
    191   1.6   thorpej #define	CR_TXPRI1	0x00000400	/* Tx priority queue select */
    192   1.6   thorpej #define	CR_TXPRI0	0x00000200	/* Tx priority queue select */
    193  1.18    dyoung 
    194   1.8   thorpej #define	CR_RLD		0x00000400	/* reload from NVRAM */
    195   1.1   thorpej #define	CR_RST		0x00000100	/* software reset */
    196   1.1   thorpej #define	CR_SWI		0x00000080	/* software interrupt */
    197   1.1   thorpej #define	CR_RXR		0x00000020	/* receiver reset */
    198   1.1   thorpej #define	CR_TXR		0x00000010	/* transmit reset */
    199   1.1   thorpej #define	CR_RXD		0x00000008	/* receiver disable */
    200   1.1   thorpej #define	CR_RXE		0x00000004	/* receiver enable */
    201   1.1   thorpej #define	CR_TXD		0x00000002	/* transmit disable */
    202   1.1   thorpej #define	CR_TXE		0x00000001	/* transmit enable */
    203   1.1   thorpej 
    204   1.1   thorpej #define	SIP_CFG		0x04	/* configuration register */
    205   1.3   thorpej #define	CFG_LNKSTS	0x80000000	/* link status (83815) */
    206  1.16    dyoung /* #ifdef DP83820 */
    207   1.6   thorpej #define	CFG_SPEED1000	0x40000000	/* 1000Mb/s input pin */
    208  1.16    dyoung #define	CFG83820_SPEED100	0x20000000	/* 100Mb/s input pin */
    209   1.6   thorpej #define	CFG_DUPSTS	0x10000000	/* full-duplex status */
    210   1.6   thorpej #define	CFG_TBI_EN	0x01000000	/* ten-bit interface enable */
    211   1.6   thorpej #define	CFG_MODE_1000	0x00400000	/* 1000Mb/s mode enable */
    212   1.6   thorpej #define	CFG_PINT_DUP	0x00100000	/* interrupt on PHY DUP change */
    213   1.6   thorpej #define	CFG_PINT_LNK	0x00080000	/* interrupt on PHY LNK change */
    214   1.6   thorpej #define	CFG_PINT_SPD	0x00040000	/* interrupt on PHY SPD change */
    215   1.6   thorpej #define	CFG_TMRTEST	0x00020000	/* timer test mode */
    216   1.6   thorpej #define	CFG_MRM_DIS	0x00010000	/* MRM disable */
    217   1.6   thorpej #define	CFG_MWI_DIS	0x00008000	/* MWI disable */
    218   1.6   thorpej #define	CFG_T64ADDR	0x00004000	/* target 64-bit addressing enable */
    219   1.6   thorpej #define	CFG_PCI64_DET	0x00002000	/* 64-bit PCI bus detected */
    220   1.6   thorpej #define	CFG_DATA64_EN	0x00001000	/* 64-bit data enable */
    221   1.6   thorpej #define	CFG_M64ADDR	0x00000800	/* master 64-bit addressing enable */
    222  1.16    dyoung /* #else */
    223  1.16    dyoung #define	CFG83815_SPEED100	0x40000000	/* 100Mb/s (83815) */
    224   1.3   thorpej #define	CFG_FDUP	0x20000000	/* full duplex (83815) */
    225   1.3   thorpej #define	CFG_POL		0x10000000	/* 10Mb/s polarity (83815) */
    226   1.3   thorpej #define	CFG_ANEG_DN	0x08000000	/* autonegotiation done (83815) */
    227   1.3   thorpej #define	CFG_PHY_CFG	0x00fc0000	/* PHY configuration (83815) */
    228   1.3   thorpej #define	CFG_PINT_ACEN	0x00020000	/* PHY interrupt auto clear (83815) */
    229   1.3   thorpej #define	CFG_PAUSE_ADV	0x00010000	/* pause advertise (83815) */
    230   1.3   thorpej #define	CFG_ANEG_SEL	0x0000e000	/* autonegotiation select (83815) */
    231  1.16    dyoung /* #endif DP83820 */
    232   1.3   thorpej #define	CFG_PHY_RST	0x00000400	/* PHY reset (83815) */
    233   1.3   thorpej #define	CFG_PHY_DIS	0x00000200	/* PHY disable (83815) */
    234  1.16    dyoung /* #ifdef DP83820 */
    235   1.6   thorpej #define	CFG_EXTSTS_EN	0x00000100	/* extended status enable */
    236  1.16    dyoung /* #else */
    237   1.3   thorpej #define	CFG_EUPHCOMP	0x00000100	/* 83810 descriptor compat (83815) */
    238  1.16    dyoung /* #endif DP83820 */
    239   1.9   thorpej #define	CFG_EDBMASTEN	0x00002000	/* 635,900B ?? from linux driver */
    240   1.9   thorpej #define	CFG_RNDCNT	0x00000400	/* 635,900B ?? from linux driver */
    241   1.9   thorpej #define	CFG_FAIRBO	0x00000200	/* 635,900B ?? from linux driver */
    242   1.1   thorpej #define	CFG_REQALG	0x00000080	/* PCI bus request alg. */
    243   1.1   thorpej #define	CFG_SB		0x00000040	/* single backoff */
    244   1.1   thorpej #define	CFG_POW		0x00000020	/* program out of window timer */
    245   1.1   thorpej #define	CFG_EXD		0x00000010	/* excessive defferal timer disable */
    246   1.1   thorpej #define	CFG_PESEL	0x00000008	/* parity error detection action */
    247  1.16    dyoung /* #ifdef DP83820 */
    248   1.6   thorpej #define	CFG_BROM_DIS	0x00000004	/* boot ROM disable */
    249   1.6   thorpej #define	CFG_EXT_125	0x00000002	/* external 125MHz reference select */
    250  1.16    dyoung /* #endif DP83820 */
    251   1.1   thorpej #define	CFG_BEM		0x00000001	/* big-endian mode */
    252   1.1   thorpej 
    253   1.1   thorpej #define	SIP_EROMAR	0x08	/* EEPROM access register */
    254  1.13      cube #define	EROMAR_REQ	0x00000400	/* SiS 96x specific */
    255  1.13      cube #define	EROMAR_DONE	0x00000200	/* SiS 96x specific */
    256  1.13      cube #define	EROMAR_GNT	0x00000100	/* SiS 96x specific */
    257   1.6   thorpej #define	EROMAR_MDC	0x00000040	/* MII clock */
    258   1.7   thorpej #define	EROMAR_MDDIR	0x00000020	/* MII direction (1 == MAC->PHY) */
    259   1.6   thorpej #define	EROMAR_MDIO	0x00000010	/* MII data */
    260   1.1   thorpej #define	EROMAR_EECS	0x00000008	/* chip select */
    261   1.1   thorpej #define	EROMAR_EESK	0x00000004	/* clock */
    262   1.1   thorpej #define	EROMAR_EEDO	0x00000002	/* data out */
    263   1.1   thorpej #define	EROMAR_EEDI	0x00000001	/* data in */
    264   1.1   thorpej 
    265   1.1   thorpej #define	SIP_PTSCR	0x0c	/* PCI test control register */
    266   1.6   thorpej #define	PTSCR_RBIST_RST	    0x00002000	/* SRAM BIST reset */
    267   1.6   thorpej #define	PTSCR_RBIST_EN	    0x00000400	/* SRAM BIST enable */
    268   1.6   thorpej #define	PTSCR_RBIST_DONE    0x00000200	/* SRAM BIST done */
    269   1.6   thorpej #define	PTSCR_RBIST_RX1FAIL 0x00000100	/* Rx status FIFO BIST fail */
    270   1.6   thorpej #define	PTSCR_RBIST_RX0FAIL 0x00000080	/* Rx data FIFO BIST fail */
    271   1.6   thorpej #define	PTSCR_RBIST_TX0FAIL 0x00000020	/* Tx data FIFO BIST fail */
    272   1.6   thorpej #define	PTSCR_RBIST_HFFAIL  0x00000010	/* hash filter BIST fail */
    273   1.6   thorpej #define	PTSCR_RBIST_RXFAIL  0x00000008	/* Rx filter BIST failed */
    274   1.6   thorpej #define	PTSCR_EELOAD_EN	    0x00000004	/* EEPROM load initiate */
    275   1.6   thorpej #define	PTSCR_EEBIST_EN	    0x00000002	/* EEPROM BIST enable */
    276   1.6   thorpej #define	PTSCR_EEBIST_FAIL   0x00000001	/* EEPROM BIST failed */
    277   1.1   thorpej #define	PTSCR_DIS_TEST	0x40000000	/* discard timer test mode */
    278   1.1   thorpej #define	PTSCR_EROM_TACC	0x0f000000	/* boot rom access time */
    279   1.1   thorpej #define	PTSCR_TRRAMADR	0x001ff000	/* TX/RX RAM address */
    280   1.1   thorpej #define	PTSCR_BMTEN	0x00000200	/* bus master test enable */
    281   1.1   thorpej #define	PTSCR_RRTMEN	0x00000080	/* receive RAM test mode enable */
    282   1.1   thorpej #define	PTSCR_TRTMEN	0x00000040	/* transmit RAM test mode enable */
    283   1.1   thorpej #define	PTSCR_SRTMEN	0x00000020	/* status RAM test mode enable */
    284   1.1   thorpej #define	PTSCR_SRAMADR	0x0000001f	/* status RAM address */
    285   1.1   thorpej 
    286   1.1   thorpej #define	SIP_ISR		0x10	/* interrupt status register */
    287  1.18    dyoung /* DP83820 only */
    288   1.6   thorpej #define	ISR_TXDESC3	0x40000000	/* Tx queue 3 */
    289   1.6   thorpej #define	ISR_TXDESC2	0x20000000	/* Tx queue 2 */
    290   1.6   thorpej #define	ISR_TXDESC1	0x10000000	/* Tx queue 1 */
    291   1.6   thorpej #define	ISR_TXDESC0	0x08000000	/* Tx queue 0 */
    292   1.6   thorpej #define	ISR_RXDESC3	0x04000000	/* Rx queue 3 */
    293   1.6   thorpej #define	ISR_RXDESC2	0x02000000	/* Rx queue 2 */
    294   1.6   thorpej #define	ISR_RXDESC1	0x01000000	/* Rx queue 1 */
    295   1.6   thorpej #define	ISR_RXDESC0	0x00800000	/* Rx queue 0 */
    296  1.18    dyoung 
    297  1.18    dyoung /* non-DP83820 only */
    298  1.18    dyoung #define	ISR_WAKEEVT	0x10000000	/* wake up event */
    299  1.18    dyoung 
    300  1.18    dyoung #if 0
    301  1.18    dyoung #ifdef DP83820
    302   1.6   thorpej #define	ISR_TXRCMP	0x00400000	/* transmit reset complete */
    303   1.6   thorpej #define	ISR_RXRCMP	0x00200000	/* receive reset complete */
    304   1.6   thorpej #define	ISR_DPERR	0x00100000	/* detected parity error */
    305   1.6   thorpej #define	ISR_SSERR	0x00080000	/* signalled system error */
    306   1.6   thorpej #define	ISR_RMABT	0x00040000	/* received master abort */
    307   1.6   thorpej #define	ISR_RTABT	0x00020000	/* received target abort */
    308   1.6   thorpej #else
    309   1.1   thorpej #define	ISR_TXRCMP	0x02000000	/* transmit reset complete */
    310   1.1   thorpej #define	ISR_RXRCMP	0x01000000	/* receive reset complete */
    311   1.1   thorpej #define	ISR_DPERR	0x00800000	/* detected parity error */
    312   1.1   thorpej #define	ISR_SSERR	0x00400000	/* signalled system error */
    313   1.1   thorpej #define	ISR_RMABT	0x00200000	/* received master abort */
    314   1.1   thorpej #define	ISR_RTABT	0x00100000	/* received target abort */
    315   1.6   thorpej #endif /* DP83820 */
    316  1.18    dyoung #endif /* 0 */
    317  1.16    dyoung 
    318  1.16    dyoung /* SiS 900 only */
    319  1.16    dyoung #define	ISR_PAUSE_END	0x08000000	/* end of transmission pause */
    320  1.16    dyoung #define	ISR_PAUSE_ST	0x04000000	/* start of transmission pause */
    321  1.16    dyoung 
    322   1.1   thorpej #define	ISR_RXSOVR	0x00010000	/* Rx status FIFO overrun */
    323   1.1   thorpej #define	ISR_HIBERR	0x00008000	/* high bits error set */
    324  1.18    dyoung 
    325  1.18    dyoung /* DP83820 only */
    326   1.6   thorpej #define	ISR_PHY		0x00004000	/* PHY interrupt */
    327   1.6   thorpej #define	ISR_PME		0x00002000	/* power management event */
    328  1.18    dyoung 
    329   1.1   thorpej #define	ISR_SWI		0x00001000	/* software interrupt */
    330  1.18    dyoung 
    331  1.18    dyoung /* DP83820 only */
    332   1.6   thorpej #define	ISR_MIB		0x00000800	/* MIB service */
    333  1.18    dyoung 
    334   1.1   thorpej #define	ISR_TXURN	0x00000400	/* Tx underrun */
    335   1.1   thorpej #define	ISR_TXIDLE	0x00000200	/* Tx idle */
    336   1.1   thorpej #define	ISR_TXERR	0x00000100	/* Tx error */
    337   1.1   thorpej #define	ISR_TXDESC	0x00000080	/* Tx descriptor interrupt */
    338   1.1   thorpej #define	ISR_TXOK	0x00000040	/* Tx okay */
    339   1.1   thorpej #define	ISR_RXORN	0x00000020	/* Rx overrun */
    340   1.1   thorpej #define	ISR_RXIDLE	0x00000010	/* Rx idle */
    341   1.1   thorpej #define	ISR_RXEARLY	0x00000008	/* Rx early */
    342   1.1   thorpej #define	ISR_RXERR	0x00000004	/* Rx error */
    343   1.1   thorpej #define	ISR_RXDESC	0x00000002	/* Rx descriptor interrupt */
    344   1.1   thorpej #define	ISR_RXOK	0x00000001	/* Rx okay */
    345   1.1   thorpej 
    346   1.1   thorpej #define	SIP_IMR		0x14	/* interrupt mask register */
    347   1.1   thorpej /* See bits in SIP_ISR */
    348   1.1   thorpej 
    349   1.1   thorpej #define	SIP_IER		0x18	/* interrupt enable register */
    350   1.1   thorpej #define	IER_IE		0x00000001	/* master interrupt enable */
    351   1.1   thorpej 
    352  1.16    dyoung /* #ifdef DP83820 */
    353   1.6   thorpej #define	SIP_IHR		0x1c	/* interrupt hold-off register */
    354   1.6   thorpej #define	IHR_IHCTL	0x00000100	/* interrupt hold-off control */
    355   1.6   thorpej #define	IHR_IH		0x000000ff	/* interrupt hold-off timer (100us) */
    356  1.16    dyoung /* #else */
    357   1.1   thorpej #define	SIP_ENPHY	0x1c	/* enhanced PHY access register */
    358   1.1   thorpej #define	ENPHY_PHYDATA	0xffff0000	/* PHY data */
    359   1.1   thorpej #define	ENPHY_DATA_SHIFT 16
    360   1.2   thorpej #define	ENPHY_PHYADDR	0x0000f800	/* PHY number (7016 only) */
    361   1.2   thorpej #define	ENPHY_PHYADDR_SHIFT 11
    362   1.1   thorpej #define	ENPHY_REGADDR	0x000007c0	/* PHY register */
    363   1.1   thorpej #define	ENPHY_REGADDR_SHIFT 6
    364   1.1   thorpej #define	ENPHY_RWCMD	0x00000020	/* 1 == read, 0 == write */
    365   1.1   thorpej #define	ENPHY_ACCESS	0x00000010	/* PHY access enable */
    366  1.16    dyoung /* #endif DP83820 */
    367   1.1   thorpej 
    368   1.1   thorpej #define	SIP_TXDP	0x20	/* transmit descriptor pointer reg */
    369   1.1   thorpej 
    370  1.17    dyoung /* DP83820 only */
    371   1.6   thorpej #define	SIP_TXDP_HI	0x24	/* transmit descriptor pointer (high) reg */
    372   1.6   thorpej 
    373  1.18    dyoung #define	DP83820_SIP_TXCFG	0x28	/* transmit configuration register */
    374  1.18    dyoung #define	OTHER_SIP_TXCFG	0x24	/* transmit configuration register */
    375  1.18    dyoung 
    376   1.1   thorpej #define	TXCFG_CSI	0x80000000	/* carrier sense ignore */
    377   1.1   thorpej #define	TXCFG_HBI	0x40000000	/* heartbeat ignore */
    378   1.1   thorpej #define	TXCFG_MLB	0x20000000	/* MAC loopback */
    379   1.1   thorpej #define	TXCFG_ATP	0x10000000	/* automatic transmit padding */
    380  1.18    dyoung #define	TXCFG_MXDMA	0x00700000	/* max DMA burst size */
    381  1.18    dyoung 
    382  1.18    dyoung /* DP83820 only */
    383   1.6   thorpej #define	TXCFG_ECRETRY	0x008000000	/* excessive collision retry enable */
    384  1.18    dyoung #define	TXCFG_BRST_DIS	0x00080000	/* 1000Mb/s burst disable */
    385  1.18    dyoung 
    386  1.18    dyoung /* DP83820 only */
    387   1.6   thorpej #define	TXCFG_MXDMA_1024 0x00000000	/*    1024 bytes */
    388  1.18    dyoung #if 0
    389  1.18    dyoung #ifdef DP83820
    390   1.6   thorpej #define	TXCFG_MXDMA_8	 0x00100000	/*       8 bytes */
    391   1.6   thorpej #define	TXCFG_MXDMA_16	 0x00200000	/*      16 bytes */
    392   1.6   thorpej #define	TXCFG_MXDMA_32	 0x00300000	/*      32 bytes */
    393   1.6   thorpej #define	TXCFG_MXDMA_64	 0x00400000	/*      64 bytes */
    394   1.6   thorpej #define	TXCFG_MXDMA_128	 0x00500000	/*     128 bytes */
    395   1.6   thorpej #define	TXCFG_MXDMA_256	 0x00600000	/*     256 bytes */
    396   1.6   thorpej #define	TXCFG_MXDMA_512	 0x00700000	/*     512 bytes */
    397  1.18    dyoung #define	TXCFG_FLTH_MASK	0x0000ff00	/* Fx fill threshold */
    398  1.18    dyoung #define	TXCFG_DRTH_MASK	0x000000ff	/* Tx drain threshold */
    399   1.6   thorpej #else
    400   1.1   thorpej #define	TXCFG_MXDMA_512	0x00000000	/*     512 bytes */
    401   1.1   thorpej #define	TXCFG_MXDMA_8	0x00200000	/*       8 bytes */
    402   1.1   thorpej #define	TXCFG_MXDMA_16	0x00300000	/*      16 bytes */
    403   1.1   thorpej #define	TXCFG_MXDMA_32	0x00400000	/*      32 bytes */
    404   1.1   thorpej #define	TXCFG_MXDMA_64	0x00500000	/*      64 bytes */
    405   1.1   thorpej #define	TXCFG_MXDMA_128	0x00600000	/*     128 bytes */
    406   1.1   thorpej #define	TXCFG_MXDMA_256	0x00700000	/*     256 bytes */
    407  1.18    dyoung #define	TXCFG_FLTH_MASK	0x00003f00	/* Tx fill threshold */
    408  1.18    dyoung #define	TXCFG_DRTH_MASK	0x0000003f	/* Tx drain threshold */
    409   1.6   thorpej #endif /* DP83820 */
    410  1.18    dyoung #endif /* 0 */
    411  1.18    dyoung 
    412  1.18    dyoung /* non-DP83820 only */
    413  1.18    dyoung #define	TXCFG_MXDMA_4	0x00100000	/*       4 bytes */
    414   1.1   thorpej 
    415   1.6   thorpej #define	SIP_GPIOR	0x2c	/* general purpose i/o register */
    416   1.6   thorpej #define	GPIOR_GP5_IN	0x00004000	/* GP 5 in */
    417   1.6   thorpej #define	GPIOR_GP4_IN	0x00002000	/* GP 4 in */
    418   1.6   thorpej #define	GPIOR_GP3_IN	0x00001000	/* GP 3 in */
    419   1.6   thorpej #define	GPIOR_GP2_IN	0x00000800	/* GP 2 in */
    420   1.6   thorpej #define	GPIOR_GP1_IN	0x00000400	/* GP 1 in */
    421   1.6   thorpej #define	GPIOR_GP5_OE	0x00000200	/* GP 5 out enable */
    422   1.6   thorpej #define	GPIOR_GP4_OE	0x00000100	/* GP 4 out enable */
    423   1.6   thorpej #define	GPIOR_GP3_OE	0x00000080	/* GP 3 out enable */
    424   1.6   thorpej #define	GPIOR_GP2_OE	0x00000040	/* GP 2 out enable */
    425   1.6   thorpej #define	GPIOR_GP1_OE	0x00000020	/* GP 1 out enable */
    426   1.6   thorpej #define	GPIOR_GP5_OUT	0x00000010	/* GP 5 out */
    427   1.6   thorpej #define	GPIOR_GP4_OUT	0x00000008	/* GP 4 out */
    428   1.6   thorpej #define	GPIOR_GP3_OUT	0x00000004	/* GP 3 out */
    429   1.6   thorpej #define	GPIOR_GP2_OUT	0x00000002	/* GP 2 out */
    430   1.6   thorpej #define	GPIOR_GP1_OUT	0x00000001	/* GP 1 out */
    431   1.6   thorpej 
    432   1.6   thorpej #define	SIP_RXDP	0x30	/* receive descriptor pointer reg */
    433   1.6   thorpej 
    434  1.17    dyoung /* DP83820 only */
    435   1.6   thorpej #define	SIP_RXDP_HI	0x34	/* receive descriptor pointer (high) reg */
    436   1.6   thorpej 
    437  1.18    dyoung #define	DP83820_SIP_RXCFG	0x38	/* receive configuration register */
    438  1.18    dyoung #define	OTHER_SIP_RXCFG	0x34	/* receive configuration register */
    439   1.1   thorpej #define	RXCFG_AEP	0x80000000	/* accept error packets */
    440   1.1   thorpej #define	RXCFG_ARP	0x40000000	/* accept runt packets */
    441  1.17    dyoung /* DP83820 only */
    442   1.6   thorpej #define	RXCFG_STRIPCRC	0x20000000	/* strip CRC */
    443  1.17    dyoung 
    444   1.7   thorpej #define	RXCFG_ATX	0x10000000	/* accept transmit packets */
    445  1.12    itojun #define	RXCFG_ALP	0x08000000	/* accept long packets */
    446  1.18    dyoung 
    447  1.18    dyoung /* DP83820 only */
    448   1.6   thorpej #define	RXCFG_AIRL	0x04000000	/* accept in-range length err packets */
    449  1.18    dyoung 
    450   1.6   thorpej #define	RXCFG_MXDMA	 0x00700000	/* max DMA burst size */
    451  1.18    dyoung 
    452  1.18    dyoung /* DP83820 only */
    453   1.6   thorpej #define	RXCFG_MXDMA_1024 0x00000000	/*    1024 bytes */
    454  1.18    dyoung 
    455  1.18    dyoung #if 0
    456  1.18    dyoung #ifdef DP83820
    457   1.6   thorpej #define	RXCFG_MXDMA_8	 0x00100000	/*       8 bytes */
    458   1.6   thorpej #define	RXCFG_MXDMA_16	 0x00200000	/*      16 bytes */
    459   1.6   thorpej #define	RXCFG_MXDMA_32	 0x00300000	/*      32 bytes */
    460   1.6   thorpej #define	RXCFG_MXDMA_64	 0x00400000	/*      64 bytes */
    461   1.6   thorpej #define	RXCFG_MXDMA_128	 0x00500000	/*     128 bytes */
    462   1.6   thorpej #define	RXCFG_MXDMA_256	 0x00600000	/*     256 bytes */
    463   1.6   thorpej #define	RXCFG_MXDMA_512	 0x00700000	/*     512 bytes */
    464   1.6   thorpej #else
    465   1.1   thorpej #define	RXCFG_MXDMA_512	0x00000000	/*     512 bytes */
    466   1.1   thorpej #define	RXCFG_MXDMA_8	0x00200000	/*       8 bytes */
    467   1.1   thorpej #define	RXCFG_MXDMA_16	0x00300000	/*      16 bytes */
    468   1.1   thorpej #define	RXCFG_MXDMA_32	0x00400000	/*      32 bytes */
    469   1.1   thorpej #define	RXCFG_MXDMA_64	0x00500000	/*      64 bytes */
    470   1.1   thorpej #define	RXCFG_MXDMA_128	0x00600000	/*     128 bytes */
    471   1.1   thorpej #define	RXCFG_MXDMA_256	0x00700000	/*     256 bytes */
    472   1.6   thorpej #endif /* DP83820 */
    473  1.18    dyoung #endif /* 0 */
    474   1.1   thorpej 
    475  1.18    dyoung /* non-DP83820 only */
    476  1.18    dyoung #define	RXCFG_MXDMA_4	0x00100000	/*       4 bytes */
    477  1.18    dyoung #define	RXCFG_DRTH_MASK	0x0000003e
    478  1.18    dyoung 
    479  1.18    dyoung /* DP83820 only */
    480   1.6   thorpej #define	SIP_PQCR	0x3c	/* priority queueing control register */
    481   1.6   thorpej #define	PQCR_RXPQ_4	0x0000000c	/* 4 Rx queues */
    482   1.6   thorpej #define	PQCR_RXPQ_3	0x00000008	/* 3 Rx queues */
    483   1.6   thorpej #define	PQCR_RXPQ_2	0x00000004	/* 2 Rx queues */
    484   1.6   thorpej #define	PQCR_TXFAIR	0x00000002	/* Tx fairness enable */
    485   1.6   thorpej #define	PQCR_TXPQEN	0x00000001	/* Tx priority queueing enable */
    486   1.1   thorpej 
    487  1.18    dyoung /* DP83815 only */
    488  1.16    dyoung #define	SIP83815_NS_CCSR	0x3c	/* CLKRUN control/status register (83815) */
    489   1.3   thorpej #define	CCSR_PMESTS	0x00008000	/* PME status */
    490   1.3   thorpej #define	CCSR_PMEEN	0x00000100	/* PME enable */
    491   1.3   thorpej #define	CCSR_CLKRUN_EN	0x00000001	/* clkrun enable */
    492   1.3   thorpej 
    493  1.16    dyoung /* SiS 900 only */
    494  1.16    dyoung #define	SIP_FLOWCTL	0x38	/* flow control register */
    495  1.16    dyoung #define	FLOWCTL_PAUSE	0x00000002	/* PAUSE flag */
    496  1.16    dyoung #define	FLOWCTL_FLOWEN	0x00000001	/* enable flow control */
    497  1.16    dyoung 
    498  1.14   thorpej #define	SIP_NS_WCSR	0x40	/* WoL control/status register (83815/83820) */
    499   1.3   thorpej 
    500  1.14   thorpej #define	SIP_NS_PCR	0x44	/* pause control/status reg (83815/83820) */
    501  1.14   thorpej #define	PCR_PSEN	0x80000000 /* pause enable */
    502  1.14   thorpej #define	PCR_PS_MCAST	0x40000000 /* pause on multicast */
    503  1.14   thorpej #define	PCR_PS_DA	0x20000000 /* pause on DA */
    504  1.14   thorpej #define	PCR_PS_ACT	0x10000000 /* pause active */
    505  1.20  dholland #define	PCR_PS_RCVD	0x08000000 /* pause packet received */
    506  1.16    dyoung /* #ifdef DP83820 */
    507  1.14   thorpej #define	PCR_PS_STHI_8	0x03000000 /* Status FIFO Hi Threshold (8packets) */
    508  1.14   thorpej #define	PCR_PS_STHI_4	0x02000000 /* Status FIFO Hi Threshold (4packets) */
    509  1.14   thorpej #define	PCR_PS_STHI_2	0x01000000 /* Status FIFO Hi Threshold (2packets) */
    510  1.14   thorpej #define	PCR_PS_STHI_0	0x00000000 /* Status FIFO Hi Threshold (disable) */
    511  1.14   thorpej #define	PCR_PS_STLO_8	0x00c00000 /* Status FIFO Lo Threshold (8packets) */
    512  1.14   thorpej #define	PCR_PS_STLO_4	0x00800000 /* Status FIFO Lo Threshold (4packets) */
    513  1.14   thorpej #define	PCR_PS_STLO_2	0x00400000 /* Status FIFO Lo Threshold (2packets) */
    514  1.14   thorpej #define	PCR_PS_STLO_0	0x00000000 /* Status FIFO Lo Threshold (disable) */
    515  1.14   thorpej #define	PCR_PS_FFHI_8	0x00300000 /* Data FIFO Hi Threshold (8Kbyte) */
    516  1.14   thorpej #define	PCR_PS_FFHI_4	0x00200000 /* Data FIFO Hi Threshold (4Kbyte) */
    517  1.14   thorpej #define	PCR_PS_FFHI_2	0x00100000 /* Data FIFO Hi Threshold (2Kbyte) */
    518  1.14   thorpej #define	PCR_PS_FFHI_0	0x00000000 /* Data FIFO Hi Threshold (disable) */
    519  1.14   thorpej #define	PCR_PS_FFLO_8	0x000c0000 /* Data FIFO Lo Threshold (8Kbyte) */
    520  1.14   thorpej #define	PCR_PS_FFLO_4	0x00080000 /* Data FIFO Lo Threshold (4Kbyte) */
    521  1.14   thorpej #define	PCR_PS_FFLO_2	0x00040000 /* Data FIFO Lo Threshold (2Kbyte) */
    522  1.14   thorpej #define	PCR_PS_FFLO_0	0x00000000 /* Data FIFO Lo Threshold (disable) */
    523  1.14   thorpej #define	PCR_PS_TX	0x00020000 /* Transmit PAUSE frame manually */
    524  1.16    dyoung /* #else */
    525  1.14   thorpej #define	PCR_PSNEG	0x00200000 /* Pause Negoticated (83815) */
    526  1.14   thorpej #define	PCR_MLD_EN	0x00010000 /* Manual Load Enable (83815) */
    527  1.16    dyoung /* #endif DP83820 */
    528  1.14   thorpej #define PCR_PAUSE_CNT_MASK 0x0000ffff /* pause count mask */
    529  1.14   thorpej #define PCR_PAUSE_CNT	   65535      /* pause count (512bit-time) */
    530   1.3   thorpej 
    531   1.1   thorpej #define	SIP_RFCR	0x48	/* receive filter control register */
    532   1.1   thorpej #define	RFCR_RFEN	0x80000000	/* Rx filter enable */
    533   1.1   thorpej #define	RFCR_AAB	0x40000000	/* accept all broadcast */
    534   1.1   thorpej #define	RFCR_AAM	0x20000000	/* accept all multicast */
    535   1.1   thorpej #define	RFCR_AAP	0x10000000	/* accept all physical */
    536   1.3   thorpej #define	RFCR_APM	0x08000000	/* accept perfect match (83815) */
    537   1.3   thorpej #define	RFCR_APAT	0x07800000	/* accept pattern match (83815) */
    538   1.3   thorpej #define	RFCR_AARP	0x00400000	/* accept ARP (83815) */
    539   1.3   thorpej #define	RFCR_MHEN	0x00200000	/* multicast hash enable (83815) */
    540   1.3   thorpej #define	RFCR_UHEN	0x00100000	/* unicast hash enable (83815) */
    541   1.3   thorpej #define	RFCR_ULM	0x00080000	/* U/L bit mask (83815) */
    542   1.3   thorpej #define	RFCR_NS_RFADDR	0x000003ff	/* Rx filter ext reg address (83815) */
    543   1.1   thorpej #define	RFCR_RFADDR	0x000f0000	/* Rx filter address */
    544   1.1   thorpej #define	RFCR_RFADDR_NODE0 0x00000000	/* node address 1, 0 */
    545   1.1   thorpej #define	RFCR_RFADDR_NODE2 0x00010000	/* node address 3, 2 */
    546   1.1   thorpej #define	RFCR_RFADDR_NODE4 0x00020000	/* node address 5, 4 */
    547   1.1   thorpej #define	RFCR_RFADDR_MC0	  0x00040000	/* multicast hash word 0 */
    548   1.1   thorpej #define	RFCR_RFADDR_MC1	  0x00050000	/* multicast hash word 1 */
    549   1.1   thorpej #define	RFCR_RFADDR_MC2	  0x00060000	/* multicast hash word 2 */
    550   1.1   thorpej #define	RFCR_RFADDR_MC3	  0x00070000	/* multicast hash word 3 */
    551   1.1   thorpej #define	RFCR_RFADDR_MC4	  0x00080000	/* multicast hash word 4 */
    552   1.1   thorpej #define	RFCR_RFADDR_MC5	  0x00090000	/* multicast hash word 5 */
    553   1.1   thorpej #define	RFCR_RFADDR_MC6	  0x000a0000	/* multicast hash word 6 */
    554   1.1   thorpej #define	RFCR_RFADDR_MC7	  0x000b0000	/* multicast hash word 7 */
    555   1.9   thorpej /* For SiS900B and 635/735 only */
    556   1.9   thorpej #define	RFCR_RFADDR_MC8	  0x000c0000	/* multicast hash word 8 */
    557   1.9   thorpej #define	RFCR_RFADDR_MC9	  0x000d0000	/* multicast hash word 9 */
    558   1.9   thorpej #define	RFCR_RFADDR_MC10  0x000e0000	/* multicast hash word 10 */
    559   1.9   thorpej #define	RFCR_RFADDR_MC11  0x000f0000	/* multicast hash word 11 */
    560   1.9   thorpej #define	RFCR_RFADDR_MC12  0x00100000	/* multicast hash word 12 */
    561   1.9   thorpej #define	RFCR_RFADDR_MC13  0x00110000	/* multicast hash word 13 */
    562   1.9   thorpej #define	RFCR_RFADDR_MC14  0x00120000	/* multicast hash word 14 */
    563   1.9   thorpej #define	RFCR_RFADDR_MC15  0x00130000	/* multicast hash word 15 */
    564   1.4   thorpej 
    565   1.5    briggs #define	RFCR_NS_RFADDR_PMATCH0	0x0000	/* perfect match octets 1-0 */
    566   1.5    briggs #define	RFCR_NS_RFADDR_PMATCH2	0x0002	/* perfect match octets 3-2 */
    567   1.5    briggs #define	RFCR_NS_RFADDR_PMATCH4	0x0004	/* perfect match octets 5-4 */
    568   1.4   thorpej #define	RFCR_NS_RFADDR_PCOUNT	0x0006	/* pattern count */
    569  1.18    dyoung 
    570  1.18    dyoung /* DP83820 only */
    571   1.6   thorpej #define	RFCR_NS_RFADDR_PCOUNT2	0x0008	/* pattern count 2, 3 */
    572   1.6   thorpej #define	RFCR_NS_RFADDR_SOPAS0	0x000a	/* SecureOn 0, 1 */
    573   1.6   thorpej #define	RFCR_NS_RFADDR_SOPAS2	0x000c	/* SecureOn 2, 3 */
    574   1.6   thorpej #define	RFCR_NS_RFADDR_SOPAS4	0x000e	/* SecureOn 4, 5 */
    575   1.7   thorpej #define	RFCR_NS_RFADDR_PATMEM	0x0200	/* pattern memory */
    576  1.18    dyoung 
    577  1.18    dyoung #define	DP83820_RFCR_NS_RFADDR_FILTMEM	0x0100	/* hash memory */
    578  1.18    dyoung #define	OTHER_RFCR_NS_RFADDR_FILTMEM	0x0200	/* filter memory (hash/pattern) */
    579   1.1   thorpej 
    580   1.1   thorpej #define	SIP_RFDR	0x4c	/* receive filter data register */
    581   1.3   thorpej #define	RFDR_BMASK	0x00030000	/* byte mask (83815) */
    582   1.1   thorpej #define	RFDR_DATA	0x0000ffff	/* data bits */
    583   1.3   thorpej 
    584   1.3   thorpej #define	SIP_NS_BRAR	0x50	/* boot rom address (83815) */
    585   1.3   thorpej #define	BRAR_AUTOINC	0x80000000	/* autoincrement */
    586   1.3   thorpej #define	BRAR_ADDR	0x0000ffff	/* address */
    587   1.3   thorpej 
    588   1.3   thorpej #define	SIP_NS_BRDR	0x54	/* boot rom data (83815) */
    589   1.3   thorpej 
    590   1.3   thorpej #define	SIP_NS_SRR	0x58	/* silicon revision register (83815) */
    591  1.18    dyoung /* #ifdef DP83820 */
    592   1.6   thorpej #define	SRR_REV_B	0x00000103
    593  1.18    dyoung /* #else */
    594   1.3   thorpej #define	SRR_REV_A	0x00000101
    595   1.3   thorpej #define	SRR_REV_B_1	0x00000200
    596   1.3   thorpej #define	SRR_REV_B_2	0x00000201
    597   1.3   thorpej #define	SRR_REV_B_3	0x00000203
    598   1.3   thorpej #define	SRR_REV_C_1	0x00000300
    599   1.3   thorpej #define	SRR_REV_C_2	0x00000302
    600  1.18    dyoung /* #endif DP83820 */
    601   1.3   thorpej 
    602   1.3   thorpej #define	SIP_NS_MIBC	0x5c	/* mib control register (83815) */
    603   1.3   thorpej #define	MIBC_MIBS	0x00000008	/* mib counter strobe */
    604   1.3   thorpej #define	MIBC_ACLR	0x00000004	/* clear all counters */
    605   1.3   thorpej #define	MIBC_FRZ	0x00000002	/* freeze all counters */
    606   1.3   thorpej #define	MIBC_WRN	0x00000001	/* warning test indicator */
    607   1.3   thorpej 
    608   1.3   thorpej #define	SIP_NS_MIB(mibreg)	/* mib data registers (83815) */	\
    609   1.3   thorpej 	(0x60 + (mibreg))
    610   1.3   thorpej #define	MIB_RXErroredPkts	0x00
    611   1.3   thorpej #define	MIB_RXFCSErrors		0x04
    612   1.3   thorpej #define	MIB_RXMsdPktErrors	0x08
    613   1.3   thorpej #define	MIB_RXFAErrors		0x0c
    614   1.3   thorpej #define	MIB_RXSymbolErrors	0x10
    615   1.3   thorpej #define	MIB_RXFrameTooLong	0x14
    616  1.18    dyoung /* #ifdef DP83820 */
    617   1.6   thorpej #define	MIB_RXIRLErrors		0x18
    618   1.6   thorpej #define	MIB_RXBadOpcodes	0x1c
    619   1.6   thorpej #define	MIB_RXPauseFrames	0x20
    620   1.6   thorpej #define	MIB_TXPauseFrames	0x24
    621   1.6   thorpej #define	MIB_TXSQEErrors		0x28
    622  1.18    dyoung /* #else */
    623   1.3   thorpej #define	MIB_RXTXSQEErrors	0x18
    624  1.18    dyoung /* #endif DP83820 */
    625   1.3   thorpej 
    626  1.16    dyoung /* 83815 only */
    627   1.3   thorpej #define	SIP_NS_PHY(miireg)	/* PHY registers (83815) */		\
    628   1.3   thorpej 	(0x80 + ((miireg) << 2))
    629   1.6   thorpej 
    630  1.16    dyoung /* #ifdef DP83820 */
    631   1.6   thorpej #define	SIP_TXDP1	0xa0	/* transmit descriptor pointer (pri 1) */
    632   1.6   thorpej 
    633   1.6   thorpej #define	SIP_TXDP2	0xa4	/* transmit descriptor pointer (pri 2) */
    634   1.6   thorpej 
    635   1.6   thorpej #define	SIP_TXDP3	0xa8	/* transmit descriptor pointer (pri 3) */
    636   1.1   thorpej 
    637   1.6   thorpej #define	SIP_RXDP1	0xb0	/* receive descriptor pointer (pri 1) */
    638   1.6   thorpej 
    639   1.6   thorpej #define	SIP_RXDP2	0xb4	/* receive descriptor pointer (pri 2) */
    640   1.6   thorpej 
    641   1.6   thorpej #define	SIP_RXDP3	0xb8	/* receive descriptor pointer (pri 3) */
    642   1.6   thorpej 
    643   1.6   thorpej #define	SIP_VRCR	0xbc	/* VLAN/IP receive control register */
    644   1.6   thorpej #define	VRCR_RUDPE	0x00000080	/* reject UDP checksum errors */
    645   1.6   thorpej #define	VRCR_RTCPE	0x00000040	/* reject TCP checksum errors */
    646   1.6   thorpej #define	VRCR_RIPE	0x00000020	/* reject IP checksum errors */
    647   1.6   thorpej #define	VRCR_IPEN	0x00000010	/* IP checksum enable */
    648   1.6   thorpej #define	VRCR_DUTF	0x00000008	/* discard untagged frames */
    649   1.6   thorpej #define	VRCR_DVTF	0x00000004	/* discard VLAN tagged frames */
    650   1.6   thorpej #define	VRCR_VTREN	0x00000002	/* VLAN tag removal enable */
    651   1.6   thorpej #define	VRCR_VTDEN	0x00000001	/* VLAN tag detection enable */
    652   1.6   thorpej 
    653   1.6   thorpej #define	SIP_VTCR	0xc0	/* VLAN/IP transmit control register */
    654   1.6   thorpej #define	VTCR_PPCHK	0x00000008	/* per-packet checksum generation */
    655   1.6   thorpej #define	VTCR_GCHK	0x00000004	/* global checksum generation */
    656   1.6   thorpej #define	VTCR_VPPTI	0x00000002	/* VLAN per-packet tag insertion */
    657   1.6   thorpej #define	VTCR_VGTI	0x00000001	/* VLAN global tag insertion */
    658   1.6   thorpej 
    659   1.6   thorpej #define	SIP_VDR		0xc4	/* VLAN data register */
    660   1.6   thorpej #define	VDR_VTCI	0xffff0000	/* VLAN tag control information */
    661   1.6   thorpej #define	VDR_VTYPE	0x0000ffff	/* VLAN type field */
    662   1.6   thorpej 
    663  1.16    dyoung #define	SIP83820_NS_CCSR	0xcc	/* CLKRUN control/status register (83820) */
    664  1.16    dyoung #if 0
    665   1.6   thorpej #define	CCSR_PMESTS	0x00008000	/* PME status */
    666   1.6   thorpej #define	CCSR_PMEEN	0x00000100	/* PME enable */
    667   1.6   thorpej #define	CCSR_CLKRUN_EN	0x00000001	/* clkrun enable */
    668  1.16    dyoung #endif
    669   1.6   thorpej 
    670   1.6   thorpej #define	SIP_TBICR	0xe0	/* TBI control register */
    671   1.6   thorpej #define	TBICR_MR_LOOPBACK   0x00004000	/* TBI PCS loopback enable */
    672   1.6   thorpej #define	TBICR_MR_AN_ENABLE  0x00001000	/* TBI autonegotiation enable */
    673   1.6   thorpej #define	TBICR_MR_RESTART_AN 0x00000200	/* restart TBI autoneogtiation */
    674   1.6   thorpej 
    675   1.6   thorpej #define	SIP_TBISR	0xe4	/* TBI status register */
    676   1.6   thorpej #define	TBISR_MR_LINK_STATUS 0x00000020	/* TBI link status */
    677   1.6   thorpej #define	TBISR_MR_AN_COMPLETE 0x00000004	/* TBI autonegotiation complete */
    678   1.6   thorpej 
    679   1.6   thorpej #define	SIP_TANAR	0xe8	/* TBI autoneg adv. register */
    680   1.6   thorpej #define	TANAR_NP	0x00008000	/* next page exchange required */
    681   1.6   thorpej #define	TANAR_RF2	0x00002000	/* remote fault 2 */
    682   1.6   thorpej #define	TANAR_RF1	0x00001000	/* remote fault 1 */
    683   1.6   thorpej #define	TANAR_PS2	0x00000100	/* pause encoding 2 */
    684   1.6   thorpej #define	TANAR_PS1	0x00000080	/* pause encoding 1 */
    685   1.6   thorpej #define	TANAR_HALF_DUP	0x00000040	/* adv. half duplex */
    686   1.6   thorpej #define	TANAR_FULL_DUP	0x00000020	/* adv. full duplex */
    687   1.6   thorpej 
    688   1.6   thorpej #define	SIP_TANLPAR	0xec	/* TBI autoneg link partner ability register */
    689   1.6   thorpej 	/* See TANAR bits */
    690   1.6   thorpej 
    691   1.6   thorpej #define	SIP_TANER	0xf0	/* TBI autoneg expansion register */
    692   1.6   thorpej #define	TANER_NPA	0x00000004	/* we support next page function */
    693   1.6   thorpej #define	TANER_PR	0x00000002	/* page received from link partner */
    694   1.6   thorpej 
    695   1.6   thorpej #define	SIP_TESR	0xf4	/* TBI extended status register */
    696   1.6   thorpej #define	TESR_1000FDX	0x00008000	/* we support 1000base FDX */
    697   1.6   thorpej #define	TESR_1000HDX	0x00004000	/* we support 1000base HDX */
    698  1.16    dyoung /* #else */
    699   1.1   thorpej #define	SIP_PMCTL	0xb0	/* power management control register */
    700   1.1   thorpej #define	PMCTL_GATECLK	0x80000000	/* gate dual clock enable */
    701   1.1   thorpej #define	PMCTL_WAKEALL	0x40000000	/* wake on all Rx OK */
    702   1.1   thorpej #define	PMCTL_FRM3ACS	0x04000000	/* 3rd wake-up frame access */
    703   1.1   thorpej #define	PMCTL_FRM2ACS	0x02000000	/* 2nd wake-up frame access */
    704   1.1   thorpej #define	PMCTL_FRM1ACS	0x01000000	/* 1st wake-up frame access */
    705   1.1   thorpej #define	PMCTL_FRM3EN	0x00400000	/* 3rd wake-up frame match enable */
    706   1.1   thorpej #define	PMCTL_FRM2EN	0x00200000	/* 2nd wake-up frame match enable */
    707   1.1   thorpej #define	PMCTL_FRM1EN	0x00100000	/* 1st wake-up frame match enable */
    708   1.1   thorpej #define	PMCTL_ALGORITHM	0x00000800	/* Magic Packet match algorithm */
    709   1.1   thorpej #define	PMCTL_MAGICPKT	0x00000400	/* Magic Packet match enable */
    710   1.1   thorpej #define	PMCTL_LINKON	0x00000002	/* link on monitor enable */
    711   1.1   thorpej #define	PMCTL_LINKLOSS	0x00000001	/* link loss monitor enable */
    712   1.1   thorpej 
    713   1.1   thorpej #define	SIP_PMEVT	0xb4	/* power management wake-up evnt reg */
    714   1.1   thorpej #define	PMEVT_ALLFRMMAT	0x40000000	/* receive packet ok */
    715   1.1   thorpej #define	PMEVT_FRM3MAT	0x04000000	/* match 3rd wake-up frame */
    716   1.1   thorpej #define	PMEVT_FRM2MAT	0x02000000	/* match 2nd wake-up frame */
    717   1.1   thorpej #define	PMEVT_FRM1MAT	0x01000000	/* match 1st wake-up frame */
    718   1.1   thorpej #define	PMEVT_MAGICPKT	0x00000400	/* Magic Packet */
    719   1.1   thorpej #define	PMEVT_ONEVT	0x00000002	/* link on event */
    720   1.1   thorpej #define	PMEVT_LOSSEVT	0x00000001	/* link loss event */
    721   1.1   thorpej 
    722   1.1   thorpej #define	SIP_WAKECRC	0xbc	/* wake-up frame CRC register */
    723   1.1   thorpej 
    724   1.1   thorpej #define	SIP_WAKEMASK0	0xc0	/* wake-up frame mask registers */
    725   1.1   thorpej #define	SIP_WAKEMASK1	0xc4
    726   1.1   thorpej #define	SIP_WAKEMASK2	0xc8
    727   1.1   thorpej #define	SIP_WAKEMASK3	0xcc
    728   1.1   thorpej #define	SIP_WAKEMASK4	0xe0
    729   1.5    briggs #define	SIP_WAKEMASK5	0xe4
    730   1.1   thorpej #define	SIP_WAKEMASK6	0xe8
    731   1.1   thorpej #define	SIP_WAKEMASK7	0xec
    732  1.16    dyoung /* #endif DP83820 */
    733   1.8   thorpej 
    734   1.8   thorpej /*
    735   1.8   thorpej  * Revision codes for the SiS 630 chipset built-in Ethernet.
    736   1.8   thorpej  */
    737   1.9   thorpej #define	SIS_REV_900B	0x03
    738   1.8   thorpej #define	SIS_REV_630E	0x81
    739   1.8   thorpej #define	SIS_REV_630S	0x82
    740   1.8   thorpej #define	SIS_REV_630EA1	0x83
    741  1.10    briggs #define	SIS_REV_630ET	0x84
    742   1.9   thorpej #define	SIS_REV_635	0x90	/* same for 735 (745?) */
    743  1.13      cube #define	SIS_REV_960	0x91
    744  1.13      cube 
    745  1.13      cube /*
    746  1.13      cube  * MII operations for recent SiS chipsets
    747  1.13      cube  */
    748  1.13      cube #define	SIS_MII_STARTDELIM	0x01
    749  1.13      cube #define	SIS_MII_READOP		0x02
    750  1.13      cube #define	SIS_MII_WRITEOP		0x01
    751  1.13      cube #define	SIS_MII_TURNAROUND	0x02
    752   1.1   thorpej 
    753   1.1   thorpej /*
    754   1.1   thorpej  * Serial EEPROM opcodes, including the start bit.
    755   1.1   thorpej  */
    756   1.1   thorpej #define	SIP_EEPROM_OPC_ERASE	0x04
    757   1.1   thorpej #define	SIP_EEPROM_OPC_WRITE	0x05
    758   1.1   thorpej #define	SIP_EEPROM_OPC_READ	0x06
    759   1.1   thorpej 
    760   1.1   thorpej /*
    761   1.5    briggs  * Serial EEPROM address map (byte address) for the SiS900.
    762   1.1   thorpej  */
    763   1.1   thorpej #define	SIP_EEPROM_SIGNATURE	0x00	/* SiS 900 signature */
    764   1.1   thorpej #define	SIP_EEPROM_MASK		0x02	/* `enable' mask */
    765   1.1   thorpej #define	SIP_EEPROM_VENDOR_ID	0x04	/* PCI vendor ID */
    766   1.1   thorpej #define	SIP_EEPROM_DEVICE_ID	0x06	/* PCI device ID */
    767   1.1   thorpej #define	SIP_EEPROM_SUBVENDOR_ID	0x08	/* PCI subvendor ID */
    768   1.1   thorpej #define	SIP_EEPROM_SUBSYSTEM_ID	0x0a	/* PCI subsystem ID */
    769   1.1   thorpej #define	SIP_EEPROM_PMC		0x0c	/* PCI power management capabilities */
    770   1.1   thorpej #define	SIP_EEPROM_reserved	0x0e	/* reserved */
    771   1.1   thorpej #define	SIP_EEPROM_ETHERNET_ID0	0x10	/* Ethernet address 0, 1 */
    772   1.1   thorpej #define	SIP_EEPROM_ETHERNET_ID1	0x12	/* Ethernet address 2, 3 */
    773   1.1   thorpej #define	SIP_EEPROM_ETHERNET_ID2	0x14	/* Ethernet address 4, 5 */
    774   1.1   thorpej #define	SIP_EEPROM_CHECKSUM	0x16	/* checksum */
    775   1.5    briggs 
    776   1.5    briggs /*
    777   1.5    briggs  * Serial EEPROM data (byte addresses) for the DP83815.
    778   1.5    briggs  */
    779   1.5    briggs #define	SIP_DP83815_EEPROM_CHECKSUM	0x16	/* checksum */
    780   1.5    briggs #define	SIP_DP83815_EEPROM_LENGTH	0x18	/* length of EEPROM data */
    781   1.6   thorpej 
    782   1.6   thorpej /*
    783   1.6   thorpej  * Serial EEPROM data (byte addresses) for the DP83820.
    784   1.6   thorpej  */
    785   1.7   thorpej #define	SIP_DP83820_EEPROM_SUBSYSTEM_ID	0x00	/* PCI subsystem ID */
    786   1.7   thorpej #define	SIP_DP83820_EEPROM_SUBVENDOR_ID	0x02	/* PCI subvendor ID */
    787   1.7   thorpej #define	SIP_DP83820_EEPROM_CFGINT	0x04	/* PCI INT [31:16] */
    788  1.11   thorpej #define	SIP_DP83820_EEPROM_CONFIG0	0x06	/* configuration word 0 */
    789  1.11   thorpej #define	SIP_DP83820_EEPROM_CONFIG1	0x08	/* configuration word 1 */
    790  1.11   thorpej #define	SIP_DP83820_EEPROM_CONFIG2	0x0a	/* configuration word 2 */
    791  1.11   thorpej #define	SIP_DP83820_EEPROM_CONFIG3	0x0c	/* configuration word 3 */
    792   1.7   thorpej #define	SIP_DP83820_EEPROM_SOPAS0	0x0e	/* SecureOn [47:32] */
    793   1.7   thorpej #define	SIP_DP83820_EEPROM_SOPAS1	0x10	/* SecureOn [31:16] */
    794   1.7   thorpej #define	SIP_DP83820_EEPROM_SOPAS2	0x12	/* SecureOn [15:0] */
    795   1.7   thorpej #define	SIP_DP83820_EEPROM_PMATCH0	0x14	/* MAC [47:32] */
    796   1.7   thorpej #define	SIP_DP83820_EEPROM_PMATCH1	0x16	/* MAC [31:16] */
    797   1.7   thorpej #define	SIP_DP83820_EEPROM_PMATCH2	0x18	/* MAC [15:0] */
    798   1.7   thorpej #define	SIP_DP83820_EEPROM_CHECKSUM	0x1a	/* checksum */
    799   1.7   thorpej #define	SIP_DP83820_EEPROM_LENGTH	0x1c	/* length of EEPROM data */
    800  1.11   thorpej 
    801  1.11   thorpej #define	DP83820_CONFIG2_CFG_EXT_125	(1U << 0)
    802  1.11   thorpej #define	DP83820_CONFIG2_CFG_M64ADDR	(1U << 1)
    803  1.11   thorpej #define	DP83820_CONFIG2_CFG_DATA64_EN	(1U << 2)
    804  1.11   thorpej #define	DP83820_CONFIG2_CFG_T64ADDR	(1U << 3)
    805  1.11   thorpej #define	DP83820_CONFIG2_CFG_MWI_DIS	(1U << 4)
    806  1.11   thorpej #define	DP83820_CONFIG2_CFG_MRM_DIS	(1U << 5)
    807  1.11   thorpej #define	DP83820_CONFIG2_CFG_MODE_1000	(1U << 7)
    808  1.11   thorpej #define	DP83820_CONFIG2_CFG_TBI_EN	(1U << 9)
    809   1.1   thorpej 
    810   1.1   thorpej #endif /* _DEV_PCI_IF_SIPREG_H_ */
    811