Home | History | Annotate | Line # | Download | only in pci
if_sipreg.h revision 1.7
      1  1.7  thorpej /*	$NetBSD: if_sipreg.h,v 1.7 2001/05/18 02:03:54 thorpej Exp $	*/
      2  1.6  thorpej 
      3  1.6  thorpej /*-
      4  1.6  thorpej  * Copyright (c) 2001 The NetBSD Foundation, Inc.
      5  1.6  thorpej  * All rights reserved.
      6  1.6  thorpej  *
      7  1.6  thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8  1.6  thorpej  * by Jason R. Thorpe.
      9  1.6  thorpej  *
     10  1.6  thorpej  * Redistribution and use in source and binary forms, with or without
     11  1.6  thorpej  * modification, are permitted provided that the following conditions
     12  1.6  thorpej  * are met:
     13  1.6  thorpej  * 1. Redistributions of source code must retain the above copyright
     14  1.6  thorpej  *    notice, this list of conditions and the following disclaimer.
     15  1.6  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     16  1.6  thorpej  *    notice, this list of conditions and the following disclaimer in the
     17  1.6  thorpej  *    documentation and/or other materials provided with the distribution.
     18  1.6  thorpej  * 3. All advertising materials mentioning features or use of this software
     19  1.6  thorpej  *    must display the following acknowledgement:
     20  1.6  thorpej  *	This product includes software developed by the NetBSD
     21  1.6  thorpej  *	Foundation, Inc. and its contributors.
     22  1.6  thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23  1.6  thorpej  *    contributors may be used to endorse or promote products derived
     24  1.6  thorpej  *    from this software without specific prior written permission.
     25  1.6  thorpej  *
     26  1.6  thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27  1.6  thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28  1.6  thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29  1.6  thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30  1.6  thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31  1.6  thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32  1.6  thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33  1.6  thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34  1.6  thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35  1.6  thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36  1.6  thorpej  * POSSIBILITY OF SUCH DAMAGE.
     37  1.6  thorpej  */
     38  1.1  thorpej 
     39  1.1  thorpej /*-
     40  1.1  thorpej  * Copyright (c) 1999 Network Computer, Inc.
     41  1.1  thorpej  * All rights reserved.
     42  1.1  thorpej  *
     43  1.1  thorpej  * Redistribution and use in source and binary forms, with or without
     44  1.1  thorpej  * modification, are permitted provided that the following conditions
     45  1.1  thorpej  * are met:
     46  1.1  thorpej  * 1. Redistributions of source code must retain the above copyright
     47  1.1  thorpej  *    notice, this list of conditions and the following disclaimer.
     48  1.1  thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     49  1.1  thorpej  *    notice, this list of conditions and the following disclaimer in the
     50  1.1  thorpej  *    documentation and/or other materials provided with the distribution.
     51  1.1  thorpej  * 3. Neither the name of Network Computer, Inc. nor the names of its
     52  1.1  thorpej  *    contributors may be used to endorse or promote products derived
     53  1.1  thorpej  *    from this software without specific prior written permission.
     54  1.1  thorpej  *
     55  1.1  thorpej  * THIS SOFTWARE IS PROVIDED BY NETWORK COMPUTER, INC. AND CONTRIBUTORS
     56  1.1  thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     57  1.1  thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     58  1.1  thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     59  1.1  thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     60  1.1  thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     61  1.1  thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     62  1.1  thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     63  1.1  thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     64  1.1  thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     65  1.1  thorpej  * POSSIBILITY OF SUCH DAMAGE.
     66  1.1  thorpej  */
     67  1.1  thorpej 
     68  1.1  thorpej #ifndef _DEV_PCI_IF_SIPREG_H_
     69  1.1  thorpej #define	_DEV_PCI_IF_SIPREG_H_
     70  1.1  thorpej 
     71  1.1  thorpej /*
     72  1.3  thorpej  * Register description for the Silicon Integrated Systems SiS 900,
     73  1.6  thorpej  * SiS 7016, National Semiconductor DP83815 10/100, and National
     74  1.6  thorpej  * Semiconduction DP83820 10/100/1000 PCI Ethernet controller.
     75  1.1  thorpej  *
     76  1.1  thorpej  * Written by Jason R. Thorpe for Network Computer, Inc.
     77  1.1  thorpej  */
     78  1.1  thorpej 
     79  1.1  thorpej /*
     80  1.1  thorpej  * Transmit FIFO size.  Used to compute the transmit drain threshold.
     81  1.1  thorpej  *
     82  1.1  thorpej  * The transmit FIFO is arranged as a 512 32-bit memory array.
     83  1.1  thorpej  */
     84  1.1  thorpej #define	SIP_TXFIFO_SIZE	(512 * 4)
     85  1.1  thorpej 
     86  1.1  thorpej /*
     87  1.1  thorpej  * The SiS900 uses a single descriptor format for both transmit
     88  1.1  thorpej  * and receive descriptor chains.
     89  1.6  thorpej  *
     90  1.6  thorpej  * Note the DP83820 can use 64-bit DMA addresses for link and bufptr.
     91  1.6  thorpej  * However, we do not yet support that.
     92  1.6  thorpej  *
     93  1.6  thorpej  * For transmit, buffers need not be aligned.  For receive, buffers
     94  1.6  thorpej  * must be aligned to 4-byte (8-byte on DP83820) boundaries.
     95  1.1  thorpej  */
     96  1.1  thorpej struct sip_desc {
     97  1.6  thorpej #ifdef DP83820
     98  1.6  thorpej 	u_int32_t	sipd_link;	/* link to next descriptor */
     99  1.6  thorpej 	u_int32_t	sipd_bufptr;	/* pointer to DMA segment */
    100  1.6  thorpej 	u_int32_t	sipd_cmdsts;	/* command/status word */
    101  1.6  thorpej 	u_int32_t	sipd_extsts;	/* extended status */
    102  1.6  thorpej #else
    103  1.1  thorpej 	u_int32_t	sipd_link;	/* link to next descriptor */
    104  1.1  thorpej 	u_int32_t	sipd_cmdsts;	/* command/status word */
    105  1.1  thorpej 	u_int32_t	sipd_bufptr;	/* pointer to DMA segment */
    106  1.6  thorpej #endif /* DP83820 */
    107  1.1  thorpej };
    108  1.1  thorpej 
    109  1.1  thorpej /*
    110  1.1  thorpej  * CMDSTS bits common to transmit and receive.
    111  1.1  thorpej  */
    112  1.1  thorpej #define	CMDSTS_OWN	0x80000000	/* owned by consumer */
    113  1.1  thorpej #define	CMDSTS_MORE	0x40000000	/* more descriptors */
    114  1.1  thorpej #define	CMDSTS_INTR	0x20000000	/* interrupt when ownership changes */
    115  1.1  thorpej #define	CMDSTS_SUPCRC	0x10000000	/* suppress CRC */
    116  1.1  thorpej #define	CMDSTS_OK	0x08000000	/* packet ok */
    117  1.6  thorpej #ifdef DP83820
    118  1.6  thorpej #define	CMDSTS_SIZE_MASK 0x0000ffff	/* packet size */
    119  1.6  thorpej #else
    120  1.1  thorpej #define	CMDSTS_SIZE_MASK 0x000007ff	/* packet size */
    121  1.6  thorpej #endif /* DP83820 */
    122  1.1  thorpej 
    123  1.1  thorpej #define	CMDSTS_SIZE(x)	((x) & CMDSTS_SIZE_MASK)
    124  1.1  thorpej 
    125  1.1  thorpej /*
    126  1.1  thorpej  * CMDSTS bits for transmit.
    127  1.1  thorpej  */
    128  1.1  thorpej #define	CMDSTS_Tx_TXA	0x04000000	/* transmit abort */
    129  1.1  thorpej #define	CMDSTS_Tx_TFU	0x02000000	/* transmit FIFO underrun */
    130  1.1  thorpej #define	CMDSTS_Tx_CRS	0x01000000	/* carrier sense lost */
    131  1.1  thorpej #define	CMDSTS_Tx_TD	0x00800000	/* transmit deferred */
    132  1.1  thorpej #define	CMDSTS_Tx_ED	0x00400000	/* excessive deferral */
    133  1.1  thorpej #define	CMDSTS_Tx_OWC	0x00200000	/* out of window collision */
    134  1.1  thorpej #define	CMDSTS_Tx_EC	0x00100000	/* excessive collisions */
    135  1.1  thorpej #define	CMDSTS_Tx_CCNT	0x000f0000	/* collision count */
    136  1.1  thorpej 
    137  1.1  thorpej #define	CMDSTS_COLLISIONS(x)	(((x) & CMDSTS_Tx_CCNT) >> 16)
    138  1.1  thorpej 
    139  1.1  thorpej /*
    140  1.1  thorpej  * CMDSTS bits for receive.
    141  1.1  thorpej  */
    142  1.1  thorpej #define	CMDSTS_Rx_RXA	0x04000000	/* receive abort */
    143  1.1  thorpej #define	CMDSTS_Rx_RXO	0x02000000	/* receive overrun */
    144  1.1  thorpej #define	CMDSTS_Rx_DEST	0x01800000	/* destination class */
    145  1.1  thorpej #define	CMDSTS_Rx_LONG	0x00400000	/* packet too long */
    146  1.1  thorpej #define	CMDSTS_Rx_RUNT	0x00200000	/* runt packet */
    147  1.1  thorpej #define	CMDSTS_Rx_ISE	0x00100000	/* invalid symbol error */
    148  1.1  thorpej #define	CMDSTS_Rx_CRCE	0x00080000	/* CRC error */
    149  1.1  thorpej #define	CMDSTS_Rx_FAE	0x00040000	/* frame alignment error */
    150  1.1  thorpej #define	CMDSTS_Rx_LBP	0x00020000	/* loopback packet */
    151  1.6  thorpej #ifdef DP83820
    152  1.6  thorpej #define	CMDSTS_Rx_IRL	0x00010000	/* in-range length error */
    153  1.6  thorpej #else
    154  1.1  thorpej #define	CMDSTS_Rx_COL	0x00010000	/* collision activity */
    155  1.6  thorpej #endif /* DP83820 */
    156  1.1  thorpej 
    157  1.1  thorpej #define	CMDSTS_Rx_DEST_REJ 0x00000000	/* packet rejected */
    158  1.1  thorpej #define	CMDSTS_Rx_DEST_STA 0x00800000	/* matched station address */
    159  1.1  thorpej #define	CMDSTS_Rx_DEST_MUL 0x01000000	/* multicast address */
    160  1.1  thorpej #define	CMDSTS_Rx_DEST_BRD 0x01800000	/* broadcast address */
    161  1.1  thorpej 
    162  1.6  thorpej #ifdef DP83820
    163  1.6  thorpej /*
    164  1.6  thorpej  * EXTSTS bits.
    165  1.6  thorpej  */
    166  1.6  thorpej #define	EXTSTS_Rx_UDPERR 0x00400000	/* UDP checksum error */
    167  1.6  thorpej #define	EXTSTS_UDPPKT	 0x00200000	/* perform UDP checksum */
    168  1.6  thorpej #define	EXTSTS_Rx_TCPERR 0x00100000	/* TCP checksum error */
    169  1.6  thorpej #define	EXTSTS_TCPPKT	 0x00080000	/* perform TCP checksum */
    170  1.6  thorpej #define	EXTSTS_Rx_IPERR	 0x00040000	/* IP header checksum error */
    171  1.6  thorpej #define	EXTSTS_IPPKT	 0x00020000	/* perform IP header checksum */
    172  1.6  thorpej #define	EXTSTS_VPKT	 0x00010000	/* insert VLAN tag */
    173  1.6  thorpej #define	EXTSTS_VTCI	 0x0000ffff	/* VLAN tag control information */
    174  1.6  thorpej #endif /* DP83820 */
    175  1.6  thorpej 
    176  1.1  thorpej /*
    177  1.1  thorpej  * PCI Configuration space registers.
    178  1.1  thorpej  */
    179  1.1  thorpej #define	SIP_PCI_CFGIOA	(PCI_MAPREG_START + 0x00)
    180  1.1  thorpej 
    181  1.1  thorpej #define	SIP_PCI_CFGMA	(PCI_MAPREG_START + 0x04)
    182  1.1  thorpej 
    183  1.6  thorpej #ifdef DP83820
    184  1.6  thorpej #define	SIP_PCI_CFGMA1	(PCI_MAPREG_START + 0x08)
    185  1.6  thorpej #endif /* DP83820 */
    186  1.6  thorpej 
    187  1.1  thorpej #define	SIP_PCI_CFGEROMA 0x30		/* expansion ROM address */
    188  1.1  thorpej 
    189  1.1  thorpej #define	SIP_PCI_CFGPMC	 0x40		/* power management cap. */
    190  1.1  thorpej 
    191  1.1  thorpej #define	SIP_PCI_CFGPMCSR 0x44		/* power management ctl. */
    192  1.1  thorpej 
    193  1.1  thorpej /*
    194  1.1  thorpej  * MAC Operation Registers
    195  1.1  thorpej  */
    196  1.1  thorpej #define	SIP_CR		0x00	/* command register */
    197  1.6  thorpej #ifdef DP83820
    198  1.6  thorpej #define	CR_RXPRI3	0x00010000	/* Rx priority queue select */
    199  1.6  thorpej #define	CR_RXPRI2	0x00008000	/* Rx priority queue select */
    200  1.6  thorpej #define	CR_RXPRI1	0x00004000	/* Rx priority queue select */
    201  1.6  thorpej #define	CR_RXPRI0	0x00002000	/* Rx priority queue select */
    202  1.6  thorpej #define	CR_TXPRI3	0x00001000	/* Tx priority queue select */
    203  1.6  thorpej #define	CR_TXPRI2	0x00000800	/* Tx priority queue select */
    204  1.6  thorpej #define	CR_TXPRI1	0x00000400	/* Tx priority queue select */
    205  1.6  thorpej #define	CR_TXPRI0	0x00000200	/* Tx priority queue select */
    206  1.6  thorpej #endif /* DP83820 */
    207  1.1  thorpej #define	CR_RST		0x00000100	/* software reset */
    208  1.1  thorpej #define	CR_SWI		0x00000080	/* software interrupt */
    209  1.1  thorpej #define	CR_RXR		0x00000020	/* receiver reset */
    210  1.1  thorpej #define	CR_TXR		0x00000010	/* transmit reset */
    211  1.1  thorpej #define	CR_RXD		0x00000008	/* receiver disable */
    212  1.1  thorpej #define	CR_RXE		0x00000004	/* receiver enable */
    213  1.1  thorpej #define	CR_TXD		0x00000002	/* transmit disable */
    214  1.1  thorpej #define	CR_TXE		0x00000001	/* transmit enable */
    215  1.1  thorpej 
    216  1.1  thorpej #define	SIP_CFG		0x04	/* configuration register */
    217  1.3  thorpej #define	CFG_LNKSTS	0x80000000	/* link status (83815) */
    218  1.6  thorpej #ifdef DP83820
    219  1.6  thorpej #define	CFG_SPEED1000	0x40000000	/* 1000Mb/s input pin */
    220  1.6  thorpej #define	CFG_SPEED100	0x20000000	/* 100Mb/s input pin */
    221  1.6  thorpej #define	CFG_DUPSTS	0x10000000	/* full-duplex status */
    222  1.6  thorpej #define	CFG_TBI_EN	0x01000000	/* ten-bit interface enable */
    223  1.6  thorpej #define	CFG_MODE_1000	0x00400000	/* 1000Mb/s mode enable */
    224  1.6  thorpej #define	CFG_PINT_DUP	0x00100000	/* interrupt on PHY DUP change */
    225  1.6  thorpej #define	CFG_PINT_LNK	0x00080000	/* interrupt on PHY LNK change */
    226  1.6  thorpej #define	CFG_PINT_SPD	0x00040000	/* interrupt on PHY SPD change */
    227  1.6  thorpej #define	CFG_TMRTEST	0x00020000	/* timer test mode */
    228  1.6  thorpej #define	CFG_MRM_DIS	0x00010000	/* MRM disable */
    229  1.6  thorpej #define	CFG_MWI_DIS	0x00008000	/* MWI disable */
    230  1.6  thorpej #define	CFG_T64ADDR	0x00004000	/* target 64-bit addressing enable */
    231  1.6  thorpej #define	CFG_PCI64_DET	0x00002000	/* 64-bit PCI bus detected */
    232  1.6  thorpej #define	CFG_DATA64_EN	0x00001000	/* 64-bit data enable */
    233  1.6  thorpej #define	CFG_M64ADDR	0x00000800	/* master 64-bit addressing enable */
    234  1.6  thorpej #else
    235  1.3  thorpej #define	CFG_SPEED100	0x40000000	/* 100Mb/s (83815) */
    236  1.3  thorpej #define	CFG_FDUP	0x20000000	/* full duplex (83815) */
    237  1.3  thorpej #define	CFG_POL		0x10000000	/* 10Mb/s polarity (83815) */
    238  1.3  thorpej #define	CFG_ANEG_DN	0x08000000	/* autonegotiation done (83815) */
    239  1.3  thorpej #define	CFG_PHY_CFG	0x00fc0000	/* PHY configuration (83815) */
    240  1.3  thorpej #define	CFG_PINT_ACEN	0x00020000	/* PHY interrupt auto clear (83815) */
    241  1.3  thorpej #define	CFG_PAUSE_ADV	0x00010000	/* pause advertise (83815) */
    242  1.3  thorpej #define	CFG_ANEG_SEL	0x0000e000	/* autonegotiation select (83815) */
    243  1.6  thorpej #endif /* DP83820 */
    244  1.3  thorpej #define	CFG_PHY_RST	0x00000400	/* PHY reset (83815) */
    245  1.3  thorpej #define	CFG_PHY_DIS	0x00000200	/* PHY disable (83815) */
    246  1.6  thorpej #ifdef DP83820
    247  1.6  thorpej #define	CFG_EXTSTS_EN	0x00000100	/* extended status enable */
    248  1.6  thorpej #else
    249  1.3  thorpej #define	CFG_EUPHCOMP	0x00000100	/* 83810 descriptor compat (83815) */
    250  1.6  thorpej #endif /* DP83820 */
    251  1.1  thorpej #define	CFG_REQALG	0x00000080	/* PCI bus request alg. */
    252  1.1  thorpej #define	CFG_SB		0x00000040	/* single backoff */
    253  1.1  thorpej #define	CFG_POW		0x00000020	/* program out of window timer */
    254  1.1  thorpej #define	CFG_EXD		0x00000010	/* excessive defferal timer disable */
    255  1.1  thorpej #define	CFG_PESEL	0x00000008	/* parity error detection action */
    256  1.6  thorpej #ifdef DP83820
    257  1.6  thorpej #define	CFG_BROM_DIS	0x00000004	/* boot ROM disable */
    258  1.6  thorpej #define	CFG_EXT_125	0x00000002	/* external 125MHz reference select */
    259  1.6  thorpej #endif /* DP83820 */
    260  1.1  thorpej #define	CFG_BEM		0x00000001	/* big-endian mode */
    261  1.1  thorpej 
    262  1.1  thorpej #define	SIP_EROMAR	0x08	/* EEPROM access register */
    263  1.6  thorpej #ifdef DP83820
    264  1.6  thorpej #define	EROMAR_MDC	0x00000040	/* MII clock */
    265  1.7  thorpej #define	EROMAR_MDDIR	0x00000020	/* MII direction (1 == MAC->PHY) */
    266  1.6  thorpej #define	EROMAR_MDIO	0x00000010	/* MII data */
    267  1.6  thorpej #endif /* DP83820 */
    268  1.1  thorpej #define	EROMAR_EECS	0x00000008	/* chip select */
    269  1.1  thorpej #define	EROMAR_EESK	0x00000004	/* clock */
    270  1.1  thorpej #define	EROMAR_EEDO	0x00000002	/* data out */
    271  1.1  thorpej #define	EROMAR_EEDI	0x00000001	/* data in */
    272  1.1  thorpej 
    273  1.1  thorpej #define	SIP_PTSCR	0x0c	/* PCI test control register */
    274  1.6  thorpej #ifdef DP83820
    275  1.6  thorpej #define	PTSCR_RBIST_RST	    0x00002000	/* SRAM BIST reset */
    276  1.6  thorpej #define	PTSCR_RBIST_EN	    0x00000400	/* SRAM BIST enable */
    277  1.6  thorpej #define	PTSCR_RBIST_DONE    0x00000200	/* SRAM BIST done */
    278  1.6  thorpej #define	PTSCR_RBIST_RX1FAIL 0x00000100	/* Rx status FIFO BIST fail */
    279  1.6  thorpej #define	PTSCR_RBIST_RX0FAIL 0x00000080	/* Rx data FIFO BIST fail */
    280  1.6  thorpej #define	PTSCR_RBIST_TX0FAIL 0x00000020	/* Tx data FIFO BIST fail */
    281  1.6  thorpej #define	PTSCR_RBIST_HFFAIL  0x00000010	/* hash filter BIST fail */
    282  1.6  thorpej #define	PTSCR_RBIST_RXFAIL  0x00000008	/* Rx filter BIST failed */
    283  1.6  thorpej #define	PTSCR_EELOAD_EN	    0x00000004	/* EEPROM load initiate */
    284  1.6  thorpej #define	PTSCR_EEBIST_EN	    0x00000002	/* EEPROM BIST enable */
    285  1.6  thorpej #define	PTSCR_EEBIST_FAIL   0x00000001	/* EEPROM BIST failed */
    286  1.6  thorpej #else
    287  1.1  thorpej #define	PTSCR_DIS_TEST	0x40000000	/* discard timer test mode */
    288  1.1  thorpej #define	PTSCR_EROM_TACC	0x0f000000	/* boot rom access time */
    289  1.1  thorpej #define	PTSCR_TRRAMADR	0x001ff000	/* TX/RX RAM address */
    290  1.1  thorpej #define	PTSCR_BMTEN	0x00000200	/* bus master test enable */
    291  1.1  thorpej #define	PTSCR_RRTMEN	0x00000080	/* receive RAM test mode enable */
    292  1.1  thorpej #define	PTSCR_TRTMEN	0x00000040	/* transmit RAM test mode enable */
    293  1.1  thorpej #define	PTSCR_SRTMEN	0x00000020	/* status RAM test mode enable */
    294  1.1  thorpej #define	PTSCR_SRAMADR	0x0000001f	/* status RAM address */
    295  1.6  thorpej #endif /* DP83820 */
    296  1.1  thorpej 
    297  1.1  thorpej #define	SIP_ISR		0x10	/* interrupt status register */
    298  1.6  thorpej #ifdef DP83820
    299  1.6  thorpej #define	ISR_TXDESC3	0x40000000	/* Tx queue 3 */
    300  1.6  thorpej #define	ISR_TXDESC2	0x20000000	/* Tx queue 2 */
    301  1.6  thorpej #define	ISR_TXDESC1	0x10000000	/* Tx queue 1 */
    302  1.6  thorpej #define	ISR_TXDESC0	0x08000000	/* Tx queue 0 */
    303  1.6  thorpej #define	ISR_RXDESC3	0x04000000	/* Rx queue 3 */
    304  1.6  thorpej #define	ISR_RXDESC2	0x02000000	/* Rx queue 2 */
    305  1.6  thorpej #define	ISR_RXDESC1	0x01000000	/* Rx queue 1 */
    306  1.6  thorpej #define	ISR_RXDESC0	0x00800000	/* Rx queue 0 */
    307  1.6  thorpej #define	ISR_TXRCMP	0x00400000	/* transmit reset complete */
    308  1.6  thorpej #define	ISR_RXRCMP	0x00200000	/* receive reset complete */
    309  1.6  thorpej #define	ISR_DPERR	0x00100000	/* detected parity error */
    310  1.6  thorpej #define	ISR_SSERR	0x00080000	/* signalled system error */
    311  1.6  thorpej #define	ISR_RMABT	0x00040000	/* received master abort */
    312  1.6  thorpej #define	ISR_RTABT	0x00020000	/* received target abort */
    313  1.6  thorpej #else
    314  1.1  thorpej #define	ISR_WAKEEVT	0x10000000	/* wake up event */
    315  1.1  thorpej #define	ISR_PAUSE_END	0x08000000	/* end of transmission pause */
    316  1.1  thorpej #define	ISR_PAUSE_ST	0x04000000	/* start of transmission pause */
    317  1.1  thorpej #define	ISR_TXRCMP	0x02000000	/* transmit reset complete */
    318  1.1  thorpej #define	ISR_RXRCMP	0x01000000	/* receive reset complete */
    319  1.1  thorpej #define	ISR_DPERR	0x00800000	/* detected parity error */
    320  1.1  thorpej #define	ISR_SSERR	0x00400000	/* signalled system error */
    321  1.1  thorpej #define	ISR_RMABT	0x00200000	/* received master abort */
    322  1.1  thorpej #define	ISR_RTABT	0x00100000	/* received target abort */
    323  1.6  thorpej #endif /* DP83820 */
    324  1.1  thorpej #define	ISR_RXSOVR	0x00010000	/* Rx status FIFO overrun */
    325  1.1  thorpej #define	ISR_HIBERR	0x00008000	/* high bits error set */
    326  1.6  thorpej #ifdef DP83820
    327  1.6  thorpej #define	ISR_PHY		0x00004000	/* PHY interrupt */
    328  1.6  thorpej #define	ISR_PME		0x00002000	/* power management event */
    329  1.6  thorpej #endif /* DP83820 */
    330  1.1  thorpej #define	ISR_SWI		0x00001000	/* software interrupt */
    331  1.6  thorpej #ifdef DP83820
    332  1.6  thorpej #define	ISR_MIB		0x00000800	/* MIB service */
    333  1.6  thorpej #endif /* DP83820 */
    334  1.1  thorpej #define	ISR_TXURN	0x00000400	/* Tx underrun */
    335  1.1  thorpej #define	ISR_TXIDLE	0x00000200	/* Tx idle */
    336  1.1  thorpej #define	ISR_TXERR	0x00000100	/* Tx error */
    337  1.1  thorpej #define	ISR_TXDESC	0x00000080	/* Tx descriptor interrupt */
    338  1.1  thorpej #define	ISR_TXOK	0x00000040	/* Tx okay */
    339  1.1  thorpej #define	ISR_RXORN	0x00000020	/* Rx overrun */
    340  1.1  thorpej #define	ISR_RXIDLE	0x00000010	/* Rx idle */
    341  1.1  thorpej #define	ISR_RXEARLY	0x00000008	/* Rx early */
    342  1.1  thorpej #define	ISR_RXERR	0x00000004	/* Rx error */
    343  1.1  thorpej #define	ISR_RXDESC	0x00000002	/* Rx descriptor interrupt */
    344  1.1  thorpej #define	ISR_RXOK	0x00000001	/* Rx okay */
    345  1.1  thorpej 
    346  1.1  thorpej #define	SIP_IMR		0x14	/* interrupt mask register */
    347  1.1  thorpej /* See bits in SIP_ISR */
    348  1.1  thorpej 
    349  1.1  thorpej #define	SIP_IER		0x18	/* interrupt enable register */
    350  1.1  thorpej #define	IER_IE		0x00000001	/* master interrupt enable */
    351  1.1  thorpej 
    352  1.6  thorpej #ifdef DP83820
    353  1.6  thorpej #define	SIP_IHR		0x1c	/* interrupt hold-off register */
    354  1.6  thorpej #define	IHR_IHCTL	0x00000100	/* interrupt hold-off control */
    355  1.6  thorpej #define	IHR_IH		0x000000ff	/* interrupt hold-off timer (100us) */
    356  1.6  thorpej #else
    357  1.1  thorpej #define	SIP_ENPHY	0x1c	/* enhanced PHY access register */
    358  1.1  thorpej #define	ENPHY_PHYDATA	0xffff0000	/* PHY data */
    359  1.1  thorpej #define	ENPHY_DATA_SHIFT 16
    360  1.2  thorpej #define	ENPHY_PHYADDR	0x0000f800	/* PHY number (7016 only) */
    361  1.2  thorpej #define	ENPHY_PHYADDR_SHIFT 11
    362  1.1  thorpej #define	ENPHY_REGADDR	0x000007c0	/* PHY register */
    363  1.1  thorpej #define	ENPHY_REGADDR_SHIFT 6
    364  1.1  thorpej #define	ENPHY_RWCMD	0x00000020	/* 1 == read, 0 == write */
    365  1.1  thorpej #define	ENPHY_ACCESS	0x00000010	/* PHY access enable */
    366  1.6  thorpej #endif /* DP83820 */
    367  1.1  thorpej 
    368  1.1  thorpej #define	SIP_TXDP	0x20	/* transmit descriptor pointer reg */
    369  1.1  thorpej 
    370  1.6  thorpej #ifdef DP83820
    371  1.6  thorpej #define	SIP_TXDP_HI	0x24	/* transmit descriptor pointer (high) reg */
    372  1.6  thorpej #endif /* DP83820 */
    373  1.6  thorpej 
    374  1.6  thorpej #ifdef DP83820
    375  1.6  thorpej #define	SIP_TXCFG	0x28	/* transmit configuration register */
    376  1.6  thorpej #else
    377  1.1  thorpej #define	SIP_TXCFG	0x24	/* transmit configuration register */
    378  1.6  thorpej #endif /* DP83820 */
    379  1.1  thorpej #define	TXCFG_CSI	0x80000000	/* carrier sense ignore */
    380  1.1  thorpej #define	TXCFG_HBI	0x40000000	/* heartbeat ignore */
    381  1.1  thorpej #define	TXCFG_MLB	0x20000000	/* MAC loopback */
    382  1.1  thorpej #define	TXCFG_ATP	0x10000000	/* automatic transmit padding */
    383  1.6  thorpej #ifdef DP83820
    384  1.6  thorpej #define	TXCFG_ECRETRY	0x008000000	/* excessive collision retry enable */
    385  1.6  thorpej #define	TXCFG_MXDMA	 0x00700000	/* max DMA burst size */
    386  1.6  thorpej #define	TXCFG_MXDMA_1024 0x00000000	/*    1024 bytes */
    387  1.6  thorpej #define	TXCFG_MXDMA_8	 0x00100000	/*       8 bytes */
    388  1.6  thorpej #define	TXCFG_MXDMA_16	 0x00200000	/*      16 bytes */
    389  1.6  thorpej #define	TXCFG_MXDMA_32	 0x00300000	/*      32 bytes */
    390  1.6  thorpej #define	TXCFG_MXDMA_64	 0x00400000	/*      64 bytes */
    391  1.6  thorpej #define	TXCFG_MXDMA_128	 0x00500000	/*     128 bytes */
    392  1.6  thorpej #define	TXCFG_MXDMA_256	 0x00600000	/*     256 bytes */
    393  1.6  thorpej #define	TXCFG_MXDMA_512	 0x00700000	/*     512 bytes */
    394  1.6  thorpej #define	TXCFG_BRST_DIS	0x00080000	/* 1000Mb/s burst disable */
    395  1.6  thorpej #define	TXCFG_FLTH	0x0000ff00	/* Fx fill threshold */
    396  1.6  thorpej #define	TXCFG_FLTH_SHIFT 8
    397  1.6  thorpej #define	TXCFG_DRTH	0x000000ff	/* Tx drain threshold */
    398  1.6  thorpej #else
    399  1.1  thorpej #define	TXCFG_MXDMA	0x00700000	/* max DMA burst size */
    400  1.1  thorpej #define	TXCFG_MXDMA_512	0x00000000	/*     512 bytes */
    401  1.1  thorpej #define	TXCFG_MXDMA_4	0x00100000	/*       4 bytes */
    402  1.1  thorpej #define	TXCFG_MXDMA_8	0x00200000	/*       8 bytes */
    403  1.1  thorpej #define	TXCFG_MXDMA_16	0x00300000	/*      16 bytes */
    404  1.1  thorpej #define	TXCFG_MXDMA_32	0x00400000	/*      32 bytes */
    405  1.1  thorpej #define	TXCFG_MXDMA_64	0x00500000	/*      64 bytes */
    406  1.1  thorpej #define	TXCFG_MXDMA_128	0x00600000	/*     128 bytes */
    407  1.1  thorpej #define	TXCFG_MXDMA_256	0x00700000	/*     256 bytes */
    408  1.1  thorpej #define	TXCFG_FLTH	0x00003f00	/* Tx fill threshold */
    409  1.1  thorpej #define	TXCFG_FLTH_SHIFT 8
    410  1.1  thorpej #define	TXCFG_DRTH	0x0000003f	/* Tx drain threshold */
    411  1.6  thorpej #endif /* DP83820 */
    412  1.1  thorpej 
    413  1.6  thorpej #ifdef DP83820
    414  1.6  thorpej #define	SIP_GPIOR	0x2c	/* general purpose i/o register */
    415  1.6  thorpej #define	GPIOR_GP5_IN	0x00004000	/* GP 5 in */
    416  1.6  thorpej #define	GPIOR_GP4_IN	0x00002000	/* GP 4 in */
    417  1.6  thorpej #define	GPIOR_GP3_IN	0x00001000	/* GP 3 in */
    418  1.6  thorpej #define	GPIOR_GP2_IN	0x00000800	/* GP 2 in */
    419  1.6  thorpej #define	GPIOR_GP1_IN	0x00000400	/* GP 1 in */
    420  1.6  thorpej #define	GPIOR_GP5_OE	0x00000200	/* GP 5 out enable */
    421  1.6  thorpej #define	GPIOR_GP4_OE	0x00000100	/* GP 4 out enable */
    422  1.6  thorpej #define	GPIOR_GP3_OE	0x00000080	/* GP 3 out enable */
    423  1.6  thorpej #define	GPIOR_GP2_OE	0x00000040	/* GP 2 out enable */
    424  1.6  thorpej #define	GPIOR_GP1_OE	0x00000020	/* GP 1 out enable */
    425  1.6  thorpej #define	GPIOR_GP5_OUT	0x00000010	/* GP 5 out */
    426  1.6  thorpej #define	GPIOR_GP4_OUT	0x00000008	/* GP 4 out */
    427  1.6  thorpej #define	GPIOR_GP3_OUT	0x00000004	/* GP 3 out */
    428  1.6  thorpej #define	GPIOR_GP2_OUT	0x00000002	/* GP 2 out */
    429  1.6  thorpej #define	GPIOR_GP1_OUT	0x00000001	/* GP 1 out */
    430  1.6  thorpej #endif /* DP83820 */
    431  1.6  thorpej 
    432  1.6  thorpej #define	SIP_RXDP	0x30	/* receive descriptor pointer reg */
    433  1.6  thorpej 
    434  1.6  thorpej #ifdef DP83820
    435  1.6  thorpej #define	SIP_RXDP_HI	0x34	/* receive descriptor pointer (high) reg */
    436  1.6  thorpej #endif /* DP83820 */
    437  1.6  thorpej 
    438  1.6  thorpej #ifdef DP83820
    439  1.6  thorpej #define	SIP_RXCFG	0x38	/* receive configuration register */
    440  1.6  thorpej #else
    441  1.1  thorpej #define	SIP_RXCFG	0x34	/* receive configuration register */
    442  1.6  thorpej #endif
    443  1.1  thorpej #define	RXCFG_AEP	0x80000000	/* accept error packets */
    444  1.1  thorpej #define	RXCFG_ARP	0x40000000	/* accept runt packets */
    445  1.6  thorpej #ifdef DP83820
    446  1.6  thorpej #define	RXCFG_STRIPCRC	0x20000000	/* strip CRC */
    447  1.7  thorpej #endif /* DP83820 */
    448  1.7  thorpej #define	RXCFG_ATX	0x10000000	/* accept transmit packets */
    449  1.7  thorpej #define	RXCFG_AJAB	0x08000000	/* accept jabber packets */
    450  1.7  thorpej #ifdef DP83820
    451  1.6  thorpej #define	RXCFG_AIRL	0x04000000	/* accept in-range length err packets */
    452  1.6  thorpej #define	RXCFG_MXDMA	 0x00700000	/* max DMA burst size */
    453  1.6  thorpej #define	RXCFG_MXDMA_1024 0x00000000	/*    1024 bytes */
    454  1.6  thorpej #define	RXCFG_MXDMA_8	 0x00100000	/*       8 bytes */
    455  1.6  thorpej #define	RXCFG_MXDMA_16	 0x00200000	/*      16 bytes */
    456  1.6  thorpej #define	RXCFG_MXDMA_32	 0x00300000	/*      32 bytes */
    457  1.6  thorpej #define	RXCFG_MXDMA_64	 0x00400000	/*      64 bytes */
    458  1.6  thorpej #define	RXCFG_MXDMA_128	 0x00500000	/*     128 bytes */
    459  1.6  thorpej #define	RXCFG_MXDMA_256	 0x00600000	/*     256 bytes */
    460  1.6  thorpej #define	RXCFG_MXDMA_512	 0x00700000	/*     512 bytes */
    461  1.6  thorpej #else
    462  1.1  thorpej #define	RXCFG_MXDMA	0x00700000	/* max DMA burst size */
    463  1.1  thorpej #define	RXCFG_MXDMA_512	0x00000000	/*     512 bytes */
    464  1.1  thorpej #define	RXCFG_MXDMA_4	0x00100000	/*       4 bytes */
    465  1.1  thorpej #define	RXCFG_MXDMA_8	0x00200000	/*       8 bytes */
    466  1.1  thorpej #define	RXCFG_MXDMA_16	0x00300000	/*      16 bytes */
    467  1.1  thorpej #define	RXCFG_MXDMA_32	0x00400000	/*      32 bytes */
    468  1.1  thorpej #define	RXCFG_MXDMA_64	0x00500000	/*      64 bytes */
    469  1.1  thorpej #define	RXCFG_MXDMA_128	0x00600000	/*     128 bytes */
    470  1.1  thorpej #define	RXCFG_MXDMA_256	0x00700000	/*     256 bytes */
    471  1.6  thorpej #endif /* DP83820 */
    472  1.1  thorpej #define	RXCFG_DRTH	0x0000003e
    473  1.1  thorpej #define	RXCFG_DRTH_SHIFT 1
    474  1.1  thorpej 
    475  1.6  thorpej #ifdef DP83820
    476  1.6  thorpej #define	SIP_PQCR	0x3c	/* priority queueing control register */
    477  1.6  thorpej #define	PQCR_RXPQ_4	0x0000000c	/* 4 Rx queues */
    478  1.6  thorpej #define	PQCR_RXPQ_3	0x00000008	/* 3 Rx queues */
    479  1.6  thorpej #define	PQCR_RXPQ_2	0x00000004	/* 2 Rx queues */
    480  1.6  thorpej #define	PQCR_TXFAIR	0x00000002	/* Tx fairness enable */
    481  1.6  thorpej #define	PQCR_TXPQEN	0x00000001	/* Tx priority queueing enable */
    482  1.6  thorpej #else
    483  1.1  thorpej #define	SIP_FLOWCTL	0x38	/* flow control register */
    484  1.1  thorpej #define	FLOWCTL_PAUSE	0x00000002	/* PAUSE flag */
    485  1.1  thorpej #define	FLOWCTL_FLOWEN	0x00000001	/* enable flow control */
    486  1.1  thorpej 
    487  1.3  thorpej #define	SIP_NS_CCSR	0x3c	/* CLKRUN control/status register (83815) */
    488  1.3  thorpej #define	CCSR_PMESTS	0x00008000	/* PME status */
    489  1.3  thorpej #define	CCSR_PMEEN	0x00000100	/* PME enable */
    490  1.3  thorpej #define	CCSR_CLKRUN_EN	0x00000001	/* clkrun enable */
    491  1.6  thorpej #endif /* DP83820 */
    492  1.3  thorpej 
    493  1.3  thorpej #define	SIP_NS_WCSR	0x40	/* WoL control/status register (83815) */
    494  1.3  thorpej 
    495  1.3  thorpej #define	SIP_NS_PCR	0x44	/* pause control/status register (83815) */
    496  1.3  thorpej 
    497  1.1  thorpej #define	SIP_RFCR	0x48	/* receive filter control register */
    498  1.1  thorpej #define	RFCR_RFEN	0x80000000	/* Rx filter enable */
    499  1.1  thorpej #define	RFCR_AAB	0x40000000	/* accept all broadcast */
    500  1.1  thorpej #define	RFCR_AAM	0x20000000	/* accept all multicast */
    501  1.1  thorpej #define	RFCR_AAP	0x10000000	/* accept all physical */
    502  1.3  thorpej #define	RFCR_APM	0x08000000	/* accept perfect match (83815) */
    503  1.3  thorpej #define	RFCR_APAT	0x07800000	/* accept pattern match (83815) */
    504  1.3  thorpej #define	RFCR_AARP	0x00400000	/* accept ARP (83815) */
    505  1.3  thorpej #define	RFCR_MHEN	0x00200000	/* multicast hash enable (83815) */
    506  1.3  thorpej #define	RFCR_UHEN	0x00100000	/* unicast hash enable (83815) */
    507  1.3  thorpej #define	RFCR_ULM	0x00080000	/* U/L bit mask (83815) */
    508  1.3  thorpej #define	RFCR_NS_RFADDR	0x000003ff	/* Rx filter ext reg address (83815) */
    509  1.1  thorpej #define	RFCR_RFADDR	0x000f0000	/* Rx filter address */
    510  1.1  thorpej #define	RFCR_RFADDR_NODE0 0x00000000	/* node address 1, 0 */
    511  1.1  thorpej #define	RFCR_RFADDR_NODE2 0x00010000	/* node address 3, 2 */
    512  1.1  thorpej #define	RFCR_RFADDR_NODE4 0x00020000	/* node address 5, 4 */
    513  1.1  thorpej #define	RFCR_RFADDR_MC0	  0x00040000	/* multicast hash word 0 */
    514  1.1  thorpej #define	RFCR_RFADDR_MC1	  0x00050000	/* multicast hash word 1 */
    515  1.1  thorpej #define	RFCR_RFADDR_MC2	  0x00060000	/* multicast hash word 2 */
    516  1.1  thorpej #define	RFCR_RFADDR_MC3	  0x00070000	/* multicast hash word 3 */
    517  1.1  thorpej #define	RFCR_RFADDR_MC4	  0x00080000	/* multicast hash word 4 */
    518  1.1  thorpej #define	RFCR_RFADDR_MC5	  0x00090000	/* multicast hash word 5 */
    519  1.1  thorpej #define	RFCR_RFADDR_MC6	  0x000a0000	/* multicast hash word 6 */
    520  1.1  thorpej #define	RFCR_RFADDR_MC7	  0x000b0000	/* multicast hash word 7 */
    521  1.4  thorpej 
    522  1.5   briggs #define	RFCR_NS_RFADDR_PMATCH0	0x0000	/* perfect match octets 1-0 */
    523  1.5   briggs #define	RFCR_NS_RFADDR_PMATCH2	0x0002	/* perfect match octets 3-2 */
    524  1.5   briggs #define	RFCR_NS_RFADDR_PMATCH4	0x0004	/* perfect match octets 5-4 */
    525  1.4  thorpej #define	RFCR_NS_RFADDR_PCOUNT	0x0006	/* pattern count */
    526  1.6  thorpej #ifdef DP83820
    527  1.6  thorpej #define	RFCR_NS_RFADDR_PCOUNT2	0x0008	/* pattern count 2, 3 */
    528  1.6  thorpej #define	RFCR_NS_RFADDR_SOPAS0	0x000a	/* SecureOn 0, 1 */
    529  1.6  thorpej #define	RFCR_NS_RFADDR_SOPAS2	0x000c	/* SecureOn 2, 3 */
    530  1.6  thorpej #define	RFCR_NS_RFADDR_SOPAS4	0x000e	/* SecureOn 4, 5 */
    531  1.7  thorpej #define	RFCR_NS_RFADDR_FILTMEM	0x0100	/* hash memory */
    532  1.7  thorpej #define	RFCR_NS_RFADDR_PATMEM	0x0200	/* pattern memory */
    533  1.6  thorpej #else
    534  1.4  thorpej #define	RFCR_NS_RFADDR_FILTMEM	0x0200	/* filter memory (hash/pattern) */
    535  1.6  thorpej #endif /* DP83820 */
    536  1.1  thorpej 
    537  1.1  thorpej #define	SIP_RFDR	0x4c	/* receive filter data register */
    538  1.3  thorpej #define	RFDR_BMASK	0x00030000	/* byte mask (83815) */
    539  1.1  thorpej #define	RFDR_DATA	0x0000ffff	/* data bits */
    540  1.3  thorpej 
    541  1.3  thorpej #define	SIP_NS_BRAR	0x50	/* boot rom address (83815) */
    542  1.3  thorpej #define	BRAR_AUTOINC	0x80000000	/* autoincrement */
    543  1.3  thorpej #define	BRAR_ADDR	0x0000ffff	/* address */
    544  1.3  thorpej 
    545  1.3  thorpej #define	SIP_NS_BRDR	0x54	/* boot rom data (83815) */
    546  1.3  thorpej 
    547  1.3  thorpej #define	SIP_NS_SRR	0x58	/* silicon revision register (83815) */
    548  1.6  thorpej #ifdef DP83820
    549  1.6  thorpej #define	SRR_REV_B	0x00000103
    550  1.6  thorpej #else
    551  1.3  thorpej #define	SRR_REV_A	0x00000101
    552  1.3  thorpej #define	SRR_REV_B_1	0x00000200
    553  1.3  thorpej #define	SRR_REV_B_2	0x00000201
    554  1.3  thorpej #define	SRR_REV_B_3	0x00000203
    555  1.3  thorpej #define	SRR_REV_C_1	0x00000300
    556  1.3  thorpej #define	SRR_REV_C_2	0x00000302
    557  1.6  thorpej #endif /* DP83820 */
    558  1.3  thorpej 
    559  1.3  thorpej #define	SIP_NS_MIBC	0x5c	/* mib control register (83815) */
    560  1.3  thorpej #define	MIBC_MIBS	0x00000008	/* mib counter strobe */
    561  1.3  thorpej #define	MIBC_ACLR	0x00000004	/* clear all counters */
    562  1.3  thorpej #define	MIBC_FRZ	0x00000002	/* freeze all counters */
    563  1.3  thorpej #define	MIBC_WRN	0x00000001	/* warning test indicator */
    564  1.3  thorpej 
    565  1.3  thorpej #define	SIP_NS_MIB(mibreg)	/* mib data registers (83815) */	\
    566  1.3  thorpej 	(0x60 + (mibreg))
    567  1.3  thorpej #define	MIB_RXErroredPkts	0x00
    568  1.3  thorpej #define	MIB_RXFCSErrors		0x04
    569  1.3  thorpej #define	MIB_RXMsdPktErrors	0x08
    570  1.3  thorpej #define	MIB_RXFAErrors		0x0c
    571  1.3  thorpej #define	MIB_RXSymbolErrors	0x10
    572  1.3  thorpej #define	MIB_RXFrameTooLong	0x14
    573  1.6  thorpej #ifdef DP83820
    574  1.6  thorpej #define	MIB_RXIRLErrors		0x18
    575  1.6  thorpej #define	MIB_RXBadOpcodes	0x1c
    576  1.6  thorpej #define	MIB_RXPauseFrames	0x20
    577  1.6  thorpej #define	MIB_TXPauseFrames	0x24
    578  1.6  thorpej #define	MIB_TXSQEErrors		0x28
    579  1.6  thorpej #else
    580  1.3  thorpej #define	MIB_RXTXSQEErrors	0x18
    581  1.6  thorpej #endif /* DP83820 */
    582  1.3  thorpej 
    583  1.6  thorpej #ifndef DP83820
    584  1.3  thorpej #define	SIP_NS_PHY(miireg)	/* PHY registers (83815) */		\
    585  1.3  thorpej 	(0x80 + ((miireg) << 2))
    586  1.6  thorpej #endif
    587  1.6  thorpej 
    588  1.6  thorpej #ifdef DP83820
    589  1.6  thorpej #define	SIP_TXDP1	0xa0	/* transmit descriptor pointer (pri 1) */
    590  1.6  thorpej 
    591  1.6  thorpej #define	SIP_TXDP2	0xa4	/* transmit descriptor pointer (pri 2) */
    592  1.6  thorpej 
    593  1.6  thorpej #define	SIP_TXDP3	0xa8	/* transmit descriptor pointer (pri 3) */
    594  1.1  thorpej 
    595  1.6  thorpej #define	SIP_RXDP1	0xb0	/* receive descriptor pointer (pri 1) */
    596  1.6  thorpej 
    597  1.6  thorpej #define	SIP_RXDP2	0xb4	/* receive descriptor pointer (pri 2) */
    598  1.6  thorpej 
    599  1.6  thorpej #define	SIP_RXDP3	0xb8	/* receive descriptor pointer (pri 3) */
    600  1.6  thorpej 
    601  1.6  thorpej #define	SIP_VRCR	0xbc	/* VLAN/IP receive control register */
    602  1.6  thorpej #define	VRCR_RUDPE	0x00000080	/* reject UDP checksum errors */
    603  1.6  thorpej #define	VRCR_RTCPE	0x00000040	/* reject TCP checksum errors */
    604  1.6  thorpej #define	VRCR_RIPE	0x00000020	/* reject IP checksum errors */
    605  1.6  thorpej #define	VRCR_IPEN	0x00000010	/* IP checksum enable */
    606  1.6  thorpej #define	VRCR_DUTF	0x00000008	/* discard untagged frames */
    607  1.6  thorpej #define	VRCR_DVTF	0x00000004	/* discard VLAN tagged frames */
    608  1.6  thorpej #define	VRCR_VTREN	0x00000002	/* VLAN tag removal enable */
    609  1.6  thorpej #define	VRCR_VTDEN	0x00000001	/* VLAN tag detection enable */
    610  1.6  thorpej 
    611  1.6  thorpej #define	SIP_VTCR	0xc0	/* VLAN/IP transmit control register */
    612  1.6  thorpej #define	VTCR_PPCHK	0x00000008	/* per-packet checksum generation */
    613  1.6  thorpej #define	VTCR_GCHK	0x00000004	/* global checksum generation */
    614  1.6  thorpej #define	VTCR_VPPTI	0x00000002	/* VLAN per-packet tag insertion */
    615  1.6  thorpej #define	VTCR_VGTI	0x00000001	/* VLAN global tag insertion */
    616  1.6  thorpej 
    617  1.6  thorpej #define	SIP_VDR		0xc4	/* VLAN data register */
    618  1.6  thorpej #define	VDR_VTCI	0xffff0000	/* VLAN tag control information */
    619  1.6  thorpej #define	VDR_VTYPE	0x0000ffff	/* VLAN type field */
    620  1.6  thorpej 
    621  1.6  thorpej #define	SIP_NS_CCSR	0xcc	/* CLKRUN control/status register (83815) */
    622  1.6  thorpej #define	CCSR_PMESTS	0x00008000	/* PME status */
    623  1.6  thorpej #define	CCSR_PMEEN	0x00000100	/* PME enable */
    624  1.6  thorpej #define	CCSR_CLKRUN_EN	0x00000001	/* clkrun enable */
    625  1.6  thorpej 
    626  1.6  thorpej #define	SIP_TBICR	0xe0	/* TBI control register */
    627  1.6  thorpej #define	TBICR_MR_LOOPBACK   0x00004000	/* TBI PCS loopback enable */
    628  1.6  thorpej #define	TBICR_MR_AN_ENABLE  0x00001000	/* TBI autonegotiation enable */
    629  1.6  thorpej #define	TBICR_MR_RESTART_AN 0x00000200	/* restart TBI autoneogtiation */
    630  1.6  thorpej 
    631  1.6  thorpej #define	SIP_TBISR	0xe4	/* TBI status register */
    632  1.6  thorpej #define	TBISR_MR_LINK_STATUS 0x00000020	/* TBI link status */
    633  1.6  thorpej #define	TBISR_MR_AN_COMPLETE 0x00000004	/* TBI autonegotiation complete */
    634  1.6  thorpej 
    635  1.6  thorpej #define	SIP_TANAR	0xe8	/* TBI autoneg adv. register */
    636  1.6  thorpej #define	TANAR_NP	0x00008000	/* next page exchange required */
    637  1.6  thorpej #define	TANAR_RF2	0x00002000	/* remote fault 2 */
    638  1.6  thorpej #define	TANAR_RF1	0x00001000	/* remote fault 1 */
    639  1.6  thorpej #define	TANAR_PS2	0x00000100	/* pause encoding 2 */
    640  1.6  thorpej #define	TANAR_PS1	0x00000080	/* pause encoding 1 */
    641  1.6  thorpej #define	TANAR_HALF_DUP	0x00000040	/* adv. half duplex */
    642  1.6  thorpej #define	TANAR_FULL_DUP	0x00000020	/* adv. full duplex */
    643  1.6  thorpej 
    644  1.6  thorpej #define	SIP_TANLPAR	0xec	/* TBI autoneg link partner ability register */
    645  1.6  thorpej 	/* See TANAR bits */
    646  1.6  thorpej 
    647  1.6  thorpej #define	SIP_TANER	0xf0	/* TBI autoneg expansion register */
    648  1.6  thorpej #define	TANER_NPA	0x00000004	/* we support next page function */
    649  1.6  thorpej #define	TANER_PR	0x00000002	/* page received from link partner */
    650  1.6  thorpej 
    651  1.6  thorpej #define	SIP_TESR	0xf4	/* TBI extended status register */
    652  1.6  thorpej #define	TESR_1000FDX	0x00008000	/* we support 1000base FDX */
    653  1.6  thorpej #define	TESR_1000HDX	0x00004000	/* we support 1000base HDX */
    654  1.6  thorpej #else
    655  1.1  thorpej #define	SIP_PMCTL	0xb0	/* power management control register */
    656  1.1  thorpej #define	PMCTL_GATECLK	0x80000000	/* gate dual clock enable */
    657  1.1  thorpej #define	PMCTL_WAKEALL	0x40000000	/* wake on all Rx OK */
    658  1.1  thorpej #define	PMCTL_FRM3ACS	0x04000000	/* 3rd wake-up frame access */
    659  1.1  thorpej #define	PMCTL_FRM2ACS	0x02000000	/* 2nd wake-up frame access */
    660  1.1  thorpej #define	PMCTL_FRM1ACS	0x01000000	/* 1st wake-up frame access */
    661  1.1  thorpej #define	PMCTL_FRM3EN	0x00400000	/* 3rd wake-up frame match enable */
    662  1.1  thorpej #define	PMCTL_FRM2EN	0x00200000	/* 2nd wake-up frame match enable */
    663  1.1  thorpej #define	PMCTL_FRM1EN	0x00100000	/* 1st wake-up frame match enable */
    664  1.1  thorpej #define	PMCTL_ALGORITHM	0x00000800	/* Magic Packet match algorithm */
    665  1.1  thorpej #define	PMCTL_MAGICPKT	0x00000400	/* Magic Packet match enable */
    666  1.1  thorpej #define	PMCTL_LINKON	0x00000002	/* link on monitor enable */
    667  1.1  thorpej #define	PMCTL_LINKLOSS	0x00000001	/* link loss monitor enable */
    668  1.1  thorpej 
    669  1.1  thorpej #define	SIP_PMEVT	0xb4	/* power management wake-up evnt reg */
    670  1.1  thorpej #define	PMEVT_ALLFRMMAT	0x40000000	/* receive packet ok */
    671  1.1  thorpej #define	PMEVT_FRM3MAT	0x04000000	/* match 3rd wake-up frame */
    672  1.1  thorpej #define	PMEVT_FRM2MAT	0x02000000	/* match 2nd wake-up frame */
    673  1.1  thorpej #define	PMEVT_FRM1MAT	0x01000000	/* match 1st wake-up frame */
    674  1.1  thorpej #define	PMEVT_MAGICPKT	0x00000400	/* Magic Packet */
    675  1.1  thorpej #define	PMEVT_ONEVT	0x00000002	/* link on event */
    676  1.1  thorpej #define	PMEVT_LOSSEVT	0x00000001	/* link loss event */
    677  1.1  thorpej 
    678  1.1  thorpej #define	SIP_WAKECRC	0xbc	/* wake-up frame CRC register */
    679  1.1  thorpej 
    680  1.1  thorpej #define	SIP_WAKEMASK0	0xc0	/* wake-up frame mask registers */
    681  1.1  thorpej #define	SIP_WAKEMASK1	0xc4
    682  1.1  thorpej #define	SIP_WAKEMASK2	0xc8
    683  1.1  thorpej #define	SIP_WAKEMASK3	0xcc
    684  1.1  thorpej #define	SIP_WAKEMASK4	0xe0
    685  1.5   briggs #define	SIP_WAKEMASK5	0xe4
    686  1.1  thorpej #define	SIP_WAKEMASK6	0xe8
    687  1.1  thorpej #define	SIP_WAKEMASK7	0xec
    688  1.6  thorpej #endif /* DP83820 */
    689  1.1  thorpej 
    690  1.1  thorpej /*
    691  1.1  thorpej  * Serial EEPROM opcodes, including the start bit.
    692  1.1  thorpej  */
    693  1.1  thorpej #define	SIP_EEPROM_OPC_ERASE	0x04
    694  1.1  thorpej #define	SIP_EEPROM_OPC_WRITE	0x05
    695  1.1  thorpej #define	SIP_EEPROM_OPC_READ	0x06
    696  1.1  thorpej 
    697  1.1  thorpej /*
    698  1.5   briggs  * Serial EEPROM address map (byte address) for the SiS900.
    699  1.1  thorpej  */
    700  1.1  thorpej #define	SIP_EEPROM_SIGNATURE	0x00	/* SiS 900 signature */
    701  1.1  thorpej #define	SIP_EEPROM_MASK		0x02	/* `enable' mask */
    702  1.1  thorpej #define	SIP_EEPROM_VENDOR_ID	0x04	/* PCI vendor ID */
    703  1.1  thorpej #define	SIP_EEPROM_DEVICE_ID	0x06	/* PCI device ID */
    704  1.1  thorpej #define	SIP_EEPROM_SUBVENDOR_ID	0x08	/* PCI subvendor ID */
    705  1.1  thorpej #define	SIP_EEPROM_SUBSYSTEM_ID	0x0a	/* PCI subsystem ID */
    706  1.1  thorpej #define	SIP_EEPROM_PMC		0x0c	/* PCI power management capabilities */
    707  1.1  thorpej #define	SIP_EEPROM_reserved	0x0e	/* reserved */
    708  1.1  thorpej #define	SIP_EEPROM_ETHERNET_ID0	0x10	/* Ethernet address 0, 1 */
    709  1.1  thorpej #define	SIP_EEPROM_ETHERNET_ID1	0x12	/* Ethernet address 2, 3 */
    710  1.1  thorpej #define	SIP_EEPROM_ETHERNET_ID2	0x14	/* Ethernet address 4, 5 */
    711  1.1  thorpej #define	SIP_EEPROM_CHECKSUM	0x16	/* checksum */
    712  1.5   briggs 
    713  1.5   briggs /*
    714  1.5   briggs  * Serial EEPROM data (byte addresses) for the DP83815.
    715  1.5   briggs  */
    716  1.5   briggs #define	SIP_DP83815_EEPROM_CHECKSUM	0x16	/* checksum */
    717  1.5   briggs #define	SIP_DP83815_EEPROM_LENGTH	0x18	/* length of EEPROM data */
    718  1.6  thorpej 
    719  1.6  thorpej /*
    720  1.6  thorpej  * Serial EEPROM data (byte addresses) for the DP83820.
    721  1.6  thorpej  */
    722  1.7  thorpej #define	SIP_DP83820_EEPROM_SUBSYSTEM_ID	0x00	/* PCI subsystem ID */
    723  1.7  thorpej #define	SIP_DP83820_EEPROM_SUBVENDOR_ID	0x02	/* PCI subvendor ID */
    724  1.7  thorpej #define	SIP_DP83820_EEPROM_CFGINT	0x04	/* PCI INT [31:16] */
    725  1.7  thorpej #define	SIP_DP83820_EEPROM_SOPAS0	0x0e	/* SecureOn [47:32] */
    726  1.7  thorpej #define	SIP_DP83820_EEPROM_SOPAS1	0x10	/* SecureOn [31:16] */
    727  1.7  thorpej #define	SIP_DP83820_EEPROM_SOPAS2	0x12	/* SecureOn [15:0] */
    728  1.7  thorpej #define	SIP_DP83820_EEPROM_PMATCH0	0x14	/* MAC [47:32] */
    729  1.7  thorpej #define	SIP_DP83820_EEPROM_PMATCH1	0x16	/* MAC [31:16] */
    730  1.7  thorpej #define	SIP_DP83820_EEPROM_PMATCH2	0x18	/* MAC [15:0] */
    731  1.7  thorpej #define	SIP_DP83820_EEPROM_CHECKSUM	0x1a	/* checksum */
    732  1.7  thorpej #define	SIP_DP83820_EEPROM_LENGTH	0x1c	/* length of EEPROM data */
    733  1.1  thorpej 
    734  1.1  thorpej #endif /* _DEV_PCI_IF_SIPREG_H_ */
    735