if_sipreg.h revision 1.5 1 /* $NetBSD: if_sipreg.h,v 1.5 2001/03/09 16:12:29 briggs Exp $ */
2
3 /*-
4 * Copyright (c) 1999 Network Computer, Inc.
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. Neither the name of Network Computer, Inc. nor the names of its
16 * contributors may be used to endorse or promote products derived
17 * from this software without specific prior written permission.
18 *
19 * THIS SOFTWARE IS PROVIDED BY NETWORK COMPUTER, INC. AND CONTRIBUTORS
20 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
30 */
31
32 #ifndef _DEV_PCI_IF_SIPREG_H_
33 #define _DEV_PCI_IF_SIPREG_H_
34
35 /*
36 * Register description for the Silicon Integrated Systems SiS 900,
37 * SiS 7016, and National Semiconductor DP83815 10/100 PCI Ethernet
38 * controller.
39 *
40 * Written by Jason R. Thorpe for Network Computer, Inc.
41 */
42
43 /*
44 * Transmit FIFO size. Used to compute the transmit drain threshold.
45 *
46 * The transmit FIFO is arranged as a 512 32-bit memory array.
47 */
48 #define SIP_TXFIFO_SIZE (512 * 4)
49
50 /*
51 * The SiS900 uses a single descriptor format for both transmit
52 * and receive descriptor chains.
53 */
54 struct sip_desc {
55 u_int32_t sipd_link; /* link to next descriptor */
56 u_int32_t sipd_cmdsts; /* command/status word */
57 u_int32_t sipd_bufptr; /* pointer to DMA segment */
58 };
59
60 /*
61 * CMDSTS bits common to transmit and receive.
62 */
63 #define CMDSTS_OWN 0x80000000 /* owned by consumer */
64 #define CMDSTS_MORE 0x40000000 /* more descriptors */
65 #define CMDSTS_INTR 0x20000000 /* interrupt when ownership changes */
66 #define CMDSTS_SUPCRC 0x10000000 /* suppress CRC */
67 #define CMDSTS_OK 0x08000000 /* packet ok */
68 #define CMDSTS_SIZE_MASK 0x000007ff /* packet size */
69
70 #define CMDSTS_SIZE(x) ((x) & CMDSTS_SIZE_MASK)
71
72 /*
73 * CMDSTS bits for transmit.
74 */
75 #define CMDSTS_Tx_TXA 0x04000000 /* transmit abort */
76 #define CMDSTS_Tx_TFU 0x02000000 /* transmit FIFO underrun */
77 #define CMDSTS_Tx_CRS 0x01000000 /* carrier sense lost */
78 #define CMDSTS_Tx_TD 0x00800000 /* transmit deferred */
79 #define CMDSTS_Tx_ED 0x00400000 /* excessive deferral */
80 #define CMDSTS_Tx_OWC 0x00200000 /* out of window collision */
81 #define CMDSTS_Tx_EC 0x00100000 /* excessive collisions */
82 #define CMDSTS_Tx_CCNT 0x000f0000 /* collision count */
83
84 #define CMDSTS_COLLISIONS(x) (((x) & CMDSTS_Tx_CCNT) >> 16)
85
86 /*
87 * CMDSTS bits for receive.
88 */
89 #define CMDSTS_Rx_RXA 0x04000000 /* receive abort */
90 #define CMDSTS_Rx_RXO 0x02000000 /* receive overrun */
91 #define CMDSTS_Rx_DEST 0x01800000 /* destination class */
92 #define CMDSTS_Rx_LONG 0x00400000 /* packet too long */
93 #define CMDSTS_Rx_RUNT 0x00200000 /* runt packet */
94 #define CMDSTS_Rx_ISE 0x00100000 /* invalid symbol error */
95 #define CMDSTS_Rx_CRCE 0x00080000 /* CRC error */
96 #define CMDSTS_Rx_FAE 0x00040000 /* frame alignment error */
97 #define CMDSTS_Rx_LBP 0x00020000 /* loopback packet */
98 #define CMDSTS_Rx_COL 0x00010000 /* collision activity */
99
100 #define CMDSTS_Rx_DEST_REJ 0x00000000 /* packet rejected */
101 #define CMDSTS_Rx_DEST_STA 0x00800000 /* matched station address */
102 #define CMDSTS_Rx_DEST_MUL 0x01000000 /* multicast address */
103 #define CMDSTS_Rx_DEST_BRD 0x01800000 /* broadcast address */
104
105 /*
106 * PCI Configuration space registers.
107 */
108 #define SIP_PCI_CFGIOA (PCI_MAPREG_START + 0x00)
109
110 #define SIP_PCI_CFGMA (PCI_MAPREG_START + 0x04)
111
112 #define SIP_PCI_CFGEROMA 0x30 /* expansion ROM address */
113
114 #define SIP_PCI_CFGPMC 0x40 /* power management cap. */
115
116 #define SIP_PCI_CFGPMCSR 0x44 /* power management ctl. */
117
118 /*
119 * MAC Operation Registers
120 */
121 #define SIP_CR 0x00 /* command register */
122 #define CR_RST 0x00000100 /* software reset */
123 #define CR_SWI 0x00000080 /* software interrupt */
124 #define CR_RXR 0x00000020 /* receiver reset */
125 #define CR_TXR 0x00000010 /* transmit reset */
126 #define CR_RXD 0x00000008 /* receiver disable */
127 #define CR_RXE 0x00000004 /* receiver enable */
128 #define CR_TXD 0x00000002 /* transmit disable */
129 #define CR_TXE 0x00000001 /* transmit enable */
130
131 #define SIP_CFG 0x04 /* configuration register */
132 #define CFG_LNKSTS 0x80000000 /* link status (83815) */
133 #define CFG_SPEED100 0x40000000 /* 100Mb/s (83815) */
134 #define CFG_FDUP 0x20000000 /* full duplex (83815) */
135 #define CFG_POL 0x10000000 /* 10Mb/s polarity (83815) */
136 #define CFG_ANEG_DN 0x08000000 /* autonegotiation done (83815) */
137 #define CFG_PHY_CFG 0x00fc0000 /* PHY configuration (83815) */
138 #define CFG_PINT_ACEN 0x00020000 /* PHY interrupt auto clear (83815) */
139 #define CFG_PAUSE_ADV 0x00010000 /* pause advertise (83815) */
140 #define CFG_ANEG_SEL 0x0000e000 /* autonegotiation select (83815) */
141 #define CFG_PHY_RST 0x00000400 /* PHY reset (83815) */
142 #define CFG_PHY_DIS 0x00000200 /* PHY disable (83815) */
143 #define CFG_EUPHCOMP 0x00000100 /* 83810 descriptor compat (83815) */
144 #define CFG_REQALG 0x00000080 /* PCI bus request alg. */
145 #define CFG_SB 0x00000040 /* single backoff */
146 #define CFG_POW 0x00000020 /* program out of window timer */
147 #define CFG_EXD 0x00000010 /* excessive defferal timer disable */
148 #define CFG_PESEL 0x00000008 /* parity error detection action */
149 #define CFG_BEM 0x00000001 /* big-endian mode */
150
151 #define SIP_EROMAR 0x08 /* EEPROM access register */
152 #define EROMAR_EECS 0x00000008 /* chip select */
153 #define EROMAR_EESK 0x00000004 /* clock */
154 #define EROMAR_EEDO 0x00000002 /* data out */
155 #define EROMAR_EEDI 0x00000001 /* data in */
156
157 #define SIP_PTSCR 0x0c /* PCI test control register */
158 #define PTSCR_DIS_TEST 0x40000000 /* discard timer test mode */
159 #define PTSCR_EROM_TACC 0x0f000000 /* boot rom access time */
160 #define PTSCR_TRRAMADR 0x001ff000 /* TX/RX RAM address */
161 #define PTSCR_BMTEN 0x00000200 /* bus master test enable */
162 #define PTSCR_RRTMEN 0x00000080 /* receive RAM test mode enable */
163 #define PTSCR_TRTMEN 0x00000040 /* transmit RAM test mode enable */
164 #define PTSCR_SRTMEN 0x00000020 /* status RAM test mode enable */
165 #define PTSCR_SRAMADR 0x0000001f /* status RAM address */
166
167 #define SIP_ISR 0x10 /* interrupt status register */
168 #define ISR_WAKEEVT 0x10000000 /* wake up event */
169 #define ISR_PAUSE_END 0x08000000 /* end of transmission pause */
170 #define ISR_PAUSE_ST 0x04000000 /* start of transmission pause */
171 #define ISR_TXRCMP 0x02000000 /* transmit reset complete */
172 #define ISR_RXRCMP 0x01000000 /* receive reset complete */
173 #define ISR_DPERR 0x00800000 /* detected parity error */
174 #define ISR_SSERR 0x00400000 /* signalled system error */
175 #define ISR_RMABT 0x00200000 /* received master abort */
176 #define ISR_RTABT 0x00100000 /* received target abort */
177 #define ISR_RXSOVR 0x00010000 /* Rx status FIFO overrun */
178 #define ISR_HIBERR 0x00008000 /* high bits error set */
179 #define ISR_SWI 0x00001000 /* software interrupt */
180 #define ISR_TXURN 0x00000400 /* Tx underrun */
181 #define ISR_TXIDLE 0x00000200 /* Tx idle */
182 #define ISR_TXERR 0x00000100 /* Tx error */
183 #define ISR_TXDESC 0x00000080 /* Tx descriptor interrupt */
184 #define ISR_TXOK 0x00000040 /* Tx okay */
185 #define ISR_RXORN 0x00000020 /* Rx overrun */
186 #define ISR_RXIDLE 0x00000010 /* Rx idle */
187 #define ISR_RXEARLY 0x00000008 /* Rx early */
188 #define ISR_RXERR 0x00000004 /* Rx error */
189 #define ISR_RXDESC 0x00000002 /* Rx descriptor interrupt */
190 #define ISR_RXOK 0x00000001 /* Rx okay */
191
192 #define SIP_IMR 0x14 /* interrupt mask register */
193 /* See bits in SIP_ISR */
194
195 #define SIP_IER 0x18 /* interrupt enable register */
196 #define IER_IE 0x00000001 /* master interrupt enable */
197
198 #define SIP_ENPHY 0x1c /* enhanced PHY access register */
199 #define ENPHY_PHYDATA 0xffff0000 /* PHY data */
200 #define ENPHY_DATA_SHIFT 16
201 #define ENPHY_PHYADDR 0x0000f800 /* PHY number (7016 only) */
202 #define ENPHY_PHYADDR_SHIFT 11
203 #define ENPHY_REGADDR 0x000007c0 /* PHY register */
204 #define ENPHY_REGADDR_SHIFT 6
205 #define ENPHY_RWCMD 0x00000020 /* 1 == read, 0 == write */
206 #define ENPHY_ACCESS 0x00000010 /* PHY access enable */
207
208 #define SIP_TXDP 0x20 /* transmit descriptor pointer reg */
209
210 #define SIP_TXCFG 0x24 /* transmit configuration register */
211 #define TXCFG_CSI 0x80000000 /* carrier sense ignore */
212 #define TXCFG_HBI 0x40000000 /* heartbeat ignore */
213 #define TXCFG_MLB 0x20000000 /* MAC loopback */
214 #define TXCFG_ATP 0x10000000 /* automatic transmit padding */
215 #define TXCFG_MXDMA 0x00700000 /* max DMA burst size */
216 #define TXCFG_MXDMA_512 0x00000000 /* 512 bytes */
217 #define TXCFG_MXDMA_4 0x00100000 /* 4 bytes */
218 #define TXCFG_MXDMA_8 0x00200000 /* 8 bytes */
219 #define TXCFG_MXDMA_16 0x00300000 /* 16 bytes */
220 #define TXCFG_MXDMA_32 0x00400000 /* 32 bytes */
221 #define TXCFG_MXDMA_64 0x00500000 /* 64 bytes */
222 #define TXCFG_MXDMA_128 0x00600000 /* 128 bytes */
223 #define TXCFG_MXDMA_256 0x00700000 /* 256 bytes */
224 #define TXCFG_FLTH 0x00003f00 /* Tx fill threshold */
225 #define TXCFG_FLTH_SHIFT 8
226 #define TXCFG_DRTH 0x0000003f /* Tx drain threshold */
227
228 #define SIP_RXDP 0x30 /* receive desciptor pointer reg */
229
230 #define SIP_RXCFG 0x34 /* receive configuration register */
231 #define RXCFG_AEP 0x80000000 /* accept error packets */
232 #define RXCFG_ARP 0x40000000 /* accept runt packets */
233 #define RXCFG_ATX 0x10000000 /* accept transmit packets */
234 #define RXCFG_AJAB 0x08000000 /* accept jabber packets */
235 #define RXCFG_MXDMA 0x00700000 /* max DMA burst size */
236 #define RXCFG_MXDMA_512 0x00000000 /* 512 bytes */
237 #define RXCFG_MXDMA_4 0x00100000 /* 4 bytes */
238 #define RXCFG_MXDMA_8 0x00200000 /* 8 bytes */
239 #define RXCFG_MXDMA_16 0x00300000 /* 16 bytes */
240 #define RXCFG_MXDMA_32 0x00400000 /* 32 bytes */
241 #define RXCFG_MXDMA_64 0x00500000 /* 64 bytes */
242 #define RXCFG_MXDMA_128 0x00600000 /* 128 bytes */
243 #define RXCFG_MXDMA_256 0x00700000 /* 256 bytes */
244 #define RXCFG_DRTH 0x0000003e
245 #define RXCFG_DRTH_SHIFT 1
246
247 #define SIP_FLOWCTL 0x38 /* flow control register */
248 #define FLOWCTL_PAUSE 0x00000002 /* PAUSE flag */
249 #define FLOWCTL_FLOWEN 0x00000001 /* enable flow control */
250
251 #define SIP_NS_CCSR 0x3c /* CLKRUN control/status register (83815) */
252 #define CCSR_PMESTS 0x00008000 /* PME status */
253 #define CCSR_PMEEN 0x00000100 /* PME enable */
254 #define CCSR_CLKRUN_EN 0x00000001 /* clkrun enable */
255
256 #define SIP_NS_WCSR 0x40 /* WoL control/status register (83815) */
257
258 #define SIP_NS_PCR 0x44 /* pause control/status register (83815) */
259
260 #define SIP_RFCR 0x48 /* receive filter control register */
261 #define RFCR_RFEN 0x80000000 /* Rx filter enable */
262 #define RFCR_AAB 0x40000000 /* accept all broadcast */
263 #define RFCR_AAM 0x20000000 /* accept all multicast */
264 #define RFCR_AAP 0x10000000 /* accept all physical */
265 #define RFCR_APM 0x08000000 /* accept perfect match (83815) */
266 #define RFCR_APAT 0x07800000 /* accept pattern match (83815) */
267 #define RFCR_AARP 0x00400000 /* accept ARP (83815) */
268 #define RFCR_MHEN 0x00200000 /* multicast hash enable (83815) */
269 #define RFCR_UHEN 0x00100000 /* unicast hash enable (83815) */
270 #define RFCR_ULM 0x00080000 /* U/L bit mask (83815) */
271 #define RFCR_NS_RFADDR 0x000003ff /* Rx filter ext reg address (83815) */
272 #define RFCR_RFADDR 0x000f0000 /* Rx filter address */
273 #define RFCR_RFADDR_NODE0 0x00000000 /* node address 1, 0 */
274 #define RFCR_RFADDR_NODE2 0x00010000 /* node address 3, 2 */
275 #define RFCR_RFADDR_NODE4 0x00020000 /* node address 5, 4 */
276 #define RFCR_RFADDR_MC0 0x00040000 /* multicast hash word 0 */
277 #define RFCR_RFADDR_MC1 0x00050000 /* multicast hash word 1 */
278 #define RFCR_RFADDR_MC2 0x00060000 /* multicast hash word 2 */
279 #define RFCR_RFADDR_MC3 0x00070000 /* multicast hash word 3 */
280 #define RFCR_RFADDR_MC4 0x00080000 /* multicast hash word 4 */
281 #define RFCR_RFADDR_MC5 0x00090000 /* multicast hash word 5 */
282 #define RFCR_RFADDR_MC6 0x000a0000 /* multicast hash word 6 */
283 #define RFCR_RFADDR_MC7 0x000b0000 /* multicast hash word 7 */
284
285 #define RFCR_NS_RFADDR_PMATCH0 0x0000 /* perfect match octets 1-0 */
286 #define RFCR_NS_RFADDR_PMATCH2 0x0002 /* perfect match octets 3-2 */
287 #define RFCR_NS_RFADDR_PMATCH4 0x0004 /* perfect match octets 5-4 */
288 #define RFCR_NS_RFADDR_PCOUNT 0x0006 /* pattern count */
289 #define RFCR_NS_RFADDR_FILTMEM 0x0200 /* filter memory (hash/pattern) */
290
291 #define SIP_RFDR 0x4c /* receive filter data register */
292 #define RFDR_BMASK 0x00030000 /* byte mask (83815) */
293 #define RFDR_DATA 0x0000ffff /* data bits */
294
295 #define SIP_NS_BRAR 0x50 /* boot rom address (83815) */
296 #define BRAR_AUTOINC 0x80000000 /* autoincrement */
297 #define BRAR_ADDR 0x0000ffff /* address */
298
299 #define SIP_NS_BRDR 0x54 /* boot rom data (83815) */
300
301 #define SIP_NS_SRR 0x58 /* silicon revision register (83815) */
302 #define SRR_REV_A 0x00000101
303 #define SRR_REV_B_1 0x00000200
304 #define SRR_REV_B_2 0x00000201
305 #define SRR_REV_B_3 0x00000203
306 #define SRR_REV_C_1 0x00000300
307 #define SRR_REV_C_2 0x00000302
308
309 #define SIP_NS_MIBC 0x5c /* mib control register (83815) */
310 #define MIBC_MIBS 0x00000008 /* mib counter strobe */
311 #define MIBC_ACLR 0x00000004 /* clear all counters */
312 #define MIBC_FRZ 0x00000002 /* freeze all counters */
313 #define MIBC_WRN 0x00000001 /* warning test indicator */
314
315 #define SIP_NS_MIB(mibreg) /* mib data registers (83815) */ \
316 (0x60 + (mibreg))
317 #define MIB_RXErroredPkts 0x00
318 #define MIB_RXFCSErrors 0x04
319 #define MIB_RXMsdPktErrors 0x08
320 #define MIB_RXFAErrors 0x0c
321 #define MIB_RXSymbolErrors 0x10
322 #define MIB_RXFrameTooLong 0x14
323 #define MIB_RXTXSQEErrors 0x18
324
325 #define SIP_NS_PHY(miireg) /* PHY registers (83815) */ \
326 (0x80 + ((miireg) << 2))
327
328 #define SIP_PMCTL 0xb0 /* power management control register */
329 #define PMCTL_GATECLK 0x80000000 /* gate dual clock enable */
330 #define PMCTL_WAKEALL 0x40000000 /* wake on all Rx OK */
331 #define PMCTL_FRM3ACS 0x04000000 /* 3rd wake-up frame access */
332 #define PMCTL_FRM2ACS 0x02000000 /* 2nd wake-up frame access */
333 #define PMCTL_FRM1ACS 0x01000000 /* 1st wake-up frame access */
334 #define PMCTL_FRM3EN 0x00400000 /* 3rd wake-up frame match enable */
335 #define PMCTL_FRM2EN 0x00200000 /* 2nd wake-up frame match enable */
336 #define PMCTL_FRM1EN 0x00100000 /* 1st wake-up frame match enable */
337 #define PMCTL_ALGORITHM 0x00000800 /* Magic Packet match algorithm */
338 #define PMCTL_MAGICPKT 0x00000400 /* Magic Packet match enable */
339 #define PMCTL_LINKON 0x00000002 /* link on monitor enable */
340 #define PMCTL_LINKLOSS 0x00000001 /* link loss monitor enable */
341
342 #define SIP_PMEVT 0xb4 /* power management wake-up evnt reg */
343 #define PMEVT_ALLFRMMAT 0x40000000 /* receive packet ok */
344 #define PMEVT_FRM3MAT 0x04000000 /* match 3rd wake-up frame */
345 #define PMEVT_FRM2MAT 0x02000000 /* match 2nd wake-up frame */
346 #define PMEVT_FRM1MAT 0x01000000 /* match 1st wake-up frame */
347 #define PMEVT_MAGICPKT 0x00000400 /* Magic Packet */
348 #define PMEVT_ONEVT 0x00000002 /* link on event */
349 #define PMEVT_LOSSEVT 0x00000001 /* link loss event */
350
351 #define SIP_WAKECRC 0xbc /* wake-up frame CRC register */
352
353 #define SIP_WAKEMASK0 0xc0 /* wake-up frame mask registers */
354 #define SIP_WAKEMASK1 0xc4
355 #define SIP_WAKEMASK2 0xc8
356 #define SIP_WAKEMASK3 0xcc
357 #define SIP_WAKEMASK4 0xe0
358 #define SIP_WAKEMASK5 0xe4
359 #define SIP_WAKEMASK6 0xe8
360 #define SIP_WAKEMASK7 0xec
361
362 /*
363 * Serial EEPROM opcodes, including the start bit.
364 */
365 #define SIP_EEPROM_OPC_ERASE 0x04
366 #define SIP_EEPROM_OPC_WRITE 0x05
367 #define SIP_EEPROM_OPC_READ 0x06
368
369 /*
370 * Serial EEPROM address map (byte address) for the SiS900.
371 */
372 #define SIP_EEPROM_SIGNATURE 0x00 /* SiS 900 signature */
373 #define SIP_EEPROM_MASK 0x02 /* `enable' mask */
374 #define SIP_EEPROM_VENDOR_ID 0x04 /* PCI vendor ID */
375 #define SIP_EEPROM_DEVICE_ID 0x06 /* PCI device ID */
376 #define SIP_EEPROM_SUBVENDOR_ID 0x08 /* PCI subvendor ID */
377 #define SIP_EEPROM_SUBSYSTEM_ID 0x0a /* PCI subsystem ID */
378 #define SIP_EEPROM_PMC 0x0c /* PCI power management capabilities */
379 #define SIP_EEPROM_reserved 0x0e /* reserved */
380 #define SIP_EEPROM_ETHERNET_ID0 0x10 /* Ethernet address 0, 1 */
381 #define SIP_EEPROM_ETHERNET_ID1 0x12 /* Ethernet address 2, 3 */
382 #define SIP_EEPROM_ETHERNET_ID2 0x14 /* Ethernet address 4, 5 */
383 #define SIP_EEPROM_CHECKSUM 0x16 /* checksum */
384
385 /*
386 * Serial EEPROM data (byte addresses) for the DP83815.
387 */
388 #define SIP_DP83815_EEPROM_CHECKSUM 0x16 /* checksum */
389 #define SIP_DP83815_EEPROM_LENGTH 0x18 /* length of EEPROM data */
390
391 #endif /* _DEV_PCI_IF_SIPREG_H_ */
392