Home | History | Annotate | Line # | Download | only in pci
if_skreg.h revision 1.2
      1  1.2  jdolecek /* $NetBSD: if_skreg.h,v 1.2 2003/08/26 21:14:08 jdolecek Exp $ */
      2  1.1  jdolecek 
      3  1.1  jdolecek /*-
      4  1.1  jdolecek  * Copyright (c) 2003 The NetBSD Foundation, Inc.
      5  1.1  jdolecek  * All rights reserved.
      6  1.1  jdolecek  *
      7  1.1  jdolecek  * Redistribution and use in source and binary forms, with or without
      8  1.1  jdolecek  * modification, are permitted provided that the following conditions
      9  1.1  jdolecek  * are met:
     10  1.1  jdolecek  * 1. Redistributions of source code must retain the above copyright
     11  1.1  jdolecek  *    notice, this list of conditions and the following disclaimer.
     12  1.1  jdolecek  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  jdolecek  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  jdolecek  *    documentation and/or other materials provided with the distribution.
     15  1.1  jdolecek  * 3. All advertising materials mentioning features or use of this software
     16  1.1  jdolecek  *    must display the following acknowledgement:
     17  1.1  jdolecek  *	This product includes software developed by the NetBSD
     18  1.1  jdolecek  *	Foundation, Inc. and its contributors.
     19  1.1  jdolecek  * 4. Neither the name of The NetBSD Foundation nor the names of its
     20  1.1  jdolecek  *    contributors may be used to endorse or promote products derived
     21  1.1  jdolecek  *    from this software without specific prior written permission.
     22  1.1  jdolecek  *
     23  1.1  jdolecek  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     24  1.1  jdolecek  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     25  1.1  jdolecek  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     26  1.1  jdolecek  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     27  1.1  jdolecek  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     28  1.1  jdolecek  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     29  1.1  jdolecek  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     30  1.1  jdolecek  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     31  1.1  jdolecek  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     32  1.1  jdolecek  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     33  1.1  jdolecek  * POSSIBILITY OF SUCH DAMAGE.
     34  1.1  jdolecek  */
     35  1.1  jdolecek /*	$OpenBSD: if_skreg.h,v 1.10 2003/08/12 05:23:06 nate Exp $	*/
     36  1.1  jdolecek /*	$OpenBSD: yukonreg.h,v 1.2 2003/08/12 05:23:06 nate Exp $	*/
     37  1.1  jdolecek /*	$OpenBSD: xmaciireg.h,v 1.2.4.1 2001/05/14 22:26:01 niklas Exp $ */
     38  1.1  jdolecek 
     39  1.1  jdolecek /*
     40  1.1  jdolecek  * Copyright (c) 1997, 1998, 1999, 2000
     41  1.1  jdolecek  *	Bill Paul <wpaul (at) ctr.columbia.edu>.  All rights reserved.
     42  1.1  jdolecek  *
     43  1.1  jdolecek  * Redistribution and use in source and binary forms, with or without
     44  1.1  jdolecek  * modification, are permitted provided that the following conditions
     45  1.1  jdolecek  * are met:
     46  1.1  jdolecek  * 1. Redistributions of source code must retain the above copyright
     47  1.1  jdolecek  *    notice, this list of conditions and the following disclaimer.
     48  1.1  jdolecek  * 2. Redistributions in binary form must reproduce the above copyright
     49  1.1  jdolecek  *    notice, this list of conditions and the following disclaimer in the
     50  1.1  jdolecek  *    documentation and/or other materials provided with the distribution.
     51  1.1  jdolecek  * 3. All advertising materials mentioning features or use of this software
     52  1.1  jdolecek  *    must display the following acknowledgement:
     53  1.1  jdolecek  *	This product includes software developed by Bill Paul.
     54  1.1  jdolecek  * 4. Neither the name of the author nor the names of any co-contributors
     55  1.1  jdolecek  *    may be used to endorse or promote products derived from this software
     56  1.1  jdolecek  *    without specific prior written permission.
     57  1.1  jdolecek  *
     58  1.1  jdolecek  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     59  1.1  jdolecek  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     60  1.1  jdolecek  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     61  1.1  jdolecek  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     62  1.1  jdolecek  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     63  1.1  jdolecek  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     64  1.1  jdolecek  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     65  1.1  jdolecek  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     66  1.1  jdolecek  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     67  1.1  jdolecek  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     68  1.1  jdolecek  * THE POSSIBILITY OF SUCH DAMAGE.
     69  1.1  jdolecek  *
     70  1.1  jdolecek  * $FreeBSD: /c/ncvs/src/sys/pci/if_skreg.h,v 1.9 2000/04/22 02:16:37 wpaul Exp $
     71  1.2  jdolecek  * $FreeBSD: /c/ncvs/src/sys/pci/xmaciireg.h,v 1.3 2000/04/22 02:16:37 wpaul Exp $
     72  1.1  jdolecek  */
     73  1.1  jdolecek 
     74  1.1  jdolecek /*
     75  1.1  jdolecek  * Copyright (c) 2003 Nathan L. Binkert <binkertn (at) umich.edu>
     76  1.1  jdolecek  *
     77  1.1  jdolecek  * Permission to use, copy, modify, and distribute this software for any
     78  1.1  jdolecek  * purpose with or without fee is hereby granted, provided that the above
     79  1.1  jdolecek  * copyright notice and this permission notice appear in all copies.
     80  1.1  jdolecek  *
     81  1.1  jdolecek  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     82  1.1  jdolecek  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     83  1.1  jdolecek  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     84  1.1  jdolecek  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     85  1.1  jdolecek  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     86  1.1  jdolecek  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     87  1.1  jdolecek  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     88  1.1  jdolecek  */
     89  1.1  jdolecek 
     90  1.1  jdolecek #ifndef _DEV_PCI_IF_SKREG_H_
     91  1.1  jdolecek #define _DEV_PCI_IF_SKREG_H_
     92  1.1  jdolecek 
     93  1.1  jdolecek #include <net/if.h>
     94  1.1  jdolecek #include <net/if_ether.h>
     95  1.1  jdolecek #include <net/if_media.h>
     96  1.1  jdolecek 
     97  1.1  jdolecek /* Values to keep the different chip revisions apart */
     98  1.1  jdolecek #define SK_GENESIS 0
     99  1.1  jdolecek #define SK_YUKON 1
    100  1.1  jdolecek 
    101  1.1  jdolecek /*
    102  1.1  jdolecek  * GEnesis registers. The GEnesis chip has a 256-byte I/O window
    103  1.1  jdolecek  * but internally it has a 16K register space. This 16K space is
    104  1.1  jdolecek  * divided into 128-byte blocks. The first 128 bytes of the I/O
    105  1.1  jdolecek  * window represent the first block, which is permanently mapped
    106  1.1  jdolecek  * at the start of the window. The other 127 blocks can be mapped
    107  1.1  jdolecek  * to the second 128 bytes of the I/O window by setting the desired
    108  1.1  jdolecek  * block value in the RAP register in block 0. Not all of the 127
    109  1.1  jdolecek  * blocks are actually used. Most registers are 32 bits wide, but
    110  1.1  jdolecek  * there are a few 16-bit and 8-bit ones as well.
    111  1.1  jdolecek  */
    112  1.1  jdolecek 
    113  1.1  jdolecek 
    114  1.1  jdolecek /* Start of remappable register window. */
    115  1.1  jdolecek #define SK_WIN_BASE		0x0080
    116  1.1  jdolecek 
    117  1.1  jdolecek /* Size of a window */
    118  1.1  jdolecek #define SK_WIN_LEN		0x80
    119  1.1  jdolecek 
    120  1.1  jdolecek #define SK_WIN_MASK		0x3F80
    121  1.1  jdolecek #define SK_REG_MASK		0x7F
    122  1.1  jdolecek 
    123  1.1  jdolecek /* Compute the window of a given register (for the RAP register) */
    124  1.1  jdolecek #define SK_WIN(reg)		(((reg) & SK_WIN_MASK) / SK_WIN_LEN)
    125  1.1  jdolecek 
    126  1.1  jdolecek /* Compute the relative offset of a register within the window */
    127  1.1  jdolecek #define SK_REG(reg)		((reg) & SK_REG_MASK)
    128  1.1  jdolecek 
    129  1.1  jdolecek #define SK_PORT_A	0
    130  1.1  jdolecek #define SK_PORT_B	1
    131  1.1  jdolecek 
    132  1.1  jdolecek /*
    133  1.1  jdolecek  * Compute offset of port-specific register. Since there are two
    134  1.1  jdolecek  * ports, there are two of some GEnesis modules (e.g. two sets of
    135  1.1  jdolecek  * DMA queues, two sets of FIFO control registers, etc...). Normally,
    136  1.1  jdolecek  * the block for port 0 is at offset 0x0 and the block for port 1 is
    137  1.1  jdolecek  * at offset 0x80 (i.e. the next page over). However for the transmit
    138  1.1  jdolecek  * BMUs and RAMbuffers, there are two blocks for each port: one for
    139  1.1  jdolecek  * the sync transmit queue and one for the async queue (which we don't
    140  1.1  jdolecek  * use). However instead of ordering them like this:
    141  1.1  jdolecek  * TX sync 1 / TX sync 2 / TX async 1 / TX async 2
    142  1.1  jdolecek  * SysKonnect has instead ordered them like this:
    143  1.1  jdolecek  * TX sync 1 / TX async 1 / TX sync 2 / TX async 2
    144  1.1  jdolecek  * This means that when referencing the TX BMU and RAMbuffer registers,
    145  1.1  jdolecek  * we have to double the block offset (0x80 * 2) in order to reach the
    146  1.1  jdolecek  * second queue. This prevents us from using the same formula
    147  1.1  jdolecek  * (sk_port * 0x80) to compute the offsets for all of the port-specific
    148  1.1  jdolecek  * blocks: we need an extra offset for the BMU and RAMbuffer registers.
    149  1.1  jdolecek  * The simplest thing is to provide an extra argument to these macros:
    150  1.1  jdolecek  * the 'skip' parameter. The 'skip' value is the number of extra pages
    151  1.1  jdolecek  * for skip when computing the port0/port1 offsets. For most registers,
    152  1.1  jdolecek  * the skip value is 0; for the BMU and RAMbuffer registers, it's 1.
    153  1.1  jdolecek  */
    154  1.1  jdolecek #define SK_IF_READ_4(sc_if, skip, reg)		\
    155  1.1  jdolecek 	sk_win_read_4(sc_if->sk_softc, reg +	\
    156  1.1  jdolecek 	((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN))
    157  1.1  jdolecek #define SK_IF_READ_2(sc_if, skip, reg)		\
    158  1.1  jdolecek 	sk_win_read_2(sc_if->sk_softc, reg + 	\
    159  1.1  jdolecek 	((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN))
    160  1.1  jdolecek #define SK_IF_READ_1(sc_if, skip, reg)		\
    161  1.1  jdolecek 	sk_win_read_1(sc_if->sk_softc, reg +	\
    162  1.1  jdolecek 	((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN))
    163  1.1  jdolecek 
    164  1.1  jdolecek #define SK_IF_WRITE_4(sc_if, skip, reg, val)	\
    165  1.1  jdolecek 	sk_win_write_4(sc_if->sk_softc,		\
    166  1.1  jdolecek 	reg + ((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN), val)
    167  1.1  jdolecek #define SK_IF_WRITE_2(sc_if, skip, reg, val)	\
    168  1.1  jdolecek 	sk_win_write_2(sc_if->sk_softc,		\
    169  1.1  jdolecek 	reg + ((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN), val)
    170  1.1  jdolecek #define SK_IF_WRITE_1(sc_if, skip, reg, val)	\
    171  1.1  jdolecek 	sk_win_write_1(sc_if->sk_softc,		\
    172  1.1  jdolecek 	reg + ((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN), val)
    173  1.1  jdolecek 
    174  1.1  jdolecek /* Block 0 registers, permanently mapped at iobase. */
    175  1.1  jdolecek #define SK_RAP		0x0000
    176  1.1  jdolecek #define SK_CSR		0x0004
    177  1.1  jdolecek #define SK_LED		0x0006
    178  1.1  jdolecek #define SK_ISR		0x0008	/* interrupt source */
    179  1.1  jdolecek #define SK_IMR		0x000C	/* interrupt mask */
    180  1.1  jdolecek #define SK_IESR		0x0010	/* interrupt hardware error source */
    181  1.1  jdolecek #define SK_IEMR		0x0014  /* interrupt hardware error mask */
    182  1.1  jdolecek #define SK_ISSR		0x0018	/* special interrupt source */
    183  1.1  jdolecek #define SK_XM_IMR0	0x0020
    184  1.1  jdolecek #define SK_XM_ISR0	0x0028
    185  1.1  jdolecek #define SK_XM_PHYADDR0	0x0030
    186  1.1  jdolecek #define SK_XM_PHYDATA0	0x0034
    187  1.1  jdolecek #define SK_XM_IMR1	0x0040
    188  1.1  jdolecek #define SK_XM_ISR1	0x0048
    189  1.1  jdolecek #define SK_XM_PHYADDR1	0x0050
    190  1.1  jdolecek #define SK_XM_PHYDATA1	0x0054
    191  1.1  jdolecek #define SK_BMU_RX_CSR0	0x0060
    192  1.1  jdolecek #define SK_BMU_RX_CSR1	0x0064
    193  1.1  jdolecek #define SK_BMU_TXS_CSR0	0x0068
    194  1.1  jdolecek #define SK_BMU_TXA_CSR0	0x006C
    195  1.1  jdolecek #define SK_BMU_TXS_CSR1	0x0070
    196  1.1  jdolecek #define SK_BMU_TXA_CSR1	0x0074
    197  1.1  jdolecek 
    198  1.1  jdolecek /* SK_CSR register */
    199  1.1  jdolecek #define SK_CSR_SW_RESET			0x0001
    200  1.1  jdolecek #define SK_CSR_SW_UNRESET		0x0002
    201  1.1  jdolecek #define SK_CSR_MASTER_RESET		0x0004
    202  1.1  jdolecek #define SK_CSR_MASTER_UNRESET		0x0008
    203  1.1  jdolecek #define SK_CSR_MASTER_STOP		0x0010
    204  1.1  jdolecek #define SK_CSR_MASTER_DONE		0x0020
    205  1.1  jdolecek #define SK_CSR_SW_IRQ_CLEAR		0x0040
    206  1.1  jdolecek #define SK_CSR_SW_IRQ_SET		0x0080
    207  1.1  jdolecek #define SK_CSR_SLOTSIZE			0x0100 /* 1 == 64 bits, 0 == 32 */
    208  1.1  jdolecek #define SK_CSR_BUSCLOCK			0x0200 /* 1 == 33/66 MHz, = 33 */
    209  1.1  jdolecek 
    210  1.1  jdolecek /* SK_LED register */
    211  1.1  jdolecek #define SK_LED_GREEN_OFF		0x01
    212  1.1  jdolecek #define SK_LED_GREEN_ON			0x02
    213  1.1  jdolecek 
    214  1.1  jdolecek /* SK_ISR register */
    215  1.1  jdolecek #define SK_ISR_TX2_AS_CHECK		0x00000001
    216  1.1  jdolecek #define SK_ISR_TX2_AS_EOF		0x00000002
    217  1.1  jdolecek #define SK_ISR_TX2_AS_EOB		0x00000004
    218  1.1  jdolecek #define SK_ISR_TX2_S_CHECK		0x00000008
    219  1.1  jdolecek #define SK_ISR_TX2_S_EOF		0x00000010
    220  1.1  jdolecek #define SK_ISR_TX2_S_EOB		0x00000020
    221  1.1  jdolecek #define SK_ISR_TX1_AS_CHECK		0x00000040
    222  1.1  jdolecek #define SK_ISR_TX1_AS_EOF		0x00000080
    223  1.1  jdolecek #define SK_ISR_TX1_AS_EOB		0x00000100
    224  1.1  jdolecek #define SK_ISR_TX1_S_CHECK		0x00000200
    225  1.1  jdolecek #define SK_ISR_TX1_S_EOF		0x00000400
    226  1.1  jdolecek #define SK_ISR_TX1_S_EOB		0x00000800
    227  1.1  jdolecek #define SK_ISR_RX2_CHECK		0x00001000
    228  1.1  jdolecek #define SK_ISR_RX2_EOF			0x00002000
    229  1.1  jdolecek #define SK_ISR_RX2_EOB			0x00004000
    230  1.1  jdolecek #define SK_ISR_RX1_CHECK		0x00008000
    231  1.1  jdolecek #define SK_ISR_RX1_EOF			0x00010000
    232  1.1  jdolecek #define SK_ISR_RX1_EOB			0x00020000
    233  1.1  jdolecek #define SK_ISR_LINK2_OFLOW		0x00040000
    234  1.1  jdolecek #define SK_ISR_MAC2			0x00080000
    235  1.1  jdolecek #define SK_ISR_LINK1_OFLOW		0x00100000
    236  1.1  jdolecek #define SK_ISR_MAC1			0x00200000
    237  1.1  jdolecek #define SK_ISR_TIMER			0x00400000
    238  1.1  jdolecek #define SK_ISR_EXTERNAL_REG		0x00800000
    239  1.1  jdolecek #define SK_ISR_SW			0x01000000
    240  1.1  jdolecek #define SK_ISR_I2C_RDY			0x02000000
    241  1.1  jdolecek #define SK_ISR_TX2_TIMEO		0x04000000
    242  1.1  jdolecek #define SK_ISR_TX1_TIMEO		0x08000000
    243  1.1  jdolecek #define SK_ISR_RX2_TIMEO		0x10000000
    244  1.1  jdolecek #define SK_ISR_RX1_TIMEO		0x20000000
    245  1.1  jdolecek #define SK_ISR_RSVD			0x40000000
    246  1.1  jdolecek #define SK_ISR_HWERR			0x80000000
    247  1.1  jdolecek 
    248  1.1  jdolecek /* SK_IMR register */
    249  1.1  jdolecek #define SK_IMR_TX2_AS_CHECK		0x00000001
    250  1.1  jdolecek #define SK_IMR_TX2_AS_EOF		0x00000002
    251  1.1  jdolecek #define SK_IMR_TX2_AS_EOB		0x00000004
    252  1.1  jdolecek #define SK_IMR_TX2_S_CHECK		0x00000008
    253  1.1  jdolecek #define SK_IMR_TX2_S_EOF		0x00000010
    254  1.1  jdolecek #define SK_IMR_TX2_S_EOB		0x00000020
    255  1.1  jdolecek #define SK_IMR_TX1_AS_CHECK		0x00000040
    256  1.1  jdolecek #define SK_IMR_TX1_AS_EOF		0x00000080
    257  1.1  jdolecek #define SK_IMR_TX1_AS_EOB		0x00000100
    258  1.1  jdolecek #define SK_IMR_TX1_S_CHECK		0x00000200
    259  1.1  jdolecek #define SK_IMR_TX1_S_EOF		0x00000400
    260  1.1  jdolecek #define SK_IMR_TX1_S_EOB		0x00000800
    261  1.1  jdolecek #define SK_IMR_RX2_CHECK		0x00001000
    262  1.1  jdolecek #define SK_IMR_RX2_EOF			0x00002000
    263  1.1  jdolecek #define SK_IMR_RX2_EOB			0x00004000
    264  1.1  jdolecek #define SK_IMR_RX1_CHECK		0x00008000
    265  1.1  jdolecek #define SK_IMR_RX1_EOF			0x00010000
    266  1.1  jdolecek #define SK_IMR_RX1_EOB			0x00020000
    267  1.1  jdolecek #define SK_IMR_LINK2_OFLOW		0x00040000
    268  1.1  jdolecek #define SK_IMR_MAC2			0x00080000
    269  1.1  jdolecek #define SK_IMR_LINK1_OFLOW		0x00100000
    270  1.1  jdolecek #define SK_IMR_MAC1			0x00200000
    271  1.1  jdolecek #define SK_IMR_TIMER			0x00400000
    272  1.1  jdolecek #define SK_IMR_EXTERNAL_REG		0x00800000
    273  1.1  jdolecek #define SK_IMR_SW			0x01000000
    274  1.1  jdolecek #define SK_IMR_I2C_RDY			0x02000000
    275  1.1  jdolecek #define SK_IMR_TX2_TIMEO		0x04000000
    276  1.1  jdolecek #define SK_IMR_TX1_TIMEO		0x08000000
    277  1.1  jdolecek #define SK_IMR_RX2_TIMEO		0x10000000
    278  1.1  jdolecek #define SK_IMR_RX1_TIMEO		0x20000000
    279  1.1  jdolecek #define SK_IMR_RSVD			0x40000000
    280  1.1  jdolecek #define SK_IMR_HWERR			0x80000000
    281  1.1  jdolecek 
    282  1.1  jdolecek #define SK_INTRS1	\
    283  1.1  jdolecek 	(SK_IMR_RX1_EOF|SK_IMR_TX1_S_EOF|SK_IMR_MAC1)
    284  1.1  jdolecek 
    285  1.1  jdolecek #define SK_INTRS2	\
    286  1.1  jdolecek 	(SK_IMR_RX2_EOF|SK_IMR_TX2_S_EOF|SK_IMR_MAC2)
    287  1.1  jdolecek 
    288  1.1  jdolecek /* SK_IESR register */
    289  1.1  jdolecek #define SK_IESR_PAR_RX2			0x00000001
    290  1.1  jdolecek #define SK_IESR_PAR_RX1			0x00000002
    291  1.1  jdolecek #define SK_IESR_PAR_MAC2		0x00000004
    292  1.1  jdolecek #define SK_IESR_PAR_MAC1		0x00000008
    293  1.1  jdolecek #define SK_IESR_PAR_WR_RAM		0x00000010
    294  1.1  jdolecek #define SK_IESR_PAR_RD_RAM		0x00000020
    295  1.1  jdolecek #define SK_IESR_NO_TSTAMP_MAC2		0x00000040
    296  1.1  jdolecek #define SK_IESR_NO_TSTAMO_MAC1		0x00000080
    297  1.1  jdolecek #define SK_IESR_NO_STS_MAC2		0x00000100
    298  1.1  jdolecek #define SK_IESR_NO_STS_MAC1		0x00000200
    299  1.1  jdolecek #define SK_IESR_IRQ_STS			0x00000400
    300  1.1  jdolecek #define SK_IESR_MASTERERR		0x00000800
    301  1.1  jdolecek 
    302  1.1  jdolecek /* SK_IEMR register */
    303  1.1  jdolecek #define SK_IEMR_PAR_RX2			0x00000001
    304  1.1  jdolecek #define SK_IEMR_PAR_RX1			0x00000002
    305  1.1  jdolecek #define SK_IEMR_PAR_MAC2		0x00000004
    306  1.1  jdolecek #define SK_IEMR_PAR_MAC1		0x00000008
    307  1.1  jdolecek #define SK_IEMR_PAR_WR_RAM		0x00000010
    308  1.1  jdolecek #define SK_IEMR_PAR_RD_RAM		0x00000020
    309  1.1  jdolecek #define SK_IEMR_NO_TSTAMP_MAC2		0x00000040
    310  1.1  jdolecek #define SK_IEMR_NO_TSTAMO_MAC1		0x00000080
    311  1.1  jdolecek #define SK_IEMR_NO_STS_MAC2		0x00000100
    312  1.1  jdolecek #define SK_IEMR_NO_STS_MAC1		0x00000200
    313  1.1  jdolecek #define SK_IEMR_IRQ_STS			0x00000400
    314  1.1  jdolecek #define SK_IEMR_MASTERERR		0x00000800
    315  1.1  jdolecek 
    316  1.1  jdolecek /* Block 2 */
    317  1.1  jdolecek #define SK_MAC0_0	0x0100
    318  1.1  jdolecek #define SK_MAC0_1	0x0104
    319  1.1  jdolecek #define SK_MAC1_0	0x0108
    320  1.1  jdolecek #define SK_MAC1_1	0x010C
    321  1.1  jdolecek #define SK_MAC2_0	0x0110
    322  1.1  jdolecek #define SK_MAC2_1	0x0114
    323  1.1  jdolecek #define SK_CONNTYPE	0x0118
    324  1.1  jdolecek #define SK_PMDTYPE	0x0119
    325  1.1  jdolecek #define SK_CONFIG	0x011A
    326  1.1  jdolecek #define SK_CHIPVER	0x011B
    327  1.1  jdolecek #define SK_EPROM0	0x011C
    328  1.1  jdolecek #define SK_EPROM1	0x011D
    329  1.1  jdolecek #define SK_EPROM2	0x011E
    330  1.1  jdolecek #define SK_EPROM3	0x011F
    331  1.1  jdolecek #define SK_EP_ADDR	0x0120
    332  1.1  jdolecek #define SK_EP_DATA	0x0124
    333  1.1  jdolecek #define SK_EP_LOADCTL	0x0128
    334  1.1  jdolecek #define SK_EP_LOADTST	0x0129
    335  1.1  jdolecek #define SK_TIMERINIT	0x0130
    336  1.1  jdolecek #define SK_TIMER	0x0134
    337  1.1  jdolecek #define SK_TIMERCTL	0x0138
    338  1.1  jdolecek #define SK_TIMERTST	0x0139
    339  1.1  jdolecek #define SK_IMTIMERINIT	0x0140
    340  1.1  jdolecek #define SK_IMTIMER	0x0144
    341  1.1  jdolecek #define SK_IMTIMERCTL	0x0148
    342  1.1  jdolecek #define SK_IMTIMERTST	0x0149
    343  1.1  jdolecek #define SK_IMMR		0x014C
    344  1.1  jdolecek #define SK_IHWEMR	0x0150
    345  1.1  jdolecek #define SK_TESTCTL1	0x0158
    346  1.1  jdolecek #define SK_TESTCTL2	0x0159
    347  1.1  jdolecek #define SK_GPIO		0x015C
    348  1.1  jdolecek #define SK_I2CHWCTL	0x0160
    349  1.1  jdolecek #define SK_I2CHWDATA	0x0164
    350  1.1  jdolecek #define SK_I2CHWIRQ	0x0168
    351  1.1  jdolecek #define SK_I2CSW	0x016C
    352  1.1  jdolecek #define SK_BLNKINIT	0x0170
    353  1.1  jdolecek #define SK_BLNKCOUNT	0x0174
    354  1.1  jdolecek #define SK_BLNKCTL	0x0178
    355  1.1  jdolecek #define SK_BLNKSTS	0x0179
    356  1.1  jdolecek #define SK_BLNKTST	0x017A
    357  1.1  jdolecek 
    358  1.1  jdolecek #define SK_IMCTL_STOP	0x02
    359  1.1  jdolecek #define SK_IMCTL_START	0x04
    360  1.1  jdolecek 
    361  1.1  jdolecek #define SK_IMTIMER_TICKS	54
    362  1.1  jdolecek #define SK_IM_USECS(x)		((x) * SK_IMTIMER_TICKS)
    363  1.1  jdolecek 
    364  1.1  jdolecek /*
    365  1.1  jdolecek  * The SK_EPROM0 register contains a byte that describes the
    366  1.1  jdolecek  * amount of SRAM mounted on the NIC. The value also tells if
    367  1.1  jdolecek  * the chips are 64K or 128K. This affects the RAMbuffer address
    368  1.1  jdolecek  * offset that we need to use.
    369  1.1  jdolecek  */
    370  1.1  jdolecek #define SK_RAMSIZE_512K_64	0x1
    371  1.1  jdolecek #define SK_RAMSIZE_1024K_128	0x2
    372  1.1  jdolecek #define SK_RAMSIZE_1024K_64	0x3
    373  1.1  jdolecek #define SK_RAMSIZE_2048K_128	0x4
    374  1.1  jdolecek 
    375  1.1  jdolecek #define SK_RBOFF_0		0x0
    376  1.1  jdolecek #define SK_RBOFF_80000		0x80000
    377  1.1  jdolecek 
    378  1.1  jdolecek /*
    379  1.1  jdolecek  * SK_EEPROM1 contains the PHY type, which may be XMAC for
    380  1.1  jdolecek  * fiber-based cards or BCOM for 1000baseT cards with a Broadcom
    381  1.1  jdolecek  * PHY.
    382  1.1  jdolecek  */
    383  1.1  jdolecek #define SK_PHYTYPE_XMAC		0       /* integeated XMAC II PHY */
    384  1.1  jdolecek #define SK_PHYTYPE_BCOM		1       /* Broadcom BCM5400 */
    385  1.1  jdolecek #define SK_PHYTYPE_LONE		2       /* Level One LXT1000 */
    386  1.1  jdolecek #define SK_PHYTYPE_NAT		3       /* National DP83891 */
    387  1.1  jdolecek #define SK_PHYTYPE_MARV_COPPER	4       /* Marvell 88E1011S */
    388  1.1  jdolecek #define SK_PHYTYPE_MARV_FIBER	5       /* Marvell 88E1011S (fiber) */
    389  1.1  jdolecek 
    390  1.1  jdolecek /*
    391  1.1  jdolecek  * PHY addresses.
    392  1.1  jdolecek  */
    393  1.1  jdolecek #define SK_PHYADDR_XMAC		0x0
    394  1.1  jdolecek #define SK_PHYADDR_BCOM		0x1
    395  1.1  jdolecek #define SK_PHYADDR_LONE		0x3
    396  1.1  jdolecek #define SK_PHYADDR_NAT		0x0
    397  1.1  jdolecek #define SK_PHYADDR_MARV		0x0
    398  1.1  jdolecek 
    399  1.1  jdolecek #define SK_CONFIG_SINGLEMAC	0x01
    400  1.1  jdolecek #define SK_CONFIG_DIS_DSL_CLK	0x02
    401  1.1  jdolecek 
    402  1.1  jdolecek #define SK_PMD_1000BASELX	0x4C
    403  1.1  jdolecek #define SK_PMD_1000BASESX	0x53
    404  1.1  jdolecek #define SK_PMD_1000BASECX	0x43
    405  1.1  jdolecek #define SK_PMD_1000BASETX	0x54
    406  1.1  jdolecek 
    407  1.1  jdolecek /* GPIO bits */
    408  1.1  jdolecek #define SK_GPIO_DAT0		0x00000001
    409  1.1  jdolecek #define SK_GPIO_DAT1		0x00000002
    410  1.1  jdolecek #define SK_GPIO_DAT2		0x00000004
    411  1.1  jdolecek #define SK_GPIO_DAT3		0x00000008
    412  1.1  jdolecek #define SK_GPIO_DAT4		0x00000010
    413  1.1  jdolecek #define SK_GPIO_DAT5		0x00000020
    414  1.1  jdolecek #define SK_GPIO_DAT6		0x00000040
    415  1.1  jdolecek #define SK_GPIO_DAT7		0x00000080
    416  1.1  jdolecek #define SK_GPIO_DAT8		0x00000100
    417  1.1  jdolecek #define SK_GPIO_DAT9		0x00000200
    418  1.1  jdolecek #define SK_GPIO_DIR0		0x00010000
    419  1.1  jdolecek #define SK_GPIO_DIR1		0x00020000
    420  1.1  jdolecek #define SK_GPIO_DIR2		0x00040000
    421  1.1  jdolecek #define SK_GPIO_DIR3		0x00080000
    422  1.1  jdolecek #define SK_GPIO_DIR4		0x00100000
    423  1.1  jdolecek #define SK_GPIO_DIR5		0x00200000
    424  1.1  jdolecek #define SK_GPIO_DIR6		0x00400000
    425  1.1  jdolecek #define SK_GPIO_DIR7		0x00800000
    426  1.1  jdolecek #define SK_GPIO_DIR8		0x01000000
    427  1.1  jdolecek #define SK_GPIO_DIR9           0x02000000
    428  1.1  jdolecek 
    429  1.1  jdolecek /* Block 3 Ram interface and MAC arbiter registers */
    430  1.1  jdolecek #define SK_RAMADDR	0x0180
    431  1.1  jdolecek #define SK_RAMDATA0	0x0184
    432  1.1  jdolecek #define SK_RAMDATA1	0x0188
    433  1.1  jdolecek #define SK_TO0		0x0190
    434  1.1  jdolecek #define SK_TO1		0x0191
    435  1.1  jdolecek #define SK_TO2		0x0192
    436  1.1  jdolecek #define SK_TO3		0x0193
    437  1.1  jdolecek #define SK_TO4		0x0194
    438  1.1  jdolecek #define SK_TO5		0x0195
    439  1.1  jdolecek #define SK_TO6		0x0196
    440  1.1  jdolecek #define SK_TO7		0x0197
    441  1.1  jdolecek #define SK_TO8		0x0198
    442  1.1  jdolecek #define SK_TO9		0x0199
    443  1.1  jdolecek #define SK_TO10		0x019A
    444  1.1  jdolecek #define SK_TO11		0x019B
    445  1.1  jdolecek #define SK_RITIMEO_TMR	0x019C
    446  1.1  jdolecek #define SK_RAMCTL	0x01A0
    447  1.1  jdolecek #define SK_RITIMER_TST	0x01A2
    448  1.1  jdolecek 
    449  1.1  jdolecek #define SK_RAMCTL_RESET		0x0001
    450  1.1  jdolecek #define SK_RAMCTL_UNRESET	0x0002
    451  1.1  jdolecek #define SK_RAMCTL_CLR_IRQ_WPAR	0x0100
    452  1.1  jdolecek #define SK_RAMCTL_CLR_IRQ_RPAR	0x0200
    453  1.1  jdolecek 
    454  1.1  jdolecek /* Mac arbiter registers */
    455  1.1  jdolecek #define SK_MINIT_RX1	0x01B0
    456  1.1  jdolecek #define SK_MINIT_RX2	0x01B1
    457  1.1  jdolecek #define SK_MINIT_TX1	0x01B2
    458  1.1  jdolecek #define SK_MINIT_TX2	0x01B3
    459  1.1  jdolecek #define SK_MTIMEO_RX1	0x01B4
    460  1.1  jdolecek #define SK_MTIMEO_RX2	0x01B5
    461  1.1  jdolecek #define SK_MTIMEO_TX1	0x01B6
    462  1.1  jdolecek #define SK_MTIEMO_TX2	0x01B7
    463  1.1  jdolecek #define SK_MACARB_CTL	0x01B8
    464  1.1  jdolecek #define SK_MTIMER_TST	0x01BA
    465  1.1  jdolecek #define SK_RCINIT_RX1	0x01C0
    466  1.1  jdolecek #define SK_RCINIT_RX2	0x01C1
    467  1.1  jdolecek #define SK_RCINIT_TX1	0x01C2
    468  1.1  jdolecek #define SK_RCINIT_TX2	0x01C3
    469  1.1  jdolecek #define SK_RCTIMEO_RX1	0x01C4
    470  1.1  jdolecek #define SK_RCTIMEO_RX2	0x01C5
    471  1.1  jdolecek #define SK_RCTIMEO_TX1	0x01C6
    472  1.1  jdolecek #define SK_RCTIMEO_TX2	0x01C7
    473  1.1  jdolecek #define SK_RECOVERY_CTL	0x01C8
    474  1.1  jdolecek #define SK_RCTIMER_TST	0x01CA
    475  1.1  jdolecek 
    476  1.1  jdolecek /* Packet arbiter registers */
    477  1.1  jdolecek #define SK_RXPA1_TINIT	0x01D0
    478  1.1  jdolecek #define SK_RXPA2_TINIT	0x01D4
    479  1.1  jdolecek #define SK_TXPA1_TINIT	0x01D8
    480  1.1  jdolecek #define SK_TXPA2_TINIT	0x01DC
    481  1.1  jdolecek #define SK_RXPA1_TIMEO	0x01E0
    482  1.1  jdolecek #define SK_RXPA2_TIMEO	0x01E4
    483  1.1  jdolecek #define SK_TXPA1_TIMEO	0x01E8
    484  1.1  jdolecek #define SK_TXPA2_TIMEO	0x01EC
    485  1.1  jdolecek #define SK_PKTARB_CTL	0x01F0
    486  1.1  jdolecek #define SK_PKTATB_TST	0x01F2
    487  1.1  jdolecek 
    488  1.1  jdolecek #define SK_PKTARB_TIMEOUT	0x2000
    489  1.1  jdolecek 
    490  1.1  jdolecek #define SK_PKTARBCTL_RESET		0x0001
    491  1.1  jdolecek #define SK_PKTARBCTL_UNRESET		0x0002
    492  1.1  jdolecek #define SK_PKTARBCTL_RXTO1_OFF		0x0004
    493  1.1  jdolecek #define SK_PKTARBCTL_RXTO1_ON		0x0008
    494  1.1  jdolecek #define SK_PKTARBCTL_RXTO2_OFF		0x0010
    495  1.1  jdolecek #define SK_PKTARBCTL_RXTO2_ON		0x0020
    496  1.1  jdolecek #define SK_PKTARBCTL_TXTO1_OFF		0x0040
    497  1.1  jdolecek #define SK_PKTARBCTL_TXTO1_ON		0x0080
    498  1.1  jdolecek #define SK_PKTARBCTL_TXTO2_OFF		0x0100
    499  1.1  jdolecek #define SK_PKTARBCTL_TXTO2_ON		0x0200
    500  1.1  jdolecek #define SK_PKTARBCTL_CLR_IRQ_RXTO1	0x0400
    501  1.1  jdolecek #define SK_PKTARBCTL_CLR_IRQ_RXTO2	0x0800
    502  1.1  jdolecek #define SK_PKTARBCTL_CLR_IRQ_TXTO1	0x1000
    503  1.1  jdolecek #define SK_PKTARBCTL_CLR_IRQ_TXTO2	0x2000
    504  1.1  jdolecek 
    505  1.1  jdolecek #define SK_MINIT_XMAC_B2	54
    506  1.1  jdolecek #define SK_MINIT_XMAC_C1	63
    507  1.1  jdolecek 
    508  1.1  jdolecek #define SK_MACARBCTL_RESET	0x0001
    509  1.1  jdolecek #define SK_MACARBCTL_UNRESET	0x0002
    510  1.1  jdolecek #define SK_MACARBCTL_FASTOE_OFF	0x0004
    511  1.1  jdolecek #define SK_MACARBCRL_FASTOE_ON	0x0008
    512  1.1  jdolecek 
    513  1.1  jdolecek #define SK_RCINIT_XMAC_B2	54
    514  1.1  jdolecek #define SK_RCINIT_XMAC_C1	0
    515  1.1  jdolecek 
    516  1.1  jdolecek #define SK_RECOVERYCTL_RX1_OFF	0x0001
    517  1.1  jdolecek #define SK_RECOVERYCTL_RX1_ON	0x0002
    518  1.1  jdolecek #define SK_RECOVERYCTL_RX2_OFF	0x0004
    519  1.1  jdolecek #define SK_RECOVERYCTL_RX2_ON	0x0008
    520  1.1  jdolecek #define SK_RECOVERYCTL_TX1_OFF	0x0010
    521  1.1  jdolecek #define SK_RECOVERYCTL_TX1_ON	0x0020
    522  1.1  jdolecek #define SK_RECOVERYCTL_TX2_OFF	0x0040
    523  1.1  jdolecek #define SK_RECOVERYCTL_TX2_ON	0x0080
    524  1.1  jdolecek 
    525  1.1  jdolecek #define SK_RECOVERY_XMAC_B2				\
    526  1.1  jdolecek 	(SK_RECOVERYCTL_RX1_ON|SK_RECOVERYCTL_RX2_ON|	\
    527  1.1  jdolecek 	SK_RECOVERYCTL_TX1_ON|SK_RECOVERYCTL_TX2_ON)
    528  1.1  jdolecek 
    529  1.1  jdolecek #define SK_RECOVERY_XMAC_C1				\
    530  1.1  jdolecek 	(SK_RECOVERYCTL_RX1_OFF|SK_RECOVERYCTL_RX2_OFF|	\
    531  1.1  jdolecek 	SK_RECOVERYCTL_TX1_OFF|SK_RECOVERYCTL_TX2_OFF)
    532  1.1  jdolecek 
    533  1.1  jdolecek /* Block 4 -- TX Arbiter MAC 1 */
    534  1.1  jdolecek #define SK_TXAR1_TIMERINIT	0x0200
    535  1.1  jdolecek #define SK_TXAR1_TIMERVAL	0x0204
    536  1.1  jdolecek #define SK_TXAR1_LIMITINIT	0x0208
    537  1.1  jdolecek #define SK_TXAR1_LIMITCNT	0x020C
    538  1.1  jdolecek #define SK_TXAR1_COUNTERCTL	0x0210
    539  1.1  jdolecek #define SK_TXAR1_COUNTERTST	0x0212
    540  1.1  jdolecek #define SK_TXAR1_COUNTERSTS	0x0212
    541  1.1  jdolecek 
    542  1.1  jdolecek /* Block 5 -- TX Arbiter MAC 2 */
    543  1.1  jdolecek #define SK_TXAR2_TIMERINIT	0x0280
    544  1.1  jdolecek #define SK_TXAR2_TIMERVAL	0x0284
    545  1.1  jdolecek #define SK_TXAR2_LIMITINIT	0x0288
    546  1.1  jdolecek #define SK_TXAR2_LIMITCNT	0x028C
    547  1.1  jdolecek #define SK_TXAR2_COUNTERCTL	0x0290
    548  1.1  jdolecek #define SK_TXAR2_COUNTERTST	0x0291
    549  1.1  jdolecek #define SK_TXAR2_COUNTERSTS	0x0292
    550  1.1  jdolecek 
    551  1.1  jdolecek #define SK_TXARCTL_OFF		0x01
    552  1.1  jdolecek #define SK_TXARCTL_ON		0x02
    553  1.1  jdolecek #define SK_TXARCTL_RATECTL_OFF	0x04
    554  1.1  jdolecek #define SK_TXARCTL_RATECTL_ON	0x08
    555  1.1  jdolecek #define SK_TXARCTL_ALLOC_OFF	0x10
    556  1.1  jdolecek #define SK_TXARCTL_ALLOC_ON	0x20
    557  1.1  jdolecek #define SK_TXARCTL_FSYNC_OFF	0x40
    558  1.1  jdolecek #define SK_TXARCTL_FSYNC_ON	0x80
    559  1.1  jdolecek 
    560  1.1  jdolecek /* Block 6 -- External registers */
    561  1.1  jdolecek #define SK_EXTREG_BASE	0x300
    562  1.1  jdolecek #define SK_EXTREG_END	0x37C
    563  1.1  jdolecek 
    564  1.1  jdolecek /* Block 7 -- PCI config registers */
    565  1.1  jdolecek #define SK_PCI_BASE	0x0380
    566  1.1  jdolecek #define SK_PCI_END	0x03FC
    567  1.1  jdolecek 
    568  1.1  jdolecek /* Compute offset of mirrored PCI register */
    569  1.1  jdolecek #define SK_PCI_REG(reg)		((reg) + SK_PCI_BASE)
    570  1.1  jdolecek 
    571  1.1  jdolecek /* Block 8 -- RX queue 1 */
    572  1.1  jdolecek #define SK_RXQ1_BUFCNT		0x0400
    573  1.1  jdolecek #define SK_RXQ1_BUFCTL		0x0402
    574  1.1  jdolecek #define SK_RXQ1_NEXTDESC	0x0404
    575  1.1  jdolecek #define SK_RXQ1_RXBUF_LO	0x0408
    576  1.1  jdolecek #define SK_RXQ1_RXBUF_HI	0x040C
    577  1.1  jdolecek #define SK_RXQ1_RXSTAT		0x0410
    578  1.1  jdolecek #define SK_RXQ1_TIMESTAMP	0x0414
    579  1.1  jdolecek #define SK_RXQ1_CSUM1		0x0418
    580  1.1  jdolecek #define SK_RXQ1_CSUM2		0x041A
    581  1.1  jdolecek #define SK_RXQ1_CSUM1_START	0x041C
    582  1.1  jdolecek #define SK_RXQ1_CSUM2_START	0x041E
    583  1.1  jdolecek #define SK_RXQ1_CURADDR_LO	0x0420
    584  1.1  jdolecek #define SK_RXQ1_CURADDR_HI	0x0424
    585  1.1  jdolecek #define SK_RXQ1_CURCNT_LO	0x0428
    586  1.1  jdolecek #define SK_RXQ1_CURCNT_HI	0x042C
    587  1.1  jdolecek #define SK_RXQ1_CURBYTES	0x0430
    588  1.1  jdolecek #define SK_RXQ1_BMU_CSR		0x0434
    589  1.1  jdolecek #define SK_RXQ1_WATERMARK	0x0438
    590  1.1  jdolecek #define SK_RXQ1_FLAG		0x043A
    591  1.1  jdolecek #define SK_RXQ1_TEST1		0x043C
    592  1.1  jdolecek #define SK_RXQ1_TEST2		0x0440
    593  1.1  jdolecek #define SK_RXQ1_TEST3		0x0444
    594  1.1  jdolecek 
    595  1.1  jdolecek /* Block 9 -- RX queue 2 */
    596  1.1  jdolecek #define SK_RXQ2_BUFCNT		0x0480
    597  1.1  jdolecek #define SK_RXQ2_BUFCTL		0x0482
    598  1.1  jdolecek #define SK_RXQ2_NEXTDESC	0x0484
    599  1.1  jdolecek #define SK_RXQ2_RXBUF_LO	0x0488
    600  1.1  jdolecek #define SK_RXQ2_RXBUF_HI	0x048C
    601  1.1  jdolecek #define SK_RXQ2_RXSTAT		0x0490
    602  1.1  jdolecek #define SK_RXQ2_TIMESTAMP	0x0494
    603  1.1  jdolecek #define SK_RXQ2_CSUM1		0x0498
    604  1.1  jdolecek #define SK_RXQ2_CSUM2		0x049A
    605  1.1  jdolecek #define SK_RXQ2_CSUM1_START	0x049C
    606  1.1  jdolecek #define SK_RXQ2_CSUM2_START	0x049E
    607  1.1  jdolecek #define SK_RXQ2_CURADDR_LO	0x04A0
    608  1.1  jdolecek #define SK_RXQ2_CURADDR_HI	0x04A4
    609  1.1  jdolecek #define SK_RXQ2_CURCNT_LO	0x04A8
    610  1.1  jdolecek #define SK_RXQ2_CURCNT_HI	0x04AC
    611  1.1  jdolecek #define SK_RXQ2_CURBYTES	0x04B0
    612  1.1  jdolecek #define SK_RXQ2_BMU_CSR		0x04B4
    613  1.1  jdolecek #define SK_RXQ2_WATERMARK	0x04B8
    614  1.1  jdolecek #define SK_RXQ2_FLAG		0x04BA
    615  1.1  jdolecek #define SK_RXQ2_TEST1		0x04BC
    616  1.1  jdolecek #define SK_RXQ2_TEST2		0x04C0
    617  1.1  jdolecek #define SK_RXQ2_TEST3		0x04C4
    618  1.1  jdolecek 
    619  1.1  jdolecek #define SK_RXBMU_CLR_IRQ_ERR		0x00000001
    620  1.1  jdolecek #define SK_RXBMU_CLR_IRQ_EOF		0x00000002
    621  1.1  jdolecek #define SK_RXBMU_CLR_IRQ_EOB		0x00000004
    622  1.1  jdolecek #define SK_RXBMU_CLR_IRQ_PAR		0x00000008
    623  1.1  jdolecek #define SK_RXBMU_RX_START		0x00000010
    624  1.1  jdolecek #define SK_RXBMU_RX_STOP		0x00000020
    625  1.1  jdolecek #define SK_RXBMU_POLL_OFF		0x00000040
    626  1.1  jdolecek #define SK_RXBMU_POLL_ON		0x00000080
    627  1.1  jdolecek #define SK_RXBMU_TRANSFER_SM_RESET	0x00000100
    628  1.1  jdolecek #define SK_RXBMU_TRANSFER_SM_UNRESET	0x00000200
    629  1.1  jdolecek #define SK_RXBMU_DESCWR_SM_RESET	0x00000400
    630  1.1  jdolecek #define SK_RXBMU_DESCWR_SM_UNRESET	0x00000800
    631  1.1  jdolecek #define SK_RXBMU_DESCRD_SM_RESET	0x00001000
    632  1.1  jdolecek #define SK_RXBMU_DESCRD_SM_UNRESET	0x00002000
    633  1.1  jdolecek #define SK_RXBMU_SUPERVISOR_SM_RESET	0x00004000
    634  1.1  jdolecek #define SK_RXBMU_SUPERVISOR_SM_UNRESET	0x00008000
    635  1.1  jdolecek #define SK_RXBMU_PFI_SM_RESET		0x00010000
    636  1.1  jdolecek #define SK_RXBMU_PFI_SM_UNRESET		0x00020000
    637  1.1  jdolecek #define SK_RXBMU_FIFO_RESET		0x00040000
    638  1.1  jdolecek #define SK_RXBMU_FIFO_UNRESET		0x00080000
    639  1.1  jdolecek #define SK_RXBMU_DESC_RESET		0x00100000
    640  1.1  jdolecek #define SK_RXBMU_DESC_UNRESET		0x00200000
    641  1.1  jdolecek #define SK_RXBMU_SUPERVISOR_IDLE	0x01000000
    642  1.1  jdolecek 
    643  1.1  jdolecek #define SK_RXBMU_ONLINE		\
    644  1.1  jdolecek 	(SK_RXBMU_TRANSFER_SM_UNRESET|SK_RXBMU_DESCWR_SM_UNRESET|	\
    645  1.1  jdolecek 	SK_RXBMU_DESCRD_SM_UNRESET|SK_RXBMU_SUPERVISOR_SM_UNRESET|	\
    646  1.1  jdolecek 	SK_RXBMU_PFI_SM_UNRESET|SK_RXBMU_FIFO_UNRESET|			\
    647  1.1  jdolecek 	SK_RXBMU_DESC_UNRESET)
    648  1.1  jdolecek 
    649  1.1  jdolecek #define SK_RXBMU_OFFLINE		\
    650  1.1  jdolecek 	(SK_RXBMU_TRANSFER_SM_RESET|SK_RXBMU_DESCWR_SM_RESET|	\
    651  1.1  jdolecek 	SK_RXBMU_DESCRD_SM_RESET|SK_RXBMU_SUPERVISOR_SM_RESET|	\
    652  1.1  jdolecek 	SK_RXBMU_PFI_SM_RESET|SK_RXBMU_FIFO_RESET|		\
    653  1.1  jdolecek 	SK_RXBMU_DESC_RESET)
    654  1.1  jdolecek 
    655  1.1  jdolecek /* Block 12 -- TX sync queue 1 */
    656  1.1  jdolecek #define SK_TXQS1_BUFCNT		0x0600
    657  1.1  jdolecek #define SK_TXQS1_BUFCTL		0x0602
    658  1.1  jdolecek #define SK_TXQS1_NEXTDESC	0x0604
    659  1.1  jdolecek #define SK_TXQS1_RXBUF_LO	0x0608
    660  1.1  jdolecek #define SK_TXQS1_RXBUF_HI	0x060C
    661  1.1  jdolecek #define SK_TXQS1_RXSTAT		0x0610
    662  1.1  jdolecek #define SK_TXQS1_CSUM_STARTVAL	0x0614
    663  1.1  jdolecek #define SK_TXQS1_CSUM_STARTPOS	0x0618
    664  1.1  jdolecek #define SK_TXQS1_CSUM_WRITEPOS	0x061A
    665  1.1  jdolecek #define SK_TXQS1_CURADDR_LO	0x0620
    666  1.1  jdolecek #define SK_TXQS1_CURADDR_HI	0x0624
    667  1.1  jdolecek #define SK_TXQS1_CURCNT_LO	0x0628
    668  1.1  jdolecek #define SK_TXQS1_CURCNT_HI	0x062C
    669  1.1  jdolecek #define SK_TXQS1_CURBYTES	0x0630
    670  1.1  jdolecek #define SK_TXQS1_BMU_CSR	0x0634
    671  1.1  jdolecek #define SK_TXQS1_WATERMARK	0x0638
    672  1.1  jdolecek #define SK_TXQS1_FLAG		0x063A
    673  1.1  jdolecek #define SK_TXQS1_TEST1		0x063C
    674  1.1  jdolecek #define SK_TXQS1_TEST2		0x0640
    675  1.1  jdolecek #define SK_TXQS1_TEST3		0x0644
    676  1.1  jdolecek 
    677  1.1  jdolecek /* Block 13 -- TX async queue 1 */
    678  1.1  jdolecek #define SK_TXQA1_BUFCNT		0x0680
    679  1.1  jdolecek #define SK_TXQA1_BUFCTL		0x0682
    680  1.1  jdolecek #define SK_TXQA1_NEXTDESC	0x0684
    681  1.1  jdolecek #define SK_TXQA1_RXBUF_LO	0x0688
    682  1.1  jdolecek #define SK_TXQA1_RXBUF_HI	0x068C
    683  1.1  jdolecek #define SK_TXQA1_RXSTAT		0x0690
    684  1.1  jdolecek #define SK_TXQA1_CSUM_STARTVAL	0x0694
    685  1.1  jdolecek #define SK_TXQA1_CSUM_STARTPOS	0x0698
    686  1.1  jdolecek #define SK_TXQA1_CSUM_WRITEPOS	0x069A
    687  1.1  jdolecek #define SK_TXQA1_CURADDR_LO	0x06A0
    688  1.1  jdolecek #define SK_TXQA1_CURADDR_HI	0x06A4
    689  1.1  jdolecek #define SK_TXQA1_CURCNT_LO	0x06A8
    690  1.1  jdolecek #define SK_TXQA1_CURCNT_HI	0x06AC
    691  1.1  jdolecek #define SK_TXQA1_CURBYTES	0x06B0
    692  1.1  jdolecek #define SK_TXQA1_BMU_CSR	0x06B4
    693  1.1  jdolecek #define SK_TXQA1_WATERMARK	0x06B8
    694  1.1  jdolecek #define SK_TXQA1_FLAG		0x06BA
    695  1.1  jdolecek #define SK_TXQA1_TEST1		0x06BC
    696  1.1  jdolecek #define SK_TXQA1_TEST2		0x06C0
    697  1.1  jdolecek #define SK_TXQA1_TEST3		0x06C4
    698  1.1  jdolecek 
    699  1.1  jdolecek /* Block 14 -- TX sync queue 2 */
    700  1.1  jdolecek #define SK_TXQS2_BUFCNT		0x0700
    701  1.1  jdolecek #define SK_TXQS2_BUFCTL		0x0702
    702  1.1  jdolecek #define SK_TXQS2_NEXTDESC	0x0704
    703  1.1  jdolecek #define SK_TXQS2_RXBUF_LO	0x0708
    704  1.1  jdolecek #define SK_TXQS2_RXBUF_HI	0x070C
    705  1.1  jdolecek #define SK_TXQS2_RXSTAT		0x0710
    706  1.1  jdolecek #define SK_TXQS2_CSUM_STARTVAL	0x0714
    707  1.1  jdolecek #define SK_TXQS2_CSUM_STARTPOS	0x0718
    708  1.1  jdolecek #define SK_TXQS2_CSUM_WRITEPOS	0x071A
    709  1.1  jdolecek #define SK_TXQS2_CURADDR_LO	0x0720
    710  1.1  jdolecek #define SK_TXQS2_CURADDR_HI	0x0724
    711  1.1  jdolecek #define SK_TXQS2_CURCNT_LO	0x0728
    712  1.1  jdolecek #define SK_TXQS2_CURCNT_HI	0x072C
    713  1.1  jdolecek #define SK_TXQS2_CURBYTES	0x0730
    714  1.1  jdolecek #define SK_TXQS2_BMU_CSR	0x0734
    715  1.1  jdolecek #define SK_TXQS2_WATERMARK	0x0738
    716  1.1  jdolecek #define SK_TXQS2_FLAG		0x073A
    717  1.1  jdolecek #define SK_TXQS2_TEST1		0x073C
    718  1.1  jdolecek #define SK_TXQS2_TEST2		0x0740
    719  1.1  jdolecek #define SK_TXQS2_TEST3		0x0744
    720  1.1  jdolecek 
    721  1.1  jdolecek /* Block 15 -- TX async queue 2 */
    722  1.1  jdolecek #define SK_TXQA2_BUFCNT		0x0780
    723  1.1  jdolecek #define SK_TXQA2_BUFCTL		0x0782
    724  1.1  jdolecek #define SK_TXQA2_NEXTDESC	0x0784
    725  1.1  jdolecek #define SK_TXQA2_RXBUF_LO	0x0788
    726  1.1  jdolecek #define SK_TXQA2_RXBUF_HI	0x078C
    727  1.1  jdolecek #define SK_TXQA2_RXSTAT		0x0790
    728  1.1  jdolecek #define SK_TXQA2_CSUM_STARTVAL	0x0794
    729  1.1  jdolecek #define SK_TXQA2_CSUM_STARTPOS	0x0798
    730  1.1  jdolecek #define SK_TXQA2_CSUM_WRITEPOS	0x079A
    731  1.1  jdolecek #define SK_TXQA2_CURADDR_LO	0x07A0
    732  1.1  jdolecek #define SK_TXQA2_CURADDR_HI	0x07A4
    733  1.1  jdolecek #define SK_TXQA2_CURCNT_LO	0x07A8
    734  1.1  jdolecek #define SK_TXQA2_CURCNT_HI	0x07AC
    735  1.1  jdolecek #define SK_TXQA2_CURBYTES	0x07B0
    736  1.1  jdolecek #define SK_TXQA2_BMU_CSR	0x07B4
    737  1.1  jdolecek #define SK_TXQA2_WATERMARK	0x07B8
    738  1.1  jdolecek #define SK_TXQA2_FLAG		0x07BA
    739  1.1  jdolecek #define SK_TXQA2_TEST1		0x07BC
    740  1.1  jdolecek #define SK_TXQA2_TEST2		0x07C0
    741  1.1  jdolecek #define SK_TXQA2_TEST3		0x07C4
    742  1.1  jdolecek 
    743  1.1  jdolecek #define SK_TXBMU_CLR_IRQ_ERR		0x00000001
    744  1.1  jdolecek #define SK_TXBMU_CLR_IRQ_EOF		0x00000002
    745  1.1  jdolecek #define SK_TXBMU_CLR_IRQ_EOB		0x00000004
    746  1.1  jdolecek #define SK_TXBMU_TX_START		0x00000010
    747  1.1  jdolecek #define SK_TXBMU_TX_STOP		0x00000020
    748  1.1  jdolecek #define SK_TXBMU_POLL_OFF		0x00000040
    749  1.1  jdolecek #define SK_TXBMU_POLL_ON		0x00000080
    750  1.1  jdolecek #define SK_TXBMU_TRANSFER_SM_RESET	0x00000100
    751  1.1  jdolecek #define SK_TXBMU_TRANSFER_SM_UNRESET	0x00000200
    752  1.1  jdolecek #define SK_TXBMU_DESCWR_SM_RESET	0x00000400
    753  1.1  jdolecek #define SK_TXBMU_DESCWR_SM_UNRESET	0x00000800
    754  1.1  jdolecek #define SK_TXBMU_DESCRD_SM_RESET	0x00001000
    755  1.1  jdolecek #define SK_TXBMU_DESCRD_SM_UNRESET	0x00002000
    756  1.1  jdolecek #define SK_TXBMU_SUPERVISOR_SM_RESET	0x00004000
    757  1.1  jdolecek #define SK_TXBMU_SUPERVISOR_SM_UNRESET	0x00008000
    758  1.1  jdolecek #define SK_TXBMU_PFI_SM_RESET		0x00010000
    759  1.1  jdolecek #define SK_TXBMU_PFI_SM_UNRESET		0x00020000
    760  1.1  jdolecek #define SK_TXBMU_FIFO_RESET		0x00040000
    761  1.1  jdolecek #define SK_TXBMU_FIFO_UNRESET		0x00080000
    762  1.1  jdolecek #define SK_TXBMU_DESC_RESET		0x00100000
    763  1.1  jdolecek #define SK_TXBMU_DESC_UNRESET		0x00200000
    764  1.1  jdolecek #define SK_TXBMU_SUPERVISOR_IDLE	0x01000000
    765  1.1  jdolecek 
    766  1.1  jdolecek #define SK_TXBMU_ONLINE		\
    767  1.1  jdolecek 	(SK_TXBMU_TRANSFER_SM_UNRESET|SK_TXBMU_DESCWR_SM_UNRESET|	\
    768  1.1  jdolecek 	SK_TXBMU_DESCRD_SM_UNRESET|SK_TXBMU_SUPERVISOR_SM_UNRESET|	\
    769  1.1  jdolecek 	SK_TXBMU_PFI_SM_UNRESET|SK_TXBMU_FIFO_UNRESET|			\
    770  1.1  jdolecek 	SK_TXBMU_DESC_UNRESET)
    771  1.1  jdolecek 
    772  1.1  jdolecek #define SK_TXBMU_OFFLINE		\
    773  1.1  jdolecek 	(SK_TXBMU_TRANSFER_SM_RESET|SK_TXBMU_DESCWR_SM_RESET|	\
    774  1.1  jdolecek 	SK_TXBMU_DESCRD_SM_RESET|SK_TXBMU_SUPERVISOR_SM_RESET|	\
    775  1.1  jdolecek 	SK_TXBMU_PFI_SM_RESET|SK_TXBMU_FIFO_RESET|		\
    776  1.1  jdolecek 	SK_TXBMU_DESC_RESET)
    777  1.1  jdolecek 
    778  1.1  jdolecek /* Block 16 -- Receive RAMbuffer 1 */
    779  1.1  jdolecek #define SK_RXRB1_START		0x0800
    780  1.1  jdolecek #define SK_RXRB1_END		0x0804
    781  1.1  jdolecek #define SK_RXRB1_WR_PTR		0x0808
    782  1.1  jdolecek #define SK_RXRB1_RD_PTR		0x080C
    783  1.1  jdolecek #define SK_RXRB1_UTHR_PAUSE	0x0810
    784  1.1  jdolecek #define SK_RXRB1_LTHR_PAUSE	0x0814
    785  1.1  jdolecek #define SK_RXRB1_UTHR_HIPRIO	0x0818
    786  1.1  jdolecek #define SK_RXRB1_UTHR_LOPRIO	0x081C
    787  1.1  jdolecek #define SK_RXRB1_PKTCNT		0x0820
    788  1.1  jdolecek #define SK_RXRB1_LVL		0x0824
    789  1.1  jdolecek #define SK_RXRB1_CTLTST		0x0828
    790  1.1  jdolecek 
    791  1.1  jdolecek /* Block 17 -- Receive RAMbuffer 2 */
    792  1.1  jdolecek #define SK_RXRB2_START		0x0880
    793  1.1  jdolecek #define SK_RXRB2_END		0x0884
    794  1.1  jdolecek #define SK_RXRB2_WR_PTR		0x0888
    795  1.1  jdolecek #define SK_RXRB2_RD_PTR		0x088C
    796  1.1  jdolecek #define SK_RXRB2_UTHR_PAUSE	0x0890
    797  1.1  jdolecek #define SK_RXRB2_LTHR_PAUSE	0x0894
    798  1.1  jdolecek #define SK_RXRB2_UTHR_HIPRIO	0x0898
    799  1.1  jdolecek #define SK_RXRB2_UTHR_LOPRIO	0x089C
    800  1.1  jdolecek #define SK_RXRB2_PKTCNT		0x08A0
    801  1.1  jdolecek #define SK_RXRB2_LVL		0x08A4
    802  1.1  jdolecek #define SK_RXRB2_CTLTST		0x08A8
    803  1.1  jdolecek 
    804  1.1  jdolecek /* Block 20 -- Sync. Transmit RAMbuffer 1 */
    805  1.1  jdolecek #define SK_TXRBS1_START		0x0A00
    806  1.1  jdolecek #define SK_TXRBS1_END		0x0A04
    807  1.1  jdolecek #define SK_TXRBS1_WR_PTR	0x0A08
    808  1.1  jdolecek #define SK_TXRBS1_RD_PTR	0x0A0C
    809  1.1  jdolecek #define SK_TXRBS1_PKTCNT	0x0A20
    810  1.1  jdolecek #define SK_TXRBS1_LVL		0x0A24
    811  1.1  jdolecek #define SK_TXRBS1_CTLTST	0x0A28
    812  1.1  jdolecek 
    813  1.1  jdolecek /* Block 21 -- Async. Transmit RAMbuffer 1 */
    814  1.1  jdolecek #define SK_TXRBA1_START		0x0A80
    815  1.1  jdolecek #define SK_TXRBA1_END		0x0A84
    816  1.1  jdolecek #define SK_TXRBA1_WR_PTR	0x0A88
    817  1.1  jdolecek #define SK_TXRBA1_RD_PTR	0x0A8C
    818  1.1  jdolecek #define SK_TXRBA1_PKTCNT	0x0AA0
    819  1.1  jdolecek #define SK_TXRBA1_LVL		0x0AA4
    820  1.1  jdolecek #define SK_TXRBA1_CTLTST	0x0AA8
    821  1.1  jdolecek 
    822  1.1  jdolecek /* Block 22 -- Sync. Transmit RAMbuffer 2 */
    823  1.1  jdolecek #define SK_TXRBS2_START		0x0B00
    824  1.1  jdolecek #define SK_TXRBS2_END		0x0B04
    825  1.1  jdolecek #define SK_TXRBS2_WR_PTR	0x0B08
    826  1.1  jdolecek #define SK_TXRBS2_RD_PTR	0x0B0C
    827  1.1  jdolecek #define SK_TXRBS2_PKTCNT	0x0B20
    828  1.1  jdolecek #define SK_TXRBS2_LVL		0x0B24
    829  1.1  jdolecek #define SK_TXRBS2_CTLTST	0x0B28
    830  1.1  jdolecek 
    831  1.1  jdolecek /* Block 23 -- Async. Transmit RAMbuffer 2 */
    832  1.1  jdolecek #define SK_TXRBA2_START		0x0B80
    833  1.1  jdolecek #define SK_TXRBA2_END		0x0B84
    834  1.1  jdolecek #define SK_TXRBA2_WR_PTR	0x0B88
    835  1.1  jdolecek #define SK_TXRBA2_RD_PTR	0x0B8C
    836  1.1  jdolecek #define SK_TXRBA2_PKTCNT	0x0BA0
    837  1.1  jdolecek #define SK_TXRBA2_LVL		0x0BA4
    838  1.1  jdolecek #define SK_TXRBA2_CTLTST	0x0BA8
    839  1.1  jdolecek 
    840  1.1  jdolecek #define SK_RBCTL_RESET		0x00000001
    841  1.1  jdolecek #define SK_RBCTL_UNRESET	0x00000002
    842  1.1  jdolecek #define SK_RBCTL_OFF		0x00000004
    843  1.1  jdolecek #define SK_RBCTL_ON		0x00000008
    844  1.1  jdolecek #define SK_RBCTL_STORENFWD_OFF	0x00000010
    845  1.1  jdolecek #define SK_RBCTL_STORENFWD_ON	0x00000020
    846  1.1  jdolecek 
    847  1.1  jdolecek /* Block 24 -- RX MAC FIFO 1 regisrers and LINK_SYNC counter */
    848  1.1  jdolecek #define SK_RXF1_END		0x0C00
    849  1.1  jdolecek #define SK_RXF1_WPTR		0x0C04
    850  1.1  jdolecek #define SK_RXF1_RPTR		0x0C0C
    851  1.1  jdolecek #define SK_RXF1_PKTCNT		0x0C10
    852  1.1  jdolecek #define SK_RXF1_LVL		0x0C14
    853  1.1  jdolecek #define SK_RXF1_MACCTL		0x0C18
    854  1.1  jdolecek #define SK_RXF1_CTL		0x0C1C
    855  1.1  jdolecek #define SK_RXLED1_CNTINIT	0x0C20
    856  1.1  jdolecek #define SK_RXLED1_COUNTER	0x0C24
    857  1.1  jdolecek #define SK_RXLED1_CTL		0x0C28
    858  1.1  jdolecek #define SK_RXLED1_TST		0x0C29
    859  1.1  jdolecek #define SK_LINK_SYNC1_CINIT	0x0C30
    860  1.1  jdolecek #define SK_LINK_SYNC1_COUNTER	0x0C34
    861  1.1  jdolecek #define SK_LINK_SYNC1_CTL	0x0C38
    862  1.1  jdolecek #define SK_LINK_SYNC1_TST	0x0C39
    863  1.1  jdolecek #define SK_LINKLED1_CTL		0x0C3C
    864  1.1  jdolecek 
    865  1.1  jdolecek #define SK_FIFO_END		0x3F
    866  1.1  jdolecek 
    867  1.1  jdolecek /* Receive MAC FIFO 1 (Yukon Only) */
    868  1.1  jdolecek #define SK_RXMF1_END		0x0C40
    869  1.1  jdolecek #define SK_RXMF1_THRESHOLD	0x0C44
    870  1.1  jdolecek #define SK_RXMF1_CTRL_TEST	0x0C48
    871  1.1  jdolecek #define SK_RXMF1_WRITE_PTR	0x0C60
    872  1.1  jdolecek #define SK_RXMF1_WRITE_LEVEL	0x0C68
    873  1.1  jdolecek #define SK_RXMF1_READ_PTR	0x0C70
    874  1.1  jdolecek #define SK_RXMF1_READ_LEVEL	0x0C78
    875  1.1  jdolecek 
    876  1.1  jdolecek #define SK_RFCTL_WR_PTR_TST_ON	0x00004000	/* Write pointer test on*/
    877  1.1  jdolecek #define SK_RFCTL_WR_PTR_TST_OFF	0x00002000	/* Write pointer test off */
    878  1.1  jdolecek #define SK_RFCTL_WR_PTR_STEP	0x00001000	/* Write pointer increment */
    879  1.1  jdolecek #define SK_RFCTL_RD_PTR_TST_ON	0x00000400	/* Read pointer test on */
    880  1.1  jdolecek #define SK_RFCTL_RD_PTR_TST_OFF	0x00000200	/* Read pointer test off */
    881  1.1  jdolecek #define SK_RFCTL_RD_PTR_STEP	0x00000100	/* Read pointer increment */
    882  1.1  jdolecek #define SK_RFCTL_RX_FIFO_OVER	0x00000040	/* Clear IRQ RX FIFO Overrun */
    883  1.1  jdolecek #define SK_RFCTL_FRAME_RX_DONE	0x00000010	/* Clear IRQ Frame RX Done */
    884  1.1  jdolecek #define SK_RFCTL_OPERATION_ON	0x00000008	/* Operational mode on */
    885  1.1  jdolecek #define SK_RFCTL_OPERATION_OFF	0x00000004	/* Operational mode off */
    886  1.1  jdolecek #define SK_RFCTL_RESET_CLEAR	0x00000002	/* MAC FIFO Reset Clear */
    887  1.1  jdolecek #define SK_RFCTL_RESET_SET	0x00000001	/* MAC FIFO Reset Set */
    888  1.1  jdolecek 
    889  1.1  jdolecek 
    890  1.1  jdolecek /* Block 25 -- RX MAC FIFO 2 regisrers and LINK_SYNC counter */
    891  1.1  jdolecek #define SK_RXF2_END		0x0C80
    892  1.1  jdolecek #define SK_RXF2_WPTR		0x0C84
    893  1.1  jdolecek #define SK_RXF2_RPTR		0x0C8C
    894  1.1  jdolecek #define SK_RXF2_PKTCNT		0x0C90
    895  1.1  jdolecek #define SK_RXF2_LVL		0x0C94
    896  1.1  jdolecek #define SK_RXF2_MACCTL		0x0C98
    897  1.1  jdolecek #define SK_RXF2_CTL		0x0C9C
    898  1.1  jdolecek #define SK_RXLED2_CNTINIT	0x0CA0
    899  1.1  jdolecek #define SK_RXLED2_COUNTER	0x0CA4
    900  1.1  jdolecek #define SK_RXLED2_CTL		0x0CA8
    901  1.1  jdolecek #define SK_RXLED2_TST		0x0CA9
    902  1.1  jdolecek #define SK_LINK_SYNC2_CINIT	0x0CB0
    903  1.1  jdolecek #define SK_LINK_SYNC2_COUNTER	0x0CB4
    904  1.1  jdolecek #define SK_LINK_SYNC2_CTL	0x0CB8
    905  1.1  jdolecek #define SK_LINK_SYNC2_TST	0x0CB9
    906  1.1  jdolecek #define SK_LINKLED2_CTL		0x0CBC
    907  1.1  jdolecek 
    908  1.1  jdolecek #define SK_RXMACCTL_CLR_IRQ_NOSTS	0x00000001
    909  1.1  jdolecek #define SK_RXMACCTL_CLR_IRQ_NOTSTAMP	0x00000002
    910  1.1  jdolecek #define SK_RXMACCTL_TSTAMP_OFF		0x00000004
    911  1.1  jdolecek #define SK_RXMACCTL_RSTAMP_ON		0x00000008
    912  1.1  jdolecek #define SK_RXMACCTL_FLUSH_OFF		0x00000010
    913  1.1  jdolecek #define SK_RXMACCTL_FLUSH_ON		0x00000020
    914  1.1  jdolecek #define SK_RXMACCTL_PAUSE_OFF		0x00000040
    915  1.1  jdolecek #define SK_RXMACCTL_PAUSE_ON		0x00000080
    916  1.1  jdolecek #define SK_RXMACCTL_AFULL_OFF		0x00000100
    917  1.1  jdolecek #define SK_RXMACCTL_AFULL_ON		0x00000200
    918  1.1  jdolecek #define SK_RXMACCTL_VALIDTIME_PATCH_OFF	0x00000400
    919  1.1  jdolecek #define SK_RXMACCTL_VALIDTIME_PATCH_ON	0x00000800
    920  1.1  jdolecek #define SK_RXMACCTL_RXRDY_PATCH_OFF	0x00001000
    921  1.1  jdolecek #define SK_RXMACCTL_RXRDY_PATCH_ON	0x00002000
    922  1.1  jdolecek #define SK_RXMACCTL_STS_TIMEO		0x00FF0000
    923  1.1  jdolecek #define SK_RXMACCTL_TSTAMP_TIMEO	0xFF000000
    924  1.1  jdolecek 
    925  1.1  jdolecek #define SK_RXLEDCTL_ENABLE		0x0001
    926  1.1  jdolecek #define SK_RXLEDCTL_COUNTER_STOP	0x0002
    927  1.1  jdolecek #define SK_RXLEDCTL_COUNTER_START	0x0004
    928  1.1  jdolecek 
    929  1.1  jdolecek #define SK_LINKLED_OFF			0x0001
    930  1.1  jdolecek #define SK_LINKLED_ON			0x0002
    931  1.1  jdolecek #define SK_LINKLED_LINKSYNC_OFF		0x0004
    932  1.1  jdolecek #define SK_LINKLED_LINKSYNC_ON		0x0008
    933  1.1  jdolecek #define SK_LINKLED_BLINK_OFF		0x0010
    934  1.1  jdolecek #define SK_LINKLED_BLINK_ON		0x0020
    935  1.1  jdolecek 
    936  1.1  jdolecek /* Block 26 -- TX MAC FIFO 1 regisrers  */
    937  1.1  jdolecek #define SK_TXF1_END		0x0D00
    938  1.1  jdolecek #define SK_TXF1_WPTR		0x0D04
    939  1.1  jdolecek #define SK_TXF1_RPTR		0x0D0C
    940  1.1  jdolecek #define SK_TXF1_PKTCNT		0x0D10
    941  1.1  jdolecek #define SK_TXF1_LVL		0x0D14
    942  1.1  jdolecek #define SK_TXF1_MACCTL		0x0D18
    943  1.1  jdolecek #define SK_TXF1_CTL		0x0D1C
    944  1.1  jdolecek #define SK_TXLED1_CNTINIT	0x0D20
    945  1.1  jdolecek #define SK_TXLED1_COUNTER	0x0D24
    946  1.1  jdolecek #define SK_TXLED1_CTL		0x0D28
    947  1.1  jdolecek #define SK_TXLED1_TST		0x0D29
    948  1.1  jdolecek 
    949  1.1  jdolecek /* Receive MAC FIFO 1 (Yukon Only) */
    950  1.1  jdolecek #define SK_TXMF1_END		0x0D40
    951  1.1  jdolecek #define SK_TXMF1_THRESHOLD	0x0D44
    952  1.1  jdolecek #define SK_TXMF1_CTRL_TEST	0x0D48
    953  1.1  jdolecek #define SK_TXMF1_WRITE_PTR	0x0D60
    954  1.1  jdolecek #define SK_TXMF1_WRITE_SHADOW	0x0D64
    955  1.1  jdolecek #define SK_TXMF1_WRITE_LEVEL	0x0D68
    956  1.1  jdolecek #define SK_TXMF1_READ_PTR	0x0D70
    957  1.1  jdolecek #define SK_TXMF1_RESTART_PTR	0x0D74
    958  1.1  jdolecek #define SK_TXMF1_READ_LEVEL	0x0D78
    959  1.1  jdolecek 
    960  1.1  jdolecek #define SK_TFCTL_WR_PTR_TST_ON	0x00004000	/* Write pointer test on*/
    961  1.1  jdolecek #define SK_TFCTL_WR_PTR_TST_OFF	0x00002000	/* Write pointer test off */
    962  1.1  jdolecek #define SK_TFCTL_WR_PTR_STEP	0x00001000	/* Write pointer increment */
    963  1.1  jdolecek #define SK_TFCTL_RD_PTR_TST_ON	0x00000400	/* Read pointer test on */
    964  1.1  jdolecek #define SK_TFCTL_RD_PTR_TST_OFF	0x00000200	/* Read pointer test off */
    965  1.1  jdolecek #define SK_TFCTL_RD_PTR_STEP	0x00000100	/* Read pointer increment */
    966  1.1  jdolecek #define SK_TFCTL_TX_FIFO_UNDER	0x00000040	/* Clear IRQ TX FIFO Under */
    967  1.1  jdolecek #define SK_TFCTL_FRAME_TX_DONE	0x00000020	/* Clear IRQ Frame TX Done */
    968  1.1  jdolecek #define SK_TFCTL_IRQ_PARITY_ER	0x00000010	/* Clear IRQ Parity Error */
    969  1.1  jdolecek #define SK_TFCTL_OPERATION_ON	0x00000008	/* Operational mode on */
    970  1.1  jdolecek #define SK_TFCTL_OPERATION_OFF	0x00000004	/* Operational mode off */
    971  1.1  jdolecek #define SK_TFCTL_RESET_CLEAR	0x00000002	/* MAC FIFO Reset Clear */
    972  1.1  jdolecek #define SK_TFCTL_RESET_SET	0x00000001	/* MAC FIFO Reset Set */
    973  1.1  jdolecek 
    974  1.1  jdolecek /* Block 27 -- TX MAC FIFO 2 regisrers  */
    975  1.1  jdolecek #define SK_TXF2_END		0x0D80
    976  1.1  jdolecek #define SK_TXF2_WPTR		0x0D84
    977  1.1  jdolecek #define SK_TXF2_RPTR		0x0D8C
    978  1.1  jdolecek #define SK_TXF2_PKTCNT		0x0D90
    979  1.1  jdolecek #define SK_TXF2_LVL		0x0D94
    980  1.1  jdolecek #define SK_TXF2_MACCTL		0x0D98
    981  1.1  jdolecek #define SK_TXF2_CTL		0x0D9C
    982  1.1  jdolecek #define SK_TXLED2_CNTINIT	0x0DA0
    983  1.1  jdolecek #define SK_TXLED2_COUNTER	0x0DA4
    984  1.1  jdolecek #define SK_TXLED2_CTL		0x0DA8
    985  1.1  jdolecek #define SK_TXLED2_TST		0x0DA9
    986  1.1  jdolecek 
    987  1.1  jdolecek #define SK_TXMACCTL_XMAC_RESET		0x00000001
    988  1.1  jdolecek #define SK_TXMACCTL_XMAC_UNRESET	0x00000002
    989  1.1  jdolecek #define SK_TXMACCTL_LOOP_OFF		0x00000004
    990  1.1  jdolecek #define SK_TXMACCTL_LOOP_ON		0x00000008
    991  1.1  jdolecek #define SK_TXMACCTL_FLUSH_OFF		0x00000010
    992  1.1  jdolecek #define SK_TXMACCTL_FLUSH_ON		0x00000020
    993  1.1  jdolecek #define SK_TXMACCTL_WAITEMPTY_OFF	0x00000040
    994  1.1  jdolecek #define SK_TXMACCTL_WAITEMPTY_ON	0x00000080
    995  1.1  jdolecek #define SK_TXMACCTL_AFULL_OFF		0x00000100
    996  1.1  jdolecek #define SK_TXMACCTL_AFULL_ON		0x00000200
    997  1.1  jdolecek #define SK_TXMACCTL_TXRDY_PATCH_OFF	0x00000400
    998  1.1  jdolecek #define SK_TXMACCTL_RXRDY_PATCH_ON	0x00000800
    999  1.1  jdolecek #define SK_TXMACCTL_PKT_RECOVERY_OFF	0x00001000
   1000  1.1  jdolecek #define SK_TXMACCTL_PKT_RECOVERY_ON	0x00002000
   1001  1.1  jdolecek #define SK_TXMACCTL_CLR_IRQ_PERR	0x00008000
   1002  1.1  jdolecek #define SK_TXMACCTL_WAITAFTERFLUSH	0x00010000
   1003  1.1  jdolecek 
   1004  1.1  jdolecek #define SK_TXLEDCTL_ENABLE		0x0001
   1005  1.1  jdolecek #define SK_TXLEDCTL_COUNTER_STOP	0x0002
   1006  1.1  jdolecek #define SK_TXLEDCTL_COUNTER_START	0x0004
   1007  1.1  jdolecek 
   1008  1.1  jdolecek #define SK_FIFO_RESET		0x00000001
   1009  1.1  jdolecek #define SK_FIFO_UNRESET		0x00000002
   1010  1.1  jdolecek #define SK_FIFO_OFF		0x00000004
   1011  1.1  jdolecek #define SK_FIFO_ON		0x00000008
   1012  1.1  jdolecek 
   1013  1.1  jdolecek /* Block 28 -- Descriptor Poll Timer */
   1014  1.1  jdolecek #define SK_DPT_INIT		0x0e00	/* Initial value 24 bits */
   1015  1.1  jdolecek #define SK_DPT_TIMER		0x0e04	/* Mul of 78.12MHz clk (24b) */
   1016  1.1  jdolecek 
   1017  1.1  jdolecek #define SK_DPT_TIMER_CTRL	0x0e08	/* Timer Control 16 bits */
   1018  1.1  jdolecek #define SK_DPT_TCTL_STOP	0x0001	/* Stop Timer */
   1019  1.1  jdolecek #define SK_DPT_TCTL_START	0x0002	/* Start Timer */
   1020  1.1  jdolecek 
   1021  1.1  jdolecek #define SK_DPT_TIMER_TEST	0x0e0a	/* Timer Test 16 bits */
   1022  1.1  jdolecek #define SK_DPT_TTEST_STEP	0x0001	/* Timer Decrement */
   1023  1.1  jdolecek #define SK_DPT_TTEST_OFF	0x0002	/* Test Mode Off */
   1024  1.1  jdolecek #define SK_DPT_TTEST_ON		0x0004	/* Test Mode On */
   1025  1.1  jdolecek 
   1026  1.1  jdolecek /* Block 29 -- reserved */
   1027  1.1  jdolecek 
   1028  1.1  jdolecek /* Block 30 -- GMAC/GPHY Control Registers (Yukon Only)*/
   1029  1.1  jdolecek #define SK_GMAC_CTRL		0x0f00	/* GMAC Control Register */
   1030  1.1  jdolecek #define SK_GPHY_CTRL		0x0f04	/* GPHY Control Register */
   1031  1.1  jdolecek #define SK_GMAC_ISR		0x0f08	/* GMAC Interrupt Source Register */
   1032  1.1  jdolecek #define SK_GMAC_IMR		0x0f08	/* GMAC Interrupt Mask Register */
   1033  1.1  jdolecek #define SK_LINK_CTRL		0x0f10	/* Link Control Register (LCR) */
   1034  1.1  jdolecek #define SK_WOL_CTRL		0x0f20	/* Wake on LAN Control Register */
   1035  1.1  jdolecek #define SK_MAC_ADDR_LOW		0x0f24	/* Mack Address Registers LOW */
   1036  1.1  jdolecek #define SK_MAC_ADDR_HIGH	0x0f28	/* Mack Address Registers HIGH */
   1037  1.1  jdolecek #define SK_PAT_READ_PTR		0x0f2c	/* Pattern Read Pointer Register */
   1038  1.1  jdolecek #define SK_PAT_LEN_REG0		0x0f30	/* Pattern Length Register 0 */
   1039  1.1  jdolecek #define SK_PAT_LEN0		0x0f30	/* Pattern Length 0 */
   1040  1.1  jdolecek #define SK_PAT_LEN1		0x0f31	/* Pattern Length 1 */
   1041  1.1  jdolecek #define SK_PAT_LEN2		0x0f32	/* Pattern Length 2 */
   1042  1.1  jdolecek #define SK_PAT_LEN3		0x0f33	/* Pattern Length 3 */
   1043  1.1  jdolecek #define SK_PAT_LEN_REG1		0x0f34	/* Pattern Length Register 1 */
   1044  1.1  jdolecek #define SK_PAT_LEN4		0x0f34	/* Pattern Length 4 */
   1045  1.1  jdolecek #define SK_PAT_LEN5		0x0f35	/* Pattern Length 5 */
   1046  1.1  jdolecek #define SK_PAT_LEN6		0x0f36	/* Pattern Length 6 */
   1047  1.1  jdolecek #define SK_PAT_LEN7		0x0f37	/* Pattern Length 7 */
   1048  1.1  jdolecek #define SK_PAT_CTR_REG0		0x0f38	/* Pattern Counter Register 0 */
   1049  1.1  jdolecek #define SK_PAT_CTR0		0x0f38	/* Pattern Counter 0 */
   1050  1.1  jdolecek #define SK_PAT_CTR1		0x0f39	/* Pattern Counter 1 */
   1051  1.1  jdolecek #define SK_PAT_CTR2		0x0f3a	/* Pattern Counter 2 */
   1052  1.1  jdolecek #define SK_PAT_CTR3		0x0f3b	/* Pattern Counter 3 */
   1053  1.1  jdolecek #define SK_PAT_CTR_REG1		0x0f3c	/* Pattern Counter Register 1 */
   1054  1.1  jdolecek #define SK_PAT_CTR4		0x0f3c	/* Pattern Counter 4 */
   1055  1.1  jdolecek #define SK_PAT_CTR5		0x0f3d	/* Pattern Counter 5 */
   1056  1.1  jdolecek #define SK_PAT_CTR6		0x0f3e	/* Pattern Counter 6 */
   1057  1.1  jdolecek #define SK_PAT_CTR7		0x0f3f	/* Pattern Counter 7 */
   1058  1.1  jdolecek 
   1059  1.1  jdolecek #define SK_GMAC_LOOP_ON		0x00000020	/* Loopback mode for testing */
   1060  1.1  jdolecek #define SK_GMAC_LOOP_OFF	0x00000010	/* purposes */
   1061  1.1  jdolecek #define SK_GMAC_PAUSE_ON	0x00000008	/* enable forward of pause */
   1062  1.1  jdolecek #define SK_GMAC_PAUSE_OFF	0x00000004	/* signal to GMAC */
   1063  1.1  jdolecek #define SK_GMAC_RESET_CLEAR	0x00000002	/* Clear GMAC Reset */
   1064  1.1  jdolecek #define SK_GMAC_RESET_SET	0x00000001	/* Set GMAC Reset */
   1065  1.1  jdolecek 
   1066  1.1  jdolecek #define SK_GPHY_SEL_BDT		0x10000000	/* Select Bidirectional xfer */
   1067  1.1  jdolecek #define SK_GPHY_INT_POL_HI	0x08000000	/* IRQ Polarity Active */
   1068  1.1  jdolecek #define SK_GPHY_75_OHM		0x04000000	/* Use 75 Ohm Termination */
   1069  1.1  jdolecek #define SK_GPHY_DIS_FC		0x02000000	/* Disable Auto Fiber/Copper */
   1070  1.1  jdolecek #define SK_GPHY_DIS_SLEEP	0x01000000	/* Disable Energy Detect */
   1071  1.1  jdolecek #define SK_GPHY_HWCFG_M_3	0x00800000	/* HWCFG_MODE[3] */
   1072  1.1  jdolecek #define SK_GPHY_HWCFG_M_2	0x00400000	/* HWCFG_MODE[2] */
   1073  1.1  jdolecek #define SK_GPHY_HWCFG_M_1	0x00200000	/* HWCFG_MODE[1] */
   1074  1.1  jdolecek #define SK_GPHY_HWCFG_M_0	0x00100000	/* HWCFG_MODE[0] */
   1075  1.1  jdolecek #define SK_GPHY_ANEG_0		0x00080000	/* ANEG[0] */
   1076  1.1  jdolecek #define SK_GPHY_ENA_XC		0x00040000	/* Enable MDI Crossover */
   1077  1.1  jdolecek #define SK_GPHY_DIS_125		0x00020000	/* Disable 125MHz Clock */
   1078  1.1  jdolecek #define SK_GPHY_ANEG_3		0x00010000	/* ANEG[3] */
   1079  1.1  jdolecek #define SK_GPHY_ANEG_2		0x00008000	/* ANEG[2] */
   1080  1.1  jdolecek #define SK_GPHY_ANEG_1		0x00004000	/* ANEG[1] */
   1081  1.1  jdolecek #define SK_GPHY_ENA_PAUSE	0x00002000	/* Enable Pause */
   1082  1.1  jdolecek #define SK_GPHY_PHYADDR_4	0x00001000	/* Bit 4 of Phy Addr */
   1083  1.1  jdolecek #define SK_GPHY_PHYADDR_3	0x00000800	/* Bit 3 of Phy Addr */
   1084  1.1  jdolecek #define SK_GPHY_PHYADDR_2	0x00000400	/* Bit 2 of Phy Addr */
   1085  1.1  jdolecek #define SK_GPHY_PHYADDR_1	0x00000200	/* Bit 1 of Phy Addr */
   1086  1.1  jdolecek #define SK_GPHY_PHYADDR_0	0x00000100	/* Bit 0 of Phy Addr */
   1087  1.1  jdolecek #define SK_GPHY_RESET_CLEAR	0x00000002	/* Clear GPHY Reset */
   1088  1.1  jdolecek #define SK_GPHY_RESET_SET	0x00000001	/* Set GPHY Reset */
   1089  1.1  jdolecek 
   1090  1.1  jdolecek #define SK_GPHY_COPPER		(SK_GPHY_HWCFG_M_0 | SK_GPHY_HWCFG_M_1 | \
   1091  1.1  jdolecek 				 SK_GPHY_HWCFG_M_2 | SK_GPHY_HWCFG_M_3 )
   1092  1.1  jdolecek #define SK_GPHY_FIBER		(SK_GPHY_HWCFG_M_0 | SK_GPHY_HWCFG_M_1 | \
   1093  1.1  jdolecek 				 SK_GPHY_HWCFG_M_2 )
   1094  1.1  jdolecek #define SK_GPHY_ANEG_ALL	(SK_GPHY_ANEG_0 | SK_GPHY_ANEG_1 | \
   1095  1.1  jdolecek 				 SK_GPHY_ANEG_2 | SK_GPHY_ANEG_3 )
   1096  1.1  jdolecek 
   1097  1.1  jdolecek #define SK_GMAC_INT_TX_OFLOW	0x20	/* Transmit Counter Overflow */
   1098  1.1  jdolecek #define SK_GMAC_INT_RX_OFLOW	0x10	/* Receiver Overflow */
   1099  1.1  jdolecek #define SK_GMAC_INT_TX_UNDER	0x08	/* Transmit FIFO Underrun */
   1100  1.1  jdolecek #define SK_GMAC_INT_TX_DONE	0x04	/* Transmit Complete */
   1101  1.1  jdolecek #define SK_GMAC_INT_RX_OVER	0x02	/* Receive FIFO Overrun */
   1102  1.1  jdolecek #define SK_GMAC_INT_RX_DONE	0x01	/* Receive Complete */
   1103  1.1  jdolecek 
   1104  1.1  jdolecek #define SK_LINK_RESET_CLEAR	0x0002	/* Link Reset Clear */
   1105  1.1  jdolecek #define SK_LINK_RESET_SET	0x0001	/* Link Reset Set */
   1106  1.1  jdolecek 
   1107  1.1  jdolecek /* Block 31 -- reserved */
   1108  1.1  jdolecek 
   1109  1.1  jdolecek /* Block 32-33 -- Pattern Ram */
   1110  1.1  jdolecek #define SK_WOL_PRAM		0x1000
   1111  1.1  jdolecek 
   1112  1.1  jdolecek /* Block 0x22 - 0x3f -- reserved */
   1113  1.1  jdolecek 
   1114  1.1  jdolecek /* Block 0x40 to 0x4F -- XMAC 1 registers */
   1115  1.1  jdolecek #define SK_XMAC1_BASE	0x2000
   1116  1.1  jdolecek 
   1117  1.1  jdolecek /* Block 0x50 to 0x5F -- MARV 1 registers */
   1118  1.1  jdolecek #define SK_MARV1_BASE	0x2800
   1119  1.1  jdolecek 
   1120  1.1  jdolecek /* Block 0x60 to 0x6F -- XMAC 2 registers */
   1121  1.1  jdolecek #define SK_XMAC2_BASE	0x3000
   1122  1.1  jdolecek 
   1123  1.1  jdolecek /* Block 0x70 to 0x7F -- MARV 2 registers */
   1124  1.1  jdolecek #define SK_MARV2_BASE	0x3800
   1125  1.1  jdolecek 
   1126  1.1  jdolecek /* Compute relative offset of an XMAC register in the XMAC window(s). */
   1127  1.1  jdolecek #define SK_XMAC_REG(sc, reg)	(((reg) * 2) + SK_XMAC1_BASE + \
   1128  1.1  jdolecek 	(((sc)->sk_port) * (SK_XMAC2_BASE - SK_XMAC1_BASE)))
   1129  1.1  jdolecek 
   1130  1.1  jdolecek #if 0
   1131  1.1  jdolecek #define SK_XM_READ_4(sc, reg)						\
   1132  1.1  jdolecek 	((sk_win_read_2(sc->sk_softc,					\
   1133  1.1  jdolecek 	      SK_XMAC_REG(sc, reg)) & 0xFFFF) |		\
   1134  1.1  jdolecek 	 ((sk_win_read_2(sc->sk_softc,					\
   1135  1.1  jdolecek 	      SK_XMAC_REG(sc, reg + 2)) & 0xFFFF) << 16))
   1136  1.1  jdolecek 
   1137  1.1  jdolecek #define SK_XM_WRITE_4(sc, reg, val)					\
   1138  1.1  jdolecek 	sk_win_write_2(sc->sk_softc, SK_XMAC_REG(sc, reg),		\
   1139  1.1  jdolecek 		       ((val) & 0xFFFF));				\
   1140  1.1  jdolecek 	sk_win_write_2(sc->sk_softc, SK_XMAC_REG(sc, reg + 2),		\
   1141  1.1  jdolecek 		       ((val) >> 16) & 0xFFFF)
   1142  1.1  jdolecek #else
   1143  1.1  jdolecek #define SK_XM_READ_4(sc, reg)		\
   1144  1.1  jdolecek 	sk_win_read_4(sc->sk_softc, SK_XMAC_REG(sc, reg))
   1145  1.1  jdolecek 
   1146  1.1  jdolecek #define SK_XM_WRITE_4(sc, reg, val)	\
   1147  1.1  jdolecek 	sk_win_write_4(sc->sk_softc, SK_XMAC_REG(sc, reg), (val))
   1148  1.1  jdolecek #endif
   1149  1.1  jdolecek 
   1150  1.1  jdolecek #define SK_XM_READ_2(sc, reg)		\
   1151  1.1  jdolecek 	sk_win_read_2(sc->sk_softc, SK_XMAC_REG(sc, reg))
   1152  1.1  jdolecek 
   1153  1.1  jdolecek #define SK_XM_WRITE_2(sc, reg, val)	\
   1154  1.1  jdolecek 	sk_win_write_2(sc->sk_softc, SK_XMAC_REG(sc, reg), val)
   1155  1.1  jdolecek 
   1156  1.1  jdolecek #define SK_XM_SETBIT_4(sc, reg, x)	\
   1157  1.1  jdolecek 	SK_XM_WRITE_4(sc, reg, (SK_XM_READ_4(sc, reg)) | (x))
   1158  1.1  jdolecek 
   1159  1.1  jdolecek #define SK_XM_CLRBIT_4(sc, reg, x)	\
   1160  1.1  jdolecek 	SK_XM_WRITE_4(sc, reg, (SK_XM_READ_4(sc, reg)) & ~(x))
   1161  1.1  jdolecek 
   1162  1.1  jdolecek #define SK_XM_SETBIT_2(sc, reg, x)	\
   1163  1.1  jdolecek 	SK_XM_WRITE_2(sc, reg, (SK_XM_READ_2(sc, reg)) | (x))
   1164  1.1  jdolecek 
   1165  1.1  jdolecek #define SK_XM_CLRBIT_2(sc, reg, x)	\
   1166  1.1  jdolecek 	SK_XM_WRITE_2(sc, reg, (SK_XM_READ_2(sc, reg)) & ~(x))
   1167  1.1  jdolecek 
   1168  1.1  jdolecek /* Compute relative offset of an MARV register in the MARV window(s). */
   1169  1.1  jdolecek #define SK_YU_REG(sc, reg) \
   1170  1.1  jdolecek 	((reg) + SK_MARV1_BASE + \
   1171  1.1  jdolecek 	(((sc)->sk_port) * (SK_MARV2_BASE - SK_MARV1_BASE)))
   1172  1.1  jdolecek 
   1173  1.1  jdolecek #define SK_YU_READ_4(sc, reg)		\
   1174  1.1  jdolecek 	sk_win_read_4((sc)->sk_softc, SK_YU_REG((sc), (reg)))
   1175  1.1  jdolecek 
   1176  1.1  jdolecek #define SK_YU_READ_2(sc, reg)		\
   1177  1.1  jdolecek 	sk_win_read_2((sc)->sk_softc, SK_YU_REG((sc), (reg)))
   1178  1.1  jdolecek 
   1179  1.1  jdolecek #define SK_YU_WRITE_4(sc, reg, val)	\
   1180  1.1  jdolecek 	sk_win_write_4((sc)->sk_softc, SK_YU_REG((sc), (reg)), (val))
   1181  1.1  jdolecek 
   1182  1.1  jdolecek #define SK_YU_WRITE_2(sc, reg, val)	\
   1183  1.1  jdolecek 	sk_win_write_2((sc)->sk_softc, SK_YU_REG((sc), (reg)), (val))
   1184  1.1  jdolecek 
   1185  1.1  jdolecek #define SK_YU_SETBIT_4(sc, reg, x)	\
   1186  1.1  jdolecek 	SK_YU_WRITE_4(sc, reg, (SK_YU_READ_4(sc, reg)) | (x))
   1187  1.1  jdolecek 
   1188  1.1  jdolecek #define SK_YU_CLRBIT_4(sc, reg, x)	\
   1189  1.1  jdolecek 	SK_YU_WRITE_4(sc, reg, (SK_YU_READ_4(sc, reg)) & ~(x))
   1190  1.1  jdolecek 
   1191  1.1  jdolecek #define SK_YU_SETBIT_2(sc, reg, x)	\
   1192  1.1  jdolecek 	SK_YU_WRITE_2(sc, reg, (SK_YU_READ_2(sc, reg)) | (x))
   1193  1.1  jdolecek 
   1194  1.1  jdolecek #define SK_YU_CLRBIT_2(sc, reg, x)	\
   1195  1.1  jdolecek 	SK_YU_WRITE_2(sc, reg, (SK_YU_READ_2(sc, reg)) & ~(x))
   1196  1.1  jdolecek 
   1197  1.1  jdolecek /*
   1198  1.1  jdolecek  * The default FIFO threshold on the XMAC II is 4 bytes. On
   1199  1.1  jdolecek  * dual port NICs, this often leads to transmit underruns, so we
   1200  1.1  jdolecek  * bump the threshold a little.
   1201  1.1  jdolecek  */
   1202  1.1  jdolecek #define SK_XM_TX_FIFOTHRESH	512
   1203  1.1  jdolecek 
   1204  1.1  jdolecek #define SK_PCI_VENDOR_ID	0x0000
   1205  1.1  jdolecek #define SK_PCI_DEVICE_ID	0x0002
   1206  1.1  jdolecek #define SK_PCI_COMMAND		0x0004
   1207  1.1  jdolecek #define SK_PCI_STATUS		0x0006
   1208  1.1  jdolecek #define SK_PCI_REVID		0x0008
   1209  1.1  jdolecek #define SK_PCI_CLASSCODE	0x0009
   1210  1.1  jdolecek #define SK_PCI_CACHELEN		0x000C
   1211  1.1  jdolecek #define SK_PCI_LATENCY_TIMER	0x000D
   1212  1.1  jdolecek #define SK_PCI_HEADER_TYPE	0x000E
   1213  1.1  jdolecek #define SK_PCI_LOMEM		0x0010
   1214  1.1  jdolecek #define SK_PCI_LOIO		0x0014
   1215  1.1  jdolecek #define SK_PCI_SUBVEN_ID	0x002C
   1216  1.1  jdolecek #define SK_PCI_SYBSYS_ID	0x002E
   1217  1.1  jdolecek #define SK_PCI_BIOSROM		0x0030
   1218  1.1  jdolecek #define SK_PCI_INTLINE		0x003C
   1219  1.1  jdolecek #define SK_PCI_INTPIN		0x003D
   1220  1.1  jdolecek #define SK_PCI_MINGNT		0x003E
   1221  1.1  jdolecek #define SK_PCI_MINLAT		0x003F
   1222  1.1  jdolecek 
   1223  1.1  jdolecek /* device specific PCI registers */
   1224  1.1  jdolecek #define SK_PCI_OURREG1		0x0040
   1225  1.1  jdolecek #define SK_PCI_OURREG2		0x0044
   1226  1.1  jdolecek #define SK_PCI_CAPID		0x0048 /* 8 bits */
   1227  1.1  jdolecek #define SK_PCI_NEXTPTR		0x0049 /* 8 bits */
   1228  1.1  jdolecek #define SK_PCI_PWRMGMTCAP	0x004A /* 16 bits */
   1229  1.1  jdolecek #define SK_PCI_PWRMGMTCTRL	0x004C /* 16 bits */
   1230  1.1  jdolecek #define SK_PCI_PME_EVENT	0x004F
   1231  1.1  jdolecek #define SK_PCI_VPD_CAPID	0x0050
   1232  1.1  jdolecek #define SK_PCI_VPD_NEXTPTR	0x0051
   1233  1.1  jdolecek #define SK_PCI_VPD_ADDR		0x0052
   1234  1.1  jdolecek #define SK_PCI_VPD_DATA		0x0054
   1235  1.1  jdolecek 
   1236  1.1  jdolecek #define SK_PSTATE_MASK		0x0003
   1237  1.1  jdolecek #define SK_PSTATE_D0		0x0000
   1238  1.1  jdolecek #define SK_PSTATE_D1		0x0001
   1239  1.1  jdolecek #define SK_PSTATE_D2		0x0002
   1240  1.1  jdolecek #define SK_PSTATE_D3		0x0003
   1241  1.1  jdolecek #define SK_PME_EN		0x0010
   1242  1.1  jdolecek #define SK_PME_STATUS		0x8000
   1243  1.1  jdolecek 
   1244  1.1  jdolecek /*
   1245  1.1  jdolecek  * VPD flag bit. Set to 0 to initiate a read, will become 1 when
   1246  1.1  jdolecek  * read is complete. Set to 1 to initiate a write, will become 0
   1247  1.1  jdolecek  * when write is finished.
   1248  1.1  jdolecek  */
   1249  1.1  jdolecek #define SK_VPD_FLAG		0x8000
   1250  1.1  jdolecek 
   1251  1.1  jdolecek /* VPD structures */
   1252  1.1  jdolecek struct vpd_res {
   1253  1.1  jdolecek 	u_int8_t		vr_id;
   1254  1.1  jdolecek 	u_int8_t		vr_len;
   1255  1.1  jdolecek 	u_int8_t		vr_pad;
   1256  1.1  jdolecek };
   1257  1.1  jdolecek 
   1258  1.1  jdolecek struct vpd_key {
   1259  1.1  jdolecek 	char			vk_key[2];
   1260  1.1  jdolecek 	u_int8_t		vk_len;
   1261  1.1  jdolecek };
   1262  1.1  jdolecek 
   1263  1.1  jdolecek #define VPD_RES_ID	0x82	/* ID string */
   1264  1.1  jdolecek #define VPD_RES_READ	0x90	/* start of read only area */
   1265  1.1  jdolecek #define VPD_RES_WRITE	0x81	/* start of read/write area */
   1266  1.1  jdolecek #define VPD_RES_END	0x78	/* end tag */
   1267  1.1  jdolecek 
   1268  1.1  jdolecek #define CSR_WRITE_4(sc, reg, val) \
   1269  1.1  jdolecek 	bus_space_write_4((sc)->sk_btag, (sc)->sk_bhandle, (reg), (val))
   1270  1.1  jdolecek #define CSR_WRITE_2(sc, reg, val) \
   1271  1.1  jdolecek 	bus_space_write_2((sc)->sk_btag, (sc)->sk_bhandle, (reg), (val))
   1272  1.1  jdolecek #define CSR_WRITE_1(sc, reg, val) \
   1273  1.1  jdolecek 	bus_space_write_1((sc)->sk_btag, (sc)->sk_bhandle, (reg), (val))
   1274  1.1  jdolecek 
   1275  1.1  jdolecek #define CSR_READ_4(sc, reg) \
   1276  1.1  jdolecek 	bus_space_read_4((sc)->sk_btag, (sc)->sk_bhandle, (reg))
   1277  1.1  jdolecek #define CSR_READ_2(sc, reg) \
   1278  1.1  jdolecek 	bus_space_read_2((sc)->sk_btag, (sc)->sk_bhandle, (reg))
   1279  1.1  jdolecek #define CSR_READ_1(sc, reg) \
   1280  1.1  jdolecek 	bus_space_read_1((sc)->sk_btag, (sc)->sk_bhandle, (reg))
   1281  1.1  jdolecek 
   1282  1.1  jdolecek struct sk_type {
   1283  1.1  jdolecek 	u_int16_t		sk_vid;
   1284  1.1  jdolecek 	u_int16_t		sk_did;
   1285  1.1  jdolecek 	char			*sk_name;
   1286  1.1  jdolecek };
   1287  1.1  jdolecek 
   1288  1.1  jdolecek /* RX queue descriptor data structure */
   1289  1.1  jdolecek struct sk_rx_desc {
   1290  1.1  jdolecek 	u_int32_t		sk_ctl;
   1291  1.1  jdolecek 	u_int32_t		sk_next;
   1292  1.1  jdolecek 	u_int32_t		sk_data_lo;
   1293  1.1  jdolecek 	u_int32_t		sk_data_hi;
   1294  1.1  jdolecek 	u_int32_t		sk_xmac_rxstat;
   1295  1.1  jdolecek 	u_int32_t		sk_timestamp;
   1296  1.1  jdolecek 	u_int16_t		sk_csum2;
   1297  1.1  jdolecek 	u_int16_t		sk_csum1;
   1298  1.1  jdolecek 	u_int16_t		sk_csum2_start;
   1299  1.1  jdolecek 	u_int16_t		sk_csum1_start;
   1300  1.1  jdolecek };
   1301  1.1  jdolecek 
   1302  1.1  jdolecek #define SK_OPCODE_DEFAULT	0x00550000
   1303  1.1  jdolecek #define SK_OPCODE_CSUM		0x00560000
   1304  1.1  jdolecek 
   1305  1.1  jdolecek #define SK_RXCTL_LEN		0x0000FFFF
   1306  1.1  jdolecek #define SK_RXCTL_OPCODE		0x00FF0000
   1307  1.1  jdolecek #define SK_RXCTL_TSTAMP_VALID	0x01000000
   1308  1.1  jdolecek #define SK_RXCTL_STATUS_VALID	0x02000000
   1309  1.1  jdolecek #define SK_RXCTL_DEV0		0x04000000
   1310  1.1  jdolecek #define SK_RXCTL_EOF_INTR	0x08000000
   1311  1.1  jdolecek #define SK_RXCTL_EOB_INTR	0x10000000
   1312  1.1  jdolecek #define SK_RXCTL_LASTFRAG	0x20000000
   1313  1.1  jdolecek #define SK_RXCTL_FIRSTFRAG	0x40000000
   1314  1.1  jdolecek #define SK_RXCTL_OWN		0x80000000
   1315  1.1  jdolecek 
   1316  1.1  jdolecek #define SK_RXSTAT	\
   1317  1.1  jdolecek 	(SK_OPCODE_DEFAULT|SK_RXCTL_EOF_INTR|SK_RXCTL_LASTFRAG| \
   1318  1.1  jdolecek 	 SK_RXCTL_FIRSTFRAG|SK_RXCTL_OWN)
   1319  1.1  jdolecek 
   1320  1.1  jdolecek struct sk_tx_desc {
   1321  1.1  jdolecek 	u_int32_t		sk_ctl;
   1322  1.1  jdolecek 	u_int32_t		sk_next;
   1323  1.1  jdolecek 	u_int32_t		sk_data_lo;
   1324  1.1  jdolecek 	u_int32_t		sk_data_hi;
   1325  1.1  jdolecek 	u_int32_t		sk_xmac_txstat;
   1326  1.1  jdolecek 	u_int16_t		sk_rsvd0;
   1327  1.1  jdolecek 	u_int16_t		sk_csum_startval;
   1328  1.1  jdolecek 	u_int16_t		sk_csum_startpos;
   1329  1.1  jdolecek 	u_int16_t		sk_csum_writepos;
   1330  1.1  jdolecek 	u_int32_t		sk_rsvd1;
   1331  1.1  jdolecek };
   1332  1.1  jdolecek 
   1333  1.1  jdolecek #define SK_TXCTL_LEN		0x0000FFFF
   1334  1.1  jdolecek #define SK_TXCTL_OPCODE		0x00FF0000
   1335  1.1  jdolecek #define SK_TXCTL_SW		0x01000000
   1336  1.1  jdolecek #define SK_TXCTL_NOCRC		0x02000000
   1337  1.1  jdolecek #define SK_TXCTL_STORENFWD	0x04000000
   1338  1.1  jdolecek #define SK_TXCTL_EOF_INTR	0x08000000
   1339  1.1  jdolecek #define SK_TXCTL_EOB_INTR	0x10000000
   1340  1.1  jdolecek #define SK_TXCTL_LASTFRAG	0x20000000
   1341  1.1  jdolecek #define SK_TXCTL_FIRSTFRAG	0x40000000
   1342  1.1  jdolecek #define SK_TXCTL_OWN		0x80000000
   1343  1.1  jdolecek 
   1344  1.1  jdolecek #define SK_TXSTAT	\
   1345  1.1  jdolecek 	(SK_OPCODE_DEFAULT|SK_TXCTL_EOF_INTR|SK_TXCTL_LASTFRAG|SK_TXCTL_OWN)
   1346  1.1  jdolecek 
   1347  1.1  jdolecek #define SK_RXBYTES(x)		(x) & 0x0000FFFF;
   1348  1.1  jdolecek #define SK_TXBYTES		SK_RXBYTES
   1349  1.1  jdolecek 
   1350  1.1  jdolecek #define SK_TX_RING_CNT		512
   1351  1.1  jdolecek #define SK_RX_RING_CNT		256
   1352  1.1  jdolecek 
   1353  1.1  jdolecek /*
   1354  1.1  jdolecek  * Jumbo buffer stuff. Note that we must allocate more jumbo
   1355  1.1  jdolecek  * buffers than there are descriptors in the receive ring. This
   1356  1.1  jdolecek  * is because we don't know how long it will take for a packet
   1357  1.1  jdolecek  * to be released after we hand it off to the upper protocol
   1358  1.1  jdolecek  * layers. To be safe, we allocate 1.5 times the number of
   1359  1.1  jdolecek  * receive descriptors.
   1360  1.1  jdolecek  */
   1361  1.1  jdolecek #define SK_JUMBO_FRAMELEN	9018
   1362  1.1  jdolecek #define SK_JUMBO_MTU		(SK_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
   1363  1.1  jdolecek #define SK_JSLOTS		384
   1364  1.1  jdolecek 
   1365  1.1  jdolecek #define SK_JRAWLEN	(SK_JUMBO_FRAMELEN + ETHER_ALIGN)
   1366  1.1  jdolecek #define SK_JLEN		SK_JRAWLEN
   1367  1.1  jdolecek #define SK_MCLBYTES	SK_JLEN
   1368  1.1  jdolecek #define SK_JPAGESZ	PAGE_SIZE
   1369  1.1  jdolecek #define SK_RESID	(SK_JPAGESZ - (SK_JLEN * SK_JSLOTS) % SK_JPAGESZ)
   1370  1.1  jdolecek #define SK_JMEM		((SK_JLEN * SK_JSLOTS) + SK_RESID)
   1371  1.1  jdolecek 
   1372  1.1  jdolecek #define SK_MAXUNIT	256
   1373  1.1  jdolecek #define SK_TIMEOUT	1000
   1374  1.1  jdolecek #define ETHER_ALIGN	2
   1375  1.1  jdolecek 
   1376  1.1  jdolecek /* YUKON registers */
   1377  1.1  jdolecek 
   1378  1.1  jdolecek /* General Purpose Status Register (GPSR) */
   1379  1.1  jdolecek #define YUKON_GPSR		0x0000
   1380  1.1  jdolecek 
   1381  1.1  jdolecek #define YU_GPSR_SPEED		0x8000	/* speed 0 - 10Mbps, 1 - 100Mbps */
   1382  1.1  jdolecek #define YU_GPSR_DUPLEX		0x4000	/* 0 - half duplex, 1 - full duplex */
   1383  1.1  jdolecek #define YU_GPSR_FCTL_TX		0x2000	/* flow control */
   1384  1.1  jdolecek #define YU_GPSR_LINK		0x1000	/* link status (down/up) */
   1385  1.1  jdolecek #define YU_GPSR_PAUSE		0x0800	/* flow control enable/disable */
   1386  1.1  jdolecek #define YU_GPSR_TX_IN_PROG	0x0400	/* transmit in progress */
   1387  1.1  jdolecek #define YU_GPSR_EXCESS_COL	0x0200	/* excessive collisions occurred */
   1388  1.1  jdolecek #define YU_GPSR_LATE_COL	0x0100	/* late collision occurred */
   1389  1.1  jdolecek #define YU_GPSR_MII_PHY_STC	0x0020	/* MII PHY status change */
   1390  1.1  jdolecek #define YU_GPSR_GIG_SPEED	0x0010	/* Gigabit Speed (0 - use speed bit) */
   1391  1.1  jdolecek #define YU_GPSR_PARTITION	0x0008	/* partition mode */
   1392  1.1  jdolecek #define YU_GPSR_FCTL_RX		0x0004	/* flow control enable/disable */
   1393  1.1  jdolecek #define YU_GPSR_PROMS_EN	0x0002	/* promiscuous mode enable/disable */
   1394  1.1  jdolecek 
   1395  1.1  jdolecek /* General Purpose Control Register (GPCR) */
   1396  1.1  jdolecek #define YUKON_GPCR		0x0004
   1397  1.1  jdolecek 
   1398  1.1  jdolecek #define YU_GPCR_FCTL_TX		0x2000	/* Transmit flow control 802.3x */
   1399  1.1  jdolecek #define YU_GPCR_TXEN		0x1000	/* Transmit Enable */
   1400  1.1  jdolecek #define YU_GPCR_RXEN		0x0800	/* Receive Enable */
   1401  1.1  jdolecek #define YU_GPCR_LPBK		0x0200	/* Loopback Enable */
   1402  1.1  jdolecek #define YU_GPCR_PAR		0x0100	/* Partition Enable */
   1403  1.1  jdolecek #define YU_GPCR_GIG		0x0080	/* Gigabit Speed */
   1404  1.1  jdolecek #define YU_GPCR_FLP		0x0040	/* Force Link Pass */
   1405  1.1  jdolecek #define YU_GPCR_DUPLEX		0x0020	/* Duplex Enable */
   1406  1.1  jdolecek #define YU_GPCR_FCTL_RX		0x0010	/* Receive flow control 802.3x */
   1407  1.1  jdolecek #define YU_GPCR_SPEED		0x0008	/* Port Speed */
   1408  1.1  jdolecek #define YU_GPCR_DPLX_EN		0x0004	/* Enable Auto-Update for duplex */
   1409  1.1  jdolecek #define YU_GPCR_FCTL_EN		0x0002	/* Enabel Auto-Update for 802.3x */
   1410  1.1  jdolecek #define YU_GPCR_SPEED_EN	0x0001	/* Enable Auto-Update for speed */
   1411  1.1  jdolecek 
   1412  1.1  jdolecek /* Transmit Control Register (TCR) */
   1413  1.1  jdolecek #define YUKON_TCR		0x0008
   1414  1.1  jdolecek 
   1415  1.1  jdolecek #define YU_TCR_FJ		0x8000	/* force jam / flow control */
   1416  1.1  jdolecek #define YU_TCR_CRCD		0x4000	/* insert CRC (0 - enable) */
   1417  1.1  jdolecek #define YU_TCR_PADD		0x2000	/* pad packets to 64b (0 - enable) */
   1418  1.1  jdolecek #define YU_TCR_COLTH		0x1c00	/* collision threshold */
   1419  1.1  jdolecek 
   1420  1.1  jdolecek /* Receive Control Register (RCR) */
   1421  1.1  jdolecek #define YUKON_RCR		0x000c
   1422  1.1  jdolecek 
   1423  1.1  jdolecek #define YU_RCR_UFLEN		0x8000	/* unicast filter enable */
   1424  1.1  jdolecek #define YU_RCR_MUFLEN		0x4000	/* multicast filter enable */
   1425  1.1  jdolecek #define YU_RCR_CRCR		0x2000	/* remove CRC */
   1426  1.1  jdolecek #define YU_RCR_PASSFC		0x1000	/* pass flow control packets */
   1427  1.1  jdolecek 
   1428  1.1  jdolecek /* Transmit Flow Control Register (TFCR) */
   1429  1.1  jdolecek #define YUKON_TFCR		0x0010	/* Pause Time */
   1430  1.1  jdolecek 
   1431  1.1  jdolecek /* Transmit Parameter Register (TPR) */
   1432  1.1  jdolecek #define YUKON_TPR		0x0014
   1433  1.1  jdolecek 
   1434  1.1  jdolecek #define YU_TPR_JAM_LEN(x)	(((x) & 0x3) << 14)
   1435  1.1  jdolecek #define YU_TPR_JAM_IPG(x)	(((x) & 0x1f) << 9)
   1436  1.1  jdolecek #define YU_TPR_JAM2DATA_IPG(x)	(((x) & 0x1f) << 4)
   1437  1.1  jdolecek 
   1438  1.1  jdolecek /* Serial Mode Register (SMR) */
   1439  1.1  jdolecek #define YUKON_SMR		0x0018
   1440  1.1  jdolecek 
   1441  1.1  jdolecek #define YU_SMR_DATA_BLIND(x)	(((x) & 0x1f) << 11)
   1442  1.1  jdolecek #define YU_SMR_LIMIT4		0x0400	/* reset after 16 / 4 collisions */
   1443  1.1  jdolecek #define YU_SMR_MFL_JUMBO	0x0100	/* max frame length for jumbo frames */
   1444  1.1  jdolecek #define YU_SMR_MFL_VLAN		0x0200	/* max frame length + vlan tag */
   1445  1.1  jdolecek #define YU_SMR_IPG_DATA(x)	((x) & 0x1f)
   1446  1.1  jdolecek 
   1447  1.1  jdolecek /* Source Address Low #1 (SAL1) */
   1448  1.1  jdolecek #define YUKON_SAL1		0x001c	/* SA1[15:0] */
   1449  1.1  jdolecek 
   1450  1.1  jdolecek /* Source Address Middle #1 (SAM1) */
   1451  1.1  jdolecek #define YUKON_SAM1		0x0020	/* SA1[31:16] */
   1452  1.1  jdolecek 
   1453  1.1  jdolecek /* Source Address High #1 (SAH1) */
   1454  1.1  jdolecek #define YUKON_SAH1		0x0024	/* SA1[47:32] */
   1455  1.1  jdolecek 
   1456  1.1  jdolecek /* Source Address Low #2 (SAL2) */
   1457  1.1  jdolecek #define YUKON_SAL2		0x0028	/* SA2[15:0] */
   1458  1.1  jdolecek 
   1459  1.1  jdolecek /* Source Address Middle #2 (SAM2) */
   1460  1.1  jdolecek #define YUKON_SAM2		0x002c	/* SA2[31:16] */
   1461  1.1  jdolecek 
   1462  1.1  jdolecek /* Source Address High #2 (SAH2) */
   1463  1.1  jdolecek #define YUKON_SAH2		0x0030	/* SA2[47:32] */
   1464  1.1  jdolecek 
   1465  1.1  jdolecek /* Multicatst Address Hash Register 1 (MCAH1) */
   1466  1.1  jdolecek #define YUKON_MCAH1		0x0034
   1467  1.1  jdolecek 
   1468  1.1  jdolecek /* Multicatst Address Hash Register 2 (MCAH2) */
   1469  1.1  jdolecek #define YUKON_MCAH2		0x0038
   1470  1.1  jdolecek 
   1471  1.1  jdolecek /* Multicatst Address Hash Register 3 (MCAH3) */
   1472  1.1  jdolecek #define YUKON_MCAH3		0x003c
   1473  1.1  jdolecek 
   1474  1.1  jdolecek /* Multicatst Address Hash Register 4 (MCAH4) */
   1475  1.1  jdolecek #define YUKON_MCAH4		0x0040
   1476  1.1  jdolecek 
   1477  1.1  jdolecek /* Transmit Interrupt Register (TIR) */
   1478  1.1  jdolecek #define YUKON_TIR		0x0044
   1479  1.1  jdolecek 
   1480  1.1  jdolecek #define YU_TIR_OUT_UNICAST	0x0001	/* Num Unicast Packets Transmitted */
   1481  1.1  jdolecek #define YU_TIR_OUT_BROADCAST	0x0002	/* Num Broadcast Packets Transmitted */
   1482  1.1  jdolecek #define YU_TIR_OUT_PAUSE	0x0004	/* Num Pause Packets Transmitted */
   1483  1.1  jdolecek #define YU_TIR_OUT_MULTICAST	0x0008	/* Num Multicast Packets Transmitted */
   1484  1.1  jdolecek #define YU_TIR_OUT_OCTETS	0x0030	/* Num Bytes Transmitted */
   1485  1.1  jdolecek #define YU_TIR_OUT_64_OCTETS	0x0000	/* Num Packets Transmitted */
   1486  1.1  jdolecek #define YU_TIR_OUT_127_OCTETS	0x0000	/* Num Packets Transmitted */
   1487  1.1  jdolecek #define YU_TIR_OUT_255_OCTETS	0x0000	/* Num Packets Transmitted */
   1488  1.1  jdolecek #define YU_TIR_OUT_511_OCTETS	0x0000	/* Num Packets Transmitted */
   1489  1.1  jdolecek #define YU_TIR_OUT_1023_OCTETS	0x0000	/* Num Packets Transmitted */
   1490  1.1  jdolecek #define YU_TIR_OUT_1518_OCTETS	0x0000	/* Num Packets Transmitted */
   1491  1.1  jdolecek #define YU_TIR_OUT_MAX_OCTETS	0x0000	/* Num Packets Transmitted */
   1492  1.1  jdolecek #define YU_TIR_OUT_SPARE	0x0000	/* Num Packets Transmitted */
   1493  1.1  jdolecek #define YU_TIR_OUT_COLLISIONS	0x0000	/* Num Packets Transmitted */
   1494  1.1  jdolecek #define YU_TIR_OUT_LATE		0x0000	/* Num Packets Transmitted */
   1495  1.1  jdolecek 
   1496  1.1  jdolecek /* Receive Interrupt Register (RIR) */
   1497  1.1  jdolecek #define YUKON_RIR		0x0048
   1498  1.1  jdolecek 
   1499  1.1  jdolecek /* Transmit and Receive Interrupt Register (TRIR) */
   1500  1.1  jdolecek #define YUKON_TRIR		0x004c
   1501  1.1  jdolecek 
   1502  1.1  jdolecek /* Transmit Interrupt Mask Register (TIMR) */
   1503  1.1  jdolecek #define YUKON_TIMR		0x0050
   1504  1.1  jdolecek 
   1505  1.1  jdolecek /* Receive Interrupt Mask Register (RIMR) */
   1506  1.1  jdolecek #define YUKON_RIMR		0x0054
   1507  1.1  jdolecek 
   1508  1.1  jdolecek /* Transmit and Receive Interrupt Mask Register (TRIMR) */
   1509  1.1  jdolecek #define YUKON_TRIMR		0x0058
   1510  1.1  jdolecek 
   1511  1.1  jdolecek /* SMI Control Register (SMICR) */
   1512  1.1  jdolecek #define YUKON_SMICR		0x0080
   1513  1.1  jdolecek 
   1514  1.1  jdolecek #define YU_SMICR_PHYAD(x)	(((x) & 0x1f) << 11)
   1515  1.1  jdolecek #define YU_SMICR_REGAD(x)	(((x) & 0x1f) << 6)
   1516  1.1  jdolecek #define YU_SMICR_OPCODE		0x0020	/* opcode (0 - write, 1 - read) */
   1517  1.1  jdolecek #define YU_SMICR_OP_READ	0x0020	/* opcode read */
   1518  1.1  jdolecek #define YU_SMICR_OP_WRITE	0x0000	/* opcode write */
   1519  1.1  jdolecek #define YU_SMICR_READ_VALID	0x0010	/* read valid */
   1520  1.1  jdolecek #define YU_SMICR_BUSY		0x0008	/* busy (writing) */
   1521  1.1  jdolecek 
   1522  1.1  jdolecek /* SMI Data Register (SMIDR) */
   1523  1.1  jdolecek #define YUKON_SMIDR		0x0084
   1524  1.1  jdolecek 
   1525  1.1  jdolecek /* PHY Addres Register (PAR) */
   1526  1.1  jdolecek #define YUKON_PAR		0x0088
   1527  1.1  jdolecek 
   1528  1.1  jdolecek #define YU_PAR_MIB_CLR		0x0020	/* MIB Counters Clear Mode */
   1529  1.1  jdolecek #define YU_PAR_LOAD_TSTCNT	0x0010	/* Load count 0xfffffff0 into cntr */
   1530  1.1  jdolecek 
   1531  1.1  jdolecek /*
   1532  1.1  jdolecek  * Registers and data structures for the XaQti Corporation XMAC II
   1533  1.1  jdolecek  * Gigabit Ethernet MAC. Datasheet is available from http://www.xaqti.com.
   1534  1.1  jdolecek  * The XMAC can be programmed for 16-bit or 32-bit register access modes.
   1535  1.1  jdolecek  * The SysKonnect gigabit ethernet adapters use 16-bit mode, so that's
   1536  1.1  jdolecek  * how the registers are laid out here.
   1537  1.1  jdolecek  */
   1538  1.1  jdolecek 
   1539  1.1  jdolecek #define XM_DEVICEID		0x00E0AE20
   1540  1.1  jdolecek #define XM_XAQTI_OUI		0x00E0AE
   1541  1.1  jdolecek 
   1542  1.1  jdolecek #define XM_XMAC_REV(x)		(((x) & 0x000000E0) >> 5)
   1543  1.1  jdolecek 
   1544  1.1  jdolecek #define XM_XMAC_REV_B2		0x0
   1545  1.1  jdolecek #define XM_XMAC_REV_C1		0x1
   1546  1.1  jdolecek 
   1547  1.1  jdolecek #define XM_MMUCMD		0x0000
   1548  1.1  jdolecek #define XM_POFF			0x0008
   1549  1.1  jdolecek #define XM_BURST		0x000C
   1550  1.1  jdolecek #define XM_VLAN_TAGLEV1		0x0010
   1551  1.1  jdolecek #define XM_VLAN_TAGLEV2		0x0014
   1552  1.1  jdolecek #define XM_TXCMD		0x0020
   1553  1.1  jdolecek #define XM_TX_RETRYLIMIT	0x0024
   1554  1.1  jdolecek #define XM_TX_SLOTTIME		0x0028
   1555  1.1  jdolecek #define XM_TX_IPG		0x003C
   1556  1.1  jdolecek #define XM_RXCMD		0x0030
   1557  1.1  jdolecek #define XM_PHY_ADDR		0x0034
   1558  1.1  jdolecek #define XM_PHY_DATA		0x0038
   1559  1.1  jdolecek #define XM_GPIO			0x0040
   1560  1.1  jdolecek #define XM_IMR			0x0044
   1561  1.1  jdolecek #define XM_ISR			0x0048
   1562  1.1  jdolecek #define XM_HWCFG		0x004C
   1563  1.1  jdolecek #define XM_TX_LOWAT		0x0060
   1564  1.1  jdolecek #define XM_TX_HIWAT		0x0062
   1565  1.1  jdolecek #define XM_TX_REQTHRESH_LO	0x0064
   1566  1.1  jdolecek #define XM_TX_REQTHRESH_HI	0x0066
   1567  1.1  jdolecek #define XM_TX_REQTHRESH		XM_TX_REQTHRESH_LO
   1568  1.1  jdolecek #define XM_PAUSEDST0		0x0068
   1569  1.1  jdolecek #define XM_PAUSEDST1		0x006A
   1570  1.1  jdolecek #define XM_PAUSEDST2		0x006C
   1571  1.1  jdolecek #define XM_CTLPARM_LO		0x0070
   1572  1.1  jdolecek #define XM_CTLPARM_HI		0x0072
   1573  1.1  jdolecek #define XM_CTLPARM		XM_CTLPARM_LO
   1574  1.1  jdolecek #define XM_OPCODE_PAUSE_TIMER	0x0074
   1575  1.1  jdolecek #define XM_TXSTAT_LIFO		0x0078
   1576  1.1  jdolecek 
   1577  1.1  jdolecek /*
   1578  1.1  jdolecek  * Perfect filter registers. The XMAC has a table of 16 perfect
   1579  1.1  jdolecek  * filter entries, spaced 8 bytes apart. This is in addition to
   1580  1.1  jdolecek  * the station address registers, which appear below.
   1581  1.1  jdolecek  */
   1582  1.1  jdolecek #define XM_RXFILT_BASE		0x0080
   1583  1.1  jdolecek #define XM_RXFILT_END		0x0107
   1584  1.1  jdolecek #define XM_RXFILT_MAX		16
   1585  1.1  jdolecek #define XM_RXFILT_ENTRY(ent)		(XM_RXFILT_BASE + ((ent * 8)))
   1586  1.1  jdolecek 
   1587  1.1  jdolecek /* Primary station address. */
   1588  1.1  jdolecek #define XM_PAR0			0x0108
   1589  1.1  jdolecek #define XM_PAR1			0x010A
   1590  1.1  jdolecek #define XM_PAR2			0x010C
   1591  1.1  jdolecek 
   1592  1.1  jdolecek /* 64-bit multicast hash table registers */
   1593  1.1  jdolecek #define XM_MAR0			0x0110
   1594  1.1  jdolecek #define XM_MAR1			0x0112
   1595  1.1  jdolecek #define XM_MAR2			0x0114
   1596  1.1  jdolecek #define XM_MAR3			0x0116
   1597  1.1  jdolecek #define XM_RX_LOWAT		0x0118
   1598  1.1  jdolecek #define XM_RX_HIWAT		0x011A
   1599  1.1  jdolecek #define XM_RX_REQTHRESH_LO	0x011C
   1600  1.1  jdolecek #define XM_RX_REQTHRESH_HI	0x011E
   1601  1.1  jdolecek #define XM_RX_REQTHRESH		XM_RX_REQTHRESH_LO
   1602  1.1  jdolecek #define XM_DEVID_LO		0x0120
   1603  1.1  jdolecek #define XM_DEVID_HI		0x0122
   1604  1.1  jdolecek #define XM_DEVID		XM_DEVID_LO
   1605  1.1  jdolecek #define XM_MODE_LO		0x0124
   1606  1.1  jdolecek #define XM_MODE_HI		0x0126
   1607  1.1  jdolecek #define XM_MODE			XM_MODE_LO
   1608  1.1  jdolecek #define XM_LASTSRC0		0x0128
   1609  1.1  jdolecek #define XM_LASTSRC1		0x012A
   1610  1.1  jdolecek #define XM_LASTSRC2		0x012C
   1611  1.1  jdolecek #define XM_TSTAMP_READ		0x0130
   1612  1.1  jdolecek #define XM_TSTAMP_LOAD		0x0134
   1613  1.1  jdolecek #define XM_STATS_CMD		0x0200
   1614  1.1  jdolecek #define XM_RXCNT_EVENT_LO	0x0204
   1615  1.1  jdolecek #define XM_RXCNT_EVENT_HI	0x0206
   1616  1.1  jdolecek #define XM_RXCNT_EVENT		XM_RXCNT_EVENT_LO
   1617  1.1  jdolecek #define XM_TXCNT_EVENT_LO	0x0208
   1618  1.1  jdolecek #define XM_TXCNT_EVENT_HI	0x020A
   1619  1.1  jdolecek #define XM_TXCNT_EVENT		XM_TXCNT_EVENT_LO
   1620  1.1  jdolecek #define XM_RXCNT_EVMASK_LO	0x020C
   1621  1.1  jdolecek #define XM_RXCNT_EVMASK_HI	0x020E
   1622  1.1  jdolecek #define XM_RXCNT_EVMASK		XM_RXCNT_EVMASK_LO
   1623  1.1  jdolecek #define XM_TXCNT_EVMASK_LO	0x0210
   1624  1.1  jdolecek #define XM_TXCNT_EVMASK_HI	0x0212
   1625  1.1  jdolecek #define XM_TXCNT_EVMASK		XM_TXCNT_EVMASK_LO
   1626  1.1  jdolecek 
   1627  1.1  jdolecek /* Statistics command register */
   1628  1.1  jdolecek #define XM_STATCMD_CLR_TX	0x0001
   1629  1.1  jdolecek #define XM_STATCMD_CLR_RX	0x0002
   1630  1.1  jdolecek #define XM_STATCMD_COPY_TX	0x0004
   1631  1.1  jdolecek #define XM_STATCMD_COPY_RX	0x0008
   1632  1.1  jdolecek #define XM_STATCMD_SNAP_TX	0x0010
   1633  1.1  jdolecek #define XM_STATCMD_SNAP_RX	0x0020
   1634  1.1  jdolecek 
   1635  1.1  jdolecek /* TX statistics registers */
   1636  1.1  jdolecek #define XM_TXSTATS_PKTSOK	0x280
   1637  1.1  jdolecek #define XM_TXSTATS_BYTESOK_HI	0x284
   1638  1.1  jdolecek #define XM_TXSTATS_BYTESOK_LO	0x288
   1639  1.1  jdolecek #define XM_TXSTATS_BCASTSOK	0x28C
   1640  1.1  jdolecek #define XM_TXSTATS_MCASTSOK	0x290
   1641  1.1  jdolecek #define XM_TXSTATS_UCASTSOK	0x294
   1642  1.1  jdolecek #define XM_TXSTATS_GIANTS	0x298
   1643  1.1  jdolecek #define XM_TXSTATS_BURSTCNT	0x29C
   1644  1.1  jdolecek #define XM_TXSTATS_PAUSEPKTS	0x2A0
   1645  1.1  jdolecek #define XM_TXSTATS_MACCTLPKTS	0x2A4
   1646  1.1  jdolecek #define XM_TXSTATS_SINGLECOLS	0x2A8
   1647  1.1  jdolecek #define XM_TXSTATS_MULTICOLS	0x2AC
   1648  1.1  jdolecek #define XM_TXSTATS_EXCESSCOLS	0x2B0
   1649  1.1  jdolecek #define XM_TXSTATS_LATECOLS	0x2B4
   1650  1.1  jdolecek #define XM_TXSTATS_DEFER	0x2B8
   1651  1.1  jdolecek #define XM_TXSTATS_EXCESSDEFER	0x2BC
   1652  1.1  jdolecek #define XM_TXSTATS_UNDERRUN	0x2C0
   1653  1.1  jdolecek #define XM_TXSTATS_CARRIERSENSE	0x2C4
   1654  1.1  jdolecek #define XM_TXSTATS_UTILIZATION	0x2C8
   1655  1.1  jdolecek #define XM_TXSTATS_64		0x2D0
   1656  1.1  jdolecek #define XM_TXSTATS_65_127	0x2D4
   1657  1.1  jdolecek #define XM_TXSTATS_128_255	0x2D8
   1658  1.1  jdolecek #define XM_TXSTATS_256_511	0x2DC
   1659  1.1  jdolecek #define XM_TXSTATS_512_1023	0x2E0
   1660  1.1  jdolecek #define XM_TXSTATS_1024_MAX	0x2E4
   1661  1.1  jdolecek 
   1662  1.1  jdolecek /* RX statistics registers */
   1663  1.1  jdolecek #define XM_RXSTATS_PKTSOK	0x300
   1664  1.1  jdolecek #define XM_RXSTATS_BYTESOK_HI	0x304
   1665  1.1  jdolecek #define XM_RXSTATS_BYTESOK_LO	0x308
   1666  1.1  jdolecek #define XM_RXSTATS_BCASTSOK	0x30C
   1667  1.1  jdolecek #define XM_RXSTATS_MCASTSOK	0x310
   1668  1.1  jdolecek #define XM_RXSTATS_UCASTSOK	0x314
   1669  1.1  jdolecek #define XM_RXSTATS_PAUSEPKTS	0x318
   1670  1.1  jdolecek #define XM_RXSTATS_MACCTLPKTS	0x31C
   1671  1.1  jdolecek #define XM_RXSTATS_BADPAUSEPKTS	0x320
   1672  1.1  jdolecek #define XM_RXSTATS_BADMACCTLPKTS	0x324
   1673  1.1  jdolecek #define XM_RXSTATS_BURSTCNT	0x328
   1674  1.1  jdolecek #define XM_RXSTATS_MISSEDPKTS	0x32C
   1675  1.1  jdolecek #define XM_RXSTATS_FRAMEERRS	0x330
   1676  1.1  jdolecek #define XM_RXSTATS_OVERRUN	0x334
   1677  1.1  jdolecek #define XM_RXSTATS_JABBER	0x338
   1678  1.1  jdolecek #define XM_RXSTATS_CARRLOSS	0x33C
   1679  1.1  jdolecek #define XM_RXSTATS_INRNGLENERR	0x340
   1680  1.1  jdolecek #define XM_RXSTATS_SYMERR	0x344
   1681  1.1  jdolecek #define XM_RXSTATS_SHORTEVENT	0x348
   1682  1.1  jdolecek #define XM_RXSTATS_RUNTS	0x34C
   1683  1.1  jdolecek #define XM_RXSTATS_GIANTS	0x350
   1684  1.1  jdolecek #define XM_RXSTATS_CRCERRS	0x354
   1685  1.1  jdolecek #define XM_RXSTATS_CEXTERRS	0x35C
   1686  1.1  jdolecek #define XM_RXSTATS_UTILIZATION	0x360
   1687  1.1  jdolecek #define XM_RXSTATS_64		0x368
   1688  1.1  jdolecek #define XM_RXSTATS_65_127	0x36C
   1689  1.1  jdolecek #define XM_RXSTATS_128_255	0x370
   1690  1.1  jdolecek #define XM_RXSTATS_256_511	0x374
   1691  1.1  jdolecek #define XM_RXSTATS_512_1023	0x378
   1692  1.1  jdolecek #define XM_RXSTATS_1024_MAX	0x37C
   1693  1.1  jdolecek 
   1694  1.1  jdolecek #define XM_MMUCMD_TX_ENB	0x0001
   1695  1.1  jdolecek #define XM_MMUCMD_RX_ENB	0x0002
   1696  1.1  jdolecek #define XM_MMUCMD_GMIILOOP	0x0004
   1697  1.1  jdolecek #define XM_MMUCMD_RATECTL	0x0008
   1698  1.1  jdolecek #define XM_MMUCMD_GMIIFDX	0x0010
   1699  1.1  jdolecek #define XM_MMUCMD_NO_MGMT_PRMB	0x0020
   1700  1.1  jdolecek #define XM_MMUCMD_SIMCOL	0x0040
   1701  1.1  jdolecek #define XM_MMUCMD_FORCETX	0x0080
   1702  1.1  jdolecek #define XM_MMUCMD_LOOPENB	0x0200
   1703  1.1  jdolecek #define XM_MMUCMD_IGNPAUSE	0x0400
   1704  1.1  jdolecek #define XM_MMUCMD_PHYBUSY	0x0800
   1705  1.1  jdolecek #define XM_MMUCMD_PHYDATARDY	0x1000
   1706  1.1  jdolecek 
   1707  1.1  jdolecek #define XM_TXCMD_AUTOPAD	0x0001
   1708  1.1  jdolecek #define XM_TXCMD_NOCRC		0x0002
   1709  1.1  jdolecek #define XM_TXCMD_NOPREAMBLE	0x0004
   1710  1.1  jdolecek #define XM_TXCMD_NOGIGAMODE	0x0008
   1711  1.1  jdolecek #define XM_TXCMD_SAMPLELINE	0x0010
   1712  1.1  jdolecek #define XM_TXCMD_ENCBYPASS	0x0020
   1713  1.1  jdolecek #define XM_TXCMD_XMITBK2BK	0x0040
   1714  1.1  jdolecek #define XM_TXCMD_FAIRSHARE	0x0080
   1715  1.1  jdolecek 
   1716  1.1  jdolecek #define XM_RXCMD_DISABLE_CEXT	0x0001
   1717  1.1  jdolecek #define XM_RXCMD_STRIPPAD	0x0002
   1718  1.1  jdolecek #define XM_RXCMD_SAMPLELINE	0x0004
   1719  1.1  jdolecek #define XM_RXCMD_SELFRX		0x0008
   1720  1.1  jdolecek #define XM_RXCMD_STRIPFCS	0x0010
   1721  1.1  jdolecek #define XM_RXCMD_TRANSPARENT	0x0020
   1722  1.1  jdolecek #define XM_RXCMD_IPGCAPTURE	0x0040
   1723  1.1  jdolecek #define XM_RXCMD_BIGPKTOK	0x0080
   1724  1.1  jdolecek #define XM_RXCMD_LENERROK	0x0100
   1725  1.1  jdolecek 
   1726  1.1  jdolecek #define XM_GPIO_GP0_SET		0x0001
   1727  1.1  jdolecek #define XM_GPIO_RESETSTATS	0x0004
   1728  1.1  jdolecek #define XM_GPIO_RESETMAC	0x0008
   1729  1.1  jdolecek #define XM_GPIO_FORCEINT	0x0020
   1730  1.1  jdolecek #define XM_GPIO_ANEGINPROG	0x0040
   1731  1.1  jdolecek 
   1732  1.1  jdolecek #define XM_IMR_RX_EOF		0x0001
   1733  1.1  jdolecek #define XM_IMR_TX_EOF		0x0002
   1734  1.1  jdolecek #define XM_IMR_TX_UNDERRUN	0x0004
   1735  1.1  jdolecek #define XM_IMR_RX_OVERRUN	0x0008
   1736  1.1  jdolecek #define XM_IMR_TX_STATS_OFLOW	0x0010
   1737  1.1  jdolecek #define XM_IMR_RX_STATS_OFLOW	0x0020
   1738  1.1  jdolecek #define XM_IMR_TSTAMP_OFLOW	0x0040
   1739  1.1  jdolecek #define XM_IMR_AUTONEG_DONE	0x0080
   1740  1.1  jdolecek #define XM_IMR_NEXTPAGE_RDY	0x0100
   1741  1.1  jdolecek #define XM_IMR_PAGE_RECEIVED	0x0200
   1742  1.1  jdolecek #define XM_IMR_LP_REQCFG	0x0400
   1743  1.1  jdolecek #define XM_IMR_GP0_SET		0x0800
   1744  1.1  jdolecek #define XM_IMR_FORCEINTR	0x1000
   1745  1.1  jdolecek #define XM_IMR_TX_ABORT		0x2000
   1746  1.1  jdolecek #define XM_IMR_LINKEVENT	0x4000
   1747  1.1  jdolecek 
   1748  1.1  jdolecek #define XM_INTRS	\
   1749  1.1  jdolecek 	(~(XM_IMR_GP0_SET|XM_IMR_AUTONEG_DONE|XM_IMR_TX_UNDERRUN))
   1750  1.1  jdolecek 
   1751  1.1  jdolecek #define XM_ISR_RX_EOF		0x0001
   1752  1.1  jdolecek #define XM_ISR_TX_EOF		0x0002
   1753  1.1  jdolecek #define XM_ISR_TX_UNDERRUN	0x0004
   1754  1.1  jdolecek #define XM_ISR_RX_OVERRUN	0x0008
   1755  1.1  jdolecek #define XM_ISR_TX_STATS_OFLOW	0x0010
   1756  1.1  jdolecek #define XM_ISR_RX_STATS_OFLOW	0x0020
   1757  1.1  jdolecek #define XM_ISR_TSTAMP_OFLOW	0x0040
   1758  1.1  jdolecek #define XM_ISR_AUTONEG_DONE	0x0080
   1759  1.1  jdolecek #define XM_ISR_NEXTPAGE_RDY	0x0100
   1760  1.1  jdolecek #define XM_ISR_PAGE_RECEIVED	0x0200
   1761  1.1  jdolecek #define XM_ISR_LP_REQCFG	0x0400
   1762  1.1  jdolecek #define XM_ISR_GP0_SET		0x0800
   1763  1.1  jdolecek #define XM_ISR_FORCEINTR	0x1000
   1764  1.1  jdolecek #define XM_ISR_TX_ABORT		0x2000
   1765  1.1  jdolecek #define XM_ISR_LINKEVENT	0x4000
   1766  1.1  jdolecek 
   1767  1.1  jdolecek #define XM_HWCFG_GENEOP		0x0008
   1768  1.1  jdolecek #define XM_HWCFG_SIGSTATCKH	0x0004
   1769  1.1  jdolecek #define XM_HWCFG_GMIIMODE	0x0001
   1770  1.1  jdolecek 
   1771  1.1  jdolecek #define XM_MODE_FLUSH_RXFIFO	0x00000001
   1772  1.1  jdolecek #define XM_MODE_FLUSH_TXFIFO	0x00000002
   1773  1.1  jdolecek #define XM_MODE_BIGENDIAN	0x00000004
   1774  1.1  jdolecek #define XM_MODE_RX_PROMISC	0x00000008
   1775  1.1  jdolecek #define XM_MODE_RX_NOBROAD	0x00000010
   1776  1.1  jdolecek #define XM_MODE_RX_NOMULTI	0x00000020
   1777  1.1  jdolecek #define XM_MODE_RX_NOUNI	0x00000040
   1778  1.1  jdolecek #define XM_MODE_RX_BADFRAMES	0x00000080
   1779  1.1  jdolecek #define XM_MODE_RX_CRCERRS	0x00000100
   1780  1.1  jdolecek #define XM_MODE_RX_GIANTS	0x00000200
   1781  1.1  jdolecek #define XM_MODE_RX_INRANGELEN	0x00000400
   1782  1.1  jdolecek #define XM_MODE_RX_RUNTS	0x00000800
   1783  1.1  jdolecek #define XM_MODE_RX_MACCTL	0x00001000
   1784  1.1  jdolecek #define XM_MODE_RX_USE_PERFECT	0x00002000
   1785  1.1  jdolecek #define XM_MODE_RX_USE_STATION	0x00004000
   1786  1.1  jdolecek #define XM_MODE_RX_USE_HASH	0x00008000
   1787  1.1  jdolecek #define XM_MODE_RX_ADDRPAIR	0x00010000
   1788  1.1  jdolecek #define XM_MODE_PAUSEONHI	0x00020000
   1789  1.1  jdolecek #define XM_MODE_PAUSEONLO	0x00040000
   1790  1.1  jdolecek #define XM_MODE_TIMESTAMP	0x00080000
   1791  1.1  jdolecek #define XM_MODE_SENDPAUSE	0x00100000
   1792  1.1  jdolecek #define XM_MODE_SENDCONTINUOUS	0x00200000
   1793  1.1  jdolecek #define XM_MODE_LE_STATUSWORD	0x00400000
   1794  1.1  jdolecek #define XM_MODE_AUTOFIFOPAUSE	0x00800000
   1795  1.1  jdolecek #define XM_MODE_EXPAUSEGEN	0x02000000
   1796  1.1  jdolecek #define XM_MODE_RX_INVERSE	0x04000000
   1797  1.1  jdolecek 
   1798  1.1  jdolecek #define XM_RXSTAT_MACCTL	0x00000001
   1799  1.1  jdolecek #define XM_RXSTAT_ERRFRAME	0x00000002
   1800  1.1  jdolecek #define XM_RXSTAT_CRCERR	0x00000004
   1801  1.1  jdolecek #define XM_RXSTAT_GIANT		0x00000008
   1802  1.1  jdolecek #define XM_RXSTAT_RUNT		0x00000010
   1803  1.1  jdolecek #define XM_RXSTAT_FRAMEERR	0x00000020
   1804  1.1  jdolecek #define XM_RXSTAT_INRANGEERR	0x00000040
   1805  1.1  jdolecek #define XM_RXSTAT_CARRIERERR	0x00000080
   1806  1.1  jdolecek #define XM_RXSTAT_COLLERR	0x00000100
   1807  1.1  jdolecek #define XM_RXSTAT_802_3		0x00000200
   1808  1.1  jdolecek #define XM_RXSTAT_CARREXTERR	0x00000400
   1809  1.1  jdolecek #define XM_RXSTAT_BURSTMODE	0x00000800
   1810  1.1  jdolecek #define XM_RXSTAT_UNICAST	0x00002000
   1811  1.1  jdolecek #define XM_RXSTAT_MULTICAST	0x00004000
   1812  1.1  jdolecek #define XM_RXSTAT_BROADCAST	0x00008000
   1813  1.1  jdolecek #define XM_RXSTAT_VLAN_LEV1	0x00010000
   1814  1.1  jdolecek #define XM_RXSTAT_VLAN_LEV2	0x00020000
   1815  1.1  jdolecek #define XM_RXSTAT_LEN		0xFFFC0000
   1816  1.1  jdolecek 
   1817  1.1  jdolecek /*
   1818  1.1  jdolecek  * XMAC PHY registers, indirectly accessed through
   1819  1.1  jdolecek  * XM_PHY_ADDR and XM_PHY_REG.
   1820  1.1  jdolecek  */
   1821  1.1  jdolecek 
   1822  1.1  jdolecek #define XM_PHY_BMCR		0x0000	/* control */
   1823  1.1  jdolecek #define XM_PHY_BMSR		0x0001	/* status */
   1824  1.1  jdolecek #define XM_PHY_VENID		0x0002	/* vendor id */
   1825  1.1  jdolecek #define XM_PHY_DEVID		0x0003	/* device id */
   1826  1.1  jdolecek #define XM_PHY_ANAR		0x0004	/* autoneg advertisenemt */
   1827  1.1  jdolecek #define XM_PHY_LPAR		0x0005	/* link partner ability */
   1828  1.1  jdolecek #define XM_PHY_ANEXP		0x0006	/* autoneg expansion */
   1829  1.1  jdolecek #define XM_PHY_NEXTP		0x0007	/* nextpage */
   1830  1.1  jdolecek #define XM_PHY_LPNEXTP		0x0008	/* link partner's nextpage */
   1831  1.1  jdolecek #define XM_PHY_EXTSTS		0x000F	/* extented status */
   1832  1.1  jdolecek #define XM_PHY_RESAB		0x0010	/* resolved ability */
   1833  1.1  jdolecek 
   1834  1.1  jdolecek #define XM_BMCR_DUPLEX		0x0100
   1835  1.1  jdolecek #define XM_BMCR_RENEGOTIATE	0x0200
   1836  1.1  jdolecek #define XM_BMCR_AUTONEGENBL	0x1000
   1837  1.1  jdolecek #define XM_BMCR_LOOPBACK	0x4000
   1838  1.1  jdolecek #define XM_BMCR_RESET		0x8000
   1839  1.1  jdolecek 
   1840  1.1  jdolecek #define XM_BMSR_EXTCAP		0x0001
   1841  1.1  jdolecek #define XM_BMSR_LINKSTAT	0x0004
   1842  1.1  jdolecek #define XM_BMSR_AUTONEGABLE	0x0008
   1843  1.1  jdolecek #define XM_BMSR_REMFAULT	0x0010
   1844  1.1  jdolecek #define XM_BMSR_AUTONEGDONE	0x0020
   1845  1.1  jdolecek #define XM_BMSR_EXTSTAT		0x0100
   1846  1.1  jdolecek 
   1847  1.1  jdolecek #define XM_VENID_XAQTI		0xD14C
   1848  1.1  jdolecek #define XM_DEVID_XMAC		0x0002
   1849  1.1  jdolecek 
   1850  1.1  jdolecek #define XM_ANAR_FULLDUPLEX	0x0020
   1851  1.1  jdolecek #define XM_ANAR_HALFDUPLEX	0x0040
   1852  1.1  jdolecek #define XM_ANAR_PAUSEBITS	0x0180
   1853  1.1  jdolecek #define XM_ANAR_REMFAULTBITS	0x1800
   1854  1.1  jdolecek #define XM_ANAR_ACK		0x4000
   1855  1.1  jdolecek #define XM_ANAR_NEXTPAGE	0x8000
   1856  1.1  jdolecek 
   1857  1.1  jdolecek #define XM_LPAR_FULLDUPLEX	0x0020
   1858  1.1  jdolecek #define XM_LPAR_HALFDUPLEX	0x0040
   1859  1.1  jdolecek #define XM_LPAR_PAUSEBITS	0x0180
   1860  1.1  jdolecek #define XM_LPAR_REMFAULTBITS	0x1800
   1861  1.1  jdolecek #define XM_LPAR_ACK		0x4000
   1862  1.1  jdolecek #define XM_LPAR_NEXTPAGE	0x8000
   1863  1.1  jdolecek 
   1864  1.1  jdolecek #define XM_PAUSE_NOPAUSE	0x0000
   1865  1.1  jdolecek #define XM_PAUSE_SYMPAUSE	0x0080
   1866  1.1  jdolecek #define XM_PAUSE_ASYMPAUSE	0x0100
   1867  1.1  jdolecek #define XM_PAUSE_BOTH		0x0180
   1868  1.1  jdolecek 
   1869  1.1  jdolecek #define XM_REMFAULT_LINKOK	0x0000
   1870  1.1  jdolecek #define XM_REMFAULT_LINKFAIL	0x0800
   1871  1.1  jdolecek #define XM_REMFAULT_OFFLINE	0x1000
   1872  1.1  jdolecek #define XM_REMFAULT_ANEGERR	0x1800
   1873  1.1  jdolecek 
   1874  1.1  jdolecek #define XM_ANEXP_GOTPAGE	0x0002
   1875  1.1  jdolecek #define XM_ANEXP_NEXTPAGE_SELF	0x0004
   1876  1.1  jdolecek #define XM_ANEXP_NEXTPAGE_LP	0x0008
   1877  1.1  jdolecek 
   1878  1.1  jdolecek #define XM_NEXTP_MESSAGE	0x07FF
   1879  1.1  jdolecek #define XM_NEXTP_TOGGLE		0x0800
   1880  1.1  jdolecek #define XM_NEXTP_ACK2		0x1000
   1881  1.1  jdolecek #define XM_NEXTP_MPAGE		0x2000
   1882  1.1  jdolecek #define XM_NEXTP_ACK1		0x4000
   1883  1.1  jdolecek #define XM_NEXTP_NPAGE		0x8000
   1884  1.1  jdolecek 
   1885  1.1  jdolecek #define XM_LPNEXTP_MESSAGE	0x07FF
   1886  1.1  jdolecek #define XM_LPNEXTP_TOGGLE	0x0800
   1887  1.1  jdolecek #define XM_LPNEXTP_ACK2		0x1000
   1888  1.1  jdolecek #define XM_LPNEXTP_MPAGE	0x2000
   1889  1.1  jdolecek #define XM_LPNEXTP_ACK1		0x4000
   1890  1.1  jdolecek #define XM_LPNEXTP_NPAGE	0x8000
   1891  1.1  jdolecek 
   1892  1.1  jdolecek #define XM_EXTSTS_HALFDUPLEX	0x4000
   1893  1.1  jdolecek #define XM_EXTSTS_FULLDUPLEX	0x8000
   1894  1.1  jdolecek 
   1895  1.1  jdolecek #define XM_RESAB_PAUSEMISMATCH	0x0008
   1896  1.1  jdolecek #define XM_RESAB_ABLMISMATCH	0x0010
   1897  1.1  jdolecek #define XM_RESAB_FDMODESEL	0x0020
   1898  1.1  jdolecek #define XM_RESAB_HDMODESEL	0x0040
   1899  1.1  jdolecek #define XM_RESAB_PAUSEBITS	0x0180
   1900  1.1  jdolecek #endif /* _DEV_PCI_IF_SKREG_H_ */
   1901