Home | History | Annotate | Line # | Download | only in pci
if_skreg.h revision 1.7.6.1
      1  1.7.6.1        ad /* $NetBSD: if_skreg.h,v 1.7.6.1 2006/11/18 21:34:30 ad Exp $ */
      2      1.1  jdolecek 
      3      1.1  jdolecek /*-
      4      1.1  jdolecek  * Copyright (c) 2003 The NetBSD Foundation, Inc.
      5      1.1  jdolecek  * All rights reserved.
      6      1.1  jdolecek  *
      7      1.1  jdolecek  * Redistribution and use in source and binary forms, with or without
      8      1.1  jdolecek  * modification, are permitted provided that the following conditions
      9      1.1  jdolecek  * are met:
     10      1.1  jdolecek  * 1. Redistributions of source code must retain the above copyright
     11      1.1  jdolecek  *    notice, this list of conditions and the following disclaimer.
     12      1.1  jdolecek  * 2. Redistributions in binary form must reproduce the above copyright
     13      1.1  jdolecek  *    notice, this list of conditions and the following disclaimer in the
     14      1.1  jdolecek  *    documentation and/or other materials provided with the distribution.
     15      1.1  jdolecek  * 3. All advertising materials mentioning features or use of this software
     16      1.1  jdolecek  *    must display the following acknowledgement:
     17      1.1  jdolecek  *	This product includes software developed by the NetBSD
     18      1.1  jdolecek  *	Foundation, Inc. and its contributors.
     19      1.1  jdolecek  * 4. Neither the name of The NetBSD Foundation nor the names of its
     20      1.1  jdolecek  *    contributors may be used to endorse or promote products derived
     21      1.1  jdolecek  *    from this software without specific prior written permission.
     22      1.1  jdolecek  *
     23      1.1  jdolecek  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     24      1.1  jdolecek  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     25      1.1  jdolecek  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     26      1.1  jdolecek  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     27      1.1  jdolecek  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     28      1.1  jdolecek  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     29      1.1  jdolecek  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     30      1.1  jdolecek  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     31      1.1  jdolecek  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     32      1.1  jdolecek  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     33      1.1  jdolecek  * POSSIBILITY OF SUCH DAMAGE.
     34      1.1  jdolecek  */
     35      1.1  jdolecek /*	$OpenBSD: if_skreg.h,v 1.10 2003/08/12 05:23:06 nate Exp $	*/
     36      1.1  jdolecek /*	$OpenBSD: yukonreg.h,v 1.2 2003/08/12 05:23:06 nate Exp $	*/
     37  1.7.6.1        ad /*	$OpenBSD: if_skreg.h,v 1.37 2006/08/16 21:06:23 kettenis Exp $	*/
     38      1.1  jdolecek 
     39      1.1  jdolecek /*
     40      1.1  jdolecek  * Copyright (c) 1997, 1998, 1999, 2000
     41      1.1  jdolecek  *	Bill Paul <wpaul (at) ctr.columbia.edu>.  All rights reserved.
     42      1.1  jdolecek  *
     43      1.1  jdolecek  * Redistribution and use in source and binary forms, with or without
     44      1.1  jdolecek  * modification, are permitted provided that the following conditions
     45      1.1  jdolecek  * are met:
     46      1.1  jdolecek  * 1. Redistributions of source code must retain the above copyright
     47      1.1  jdolecek  *    notice, this list of conditions and the following disclaimer.
     48      1.1  jdolecek  * 2. Redistributions in binary form must reproduce the above copyright
     49      1.1  jdolecek  *    notice, this list of conditions and the following disclaimer in the
     50      1.1  jdolecek  *    documentation and/or other materials provided with the distribution.
     51      1.1  jdolecek  * 3. All advertising materials mentioning features or use of this software
     52      1.1  jdolecek  *    must display the following acknowledgement:
     53      1.1  jdolecek  *	This product includes software developed by Bill Paul.
     54      1.1  jdolecek  * 4. Neither the name of the author nor the names of any co-contributors
     55      1.1  jdolecek  *    may be used to endorse or promote products derived from this software
     56      1.1  jdolecek  *    without specific prior written permission.
     57      1.1  jdolecek  *
     58      1.1  jdolecek  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     59      1.1  jdolecek  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     60      1.1  jdolecek  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     61      1.1  jdolecek  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     62      1.1  jdolecek  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     63      1.1  jdolecek  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     64      1.1  jdolecek  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     65      1.1  jdolecek  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     66      1.1  jdolecek  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     67      1.1  jdolecek  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     68      1.1  jdolecek  * THE POSSIBILITY OF SUCH DAMAGE.
     69      1.1  jdolecek  *
     70      1.1  jdolecek  * $FreeBSD: /c/ncvs/src/sys/pci/if_skreg.h,v 1.9 2000/04/22 02:16:37 wpaul Exp $
     71      1.2  jdolecek  * $FreeBSD: /c/ncvs/src/sys/pci/xmaciireg.h,v 1.3 2000/04/22 02:16:37 wpaul Exp $
     72      1.1  jdolecek  */
     73      1.1  jdolecek 
     74      1.1  jdolecek /*
     75      1.1  jdolecek  * Copyright (c) 2003 Nathan L. Binkert <binkertn (at) umich.edu>
     76      1.1  jdolecek  *
     77      1.1  jdolecek  * Permission to use, copy, modify, and distribute this software for any
     78      1.1  jdolecek  * purpose with or without fee is hereby granted, provided that the above
     79      1.1  jdolecek  * copyright notice and this permission notice appear in all copies.
     80      1.1  jdolecek  *
     81      1.1  jdolecek  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
     82      1.1  jdolecek  * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
     83      1.1  jdolecek  * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
     84      1.1  jdolecek  * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
     85      1.1  jdolecek  * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
     86      1.1  jdolecek  * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
     87      1.1  jdolecek  * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
     88      1.1  jdolecek  */
     89      1.1  jdolecek 
     90      1.1  jdolecek #ifndef _DEV_PCI_IF_SKREG_H_
     91      1.1  jdolecek #define _DEV_PCI_IF_SKREG_H_
     92      1.1  jdolecek 
     93      1.1  jdolecek #include <net/if.h>
     94      1.1  jdolecek #include <net/if_ether.h>
     95      1.1  jdolecek #include <net/if_media.h>
     96      1.1  jdolecek 
     97      1.1  jdolecek 
     98      1.1  jdolecek /*
     99      1.1  jdolecek  * GEnesis registers. The GEnesis chip has a 256-byte I/O window
    100      1.1  jdolecek  * but internally it has a 16K register space. This 16K space is
    101      1.1  jdolecek  * divided into 128-byte blocks. The first 128 bytes of the I/O
    102      1.1  jdolecek  * window represent the first block, which is permanently mapped
    103      1.1  jdolecek  * at the start of the window. The other 127 blocks can be mapped
    104      1.1  jdolecek  * to the second 128 bytes of the I/O window by setting the desired
    105      1.1  jdolecek  * block value in the RAP register in block 0. Not all of the 127
    106      1.1  jdolecek  * blocks are actually used. Most registers are 32 bits wide, but
    107      1.1  jdolecek  * there are a few 16-bit and 8-bit ones as well.
    108      1.1  jdolecek  */
    109      1.1  jdolecek 
    110      1.1  jdolecek 
    111      1.1  jdolecek /* Start of remappable register window. */
    112      1.1  jdolecek #define SK_WIN_BASE		0x0080
    113      1.1  jdolecek 
    114      1.1  jdolecek /* Size of a window */
    115      1.1  jdolecek #define SK_WIN_LEN		0x80
    116      1.1  jdolecek 
    117      1.1  jdolecek #define SK_WIN_MASK		0x3F80
    118      1.1  jdolecek #define SK_REG_MASK		0x7F
    119      1.1  jdolecek 
    120      1.1  jdolecek /* Compute the window of a given register (for the RAP register) */
    121      1.1  jdolecek #define SK_WIN(reg)		(((reg) & SK_WIN_MASK) / SK_WIN_LEN)
    122      1.1  jdolecek 
    123      1.1  jdolecek /* Compute the relative offset of a register within the window */
    124      1.1  jdolecek #define SK_REG(reg)		((reg) & SK_REG_MASK)
    125      1.1  jdolecek 
    126      1.1  jdolecek #define SK_PORT_A	0
    127      1.1  jdolecek #define SK_PORT_B	1
    128      1.1  jdolecek 
    129      1.1  jdolecek /*
    130      1.1  jdolecek  * Compute offset of port-specific register. Since there are two
    131      1.1  jdolecek  * ports, there are two of some GEnesis modules (e.g. two sets of
    132      1.1  jdolecek  * DMA queues, two sets of FIFO control registers, etc...). Normally,
    133      1.1  jdolecek  * the block for port 0 is at offset 0x0 and the block for port 1 is
    134      1.1  jdolecek  * at offset 0x80 (i.e. the next page over). However for the transmit
    135      1.1  jdolecek  * BMUs and RAMbuffers, there are two blocks for each port: one for
    136      1.1  jdolecek  * the sync transmit queue and one for the async queue (which we don't
    137      1.1  jdolecek  * use). However instead of ordering them like this:
    138      1.1  jdolecek  * TX sync 1 / TX sync 2 / TX async 1 / TX async 2
    139      1.1  jdolecek  * SysKonnect has instead ordered them like this:
    140      1.1  jdolecek  * TX sync 1 / TX async 1 / TX sync 2 / TX async 2
    141      1.1  jdolecek  * This means that when referencing the TX BMU and RAMbuffer registers,
    142      1.1  jdolecek  * we have to double the block offset (0x80 * 2) in order to reach the
    143      1.1  jdolecek  * second queue. This prevents us from using the same formula
    144      1.1  jdolecek  * (sk_port * 0x80) to compute the offsets for all of the port-specific
    145      1.1  jdolecek  * blocks: we need an extra offset for the BMU and RAMbuffer registers.
    146      1.1  jdolecek  * The simplest thing is to provide an extra argument to these macros:
    147      1.1  jdolecek  * the 'skip' parameter. The 'skip' value is the number of extra pages
    148      1.1  jdolecek  * for skip when computing the port0/port1 offsets. For most registers,
    149      1.1  jdolecek  * the skip value is 0; for the BMU and RAMbuffer registers, it's 1.
    150      1.1  jdolecek  */
    151      1.1  jdolecek #define SK_IF_READ_4(sc_if, skip, reg)		\
    152      1.1  jdolecek 	sk_win_read_4(sc_if->sk_softc, reg +	\
    153      1.1  jdolecek 	((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN))
    154      1.1  jdolecek #define SK_IF_READ_2(sc_if, skip, reg)		\
    155      1.1  jdolecek 	sk_win_read_2(sc_if->sk_softc, reg + 	\
    156      1.1  jdolecek 	((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN))
    157      1.1  jdolecek #define SK_IF_READ_1(sc_if, skip, reg)		\
    158      1.1  jdolecek 	sk_win_read_1(sc_if->sk_softc, reg +	\
    159      1.1  jdolecek 	((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN))
    160      1.1  jdolecek 
    161      1.1  jdolecek #define SK_IF_WRITE_4(sc_if, skip, reg, val)	\
    162      1.1  jdolecek 	sk_win_write_4(sc_if->sk_softc,		\
    163      1.1  jdolecek 	reg + ((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN), val)
    164      1.1  jdolecek #define SK_IF_WRITE_2(sc_if, skip, reg, val)	\
    165      1.1  jdolecek 	sk_win_write_2(sc_if->sk_softc,		\
    166      1.1  jdolecek 	reg + ((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN), val)
    167      1.1  jdolecek #define SK_IF_WRITE_1(sc_if, skip, reg, val)	\
    168      1.1  jdolecek 	sk_win_write_1(sc_if->sk_softc,		\
    169      1.1  jdolecek 	reg + ((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN), val)
    170      1.1  jdolecek 
    171      1.1  jdolecek /* Block 0 registers, permanently mapped at iobase. */
    172      1.1  jdolecek #define SK_RAP		0x0000
    173      1.1  jdolecek #define SK_CSR		0x0004
    174      1.1  jdolecek #define SK_LED		0x0006
    175      1.1  jdolecek #define SK_ISR		0x0008	/* interrupt source */
    176      1.1  jdolecek #define SK_IMR		0x000C	/* interrupt mask */
    177      1.1  jdolecek #define SK_IESR		0x0010	/* interrupt hardware error source */
    178      1.1  jdolecek #define SK_IEMR		0x0014  /* interrupt hardware error mask */
    179      1.1  jdolecek #define SK_ISSR		0x0018	/* special interrupt source */
    180  1.7.6.1        ad #define SK_Y2_ISSR2	0x001C
    181  1.7.6.1        ad #define SK_Y2_ISSR3	0x0020
    182  1.7.6.1        ad #define SK_Y2_EISR	0x0024
    183  1.7.6.1        ad #define SK_Y2_LISR	0x0028
    184  1.7.6.1        ad #define SK_Y2_ICR	0x002C
    185      1.1  jdolecek #define SK_XM_IMR0	0x0020
    186      1.1  jdolecek #define SK_XM_ISR0	0x0028
    187      1.1  jdolecek #define SK_XM_PHYADDR0	0x0030
    188      1.1  jdolecek #define SK_XM_PHYDATA0	0x0034
    189      1.1  jdolecek #define SK_XM_IMR1	0x0040
    190      1.1  jdolecek #define SK_XM_ISR1	0x0048
    191      1.1  jdolecek #define SK_XM_PHYADDR1	0x0050
    192      1.1  jdolecek #define SK_XM_PHYDATA1	0x0054
    193      1.1  jdolecek #define SK_BMU_RX_CSR0	0x0060
    194      1.1  jdolecek #define SK_BMU_RX_CSR1	0x0064
    195      1.1  jdolecek #define SK_BMU_TXS_CSR0	0x0068
    196      1.1  jdolecek #define SK_BMU_TXA_CSR0	0x006C
    197      1.1  jdolecek #define SK_BMU_TXS_CSR1	0x0070
    198      1.1  jdolecek #define SK_BMU_TXA_CSR1	0x0074
    199      1.1  jdolecek 
    200      1.1  jdolecek /* SK_CSR register */
    201      1.1  jdolecek #define SK_CSR_SW_RESET			0x0001
    202      1.1  jdolecek #define SK_CSR_SW_UNRESET		0x0002
    203      1.1  jdolecek #define SK_CSR_MASTER_RESET		0x0004
    204      1.1  jdolecek #define SK_CSR_MASTER_UNRESET		0x0008
    205      1.1  jdolecek #define SK_CSR_MASTER_STOP		0x0010
    206      1.1  jdolecek #define SK_CSR_MASTER_DONE		0x0020
    207      1.1  jdolecek #define SK_CSR_SW_IRQ_CLEAR		0x0040
    208      1.1  jdolecek #define SK_CSR_SW_IRQ_SET		0x0080
    209      1.1  jdolecek #define SK_CSR_SLOTSIZE			0x0100 /* 1 == 64 bits, 0 == 32 */
    210      1.1  jdolecek #define SK_CSR_BUSCLOCK			0x0200 /* 1 == 33/66 MHz, = 33 */
    211  1.7.6.1        ad #define SK_CSR_ASF_OFF			0x1000
    212  1.7.6.1        ad #define SK_CSR_ASF_ON			0x2000
    213      1.1  jdolecek 
    214      1.1  jdolecek /* SK_LED register */
    215      1.1  jdolecek #define SK_LED_GREEN_OFF		0x01
    216      1.1  jdolecek #define SK_LED_GREEN_ON			0x02
    217      1.1  jdolecek 
    218      1.1  jdolecek /* SK_ISR register */
    219      1.1  jdolecek #define SK_ISR_TX2_AS_CHECK		0x00000001
    220      1.1  jdolecek #define SK_ISR_TX2_AS_EOF		0x00000002
    221      1.1  jdolecek #define SK_ISR_TX2_AS_EOB		0x00000004
    222      1.1  jdolecek #define SK_ISR_TX2_S_CHECK		0x00000008
    223      1.1  jdolecek #define SK_ISR_TX2_S_EOF		0x00000010
    224      1.1  jdolecek #define SK_ISR_TX2_S_EOB		0x00000020
    225      1.1  jdolecek #define SK_ISR_TX1_AS_CHECK		0x00000040
    226      1.1  jdolecek #define SK_ISR_TX1_AS_EOF		0x00000080
    227      1.1  jdolecek #define SK_ISR_TX1_AS_EOB		0x00000100
    228      1.1  jdolecek #define SK_ISR_TX1_S_CHECK		0x00000200
    229      1.1  jdolecek #define SK_ISR_TX1_S_EOF		0x00000400
    230      1.1  jdolecek #define SK_ISR_TX1_S_EOB		0x00000800
    231      1.1  jdolecek #define SK_ISR_RX2_CHECK		0x00001000
    232      1.1  jdolecek #define SK_ISR_RX2_EOF			0x00002000
    233      1.1  jdolecek #define SK_ISR_RX2_EOB			0x00004000
    234      1.1  jdolecek #define SK_ISR_RX1_CHECK		0x00008000
    235      1.1  jdolecek #define SK_ISR_RX1_EOF			0x00010000
    236      1.1  jdolecek #define SK_ISR_RX1_EOB			0x00020000
    237      1.1  jdolecek #define SK_ISR_LINK2_OFLOW		0x00040000
    238      1.1  jdolecek #define SK_ISR_MAC2			0x00080000
    239      1.1  jdolecek #define SK_ISR_LINK1_OFLOW		0x00100000
    240      1.1  jdolecek #define SK_ISR_MAC1			0x00200000
    241      1.1  jdolecek #define SK_ISR_TIMER			0x00400000
    242      1.1  jdolecek #define SK_ISR_EXTERNAL_REG		0x00800000
    243      1.1  jdolecek #define SK_ISR_SW			0x01000000
    244      1.1  jdolecek #define SK_ISR_I2C_RDY			0x02000000
    245      1.1  jdolecek #define SK_ISR_TX2_TIMEO		0x04000000
    246      1.1  jdolecek #define SK_ISR_TX1_TIMEO		0x08000000
    247      1.1  jdolecek #define SK_ISR_RX2_TIMEO		0x10000000
    248      1.1  jdolecek #define SK_ISR_RX1_TIMEO		0x20000000
    249      1.1  jdolecek #define SK_ISR_RSVD			0x40000000
    250      1.1  jdolecek #define SK_ISR_HWERR			0x80000000
    251      1.1  jdolecek 
    252      1.1  jdolecek /* SK_IMR register */
    253      1.1  jdolecek #define SK_IMR_TX2_AS_CHECK		0x00000001
    254      1.1  jdolecek #define SK_IMR_TX2_AS_EOF		0x00000002
    255      1.1  jdolecek #define SK_IMR_TX2_AS_EOB		0x00000004
    256      1.1  jdolecek #define SK_IMR_TX2_S_CHECK		0x00000008
    257      1.1  jdolecek #define SK_IMR_TX2_S_EOF		0x00000010
    258      1.1  jdolecek #define SK_IMR_TX2_S_EOB		0x00000020
    259      1.1  jdolecek #define SK_IMR_TX1_AS_CHECK		0x00000040
    260      1.1  jdolecek #define SK_IMR_TX1_AS_EOF		0x00000080
    261      1.1  jdolecek #define SK_IMR_TX1_AS_EOB		0x00000100
    262      1.1  jdolecek #define SK_IMR_TX1_S_CHECK		0x00000200
    263      1.1  jdolecek #define SK_IMR_TX1_S_EOF		0x00000400
    264      1.1  jdolecek #define SK_IMR_TX1_S_EOB		0x00000800
    265      1.1  jdolecek #define SK_IMR_RX2_CHECK		0x00001000
    266      1.1  jdolecek #define SK_IMR_RX2_EOF			0x00002000
    267      1.1  jdolecek #define SK_IMR_RX2_EOB			0x00004000
    268      1.1  jdolecek #define SK_IMR_RX1_CHECK		0x00008000
    269      1.1  jdolecek #define SK_IMR_RX1_EOF			0x00010000
    270      1.1  jdolecek #define SK_IMR_RX1_EOB			0x00020000
    271      1.1  jdolecek #define SK_IMR_LINK2_OFLOW		0x00040000
    272      1.1  jdolecek #define SK_IMR_MAC2			0x00080000
    273      1.1  jdolecek #define SK_IMR_LINK1_OFLOW		0x00100000
    274      1.1  jdolecek #define SK_IMR_MAC1			0x00200000
    275      1.1  jdolecek #define SK_IMR_TIMER			0x00400000
    276      1.1  jdolecek #define SK_IMR_EXTERNAL_REG		0x00800000
    277      1.1  jdolecek #define SK_IMR_SW			0x01000000
    278      1.1  jdolecek #define SK_IMR_I2C_RDY			0x02000000
    279      1.1  jdolecek #define SK_IMR_TX2_TIMEO		0x04000000
    280      1.1  jdolecek #define SK_IMR_TX1_TIMEO		0x08000000
    281      1.1  jdolecek #define SK_IMR_RX2_TIMEO		0x10000000
    282      1.1  jdolecek #define SK_IMR_RX1_TIMEO		0x20000000
    283      1.1  jdolecek #define SK_IMR_RSVD			0x40000000
    284      1.1  jdolecek #define SK_IMR_HWERR			0x80000000
    285      1.1  jdolecek 
    286      1.1  jdolecek #define SK_INTRS1	\
    287      1.1  jdolecek 	(SK_IMR_RX1_EOF|SK_IMR_TX1_S_EOF|SK_IMR_MAC1)
    288      1.1  jdolecek 
    289      1.1  jdolecek #define SK_INTRS2	\
    290      1.1  jdolecek 	(SK_IMR_RX2_EOF|SK_IMR_TX2_S_EOF|SK_IMR_MAC2)
    291      1.1  jdolecek 
    292  1.7.6.1        ad #define SK_Y2_IMR_TX1_AS_CHECK		0x00000001
    293  1.7.6.1        ad #define SK_Y2_IMR_TX1_S_CHECK		0x00000002
    294  1.7.6.1        ad #define SK_Y2_IMR_RX1_CHECK		0x00000004
    295  1.7.6.1        ad #define SK_Y2_IMR_MAC1			0x00000008
    296  1.7.6.1        ad #define SK_Y2_IMR_PHY1			0x00000010
    297  1.7.6.1        ad #define SK_Y2_IMR_TX2_AS_CHECK		0x00000100
    298  1.7.6.1        ad #define SK_Y2_IMR_TX2_S_CHECK		0x00000200
    299  1.7.6.1        ad #define SK_Y2_IMR_RX2_CHECK		0x00000400
    300  1.7.6.1        ad #define SK_Y2_IMR_MAC2			0x00000800
    301  1.7.6.1        ad #define SK_Y2_IMR_PHY2			0x00001000
    302  1.7.6.1        ad #define SK_Y2_IMR_TIMER			0x01000000
    303  1.7.6.1        ad #define SK_Y2_IMR_SW			0x02000000
    304  1.7.6.1        ad #define SK_Y2_IMR_ASF			0x20000000
    305  1.7.6.1        ad #define SK_Y2_IMR_BMU			0x40000000
    306  1.7.6.1        ad #define SK_Y2_IMR_HWERR			0x80000000
    307  1.7.6.1        ad 
    308  1.7.6.1        ad #define SK_Y2_INTRS1	\
    309  1.7.6.1        ad 	(SK_Y2_IMR_RX1_CHECK|SK_Y2_IMR_TX1_AS_CHECK \
    310  1.7.6.1        ad 	|SK_Y2_IMR_MAC1|SK_Y2_IMR_PHY1)
    311  1.7.6.1        ad 
    312  1.7.6.1        ad #define SK_Y2_INTRS2	\
    313  1.7.6.1        ad 	(SK_Y2_IMR_RX2_CHECK|SK_Y2_IMR_TX2_AS_CHECK \
    314  1.7.6.1        ad 	|SK_Y2_IMR_MAC2|SK_Y2_IMR_PHY2)
    315  1.7.6.1        ad 
    316      1.1  jdolecek /* SK_IESR register */
    317      1.1  jdolecek #define SK_IESR_PAR_RX2			0x00000001
    318      1.1  jdolecek #define SK_IESR_PAR_RX1			0x00000002
    319      1.1  jdolecek #define SK_IESR_PAR_MAC2		0x00000004
    320      1.1  jdolecek #define SK_IESR_PAR_MAC1		0x00000008
    321      1.1  jdolecek #define SK_IESR_PAR_WR_RAM		0x00000010
    322      1.1  jdolecek #define SK_IESR_PAR_RD_RAM		0x00000020
    323      1.1  jdolecek #define SK_IESR_NO_TSTAMP_MAC2		0x00000040
    324      1.1  jdolecek #define SK_IESR_NO_TSTAMO_MAC1		0x00000080
    325      1.1  jdolecek #define SK_IESR_NO_STS_MAC2		0x00000100
    326      1.1  jdolecek #define SK_IESR_NO_STS_MAC1		0x00000200
    327      1.1  jdolecek #define SK_IESR_IRQ_STS			0x00000400
    328      1.1  jdolecek #define SK_IESR_MASTERERR		0x00000800
    329      1.1  jdolecek 
    330      1.1  jdolecek /* SK_IEMR register */
    331      1.1  jdolecek #define SK_IEMR_PAR_RX2			0x00000001
    332      1.1  jdolecek #define SK_IEMR_PAR_RX1			0x00000002
    333      1.1  jdolecek #define SK_IEMR_PAR_MAC2		0x00000004
    334      1.1  jdolecek #define SK_IEMR_PAR_MAC1		0x00000008
    335      1.1  jdolecek #define SK_IEMR_PAR_WR_RAM		0x00000010
    336      1.1  jdolecek #define SK_IEMR_PAR_RD_RAM		0x00000020
    337      1.1  jdolecek #define SK_IEMR_NO_TSTAMP_MAC2		0x00000040
    338      1.1  jdolecek #define SK_IEMR_NO_TSTAMO_MAC1		0x00000080
    339      1.1  jdolecek #define SK_IEMR_NO_STS_MAC2		0x00000100
    340      1.1  jdolecek #define SK_IEMR_NO_STS_MAC1		0x00000200
    341      1.1  jdolecek #define SK_IEMR_IRQ_STS			0x00000400
    342      1.1  jdolecek #define SK_IEMR_MASTERERR		0x00000800
    343      1.1  jdolecek 
    344      1.1  jdolecek /* Block 2 */
    345      1.1  jdolecek #define SK_MAC0_0	0x0100
    346      1.1  jdolecek #define SK_MAC0_1	0x0104
    347      1.1  jdolecek #define SK_MAC1_0	0x0108
    348      1.1  jdolecek #define SK_MAC1_1	0x010C
    349      1.1  jdolecek #define SK_MAC2_0	0x0110
    350      1.1  jdolecek #define SK_MAC2_1	0x0114
    351      1.1  jdolecek #define SK_CONNTYPE	0x0118
    352      1.1  jdolecek #define SK_PMDTYPE	0x0119
    353      1.1  jdolecek #define SK_CONFIG	0x011A
    354      1.1  jdolecek #define SK_CHIPVER	0x011B
    355      1.1  jdolecek #define SK_EPROM0	0x011C
    356      1.1  jdolecek #define SK_EPROM1	0x011D
    357  1.7.6.1        ad #define SK_Y2_CLKGATE	0x011D		/* yukon 2 */
    358      1.1  jdolecek #define SK_EPROM2	0x011E
    359  1.7.6.1        ad #define SK_Y2_HWRES	0x011E		/* yukon 2 */
    360      1.1  jdolecek #define SK_EPROM3	0x011F
    361      1.1  jdolecek #define SK_EP_ADDR	0x0120
    362      1.1  jdolecek #define SK_EP_DATA	0x0124
    363      1.1  jdolecek #define SK_EP_LOADCTL	0x0128
    364      1.1  jdolecek #define SK_EP_LOADTST	0x0129
    365      1.1  jdolecek #define SK_TIMERINIT	0x0130
    366      1.1  jdolecek #define SK_TIMER	0x0134
    367      1.1  jdolecek #define SK_TIMERCTL	0x0138
    368      1.1  jdolecek #define SK_TIMERTST	0x0139
    369      1.1  jdolecek #define SK_IMTIMERINIT	0x0140
    370      1.1  jdolecek #define SK_IMTIMER	0x0144
    371      1.1  jdolecek #define SK_IMTIMERCTL	0x0148
    372      1.1  jdolecek #define SK_IMTIMERTST	0x0149
    373      1.1  jdolecek #define SK_IMMR		0x014C
    374      1.1  jdolecek #define SK_IHWEMR	0x0150
    375      1.1  jdolecek #define SK_TESTCTL1	0x0158
    376      1.1  jdolecek #define SK_TESTCTL2	0x0159
    377      1.1  jdolecek #define SK_GPIO		0x015C
    378      1.1  jdolecek #define SK_I2CHWCTL	0x0160
    379      1.1  jdolecek #define SK_I2CHWDATA	0x0164
    380      1.1  jdolecek #define SK_I2CHWIRQ	0x0168
    381      1.1  jdolecek #define SK_I2CSW	0x016C
    382      1.1  jdolecek #define SK_BLNKINIT	0x0170
    383      1.1  jdolecek #define SK_BLNKCOUNT	0x0174
    384      1.1  jdolecek #define SK_BLNKCTL	0x0178
    385      1.1  jdolecek #define SK_BLNKSTS	0x0179
    386      1.1  jdolecek #define SK_BLNKTST	0x017A
    387      1.1  jdolecek 
    388      1.3       skd /* values for  SK_CHIPVER */
    389      1.3       skd #define SK_GENESIS		0x0A
    390      1.3       skd #define SK_YUKON		0xB0
    391      1.3       skd #define SK_YUKON_LITE		0xB1
    392      1.3       skd #define SK_YUKON_LP		0xB2
    393      1.6       riz #define SK_YUKON_XL		0xB3
    394      1.6       riz #define SK_YUKON_EC_U		0xB4
    395      1.6       riz #define SK_YUKON_EC		0xB6
    396      1.6       riz #define SK_YUKON_FE		0xB7
    397      1.3       skd #define SK_YUKON_FAMILY(x) ((x) & 0xB0)
    398  1.7.6.1        ad 
    399  1.7.6.1        ad #define SK_IS_GENESIS(sc) \
    400  1.7.6.1        ad     ((sc)->sk_type == SK_GENESIS)
    401  1.7.6.1        ad #define SK_IS_YUKON(sc) \
    402  1.7.6.1        ad     ((sc)->sk_type >= SK_YUKON && (sc)->sk_type <= SK_YUKON_FE)
    403  1.7.6.1        ad #define SK_IS_YUKON2(sc) \
    404  1.7.6.1        ad     ((sc)->sk_type >= SK_YUKON_XL && (sc)->sk_type <= SK_YUKON_FE)
    405  1.7.6.1        ad 
    406      1.3       skd /* known revisions in SK_CONFIG */
    407      1.3       skd #define SK_YUKON_LITE_REV_A0	0x0 /* invented, see test in skc_attach */
    408      1.3       skd #define SK_YUKON_LITE_REV_A1	0x3
    409      1.3       skd #define SK_YUKON_LITE_REV_A3	0x7
    410      1.3       skd 
    411  1.7.6.1        ad #define SK_YUKON_XL_REV_A0	0x0
    412  1.7.6.1        ad #define SK_YUKON_XL_REV_A1	0x1
    413  1.7.6.1        ad #define SK_YUKON_XL_REV_A2	0x2
    414  1.7.6.1        ad #define SK_YUKON_XL_REV_A3	0x3
    415  1.7.6.1        ad 
    416      1.6       riz #define SK_YUKON_EC_REV_A1	0x0
    417      1.6       riz #define SK_YUKON_EC_REV_A2	0x1
    418      1.6       riz #define SK_YUKON_EC_REV_A3	0x2
    419      1.6       riz 
    420  1.7.6.1        ad #define SK_YUKON_EC_U_REV_A0	0x1
    421  1.7.6.1        ad #define SK_YUKON_EC_U_REV_A1	0x2
    422  1.7.6.1        ad 
    423  1.7.6.1        ad #define SK_IMCTL_IRQ_CLEAR	0x01
    424  1.7.6.1        ad #define SK_IMCTL_STOP		0x02
    425  1.7.6.1        ad #define SK_IMCTL_START		0x04
    426      1.1  jdolecek 
    427      1.6       riz /* Number of ticks per usec for interrupt moderation */
    428      1.6       riz #define SK_IMTIMER_TICKS_GENESIS	54
    429      1.6       riz #define SK_IMTIMER_TICKS_YUKON		78
    430      1.6       riz #define SK_IMTIMER_TICKS_YUKON_EC	125
    431      1.6       riz #define SK_IM_USECS(x)		((x) * sk_imtimer_ticks)
    432      1.6       riz 
    433      1.6       riz #define SK_IM_MIN	0
    434      1.6       riz #define SK_IM_DEFAULT	100
    435      1.6       riz #define SK_IM_MAX	10000
    436      1.1  jdolecek /*
    437      1.1  jdolecek  * The SK_EPROM0 register contains a byte that describes the
    438      1.1  jdolecek  * amount of SRAM mounted on the NIC. The value also tells if
    439      1.1  jdolecek  * the chips are 64K or 128K. This affects the RAMbuffer address
    440      1.1  jdolecek  * offset that we need to use.
    441      1.1  jdolecek  */
    442      1.1  jdolecek #define SK_RAMSIZE_512K_64	0x1
    443      1.1  jdolecek #define SK_RAMSIZE_1024K_128	0x2
    444      1.1  jdolecek #define SK_RAMSIZE_1024K_64	0x3
    445      1.1  jdolecek #define SK_RAMSIZE_2048K_128	0x4
    446      1.1  jdolecek 
    447      1.1  jdolecek #define SK_RBOFF_0		0x0
    448      1.1  jdolecek #define SK_RBOFF_80000		0x80000
    449      1.1  jdolecek 
    450      1.1  jdolecek /*
    451      1.1  jdolecek  * SK_EEPROM1 contains the PHY type, which may be XMAC for
    452      1.1  jdolecek  * fiber-based cards or BCOM for 1000baseT cards with a Broadcom
    453      1.1  jdolecek  * PHY.
    454      1.1  jdolecek  */
    455      1.1  jdolecek #define SK_PHYTYPE_XMAC		0       /* integeated XMAC II PHY */
    456      1.1  jdolecek #define SK_PHYTYPE_BCOM		1       /* Broadcom BCM5400 */
    457      1.1  jdolecek #define SK_PHYTYPE_LONE		2       /* Level One LXT1000 */
    458      1.1  jdolecek #define SK_PHYTYPE_NAT		3       /* National DP83891 */
    459      1.1  jdolecek #define SK_PHYTYPE_MARV_COPPER	4       /* Marvell 88E1011S */
    460      1.1  jdolecek #define SK_PHYTYPE_MARV_FIBER	5       /* Marvell 88E1011S (fiber) */
    461      1.1  jdolecek 
    462      1.1  jdolecek /*
    463      1.1  jdolecek  * PHY addresses.
    464      1.1  jdolecek  */
    465      1.1  jdolecek #define SK_PHYADDR_XMAC		0x0
    466      1.1  jdolecek #define SK_PHYADDR_BCOM		0x1
    467      1.1  jdolecek #define SK_PHYADDR_LONE		0x3
    468      1.1  jdolecek #define SK_PHYADDR_NAT		0x0
    469      1.1  jdolecek #define SK_PHYADDR_MARV		0x0
    470      1.1  jdolecek 
    471      1.1  jdolecek #define SK_CONFIG_SINGLEMAC	0x01
    472      1.1  jdolecek #define SK_CONFIG_DIS_DSL_CLK	0x02
    473      1.1  jdolecek 
    474      1.7       riz #define SK_PMD_1000BASETX_ALT	0x31
    475      1.1  jdolecek #define SK_PMD_1000BASELX	0x4C
    476      1.1  jdolecek #define SK_PMD_1000BASESX	0x53
    477      1.1  jdolecek #define SK_PMD_1000BASECX	0x43
    478      1.1  jdolecek #define SK_PMD_1000BASETX	0x54
    479      1.1  jdolecek 
    480      1.1  jdolecek /* GPIO bits */
    481      1.1  jdolecek #define SK_GPIO_DAT0		0x00000001
    482      1.1  jdolecek #define SK_GPIO_DAT1		0x00000002
    483      1.1  jdolecek #define SK_GPIO_DAT2		0x00000004
    484      1.1  jdolecek #define SK_GPIO_DAT3		0x00000008
    485      1.1  jdolecek #define SK_GPIO_DAT4		0x00000010
    486      1.1  jdolecek #define SK_GPIO_DAT5		0x00000020
    487      1.1  jdolecek #define SK_GPIO_DAT6		0x00000040
    488      1.1  jdolecek #define SK_GPIO_DAT7		0x00000080
    489      1.1  jdolecek #define SK_GPIO_DAT8		0x00000100
    490      1.1  jdolecek #define SK_GPIO_DAT9		0x00000200
    491      1.1  jdolecek #define SK_GPIO_DIR0		0x00010000
    492      1.1  jdolecek #define SK_GPIO_DIR1		0x00020000
    493      1.1  jdolecek #define SK_GPIO_DIR2		0x00040000
    494      1.1  jdolecek #define SK_GPIO_DIR3		0x00080000
    495      1.1  jdolecek #define SK_GPIO_DIR4		0x00100000
    496      1.1  jdolecek #define SK_GPIO_DIR5		0x00200000
    497      1.1  jdolecek #define SK_GPIO_DIR6		0x00400000
    498      1.1  jdolecek #define SK_GPIO_DIR7		0x00800000
    499      1.1  jdolecek #define SK_GPIO_DIR8		0x01000000
    500      1.1  jdolecek #define SK_GPIO_DIR9           0x02000000
    501      1.1  jdolecek 
    502  1.7.6.1        ad #define SK_Y2_CLKGATE_LINK2_INACTIVE    0x80    /* port 2 inactive */
    503  1.7.6.1        ad #define SK_Y2_CLKGATE_LINK2_GATE_DIS    0x40    /* disable clock gate, 2 */
    504  1.7.6.1        ad #define SK_Y2_CLKGATE_LINK2_CORE_DIS    0x20    /* disable core clock, 2 */
    505  1.7.6.1        ad #define SK_Y2_CLKGATE_LINK2_PCI_DIS     0x10    /* disable pci clock, 2 */
    506  1.7.6.1        ad #define SK_Y2_CLKGATE_LINK1_INACTIVE    0x08    /* port 1 inactive */
    507  1.7.6.1        ad #define SK_Y2_CLKGATE_LINK1_GATE_DIS    0x04    /* disable clock gate, 1 */
    508  1.7.6.1        ad #define SK_Y2_CLKGATE_LINK1_CORE_DIS    0x02    /* disable core clock, 1 */
    509  1.7.6.1        ad #define SK_Y2_CLKGATE_LINK1_PCI_DIS     0x01    /* disable pci clock, 1 */
    510  1.7.6.1        ad 
    511  1.7.6.1        ad #define SK_Y2_HWRES_LINK_1      0x01
    512  1.7.6.1        ad #define SK_Y2_HWRES_LINK_2      0x02
    513  1.7.6.1        ad #define SK_Y2_HWRES_LINK_MASK   (SK_Y2_HWRES_LINK_1 | SK_Y2_HWRES_LINK_2)
    514  1.7.6.1        ad #define SK_Y2_HWRES_LINK_DUAL   (SK_Y2_HWRES_LINK_1 | SK_Y2_HWRES_LINK_2)
    515  1.7.6.1        ad 
    516      1.1  jdolecek /* Block 3 Ram interface and MAC arbiter registers */
    517      1.1  jdolecek #define SK_RAMADDR	0x0180
    518      1.1  jdolecek #define SK_RAMDATA0	0x0184
    519      1.1  jdolecek #define SK_RAMDATA1	0x0188
    520      1.1  jdolecek #define SK_TO0		0x0190
    521      1.1  jdolecek #define SK_TO1		0x0191
    522      1.1  jdolecek #define SK_TO2		0x0192
    523      1.1  jdolecek #define SK_TO3		0x0193
    524      1.1  jdolecek #define SK_TO4		0x0194
    525      1.1  jdolecek #define SK_TO5		0x0195
    526      1.1  jdolecek #define SK_TO6		0x0196
    527      1.1  jdolecek #define SK_TO7		0x0197
    528      1.1  jdolecek #define SK_TO8		0x0198
    529      1.1  jdolecek #define SK_TO9		0x0199
    530      1.1  jdolecek #define SK_TO10		0x019A
    531      1.1  jdolecek #define SK_TO11		0x019B
    532      1.1  jdolecek #define SK_RITIMEO_TMR	0x019C
    533      1.1  jdolecek #define SK_RAMCTL	0x01A0
    534      1.1  jdolecek #define SK_RITIMER_TST	0x01A2
    535      1.1  jdolecek 
    536      1.1  jdolecek #define SK_RAMCTL_RESET		0x0001
    537      1.1  jdolecek #define SK_RAMCTL_UNRESET	0x0002
    538      1.1  jdolecek #define SK_RAMCTL_CLR_IRQ_WPAR	0x0100
    539      1.1  jdolecek #define SK_RAMCTL_CLR_IRQ_RPAR	0x0200
    540      1.1  jdolecek 
    541      1.1  jdolecek /* Mac arbiter registers */
    542      1.1  jdolecek #define SK_MINIT_RX1	0x01B0
    543      1.1  jdolecek #define SK_MINIT_RX2	0x01B1
    544      1.1  jdolecek #define SK_MINIT_TX1	0x01B2
    545      1.1  jdolecek #define SK_MINIT_TX2	0x01B3
    546      1.1  jdolecek #define SK_MTIMEO_RX1	0x01B4
    547      1.1  jdolecek #define SK_MTIMEO_RX2	0x01B5
    548      1.1  jdolecek #define SK_MTIMEO_TX1	0x01B6
    549      1.1  jdolecek #define SK_MTIEMO_TX2	0x01B7
    550      1.1  jdolecek #define SK_MACARB_CTL	0x01B8
    551      1.1  jdolecek #define SK_MTIMER_TST	0x01BA
    552      1.1  jdolecek #define SK_RCINIT_RX1	0x01C0
    553      1.1  jdolecek #define SK_RCINIT_RX2	0x01C1
    554      1.1  jdolecek #define SK_RCINIT_TX1	0x01C2
    555      1.1  jdolecek #define SK_RCINIT_TX2	0x01C3
    556      1.1  jdolecek #define SK_RCTIMEO_RX1	0x01C4
    557      1.1  jdolecek #define SK_RCTIMEO_RX2	0x01C5
    558      1.1  jdolecek #define SK_RCTIMEO_TX1	0x01C6
    559      1.1  jdolecek #define SK_RCTIMEO_TX2	0x01C7
    560      1.1  jdolecek #define SK_RECOVERY_CTL	0x01C8
    561      1.1  jdolecek #define SK_RCTIMER_TST	0x01CA
    562      1.1  jdolecek 
    563      1.1  jdolecek /* Packet arbiter registers */
    564      1.1  jdolecek #define SK_RXPA1_TINIT	0x01D0
    565      1.1  jdolecek #define SK_RXPA2_TINIT	0x01D4
    566      1.1  jdolecek #define SK_TXPA1_TINIT	0x01D8
    567      1.1  jdolecek #define SK_TXPA2_TINIT	0x01DC
    568      1.1  jdolecek #define SK_RXPA1_TIMEO	0x01E0
    569      1.1  jdolecek #define SK_RXPA2_TIMEO	0x01E4
    570      1.1  jdolecek #define SK_TXPA1_TIMEO	0x01E8
    571      1.1  jdolecek #define SK_TXPA2_TIMEO	0x01EC
    572      1.1  jdolecek #define SK_PKTARB_CTL	0x01F0
    573      1.1  jdolecek #define SK_PKTATB_TST	0x01F2
    574      1.1  jdolecek 
    575      1.1  jdolecek #define SK_PKTARB_TIMEOUT	0x2000
    576      1.1  jdolecek 
    577      1.1  jdolecek #define SK_PKTARBCTL_RESET		0x0001
    578      1.1  jdolecek #define SK_PKTARBCTL_UNRESET		0x0002
    579      1.1  jdolecek #define SK_PKTARBCTL_RXTO1_OFF		0x0004
    580      1.1  jdolecek #define SK_PKTARBCTL_RXTO1_ON		0x0008
    581      1.1  jdolecek #define SK_PKTARBCTL_RXTO2_OFF		0x0010
    582      1.1  jdolecek #define SK_PKTARBCTL_RXTO2_ON		0x0020
    583      1.1  jdolecek #define SK_PKTARBCTL_TXTO1_OFF		0x0040
    584      1.1  jdolecek #define SK_PKTARBCTL_TXTO1_ON		0x0080
    585      1.1  jdolecek #define SK_PKTARBCTL_TXTO2_OFF		0x0100
    586      1.1  jdolecek #define SK_PKTARBCTL_TXTO2_ON		0x0200
    587      1.1  jdolecek #define SK_PKTARBCTL_CLR_IRQ_RXTO1	0x0400
    588      1.1  jdolecek #define SK_PKTARBCTL_CLR_IRQ_RXTO2	0x0800
    589      1.1  jdolecek #define SK_PKTARBCTL_CLR_IRQ_TXTO1	0x1000
    590      1.1  jdolecek #define SK_PKTARBCTL_CLR_IRQ_TXTO2	0x2000
    591      1.1  jdolecek 
    592      1.1  jdolecek #define SK_MINIT_XMAC_B2	54
    593      1.1  jdolecek #define SK_MINIT_XMAC_C1	63
    594      1.1  jdolecek 
    595      1.1  jdolecek #define SK_MACARBCTL_RESET	0x0001
    596      1.1  jdolecek #define SK_MACARBCTL_UNRESET	0x0002
    597      1.1  jdolecek #define SK_MACARBCTL_FASTOE_OFF	0x0004
    598      1.1  jdolecek #define SK_MACARBCRL_FASTOE_ON	0x0008
    599      1.1  jdolecek 
    600      1.1  jdolecek #define SK_RCINIT_XMAC_B2	54
    601      1.1  jdolecek #define SK_RCINIT_XMAC_C1	0
    602      1.1  jdolecek 
    603      1.1  jdolecek #define SK_RECOVERYCTL_RX1_OFF	0x0001
    604      1.1  jdolecek #define SK_RECOVERYCTL_RX1_ON	0x0002
    605      1.1  jdolecek #define SK_RECOVERYCTL_RX2_OFF	0x0004
    606      1.1  jdolecek #define SK_RECOVERYCTL_RX2_ON	0x0008
    607      1.1  jdolecek #define SK_RECOVERYCTL_TX1_OFF	0x0010
    608      1.1  jdolecek #define SK_RECOVERYCTL_TX1_ON	0x0020
    609      1.1  jdolecek #define SK_RECOVERYCTL_TX2_OFF	0x0040
    610      1.1  jdolecek #define SK_RECOVERYCTL_TX2_ON	0x0080
    611      1.1  jdolecek 
    612      1.1  jdolecek #define SK_RECOVERY_XMAC_B2				\
    613      1.1  jdolecek 	(SK_RECOVERYCTL_RX1_ON|SK_RECOVERYCTL_RX2_ON|	\
    614      1.1  jdolecek 	SK_RECOVERYCTL_TX1_ON|SK_RECOVERYCTL_TX2_ON)
    615      1.1  jdolecek 
    616      1.1  jdolecek #define SK_RECOVERY_XMAC_C1				\
    617      1.1  jdolecek 	(SK_RECOVERYCTL_RX1_OFF|SK_RECOVERYCTL_RX2_OFF|	\
    618      1.1  jdolecek 	SK_RECOVERYCTL_TX1_OFF|SK_RECOVERYCTL_TX2_OFF)
    619      1.1  jdolecek 
    620      1.1  jdolecek /* Block 4 -- TX Arbiter MAC 1 */
    621      1.1  jdolecek #define SK_TXAR1_TIMERINIT	0x0200
    622      1.1  jdolecek #define SK_TXAR1_TIMERVAL	0x0204
    623      1.1  jdolecek #define SK_TXAR1_LIMITINIT	0x0208
    624      1.1  jdolecek #define SK_TXAR1_LIMITCNT	0x020C
    625      1.1  jdolecek #define SK_TXAR1_COUNTERCTL	0x0210
    626      1.1  jdolecek #define SK_TXAR1_COUNTERTST	0x0212
    627      1.1  jdolecek #define SK_TXAR1_COUNTERSTS	0x0212
    628      1.1  jdolecek 
    629      1.1  jdolecek /* Block 5 -- TX Arbiter MAC 2 */
    630      1.1  jdolecek #define SK_TXAR2_TIMERINIT	0x0280
    631      1.1  jdolecek #define SK_TXAR2_TIMERVAL	0x0284
    632      1.1  jdolecek #define SK_TXAR2_LIMITINIT	0x0288
    633      1.1  jdolecek #define SK_TXAR2_LIMITCNT	0x028C
    634      1.1  jdolecek #define SK_TXAR2_COUNTERCTL	0x0290
    635      1.1  jdolecek #define SK_TXAR2_COUNTERTST	0x0291
    636      1.1  jdolecek #define SK_TXAR2_COUNTERSTS	0x0292
    637      1.1  jdolecek 
    638      1.1  jdolecek #define SK_TXARCTL_OFF		0x01
    639      1.1  jdolecek #define SK_TXARCTL_ON		0x02
    640      1.1  jdolecek #define SK_TXARCTL_RATECTL_OFF	0x04
    641      1.1  jdolecek #define SK_TXARCTL_RATECTL_ON	0x08
    642      1.1  jdolecek #define SK_TXARCTL_ALLOC_OFF	0x10
    643      1.1  jdolecek #define SK_TXARCTL_ALLOC_ON	0x20
    644      1.1  jdolecek #define SK_TXARCTL_FSYNC_OFF	0x40
    645      1.1  jdolecek #define SK_TXARCTL_FSYNC_ON	0x80
    646      1.1  jdolecek 
    647      1.1  jdolecek /* Block 6 -- External registers */
    648      1.1  jdolecek #define SK_EXTREG_BASE	0x300
    649      1.1  jdolecek #define SK_EXTREG_END	0x37C
    650      1.1  jdolecek 
    651      1.1  jdolecek /* Block 7 -- PCI config registers */
    652      1.1  jdolecek #define SK_PCI_BASE	0x0380
    653      1.1  jdolecek #define SK_PCI_END	0x03FC
    654      1.1  jdolecek 
    655      1.1  jdolecek /* Compute offset of mirrored PCI register */
    656      1.1  jdolecek #define SK_PCI_REG(reg)		((reg) + SK_PCI_BASE)
    657      1.1  jdolecek 
    658      1.1  jdolecek /* Block 8 -- RX queue 1 */
    659      1.1  jdolecek #define SK_RXQ1_BUFCNT		0x0400
    660      1.1  jdolecek #define SK_RXQ1_BUFCTL		0x0402
    661      1.1  jdolecek #define SK_RXQ1_NEXTDESC	0x0404
    662      1.1  jdolecek #define SK_RXQ1_RXBUF_LO	0x0408
    663      1.1  jdolecek #define SK_RXQ1_RXBUF_HI	0x040C
    664      1.1  jdolecek #define SK_RXQ1_RXSTAT		0x0410
    665      1.1  jdolecek #define SK_RXQ1_TIMESTAMP	0x0414
    666      1.1  jdolecek #define SK_RXQ1_CSUM1		0x0418
    667      1.1  jdolecek #define SK_RXQ1_CSUM2		0x041A
    668      1.1  jdolecek #define SK_RXQ1_CSUM1_START	0x041C
    669      1.1  jdolecek #define SK_RXQ1_CSUM2_START	0x041E
    670      1.1  jdolecek #define SK_RXQ1_CURADDR_LO	0x0420
    671      1.1  jdolecek #define SK_RXQ1_CURADDR_HI	0x0424
    672      1.1  jdolecek #define SK_RXQ1_CURCNT_LO	0x0428
    673      1.1  jdolecek #define SK_RXQ1_CURCNT_HI	0x042C
    674      1.1  jdolecek #define SK_RXQ1_CURBYTES	0x0430
    675      1.1  jdolecek #define SK_RXQ1_BMU_CSR		0x0434
    676      1.1  jdolecek #define SK_RXQ1_WATERMARK	0x0438
    677      1.1  jdolecek #define SK_RXQ1_FLAG		0x043A
    678      1.1  jdolecek #define SK_RXQ1_TEST1		0x043C
    679      1.1  jdolecek #define SK_RXQ1_TEST2		0x0440
    680      1.1  jdolecek #define SK_RXQ1_TEST3		0x0444
    681  1.7.6.1        ad /* yukon-2 only */
    682  1.7.6.1        ad #define SK_RXQ1_Y2_WM           0x0440
    683  1.7.6.1        ad #define SK_RXQ1_Y2_AL           0x0442
    684  1.7.6.1        ad #define SK_RXQ1_Y2_RSP          0x0444
    685  1.7.6.1        ad #define SK_RXQ1_Y2_RSL          0x0446
    686  1.7.6.1        ad #define SK_RXQ1_Y2_RP           0x0448
    687  1.7.6.1        ad #define SK_RXQ1_Y2_RL           0x044A
    688  1.7.6.1        ad #define SK_RXQ1_Y2_WP           0x044C
    689  1.7.6.1        ad #define SK_RXQ1_Y2_WSP          0x044D
    690  1.7.6.1        ad #define SK_RXQ1_Y2_WL           0x044E
    691  1.7.6.1        ad #define SK_RXQ1_Y2_WSL          0x044F
    692  1.7.6.1        ad /* yukon-2 only (prefetch unit) */
    693  1.7.6.1        ad #define SK_RXQ1_Y2_PREF_CSR     0x0450
    694  1.7.6.1        ad #define SK_RXQ1_Y2_PREF_LIDX    0x0454
    695  1.7.6.1        ad #define SK_RXQ1_Y2_PREF_ADDRLO  0x0458
    696  1.7.6.1        ad #define SK_RXQ1_Y2_PREF_ADDRHI  0x045C
    697  1.7.6.1        ad #define SK_RXQ1_Y2_PREF_GETIDX  0x0460
    698  1.7.6.1        ad #define SK_RXQ1_Y2_PREF_PUTIDX  0x0464
    699  1.7.6.1        ad #define SK_RXQ1_Y2_PREF_FIFOWP  0x0470
    700  1.7.6.1        ad #define SK_RXQ1_Y2_PREF_FIFORP  0x0474
    701  1.7.6.1        ad #define SK_RXQ1_Y2_PREF_FIFOWM  0x0478
    702  1.7.6.1        ad #define SK_RXQ1_Y2_PREF_FIFOLV  0x047C
    703      1.1  jdolecek 
    704      1.1  jdolecek /* Block 9 -- RX queue 2 */
    705      1.1  jdolecek #define SK_RXQ2_BUFCNT		0x0480
    706      1.1  jdolecek #define SK_RXQ2_BUFCTL		0x0482
    707      1.1  jdolecek #define SK_RXQ2_NEXTDESC	0x0484
    708      1.1  jdolecek #define SK_RXQ2_RXBUF_LO	0x0488
    709      1.1  jdolecek #define SK_RXQ2_RXBUF_HI	0x048C
    710      1.1  jdolecek #define SK_RXQ2_RXSTAT		0x0490
    711      1.1  jdolecek #define SK_RXQ2_TIMESTAMP	0x0494
    712      1.1  jdolecek #define SK_RXQ2_CSUM1		0x0498
    713      1.1  jdolecek #define SK_RXQ2_CSUM2		0x049A
    714      1.1  jdolecek #define SK_RXQ2_CSUM1_START	0x049C
    715      1.1  jdolecek #define SK_RXQ2_CSUM2_START	0x049E
    716      1.1  jdolecek #define SK_RXQ2_CURADDR_LO	0x04A0
    717      1.1  jdolecek #define SK_RXQ2_CURADDR_HI	0x04A4
    718      1.1  jdolecek #define SK_RXQ2_CURCNT_LO	0x04A8
    719      1.1  jdolecek #define SK_RXQ2_CURCNT_HI	0x04AC
    720      1.1  jdolecek #define SK_RXQ2_CURBYTES	0x04B0
    721      1.1  jdolecek #define SK_RXQ2_BMU_CSR		0x04B4
    722      1.1  jdolecek #define SK_RXQ2_WATERMARK	0x04B8
    723      1.1  jdolecek #define SK_RXQ2_FLAG		0x04BA
    724      1.1  jdolecek #define SK_RXQ2_TEST1		0x04BC
    725      1.1  jdolecek #define SK_RXQ2_TEST2		0x04C0
    726      1.1  jdolecek #define SK_RXQ2_TEST3		0x04C4
    727  1.7.6.1        ad /* yukon-2 only */
    728  1.7.6.1        ad #define SK_RXQ2_Y2_WM           0x04C0
    729  1.7.6.1        ad #define SK_RXQ2_Y2_AL           0x04C2
    730  1.7.6.1        ad #define SK_RXQ2_Y2_RSP          0x04C4
    731  1.7.6.1        ad #define SK_RXQ2_Y2_RSL          0x04C6
    732  1.7.6.1        ad #define SK_RXQ2_Y2_RP           0x04C8
    733  1.7.6.1        ad #define SK_RXQ2_Y2_RL           0x04CA
    734  1.7.6.1        ad #define SK_RXQ2_Y2_WP           0x04CC
    735  1.7.6.1        ad #define SK_RXQ2_Y2_WSP          0x04CD
    736  1.7.6.1        ad #define SK_RXQ2_Y2_WL           0x04CE
    737  1.7.6.1        ad #define SK_RXQ2_Y2_WSL          0x04CF
    738  1.7.6.1        ad /* yukon-2 only (prefetch unit) */
    739  1.7.6.1        ad #define SK_RXQ2_Y2_PREF_CSR     0x04D0
    740  1.7.6.1        ad #define SK_RXQ2_Y2_PREF_LIDX    0x04D4
    741  1.7.6.1        ad #define SK_RXQ2_Y2_PREF_ADDRLO  0x04D8
    742  1.7.6.1        ad #define SK_RXQ2_Y2_PREF_ADDRHI  0x04DC
    743  1.7.6.1        ad #define SK_RXQ2_Y2_PREF_GETIDX  0x04E0
    744  1.7.6.1        ad #define SK_RXQ2_Y2_PREF_PUTIDX  0x04E4
    745  1.7.6.1        ad #define SK_RXQ2_Y2_PREF_FIFOWP  0x04F0
    746  1.7.6.1        ad #define SK_RXQ2_Y2_PREF_FIFORP  0x04F4
    747  1.7.6.1        ad #define SK_RXQ2_Y2_PREF_FIFOWM  0x04F8
    748  1.7.6.1        ad #define SK_RXQ2_Y2_PREF_FIFOLV  0x04FC
    749      1.1  jdolecek 
    750      1.1  jdolecek #define SK_RXBMU_CLR_IRQ_ERR		0x00000001
    751      1.1  jdolecek #define SK_RXBMU_CLR_IRQ_EOF		0x00000002
    752      1.1  jdolecek #define SK_RXBMU_CLR_IRQ_EOB		0x00000004
    753      1.1  jdolecek #define SK_RXBMU_CLR_IRQ_PAR		0x00000008
    754      1.1  jdolecek #define SK_RXBMU_RX_START		0x00000010
    755      1.1  jdolecek #define SK_RXBMU_RX_STOP		0x00000020
    756      1.1  jdolecek #define SK_RXBMU_POLL_OFF		0x00000040
    757      1.1  jdolecek #define SK_RXBMU_POLL_ON		0x00000080
    758      1.1  jdolecek #define SK_RXBMU_TRANSFER_SM_RESET	0x00000100
    759      1.1  jdolecek #define SK_RXBMU_TRANSFER_SM_UNRESET	0x00000200
    760      1.1  jdolecek #define SK_RXBMU_DESCWR_SM_RESET	0x00000400
    761      1.1  jdolecek #define SK_RXBMU_DESCWR_SM_UNRESET	0x00000800
    762      1.1  jdolecek #define SK_RXBMU_DESCRD_SM_RESET	0x00001000
    763      1.1  jdolecek #define SK_RXBMU_DESCRD_SM_UNRESET	0x00002000
    764      1.1  jdolecek #define SK_RXBMU_SUPERVISOR_SM_RESET	0x00004000
    765      1.1  jdolecek #define SK_RXBMU_SUPERVISOR_SM_UNRESET	0x00008000
    766      1.1  jdolecek #define SK_RXBMU_PFI_SM_RESET		0x00010000
    767      1.1  jdolecek #define SK_RXBMU_PFI_SM_UNRESET		0x00020000
    768      1.1  jdolecek #define SK_RXBMU_FIFO_RESET		0x00040000
    769      1.1  jdolecek #define SK_RXBMU_FIFO_UNRESET		0x00080000
    770      1.1  jdolecek #define SK_RXBMU_DESC_RESET		0x00100000
    771      1.1  jdolecek #define SK_RXBMU_DESC_UNRESET		0x00200000
    772      1.1  jdolecek #define SK_RXBMU_SUPERVISOR_IDLE	0x01000000
    773      1.1  jdolecek 
    774      1.1  jdolecek #define SK_RXBMU_ONLINE		\
    775      1.1  jdolecek 	(SK_RXBMU_TRANSFER_SM_UNRESET|SK_RXBMU_DESCWR_SM_UNRESET|	\
    776      1.1  jdolecek 	SK_RXBMU_DESCRD_SM_UNRESET|SK_RXBMU_SUPERVISOR_SM_UNRESET|	\
    777      1.1  jdolecek 	SK_RXBMU_PFI_SM_UNRESET|SK_RXBMU_FIFO_UNRESET|			\
    778      1.1  jdolecek 	SK_RXBMU_DESC_UNRESET)
    779      1.1  jdolecek 
    780      1.1  jdolecek #define SK_RXBMU_OFFLINE		\
    781      1.1  jdolecek 	(SK_RXBMU_TRANSFER_SM_RESET|SK_RXBMU_DESCWR_SM_RESET|	\
    782      1.1  jdolecek 	SK_RXBMU_DESCRD_SM_RESET|SK_RXBMU_SUPERVISOR_SM_RESET|	\
    783      1.1  jdolecek 	SK_RXBMU_PFI_SM_RESET|SK_RXBMU_FIFO_RESET|		\
    784      1.1  jdolecek 	SK_RXBMU_DESC_RESET)
    785      1.1  jdolecek 
    786      1.1  jdolecek /* Block 12 -- TX sync queue 1 */
    787      1.1  jdolecek #define SK_TXQS1_BUFCNT		0x0600
    788      1.1  jdolecek #define SK_TXQS1_BUFCTL		0x0602
    789      1.1  jdolecek #define SK_TXQS1_NEXTDESC	0x0604
    790      1.1  jdolecek #define SK_TXQS1_RXBUF_LO	0x0608
    791      1.1  jdolecek #define SK_TXQS1_RXBUF_HI	0x060C
    792      1.1  jdolecek #define SK_TXQS1_RXSTAT		0x0610
    793      1.1  jdolecek #define SK_TXQS1_CSUM_STARTVAL	0x0614
    794      1.1  jdolecek #define SK_TXQS1_CSUM_STARTPOS	0x0618
    795      1.1  jdolecek #define SK_TXQS1_CSUM_WRITEPOS	0x061A
    796      1.1  jdolecek #define SK_TXQS1_CURADDR_LO	0x0620
    797      1.1  jdolecek #define SK_TXQS1_CURADDR_HI	0x0624
    798      1.1  jdolecek #define SK_TXQS1_CURCNT_LO	0x0628
    799      1.1  jdolecek #define SK_TXQS1_CURCNT_HI	0x062C
    800      1.1  jdolecek #define SK_TXQS1_CURBYTES	0x0630
    801      1.1  jdolecek #define SK_TXQS1_BMU_CSR	0x0634
    802      1.1  jdolecek #define SK_TXQS1_WATERMARK	0x0638
    803      1.1  jdolecek #define SK_TXQS1_FLAG		0x063A
    804      1.1  jdolecek #define SK_TXQS1_TEST1		0x063C
    805      1.1  jdolecek #define SK_TXQS1_TEST2		0x0640
    806      1.1  jdolecek #define SK_TXQS1_TEST3		0x0644
    807  1.7.6.1        ad /* yukon-2 only (prefetch unit) */
    808  1.7.6.1        ad #define SK_TXQS1_Y2_PREF_CSR    0x0650
    809  1.7.6.1        ad #define SK_TXQS1_Y2_PREF_LIDX   0x0654
    810  1.7.6.1        ad #define SK_TXQS1_Y2_PREF_ADDRLO 0x0658
    811  1.7.6.1        ad #define SK_TXQS1_Y2_PREF_ADDRHI 0x065C
    812  1.7.6.1        ad #define SK_TXQS1_Y2_PREF_GETIDX 0x0660
    813  1.7.6.1        ad #define SK_TXQS1_Y2_PREF_PUTIDX 0x0664
    814  1.7.6.1        ad #define SK_TXQS1_Y2_PREF_FIFOWP 0x0670
    815  1.7.6.1        ad #define SK_TXQS1_Y2_PREF_FIFORP 0x0674
    816  1.7.6.1        ad #define SK_TXQS1_Y2_PREF_FIFOWM 0x0678
    817  1.7.6.1        ad #define SK_TXQS1_Y2_PREF_FIFOLV 0x067C
    818      1.1  jdolecek 
    819      1.1  jdolecek /* Block 13 -- TX async queue 1 */
    820      1.1  jdolecek #define SK_TXQA1_BUFCNT		0x0680
    821      1.1  jdolecek #define SK_TXQA1_BUFCTL		0x0682
    822      1.1  jdolecek #define SK_TXQA1_NEXTDESC	0x0684
    823      1.1  jdolecek #define SK_TXQA1_RXBUF_LO	0x0688
    824      1.1  jdolecek #define SK_TXQA1_RXBUF_HI	0x068C
    825      1.1  jdolecek #define SK_TXQA1_RXSTAT		0x0690
    826      1.1  jdolecek #define SK_TXQA1_CSUM_STARTVAL	0x0694
    827      1.1  jdolecek #define SK_TXQA1_CSUM_STARTPOS	0x0698
    828      1.1  jdolecek #define SK_TXQA1_CSUM_WRITEPOS	0x069A
    829      1.1  jdolecek #define SK_TXQA1_CURADDR_LO	0x06A0
    830      1.1  jdolecek #define SK_TXQA1_CURADDR_HI	0x06A4
    831      1.1  jdolecek #define SK_TXQA1_CURCNT_LO	0x06A8
    832      1.1  jdolecek #define SK_TXQA1_CURCNT_HI	0x06AC
    833      1.1  jdolecek #define SK_TXQA1_CURBYTES	0x06B0
    834      1.1  jdolecek #define SK_TXQA1_BMU_CSR	0x06B4
    835      1.1  jdolecek #define SK_TXQA1_WATERMARK	0x06B8
    836      1.1  jdolecek #define SK_TXQA1_FLAG		0x06BA
    837      1.1  jdolecek #define SK_TXQA1_TEST1		0x06BC
    838      1.1  jdolecek #define SK_TXQA1_TEST2		0x06C0
    839      1.1  jdolecek #define SK_TXQA1_TEST3		0x06C4
    840  1.7.6.1        ad /* yukon-2 only */
    841  1.7.6.1        ad #define SK_TXQA1_Y2_WM          0x06C0
    842  1.7.6.1        ad #define SK_TXQA1_Y2_AL          0x06C2
    843  1.7.6.1        ad #define SK_TXQA1_Y2_RSP         0x06C4
    844  1.7.6.1        ad #define SK_TXQA1_Y2_RSL         0x06C6
    845  1.7.6.1        ad #define SK_TXQA1_Y2_RP          0x06C8
    846  1.7.6.1        ad #define SK_TXQA1_Y2_RL          0x06CA
    847  1.7.6.1        ad #define SK_TXQA1_Y2_WP          0x06CC
    848  1.7.6.1        ad #define SK_TXQA1_Y2_WSP         0x06CD
    849  1.7.6.1        ad #define SK_TXQA1_Y2_WL          0x06CE
    850  1.7.6.1        ad #define SK_TXQA1_Y2_WSL         0x06CF
    851  1.7.6.1        ad /* yukon-2 only (prefetch unit) */
    852  1.7.6.1        ad #define SK_TXQA1_Y2_PREF_CSR    0x06D0
    853  1.7.6.1        ad #define SK_TXQA1_Y2_PREF_LIDX   0x06D4
    854  1.7.6.1        ad #define SK_TXQA1_Y2_PREF_ADDRLO 0x06D8
    855  1.7.6.1        ad #define SK_TXQA1_Y2_PREF_ADDRHI 0x06DC
    856  1.7.6.1        ad #define SK_TXQA1_Y2_PREF_GETIDX 0x06E0
    857  1.7.6.1        ad #define SK_TXQA1_Y2_PREF_PUTIDX 0x06E4
    858  1.7.6.1        ad #define SK_TXQA1_Y2_PREF_FIFOWP 0x06F0
    859  1.7.6.1        ad #define SK_TXQA1_Y2_PREF_PUTIDX 0x06E4
    860  1.7.6.1        ad #define SK_TXQA1_Y2_PREF_FIFOWP 0x06F0
    861  1.7.6.1        ad #define SK_TXQA1_Y2_PREF_FIFORP 0x06F4
    862  1.7.6.1        ad #define SK_TXQA1_Y2_PREF_FIFOWM 0x06F8
    863  1.7.6.1        ad #define SK_TXQA1_Y2_PREF_FIFOLV 0x06FC
    864      1.1  jdolecek 
    865      1.1  jdolecek /* Block 14 -- TX sync queue 2 */
    866      1.1  jdolecek #define SK_TXQS2_BUFCNT		0x0700
    867      1.1  jdolecek #define SK_TXQS2_BUFCTL		0x0702
    868      1.1  jdolecek #define SK_TXQS2_NEXTDESC	0x0704
    869      1.1  jdolecek #define SK_TXQS2_RXBUF_LO	0x0708
    870      1.1  jdolecek #define SK_TXQS2_RXBUF_HI	0x070C
    871      1.1  jdolecek #define SK_TXQS2_RXSTAT		0x0710
    872      1.1  jdolecek #define SK_TXQS2_CSUM_STARTVAL	0x0714
    873      1.1  jdolecek #define SK_TXQS2_CSUM_STARTPOS	0x0718
    874      1.1  jdolecek #define SK_TXQS2_CSUM_WRITEPOS	0x071A
    875      1.1  jdolecek #define SK_TXQS2_CURADDR_LO	0x0720
    876      1.1  jdolecek #define SK_TXQS2_CURADDR_HI	0x0724
    877      1.1  jdolecek #define SK_TXQS2_CURCNT_LO	0x0728
    878      1.1  jdolecek #define SK_TXQS2_CURCNT_HI	0x072C
    879      1.1  jdolecek #define SK_TXQS2_CURBYTES	0x0730
    880      1.1  jdolecek #define SK_TXQS2_BMU_CSR	0x0734
    881      1.1  jdolecek #define SK_TXQS2_WATERMARK	0x0738
    882      1.1  jdolecek #define SK_TXQS2_FLAG		0x073A
    883      1.1  jdolecek #define SK_TXQS2_TEST1		0x073C
    884      1.1  jdolecek #define SK_TXQS2_TEST2		0x0740
    885      1.1  jdolecek #define SK_TXQS2_TEST3		0x0744
    886  1.7.6.1        ad /* yukon-2 only */
    887  1.7.6.1        ad #define SK_TXQS2_Y2_WM          0x0740
    888  1.7.6.1        ad #define SK_TXQS2_Y2_AL          0x0742
    889  1.7.6.1        ad #define SK_TXQS2_Y2_RSP         0x0744
    890  1.7.6.1        ad #define SK_TXQS2_Y2_RSL         0x0746
    891  1.7.6.1        ad #define SK_TXQS2_Y2_RP          0x0748
    892  1.7.6.1        ad #define SK_TXQS2_Y2_RL          0x074A
    893  1.7.6.1        ad #define SK_TXQS2_Y2_WP          0x074C
    894  1.7.6.1        ad #define SK_TXQS2_Y2_WSP         0x074D
    895  1.7.6.1        ad #define SK_TXQS2_Y2_WL          0x074E
    896  1.7.6.1        ad #define SK_TXQS2_Y2_WSL         0x074F
    897  1.7.6.1        ad /* yukon-2 only (prefetch unit) */
    898  1.7.6.1        ad #define SK_TXQS2_Y2_PREF_CSR    0x0750
    899  1.7.6.1        ad #define SK_TXQS2_Y2_PREF_LIDX   0x0754
    900  1.7.6.1        ad #define SK_TXQS2_Y2_PREF_ADDRLO 0x0758
    901  1.7.6.1        ad #define SK_TXQS2_Y2_PREF_ADDRHI 0x075C
    902  1.7.6.1        ad #define SK_TXQS2_Y2_PREF_GETIDX 0x0760
    903  1.7.6.1        ad #define SK_TXQS2_Y2_PREF_PUTIDX 0x0764
    904  1.7.6.1        ad #define SK_TXQS2_Y2_PREF_FIFOWP 0x0770
    905  1.7.6.1        ad #define SK_TXQS2_Y2_PREF_FIFORP 0x0774
    906  1.7.6.1        ad #define SK_TXQS2_Y2_PREF_FIFOWM 0x0778
    907  1.7.6.1        ad #define SK_TXQS2_Y2_PREF_FIFOLV 0x077C
    908      1.1  jdolecek 
    909      1.1  jdolecek /* Block 15 -- TX async queue 2 */
    910      1.1  jdolecek #define SK_TXQA2_BUFCNT		0x0780
    911      1.1  jdolecek #define SK_TXQA2_BUFCTL		0x0782
    912      1.1  jdolecek #define SK_TXQA2_NEXTDESC	0x0784
    913      1.1  jdolecek #define SK_TXQA2_RXBUF_LO	0x0788
    914      1.1  jdolecek #define SK_TXQA2_RXBUF_HI	0x078C
    915      1.1  jdolecek #define SK_TXQA2_RXSTAT		0x0790
    916      1.1  jdolecek #define SK_TXQA2_CSUM_STARTVAL	0x0794
    917      1.1  jdolecek #define SK_TXQA2_CSUM_STARTPOS	0x0798
    918      1.1  jdolecek #define SK_TXQA2_CSUM_WRITEPOS	0x079A
    919      1.1  jdolecek #define SK_TXQA2_CURADDR_LO	0x07A0
    920      1.1  jdolecek #define SK_TXQA2_CURADDR_HI	0x07A4
    921      1.1  jdolecek #define SK_TXQA2_CURCNT_LO	0x07A8
    922      1.1  jdolecek #define SK_TXQA2_CURCNT_HI	0x07AC
    923      1.1  jdolecek #define SK_TXQA2_CURBYTES	0x07B0
    924      1.1  jdolecek #define SK_TXQA2_BMU_CSR	0x07B4
    925      1.1  jdolecek #define SK_TXQA2_WATERMARK	0x07B8
    926      1.1  jdolecek #define SK_TXQA2_FLAG		0x07BA
    927      1.1  jdolecek #define SK_TXQA2_TEST1		0x07BC
    928      1.1  jdolecek #define SK_TXQA2_TEST2		0x07C0
    929      1.1  jdolecek #define SK_TXQA2_TEST3		0x07C4
    930  1.7.6.1        ad /* yukon-2 only */
    931  1.7.6.1        ad #define SK_TXQA2_Y2_WM          0x07C0
    932  1.7.6.1        ad #define SK_TXQA2_Y2_AL          0x07C2
    933  1.7.6.1        ad #define SK_TXQA2_Y2_RSP         0x07C4
    934  1.7.6.1        ad #define SK_TXQA2_Y2_RSL         0x07C6
    935  1.7.6.1        ad #define SK_TXQA2_Y2_RP          0x07C8
    936  1.7.6.1        ad #define SK_TXQA2_Y2_RL          0x07CA
    937  1.7.6.1        ad #define SK_TXQA2_Y2_WP          0x07CC
    938  1.7.6.1        ad #define SK_TXQA2_Y2_WSP         0x07CD
    939  1.7.6.1        ad #define SK_TXQA2_Y2_WL          0x07CE
    940  1.7.6.1        ad #define SK_TXQA2_Y2_WSL         0x07CF
    941  1.7.6.1        ad /* yukon-2 only (prefetch unit) */
    942  1.7.6.1        ad #define SK_TXQA2_Y2_PREF_CSR    0x07D0
    943  1.7.6.1        ad #define SK_TXQA2_Y2_PREF_LIDX   0x07D4
    944  1.7.6.1        ad #define SK_TXQA2_Y2_PREF_ADDRLO 0x07D8
    945  1.7.6.1        ad #define SK_TXQA2_Y2_PREF_ADDRHI 0x07DC
    946  1.7.6.1        ad #define SK_TXQA2_Y2_PREF_GETIDX 0x07E0
    947  1.7.6.1        ad #define SK_TXQA2_Y2_PREF_PUTIDX 0x07E4
    948  1.7.6.1        ad #define SK_TXQA2_Y2_PREF_FIFOWP 0x07F0
    949  1.7.6.1        ad #define SK_TXQA2_Y2_PREF_FIFORP 0x07F4
    950  1.7.6.1        ad #define SK_TXQA2_Y2_PREF_FIFOWM 0x07F8
    951  1.7.6.1        ad #define SK_TXQA2_Y2_PREF_FIFOLV 0x07FC
    952      1.1  jdolecek 
    953      1.1  jdolecek #define SK_TXBMU_CLR_IRQ_ERR		0x00000001
    954      1.1  jdolecek #define SK_TXBMU_CLR_IRQ_EOF		0x00000002
    955      1.1  jdolecek #define SK_TXBMU_CLR_IRQ_EOB		0x00000004
    956      1.1  jdolecek #define SK_TXBMU_TX_START		0x00000010
    957      1.1  jdolecek #define SK_TXBMU_TX_STOP		0x00000020
    958      1.1  jdolecek #define SK_TXBMU_POLL_OFF		0x00000040
    959      1.1  jdolecek #define SK_TXBMU_POLL_ON		0x00000080
    960      1.1  jdolecek #define SK_TXBMU_TRANSFER_SM_RESET	0x00000100
    961      1.1  jdolecek #define SK_TXBMU_TRANSFER_SM_UNRESET	0x00000200
    962      1.1  jdolecek #define SK_TXBMU_DESCWR_SM_RESET	0x00000400
    963      1.1  jdolecek #define SK_TXBMU_DESCWR_SM_UNRESET	0x00000800
    964      1.1  jdolecek #define SK_TXBMU_DESCRD_SM_RESET	0x00001000
    965      1.1  jdolecek #define SK_TXBMU_DESCRD_SM_UNRESET	0x00002000
    966      1.1  jdolecek #define SK_TXBMU_SUPERVISOR_SM_RESET	0x00004000
    967      1.1  jdolecek #define SK_TXBMU_SUPERVISOR_SM_UNRESET	0x00008000
    968      1.1  jdolecek #define SK_TXBMU_PFI_SM_RESET		0x00010000
    969      1.1  jdolecek #define SK_TXBMU_PFI_SM_UNRESET		0x00020000
    970      1.1  jdolecek #define SK_TXBMU_FIFO_RESET		0x00040000
    971      1.1  jdolecek #define SK_TXBMU_FIFO_UNRESET		0x00080000
    972      1.1  jdolecek #define SK_TXBMU_DESC_RESET		0x00100000
    973      1.1  jdolecek #define SK_TXBMU_DESC_UNRESET		0x00200000
    974      1.1  jdolecek #define SK_TXBMU_SUPERVISOR_IDLE	0x01000000
    975      1.1  jdolecek 
    976      1.1  jdolecek #define SK_TXBMU_ONLINE		\
    977      1.1  jdolecek 	(SK_TXBMU_TRANSFER_SM_UNRESET|SK_TXBMU_DESCWR_SM_UNRESET|	\
    978      1.1  jdolecek 	SK_TXBMU_DESCRD_SM_UNRESET|SK_TXBMU_SUPERVISOR_SM_UNRESET|	\
    979      1.1  jdolecek 	SK_TXBMU_PFI_SM_UNRESET|SK_TXBMU_FIFO_UNRESET|			\
    980      1.1  jdolecek 	SK_TXBMU_DESC_UNRESET)
    981      1.1  jdolecek 
    982      1.1  jdolecek #define SK_TXBMU_OFFLINE		\
    983      1.1  jdolecek 	(SK_TXBMU_TRANSFER_SM_RESET|SK_TXBMU_DESCWR_SM_RESET|	\
    984      1.1  jdolecek 	SK_TXBMU_DESCRD_SM_RESET|SK_TXBMU_SUPERVISOR_SM_RESET|	\
    985      1.1  jdolecek 	SK_TXBMU_PFI_SM_RESET|SK_TXBMU_FIFO_RESET|		\
    986      1.1  jdolecek 	SK_TXBMU_DESC_RESET)
    987      1.1  jdolecek 
    988      1.1  jdolecek /* Block 16 -- Receive RAMbuffer 1 */
    989      1.1  jdolecek #define SK_RXRB1_START		0x0800
    990      1.1  jdolecek #define SK_RXRB1_END		0x0804
    991      1.1  jdolecek #define SK_RXRB1_WR_PTR		0x0808
    992      1.1  jdolecek #define SK_RXRB1_RD_PTR		0x080C
    993      1.1  jdolecek #define SK_RXRB1_UTHR_PAUSE	0x0810
    994      1.1  jdolecek #define SK_RXRB1_LTHR_PAUSE	0x0814
    995      1.1  jdolecek #define SK_RXRB1_UTHR_HIPRIO	0x0818
    996      1.1  jdolecek #define SK_RXRB1_UTHR_LOPRIO	0x081C
    997      1.1  jdolecek #define SK_RXRB1_PKTCNT		0x0820
    998      1.1  jdolecek #define SK_RXRB1_LVL		0x0824
    999      1.1  jdolecek #define SK_RXRB1_CTLTST		0x0828
   1000      1.1  jdolecek 
   1001      1.1  jdolecek /* Block 17 -- Receive RAMbuffer 2 */
   1002      1.1  jdolecek #define SK_RXRB2_START		0x0880
   1003      1.1  jdolecek #define SK_RXRB2_END		0x0884
   1004      1.1  jdolecek #define SK_RXRB2_WR_PTR		0x0888
   1005      1.1  jdolecek #define SK_RXRB2_RD_PTR		0x088C
   1006      1.1  jdolecek #define SK_RXRB2_UTHR_PAUSE	0x0890
   1007      1.1  jdolecek #define SK_RXRB2_LTHR_PAUSE	0x0894
   1008      1.1  jdolecek #define SK_RXRB2_UTHR_HIPRIO	0x0898
   1009      1.1  jdolecek #define SK_RXRB2_UTHR_LOPRIO	0x089C
   1010      1.1  jdolecek #define SK_RXRB2_PKTCNT		0x08A0
   1011      1.1  jdolecek #define SK_RXRB2_LVL		0x08A4
   1012      1.1  jdolecek #define SK_RXRB2_CTLTST		0x08A8
   1013      1.1  jdolecek 
   1014      1.1  jdolecek /* Block 20 -- Sync. Transmit RAMbuffer 1 */
   1015      1.1  jdolecek #define SK_TXRBS1_START		0x0A00
   1016      1.1  jdolecek #define SK_TXRBS1_END		0x0A04
   1017      1.1  jdolecek #define SK_TXRBS1_WR_PTR	0x0A08
   1018      1.1  jdolecek #define SK_TXRBS1_RD_PTR	0x0A0C
   1019      1.1  jdolecek #define SK_TXRBS1_PKTCNT	0x0A20
   1020      1.1  jdolecek #define SK_TXRBS1_LVL		0x0A24
   1021      1.1  jdolecek #define SK_TXRBS1_CTLTST	0x0A28
   1022      1.1  jdolecek 
   1023      1.1  jdolecek /* Block 21 -- Async. Transmit RAMbuffer 1 */
   1024      1.1  jdolecek #define SK_TXRBA1_START		0x0A80
   1025      1.1  jdolecek #define SK_TXRBA1_END		0x0A84
   1026      1.1  jdolecek #define SK_TXRBA1_WR_PTR	0x0A88
   1027      1.1  jdolecek #define SK_TXRBA1_RD_PTR	0x0A8C
   1028      1.1  jdolecek #define SK_TXRBA1_PKTCNT	0x0AA0
   1029      1.1  jdolecek #define SK_TXRBA1_LVL		0x0AA4
   1030      1.1  jdolecek #define SK_TXRBA1_CTLTST	0x0AA8
   1031      1.1  jdolecek 
   1032      1.1  jdolecek /* Block 22 -- Sync. Transmit RAMbuffer 2 */
   1033      1.1  jdolecek #define SK_TXRBS2_START		0x0B00
   1034      1.1  jdolecek #define SK_TXRBS2_END		0x0B04
   1035      1.1  jdolecek #define SK_TXRBS2_WR_PTR	0x0B08
   1036      1.1  jdolecek #define SK_TXRBS2_RD_PTR	0x0B0C
   1037      1.1  jdolecek #define SK_TXRBS2_PKTCNT	0x0B20
   1038      1.1  jdolecek #define SK_TXRBS2_LVL		0x0B24
   1039      1.1  jdolecek #define SK_TXRBS2_CTLTST	0x0B28
   1040      1.1  jdolecek 
   1041      1.1  jdolecek /* Block 23 -- Async. Transmit RAMbuffer 2 */
   1042      1.1  jdolecek #define SK_TXRBA2_START		0x0B80
   1043      1.1  jdolecek #define SK_TXRBA2_END		0x0B84
   1044      1.1  jdolecek #define SK_TXRBA2_WR_PTR	0x0B88
   1045      1.1  jdolecek #define SK_TXRBA2_RD_PTR	0x0B8C
   1046      1.1  jdolecek #define SK_TXRBA2_PKTCNT	0x0BA0
   1047      1.1  jdolecek #define SK_TXRBA2_LVL		0x0BA4
   1048      1.1  jdolecek #define SK_TXRBA2_CTLTST	0x0BA8
   1049      1.1  jdolecek 
   1050      1.1  jdolecek #define SK_RBCTL_RESET		0x00000001
   1051      1.1  jdolecek #define SK_RBCTL_UNRESET	0x00000002
   1052      1.1  jdolecek #define SK_RBCTL_OFF		0x00000004
   1053      1.1  jdolecek #define SK_RBCTL_ON		0x00000008
   1054      1.1  jdolecek #define SK_RBCTL_STORENFWD_OFF	0x00000010
   1055      1.1  jdolecek #define SK_RBCTL_STORENFWD_ON	0x00000020
   1056      1.1  jdolecek 
   1057      1.1  jdolecek /* Block 24 -- RX MAC FIFO 1 regisrers and LINK_SYNC counter */
   1058      1.1  jdolecek #define SK_RXF1_END		0x0C00
   1059      1.1  jdolecek #define SK_RXF1_WPTR		0x0C04
   1060      1.1  jdolecek #define SK_RXF1_RPTR		0x0C0C
   1061      1.1  jdolecek #define SK_RXF1_PKTCNT		0x0C10
   1062      1.1  jdolecek #define SK_RXF1_LVL		0x0C14
   1063      1.1  jdolecek #define SK_RXF1_MACCTL		0x0C18
   1064      1.1  jdolecek #define SK_RXF1_CTL		0x0C1C
   1065      1.1  jdolecek #define SK_RXLED1_CNTINIT	0x0C20
   1066      1.1  jdolecek #define SK_RXLED1_COUNTER	0x0C24
   1067      1.1  jdolecek #define SK_RXLED1_CTL		0x0C28
   1068      1.1  jdolecek #define SK_RXLED1_TST		0x0C29
   1069      1.1  jdolecek #define SK_LINK_SYNC1_CINIT	0x0C30
   1070      1.1  jdolecek #define SK_LINK_SYNC1_COUNTER	0x0C34
   1071      1.1  jdolecek #define SK_LINK_SYNC1_CTL	0x0C38
   1072      1.1  jdolecek #define SK_LINK_SYNC1_TST	0x0C39
   1073      1.1  jdolecek #define SK_LINKLED1_CTL		0x0C3C
   1074      1.1  jdolecek 
   1075      1.1  jdolecek #define SK_FIFO_END		0x3F
   1076      1.1  jdolecek 
   1077      1.1  jdolecek /* Receive MAC FIFO 1 (Yukon Only) */
   1078      1.1  jdolecek #define SK_RXMF1_END		0x0C40
   1079      1.1  jdolecek #define SK_RXMF1_THRESHOLD	0x0C44
   1080      1.1  jdolecek #define SK_RXMF1_CTRL_TEST	0x0C48
   1081  1.7.6.1        ad #define SK_RXMF1_FLUSH_MASK     0x0C4C
   1082  1.7.6.1        ad #define SK_RXMF1_FLUSH_THRESHOLD        0x0C50
   1083      1.1  jdolecek #define SK_RXMF1_WRITE_PTR	0x0C60
   1084      1.1  jdolecek #define SK_RXMF1_WRITE_LEVEL	0x0C68
   1085      1.1  jdolecek #define SK_RXMF1_READ_PTR	0x0C70
   1086      1.1  jdolecek #define SK_RXMF1_READ_LEVEL	0x0C78
   1087      1.1  jdolecek 
   1088      1.1  jdolecek #define SK_RFCTL_WR_PTR_TST_ON	0x00004000	/* Write pointer test on*/
   1089      1.1  jdolecek #define SK_RFCTL_WR_PTR_TST_OFF	0x00002000	/* Write pointer test off */
   1090      1.1  jdolecek #define SK_RFCTL_WR_PTR_STEP	0x00001000	/* Write pointer increment */
   1091      1.1  jdolecek #define SK_RFCTL_RD_PTR_TST_ON	0x00000400	/* Read pointer test on */
   1092      1.1  jdolecek #define SK_RFCTL_RD_PTR_TST_OFF	0x00000200	/* Read pointer test off */
   1093      1.1  jdolecek #define SK_RFCTL_RD_PTR_STEP	0x00000100	/* Read pointer increment */
   1094  1.7.6.1        ad #define SK_RFCTL_FIFO_FLUSH_OFF 0x00000080      /* RX FIFO Flsuh mode off */
   1095  1.7.6.1        ad #define SK_RFCTL_FIFO_FLUSH_ON  0x00000040      /* RX FIFO Flush mode on */
   1096      1.1  jdolecek #define SK_RFCTL_RX_FIFO_OVER	0x00000040	/* Clear IRQ RX FIFO Overrun */
   1097      1.1  jdolecek #define SK_RFCTL_FRAME_RX_DONE	0x00000010	/* Clear IRQ Frame RX Done */
   1098      1.1  jdolecek #define SK_RFCTL_OPERATION_ON	0x00000008	/* Operational mode on */
   1099      1.1  jdolecek #define SK_RFCTL_OPERATION_OFF	0x00000004	/* Operational mode off */
   1100      1.1  jdolecek #define SK_RFCTL_RESET_CLEAR	0x00000002	/* MAC FIFO Reset Clear */
   1101      1.1  jdolecek #define SK_RFCTL_RESET_SET	0x00000001	/* MAC FIFO Reset Set */
   1102      1.1  jdolecek 
   1103  1.7.6.1        ad #define SK_RFCTL_FIFO_THRESHOLD 0x0a    /* flush threshold (default) */
   1104      1.1  jdolecek 
   1105      1.1  jdolecek /* Block 25 -- RX MAC FIFO 2 regisrers and LINK_SYNC counter */
   1106      1.1  jdolecek #define SK_RXF2_END		0x0C80
   1107      1.1  jdolecek #define SK_RXF2_WPTR		0x0C84
   1108      1.1  jdolecek #define SK_RXF2_RPTR		0x0C8C
   1109      1.1  jdolecek #define SK_RXF2_PKTCNT		0x0C90
   1110      1.1  jdolecek #define SK_RXF2_LVL		0x0C94
   1111      1.1  jdolecek #define SK_RXF2_MACCTL		0x0C98
   1112      1.1  jdolecek #define SK_RXF2_CTL		0x0C9C
   1113      1.1  jdolecek #define SK_RXLED2_CNTINIT	0x0CA0
   1114      1.1  jdolecek #define SK_RXLED2_COUNTER	0x0CA4
   1115      1.1  jdolecek #define SK_RXLED2_CTL		0x0CA8
   1116      1.1  jdolecek #define SK_RXLED2_TST		0x0CA9
   1117      1.1  jdolecek #define SK_LINK_SYNC2_CINIT	0x0CB0
   1118      1.1  jdolecek #define SK_LINK_SYNC2_COUNTER	0x0CB4
   1119      1.1  jdolecek #define SK_LINK_SYNC2_CTL	0x0CB8
   1120      1.1  jdolecek #define SK_LINK_SYNC2_TST	0x0CB9
   1121      1.1  jdolecek #define SK_LINKLED2_CTL		0x0CBC
   1122      1.1  jdolecek 
   1123      1.1  jdolecek #define SK_RXMACCTL_CLR_IRQ_NOSTS	0x00000001
   1124      1.1  jdolecek #define SK_RXMACCTL_CLR_IRQ_NOTSTAMP	0x00000002
   1125      1.1  jdolecek #define SK_RXMACCTL_TSTAMP_OFF		0x00000004
   1126      1.1  jdolecek #define SK_RXMACCTL_RSTAMP_ON		0x00000008
   1127      1.1  jdolecek #define SK_RXMACCTL_FLUSH_OFF		0x00000010
   1128      1.1  jdolecek #define SK_RXMACCTL_FLUSH_ON		0x00000020
   1129      1.1  jdolecek #define SK_RXMACCTL_PAUSE_OFF		0x00000040
   1130      1.1  jdolecek #define SK_RXMACCTL_PAUSE_ON		0x00000080
   1131      1.1  jdolecek #define SK_RXMACCTL_AFULL_OFF		0x00000100
   1132      1.1  jdolecek #define SK_RXMACCTL_AFULL_ON		0x00000200
   1133      1.1  jdolecek #define SK_RXMACCTL_VALIDTIME_PATCH_OFF	0x00000400
   1134      1.1  jdolecek #define SK_RXMACCTL_VALIDTIME_PATCH_ON	0x00000800
   1135      1.1  jdolecek #define SK_RXMACCTL_RXRDY_PATCH_OFF	0x00001000
   1136      1.1  jdolecek #define SK_RXMACCTL_RXRDY_PATCH_ON	0x00002000
   1137      1.1  jdolecek #define SK_RXMACCTL_STS_TIMEO		0x00FF0000
   1138      1.1  jdolecek #define SK_RXMACCTL_TSTAMP_TIMEO	0xFF000000
   1139      1.1  jdolecek 
   1140      1.1  jdolecek #define SK_RXLEDCTL_ENABLE		0x0001
   1141      1.1  jdolecek #define SK_RXLEDCTL_COUNTER_STOP	0x0002
   1142      1.1  jdolecek #define SK_RXLEDCTL_COUNTER_START	0x0004
   1143      1.1  jdolecek 
   1144      1.1  jdolecek #define SK_LINKLED_OFF			0x0001
   1145      1.1  jdolecek #define SK_LINKLED_ON			0x0002
   1146      1.1  jdolecek #define SK_LINKLED_LINKSYNC_OFF		0x0004
   1147      1.1  jdolecek #define SK_LINKLED_LINKSYNC_ON		0x0008
   1148      1.1  jdolecek #define SK_LINKLED_BLINK_OFF		0x0010
   1149      1.1  jdolecek #define SK_LINKLED_BLINK_ON		0x0020
   1150      1.1  jdolecek 
   1151      1.1  jdolecek /* Block 26 -- TX MAC FIFO 1 regisrers  */
   1152      1.1  jdolecek #define SK_TXF1_END		0x0D00
   1153      1.1  jdolecek #define SK_TXF1_WPTR		0x0D04
   1154      1.1  jdolecek #define SK_TXF1_RPTR		0x0D0C
   1155      1.1  jdolecek #define SK_TXF1_PKTCNT		0x0D10
   1156      1.1  jdolecek #define SK_TXF1_LVL		0x0D14
   1157      1.1  jdolecek #define SK_TXF1_MACCTL		0x0D18
   1158      1.1  jdolecek #define SK_TXF1_CTL		0x0D1C
   1159      1.1  jdolecek #define SK_TXLED1_CNTINIT	0x0D20
   1160      1.1  jdolecek #define SK_TXLED1_COUNTER	0x0D24
   1161      1.1  jdolecek #define SK_TXLED1_CTL		0x0D28
   1162      1.1  jdolecek #define SK_TXLED1_TST		0x0D29
   1163      1.1  jdolecek 
   1164      1.1  jdolecek /* Receive MAC FIFO 1 (Yukon Only) */
   1165      1.1  jdolecek #define SK_TXMF1_END		0x0D40
   1166      1.1  jdolecek #define SK_TXMF1_THRESHOLD	0x0D44
   1167      1.1  jdolecek #define SK_TXMF1_CTRL_TEST	0x0D48
   1168      1.1  jdolecek #define SK_TXMF1_WRITE_PTR	0x0D60
   1169      1.1  jdolecek #define SK_TXMF1_WRITE_SHADOW	0x0D64
   1170      1.1  jdolecek #define SK_TXMF1_WRITE_LEVEL	0x0D68
   1171      1.1  jdolecek #define SK_TXMF1_READ_PTR	0x0D70
   1172      1.1  jdolecek #define SK_TXMF1_RESTART_PTR	0x0D74
   1173      1.1  jdolecek #define SK_TXMF1_READ_LEVEL	0x0D78
   1174      1.1  jdolecek 
   1175      1.1  jdolecek #define SK_TFCTL_WR_PTR_TST_ON	0x00004000	/* Write pointer test on*/
   1176      1.1  jdolecek #define SK_TFCTL_WR_PTR_TST_OFF	0x00002000	/* Write pointer test off */
   1177      1.1  jdolecek #define SK_TFCTL_WR_PTR_STEP	0x00001000	/* Write pointer increment */
   1178      1.1  jdolecek #define SK_TFCTL_RD_PTR_TST_ON	0x00000400	/* Read pointer test on */
   1179      1.1  jdolecek #define SK_TFCTL_RD_PTR_TST_OFF	0x00000200	/* Read pointer test off */
   1180      1.1  jdolecek #define SK_TFCTL_RD_PTR_STEP	0x00000100	/* Read pointer increment */
   1181      1.1  jdolecek #define SK_TFCTL_TX_FIFO_UNDER	0x00000040	/* Clear IRQ TX FIFO Under */
   1182      1.1  jdolecek #define SK_TFCTL_FRAME_TX_DONE	0x00000020	/* Clear IRQ Frame TX Done */
   1183      1.1  jdolecek #define SK_TFCTL_IRQ_PARITY_ER	0x00000010	/* Clear IRQ Parity Error */
   1184      1.1  jdolecek #define SK_TFCTL_OPERATION_ON	0x00000008	/* Operational mode on */
   1185      1.1  jdolecek #define SK_TFCTL_OPERATION_OFF	0x00000004	/* Operational mode off */
   1186      1.1  jdolecek #define SK_TFCTL_RESET_CLEAR	0x00000002	/* MAC FIFO Reset Clear */
   1187      1.1  jdolecek #define SK_TFCTL_RESET_SET	0x00000001	/* MAC FIFO Reset Set */
   1188      1.1  jdolecek 
   1189      1.1  jdolecek /* Block 27 -- TX MAC FIFO 2 regisrers  */
   1190      1.1  jdolecek #define SK_TXF2_END		0x0D80
   1191      1.1  jdolecek #define SK_TXF2_WPTR		0x0D84
   1192      1.1  jdolecek #define SK_TXF2_RPTR		0x0D8C
   1193      1.1  jdolecek #define SK_TXF2_PKTCNT		0x0D90
   1194      1.1  jdolecek #define SK_TXF2_LVL		0x0D94
   1195      1.1  jdolecek #define SK_TXF2_MACCTL		0x0D98
   1196      1.1  jdolecek #define SK_TXF2_CTL		0x0D9C
   1197      1.1  jdolecek #define SK_TXLED2_CNTINIT	0x0DA0
   1198      1.1  jdolecek #define SK_TXLED2_COUNTER	0x0DA4
   1199      1.1  jdolecek #define SK_TXLED2_CTL		0x0DA8
   1200      1.1  jdolecek #define SK_TXLED2_TST		0x0DA9
   1201      1.1  jdolecek 
   1202      1.1  jdolecek #define SK_TXMACCTL_XMAC_RESET		0x00000001
   1203      1.1  jdolecek #define SK_TXMACCTL_XMAC_UNRESET	0x00000002
   1204      1.1  jdolecek #define SK_TXMACCTL_LOOP_OFF		0x00000004
   1205      1.1  jdolecek #define SK_TXMACCTL_LOOP_ON		0x00000008
   1206      1.1  jdolecek #define SK_TXMACCTL_FLUSH_OFF		0x00000010
   1207      1.1  jdolecek #define SK_TXMACCTL_FLUSH_ON		0x00000020
   1208      1.1  jdolecek #define SK_TXMACCTL_WAITEMPTY_OFF	0x00000040
   1209      1.1  jdolecek #define SK_TXMACCTL_WAITEMPTY_ON	0x00000080
   1210      1.1  jdolecek #define SK_TXMACCTL_AFULL_OFF		0x00000100
   1211      1.1  jdolecek #define SK_TXMACCTL_AFULL_ON		0x00000200
   1212      1.1  jdolecek #define SK_TXMACCTL_TXRDY_PATCH_OFF	0x00000400
   1213      1.1  jdolecek #define SK_TXMACCTL_RXRDY_PATCH_ON	0x00000800
   1214      1.1  jdolecek #define SK_TXMACCTL_PKT_RECOVERY_OFF	0x00001000
   1215      1.1  jdolecek #define SK_TXMACCTL_PKT_RECOVERY_ON	0x00002000
   1216      1.1  jdolecek #define SK_TXMACCTL_CLR_IRQ_PERR	0x00008000
   1217      1.1  jdolecek #define SK_TXMACCTL_WAITAFTERFLUSH	0x00010000
   1218      1.1  jdolecek 
   1219      1.1  jdolecek #define SK_TXLEDCTL_ENABLE		0x0001
   1220      1.1  jdolecek #define SK_TXLEDCTL_COUNTER_STOP	0x0002
   1221      1.1  jdolecek #define SK_TXLEDCTL_COUNTER_START	0x0004
   1222      1.1  jdolecek 
   1223      1.1  jdolecek #define SK_FIFO_RESET		0x00000001
   1224      1.1  jdolecek #define SK_FIFO_UNRESET		0x00000002
   1225      1.1  jdolecek #define SK_FIFO_OFF		0x00000004
   1226      1.1  jdolecek #define SK_FIFO_ON		0x00000008
   1227      1.1  jdolecek 
   1228      1.1  jdolecek /* Block 28 -- Descriptor Poll Timer */
   1229      1.1  jdolecek #define SK_DPT_INIT		0x0e00	/* Initial value 24 bits */
   1230      1.1  jdolecek #define SK_DPT_TIMER		0x0e04	/* Mul of 78.12MHz clk (24b) */
   1231      1.1  jdolecek 
   1232      1.1  jdolecek #define SK_DPT_TIMER_CTRL	0x0e08	/* Timer Control 16 bits */
   1233      1.1  jdolecek #define SK_DPT_TCTL_STOP	0x0001	/* Stop Timer */
   1234      1.1  jdolecek #define SK_DPT_TCTL_START	0x0002	/* Start Timer */
   1235      1.1  jdolecek 
   1236      1.1  jdolecek #define SK_DPT_TIMER_TEST	0x0e0a	/* Timer Test 16 bits */
   1237      1.1  jdolecek #define SK_DPT_TTEST_STEP	0x0001	/* Timer Decrement */
   1238      1.1  jdolecek #define SK_DPT_TTEST_OFF	0x0002	/* Test Mode Off */
   1239      1.1  jdolecek #define SK_DPT_TTEST_ON		0x0004	/* Test Mode On */
   1240      1.1  jdolecek 
   1241  1.7.6.1        ad #define SK_TSTAMP_COUNT		0x0e14
   1242  1.7.6.1        ad #define SK_TSTAMP_CTL		0x0e18
   1243  1.7.6.1        ad 
   1244  1.7.6.1        ad #define SK_TSTAMP_IRQ_CLEAR	0x01
   1245  1.7.6.1        ad #define SK_TSTAMP_STOP		0x02
   1246  1.7.6.1        ad #define SK_TSTAMP_START		0x04
   1247  1.7.6.1        ad 
   1248  1.7.6.1        ad #define SK_Y2_ASF_CSR		0x0e68
   1249  1.7.6.1        ad 
   1250  1.7.6.1        ad #define SK_Y2_ASF_RESET		0x08
   1251  1.7.6.1        ad 
   1252  1.7.6.1        ad #define SK_Y2_LEV_ITIMERINIT	0x0eb0
   1253  1.7.6.1        ad #define SK_Y2_LEV_ITIMERCTL	0x0eb8
   1254  1.7.6.1        ad #define SK_Y2_TX_ITIMERINIT	0x0ec0
   1255  1.7.6.1        ad #define SK_Y2_TX_ITIMERCTL	0x0ec8
   1256  1.7.6.1        ad #define SK_Y2_ISR_ITIMERINIT	0x0ed0
   1257  1.7.6.1        ad #define SK_Y2_ISR_ITIMERCTL	0x0ed8
   1258  1.7.6.1        ad 
   1259  1.7.6.1        ad /* Block 29 -- Status BMU (Yukon-2 only) */
   1260  1.7.6.1        ad #define SK_STAT_BMU_CSR		0x0e80
   1261  1.7.6.1        ad #define SK_STAT_BMU_LIDX	0x0e84
   1262  1.7.6.1        ad #define SK_STAT_BMU_ADDRLO	0x0e88
   1263  1.7.6.1        ad #define SK_STAT_BMU_ADDRHI	0x0e8c
   1264  1.7.6.1        ad #define SK_STAT_BMU_TXA1_RIDX	0x0e90
   1265  1.7.6.1        ad #define SK_STAT_BMU_TXS1_RIDX	0x0e92
   1266  1.7.6.1        ad #define SK_STAT_BMU_TXA2_RIDX	0x0e94
   1267  1.7.6.1        ad #define SK_STAT_BMU_TXS2_RIDX	0x0e96
   1268  1.7.6.1        ad #define SK_STAT_BMU_TX_THRESH	0x0e98
   1269  1.7.6.1        ad #define SK_STAT_BMU_PUTIDX	0x0e9c
   1270  1.7.6.1        ad #define SK_STAT_BMU_FIFOWP	0x0ea0
   1271  1.7.6.1        ad #define SK_STAT_BMU_FIFORP	0x0ea4
   1272  1.7.6.1        ad #define SK_STAT_BMU_FIFORSP	0x0ea6
   1273  1.7.6.1        ad #define SK_STAT_BMU_FIFOLV	0x0ea8
   1274  1.7.6.1        ad #define SK_STAT_BMU_FIFOSLV	0x0eaa
   1275  1.7.6.1        ad #define SK_STAT_BMU_FIFOWM	0x0eac
   1276  1.7.6.1        ad #define SK_STAT_BMU_FIFOIWM	0x0ead
   1277  1.7.6.1        ad 
   1278  1.7.6.1        ad #define SK_STAT_BMU_RESET	0x00000001
   1279  1.7.6.1        ad #define SK_STAT_BMU_UNRESET	0x00000002
   1280  1.7.6.1        ad #define SK_STAT_BMU_OFF		0x00000004
   1281  1.7.6.1        ad #define SK_STAT_BMU_ON		0x00000008
   1282  1.7.6.1        ad #define SK_STAT_BMU_IRQ_CLEAR	0x00000010
   1283      1.1  jdolecek 
   1284      1.1  jdolecek /* Block 30 -- GMAC/GPHY Control Registers (Yukon Only)*/
   1285      1.1  jdolecek #define SK_GMAC_CTRL		0x0f00	/* GMAC Control Register */
   1286      1.1  jdolecek #define SK_GPHY_CTRL		0x0f04	/* GPHY Control Register */
   1287      1.1  jdolecek #define SK_GMAC_ISR		0x0f08	/* GMAC Interrupt Source Register */
   1288      1.1  jdolecek #define SK_GMAC_IMR		0x0f08	/* GMAC Interrupt Mask Register */
   1289      1.1  jdolecek #define SK_LINK_CTRL		0x0f10	/* Link Control Register (LCR) */
   1290      1.1  jdolecek #define SK_WOL_CTRL		0x0f20	/* Wake on LAN Control Register */
   1291      1.1  jdolecek #define SK_MAC_ADDR_LOW		0x0f24	/* Mack Address Registers LOW */
   1292      1.1  jdolecek #define SK_MAC_ADDR_HIGH	0x0f28	/* Mack Address Registers HIGH */
   1293      1.1  jdolecek #define SK_PAT_READ_PTR		0x0f2c	/* Pattern Read Pointer Register */
   1294      1.1  jdolecek #define SK_PAT_LEN_REG0		0x0f30	/* Pattern Length Register 0 */
   1295      1.1  jdolecek #define SK_PAT_LEN0		0x0f30	/* Pattern Length 0 */
   1296      1.1  jdolecek #define SK_PAT_LEN1		0x0f31	/* Pattern Length 1 */
   1297      1.1  jdolecek #define SK_PAT_LEN2		0x0f32	/* Pattern Length 2 */
   1298      1.1  jdolecek #define SK_PAT_LEN3		0x0f33	/* Pattern Length 3 */
   1299      1.1  jdolecek #define SK_PAT_LEN_REG1		0x0f34	/* Pattern Length Register 1 */
   1300      1.1  jdolecek #define SK_PAT_LEN4		0x0f34	/* Pattern Length 4 */
   1301      1.1  jdolecek #define SK_PAT_LEN5		0x0f35	/* Pattern Length 5 */
   1302      1.1  jdolecek #define SK_PAT_LEN6		0x0f36	/* Pattern Length 6 */
   1303      1.1  jdolecek #define SK_PAT_LEN7		0x0f37	/* Pattern Length 7 */
   1304      1.1  jdolecek #define SK_PAT_CTR_REG0		0x0f38	/* Pattern Counter Register 0 */
   1305      1.1  jdolecek #define SK_PAT_CTR0		0x0f38	/* Pattern Counter 0 */
   1306      1.1  jdolecek #define SK_PAT_CTR1		0x0f39	/* Pattern Counter 1 */
   1307      1.1  jdolecek #define SK_PAT_CTR2		0x0f3a	/* Pattern Counter 2 */
   1308      1.1  jdolecek #define SK_PAT_CTR3		0x0f3b	/* Pattern Counter 3 */
   1309      1.1  jdolecek #define SK_PAT_CTR_REG1		0x0f3c	/* Pattern Counter Register 1 */
   1310      1.1  jdolecek #define SK_PAT_CTR4		0x0f3c	/* Pattern Counter 4 */
   1311      1.1  jdolecek #define SK_PAT_CTR5		0x0f3d	/* Pattern Counter 5 */
   1312      1.1  jdolecek #define SK_PAT_CTR6		0x0f3e	/* Pattern Counter 6 */
   1313      1.1  jdolecek #define SK_PAT_CTR7		0x0f3f	/* Pattern Counter 7 */
   1314      1.1  jdolecek 
   1315      1.1  jdolecek #define SK_GMAC_LOOP_ON		0x00000020	/* Loopback mode for testing */
   1316      1.1  jdolecek #define SK_GMAC_LOOP_OFF	0x00000010	/* purposes */
   1317      1.1  jdolecek #define SK_GMAC_PAUSE_ON	0x00000008	/* enable forward of pause */
   1318      1.1  jdolecek #define SK_GMAC_PAUSE_OFF	0x00000004	/* signal to GMAC */
   1319      1.1  jdolecek #define SK_GMAC_RESET_CLEAR	0x00000002	/* Clear GMAC Reset */
   1320      1.1  jdolecek #define SK_GMAC_RESET_SET	0x00000001	/* Set GMAC Reset */
   1321      1.1  jdolecek 
   1322      1.1  jdolecek #define SK_GPHY_SEL_BDT		0x10000000	/* Select Bidirectional xfer */
   1323      1.1  jdolecek #define SK_GPHY_INT_POL_HI	0x08000000	/* IRQ Polarity Active */
   1324      1.1  jdolecek #define SK_GPHY_75_OHM		0x04000000	/* Use 75 Ohm Termination */
   1325      1.1  jdolecek #define SK_GPHY_DIS_FC		0x02000000	/* Disable Auto Fiber/Copper */
   1326      1.1  jdolecek #define SK_GPHY_DIS_SLEEP	0x01000000	/* Disable Energy Detect */
   1327      1.1  jdolecek #define SK_GPHY_HWCFG_M_3	0x00800000	/* HWCFG_MODE[3] */
   1328      1.1  jdolecek #define SK_GPHY_HWCFG_M_2	0x00400000	/* HWCFG_MODE[2] */
   1329      1.1  jdolecek #define SK_GPHY_HWCFG_M_1	0x00200000	/* HWCFG_MODE[1] */
   1330      1.1  jdolecek #define SK_GPHY_HWCFG_M_0	0x00100000	/* HWCFG_MODE[0] */
   1331      1.1  jdolecek #define SK_GPHY_ANEG_0		0x00080000	/* ANEG[0] */
   1332      1.1  jdolecek #define SK_GPHY_ENA_XC		0x00040000	/* Enable MDI Crossover */
   1333      1.1  jdolecek #define SK_GPHY_DIS_125		0x00020000	/* Disable 125MHz Clock */
   1334      1.1  jdolecek #define SK_GPHY_ANEG_3		0x00010000	/* ANEG[3] */
   1335      1.1  jdolecek #define SK_GPHY_ANEG_2		0x00008000	/* ANEG[2] */
   1336      1.1  jdolecek #define SK_GPHY_ANEG_1		0x00004000	/* ANEG[1] */
   1337      1.1  jdolecek #define SK_GPHY_ENA_PAUSE	0x00002000	/* Enable Pause */
   1338      1.1  jdolecek #define SK_GPHY_PHYADDR_4	0x00001000	/* Bit 4 of Phy Addr */
   1339      1.1  jdolecek #define SK_GPHY_PHYADDR_3	0x00000800	/* Bit 3 of Phy Addr */
   1340      1.1  jdolecek #define SK_GPHY_PHYADDR_2	0x00000400	/* Bit 2 of Phy Addr */
   1341      1.1  jdolecek #define SK_GPHY_PHYADDR_1	0x00000200	/* Bit 1 of Phy Addr */
   1342      1.1  jdolecek #define SK_GPHY_PHYADDR_0	0x00000100	/* Bit 0 of Phy Addr */
   1343      1.1  jdolecek #define SK_GPHY_RESET_CLEAR	0x00000002	/* Clear GPHY Reset */
   1344      1.1  jdolecek #define SK_GPHY_RESET_SET	0x00000001	/* Set GPHY Reset */
   1345      1.1  jdolecek 
   1346      1.1  jdolecek #define SK_GPHY_COPPER		(SK_GPHY_HWCFG_M_0 | SK_GPHY_HWCFG_M_1 | \
   1347      1.1  jdolecek 				 SK_GPHY_HWCFG_M_2 | SK_GPHY_HWCFG_M_3 )
   1348      1.1  jdolecek #define SK_GPHY_FIBER		(SK_GPHY_HWCFG_M_0 | SK_GPHY_HWCFG_M_1 | \
   1349      1.1  jdolecek 				 SK_GPHY_HWCFG_M_2 )
   1350      1.1  jdolecek #define SK_GPHY_ANEG_ALL	(SK_GPHY_ANEG_0 | SK_GPHY_ANEG_1 | \
   1351      1.1  jdolecek 				 SK_GPHY_ANEG_2 | SK_GPHY_ANEG_3 )
   1352      1.1  jdolecek 
   1353      1.1  jdolecek #define SK_GMAC_INT_TX_OFLOW	0x20	/* Transmit Counter Overflow */
   1354      1.1  jdolecek #define SK_GMAC_INT_RX_OFLOW	0x10	/* Receiver Overflow */
   1355      1.1  jdolecek #define SK_GMAC_INT_TX_UNDER	0x08	/* Transmit FIFO Underrun */
   1356      1.1  jdolecek #define SK_GMAC_INT_TX_DONE	0x04	/* Transmit Complete */
   1357      1.1  jdolecek #define SK_GMAC_INT_RX_OVER	0x02	/* Receive FIFO Overrun */
   1358      1.1  jdolecek #define SK_GMAC_INT_RX_DONE	0x01	/* Receive Complete */
   1359      1.1  jdolecek 
   1360      1.1  jdolecek #define SK_LINK_RESET_CLEAR	0x0002	/* Link Reset Clear */
   1361      1.1  jdolecek #define SK_LINK_RESET_SET	0x0001	/* Link Reset Set */
   1362      1.1  jdolecek 
   1363      1.1  jdolecek /* Block 31 -- reserved */
   1364      1.1  jdolecek 
   1365      1.1  jdolecek /* Block 32-33 -- Pattern Ram */
   1366      1.1  jdolecek #define SK_WOL_PRAM		0x1000
   1367      1.1  jdolecek 
   1368      1.1  jdolecek /* Block 0x22 - 0x3f -- reserved */
   1369      1.1  jdolecek 
   1370      1.1  jdolecek /* Block 0x40 to 0x4F -- XMAC 1 registers */
   1371      1.1  jdolecek #define SK_XMAC1_BASE	0x2000
   1372      1.1  jdolecek 
   1373      1.1  jdolecek /* Block 0x50 to 0x5F -- MARV 1 registers */
   1374      1.1  jdolecek #define SK_MARV1_BASE	0x2800
   1375      1.1  jdolecek 
   1376      1.1  jdolecek /* Block 0x60 to 0x6F -- XMAC 2 registers */
   1377      1.1  jdolecek #define SK_XMAC2_BASE	0x3000
   1378      1.1  jdolecek 
   1379      1.1  jdolecek /* Block 0x70 to 0x7F -- MARV 2 registers */
   1380      1.1  jdolecek #define SK_MARV2_BASE	0x3800
   1381      1.1  jdolecek 
   1382      1.1  jdolecek /* Compute relative offset of an XMAC register in the XMAC window(s). */
   1383      1.1  jdolecek #define SK_XMAC_REG(sc, reg)	(((reg) * 2) + SK_XMAC1_BASE + \
   1384      1.1  jdolecek 	(((sc)->sk_port) * (SK_XMAC2_BASE - SK_XMAC1_BASE)))
   1385      1.1  jdolecek 
   1386      1.1  jdolecek #if 0
   1387      1.1  jdolecek #define SK_XM_READ_4(sc, reg)						\
   1388      1.1  jdolecek 	((sk_win_read_2(sc->sk_softc,					\
   1389      1.1  jdolecek 	      SK_XMAC_REG(sc, reg)) & 0xFFFF) |		\
   1390      1.1  jdolecek 	 ((sk_win_read_2(sc->sk_softc,					\
   1391      1.1  jdolecek 	      SK_XMAC_REG(sc, reg + 2)) & 0xFFFF) << 16))
   1392      1.1  jdolecek 
   1393      1.1  jdolecek #define SK_XM_WRITE_4(sc, reg, val)					\
   1394      1.1  jdolecek 	sk_win_write_2(sc->sk_softc, SK_XMAC_REG(sc, reg),		\
   1395      1.1  jdolecek 		       ((val) & 0xFFFF));				\
   1396      1.1  jdolecek 	sk_win_write_2(sc->sk_softc, SK_XMAC_REG(sc, reg + 2),		\
   1397      1.1  jdolecek 		       ((val) >> 16) & 0xFFFF)
   1398      1.1  jdolecek #else
   1399      1.1  jdolecek #define SK_XM_READ_4(sc, reg)		\
   1400      1.1  jdolecek 	sk_win_read_4(sc->sk_softc, SK_XMAC_REG(sc, reg))
   1401      1.1  jdolecek 
   1402      1.1  jdolecek #define SK_XM_WRITE_4(sc, reg, val)	\
   1403      1.1  jdolecek 	sk_win_write_4(sc->sk_softc, SK_XMAC_REG(sc, reg), (val))
   1404      1.1  jdolecek #endif
   1405      1.1  jdolecek 
   1406      1.1  jdolecek #define SK_XM_READ_2(sc, reg)		\
   1407      1.1  jdolecek 	sk_win_read_2(sc->sk_softc, SK_XMAC_REG(sc, reg))
   1408      1.1  jdolecek 
   1409      1.1  jdolecek #define SK_XM_WRITE_2(sc, reg, val)	\
   1410      1.1  jdolecek 	sk_win_write_2(sc->sk_softc, SK_XMAC_REG(sc, reg), val)
   1411      1.1  jdolecek 
   1412      1.1  jdolecek #define SK_XM_SETBIT_4(sc, reg, x)	\
   1413      1.1  jdolecek 	SK_XM_WRITE_4(sc, reg, (SK_XM_READ_4(sc, reg)) | (x))
   1414      1.1  jdolecek 
   1415      1.1  jdolecek #define SK_XM_CLRBIT_4(sc, reg, x)	\
   1416      1.1  jdolecek 	SK_XM_WRITE_4(sc, reg, (SK_XM_READ_4(sc, reg)) & ~(x))
   1417      1.1  jdolecek 
   1418      1.1  jdolecek #define SK_XM_SETBIT_2(sc, reg, x)	\
   1419      1.1  jdolecek 	SK_XM_WRITE_2(sc, reg, (SK_XM_READ_2(sc, reg)) | (x))
   1420      1.1  jdolecek 
   1421      1.1  jdolecek #define SK_XM_CLRBIT_2(sc, reg, x)	\
   1422      1.1  jdolecek 	SK_XM_WRITE_2(sc, reg, (SK_XM_READ_2(sc, reg)) & ~(x))
   1423      1.1  jdolecek 
   1424      1.1  jdolecek /* Compute relative offset of an MARV register in the MARV window(s). */
   1425      1.1  jdolecek #define SK_YU_REG(sc, reg) \
   1426      1.1  jdolecek 	((reg) + SK_MARV1_BASE + \
   1427      1.1  jdolecek 	(((sc)->sk_port) * (SK_MARV2_BASE - SK_MARV1_BASE)))
   1428      1.1  jdolecek 
   1429      1.1  jdolecek #define SK_YU_READ_4(sc, reg)		\
   1430      1.1  jdolecek 	sk_win_read_4((sc)->sk_softc, SK_YU_REG((sc), (reg)))
   1431      1.1  jdolecek 
   1432      1.1  jdolecek #define SK_YU_READ_2(sc, reg)		\
   1433      1.1  jdolecek 	sk_win_read_2((sc)->sk_softc, SK_YU_REG((sc), (reg)))
   1434      1.1  jdolecek 
   1435      1.1  jdolecek #define SK_YU_WRITE_4(sc, reg, val)	\
   1436      1.1  jdolecek 	sk_win_write_4((sc)->sk_softc, SK_YU_REG((sc), (reg)), (val))
   1437      1.1  jdolecek 
   1438      1.1  jdolecek #define SK_YU_WRITE_2(sc, reg, val)	\
   1439      1.1  jdolecek 	sk_win_write_2((sc)->sk_softc, SK_YU_REG((sc), (reg)), (val))
   1440      1.1  jdolecek 
   1441      1.1  jdolecek #define SK_YU_SETBIT_4(sc, reg, x)	\
   1442      1.1  jdolecek 	SK_YU_WRITE_4(sc, reg, (SK_YU_READ_4(sc, reg)) | (x))
   1443      1.1  jdolecek 
   1444      1.1  jdolecek #define SK_YU_CLRBIT_4(sc, reg, x)	\
   1445      1.1  jdolecek 	SK_YU_WRITE_4(sc, reg, (SK_YU_READ_4(sc, reg)) & ~(x))
   1446      1.1  jdolecek 
   1447      1.1  jdolecek #define SK_YU_SETBIT_2(sc, reg, x)	\
   1448      1.1  jdolecek 	SK_YU_WRITE_2(sc, reg, (SK_YU_READ_2(sc, reg)) | (x))
   1449      1.1  jdolecek 
   1450      1.1  jdolecek #define SK_YU_CLRBIT_2(sc, reg, x)	\
   1451      1.1  jdolecek 	SK_YU_WRITE_2(sc, reg, (SK_YU_READ_2(sc, reg)) & ~(x))
   1452      1.1  jdolecek 
   1453      1.1  jdolecek /*
   1454      1.1  jdolecek  * The default FIFO threshold on the XMAC II is 4 bytes. On
   1455      1.1  jdolecek  * dual port NICs, this often leads to transmit underruns, so we
   1456      1.1  jdolecek  * bump the threshold a little.
   1457      1.1  jdolecek  */
   1458      1.1  jdolecek #define SK_XM_TX_FIFOTHRESH	512
   1459      1.1  jdolecek 
   1460      1.1  jdolecek #define SK_PCI_VENDOR_ID	0x0000
   1461      1.1  jdolecek #define SK_PCI_DEVICE_ID	0x0002
   1462      1.1  jdolecek #define SK_PCI_COMMAND		0x0004
   1463      1.1  jdolecek #define SK_PCI_STATUS		0x0006
   1464      1.1  jdolecek #define SK_PCI_REVID		0x0008
   1465      1.1  jdolecek #define SK_PCI_CLASSCODE	0x0009
   1466      1.1  jdolecek #define SK_PCI_CACHELEN		0x000C
   1467      1.1  jdolecek #define SK_PCI_LATENCY_TIMER	0x000D
   1468      1.1  jdolecek #define SK_PCI_HEADER_TYPE	0x000E
   1469      1.1  jdolecek #define SK_PCI_LOMEM		0x0010
   1470      1.1  jdolecek #define SK_PCI_LOIO		0x0014
   1471      1.1  jdolecek #define SK_PCI_SUBVEN_ID	0x002C
   1472      1.1  jdolecek #define SK_PCI_SYBSYS_ID	0x002E
   1473      1.1  jdolecek #define SK_PCI_BIOSROM		0x0030
   1474      1.1  jdolecek #define SK_PCI_INTLINE		0x003C
   1475      1.1  jdolecek #define SK_PCI_INTPIN		0x003D
   1476      1.1  jdolecek #define SK_PCI_MINGNT		0x003E
   1477      1.1  jdolecek #define SK_PCI_MINLAT		0x003F
   1478      1.1  jdolecek 
   1479      1.1  jdolecek /* device specific PCI registers */
   1480      1.1  jdolecek #define SK_PCI_OURREG1		0x0040
   1481      1.1  jdolecek #define SK_PCI_OURREG2		0x0044
   1482      1.1  jdolecek #define SK_PCI_CAPID		0x0048 /* 8 bits */
   1483      1.1  jdolecek #define SK_PCI_NEXTPTR		0x0049 /* 8 bits */
   1484      1.1  jdolecek #define SK_PCI_PWRMGMTCAP	0x004A /* 16 bits */
   1485      1.1  jdolecek #define SK_PCI_PWRMGMTCTRL	0x004C /* 16 bits */
   1486      1.1  jdolecek #define SK_PCI_PME_EVENT	0x004F
   1487      1.1  jdolecek #define SK_PCI_VPD_CAPID	0x0050
   1488      1.1  jdolecek #define SK_PCI_VPD_NEXTPTR	0x0051
   1489      1.1  jdolecek #define SK_PCI_VPD_ADDR		0x0052
   1490      1.1  jdolecek #define SK_PCI_VPD_DATA		0x0054
   1491      1.1  jdolecek 
   1492      1.1  jdolecek #define SK_PSTATE_MASK		0x0003
   1493      1.1  jdolecek #define SK_PSTATE_D0		0x0000
   1494      1.1  jdolecek #define SK_PSTATE_D1		0x0001
   1495      1.1  jdolecek #define SK_PSTATE_D2		0x0002
   1496      1.1  jdolecek #define SK_PSTATE_D3		0x0003
   1497      1.1  jdolecek #define SK_PME_EN		0x0010
   1498      1.1  jdolecek #define SK_PME_STATUS		0x8000
   1499      1.1  jdolecek 
   1500      1.1  jdolecek /*
   1501      1.1  jdolecek  * VPD flag bit. Set to 0 to initiate a read, will become 1 when
   1502      1.1  jdolecek  * read is complete. Set to 1 to initiate a write, will become 0
   1503      1.1  jdolecek  * when write is finished.
   1504      1.1  jdolecek  */
   1505      1.1  jdolecek #define SK_VPD_FLAG		0x8000
   1506      1.1  jdolecek 
   1507      1.1  jdolecek /* VPD structures */
   1508      1.1  jdolecek struct vpd_res {
   1509      1.1  jdolecek 	u_int8_t		vr_id;
   1510      1.1  jdolecek 	u_int8_t		vr_len;
   1511      1.1  jdolecek 	u_int8_t		vr_pad;
   1512      1.1  jdolecek };
   1513      1.1  jdolecek 
   1514      1.1  jdolecek struct vpd_key {
   1515      1.1  jdolecek 	char			vk_key[2];
   1516      1.1  jdolecek 	u_int8_t		vk_len;
   1517      1.1  jdolecek };
   1518      1.1  jdolecek 
   1519      1.1  jdolecek #define VPD_RES_ID	0x82	/* ID string */
   1520      1.1  jdolecek #define VPD_RES_READ	0x90	/* start of read only area */
   1521      1.1  jdolecek #define VPD_RES_WRITE	0x81	/* start of read/write area */
   1522      1.1  jdolecek #define VPD_RES_END	0x78	/* end tag */
   1523      1.1  jdolecek 
   1524      1.1  jdolecek #define CSR_WRITE_4(sc, reg, val) \
   1525      1.1  jdolecek 	bus_space_write_4((sc)->sk_btag, (sc)->sk_bhandle, (reg), (val))
   1526      1.1  jdolecek #define CSR_WRITE_2(sc, reg, val) \
   1527      1.1  jdolecek 	bus_space_write_2((sc)->sk_btag, (sc)->sk_bhandle, (reg), (val))
   1528      1.1  jdolecek #define CSR_WRITE_1(sc, reg, val) \
   1529      1.1  jdolecek 	bus_space_write_1((sc)->sk_btag, (sc)->sk_bhandle, (reg), (val))
   1530      1.1  jdolecek 
   1531      1.1  jdolecek #define CSR_READ_4(sc, reg) \
   1532      1.1  jdolecek 	bus_space_read_4((sc)->sk_btag, (sc)->sk_bhandle, (reg))
   1533      1.1  jdolecek #define CSR_READ_2(sc, reg) \
   1534      1.1  jdolecek 	bus_space_read_2((sc)->sk_btag, (sc)->sk_bhandle, (reg))
   1535      1.1  jdolecek #define CSR_READ_1(sc, reg) \
   1536      1.1  jdolecek 	bus_space_read_1((sc)->sk_btag, (sc)->sk_bhandle, (reg))
   1537      1.1  jdolecek 
   1538      1.1  jdolecek struct sk_type {
   1539      1.1  jdolecek 	u_int16_t		sk_vid;
   1540      1.1  jdolecek 	u_int16_t		sk_did;
   1541      1.4  christos 	const char		*sk_name;
   1542      1.1  jdolecek };
   1543      1.1  jdolecek 
   1544      1.1  jdolecek /* RX queue descriptor data structure */
   1545      1.1  jdolecek struct sk_rx_desc {
   1546      1.1  jdolecek 	u_int32_t		sk_ctl;
   1547      1.1  jdolecek 	u_int32_t		sk_next;
   1548      1.1  jdolecek 	u_int32_t		sk_data_lo;
   1549      1.1  jdolecek 	u_int32_t		sk_data_hi;
   1550      1.1  jdolecek 	u_int32_t		sk_xmac_rxstat;
   1551      1.1  jdolecek 	u_int32_t		sk_timestamp;
   1552      1.1  jdolecek 	u_int16_t		sk_csum2;
   1553      1.1  jdolecek 	u_int16_t		sk_csum1;
   1554      1.1  jdolecek 	u_int16_t		sk_csum2_start;
   1555      1.1  jdolecek 	u_int16_t		sk_csum1_start;
   1556      1.1  jdolecek };
   1557      1.1  jdolecek 
   1558      1.1  jdolecek #define SK_OPCODE_DEFAULT	0x00550000
   1559      1.1  jdolecek #define SK_OPCODE_CSUM		0x00560000
   1560      1.1  jdolecek 
   1561      1.1  jdolecek #define SK_RXCTL_LEN		0x0000FFFF
   1562      1.1  jdolecek #define SK_RXCTL_OPCODE		0x00FF0000
   1563      1.1  jdolecek #define SK_RXCTL_TSTAMP_VALID	0x01000000
   1564      1.1  jdolecek #define SK_RXCTL_STATUS_VALID	0x02000000
   1565      1.1  jdolecek #define SK_RXCTL_DEV0		0x04000000
   1566      1.1  jdolecek #define SK_RXCTL_EOF_INTR	0x08000000
   1567      1.1  jdolecek #define SK_RXCTL_EOB_INTR	0x10000000
   1568      1.1  jdolecek #define SK_RXCTL_LASTFRAG	0x20000000
   1569      1.1  jdolecek #define SK_RXCTL_FIRSTFRAG	0x40000000
   1570      1.1  jdolecek #define SK_RXCTL_OWN		0x80000000
   1571      1.1  jdolecek 
   1572      1.1  jdolecek #define SK_RXSTAT	\
   1573      1.1  jdolecek 	(SK_OPCODE_DEFAULT|SK_RXCTL_EOF_INTR|SK_RXCTL_LASTFRAG| \
   1574      1.1  jdolecek 	 SK_RXCTL_FIRSTFRAG|SK_RXCTL_OWN)
   1575      1.1  jdolecek 
   1576      1.1  jdolecek struct sk_tx_desc {
   1577      1.1  jdolecek 	u_int32_t		sk_ctl;
   1578      1.1  jdolecek 	u_int32_t		sk_next;
   1579      1.1  jdolecek 	u_int32_t		sk_data_lo;
   1580      1.1  jdolecek 	u_int32_t		sk_data_hi;
   1581      1.1  jdolecek 	u_int32_t		sk_xmac_txstat;
   1582      1.1  jdolecek 	u_int16_t		sk_rsvd0;
   1583      1.1  jdolecek 	u_int16_t		sk_csum_startval;
   1584      1.1  jdolecek 	u_int16_t		sk_csum_startpos;
   1585      1.1  jdolecek 	u_int16_t		sk_csum_writepos;
   1586      1.1  jdolecek 	u_int32_t		sk_rsvd1;
   1587      1.1  jdolecek };
   1588      1.1  jdolecek 
   1589      1.1  jdolecek #define SK_TXCTL_LEN		0x0000FFFF
   1590      1.1  jdolecek #define SK_TXCTL_OPCODE		0x00FF0000
   1591      1.1  jdolecek #define SK_TXCTL_SW		0x01000000
   1592      1.1  jdolecek #define SK_TXCTL_NOCRC		0x02000000
   1593      1.1  jdolecek #define SK_TXCTL_STORENFWD	0x04000000
   1594      1.1  jdolecek #define SK_TXCTL_EOF_INTR	0x08000000
   1595      1.1  jdolecek #define SK_TXCTL_EOB_INTR	0x10000000
   1596      1.1  jdolecek #define SK_TXCTL_LASTFRAG	0x20000000
   1597      1.1  jdolecek #define SK_TXCTL_FIRSTFRAG	0x40000000
   1598      1.1  jdolecek #define SK_TXCTL_OWN		0x80000000
   1599      1.1  jdolecek 
   1600      1.1  jdolecek #define SK_TXSTAT	\
   1601      1.1  jdolecek 	(SK_OPCODE_DEFAULT|SK_TXCTL_EOF_INTR|SK_TXCTL_LASTFRAG|SK_TXCTL_OWN)
   1602      1.1  jdolecek 
   1603      1.1  jdolecek #define SK_RXBYTES(x)		(x) & 0x0000FFFF;
   1604      1.1  jdolecek #define SK_TXBYTES		SK_RXBYTES
   1605      1.1  jdolecek 
   1606      1.1  jdolecek #define SK_TX_RING_CNT		512
   1607      1.1  jdolecek #define SK_RX_RING_CNT		256
   1608      1.1  jdolecek 
   1609  1.7.6.1        ad struct msk_rx_desc {
   1610  1.7.6.1        ad 	u_int32_t		sk_addr;
   1611  1.7.6.1        ad 	u_int16_t		sk_len;
   1612  1.7.6.1        ad 	u_int8_t		sk_ctl;
   1613  1.7.6.1        ad 	u_int8_t		sk_opcode;
   1614  1.7.6.1        ad } __packed;
   1615  1.7.6.1        ad 
   1616  1.7.6.1        ad #define SK_Y2_RXOPC_BUFFER	0x40
   1617  1.7.6.1        ad #define SK_Y2_RXOPC_PACKET	0x41
   1618  1.7.6.1        ad #define SK_Y2_RXOPC_OWN		0x80
   1619  1.7.6.1        ad 
   1620  1.7.6.1        ad struct msk_tx_desc {
   1621  1.7.6.1        ad 	u_int32_t		sk_addr;
   1622  1.7.6.1        ad 	u_int16_t		sk_len;
   1623  1.7.6.1        ad 	u_int8_t		sk_ctl;
   1624  1.7.6.1        ad 	u_int8_t		sk_opcode;
   1625  1.7.6.1        ad } __packed;
   1626  1.7.6.1        ad 
   1627  1.7.6.1        ad #define SK_Y2_TXCTL_LASTFRAG	0x80
   1628  1.7.6.1        ad 
   1629  1.7.6.1        ad #define SK_Y2_TXOPC_BUFFER	0x40
   1630  1.7.6.1        ad #define SK_Y2_TXOPC_PACKET	0x41
   1631  1.7.6.1        ad #define SK_Y2_TXOPC_OWN		0x80
   1632  1.7.6.1        ad 
   1633  1.7.6.1        ad struct msk_status_desc {
   1634  1.7.6.1        ad 	u_int32_t		sk_status;
   1635  1.7.6.1        ad 	u_int16_t		sk_len;
   1636  1.7.6.1        ad 	u_int8_t		sk_link;
   1637  1.7.6.1        ad 	u_int8_t		sk_opcode;
   1638  1.7.6.1        ad } __packed;
   1639  1.7.6.1        ad 
   1640  1.7.6.1        ad #define SK_Y2_STOPC_RXSTAT	0x60
   1641  1.7.6.1        ad #define SK_Y2_STOPC_TXSTAT	0x68
   1642  1.7.6.1        ad #define SK_Y2_STOPC_OWN		0x80
   1643  1.7.6.1        ad 
   1644  1.7.6.1        ad #define MSK_TX_RING_CNT		512
   1645  1.7.6.1        ad #define MSK_RX_RING_CNT		512
   1646  1.7.6.1        ad #define MSK_STATUS_RING_CNT	2048
   1647  1.7.6.1        ad 
   1648      1.1  jdolecek /*
   1649      1.1  jdolecek  * Jumbo buffer stuff. Note that we must allocate more jumbo
   1650      1.1  jdolecek  * buffers than there are descriptors in the receive ring. This
   1651      1.1  jdolecek  * is because we don't know how long it will take for a packet
   1652      1.1  jdolecek  * to be released after we hand it off to the upper protocol
   1653      1.1  jdolecek  * layers. To be safe, we allocate 1.5 times the number of
   1654      1.1  jdolecek  * receive descriptors.
   1655      1.1  jdolecek  */
   1656      1.1  jdolecek #define SK_JUMBO_FRAMELEN	9018
   1657      1.1  jdolecek #define SK_JUMBO_MTU		(SK_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
   1658  1.7.6.1        ad #define SK_MIN_FRAMELEN		(ETHER_MIN_LEN - ETHER_CRC_LEN)
   1659      1.1  jdolecek #define SK_JSLOTS		384
   1660      1.1  jdolecek 
   1661      1.1  jdolecek #define SK_JRAWLEN	(SK_JUMBO_FRAMELEN + ETHER_ALIGN)
   1662      1.1  jdolecek #define SK_JLEN		SK_JRAWLEN
   1663      1.1  jdolecek #define SK_MCLBYTES	SK_JLEN
   1664      1.1  jdolecek #define SK_JPAGESZ	PAGE_SIZE
   1665      1.1  jdolecek #define SK_RESID	(SK_JPAGESZ - (SK_JLEN * SK_JSLOTS) % SK_JPAGESZ)
   1666      1.1  jdolecek #define SK_JMEM		((SK_JLEN * SK_JSLOTS) + SK_RESID)
   1667      1.1  jdolecek 
   1668  1.7.6.1        ad #define MSK_JSLOTS		((MSK_RX_RING_CNT / 2) * 3)
   1669  1.7.6.1        ad 
   1670  1.7.6.1        ad #define MSK_RESID	(SK_JPAGESZ - (SK_JLEN * MSK_JSLOTS) % SK_JPAGESZ)
   1671  1.7.6.1        ad #define MSK_JMEM	((SK_JLEN * MSK_JSLOTS) + MSK_RESID)
   1672  1.7.6.1        ad 
   1673      1.1  jdolecek #define SK_MAXUNIT	256
   1674      1.1  jdolecek #define SK_TIMEOUT	1000
   1675      1.1  jdolecek #define ETHER_ALIGN	2
   1676      1.1  jdolecek 
   1677      1.1  jdolecek /* YUKON registers */
   1678      1.1  jdolecek 
   1679      1.1  jdolecek /* General Purpose Status Register (GPSR) */
   1680      1.1  jdolecek #define YUKON_GPSR		0x0000
   1681      1.1  jdolecek 
   1682      1.1  jdolecek #define YU_GPSR_SPEED		0x8000	/* speed 0 - 10Mbps, 1 - 100Mbps */
   1683      1.1  jdolecek #define YU_GPSR_DUPLEX		0x4000	/* 0 - half duplex, 1 - full duplex */
   1684      1.1  jdolecek #define YU_GPSR_FCTL_TX		0x2000	/* flow control */
   1685      1.1  jdolecek #define YU_GPSR_LINK		0x1000	/* link status (down/up) */
   1686      1.1  jdolecek #define YU_GPSR_PAUSE		0x0800	/* flow control enable/disable */
   1687      1.1  jdolecek #define YU_GPSR_TX_IN_PROG	0x0400	/* transmit in progress */
   1688      1.1  jdolecek #define YU_GPSR_EXCESS_COL	0x0200	/* excessive collisions occurred */
   1689      1.1  jdolecek #define YU_GPSR_LATE_COL	0x0100	/* late collision occurred */
   1690      1.1  jdolecek #define YU_GPSR_MII_PHY_STC	0x0020	/* MII PHY status change */
   1691      1.1  jdolecek #define YU_GPSR_GIG_SPEED	0x0010	/* Gigabit Speed (0 - use speed bit) */
   1692      1.1  jdolecek #define YU_GPSR_PARTITION	0x0008	/* partition mode */
   1693      1.1  jdolecek #define YU_GPSR_FCTL_RX		0x0004	/* flow control enable/disable */
   1694      1.1  jdolecek #define YU_GPSR_PROMS_EN	0x0002	/* promiscuous mode enable/disable */
   1695      1.1  jdolecek 
   1696      1.1  jdolecek /* General Purpose Control Register (GPCR) */
   1697      1.1  jdolecek #define YUKON_GPCR		0x0004
   1698      1.1  jdolecek 
   1699      1.1  jdolecek #define YU_GPCR_FCTL_TX		0x2000	/* Transmit flow control 802.3x */
   1700      1.1  jdolecek #define YU_GPCR_TXEN		0x1000	/* Transmit Enable */
   1701      1.1  jdolecek #define YU_GPCR_RXEN		0x0800	/* Receive Enable */
   1702      1.1  jdolecek #define YU_GPCR_LPBK		0x0200	/* Loopback Enable */
   1703      1.1  jdolecek #define YU_GPCR_PAR		0x0100	/* Partition Enable */
   1704      1.1  jdolecek #define YU_GPCR_GIG		0x0080	/* Gigabit Speed */
   1705      1.1  jdolecek #define YU_GPCR_FLP		0x0040	/* Force Link Pass */
   1706      1.1  jdolecek #define YU_GPCR_DUPLEX		0x0020	/* Duplex Enable */
   1707      1.1  jdolecek #define YU_GPCR_FCTL_RX		0x0010	/* Receive flow control 802.3x */
   1708      1.1  jdolecek #define YU_GPCR_SPEED		0x0008	/* Port Speed */
   1709      1.1  jdolecek #define YU_GPCR_DPLX_EN		0x0004	/* Enable Auto-Update for duplex */
   1710      1.1  jdolecek #define YU_GPCR_FCTL_EN		0x0002	/* Enabel Auto-Update for 802.3x */
   1711      1.1  jdolecek #define YU_GPCR_SPEED_EN	0x0001	/* Enable Auto-Update for speed */
   1712      1.1  jdolecek 
   1713      1.1  jdolecek /* Transmit Control Register (TCR) */
   1714      1.1  jdolecek #define YUKON_TCR		0x0008
   1715      1.1  jdolecek 
   1716      1.1  jdolecek #define YU_TCR_FJ		0x8000	/* force jam / flow control */
   1717      1.1  jdolecek #define YU_TCR_CRCD		0x4000	/* insert CRC (0 - enable) */
   1718      1.1  jdolecek #define YU_TCR_PADD		0x2000	/* pad packets to 64b (0 - enable) */
   1719      1.1  jdolecek #define YU_TCR_COLTH		0x1c00	/* collision threshold */
   1720      1.1  jdolecek 
   1721      1.1  jdolecek /* Receive Control Register (RCR) */
   1722      1.1  jdolecek #define YUKON_RCR		0x000c
   1723      1.1  jdolecek 
   1724      1.1  jdolecek #define YU_RCR_UFLEN		0x8000	/* unicast filter enable */
   1725      1.1  jdolecek #define YU_RCR_MUFLEN		0x4000	/* multicast filter enable */
   1726      1.1  jdolecek #define YU_RCR_CRCR		0x2000	/* remove CRC */
   1727      1.1  jdolecek #define YU_RCR_PASSFC		0x1000	/* pass flow control packets */
   1728      1.1  jdolecek 
   1729      1.1  jdolecek /* Transmit Flow Control Register (TFCR) */
   1730      1.1  jdolecek #define YUKON_TFCR		0x0010	/* Pause Time */
   1731      1.1  jdolecek 
   1732      1.1  jdolecek /* Transmit Parameter Register (TPR) */
   1733      1.1  jdolecek #define YUKON_TPR		0x0014
   1734      1.1  jdolecek 
   1735      1.1  jdolecek #define YU_TPR_JAM_LEN(x)	(((x) & 0x3) << 14)
   1736      1.1  jdolecek #define YU_TPR_JAM_IPG(x)	(((x) & 0x1f) << 9)
   1737      1.1  jdolecek #define YU_TPR_JAM2DATA_IPG(x)	(((x) & 0x1f) << 4)
   1738      1.1  jdolecek 
   1739      1.1  jdolecek /* Serial Mode Register (SMR) */
   1740      1.1  jdolecek #define YUKON_SMR		0x0018
   1741      1.1  jdolecek 
   1742      1.1  jdolecek #define YU_SMR_DATA_BLIND(x)	(((x) & 0x1f) << 11)
   1743      1.1  jdolecek #define YU_SMR_LIMIT4		0x0400	/* reset after 16 / 4 collisions */
   1744      1.1  jdolecek #define YU_SMR_MFL_JUMBO	0x0100	/* max frame length for jumbo frames */
   1745      1.1  jdolecek #define YU_SMR_MFL_VLAN		0x0200	/* max frame length + vlan tag */
   1746      1.1  jdolecek #define YU_SMR_IPG_DATA(x)	((x) & 0x1f)
   1747      1.1  jdolecek 
   1748      1.1  jdolecek /* Source Address Low #1 (SAL1) */
   1749      1.1  jdolecek #define YUKON_SAL1		0x001c	/* SA1[15:0] */
   1750      1.1  jdolecek 
   1751      1.1  jdolecek /* Source Address Middle #1 (SAM1) */
   1752      1.1  jdolecek #define YUKON_SAM1		0x0020	/* SA1[31:16] */
   1753      1.1  jdolecek 
   1754      1.1  jdolecek /* Source Address High #1 (SAH1) */
   1755      1.1  jdolecek #define YUKON_SAH1		0x0024	/* SA1[47:32] */
   1756      1.1  jdolecek 
   1757      1.1  jdolecek /* Source Address Low #2 (SAL2) */
   1758      1.1  jdolecek #define YUKON_SAL2		0x0028	/* SA2[15:0] */
   1759      1.1  jdolecek 
   1760      1.1  jdolecek /* Source Address Middle #2 (SAM2) */
   1761      1.1  jdolecek #define YUKON_SAM2		0x002c	/* SA2[31:16] */
   1762      1.1  jdolecek 
   1763      1.1  jdolecek /* Source Address High #2 (SAH2) */
   1764      1.1  jdolecek #define YUKON_SAH2		0x0030	/* SA2[47:32] */
   1765      1.1  jdolecek 
   1766      1.1  jdolecek /* Multicatst Address Hash Register 1 (MCAH1) */
   1767      1.1  jdolecek #define YUKON_MCAH1		0x0034
   1768      1.1  jdolecek 
   1769      1.1  jdolecek /* Multicatst Address Hash Register 2 (MCAH2) */
   1770      1.1  jdolecek #define YUKON_MCAH2		0x0038
   1771      1.1  jdolecek 
   1772      1.1  jdolecek /* Multicatst Address Hash Register 3 (MCAH3) */
   1773      1.1  jdolecek #define YUKON_MCAH3		0x003c
   1774      1.1  jdolecek 
   1775      1.1  jdolecek /* Multicatst Address Hash Register 4 (MCAH4) */
   1776      1.1  jdolecek #define YUKON_MCAH4		0x0040
   1777      1.1  jdolecek 
   1778      1.1  jdolecek /* Transmit Interrupt Register (TIR) */
   1779      1.1  jdolecek #define YUKON_TIR		0x0044
   1780      1.1  jdolecek 
   1781      1.1  jdolecek #define YU_TIR_OUT_UNICAST	0x0001	/* Num Unicast Packets Transmitted */
   1782      1.1  jdolecek #define YU_TIR_OUT_BROADCAST	0x0002	/* Num Broadcast Packets Transmitted */
   1783      1.1  jdolecek #define YU_TIR_OUT_PAUSE	0x0004	/* Num Pause Packets Transmitted */
   1784      1.1  jdolecek #define YU_TIR_OUT_MULTICAST	0x0008	/* Num Multicast Packets Transmitted */
   1785      1.1  jdolecek #define YU_TIR_OUT_OCTETS	0x0030	/* Num Bytes Transmitted */
   1786      1.1  jdolecek #define YU_TIR_OUT_64_OCTETS	0x0000	/* Num Packets Transmitted */
   1787      1.1  jdolecek #define YU_TIR_OUT_127_OCTETS	0x0000	/* Num Packets Transmitted */
   1788      1.1  jdolecek #define YU_TIR_OUT_255_OCTETS	0x0000	/* Num Packets Transmitted */
   1789      1.1  jdolecek #define YU_TIR_OUT_511_OCTETS	0x0000	/* Num Packets Transmitted */
   1790      1.1  jdolecek #define YU_TIR_OUT_1023_OCTETS	0x0000	/* Num Packets Transmitted */
   1791      1.1  jdolecek #define YU_TIR_OUT_1518_OCTETS	0x0000	/* Num Packets Transmitted */
   1792      1.1  jdolecek #define YU_TIR_OUT_MAX_OCTETS	0x0000	/* Num Packets Transmitted */
   1793      1.1  jdolecek #define YU_TIR_OUT_SPARE	0x0000	/* Num Packets Transmitted */
   1794      1.1  jdolecek #define YU_TIR_OUT_COLLISIONS	0x0000	/* Num Packets Transmitted */
   1795      1.1  jdolecek #define YU_TIR_OUT_LATE		0x0000	/* Num Packets Transmitted */
   1796      1.1  jdolecek 
   1797      1.1  jdolecek /* Receive Interrupt Register (RIR) */
   1798      1.1  jdolecek #define YUKON_RIR		0x0048
   1799      1.1  jdolecek 
   1800      1.1  jdolecek /* Transmit and Receive Interrupt Register (TRIR) */
   1801      1.1  jdolecek #define YUKON_TRIR		0x004c
   1802      1.1  jdolecek 
   1803      1.1  jdolecek /* Transmit Interrupt Mask Register (TIMR) */
   1804      1.1  jdolecek #define YUKON_TIMR		0x0050
   1805      1.1  jdolecek 
   1806      1.1  jdolecek /* Receive Interrupt Mask Register (RIMR) */
   1807      1.1  jdolecek #define YUKON_RIMR		0x0054
   1808      1.1  jdolecek 
   1809      1.1  jdolecek /* Transmit and Receive Interrupt Mask Register (TRIMR) */
   1810      1.1  jdolecek #define YUKON_TRIMR		0x0058
   1811      1.1  jdolecek 
   1812      1.1  jdolecek /* SMI Control Register (SMICR) */
   1813      1.1  jdolecek #define YUKON_SMICR		0x0080
   1814      1.1  jdolecek 
   1815      1.1  jdolecek #define YU_SMICR_PHYAD(x)	(((x) & 0x1f) << 11)
   1816      1.1  jdolecek #define YU_SMICR_REGAD(x)	(((x) & 0x1f) << 6)
   1817      1.1  jdolecek #define YU_SMICR_OPCODE		0x0020	/* opcode (0 - write, 1 - read) */
   1818      1.1  jdolecek #define YU_SMICR_OP_READ	0x0020	/* opcode read */
   1819      1.1  jdolecek #define YU_SMICR_OP_WRITE	0x0000	/* opcode write */
   1820      1.1  jdolecek #define YU_SMICR_READ_VALID	0x0010	/* read valid */
   1821      1.1  jdolecek #define YU_SMICR_BUSY		0x0008	/* busy (writing) */
   1822      1.1  jdolecek 
   1823      1.1  jdolecek /* SMI Data Register (SMIDR) */
   1824      1.1  jdolecek #define YUKON_SMIDR		0x0084
   1825      1.1  jdolecek 
   1826      1.1  jdolecek /* PHY Addres Register (PAR) */
   1827      1.1  jdolecek #define YUKON_PAR		0x0088
   1828      1.1  jdolecek 
   1829      1.1  jdolecek #define YU_PAR_MIB_CLR		0x0020	/* MIB Counters Clear Mode */
   1830      1.1  jdolecek #define YU_PAR_LOAD_TSTCNT	0x0010	/* Load count 0xfffffff0 into cntr */
   1831      1.1  jdolecek 
   1832  1.7.6.1        ad /* Receive status */
   1833  1.7.6.1        ad #define YU_RXSTAT_FOFL          0x00000001      /* Rx FIFO overflow */
   1834  1.7.6.1        ad #define YU_RXSTAT_CRCERR        0x00000002      /* CRC error */
   1835  1.7.6.1        ad #define YU_RXSTAT_FRAGMENT      0x00000008      /* fragment */
   1836  1.7.6.1        ad #define YU_RXSTAT_LONGERR       0x00000010      /* too long packet */
   1837  1.7.6.1        ad #define YU_RXSTAT_MIIERR        0x00000020      /* MII error */
   1838  1.7.6.1        ad #define YU_RXSTAT_BADFC         0x00000040      /* bad flow-control packet */
   1839  1.7.6.1        ad #define YU_RXSTAT_GOODFC        0x00000080      /* good flow-control packet */
   1840  1.7.6.1        ad #define YU_RXSTAT_RXOK          0x00000100      /* receice OK (Good packet) */
   1841  1.7.6.1        ad #define YU_RXSTAT_BROADCAST     0x00000200      /* broadcast packet */
   1842  1.7.6.1        ad #define YU_RXSTAT_MULTICAST     0x00000400      /* multicast packet */
   1843  1.7.6.1        ad #define YU_RXSTAT_RUNT          0x00000800      /* undersize packet */
   1844  1.7.6.1        ad #define YU_RXSTAT_JABBER        0x00001000      /* jabber packet */
   1845  1.7.6.1        ad #define YU_RXSTAT_VLAN          0x00002000      /* VLAN packet */
   1846  1.7.6.1        ad #define YU_RXSTAT_LENSHIFT      16
   1847  1.7.6.1        ad 
   1848  1.7.6.1        ad #define YU_RXSTAT_BYTES(x)      ((x) >> YU_RXSTAT_LENSHIFT)
   1849  1.7.6.1        ad 
   1850      1.1  jdolecek /*
   1851      1.1  jdolecek  * Registers and data structures for the XaQti Corporation XMAC II
   1852      1.1  jdolecek  * Gigabit Ethernet MAC. Datasheet is available from http://www.xaqti.com.
   1853      1.1  jdolecek  * The XMAC can be programmed for 16-bit or 32-bit register access modes.
   1854      1.1  jdolecek  * The SysKonnect gigabit ethernet adapters use 16-bit mode, so that's
   1855      1.1  jdolecek  * how the registers are laid out here.
   1856      1.1  jdolecek  */
   1857      1.1  jdolecek 
   1858      1.1  jdolecek #define XM_DEVICEID		0x00E0AE20
   1859      1.1  jdolecek #define XM_XAQTI_OUI		0x00E0AE
   1860      1.1  jdolecek 
   1861      1.1  jdolecek #define XM_XMAC_REV(x)		(((x) & 0x000000E0) >> 5)
   1862      1.1  jdolecek 
   1863      1.1  jdolecek #define XM_XMAC_REV_B2		0x0
   1864      1.1  jdolecek #define XM_XMAC_REV_C1		0x1
   1865      1.1  jdolecek 
   1866      1.1  jdolecek #define XM_MMUCMD		0x0000
   1867      1.1  jdolecek #define XM_POFF			0x0008
   1868      1.1  jdolecek #define XM_BURST		0x000C
   1869      1.1  jdolecek #define XM_VLAN_TAGLEV1		0x0010
   1870      1.1  jdolecek #define XM_VLAN_TAGLEV2		0x0014
   1871      1.1  jdolecek #define XM_TXCMD		0x0020
   1872      1.1  jdolecek #define XM_TX_RETRYLIMIT	0x0024
   1873      1.1  jdolecek #define XM_TX_SLOTTIME		0x0028
   1874      1.1  jdolecek #define XM_TX_IPG		0x003C
   1875      1.1  jdolecek #define XM_RXCMD		0x0030
   1876      1.1  jdolecek #define XM_PHY_ADDR		0x0034
   1877      1.1  jdolecek #define XM_PHY_DATA		0x0038
   1878      1.1  jdolecek #define XM_GPIO			0x0040
   1879      1.1  jdolecek #define XM_IMR			0x0044
   1880      1.1  jdolecek #define XM_ISR			0x0048
   1881      1.1  jdolecek #define XM_HWCFG		0x004C
   1882      1.1  jdolecek #define XM_TX_LOWAT		0x0060
   1883      1.1  jdolecek #define XM_TX_HIWAT		0x0062
   1884      1.1  jdolecek #define XM_TX_REQTHRESH_LO	0x0064
   1885      1.1  jdolecek #define XM_TX_REQTHRESH_HI	0x0066
   1886      1.1  jdolecek #define XM_TX_REQTHRESH		XM_TX_REQTHRESH_LO
   1887      1.1  jdolecek #define XM_PAUSEDST0		0x0068
   1888      1.1  jdolecek #define XM_PAUSEDST1		0x006A
   1889      1.1  jdolecek #define XM_PAUSEDST2		0x006C
   1890      1.1  jdolecek #define XM_CTLPARM_LO		0x0070
   1891      1.1  jdolecek #define XM_CTLPARM_HI		0x0072
   1892      1.1  jdolecek #define XM_CTLPARM		XM_CTLPARM_LO
   1893      1.1  jdolecek #define XM_OPCODE_PAUSE_TIMER	0x0074
   1894      1.1  jdolecek #define XM_TXSTAT_LIFO		0x0078
   1895      1.1  jdolecek 
   1896      1.1  jdolecek /*
   1897      1.1  jdolecek  * Perfect filter registers. The XMAC has a table of 16 perfect
   1898      1.1  jdolecek  * filter entries, spaced 8 bytes apart. This is in addition to
   1899      1.1  jdolecek  * the station address registers, which appear below.
   1900      1.1  jdolecek  */
   1901      1.1  jdolecek #define XM_RXFILT_BASE		0x0080
   1902      1.1  jdolecek #define XM_RXFILT_END		0x0107
   1903      1.1  jdolecek #define XM_RXFILT_MAX		16
   1904      1.1  jdolecek #define XM_RXFILT_ENTRY(ent)		(XM_RXFILT_BASE + ((ent * 8)))
   1905      1.1  jdolecek 
   1906      1.1  jdolecek /* Primary station address. */
   1907      1.1  jdolecek #define XM_PAR0			0x0108
   1908      1.1  jdolecek #define XM_PAR1			0x010A
   1909      1.1  jdolecek #define XM_PAR2			0x010C
   1910      1.1  jdolecek 
   1911      1.1  jdolecek /* 64-bit multicast hash table registers */
   1912      1.1  jdolecek #define XM_MAR0			0x0110
   1913      1.1  jdolecek #define XM_MAR1			0x0112
   1914      1.1  jdolecek #define XM_MAR2			0x0114
   1915      1.1  jdolecek #define XM_MAR3			0x0116
   1916      1.1  jdolecek #define XM_RX_LOWAT		0x0118
   1917      1.1  jdolecek #define XM_RX_HIWAT		0x011A
   1918      1.1  jdolecek #define XM_RX_REQTHRESH_LO	0x011C
   1919      1.1  jdolecek #define XM_RX_REQTHRESH_HI	0x011E
   1920      1.1  jdolecek #define XM_RX_REQTHRESH		XM_RX_REQTHRESH_LO
   1921      1.1  jdolecek #define XM_DEVID_LO		0x0120
   1922      1.1  jdolecek #define XM_DEVID_HI		0x0122
   1923      1.1  jdolecek #define XM_DEVID		XM_DEVID_LO
   1924      1.1  jdolecek #define XM_MODE_LO		0x0124
   1925      1.1  jdolecek #define XM_MODE_HI		0x0126
   1926      1.1  jdolecek #define XM_MODE			XM_MODE_LO
   1927      1.1  jdolecek #define XM_LASTSRC0		0x0128
   1928      1.1  jdolecek #define XM_LASTSRC1		0x012A
   1929      1.1  jdolecek #define XM_LASTSRC2		0x012C
   1930      1.1  jdolecek #define XM_TSTAMP_READ		0x0130
   1931      1.1  jdolecek #define XM_TSTAMP_LOAD		0x0134
   1932      1.1  jdolecek #define XM_STATS_CMD		0x0200
   1933      1.1  jdolecek #define XM_RXCNT_EVENT_LO	0x0204
   1934      1.1  jdolecek #define XM_RXCNT_EVENT_HI	0x0206
   1935      1.1  jdolecek #define XM_RXCNT_EVENT		XM_RXCNT_EVENT_LO
   1936      1.1  jdolecek #define XM_TXCNT_EVENT_LO	0x0208
   1937      1.1  jdolecek #define XM_TXCNT_EVENT_HI	0x020A
   1938      1.1  jdolecek #define XM_TXCNT_EVENT		XM_TXCNT_EVENT_LO
   1939      1.1  jdolecek #define XM_RXCNT_EVMASK_LO	0x020C
   1940      1.1  jdolecek #define XM_RXCNT_EVMASK_HI	0x020E
   1941      1.1  jdolecek #define XM_RXCNT_EVMASK		XM_RXCNT_EVMASK_LO
   1942      1.1  jdolecek #define XM_TXCNT_EVMASK_LO	0x0210
   1943      1.1  jdolecek #define XM_TXCNT_EVMASK_HI	0x0212
   1944      1.1  jdolecek #define XM_TXCNT_EVMASK		XM_TXCNT_EVMASK_LO
   1945      1.1  jdolecek 
   1946      1.1  jdolecek /* Statistics command register */
   1947      1.1  jdolecek #define XM_STATCMD_CLR_TX	0x0001
   1948      1.1  jdolecek #define XM_STATCMD_CLR_RX	0x0002
   1949      1.1  jdolecek #define XM_STATCMD_COPY_TX	0x0004
   1950      1.1  jdolecek #define XM_STATCMD_COPY_RX	0x0008
   1951      1.1  jdolecek #define XM_STATCMD_SNAP_TX	0x0010
   1952      1.1  jdolecek #define XM_STATCMD_SNAP_RX	0x0020
   1953      1.1  jdolecek 
   1954      1.1  jdolecek /* TX statistics registers */
   1955      1.1  jdolecek #define XM_TXSTATS_PKTSOK	0x280
   1956      1.1  jdolecek #define XM_TXSTATS_BYTESOK_HI	0x284
   1957      1.1  jdolecek #define XM_TXSTATS_BYTESOK_LO	0x288
   1958      1.1  jdolecek #define XM_TXSTATS_BCASTSOK	0x28C
   1959      1.1  jdolecek #define XM_TXSTATS_MCASTSOK	0x290
   1960      1.1  jdolecek #define XM_TXSTATS_UCASTSOK	0x294
   1961      1.1  jdolecek #define XM_TXSTATS_GIANTS	0x298
   1962      1.1  jdolecek #define XM_TXSTATS_BURSTCNT	0x29C
   1963      1.1  jdolecek #define XM_TXSTATS_PAUSEPKTS	0x2A0
   1964      1.1  jdolecek #define XM_TXSTATS_MACCTLPKTS	0x2A4
   1965      1.1  jdolecek #define XM_TXSTATS_SINGLECOLS	0x2A8
   1966      1.1  jdolecek #define XM_TXSTATS_MULTICOLS	0x2AC
   1967      1.1  jdolecek #define XM_TXSTATS_EXCESSCOLS	0x2B0
   1968      1.1  jdolecek #define XM_TXSTATS_LATECOLS	0x2B4
   1969      1.1  jdolecek #define XM_TXSTATS_DEFER	0x2B8
   1970      1.1  jdolecek #define XM_TXSTATS_EXCESSDEFER	0x2BC
   1971      1.1  jdolecek #define XM_TXSTATS_UNDERRUN	0x2C0
   1972      1.1  jdolecek #define XM_TXSTATS_CARRIERSENSE	0x2C4
   1973      1.1  jdolecek #define XM_TXSTATS_UTILIZATION	0x2C8
   1974      1.1  jdolecek #define XM_TXSTATS_64		0x2D0
   1975      1.1  jdolecek #define XM_TXSTATS_65_127	0x2D4
   1976      1.1  jdolecek #define XM_TXSTATS_128_255	0x2D8
   1977      1.1  jdolecek #define XM_TXSTATS_256_511	0x2DC
   1978      1.1  jdolecek #define XM_TXSTATS_512_1023	0x2E0
   1979      1.1  jdolecek #define XM_TXSTATS_1024_MAX	0x2E4
   1980      1.1  jdolecek 
   1981      1.1  jdolecek /* RX statistics registers */
   1982      1.1  jdolecek #define XM_RXSTATS_PKTSOK	0x300
   1983      1.1  jdolecek #define XM_RXSTATS_BYTESOK_HI	0x304
   1984      1.1  jdolecek #define XM_RXSTATS_BYTESOK_LO	0x308
   1985      1.1  jdolecek #define XM_RXSTATS_BCASTSOK	0x30C
   1986      1.1  jdolecek #define XM_RXSTATS_MCASTSOK	0x310
   1987      1.1  jdolecek #define XM_RXSTATS_UCASTSOK	0x314
   1988      1.1  jdolecek #define XM_RXSTATS_PAUSEPKTS	0x318
   1989      1.1  jdolecek #define XM_RXSTATS_MACCTLPKTS	0x31C
   1990      1.1  jdolecek #define XM_RXSTATS_BADPAUSEPKTS	0x320
   1991      1.1  jdolecek #define XM_RXSTATS_BADMACCTLPKTS	0x324
   1992      1.1  jdolecek #define XM_RXSTATS_BURSTCNT	0x328
   1993      1.1  jdolecek #define XM_RXSTATS_MISSEDPKTS	0x32C
   1994      1.1  jdolecek #define XM_RXSTATS_FRAMEERRS	0x330
   1995      1.1  jdolecek #define XM_RXSTATS_OVERRUN	0x334
   1996      1.1  jdolecek #define XM_RXSTATS_JABBER	0x338
   1997      1.1  jdolecek #define XM_RXSTATS_CARRLOSS	0x33C
   1998      1.1  jdolecek #define XM_RXSTATS_INRNGLENERR	0x340
   1999      1.1  jdolecek #define XM_RXSTATS_SYMERR	0x344
   2000      1.1  jdolecek #define XM_RXSTATS_SHORTEVENT	0x348
   2001      1.1  jdolecek #define XM_RXSTATS_RUNTS	0x34C
   2002      1.1  jdolecek #define XM_RXSTATS_GIANTS	0x350
   2003      1.1  jdolecek #define XM_RXSTATS_CRCERRS	0x354
   2004      1.1  jdolecek #define XM_RXSTATS_CEXTERRS	0x35C
   2005      1.1  jdolecek #define XM_RXSTATS_UTILIZATION	0x360
   2006      1.1  jdolecek #define XM_RXSTATS_64		0x368
   2007      1.1  jdolecek #define XM_RXSTATS_65_127	0x36C
   2008      1.1  jdolecek #define XM_RXSTATS_128_255	0x370
   2009      1.1  jdolecek #define XM_RXSTATS_256_511	0x374
   2010      1.1  jdolecek #define XM_RXSTATS_512_1023	0x378
   2011      1.1  jdolecek #define XM_RXSTATS_1024_MAX	0x37C
   2012      1.1  jdolecek 
   2013      1.1  jdolecek #define XM_MMUCMD_TX_ENB	0x0001
   2014      1.1  jdolecek #define XM_MMUCMD_RX_ENB	0x0002
   2015      1.1  jdolecek #define XM_MMUCMD_GMIILOOP	0x0004
   2016      1.1  jdolecek #define XM_MMUCMD_RATECTL	0x0008
   2017      1.1  jdolecek #define XM_MMUCMD_GMIIFDX	0x0010
   2018      1.1  jdolecek #define XM_MMUCMD_NO_MGMT_PRMB	0x0020
   2019      1.1  jdolecek #define XM_MMUCMD_SIMCOL	0x0040
   2020      1.1  jdolecek #define XM_MMUCMD_FORCETX	0x0080
   2021      1.1  jdolecek #define XM_MMUCMD_LOOPENB	0x0200
   2022      1.1  jdolecek #define XM_MMUCMD_IGNPAUSE	0x0400
   2023      1.1  jdolecek #define XM_MMUCMD_PHYBUSY	0x0800
   2024      1.1  jdolecek #define XM_MMUCMD_PHYDATARDY	0x1000
   2025      1.1  jdolecek 
   2026      1.1  jdolecek #define XM_TXCMD_AUTOPAD	0x0001
   2027      1.1  jdolecek #define XM_TXCMD_NOCRC		0x0002
   2028      1.1  jdolecek #define XM_TXCMD_NOPREAMBLE	0x0004
   2029      1.1  jdolecek #define XM_TXCMD_NOGIGAMODE	0x0008
   2030      1.1  jdolecek #define XM_TXCMD_SAMPLELINE	0x0010
   2031      1.1  jdolecek #define XM_TXCMD_ENCBYPASS	0x0020
   2032      1.1  jdolecek #define XM_TXCMD_XMITBK2BK	0x0040
   2033      1.1  jdolecek #define XM_TXCMD_FAIRSHARE	0x0080
   2034      1.1  jdolecek 
   2035      1.1  jdolecek #define XM_RXCMD_DISABLE_CEXT	0x0001
   2036      1.1  jdolecek #define XM_RXCMD_STRIPPAD	0x0002
   2037      1.1  jdolecek #define XM_RXCMD_SAMPLELINE	0x0004
   2038      1.1  jdolecek #define XM_RXCMD_SELFRX		0x0008
   2039      1.1  jdolecek #define XM_RXCMD_STRIPFCS	0x0010
   2040      1.1  jdolecek #define XM_RXCMD_TRANSPARENT	0x0020
   2041      1.1  jdolecek #define XM_RXCMD_IPGCAPTURE	0x0040
   2042      1.1  jdolecek #define XM_RXCMD_BIGPKTOK	0x0080
   2043      1.1  jdolecek #define XM_RXCMD_LENERROK	0x0100
   2044      1.1  jdolecek 
   2045      1.1  jdolecek #define XM_GPIO_GP0_SET		0x0001
   2046      1.1  jdolecek #define XM_GPIO_RESETSTATS	0x0004
   2047      1.1  jdolecek #define XM_GPIO_RESETMAC	0x0008
   2048      1.1  jdolecek #define XM_GPIO_FORCEINT	0x0020
   2049      1.1  jdolecek #define XM_GPIO_ANEGINPROG	0x0040
   2050      1.1  jdolecek 
   2051      1.1  jdolecek #define XM_IMR_RX_EOF		0x0001
   2052      1.1  jdolecek #define XM_IMR_TX_EOF		0x0002
   2053      1.1  jdolecek #define XM_IMR_TX_UNDERRUN	0x0004
   2054      1.1  jdolecek #define XM_IMR_RX_OVERRUN	0x0008
   2055      1.1  jdolecek #define XM_IMR_TX_STATS_OFLOW	0x0010
   2056      1.1  jdolecek #define XM_IMR_RX_STATS_OFLOW	0x0020
   2057      1.1  jdolecek #define XM_IMR_TSTAMP_OFLOW	0x0040
   2058      1.1  jdolecek #define XM_IMR_AUTONEG_DONE	0x0080
   2059      1.1  jdolecek #define XM_IMR_NEXTPAGE_RDY	0x0100
   2060      1.1  jdolecek #define XM_IMR_PAGE_RECEIVED	0x0200
   2061      1.1  jdolecek #define XM_IMR_LP_REQCFG	0x0400
   2062      1.1  jdolecek #define XM_IMR_GP0_SET		0x0800
   2063      1.1  jdolecek #define XM_IMR_FORCEINTR	0x1000
   2064      1.1  jdolecek #define XM_IMR_TX_ABORT		0x2000
   2065      1.1  jdolecek #define XM_IMR_LINKEVENT	0x4000
   2066      1.1  jdolecek 
   2067      1.1  jdolecek #define XM_INTRS	\
   2068      1.1  jdolecek 	(~(XM_IMR_GP0_SET|XM_IMR_AUTONEG_DONE|XM_IMR_TX_UNDERRUN))
   2069      1.1  jdolecek 
   2070      1.1  jdolecek #define XM_ISR_RX_EOF		0x0001
   2071      1.1  jdolecek #define XM_ISR_TX_EOF		0x0002
   2072      1.1  jdolecek #define XM_ISR_TX_UNDERRUN	0x0004
   2073      1.1  jdolecek #define XM_ISR_RX_OVERRUN	0x0008
   2074      1.1  jdolecek #define XM_ISR_TX_STATS_OFLOW	0x0010
   2075      1.1  jdolecek #define XM_ISR_RX_STATS_OFLOW	0x0020
   2076      1.1  jdolecek #define XM_ISR_TSTAMP_OFLOW	0x0040
   2077      1.1  jdolecek #define XM_ISR_AUTONEG_DONE	0x0080
   2078      1.1  jdolecek #define XM_ISR_NEXTPAGE_RDY	0x0100
   2079      1.1  jdolecek #define XM_ISR_PAGE_RECEIVED	0x0200
   2080      1.1  jdolecek #define XM_ISR_LP_REQCFG	0x0400
   2081      1.1  jdolecek #define XM_ISR_GP0_SET		0x0800
   2082      1.1  jdolecek #define XM_ISR_FORCEINTR	0x1000
   2083      1.1  jdolecek #define XM_ISR_TX_ABORT		0x2000
   2084      1.1  jdolecek #define XM_ISR_LINKEVENT	0x4000
   2085      1.1  jdolecek 
   2086      1.1  jdolecek #define XM_HWCFG_GENEOP		0x0008
   2087      1.1  jdolecek #define XM_HWCFG_SIGSTATCKH	0x0004
   2088      1.1  jdolecek #define XM_HWCFG_GMIIMODE	0x0001
   2089      1.1  jdolecek 
   2090      1.1  jdolecek #define XM_MODE_FLUSH_RXFIFO	0x00000001
   2091      1.1  jdolecek #define XM_MODE_FLUSH_TXFIFO	0x00000002
   2092      1.1  jdolecek #define XM_MODE_BIGENDIAN	0x00000004
   2093      1.1  jdolecek #define XM_MODE_RX_PROMISC	0x00000008
   2094      1.1  jdolecek #define XM_MODE_RX_NOBROAD	0x00000010
   2095      1.1  jdolecek #define XM_MODE_RX_NOMULTI	0x00000020
   2096      1.1  jdolecek #define XM_MODE_RX_NOUNI	0x00000040
   2097      1.1  jdolecek #define XM_MODE_RX_BADFRAMES	0x00000080
   2098      1.1  jdolecek #define XM_MODE_RX_CRCERRS	0x00000100
   2099      1.1  jdolecek #define XM_MODE_RX_GIANTS	0x00000200
   2100      1.1  jdolecek #define XM_MODE_RX_INRANGELEN	0x00000400
   2101      1.1  jdolecek #define XM_MODE_RX_RUNTS	0x00000800
   2102      1.1  jdolecek #define XM_MODE_RX_MACCTL	0x00001000
   2103      1.1  jdolecek #define XM_MODE_RX_USE_PERFECT	0x00002000
   2104      1.1  jdolecek #define XM_MODE_RX_USE_STATION	0x00004000
   2105      1.1  jdolecek #define XM_MODE_RX_USE_HASH	0x00008000
   2106      1.1  jdolecek #define XM_MODE_RX_ADDRPAIR	0x00010000
   2107      1.1  jdolecek #define XM_MODE_PAUSEONHI	0x00020000
   2108      1.1  jdolecek #define XM_MODE_PAUSEONLO	0x00040000
   2109      1.1  jdolecek #define XM_MODE_TIMESTAMP	0x00080000
   2110      1.1  jdolecek #define XM_MODE_SENDPAUSE	0x00100000
   2111      1.1  jdolecek #define XM_MODE_SENDCONTINUOUS	0x00200000
   2112      1.1  jdolecek #define XM_MODE_LE_STATUSWORD	0x00400000
   2113      1.1  jdolecek #define XM_MODE_AUTOFIFOPAUSE	0x00800000
   2114      1.1  jdolecek #define XM_MODE_EXPAUSEGEN	0x02000000
   2115      1.1  jdolecek #define XM_MODE_RX_INVERSE	0x04000000
   2116      1.1  jdolecek 
   2117      1.1  jdolecek #define XM_RXSTAT_MACCTL	0x00000001
   2118      1.1  jdolecek #define XM_RXSTAT_ERRFRAME	0x00000002
   2119      1.1  jdolecek #define XM_RXSTAT_CRCERR	0x00000004
   2120      1.1  jdolecek #define XM_RXSTAT_GIANT		0x00000008
   2121      1.1  jdolecek #define XM_RXSTAT_RUNT		0x00000010
   2122      1.1  jdolecek #define XM_RXSTAT_FRAMEERR	0x00000020
   2123      1.1  jdolecek #define XM_RXSTAT_INRANGEERR	0x00000040
   2124      1.1  jdolecek #define XM_RXSTAT_CARRIERERR	0x00000080
   2125      1.1  jdolecek #define XM_RXSTAT_COLLERR	0x00000100
   2126      1.1  jdolecek #define XM_RXSTAT_802_3		0x00000200
   2127      1.1  jdolecek #define XM_RXSTAT_CARREXTERR	0x00000400
   2128      1.1  jdolecek #define XM_RXSTAT_BURSTMODE	0x00000800
   2129      1.1  jdolecek #define XM_RXSTAT_UNICAST	0x00002000
   2130      1.1  jdolecek #define XM_RXSTAT_MULTICAST	0x00004000
   2131      1.1  jdolecek #define XM_RXSTAT_BROADCAST	0x00008000
   2132      1.1  jdolecek #define XM_RXSTAT_VLAN_LEV1	0x00010000
   2133      1.1  jdolecek #define XM_RXSTAT_VLAN_LEV2	0x00020000
   2134      1.1  jdolecek #define XM_RXSTAT_LEN		0xFFFC0000
   2135      1.1  jdolecek 
   2136      1.1  jdolecek /*
   2137      1.1  jdolecek  * XMAC PHY registers, indirectly accessed through
   2138      1.1  jdolecek  * XM_PHY_ADDR and XM_PHY_REG.
   2139      1.1  jdolecek  */
   2140      1.1  jdolecek 
   2141      1.1  jdolecek #define XM_PHY_BMCR		0x0000	/* control */
   2142      1.1  jdolecek #define XM_PHY_BMSR		0x0001	/* status */
   2143      1.1  jdolecek #define XM_PHY_VENID		0x0002	/* vendor id */
   2144      1.1  jdolecek #define XM_PHY_DEVID		0x0003	/* device id */
   2145      1.1  jdolecek #define XM_PHY_ANAR		0x0004	/* autoneg advertisenemt */
   2146      1.1  jdolecek #define XM_PHY_LPAR		0x0005	/* link partner ability */
   2147      1.1  jdolecek #define XM_PHY_ANEXP		0x0006	/* autoneg expansion */
   2148      1.1  jdolecek #define XM_PHY_NEXTP		0x0007	/* nextpage */
   2149      1.1  jdolecek #define XM_PHY_LPNEXTP		0x0008	/* link partner's nextpage */
   2150      1.1  jdolecek #define XM_PHY_EXTSTS		0x000F	/* extented status */
   2151      1.1  jdolecek #define XM_PHY_RESAB		0x0010	/* resolved ability */
   2152      1.1  jdolecek 
   2153      1.1  jdolecek #define XM_BMCR_DUPLEX		0x0100
   2154      1.1  jdolecek #define XM_BMCR_RENEGOTIATE	0x0200
   2155      1.1  jdolecek #define XM_BMCR_AUTONEGENBL	0x1000
   2156      1.1  jdolecek #define XM_BMCR_LOOPBACK	0x4000
   2157      1.1  jdolecek #define XM_BMCR_RESET		0x8000
   2158      1.1  jdolecek 
   2159      1.1  jdolecek #define XM_BMSR_EXTCAP		0x0001
   2160      1.1  jdolecek #define XM_BMSR_LINKSTAT	0x0004
   2161      1.1  jdolecek #define XM_BMSR_AUTONEGABLE	0x0008
   2162      1.1  jdolecek #define XM_BMSR_REMFAULT	0x0010
   2163      1.1  jdolecek #define XM_BMSR_AUTONEGDONE	0x0020
   2164      1.1  jdolecek #define XM_BMSR_EXTSTAT		0x0100
   2165      1.1  jdolecek 
   2166      1.1  jdolecek #define XM_VENID_XAQTI		0xD14C
   2167      1.1  jdolecek #define XM_DEVID_XMAC		0x0002
   2168      1.1  jdolecek 
   2169      1.1  jdolecek #define XM_ANAR_FULLDUPLEX	0x0020
   2170      1.1  jdolecek #define XM_ANAR_HALFDUPLEX	0x0040
   2171      1.1  jdolecek #define XM_ANAR_PAUSEBITS	0x0180
   2172      1.1  jdolecek #define XM_ANAR_REMFAULTBITS	0x1800
   2173      1.1  jdolecek #define XM_ANAR_ACK		0x4000
   2174      1.1  jdolecek #define XM_ANAR_NEXTPAGE	0x8000
   2175      1.1  jdolecek 
   2176      1.1  jdolecek #define XM_LPAR_FULLDUPLEX	0x0020
   2177      1.1  jdolecek #define XM_LPAR_HALFDUPLEX	0x0040
   2178      1.1  jdolecek #define XM_LPAR_PAUSEBITS	0x0180
   2179      1.1  jdolecek #define XM_LPAR_REMFAULTBITS	0x1800
   2180      1.1  jdolecek #define XM_LPAR_ACK		0x4000
   2181      1.1  jdolecek #define XM_LPAR_NEXTPAGE	0x8000
   2182      1.1  jdolecek 
   2183      1.1  jdolecek #define XM_PAUSE_NOPAUSE	0x0000
   2184      1.1  jdolecek #define XM_PAUSE_SYMPAUSE	0x0080
   2185      1.1  jdolecek #define XM_PAUSE_ASYMPAUSE	0x0100
   2186      1.1  jdolecek #define XM_PAUSE_BOTH		0x0180
   2187      1.1  jdolecek 
   2188      1.1  jdolecek #define XM_REMFAULT_LINKOK	0x0000
   2189      1.1  jdolecek #define XM_REMFAULT_LINKFAIL	0x0800
   2190      1.1  jdolecek #define XM_REMFAULT_OFFLINE	0x1000
   2191      1.1  jdolecek #define XM_REMFAULT_ANEGERR	0x1800
   2192      1.1  jdolecek 
   2193      1.1  jdolecek #define XM_ANEXP_GOTPAGE	0x0002
   2194      1.1  jdolecek #define XM_ANEXP_NEXTPAGE_SELF	0x0004
   2195      1.1  jdolecek #define XM_ANEXP_NEXTPAGE_LP	0x0008
   2196      1.1  jdolecek 
   2197      1.1  jdolecek #define XM_NEXTP_MESSAGE	0x07FF
   2198      1.1  jdolecek #define XM_NEXTP_TOGGLE		0x0800
   2199      1.1  jdolecek #define XM_NEXTP_ACK2		0x1000
   2200      1.1  jdolecek #define XM_NEXTP_MPAGE		0x2000
   2201      1.1  jdolecek #define XM_NEXTP_ACK1		0x4000
   2202      1.1  jdolecek #define XM_NEXTP_NPAGE		0x8000
   2203      1.1  jdolecek 
   2204      1.1  jdolecek #define XM_LPNEXTP_MESSAGE	0x07FF
   2205      1.1  jdolecek #define XM_LPNEXTP_TOGGLE	0x0800
   2206      1.1  jdolecek #define XM_LPNEXTP_ACK2		0x1000
   2207      1.1  jdolecek #define XM_LPNEXTP_MPAGE	0x2000
   2208      1.1  jdolecek #define XM_LPNEXTP_ACK1		0x4000
   2209      1.1  jdolecek #define XM_LPNEXTP_NPAGE	0x8000
   2210      1.1  jdolecek 
   2211      1.1  jdolecek #define XM_EXTSTS_HALFDUPLEX	0x4000
   2212      1.1  jdolecek #define XM_EXTSTS_FULLDUPLEX	0x8000
   2213      1.1  jdolecek 
   2214      1.1  jdolecek #define XM_RESAB_PAUSEMISMATCH	0x0008
   2215      1.1  jdolecek #define XM_RESAB_ABLMISMATCH	0x0010
   2216      1.1  jdolecek #define XM_RESAB_FDMODESEL	0x0020
   2217      1.1  jdolecek #define XM_RESAB_HDMODESEL	0x0040
   2218      1.1  jdolecek #define XM_RESAB_PAUSEBITS	0x0180
   2219      1.1  jdolecek #endif /* _DEV_PCI_IF_SKREG_H_ */
   2220