if_skreg.h revision 1.9 1 1.9 msaitoh /* $NetBSD: if_skreg.h,v 1.9 2007/01/30 11:34:39 msaitoh Exp $ */
2 1.1 jdolecek
3 1.1 jdolecek /*-
4 1.1 jdolecek * Copyright (c) 2003 The NetBSD Foundation, Inc.
5 1.1 jdolecek * All rights reserved.
6 1.1 jdolecek *
7 1.1 jdolecek * Redistribution and use in source and binary forms, with or without
8 1.1 jdolecek * modification, are permitted provided that the following conditions
9 1.1 jdolecek * are met:
10 1.1 jdolecek * 1. Redistributions of source code must retain the above copyright
11 1.1 jdolecek * notice, this list of conditions and the following disclaimer.
12 1.1 jdolecek * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jdolecek * notice, this list of conditions and the following disclaimer in the
14 1.1 jdolecek * documentation and/or other materials provided with the distribution.
15 1.1 jdolecek * 3. All advertising materials mentioning features or use of this software
16 1.1 jdolecek * must display the following acknowledgement:
17 1.1 jdolecek * This product includes software developed by the NetBSD
18 1.1 jdolecek * Foundation, Inc. and its contributors.
19 1.1 jdolecek * 4. Neither the name of The NetBSD Foundation nor the names of its
20 1.1 jdolecek * contributors may be used to endorse or promote products derived
21 1.1 jdolecek * from this software without specific prior written permission.
22 1.1 jdolecek *
23 1.1 jdolecek * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
24 1.1 jdolecek * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
25 1.1 jdolecek * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
26 1.1 jdolecek * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
27 1.1 jdolecek * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
28 1.1 jdolecek * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
29 1.1 jdolecek * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
30 1.1 jdolecek * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
31 1.1 jdolecek * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
32 1.1 jdolecek * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
33 1.1 jdolecek * POSSIBILITY OF SUCH DAMAGE.
34 1.1 jdolecek */
35 1.1 jdolecek /* $OpenBSD: if_skreg.h,v 1.10 2003/08/12 05:23:06 nate Exp $ */
36 1.1 jdolecek /* $OpenBSD: yukonreg.h,v 1.2 2003/08/12 05:23:06 nate Exp $ */
37 1.9 msaitoh /* $OpenBSD: if_skreg.h,v 1.41 2006/11/23 21:56:32 kettenis Exp $ */
38 1.1 jdolecek
39 1.1 jdolecek /*
40 1.1 jdolecek * Copyright (c) 1997, 1998, 1999, 2000
41 1.1 jdolecek * Bill Paul <wpaul (at) ctr.columbia.edu>. All rights reserved.
42 1.1 jdolecek *
43 1.1 jdolecek * Redistribution and use in source and binary forms, with or without
44 1.1 jdolecek * modification, are permitted provided that the following conditions
45 1.1 jdolecek * are met:
46 1.1 jdolecek * 1. Redistributions of source code must retain the above copyright
47 1.1 jdolecek * notice, this list of conditions and the following disclaimer.
48 1.1 jdolecek * 2. Redistributions in binary form must reproduce the above copyright
49 1.1 jdolecek * notice, this list of conditions and the following disclaimer in the
50 1.1 jdolecek * documentation and/or other materials provided with the distribution.
51 1.1 jdolecek * 3. All advertising materials mentioning features or use of this software
52 1.1 jdolecek * must display the following acknowledgement:
53 1.1 jdolecek * This product includes software developed by Bill Paul.
54 1.1 jdolecek * 4. Neither the name of the author nor the names of any co-contributors
55 1.1 jdolecek * may be used to endorse or promote products derived from this software
56 1.1 jdolecek * without specific prior written permission.
57 1.1 jdolecek *
58 1.1 jdolecek * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
59 1.1 jdolecek * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
60 1.1 jdolecek * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
61 1.1 jdolecek * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
62 1.1 jdolecek * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
63 1.1 jdolecek * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
64 1.1 jdolecek * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
65 1.1 jdolecek * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
66 1.1 jdolecek * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
67 1.1 jdolecek * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
68 1.1 jdolecek * THE POSSIBILITY OF SUCH DAMAGE.
69 1.1 jdolecek *
70 1.1 jdolecek * $FreeBSD: /c/ncvs/src/sys/pci/if_skreg.h,v 1.9 2000/04/22 02:16:37 wpaul Exp $
71 1.2 jdolecek * $FreeBSD: /c/ncvs/src/sys/pci/xmaciireg.h,v 1.3 2000/04/22 02:16:37 wpaul Exp $
72 1.1 jdolecek */
73 1.1 jdolecek
74 1.1 jdolecek /*
75 1.1 jdolecek * Copyright (c) 2003 Nathan L. Binkert <binkertn (at) umich.edu>
76 1.1 jdolecek *
77 1.1 jdolecek * Permission to use, copy, modify, and distribute this software for any
78 1.1 jdolecek * purpose with or without fee is hereby granted, provided that the above
79 1.1 jdolecek * copyright notice and this permission notice appear in all copies.
80 1.1 jdolecek *
81 1.1 jdolecek * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
82 1.1 jdolecek * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
83 1.1 jdolecek * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
84 1.1 jdolecek * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
85 1.1 jdolecek * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
86 1.1 jdolecek * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
87 1.1 jdolecek * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
88 1.1 jdolecek */
89 1.1 jdolecek
90 1.1 jdolecek #ifndef _DEV_PCI_IF_SKREG_H_
91 1.1 jdolecek #define _DEV_PCI_IF_SKREG_H_
92 1.1 jdolecek
93 1.1 jdolecek #include <net/if.h>
94 1.1 jdolecek #include <net/if_ether.h>
95 1.1 jdolecek #include <net/if_media.h>
96 1.1 jdolecek
97 1.1 jdolecek
98 1.1 jdolecek /*
99 1.1 jdolecek * GEnesis registers. The GEnesis chip has a 256-byte I/O window
100 1.1 jdolecek * but internally it has a 16K register space. This 16K space is
101 1.1 jdolecek * divided into 128-byte blocks. The first 128 bytes of the I/O
102 1.1 jdolecek * window represent the first block, which is permanently mapped
103 1.1 jdolecek * at the start of the window. The other 127 blocks can be mapped
104 1.1 jdolecek * to the second 128 bytes of the I/O window by setting the desired
105 1.1 jdolecek * block value in the RAP register in block 0. Not all of the 127
106 1.1 jdolecek * blocks are actually used. Most registers are 32 bits wide, but
107 1.1 jdolecek * there are a few 16-bit and 8-bit ones as well.
108 1.1 jdolecek */
109 1.1 jdolecek
110 1.1 jdolecek
111 1.1 jdolecek /* Start of remappable register window. */
112 1.1 jdolecek #define SK_WIN_BASE 0x0080
113 1.1 jdolecek
114 1.1 jdolecek /* Size of a window */
115 1.1 jdolecek #define SK_WIN_LEN 0x80
116 1.1 jdolecek
117 1.1 jdolecek #define SK_WIN_MASK 0x3F80
118 1.1 jdolecek #define SK_REG_MASK 0x7F
119 1.1 jdolecek
120 1.1 jdolecek /* Compute the window of a given register (for the RAP register) */
121 1.1 jdolecek #define SK_WIN(reg) (((reg) & SK_WIN_MASK) / SK_WIN_LEN)
122 1.1 jdolecek
123 1.1 jdolecek /* Compute the relative offset of a register within the window */
124 1.1 jdolecek #define SK_REG(reg) ((reg) & SK_REG_MASK)
125 1.1 jdolecek
126 1.1 jdolecek #define SK_PORT_A 0
127 1.1 jdolecek #define SK_PORT_B 1
128 1.1 jdolecek
129 1.1 jdolecek /*
130 1.1 jdolecek * Compute offset of port-specific register. Since there are two
131 1.1 jdolecek * ports, there are two of some GEnesis modules (e.g. two sets of
132 1.1 jdolecek * DMA queues, two sets of FIFO control registers, etc...). Normally,
133 1.1 jdolecek * the block for port 0 is at offset 0x0 and the block for port 1 is
134 1.1 jdolecek * at offset 0x80 (i.e. the next page over). However for the transmit
135 1.1 jdolecek * BMUs and RAMbuffers, there are two blocks for each port: one for
136 1.1 jdolecek * the sync transmit queue and one for the async queue (which we don't
137 1.1 jdolecek * use). However instead of ordering them like this:
138 1.1 jdolecek * TX sync 1 / TX sync 2 / TX async 1 / TX async 2
139 1.1 jdolecek * SysKonnect has instead ordered them like this:
140 1.1 jdolecek * TX sync 1 / TX async 1 / TX sync 2 / TX async 2
141 1.1 jdolecek * This means that when referencing the TX BMU and RAMbuffer registers,
142 1.1 jdolecek * we have to double the block offset (0x80 * 2) in order to reach the
143 1.1 jdolecek * second queue. This prevents us from using the same formula
144 1.1 jdolecek * (sk_port * 0x80) to compute the offsets for all of the port-specific
145 1.1 jdolecek * blocks: we need an extra offset for the BMU and RAMbuffer registers.
146 1.1 jdolecek * The simplest thing is to provide an extra argument to these macros:
147 1.1 jdolecek * the 'skip' parameter. The 'skip' value is the number of extra pages
148 1.1 jdolecek * for skip when computing the port0/port1 offsets. For most registers,
149 1.1 jdolecek * the skip value is 0; for the BMU and RAMbuffer registers, it's 1.
150 1.1 jdolecek */
151 1.1 jdolecek #define SK_IF_READ_4(sc_if, skip, reg) \
152 1.1 jdolecek sk_win_read_4(sc_if->sk_softc, reg + \
153 1.1 jdolecek ((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN))
154 1.1 jdolecek #define SK_IF_READ_2(sc_if, skip, reg) \
155 1.1 jdolecek sk_win_read_2(sc_if->sk_softc, reg + \
156 1.1 jdolecek ((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN))
157 1.1 jdolecek #define SK_IF_READ_1(sc_if, skip, reg) \
158 1.1 jdolecek sk_win_read_1(sc_if->sk_softc, reg + \
159 1.1 jdolecek ((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN))
160 1.1 jdolecek
161 1.1 jdolecek #define SK_IF_WRITE_4(sc_if, skip, reg, val) \
162 1.1 jdolecek sk_win_write_4(sc_if->sk_softc, \
163 1.1 jdolecek reg + ((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN), val)
164 1.1 jdolecek #define SK_IF_WRITE_2(sc_if, skip, reg, val) \
165 1.1 jdolecek sk_win_write_2(sc_if->sk_softc, \
166 1.1 jdolecek reg + ((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN), val)
167 1.1 jdolecek #define SK_IF_WRITE_1(sc_if, skip, reg, val) \
168 1.1 jdolecek sk_win_write_1(sc_if->sk_softc, \
169 1.1 jdolecek reg + ((sc_if->sk_port * (skip + 1)) * SK_WIN_LEN), val)
170 1.1 jdolecek
171 1.1 jdolecek /* Block 0 registers, permanently mapped at iobase. */
172 1.1 jdolecek #define SK_RAP 0x0000
173 1.1 jdolecek #define SK_CSR 0x0004
174 1.1 jdolecek #define SK_LED 0x0006
175 1.9 msaitoh /* XXX 0x0007 B0_POWER_CTRL */
176 1.1 jdolecek #define SK_ISR 0x0008 /* interrupt source */
177 1.1 jdolecek #define SK_IMR 0x000C /* interrupt mask */
178 1.1 jdolecek #define SK_IESR 0x0010 /* interrupt hardware error source */
179 1.1 jdolecek #define SK_IEMR 0x0014 /* interrupt hardware error mask */
180 1.1 jdolecek #define SK_ISSR 0x0018 /* special interrupt source */
181 1.8 riz #define SK_Y2_ISSR2 0x001C
182 1.8 riz #define SK_Y2_ISSR3 0x0020
183 1.8 riz #define SK_Y2_EISR 0x0024
184 1.8 riz #define SK_Y2_LISR 0x0028
185 1.8 riz #define SK_Y2_ICR 0x002C
186 1.1 jdolecek #define SK_XM_IMR0 0x0020
187 1.1 jdolecek #define SK_XM_ISR0 0x0028
188 1.1 jdolecek #define SK_XM_PHYADDR0 0x0030
189 1.1 jdolecek #define SK_XM_PHYDATA0 0x0034
190 1.1 jdolecek #define SK_XM_IMR1 0x0040
191 1.1 jdolecek #define SK_XM_ISR1 0x0048
192 1.1 jdolecek #define SK_XM_PHYADDR1 0x0050
193 1.1 jdolecek #define SK_XM_PHYDATA1 0x0054
194 1.1 jdolecek #define SK_BMU_RX_CSR0 0x0060
195 1.1 jdolecek #define SK_BMU_RX_CSR1 0x0064
196 1.1 jdolecek #define SK_BMU_TXS_CSR0 0x0068
197 1.1 jdolecek #define SK_BMU_TXA_CSR0 0x006C
198 1.1 jdolecek #define SK_BMU_TXS_CSR1 0x0070
199 1.1 jdolecek #define SK_BMU_TXA_CSR1 0x0074
200 1.1 jdolecek
201 1.1 jdolecek /* SK_CSR register */
202 1.1 jdolecek #define SK_CSR_SW_RESET 0x0001
203 1.1 jdolecek #define SK_CSR_SW_UNRESET 0x0002
204 1.1 jdolecek #define SK_CSR_MASTER_RESET 0x0004
205 1.1 jdolecek #define SK_CSR_MASTER_UNRESET 0x0008
206 1.1 jdolecek #define SK_CSR_MASTER_STOP 0x0010
207 1.1 jdolecek #define SK_CSR_MASTER_DONE 0x0020
208 1.1 jdolecek #define SK_CSR_SW_IRQ_CLEAR 0x0040
209 1.1 jdolecek #define SK_CSR_SW_IRQ_SET 0x0080
210 1.1 jdolecek #define SK_CSR_SLOTSIZE 0x0100 /* 1 == 64 bits, 0 == 32 */
211 1.1 jdolecek #define SK_CSR_BUSCLOCK 0x0200 /* 1 == 33/66 MHz, = 33 */
212 1.8 riz #define SK_CSR_ASF_OFF 0x1000
213 1.8 riz #define SK_CSR_ASF_ON 0x2000
214 1.1 jdolecek
215 1.1 jdolecek /* SK_LED register */
216 1.1 jdolecek #define SK_LED_GREEN_OFF 0x01
217 1.1 jdolecek #define SK_LED_GREEN_ON 0x02
218 1.1 jdolecek
219 1.1 jdolecek /* SK_ISR register */
220 1.1 jdolecek #define SK_ISR_TX2_AS_CHECK 0x00000001
221 1.1 jdolecek #define SK_ISR_TX2_AS_EOF 0x00000002
222 1.1 jdolecek #define SK_ISR_TX2_AS_EOB 0x00000004
223 1.1 jdolecek #define SK_ISR_TX2_S_CHECK 0x00000008
224 1.1 jdolecek #define SK_ISR_TX2_S_EOF 0x00000010
225 1.1 jdolecek #define SK_ISR_TX2_S_EOB 0x00000020
226 1.1 jdolecek #define SK_ISR_TX1_AS_CHECK 0x00000040
227 1.1 jdolecek #define SK_ISR_TX1_AS_EOF 0x00000080
228 1.1 jdolecek #define SK_ISR_TX1_AS_EOB 0x00000100
229 1.1 jdolecek #define SK_ISR_TX1_S_CHECK 0x00000200
230 1.1 jdolecek #define SK_ISR_TX1_S_EOF 0x00000400
231 1.1 jdolecek #define SK_ISR_TX1_S_EOB 0x00000800
232 1.1 jdolecek #define SK_ISR_RX2_CHECK 0x00001000
233 1.1 jdolecek #define SK_ISR_RX2_EOF 0x00002000
234 1.1 jdolecek #define SK_ISR_RX2_EOB 0x00004000
235 1.1 jdolecek #define SK_ISR_RX1_CHECK 0x00008000
236 1.1 jdolecek #define SK_ISR_RX1_EOF 0x00010000
237 1.1 jdolecek #define SK_ISR_RX1_EOB 0x00020000
238 1.1 jdolecek #define SK_ISR_LINK2_OFLOW 0x00040000
239 1.1 jdolecek #define SK_ISR_MAC2 0x00080000
240 1.1 jdolecek #define SK_ISR_LINK1_OFLOW 0x00100000
241 1.1 jdolecek #define SK_ISR_MAC1 0x00200000
242 1.1 jdolecek #define SK_ISR_TIMER 0x00400000
243 1.1 jdolecek #define SK_ISR_EXTERNAL_REG 0x00800000
244 1.1 jdolecek #define SK_ISR_SW 0x01000000
245 1.1 jdolecek #define SK_ISR_I2C_RDY 0x02000000
246 1.1 jdolecek #define SK_ISR_TX2_TIMEO 0x04000000
247 1.1 jdolecek #define SK_ISR_TX1_TIMEO 0x08000000
248 1.1 jdolecek #define SK_ISR_RX2_TIMEO 0x10000000
249 1.1 jdolecek #define SK_ISR_RX1_TIMEO 0x20000000
250 1.1 jdolecek #define SK_ISR_RSVD 0x40000000
251 1.1 jdolecek #define SK_ISR_HWERR 0x80000000
252 1.1 jdolecek
253 1.1 jdolecek /* SK_IMR register */
254 1.1 jdolecek #define SK_IMR_TX2_AS_CHECK 0x00000001
255 1.1 jdolecek #define SK_IMR_TX2_AS_EOF 0x00000002
256 1.1 jdolecek #define SK_IMR_TX2_AS_EOB 0x00000004
257 1.1 jdolecek #define SK_IMR_TX2_S_CHECK 0x00000008
258 1.1 jdolecek #define SK_IMR_TX2_S_EOF 0x00000010
259 1.1 jdolecek #define SK_IMR_TX2_S_EOB 0x00000020
260 1.1 jdolecek #define SK_IMR_TX1_AS_CHECK 0x00000040
261 1.1 jdolecek #define SK_IMR_TX1_AS_EOF 0x00000080
262 1.1 jdolecek #define SK_IMR_TX1_AS_EOB 0x00000100
263 1.1 jdolecek #define SK_IMR_TX1_S_CHECK 0x00000200
264 1.1 jdolecek #define SK_IMR_TX1_S_EOF 0x00000400
265 1.1 jdolecek #define SK_IMR_TX1_S_EOB 0x00000800
266 1.1 jdolecek #define SK_IMR_RX2_CHECK 0x00001000
267 1.1 jdolecek #define SK_IMR_RX2_EOF 0x00002000
268 1.1 jdolecek #define SK_IMR_RX2_EOB 0x00004000
269 1.1 jdolecek #define SK_IMR_RX1_CHECK 0x00008000
270 1.1 jdolecek #define SK_IMR_RX1_EOF 0x00010000
271 1.1 jdolecek #define SK_IMR_RX1_EOB 0x00020000
272 1.1 jdolecek #define SK_IMR_LINK2_OFLOW 0x00040000
273 1.1 jdolecek #define SK_IMR_MAC2 0x00080000
274 1.1 jdolecek #define SK_IMR_LINK1_OFLOW 0x00100000
275 1.1 jdolecek #define SK_IMR_MAC1 0x00200000
276 1.1 jdolecek #define SK_IMR_TIMER 0x00400000
277 1.1 jdolecek #define SK_IMR_EXTERNAL_REG 0x00800000
278 1.1 jdolecek #define SK_IMR_SW 0x01000000
279 1.1 jdolecek #define SK_IMR_I2C_RDY 0x02000000
280 1.1 jdolecek #define SK_IMR_TX2_TIMEO 0x04000000
281 1.1 jdolecek #define SK_IMR_TX1_TIMEO 0x08000000
282 1.1 jdolecek #define SK_IMR_RX2_TIMEO 0x10000000
283 1.1 jdolecek #define SK_IMR_RX1_TIMEO 0x20000000
284 1.1 jdolecek #define SK_IMR_RSVD 0x40000000
285 1.1 jdolecek #define SK_IMR_HWERR 0x80000000
286 1.1 jdolecek
287 1.1 jdolecek #define SK_INTRS1 \
288 1.1 jdolecek (SK_IMR_RX1_EOF|SK_IMR_TX1_S_EOF|SK_IMR_MAC1)
289 1.1 jdolecek
290 1.1 jdolecek #define SK_INTRS2 \
291 1.1 jdolecek (SK_IMR_RX2_EOF|SK_IMR_TX2_S_EOF|SK_IMR_MAC2)
292 1.1 jdolecek
293 1.8 riz #define SK_Y2_IMR_TX1_AS_CHECK 0x00000001
294 1.8 riz #define SK_Y2_IMR_TX1_S_CHECK 0x00000002
295 1.8 riz #define SK_Y2_IMR_RX1_CHECK 0x00000004
296 1.8 riz #define SK_Y2_IMR_MAC1 0x00000008
297 1.8 riz #define SK_Y2_IMR_PHY1 0x00000010
298 1.8 riz #define SK_Y2_IMR_TX2_AS_CHECK 0x00000100
299 1.8 riz #define SK_Y2_IMR_TX2_S_CHECK 0x00000200
300 1.8 riz #define SK_Y2_IMR_RX2_CHECK 0x00000400
301 1.8 riz #define SK_Y2_IMR_MAC2 0x00000800
302 1.8 riz #define SK_Y2_IMR_PHY2 0x00001000
303 1.8 riz #define SK_Y2_IMR_TIMER 0x01000000
304 1.8 riz #define SK_Y2_IMR_SW 0x02000000
305 1.8 riz #define SK_Y2_IMR_ASF 0x20000000
306 1.8 riz #define SK_Y2_IMR_BMU 0x40000000
307 1.8 riz #define SK_Y2_IMR_HWERR 0x80000000
308 1.8 riz
309 1.8 riz #define SK_Y2_INTRS1 \
310 1.8 riz (SK_Y2_IMR_RX1_CHECK|SK_Y2_IMR_TX1_AS_CHECK \
311 1.8 riz |SK_Y2_IMR_MAC1|SK_Y2_IMR_PHY1)
312 1.8 riz
313 1.8 riz #define SK_Y2_INTRS2 \
314 1.8 riz (SK_Y2_IMR_RX2_CHECK|SK_Y2_IMR_TX2_AS_CHECK \
315 1.8 riz |SK_Y2_IMR_MAC2|SK_Y2_IMR_PHY2)
316 1.8 riz
317 1.1 jdolecek /* SK_IESR register */
318 1.1 jdolecek #define SK_IESR_PAR_RX2 0x00000001
319 1.1 jdolecek #define SK_IESR_PAR_RX1 0x00000002
320 1.1 jdolecek #define SK_IESR_PAR_MAC2 0x00000004
321 1.1 jdolecek #define SK_IESR_PAR_MAC1 0x00000008
322 1.1 jdolecek #define SK_IESR_PAR_WR_RAM 0x00000010
323 1.1 jdolecek #define SK_IESR_PAR_RD_RAM 0x00000020
324 1.1 jdolecek #define SK_IESR_NO_TSTAMP_MAC2 0x00000040
325 1.1 jdolecek #define SK_IESR_NO_TSTAMO_MAC1 0x00000080
326 1.1 jdolecek #define SK_IESR_NO_STS_MAC2 0x00000100
327 1.1 jdolecek #define SK_IESR_NO_STS_MAC1 0x00000200
328 1.1 jdolecek #define SK_IESR_IRQ_STS 0x00000400
329 1.1 jdolecek #define SK_IESR_MASTERERR 0x00000800
330 1.1 jdolecek
331 1.1 jdolecek /* SK_IEMR register */
332 1.1 jdolecek #define SK_IEMR_PAR_RX2 0x00000001
333 1.1 jdolecek #define SK_IEMR_PAR_RX1 0x00000002
334 1.1 jdolecek #define SK_IEMR_PAR_MAC2 0x00000004
335 1.1 jdolecek #define SK_IEMR_PAR_MAC1 0x00000008
336 1.1 jdolecek #define SK_IEMR_PAR_WR_RAM 0x00000010
337 1.1 jdolecek #define SK_IEMR_PAR_RD_RAM 0x00000020
338 1.1 jdolecek #define SK_IEMR_NO_TSTAMP_MAC2 0x00000040
339 1.1 jdolecek #define SK_IEMR_NO_TSTAMO_MAC1 0x00000080
340 1.1 jdolecek #define SK_IEMR_NO_STS_MAC2 0x00000100
341 1.1 jdolecek #define SK_IEMR_NO_STS_MAC1 0x00000200
342 1.1 jdolecek #define SK_IEMR_IRQ_STS 0x00000400
343 1.1 jdolecek #define SK_IEMR_MASTERERR 0x00000800
344 1.1 jdolecek
345 1.1 jdolecek /* Block 2 */
346 1.1 jdolecek #define SK_MAC0_0 0x0100
347 1.1 jdolecek #define SK_MAC0_1 0x0104
348 1.1 jdolecek #define SK_MAC1_0 0x0108
349 1.1 jdolecek #define SK_MAC1_1 0x010C
350 1.1 jdolecek #define SK_MAC2_0 0x0110
351 1.1 jdolecek #define SK_MAC2_1 0x0114
352 1.1 jdolecek #define SK_CONNTYPE 0x0118
353 1.1 jdolecek #define SK_PMDTYPE 0x0119
354 1.1 jdolecek #define SK_CONFIG 0x011A
355 1.1 jdolecek #define SK_CHIPVER 0x011B
356 1.1 jdolecek #define SK_EPROM0 0x011C
357 1.9 msaitoh #define SK_EPROM1 0x011D /* yukon/genesis */
358 1.8 riz #define SK_Y2_CLKGATE 0x011D /* yukon 2 */
359 1.9 msaitoh #define SK_EPROM2 0x011E /* yukon/genesis */
360 1.8 riz #define SK_Y2_HWRES 0x011E /* yukon 2 */
361 1.1 jdolecek #define SK_EPROM3 0x011F
362 1.1 jdolecek #define SK_EP_ADDR 0x0120
363 1.1 jdolecek #define SK_EP_DATA 0x0124
364 1.1 jdolecek #define SK_EP_LOADCTL 0x0128
365 1.1 jdolecek #define SK_EP_LOADTST 0x0129
366 1.1 jdolecek #define SK_TIMERINIT 0x0130
367 1.1 jdolecek #define SK_TIMER 0x0134
368 1.1 jdolecek #define SK_TIMERCTL 0x0138
369 1.1 jdolecek #define SK_TIMERTST 0x0139
370 1.1 jdolecek #define SK_IMTIMERINIT 0x0140
371 1.1 jdolecek #define SK_IMTIMER 0x0144
372 1.1 jdolecek #define SK_IMTIMERCTL 0x0148
373 1.1 jdolecek #define SK_IMTIMERTST 0x0149
374 1.1 jdolecek #define SK_IMMR 0x014C
375 1.1 jdolecek #define SK_IHWEMR 0x0150
376 1.1 jdolecek #define SK_TESTCTL1 0x0158
377 1.1 jdolecek #define SK_TESTCTL2 0x0159
378 1.1 jdolecek #define SK_GPIO 0x015C
379 1.1 jdolecek #define SK_I2CHWCTL 0x0160
380 1.1 jdolecek #define SK_I2CHWDATA 0x0164
381 1.1 jdolecek #define SK_I2CHWIRQ 0x0168
382 1.1 jdolecek #define SK_I2CSW 0x016C
383 1.1 jdolecek #define SK_BLNKINIT 0x0170
384 1.1 jdolecek #define SK_BLNKCOUNT 0x0174
385 1.1 jdolecek #define SK_BLNKCTL 0x0178
386 1.1 jdolecek #define SK_BLNKSTS 0x0179
387 1.1 jdolecek #define SK_BLNKTST 0x017A
388 1.1 jdolecek
389 1.9 msaitoh /* Values for SK_CHIPVER */
390 1.3 skd #define SK_GENESIS 0x0A
391 1.3 skd #define SK_YUKON 0xB0
392 1.3 skd #define SK_YUKON_LITE 0xB1
393 1.3 skd #define SK_YUKON_LP 0xB2
394 1.6 riz #define SK_YUKON_XL 0xB3
395 1.6 riz #define SK_YUKON_EC_U 0xB4
396 1.6 riz #define SK_YUKON_EC 0xB6
397 1.6 riz #define SK_YUKON_FE 0xB7
398 1.3 skd #define SK_YUKON_FAMILY(x) ((x) & 0xB0)
399 1.8 riz
400 1.8 riz #define SK_IS_GENESIS(sc) \
401 1.8 riz ((sc)->sk_type == SK_GENESIS)
402 1.8 riz #define SK_IS_YUKON(sc) \
403 1.9 msaitoh ((sc)->sk_type >= SK_YUKON && (sc)->sk_type <= SK_YUKON_LP)
404 1.8 riz #define SK_IS_YUKON2(sc) \
405 1.8 riz ((sc)->sk_type >= SK_YUKON_XL && (sc)->sk_type <= SK_YUKON_FE)
406 1.8 riz
407 1.9 msaitoh /* Known revisions in SK_CONFIG */
408 1.3 skd #define SK_YUKON_LITE_REV_A0 0x0 /* invented, see test in skc_attach */
409 1.3 skd #define SK_YUKON_LITE_REV_A1 0x3
410 1.3 skd #define SK_YUKON_LITE_REV_A3 0x7
411 1.3 skd
412 1.8 riz #define SK_YUKON_XL_REV_A0 0x0
413 1.8 riz #define SK_YUKON_XL_REV_A1 0x1
414 1.8 riz #define SK_YUKON_XL_REV_A2 0x2
415 1.8 riz #define SK_YUKON_XL_REV_A3 0x3
416 1.8 riz
417 1.6 riz #define SK_YUKON_EC_REV_A1 0x0
418 1.6 riz #define SK_YUKON_EC_REV_A2 0x1
419 1.6 riz #define SK_YUKON_EC_REV_A3 0x2
420 1.6 riz
421 1.8 riz #define SK_YUKON_EC_U_REV_A0 0x1
422 1.8 riz #define SK_YUKON_EC_U_REV_A1 0x2
423 1.8 riz
424 1.8 riz #define SK_IMCTL_IRQ_CLEAR 0x01
425 1.8 riz #define SK_IMCTL_STOP 0x02
426 1.8 riz #define SK_IMCTL_START 0x04
427 1.1 jdolecek
428 1.6 riz /* Number of ticks per usec for interrupt moderation */
429 1.9 msaitoh #define SK_IMTIMER_TICKS_GENESIS 53
430 1.9 msaitoh #define SK_IMTIMER_TICKS_YUKON 156
431 1.6 riz #define SK_IMTIMER_TICKS_YUKON_EC 125
432 1.9 msaitoh #define SK_IMTIMER_TICKS_YUKON_FE 100
433 1.9 msaitoh #define SK_IMTIMER_TICKS_YUKON_XL 156
434 1.9 msaitoh #define SK_IM_USECS(x) ((x) * imtimer_ticks)
435 1.6 riz
436 1.6 riz #define SK_IM_MIN 0
437 1.9 msaitoh #define SK_IM_DEFAULT 1000
438 1.6 riz #define SK_IM_MAX 10000
439 1.1 jdolecek /*
440 1.1 jdolecek * The SK_EPROM0 register contains a byte that describes the
441 1.1 jdolecek * amount of SRAM mounted on the NIC. The value also tells if
442 1.1 jdolecek * the chips are 64K or 128K. This affects the RAMbuffer address
443 1.1 jdolecek * offset that we need to use.
444 1.1 jdolecek */
445 1.1 jdolecek #define SK_RAMSIZE_512K_64 0x1
446 1.1 jdolecek #define SK_RAMSIZE_1024K_128 0x2
447 1.1 jdolecek #define SK_RAMSIZE_1024K_64 0x3
448 1.1 jdolecek #define SK_RAMSIZE_2048K_128 0x4
449 1.1 jdolecek
450 1.1 jdolecek #define SK_RBOFF_0 0x0
451 1.1 jdolecek #define SK_RBOFF_80000 0x80000
452 1.1 jdolecek
453 1.1 jdolecek /*
454 1.1 jdolecek * SK_EEPROM1 contains the PHY type, which may be XMAC for
455 1.1 jdolecek * fiber-based cards or BCOM for 1000baseT cards with a Broadcom
456 1.1 jdolecek * PHY.
457 1.1 jdolecek */
458 1.1 jdolecek #define SK_PHYTYPE_XMAC 0 /* integeated XMAC II PHY */
459 1.1 jdolecek #define SK_PHYTYPE_BCOM 1 /* Broadcom BCM5400 */
460 1.1 jdolecek #define SK_PHYTYPE_LONE 2 /* Level One LXT1000 */
461 1.1 jdolecek #define SK_PHYTYPE_NAT 3 /* National DP83891 */
462 1.1 jdolecek #define SK_PHYTYPE_MARV_COPPER 4 /* Marvell 88E1011S */
463 1.1 jdolecek #define SK_PHYTYPE_MARV_FIBER 5 /* Marvell 88E1011S (fiber) */
464 1.1 jdolecek
465 1.1 jdolecek /*
466 1.1 jdolecek * PHY addresses.
467 1.1 jdolecek */
468 1.1 jdolecek #define SK_PHYADDR_XMAC 0x0
469 1.1 jdolecek #define SK_PHYADDR_BCOM 0x1
470 1.1 jdolecek #define SK_PHYADDR_LONE 0x3
471 1.1 jdolecek #define SK_PHYADDR_NAT 0x0
472 1.1 jdolecek #define SK_PHYADDR_MARV 0x0
473 1.1 jdolecek
474 1.1 jdolecek #define SK_CONFIG_SINGLEMAC 0x01
475 1.1 jdolecek #define SK_CONFIG_DIS_DSL_CLK 0x02
476 1.1 jdolecek
477 1.7 riz #define SK_PMD_1000BASETX_ALT 0x31
478 1.9 msaitoh #define SK_PMD_1000BASECX 0x43
479 1.1 jdolecek #define SK_PMD_1000BASELX 0x4C
480 1.1 jdolecek #define SK_PMD_1000BASESX 0x53
481 1.1 jdolecek #define SK_PMD_1000BASETX 0x54
482 1.1 jdolecek
483 1.1 jdolecek /* GPIO bits */
484 1.1 jdolecek #define SK_GPIO_DAT0 0x00000001
485 1.1 jdolecek #define SK_GPIO_DAT1 0x00000002
486 1.1 jdolecek #define SK_GPIO_DAT2 0x00000004
487 1.1 jdolecek #define SK_GPIO_DAT3 0x00000008
488 1.1 jdolecek #define SK_GPIO_DAT4 0x00000010
489 1.1 jdolecek #define SK_GPIO_DAT5 0x00000020
490 1.1 jdolecek #define SK_GPIO_DAT6 0x00000040
491 1.1 jdolecek #define SK_GPIO_DAT7 0x00000080
492 1.1 jdolecek #define SK_GPIO_DAT8 0x00000100
493 1.1 jdolecek #define SK_GPIO_DAT9 0x00000200
494 1.1 jdolecek #define SK_GPIO_DIR0 0x00010000
495 1.1 jdolecek #define SK_GPIO_DIR1 0x00020000
496 1.1 jdolecek #define SK_GPIO_DIR2 0x00040000
497 1.1 jdolecek #define SK_GPIO_DIR3 0x00080000
498 1.1 jdolecek #define SK_GPIO_DIR4 0x00100000
499 1.1 jdolecek #define SK_GPIO_DIR5 0x00200000
500 1.1 jdolecek #define SK_GPIO_DIR6 0x00400000
501 1.1 jdolecek #define SK_GPIO_DIR7 0x00800000
502 1.1 jdolecek #define SK_GPIO_DIR8 0x01000000
503 1.1 jdolecek #define SK_GPIO_DIR9 0x02000000
504 1.1 jdolecek
505 1.9 msaitoh #define SK_Y2_CLKGATE_LINK2_INACTIVE 0x80 /* port 2 inactive */
506 1.9 msaitoh #define SK_Y2_CLKGATE_LINK2_GATE_DIS 0x40 /* disable clock gate, 2 */
507 1.9 msaitoh #define SK_Y2_CLKGATE_LINK2_CORE_DIS 0x20 /* disable core clock, 2 */
508 1.9 msaitoh #define SK_Y2_CLKGATE_LINK2_PCI_DIS 0x10 /* disable pci clock, 2 */
509 1.9 msaitoh #define SK_Y2_CLKGATE_LINK1_INACTIVE 0x08 /* port 1 inactive */
510 1.9 msaitoh #define SK_Y2_CLKGATE_LINK1_GATE_DIS 0x04 /* disable clock gate, 1 */
511 1.9 msaitoh #define SK_Y2_CLKGATE_LINK1_CORE_DIS 0x02 /* disable core clock, 1 */
512 1.9 msaitoh #define SK_Y2_CLKGATE_LINK1_PCI_DIS 0x01 /* disable pci clock, 1 */
513 1.9 msaitoh
514 1.9 msaitoh #define SK_Y2_HWRES_LINK_1 0x01
515 1.9 msaitoh #define SK_Y2_HWRES_LINK_2 0x02
516 1.9 msaitoh #define SK_Y2_HWRES_LINK_MASK (SK_Y2_HWRES_LINK_1 | SK_Y2_HWRES_LINK_2)
517 1.9 msaitoh #define SK_Y2_HWRES_LINK_DUAL (SK_Y2_HWRES_LINK_1 | SK_Y2_HWRES_LINK_2)
518 1.8 riz
519 1.1 jdolecek /* Block 3 Ram interface and MAC arbiter registers */
520 1.1 jdolecek #define SK_RAMADDR 0x0180
521 1.1 jdolecek #define SK_RAMDATA0 0x0184
522 1.1 jdolecek #define SK_RAMDATA1 0x0188
523 1.1 jdolecek #define SK_TO0 0x0190
524 1.1 jdolecek #define SK_TO1 0x0191
525 1.1 jdolecek #define SK_TO2 0x0192
526 1.1 jdolecek #define SK_TO3 0x0193
527 1.1 jdolecek #define SK_TO4 0x0194
528 1.1 jdolecek #define SK_TO5 0x0195
529 1.1 jdolecek #define SK_TO6 0x0196
530 1.1 jdolecek #define SK_TO7 0x0197
531 1.1 jdolecek #define SK_TO8 0x0198
532 1.1 jdolecek #define SK_TO9 0x0199
533 1.1 jdolecek #define SK_TO10 0x019A
534 1.1 jdolecek #define SK_TO11 0x019B
535 1.1 jdolecek #define SK_RITIMEO_TMR 0x019C
536 1.1 jdolecek #define SK_RAMCTL 0x01A0
537 1.1 jdolecek #define SK_RITIMER_TST 0x01A2
538 1.1 jdolecek
539 1.1 jdolecek #define SK_RAMCTL_RESET 0x0001
540 1.1 jdolecek #define SK_RAMCTL_UNRESET 0x0002
541 1.1 jdolecek #define SK_RAMCTL_CLR_IRQ_WPAR 0x0100
542 1.1 jdolecek #define SK_RAMCTL_CLR_IRQ_RPAR 0x0200
543 1.1 jdolecek
544 1.1 jdolecek /* Mac arbiter registers */
545 1.1 jdolecek #define SK_MINIT_RX1 0x01B0
546 1.1 jdolecek #define SK_MINIT_RX2 0x01B1
547 1.1 jdolecek #define SK_MINIT_TX1 0x01B2
548 1.1 jdolecek #define SK_MINIT_TX2 0x01B3
549 1.1 jdolecek #define SK_MTIMEO_RX1 0x01B4
550 1.1 jdolecek #define SK_MTIMEO_RX2 0x01B5
551 1.1 jdolecek #define SK_MTIMEO_TX1 0x01B6
552 1.1 jdolecek #define SK_MTIEMO_TX2 0x01B7
553 1.1 jdolecek #define SK_MACARB_CTL 0x01B8
554 1.1 jdolecek #define SK_MTIMER_TST 0x01BA
555 1.1 jdolecek #define SK_RCINIT_RX1 0x01C0
556 1.1 jdolecek #define SK_RCINIT_RX2 0x01C1
557 1.1 jdolecek #define SK_RCINIT_TX1 0x01C2
558 1.1 jdolecek #define SK_RCINIT_TX2 0x01C3
559 1.1 jdolecek #define SK_RCTIMEO_RX1 0x01C4
560 1.1 jdolecek #define SK_RCTIMEO_RX2 0x01C5
561 1.1 jdolecek #define SK_RCTIMEO_TX1 0x01C6
562 1.1 jdolecek #define SK_RCTIMEO_TX2 0x01C7
563 1.1 jdolecek #define SK_RECOVERY_CTL 0x01C8
564 1.1 jdolecek #define SK_RCTIMER_TST 0x01CA
565 1.1 jdolecek
566 1.1 jdolecek /* Packet arbiter registers */
567 1.1 jdolecek #define SK_RXPA1_TINIT 0x01D0
568 1.1 jdolecek #define SK_RXPA2_TINIT 0x01D4
569 1.1 jdolecek #define SK_TXPA1_TINIT 0x01D8
570 1.1 jdolecek #define SK_TXPA2_TINIT 0x01DC
571 1.1 jdolecek #define SK_RXPA1_TIMEO 0x01E0
572 1.1 jdolecek #define SK_RXPA2_TIMEO 0x01E4
573 1.1 jdolecek #define SK_TXPA1_TIMEO 0x01E8
574 1.1 jdolecek #define SK_TXPA2_TIMEO 0x01EC
575 1.1 jdolecek #define SK_PKTARB_CTL 0x01F0
576 1.1 jdolecek #define SK_PKTATB_TST 0x01F2
577 1.1 jdolecek
578 1.1 jdolecek #define SK_PKTARB_TIMEOUT 0x2000
579 1.1 jdolecek
580 1.1 jdolecek #define SK_PKTARBCTL_RESET 0x0001
581 1.1 jdolecek #define SK_PKTARBCTL_UNRESET 0x0002
582 1.1 jdolecek #define SK_PKTARBCTL_RXTO1_OFF 0x0004
583 1.1 jdolecek #define SK_PKTARBCTL_RXTO1_ON 0x0008
584 1.1 jdolecek #define SK_PKTARBCTL_RXTO2_OFF 0x0010
585 1.1 jdolecek #define SK_PKTARBCTL_RXTO2_ON 0x0020
586 1.1 jdolecek #define SK_PKTARBCTL_TXTO1_OFF 0x0040
587 1.1 jdolecek #define SK_PKTARBCTL_TXTO1_ON 0x0080
588 1.1 jdolecek #define SK_PKTARBCTL_TXTO2_OFF 0x0100
589 1.1 jdolecek #define SK_PKTARBCTL_TXTO2_ON 0x0200
590 1.1 jdolecek #define SK_PKTARBCTL_CLR_IRQ_RXTO1 0x0400
591 1.1 jdolecek #define SK_PKTARBCTL_CLR_IRQ_RXTO2 0x0800
592 1.1 jdolecek #define SK_PKTARBCTL_CLR_IRQ_TXTO1 0x1000
593 1.1 jdolecek #define SK_PKTARBCTL_CLR_IRQ_TXTO2 0x2000
594 1.1 jdolecek
595 1.1 jdolecek #define SK_MINIT_XMAC_B2 54
596 1.1 jdolecek #define SK_MINIT_XMAC_C1 63
597 1.1 jdolecek
598 1.1 jdolecek #define SK_MACARBCTL_RESET 0x0001
599 1.1 jdolecek #define SK_MACARBCTL_UNRESET 0x0002
600 1.1 jdolecek #define SK_MACARBCTL_FASTOE_OFF 0x0004
601 1.1 jdolecek #define SK_MACARBCRL_FASTOE_ON 0x0008
602 1.1 jdolecek
603 1.1 jdolecek #define SK_RCINIT_XMAC_B2 54
604 1.1 jdolecek #define SK_RCINIT_XMAC_C1 0
605 1.1 jdolecek
606 1.1 jdolecek #define SK_RECOVERYCTL_RX1_OFF 0x0001
607 1.1 jdolecek #define SK_RECOVERYCTL_RX1_ON 0x0002
608 1.1 jdolecek #define SK_RECOVERYCTL_RX2_OFF 0x0004
609 1.1 jdolecek #define SK_RECOVERYCTL_RX2_ON 0x0008
610 1.1 jdolecek #define SK_RECOVERYCTL_TX1_OFF 0x0010
611 1.1 jdolecek #define SK_RECOVERYCTL_TX1_ON 0x0020
612 1.1 jdolecek #define SK_RECOVERYCTL_TX2_OFF 0x0040
613 1.1 jdolecek #define SK_RECOVERYCTL_TX2_ON 0x0080
614 1.1 jdolecek
615 1.1 jdolecek #define SK_RECOVERY_XMAC_B2 \
616 1.1 jdolecek (SK_RECOVERYCTL_RX1_ON|SK_RECOVERYCTL_RX2_ON| \
617 1.1 jdolecek SK_RECOVERYCTL_TX1_ON|SK_RECOVERYCTL_TX2_ON)
618 1.1 jdolecek
619 1.1 jdolecek #define SK_RECOVERY_XMAC_C1 \
620 1.1 jdolecek (SK_RECOVERYCTL_RX1_OFF|SK_RECOVERYCTL_RX2_OFF| \
621 1.1 jdolecek SK_RECOVERYCTL_TX1_OFF|SK_RECOVERYCTL_TX2_OFF)
622 1.1 jdolecek
623 1.1 jdolecek /* Block 4 -- TX Arbiter MAC 1 */
624 1.1 jdolecek #define SK_TXAR1_TIMERINIT 0x0200
625 1.1 jdolecek #define SK_TXAR1_TIMERVAL 0x0204
626 1.1 jdolecek #define SK_TXAR1_LIMITINIT 0x0208
627 1.1 jdolecek #define SK_TXAR1_LIMITCNT 0x020C
628 1.1 jdolecek #define SK_TXAR1_COUNTERCTL 0x0210
629 1.1 jdolecek #define SK_TXAR1_COUNTERTST 0x0212
630 1.1 jdolecek #define SK_TXAR1_COUNTERSTS 0x0212
631 1.1 jdolecek
632 1.1 jdolecek /* Block 5 -- TX Arbiter MAC 2 */
633 1.1 jdolecek #define SK_TXAR2_TIMERINIT 0x0280
634 1.1 jdolecek #define SK_TXAR2_TIMERVAL 0x0284
635 1.1 jdolecek #define SK_TXAR2_LIMITINIT 0x0288
636 1.1 jdolecek #define SK_TXAR2_LIMITCNT 0x028C
637 1.1 jdolecek #define SK_TXAR2_COUNTERCTL 0x0290
638 1.1 jdolecek #define SK_TXAR2_COUNTERTST 0x0291
639 1.1 jdolecek #define SK_TXAR2_COUNTERSTS 0x0292
640 1.1 jdolecek
641 1.1 jdolecek #define SK_TXARCTL_OFF 0x01
642 1.1 jdolecek #define SK_TXARCTL_ON 0x02
643 1.1 jdolecek #define SK_TXARCTL_RATECTL_OFF 0x04
644 1.1 jdolecek #define SK_TXARCTL_RATECTL_ON 0x08
645 1.1 jdolecek #define SK_TXARCTL_ALLOC_OFF 0x10
646 1.1 jdolecek #define SK_TXARCTL_ALLOC_ON 0x20
647 1.1 jdolecek #define SK_TXARCTL_FSYNC_OFF 0x40
648 1.1 jdolecek #define SK_TXARCTL_FSYNC_ON 0x80
649 1.1 jdolecek
650 1.1 jdolecek /* Block 6 -- External registers */
651 1.1 jdolecek #define SK_EXTREG_BASE 0x300
652 1.1 jdolecek #define SK_EXTREG_END 0x37C
653 1.1 jdolecek
654 1.1 jdolecek /* Block 7 -- PCI config registers */
655 1.1 jdolecek #define SK_PCI_BASE 0x0380
656 1.1 jdolecek #define SK_PCI_END 0x03FC
657 1.1 jdolecek
658 1.1 jdolecek /* Compute offset of mirrored PCI register */
659 1.1 jdolecek #define SK_PCI_REG(reg) ((reg) + SK_PCI_BASE)
660 1.1 jdolecek
661 1.1 jdolecek /* Block 8 -- RX queue 1 */
662 1.1 jdolecek #define SK_RXQ1_BUFCNT 0x0400
663 1.1 jdolecek #define SK_RXQ1_BUFCTL 0x0402
664 1.1 jdolecek #define SK_RXQ1_NEXTDESC 0x0404
665 1.1 jdolecek #define SK_RXQ1_RXBUF_LO 0x0408
666 1.1 jdolecek #define SK_RXQ1_RXBUF_HI 0x040C
667 1.1 jdolecek #define SK_RXQ1_RXSTAT 0x0410
668 1.1 jdolecek #define SK_RXQ1_TIMESTAMP 0x0414
669 1.1 jdolecek #define SK_RXQ1_CSUM1 0x0418
670 1.1 jdolecek #define SK_RXQ1_CSUM2 0x041A
671 1.1 jdolecek #define SK_RXQ1_CSUM1_START 0x041C
672 1.1 jdolecek #define SK_RXQ1_CSUM2_START 0x041E
673 1.1 jdolecek #define SK_RXQ1_CURADDR_LO 0x0420
674 1.1 jdolecek #define SK_RXQ1_CURADDR_HI 0x0424
675 1.1 jdolecek #define SK_RXQ1_CURCNT_LO 0x0428
676 1.1 jdolecek #define SK_RXQ1_CURCNT_HI 0x042C
677 1.1 jdolecek #define SK_RXQ1_CURBYTES 0x0430
678 1.1 jdolecek #define SK_RXQ1_BMU_CSR 0x0434
679 1.1 jdolecek #define SK_RXQ1_WATERMARK 0x0438
680 1.1 jdolecek #define SK_RXQ1_FLAG 0x043A
681 1.1 jdolecek #define SK_RXQ1_TEST1 0x043C
682 1.1 jdolecek #define SK_RXQ1_TEST2 0x0440
683 1.1 jdolecek #define SK_RXQ1_TEST3 0x0444
684 1.8 riz /* yukon-2 only */
685 1.8 riz #define SK_RXQ1_Y2_WM 0x0440
686 1.8 riz #define SK_RXQ1_Y2_AL 0x0442
687 1.8 riz #define SK_RXQ1_Y2_RSP 0x0444
688 1.8 riz #define SK_RXQ1_Y2_RSL 0x0446
689 1.8 riz #define SK_RXQ1_Y2_RP 0x0448
690 1.8 riz #define SK_RXQ1_Y2_RL 0x044A
691 1.8 riz #define SK_RXQ1_Y2_WP 0x044C
692 1.8 riz #define SK_RXQ1_Y2_WSP 0x044D
693 1.8 riz #define SK_RXQ1_Y2_WL 0x044E
694 1.8 riz #define SK_RXQ1_Y2_WSL 0x044F
695 1.8 riz /* yukon-2 only (prefetch unit) */
696 1.8 riz #define SK_RXQ1_Y2_PREF_CSR 0x0450
697 1.8 riz #define SK_RXQ1_Y2_PREF_LIDX 0x0454
698 1.8 riz #define SK_RXQ1_Y2_PREF_ADDRLO 0x0458
699 1.8 riz #define SK_RXQ1_Y2_PREF_ADDRHI 0x045C
700 1.8 riz #define SK_RXQ1_Y2_PREF_GETIDX 0x0460
701 1.8 riz #define SK_RXQ1_Y2_PREF_PUTIDX 0x0464
702 1.8 riz #define SK_RXQ1_Y2_PREF_FIFOWP 0x0470
703 1.8 riz #define SK_RXQ1_Y2_PREF_FIFORP 0x0474
704 1.8 riz #define SK_RXQ1_Y2_PREF_FIFOWM 0x0478
705 1.8 riz #define SK_RXQ1_Y2_PREF_FIFOLV 0x047C
706 1.1 jdolecek
707 1.1 jdolecek /* Block 9 -- RX queue 2 */
708 1.1 jdolecek #define SK_RXQ2_BUFCNT 0x0480
709 1.1 jdolecek #define SK_RXQ2_BUFCTL 0x0482
710 1.1 jdolecek #define SK_RXQ2_NEXTDESC 0x0484
711 1.1 jdolecek #define SK_RXQ2_RXBUF_LO 0x0488
712 1.1 jdolecek #define SK_RXQ2_RXBUF_HI 0x048C
713 1.1 jdolecek #define SK_RXQ2_RXSTAT 0x0490
714 1.1 jdolecek #define SK_RXQ2_TIMESTAMP 0x0494
715 1.1 jdolecek #define SK_RXQ2_CSUM1 0x0498
716 1.1 jdolecek #define SK_RXQ2_CSUM2 0x049A
717 1.1 jdolecek #define SK_RXQ2_CSUM1_START 0x049C
718 1.1 jdolecek #define SK_RXQ2_CSUM2_START 0x049E
719 1.1 jdolecek #define SK_RXQ2_CURADDR_LO 0x04A0
720 1.1 jdolecek #define SK_RXQ2_CURADDR_HI 0x04A4
721 1.1 jdolecek #define SK_RXQ2_CURCNT_LO 0x04A8
722 1.1 jdolecek #define SK_RXQ2_CURCNT_HI 0x04AC
723 1.1 jdolecek #define SK_RXQ2_CURBYTES 0x04B0
724 1.1 jdolecek #define SK_RXQ2_BMU_CSR 0x04B4
725 1.1 jdolecek #define SK_RXQ2_WATERMARK 0x04B8
726 1.1 jdolecek #define SK_RXQ2_FLAG 0x04BA
727 1.1 jdolecek #define SK_RXQ2_TEST1 0x04BC
728 1.1 jdolecek #define SK_RXQ2_TEST2 0x04C0
729 1.1 jdolecek #define SK_RXQ2_TEST3 0x04C4
730 1.8 riz /* yukon-2 only */
731 1.8 riz #define SK_RXQ2_Y2_WM 0x04C0
732 1.8 riz #define SK_RXQ2_Y2_AL 0x04C2
733 1.8 riz #define SK_RXQ2_Y2_RSP 0x04C4
734 1.8 riz #define SK_RXQ2_Y2_RSL 0x04C6
735 1.8 riz #define SK_RXQ2_Y2_RP 0x04C8
736 1.8 riz #define SK_RXQ2_Y2_RL 0x04CA
737 1.8 riz #define SK_RXQ2_Y2_WP 0x04CC
738 1.8 riz #define SK_RXQ2_Y2_WSP 0x04CD
739 1.8 riz #define SK_RXQ2_Y2_WL 0x04CE
740 1.8 riz #define SK_RXQ2_Y2_WSL 0x04CF
741 1.8 riz /* yukon-2 only (prefetch unit) */
742 1.8 riz #define SK_RXQ2_Y2_PREF_CSR 0x04D0
743 1.8 riz #define SK_RXQ2_Y2_PREF_LIDX 0x04D4
744 1.8 riz #define SK_RXQ2_Y2_PREF_ADDRLO 0x04D8
745 1.8 riz #define SK_RXQ2_Y2_PREF_ADDRHI 0x04DC
746 1.8 riz #define SK_RXQ2_Y2_PREF_GETIDX 0x04E0
747 1.8 riz #define SK_RXQ2_Y2_PREF_PUTIDX 0x04E4
748 1.8 riz #define SK_RXQ2_Y2_PREF_FIFOWP 0x04F0
749 1.8 riz #define SK_RXQ2_Y2_PREF_FIFORP 0x04F4
750 1.8 riz #define SK_RXQ2_Y2_PREF_FIFOWM 0x04F8
751 1.8 riz #define SK_RXQ2_Y2_PREF_FIFOLV 0x04FC
752 1.1 jdolecek
753 1.1 jdolecek #define SK_RXBMU_CLR_IRQ_ERR 0x00000001
754 1.1 jdolecek #define SK_RXBMU_CLR_IRQ_EOF 0x00000002
755 1.1 jdolecek #define SK_RXBMU_CLR_IRQ_EOB 0x00000004
756 1.1 jdolecek #define SK_RXBMU_CLR_IRQ_PAR 0x00000008
757 1.1 jdolecek #define SK_RXBMU_RX_START 0x00000010
758 1.1 jdolecek #define SK_RXBMU_RX_STOP 0x00000020
759 1.1 jdolecek #define SK_RXBMU_POLL_OFF 0x00000040
760 1.1 jdolecek #define SK_RXBMU_POLL_ON 0x00000080
761 1.1 jdolecek #define SK_RXBMU_TRANSFER_SM_RESET 0x00000100
762 1.1 jdolecek #define SK_RXBMU_TRANSFER_SM_UNRESET 0x00000200
763 1.1 jdolecek #define SK_RXBMU_DESCWR_SM_RESET 0x00000400
764 1.1 jdolecek #define SK_RXBMU_DESCWR_SM_UNRESET 0x00000800
765 1.1 jdolecek #define SK_RXBMU_DESCRD_SM_RESET 0x00001000
766 1.1 jdolecek #define SK_RXBMU_DESCRD_SM_UNRESET 0x00002000
767 1.1 jdolecek #define SK_RXBMU_SUPERVISOR_SM_RESET 0x00004000
768 1.1 jdolecek #define SK_RXBMU_SUPERVISOR_SM_UNRESET 0x00008000
769 1.1 jdolecek #define SK_RXBMU_PFI_SM_RESET 0x00010000
770 1.1 jdolecek #define SK_RXBMU_PFI_SM_UNRESET 0x00020000
771 1.1 jdolecek #define SK_RXBMU_FIFO_RESET 0x00040000
772 1.1 jdolecek #define SK_RXBMU_FIFO_UNRESET 0x00080000
773 1.1 jdolecek #define SK_RXBMU_DESC_RESET 0x00100000
774 1.1 jdolecek #define SK_RXBMU_DESC_UNRESET 0x00200000
775 1.1 jdolecek #define SK_RXBMU_SUPERVISOR_IDLE 0x01000000
776 1.1 jdolecek
777 1.1 jdolecek #define SK_RXBMU_ONLINE \
778 1.1 jdolecek (SK_RXBMU_TRANSFER_SM_UNRESET|SK_RXBMU_DESCWR_SM_UNRESET| \
779 1.1 jdolecek SK_RXBMU_DESCRD_SM_UNRESET|SK_RXBMU_SUPERVISOR_SM_UNRESET| \
780 1.1 jdolecek SK_RXBMU_PFI_SM_UNRESET|SK_RXBMU_FIFO_UNRESET| \
781 1.1 jdolecek SK_RXBMU_DESC_UNRESET)
782 1.1 jdolecek
783 1.1 jdolecek #define SK_RXBMU_OFFLINE \
784 1.1 jdolecek (SK_RXBMU_TRANSFER_SM_RESET|SK_RXBMU_DESCWR_SM_RESET| \
785 1.1 jdolecek SK_RXBMU_DESCRD_SM_RESET|SK_RXBMU_SUPERVISOR_SM_RESET| \
786 1.1 jdolecek SK_RXBMU_PFI_SM_RESET|SK_RXBMU_FIFO_RESET| \
787 1.1 jdolecek SK_RXBMU_DESC_RESET)
788 1.1 jdolecek
789 1.1 jdolecek /* Block 12 -- TX sync queue 1 */
790 1.1 jdolecek #define SK_TXQS1_BUFCNT 0x0600
791 1.1 jdolecek #define SK_TXQS1_BUFCTL 0x0602
792 1.1 jdolecek #define SK_TXQS1_NEXTDESC 0x0604
793 1.1 jdolecek #define SK_TXQS1_RXBUF_LO 0x0608
794 1.1 jdolecek #define SK_TXQS1_RXBUF_HI 0x060C
795 1.1 jdolecek #define SK_TXQS1_RXSTAT 0x0610
796 1.1 jdolecek #define SK_TXQS1_CSUM_STARTVAL 0x0614
797 1.1 jdolecek #define SK_TXQS1_CSUM_STARTPOS 0x0618
798 1.1 jdolecek #define SK_TXQS1_CSUM_WRITEPOS 0x061A
799 1.1 jdolecek #define SK_TXQS1_CURADDR_LO 0x0620
800 1.1 jdolecek #define SK_TXQS1_CURADDR_HI 0x0624
801 1.1 jdolecek #define SK_TXQS1_CURCNT_LO 0x0628
802 1.1 jdolecek #define SK_TXQS1_CURCNT_HI 0x062C
803 1.1 jdolecek #define SK_TXQS1_CURBYTES 0x0630
804 1.1 jdolecek #define SK_TXQS1_BMU_CSR 0x0634
805 1.1 jdolecek #define SK_TXQS1_WATERMARK 0x0638
806 1.1 jdolecek #define SK_TXQS1_FLAG 0x063A
807 1.1 jdolecek #define SK_TXQS1_TEST1 0x063C
808 1.1 jdolecek #define SK_TXQS1_TEST2 0x0640
809 1.1 jdolecek #define SK_TXQS1_TEST3 0x0644
810 1.8 riz /* yukon-2 only (prefetch unit) */
811 1.8 riz #define SK_TXQS1_Y2_PREF_CSR 0x0650
812 1.8 riz #define SK_TXQS1_Y2_PREF_LIDX 0x0654
813 1.8 riz #define SK_TXQS1_Y2_PREF_ADDRLO 0x0658
814 1.8 riz #define SK_TXQS1_Y2_PREF_ADDRHI 0x065C
815 1.8 riz #define SK_TXQS1_Y2_PREF_GETIDX 0x0660
816 1.8 riz #define SK_TXQS1_Y2_PREF_PUTIDX 0x0664
817 1.8 riz #define SK_TXQS1_Y2_PREF_FIFOWP 0x0670
818 1.8 riz #define SK_TXQS1_Y2_PREF_FIFORP 0x0674
819 1.8 riz #define SK_TXQS1_Y2_PREF_FIFOWM 0x0678
820 1.8 riz #define SK_TXQS1_Y2_PREF_FIFOLV 0x067C
821 1.1 jdolecek
822 1.1 jdolecek /* Block 13 -- TX async queue 1 */
823 1.1 jdolecek #define SK_TXQA1_BUFCNT 0x0680
824 1.1 jdolecek #define SK_TXQA1_BUFCTL 0x0682
825 1.1 jdolecek #define SK_TXQA1_NEXTDESC 0x0684
826 1.1 jdolecek #define SK_TXQA1_RXBUF_LO 0x0688
827 1.1 jdolecek #define SK_TXQA1_RXBUF_HI 0x068C
828 1.1 jdolecek #define SK_TXQA1_RXSTAT 0x0690
829 1.1 jdolecek #define SK_TXQA1_CSUM_STARTVAL 0x0694
830 1.1 jdolecek #define SK_TXQA1_CSUM_STARTPOS 0x0698
831 1.1 jdolecek #define SK_TXQA1_CSUM_WRITEPOS 0x069A
832 1.1 jdolecek #define SK_TXQA1_CURADDR_LO 0x06A0
833 1.1 jdolecek #define SK_TXQA1_CURADDR_HI 0x06A4
834 1.1 jdolecek #define SK_TXQA1_CURCNT_LO 0x06A8
835 1.1 jdolecek #define SK_TXQA1_CURCNT_HI 0x06AC
836 1.1 jdolecek #define SK_TXQA1_CURBYTES 0x06B0
837 1.1 jdolecek #define SK_TXQA1_BMU_CSR 0x06B4
838 1.1 jdolecek #define SK_TXQA1_WATERMARK 0x06B8
839 1.1 jdolecek #define SK_TXQA1_FLAG 0x06BA
840 1.1 jdolecek #define SK_TXQA1_TEST1 0x06BC
841 1.1 jdolecek #define SK_TXQA1_TEST2 0x06C0
842 1.1 jdolecek #define SK_TXQA1_TEST3 0x06C4
843 1.8 riz /* yukon-2 only */
844 1.8 riz #define SK_TXQA1_Y2_WM 0x06C0
845 1.8 riz #define SK_TXQA1_Y2_AL 0x06C2
846 1.8 riz #define SK_TXQA1_Y2_RSP 0x06C4
847 1.8 riz #define SK_TXQA1_Y2_RSL 0x06C6
848 1.8 riz #define SK_TXQA1_Y2_RP 0x06C8
849 1.8 riz #define SK_TXQA1_Y2_RL 0x06CA
850 1.8 riz #define SK_TXQA1_Y2_WP 0x06CC
851 1.8 riz #define SK_TXQA1_Y2_WSP 0x06CD
852 1.8 riz #define SK_TXQA1_Y2_WL 0x06CE
853 1.8 riz #define SK_TXQA1_Y2_WSL 0x06CF
854 1.8 riz /* yukon-2 only (prefetch unit) */
855 1.8 riz #define SK_TXQA1_Y2_PREF_CSR 0x06D0
856 1.8 riz #define SK_TXQA1_Y2_PREF_LIDX 0x06D4
857 1.8 riz #define SK_TXQA1_Y2_PREF_ADDRLO 0x06D8
858 1.8 riz #define SK_TXQA1_Y2_PREF_ADDRHI 0x06DC
859 1.8 riz #define SK_TXQA1_Y2_PREF_GETIDX 0x06E0
860 1.8 riz #define SK_TXQA1_Y2_PREF_PUTIDX 0x06E4
861 1.8 riz #define SK_TXQA1_Y2_PREF_FIFOWP 0x06F0
862 1.8 riz #define SK_TXQA1_Y2_PREF_FIFORP 0x06F4
863 1.8 riz #define SK_TXQA1_Y2_PREF_FIFOWM 0x06F8
864 1.8 riz #define SK_TXQA1_Y2_PREF_FIFOLV 0x06FC
865 1.1 jdolecek
866 1.1 jdolecek /* Block 14 -- TX sync queue 2 */
867 1.1 jdolecek #define SK_TXQS2_BUFCNT 0x0700
868 1.1 jdolecek #define SK_TXQS2_BUFCTL 0x0702
869 1.1 jdolecek #define SK_TXQS2_NEXTDESC 0x0704
870 1.1 jdolecek #define SK_TXQS2_RXBUF_LO 0x0708
871 1.1 jdolecek #define SK_TXQS2_RXBUF_HI 0x070C
872 1.1 jdolecek #define SK_TXQS2_RXSTAT 0x0710
873 1.1 jdolecek #define SK_TXQS2_CSUM_STARTVAL 0x0714
874 1.1 jdolecek #define SK_TXQS2_CSUM_STARTPOS 0x0718
875 1.1 jdolecek #define SK_TXQS2_CSUM_WRITEPOS 0x071A
876 1.1 jdolecek #define SK_TXQS2_CURADDR_LO 0x0720
877 1.1 jdolecek #define SK_TXQS2_CURADDR_HI 0x0724
878 1.1 jdolecek #define SK_TXQS2_CURCNT_LO 0x0728
879 1.1 jdolecek #define SK_TXQS2_CURCNT_HI 0x072C
880 1.1 jdolecek #define SK_TXQS2_CURBYTES 0x0730
881 1.1 jdolecek #define SK_TXQS2_BMU_CSR 0x0734
882 1.1 jdolecek #define SK_TXQS2_WATERMARK 0x0738
883 1.1 jdolecek #define SK_TXQS2_FLAG 0x073A
884 1.1 jdolecek #define SK_TXQS2_TEST1 0x073C
885 1.1 jdolecek #define SK_TXQS2_TEST2 0x0740
886 1.1 jdolecek #define SK_TXQS2_TEST3 0x0744
887 1.8 riz /* yukon-2 only */
888 1.8 riz #define SK_TXQS2_Y2_WM 0x0740
889 1.8 riz #define SK_TXQS2_Y2_AL 0x0742
890 1.8 riz #define SK_TXQS2_Y2_RSP 0x0744
891 1.8 riz #define SK_TXQS2_Y2_RSL 0x0746
892 1.8 riz #define SK_TXQS2_Y2_RP 0x0748
893 1.8 riz #define SK_TXQS2_Y2_RL 0x074A
894 1.8 riz #define SK_TXQS2_Y2_WP 0x074C
895 1.8 riz #define SK_TXQS2_Y2_WSP 0x074D
896 1.8 riz #define SK_TXQS2_Y2_WL 0x074E
897 1.8 riz #define SK_TXQS2_Y2_WSL 0x074F
898 1.8 riz /* yukon-2 only (prefetch unit) */
899 1.8 riz #define SK_TXQS2_Y2_PREF_CSR 0x0750
900 1.8 riz #define SK_TXQS2_Y2_PREF_LIDX 0x0754
901 1.8 riz #define SK_TXQS2_Y2_PREF_ADDRLO 0x0758
902 1.8 riz #define SK_TXQS2_Y2_PREF_ADDRHI 0x075C
903 1.8 riz #define SK_TXQS2_Y2_PREF_GETIDX 0x0760
904 1.8 riz #define SK_TXQS2_Y2_PREF_PUTIDX 0x0764
905 1.8 riz #define SK_TXQS2_Y2_PREF_FIFOWP 0x0770
906 1.8 riz #define SK_TXQS2_Y2_PREF_FIFORP 0x0774
907 1.8 riz #define SK_TXQS2_Y2_PREF_FIFOWM 0x0778
908 1.8 riz #define SK_TXQS2_Y2_PREF_FIFOLV 0x077C
909 1.1 jdolecek
910 1.1 jdolecek /* Block 15 -- TX async queue 2 */
911 1.1 jdolecek #define SK_TXQA2_BUFCNT 0x0780
912 1.1 jdolecek #define SK_TXQA2_BUFCTL 0x0782
913 1.1 jdolecek #define SK_TXQA2_NEXTDESC 0x0784
914 1.1 jdolecek #define SK_TXQA2_RXBUF_LO 0x0788
915 1.1 jdolecek #define SK_TXQA2_RXBUF_HI 0x078C
916 1.1 jdolecek #define SK_TXQA2_RXSTAT 0x0790
917 1.1 jdolecek #define SK_TXQA2_CSUM_STARTVAL 0x0794
918 1.1 jdolecek #define SK_TXQA2_CSUM_STARTPOS 0x0798
919 1.1 jdolecek #define SK_TXQA2_CSUM_WRITEPOS 0x079A
920 1.1 jdolecek #define SK_TXQA2_CURADDR_LO 0x07A0
921 1.1 jdolecek #define SK_TXQA2_CURADDR_HI 0x07A4
922 1.1 jdolecek #define SK_TXQA2_CURCNT_LO 0x07A8
923 1.1 jdolecek #define SK_TXQA2_CURCNT_HI 0x07AC
924 1.1 jdolecek #define SK_TXQA2_CURBYTES 0x07B0
925 1.1 jdolecek #define SK_TXQA2_BMU_CSR 0x07B4
926 1.1 jdolecek #define SK_TXQA2_WATERMARK 0x07B8
927 1.1 jdolecek #define SK_TXQA2_FLAG 0x07BA
928 1.1 jdolecek #define SK_TXQA2_TEST1 0x07BC
929 1.1 jdolecek #define SK_TXQA2_TEST2 0x07C0
930 1.1 jdolecek #define SK_TXQA2_TEST3 0x07C4
931 1.8 riz /* yukon-2 only */
932 1.8 riz #define SK_TXQA2_Y2_WM 0x07C0
933 1.8 riz #define SK_TXQA2_Y2_AL 0x07C2
934 1.8 riz #define SK_TXQA2_Y2_RSP 0x07C4
935 1.8 riz #define SK_TXQA2_Y2_RSL 0x07C6
936 1.8 riz #define SK_TXQA2_Y2_RP 0x07C8
937 1.8 riz #define SK_TXQA2_Y2_RL 0x07CA
938 1.8 riz #define SK_TXQA2_Y2_WP 0x07CC
939 1.8 riz #define SK_TXQA2_Y2_WSP 0x07CD
940 1.8 riz #define SK_TXQA2_Y2_WL 0x07CE
941 1.8 riz #define SK_TXQA2_Y2_WSL 0x07CF
942 1.8 riz /* yukon-2 only (prefetch unit) */
943 1.8 riz #define SK_TXQA2_Y2_PREF_CSR 0x07D0
944 1.8 riz #define SK_TXQA2_Y2_PREF_LIDX 0x07D4
945 1.8 riz #define SK_TXQA2_Y2_PREF_ADDRLO 0x07D8
946 1.8 riz #define SK_TXQA2_Y2_PREF_ADDRHI 0x07DC
947 1.8 riz #define SK_TXQA2_Y2_PREF_GETIDX 0x07E0
948 1.8 riz #define SK_TXQA2_Y2_PREF_PUTIDX 0x07E4
949 1.8 riz #define SK_TXQA2_Y2_PREF_FIFOWP 0x07F0
950 1.8 riz #define SK_TXQA2_Y2_PREF_FIFORP 0x07F4
951 1.8 riz #define SK_TXQA2_Y2_PREF_FIFOWM 0x07F8
952 1.8 riz #define SK_TXQA2_Y2_PREF_FIFOLV 0x07FC
953 1.1 jdolecek
954 1.1 jdolecek #define SK_TXBMU_CLR_IRQ_ERR 0x00000001
955 1.1 jdolecek #define SK_TXBMU_CLR_IRQ_EOF 0x00000002
956 1.1 jdolecek #define SK_TXBMU_CLR_IRQ_EOB 0x00000004
957 1.1 jdolecek #define SK_TXBMU_TX_START 0x00000010
958 1.1 jdolecek #define SK_TXBMU_TX_STOP 0x00000020
959 1.1 jdolecek #define SK_TXBMU_POLL_OFF 0x00000040
960 1.1 jdolecek #define SK_TXBMU_POLL_ON 0x00000080
961 1.1 jdolecek #define SK_TXBMU_TRANSFER_SM_RESET 0x00000100
962 1.1 jdolecek #define SK_TXBMU_TRANSFER_SM_UNRESET 0x00000200
963 1.1 jdolecek #define SK_TXBMU_DESCWR_SM_RESET 0x00000400
964 1.1 jdolecek #define SK_TXBMU_DESCWR_SM_UNRESET 0x00000800
965 1.1 jdolecek #define SK_TXBMU_DESCRD_SM_RESET 0x00001000
966 1.1 jdolecek #define SK_TXBMU_DESCRD_SM_UNRESET 0x00002000
967 1.1 jdolecek #define SK_TXBMU_SUPERVISOR_SM_RESET 0x00004000
968 1.1 jdolecek #define SK_TXBMU_SUPERVISOR_SM_UNRESET 0x00008000
969 1.1 jdolecek #define SK_TXBMU_PFI_SM_RESET 0x00010000
970 1.1 jdolecek #define SK_TXBMU_PFI_SM_UNRESET 0x00020000
971 1.1 jdolecek #define SK_TXBMU_FIFO_RESET 0x00040000
972 1.1 jdolecek #define SK_TXBMU_FIFO_UNRESET 0x00080000
973 1.1 jdolecek #define SK_TXBMU_DESC_RESET 0x00100000
974 1.1 jdolecek #define SK_TXBMU_DESC_UNRESET 0x00200000
975 1.1 jdolecek #define SK_TXBMU_SUPERVISOR_IDLE 0x01000000
976 1.1 jdolecek
977 1.1 jdolecek #define SK_TXBMU_ONLINE \
978 1.1 jdolecek (SK_TXBMU_TRANSFER_SM_UNRESET|SK_TXBMU_DESCWR_SM_UNRESET| \
979 1.1 jdolecek SK_TXBMU_DESCRD_SM_UNRESET|SK_TXBMU_SUPERVISOR_SM_UNRESET| \
980 1.1 jdolecek SK_TXBMU_PFI_SM_UNRESET|SK_TXBMU_FIFO_UNRESET| \
981 1.9 msaitoh SK_TXBMU_DESC_UNRESET|SK_TXBMU_POLL_ON)
982 1.1 jdolecek
983 1.1 jdolecek #define SK_TXBMU_OFFLINE \
984 1.1 jdolecek (SK_TXBMU_TRANSFER_SM_RESET|SK_TXBMU_DESCWR_SM_RESET| \
985 1.1 jdolecek SK_TXBMU_DESCRD_SM_RESET|SK_TXBMU_SUPERVISOR_SM_RESET| \
986 1.1 jdolecek SK_TXBMU_PFI_SM_RESET|SK_TXBMU_FIFO_RESET| \
987 1.9 msaitoh SK_TXBMU_DESC_RESET|SK_TXBMU_POLL_OFF)
988 1.1 jdolecek
989 1.1 jdolecek /* Block 16 -- Receive RAMbuffer 1 */
990 1.1 jdolecek #define SK_RXRB1_START 0x0800
991 1.1 jdolecek #define SK_RXRB1_END 0x0804
992 1.1 jdolecek #define SK_RXRB1_WR_PTR 0x0808
993 1.1 jdolecek #define SK_RXRB1_RD_PTR 0x080C
994 1.1 jdolecek #define SK_RXRB1_UTHR_PAUSE 0x0810
995 1.1 jdolecek #define SK_RXRB1_LTHR_PAUSE 0x0814
996 1.1 jdolecek #define SK_RXRB1_UTHR_HIPRIO 0x0818
997 1.1 jdolecek #define SK_RXRB1_UTHR_LOPRIO 0x081C
998 1.1 jdolecek #define SK_RXRB1_PKTCNT 0x0820
999 1.1 jdolecek #define SK_RXRB1_LVL 0x0824
1000 1.1 jdolecek #define SK_RXRB1_CTLTST 0x0828
1001 1.1 jdolecek
1002 1.1 jdolecek /* Block 17 -- Receive RAMbuffer 2 */
1003 1.1 jdolecek #define SK_RXRB2_START 0x0880
1004 1.1 jdolecek #define SK_RXRB2_END 0x0884
1005 1.1 jdolecek #define SK_RXRB2_WR_PTR 0x0888
1006 1.1 jdolecek #define SK_RXRB2_RD_PTR 0x088C
1007 1.1 jdolecek #define SK_RXRB2_UTHR_PAUSE 0x0890
1008 1.1 jdolecek #define SK_RXRB2_LTHR_PAUSE 0x0894
1009 1.1 jdolecek #define SK_RXRB2_UTHR_HIPRIO 0x0898
1010 1.1 jdolecek #define SK_RXRB2_UTHR_LOPRIO 0x089C
1011 1.1 jdolecek #define SK_RXRB2_PKTCNT 0x08A0
1012 1.1 jdolecek #define SK_RXRB2_LVL 0x08A4
1013 1.1 jdolecek #define SK_RXRB2_CTLTST 0x08A8
1014 1.1 jdolecek
1015 1.1 jdolecek /* Block 20 -- Sync. Transmit RAMbuffer 1 */
1016 1.1 jdolecek #define SK_TXRBS1_START 0x0A00
1017 1.1 jdolecek #define SK_TXRBS1_END 0x0A04
1018 1.1 jdolecek #define SK_TXRBS1_WR_PTR 0x0A08
1019 1.1 jdolecek #define SK_TXRBS1_RD_PTR 0x0A0C
1020 1.1 jdolecek #define SK_TXRBS1_PKTCNT 0x0A20
1021 1.1 jdolecek #define SK_TXRBS1_LVL 0x0A24
1022 1.1 jdolecek #define SK_TXRBS1_CTLTST 0x0A28
1023 1.1 jdolecek
1024 1.1 jdolecek /* Block 21 -- Async. Transmit RAMbuffer 1 */
1025 1.1 jdolecek #define SK_TXRBA1_START 0x0A80
1026 1.1 jdolecek #define SK_TXRBA1_END 0x0A84
1027 1.1 jdolecek #define SK_TXRBA1_WR_PTR 0x0A88
1028 1.1 jdolecek #define SK_TXRBA1_RD_PTR 0x0A8C
1029 1.1 jdolecek #define SK_TXRBA1_PKTCNT 0x0AA0
1030 1.1 jdolecek #define SK_TXRBA1_LVL 0x0AA4
1031 1.1 jdolecek #define SK_TXRBA1_CTLTST 0x0AA8
1032 1.1 jdolecek
1033 1.1 jdolecek /* Block 22 -- Sync. Transmit RAMbuffer 2 */
1034 1.1 jdolecek #define SK_TXRBS2_START 0x0B00
1035 1.1 jdolecek #define SK_TXRBS2_END 0x0B04
1036 1.1 jdolecek #define SK_TXRBS2_WR_PTR 0x0B08
1037 1.1 jdolecek #define SK_TXRBS2_RD_PTR 0x0B0C
1038 1.1 jdolecek #define SK_TXRBS2_PKTCNT 0x0B20
1039 1.1 jdolecek #define SK_TXRBS2_LVL 0x0B24
1040 1.1 jdolecek #define SK_TXRBS2_CTLTST 0x0B28
1041 1.1 jdolecek
1042 1.1 jdolecek /* Block 23 -- Async. Transmit RAMbuffer 2 */
1043 1.1 jdolecek #define SK_TXRBA2_START 0x0B80
1044 1.1 jdolecek #define SK_TXRBA2_END 0x0B84
1045 1.1 jdolecek #define SK_TXRBA2_WR_PTR 0x0B88
1046 1.1 jdolecek #define SK_TXRBA2_RD_PTR 0x0B8C
1047 1.1 jdolecek #define SK_TXRBA2_PKTCNT 0x0BA0
1048 1.1 jdolecek #define SK_TXRBA2_LVL 0x0BA4
1049 1.1 jdolecek #define SK_TXRBA2_CTLTST 0x0BA8
1050 1.1 jdolecek
1051 1.9 msaitoh #define SK_RBCTL_RESET 0x01
1052 1.9 msaitoh #define SK_RBCTL_UNRESET 0x02
1053 1.9 msaitoh #define SK_RBCTL_OFF 0x04
1054 1.9 msaitoh #define SK_RBCTL_ON 0x08
1055 1.9 msaitoh #define SK_RBCTL_STORENFWD_OFF 0x10
1056 1.9 msaitoh #define SK_RBCTL_STORENFWD_ON 0x20
1057 1.1 jdolecek
1058 1.1 jdolecek /* Block 24 -- RX MAC FIFO 1 regisrers and LINK_SYNC counter */
1059 1.1 jdolecek #define SK_RXF1_END 0x0C00
1060 1.1 jdolecek #define SK_RXF1_WPTR 0x0C04
1061 1.1 jdolecek #define SK_RXF1_RPTR 0x0C0C
1062 1.1 jdolecek #define SK_RXF1_PKTCNT 0x0C10
1063 1.1 jdolecek #define SK_RXF1_LVL 0x0C14
1064 1.1 jdolecek #define SK_RXF1_MACCTL 0x0C18
1065 1.1 jdolecek #define SK_RXF1_CTL 0x0C1C
1066 1.1 jdolecek #define SK_RXLED1_CNTINIT 0x0C20
1067 1.1 jdolecek #define SK_RXLED1_COUNTER 0x0C24
1068 1.1 jdolecek #define SK_RXLED1_CTL 0x0C28
1069 1.1 jdolecek #define SK_RXLED1_TST 0x0C29
1070 1.1 jdolecek #define SK_LINK_SYNC1_CINIT 0x0C30
1071 1.1 jdolecek #define SK_LINK_SYNC1_COUNTER 0x0C34
1072 1.1 jdolecek #define SK_LINK_SYNC1_CTL 0x0C38
1073 1.1 jdolecek #define SK_LINK_SYNC1_TST 0x0C39
1074 1.1 jdolecek #define SK_LINKLED1_CTL 0x0C3C
1075 1.1 jdolecek
1076 1.1 jdolecek #define SK_FIFO_END 0x3F
1077 1.1 jdolecek
1078 1.1 jdolecek /* Receive MAC FIFO 1 (Yukon Only) */
1079 1.1 jdolecek #define SK_RXMF1_END 0x0C40
1080 1.1 jdolecek #define SK_RXMF1_THRESHOLD 0x0C44
1081 1.1 jdolecek #define SK_RXMF1_CTRL_TEST 0x0C48
1082 1.9 msaitoh #define SK_RXMF1_FLUSH_MASK 0x0C4C
1083 1.8 riz #define SK_RXMF1_FLUSH_THRESHOLD 0x0C50
1084 1.1 jdolecek #define SK_RXMF1_WRITE_PTR 0x0C60
1085 1.1 jdolecek #define SK_RXMF1_WRITE_LEVEL 0x0C68
1086 1.1 jdolecek #define SK_RXMF1_READ_PTR 0x0C70
1087 1.1 jdolecek #define SK_RXMF1_READ_LEVEL 0x0C78
1088 1.1 jdolecek
1089 1.9 msaitoh /* Receive MAC FIFO 1 Control/Test */
1090 1.1 jdolecek #define SK_RFCTL_WR_PTR_TST_ON 0x00004000 /* Write pointer test on*/
1091 1.1 jdolecek #define SK_RFCTL_WR_PTR_TST_OFF 0x00002000 /* Write pointer test off */
1092 1.1 jdolecek #define SK_RFCTL_WR_PTR_STEP 0x00001000 /* Write pointer increment */
1093 1.1 jdolecek #define SK_RFCTL_RD_PTR_TST_ON 0x00000400 /* Read pointer test on */
1094 1.1 jdolecek #define SK_RFCTL_RD_PTR_TST_OFF 0x00000200 /* Read pointer test off */
1095 1.1 jdolecek #define SK_RFCTL_RD_PTR_STEP 0x00000100 /* Read pointer increment */
1096 1.8 riz #define SK_RFCTL_FIFO_FLUSH_OFF 0x00000080 /* RX FIFO Flsuh mode off */
1097 1.9 msaitoh #define SK_RFCTL_FIFO_FLUSH_ON 0x00000040 /* RX FIFO Flush mode on */
1098 1.9 msaitoh #define SK_RFCTL_RX_FIFO_OVER 0x00000020 /* Clear IRQ RX FIFO Overrun */
1099 1.1 jdolecek #define SK_RFCTL_FRAME_RX_DONE 0x00000010 /* Clear IRQ Frame RX Done */
1100 1.1 jdolecek #define SK_RFCTL_OPERATION_ON 0x00000008 /* Operational mode on */
1101 1.1 jdolecek #define SK_RFCTL_OPERATION_OFF 0x00000004 /* Operational mode off */
1102 1.1 jdolecek #define SK_RFCTL_RESET_CLEAR 0x00000002 /* MAC FIFO Reset Clear */
1103 1.1 jdolecek #define SK_RFCTL_RESET_SET 0x00000001 /* MAC FIFO Reset Set */
1104 1.1 jdolecek
1105 1.8 riz #define SK_RFCTL_FIFO_THRESHOLD 0x0a /* flush threshold (default) */
1106 1.1 jdolecek
1107 1.1 jdolecek /* Block 25 -- RX MAC FIFO 2 regisrers and LINK_SYNC counter */
1108 1.1 jdolecek #define SK_RXF2_END 0x0C80
1109 1.1 jdolecek #define SK_RXF2_WPTR 0x0C84
1110 1.1 jdolecek #define SK_RXF2_RPTR 0x0C8C
1111 1.1 jdolecek #define SK_RXF2_PKTCNT 0x0C90
1112 1.1 jdolecek #define SK_RXF2_LVL 0x0C94
1113 1.1 jdolecek #define SK_RXF2_MACCTL 0x0C98
1114 1.1 jdolecek #define SK_RXF2_CTL 0x0C9C
1115 1.1 jdolecek #define SK_RXLED2_CNTINIT 0x0CA0
1116 1.1 jdolecek #define SK_RXLED2_COUNTER 0x0CA4
1117 1.1 jdolecek #define SK_RXLED2_CTL 0x0CA8
1118 1.1 jdolecek #define SK_RXLED2_TST 0x0CA9
1119 1.1 jdolecek #define SK_LINK_SYNC2_CINIT 0x0CB0
1120 1.1 jdolecek #define SK_LINK_SYNC2_COUNTER 0x0CB4
1121 1.1 jdolecek #define SK_LINK_SYNC2_CTL 0x0CB8
1122 1.1 jdolecek #define SK_LINK_SYNC2_TST 0x0CB9
1123 1.1 jdolecek #define SK_LINKLED2_CTL 0x0CBC
1124 1.1 jdolecek
1125 1.1 jdolecek #define SK_RXMACCTL_CLR_IRQ_NOSTS 0x00000001
1126 1.1 jdolecek #define SK_RXMACCTL_CLR_IRQ_NOTSTAMP 0x00000002
1127 1.1 jdolecek #define SK_RXMACCTL_TSTAMP_OFF 0x00000004
1128 1.1 jdolecek #define SK_RXMACCTL_RSTAMP_ON 0x00000008
1129 1.1 jdolecek #define SK_RXMACCTL_FLUSH_OFF 0x00000010
1130 1.1 jdolecek #define SK_RXMACCTL_FLUSH_ON 0x00000020
1131 1.1 jdolecek #define SK_RXMACCTL_PAUSE_OFF 0x00000040
1132 1.1 jdolecek #define SK_RXMACCTL_PAUSE_ON 0x00000080
1133 1.1 jdolecek #define SK_RXMACCTL_AFULL_OFF 0x00000100
1134 1.1 jdolecek #define SK_RXMACCTL_AFULL_ON 0x00000200
1135 1.1 jdolecek #define SK_RXMACCTL_VALIDTIME_PATCH_OFF 0x00000400
1136 1.1 jdolecek #define SK_RXMACCTL_VALIDTIME_PATCH_ON 0x00000800
1137 1.1 jdolecek #define SK_RXMACCTL_RXRDY_PATCH_OFF 0x00001000
1138 1.1 jdolecek #define SK_RXMACCTL_RXRDY_PATCH_ON 0x00002000
1139 1.1 jdolecek #define SK_RXMACCTL_STS_TIMEO 0x00FF0000
1140 1.1 jdolecek #define SK_RXMACCTL_TSTAMP_TIMEO 0xFF000000
1141 1.1 jdolecek
1142 1.1 jdolecek #define SK_RXLEDCTL_ENABLE 0x0001
1143 1.1 jdolecek #define SK_RXLEDCTL_COUNTER_STOP 0x0002
1144 1.1 jdolecek #define SK_RXLEDCTL_COUNTER_START 0x0004
1145 1.1 jdolecek
1146 1.1 jdolecek #define SK_LINKLED_OFF 0x0001
1147 1.1 jdolecek #define SK_LINKLED_ON 0x0002
1148 1.1 jdolecek #define SK_LINKLED_LINKSYNC_OFF 0x0004
1149 1.1 jdolecek #define SK_LINKLED_LINKSYNC_ON 0x0008
1150 1.1 jdolecek #define SK_LINKLED_BLINK_OFF 0x0010
1151 1.1 jdolecek #define SK_LINKLED_BLINK_ON 0x0020
1152 1.1 jdolecek
1153 1.1 jdolecek /* Block 26 -- TX MAC FIFO 1 regisrers */
1154 1.1 jdolecek #define SK_TXF1_END 0x0D00
1155 1.1 jdolecek #define SK_TXF1_WPTR 0x0D04
1156 1.1 jdolecek #define SK_TXF1_RPTR 0x0D0C
1157 1.1 jdolecek #define SK_TXF1_PKTCNT 0x0D10
1158 1.1 jdolecek #define SK_TXF1_LVL 0x0D14
1159 1.1 jdolecek #define SK_TXF1_MACCTL 0x0D18
1160 1.1 jdolecek #define SK_TXF1_CTL 0x0D1C
1161 1.1 jdolecek #define SK_TXLED1_CNTINIT 0x0D20
1162 1.1 jdolecek #define SK_TXLED1_COUNTER 0x0D24
1163 1.1 jdolecek #define SK_TXLED1_CTL 0x0D28
1164 1.1 jdolecek #define SK_TXLED1_TST 0x0D29
1165 1.1 jdolecek
1166 1.9 msaitoh /* Transmit MAC FIFO 1 (Yukon Only) */
1167 1.1 jdolecek #define SK_TXMF1_END 0x0D40
1168 1.1 jdolecek #define SK_TXMF1_THRESHOLD 0x0D44
1169 1.1 jdolecek #define SK_TXMF1_CTRL_TEST 0x0D48
1170 1.1 jdolecek #define SK_TXMF1_WRITE_PTR 0x0D60
1171 1.1 jdolecek #define SK_TXMF1_WRITE_SHADOW 0x0D64
1172 1.1 jdolecek #define SK_TXMF1_WRITE_LEVEL 0x0D68
1173 1.1 jdolecek #define SK_TXMF1_READ_PTR 0x0D70
1174 1.1 jdolecek #define SK_TXMF1_RESTART_PTR 0x0D74
1175 1.1 jdolecek #define SK_TXMF1_READ_LEVEL 0x0D78
1176 1.1 jdolecek
1177 1.9 msaitoh /* Transmit MAC FIFO Control/Test */
1178 1.1 jdolecek #define SK_TFCTL_WR_PTR_TST_ON 0x00004000 /* Write pointer test on*/
1179 1.1 jdolecek #define SK_TFCTL_WR_PTR_TST_OFF 0x00002000 /* Write pointer test off */
1180 1.1 jdolecek #define SK_TFCTL_WR_PTR_STEP 0x00001000 /* Write pointer increment */
1181 1.1 jdolecek #define SK_TFCTL_RD_PTR_TST_ON 0x00000400 /* Read pointer test on */
1182 1.1 jdolecek #define SK_TFCTL_RD_PTR_TST_OFF 0x00000200 /* Read pointer test off */
1183 1.1 jdolecek #define SK_TFCTL_RD_PTR_STEP 0x00000100 /* Read pointer increment */
1184 1.1 jdolecek #define SK_TFCTL_TX_FIFO_UNDER 0x00000040 /* Clear IRQ TX FIFO Under */
1185 1.1 jdolecek #define SK_TFCTL_FRAME_TX_DONE 0x00000020 /* Clear IRQ Frame TX Done */
1186 1.1 jdolecek #define SK_TFCTL_IRQ_PARITY_ER 0x00000010 /* Clear IRQ Parity Error */
1187 1.1 jdolecek #define SK_TFCTL_OPERATION_ON 0x00000008 /* Operational mode on */
1188 1.1 jdolecek #define SK_TFCTL_OPERATION_OFF 0x00000004 /* Operational mode off */
1189 1.1 jdolecek #define SK_TFCTL_RESET_CLEAR 0x00000002 /* MAC FIFO Reset Clear */
1190 1.1 jdolecek #define SK_TFCTL_RESET_SET 0x00000001 /* MAC FIFO Reset Set */
1191 1.1 jdolecek
1192 1.1 jdolecek /* Block 27 -- TX MAC FIFO 2 regisrers */
1193 1.1 jdolecek #define SK_TXF2_END 0x0D80
1194 1.1 jdolecek #define SK_TXF2_WPTR 0x0D84
1195 1.1 jdolecek #define SK_TXF2_RPTR 0x0D8C
1196 1.1 jdolecek #define SK_TXF2_PKTCNT 0x0D90
1197 1.1 jdolecek #define SK_TXF2_LVL 0x0D94
1198 1.1 jdolecek #define SK_TXF2_MACCTL 0x0D98
1199 1.1 jdolecek #define SK_TXF2_CTL 0x0D9C
1200 1.1 jdolecek #define SK_TXLED2_CNTINIT 0x0DA0
1201 1.1 jdolecek #define SK_TXLED2_COUNTER 0x0DA4
1202 1.1 jdolecek #define SK_TXLED2_CTL 0x0DA8
1203 1.1 jdolecek #define SK_TXLED2_TST 0x0DA9
1204 1.1 jdolecek
1205 1.1 jdolecek #define SK_TXMACCTL_XMAC_RESET 0x00000001
1206 1.1 jdolecek #define SK_TXMACCTL_XMAC_UNRESET 0x00000002
1207 1.1 jdolecek #define SK_TXMACCTL_LOOP_OFF 0x00000004
1208 1.1 jdolecek #define SK_TXMACCTL_LOOP_ON 0x00000008
1209 1.1 jdolecek #define SK_TXMACCTL_FLUSH_OFF 0x00000010
1210 1.1 jdolecek #define SK_TXMACCTL_FLUSH_ON 0x00000020
1211 1.1 jdolecek #define SK_TXMACCTL_WAITEMPTY_OFF 0x00000040
1212 1.1 jdolecek #define SK_TXMACCTL_WAITEMPTY_ON 0x00000080
1213 1.1 jdolecek #define SK_TXMACCTL_AFULL_OFF 0x00000100
1214 1.1 jdolecek #define SK_TXMACCTL_AFULL_ON 0x00000200
1215 1.1 jdolecek #define SK_TXMACCTL_TXRDY_PATCH_OFF 0x00000400
1216 1.1 jdolecek #define SK_TXMACCTL_RXRDY_PATCH_ON 0x00000800
1217 1.1 jdolecek #define SK_TXMACCTL_PKT_RECOVERY_OFF 0x00001000
1218 1.1 jdolecek #define SK_TXMACCTL_PKT_RECOVERY_ON 0x00002000
1219 1.1 jdolecek #define SK_TXMACCTL_CLR_IRQ_PERR 0x00008000
1220 1.1 jdolecek #define SK_TXMACCTL_WAITAFTERFLUSH 0x00010000
1221 1.1 jdolecek
1222 1.1 jdolecek #define SK_TXLEDCTL_ENABLE 0x0001
1223 1.1 jdolecek #define SK_TXLEDCTL_COUNTER_STOP 0x0002
1224 1.1 jdolecek #define SK_TXLEDCTL_COUNTER_START 0x0004
1225 1.1 jdolecek
1226 1.1 jdolecek #define SK_FIFO_RESET 0x00000001
1227 1.1 jdolecek #define SK_FIFO_UNRESET 0x00000002
1228 1.1 jdolecek #define SK_FIFO_OFF 0x00000004
1229 1.1 jdolecek #define SK_FIFO_ON 0x00000008
1230 1.1 jdolecek
1231 1.1 jdolecek /* Block 28 -- Descriptor Poll Timer */
1232 1.1 jdolecek #define SK_DPT_INIT 0x0e00 /* Initial value 24 bits */
1233 1.1 jdolecek #define SK_DPT_TIMER 0x0e04 /* Mul of 78.12MHz clk (24b) */
1234 1.1 jdolecek
1235 1.9 msaitoh #define SK_DPT_TIMER_MAX 0x00ffffffff /* 214.75ms at 78.125MHz */
1236 1.9 msaitoh
1237 1.9 msaitoh #define SK_DPT_TIMER_CTRL 0x0e08 /* Timer Control 8 bits */
1238 1.9 msaitoh #define SK_DPT_TCTL_STOP 0x01 /* Stop Timer */
1239 1.9 msaitoh #define SK_DPT_TCTL_START 0x02 /* Start Timer */
1240 1.1 jdolecek
1241 1.1 jdolecek #define SK_DPT_TIMER_TEST 0x0e0a /* Timer Test 16 bits */
1242 1.1 jdolecek #define SK_DPT_TTEST_STEP 0x0001 /* Timer Decrement */
1243 1.1 jdolecek #define SK_DPT_TTEST_OFF 0x0002 /* Test Mode Off */
1244 1.1 jdolecek #define SK_DPT_TTEST_ON 0x0004 /* Test Mode On */
1245 1.1 jdolecek
1246 1.8 riz #define SK_TSTAMP_COUNT 0x0e14
1247 1.8 riz #define SK_TSTAMP_CTL 0x0e18
1248 1.8 riz
1249 1.8 riz #define SK_TSTAMP_IRQ_CLEAR 0x01
1250 1.8 riz #define SK_TSTAMP_STOP 0x02
1251 1.8 riz #define SK_TSTAMP_START 0x04
1252 1.8 riz
1253 1.8 riz #define SK_Y2_ASF_CSR 0x0e68
1254 1.8 riz
1255 1.8 riz #define SK_Y2_ASF_RESET 0x08
1256 1.8 riz
1257 1.8 riz #define SK_Y2_LEV_ITIMERINIT 0x0eb0
1258 1.8 riz #define SK_Y2_LEV_ITIMERCTL 0x0eb8
1259 1.8 riz #define SK_Y2_TX_ITIMERINIT 0x0ec0
1260 1.8 riz #define SK_Y2_TX_ITIMERCTL 0x0ec8
1261 1.8 riz #define SK_Y2_ISR_ITIMERINIT 0x0ed0
1262 1.8 riz #define SK_Y2_ISR_ITIMERCTL 0x0ed8
1263 1.8 riz
1264 1.8 riz /* Block 29 -- Status BMU (Yukon-2 only) */
1265 1.8 riz #define SK_STAT_BMU_CSR 0x0e80
1266 1.8 riz #define SK_STAT_BMU_LIDX 0x0e84
1267 1.8 riz #define SK_STAT_BMU_ADDRLO 0x0e88
1268 1.8 riz #define SK_STAT_BMU_ADDRHI 0x0e8c
1269 1.8 riz #define SK_STAT_BMU_TXA1_RIDX 0x0e90
1270 1.8 riz #define SK_STAT_BMU_TXS1_RIDX 0x0e92
1271 1.8 riz #define SK_STAT_BMU_TXA2_RIDX 0x0e94
1272 1.8 riz #define SK_STAT_BMU_TXS2_RIDX 0x0e96
1273 1.8 riz #define SK_STAT_BMU_TX_THRESH 0x0e98
1274 1.8 riz #define SK_STAT_BMU_PUTIDX 0x0e9c
1275 1.8 riz #define SK_STAT_BMU_FIFOWP 0x0ea0
1276 1.8 riz #define SK_STAT_BMU_FIFORP 0x0ea4
1277 1.8 riz #define SK_STAT_BMU_FIFORSP 0x0ea6
1278 1.8 riz #define SK_STAT_BMU_FIFOLV 0x0ea8
1279 1.8 riz #define SK_STAT_BMU_FIFOSLV 0x0eaa
1280 1.8 riz #define SK_STAT_BMU_FIFOWM 0x0eac
1281 1.8 riz #define SK_STAT_BMU_FIFOIWM 0x0ead
1282 1.8 riz
1283 1.8 riz #define SK_STAT_BMU_RESET 0x00000001
1284 1.8 riz #define SK_STAT_BMU_UNRESET 0x00000002
1285 1.8 riz #define SK_STAT_BMU_OFF 0x00000004
1286 1.8 riz #define SK_STAT_BMU_ON 0x00000008
1287 1.8 riz #define SK_STAT_BMU_IRQ_CLEAR 0x00000010
1288 1.1 jdolecek
1289 1.1 jdolecek /* Block 30 -- GMAC/GPHY Control Registers (Yukon Only)*/
1290 1.1 jdolecek #define SK_GMAC_CTRL 0x0f00 /* GMAC Control Register */
1291 1.1 jdolecek #define SK_GPHY_CTRL 0x0f04 /* GPHY Control Register */
1292 1.1 jdolecek #define SK_GMAC_ISR 0x0f08 /* GMAC Interrupt Source Register */
1293 1.9 msaitoh #define SK_GMAC_IMR 0x0f0c /* GMAC Interrupt Mask Register */
1294 1.1 jdolecek #define SK_LINK_CTRL 0x0f10 /* Link Control Register (LCR) */
1295 1.1 jdolecek #define SK_WOL_CTRL 0x0f20 /* Wake on LAN Control Register */
1296 1.1 jdolecek #define SK_MAC_ADDR_LOW 0x0f24 /* Mack Address Registers LOW */
1297 1.1 jdolecek #define SK_MAC_ADDR_HIGH 0x0f28 /* Mack Address Registers HIGH */
1298 1.1 jdolecek #define SK_PAT_READ_PTR 0x0f2c /* Pattern Read Pointer Register */
1299 1.1 jdolecek #define SK_PAT_LEN_REG0 0x0f30 /* Pattern Length Register 0 */
1300 1.1 jdolecek #define SK_PAT_LEN0 0x0f30 /* Pattern Length 0 */
1301 1.1 jdolecek #define SK_PAT_LEN1 0x0f31 /* Pattern Length 1 */
1302 1.1 jdolecek #define SK_PAT_LEN2 0x0f32 /* Pattern Length 2 */
1303 1.1 jdolecek #define SK_PAT_LEN3 0x0f33 /* Pattern Length 3 */
1304 1.1 jdolecek #define SK_PAT_LEN_REG1 0x0f34 /* Pattern Length Register 1 */
1305 1.1 jdolecek #define SK_PAT_LEN4 0x0f34 /* Pattern Length 4 */
1306 1.1 jdolecek #define SK_PAT_LEN5 0x0f35 /* Pattern Length 5 */
1307 1.1 jdolecek #define SK_PAT_LEN6 0x0f36 /* Pattern Length 6 */
1308 1.1 jdolecek #define SK_PAT_LEN7 0x0f37 /* Pattern Length 7 */
1309 1.1 jdolecek #define SK_PAT_CTR_REG0 0x0f38 /* Pattern Counter Register 0 */
1310 1.1 jdolecek #define SK_PAT_CTR0 0x0f38 /* Pattern Counter 0 */
1311 1.1 jdolecek #define SK_PAT_CTR1 0x0f39 /* Pattern Counter 1 */
1312 1.1 jdolecek #define SK_PAT_CTR2 0x0f3a /* Pattern Counter 2 */
1313 1.1 jdolecek #define SK_PAT_CTR3 0x0f3b /* Pattern Counter 3 */
1314 1.1 jdolecek #define SK_PAT_CTR_REG1 0x0f3c /* Pattern Counter Register 1 */
1315 1.1 jdolecek #define SK_PAT_CTR4 0x0f3c /* Pattern Counter 4 */
1316 1.1 jdolecek #define SK_PAT_CTR5 0x0f3d /* Pattern Counter 5 */
1317 1.1 jdolecek #define SK_PAT_CTR6 0x0f3e /* Pattern Counter 6 */
1318 1.1 jdolecek #define SK_PAT_CTR7 0x0f3f /* Pattern Counter 7 */
1319 1.1 jdolecek
1320 1.1 jdolecek #define SK_GMAC_LOOP_ON 0x00000020 /* Loopback mode for testing */
1321 1.1 jdolecek #define SK_GMAC_LOOP_OFF 0x00000010 /* purposes */
1322 1.1 jdolecek #define SK_GMAC_PAUSE_ON 0x00000008 /* enable forward of pause */
1323 1.1 jdolecek #define SK_GMAC_PAUSE_OFF 0x00000004 /* signal to GMAC */
1324 1.1 jdolecek #define SK_GMAC_RESET_CLEAR 0x00000002 /* Clear GMAC Reset */
1325 1.1 jdolecek #define SK_GMAC_RESET_SET 0x00000001 /* Set GMAC Reset */
1326 1.1 jdolecek
1327 1.1 jdolecek #define SK_GPHY_SEL_BDT 0x10000000 /* Select Bidirectional xfer */
1328 1.1 jdolecek #define SK_GPHY_INT_POL_HI 0x08000000 /* IRQ Polarity Active */
1329 1.1 jdolecek #define SK_GPHY_75_OHM 0x04000000 /* Use 75 Ohm Termination */
1330 1.1 jdolecek #define SK_GPHY_DIS_FC 0x02000000 /* Disable Auto Fiber/Copper */
1331 1.1 jdolecek #define SK_GPHY_DIS_SLEEP 0x01000000 /* Disable Energy Detect */
1332 1.1 jdolecek #define SK_GPHY_HWCFG_M_3 0x00800000 /* HWCFG_MODE[3] */
1333 1.1 jdolecek #define SK_GPHY_HWCFG_M_2 0x00400000 /* HWCFG_MODE[2] */
1334 1.1 jdolecek #define SK_GPHY_HWCFG_M_1 0x00200000 /* HWCFG_MODE[1] */
1335 1.1 jdolecek #define SK_GPHY_HWCFG_M_0 0x00100000 /* HWCFG_MODE[0] */
1336 1.1 jdolecek #define SK_GPHY_ANEG_0 0x00080000 /* ANEG[0] */
1337 1.1 jdolecek #define SK_GPHY_ENA_XC 0x00040000 /* Enable MDI Crossover */
1338 1.1 jdolecek #define SK_GPHY_DIS_125 0x00020000 /* Disable 125MHz Clock */
1339 1.1 jdolecek #define SK_GPHY_ANEG_3 0x00010000 /* ANEG[3] */
1340 1.1 jdolecek #define SK_GPHY_ANEG_2 0x00008000 /* ANEG[2] */
1341 1.1 jdolecek #define SK_GPHY_ANEG_1 0x00004000 /* ANEG[1] */
1342 1.1 jdolecek #define SK_GPHY_ENA_PAUSE 0x00002000 /* Enable Pause */
1343 1.1 jdolecek #define SK_GPHY_PHYADDR_4 0x00001000 /* Bit 4 of Phy Addr */
1344 1.1 jdolecek #define SK_GPHY_PHYADDR_3 0x00000800 /* Bit 3 of Phy Addr */
1345 1.1 jdolecek #define SK_GPHY_PHYADDR_2 0x00000400 /* Bit 2 of Phy Addr */
1346 1.1 jdolecek #define SK_GPHY_PHYADDR_1 0x00000200 /* Bit 1 of Phy Addr */
1347 1.1 jdolecek #define SK_GPHY_PHYADDR_0 0x00000100 /* Bit 0 of Phy Addr */
1348 1.1 jdolecek #define SK_GPHY_RESET_CLEAR 0x00000002 /* Clear GPHY Reset */
1349 1.1 jdolecek #define SK_GPHY_RESET_SET 0x00000001 /* Set GPHY Reset */
1350 1.1 jdolecek
1351 1.1 jdolecek #define SK_GPHY_COPPER (SK_GPHY_HWCFG_M_0 | SK_GPHY_HWCFG_M_1 | \
1352 1.1 jdolecek SK_GPHY_HWCFG_M_2 | SK_GPHY_HWCFG_M_3 )
1353 1.1 jdolecek #define SK_GPHY_FIBER (SK_GPHY_HWCFG_M_0 | SK_GPHY_HWCFG_M_1 | \
1354 1.1 jdolecek SK_GPHY_HWCFG_M_2 )
1355 1.1 jdolecek #define SK_GPHY_ANEG_ALL (SK_GPHY_ANEG_0 | SK_GPHY_ANEG_1 | \
1356 1.1 jdolecek SK_GPHY_ANEG_2 | SK_GPHY_ANEG_3 )
1357 1.1 jdolecek
1358 1.1 jdolecek #define SK_GMAC_INT_TX_OFLOW 0x20 /* Transmit Counter Overflow */
1359 1.1 jdolecek #define SK_GMAC_INT_RX_OFLOW 0x10 /* Receiver Overflow */
1360 1.1 jdolecek #define SK_GMAC_INT_TX_UNDER 0x08 /* Transmit FIFO Underrun */
1361 1.1 jdolecek #define SK_GMAC_INT_TX_DONE 0x04 /* Transmit Complete */
1362 1.1 jdolecek #define SK_GMAC_INT_RX_OVER 0x02 /* Receive FIFO Overrun */
1363 1.1 jdolecek #define SK_GMAC_INT_RX_DONE 0x01 /* Receive Complete */
1364 1.1 jdolecek
1365 1.1 jdolecek #define SK_LINK_RESET_CLEAR 0x0002 /* Link Reset Clear */
1366 1.1 jdolecek #define SK_LINK_RESET_SET 0x0001 /* Link Reset Set */
1367 1.1 jdolecek
1368 1.1 jdolecek /* Block 31 -- reserved */
1369 1.1 jdolecek
1370 1.1 jdolecek /* Block 32-33 -- Pattern Ram */
1371 1.1 jdolecek #define SK_WOL_PRAM 0x1000
1372 1.1 jdolecek
1373 1.9 msaitoh /* Block 0x22 - 0x37 -- reserved */
1374 1.9 msaitoh
1375 1.9 msaitoh /* Block 0x38 -- Y2 PCI config registers */
1376 1.9 msaitoh #define SK_Y2_PCI_BASE 0x1c00
1377 1.9 msaitoh
1378 1.9 msaitoh /* Compute offset of mirrored PCI register */
1379 1.9 msaitoh #define SK_Y2_PCI_REG(reg) ((reg) + SK_Y2_PCI_BASE)
1380 1.9 msaitoh
1381 1.9 msaitoh /* Block 0x39 - 0x3f -- reserved */
1382 1.1 jdolecek
1383 1.1 jdolecek /* Block 0x40 to 0x4F -- XMAC 1 registers */
1384 1.1 jdolecek #define SK_XMAC1_BASE 0x2000
1385 1.1 jdolecek
1386 1.1 jdolecek /* Block 0x50 to 0x5F -- MARV 1 registers */
1387 1.1 jdolecek #define SK_MARV1_BASE 0x2800
1388 1.1 jdolecek
1389 1.1 jdolecek /* Block 0x60 to 0x6F -- XMAC 2 registers */
1390 1.1 jdolecek #define SK_XMAC2_BASE 0x3000
1391 1.1 jdolecek
1392 1.1 jdolecek /* Block 0x70 to 0x7F -- MARV 2 registers */
1393 1.1 jdolecek #define SK_MARV2_BASE 0x3800
1394 1.1 jdolecek
1395 1.1 jdolecek /* Compute relative offset of an XMAC register in the XMAC window(s). */
1396 1.1 jdolecek #define SK_XMAC_REG(sc, reg) (((reg) * 2) + SK_XMAC1_BASE + \
1397 1.1 jdolecek (((sc)->sk_port) * (SK_XMAC2_BASE - SK_XMAC1_BASE)))
1398 1.1 jdolecek
1399 1.1 jdolecek #if 0
1400 1.1 jdolecek #define SK_XM_READ_4(sc, reg) \
1401 1.1 jdolecek ((sk_win_read_2(sc->sk_softc, \
1402 1.1 jdolecek SK_XMAC_REG(sc, reg)) & 0xFFFF) | \
1403 1.1 jdolecek ((sk_win_read_2(sc->sk_softc, \
1404 1.1 jdolecek SK_XMAC_REG(sc, reg + 2)) & 0xFFFF) << 16))
1405 1.1 jdolecek
1406 1.1 jdolecek #define SK_XM_WRITE_4(sc, reg, val) \
1407 1.1 jdolecek sk_win_write_2(sc->sk_softc, SK_XMAC_REG(sc, reg), \
1408 1.1 jdolecek ((val) & 0xFFFF)); \
1409 1.1 jdolecek sk_win_write_2(sc->sk_softc, SK_XMAC_REG(sc, reg + 2), \
1410 1.1 jdolecek ((val) >> 16) & 0xFFFF)
1411 1.1 jdolecek #else
1412 1.1 jdolecek #define SK_XM_READ_4(sc, reg) \
1413 1.1 jdolecek sk_win_read_4(sc->sk_softc, SK_XMAC_REG(sc, reg))
1414 1.1 jdolecek
1415 1.1 jdolecek #define SK_XM_WRITE_4(sc, reg, val) \
1416 1.1 jdolecek sk_win_write_4(sc->sk_softc, SK_XMAC_REG(sc, reg), (val))
1417 1.1 jdolecek #endif
1418 1.1 jdolecek
1419 1.1 jdolecek #define SK_XM_READ_2(sc, reg) \
1420 1.1 jdolecek sk_win_read_2(sc->sk_softc, SK_XMAC_REG(sc, reg))
1421 1.1 jdolecek
1422 1.1 jdolecek #define SK_XM_WRITE_2(sc, reg, val) \
1423 1.1 jdolecek sk_win_write_2(sc->sk_softc, SK_XMAC_REG(sc, reg), val)
1424 1.1 jdolecek
1425 1.1 jdolecek #define SK_XM_SETBIT_4(sc, reg, x) \
1426 1.1 jdolecek SK_XM_WRITE_4(sc, reg, (SK_XM_READ_4(sc, reg)) | (x))
1427 1.1 jdolecek
1428 1.1 jdolecek #define SK_XM_CLRBIT_4(sc, reg, x) \
1429 1.1 jdolecek SK_XM_WRITE_4(sc, reg, (SK_XM_READ_4(sc, reg)) & ~(x))
1430 1.1 jdolecek
1431 1.1 jdolecek #define SK_XM_SETBIT_2(sc, reg, x) \
1432 1.1 jdolecek SK_XM_WRITE_2(sc, reg, (SK_XM_READ_2(sc, reg)) | (x))
1433 1.1 jdolecek
1434 1.1 jdolecek #define SK_XM_CLRBIT_2(sc, reg, x) \
1435 1.1 jdolecek SK_XM_WRITE_2(sc, reg, (SK_XM_READ_2(sc, reg)) & ~(x))
1436 1.1 jdolecek
1437 1.1 jdolecek /* Compute relative offset of an MARV register in the MARV window(s). */
1438 1.1 jdolecek #define SK_YU_REG(sc, reg) \
1439 1.1 jdolecek ((reg) + SK_MARV1_BASE + \
1440 1.1 jdolecek (((sc)->sk_port) * (SK_MARV2_BASE - SK_MARV1_BASE)))
1441 1.1 jdolecek
1442 1.1 jdolecek #define SK_YU_READ_4(sc, reg) \
1443 1.1 jdolecek sk_win_read_4((sc)->sk_softc, SK_YU_REG((sc), (reg)))
1444 1.1 jdolecek
1445 1.1 jdolecek #define SK_YU_READ_2(sc, reg) \
1446 1.1 jdolecek sk_win_read_2((sc)->sk_softc, SK_YU_REG((sc), (reg)))
1447 1.1 jdolecek
1448 1.1 jdolecek #define SK_YU_WRITE_4(sc, reg, val) \
1449 1.1 jdolecek sk_win_write_4((sc)->sk_softc, SK_YU_REG((sc), (reg)), (val))
1450 1.1 jdolecek
1451 1.1 jdolecek #define SK_YU_WRITE_2(sc, reg, val) \
1452 1.1 jdolecek sk_win_write_2((sc)->sk_softc, SK_YU_REG((sc), (reg)), (val))
1453 1.1 jdolecek
1454 1.1 jdolecek #define SK_YU_SETBIT_4(sc, reg, x) \
1455 1.1 jdolecek SK_YU_WRITE_4(sc, reg, (SK_YU_READ_4(sc, reg)) | (x))
1456 1.1 jdolecek
1457 1.1 jdolecek #define SK_YU_CLRBIT_4(sc, reg, x) \
1458 1.1 jdolecek SK_YU_WRITE_4(sc, reg, (SK_YU_READ_4(sc, reg)) & ~(x))
1459 1.1 jdolecek
1460 1.1 jdolecek #define SK_YU_SETBIT_2(sc, reg, x) \
1461 1.1 jdolecek SK_YU_WRITE_2(sc, reg, (SK_YU_READ_2(sc, reg)) | (x))
1462 1.1 jdolecek
1463 1.1 jdolecek #define SK_YU_CLRBIT_2(sc, reg, x) \
1464 1.1 jdolecek SK_YU_WRITE_2(sc, reg, (SK_YU_READ_2(sc, reg)) & ~(x))
1465 1.1 jdolecek
1466 1.1 jdolecek /*
1467 1.1 jdolecek * The default FIFO threshold on the XMAC II is 4 bytes. On
1468 1.1 jdolecek * dual port NICs, this often leads to transmit underruns, so we
1469 1.1 jdolecek * bump the threshold a little.
1470 1.1 jdolecek */
1471 1.1 jdolecek #define SK_XM_TX_FIFOTHRESH 512
1472 1.1 jdolecek
1473 1.1 jdolecek #define SK_PCI_VENDOR_ID 0x0000
1474 1.1 jdolecek #define SK_PCI_DEVICE_ID 0x0002
1475 1.1 jdolecek #define SK_PCI_COMMAND 0x0004
1476 1.1 jdolecek #define SK_PCI_STATUS 0x0006
1477 1.1 jdolecek #define SK_PCI_REVID 0x0008
1478 1.1 jdolecek #define SK_PCI_CLASSCODE 0x0009
1479 1.1 jdolecek #define SK_PCI_CACHELEN 0x000C
1480 1.1 jdolecek #define SK_PCI_LATENCY_TIMER 0x000D
1481 1.1 jdolecek #define SK_PCI_HEADER_TYPE 0x000E
1482 1.1 jdolecek #define SK_PCI_LOMEM 0x0010
1483 1.1 jdolecek #define SK_PCI_LOIO 0x0014
1484 1.1 jdolecek #define SK_PCI_SUBVEN_ID 0x002C
1485 1.1 jdolecek #define SK_PCI_SYBSYS_ID 0x002E
1486 1.1 jdolecek #define SK_PCI_BIOSROM 0x0030
1487 1.1 jdolecek #define SK_PCI_INTLINE 0x003C
1488 1.1 jdolecek #define SK_PCI_INTPIN 0x003D
1489 1.1 jdolecek #define SK_PCI_MINGNT 0x003E
1490 1.1 jdolecek #define SK_PCI_MINLAT 0x003F
1491 1.1 jdolecek
1492 1.1 jdolecek /* device specific PCI registers */
1493 1.1 jdolecek #define SK_PCI_OURREG1 0x0040
1494 1.1 jdolecek #define SK_PCI_OURREG2 0x0044
1495 1.1 jdolecek #define SK_PCI_CAPID 0x0048 /* 8 bits */
1496 1.1 jdolecek #define SK_PCI_NEXTPTR 0x0049 /* 8 bits */
1497 1.1 jdolecek #define SK_PCI_PWRMGMTCAP 0x004A /* 16 bits */
1498 1.1 jdolecek #define SK_PCI_PWRMGMTCTRL 0x004C /* 16 bits */
1499 1.1 jdolecek #define SK_PCI_PME_EVENT 0x004F
1500 1.1 jdolecek #define SK_PCI_VPD_CAPID 0x0050
1501 1.1 jdolecek #define SK_PCI_VPD_NEXTPTR 0x0051
1502 1.1 jdolecek #define SK_PCI_VPD_ADDR 0x0052
1503 1.1 jdolecek #define SK_PCI_VPD_DATA 0x0054
1504 1.1 jdolecek
1505 1.9 msaitoh #define SK_Y2_REG1_PHY1_COMA 0x10000000
1506 1.9 msaitoh #define SK_Y2_REG1_PHY2_COMA 0x20000000
1507 1.9 msaitoh
1508 1.1 jdolecek #define SK_PSTATE_MASK 0x0003
1509 1.1 jdolecek #define SK_PSTATE_D0 0x0000
1510 1.1 jdolecek #define SK_PSTATE_D1 0x0001
1511 1.1 jdolecek #define SK_PSTATE_D2 0x0002
1512 1.1 jdolecek #define SK_PSTATE_D3 0x0003
1513 1.1 jdolecek #define SK_PME_EN 0x0010
1514 1.1 jdolecek #define SK_PME_STATUS 0x8000
1515 1.1 jdolecek
1516 1.1 jdolecek /*
1517 1.1 jdolecek * VPD flag bit. Set to 0 to initiate a read, will become 1 when
1518 1.1 jdolecek * read is complete. Set to 1 to initiate a write, will become 0
1519 1.1 jdolecek * when write is finished.
1520 1.1 jdolecek */
1521 1.1 jdolecek #define SK_VPD_FLAG 0x8000
1522 1.1 jdolecek
1523 1.1 jdolecek /* VPD structures */
1524 1.1 jdolecek struct vpd_res {
1525 1.1 jdolecek u_int8_t vr_id;
1526 1.1 jdolecek u_int8_t vr_len;
1527 1.1 jdolecek u_int8_t vr_pad;
1528 1.1 jdolecek };
1529 1.1 jdolecek
1530 1.1 jdolecek struct vpd_key {
1531 1.1 jdolecek char vk_key[2];
1532 1.1 jdolecek u_int8_t vk_len;
1533 1.1 jdolecek };
1534 1.1 jdolecek
1535 1.1 jdolecek #define VPD_RES_ID 0x82 /* ID string */
1536 1.1 jdolecek #define VPD_RES_READ 0x90 /* start of read only area */
1537 1.1 jdolecek #define VPD_RES_WRITE 0x81 /* start of read/write area */
1538 1.1 jdolecek #define VPD_RES_END 0x78 /* end tag */
1539 1.1 jdolecek
1540 1.1 jdolecek #define CSR_WRITE_4(sc, reg, val) \
1541 1.1 jdolecek bus_space_write_4((sc)->sk_btag, (sc)->sk_bhandle, (reg), (val))
1542 1.1 jdolecek #define CSR_WRITE_2(sc, reg, val) \
1543 1.1 jdolecek bus_space_write_2((sc)->sk_btag, (sc)->sk_bhandle, (reg), (val))
1544 1.1 jdolecek #define CSR_WRITE_1(sc, reg, val) \
1545 1.1 jdolecek bus_space_write_1((sc)->sk_btag, (sc)->sk_bhandle, (reg), (val))
1546 1.1 jdolecek
1547 1.1 jdolecek #define CSR_READ_4(sc, reg) \
1548 1.1 jdolecek bus_space_read_4((sc)->sk_btag, (sc)->sk_bhandle, (reg))
1549 1.1 jdolecek #define CSR_READ_2(sc, reg) \
1550 1.1 jdolecek bus_space_read_2((sc)->sk_btag, (sc)->sk_bhandle, (reg))
1551 1.1 jdolecek #define CSR_READ_1(sc, reg) \
1552 1.1 jdolecek bus_space_read_1((sc)->sk_btag, (sc)->sk_bhandle, (reg))
1553 1.1 jdolecek
1554 1.1 jdolecek struct sk_type {
1555 1.1 jdolecek u_int16_t sk_vid;
1556 1.1 jdolecek u_int16_t sk_did;
1557 1.4 christos const char *sk_name;
1558 1.1 jdolecek };
1559 1.1 jdolecek
1560 1.9 msaitoh #define SK_ADDR_LO(x) ((u_int64_t) (x) & 0xffffffff)
1561 1.9 msaitoh #define SK_ADDR_HI(x) ((u_int64_t) (x) >> 32)
1562 1.9 msaitoh
1563 1.9 msaitoh #define SK_RING_ALIGN 64
1564 1.9 msaitoh
1565 1.1 jdolecek /* RX queue descriptor data structure */
1566 1.1 jdolecek struct sk_rx_desc {
1567 1.1 jdolecek u_int32_t sk_ctl;
1568 1.1 jdolecek u_int32_t sk_next;
1569 1.1 jdolecek u_int32_t sk_data_lo;
1570 1.1 jdolecek u_int32_t sk_data_hi;
1571 1.1 jdolecek u_int32_t sk_xmac_rxstat;
1572 1.1 jdolecek u_int32_t sk_timestamp;
1573 1.1 jdolecek u_int16_t sk_csum2;
1574 1.1 jdolecek u_int16_t sk_csum1;
1575 1.1 jdolecek u_int16_t sk_csum2_start;
1576 1.1 jdolecek u_int16_t sk_csum1_start;
1577 1.1 jdolecek };
1578 1.1 jdolecek
1579 1.1 jdolecek #define SK_OPCODE_DEFAULT 0x00550000
1580 1.1 jdolecek #define SK_OPCODE_CSUM 0x00560000
1581 1.1 jdolecek
1582 1.1 jdolecek #define SK_RXCTL_LEN 0x0000FFFF
1583 1.1 jdolecek #define SK_RXCTL_OPCODE 0x00FF0000
1584 1.1 jdolecek #define SK_RXCTL_TSTAMP_VALID 0x01000000
1585 1.1 jdolecek #define SK_RXCTL_STATUS_VALID 0x02000000
1586 1.1 jdolecek #define SK_RXCTL_DEV0 0x04000000
1587 1.1 jdolecek #define SK_RXCTL_EOF_INTR 0x08000000
1588 1.1 jdolecek #define SK_RXCTL_EOB_INTR 0x10000000
1589 1.1 jdolecek #define SK_RXCTL_LASTFRAG 0x20000000
1590 1.1 jdolecek #define SK_RXCTL_FIRSTFRAG 0x40000000
1591 1.1 jdolecek #define SK_RXCTL_OWN 0x80000000
1592 1.1 jdolecek
1593 1.1 jdolecek #define SK_RXSTAT \
1594 1.1 jdolecek (SK_OPCODE_DEFAULT|SK_RXCTL_EOF_INTR|SK_RXCTL_LASTFRAG| \
1595 1.1 jdolecek SK_RXCTL_FIRSTFRAG|SK_RXCTL_OWN)
1596 1.1 jdolecek
1597 1.1 jdolecek struct sk_tx_desc {
1598 1.1 jdolecek u_int32_t sk_ctl;
1599 1.1 jdolecek u_int32_t sk_next;
1600 1.1 jdolecek u_int32_t sk_data_lo;
1601 1.1 jdolecek u_int32_t sk_data_hi;
1602 1.1 jdolecek u_int32_t sk_xmac_txstat;
1603 1.1 jdolecek u_int16_t sk_rsvd0;
1604 1.1 jdolecek u_int16_t sk_csum_startval;
1605 1.1 jdolecek u_int16_t sk_csum_startpos;
1606 1.1 jdolecek u_int16_t sk_csum_writepos;
1607 1.1 jdolecek u_int32_t sk_rsvd1;
1608 1.1 jdolecek };
1609 1.1 jdolecek
1610 1.1 jdolecek #define SK_TXCTL_LEN 0x0000FFFF
1611 1.1 jdolecek #define SK_TXCTL_OPCODE 0x00FF0000
1612 1.1 jdolecek #define SK_TXCTL_SW 0x01000000
1613 1.1 jdolecek #define SK_TXCTL_NOCRC 0x02000000
1614 1.1 jdolecek #define SK_TXCTL_STORENFWD 0x04000000
1615 1.1 jdolecek #define SK_TXCTL_EOF_INTR 0x08000000
1616 1.1 jdolecek #define SK_TXCTL_EOB_INTR 0x10000000
1617 1.1 jdolecek #define SK_TXCTL_LASTFRAG 0x20000000
1618 1.1 jdolecek #define SK_TXCTL_FIRSTFRAG 0x40000000
1619 1.1 jdolecek #define SK_TXCTL_OWN 0x80000000
1620 1.1 jdolecek
1621 1.1 jdolecek #define SK_TXSTAT \
1622 1.1 jdolecek (SK_OPCODE_DEFAULT|SK_TXCTL_EOF_INTR|SK_TXCTL_LASTFRAG|SK_TXCTL_OWN)
1623 1.1 jdolecek
1624 1.9 msaitoh #define SK_RXBYTES(x) ((x) & 0x0000FFFF);
1625 1.1 jdolecek #define SK_TXBYTES SK_RXBYTES
1626 1.1 jdolecek
1627 1.1 jdolecek #define SK_TX_RING_CNT 512
1628 1.1 jdolecek #define SK_RX_RING_CNT 256
1629 1.1 jdolecek
1630 1.8 riz struct msk_rx_desc {
1631 1.8 riz u_int32_t sk_addr;
1632 1.8 riz u_int16_t sk_len;
1633 1.8 riz u_int8_t sk_ctl;
1634 1.8 riz u_int8_t sk_opcode;
1635 1.8 riz } __packed;
1636 1.8 riz
1637 1.8 riz #define SK_Y2_RXOPC_BUFFER 0x40
1638 1.8 riz #define SK_Y2_RXOPC_PACKET 0x41
1639 1.8 riz #define SK_Y2_RXOPC_OWN 0x80
1640 1.8 riz
1641 1.8 riz struct msk_tx_desc {
1642 1.8 riz u_int32_t sk_addr;
1643 1.8 riz u_int16_t sk_len;
1644 1.8 riz u_int8_t sk_ctl;
1645 1.8 riz u_int8_t sk_opcode;
1646 1.8 riz } __packed;
1647 1.8 riz
1648 1.8 riz #define SK_Y2_TXCTL_LASTFRAG 0x80
1649 1.8 riz
1650 1.8 riz #define SK_Y2_TXOPC_BUFFER 0x40
1651 1.8 riz #define SK_Y2_TXOPC_PACKET 0x41
1652 1.8 riz #define SK_Y2_TXOPC_OWN 0x80
1653 1.8 riz
1654 1.8 riz struct msk_status_desc {
1655 1.8 riz u_int32_t sk_status;
1656 1.8 riz u_int16_t sk_len;
1657 1.8 riz u_int8_t sk_link;
1658 1.8 riz u_int8_t sk_opcode;
1659 1.8 riz } __packed;
1660 1.8 riz
1661 1.8 riz #define SK_Y2_STOPC_RXSTAT 0x60
1662 1.8 riz #define SK_Y2_STOPC_TXSTAT 0x68
1663 1.8 riz #define SK_Y2_STOPC_OWN 0x80
1664 1.8 riz
1665 1.9 msaitoh #define SK_Y2_ST_TXA1_MSKL 0x00000fff
1666 1.9 msaitoh #define SK_Y2_ST_TXA1_SHIFT 0
1667 1.9 msaitoh
1668 1.9 msaitoh #define SK_Y2_ST_TXA2_MSKL 0xff000000
1669 1.9 msaitoh #define SK_Y2_ST_TXA2_SHIFTL 24
1670 1.9 msaitoh #define SK_Y2_ST_TXA2_MSKH 0x000f
1671 1.9 msaitoh #define SK_Y2_ST_TXA2_SHIFTH 8
1672 1.9 msaitoh
1673 1.8 riz #define MSK_TX_RING_CNT 512
1674 1.8 riz #define MSK_RX_RING_CNT 512
1675 1.8 riz #define MSK_STATUS_RING_CNT 2048
1676 1.8 riz
1677 1.1 jdolecek /*
1678 1.1 jdolecek * Jumbo buffer stuff. Note that we must allocate more jumbo
1679 1.1 jdolecek * buffers than there are descriptors in the receive ring. This
1680 1.1 jdolecek * is because we don't know how long it will take for a packet
1681 1.1 jdolecek * to be released after we hand it off to the upper protocol
1682 1.1 jdolecek * layers. To be safe, we allocate 1.5 times the number of
1683 1.1 jdolecek * receive descriptors.
1684 1.1 jdolecek */
1685 1.1 jdolecek #define SK_JUMBO_FRAMELEN 9018
1686 1.1 jdolecek #define SK_JUMBO_MTU (SK_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
1687 1.8 riz #define SK_MIN_FRAMELEN (ETHER_MIN_LEN - ETHER_CRC_LEN)
1688 1.1 jdolecek #define SK_JSLOTS 384
1689 1.1 jdolecek
1690 1.1 jdolecek #define SK_JRAWLEN (SK_JUMBO_FRAMELEN + ETHER_ALIGN)
1691 1.1 jdolecek #define SK_JLEN SK_JRAWLEN
1692 1.1 jdolecek #define SK_MCLBYTES SK_JLEN
1693 1.1 jdolecek #define SK_JPAGESZ PAGE_SIZE
1694 1.1 jdolecek #define SK_RESID (SK_JPAGESZ - (SK_JLEN * SK_JSLOTS) % SK_JPAGESZ)
1695 1.1 jdolecek #define SK_JMEM ((SK_JLEN * SK_JSLOTS) + SK_RESID)
1696 1.1 jdolecek
1697 1.8 riz #define MSK_JSLOTS ((MSK_RX_RING_CNT / 2) * 3)
1698 1.8 riz
1699 1.8 riz #define MSK_RESID (SK_JPAGESZ - (SK_JLEN * MSK_JSLOTS) % SK_JPAGESZ)
1700 1.8 riz #define MSK_JMEM ((SK_JLEN * MSK_JSLOTS) + MSK_RESID)
1701 1.8 riz
1702 1.1 jdolecek #define SK_MAXUNIT 256
1703 1.1 jdolecek #define SK_TIMEOUT 1000
1704 1.1 jdolecek #define ETHER_ALIGN 2
1705 1.1 jdolecek
1706 1.1 jdolecek /* YUKON registers */
1707 1.1 jdolecek
1708 1.1 jdolecek /* General Purpose Status Register (GPSR) */
1709 1.1 jdolecek #define YUKON_GPSR 0x0000
1710 1.1 jdolecek
1711 1.1 jdolecek #define YU_GPSR_SPEED 0x8000 /* speed 0 - 10Mbps, 1 - 100Mbps */
1712 1.1 jdolecek #define YU_GPSR_DUPLEX 0x4000 /* 0 - half duplex, 1 - full duplex */
1713 1.9 msaitoh #define YU_GPSR_FCTL_TX 0x2000 /* Tx flow control, 1 - disabled */
1714 1.1 jdolecek #define YU_GPSR_LINK 0x1000 /* link status (down/up) */
1715 1.1 jdolecek #define YU_GPSR_PAUSE 0x0800 /* flow control enable/disable */
1716 1.1 jdolecek #define YU_GPSR_TX_IN_PROG 0x0400 /* transmit in progress */
1717 1.1 jdolecek #define YU_GPSR_EXCESS_COL 0x0200 /* excessive collisions occurred */
1718 1.1 jdolecek #define YU_GPSR_LATE_COL 0x0100 /* late collision occurred */
1719 1.1 jdolecek #define YU_GPSR_MII_PHY_STC 0x0020 /* MII PHY status change */
1720 1.1 jdolecek #define YU_GPSR_GIG_SPEED 0x0010 /* Gigabit Speed (0 - use speed bit) */
1721 1.1 jdolecek #define YU_GPSR_PARTITION 0x0008 /* partition mode */
1722 1.9 msaitoh #define YU_GPSR_FCTL_RX 0x0004 /* Rx flow control, 1 - disabled */
1723 1.9 msaitoh #define YU_GPSR_PROMS_EN 0x0002 /* promiscuous mode, 1 - enabled */
1724 1.1 jdolecek
1725 1.1 jdolecek /* General Purpose Control Register (GPCR) */
1726 1.1 jdolecek #define YUKON_GPCR 0x0004
1727 1.1 jdolecek
1728 1.9 msaitoh #define YU_GPCR_FCTL_TX_DIS 0x2000 /* Disable Tx flow control 802.3x */
1729 1.1 jdolecek #define YU_GPCR_TXEN 0x1000 /* Transmit Enable */
1730 1.1 jdolecek #define YU_GPCR_RXEN 0x0800 /* Receive Enable */
1731 1.9 msaitoh #define YU_GPCR_BURSTEN 0x0400 /* Burst Mode Enable */
1732 1.9 msaitoh #define YU_GPCR_LPBK 0x0200 /* MAC Loopback Enable */
1733 1.1 jdolecek #define YU_GPCR_PAR 0x0100 /* Partition Enable */
1734 1.9 msaitoh #define YU_GPCR_GIG 0x0080 /* Gigabit Speed 1000Mbps */
1735 1.1 jdolecek #define YU_GPCR_FLP 0x0040 /* Force Link Pass */
1736 1.1 jdolecek #define YU_GPCR_DUPLEX 0x0020 /* Duplex Enable */
1737 1.9 msaitoh #define YU_GPCR_FCTL_RX_DIS 0x0010 /* Disable Rx flow control 802.3x */
1738 1.9 msaitoh #define YU_GPCR_SPEED 0x0008 /* Port Speed 100Mbps */
1739 1.9 msaitoh #define YU_GPCR_DPLX_DIS 0x0004 /* Disable Auto-Update for duplex */
1740 1.9 msaitoh #define YU_GPCR_FCTL_DIS 0x0002 /* Disable Auto-Update for 802.3x */
1741 1.9 msaitoh #define YU_GPCR_SPEED_DIS 0x0001 /* Disable Auto-Update for speed */
1742 1.1 jdolecek
1743 1.1 jdolecek /* Transmit Control Register (TCR) */
1744 1.1 jdolecek #define YUKON_TCR 0x0008
1745 1.1 jdolecek
1746 1.1 jdolecek #define YU_TCR_FJ 0x8000 /* force jam / flow control */
1747 1.1 jdolecek #define YU_TCR_CRCD 0x4000 /* insert CRC (0 - enable) */
1748 1.1 jdolecek #define YU_TCR_PADD 0x2000 /* pad packets to 64b (0 - enable) */
1749 1.1 jdolecek #define YU_TCR_COLTH 0x1c00 /* collision threshold */
1750 1.1 jdolecek
1751 1.1 jdolecek /* Receive Control Register (RCR) */
1752 1.1 jdolecek #define YUKON_RCR 0x000c
1753 1.1 jdolecek
1754 1.1 jdolecek #define YU_RCR_UFLEN 0x8000 /* unicast filter enable */
1755 1.1 jdolecek #define YU_RCR_MUFLEN 0x4000 /* multicast filter enable */
1756 1.1 jdolecek #define YU_RCR_CRCR 0x2000 /* remove CRC */
1757 1.1 jdolecek #define YU_RCR_PASSFC 0x1000 /* pass flow control packets */
1758 1.1 jdolecek
1759 1.1 jdolecek /* Transmit Flow Control Register (TFCR) */
1760 1.1 jdolecek #define YUKON_TFCR 0x0010 /* Pause Time */
1761 1.1 jdolecek
1762 1.1 jdolecek /* Transmit Parameter Register (TPR) */
1763 1.1 jdolecek #define YUKON_TPR 0x0014
1764 1.1 jdolecek
1765 1.1 jdolecek #define YU_TPR_JAM_LEN(x) (((x) & 0x3) << 14)
1766 1.1 jdolecek #define YU_TPR_JAM_IPG(x) (((x) & 0x1f) << 9)
1767 1.1 jdolecek #define YU_TPR_JAM2DATA_IPG(x) (((x) & 0x1f) << 4)
1768 1.1 jdolecek
1769 1.1 jdolecek /* Serial Mode Register (SMR) */
1770 1.1 jdolecek #define YUKON_SMR 0x0018
1771 1.1 jdolecek
1772 1.1 jdolecek #define YU_SMR_DATA_BLIND(x) (((x) & 0x1f) << 11)
1773 1.1 jdolecek #define YU_SMR_LIMIT4 0x0400 /* reset after 16 / 4 collisions */
1774 1.1 jdolecek #define YU_SMR_MFL_JUMBO 0x0100 /* max frame length for jumbo frames */
1775 1.1 jdolecek #define YU_SMR_MFL_VLAN 0x0200 /* max frame length + vlan tag */
1776 1.1 jdolecek #define YU_SMR_IPG_DATA(x) ((x) & 0x1f)
1777 1.1 jdolecek
1778 1.1 jdolecek /* Source Address Low #1 (SAL1) */
1779 1.1 jdolecek #define YUKON_SAL1 0x001c /* SA1[15:0] */
1780 1.1 jdolecek
1781 1.1 jdolecek /* Source Address Middle #1 (SAM1) */
1782 1.1 jdolecek #define YUKON_SAM1 0x0020 /* SA1[31:16] */
1783 1.1 jdolecek
1784 1.1 jdolecek /* Source Address High #1 (SAH1) */
1785 1.1 jdolecek #define YUKON_SAH1 0x0024 /* SA1[47:32] */
1786 1.1 jdolecek
1787 1.1 jdolecek /* Source Address Low #2 (SAL2) */
1788 1.1 jdolecek #define YUKON_SAL2 0x0028 /* SA2[15:0] */
1789 1.1 jdolecek
1790 1.1 jdolecek /* Source Address Middle #2 (SAM2) */
1791 1.1 jdolecek #define YUKON_SAM2 0x002c /* SA2[31:16] */
1792 1.1 jdolecek
1793 1.1 jdolecek /* Source Address High #2 (SAH2) */
1794 1.1 jdolecek #define YUKON_SAH2 0x0030 /* SA2[47:32] */
1795 1.1 jdolecek
1796 1.1 jdolecek /* Multicatst Address Hash Register 1 (MCAH1) */
1797 1.1 jdolecek #define YUKON_MCAH1 0x0034
1798 1.1 jdolecek
1799 1.1 jdolecek /* Multicatst Address Hash Register 2 (MCAH2) */
1800 1.1 jdolecek #define YUKON_MCAH2 0x0038
1801 1.1 jdolecek
1802 1.1 jdolecek /* Multicatst Address Hash Register 3 (MCAH3) */
1803 1.1 jdolecek #define YUKON_MCAH3 0x003c
1804 1.1 jdolecek
1805 1.1 jdolecek /* Multicatst Address Hash Register 4 (MCAH4) */
1806 1.1 jdolecek #define YUKON_MCAH4 0x0040
1807 1.1 jdolecek
1808 1.1 jdolecek /* Transmit Interrupt Register (TIR) */
1809 1.1 jdolecek #define YUKON_TIR 0x0044
1810 1.1 jdolecek
1811 1.1 jdolecek #define YU_TIR_OUT_UNICAST 0x0001 /* Num Unicast Packets Transmitted */
1812 1.1 jdolecek #define YU_TIR_OUT_BROADCAST 0x0002 /* Num Broadcast Packets Transmitted */
1813 1.1 jdolecek #define YU_TIR_OUT_PAUSE 0x0004 /* Num Pause Packets Transmitted */
1814 1.1 jdolecek #define YU_TIR_OUT_MULTICAST 0x0008 /* Num Multicast Packets Transmitted */
1815 1.1 jdolecek #define YU_TIR_OUT_OCTETS 0x0030 /* Num Bytes Transmitted */
1816 1.1 jdolecek #define YU_TIR_OUT_64_OCTETS 0x0000 /* Num Packets Transmitted */
1817 1.1 jdolecek #define YU_TIR_OUT_127_OCTETS 0x0000 /* Num Packets Transmitted */
1818 1.1 jdolecek #define YU_TIR_OUT_255_OCTETS 0x0000 /* Num Packets Transmitted */
1819 1.1 jdolecek #define YU_TIR_OUT_511_OCTETS 0x0000 /* Num Packets Transmitted */
1820 1.1 jdolecek #define YU_TIR_OUT_1023_OCTETS 0x0000 /* Num Packets Transmitted */
1821 1.1 jdolecek #define YU_TIR_OUT_1518_OCTETS 0x0000 /* Num Packets Transmitted */
1822 1.1 jdolecek #define YU_TIR_OUT_MAX_OCTETS 0x0000 /* Num Packets Transmitted */
1823 1.1 jdolecek #define YU_TIR_OUT_SPARE 0x0000 /* Num Packets Transmitted */
1824 1.1 jdolecek #define YU_TIR_OUT_COLLISIONS 0x0000 /* Num Packets Transmitted */
1825 1.1 jdolecek #define YU_TIR_OUT_LATE 0x0000 /* Num Packets Transmitted */
1826 1.1 jdolecek
1827 1.1 jdolecek /* Receive Interrupt Register (RIR) */
1828 1.1 jdolecek #define YUKON_RIR 0x0048
1829 1.1 jdolecek
1830 1.1 jdolecek /* Transmit and Receive Interrupt Register (TRIR) */
1831 1.1 jdolecek #define YUKON_TRIR 0x004c
1832 1.1 jdolecek
1833 1.1 jdolecek /* Transmit Interrupt Mask Register (TIMR) */
1834 1.1 jdolecek #define YUKON_TIMR 0x0050
1835 1.1 jdolecek
1836 1.1 jdolecek /* Receive Interrupt Mask Register (RIMR) */
1837 1.1 jdolecek #define YUKON_RIMR 0x0054
1838 1.1 jdolecek
1839 1.1 jdolecek /* Transmit and Receive Interrupt Mask Register (TRIMR) */
1840 1.1 jdolecek #define YUKON_TRIMR 0x0058
1841 1.1 jdolecek
1842 1.1 jdolecek /* SMI Control Register (SMICR) */
1843 1.1 jdolecek #define YUKON_SMICR 0x0080
1844 1.1 jdolecek
1845 1.1 jdolecek #define YU_SMICR_PHYAD(x) (((x) & 0x1f) << 11)
1846 1.1 jdolecek #define YU_SMICR_REGAD(x) (((x) & 0x1f) << 6)
1847 1.1 jdolecek #define YU_SMICR_OPCODE 0x0020 /* opcode (0 - write, 1 - read) */
1848 1.1 jdolecek #define YU_SMICR_OP_READ 0x0020 /* opcode read */
1849 1.1 jdolecek #define YU_SMICR_OP_WRITE 0x0000 /* opcode write */
1850 1.1 jdolecek #define YU_SMICR_READ_VALID 0x0010 /* read valid */
1851 1.1 jdolecek #define YU_SMICR_BUSY 0x0008 /* busy (writing) */
1852 1.1 jdolecek
1853 1.1 jdolecek /* SMI Data Register (SMIDR) */
1854 1.1 jdolecek #define YUKON_SMIDR 0x0084
1855 1.1 jdolecek
1856 1.1 jdolecek /* PHY Addres Register (PAR) */
1857 1.1 jdolecek #define YUKON_PAR 0x0088
1858 1.1 jdolecek
1859 1.1 jdolecek #define YU_PAR_MIB_CLR 0x0020 /* MIB Counters Clear Mode */
1860 1.1 jdolecek #define YU_PAR_LOAD_TSTCNT 0x0010 /* Load count 0xfffffff0 into cntr */
1861 1.1 jdolecek
1862 1.8 riz /* Receive status */
1863 1.8 riz #define YU_RXSTAT_FOFL 0x00000001 /* Rx FIFO overflow */
1864 1.8 riz #define YU_RXSTAT_CRCERR 0x00000002 /* CRC error */
1865 1.8 riz #define YU_RXSTAT_FRAGMENT 0x00000008 /* fragment */
1866 1.8 riz #define YU_RXSTAT_LONGERR 0x00000010 /* too long packet */
1867 1.8 riz #define YU_RXSTAT_MIIERR 0x00000020 /* MII error */
1868 1.8 riz #define YU_RXSTAT_BADFC 0x00000040 /* bad flow-control packet */
1869 1.8 riz #define YU_RXSTAT_GOODFC 0x00000080 /* good flow-control packet */
1870 1.8 riz #define YU_RXSTAT_RXOK 0x00000100 /* receice OK (Good packet) */
1871 1.8 riz #define YU_RXSTAT_BROADCAST 0x00000200 /* broadcast packet */
1872 1.8 riz #define YU_RXSTAT_MULTICAST 0x00000400 /* multicast packet */
1873 1.8 riz #define YU_RXSTAT_RUNT 0x00000800 /* undersize packet */
1874 1.8 riz #define YU_RXSTAT_JABBER 0x00001000 /* jabber packet */
1875 1.8 riz #define YU_RXSTAT_VLAN 0x00002000 /* VLAN packet */
1876 1.8 riz #define YU_RXSTAT_LENSHIFT 16
1877 1.8 riz
1878 1.8 riz #define YU_RXSTAT_BYTES(x) ((x) >> YU_RXSTAT_LENSHIFT)
1879 1.8 riz
1880 1.9 msaitoh /* Receive status */
1881 1.9 msaitoh #define YU_RXSTAT_FOFL 0x00000001 /* Rx FIFO overflow */
1882 1.9 msaitoh #define YU_RXSTAT_CRCERR 0x00000002 /* CRC error */
1883 1.9 msaitoh #define YU_RXSTAT_FRAGMENT 0x00000008 /* fragment */
1884 1.9 msaitoh #define YU_RXSTAT_LONGERR 0x00000010 /* too long packet */
1885 1.9 msaitoh #define YU_RXSTAT_MIIERR 0x00000020 /* MII error */
1886 1.9 msaitoh #define YU_RXSTAT_BADFC 0x00000040 /* bad flow-control packet */
1887 1.9 msaitoh #define YU_RXSTAT_GOODFC 0x00000080 /* good flow-control packet */
1888 1.9 msaitoh #define YU_RXSTAT_RXOK 0x00000100 /* receice OK (Good packet) */
1889 1.9 msaitoh #define YU_RXSTAT_BROADCAST 0x00000200 /* broadcast packet */
1890 1.9 msaitoh #define YU_RXSTAT_MULTICAST 0x00000400 /* multicast packet */
1891 1.9 msaitoh #define YU_RXSTAT_RUNT 0x00000800 /* undersize packet */
1892 1.9 msaitoh #define YU_RXSTAT_JABBER 0x00001000 /* jabber packet */
1893 1.9 msaitoh #define YU_RXSTAT_VLAN 0x00002000 /* VLAN packet */
1894 1.9 msaitoh #define YU_RXSTAT_LENSHIFT 16
1895 1.9 msaitoh
1896 1.9 msaitoh #define YU_RXSTAT_BYTES(x) ((x) >> YU_RXSTAT_LENSHIFT)
1897 1.9 msaitoh
1898 1.1 jdolecek /*
1899 1.1 jdolecek * Registers and data structures for the XaQti Corporation XMAC II
1900 1.1 jdolecek * Gigabit Ethernet MAC. Datasheet is available from http://www.xaqti.com.
1901 1.1 jdolecek * The XMAC can be programmed for 16-bit or 32-bit register access modes.
1902 1.1 jdolecek * The SysKonnect gigabit ethernet adapters use 16-bit mode, so that's
1903 1.1 jdolecek * how the registers are laid out here.
1904 1.1 jdolecek */
1905 1.1 jdolecek
1906 1.1 jdolecek #define XM_DEVICEID 0x00E0AE20
1907 1.1 jdolecek #define XM_XAQTI_OUI 0x00E0AE
1908 1.1 jdolecek
1909 1.1 jdolecek #define XM_XMAC_REV(x) (((x) & 0x000000E0) >> 5)
1910 1.1 jdolecek
1911 1.1 jdolecek #define XM_XMAC_REV_B2 0x0
1912 1.1 jdolecek #define XM_XMAC_REV_C1 0x1
1913 1.1 jdolecek
1914 1.1 jdolecek #define XM_MMUCMD 0x0000
1915 1.1 jdolecek #define XM_POFF 0x0008
1916 1.1 jdolecek #define XM_BURST 0x000C
1917 1.1 jdolecek #define XM_VLAN_TAGLEV1 0x0010
1918 1.1 jdolecek #define XM_VLAN_TAGLEV2 0x0014
1919 1.1 jdolecek #define XM_TXCMD 0x0020
1920 1.1 jdolecek #define XM_TX_RETRYLIMIT 0x0024
1921 1.1 jdolecek #define XM_TX_SLOTTIME 0x0028
1922 1.1 jdolecek #define XM_TX_IPG 0x003C
1923 1.1 jdolecek #define XM_RXCMD 0x0030
1924 1.1 jdolecek #define XM_PHY_ADDR 0x0034
1925 1.1 jdolecek #define XM_PHY_DATA 0x0038
1926 1.1 jdolecek #define XM_GPIO 0x0040
1927 1.1 jdolecek #define XM_IMR 0x0044
1928 1.1 jdolecek #define XM_ISR 0x0048
1929 1.1 jdolecek #define XM_HWCFG 0x004C
1930 1.1 jdolecek #define XM_TX_LOWAT 0x0060
1931 1.1 jdolecek #define XM_TX_HIWAT 0x0062
1932 1.1 jdolecek #define XM_TX_REQTHRESH_LO 0x0064
1933 1.1 jdolecek #define XM_TX_REQTHRESH_HI 0x0066
1934 1.1 jdolecek #define XM_TX_REQTHRESH XM_TX_REQTHRESH_LO
1935 1.1 jdolecek #define XM_PAUSEDST0 0x0068
1936 1.1 jdolecek #define XM_PAUSEDST1 0x006A
1937 1.1 jdolecek #define XM_PAUSEDST2 0x006C
1938 1.1 jdolecek #define XM_CTLPARM_LO 0x0070
1939 1.1 jdolecek #define XM_CTLPARM_HI 0x0072
1940 1.1 jdolecek #define XM_CTLPARM XM_CTLPARM_LO
1941 1.1 jdolecek #define XM_OPCODE_PAUSE_TIMER 0x0074
1942 1.1 jdolecek #define XM_TXSTAT_LIFO 0x0078
1943 1.1 jdolecek
1944 1.1 jdolecek /*
1945 1.1 jdolecek * Perfect filter registers. The XMAC has a table of 16 perfect
1946 1.1 jdolecek * filter entries, spaced 8 bytes apart. This is in addition to
1947 1.1 jdolecek * the station address registers, which appear below.
1948 1.1 jdolecek */
1949 1.1 jdolecek #define XM_RXFILT_BASE 0x0080
1950 1.1 jdolecek #define XM_RXFILT_END 0x0107
1951 1.1 jdolecek #define XM_RXFILT_MAX 16
1952 1.1 jdolecek #define XM_RXFILT_ENTRY(ent) (XM_RXFILT_BASE + ((ent * 8)))
1953 1.1 jdolecek
1954 1.1 jdolecek /* Primary station address. */
1955 1.1 jdolecek #define XM_PAR0 0x0108
1956 1.1 jdolecek #define XM_PAR1 0x010A
1957 1.1 jdolecek #define XM_PAR2 0x010C
1958 1.1 jdolecek
1959 1.1 jdolecek /* 64-bit multicast hash table registers */
1960 1.1 jdolecek #define XM_MAR0 0x0110
1961 1.1 jdolecek #define XM_MAR1 0x0112
1962 1.1 jdolecek #define XM_MAR2 0x0114
1963 1.1 jdolecek #define XM_MAR3 0x0116
1964 1.1 jdolecek #define XM_RX_LOWAT 0x0118
1965 1.1 jdolecek #define XM_RX_HIWAT 0x011A
1966 1.1 jdolecek #define XM_RX_REQTHRESH_LO 0x011C
1967 1.1 jdolecek #define XM_RX_REQTHRESH_HI 0x011E
1968 1.1 jdolecek #define XM_RX_REQTHRESH XM_RX_REQTHRESH_LO
1969 1.1 jdolecek #define XM_DEVID_LO 0x0120
1970 1.1 jdolecek #define XM_DEVID_HI 0x0122
1971 1.1 jdolecek #define XM_DEVID XM_DEVID_LO
1972 1.1 jdolecek #define XM_MODE_LO 0x0124
1973 1.1 jdolecek #define XM_MODE_HI 0x0126
1974 1.1 jdolecek #define XM_MODE XM_MODE_LO
1975 1.1 jdolecek #define XM_LASTSRC0 0x0128
1976 1.1 jdolecek #define XM_LASTSRC1 0x012A
1977 1.1 jdolecek #define XM_LASTSRC2 0x012C
1978 1.1 jdolecek #define XM_TSTAMP_READ 0x0130
1979 1.1 jdolecek #define XM_TSTAMP_LOAD 0x0134
1980 1.1 jdolecek #define XM_STATS_CMD 0x0200
1981 1.1 jdolecek #define XM_RXCNT_EVENT_LO 0x0204
1982 1.1 jdolecek #define XM_RXCNT_EVENT_HI 0x0206
1983 1.1 jdolecek #define XM_RXCNT_EVENT XM_RXCNT_EVENT_LO
1984 1.1 jdolecek #define XM_TXCNT_EVENT_LO 0x0208
1985 1.1 jdolecek #define XM_TXCNT_EVENT_HI 0x020A
1986 1.1 jdolecek #define XM_TXCNT_EVENT XM_TXCNT_EVENT_LO
1987 1.1 jdolecek #define XM_RXCNT_EVMASK_LO 0x020C
1988 1.1 jdolecek #define XM_RXCNT_EVMASK_HI 0x020E
1989 1.1 jdolecek #define XM_RXCNT_EVMASK XM_RXCNT_EVMASK_LO
1990 1.1 jdolecek #define XM_TXCNT_EVMASK_LO 0x0210
1991 1.1 jdolecek #define XM_TXCNT_EVMASK_HI 0x0212
1992 1.1 jdolecek #define XM_TXCNT_EVMASK XM_TXCNT_EVMASK_LO
1993 1.1 jdolecek
1994 1.1 jdolecek /* Statistics command register */
1995 1.1 jdolecek #define XM_STATCMD_CLR_TX 0x0001
1996 1.1 jdolecek #define XM_STATCMD_CLR_RX 0x0002
1997 1.1 jdolecek #define XM_STATCMD_COPY_TX 0x0004
1998 1.1 jdolecek #define XM_STATCMD_COPY_RX 0x0008
1999 1.1 jdolecek #define XM_STATCMD_SNAP_TX 0x0010
2000 1.1 jdolecek #define XM_STATCMD_SNAP_RX 0x0020
2001 1.1 jdolecek
2002 1.1 jdolecek /* TX statistics registers */
2003 1.1 jdolecek #define XM_TXSTATS_PKTSOK 0x280
2004 1.1 jdolecek #define XM_TXSTATS_BYTESOK_HI 0x284
2005 1.1 jdolecek #define XM_TXSTATS_BYTESOK_LO 0x288
2006 1.1 jdolecek #define XM_TXSTATS_BCASTSOK 0x28C
2007 1.1 jdolecek #define XM_TXSTATS_MCASTSOK 0x290
2008 1.1 jdolecek #define XM_TXSTATS_UCASTSOK 0x294
2009 1.1 jdolecek #define XM_TXSTATS_GIANTS 0x298
2010 1.1 jdolecek #define XM_TXSTATS_BURSTCNT 0x29C
2011 1.1 jdolecek #define XM_TXSTATS_PAUSEPKTS 0x2A0
2012 1.1 jdolecek #define XM_TXSTATS_MACCTLPKTS 0x2A4
2013 1.1 jdolecek #define XM_TXSTATS_SINGLECOLS 0x2A8
2014 1.1 jdolecek #define XM_TXSTATS_MULTICOLS 0x2AC
2015 1.1 jdolecek #define XM_TXSTATS_EXCESSCOLS 0x2B0
2016 1.1 jdolecek #define XM_TXSTATS_LATECOLS 0x2B4
2017 1.1 jdolecek #define XM_TXSTATS_DEFER 0x2B8
2018 1.1 jdolecek #define XM_TXSTATS_EXCESSDEFER 0x2BC
2019 1.1 jdolecek #define XM_TXSTATS_UNDERRUN 0x2C0
2020 1.1 jdolecek #define XM_TXSTATS_CARRIERSENSE 0x2C4
2021 1.1 jdolecek #define XM_TXSTATS_UTILIZATION 0x2C8
2022 1.1 jdolecek #define XM_TXSTATS_64 0x2D0
2023 1.1 jdolecek #define XM_TXSTATS_65_127 0x2D4
2024 1.1 jdolecek #define XM_TXSTATS_128_255 0x2D8
2025 1.1 jdolecek #define XM_TXSTATS_256_511 0x2DC
2026 1.1 jdolecek #define XM_TXSTATS_512_1023 0x2E0
2027 1.1 jdolecek #define XM_TXSTATS_1024_MAX 0x2E4
2028 1.1 jdolecek
2029 1.1 jdolecek /* RX statistics registers */
2030 1.1 jdolecek #define XM_RXSTATS_PKTSOK 0x300
2031 1.1 jdolecek #define XM_RXSTATS_BYTESOK_HI 0x304
2032 1.1 jdolecek #define XM_RXSTATS_BYTESOK_LO 0x308
2033 1.1 jdolecek #define XM_RXSTATS_BCASTSOK 0x30C
2034 1.1 jdolecek #define XM_RXSTATS_MCASTSOK 0x310
2035 1.1 jdolecek #define XM_RXSTATS_UCASTSOK 0x314
2036 1.1 jdolecek #define XM_RXSTATS_PAUSEPKTS 0x318
2037 1.1 jdolecek #define XM_RXSTATS_MACCTLPKTS 0x31C
2038 1.1 jdolecek #define XM_RXSTATS_BADPAUSEPKTS 0x320
2039 1.1 jdolecek #define XM_RXSTATS_BADMACCTLPKTS 0x324
2040 1.1 jdolecek #define XM_RXSTATS_BURSTCNT 0x328
2041 1.1 jdolecek #define XM_RXSTATS_MISSEDPKTS 0x32C
2042 1.1 jdolecek #define XM_RXSTATS_FRAMEERRS 0x330
2043 1.1 jdolecek #define XM_RXSTATS_OVERRUN 0x334
2044 1.1 jdolecek #define XM_RXSTATS_JABBER 0x338
2045 1.1 jdolecek #define XM_RXSTATS_CARRLOSS 0x33C
2046 1.1 jdolecek #define XM_RXSTATS_INRNGLENERR 0x340
2047 1.1 jdolecek #define XM_RXSTATS_SYMERR 0x344
2048 1.1 jdolecek #define XM_RXSTATS_SHORTEVENT 0x348
2049 1.1 jdolecek #define XM_RXSTATS_RUNTS 0x34C
2050 1.1 jdolecek #define XM_RXSTATS_GIANTS 0x350
2051 1.1 jdolecek #define XM_RXSTATS_CRCERRS 0x354
2052 1.1 jdolecek #define XM_RXSTATS_CEXTERRS 0x35C
2053 1.1 jdolecek #define XM_RXSTATS_UTILIZATION 0x360
2054 1.1 jdolecek #define XM_RXSTATS_64 0x368
2055 1.1 jdolecek #define XM_RXSTATS_65_127 0x36C
2056 1.1 jdolecek #define XM_RXSTATS_128_255 0x370
2057 1.1 jdolecek #define XM_RXSTATS_256_511 0x374
2058 1.1 jdolecek #define XM_RXSTATS_512_1023 0x378
2059 1.1 jdolecek #define XM_RXSTATS_1024_MAX 0x37C
2060 1.1 jdolecek
2061 1.1 jdolecek #define XM_MMUCMD_TX_ENB 0x0001
2062 1.1 jdolecek #define XM_MMUCMD_RX_ENB 0x0002
2063 1.1 jdolecek #define XM_MMUCMD_GMIILOOP 0x0004
2064 1.1 jdolecek #define XM_MMUCMD_RATECTL 0x0008
2065 1.1 jdolecek #define XM_MMUCMD_GMIIFDX 0x0010
2066 1.1 jdolecek #define XM_MMUCMD_NO_MGMT_PRMB 0x0020
2067 1.1 jdolecek #define XM_MMUCMD_SIMCOL 0x0040
2068 1.1 jdolecek #define XM_MMUCMD_FORCETX 0x0080
2069 1.1 jdolecek #define XM_MMUCMD_LOOPENB 0x0200
2070 1.1 jdolecek #define XM_MMUCMD_IGNPAUSE 0x0400
2071 1.1 jdolecek #define XM_MMUCMD_PHYBUSY 0x0800
2072 1.1 jdolecek #define XM_MMUCMD_PHYDATARDY 0x1000
2073 1.1 jdolecek
2074 1.1 jdolecek #define XM_TXCMD_AUTOPAD 0x0001
2075 1.1 jdolecek #define XM_TXCMD_NOCRC 0x0002
2076 1.1 jdolecek #define XM_TXCMD_NOPREAMBLE 0x0004
2077 1.1 jdolecek #define XM_TXCMD_NOGIGAMODE 0x0008
2078 1.1 jdolecek #define XM_TXCMD_SAMPLELINE 0x0010
2079 1.1 jdolecek #define XM_TXCMD_ENCBYPASS 0x0020
2080 1.1 jdolecek #define XM_TXCMD_XMITBK2BK 0x0040
2081 1.1 jdolecek #define XM_TXCMD_FAIRSHARE 0x0080
2082 1.1 jdolecek
2083 1.1 jdolecek #define XM_RXCMD_DISABLE_CEXT 0x0001
2084 1.1 jdolecek #define XM_RXCMD_STRIPPAD 0x0002
2085 1.1 jdolecek #define XM_RXCMD_SAMPLELINE 0x0004
2086 1.1 jdolecek #define XM_RXCMD_SELFRX 0x0008
2087 1.1 jdolecek #define XM_RXCMD_STRIPFCS 0x0010
2088 1.1 jdolecek #define XM_RXCMD_TRANSPARENT 0x0020
2089 1.1 jdolecek #define XM_RXCMD_IPGCAPTURE 0x0040
2090 1.1 jdolecek #define XM_RXCMD_BIGPKTOK 0x0080
2091 1.1 jdolecek #define XM_RXCMD_LENERROK 0x0100
2092 1.1 jdolecek
2093 1.1 jdolecek #define XM_GPIO_GP0_SET 0x0001
2094 1.1 jdolecek #define XM_GPIO_RESETSTATS 0x0004
2095 1.1 jdolecek #define XM_GPIO_RESETMAC 0x0008
2096 1.1 jdolecek #define XM_GPIO_FORCEINT 0x0020
2097 1.1 jdolecek #define XM_GPIO_ANEGINPROG 0x0040
2098 1.1 jdolecek
2099 1.1 jdolecek #define XM_IMR_RX_EOF 0x0001
2100 1.1 jdolecek #define XM_IMR_TX_EOF 0x0002
2101 1.1 jdolecek #define XM_IMR_TX_UNDERRUN 0x0004
2102 1.1 jdolecek #define XM_IMR_RX_OVERRUN 0x0008
2103 1.1 jdolecek #define XM_IMR_TX_STATS_OFLOW 0x0010
2104 1.1 jdolecek #define XM_IMR_RX_STATS_OFLOW 0x0020
2105 1.1 jdolecek #define XM_IMR_TSTAMP_OFLOW 0x0040
2106 1.1 jdolecek #define XM_IMR_AUTONEG_DONE 0x0080
2107 1.1 jdolecek #define XM_IMR_NEXTPAGE_RDY 0x0100
2108 1.1 jdolecek #define XM_IMR_PAGE_RECEIVED 0x0200
2109 1.1 jdolecek #define XM_IMR_LP_REQCFG 0x0400
2110 1.1 jdolecek #define XM_IMR_GP0_SET 0x0800
2111 1.1 jdolecek #define XM_IMR_FORCEINTR 0x1000
2112 1.1 jdolecek #define XM_IMR_TX_ABORT 0x2000
2113 1.1 jdolecek #define XM_IMR_LINKEVENT 0x4000
2114 1.1 jdolecek
2115 1.1 jdolecek #define XM_INTRS \
2116 1.1 jdolecek (~(XM_IMR_GP0_SET|XM_IMR_AUTONEG_DONE|XM_IMR_TX_UNDERRUN))
2117 1.1 jdolecek
2118 1.1 jdolecek #define XM_ISR_RX_EOF 0x0001
2119 1.1 jdolecek #define XM_ISR_TX_EOF 0x0002
2120 1.1 jdolecek #define XM_ISR_TX_UNDERRUN 0x0004
2121 1.1 jdolecek #define XM_ISR_RX_OVERRUN 0x0008
2122 1.1 jdolecek #define XM_ISR_TX_STATS_OFLOW 0x0010
2123 1.1 jdolecek #define XM_ISR_RX_STATS_OFLOW 0x0020
2124 1.1 jdolecek #define XM_ISR_TSTAMP_OFLOW 0x0040
2125 1.1 jdolecek #define XM_ISR_AUTONEG_DONE 0x0080
2126 1.1 jdolecek #define XM_ISR_NEXTPAGE_RDY 0x0100
2127 1.1 jdolecek #define XM_ISR_PAGE_RECEIVED 0x0200
2128 1.1 jdolecek #define XM_ISR_LP_REQCFG 0x0400
2129 1.1 jdolecek #define XM_ISR_GP0_SET 0x0800
2130 1.1 jdolecek #define XM_ISR_FORCEINTR 0x1000
2131 1.1 jdolecek #define XM_ISR_TX_ABORT 0x2000
2132 1.1 jdolecek #define XM_ISR_LINKEVENT 0x4000
2133 1.1 jdolecek
2134 1.1 jdolecek #define XM_HWCFG_GENEOP 0x0008
2135 1.1 jdolecek #define XM_HWCFG_SIGSTATCKH 0x0004
2136 1.1 jdolecek #define XM_HWCFG_GMIIMODE 0x0001
2137 1.1 jdolecek
2138 1.1 jdolecek #define XM_MODE_FLUSH_RXFIFO 0x00000001
2139 1.1 jdolecek #define XM_MODE_FLUSH_TXFIFO 0x00000002
2140 1.1 jdolecek #define XM_MODE_BIGENDIAN 0x00000004
2141 1.1 jdolecek #define XM_MODE_RX_PROMISC 0x00000008
2142 1.1 jdolecek #define XM_MODE_RX_NOBROAD 0x00000010
2143 1.1 jdolecek #define XM_MODE_RX_NOMULTI 0x00000020
2144 1.1 jdolecek #define XM_MODE_RX_NOUNI 0x00000040
2145 1.1 jdolecek #define XM_MODE_RX_BADFRAMES 0x00000080
2146 1.1 jdolecek #define XM_MODE_RX_CRCERRS 0x00000100
2147 1.1 jdolecek #define XM_MODE_RX_GIANTS 0x00000200
2148 1.1 jdolecek #define XM_MODE_RX_INRANGELEN 0x00000400
2149 1.1 jdolecek #define XM_MODE_RX_RUNTS 0x00000800
2150 1.1 jdolecek #define XM_MODE_RX_MACCTL 0x00001000
2151 1.1 jdolecek #define XM_MODE_RX_USE_PERFECT 0x00002000
2152 1.1 jdolecek #define XM_MODE_RX_USE_STATION 0x00004000
2153 1.1 jdolecek #define XM_MODE_RX_USE_HASH 0x00008000
2154 1.1 jdolecek #define XM_MODE_RX_ADDRPAIR 0x00010000
2155 1.1 jdolecek #define XM_MODE_PAUSEONHI 0x00020000
2156 1.1 jdolecek #define XM_MODE_PAUSEONLO 0x00040000
2157 1.1 jdolecek #define XM_MODE_TIMESTAMP 0x00080000
2158 1.1 jdolecek #define XM_MODE_SENDPAUSE 0x00100000
2159 1.1 jdolecek #define XM_MODE_SENDCONTINUOUS 0x00200000
2160 1.1 jdolecek #define XM_MODE_LE_STATUSWORD 0x00400000
2161 1.1 jdolecek #define XM_MODE_AUTOFIFOPAUSE 0x00800000
2162 1.1 jdolecek #define XM_MODE_EXPAUSEGEN 0x02000000
2163 1.1 jdolecek #define XM_MODE_RX_INVERSE 0x04000000
2164 1.1 jdolecek
2165 1.1 jdolecek #define XM_RXSTAT_MACCTL 0x00000001
2166 1.1 jdolecek #define XM_RXSTAT_ERRFRAME 0x00000002
2167 1.1 jdolecek #define XM_RXSTAT_CRCERR 0x00000004
2168 1.1 jdolecek #define XM_RXSTAT_GIANT 0x00000008
2169 1.1 jdolecek #define XM_RXSTAT_RUNT 0x00000010
2170 1.1 jdolecek #define XM_RXSTAT_FRAMEERR 0x00000020
2171 1.1 jdolecek #define XM_RXSTAT_INRANGEERR 0x00000040
2172 1.1 jdolecek #define XM_RXSTAT_CARRIERERR 0x00000080
2173 1.1 jdolecek #define XM_RXSTAT_COLLERR 0x00000100
2174 1.1 jdolecek #define XM_RXSTAT_802_3 0x00000200
2175 1.1 jdolecek #define XM_RXSTAT_CARREXTERR 0x00000400
2176 1.1 jdolecek #define XM_RXSTAT_BURSTMODE 0x00000800
2177 1.1 jdolecek #define XM_RXSTAT_UNICAST 0x00002000
2178 1.1 jdolecek #define XM_RXSTAT_MULTICAST 0x00004000
2179 1.1 jdolecek #define XM_RXSTAT_BROADCAST 0x00008000
2180 1.1 jdolecek #define XM_RXSTAT_VLAN_LEV1 0x00010000
2181 1.1 jdolecek #define XM_RXSTAT_VLAN_LEV2 0x00020000
2182 1.1 jdolecek #define XM_RXSTAT_LEN 0xFFFC0000
2183 1.9 msaitoh #define XM_RXSTAT_LENSHIFT 18
2184 1.9 msaitoh
2185 1.9 msaitoh #define XM_RXSTAT_BYTES(x) ((x) >> XM_RXSTAT_LENSHIFT)
2186 1.1 jdolecek
2187 1.1 jdolecek /*
2188 1.1 jdolecek * XMAC PHY registers, indirectly accessed through
2189 1.1 jdolecek * XM_PHY_ADDR and XM_PHY_REG.
2190 1.1 jdolecek */
2191 1.1 jdolecek
2192 1.1 jdolecek #define XM_PHY_BMCR 0x0000 /* control */
2193 1.1 jdolecek #define XM_PHY_BMSR 0x0001 /* status */
2194 1.1 jdolecek #define XM_PHY_VENID 0x0002 /* vendor id */
2195 1.1 jdolecek #define XM_PHY_DEVID 0x0003 /* device id */
2196 1.1 jdolecek #define XM_PHY_ANAR 0x0004 /* autoneg advertisenemt */
2197 1.1 jdolecek #define XM_PHY_LPAR 0x0005 /* link partner ability */
2198 1.1 jdolecek #define XM_PHY_ANEXP 0x0006 /* autoneg expansion */
2199 1.1 jdolecek #define XM_PHY_NEXTP 0x0007 /* nextpage */
2200 1.1 jdolecek #define XM_PHY_LPNEXTP 0x0008 /* link partner's nextpage */
2201 1.1 jdolecek #define XM_PHY_EXTSTS 0x000F /* extented status */
2202 1.1 jdolecek #define XM_PHY_RESAB 0x0010 /* resolved ability */
2203 1.1 jdolecek
2204 1.1 jdolecek #define XM_BMCR_DUPLEX 0x0100
2205 1.1 jdolecek #define XM_BMCR_RENEGOTIATE 0x0200
2206 1.1 jdolecek #define XM_BMCR_AUTONEGENBL 0x1000
2207 1.1 jdolecek #define XM_BMCR_LOOPBACK 0x4000
2208 1.1 jdolecek #define XM_BMCR_RESET 0x8000
2209 1.1 jdolecek
2210 1.1 jdolecek #define XM_BMSR_EXTCAP 0x0001
2211 1.1 jdolecek #define XM_BMSR_LINKSTAT 0x0004
2212 1.1 jdolecek #define XM_BMSR_AUTONEGABLE 0x0008
2213 1.1 jdolecek #define XM_BMSR_REMFAULT 0x0010
2214 1.1 jdolecek #define XM_BMSR_AUTONEGDONE 0x0020
2215 1.1 jdolecek #define XM_BMSR_EXTSTAT 0x0100
2216 1.1 jdolecek
2217 1.1 jdolecek #define XM_VENID_XAQTI 0xD14C
2218 1.1 jdolecek #define XM_DEVID_XMAC 0x0002
2219 1.1 jdolecek
2220 1.1 jdolecek #define XM_ANAR_FULLDUPLEX 0x0020
2221 1.1 jdolecek #define XM_ANAR_HALFDUPLEX 0x0040
2222 1.1 jdolecek #define XM_ANAR_PAUSEBITS 0x0180
2223 1.1 jdolecek #define XM_ANAR_REMFAULTBITS 0x1800
2224 1.1 jdolecek #define XM_ANAR_ACK 0x4000
2225 1.1 jdolecek #define XM_ANAR_NEXTPAGE 0x8000
2226 1.1 jdolecek
2227 1.1 jdolecek #define XM_LPAR_FULLDUPLEX 0x0020
2228 1.1 jdolecek #define XM_LPAR_HALFDUPLEX 0x0040
2229 1.1 jdolecek #define XM_LPAR_PAUSEBITS 0x0180
2230 1.1 jdolecek #define XM_LPAR_REMFAULTBITS 0x1800
2231 1.1 jdolecek #define XM_LPAR_ACK 0x4000
2232 1.1 jdolecek #define XM_LPAR_NEXTPAGE 0x8000
2233 1.1 jdolecek
2234 1.1 jdolecek #define XM_PAUSE_NOPAUSE 0x0000
2235 1.1 jdolecek #define XM_PAUSE_SYMPAUSE 0x0080
2236 1.1 jdolecek #define XM_PAUSE_ASYMPAUSE 0x0100
2237 1.1 jdolecek #define XM_PAUSE_BOTH 0x0180
2238 1.1 jdolecek
2239 1.1 jdolecek #define XM_REMFAULT_LINKOK 0x0000
2240 1.1 jdolecek #define XM_REMFAULT_LINKFAIL 0x0800
2241 1.1 jdolecek #define XM_REMFAULT_OFFLINE 0x1000
2242 1.1 jdolecek #define XM_REMFAULT_ANEGERR 0x1800
2243 1.1 jdolecek
2244 1.1 jdolecek #define XM_ANEXP_GOTPAGE 0x0002
2245 1.1 jdolecek #define XM_ANEXP_NEXTPAGE_SELF 0x0004
2246 1.1 jdolecek #define XM_ANEXP_NEXTPAGE_LP 0x0008
2247 1.1 jdolecek
2248 1.1 jdolecek #define XM_NEXTP_MESSAGE 0x07FF
2249 1.1 jdolecek #define XM_NEXTP_TOGGLE 0x0800
2250 1.1 jdolecek #define XM_NEXTP_ACK2 0x1000
2251 1.1 jdolecek #define XM_NEXTP_MPAGE 0x2000
2252 1.1 jdolecek #define XM_NEXTP_ACK1 0x4000
2253 1.1 jdolecek #define XM_NEXTP_NPAGE 0x8000
2254 1.1 jdolecek
2255 1.1 jdolecek #define XM_LPNEXTP_MESSAGE 0x07FF
2256 1.1 jdolecek #define XM_LPNEXTP_TOGGLE 0x0800
2257 1.1 jdolecek #define XM_LPNEXTP_ACK2 0x1000
2258 1.1 jdolecek #define XM_LPNEXTP_MPAGE 0x2000
2259 1.1 jdolecek #define XM_LPNEXTP_ACK1 0x4000
2260 1.1 jdolecek #define XM_LPNEXTP_NPAGE 0x8000
2261 1.1 jdolecek
2262 1.1 jdolecek #define XM_EXTSTS_HALFDUPLEX 0x4000
2263 1.1 jdolecek #define XM_EXTSTS_FULLDUPLEX 0x8000
2264 1.1 jdolecek
2265 1.1 jdolecek #define XM_RESAB_PAUSEMISMATCH 0x0008
2266 1.1 jdolecek #define XM_RESAB_ABLMISMATCH 0x0010
2267 1.1 jdolecek #define XM_RESAB_FDMODESEL 0x0020
2268 1.1 jdolecek #define XM_RESAB_HDMODESEL 0x0040
2269 1.1 jdolecek #define XM_RESAB_PAUSEBITS 0x0180
2270 1.1 jdolecek #endif /* _DEV_PCI_IF_SKREG_H_ */
2271