if_stge.c revision 1.6.4.3 1 1.6.4.3 nathanw /* $NetBSD: if_stge.c,v 1.6.4.3 2001/10/22 20:41:24 nathanw Exp $ */
2 1.6.4.2 nathanw
3 1.6.4.2 nathanw /*-
4 1.6.4.2 nathanw * Copyright (c) 2001 The NetBSD Foundation, Inc.
5 1.6.4.2 nathanw * All rights reserved.
6 1.6.4.2 nathanw *
7 1.6.4.2 nathanw * This code is derived from software contributed to The NetBSD Foundation
8 1.6.4.2 nathanw * by Jason R. Thorpe.
9 1.6.4.2 nathanw *
10 1.6.4.2 nathanw * Redistribution and use in source and binary forms, with or without
11 1.6.4.2 nathanw * modification, are permitted provided that the following conditions
12 1.6.4.2 nathanw * are met:
13 1.6.4.2 nathanw * 1. Redistributions of source code must retain the above copyright
14 1.6.4.2 nathanw * notice, this list of conditions and the following disclaimer.
15 1.6.4.2 nathanw * 2. Redistributions in binary form must reproduce the above copyright
16 1.6.4.2 nathanw * notice, this list of conditions and the following disclaimer in the
17 1.6.4.2 nathanw * documentation and/or other materials provided with the distribution.
18 1.6.4.2 nathanw * 3. All advertising materials mentioning features or use of this software
19 1.6.4.2 nathanw * must display the following acknowledgement:
20 1.6.4.2 nathanw * This product includes software developed by the NetBSD
21 1.6.4.2 nathanw * Foundation, Inc. and its contributors.
22 1.6.4.2 nathanw * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.6.4.2 nathanw * contributors may be used to endorse or promote products derived
24 1.6.4.2 nathanw * from this software without specific prior written permission.
25 1.6.4.2 nathanw *
26 1.6.4.2 nathanw * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.6.4.2 nathanw * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.6.4.2 nathanw * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.6.4.2 nathanw * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.6.4.2 nathanw * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.6.4.2 nathanw * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.6.4.2 nathanw * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.6.4.2 nathanw * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.6.4.2 nathanw * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.6.4.2 nathanw * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.6.4.2 nathanw * POSSIBILITY OF SUCH DAMAGE.
37 1.6.4.2 nathanw */
38 1.6.4.2 nathanw
39 1.6.4.2 nathanw /*
40 1.6.4.2 nathanw * Device driver for the Sundance Tech. TC9021 10/100/1000
41 1.6.4.2 nathanw * Ethernet controller.
42 1.6.4.2 nathanw */
43 1.6.4.2 nathanw
44 1.6.4.2 nathanw #include "bpfilter.h"
45 1.6.4.2 nathanw
46 1.6.4.2 nathanw #include <sys/param.h>
47 1.6.4.2 nathanw #include <sys/systm.h>
48 1.6.4.2 nathanw #include <sys/callout.h>
49 1.6.4.2 nathanw #include <sys/mbuf.h>
50 1.6.4.2 nathanw #include <sys/malloc.h>
51 1.6.4.2 nathanw #include <sys/kernel.h>
52 1.6.4.2 nathanw #include <sys/socket.h>
53 1.6.4.2 nathanw #include <sys/ioctl.h>
54 1.6.4.2 nathanw #include <sys/errno.h>
55 1.6.4.2 nathanw #include <sys/device.h>
56 1.6.4.2 nathanw #include <sys/queue.h>
57 1.6.4.2 nathanw
58 1.6.4.2 nathanw #include <uvm/uvm_extern.h> /* for PAGE_SIZE */
59 1.6.4.2 nathanw
60 1.6.4.2 nathanw #include <net/if.h>
61 1.6.4.2 nathanw #include <net/if_dl.h>
62 1.6.4.2 nathanw #include <net/if_media.h>
63 1.6.4.2 nathanw #include <net/if_ether.h>
64 1.6.4.2 nathanw
65 1.6.4.2 nathanw #if NBPFILTER > 0
66 1.6.4.2 nathanw #include <net/bpf.h>
67 1.6.4.2 nathanw #endif
68 1.6.4.2 nathanw
69 1.6.4.2 nathanw #include <machine/bus.h>
70 1.6.4.2 nathanw #include <machine/intr.h>
71 1.6.4.2 nathanw
72 1.6.4.2 nathanw #include <dev/mii/mii.h>
73 1.6.4.2 nathanw #include <dev/mii/miivar.h>
74 1.6.4.2 nathanw #include <dev/mii/mii_bitbang.h>
75 1.6.4.2 nathanw
76 1.6.4.2 nathanw #include <dev/pci/pcireg.h>
77 1.6.4.2 nathanw #include <dev/pci/pcivar.h>
78 1.6.4.2 nathanw #include <dev/pci/pcidevs.h>
79 1.6.4.2 nathanw
80 1.6.4.2 nathanw #include <dev/pci/if_stgereg.h>
81 1.6.4.2 nathanw
82 1.6.4.2 nathanw /*
83 1.6.4.2 nathanw * Transmit descriptor list size.
84 1.6.4.2 nathanw */
85 1.6.4.2 nathanw #define STGE_NTXDESC 256
86 1.6.4.2 nathanw #define STGE_NTXDESC_MASK (STGE_NTXDESC - 1)
87 1.6.4.2 nathanw #define STGE_NEXTTX(x) (((x) + 1) & STGE_NTXDESC_MASK)
88 1.6.4.2 nathanw
89 1.6.4.2 nathanw /*
90 1.6.4.2 nathanw * Receive descriptor list size.
91 1.6.4.2 nathanw */
92 1.6.4.2 nathanw #define STGE_NRXDESC 256
93 1.6.4.2 nathanw #define STGE_NRXDESC_MASK (STGE_NRXDESC - 1)
94 1.6.4.2 nathanw #define STGE_NEXTRX(x) (((x) + 1) & STGE_NRXDESC_MASK)
95 1.6.4.2 nathanw
96 1.6.4.2 nathanw /*
97 1.6.4.2 nathanw * Only interrupt every N frames. Must be a power-of-two.
98 1.6.4.2 nathanw */
99 1.6.4.2 nathanw #define STGE_TXINTR_SPACING 16
100 1.6.4.2 nathanw #define STGE_TXINTR_SPACING_MASK (STGE_TXINTR_SPACING - 1)
101 1.6.4.2 nathanw
102 1.6.4.2 nathanw /*
103 1.6.4.2 nathanw * Control structures are DMA'd to the TC9021 chip. We allocate them in
104 1.6.4.2 nathanw * a single clump that maps to a single DMA segment to make several things
105 1.6.4.2 nathanw * easier.
106 1.6.4.2 nathanw */
107 1.6.4.2 nathanw struct stge_control_data {
108 1.6.4.2 nathanw /*
109 1.6.4.2 nathanw * The transmit descriptors.
110 1.6.4.2 nathanw */
111 1.6.4.2 nathanw struct stge_tfd scd_txdescs[STGE_NTXDESC];
112 1.6.4.2 nathanw
113 1.6.4.2 nathanw /*
114 1.6.4.2 nathanw * The receive descriptors.
115 1.6.4.2 nathanw */
116 1.6.4.2 nathanw struct stge_rfd scd_rxdescs[STGE_NRXDESC];
117 1.6.4.2 nathanw };
118 1.6.4.2 nathanw
119 1.6.4.2 nathanw #define STGE_CDOFF(x) offsetof(struct stge_control_data, x)
120 1.6.4.2 nathanw #define STGE_CDTXOFF(x) STGE_CDOFF(scd_txdescs[(x)])
121 1.6.4.2 nathanw #define STGE_CDRXOFF(x) STGE_CDOFF(scd_rxdescs[(x)])
122 1.6.4.2 nathanw
123 1.6.4.2 nathanw /*
124 1.6.4.2 nathanw * Software state for transmit and receive jobs.
125 1.6.4.2 nathanw */
126 1.6.4.2 nathanw struct stge_descsoft {
127 1.6.4.2 nathanw struct mbuf *ds_mbuf; /* head of our mbuf chain */
128 1.6.4.2 nathanw bus_dmamap_t ds_dmamap; /* our DMA map */
129 1.6.4.2 nathanw };
130 1.6.4.2 nathanw
131 1.6.4.2 nathanw /*
132 1.6.4.2 nathanw * Software state per device.
133 1.6.4.2 nathanw */
134 1.6.4.2 nathanw struct stge_softc {
135 1.6.4.2 nathanw struct device sc_dev; /* generic device information */
136 1.6.4.2 nathanw bus_space_tag_t sc_st; /* bus space tag */
137 1.6.4.2 nathanw bus_space_handle_t sc_sh; /* bus space handle */
138 1.6.4.2 nathanw bus_dma_tag_t sc_dmat; /* bus DMA tag */
139 1.6.4.2 nathanw struct ethercom sc_ethercom; /* ethernet common data */
140 1.6.4.2 nathanw void *sc_sdhook; /* shutdown hook */
141 1.6.4.2 nathanw int sc_rev; /* silicon revision */
142 1.6.4.2 nathanw
143 1.6.4.2 nathanw void *sc_ih; /* interrupt cookie */
144 1.6.4.2 nathanw
145 1.6.4.2 nathanw struct mii_data sc_mii; /* MII/media information */
146 1.6.4.2 nathanw
147 1.6.4.2 nathanw struct callout sc_tick_ch; /* tick callout */
148 1.6.4.2 nathanw
149 1.6.4.2 nathanw bus_dmamap_t sc_cddmamap; /* control data DMA map */
150 1.6.4.2 nathanw #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
151 1.6.4.2 nathanw
152 1.6.4.2 nathanw /*
153 1.6.4.2 nathanw * Software state for transmit and receive descriptors.
154 1.6.4.2 nathanw */
155 1.6.4.2 nathanw struct stge_descsoft sc_txsoft[STGE_NTXDESC];
156 1.6.4.2 nathanw struct stge_descsoft sc_rxsoft[STGE_NRXDESC];
157 1.6.4.2 nathanw
158 1.6.4.2 nathanw /*
159 1.6.4.2 nathanw * Control data structures.
160 1.6.4.2 nathanw */
161 1.6.4.2 nathanw struct stge_control_data *sc_control_data;
162 1.6.4.2 nathanw #define sc_txdescs sc_control_data->scd_txdescs
163 1.6.4.2 nathanw #define sc_rxdescs sc_control_data->scd_rxdescs
164 1.6.4.2 nathanw
165 1.6.4.2 nathanw #ifdef STGE_EVENT_COUNTERS
166 1.6.4.2 nathanw /*
167 1.6.4.2 nathanw * Event counters.
168 1.6.4.2 nathanw */
169 1.6.4.2 nathanw struct evcnt sc_ev_txstall; /* Tx stalled */
170 1.6.4.2 nathanw struct evcnt sc_ev_txdmaintr; /* Tx DMA interrupts */
171 1.6.4.2 nathanw struct evcnt sc_ev_txindintr; /* Tx Indicate interrupts */
172 1.6.4.2 nathanw struct evcnt sc_ev_rxintr; /* Rx interrupts */
173 1.6.4.2 nathanw
174 1.6.4.2 nathanw struct evcnt sc_ev_txseg1; /* Tx packets w/ 1 segment */
175 1.6.4.2 nathanw struct evcnt sc_ev_txseg2; /* Tx packets w/ 2 segments */
176 1.6.4.2 nathanw struct evcnt sc_ev_txseg3; /* Tx packets w/ 3 segments */
177 1.6.4.2 nathanw struct evcnt sc_ev_txseg4; /* Tx packets w/ 4 segments */
178 1.6.4.2 nathanw struct evcnt sc_ev_txseg5; /* Tx packets w/ 5 segments */
179 1.6.4.2 nathanw struct evcnt sc_ev_txsegmore; /* Tx packets w/ more than 5 segments */
180 1.6.4.2 nathanw struct evcnt sc_ev_txcopy; /* Tx packets that we had to copy */
181 1.6.4.2 nathanw
182 1.6.4.2 nathanw struct evcnt sc_ev_rxipsum; /* IP checksums checked in-bound */
183 1.6.4.2 nathanw struct evcnt sc_ev_rxtcpsum; /* TCP checksums checked in-bound */
184 1.6.4.2 nathanw struct evcnt sc_ev_rxudpsum; /* UDP checksums checked in-bound */
185 1.6.4.2 nathanw
186 1.6.4.2 nathanw struct evcnt sc_ev_txipsum; /* IP checksums comp. out-bound */
187 1.6.4.2 nathanw struct evcnt sc_ev_txtcpsum; /* TCP checksums comp. out-bound */
188 1.6.4.2 nathanw struct evcnt sc_ev_txudpsum; /* UDP checksums comp. out-bound */
189 1.6.4.2 nathanw #endif /* STGE_EVENT_COUNTERS */
190 1.6.4.2 nathanw
191 1.6.4.2 nathanw int sc_txpending; /* number of Tx requests pending */
192 1.6.4.2 nathanw int sc_txdirty; /* first dirty Tx descriptor */
193 1.6.4.2 nathanw int sc_txlast; /* last used Tx descriptor */
194 1.6.4.2 nathanw
195 1.6.4.2 nathanw int sc_rxptr; /* next ready Rx descriptor/descsoft */
196 1.6.4.2 nathanw int sc_rxdiscard;
197 1.6.4.2 nathanw int sc_rxlen;
198 1.6.4.2 nathanw struct mbuf *sc_rxhead;
199 1.6.4.2 nathanw struct mbuf *sc_rxtail;
200 1.6.4.2 nathanw struct mbuf **sc_rxtailp;
201 1.6.4.2 nathanw
202 1.6.4.2 nathanw int sc_txthresh; /* Tx threshold */
203 1.6.4.2 nathanw int sc_usefiber; /* if we're fiber */
204 1.6.4.2 nathanw uint32_t sc_DMACtrl; /* prototype DMACtrl register */
205 1.6.4.2 nathanw uint32_t sc_MACCtrl; /* prototype MacCtrl register */
206 1.6.4.2 nathanw uint16_t sc_IntEnable; /* prototype IntEnable register */
207 1.6.4.2 nathanw uint16_t sc_ReceiveMode; /* prototype ReceiveMode register */
208 1.6.4.2 nathanw uint8_t sc_PhyCtrl; /* prototype PhyCtrl register */
209 1.6.4.2 nathanw };
210 1.6.4.2 nathanw
211 1.6.4.2 nathanw #define STGE_RXCHAIN_RESET(sc) \
212 1.6.4.2 nathanw do { \
213 1.6.4.2 nathanw (sc)->sc_rxtailp = &(sc)->sc_rxhead; \
214 1.6.4.2 nathanw *(sc)->sc_rxtailp = NULL; \
215 1.6.4.2 nathanw (sc)->sc_rxlen = 0; \
216 1.6.4.2 nathanw } while (/*CONSTCOND*/0)
217 1.6.4.2 nathanw
218 1.6.4.2 nathanw #define STGE_RXCHAIN_LINK(sc, m) \
219 1.6.4.2 nathanw do { \
220 1.6.4.2 nathanw *(sc)->sc_rxtailp = (sc)->sc_rxtail = (m); \
221 1.6.4.2 nathanw (sc)->sc_rxtailp = &(m)->m_next; \
222 1.6.4.2 nathanw } while (/*CONSTCOND*/0)
223 1.6.4.2 nathanw
224 1.6.4.2 nathanw #ifdef STGE_EVENT_COUNTERS
225 1.6.4.2 nathanw #define STGE_EVCNT_INCR(ev) (ev)->ev_count++
226 1.6.4.2 nathanw #else
227 1.6.4.2 nathanw #define STGE_EVCNT_INCR(ev) /* nothing */
228 1.6.4.2 nathanw #endif
229 1.6.4.2 nathanw
230 1.6.4.2 nathanw #define STGE_CDTXADDR(sc, x) ((sc)->sc_cddma + STGE_CDTXOFF((x)))
231 1.6.4.2 nathanw #define STGE_CDRXADDR(sc, x) ((sc)->sc_cddma + STGE_CDRXOFF((x)))
232 1.6.4.2 nathanw
233 1.6.4.2 nathanw #define STGE_CDTXSYNC(sc, x, ops) \
234 1.6.4.2 nathanw bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
235 1.6.4.2 nathanw STGE_CDTXOFF((x)), sizeof(struct stge_tfd), (ops))
236 1.6.4.2 nathanw
237 1.6.4.2 nathanw #define STGE_CDRXSYNC(sc, x, ops) \
238 1.6.4.2 nathanw bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
239 1.6.4.2 nathanw STGE_CDRXOFF((x)), sizeof(struct stge_rfd), (ops))
240 1.6.4.2 nathanw
241 1.6.4.2 nathanw #define STGE_INIT_RXDESC(sc, x) \
242 1.6.4.2 nathanw do { \
243 1.6.4.2 nathanw struct stge_descsoft *__ds = &(sc)->sc_rxsoft[(x)]; \
244 1.6.4.2 nathanw struct stge_rfd *__rfd = &(sc)->sc_rxdescs[(x)]; \
245 1.6.4.2 nathanw \
246 1.6.4.2 nathanw /* \
247 1.6.4.2 nathanw * Note: We scoot the packet forward 2 bytes in the buffer \
248 1.6.4.2 nathanw * so that the payload after the Ethernet header is aligned \
249 1.6.4.2 nathanw * to a 4-byte boundary. \
250 1.6.4.2 nathanw */ \
251 1.6.4.2 nathanw __rfd->rfd_frag.frag_word0 = \
252 1.6.4.2 nathanw htole64(FRAG_ADDR(__ds->ds_dmamap->dm_segs[0].ds_addr + 2) |\
253 1.6.4.2 nathanw FRAG_LEN(MCLBYTES - 2)); \
254 1.6.4.2 nathanw __rfd->rfd_next = \
255 1.6.4.2 nathanw htole64((uint64_t)STGE_CDRXADDR((sc), STGE_NEXTRX((x)))); \
256 1.6.4.2 nathanw __rfd->rfd_status = 0; \
257 1.6.4.2 nathanw STGE_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
258 1.6.4.2 nathanw } while (/*CONSTCOND*/0)
259 1.6.4.2 nathanw
260 1.6.4.2 nathanw #define STGE_TIMEOUT 1000
261 1.6.4.2 nathanw
262 1.6.4.2 nathanw void stge_start(struct ifnet *);
263 1.6.4.2 nathanw void stge_watchdog(struct ifnet *);
264 1.6.4.2 nathanw int stge_ioctl(struct ifnet *, u_long, caddr_t);
265 1.6.4.2 nathanw int stge_init(struct ifnet *);
266 1.6.4.2 nathanw void stge_stop(struct ifnet *, int);
267 1.6.4.2 nathanw
268 1.6.4.2 nathanw void stge_shutdown(void *);
269 1.6.4.2 nathanw
270 1.6.4.2 nathanw void stge_reset(struct stge_softc *);
271 1.6.4.2 nathanw void stge_rxdrain(struct stge_softc *);
272 1.6.4.2 nathanw int stge_add_rxbuf(struct stge_softc *, int);
273 1.6.4.2 nathanw #if 0
274 1.6.4.2 nathanw void stge_read_eeprom(struct stge_softc *, int, uint16_t *);
275 1.6.4.2 nathanw #endif
276 1.6.4.2 nathanw void stge_tick(void *);
277 1.6.4.2 nathanw
278 1.6.4.2 nathanw void stge_stats_update(struct stge_softc *);
279 1.6.4.2 nathanw
280 1.6.4.2 nathanw void stge_set_filter(struct stge_softc *);
281 1.6.4.2 nathanw
282 1.6.4.2 nathanw int stge_intr(void *);
283 1.6.4.2 nathanw void stge_txintr(struct stge_softc *);
284 1.6.4.2 nathanw void stge_rxintr(struct stge_softc *);
285 1.6.4.2 nathanw
286 1.6.4.2 nathanw int stge_mii_readreg(struct device *, int, int);
287 1.6.4.2 nathanw void stge_mii_writereg(struct device *, int, int, int);
288 1.6.4.2 nathanw void stge_mii_statchg(struct device *);
289 1.6.4.2 nathanw
290 1.6.4.2 nathanw int stge_mediachange(struct ifnet *);
291 1.6.4.2 nathanw void stge_mediastatus(struct ifnet *, struct ifmediareq *);
292 1.6.4.2 nathanw
293 1.6.4.2 nathanw int stge_match(struct device *, struct cfdata *, void *);
294 1.6.4.2 nathanw void stge_attach(struct device *, struct device *, void *);
295 1.6.4.2 nathanw
296 1.6.4.2 nathanw int stge_copy_small = 0;
297 1.6.4.2 nathanw
298 1.6.4.2 nathanw struct cfattach stge_ca = {
299 1.6.4.2 nathanw sizeof(struct stge_softc), stge_match, stge_attach,
300 1.6.4.2 nathanw };
301 1.6.4.2 nathanw
302 1.6.4.2 nathanw uint32_t stge_mii_bitbang_read(struct device *);
303 1.6.4.2 nathanw void stge_mii_bitbang_write(struct device *, uint32_t);
304 1.6.4.2 nathanw
305 1.6.4.2 nathanw const struct mii_bitbang_ops stge_mii_bitbang_ops = {
306 1.6.4.2 nathanw stge_mii_bitbang_read,
307 1.6.4.2 nathanw stge_mii_bitbang_write,
308 1.6.4.2 nathanw {
309 1.6.4.2 nathanw PC_MgmtData, /* MII_BIT_MDO */
310 1.6.4.2 nathanw PC_MgmtData, /* MII_BIT_MDI */
311 1.6.4.2 nathanw PC_MgmtClk, /* MII_BIT_MDC */
312 1.6.4.2 nathanw PC_MgmtDir, /* MII_BIT_DIR_HOST_PHY */
313 1.6.4.2 nathanw 0, /* MII_BIT_DIR_PHY_HOST */
314 1.6.4.2 nathanw }
315 1.6.4.2 nathanw };
316 1.6.4.2 nathanw
317 1.6.4.2 nathanw /*
318 1.6.4.2 nathanw * Devices supported by this driver.
319 1.6.4.2 nathanw */
320 1.6.4.2 nathanw const struct stge_product {
321 1.6.4.2 nathanw pci_vendor_id_t stge_vendor;
322 1.6.4.2 nathanw pci_product_id_t stge_product;
323 1.6.4.2 nathanw const char *stge_name;
324 1.6.4.2 nathanw } stge_products[] = {
325 1.6.4.2 nathanw { PCI_VENDOR_SUNDANCETI, PCI_PRODUCT_SUNDANCETI_ST2021,
326 1.6.4.2 nathanw "Sundance ST-2021 Gigabit Ethernet" },
327 1.6.4.2 nathanw
328 1.6.4.2 nathanw { PCI_VENDOR_TAMARACK, PCI_PRODUCT_TAMARACK_TC9021,
329 1.6.4.2 nathanw "Tamarack TC9021 Gigabit Ethernet" },
330 1.6.4.2 nathanw
331 1.6.4.2 nathanw { PCI_VENDOR_TAMARACK, PCI_PRODUCT_TAMARACK_TC9021_ALT,
332 1.6.4.2 nathanw "Tamarack TC9021 Gigabit Ethernet" },
333 1.6.4.2 nathanw
334 1.6.4.2 nathanw /*
335 1.6.4.2 nathanw * The Sundance sample boards use the Sundance vendor ID,
336 1.6.4.2 nathanw * but the Tamarack product ID.
337 1.6.4.2 nathanw */
338 1.6.4.2 nathanw { PCI_VENDOR_SUNDANCETI, PCI_PRODUCT_TAMARACK_TC9021,
339 1.6.4.2 nathanw "Sundance TC9021 Gigabit Ethernet" },
340 1.6.4.2 nathanw
341 1.6.4.2 nathanw { PCI_VENDOR_SUNDANCETI, PCI_PRODUCT_TAMARACK_TC9021_ALT,
342 1.6.4.2 nathanw "Sundance TC9021 Gigabit Ethernet" },
343 1.6.4.2 nathanw
344 1.6.4.2 nathanw { PCI_VENDOR_DLINK, PCI_PRODUCT_DLINK_DL4000,
345 1.6.4.2 nathanw "D-Link DL-4000 Gigabit Ethernet" },
346 1.6.4.2 nathanw
347 1.6.4.2 nathanw { PCI_VENDOR_ANTARES, PCI_PRODUCT_ANTARES_TC9021,
348 1.6.4.2 nathanw "Antares Gigabit Ethernet" },
349 1.6.4.2 nathanw
350 1.6.4.2 nathanw { 0, 0,
351 1.6.4.2 nathanw NULL },
352 1.6.4.2 nathanw };
353 1.6.4.2 nathanw
354 1.6.4.2 nathanw static const struct stge_product *
355 1.6.4.2 nathanw stge_lookup(const struct pci_attach_args *pa)
356 1.6.4.2 nathanw {
357 1.6.4.2 nathanw const struct stge_product *sp;
358 1.6.4.2 nathanw
359 1.6.4.2 nathanw for (sp = stge_products; sp->stge_name != NULL; sp++) {
360 1.6.4.2 nathanw if (PCI_VENDOR(pa->pa_id) == sp->stge_vendor &&
361 1.6.4.2 nathanw PCI_PRODUCT(pa->pa_id) == sp->stge_product)
362 1.6.4.2 nathanw return (sp);
363 1.6.4.2 nathanw }
364 1.6.4.2 nathanw return (NULL);
365 1.6.4.2 nathanw }
366 1.6.4.2 nathanw
367 1.6.4.2 nathanw int
368 1.6.4.2 nathanw stge_match(struct device *parent, struct cfdata *cf, void *aux)
369 1.6.4.2 nathanw {
370 1.6.4.2 nathanw struct pci_attach_args *pa = aux;
371 1.6.4.2 nathanw
372 1.6.4.2 nathanw if (stge_lookup(pa) != NULL)
373 1.6.4.2 nathanw return (1);
374 1.6.4.2 nathanw
375 1.6.4.2 nathanw return (0);
376 1.6.4.2 nathanw }
377 1.6.4.2 nathanw
378 1.6.4.2 nathanw void
379 1.6.4.2 nathanw stge_attach(struct device *parent, struct device *self, void *aux)
380 1.6.4.2 nathanw {
381 1.6.4.2 nathanw struct stge_softc *sc = (struct stge_softc *) self;
382 1.6.4.2 nathanw struct pci_attach_args *pa = aux;
383 1.6.4.2 nathanw struct ifnet *ifp = &sc->sc_ethercom.ec_if;
384 1.6.4.2 nathanw pci_chipset_tag_t pc = pa->pa_pc;
385 1.6.4.2 nathanw pci_intr_handle_t ih;
386 1.6.4.2 nathanw const char *intrstr = NULL;
387 1.6.4.2 nathanw bus_space_tag_t iot, memt;
388 1.6.4.2 nathanw bus_space_handle_t ioh, memh;
389 1.6.4.2 nathanw bus_dma_segment_t seg;
390 1.6.4.2 nathanw int ioh_valid, memh_valid;
391 1.6.4.2 nathanw int i, rseg, error;
392 1.6.4.2 nathanw const struct stge_product *sp;
393 1.6.4.2 nathanw pcireg_t pmode;
394 1.6.4.2 nathanw uint8_t enaddr[ETHER_ADDR_LEN];
395 1.6.4.2 nathanw int pmreg;
396 1.6.4.2 nathanw
397 1.6.4.2 nathanw callout_init(&sc->sc_tick_ch);
398 1.6.4.2 nathanw
399 1.6.4.2 nathanw sp = stge_lookup(pa);
400 1.6.4.2 nathanw if (sp == NULL) {
401 1.6.4.2 nathanw printf("\n");
402 1.6.4.2 nathanw panic("ste_attach: impossible");
403 1.6.4.2 nathanw }
404 1.6.4.2 nathanw
405 1.6.4.2 nathanw sc->sc_rev = PCI_REVISION(pa->pa_class);
406 1.6.4.2 nathanw
407 1.6.4.2 nathanw printf(": %s, rev. %d\n", sp->stge_name, sc->sc_rev);
408 1.6.4.2 nathanw
409 1.6.4.2 nathanw /*
410 1.6.4.2 nathanw * Map the device.
411 1.6.4.2 nathanw */
412 1.6.4.2 nathanw ioh_valid = (pci_mapreg_map(pa, STGE_PCI_IOBA,
413 1.6.4.2 nathanw PCI_MAPREG_TYPE_IO, 0,
414 1.6.4.2 nathanw &iot, &ioh, NULL, NULL) == 0);
415 1.6.4.2 nathanw memh_valid = (pci_mapreg_map(pa, STGE_PCI_MMBA,
416 1.6.4.2 nathanw PCI_MAPREG_TYPE_MEM|PCI_MAPREG_MEM_TYPE_32BIT, 0,
417 1.6.4.2 nathanw &memt, &memh, NULL, NULL) == 0);
418 1.6.4.2 nathanw
419 1.6.4.2 nathanw if (memh_valid) {
420 1.6.4.2 nathanw sc->sc_st = memt;
421 1.6.4.2 nathanw sc->sc_sh = memh;
422 1.6.4.2 nathanw } else if (ioh_valid) {
423 1.6.4.2 nathanw sc->sc_st = iot;
424 1.6.4.2 nathanw sc->sc_sh = ioh;
425 1.6.4.2 nathanw } else {
426 1.6.4.2 nathanw printf("%s: unable to map device registers\n",
427 1.6.4.2 nathanw sc->sc_dev.dv_xname);
428 1.6.4.2 nathanw return;
429 1.6.4.2 nathanw }
430 1.6.4.2 nathanw
431 1.6.4.2 nathanw sc->sc_dmat = pa->pa_dmat;
432 1.6.4.2 nathanw
433 1.6.4.2 nathanw /* Enable bus mastering. */
434 1.6.4.2 nathanw pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
435 1.6.4.2 nathanw pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
436 1.6.4.2 nathanw PCI_COMMAND_MASTER_ENABLE);
437 1.6.4.2 nathanw
438 1.6.4.2 nathanw /* Get it out of power save mode if needed. */
439 1.6.4.2 nathanw if (pci_get_capability(pc, pa->pa_tag, PCI_CAP_PWRMGMT, &pmreg, 0)) {
440 1.6.4.2 nathanw pmode = pci_conf_read(pc, pa->pa_tag, pmreg + 4) & 0x3;
441 1.6.4.2 nathanw if (pmode == 3) {
442 1.6.4.2 nathanw /*
443 1.6.4.2 nathanw * The card has lost all configuration data in
444 1.6.4.2 nathanw * this state, so punt.
445 1.6.4.2 nathanw */
446 1.6.4.2 nathanw printf("%s: unable to wake up from power state D3\n",
447 1.6.4.2 nathanw sc->sc_dev.dv_xname);
448 1.6.4.2 nathanw return;
449 1.6.4.2 nathanw }
450 1.6.4.2 nathanw if (pmode != 0) {
451 1.6.4.2 nathanw printf("%s: waking up from power state D%d\n",
452 1.6.4.2 nathanw sc->sc_dev.dv_xname, pmode);
453 1.6.4.2 nathanw pci_conf_write(pc, pa->pa_tag, pmreg + 4, 0);
454 1.6.4.2 nathanw }
455 1.6.4.2 nathanw }
456 1.6.4.2 nathanw
457 1.6.4.2 nathanw /*
458 1.6.4.2 nathanw * Map and establish our interrupt.
459 1.6.4.2 nathanw */
460 1.6.4.2 nathanw if (pci_intr_map(pa, &ih)) {
461 1.6.4.2 nathanw printf("%s: unable to map interrupt\n", sc->sc_dev.dv_xname);
462 1.6.4.2 nathanw return;
463 1.6.4.2 nathanw }
464 1.6.4.2 nathanw intrstr = pci_intr_string(pc, ih);
465 1.6.4.2 nathanw sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, stge_intr, sc);
466 1.6.4.2 nathanw if (sc->sc_ih == NULL) {
467 1.6.4.2 nathanw printf("%s: unable to establish interrupt",
468 1.6.4.2 nathanw sc->sc_dev.dv_xname);
469 1.6.4.2 nathanw if (intrstr != NULL)
470 1.6.4.2 nathanw printf(" at %s", intrstr);
471 1.6.4.2 nathanw printf("\n");
472 1.6.4.2 nathanw return;
473 1.6.4.2 nathanw }
474 1.6.4.2 nathanw printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
475 1.6.4.2 nathanw
476 1.6.4.2 nathanw /*
477 1.6.4.2 nathanw * Allocate the control data structures, and create and load the
478 1.6.4.2 nathanw * DMA map for it.
479 1.6.4.2 nathanw */
480 1.6.4.2 nathanw if ((error = bus_dmamem_alloc(sc->sc_dmat,
481 1.6.4.2 nathanw sizeof(struct stge_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
482 1.6.4.2 nathanw 0)) != 0) {
483 1.6.4.2 nathanw printf("%s: unable to allocate control data, error = %d\n",
484 1.6.4.2 nathanw sc->sc_dev.dv_xname, error);
485 1.6.4.2 nathanw goto fail_0;
486 1.6.4.2 nathanw }
487 1.6.4.2 nathanw
488 1.6.4.2 nathanw if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
489 1.6.4.2 nathanw sizeof(struct stge_control_data), (caddr_t *)&sc->sc_control_data,
490 1.6.4.2 nathanw BUS_DMA_COHERENT)) != 0) {
491 1.6.4.2 nathanw printf("%s: unable to map control data, error = %d\n",
492 1.6.4.2 nathanw sc->sc_dev.dv_xname, error);
493 1.6.4.2 nathanw goto fail_1;
494 1.6.4.2 nathanw }
495 1.6.4.2 nathanw
496 1.6.4.2 nathanw if ((error = bus_dmamap_create(sc->sc_dmat,
497 1.6.4.2 nathanw sizeof(struct stge_control_data), 1,
498 1.6.4.2 nathanw sizeof(struct stge_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
499 1.6.4.2 nathanw printf("%s: unable to create control data DMA map, "
500 1.6.4.2 nathanw "error = %d\n", sc->sc_dev.dv_xname, error);
501 1.6.4.2 nathanw goto fail_2;
502 1.6.4.2 nathanw }
503 1.6.4.2 nathanw
504 1.6.4.2 nathanw if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
505 1.6.4.2 nathanw sc->sc_control_data, sizeof(struct stge_control_data), NULL,
506 1.6.4.2 nathanw 0)) != 0) {
507 1.6.4.2 nathanw printf("%s: unable to load control data DMA map, error = %d\n",
508 1.6.4.2 nathanw sc->sc_dev.dv_xname, error);
509 1.6.4.2 nathanw goto fail_3;
510 1.6.4.2 nathanw }
511 1.6.4.2 nathanw
512 1.6.4.2 nathanw /*
513 1.6.4.2 nathanw * Create the transmit buffer DMA maps. Note that rev B.3
514 1.6.4.2 nathanw * and earlier seem to have a bug regarding multi-fragment
515 1.6.4.2 nathanw * packets. We need to limit the number of Tx segments on
516 1.6.4.2 nathanw * such chips to 1.
517 1.6.4.2 nathanw */
518 1.6.4.2 nathanw for (i = 0; i < STGE_NTXDESC; i++) {
519 1.6.4.3 nathanw if ((error = bus_dmamap_create(sc->sc_dmat,
520 1.6.4.3 nathanw ETHER_MAX_LEN_JUMBO, STGE_NTXFRAGS, MCLBYTES, 0, 0,
521 1.6.4.2 nathanw &sc->sc_txsoft[i].ds_dmamap)) != 0) {
522 1.6.4.2 nathanw printf("%s: unable to create tx DMA map %d, "
523 1.6.4.2 nathanw "error = %d\n", sc->sc_dev.dv_xname, i, error);
524 1.6.4.2 nathanw goto fail_4;
525 1.6.4.2 nathanw }
526 1.6.4.2 nathanw }
527 1.6.4.2 nathanw
528 1.6.4.2 nathanw /*
529 1.6.4.2 nathanw * Create the receive buffer DMA maps.
530 1.6.4.2 nathanw */
531 1.6.4.2 nathanw for (i = 0; i < STGE_NRXDESC; i++) {
532 1.6.4.2 nathanw if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
533 1.6.4.2 nathanw MCLBYTES, 0, 0, &sc->sc_rxsoft[i].ds_dmamap)) != 0) {
534 1.6.4.2 nathanw printf("%s: unable to create rx DMA map %d, "
535 1.6.4.2 nathanw "error = %d\n", sc->sc_dev.dv_xname, i, error);
536 1.6.4.2 nathanw goto fail_5;
537 1.6.4.2 nathanw }
538 1.6.4.2 nathanw sc->sc_rxsoft[i].ds_mbuf = NULL;
539 1.6.4.2 nathanw }
540 1.6.4.2 nathanw
541 1.6.4.2 nathanw /*
542 1.6.4.2 nathanw * Determine if we're copper or fiber. It affects how we
543 1.6.4.2 nathanw * reset the card.
544 1.6.4.2 nathanw */
545 1.6.4.2 nathanw if (bus_space_read_4(sc->sc_st, sc->sc_sh, STGE_AsicCtrl) &
546 1.6.4.2 nathanw AC_PhyMedia)
547 1.6.4.2 nathanw sc->sc_usefiber = 1;
548 1.6.4.2 nathanw else
549 1.6.4.2 nathanw sc->sc_usefiber = 0;
550 1.6.4.2 nathanw
551 1.6.4.2 nathanw /*
552 1.6.4.2 nathanw * Reset the chip to a known state.
553 1.6.4.2 nathanw */
554 1.6.4.2 nathanw stge_reset(sc);
555 1.6.4.2 nathanw
556 1.6.4.2 nathanw /*
557 1.6.4.2 nathanw * Reading the station address from the EEPROM doesn't seem
558 1.6.4.2 nathanw * to work, at least on my sample boards. Instread, since
559 1.6.4.2 nathanw * the reset sequence does AutoInit, read it from the station
560 1.6.4.2 nathanw * address registers.
561 1.6.4.2 nathanw */
562 1.6.4.2 nathanw enaddr[0] = bus_space_read_2(sc->sc_st, sc->sc_sh,
563 1.6.4.2 nathanw STGE_StationAddress0) & 0xff;
564 1.6.4.2 nathanw enaddr[1] = bus_space_read_2(sc->sc_st, sc->sc_sh,
565 1.6.4.2 nathanw STGE_StationAddress0) >> 8;
566 1.6.4.2 nathanw enaddr[2] = bus_space_read_2(sc->sc_st, sc->sc_sh,
567 1.6.4.2 nathanw STGE_StationAddress1) & 0xff;
568 1.6.4.2 nathanw enaddr[3] = bus_space_read_2(sc->sc_st, sc->sc_sh,
569 1.6.4.2 nathanw STGE_StationAddress1) >> 8;
570 1.6.4.2 nathanw enaddr[4] = bus_space_read_2(sc->sc_st, sc->sc_sh,
571 1.6.4.2 nathanw STGE_StationAddress2) & 0xff;
572 1.6.4.2 nathanw enaddr[5] = bus_space_read_2(sc->sc_st, sc->sc_sh,
573 1.6.4.2 nathanw STGE_StationAddress2) >> 8;
574 1.6.4.2 nathanw
575 1.6.4.2 nathanw printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
576 1.6.4.2 nathanw ether_sprintf(enaddr));
577 1.6.4.2 nathanw
578 1.6.4.2 nathanw /*
579 1.6.4.2 nathanw * Read some important bits from the PhyCtrl register.
580 1.6.4.2 nathanw */
581 1.6.4.2 nathanw sc->sc_PhyCtrl = bus_space_read_1(sc->sc_st, sc->sc_sh,
582 1.6.4.2 nathanw STGE_PhyCtrl) & (PC_PhyDuplexPolarity | PC_PhyLnkPolarity);
583 1.6.4.2 nathanw
584 1.6.4.2 nathanw /*
585 1.6.4.2 nathanw * Initialize our media structures and probe the MII.
586 1.6.4.2 nathanw */
587 1.6.4.2 nathanw sc->sc_mii.mii_ifp = ifp;
588 1.6.4.2 nathanw sc->sc_mii.mii_readreg = stge_mii_readreg;
589 1.6.4.2 nathanw sc->sc_mii.mii_writereg = stge_mii_writereg;
590 1.6.4.2 nathanw sc->sc_mii.mii_statchg = stge_mii_statchg;
591 1.6.4.2 nathanw ifmedia_init(&sc->sc_mii.mii_media, 0, stge_mediachange,
592 1.6.4.2 nathanw stge_mediastatus);
593 1.6.4.2 nathanw mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
594 1.6.4.2 nathanw MII_OFFSET_ANY, MIIF_DOPAUSE);
595 1.6.4.2 nathanw if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
596 1.6.4.2 nathanw ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
597 1.6.4.2 nathanw ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
598 1.6.4.2 nathanw } else
599 1.6.4.2 nathanw ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
600 1.6.4.2 nathanw
601 1.6.4.2 nathanw ifp = &sc->sc_ethercom.ec_if;
602 1.6.4.2 nathanw strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
603 1.6.4.2 nathanw ifp->if_softc = sc;
604 1.6.4.2 nathanw ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
605 1.6.4.2 nathanw ifp->if_ioctl = stge_ioctl;
606 1.6.4.2 nathanw ifp->if_start = stge_start;
607 1.6.4.2 nathanw ifp->if_watchdog = stge_watchdog;
608 1.6.4.2 nathanw ifp->if_init = stge_init;
609 1.6.4.2 nathanw ifp->if_stop = stge_stop;
610 1.6.4.2 nathanw IFQ_SET_READY(&ifp->if_snd);
611 1.6.4.2 nathanw
612 1.6.4.2 nathanw /*
613 1.6.4.2 nathanw * The manual recommends disabling early transmit, so we
614 1.6.4.2 nathanw * do. It's disabled anyway, if using IP checksumming,
615 1.6.4.2 nathanw * since the entire packet must be in the FIFO in order
616 1.6.4.2 nathanw * for the chip to perform the checksum.
617 1.6.4.2 nathanw */
618 1.6.4.2 nathanw sc->sc_txthresh = 0x0fff;
619 1.6.4.2 nathanw
620 1.6.4.2 nathanw /*
621 1.6.4.2 nathanw * Disable MWI if the PCI layer tells us to.
622 1.6.4.2 nathanw */
623 1.6.4.2 nathanw sc->sc_DMACtrl = 0;
624 1.6.4.2 nathanw if ((pa->pa_flags & PCI_FLAGS_MWI_OKAY) == 0)
625 1.6.4.2 nathanw sc->sc_DMACtrl |= DMAC_MWIDisable;
626 1.6.4.2 nathanw
627 1.6.4.2 nathanw /*
628 1.6.4.2 nathanw * We can support 802.1Q VLAN-sized frames and jumbo
629 1.6.4.2 nathanw * Ethernet frames.
630 1.6.4.2 nathanw *
631 1.6.4.2 nathanw * XXX Figure out how to do hw-assisted VLAN tagging in
632 1.6.4.2 nathanw * XXX a reasonable way on this chip.
633 1.6.4.2 nathanw */
634 1.6.4.2 nathanw sc->sc_ethercom.ec_capabilities |=
635 1.6.4.2 nathanw ETHERCAP_VLAN_MTU /* XXX | ETHERCAP_JUMBO_MTU */;
636 1.6.4.2 nathanw
637 1.6.4.2 nathanw /*
638 1.6.4.2 nathanw * We can do IPv4/TCPv4/UDPv4 checksums in hardware.
639 1.6.4.2 nathanw */
640 1.6.4.2 nathanw sc->sc_ethercom.ec_if.if_capabilities |= IFCAP_CSUM_IPv4 |
641 1.6.4.2 nathanw IFCAP_CSUM_TCPv4 | IFCAP_CSUM_UDPv4;
642 1.6.4.2 nathanw
643 1.6.4.2 nathanw /*
644 1.6.4.2 nathanw * Attach the interface.
645 1.6.4.2 nathanw */
646 1.6.4.2 nathanw if_attach(ifp);
647 1.6.4.2 nathanw ether_ifattach(ifp, enaddr);
648 1.6.4.2 nathanw
649 1.6.4.2 nathanw #ifdef STGE_EVENT_COUNTERS
650 1.6.4.2 nathanw /*
651 1.6.4.2 nathanw * Attach event counters.
652 1.6.4.2 nathanw */
653 1.6.4.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txstall, EVCNT_TYPE_MISC,
654 1.6.4.2 nathanw NULL, sc->sc_dev.dv_xname, "txstall");
655 1.6.4.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txdmaintr, EVCNT_TYPE_INTR,
656 1.6.4.2 nathanw NULL, sc->sc_dev.dv_xname, "txdmaintr");
657 1.6.4.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txindintr, EVCNT_TYPE_INTR,
658 1.6.4.2 nathanw NULL, sc->sc_dev.dv_xname, "txindintr");
659 1.6.4.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
660 1.6.4.2 nathanw NULL, sc->sc_dev.dv_xname, "rxintr");
661 1.6.4.2 nathanw
662 1.6.4.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txseg1, EVCNT_TYPE_MISC,
663 1.6.4.2 nathanw NULL, sc->sc_dev.dv_xname, "txseg1");
664 1.6.4.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txseg2, EVCNT_TYPE_MISC,
665 1.6.4.2 nathanw NULL, sc->sc_dev.dv_xname, "txseg2");
666 1.6.4.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txseg3, EVCNT_TYPE_MISC,
667 1.6.4.2 nathanw NULL, sc->sc_dev.dv_xname, "txseg3");
668 1.6.4.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txseg4, EVCNT_TYPE_MISC,
669 1.6.4.2 nathanw NULL, sc->sc_dev.dv_xname, "txseg4");
670 1.6.4.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txseg5, EVCNT_TYPE_MISC,
671 1.6.4.2 nathanw NULL, sc->sc_dev.dv_xname, "txseg5");
672 1.6.4.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txsegmore, EVCNT_TYPE_MISC,
673 1.6.4.2 nathanw NULL, sc->sc_dev.dv_xname, "txsegmore");
674 1.6.4.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txcopy, EVCNT_TYPE_MISC,
675 1.6.4.2 nathanw NULL, sc->sc_dev.dv_xname, "txcopy");
676 1.6.4.2 nathanw
677 1.6.4.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
678 1.6.4.2 nathanw NULL, sc->sc_dev.dv_xname, "rxipsum");
679 1.6.4.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_rxtcpsum, EVCNT_TYPE_MISC,
680 1.6.4.2 nathanw NULL, sc->sc_dev.dv_xname, "rxtcpsum");
681 1.6.4.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_rxudpsum, EVCNT_TYPE_MISC,
682 1.6.4.2 nathanw NULL, sc->sc_dev.dv_xname, "rxudpsum");
683 1.6.4.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
684 1.6.4.2 nathanw NULL, sc->sc_dev.dv_xname, "txipsum");
685 1.6.4.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txtcpsum, EVCNT_TYPE_MISC,
686 1.6.4.2 nathanw NULL, sc->sc_dev.dv_xname, "txtcpsum");
687 1.6.4.2 nathanw evcnt_attach_dynamic(&sc->sc_ev_txudpsum, EVCNT_TYPE_MISC,
688 1.6.4.2 nathanw NULL, sc->sc_dev.dv_xname, "txudpsum");
689 1.6.4.2 nathanw #endif /* STGE_EVENT_COUNTERS */
690 1.6.4.2 nathanw
691 1.6.4.2 nathanw /*
692 1.6.4.2 nathanw * Make sure the interface is shutdown during reboot.
693 1.6.4.2 nathanw */
694 1.6.4.2 nathanw sc->sc_sdhook = shutdownhook_establish(stge_shutdown, sc);
695 1.6.4.2 nathanw if (sc->sc_sdhook == NULL)
696 1.6.4.2 nathanw printf("%s: WARNING: unable to establish shutdown hook\n",
697 1.6.4.2 nathanw sc->sc_dev.dv_xname);
698 1.6.4.2 nathanw return;
699 1.6.4.2 nathanw
700 1.6.4.2 nathanw /*
701 1.6.4.2 nathanw * Free any resources we've allocated during the failed attach
702 1.6.4.2 nathanw * attempt. Do this in reverse order and fall through.
703 1.6.4.2 nathanw */
704 1.6.4.2 nathanw fail_5:
705 1.6.4.2 nathanw for (i = 0; i < STGE_NRXDESC; i++) {
706 1.6.4.2 nathanw if (sc->sc_rxsoft[i].ds_dmamap != NULL)
707 1.6.4.2 nathanw bus_dmamap_destroy(sc->sc_dmat,
708 1.6.4.2 nathanw sc->sc_rxsoft[i].ds_dmamap);
709 1.6.4.2 nathanw }
710 1.6.4.2 nathanw fail_4:
711 1.6.4.2 nathanw for (i = 0; i < STGE_NTXDESC; i++) {
712 1.6.4.2 nathanw if (sc->sc_txsoft[i].ds_dmamap != NULL)
713 1.6.4.2 nathanw bus_dmamap_destroy(sc->sc_dmat,
714 1.6.4.2 nathanw sc->sc_txsoft[i].ds_dmamap);
715 1.6.4.2 nathanw }
716 1.6.4.2 nathanw bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
717 1.6.4.2 nathanw fail_3:
718 1.6.4.2 nathanw bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
719 1.6.4.2 nathanw fail_2:
720 1.6.4.2 nathanw bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
721 1.6.4.2 nathanw sizeof(struct stge_control_data));
722 1.6.4.2 nathanw fail_1:
723 1.6.4.2 nathanw bus_dmamem_free(sc->sc_dmat, &seg, rseg);
724 1.6.4.2 nathanw fail_0:
725 1.6.4.2 nathanw return;
726 1.6.4.2 nathanw }
727 1.6.4.2 nathanw
728 1.6.4.2 nathanw /*
729 1.6.4.2 nathanw * stge_shutdown:
730 1.6.4.2 nathanw *
731 1.6.4.2 nathanw * Make sure the interface is stopped at reboot time.
732 1.6.4.2 nathanw */
733 1.6.4.2 nathanw void
734 1.6.4.2 nathanw stge_shutdown(void *arg)
735 1.6.4.2 nathanw {
736 1.6.4.2 nathanw struct stge_softc *sc = arg;
737 1.6.4.2 nathanw
738 1.6.4.2 nathanw stge_stop(&sc->sc_ethercom.ec_if, 1);
739 1.6.4.2 nathanw }
740 1.6.4.2 nathanw
741 1.6.4.2 nathanw static void
742 1.6.4.2 nathanw stge_dma_wait(struct stge_softc *sc)
743 1.6.4.2 nathanw {
744 1.6.4.2 nathanw int i;
745 1.6.4.2 nathanw
746 1.6.4.2 nathanw for (i = 0; i < STGE_TIMEOUT; i++) {
747 1.6.4.2 nathanw delay(2);
748 1.6.4.2 nathanw if ((bus_space_read_4(sc->sc_st, sc->sc_sh, STGE_DMACtrl) &
749 1.6.4.2 nathanw DMAC_TxDMAInProg) == 0)
750 1.6.4.2 nathanw break;
751 1.6.4.2 nathanw }
752 1.6.4.2 nathanw
753 1.6.4.2 nathanw if (i == STGE_TIMEOUT)
754 1.6.4.2 nathanw printf("%s: DMA wait timed out\n", sc->sc_dev.dv_xname);
755 1.6.4.2 nathanw }
756 1.6.4.2 nathanw
757 1.6.4.2 nathanw /*
758 1.6.4.2 nathanw * stge_start: [ifnet interface function]
759 1.6.4.2 nathanw *
760 1.6.4.2 nathanw * Start packet transmission on the interface.
761 1.6.4.2 nathanw */
762 1.6.4.2 nathanw void
763 1.6.4.2 nathanw stge_start(struct ifnet *ifp)
764 1.6.4.2 nathanw {
765 1.6.4.2 nathanw struct stge_softc *sc = ifp->if_softc;
766 1.6.4.2 nathanw struct mbuf *m0;
767 1.6.4.2 nathanw struct stge_descsoft *ds;
768 1.6.4.2 nathanw struct stge_tfd *tfd;
769 1.6.4.2 nathanw bus_dmamap_t dmamap;
770 1.6.4.2 nathanw int error, firsttx, nexttx, opending, seg, totlen;
771 1.6.4.2 nathanw uint64_t csum_flags;
772 1.6.4.2 nathanw
773 1.6.4.2 nathanw if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
774 1.6.4.2 nathanw return;
775 1.6.4.2 nathanw
776 1.6.4.2 nathanw /*
777 1.6.4.2 nathanw * Remember the previous number of pending transmissions
778 1.6.4.2 nathanw * and the first descriptor we will use.
779 1.6.4.2 nathanw */
780 1.6.4.2 nathanw opending = sc->sc_txpending;
781 1.6.4.2 nathanw firsttx = STGE_NEXTTX(sc->sc_txlast);
782 1.6.4.2 nathanw
783 1.6.4.2 nathanw /*
784 1.6.4.2 nathanw * Loop through the send queue, setting up transmit descriptors
785 1.6.4.2 nathanw * until we drain the queue, or use up all available transmit
786 1.6.4.2 nathanw * descriptors.
787 1.6.4.2 nathanw */
788 1.6.4.2 nathanw for (;;) {
789 1.6.4.2 nathanw /*
790 1.6.4.2 nathanw * Grab a packet off the queue.
791 1.6.4.2 nathanw */
792 1.6.4.2 nathanw IFQ_POLL(&ifp->if_snd, m0);
793 1.6.4.2 nathanw if (m0 == NULL)
794 1.6.4.2 nathanw break;
795 1.6.4.2 nathanw
796 1.6.4.2 nathanw /*
797 1.6.4.2 nathanw * Leave one unused descriptor at the end of the
798 1.6.4.2 nathanw * list to prevent wrapping completely around.
799 1.6.4.2 nathanw */
800 1.6.4.2 nathanw if (sc->sc_txpending == (STGE_NTXDESC - 1)) {
801 1.6.4.2 nathanw STGE_EVCNT_INCR(&sc->sc_ev_txstall);
802 1.6.4.2 nathanw break;
803 1.6.4.2 nathanw }
804 1.6.4.2 nathanw
805 1.6.4.2 nathanw /*
806 1.6.4.2 nathanw * Get the last and next available transmit descriptor.
807 1.6.4.2 nathanw */
808 1.6.4.2 nathanw nexttx = STGE_NEXTTX(sc->sc_txlast);
809 1.6.4.2 nathanw tfd = &sc->sc_txdescs[nexttx];
810 1.6.4.2 nathanw ds = &sc->sc_txsoft[nexttx];
811 1.6.4.2 nathanw
812 1.6.4.2 nathanw dmamap = ds->ds_dmamap;
813 1.6.4.2 nathanw
814 1.6.4.2 nathanw /*
815 1.6.4.2 nathanw * Load the DMA map. If this fails, the packet either
816 1.6.4.2 nathanw * didn't fit in the alloted number of segments, or we
817 1.6.4.2 nathanw * were short on resources. For the too-may-segments
818 1.6.4.2 nathanw * case, we simply report an error and drop the packet,
819 1.6.4.2 nathanw * since we can't sanely copy a jumbo packet to a single
820 1.6.4.2 nathanw * buffer.
821 1.6.4.2 nathanw */
822 1.6.4.2 nathanw error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
823 1.6.4.2 nathanw BUS_DMA_NOWAIT);
824 1.6.4.2 nathanw if (error) {
825 1.6.4.2 nathanw if (error == EFBIG) {
826 1.6.4.2 nathanw printf("%s: Tx packet consumes too many "
827 1.6.4.2 nathanw "DMA segments, dropping...\n",
828 1.6.4.2 nathanw sc->sc_dev.dv_xname);
829 1.6.4.2 nathanw IFQ_DEQUEUE(&ifp->if_snd, m0);
830 1.6.4.2 nathanw m_freem(m0);
831 1.6.4.2 nathanw continue;
832 1.6.4.2 nathanw }
833 1.6.4.2 nathanw /*
834 1.6.4.2 nathanw * Short on resources, just stop for now.
835 1.6.4.2 nathanw */
836 1.6.4.2 nathanw break;
837 1.6.4.2 nathanw }
838 1.6.4.2 nathanw
839 1.6.4.2 nathanw IFQ_DEQUEUE(&ifp->if_snd, m0);
840 1.6.4.2 nathanw
841 1.6.4.2 nathanw /*
842 1.6.4.2 nathanw * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
843 1.6.4.2 nathanw */
844 1.6.4.2 nathanw
845 1.6.4.2 nathanw /* Sync the DMA map. */
846 1.6.4.2 nathanw bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
847 1.6.4.2 nathanw BUS_DMASYNC_PREWRITE);
848 1.6.4.2 nathanw
849 1.6.4.2 nathanw /* Initialize the fragment list. */
850 1.6.4.2 nathanw for (totlen = 0, seg = 0; seg < dmamap->dm_nsegs; seg++) {
851 1.6.4.2 nathanw tfd->tfd_frags[seg].frag_word0 =
852 1.6.4.2 nathanw htole64(FRAG_ADDR(dmamap->dm_segs[seg].ds_addr) |
853 1.6.4.2 nathanw FRAG_LEN(dmamap->dm_segs[seg].ds_len));
854 1.6.4.2 nathanw totlen += dmamap->dm_segs[seg].ds_len;
855 1.6.4.2 nathanw }
856 1.6.4.2 nathanw
857 1.6.4.2 nathanw #ifdef STGE_EVENT_COUNTERS
858 1.6.4.2 nathanw switch (dmamap->dm_nsegs) {
859 1.6.4.2 nathanw case 1:
860 1.6.4.2 nathanw STGE_EVCNT_INCR(&sc->sc_ev_txseg1);
861 1.6.4.2 nathanw break;
862 1.6.4.2 nathanw case 2:
863 1.6.4.2 nathanw STGE_EVCNT_INCR(&sc->sc_ev_txseg2);
864 1.6.4.2 nathanw break;
865 1.6.4.2 nathanw case 3:
866 1.6.4.2 nathanw STGE_EVCNT_INCR(&sc->sc_ev_txseg3);
867 1.6.4.2 nathanw break;
868 1.6.4.2 nathanw case 4:
869 1.6.4.2 nathanw STGE_EVCNT_INCR(&sc->sc_ev_txseg4);
870 1.6.4.2 nathanw break;
871 1.6.4.2 nathanw case 5:
872 1.6.4.2 nathanw STGE_EVCNT_INCR(&sc->sc_ev_txseg5);
873 1.6.4.2 nathanw break;
874 1.6.4.2 nathanw default:
875 1.6.4.2 nathanw STGE_EVCNT_INCR(&sc->sc_ev_txsegmore);
876 1.6.4.2 nathanw break;
877 1.6.4.2 nathanw }
878 1.6.4.2 nathanw #endif /* STGE_EVENT_COUNTERS */
879 1.6.4.2 nathanw
880 1.6.4.2 nathanw /*
881 1.6.4.2 nathanw * Initialize checksumming flags in the descriptor.
882 1.6.4.2 nathanw * Byte-swap constants so the compiler can optimize.
883 1.6.4.2 nathanw */
884 1.6.4.2 nathanw csum_flags = 0;
885 1.6.4.2 nathanw if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
886 1.6.4.2 nathanw STGE_EVCNT_INCR(&sc->sc_ev_txipsum);
887 1.6.4.2 nathanw csum_flags |= htole64(TFD_IPChecksumEnable);
888 1.6.4.2 nathanw }
889 1.6.4.2 nathanw
890 1.6.4.2 nathanw if (m0->m_pkthdr.csum_flags & M_CSUM_TCPv4) {
891 1.6.4.2 nathanw STGE_EVCNT_INCR(&sc->sc_ev_txtcpsum);
892 1.6.4.2 nathanw csum_flags |= htole64(TFD_TCPChecksumEnable);
893 1.6.4.2 nathanw }
894 1.6.4.2 nathanw else if (m0->m_pkthdr.csum_flags & M_CSUM_UDPv4) {
895 1.6.4.2 nathanw STGE_EVCNT_INCR(&sc->sc_ev_txudpsum);
896 1.6.4.2 nathanw csum_flags |= htole64(TFD_UDPChecksumEnable);
897 1.6.4.2 nathanw }
898 1.6.4.2 nathanw
899 1.6.4.2 nathanw /*
900 1.6.4.2 nathanw * Initialize the descriptor and give it to the chip.
901 1.6.4.2 nathanw */
902 1.6.4.2 nathanw tfd->tfd_control = htole64(TFD_FrameId(nexttx) |
903 1.6.4.2 nathanw TFD_WordAlign(/*totlen & */3) |
904 1.6.4.2 nathanw TFD_FragCount(seg) | csum_flags |
905 1.6.4.2 nathanw (((nexttx & STGE_TXINTR_SPACING_MASK) == 0) ?
906 1.6.4.2 nathanw TFD_TxDMAIndicate : 0));
907 1.6.4.2 nathanw
908 1.6.4.2 nathanw /* Sync the descriptor. */
909 1.6.4.2 nathanw STGE_CDTXSYNC(sc, nexttx,
910 1.6.4.2 nathanw BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
911 1.6.4.2 nathanw
912 1.6.4.2 nathanw /*
913 1.6.4.2 nathanw * Kick the transmit DMA logic.
914 1.6.4.2 nathanw */
915 1.6.4.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, STGE_DMACtrl,
916 1.6.4.2 nathanw sc->sc_DMACtrl | DMAC_TxDMAPollNow);
917 1.6.4.2 nathanw
918 1.6.4.2 nathanw /*
919 1.6.4.2 nathanw * Store a pointer to the packet so we can free it later.
920 1.6.4.2 nathanw */
921 1.6.4.2 nathanw ds->ds_mbuf = m0;
922 1.6.4.2 nathanw
923 1.6.4.2 nathanw /* Advance the tx pointer. */
924 1.6.4.2 nathanw sc->sc_txpending++;
925 1.6.4.2 nathanw sc->sc_txlast = nexttx;
926 1.6.4.2 nathanw
927 1.6.4.2 nathanw #if NBPFILTER > 0
928 1.6.4.2 nathanw /*
929 1.6.4.2 nathanw * Pass the packet to any BPF listeners.
930 1.6.4.2 nathanw */
931 1.6.4.2 nathanw if (ifp->if_bpf)
932 1.6.4.2 nathanw bpf_mtap(ifp->if_bpf, m0);
933 1.6.4.2 nathanw #endif /* NBPFILTER > 0 */
934 1.6.4.2 nathanw }
935 1.6.4.2 nathanw
936 1.6.4.2 nathanw if (sc->sc_txpending == (STGE_NTXDESC - 1)) {
937 1.6.4.2 nathanw /* No more slots left; notify upper layer. */
938 1.6.4.2 nathanw ifp->if_flags |= IFF_OACTIVE;
939 1.6.4.2 nathanw }
940 1.6.4.2 nathanw
941 1.6.4.2 nathanw if (sc->sc_txpending != opending) {
942 1.6.4.2 nathanw /*
943 1.6.4.2 nathanw * We enqueued packets. If the transmitter was idle,
944 1.6.4.2 nathanw * reset the txdirty pointer.
945 1.6.4.2 nathanw */
946 1.6.4.2 nathanw if (opending == 0)
947 1.6.4.2 nathanw sc->sc_txdirty = firsttx;
948 1.6.4.2 nathanw
949 1.6.4.2 nathanw /* Set a watchdog timer in case the chip flakes out. */
950 1.6.4.2 nathanw ifp->if_timer = 5;
951 1.6.4.2 nathanw }
952 1.6.4.2 nathanw }
953 1.6.4.2 nathanw
954 1.6.4.2 nathanw /*
955 1.6.4.2 nathanw * stge_watchdog: [ifnet interface function]
956 1.6.4.2 nathanw *
957 1.6.4.2 nathanw * Watchdog timer handler.
958 1.6.4.2 nathanw */
959 1.6.4.2 nathanw void
960 1.6.4.2 nathanw stge_watchdog(struct ifnet *ifp)
961 1.6.4.2 nathanw {
962 1.6.4.2 nathanw struct stge_softc *sc = ifp->if_softc;
963 1.6.4.2 nathanw
964 1.6.4.2 nathanw /*
965 1.6.4.2 nathanw * Sweep up first, since we don't interrupt every frame.
966 1.6.4.2 nathanw */
967 1.6.4.2 nathanw stge_txintr(sc);
968 1.6.4.2 nathanw if (sc->sc_txpending != 0) {
969 1.6.4.2 nathanw printf("%s: device timeout\n", sc->sc_dev.dv_xname);
970 1.6.4.2 nathanw ifp->if_oerrors++;
971 1.6.4.2 nathanw
972 1.6.4.2 nathanw (void) stge_init(ifp);
973 1.6.4.2 nathanw
974 1.6.4.2 nathanw /* Try to get more packets going. */
975 1.6.4.2 nathanw stge_start(ifp);
976 1.6.4.2 nathanw }
977 1.6.4.2 nathanw }
978 1.6.4.2 nathanw
979 1.6.4.2 nathanw /*
980 1.6.4.2 nathanw * stge_ioctl: [ifnet interface function]
981 1.6.4.2 nathanw *
982 1.6.4.2 nathanw * Handle control requests from the operator.
983 1.6.4.2 nathanw */
984 1.6.4.2 nathanw int
985 1.6.4.2 nathanw stge_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
986 1.6.4.2 nathanw {
987 1.6.4.2 nathanw struct stge_softc *sc = ifp->if_softc;
988 1.6.4.2 nathanw struct ifreq *ifr = (struct ifreq *)data;
989 1.6.4.2 nathanw int s, error;
990 1.6.4.2 nathanw
991 1.6.4.2 nathanw s = splnet();
992 1.6.4.2 nathanw
993 1.6.4.2 nathanw switch (cmd) {
994 1.6.4.2 nathanw case SIOCSIFMEDIA:
995 1.6.4.2 nathanw case SIOCGIFMEDIA:
996 1.6.4.2 nathanw error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
997 1.6.4.2 nathanw break;
998 1.6.4.2 nathanw
999 1.6.4.2 nathanw default:
1000 1.6.4.2 nathanw error = ether_ioctl(ifp, cmd, data);
1001 1.6.4.2 nathanw if (error == ENETRESET) {
1002 1.6.4.2 nathanw /*
1003 1.6.4.2 nathanw * Multicast list has changed; set the hardware filter
1004 1.6.4.2 nathanw * accordingly.
1005 1.6.4.2 nathanw */
1006 1.6.4.2 nathanw stge_set_filter(sc);
1007 1.6.4.2 nathanw error = 0;
1008 1.6.4.2 nathanw }
1009 1.6.4.2 nathanw break;
1010 1.6.4.2 nathanw }
1011 1.6.4.2 nathanw
1012 1.6.4.2 nathanw /* Try to get more packets going. */
1013 1.6.4.2 nathanw stge_start(ifp);
1014 1.6.4.2 nathanw
1015 1.6.4.2 nathanw splx(s);
1016 1.6.4.2 nathanw return (error);
1017 1.6.4.2 nathanw }
1018 1.6.4.2 nathanw
1019 1.6.4.2 nathanw /*
1020 1.6.4.2 nathanw * stge_intr:
1021 1.6.4.2 nathanw *
1022 1.6.4.2 nathanw * Interrupt service routine.
1023 1.6.4.2 nathanw */
1024 1.6.4.2 nathanw int
1025 1.6.4.2 nathanw stge_intr(void *arg)
1026 1.6.4.2 nathanw {
1027 1.6.4.2 nathanw struct stge_softc *sc = arg;
1028 1.6.4.2 nathanw struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1029 1.6.4.2 nathanw uint32_t txstat;
1030 1.6.4.2 nathanw int wantinit;
1031 1.6.4.2 nathanw uint16_t isr;
1032 1.6.4.2 nathanw
1033 1.6.4.2 nathanw if ((bus_space_read_2(sc->sc_st, sc->sc_sh, STGE_IntStatus) &
1034 1.6.4.2 nathanw IS_InterruptStatus) == 0)
1035 1.6.4.2 nathanw return (0);
1036 1.6.4.2 nathanw
1037 1.6.4.2 nathanw for (wantinit = 0; wantinit == 0;) {
1038 1.6.4.2 nathanw isr = bus_space_read_2(sc->sc_st, sc->sc_sh, STGE_IntStatusAck);
1039 1.6.4.2 nathanw if ((isr & sc->sc_IntEnable) == 0)
1040 1.6.4.2 nathanw break;
1041 1.6.4.2 nathanw
1042 1.6.4.2 nathanw /* Receive interrupts. */
1043 1.6.4.2 nathanw if (isr & (IE_RxDMAComplete|IE_RFDListEnd)) {
1044 1.6.4.2 nathanw STGE_EVCNT_INCR(&sc->sc_ev_rxintr);
1045 1.6.4.2 nathanw stge_rxintr(sc);
1046 1.6.4.2 nathanw if (isr & IE_RFDListEnd) {
1047 1.6.4.2 nathanw printf("%s: receive ring overflow\n",
1048 1.6.4.2 nathanw sc->sc_dev.dv_xname);
1049 1.6.4.2 nathanw /*
1050 1.6.4.2 nathanw * XXX Should try to recover from this
1051 1.6.4.2 nathanw * XXX more gracefully.
1052 1.6.4.2 nathanw */
1053 1.6.4.2 nathanw wantinit = 1;
1054 1.6.4.2 nathanw }
1055 1.6.4.2 nathanw }
1056 1.6.4.2 nathanw
1057 1.6.4.2 nathanw /* Transmit interrupts. */
1058 1.6.4.2 nathanw if (isr & (IE_TxDMAComplete|IE_TxComplete)) {
1059 1.6.4.2 nathanw #ifdef STGE_EVENT_COUNTERS
1060 1.6.4.2 nathanw if (isr & IE_TxDMAComplete)
1061 1.6.4.2 nathanw STGE_EVCNT_INCR(&sc->sc_ev_txdmaintr);
1062 1.6.4.2 nathanw #endif
1063 1.6.4.2 nathanw stge_txintr(sc);
1064 1.6.4.2 nathanw }
1065 1.6.4.2 nathanw
1066 1.6.4.2 nathanw /* Statistics overflow. */
1067 1.6.4.2 nathanw if (isr & IE_UpdateStats)
1068 1.6.4.2 nathanw stge_stats_update(sc);
1069 1.6.4.2 nathanw
1070 1.6.4.2 nathanw /* Transmission errors. */
1071 1.6.4.2 nathanw if (isr & IE_TxComplete) {
1072 1.6.4.2 nathanw STGE_EVCNT_INCR(&sc->sc_ev_txindintr);
1073 1.6.4.2 nathanw for (;;) {
1074 1.6.4.2 nathanw txstat = bus_space_read_4(sc->sc_st, sc->sc_sh,
1075 1.6.4.2 nathanw STGE_TxStatus);
1076 1.6.4.2 nathanw if ((txstat & TS_TxComplete) == 0)
1077 1.6.4.2 nathanw break;
1078 1.6.4.2 nathanw if (txstat & TS_TxUnderrun) {
1079 1.6.4.2 nathanw sc->sc_txthresh++;
1080 1.6.4.2 nathanw if (sc->sc_txthresh > 0x0fff)
1081 1.6.4.2 nathanw sc->sc_txthresh = 0x0fff;
1082 1.6.4.2 nathanw printf("%s: transmit underrun, new "
1083 1.6.4.2 nathanw "threshold: %d bytes\n",
1084 1.6.4.2 nathanw sc->sc_dev.dv_xname,
1085 1.6.4.2 nathanw sc->sc_txthresh << 5);
1086 1.6.4.2 nathanw }
1087 1.6.4.2 nathanw if (txstat & TS_MaxCollisions)
1088 1.6.4.2 nathanw printf("%s: excessive collisions\n",
1089 1.6.4.2 nathanw sc->sc_dev.dv_xname);
1090 1.6.4.2 nathanw }
1091 1.6.4.2 nathanw wantinit = 1;
1092 1.6.4.2 nathanw }
1093 1.6.4.2 nathanw
1094 1.6.4.2 nathanw /* Host interface errors. */
1095 1.6.4.2 nathanw if (isr & IE_HostError) {
1096 1.6.4.2 nathanw printf("%s: Host interface error\n",
1097 1.6.4.2 nathanw sc->sc_dev.dv_xname);
1098 1.6.4.2 nathanw wantinit = 1;
1099 1.6.4.2 nathanw }
1100 1.6.4.2 nathanw }
1101 1.6.4.2 nathanw
1102 1.6.4.2 nathanw if (wantinit)
1103 1.6.4.2 nathanw stge_init(ifp);
1104 1.6.4.2 nathanw
1105 1.6.4.2 nathanw bus_space_write_2(sc->sc_st, sc->sc_sh, STGE_IntEnable,
1106 1.6.4.2 nathanw sc->sc_IntEnable);
1107 1.6.4.2 nathanw
1108 1.6.4.2 nathanw /* Try to get more packets going. */
1109 1.6.4.2 nathanw stge_start(ifp);
1110 1.6.4.2 nathanw
1111 1.6.4.2 nathanw return (1);
1112 1.6.4.2 nathanw }
1113 1.6.4.2 nathanw
1114 1.6.4.2 nathanw /*
1115 1.6.4.2 nathanw * stge_txintr:
1116 1.6.4.2 nathanw *
1117 1.6.4.2 nathanw * Helper; handle transmit interrupts.
1118 1.6.4.2 nathanw */
1119 1.6.4.2 nathanw void
1120 1.6.4.2 nathanw stge_txintr(struct stge_softc *sc)
1121 1.6.4.2 nathanw {
1122 1.6.4.2 nathanw struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1123 1.6.4.2 nathanw struct stge_descsoft *ds;
1124 1.6.4.2 nathanw uint64_t control;
1125 1.6.4.2 nathanw int i;
1126 1.6.4.2 nathanw
1127 1.6.4.2 nathanw ifp->if_flags &= ~IFF_OACTIVE;
1128 1.6.4.2 nathanw
1129 1.6.4.2 nathanw /*
1130 1.6.4.2 nathanw * Go through our Tx list and free mbufs for those
1131 1.6.4.2 nathanw * frames which have been transmitted.
1132 1.6.4.2 nathanw */
1133 1.6.4.2 nathanw for (i = sc->sc_txdirty; sc->sc_txpending != 0;
1134 1.6.4.2 nathanw i = STGE_NEXTTX(i), sc->sc_txpending--) {
1135 1.6.4.2 nathanw ds = &sc->sc_txsoft[i];
1136 1.6.4.2 nathanw
1137 1.6.4.2 nathanw STGE_CDTXSYNC(sc, i,
1138 1.6.4.2 nathanw BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1139 1.6.4.2 nathanw
1140 1.6.4.2 nathanw control = le64toh(sc->sc_txdescs[i].tfd_control);
1141 1.6.4.2 nathanw if ((control & TFD_TFDDone) == 0)
1142 1.6.4.2 nathanw break;
1143 1.6.4.2 nathanw
1144 1.6.4.2 nathanw bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap,
1145 1.6.4.2 nathanw 0, ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1146 1.6.4.2 nathanw bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1147 1.6.4.2 nathanw m_freem(ds->ds_mbuf);
1148 1.6.4.2 nathanw ds->ds_mbuf = NULL;
1149 1.6.4.2 nathanw }
1150 1.6.4.2 nathanw
1151 1.6.4.2 nathanw /* Update the dirty transmit buffer pointer. */
1152 1.6.4.2 nathanw sc->sc_txdirty = i;
1153 1.6.4.2 nathanw
1154 1.6.4.2 nathanw /*
1155 1.6.4.2 nathanw * If there are no more pending transmissions, cancel the watchdog
1156 1.6.4.2 nathanw * timer.
1157 1.6.4.2 nathanw */
1158 1.6.4.2 nathanw if (sc->sc_txpending == 0)
1159 1.6.4.2 nathanw ifp->if_timer = 0;
1160 1.6.4.2 nathanw }
1161 1.6.4.2 nathanw
1162 1.6.4.2 nathanw /*
1163 1.6.4.2 nathanw * stge_rxintr:
1164 1.6.4.2 nathanw *
1165 1.6.4.2 nathanw * Helper; handle receive interrupts.
1166 1.6.4.2 nathanw */
1167 1.6.4.2 nathanw void
1168 1.6.4.2 nathanw stge_rxintr(struct stge_softc *sc)
1169 1.6.4.2 nathanw {
1170 1.6.4.2 nathanw struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1171 1.6.4.2 nathanw struct stge_descsoft *ds;
1172 1.6.4.2 nathanw struct mbuf *m, *tailm;
1173 1.6.4.2 nathanw uint64_t status;
1174 1.6.4.2 nathanw int i, len;
1175 1.6.4.2 nathanw
1176 1.6.4.2 nathanw for (i = sc->sc_rxptr;; i = STGE_NEXTRX(i)) {
1177 1.6.4.2 nathanw ds = &sc->sc_rxsoft[i];
1178 1.6.4.2 nathanw
1179 1.6.4.2 nathanw STGE_CDRXSYNC(sc, i,
1180 1.6.4.2 nathanw BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1181 1.6.4.2 nathanw
1182 1.6.4.2 nathanw status = le64toh(sc->sc_rxdescs[i].rfd_status);
1183 1.6.4.2 nathanw
1184 1.6.4.2 nathanw if ((status & RFD_RFDDone) == 0)
1185 1.6.4.2 nathanw break;
1186 1.6.4.2 nathanw
1187 1.6.4.2 nathanw if (__predict_false(sc->sc_rxdiscard)) {
1188 1.6.4.2 nathanw STGE_INIT_RXDESC(sc, i);
1189 1.6.4.2 nathanw if (status & RFD_FrameEnd) {
1190 1.6.4.2 nathanw /* Reset our state. */
1191 1.6.4.2 nathanw sc->sc_rxdiscard = 0;
1192 1.6.4.2 nathanw }
1193 1.6.4.2 nathanw continue;
1194 1.6.4.2 nathanw }
1195 1.6.4.2 nathanw
1196 1.6.4.2 nathanw bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
1197 1.6.4.2 nathanw ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1198 1.6.4.2 nathanw
1199 1.6.4.2 nathanw m = ds->ds_mbuf;
1200 1.6.4.2 nathanw
1201 1.6.4.2 nathanw /*
1202 1.6.4.2 nathanw * Add a new receive buffer to the ring.
1203 1.6.4.2 nathanw */
1204 1.6.4.2 nathanw if (stge_add_rxbuf(sc, i) != 0) {
1205 1.6.4.2 nathanw /*
1206 1.6.4.2 nathanw * Failed, throw away what we've done so
1207 1.6.4.2 nathanw * far, and discard the rest of the packet.
1208 1.6.4.2 nathanw */
1209 1.6.4.2 nathanw ifp->if_ierrors++;
1210 1.6.4.2 nathanw bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
1211 1.6.4.2 nathanw ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1212 1.6.4.2 nathanw STGE_INIT_RXDESC(sc, i);
1213 1.6.4.2 nathanw if ((status & RFD_FrameEnd) == 0)
1214 1.6.4.2 nathanw sc->sc_rxdiscard = 1;
1215 1.6.4.2 nathanw if (sc->sc_rxhead != NULL)
1216 1.6.4.2 nathanw m_freem(sc->sc_rxhead);
1217 1.6.4.2 nathanw STGE_RXCHAIN_RESET(sc);
1218 1.6.4.2 nathanw continue;
1219 1.6.4.2 nathanw }
1220 1.6.4.2 nathanw
1221 1.6.4.2 nathanw #ifdef DIAGNOSTIC
1222 1.6.4.2 nathanw if (status & RFD_FrameStart) {
1223 1.6.4.2 nathanw KASSERT(sc->sc_rxhead == NULL);
1224 1.6.4.2 nathanw KASSERT(sc->sc_rxtailp == &sc->sc_rxhead);
1225 1.6.4.2 nathanw }
1226 1.6.4.2 nathanw #endif
1227 1.6.4.2 nathanw
1228 1.6.4.2 nathanw STGE_RXCHAIN_LINK(sc, m);
1229 1.6.4.2 nathanw
1230 1.6.4.2 nathanw /*
1231 1.6.4.2 nathanw * If this is not the end of the packet, keep
1232 1.6.4.2 nathanw * looking.
1233 1.6.4.2 nathanw */
1234 1.6.4.2 nathanw if ((status & RFD_FrameEnd) == 0) {
1235 1.6.4.2 nathanw sc->sc_rxlen += m->m_len;
1236 1.6.4.2 nathanw continue;
1237 1.6.4.2 nathanw }
1238 1.6.4.2 nathanw
1239 1.6.4.2 nathanw /*
1240 1.6.4.2 nathanw * Okay, we have the entire packet now...
1241 1.6.4.2 nathanw */
1242 1.6.4.2 nathanw *sc->sc_rxtailp = NULL;
1243 1.6.4.2 nathanw m = sc->sc_rxhead;
1244 1.6.4.2 nathanw tailm = sc->sc_rxtail;
1245 1.6.4.2 nathanw
1246 1.6.4.2 nathanw STGE_RXCHAIN_RESET(sc);
1247 1.6.4.2 nathanw
1248 1.6.4.2 nathanw /*
1249 1.6.4.2 nathanw * If the packet had an error, drop it. Note we
1250 1.6.4.2 nathanw * count the error later in the periodic stats update.
1251 1.6.4.2 nathanw */
1252 1.6.4.2 nathanw if (status & (RFD_RxFIFOOverrun | RFD_RxRuntFrame |
1253 1.6.4.2 nathanw RFD_RxAlignmentError | RFD_RxFCSError |
1254 1.6.4.2 nathanw RFD_RxLengthError)) {
1255 1.6.4.2 nathanw m_freem(m);
1256 1.6.4.2 nathanw continue;
1257 1.6.4.2 nathanw }
1258 1.6.4.2 nathanw
1259 1.6.4.2 nathanw /*
1260 1.6.4.2 nathanw * No errors.
1261 1.6.4.2 nathanw *
1262 1.6.4.2 nathanw * Note we have configured the chip to not include
1263 1.6.4.2 nathanw * the CRC at the end of the packet.
1264 1.6.4.2 nathanw */
1265 1.6.4.2 nathanw len = RFD_RxDMAFrameLen(status);
1266 1.6.4.2 nathanw tailm->m_len = len - sc->sc_rxlen;
1267 1.6.4.2 nathanw
1268 1.6.4.2 nathanw /*
1269 1.6.4.2 nathanw * If the packet is small enough to fit in a
1270 1.6.4.2 nathanw * single header mbuf, allocate one and copy
1271 1.6.4.2 nathanw * the data into it. This greatly reduces
1272 1.6.4.2 nathanw * memory consumption when we receive lots
1273 1.6.4.2 nathanw * of small packets.
1274 1.6.4.2 nathanw */
1275 1.6.4.2 nathanw if (stge_copy_small != 0 && len <= (MHLEN - 2)) {
1276 1.6.4.2 nathanw struct mbuf *nm;
1277 1.6.4.2 nathanw MGETHDR(nm, M_DONTWAIT, MT_DATA);
1278 1.6.4.2 nathanw if (nm == NULL) {
1279 1.6.4.2 nathanw ifp->if_ierrors++;
1280 1.6.4.2 nathanw m_freem(m);
1281 1.6.4.2 nathanw continue;
1282 1.6.4.2 nathanw }
1283 1.6.4.2 nathanw nm->m_data += 2;
1284 1.6.4.2 nathanw nm->m_pkthdr.len = nm->m_len = len;
1285 1.6.4.2 nathanw m_copydata(m, 0, len, mtod(nm, caddr_t));
1286 1.6.4.2 nathanw m_freem(m);
1287 1.6.4.2 nathanw m = nm;
1288 1.6.4.2 nathanw }
1289 1.6.4.2 nathanw
1290 1.6.4.2 nathanw /*
1291 1.6.4.2 nathanw * Set the incoming checksum information for the packet.
1292 1.6.4.2 nathanw */
1293 1.6.4.2 nathanw if (status & RFD_IPDetected) {
1294 1.6.4.2 nathanw STGE_EVCNT_INCR(&sc->sc_ev_rxipsum);
1295 1.6.4.2 nathanw m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
1296 1.6.4.2 nathanw if (status & RFD_IPError)
1297 1.6.4.2 nathanw m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
1298 1.6.4.2 nathanw if (status & RFD_TCPDetected) {
1299 1.6.4.2 nathanw STGE_EVCNT_INCR(&sc->sc_ev_rxtcpsum);
1300 1.6.4.2 nathanw m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
1301 1.6.4.2 nathanw if (status & RFD_TCPError)
1302 1.6.4.2 nathanw m->m_pkthdr.csum_flags |=
1303 1.6.4.2 nathanw M_CSUM_TCP_UDP_BAD;
1304 1.6.4.2 nathanw } else if (status & RFD_UDPDetected) {
1305 1.6.4.2 nathanw STGE_EVCNT_INCR(&sc->sc_ev_rxudpsum);
1306 1.6.4.2 nathanw m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
1307 1.6.4.2 nathanw if (status & RFD_UDPError)
1308 1.6.4.2 nathanw m->m_pkthdr.csum_flags |=
1309 1.6.4.2 nathanw M_CSUM_TCP_UDP_BAD;
1310 1.6.4.2 nathanw }
1311 1.6.4.2 nathanw }
1312 1.6.4.2 nathanw
1313 1.6.4.2 nathanw m->m_pkthdr.rcvif = ifp;
1314 1.6.4.2 nathanw m->m_pkthdr.len = len;
1315 1.6.4.2 nathanw
1316 1.6.4.2 nathanw #if NBPFILTER > 0
1317 1.6.4.2 nathanw /*
1318 1.6.4.2 nathanw * Pass this up to any BPF listeners, but only
1319 1.6.4.2 nathanw * pass if up the stack if it's for us.
1320 1.6.4.2 nathanw */
1321 1.6.4.2 nathanw if (ifp->if_bpf)
1322 1.6.4.2 nathanw bpf_mtap(ifp->if_bpf, m);
1323 1.6.4.2 nathanw #endif /* NBPFILTER > 0 */
1324 1.6.4.2 nathanw
1325 1.6.4.2 nathanw /* Pass it on. */
1326 1.6.4.2 nathanw (*ifp->if_input)(ifp, m);
1327 1.6.4.2 nathanw }
1328 1.6.4.2 nathanw
1329 1.6.4.2 nathanw /* Update the receive pointer. */
1330 1.6.4.2 nathanw sc->sc_rxptr = i;
1331 1.6.4.2 nathanw }
1332 1.6.4.2 nathanw
1333 1.6.4.2 nathanw /*
1334 1.6.4.2 nathanw * stge_tick:
1335 1.6.4.2 nathanw *
1336 1.6.4.2 nathanw * One second timer, used to tick the MII.
1337 1.6.4.2 nathanw */
1338 1.6.4.2 nathanw void
1339 1.6.4.2 nathanw stge_tick(void *arg)
1340 1.6.4.2 nathanw {
1341 1.6.4.2 nathanw struct stge_softc *sc = arg;
1342 1.6.4.2 nathanw int s;
1343 1.6.4.2 nathanw
1344 1.6.4.2 nathanw s = splnet();
1345 1.6.4.2 nathanw mii_tick(&sc->sc_mii);
1346 1.6.4.2 nathanw stge_stats_update(sc);
1347 1.6.4.2 nathanw splx(s);
1348 1.6.4.2 nathanw
1349 1.6.4.2 nathanw callout_reset(&sc->sc_tick_ch, hz, stge_tick, sc);
1350 1.6.4.2 nathanw }
1351 1.6.4.2 nathanw
1352 1.6.4.2 nathanw /*
1353 1.6.4.2 nathanw * stge_stats_update:
1354 1.6.4.2 nathanw *
1355 1.6.4.2 nathanw * Read the TC9021 statistics counters.
1356 1.6.4.2 nathanw */
1357 1.6.4.2 nathanw void
1358 1.6.4.2 nathanw stge_stats_update(struct stge_softc *sc)
1359 1.6.4.2 nathanw {
1360 1.6.4.2 nathanw struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1361 1.6.4.2 nathanw bus_space_tag_t st = sc->sc_st;
1362 1.6.4.2 nathanw bus_space_handle_t sh = sc->sc_sh;
1363 1.6.4.2 nathanw
1364 1.6.4.2 nathanw (void) bus_space_read_4(st, sh, STGE_OctetRcvOk);
1365 1.6.4.2 nathanw
1366 1.6.4.2 nathanw ifp->if_ipackets +=
1367 1.6.4.2 nathanw bus_space_read_4(st, sh, STGE_FramesRcvdOk);
1368 1.6.4.2 nathanw
1369 1.6.4.2 nathanw ifp->if_ierrors +=
1370 1.6.4.2 nathanw (u_int) bus_space_read_2(st, sh, STGE_FramesLostRxErrors);
1371 1.6.4.2 nathanw
1372 1.6.4.2 nathanw (void) bus_space_read_4(st, sh, STGE_OctetXmtdOk);
1373 1.6.4.2 nathanw
1374 1.6.4.2 nathanw ifp->if_opackets +=
1375 1.6.4.2 nathanw bus_space_read_4(st, sh, STGE_FramesXmtdOk);
1376 1.6.4.2 nathanw
1377 1.6.4.2 nathanw ifp->if_collisions +=
1378 1.6.4.2 nathanw bus_space_read_4(st, sh, STGE_LateCollisions) +
1379 1.6.4.2 nathanw bus_space_read_4(st, sh, STGE_MultiColFrames) +
1380 1.6.4.2 nathanw bus_space_read_4(st, sh, STGE_SingleColFrames);
1381 1.6.4.2 nathanw
1382 1.6.4.2 nathanw ifp->if_oerrors +=
1383 1.6.4.2 nathanw (u_int) bus_space_read_2(st, sh, STGE_FramesAbortXSColls) +
1384 1.6.4.2 nathanw (u_int) bus_space_read_2(st, sh, STGE_FramesWEXDeferal);
1385 1.6.4.2 nathanw }
1386 1.6.4.2 nathanw
1387 1.6.4.2 nathanw /*
1388 1.6.4.2 nathanw * stge_reset:
1389 1.6.4.2 nathanw *
1390 1.6.4.2 nathanw * Perform a soft reset on the TC9021.
1391 1.6.4.2 nathanw */
1392 1.6.4.2 nathanw void
1393 1.6.4.2 nathanw stge_reset(struct stge_softc *sc)
1394 1.6.4.2 nathanw {
1395 1.6.4.2 nathanw uint32_t ac;
1396 1.6.4.2 nathanw int i;
1397 1.6.4.2 nathanw
1398 1.6.4.2 nathanw ac = bus_space_read_4(sc->sc_st, sc->sc_sh, STGE_AsicCtrl);
1399 1.6.4.2 nathanw
1400 1.6.4.2 nathanw /*
1401 1.6.4.2 nathanw * Only assert RstOut if we're fiber. We need GMII clocks
1402 1.6.4.2 nathanw * to be present in order for the reset to complete on fiber
1403 1.6.4.2 nathanw * cards.
1404 1.6.4.2 nathanw */
1405 1.6.4.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, STGE_AsicCtrl,
1406 1.6.4.2 nathanw ac | AC_GlobalReset | AC_RxReset | AC_TxReset |
1407 1.6.4.2 nathanw AC_DMA | AC_FIFO | AC_Network | AC_Host | AC_AutoInit |
1408 1.6.4.2 nathanw (sc->sc_usefiber ? AC_RstOut : 0));
1409 1.6.4.2 nathanw
1410 1.6.4.2 nathanw delay(50000);
1411 1.6.4.2 nathanw
1412 1.6.4.2 nathanw for (i = 0; i < STGE_TIMEOUT; i++) {
1413 1.6.4.2 nathanw delay(5000);
1414 1.6.4.2 nathanw if ((bus_space_read_4(sc->sc_st, sc->sc_sh, STGE_AsicCtrl) &
1415 1.6.4.2 nathanw AC_ResetBusy) == 0)
1416 1.6.4.2 nathanw break;
1417 1.6.4.2 nathanw }
1418 1.6.4.2 nathanw
1419 1.6.4.2 nathanw if (i == STGE_TIMEOUT)
1420 1.6.4.2 nathanw printf("%s: reset failed to complete\n", sc->sc_dev.dv_xname);
1421 1.6.4.2 nathanw
1422 1.6.4.2 nathanw delay(1000);
1423 1.6.4.2 nathanw }
1424 1.6.4.2 nathanw
1425 1.6.4.2 nathanw /*
1426 1.6.4.2 nathanw * stge_init: [ ifnet interface function ]
1427 1.6.4.2 nathanw *
1428 1.6.4.2 nathanw * Initialize the interface. Must be called at splnet().
1429 1.6.4.2 nathanw */
1430 1.6.4.2 nathanw int
1431 1.6.4.2 nathanw stge_init(struct ifnet *ifp)
1432 1.6.4.2 nathanw {
1433 1.6.4.2 nathanw struct stge_softc *sc = ifp->if_softc;
1434 1.6.4.2 nathanw bus_space_tag_t st = sc->sc_st;
1435 1.6.4.2 nathanw bus_space_handle_t sh = sc->sc_sh;
1436 1.6.4.2 nathanw struct stge_descsoft *ds;
1437 1.6.4.2 nathanw int i, error = 0;
1438 1.6.4.2 nathanw
1439 1.6.4.2 nathanw /*
1440 1.6.4.2 nathanw * Cancel any pending I/O.
1441 1.6.4.2 nathanw */
1442 1.6.4.2 nathanw stge_stop(ifp, 0);
1443 1.6.4.2 nathanw
1444 1.6.4.2 nathanw /*
1445 1.6.4.2 nathanw * Reset the chip to a known state.
1446 1.6.4.2 nathanw */
1447 1.6.4.2 nathanw stge_reset(sc);
1448 1.6.4.2 nathanw
1449 1.6.4.2 nathanw /*
1450 1.6.4.2 nathanw * Initialize the transmit descriptor ring.
1451 1.6.4.2 nathanw */
1452 1.6.4.2 nathanw memset(sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
1453 1.6.4.2 nathanw for (i = 0; i < STGE_NTXDESC; i++) {
1454 1.6.4.2 nathanw sc->sc_txdescs[i].tfd_next =
1455 1.6.4.2 nathanw (uint64_t) STGE_CDTXADDR(sc, STGE_NEXTTX(i));
1456 1.6.4.2 nathanw sc->sc_txdescs[i].tfd_control = htole64(TFD_TFDDone);
1457 1.6.4.2 nathanw }
1458 1.6.4.2 nathanw sc->sc_txpending = 0;
1459 1.6.4.2 nathanw sc->sc_txdirty = 0;
1460 1.6.4.2 nathanw sc->sc_txlast = STGE_NTXDESC - 1;
1461 1.6.4.2 nathanw
1462 1.6.4.2 nathanw /*
1463 1.6.4.2 nathanw * Initialize the receive descriptor and receive job
1464 1.6.4.2 nathanw * descriptor rings.
1465 1.6.4.2 nathanw */
1466 1.6.4.2 nathanw for (i = 0; i < STGE_NRXDESC; i++) {
1467 1.6.4.2 nathanw ds = &sc->sc_rxsoft[i];
1468 1.6.4.2 nathanw if (ds->ds_mbuf == NULL) {
1469 1.6.4.2 nathanw if ((error = stge_add_rxbuf(sc, i)) != 0) {
1470 1.6.4.2 nathanw printf("%s: unable to allocate or map rx "
1471 1.6.4.2 nathanw "buffer %d, error = %d\n",
1472 1.6.4.2 nathanw sc->sc_dev.dv_xname, i, error);
1473 1.6.4.2 nathanw /*
1474 1.6.4.2 nathanw * XXX Should attempt to run with fewer receive
1475 1.6.4.2 nathanw * XXX buffers instead of just failing.
1476 1.6.4.2 nathanw */
1477 1.6.4.2 nathanw stge_rxdrain(sc);
1478 1.6.4.2 nathanw goto out;
1479 1.6.4.2 nathanw }
1480 1.6.4.2 nathanw } else
1481 1.6.4.2 nathanw STGE_INIT_RXDESC(sc, i);
1482 1.6.4.2 nathanw }
1483 1.6.4.2 nathanw sc->sc_rxptr = 0;
1484 1.6.4.2 nathanw sc->sc_rxdiscard = 0;
1485 1.6.4.2 nathanw STGE_RXCHAIN_RESET(sc);
1486 1.6.4.2 nathanw
1487 1.6.4.2 nathanw /* Set the station address. */
1488 1.6.4.2 nathanw bus_space_write_2(st, sh, STGE_StationAddress0,
1489 1.6.4.2 nathanw LLADDR(ifp->if_sadl)[0] | (LLADDR(ifp->if_sadl)[1] << 8));
1490 1.6.4.2 nathanw bus_space_write_2(st, sh, STGE_StationAddress1,
1491 1.6.4.2 nathanw LLADDR(ifp->if_sadl)[2] | (LLADDR(ifp->if_sadl)[3] << 8));
1492 1.6.4.2 nathanw bus_space_write_2(st, sh, STGE_StationAddress2,
1493 1.6.4.2 nathanw LLADDR(ifp->if_sadl)[4] | (LLADDR(ifp->if_sadl)[5] << 8));
1494 1.6.4.2 nathanw
1495 1.6.4.2 nathanw /*
1496 1.6.4.2 nathanw * Set the statistics masks. Disable all the RMON stats,
1497 1.6.4.2 nathanw * and disable selected stats in the non-RMON stats registers.
1498 1.6.4.2 nathanw */
1499 1.6.4.2 nathanw bus_space_write_4(st, sh, STGE_RMONStatisticsMask, 0xffffffff);
1500 1.6.4.2 nathanw bus_space_write_4(st, sh, STGE_StatisticsMask,
1501 1.6.4.2 nathanw (1U << 1) | (1U << 2) | (1U << 3) | (1U << 4) | (1U << 5) |
1502 1.6.4.2 nathanw (1U << 6) | (1U << 7) | (1U << 8) | (1U << 9) | (1U << 10) |
1503 1.6.4.2 nathanw (1U << 13) | (1U << 14) | (1U << 15) | (1U << 19) | (1U << 20) |
1504 1.6.4.2 nathanw (1U << 21));
1505 1.6.4.2 nathanw
1506 1.6.4.2 nathanw /* Set up the receive filter. */
1507 1.6.4.2 nathanw stge_set_filter(sc);
1508 1.6.4.2 nathanw
1509 1.6.4.2 nathanw /*
1510 1.6.4.2 nathanw * Give the transmit and receive ring to the chip.
1511 1.6.4.2 nathanw */
1512 1.6.4.2 nathanw bus_space_write_4(st, sh, STGE_TFDListPtrHi, 0); /* NOTE: 32-bit DMA */
1513 1.6.4.2 nathanw bus_space_write_4(st, sh, STGE_TFDListPtrLo,
1514 1.6.4.2 nathanw STGE_CDTXADDR(sc, sc->sc_txdirty));
1515 1.6.4.2 nathanw
1516 1.6.4.2 nathanw bus_space_write_4(st, sh, STGE_RFDListPtrHi, 0); /* NOTE: 32-bit DMA */
1517 1.6.4.2 nathanw bus_space_write_4(st, sh, STGE_RFDListPtrLo,
1518 1.6.4.2 nathanw STGE_CDRXADDR(sc, sc->sc_rxptr));
1519 1.6.4.2 nathanw
1520 1.6.4.2 nathanw /*
1521 1.6.4.2 nathanw * Initialize the Tx auto-poll period. It's OK to make this number
1522 1.6.4.2 nathanw * large (255 is the max, but we use 127) -- we explicitly kick the
1523 1.6.4.2 nathanw * transmit engine when there's actually a packet.
1524 1.6.4.2 nathanw */
1525 1.6.4.2 nathanw bus_space_write_1(st, sh, STGE_TxDMAPollPeriod, 127);
1526 1.6.4.2 nathanw
1527 1.6.4.2 nathanw /* ..and the Rx auto-poll period. */
1528 1.6.4.2 nathanw bus_space_write_1(st, sh, STGE_RxDMAPollPeriod, 64);
1529 1.6.4.2 nathanw
1530 1.6.4.2 nathanw /* Initialize the Tx start threshold. */
1531 1.6.4.2 nathanw bus_space_write_2(st, sh, STGE_TxStartThresh, sc->sc_txthresh);
1532 1.6.4.2 nathanw
1533 1.6.4.2 nathanw /*
1534 1.6.4.2 nathanw * Initialize the Rx DMA interrupt control register. We
1535 1.6.4.2 nathanw * request an interrupt after every incoming packet, but
1536 1.6.4.2 nathanw * defer it for 32us (64 * 512 ns). When the number of
1537 1.6.4.2 nathanw * interrupts pending reaches 8, we stop deferring the
1538 1.6.4.2 nathanw * interrupt, and signal it immediately.
1539 1.6.4.2 nathanw */
1540 1.6.4.2 nathanw bus_space_write_4(st, sh, STGE_RxDMAIntCtrl,
1541 1.6.4.2 nathanw RDIC_RxFrameCount(8) | RDIC_RxDMAWaitTime(512));
1542 1.6.4.2 nathanw
1543 1.6.4.2 nathanw /*
1544 1.6.4.2 nathanw * Initialize the interrupt mask.
1545 1.6.4.2 nathanw */
1546 1.6.4.2 nathanw sc->sc_IntEnable = IE_HostError | IE_TxComplete | IE_UpdateStats |
1547 1.6.4.2 nathanw IE_TxDMAComplete | IE_RxDMAComplete | IE_RFDListEnd;
1548 1.6.4.2 nathanw bus_space_write_2(st, sh, STGE_IntStatus, 0xffff);
1549 1.6.4.2 nathanw bus_space_write_2(st, sh, STGE_IntEnable, sc->sc_IntEnable);
1550 1.6.4.2 nathanw
1551 1.6.4.2 nathanw /*
1552 1.6.4.2 nathanw * Configure the DMA engine.
1553 1.6.4.2 nathanw * XXX Should auto-tune TxBurstLimit.
1554 1.6.4.2 nathanw */
1555 1.6.4.2 nathanw bus_space_write_4(st, sh, STGE_DMACtrl, sc->sc_DMACtrl |
1556 1.6.4.2 nathanw DMAC_TxBurstLimit(3));
1557 1.6.4.2 nathanw
1558 1.6.4.2 nathanw /*
1559 1.6.4.2 nathanw * Send a PAUSE frame when we reach 29,696 bytes in the Rx
1560 1.6.4.2 nathanw * FIFO, and send an un-PAUSE frame when the FIFO is totally
1561 1.6.4.2 nathanw * empty again.
1562 1.6.4.2 nathanw */
1563 1.6.4.3 nathanw bus_space_write_2(st, sh, STGE_FlowOnTresh, 29696 / 16);
1564 1.6.4.3 nathanw bus_space_write_2(st, sh, STGE_FlowOffThresh, 0);
1565 1.6.4.2 nathanw
1566 1.6.4.2 nathanw /*
1567 1.6.4.2 nathanw * Set the maximum frame size.
1568 1.6.4.2 nathanw */
1569 1.6.4.2 nathanw bus_space_write_2(st, sh, STGE_MaxFrameSize,
1570 1.6.4.2 nathanw ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN +
1571 1.6.4.2 nathanw ((sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_MTU) ?
1572 1.6.4.2 nathanw ETHER_VLAN_ENCAP_LEN : 0));
1573 1.6.4.2 nathanw
1574 1.6.4.2 nathanw /*
1575 1.6.4.2 nathanw * Initialize MacCtrl -- do it before setting the media,
1576 1.6.4.2 nathanw * as setting the media will actually program the register.
1577 1.6.4.2 nathanw *
1578 1.6.4.2 nathanw * Note: We have to poke the IFS value before poking
1579 1.6.4.2 nathanw * anything else.
1580 1.6.4.2 nathanw */
1581 1.6.4.2 nathanw sc->sc_MACCtrl = MC_IFSSelect(0);
1582 1.6.4.2 nathanw bus_space_write_4(st, sh, STGE_MACCtrl, sc->sc_MACCtrl);
1583 1.6.4.2 nathanw sc->sc_MACCtrl |= MC_StatisticsEnable | MC_TxEnable | MC_RxEnable;
1584 1.6.4.2 nathanw
1585 1.6.4.2 nathanw if (sc->sc_rev >= 6) { /* >= B.2 */
1586 1.6.4.2 nathanw /* Multi-frag frame bug work-around. */
1587 1.6.4.2 nathanw bus_space_write_2(st, sh, STGE_DebugCtrl,
1588 1.6.4.2 nathanw bus_space_read_2(st, sh, STGE_DebugCtrl) | 0x0200);
1589 1.6.4.2 nathanw
1590 1.6.4.2 nathanw /* Tx Poll Now bug work-around. */
1591 1.6.4.2 nathanw bus_space_write_2(st, sh, STGE_DebugCtrl,
1592 1.6.4.2 nathanw bus_space_read_2(st, sh, STGE_DebugCtrl) | 0x0010);
1593 1.6.4.2 nathanw }
1594 1.6.4.2 nathanw
1595 1.6.4.2 nathanw /*
1596 1.6.4.2 nathanw * Set the current media.
1597 1.6.4.2 nathanw */
1598 1.6.4.2 nathanw mii_mediachg(&sc->sc_mii);
1599 1.6.4.2 nathanw
1600 1.6.4.2 nathanw /*
1601 1.6.4.2 nathanw * Start the one second MII clock.
1602 1.6.4.2 nathanw */
1603 1.6.4.2 nathanw callout_reset(&sc->sc_tick_ch, hz, stge_tick, sc);
1604 1.6.4.2 nathanw
1605 1.6.4.2 nathanw /*
1606 1.6.4.2 nathanw * ...all done!
1607 1.6.4.2 nathanw */
1608 1.6.4.2 nathanw ifp->if_flags |= IFF_RUNNING;
1609 1.6.4.2 nathanw ifp->if_flags &= ~IFF_OACTIVE;
1610 1.6.4.2 nathanw
1611 1.6.4.2 nathanw out:
1612 1.6.4.2 nathanw if (error)
1613 1.6.4.2 nathanw printf("%s: interface not running\n", sc->sc_dev.dv_xname);
1614 1.6.4.2 nathanw return (error);
1615 1.6.4.2 nathanw }
1616 1.6.4.2 nathanw
1617 1.6.4.2 nathanw /*
1618 1.6.4.2 nathanw * stge_drain:
1619 1.6.4.2 nathanw *
1620 1.6.4.2 nathanw * Drain the receive queue.
1621 1.6.4.2 nathanw */
1622 1.6.4.2 nathanw void
1623 1.6.4.2 nathanw stge_rxdrain(struct stge_softc *sc)
1624 1.6.4.2 nathanw {
1625 1.6.4.2 nathanw struct stge_descsoft *ds;
1626 1.6.4.2 nathanw int i;
1627 1.6.4.2 nathanw
1628 1.6.4.2 nathanw for (i = 0; i < STGE_NRXDESC; i++) {
1629 1.6.4.2 nathanw ds = &sc->sc_rxsoft[i];
1630 1.6.4.2 nathanw if (ds->ds_mbuf != NULL) {
1631 1.6.4.2 nathanw bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1632 1.6.4.2 nathanw ds->ds_mbuf->m_next = NULL;
1633 1.6.4.2 nathanw m_freem(ds->ds_mbuf);
1634 1.6.4.2 nathanw ds->ds_mbuf = NULL;
1635 1.6.4.2 nathanw }
1636 1.6.4.2 nathanw }
1637 1.6.4.2 nathanw }
1638 1.6.4.2 nathanw
1639 1.6.4.2 nathanw /*
1640 1.6.4.2 nathanw * stge_stop: [ ifnet interface function ]
1641 1.6.4.2 nathanw *
1642 1.6.4.2 nathanw * Stop transmission on the interface.
1643 1.6.4.2 nathanw */
1644 1.6.4.2 nathanw void
1645 1.6.4.2 nathanw stge_stop(struct ifnet *ifp, int disable)
1646 1.6.4.2 nathanw {
1647 1.6.4.2 nathanw struct stge_softc *sc = ifp->if_softc;
1648 1.6.4.2 nathanw struct stge_descsoft *ds;
1649 1.6.4.2 nathanw int i;
1650 1.6.4.2 nathanw
1651 1.6.4.2 nathanw /*
1652 1.6.4.2 nathanw * Stop the one second clock.
1653 1.6.4.2 nathanw */
1654 1.6.4.2 nathanw callout_stop(&sc->sc_tick_ch);
1655 1.6.4.2 nathanw
1656 1.6.4.2 nathanw /* Down the MII. */
1657 1.6.4.2 nathanw mii_down(&sc->sc_mii);
1658 1.6.4.2 nathanw
1659 1.6.4.2 nathanw /*
1660 1.6.4.2 nathanw * Disable interrupts.
1661 1.6.4.2 nathanw */
1662 1.6.4.2 nathanw bus_space_write_2(sc->sc_st, sc->sc_sh, STGE_IntEnable, 0);
1663 1.6.4.2 nathanw
1664 1.6.4.2 nathanw /*
1665 1.6.4.2 nathanw * Stop receiver, transmitter, and stats update.
1666 1.6.4.2 nathanw */
1667 1.6.4.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, STGE_MACCtrl,
1668 1.6.4.2 nathanw MC_StatisticsDisable | MC_TxDisable | MC_RxDisable);
1669 1.6.4.2 nathanw
1670 1.6.4.2 nathanw /*
1671 1.6.4.2 nathanw * Stop the transmit and receive DMA.
1672 1.6.4.2 nathanw */
1673 1.6.4.2 nathanw stge_dma_wait(sc);
1674 1.6.4.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, STGE_TFDListPtrHi, 0);
1675 1.6.4.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, STGE_TFDListPtrLo, 0);
1676 1.6.4.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, STGE_RFDListPtrHi, 0);
1677 1.6.4.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, STGE_RFDListPtrLo, 0);
1678 1.6.4.2 nathanw
1679 1.6.4.2 nathanw /*
1680 1.6.4.2 nathanw * Release any queued transmit buffers.
1681 1.6.4.2 nathanw */
1682 1.6.4.2 nathanw for (i = 0; i < STGE_NTXDESC; i++) {
1683 1.6.4.2 nathanw ds = &sc->sc_txsoft[i];
1684 1.6.4.2 nathanw if (ds->ds_mbuf != NULL) {
1685 1.6.4.2 nathanw bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1686 1.6.4.2 nathanw m_freem(ds->ds_mbuf);
1687 1.6.4.2 nathanw ds->ds_mbuf = NULL;
1688 1.6.4.2 nathanw }
1689 1.6.4.2 nathanw }
1690 1.6.4.2 nathanw
1691 1.6.4.2 nathanw if (disable)
1692 1.6.4.2 nathanw stge_rxdrain(sc);
1693 1.6.4.2 nathanw
1694 1.6.4.2 nathanw /*
1695 1.6.4.2 nathanw * Mark the interface down and cancel the watchdog timer.
1696 1.6.4.2 nathanw */
1697 1.6.4.2 nathanw ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1698 1.6.4.2 nathanw ifp->if_timer = 0;
1699 1.6.4.2 nathanw }
1700 1.6.4.2 nathanw
1701 1.6.4.2 nathanw #if 0
1702 1.6.4.2 nathanw static int
1703 1.6.4.2 nathanw stge_eeprom_wait(struct stge_softc *sc)
1704 1.6.4.2 nathanw {
1705 1.6.4.2 nathanw int i;
1706 1.6.4.2 nathanw
1707 1.6.4.2 nathanw for (i = 0; i < STGE_TIMEOUT; i++) {
1708 1.6.4.2 nathanw delay(1000);
1709 1.6.4.2 nathanw if ((bus_space_read_2(sc->sc_st, sc->sc_sh, STGE_EepromCtrl) &
1710 1.6.4.2 nathanw EC_EepromBusy) == 0)
1711 1.6.4.2 nathanw return (0);
1712 1.6.4.2 nathanw }
1713 1.6.4.2 nathanw return (1);
1714 1.6.4.2 nathanw }
1715 1.6.4.2 nathanw
1716 1.6.4.2 nathanw /*
1717 1.6.4.2 nathanw * stge_read_eeprom:
1718 1.6.4.2 nathanw *
1719 1.6.4.2 nathanw * Read data from the serial EEPROM.
1720 1.6.4.2 nathanw */
1721 1.6.4.2 nathanw void
1722 1.6.4.2 nathanw stge_read_eeprom(struct stge_softc *sc, int offset, uint16_t *data)
1723 1.6.4.2 nathanw {
1724 1.6.4.2 nathanw
1725 1.6.4.2 nathanw if (stge_eeprom_wait(sc))
1726 1.6.4.2 nathanw printf("%s: EEPROM failed to come ready\n",
1727 1.6.4.2 nathanw sc->sc_dev.dv_xname);
1728 1.6.4.2 nathanw
1729 1.6.4.2 nathanw bus_space_write_2(sc->sc_st, sc->sc_sh, STGE_EepromCtrl,
1730 1.6.4.2 nathanw EC_EepromAddress(offset) | EC_EepromOpcode(EC_OP_RR));
1731 1.6.4.2 nathanw if (stge_eeprom_wait(sc))
1732 1.6.4.2 nathanw printf("%s: EEPROM read timed out\n",
1733 1.6.4.2 nathanw sc->sc_dev.dv_xname);
1734 1.6.4.2 nathanw *data = bus_space_read_2(sc->sc_st, sc->sc_sh, STGE_EepromData);
1735 1.6.4.2 nathanw }
1736 1.6.4.2 nathanw #endif /* 0 */
1737 1.6.4.2 nathanw
1738 1.6.4.2 nathanw /*
1739 1.6.4.2 nathanw * stge_add_rxbuf:
1740 1.6.4.2 nathanw *
1741 1.6.4.2 nathanw * Add a receive buffer to the indicated descriptor.
1742 1.6.4.2 nathanw */
1743 1.6.4.2 nathanw int
1744 1.6.4.2 nathanw stge_add_rxbuf(struct stge_softc *sc, int idx)
1745 1.6.4.2 nathanw {
1746 1.6.4.2 nathanw struct stge_descsoft *ds = &sc->sc_rxsoft[idx];
1747 1.6.4.2 nathanw struct mbuf *m;
1748 1.6.4.2 nathanw int error;
1749 1.6.4.2 nathanw
1750 1.6.4.2 nathanw MGETHDR(m, M_DONTWAIT, MT_DATA);
1751 1.6.4.2 nathanw if (m == NULL)
1752 1.6.4.2 nathanw return (ENOBUFS);
1753 1.6.4.2 nathanw
1754 1.6.4.2 nathanw MCLGET(m, M_DONTWAIT);
1755 1.6.4.2 nathanw if ((m->m_flags & M_EXT) == 0) {
1756 1.6.4.2 nathanw m_freem(m);
1757 1.6.4.2 nathanw return (ENOBUFS);
1758 1.6.4.2 nathanw }
1759 1.6.4.2 nathanw
1760 1.6.4.2 nathanw m->m_data = m->m_ext.ext_buf + 2;
1761 1.6.4.2 nathanw m->m_len = MCLBYTES - 2;
1762 1.6.4.2 nathanw
1763 1.6.4.2 nathanw if (ds->ds_mbuf != NULL)
1764 1.6.4.2 nathanw bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1765 1.6.4.2 nathanw
1766 1.6.4.2 nathanw ds->ds_mbuf = m;
1767 1.6.4.2 nathanw
1768 1.6.4.2 nathanw error = bus_dmamap_load(sc->sc_dmat, ds->ds_dmamap,
1769 1.6.4.2 nathanw m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
1770 1.6.4.2 nathanw if (error) {
1771 1.6.4.2 nathanw printf("%s: can't load rx DMA map %d, error = %d\n",
1772 1.6.4.2 nathanw sc->sc_dev.dv_xname, idx, error);
1773 1.6.4.2 nathanw panic("stge_add_rxbuf"); /* XXX */
1774 1.6.4.2 nathanw }
1775 1.6.4.2 nathanw
1776 1.6.4.2 nathanw bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
1777 1.6.4.2 nathanw ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1778 1.6.4.2 nathanw
1779 1.6.4.2 nathanw STGE_INIT_RXDESC(sc, idx);
1780 1.6.4.2 nathanw
1781 1.6.4.2 nathanw return (0);
1782 1.6.4.2 nathanw }
1783 1.6.4.2 nathanw
1784 1.6.4.2 nathanw /*
1785 1.6.4.2 nathanw * stge_set_filter:
1786 1.6.4.2 nathanw *
1787 1.6.4.2 nathanw * Set up the receive filter.
1788 1.6.4.2 nathanw */
1789 1.6.4.2 nathanw void
1790 1.6.4.2 nathanw stge_set_filter(struct stge_softc *sc)
1791 1.6.4.2 nathanw {
1792 1.6.4.2 nathanw struct ethercom *ec = &sc->sc_ethercom;
1793 1.6.4.2 nathanw struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1794 1.6.4.2 nathanw struct ether_multi *enm;
1795 1.6.4.2 nathanw struct ether_multistep step;
1796 1.6.4.2 nathanw uint32_t crc;
1797 1.6.4.2 nathanw uint32_t mchash[2];
1798 1.6.4.2 nathanw
1799 1.6.4.2 nathanw sc->sc_ReceiveMode = RM_ReceiveUnicast;
1800 1.6.4.2 nathanw if (ifp->if_flags & IFF_BROADCAST)
1801 1.6.4.2 nathanw sc->sc_ReceiveMode |= RM_ReceiveBroadcast;
1802 1.6.4.2 nathanw
1803 1.6.4.2 nathanw if (ifp->if_flags & IFF_PROMISC) {
1804 1.6.4.2 nathanw sc->sc_ReceiveMode |= RM_ReceiveAllFrames;
1805 1.6.4.2 nathanw goto allmulti;
1806 1.6.4.2 nathanw }
1807 1.6.4.2 nathanw
1808 1.6.4.2 nathanw /*
1809 1.6.4.2 nathanw * Set up the multicast address filter by passing all multicast
1810 1.6.4.2 nathanw * addresses through a CRC generator, and then using the low-order
1811 1.6.4.2 nathanw * 6 bits as an index into the 64 bit multicast hash table. The
1812 1.6.4.2 nathanw * high order bits select the register, while the rest of the bits
1813 1.6.4.2 nathanw * select the bit within the register.
1814 1.6.4.2 nathanw */
1815 1.6.4.2 nathanw
1816 1.6.4.2 nathanw memset(mchash, 0, sizeof(mchash));
1817 1.6.4.2 nathanw
1818 1.6.4.2 nathanw ETHER_FIRST_MULTI(step, ec, enm);
1819 1.6.4.2 nathanw if (enm == NULL)
1820 1.6.4.2 nathanw goto done;
1821 1.6.4.2 nathanw
1822 1.6.4.2 nathanw while (enm != NULL) {
1823 1.6.4.2 nathanw if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1824 1.6.4.2 nathanw /*
1825 1.6.4.2 nathanw * We must listen to a range of multicast addresses.
1826 1.6.4.2 nathanw * For now, just accept all multicasts, rather than
1827 1.6.4.2 nathanw * trying to set only those filter bits needed to match
1828 1.6.4.2 nathanw * the range. (At this time, the only use of address
1829 1.6.4.2 nathanw * ranges is for IP multicast routing, for which the
1830 1.6.4.2 nathanw * range is big enough to require all bits set.)
1831 1.6.4.2 nathanw */
1832 1.6.4.2 nathanw goto allmulti;
1833 1.6.4.2 nathanw }
1834 1.6.4.2 nathanw
1835 1.6.4.2 nathanw crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
1836 1.6.4.2 nathanw
1837 1.6.4.2 nathanw /* Just want the 6 least significant bits. */
1838 1.6.4.2 nathanw crc &= 0x3f;
1839 1.6.4.2 nathanw
1840 1.6.4.2 nathanw /* Set the corresponding bit in the hash table. */
1841 1.6.4.2 nathanw mchash[crc >> 5] |= 1 << (crc & 0x1f);
1842 1.6.4.2 nathanw
1843 1.6.4.2 nathanw ETHER_NEXT_MULTI(step, enm);
1844 1.6.4.2 nathanw }
1845 1.6.4.2 nathanw
1846 1.6.4.2 nathanw sc->sc_ReceiveMode |= RM_ReceiveMulticastHash;
1847 1.6.4.2 nathanw
1848 1.6.4.2 nathanw ifp->if_flags &= ~IFF_ALLMULTI;
1849 1.6.4.2 nathanw goto done;
1850 1.6.4.2 nathanw
1851 1.6.4.2 nathanw allmulti:
1852 1.6.4.2 nathanw ifp->if_flags |= IFF_ALLMULTI;
1853 1.6.4.2 nathanw sc->sc_ReceiveMode |= RM_ReceiveMulticast;
1854 1.6.4.2 nathanw
1855 1.6.4.2 nathanw done:
1856 1.6.4.2 nathanw if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
1857 1.6.4.2 nathanw /*
1858 1.6.4.2 nathanw * Program the multicast hash table.
1859 1.6.4.2 nathanw */
1860 1.6.4.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, STGE_HashTable0,
1861 1.6.4.2 nathanw mchash[0]);
1862 1.6.4.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, STGE_HashTable1,
1863 1.6.4.2 nathanw mchash[1]);
1864 1.6.4.2 nathanw }
1865 1.6.4.2 nathanw
1866 1.6.4.2 nathanw bus_space_write_1(sc->sc_st, sc->sc_sh, STGE_ReceiveMode,
1867 1.6.4.2 nathanw sc->sc_ReceiveMode);
1868 1.6.4.2 nathanw }
1869 1.6.4.2 nathanw
1870 1.6.4.2 nathanw /*
1871 1.6.4.2 nathanw * stge_mii_readreg: [mii interface function]
1872 1.6.4.2 nathanw *
1873 1.6.4.2 nathanw * Read a PHY register on the MII of the TC9021.
1874 1.6.4.2 nathanw */
1875 1.6.4.2 nathanw int
1876 1.6.4.2 nathanw stge_mii_readreg(struct device *self, int phy, int reg)
1877 1.6.4.2 nathanw {
1878 1.6.4.2 nathanw
1879 1.6.4.2 nathanw return (mii_bitbang_readreg(self, &stge_mii_bitbang_ops, phy, reg));
1880 1.6.4.2 nathanw }
1881 1.6.4.2 nathanw
1882 1.6.4.2 nathanw /*
1883 1.6.4.2 nathanw * stge_mii_writereg: [mii interface function]
1884 1.6.4.2 nathanw *
1885 1.6.4.2 nathanw * Write a PHY register on the MII of the TC9021.
1886 1.6.4.2 nathanw */
1887 1.6.4.2 nathanw void
1888 1.6.4.2 nathanw stge_mii_writereg(struct device *self, int phy, int reg, int val)
1889 1.6.4.2 nathanw {
1890 1.6.4.2 nathanw
1891 1.6.4.2 nathanw mii_bitbang_writereg(self, &stge_mii_bitbang_ops, phy, reg, val);
1892 1.6.4.2 nathanw }
1893 1.6.4.2 nathanw
1894 1.6.4.2 nathanw /*
1895 1.6.4.2 nathanw * stge_mii_statchg: [mii interface function]
1896 1.6.4.2 nathanw *
1897 1.6.4.2 nathanw * Callback from MII layer when media changes.
1898 1.6.4.2 nathanw */
1899 1.6.4.2 nathanw void
1900 1.6.4.2 nathanw stge_mii_statchg(struct device *self)
1901 1.6.4.2 nathanw {
1902 1.6.4.2 nathanw struct stge_softc *sc = (struct stge_softc *) self;
1903 1.6.4.2 nathanw
1904 1.6.4.2 nathanw if (sc->sc_mii.mii_media_active & IFM_FDX)
1905 1.6.4.2 nathanw sc->sc_MACCtrl |= MC_DuplexSelect;
1906 1.6.4.2 nathanw else
1907 1.6.4.2 nathanw sc->sc_MACCtrl &= ~MC_DuplexSelect;
1908 1.6.4.2 nathanw
1909 1.6.4.2 nathanw /* XXX 802.1x flow-control? */
1910 1.6.4.2 nathanw
1911 1.6.4.2 nathanw bus_space_write_4(sc->sc_st, sc->sc_sh, STGE_MACCtrl, sc->sc_MACCtrl);
1912 1.6.4.2 nathanw }
1913 1.6.4.2 nathanw
1914 1.6.4.2 nathanw /*
1915 1.6.4.2 nathanw * sste_mii_bitbang_read: [mii bit-bang interface function]
1916 1.6.4.2 nathanw *
1917 1.6.4.2 nathanw * Read the MII serial port for the MII bit-bang module.
1918 1.6.4.2 nathanw */
1919 1.6.4.2 nathanw uint32_t
1920 1.6.4.2 nathanw stge_mii_bitbang_read(struct device *self)
1921 1.6.4.2 nathanw {
1922 1.6.4.2 nathanw struct stge_softc *sc = (void *) self;
1923 1.6.4.2 nathanw
1924 1.6.4.2 nathanw return (bus_space_read_1(sc->sc_st, sc->sc_sh, STGE_PhyCtrl));
1925 1.6.4.2 nathanw }
1926 1.6.4.2 nathanw
1927 1.6.4.2 nathanw /*
1928 1.6.4.2 nathanw * stge_mii_bitbang_write: [mii big-bang interface function]
1929 1.6.4.2 nathanw *
1930 1.6.4.2 nathanw * Write the MII serial port for the MII bit-bang module.
1931 1.6.4.2 nathanw */
1932 1.6.4.2 nathanw void
1933 1.6.4.2 nathanw stge_mii_bitbang_write(struct device *self, uint32_t val)
1934 1.6.4.2 nathanw {
1935 1.6.4.2 nathanw struct stge_softc *sc = (void *) self;
1936 1.6.4.2 nathanw
1937 1.6.4.2 nathanw bus_space_write_1(sc->sc_st, sc->sc_sh, STGE_PhyCtrl,
1938 1.6.4.2 nathanw val | sc->sc_PhyCtrl);
1939 1.6.4.2 nathanw }
1940 1.6.4.2 nathanw
1941 1.6.4.2 nathanw /*
1942 1.6.4.2 nathanw * stge_mediastatus: [ifmedia interface function]
1943 1.6.4.2 nathanw *
1944 1.6.4.2 nathanw * Get the current interface media status.
1945 1.6.4.2 nathanw */
1946 1.6.4.2 nathanw void
1947 1.6.4.2 nathanw stge_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
1948 1.6.4.2 nathanw {
1949 1.6.4.2 nathanw struct stge_softc *sc = ifp->if_softc;
1950 1.6.4.2 nathanw
1951 1.6.4.2 nathanw mii_pollstat(&sc->sc_mii);
1952 1.6.4.2 nathanw ifmr->ifm_status = sc->sc_mii.mii_media_status;
1953 1.6.4.2 nathanw ifmr->ifm_active = sc->sc_mii.mii_media_active;
1954 1.6.4.2 nathanw }
1955 1.6.4.2 nathanw
1956 1.6.4.2 nathanw /*
1957 1.6.4.2 nathanw * stge_mediachange: [ifmedia interface function]
1958 1.6.4.2 nathanw *
1959 1.6.4.2 nathanw * Set hardware to newly-selected media.
1960 1.6.4.2 nathanw */
1961 1.6.4.2 nathanw int
1962 1.6.4.2 nathanw stge_mediachange(struct ifnet *ifp)
1963 1.6.4.2 nathanw {
1964 1.6.4.2 nathanw struct stge_softc *sc = ifp->if_softc;
1965 1.6.4.2 nathanw
1966 1.6.4.2 nathanw if (ifp->if_flags & IFF_UP)
1967 1.6.4.2 nathanw mii_mediachg(&sc->sc_mii);
1968 1.6.4.2 nathanw return (0);
1969 1.6.4.2 nathanw }
1970