if_stge.c revision 1.78 1 1.78 thorpej /* $NetBSD: if_stge.c,v 1.78 2020/01/30 05:24:53 thorpej Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*-
4 1.1 thorpej * Copyright (c) 2001 The NetBSD Foundation, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.1 thorpej * by Jason R. Thorpe.
9 1.1 thorpej *
10 1.1 thorpej * Redistribution and use in source and binary forms, with or without
11 1.1 thorpej * modification, are permitted provided that the following conditions
12 1.1 thorpej * are met:
13 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
14 1.1 thorpej * notice, this list of conditions and the following disclaimer.
15 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
17 1.1 thorpej * documentation and/or other materials provided with the distribution.
18 1.1 thorpej *
19 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
30 1.1 thorpej */
31 1.1 thorpej
32 1.1 thorpej /*
33 1.1 thorpej * Device driver for the Sundance Tech. TC9021 10/100/1000
34 1.1 thorpej * Ethernet controller.
35 1.1 thorpej */
36 1.9 lukem
37 1.9 lukem #include <sys/cdefs.h>
38 1.78 thorpej __KERNEL_RCSID(0, "$NetBSD: if_stge.c,v 1.78 2020/01/30 05:24:53 thorpej Exp $");
39 1.1 thorpej
40 1.1 thorpej
41 1.1 thorpej #include <sys/param.h>
42 1.1 thorpej #include <sys/systm.h>
43 1.1 thorpej #include <sys/callout.h>
44 1.1 thorpej #include <sys/mbuf.h>
45 1.1 thorpej #include <sys/malloc.h>
46 1.1 thorpej #include <sys/kernel.h>
47 1.1 thorpej #include <sys/socket.h>
48 1.1 thorpej #include <sys/ioctl.h>
49 1.1 thorpej #include <sys/errno.h>
50 1.1 thorpej #include <sys/device.h>
51 1.1 thorpej #include <sys/queue.h>
52 1.1 thorpej
53 1.1 thorpej #include <net/if.h>
54 1.1 thorpej #include <net/if_dl.h>
55 1.1 thorpej #include <net/if_media.h>
56 1.1 thorpej #include <net/if_ether.h>
57 1.1 thorpej
58 1.1 thorpej #include <net/bpf.h>
59 1.1 thorpej
60 1.39 ad #include <sys/bus.h>
61 1.39 ad #include <sys/intr.h>
62 1.1 thorpej
63 1.1 thorpej #include <dev/mii/mii.h>
64 1.1 thorpej #include <dev/mii/miivar.h>
65 1.1 thorpej #include <dev/mii/mii_bitbang.h>
66 1.1 thorpej
67 1.1 thorpej #include <dev/pci/pcireg.h>
68 1.1 thorpej #include <dev/pci/pcivar.h>
69 1.1 thorpej #include <dev/pci/pcidevs.h>
70 1.1 thorpej
71 1.1 thorpej #include <dev/pci/if_stgereg.h>
72 1.1 thorpej
73 1.52 phx #include <prop/proplib.h>
74 1.52 phx
75 1.19 mjacob /* #define STGE_CU_BUG 1 */
76 1.15 mjacob #define STGE_VLAN_UNTAG 1
77 1.15 mjacob /* #define STGE_VLAN_CFI 1 */
78 1.15 mjacob
79 1.77 msaitoh /*
80 1.77 msaitoh * Transmit descriptor list size.
81 1.77 msaitoh */
82 1.77 msaitoh #define STGE_NTXDESC 256
83 1.77 msaitoh #define STGE_NTXDESC_MASK (STGE_NTXDESC - 1)
84 1.77 msaitoh #define STGE_NEXTTX(x) (((x) + 1) & STGE_NTXDESC_MASK)
85 1.77 msaitoh
86 1.77 msaitoh /*
87 1.77 msaitoh * Receive descriptor list size.
88 1.77 msaitoh */
89 1.77 msaitoh #define STGE_NRXDESC 256
90 1.77 msaitoh #define STGE_NRXDESC_MASK (STGE_NRXDESC - 1)
91 1.77 msaitoh #define STGE_NEXTRX(x) (((x) + 1) & STGE_NRXDESC_MASK)
92 1.77 msaitoh
93 1.77 msaitoh /*
94 1.77 msaitoh * Only interrupt every N frames. Must be a power-of-two.
95 1.77 msaitoh */
96 1.77 msaitoh #define STGE_TXINTR_SPACING 16
97 1.77 msaitoh #define STGE_TXINTR_SPACING_MASK (STGE_TXINTR_SPACING - 1)
98 1.77 msaitoh
99 1.77 msaitoh /*
100 1.77 msaitoh * Control structures are DMA'd to the TC9021 chip. We allocate them in
101 1.77 msaitoh * a single clump that maps to a single DMA segment to make several things
102 1.77 msaitoh * easier.
103 1.77 msaitoh */
104 1.77 msaitoh struct stge_control_data {
105 1.77 msaitoh /*
106 1.77 msaitoh * The transmit descriptors.
107 1.77 msaitoh */
108 1.77 msaitoh struct stge_tfd scd_txdescs[STGE_NTXDESC];
109 1.77 msaitoh
110 1.77 msaitoh /*
111 1.77 msaitoh * The receive descriptors.
112 1.77 msaitoh */
113 1.77 msaitoh struct stge_rfd scd_rxdescs[STGE_NRXDESC];
114 1.77 msaitoh };
115 1.77 msaitoh
116 1.77 msaitoh #define STGE_CDOFF(x) offsetof(struct stge_control_data, x)
117 1.77 msaitoh #define STGE_CDTXOFF(x) STGE_CDOFF(scd_txdescs[(x)])
118 1.77 msaitoh #define STGE_CDRXOFF(x) STGE_CDOFF(scd_rxdescs[(x)])
119 1.77 msaitoh
120 1.77 msaitoh /*
121 1.77 msaitoh * Software state for transmit and receive jobs.
122 1.77 msaitoh */
123 1.77 msaitoh struct stge_descsoft {
124 1.77 msaitoh struct mbuf *ds_mbuf; /* head of our mbuf chain */
125 1.77 msaitoh bus_dmamap_t ds_dmamap; /* our DMA map */
126 1.77 msaitoh };
127 1.77 msaitoh
128 1.77 msaitoh /*
129 1.77 msaitoh * Software state per device.
130 1.77 msaitoh */
131 1.77 msaitoh struct stge_softc {
132 1.77 msaitoh device_t sc_dev; /* generic device information */
133 1.77 msaitoh bus_space_tag_t sc_st; /* bus space tag */
134 1.77 msaitoh bus_space_handle_t sc_sh; /* bus space handle */
135 1.77 msaitoh bus_dma_tag_t sc_dmat; /* bus DMA tag */
136 1.77 msaitoh struct ethercom sc_ethercom; /* ethernet common data */
137 1.77 msaitoh int sc_rev; /* silicon revision */
138 1.77 msaitoh
139 1.77 msaitoh void *sc_ih; /* interrupt cookie */
140 1.77 msaitoh
141 1.77 msaitoh struct mii_data sc_mii; /* MII/media information */
142 1.77 msaitoh
143 1.77 msaitoh callout_t sc_tick_ch; /* tick callout */
144 1.77 msaitoh
145 1.77 msaitoh bus_dmamap_t sc_cddmamap; /* control data DMA map */
146 1.77 msaitoh #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
147 1.77 msaitoh
148 1.77 msaitoh /*
149 1.77 msaitoh * Software state for transmit and receive descriptors.
150 1.77 msaitoh */
151 1.77 msaitoh struct stge_descsoft sc_txsoft[STGE_NTXDESC];
152 1.77 msaitoh struct stge_descsoft sc_rxsoft[STGE_NRXDESC];
153 1.77 msaitoh
154 1.77 msaitoh /*
155 1.77 msaitoh * Control data structures.
156 1.77 msaitoh */
157 1.77 msaitoh struct stge_control_data *sc_control_data;
158 1.77 msaitoh #define sc_txdescs sc_control_data->scd_txdescs
159 1.77 msaitoh #define sc_rxdescs sc_control_data->scd_rxdescs
160 1.77 msaitoh
161 1.77 msaitoh #ifdef STGE_EVENT_COUNTERS
162 1.77 msaitoh /*
163 1.77 msaitoh * Event counters.
164 1.77 msaitoh */
165 1.77 msaitoh struct evcnt sc_ev_txstall; /* Tx stalled */
166 1.77 msaitoh struct evcnt sc_ev_txdmaintr; /* Tx DMA interrupts */
167 1.77 msaitoh struct evcnt sc_ev_txindintr; /* Tx Indicate interrupts */
168 1.77 msaitoh struct evcnt sc_ev_rxintr; /* Rx interrupts */
169 1.77 msaitoh
170 1.77 msaitoh struct evcnt sc_ev_txseg1; /* Tx packets w/ 1 segment */
171 1.77 msaitoh struct evcnt sc_ev_txseg2; /* Tx packets w/ 2 segments */
172 1.77 msaitoh struct evcnt sc_ev_txseg3; /* Tx packets w/ 3 segments */
173 1.77 msaitoh struct evcnt sc_ev_txseg4; /* Tx packets w/ 4 segments */
174 1.77 msaitoh struct evcnt sc_ev_txseg5; /* Tx packets w/ 5 segments */
175 1.77 msaitoh struct evcnt sc_ev_txsegmore; /* Tx packets w/ more than 5 segments */
176 1.77 msaitoh struct evcnt sc_ev_txcopy; /* Tx packets that we had to copy */
177 1.77 msaitoh
178 1.77 msaitoh struct evcnt sc_ev_rxipsum; /* IP checksums checked in-bound */
179 1.77 msaitoh struct evcnt sc_ev_rxtcpsum; /* TCP checksums checked in-bound */
180 1.77 msaitoh struct evcnt sc_ev_rxudpsum; /* UDP checksums checked in-bound */
181 1.77 msaitoh
182 1.77 msaitoh struct evcnt sc_ev_txipsum; /* IP checksums comp. out-bound */
183 1.77 msaitoh struct evcnt sc_ev_txtcpsum; /* TCP checksums comp. out-bound */
184 1.77 msaitoh struct evcnt sc_ev_txudpsum; /* UDP checksums comp. out-bound */
185 1.77 msaitoh #endif /* STGE_EVENT_COUNTERS */
186 1.77 msaitoh
187 1.77 msaitoh int sc_txpending; /* number of Tx requests pending */
188 1.77 msaitoh int sc_txdirty; /* first dirty Tx descriptor */
189 1.77 msaitoh int sc_txlast; /* last used Tx descriptor */
190 1.77 msaitoh
191 1.77 msaitoh int sc_rxptr; /* next ready Rx descriptor/descsoft */
192 1.77 msaitoh int sc_rxdiscard;
193 1.77 msaitoh int sc_rxlen;
194 1.77 msaitoh struct mbuf *sc_rxhead;
195 1.77 msaitoh struct mbuf *sc_rxtail;
196 1.77 msaitoh struct mbuf **sc_rxtailp;
197 1.77 msaitoh
198 1.77 msaitoh int sc_txthresh; /* Tx threshold */
199 1.77 msaitoh uint32_t sc_usefiber:1; /* if we're fiber */
200 1.77 msaitoh uint32_t sc_stge1023:1; /* are we a 1023 */
201 1.77 msaitoh uint32_t sc_DMACtrl; /* prototype DMACtrl register */
202 1.77 msaitoh uint32_t sc_MACCtrl; /* prototype MacCtrl register */
203 1.77 msaitoh uint16_t sc_IntEnable; /* prototype IntEnable register */
204 1.77 msaitoh uint16_t sc_ReceiveMode; /* prototype ReceiveMode register */
205 1.77 msaitoh uint8_t sc_PhyCtrl; /* prototype PhyCtrl register */
206 1.77 msaitoh };
207 1.77 msaitoh
208 1.77 msaitoh #define STGE_RXCHAIN_RESET(sc) \
209 1.77 msaitoh do { \
210 1.77 msaitoh (sc)->sc_rxtailp = &(sc)->sc_rxhead; \
211 1.77 msaitoh *(sc)->sc_rxtailp = NULL; \
212 1.77 msaitoh (sc)->sc_rxlen = 0; \
213 1.77 msaitoh } while (/*CONSTCOND*/0)
214 1.77 msaitoh
215 1.77 msaitoh #define STGE_RXCHAIN_LINK(sc, m) \
216 1.77 msaitoh do { \
217 1.77 msaitoh *(sc)->sc_rxtailp = (sc)->sc_rxtail = (m); \
218 1.77 msaitoh (sc)->sc_rxtailp = &(m)->m_next; \
219 1.77 msaitoh } while (/*CONSTCOND*/0)
220 1.77 msaitoh
221 1.77 msaitoh /*
222 1.77 msaitoh * Register access macros
223 1.77 msaitoh */
224 1.77 msaitoh #define CSR_WRITE_4(_sc, reg, val) \
225 1.77 msaitoh bus_space_write_4((_sc)->sc_st, (_sc)->sc_sh, (reg), (val))
226 1.77 msaitoh #define CSR_WRITE_2(_sc, reg, val) \
227 1.77 msaitoh bus_space_write_2((_sc)->sc_st, (_sc)->sc_sh, (reg), (val))
228 1.77 msaitoh #define CSR_WRITE_1(_sc, reg, val) \
229 1.77 msaitoh bus_space_write_1((_sc)->sc_st, (_sc)->sc_sh, (reg), (val))
230 1.77 msaitoh
231 1.77 msaitoh #define CSR_READ_4(_sc, reg) \
232 1.77 msaitoh bus_space_read_4((_sc)->sc_st, (_sc)->sc_sh, (reg))
233 1.77 msaitoh #define CSR_READ_2(_sc, reg) \
234 1.77 msaitoh bus_space_read_2((_sc)->sc_st, (_sc)->sc_sh, (reg))
235 1.77 msaitoh #define CSR_READ_1(_sc, reg) \
236 1.77 msaitoh bus_space_read_1((_sc)->sc_st, (_sc)->sc_sh, (reg))
237 1.77 msaitoh
238 1.77 msaitoh #define STGE_TIMEOUT 1000
239 1.77 msaitoh
240 1.1 thorpej #ifdef STGE_EVENT_COUNTERS
241 1.1 thorpej #define STGE_EVCNT_INCR(ev) (ev)->ev_count++
242 1.1 thorpej #else
243 1.1 thorpej #define STGE_EVCNT_INCR(ev) /* nothing */
244 1.1 thorpej #endif
245 1.1 thorpej
246 1.1 thorpej #define STGE_CDTXADDR(sc, x) ((sc)->sc_cddma + STGE_CDTXOFF((x)))
247 1.1 thorpej #define STGE_CDRXADDR(sc, x) ((sc)->sc_cddma + STGE_CDRXOFF((x)))
248 1.1 thorpej
249 1.1 thorpej #define STGE_CDTXSYNC(sc, x, ops) \
250 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
251 1.1 thorpej STGE_CDTXOFF((x)), sizeof(struct stge_tfd), (ops))
252 1.1 thorpej
253 1.1 thorpej #define STGE_CDRXSYNC(sc, x, ops) \
254 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
255 1.1 thorpej STGE_CDRXOFF((x)), sizeof(struct stge_rfd), (ops))
256 1.1 thorpej
257 1.1 thorpej #define STGE_INIT_RXDESC(sc, x) \
258 1.1 thorpej do { \
259 1.1 thorpej struct stge_descsoft *__ds = &(sc)->sc_rxsoft[(x)]; \
260 1.1 thorpej struct stge_rfd *__rfd = &(sc)->sc_rxdescs[(x)]; \
261 1.1 thorpej \
262 1.1 thorpej /* \
263 1.1 thorpej * Note: We scoot the packet forward 2 bytes in the buffer \
264 1.1 thorpej * so that the payload after the Ethernet header is aligned \
265 1.1 thorpej * to a 4-byte boundary. \
266 1.1 thorpej */ \
267 1.1 thorpej __rfd->rfd_frag.frag_word0 = \
268 1.1 thorpej htole64(FRAG_ADDR(__ds->ds_dmamap->dm_segs[0].ds_addr + 2) |\
269 1.1 thorpej FRAG_LEN(MCLBYTES - 2)); \
270 1.1 thorpej __rfd->rfd_next = \
271 1.1 thorpej htole64((uint64_t)STGE_CDRXADDR((sc), STGE_NEXTRX((x)))); \
272 1.1 thorpej __rfd->rfd_status = 0; \
273 1.68 msaitoh STGE_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE); \
274 1.1 thorpej } while (/*CONSTCOND*/0)
275 1.1 thorpej
276 1.20 thorpej static void stge_start(struct ifnet *);
277 1.20 thorpej static void stge_watchdog(struct ifnet *);
278 1.36 christos static int stge_ioctl(struct ifnet *, u_long, void *);
279 1.20 thorpej static int stge_init(struct ifnet *);
280 1.20 thorpej static void stge_stop(struct ifnet *, int);
281 1.20 thorpej
282 1.48 tsutsui static bool stge_shutdown(device_t, int);
283 1.20 thorpej
284 1.20 thorpej static void stge_reset(struct stge_softc *);
285 1.20 thorpej static void stge_rxdrain(struct stge_softc *);
286 1.20 thorpej static int stge_add_rxbuf(struct stge_softc *, int);
287 1.20 thorpej static void stge_read_eeprom(struct stge_softc *, int, uint16_t *);
288 1.20 thorpej static void stge_tick(void *);
289 1.1 thorpej
290 1.20 thorpej static void stge_stats_update(struct stge_softc *);
291 1.1 thorpej
292 1.20 thorpej static void stge_set_filter(struct stge_softc *);
293 1.1 thorpej
294 1.20 thorpej static int stge_intr(void *);
295 1.20 thorpej static void stge_txintr(struct stge_softc *);
296 1.20 thorpej static void stge_rxintr(struct stge_softc *);
297 1.1 thorpej
298 1.67 msaitoh static int stge_mii_readreg(device_t, int, int, uint16_t *);
299 1.67 msaitoh static int stge_mii_writereg(device_t, int, int, uint16_t);
300 1.55 matt static void stge_mii_statchg(struct ifnet *);
301 1.1 thorpej
302 1.46 cegger static int stge_match(device_t, cfdata_t, void *);
303 1.43 dyoung static void stge_attach(device_t, device_t, void *);
304 1.1 thorpej
305 1.1 thorpej int stge_copy_small = 0;
306 1.1 thorpej
307 1.47 tsutsui CFATTACH_DECL_NEW(stge, sizeof(struct stge_softc),
308 1.12 thorpej stge_match, stge_attach, NULL, NULL);
309 1.1 thorpej
310 1.43 dyoung static uint32_t stge_mii_bitbang_read(device_t);
311 1.43 dyoung static void stge_mii_bitbang_write(device_t, uint32_t);
312 1.1 thorpej
313 1.20 thorpej static const struct mii_bitbang_ops stge_mii_bitbang_ops = {
314 1.1 thorpej stge_mii_bitbang_read,
315 1.1 thorpej stge_mii_bitbang_write,
316 1.1 thorpej {
317 1.1 thorpej PC_MgmtData, /* MII_BIT_MDO */
318 1.1 thorpej PC_MgmtData, /* MII_BIT_MDI */
319 1.1 thorpej PC_MgmtClk, /* MII_BIT_MDC */
320 1.1 thorpej PC_MgmtDir, /* MII_BIT_DIR_HOST_PHY */
321 1.1 thorpej 0, /* MII_BIT_DIR_PHY_HOST */
322 1.1 thorpej }
323 1.1 thorpej };
324 1.1 thorpej
325 1.1 thorpej /*
326 1.1 thorpej * Devices supported by this driver.
327 1.1 thorpej */
328 1.20 thorpej static const struct stge_product {
329 1.1 thorpej pci_vendor_id_t stge_vendor;
330 1.1 thorpej pci_product_id_t stge_product;
331 1.1 thorpej const char *stge_name;
332 1.1 thorpej } stge_products[] = {
333 1.29 christos { PCI_VENDOR_SUNDANCETI, PCI_PRODUCT_SUNDANCETI_ST1023,
334 1.29 christos "Sundance ST-1023 Gigabit Ethernet" },
335 1.29 christos
336 1.1 thorpej { PCI_VENDOR_SUNDANCETI, PCI_PRODUCT_SUNDANCETI_ST2021,
337 1.1 thorpej "Sundance ST-2021 Gigabit Ethernet" },
338 1.1 thorpej
339 1.1 thorpej { PCI_VENDOR_TAMARACK, PCI_PRODUCT_TAMARACK_TC9021,
340 1.1 thorpej "Tamarack TC9021 Gigabit Ethernet" },
341 1.1 thorpej
342 1.1 thorpej { PCI_VENDOR_TAMARACK, PCI_PRODUCT_TAMARACK_TC9021_ALT,
343 1.1 thorpej "Tamarack TC9021 Gigabit Ethernet" },
344 1.1 thorpej
345 1.1 thorpej /*
346 1.1 thorpej * The Sundance sample boards use the Sundance vendor ID,
347 1.1 thorpej * but the Tamarack product ID.
348 1.1 thorpej */
349 1.1 thorpej { PCI_VENDOR_SUNDANCETI, PCI_PRODUCT_TAMARACK_TC9021,
350 1.1 thorpej "Sundance TC9021 Gigabit Ethernet" },
351 1.1 thorpej
352 1.1 thorpej { PCI_VENDOR_SUNDANCETI, PCI_PRODUCT_TAMARACK_TC9021_ALT,
353 1.1 thorpej "Sundance TC9021 Gigabit Ethernet" },
354 1.1 thorpej
355 1.1 thorpej { PCI_VENDOR_DLINK, PCI_PRODUCT_DLINK_DL4000,
356 1.1 thorpej "D-Link DL-4000 Gigabit Ethernet" },
357 1.3 thorpej
358 1.3 thorpej { PCI_VENDOR_ANTARES, PCI_PRODUCT_ANTARES_TC9021,
359 1.3 thorpej "Antares Gigabit Ethernet" },
360 1.1 thorpej
361 1.1 thorpej { 0, 0,
362 1.1 thorpej NULL },
363 1.1 thorpej };
364 1.1 thorpej
365 1.1 thorpej static const struct stge_product *
366 1.1 thorpej stge_lookup(const struct pci_attach_args *pa)
367 1.1 thorpej {
368 1.1 thorpej const struct stge_product *sp;
369 1.1 thorpej
370 1.1 thorpej for (sp = stge_products; sp->stge_name != NULL; sp++) {
371 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == sp->stge_vendor &&
372 1.1 thorpej PCI_PRODUCT(pa->pa_id) == sp->stge_product)
373 1.1 thorpej return (sp);
374 1.1 thorpej }
375 1.1 thorpej return (NULL);
376 1.1 thorpej }
377 1.1 thorpej
378 1.20 thorpej static int
379 1.46 cegger stge_match(device_t parent, cfdata_t cf, void *aux)
380 1.1 thorpej {
381 1.1 thorpej struct pci_attach_args *pa = aux;
382 1.1 thorpej
383 1.1 thorpej if (stge_lookup(pa) != NULL)
384 1.1 thorpej return (1);
385 1.1 thorpej
386 1.1 thorpej return (0);
387 1.1 thorpej }
388 1.1 thorpej
389 1.20 thorpej static void
390 1.43 dyoung stge_attach(device_t parent, device_t self, void *aux)
391 1.1 thorpej {
392 1.43 dyoung struct stge_softc *sc = device_private(self);
393 1.1 thorpej struct pci_attach_args *pa = aux;
394 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
395 1.68 msaitoh struct mii_data * const mii = &sc->sc_mii;
396 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
397 1.1 thorpej pci_intr_handle_t ih;
398 1.1 thorpej const char *intrstr = NULL;
399 1.1 thorpej bus_space_tag_t iot, memt;
400 1.1 thorpej bus_space_handle_t ioh, memh;
401 1.1 thorpej bus_dma_segment_t seg;
402 1.77 msaitoh prop_dictionary_t dict;
403 1.52 phx prop_data_t data;
404 1.1 thorpej int ioh_valid, memh_valid;
405 1.1 thorpej int i, rseg, error;
406 1.1 thorpej const struct stge_product *sp;
407 1.1 thorpej uint8_t enaddr[ETHER_ADDR_LEN];
408 1.57 christos char intrbuf[PCI_INTRSTR_LEN];
409 1.1 thorpej
410 1.73 msaitoh sc->sc_dev = self;
411 1.37 ad callout_init(&sc->sc_tick_ch, 0);
412 1.1 thorpej
413 1.1 thorpej sp = stge_lookup(pa);
414 1.1 thorpej if (sp == NULL) {
415 1.1 thorpej printf("\n");
416 1.1 thorpej panic("ste_attach: impossible");
417 1.1 thorpej }
418 1.1 thorpej
419 1.1 thorpej sc->sc_rev = PCI_REVISION(pa->pa_class);
420 1.1 thorpej
421 1.54 drochner pci_aprint_devinfo_fancy(pa, NULL, sp->stge_name, 1);
422 1.1 thorpej
423 1.1 thorpej /*
424 1.1 thorpej * Map the device.
425 1.1 thorpej */
426 1.1 thorpej ioh_valid = (pci_mapreg_map(pa, STGE_PCI_IOBA,
427 1.1 thorpej PCI_MAPREG_TYPE_IO, 0,
428 1.1 thorpej &iot, &ioh, NULL, NULL) == 0);
429 1.1 thorpej memh_valid = (pci_mapreg_map(pa, STGE_PCI_MMBA,
430 1.68 msaitoh PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT, 0,
431 1.1 thorpej &memt, &memh, NULL, NULL) == 0);
432 1.1 thorpej
433 1.1 thorpej if (memh_valid) {
434 1.1 thorpej sc->sc_st = memt;
435 1.1 thorpej sc->sc_sh = memh;
436 1.1 thorpej } else if (ioh_valid) {
437 1.1 thorpej sc->sc_st = iot;
438 1.1 thorpej sc->sc_sh = ioh;
439 1.1 thorpej } else {
440 1.47 tsutsui aprint_error_dev(self, "unable to map device registers\n");
441 1.1 thorpej return;
442 1.1 thorpej }
443 1.1 thorpej
444 1.1 thorpej sc->sc_dmat = pa->pa_dmat;
445 1.1 thorpej
446 1.1 thorpej /* Enable bus mastering. */
447 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
448 1.1 thorpej pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
449 1.1 thorpej PCI_COMMAND_MASTER_ENABLE);
450 1.1 thorpej
451 1.33 christos /* power up chip */
452 1.43 dyoung if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self, NULL)) &&
453 1.43 dyoung error != EOPNOTSUPP) {
454 1.60 msaitoh aprint_error_dev(self, "cannot activate %d\n", error);
455 1.33 christos return;
456 1.1 thorpej }
457 1.1 thorpej /*
458 1.1 thorpej * Map and establish our interrupt.
459 1.1 thorpej */
460 1.1 thorpej if (pci_intr_map(pa, &ih)) {
461 1.47 tsutsui aprint_error_dev(self, "unable to map interrupt\n");
462 1.1 thorpej return;
463 1.1 thorpej }
464 1.57 christos intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
465 1.66 jdolecek sc->sc_ih = pci_intr_establish_xname(pc, ih, IPL_NET, stge_intr, sc,
466 1.66 jdolecek device_xname(self));
467 1.1 thorpej if (sc->sc_ih == NULL) {
468 1.47 tsutsui aprint_error_dev(self, "unable to establish interrupt");
469 1.1 thorpej if (intrstr != NULL)
470 1.47 tsutsui aprint_error(" at %s", intrstr);
471 1.47 tsutsui aprint_error("\n");
472 1.1 thorpej return;
473 1.1 thorpej }
474 1.47 tsutsui aprint_normal_dev(self, "interrupting at %s\n", intrstr);
475 1.1 thorpej
476 1.1 thorpej /*
477 1.1 thorpej * Allocate the control data structures, and create and load the
478 1.1 thorpej * DMA map for it.
479 1.1 thorpej */
480 1.1 thorpej if ((error = bus_dmamem_alloc(sc->sc_dmat,
481 1.1 thorpej sizeof(struct stge_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
482 1.1 thorpej 0)) != 0) {
483 1.47 tsutsui aprint_error_dev(self,
484 1.60 msaitoh "unable to allocate control data, error = %d\n", error);
485 1.1 thorpej goto fail_0;
486 1.1 thorpej }
487 1.1 thorpej
488 1.1 thorpej if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg,
489 1.36 christos sizeof(struct stge_control_data), (void **)&sc->sc_control_data,
490 1.1 thorpej BUS_DMA_COHERENT)) != 0) {
491 1.47 tsutsui aprint_error_dev(self,
492 1.60 msaitoh "unable to map control data, error = %d\n", error);
493 1.1 thorpej goto fail_1;
494 1.1 thorpej }
495 1.1 thorpej
496 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat,
497 1.1 thorpej sizeof(struct stge_control_data), 1,
498 1.1 thorpej sizeof(struct stge_control_data), 0, 0, &sc->sc_cddmamap)) != 0) {
499 1.47 tsutsui aprint_error_dev(self,
500 1.47 tsutsui "unable to create control data DMA map, error = %d\n",
501 1.47 tsutsui error);
502 1.1 thorpej goto fail_2;
503 1.1 thorpej }
504 1.1 thorpej
505 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
506 1.1 thorpej sc->sc_control_data, sizeof(struct stge_control_data), NULL,
507 1.1 thorpej 0)) != 0) {
508 1.47 tsutsui aprint_error_dev(self,
509 1.47 tsutsui "unable to load control data DMA map, error = %d\n",
510 1.44 cegger error);
511 1.1 thorpej goto fail_3;
512 1.1 thorpej }
513 1.1 thorpej
514 1.1 thorpej /*
515 1.1 thorpej * Create the transmit buffer DMA maps. Note that rev B.3
516 1.1 thorpej * and earlier seem to have a bug regarding multi-fragment
517 1.1 thorpej * packets. We need to limit the number of Tx segments on
518 1.1 thorpej * such chips to 1.
519 1.1 thorpej */
520 1.1 thorpej for (i = 0; i < STGE_NTXDESC; i++) {
521 1.7 thorpej if ((error = bus_dmamap_create(sc->sc_dmat,
522 1.7 thorpej ETHER_MAX_LEN_JUMBO, STGE_NTXFRAGS, MCLBYTES, 0, 0,
523 1.1 thorpej &sc->sc_txsoft[i].ds_dmamap)) != 0) {
524 1.47 tsutsui aprint_error_dev(self,
525 1.47 tsutsui "unable to create tx DMA map %d, error = %d\n",
526 1.47 tsutsui i, error);
527 1.1 thorpej goto fail_4;
528 1.1 thorpej }
529 1.1 thorpej }
530 1.1 thorpej
531 1.1 thorpej /*
532 1.1 thorpej * Create the receive buffer DMA maps.
533 1.1 thorpej */
534 1.1 thorpej for (i = 0; i < STGE_NRXDESC; i++) {
535 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
536 1.1 thorpej MCLBYTES, 0, 0, &sc->sc_rxsoft[i].ds_dmamap)) != 0) {
537 1.47 tsutsui aprint_error_dev(self,
538 1.47 tsutsui "unable to create rx DMA map %d, error = %d\n",
539 1.47 tsutsui i, error);
540 1.1 thorpej goto fail_5;
541 1.1 thorpej }
542 1.1 thorpej sc->sc_rxsoft[i].ds_mbuf = NULL;
543 1.1 thorpej }
544 1.1 thorpej
545 1.1 thorpej /*
546 1.1 thorpej * Determine if we're copper or fiber. It affects how we
547 1.1 thorpej * reset the card.
548 1.1 thorpej */
549 1.76 msaitoh if (CSR_READ_4(sc, STGE_AsicCtrl) & AC_PhyMedia)
550 1.1 thorpej sc->sc_usefiber = 1;
551 1.1 thorpej else
552 1.1 thorpej sc->sc_usefiber = 0;
553 1.1 thorpej
554 1.1 thorpej /*
555 1.1 thorpej * Reset the chip to a known state.
556 1.1 thorpej */
557 1.1 thorpej stge_reset(sc);
558 1.1 thorpej
559 1.1 thorpej /*
560 1.1 thorpej * Reading the station address from the EEPROM doesn't seem
561 1.26 wiz * to work, at least on my sample boards. Instead, since
562 1.1 thorpej * the reset sequence does AutoInit, read it from the station
563 1.29 christos * address registers. For Sundance 1023 you can only read it
564 1.29 christos * from EEPROM.
565 1.1 thorpej */
566 1.29 christos if (sp->stge_product != PCI_PRODUCT_SUNDANCETI_ST1023) {
567 1.76 msaitoh enaddr[0] = CSR_READ_2(sc, STGE_StationAddress0) & 0xff;
568 1.76 msaitoh enaddr[1] = CSR_READ_2(sc, STGE_StationAddress0) >> 8;
569 1.76 msaitoh enaddr[2] = CSR_READ_2(sc, STGE_StationAddress1) & 0xff;
570 1.76 msaitoh enaddr[3] = CSR_READ_2(sc, STGE_StationAddress1) >> 8;
571 1.76 msaitoh enaddr[4] = CSR_READ_2(sc, STGE_StationAddress2) & 0xff;
572 1.76 msaitoh enaddr[5] = CSR_READ_2(sc, STGE_StationAddress2) >> 8;
573 1.31 christos sc->sc_stge1023 = 0;
574 1.30 kleink } else {
575 1.52 phx data = prop_dictionary_get(device_properties(self),
576 1.52 phx "mac-address");
577 1.52 phx if (data != NULL) {
578 1.52 phx /*
579 1.52 phx * Try to get the station address from device
580 1.52 phx * properties first, in case the EEPROM is missing.
581 1.52 phx */
582 1.52 phx KASSERT(prop_object_type(data) == PROP_TYPE_DATA);
583 1.52 phx KASSERT(prop_data_size(data) == ETHER_ADDR_LEN);
584 1.52 phx (void)memcpy(enaddr, prop_data_data_nocopy(data),
585 1.52 phx ETHER_ADDR_LEN);
586 1.52 phx } else {
587 1.52 phx uint16_t myaddr[ETHER_ADDR_LEN / 2];
588 1.52 phx for (i = 0; i <ETHER_ADDR_LEN / 2; i++) {
589 1.56 christos stge_read_eeprom(sc,
590 1.52 phx STGE_EEPROM_StationAddress0 + i,
591 1.52 phx &myaddr[i]);
592 1.52 phx myaddr[i] = le16toh(myaddr[i]);
593 1.52 phx }
594 1.52 phx (void)memcpy(enaddr, myaddr, sizeof(enaddr));
595 1.29 christos }
596 1.31 christos sc->sc_stge1023 = 1;
597 1.29 christos }
598 1.1 thorpej
599 1.77 msaitoh /* Set need_loaddspcode before mii_attach() */
600 1.77 msaitoh dict = device_properties(self);
601 1.77 msaitoh prop_dictionary_set_bool(dict, "need_loaddspcode",
602 1.77 msaitoh ((sc->sc_rev >= 0x40) && (sc->sc_rev <= 0x4e)) ? true : false);
603 1.77 msaitoh
604 1.47 tsutsui aprint_normal_dev(self, "Ethernet address %s\n",
605 1.1 thorpej ether_sprintf(enaddr));
606 1.1 thorpej
607 1.1 thorpej /*
608 1.1 thorpej * Read some important bits from the PhyCtrl register.
609 1.1 thorpej */
610 1.76 msaitoh sc->sc_PhyCtrl = CSR_READ_1(sc, STGE_PhyCtrl) &
611 1.76 msaitoh (PC_PhyDuplexPolarity | PC_PhyLnkPolarity);
612 1.1 thorpej
613 1.1 thorpej /*
614 1.1 thorpej * Initialize our media structures and probe the MII.
615 1.1 thorpej */
616 1.68 msaitoh mii->mii_ifp = ifp;
617 1.68 msaitoh mii->mii_readreg = stge_mii_readreg;
618 1.68 msaitoh mii->mii_writereg = stge_mii_writereg;
619 1.68 msaitoh mii->mii_statchg = stge_mii_statchg;
620 1.68 msaitoh sc->sc_ethercom.ec_mii = mii;
621 1.68 msaitoh ifmedia_init(&mii->mii_media, IFM_IMASK, ether_mediachange,
622 1.40 dyoung ether_mediastatus);
623 1.68 msaitoh mii_attach(self, mii, 0xffffffff, MII_PHY_ANY,
624 1.5 thorpej MII_OFFSET_ANY, MIIF_DOPAUSE);
625 1.68 msaitoh if (LIST_FIRST(&mii->mii_phys) == NULL) {
626 1.68 msaitoh ifmedia_add(&mii->mii_media, IFM_ETHER | IFM_NONE, 0, NULL);
627 1.68 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_NONE);
628 1.1 thorpej } else
629 1.68 msaitoh ifmedia_set(&mii->mii_media, IFM_ETHER | IFM_AUTO);
630 1.1 thorpej
631 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
632 1.47 tsutsui strlcpy(ifp->if_xname, device_xname(self), IFNAMSIZ);
633 1.1 thorpej ifp->if_softc = sc;
634 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
635 1.1 thorpej ifp->if_ioctl = stge_ioctl;
636 1.1 thorpej ifp->if_start = stge_start;
637 1.1 thorpej ifp->if_watchdog = stge_watchdog;
638 1.1 thorpej ifp->if_init = stge_init;
639 1.1 thorpej ifp->if_stop = stge_stop;
640 1.1 thorpej IFQ_SET_READY(&ifp->if_snd);
641 1.1 thorpej
642 1.1 thorpej /*
643 1.1 thorpej * The manual recommends disabling early transmit, so we
644 1.1 thorpej * do. It's disabled anyway, if using IP checksumming,
645 1.1 thorpej * since the entire packet must be in the FIFO in order
646 1.1 thorpej * for the chip to perform the checksum.
647 1.1 thorpej */
648 1.1 thorpej sc->sc_txthresh = 0x0fff;
649 1.1 thorpej
650 1.1 thorpej /*
651 1.1 thorpej * Disable MWI if the PCI layer tells us to.
652 1.1 thorpej */
653 1.1 thorpej sc->sc_DMACtrl = 0;
654 1.1 thorpej if ((pa->pa_flags & PCI_FLAGS_MWI_OKAY) == 0)
655 1.1 thorpej sc->sc_DMACtrl |= DMAC_MWIDisable;
656 1.1 thorpej
657 1.1 thorpej /*
658 1.1 thorpej * We can support 802.1Q VLAN-sized frames and jumbo
659 1.1 thorpej * Ethernet frames.
660 1.1 thorpej *
661 1.1 thorpej * XXX Figure out how to do hw-assisted VLAN tagging in
662 1.1 thorpej * XXX a reasonable way on this chip.
663 1.1 thorpej */
664 1.1 thorpej sc->sc_ethercom.ec_capabilities |=
665 1.15 mjacob ETHERCAP_VLAN_MTU | /* XXX ETHERCAP_JUMBO_MTU | */
666 1.15 mjacob ETHERCAP_VLAN_HWTAGGING;
667 1.70 msaitoh sc->sc_ethercom.ec_capenable |= ETHERCAP_VLAN_HWTAGGING;
668 1.1 thorpej
669 1.1 thorpej /*
670 1.1 thorpej * We can do IPv4/TCPv4/UDPv4 checksums in hardware.
671 1.1 thorpej */
672 1.25 yamt sc->sc_ethercom.ec_if.if_capabilities |=
673 1.25 yamt IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
674 1.25 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
675 1.25 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
676 1.1 thorpej
677 1.1 thorpej /*
678 1.1 thorpej * Attach the interface.
679 1.1 thorpej */
680 1.1 thorpej if_attach(ifp);
681 1.61 ozaki if_deferred_start_init(ifp, NULL);
682 1.1 thorpej ether_ifattach(ifp, enaddr);
683 1.1 thorpej
684 1.1 thorpej #ifdef STGE_EVENT_COUNTERS
685 1.1 thorpej /*
686 1.1 thorpej * Attach event counters.
687 1.1 thorpej */
688 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txstall, EVCNT_TYPE_MISC,
689 1.47 tsutsui NULL, device_xname(self), "txstall");
690 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdmaintr, EVCNT_TYPE_INTR,
691 1.47 tsutsui NULL, device_xname(self), "txdmaintr");
692 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txindintr, EVCNT_TYPE_INTR,
693 1.47 tsutsui NULL, device_xname(self), "txindintr");
694 1.24 perry evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
695 1.47 tsutsui NULL, device_xname(self), "rxintr");
696 1.1 thorpej
697 1.24 perry evcnt_attach_dynamic(&sc->sc_ev_txseg1, EVCNT_TYPE_MISC,
698 1.47 tsutsui NULL, device_xname(self), "txseg1");
699 1.24 perry evcnt_attach_dynamic(&sc->sc_ev_txseg2, EVCNT_TYPE_MISC,
700 1.47 tsutsui NULL, device_xname(self), "txseg2");
701 1.24 perry evcnt_attach_dynamic(&sc->sc_ev_txseg3, EVCNT_TYPE_MISC,
702 1.47 tsutsui NULL, device_xname(self), "txseg3");
703 1.24 perry evcnt_attach_dynamic(&sc->sc_ev_txseg4, EVCNT_TYPE_MISC,
704 1.47 tsutsui NULL, device_xname(self), "txseg4");
705 1.24 perry evcnt_attach_dynamic(&sc->sc_ev_txseg5, EVCNT_TYPE_MISC,
706 1.47 tsutsui NULL, device_xname(self), "txseg5");
707 1.24 perry evcnt_attach_dynamic(&sc->sc_ev_txsegmore, EVCNT_TYPE_MISC,
708 1.47 tsutsui NULL, device_xname(self), "txsegmore");
709 1.24 perry evcnt_attach_dynamic(&sc->sc_ev_txcopy, EVCNT_TYPE_MISC,
710 1.47 tsutsui NULL, device_xname(self), "txcopy");
711 1.24 perry
712 1.24 perry evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
713 1.47 tsutsui NULL, device_xname(self), "rxipsum");
714 1.24 perry evcnt_attach_dynamic(&sc->sc_ev_rxtcpsum, EVCNT_TYPE_MISC,
715 1.47 tsutsui NULL, device_xname(self), "rxtcpsum");
716 1.24 perry evcnt_attach_dynamic(&sc->sc_ev_rxudpsum, EVCNT_TYPE_MISC,
717 1.47 tsutsui NULL, device_xname(self), "rxudpsum");
718 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
719 1.47 tsutsui NULL, device_xname(self), "txipsum");
720 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txtcpsum, EVCNT_TYPE_MISC,
721 1.47 tsutsui NULL, device_xname(self), "txtcpsum");
722 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txudpsum, EVCNT_TYPE_MISC,
723 1.47 tsutsui NULL, device_xname(self), "txudpsum");
724 1.1 thorpej #endif /* STGE_EVENT_COUNTERS */
725 1.1 thorpej
726 1.1 thorpej /*
727 1.1 thorpej * Make sure the interface is shutdown during reboot.
728 1.1 thorpej */
729 1.48 tsutsui if (pmf_device_register1(self, NULL, NULL, stge_shutdown))
730 1.48 tsutsui pmf_class_network_register(self, ifp);
731 1.48 tsutsui else
732 1.48 tsutsui aprint_error_dev(self, "couldn't establish power handler\n");
733 1.48 tsutsui
734 1.1 thorpej return;
735 1.1 thorpej
736 1.1 thorpej /*
737 1.1 thorpej * Free any resources we've allocated during the failed attach
738 1.1 thorpej * attempt. Do this in reverse order and fall through.
739 1.1 thorpej */
740 1.1 thorpej fail_5:
741 1.1 thorpej for (i = 0; i < STGE_NRXDESC; i++) {
742 1.1 thorpej if (sc->sc_rxsoft[i].ds_dmamap != NULL)
743 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
744 1.1 thorpej sc->sc_rxsoft[i].ds_dmamap);
745 1.1 thorpej }
746 1.1 thorpej fail_4:
747 1.1 thorpej for (i = 0; i < STGE_NTXDESC; i++) {
748 1.1 thorpej if (sc->sc_txsoft[i].ds_dmamap != NULL)
749 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
750 1.1 thorpej sc->sc_txsoft[i].ds_dmamap);
751 1.1 thorpej }
752 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
753 1.1 thorpej fail_3:
754 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
755 1.1 thorpej fail_2:
756 1.36 christos bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
757 1.1 thorpej sizeof(struct stge_control_data));
758 1.1 thorpej fail_1:
759 1.1 thorpej bus_dmamem_free(sc->sc_dmat, &seg, rseg);
760 1.1 thorpej fail_0:
761 1.1 thorpej return;
762 1.1 thorpej }
763 1.1 thorpej
764 1.1 thorpej /*
765 1.1 thorpej * stge_shutdown:
766 1.1 thorpej *
767 1.1 thorpej * Make sure the interface is stopped at reboot time.
768 1.1 thorpej */
769 1.48 tsutsui static bool
770 1.48 tsutsui stge_shutdown(device_t self, int howto)
771 1.1 thorpej {
772 1.48 tsutsui struct stge_softc *sc = device_private(self);
773 1.48 tsutsui struct ifnet *ifp = &sc->sc_ethercom.ec_if;
774 1.48 tsutsui
775 1.48 tsutsui stge_stop(ifp, 1);
776 1.53 phx stge_reset(sc);
777 1.48 tsutsui return true;
778 1.1 thorpej }
779 1.1 thorpej
780 1.1 thorpej static void
781 1.1 thorpej stge_dma_wait(struct stge_softc *sc)
782 1.1 thorpej {
783 1.1 thorpej int i;
784 1.1 thorpej
785 1.1 thorpej for (i = 0; i < STGE_TIMEOUT; i++) {
786 1.1 thorpej delay(2);
787 1.76 msaitoh if ((CSR_READ_4(sc, STGE_DMACtrl) & DMAC_TxDMAInProg) == 0)
788 1.1 thorpej break;
789 1.1 thorpej }
790 1.1 thorpej
791 1.1 thorpej if (i == STGE_TIMEOUT)
792 1.47 tsutsui printf("%s: DMA wait timed out\n", device_xname(sc->sc_dev));
793 1.1 thorpej }
794 1.1 thorpej
795 1.1 thorpej /*
796 1.1 thorpej * stge_start: [ifnet interface function]
797 1.1 thorpej *
798 1.1 thorpej * Start packet transmission on the interface.
799 1.1 thorpej */
800 1.20 thorpej static void
801 1.1 thorpej stge_start(struct ifnet *ifp)
802 1.1 thorpej {
803 1.1 thorpej struct stge_softc *sc = ifp->if_softc;
804 1.1 thorpej struct mbuf *m0;
805 1.1 thorpej struct stge_descsoft *ds;
806 1.1 thorpej struct stge_tfd *tfd;
807 1.1 thorpej bus_dmamap_t dmamap;
808 1.1 thorpej int error, firsttx, nexttx, opending, seg, totlen;
809 1.1 thorpej uint64_t csum_flags;
810 1.1 thorpej
811 1.68 msaitoh if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
812 1.1 thorpej return;
813 1.1 thorpej
814 1.1 thorpej /*
815 1.1 thorpej * Remember the previous number of pending transmissions
816 1.1 thorpej * and the first descriptor we will use.
817 1.1 thorpej */
818 1.1 thorpej opending = sc->sc_txpending;
819 1.1 thorpej firsttx = STGE_NEXTTX(sc->sc_txlast);
820 1.1 thorpej
821 1.1 thorpej /*
822 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
823 1.1 thorpej * until we drain the queue, or use up all available transmit
824 1.1 thorpej * descriptors.
825 1.1 thorpej */
826 1.1 thorpej for (;;) {
827 1.15 mjacob uint64_t tfc;
828 1.63 knakahar bool have_vtag;
829 1.63 knakahar uint16_t vtag;
830 1.15 mjacob
831 1.1 thorpej /*
832 1.1 thorpej * Grab a packet off the queue.
833 1.1 thorpej */
834 1.1 thorpej IFQ_POLL(&ifp->if_snd, m0);
835 1.1 thorpej if (m0 == NULL)
836 1.1 thorpej break;
837 1.1 thorpej
838 1.1 thorpej /*
839 1.1 thorpej * Leave one unused descriptor at the end of the
840 1.1 thorpej * list to prevent wrapping completely around.
841 1.1 thorpej */
842 1.1 thorpej if (sc->sc_txpending == (STGE_NTXDESC - 1)) {
843 1.1 thorpej STGE_EVCNT_INCR(&sc->sc_ev_txstall);
844 1.1 thorpej break;
845 1.1 thorpej }
846 1.1 thorpej
847 1.1 thorpej /*
848 1.15 mjacob * See if we have any VLAN stuff.
849 1.15 mjacob */
850 1.63 knakahar have_vtag = vlan_has_tag(m0);
851 1.64 christos if (have_vtag)
852 1.64 christos vtag = vlan_get_tag(m0);
853 1.15 mjacob
854 1.15 mjacob /*
855 1.1 thorpej * Get the last and next available transmit descriptor.
856 1.1 thorpej */
857 1.1 thorpej nexttx = STGE_NEXTTX(sc->sc_txlast);
858 1.1 thorpej tfd = &sc->sc_txdescs[nexttx];
859 1.1 thorpej ds = &sc->sc_txsoft[nexttx];
860 1.1 thorpej
861 1.1 thorpej dmamap = ds->ds_dmamap;
862 1.1 thorpej
863 1.1 thorpej /*
864 1.1 thorpej * Load the DMA map. If this fails, the packet either
865 1.1 thorpej * didn't fit in the alloted number of segments, or we
866 1.21 wiz * were short on resources. For the too-many-segments
867 1.1 thorpej * case, we simply report an error and drop the packet,
868 1.1 thorpej * since we can't sanely copy a jumbo packet to a single
869 1.1 thorpej * buffer.
870 1.1 thorpej */
871 1.1 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
872 1.1 thorpej BUS_DMA_NOWAIT);
873 1.1 thorpej if (error) {
874 1.1 thorpej if (error == EFBIG) {
875 1.1 thorpej printf("%s: Tx packet consumes too many "
876 1.1 thorpej "DMA segments, dropping...\n",
877 1.47 tsutsui device_xname(sc->sc_dev));
878 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
879 1.1 thorpej m_freem(m0);
880 1.1 thorpej continue;
881 1.1 thorpej }
882 1.1 thorpej /*
883 1.1 thorpej * Short on resources, just stop for now.
884 1.1 thorpej */
885 1.1 thorpej break;
886 1.1 thorpej }
887 1.1 thorpej
888 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
889 1.1 thorpej
890 1.1 thorpej /*
891 1.1 thorpej * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
892 1.1 thorpej */
893 1.1 thorpej
894 1.1 thorpej /* Sync the DMA map. */
895 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
896 1.1 thorpej BUS_DMASYNC_PREWRITE);
897 1.1 thorpej
898 1.1 thorpej /* Initialize the fragment list. */
899 1.1 thorpej for (totlen = 0, seg = 0; seg < dmamap->dm_nsegs; seg++) {
900 1.1 thorpej tfd->tfd_frags[seg].frag_word0 =
901 1.1 thorpej htole64(FRAG_ADDR(dmamap->dm_segs[seg].ds_addr) |
902 1.1 thorpej FRAG_LEN(dmamap->dm_segs[seg].ds_len));
903 1.1 thorpej totlen += dmamap->dm_segs[seg].ds_len;
904 1.1 thorpej }
905 1.1 thorpej
906 1.1 thorpej #ifdef STGE_EVENT_COUNTERS
907 1.1 thorpej switch (dmamap->dm_nsegs) {
908 1.1 thorpej case 1:
909 1.1 thorpej STGE_EVCNT_INCR(&sc->sc_ev_txseg1);
910 1.1 thorpej break;
911 1.1 thorpej case 2:
912 1.1 thorpej STGE_EVCNT_INCR(&sc->sc_ev_txseg2);
913 1.1 thorpej break;
914 1.1 thorpej case 3:
915 1.1 thorpej STGE_EVCNT_INCR(&sc->sc_ev_txseg3);
916 1.1 thorpej break;
917 1.1 thorpej case 4:
918 1.1 thorpej STGE_EVCNT_INCR(&sc->sc_ev_txseg4);
919 1.1 thorpej break;
920 1.1 thorpej case 5:
921 1.1 thorpej STGE_EVCNT_INCR(&sc->sc_ev_txseg5);
922 1.1 thorpej break;
923 1.1 thorpej default:
924 1.1 thorpej STGE_EVCNT_INCR(&sc->sc_ev_txsegmore);
925 1.1 thorpej break;
926 1.1 thorpej }
927 1.1 thorpej #endif /* STGE_EVENT_COUNTERS */
928 1.1 thorpej
929 1.1 thorpej /*
930 1.1 thorpej * Initialize checksumming flags in the descriptor.
931 1.1 thorpej * Byte-swap constants so the compiler can optimize.
932 1.1 thorpej */
933 1.1 thorpej csum_flags = 0;
934 1.1 thorpej if (m0->m_pkthdr.csum_flags & M_CSUM_IPv4) {
935 1.1 thorpej STGE_EVCNT_INCR(&sc->sc_ev_txipsum);
936 1.27 bouyer csum_flags |= TFD_IPChecksumEnable;
937 1.1 thorpej }
938 1.1 thorpej
939 1.1 thorpej if (m0->m_pkthdr.csum_flags & M_CSUM_TCPv4) {
940 1.1 thorpej STGE_EVCNT_INCR(&sc->sc_ev_txtcpsum);
941 1.27 bouyer csum_flags |= TFD_TCPChecksumEnable;
942 1.15 mjacob } else if (m0->m_pkthdr.csum_flags & M_CSUM_UDPv4) {
943 1.1 thorpej STGE_EVCNT_INCR(&sc->sc_ev_txudpsum);
944 1.27 bouyer csum_flags |= TFD_UDPChecksumEnable;
945 1.1 thorpej }
946 1.1 thorpej
947 1.1 thorpej /*
948 1.1 thorpej * Initialize the descriptor and give it to the chip.
949 1.15 mjacob * Check to see if we have a VLAN tag to insert.
950 1.1 thorpej */
951 1.15 mjacob
952 1.15 mjacob tfc = TFD_FrameId(nexttx) | TFD_WordAlign(/*totlen & */3) |
953 1.1 thorpej TFD_FragCount(seg) | csum_flags |
954 1.1 thorpej (((nexttx & STGE_TXINTR_SPACING_MASK) == 0) ?
955 1.15 mjacob TFD_TxDMAIndicate : 0);
956 1.63 knakahar if (have_vtag) {
957 1.15 mjacob #if 0
958 1.15 mjacob struct ether_header *eh =
959 1.15 mjacob mtod(m0, struct ether_header *);
960 1.68 msaitoh uint16_t etype = ntohs(eh->ether_type);
961 1.15 mjacob printf("%s: xmit (tag %d) etype %x\n",
962 1.15 mjacob ifp->if_xname, *mtod(n, int *), etype);
963 1.15 mjacob #endif
964 1.15 mjacob tfc |= TFD_VLANTagInsert |
965 1.15 mjacob #ifdef STGE_VLAN_CFI
966 1.15 mjacob TFD_CFI |
967 1.15 mjacob #endif
968 1.63 knakahar TFD_VID(vtag);
969 1.15 mjacob }
970 1.15 mjacob tfd->tfd_control = htole64(tfc);
971 1.1 thorpej
972 1.1 thorpej /* Sync the descriptor. */
973 1.1 thorpej STGE_CDTXSYNC(sc, nexttx,
974 1.68 msaitoh BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
975 1.1 thorpej
976 1.1 thorpej /*
977 1.1 thorpej * Kick the transmit DMA logic.
978 1.1 thorpej */
979 1.76 msaitoh CSR_WRITE_4(sc, STGE_DMACtrl,
980 1.1 thorpej sc->sc_DMACtrl | DMAC_TxDMAPollNow);
981 1.1 thorpej
982 1.1 thorpej /*
983 1.1 thorpej * Store a pointer to the packet so we can free it later.
984 1.1 thorpej */
985 1.1 thorpej ds->ds_mbuf = m0;
986 1.1 thorpej
987 1.1 thorpej /* Advance the tx pointer. */
988 1.1 thorpej sc->sc_txpending++;
989 1.1 thorpej sc->sc_txlast = nexttx;
990 1.1 thorpej
991 1.1 thorpej /*
992 1.1 thorpej * Pass the packet to any BPF listeners.
993 1.1 thorpej */
994 1.65 msaitoh bpf_mtap(ifp, m0, BPF_D_OUT);
995 1.1 thorpej }
996 1.1 thorpej
997 1.1 thorpej if (sc->sc_txpending == (STGE_NTXDESC - 1)) {
998 1.1 thorpej /* No more slots left; notify upper layer. */
999 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
1000 1.1 thorpej }
1001 1.1 thorpej
1002 1.1 thorpej if (sc->sc_txpending != opending) {
1003 1.1 thorpej /*
1004 1.1 thorpej * We enqueued packets. If the transmitter was idle,
1005 1.1 thorpej * reset the txdirty pointer.
1006 1.1 thorpej */
1007 1.1 thorpej if (opending == 0)
1008 1.1 thorpej sc->sc_txdirty = firsttx;
1009 1.1 thorpej
1010 1.1 thorpej /* Set a watchdog timer in case the chip flakes out. */
1011 1.1 thorpej ifp->if_timer = 5;
1012 1.1 thorpej }
1013 1.1 thorpej }
1014 1.1 thorpej
1015 1.1 thorpej /*
1016 1.1 thorpej * stge_watchdog: [ifnet interface function]
1017 1.1 thorpej *
1018 1.1 thorpej * Watchdog timer handler.
1019 1.1 thorpej */
1020 1.20 thorpej static void
1021 1.1 thorpej stge_watchdog(struct ifnet *ifp)
1022 1.1 thorpej {
1023 1.1 thorpej struct stge_softc *sc = ifp->if_softc;
1024 1.1 thorpej
1025 1.1 thorpej /*
1026 1.1 thorpej * Sweep up first, since we don't interrupt every frame.
1027 1.1 thorpej */
1028 1.1 thorpej stge_txintr(sc);
1029 1.1 thorpej if (sc->sc_txpending != 0) {
1030 1.47 tsutsui printf("%s: device timeout\n", device_xname(sc->sc_dev));
1031 1.78 thorpej if_statinc(ifp, if_oerrors);
1032 1.1 thorpej
1033 1.1 thorpej (void) stge_init(ifp);
1034 1.1 thorpej
1035 1.1 thorpej /* Try to get more packets going. */
1036 1.1 thorpej stge_start(ifp);
1037 1.1 thorpej }
1038 1.1 thorpej }
1039 1.1 thorpej
1040 1.1 thorpej /*
1041 1.1 thorpej * stge_ioctl: [ifnet interface function]
1042 1.1 thorpej *
1043 1.1 thorpej * Handle control requests from the operator.
1044 1.1 thorpej */
1045 1.20 thorpej static int
1046 1.36 christos stge_ioctl(struct ifnet *ifp, u_long cmd, void *data)
1047 1.1 thorpej {
1048 1.1 thorpej struct stge_softc *sc = ifp->if_softc;
1049 1.1 thorpej int s, error;
1050 1.1 thorpej
1051 1.1 thorpej s = splnet();
1052 1.1 thorpej
1053 1.40 dyoung error = ether_ioctl(ifp, cmd, data);
1054 1.40 dyoung if (error == ENETRESET) {
1055 1.41 dyoung error = 0;
1056 1.41 dyoung
1057 1.41 dyoung if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
1058 1.41 dyoung ;
1059 1.41 dyoung else if (ifp->if_flags & IFF_RUNNING) {
1060 1.41 dyoung /*
1061 1.41 dyoung * Multicast list has changed; set the hardware filter
1062 1.41 dyoung * accordingly.
1063 1.41 dyoung */
1064 1.40 dyoung stge_set_filter(sc);
1065 1.41 dyoung }
1066 1.1 thorpej }
1067 1.1 thorpej
1068 1.1 thorpej /* Try to get more packets going. */
1069 1.1 thorpej stge_start(ifp);
1070 1.1 thorpej
1071 1.1 thorpej splx(s);
1072 1.1 thorpej return (error);
1073 1.1 thorpej }
1074 1.1 thorpej
1075 1.1 thorpej /*
1076 1.1 thorpej * stge_intr:
1077 1.1 thorpej *
1078 1.1 thorpej * Interrupt service routine.
1079 1.1 thorpej */
1080 1.20 thorpej static int
1081 1.1 thorpej stge_intr(void *arg)
1082 1.1 thorpej {
1083 1.1 thorpej struct stge_softc *sc = arg;
1084 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1085 1.1 thorpej uint32_t txstat;
1086 1.1 thorpej int wantinit;
1087 1.1 thorpej uint16_t isr;
1088 1.1 thorpej
1089 1.76 msaitoh if ((CSR_READ_2(sc, STGE_IntStatus) & IS_InterruptStatus) == 0)
1090 1.1 thorpej return (0);
1091 1.1 thorpej
1092 1.1 thorpej for (wantinit = 0; wantinit == 0;) {
1093 1.76 msaitoh isr = CSR_READ_2(sc, STGE_IntStatusAck);
1094 1.1 thorpej if ((isr & sc->sc_IntEnable) == 0)
1095 1.1 thorpej break;
1096 1.15 mjacob
1097 1.15 mjacob /* Host interface errors. */
1098 1.17 christos if (isr & IS_HostError) {
1099 1.15 mjacob printf("%s: Host interface error\n",
1100 1.47 tsutsui device_xname(sc->sc_dev));
1101 1.15 mjacob wantinit = 1;
1102 1.15 mjacob continue;
1103 1.15 mjacob }
1104 1.15 mjacob
1105 1.1 thorpej /* Receive interrupts. */
1106 1.68 msaitoh if (isr & (IS_RxDMAComplete | IS_RFDListEnd)) {
1107 1.1 thorpej STGE_EVCNT_INCR(&sc->sc_ev_rxintr);
1108 1.1 thorpej stge_rxintr(sc);
1109 1.17 christos if (isr & IS_RFDListEnd) {
1110 1.1 thorpej printf("%s: receive ring overflow\n",
1111 1.47 tsutsui device_xname(sc->sc_dev));
1112 1.1 thorpej /*
1113 1.1 thorpej * XXX Should try to recover from this
1114 1.1 thorpej * XXX more gracefully.
1115 1.1 thorpej */
1116 1.1 thorpej wantinit = 1;
1117 1.1 thorpej }
1118 1.1 thorpej }
1119 1.1 thorpej
1120 1.1 thorpej /* Transmit interrupts. */
1121 1.68 msaitoh if (isr & (IS_TxDMAComplete | IS_TxComplete)) {
1122 1.1 thorpej #ifdef STGE_EVENT_COUNTERS
1123 1.17 christos if (isr & IS_TxDMAComplete)
1124 1.1 thorpej STGE_EVCNT_INCR(&sc->sc_ev_txdmaintr);
1125 1.1 thorpej #endif
1126 1.1 thorpej stge_txintr(sc);
1127 1.1 thorpej }
1128 1.1 thorpej
1129 1.1 thorpej /* Statistics overflow. */
1130 1.17 christos if (isr & IS_UpdateStats)
1131 1.1 thorpej stge_stats_update(sc);
1132 1.1 thorpej
1133 1.1 thorpej /* Transmission errors. */
1134 1.17 christos if (isr & IS_TxComplete) {
1135 1.1 thorpej STGE_EVCNT_INCR(&sc->sc_ev_txindintr);
1136 1.1 thorpej for (;;) {
1137 1.76 msaitoh txstat = CSR_READ_4(sc, STGE_TxStatus);
1138 1.1 thorpej if ((txstat & TS_TxComplete) == 0)
1139 1.1 thorpej break;
1140 1.1 thorpej if (txstat & TS_TxUnderrun) {
1141 1.1 thorpej sc->sc_txthresh++;
1142 1.1 thorpej if (sc->sc_txthresh > 0x0fff)
1143 1.1 thorpej sc->sc_txthresh = 0x0fff;
1144 1.1 thorpej printf("%s: transmit underrun, new "
1145 1.1 thorpej "threshold: %d bytes\n",
1146 1.47 tsutsui device_xname(sc->sc_dev),
1147 1.1 thorpej sc->sc_txthresh << 5);
1148 1.1 thorpej }
1149 1.1 thorpej if (txstat & TS_MaxCollisions)
1150 1.1 thorpej printf("%s: excessive collisions\n",
1151 1.47 tsutsui device_xname(sc->sc_dev));
1152 1.1 thorpej }
1153 1.1 thorpej wantinit = 1;
1154 1.1 thorpej }
1155 1.1 thorpej
1156 1.1 thorpej }
1157 1.1 thorpej
1158 1.1 thorpej if (wantinit)
1159 1.1 thorpej stge_init(ifp);
1160 1.1 thorpej
1161 1.76 msaitoh CSR_WRITE_2(sc, STGE_IntEnable, sc->sc_IntEnable);
1162 1.1 thorpej
1163 1.1 thorpej /* Try to get more packets going. */
1164 1.61 ozaki if_schedule_deferred_start(ifp);
1165 1.1 thorpej
1166 1.1 thorpej return (1);
1167 1.1 thorpej }
1168 1.1 thorpej
1169 1.1 thorpej /*
1170 1.1 thorpej * stge_txintr:
1171 1.1 thorpej *
1172 1.1 thorpej * Helper; handle transmit interrupts.
1173 1.1 thorpej */
1174 1.20 thorpej static void
1175 1.1 thorpej stge_txintr(struct stge_softc *sc)
1176 1.1 thorpej {
1177 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1178 1.1 thorpej struct stge_descsoft *ds;
1179 1.1 thorpej uint64_t control;
1180 1.1 thorpej int i;
1181 1.1 thorpej
1182 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1183 1.1 thorpej
1184 1.1 thorpej /*
1185 1.1 thorpej * Go through our Tx list and free mbufs for those
1186 1.1 thorpej * frames which have been transmitted.
1187 1.1 thorpej */
1188 1.1 thorpej for (i = sc->sc_txdirty; sc->sc_txpending != 0;
1189 1.1 thorpej i = STGE_NEXTTX(i), sc->sc_txpending--) {
1190 1.1 thorpej ds = &sc->sc_txsoft[i];
1191 1.1 thorpej
1192 1.1 thorpej STGE_CDTXSYNC(sc, i,
1193 1.68 msaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1194 1.1 thorpej
1195 1.1 thorpej control = le64toh(sc->sc_txdescs[i].tfd_control);
1196 1.1 thorpej if ((control & TFD_TFDDone) == 0)
1197 1.1 thorpej break;
1198 1.1 thorpej
1199 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap,
1200 1.1 thorpej 0, ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1201 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1202 1.1 thorpej m_freem(ds->ds_mbuf);
1203 1.1 thorpej ds->ds_mbuf = NULL;
1204 1.1 thorpej }
1205 1.1 thorpej
1206 1.1 thorpej /* Update the dirty transmit buffer pointer. */
1207 1.1 thorpej sc->sc_txdirty = i;
1208 1.1 thorpej
1209 1.1 thorpej /*
1210 1.1 thorpej * If there are no more pending transmissions, cancel the watchdog
1211 1.1 thorpej * timer.
1212 1.1 thorpej */
1213 1.1 thorpej if (sc->sc_txpending == 0)
1214 1.1 thorpej ifp->if_timer = 0;
1215 1.1 thorpej }
1216 1.1 thorpej
1217 1.1 thorpej /*
1218 1.1 thorpej * stge_rxintr:
1219 1.1 thorpej *
1220 1.1 thorpej * Helper; handle receive interrupts.
1221 1.1 thorpej */
1222 1.20 thorpej static void
1223 1.1 thorpej stge_rxintr(struct stge_softc *sc)
1224 1.1 thorpej {
1225 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1226 1.1 thorpej struct stge_descsoft *ds;
1227 1.1 thorpej struct mbuf *m, *tailm;
1228 1.1 thorpej uint64_t status;
1229 1.1 thorpej int i, len;
1230 1.1 thorpej
1231 1.1 thorpej for (i = sc->sc_rxptr;; i = STGE_NEXTRX(i)) {
1232 1.1 thorpej ds = &sc->sc_rxsoft[i];
1233 1.1 thorpej
1234 1.1 thorpej STGE_CDRXSYNC(sc, i,
1235 1.68 msaitoh BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1236 1.1 thorpej
1237 1.1 thorpej status = le64toh(sc->sc_rxdescs[i].rfd_status);
1238 1.1 thorpej
1239 1.1 thorpej if ((status & RFD_RFDDone) == 0)
1240 1.1 thorpej break;
1241 1.1 thorpej
1242 1.1 thorpej if (__predict_false(sc->sc_rxdiscard)) {
1243 1.1 thorpej STGE_INIT_RXDESC(sc, i);
1244 1.1 thorpej if (status & RFD_FrameEnd) {
1245 1.1 thorpej /* Reset our state. */
1246 1.1 thorpej sc->sc_rxdiscard = 0;
1247 1.1 thorpej }
1248 1.1 thorpej continue;
1249 1.1 thorpej }
1250 1.1 thorpej
1251 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
1252 1.1 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1253 1.1 thorpej
1254 1.1 thorpej m = ds->ds_mbuf;
1255 1.1 thorpej
1256 1.1 thorpej /*
1257 1.1 thorpej * Add a new receive buffer to the ring.
1258 1.1 thorpej */
1259 1.1 thorpej if (stge_add_rxbuf(sc, i) != 0) {
1260 1.1 thorpej /*
1261 1.1 thorpej * Failed, throw away what we've done so
1262 1.1 thorpej * far, and discard the rest of the packet.
1263 1.1 thorpej */
1264 1.78 thorpej if_statinc(ifp, if_ierrors);
1265 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
1266 1.1 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1267 1.1 thorpej STGE_INIT_RXDESC(sc, i);
1268 1.1 thorpej if ((status & RFD_FrameEnd) == 0)
1269 1.1 thorpej sc->sc_rxdiscard = 1;
1270 1.1 thorpej if (sc->sc_rxhead != NULL)
1271 1.1 thorpej m_freem(sc->sc_rxhead);
1272 1.1 thorpej STGE_RXCHAIN_RESET(sc);
1273 1.1 thorpej continue;
1274 1.1 thorpej }
1275 1.1 thorpej
1276 1.1 thorpej #ifdef DIAGNOSTIC
1277 1.1 thorpej if (status & RFD_FrameStart) {
1278 1.1 thorpej KASSERT(sc->sc_rxhead == NULL);
1279 1.1 thorpej KASSERT(sc->sc_rxtailp == &sc->sc_rxhead);
1280 1.1 thorpej }
1281 1.1 thorpej #endif
1282 1.1 thorpej
1283 1.1 thorpej STGE_RXCHAIN_LINK(sc, m);
1284 1.1 thorpej
1285 1.1 thorpej /*
1286 1.1 thorpej * If this is not the end of the packet, keep
1287 1.1 thorpej * looking.
1288 1.1 thorpej */
1289 1.1 thorpej if ((status & RFD_FrameEnd) == 0) {
1290 1.1 thorpej sc->sc_rxlen += m->m_len;
1291 1.1 thorpej continue;
1292 1.1 thorpej }
1293 1.1 thorpej
1294 1.1 thorpej /*
1295 1.1 thorpej * Okay, we have the entire packet now...
1296 1.1 thorpej */
1297 1.1 thorpej *sc->sc_rxtailp = NULL;
1298 1.1 thorpej m = sc->sc_rxhead;
1299 1.1 thorpej tailm = sc->sc_rxtail;
1300 1.1 thorpej
1301 1.1 thorpej STGE_RXCHAIN_RESET(sc);
1302 1.1 thorpej
1303 1.1 thorpej /*
1304 1.1 thorpej * If the packet had an error, drop it. Note we
1305 1.1 thorpej * count the error later in the periodic stats update.
1306 1.1 thorpej */
1307 1.1 thorpej if (status & (RFD_RxFIFOOverrun | RFD_RxRuntFrame |
1308 1.1 thorpej RFD_RxAlignmentError | RFD_RxFCSError |
1309 1.1 thorpej RFD_RxLengthError)) {
1310 1.1 thorpej m_freem(m);
1311 1.1 thorpej continue;
1312 1.1 thorpej }
1313 1.1 thorpej
1314 1.1 thorpej /*
1315 1.1 thorpej * No errors.
1316 1.1 thorpej *
1317 1.1 thorpej * Note we have configured the chip to not include
1318 1.1 thorpej * the CRC at the end of the packet.
1319 1.1 thorpej */
1320 1.1 thorpej len = RFD_RxDMAFrameLen(status);
1321 1.1 thorpej tailm->m_len = len - sc->sc_rxlen;
1322 1.1 thorpej
1323 1.1 thorpej /*
1324 1.1 thorpej * If the packet is small enough to fit in a
1325 1.1 thorpej * single header mbuf, allocate one and copy
1326 1.1 thorpej * the data into it. This greatly reduces
1327 1.1 thorpej * memory consumption when we receive lots
1328 1.1 thorpej * of small packets.
1329 1.1 thorpej */
1330 1.1 thorpej if (stge_copy_small != 0 && len <= (MHLEN - 2)) {
1331 1.1 thorpej struct mbuf *nm;
1332 1.1 thorpej MGETHDR(nm, M_DONTWAIT, MT_DATA);
1333 1.1 thorpej if (nm == NULL) {
1334 1.78 thorpej if_statinc(ifp, if_ierrors);
1335 1.1 thorpej m_freem(m);
1336 1.1 thorpej continue;
1337 1.1 thorpej }
1338 1.1 thorpej nm->m_data += 2;
1339 1.1 thorpej nm->m_pkthdr.len = nm->m_len = len;
1340 1.36 christos m_copydata(m, 0, len, mtod(nm, void *));
1341 1.1 thorpej m_freem(m);
1342 1.1 thorpej m = nm;
1343 1.1 thorpej }
1344 1.1 thorpej
1345 1.1 thorpej /*
1346 1.1 thorpej * Set the incoming checksum information for the packet.
1347 1.1 thorpej */
1348 1.1 thorpej if (status & RFD_IPDetected) {
1349 1.1 thorpej STGE_EVCNT_INCR(&sc->sc_ev_rxipsum);
1350 1.1 thorpej m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
1351 1.1 thorpej if (status & RFD_IPError)
1352 1.1 thorpej m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
1353 1.1 thorpej if (status & RFD_TCPDetected) {
1354 1.1 thorpej STGE_EVCNT_INCR(&sc->sc_ev_rxtcpsum);
1355 1.1 thorpej m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
1356 1.1 thorpej if (status & RFD_TCPError)
1357 1.1 thorpej m->m_pkthdr.csum_flags |=
1358 1.1 thorpej M_CSUM_TCP_UDP_BAD;
1359 1.1 thorpej } else if (status & RFD_UDPDetected) {
1360 1.1 thorpej STGE_EVCNT_INCR(&sc->sc_ev_rxudpsum);
1361 1.1 thorpej m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
1362 1.1 thorpej if (status & RFD_UDPError)
1363 1.1 thorpej m->m_pkthdr.csum_flags |=
1364 1.1 thorpej M_CSUM_TCP_UDP_BAD;
1365 1.1 thorpej }
1366 1.1 thorpej }
1367 1.1 thorpej
1368 1.59 ozaki m_set_rcvif(m, ifp);
1369 1.1 thorpej m->m_pkthdr.len = len;
1370 1.1 thorpej
1371 1.1 thorpej /*
1372 1.1 thorpej * Pass this up to any BPF listeners, but only
1373 1.1 thorpej * pass if up the stack if it's for us.
1374 1.1 thorpej */
1375 1.15 mjacob #ifdef STGE_VLAN_UNTAG
1376 1.15 mjacob /*
1377 1.15 mjacob * Check for VLAN tagged packets
1378 1.15 mjacob */
1379 1.23 jdolecek if (status & RFD_VLANDetected)
1380 1.63 knakahar vlan_set_tag(m, RFD_TCI(status));
1381 1.23 jdolecek
1382 1.15 mjacob #endif
1383 1.15 mjacob #if 0
1384 1.15 mjacob if (status & RFD_VLANDetected) {
1385 1.15 mjacob struct ether_header *eh;
1386 1.68 msaitoh uint16_t etype;
1387 1.15 mjacob
1388 1.15 mjacob eh = mtod(m, struct ether_header *);
1389 1.15 mjacob etype = ntohs(eh->ether_type);
1390 1.15 mjacob printf("%s: VLANtag detected (TCI %d) etype %x\n",
1391 1.68 msaitoh ifp->if_xname, (uint16_t) RFD_TCI(status),
1392 1.15 mjacob etype);
1393 1.15 mjacob }
1394 1.15 mjacob #endif
1395 1.1 thorpej /* Pass it on. */
1396 1.58 ozaki if_percpuq_enqueue(ifp->if_percpuq, m);
1397 1.1 thorpej }
1398 1.1 thorpej
1399 1.1 thorpej /* Update the receive pointer. */
1400 1.1 thorpej sc->sc_rxptr = i;
1401 1.1 thorpej }
1402 1.1 thorpej
1403 1.1 thorpej /*
1404 1.1 thorpej * stge_tick:
1405 1.1 thorpej *
1406 1.1 thorpej * One second timer, used to tick the MII.
1407 1.1 thorpej */
1408 1.20 thorpej static void
1409 1.1 thorpej stge_tick(void *arg)
1410 1.1 thorpej {
1411 1.1 thorpej struct stge_softc *sc = arg;
1412 1.1 thorpej int s;
1413 1.1 thorpej
1414 1.1 thorpej s = splnet();
1415 1.1 thorpej mii_tick(&sc->sc_mii);
1416 1.1 thorpej stge_stats_update(sc);
1417 1.1 thorpej splx(s);
1418 1.1 thorpej
1419 1.1 thorpej callout_reset(&sc->sc_tick_ch, hz, stge_tick, sc);
1420 1.1 thorpej }
1421 1.1 thorpej
1422 1.1 thorpej /*
1423 1.1 thorpej * stge_stats_update:
1424 1.1 thorpej *
1425 1.1 thorpej * Read the TC9021 statistics counters.
1426 1.1 thorpej */
1427 1.20 thorpej static void
1428 1.1 thorpej stge_stats_update(struct stge_softc *sc)
1429 1.1 thorpej {
1430 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1431 1.1 thorpej
1432 1.76 msaitoh (void) CSR_READ_4(sc, STGE_OctetRcvOk);
1433 1.1 thorpej
1434 1.76 msaitoh (void) CSR_READ_4(sc, STGE_FramesRcvdOk);
1435 1.1 thorpej
1436 1.78 thorpej net_stat_ref_t nsr = IF_STAT_GETREF(ifp);
1437 1.78 thorpej
1438 1.78 thorpej if_statadd_ref(nsr, if_ierrors,
1439 1.78 thorpej (u_int) CSR_READ_2(sc, STGE_FramesLostRxErrors));
1440 1.1 thorpej
1441 1.76 msaitoh (void) CSR_READ_4(sc, STGE_OctetXmtdOk);
1442 1.1 thorpej
1443 1.78 thorpej if_statadd_ref(nsr, if_opackets,
1444 1.78 thorpej CSR_READ_4(sc, STGE_FramesXmtdOk));
1445 1.1 thorpej
1446 1.78 thorpej if_statadd_ref(nsr, if_collisions,
1447 1.76 msaitoh CSR_READ_4(sc, STGE_LateCollisions) +
1448 1.76 msaitoh CSR_READ_4(sc, STGE_MultiColFrames) +
1449 1.78 thorpej CSR_READ_4(sc, STGE_SingleColFrames));
1450 1.1 thorpej
1451 1.78 thorpej if_statadd_ref(nsr, if_oerrors,
1452 1.76 msaitoh (u_int) CSR_READ_2(sc, STGE_FramesAbortXSColls) +
1453 1.78 thorpej (u_int) CSR_READ_2(sc, STGE_FramesWEXDeferal));
1454 1.78 thorpej
1455 1.78 thorpej IF_STAT_PUTREF(ifp);
1456 1.1 thorpej }
1457 1.1 thorpej
1458 1.1 thorpej /*
1459 1.1 thorpej * stge_reset:
1460 1.1 thorpej *
1461 1.1 thorpej * Perform a soft reset on the TC9021.
1462 1.1 thorpej */
1463 1.20 thorpej static void
1464 1.1 thorpej stge_reset(struct stge_softc *sc)
1465 1.1 thorpej {
1466 1.1 thorpej uint32_t ac;
1467 1.1 thorpej int i;
1468 1.1 thorpej
1469 1.76 msaitoh ac = CSR_READ_4(sc, STGE_AsicCtrl);
1470 1.1 thorpej
1471 1.1 thorpej /*
1472 1.1 thorpej * Only assert RstOut if we're fiber. We need GMII clocks
1473 1.1 thorpej * to be present in order for the reset to complete on fiber
1474 1.1 thorpej * cards.
1475 1.1 thorpej */
1476 1.76 msaitoh CSR_WRITE_4(sc, STGE_AsicCtrl,
1477 1.1 thorpej ac | AC_GlobalReset | AC_RxReset | AC_TxReset |
1478 1.1 thorpej AC_DMA | AC_FIFO | AC_Network | AC_Host | AC_AutoInit |
1479 1.1 thorpej (sc->sc_usefiber ? AC_RstOut : 0));
1480 1.1 thorpej
1481 1.1 thorpej delay(50000);
1482 1.1 thorpej
1483 1.1 thorpej for (i = 0; i < STGE_TIMEOUT; i++) {
1484 1.1 thorpej delay(5000);
1485 1.76 msaitoh if ((CSR_READ_4(sc, STGE_AsicCtrl) & AC_ResetBusy) == 0)
1486 1.1 thorpej break;
1487 1.1 thorpej }
1488 1.1 thorpej
1489 1.1 thorpej if (i == STGE_TIMEOUT)
1490 1.47 tsutsui printf("%s: reset failed to complete\n",
1491 1.47 tsutsui device_xname(sc->sc_dev));
1492 1.1 thorpej
1493 1.1 thorpej delay(1000);
1494 1.1 thorpej }
1495 1.1 thorpej
1496 1.1 thorpej /*
1497 1.1 thorpej * stge_init: [ ifnet interface function ]
1498 1.1 thorpej *
1499 1.1 thorpej * Initialize the interface. Must be called at splnet().
1500 1.1 thorpej */
1501 1.20 thorpej static int
1502 1.1 thorpej stge_init(struct ifnet *ifp)
1503 1.1 thorpej {
1504 1.1 thorpej struct stge_softc *sc = ifp->if_softc;
1505 1.1 thorpej struct stge_descsoft *ds;
1506 1.1 thorpej int i, error = 0;
1507 1.1 thorpej
1508 1.1 thorpej /*
1509 1.1 thorpej * Cancel any pending I/O.
1510 1.1 thorpej */
1511 1.1 thorpej stge_stop(ifp, 0);
1512 1.1 thorpej
1513 1.1 thorpej /*
1514 1.1 thorpej * Reset the chip to a known state.
1515 1.1 thorpej */
1516 1.1 thorpej stge_reset(sc);
1517 1.1 thorpej
1518 1.1 thorpej /*
1519 1.1 thorpej * Initialize the transmit descriptor ring.
1520 1.1 thorpej */
1521 1.1 thorpej memset(sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
1522 1.1 thorpej for (i = 0; i < STGE_NTXDESC; i++) {
1523 1.27 bouyer sc->sc_txdescs[i].tfd_next = htole64(
1524 1.27 bouyer STGE_CDTXADDR(sc, STGE_NEXTTX(i)));
1525 1.1 thorpej sc->sc_txdescs[i].tfd_control = htole64(TFD_TFDDone);
1526 1.1 thorpej }
1527 1.1 thorpej sc->sc_txpending = 0;
1528 1.1 thorpej sc->sc_txdirty = 0;
1529 1.1 thorpej sc->sc_txlast = STGE_NTXDESC - 1;
1530 1.1 thorpej
1531 1.1 thorpej /*
1532 1.1 thorpej * Initialize the receive descriptor and receive job
1533 1.1 thorpej * descriptor rings.
1534 1.1 thorpej */
1535 1.1 thorpej for (i = 0; i < STGE_NRXDESC; i++) {
1536 1.1 thorpej ds = &sc->sc_rxsoft[i];
1537 1.1 thorpej if (ds->ds_mbuf == NULL) {
1538 1.1 thorpej if ((error = stge_add_rxbuf(sc, i)) != 0) {
1539 1.1 thorpej printf("%s: unable to allocate or map rx "
1540 1.1 thorpej "buffer %d, error = %d\n",
1541 1.47 tsutsui device_xname(sc->sc_dev), i, error);
1542 1.1 thorpej /*
1543 1.1 thorpej * XXX Should attempt to run with fewer receive
1544 1.1 thorpej * XXX buffers instead of just failing.
1545 1.1 thorpej */
1546 1.1 thorpej stge_rxdrain(sc);
1547 1.1 thorpej goto out;
1548 1.1 thorpej }
1549 1.1 thorpej } else
1550 1.1 thorpej STGE_INIT_RXDESC(sc, i);
1551 1.1 thorpej }
1552 1.1 thorpej sc->sc_rxptr = 0;
1553 1.1 thorpej sc->sc_rxdiscard = 0;
1554 1.1 thorpej STGE_RXCHAIN_RESET(sc);
1555 1.1 thorpej
1556 1.1 thorpej /* Set the station address. */
1557 1.28 bouyer for (i = 0; i < 6; i++)
1558 1.76 msaitoh CSR_WRITE_1(sc, STGE_StationAddress0 + i,
1559 1.38 dyoung CLLADDR(ifp->if_sadl)[i]);
1560 1.1 thorpej
1561 1.1 thorpej /*
1562 1.1 thorpej * Set the statistics masks. Disable all the RMON stats,
1563 1.1 thorpej * and disable selected stats in the non-RMON stats registers.
1564 1.1 thorpej */
1565 1.76 msaitoh CSR_WRITE_4(sc, STGE_RMONStatisticsMask, 0xffffffff);
1566 1.76 msaitoh CSR_WRITE_4(sc, STGE_StatisticsMask,
1567 1.1 thorpej (1U << 1) | (1U << 2) | (1U << 3) | (1U << 4) | (1U << 5) |
1568 1.1 thorpej (1U << 6) | (1U << 7) | (1U << 8) | (1U << 9) | (1U << 10) |
1569 1.1 thorpej (1U << 13) | (1U << 14) | (1U << 15) | (1U << 19) | (1U << 20) |
1570 1.1 thorpej (1U << 21));
1571 1.1 thorpej
1572 1.1 thorpej /* Set up the receive filter. */
1573 1.1 thorpej stge_set_filter(sc);
1574 1.1 thorpej
1575 1.1 thorpej /*
1576 1.1 thorpej * Give the transmit and receive ring to the chip.
1577 1.1 thorpej */
1578 1.76 msaitoh CSR_WRITE_4(sc, STGE_TFDListPtrHi, 0); /* NOTE: 32-bit DMA */
1579 1.76 msaitoh CSR_WRITE_4(sc, STGE_TFDListPtrLo,
1580 1.1 thorpej STGE_CDTXADDR(sc, sc->sc_txdirty));
1581 1.1 thorpej
1582 1.76 msaitoh CSR_WRITE_4(sc, STGE_RFDListPtrHi, 0); /* NOTE: 32-bit DMA */
1583 1.76 msaitoh CSR_WRITE_4(sc, STGE_RFDListPtrLo,
1584 1.1 thorpej STGE_CDRXADDR(sc, sc->sc_rxptr));
1585 1.1 thorpej
1586 1.1 thorpej /*
1587 1.1 thorpej * Initialize the Tx auto-poll period. It's OK to make this number
1588 1.1 thorpej * large (255 is the max, but we use 127) -- we explicitly kick the
1589 1.1 thorpej * transmit engine when there's actually a packet.
1590 1.1 thorpej */
1591 1.76 msaitoh CSR_WRITE_1(sc, STGE_TxDMAPollPeriod, 127);
1592 1.1 thorpej
1593 1.1 thorpej /* ..and the Rx auto-poll period. */
1594 1.76 msaitoh CSR_WRITE_1(sc, STGE_RxDMAPollPeriod, 64);
1595 1.1 thorpej
1596 1.1 thorpej /* Initialize the Tx start threshold. */
1597 1.76 msaitoh CSR_WRITE_2(sc, STGE_TxStartThresh, sc->sc_txthresh);
1598 1.1 thorpej
1599 1.28 bouyer /* RX DMA thresholds, from linux */
1600 1.76 msaitoh CSR_WRITE_1(sc, STGE_RxDMABurstThresh, 0x30);
1601 1.76 msaitoh CSR_WRITE_1(sc, STGE_RxDMAUrgentThresh, 0x30);
1602 1.28 bouyer
1603 1.74 msaitoh /* Rx early threhold, from Linux */
1604 1.76 msaitoh CSR_WRITE_2(sc, STGE_RxEarlyThresh, 0x7ff);
1605 1.74 msaitoh
1606 1.74 msaitoh /* Tx DMA thresholds, from Linux */
1607 1.76 msaitoh CSR_WRITE_1(sc, STGE_TxDMABurstThresh, 0x30);
1608 1.76 msaitoh CSR_WRITE_1(sc, STGE_TxDMAUrgentThresh, 0x04);
1609 1.74 msaitoh
1610 1.1 thorpej /*
1611 1.1 thorpej * Initialize the Rx DMA interrupt control register. We
1612 1.1 thorpej * request an interrupt after every incoming packet, but
1613 1.6 thorpej * defer it for 32us (64 * 512 ns). When the number of
1614 1.6 thorpej * interrupts pending reaches 8, we stop deferring the
1615 1.6 thorpej * interrupt, and signal it immediately.
1616 1.1 thorpej */
1617 1.76 msaitoh CSR_WRITE_4(sc, STGE_RxDMAIntCtrl,
1618 1.6 thorpej RDIC_RxFrameCount(8) | RDIC_RxDMAWaitTime(512));
1619 1.1 thorpej
1620 1.1 thorpej /*
1621 1.1 thorpej * Initialize the interrupt mask.
1622 1.1 thorpej */
1623 1.17 christos sc->sc_IntEnable = IS_HostError | IS_TxComplete | IS_UpdateStats |
1624 1.17 christos IS_TxDMAComplete | IS_RxDMAComplete | IS_RFDListEnd;
1625 1.76 msaitoh CSR_WRITE_2(sc, STGE_IntStatus, 0xffff);
1626 1.76 msaitoh CSR_WRITE_2(sc, STGE_IntEnable, sc->sc_IntEnable);
1627 1.1 thorpej
1628 1.1 thorpej /*
1629 1.1 thorpej * Configure the DMA engine.
1630 1.1 thorpej * XXX Should auto-tune TxBurstLimit.
1631 1.1 thorpej */
1632 1.76 msaitoh CSR_WRITE_4(sc, STGE_DMACtrl, sc->sc_DMACtrl |
1633 1.1 thorpej DMAC_TxBurstLimit(3));
1634 1.1 thorpej
1635 1.1 thorpej /*
1636 1.5 thorpej * Send a PAUSE frame when we reach 29,696 bytes in the Rx
1637 1.75 msaitoh * FIFO, and send an un-PAUSE frame when we reach 3056 bytes
1638 1.75 msaitoh * in the Rx FIFO.
1639 1.1 thorpej */
1640 1.76 msaitoh CSR_WRITE_2(sc, STGE_FlowOnTresh, 29696 / 16);
1641 1.76 msaitoh CSR_WRITE_2(sc, STGE_FlowOffThresh, 3056 / 16);
1642 1.1 thorpej
1643 1.1 thorpej /*
1644 1.1 thorpej * Set the maximum frame size.
1645 1.1 thorpej */
1646 1.76 msaitoh CSR_WRITE_2(sc, STGE_MaxFrameSize,
1647 1.1 thorpej ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN +
1648 1.1 thorpej ((sc->sc_ethercom.ec_capenable & ETHERCAP_VLAN_MTU) ?
1649 1.1 thorpej ETHER_VLAN_ENCAP_LEN : 0));
1650 1.1 thorpej
1651 1.1 thorpej /*
1652 1.1 thorpej * Initialize MacCtrl -- do it before setting the media,
1653 1.1 thorpej * as setting the media will actually program the register.
1654 1.1 thorpej *
1655 1.1 thorpej * Note: We have to poke the IFS value before poking
1656 1.1 thorpej * anything else.
1657 1.1 thorpej */
1658 1.1 thorpej sc->sc_MACCtrl = MC_IFSSelect(0);
1659 1.76 msaitoh CSR_WRITE_4(sc, STGE_MACCtrl, sc->sc_MACCtrl);
1660 1.1 thorpej sc->sc_MACCtrl |= MC_StatisticsEnable | MC_TxEnable | MC_RxEnable;
1661 1.15 mjacob #ifdef STGE_VLAN_UNTAG
1662 1.15 mjacob sc->sc_MACCtrl |= MC_AutoVLANuntagging;
1663 1.15 mjacob #endif
1664 1.1 thorpej
1665 1.1 thorpej if (sc->sc_rev >= 6) { /* >= B.2 */
1666 1.1 thorpej /* Multi-frag frame bug work-around. */
1667 1.76 msaitoh CSR_WRITE_2(sc, STGE_DebugCtrl,
1668 1.76 msaitoh CSR_READ_2(sc, STGE_DebugCtrl) | 0x0200);
1669 1.1 thorpej
1670 1.1 thorpej /* Tx Poll Now bug work-around. */
1671 1.76 msaitoh CSR_WRITE_2(sc, STGE_DebugCtrl,
1672 1.76 msaitoh CSR_READ_2(sc, STGE_DebugCtrl) | 0x0010);
1673 1.28 bouyer /* XXX ? from linux */
1674 1.76 msaitoh CSR_WRITE_2(sc, STGE_DebugCtrl,
1675 1.76 msaitoh CSR_READ_2(sc, STGE_DebugCtrl) | 0x0020);
1676 1.1 thorpej }
1677 1.1 thorpej
1678 1.1 thorpej /*
1679 1.1 thorpej * Set the current media.
1680 1.1 thorpej */
1681 1.40 dyoung if ((error = ether_mediachange(ifp)) != 0)
1682 1.40 dyoung goto out;
1683 1.1 thorpej
1684 1.1 thorpej /*
1685 1.1 thorpej * Start the one second MII clock.
1686 1.1 thorpej */
1687 1.1 thorpej callout_reset(&sc->sc_tick_ch, hz, stge_tick, sc);
1688 1.1 thorpej
1689 1.1 thorpej /*
1690 1.1 thorpej * ...all done!
1691 1.1 thorpej */
1692 1.1 thorpej ifp->if_flags |= IFF_RUNNING;
1693 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1694 1.1 thorpej
1695 1.1 thorpej out:
1696 1.1 thorpej if (error)
1697 1.47 tsutsui printf("%s: interface not running\n", device_xname(sc->sc_dev));
1698 1.1 thorpej return (error);
1699 1.1 thorpej }
1700 1.1 thorpej
1701 1.1 thorpej /*
1702 1.1 thorpej * stge_drain:
1703 1.1 thorpej *
1704 1.1 thorpej * Drain the receive queue.
1705 1.1 thorpej */
1706 1.20 thorpej static void
1707 1.1 thorpej stge_rxdrain(struct stge_softc *sc)
1708 1.1 thorpej {
1709 1.1 thorpej struct stge_descsoft *ds;
1710 1.1 thorpej int i;
1711 1.1 thorpej
1712 1.1 thorpej for (i = 0; i < STGE_NRXDESC; i++) {
1713 1.1 thorpej ds = &sc->sc_rxsoft[i];
1714 1.1 thorpej if (ds->ds_mbuf != NULL) {
1715 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1716 1.1 thorpej ds->ds_mbuf->m_next = NULL;
1717 1.1 thorpej m_freem(ds->ds_mbuf);
1718 1.1 thorpej ds->ds_mbuf = NULL;
1719 1.1 thorpej }
1720 1.1 thorpej }
1721 1.1 thorpej }
1722 1.1 thorpej
1723 1.1 thorpej /*
1724 1.1 thorpej * stge_stop: [ ifnet interface function ]
1725 1.1 thorpej *
1726 1.1 thorpej * Stop transmission on the interface.
1727 1.1 thorpej */
1728 1.20 thorpej static void
1729 1.1 thorpej stge_stop(struct ifnet *ifp, int disable)
1730 1.1 thorpej {
1731 1.1 thorpej struct stge_softc *sc = ifp->if_softc;
1732 1.1 thorpej struct stge_descsoft *ds;
1733 1.1 thorpej int i;
1734 1.1 thorpej
1735 1.1 thorpej /*
1736 1.1 thorpej * Stop the one second clock.
1737 1.1 thorpej */
1738 1.1 thorpej callout_stop(&sc->sc_tick_ch);
1739 1.1 thorpej
1740 1.1 thorpej /* Down the MII. */
1741 1.1 thorpej mii_down(&sc->sc_mii);
1742 1.1 thorpej
1743 1.1 thorpej /*
1744 1.1 thorpej * Disable interrupts.
1745 1.1 thorpej */
1746 1.76 msaitoh CSR_WRITE_2(sc, STGE_IntEnable, 0);
1747 1.1 thorpej
1748 1.1 thorpej /*
1749 1.1 thorpej * Stop receiver, transmitter, and stats update.
1750 1.1 thorpej */
1751 1.76 msaitoh CSR_WRITE_4(sc, STGE_MACCtrl,
1752 1.1 thorpej MC_StatisticsDisable | MC_TxDisable | MC_RxDisable);
1753 1.1 thorpej
1754 1.1 thorpej /*
1755 1.1 thorpej * Stop the transmit and receive DMA.
1756 1.1 thorpej */
1757 1.1 thorpej stge_dma_wait(sc);
1758 1.76 msaitoh CSR_WRITE_4(sc, STGE_TFDListPtrHi, 0);
1759 1.76 msaitoh CSR_WRITE_4(sc, STGE_TFDListPtrLo, 0);
1760 1.76 msaitoh CSR_WRITE_4(sc, STGE_RFDListPtrHi, 0);
1761 1.76 msaitoh CSR_WRITE_4(sc, STGE_RFDListPtrLo, 0);
1762 1.1 thorpej
1763 1.1 thorpej /*
1764 1.1 thorpej * Release any queued transmit buffers.
1765 1.1 thorpej */
1766 1.1 thorpej for (i = 0; i < STGE_NTXDESC; i++) {
1767 1.1 thorpej ds = &sc->sc_txsoft[i];
1768 1.1 thorpej if (ds->ds_mbuf != NULL) {
1769 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1770 1.1 thorpej m_freem(ds->ds_mbuf);
1771 1.1 thorpej ds->ds_mbuf = NULL;
1772 1.1 thorpej }
1773 1.1 thorpej }
1774 1.1 thorpej
1775 1.1 thorpej /*
1776 1.1 thorpej * Mark the interface down and cancel the watchdog timer.
1777 1.1 thorpej */
1778 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1779 1.1 thorpej ifp->if_timer = 0;
1780 1.42 dyoung
1781 1.42 dyoung if (disable)
1782 1.42 dyoung stge_rxdrain(sc);
1783 1.1 thorpej }
1784 1.1 thorpej
1785 1.1 thorpej static int
1786 1.1 thorpej stge_eeprom_wait(struct stge_softc *sc)
1787 1.1 thorpej {
1788 1.1 thorpej int i;
1789 1.1 thorpej
1790 1.1 thorpej for (i = 0; i < STGE_TIMEOUT; i++) {
1791 1.1 thorpej delay(1000);
1792 1.76 msaitoh if ((CSR_READ_2(sc, STGE_EepromCtrl) & EC_EepromBusy) == 0)
1793 1.1 thorpej return (0);
1794 1.1 thorpej }
1795 1.1 thorpej return (1);
1796 1.1 thorpej }
1797 1.1 thorpej
1798 1.1 thorpej /*
1799 1.1 thorpej * stge_read_eeprom:
1800 1.1 thorpej *
1801 1.1 thorpej * Read data from the serial EEPROM.
1802 1.1 thorpej */
1803 1.20 thorpej static void
1804 1.1 thorpej stge_read_eeprom(struct stge_softc *sc, int offset, uint16_t *data)
1805 1.1 thorpej {
1806 1.1 thorpej
1807 1.1 thorpej if (stge_eeprom_wait(sc))
1808 1.1 thorpej printf("%s: EEPROM failed to come ready\n",
1809 1.47 tsutsui device_xname(sc->sc_dev));
1810 1.1 thorpej
1811 1.76 msaitoh CSR_WRITE_2(sc, STGE_EepromCtrl,
1812 1.1 thorpej EC_EepromAddress(offset) | EC_EepromOpcode(EC_OP_RR));
1813 1.1 thorpej if (stge_eeprom_wait(sc))
1814 1.1 thorpej printf("%s: EEPROM read timed out\n",
1815 1.47 tsutsui device_xname(sc->sc_dev));
1816 1.76 msaitoh *data = CSR_READ_2(sc, STGE_EepromData);
1817 1.1 thorpej }
1818 1.1 thorpej
1819 1.1 thorpej /*
1820 1.1 thorpej * stge_add_rxbuf:
1821 1.1 thorpej *
1822 1.1 thorpej * Add a receive buffer to the indicated descriptor.
1823 1.1 thorpej */
1824 1.20 thorpej static int
1825 1.1 thorpej stge_add_rxbuf(struct stge_softc *sc, int idx)
1826 1.1 thorpej {
1827 1.1 thorpej struct stge_descsoft *ds = &sc->sc_rxsoft[idx];
1828 1.1 thorpej struct mbuf *m;
1829 1.1 thorpej int error;
1830 1.1 thorpej
1831 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1832 1.24 perry if (m == NULL)
1833 1.1 thorpej return (ENOBUFS);
1834 1.1 thorpej
1835 1.1 thorpej MCLGET(m, M_DONTWAIT);
1836 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
1837 1.1 thorpej m_freem(m);
1838 1.1 thorpej return (ENOBUFS);
1839 1.1 thorpej }
1840 1.1 thorpej
1841 1.1 thorpej m->m_data = m->m_ext.ext_buf + 2;
1842 1.1 thorpej m->m_len = MCLBYTES - 2;
1843 1.1 thorpej
1844 1.1 thorpej if (ds->ds_mbuf != NULL)
1845 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, ds->ds_dmamap);
1846 1.1 thorpej
1847 1.1 thorpej ds->ds_mbuf = m;
1848 1.1 thorpej
1849 1.1 thorpej error = bus_dmamap_load(sc->sc_dmat, ds->ds_dmamap,
1850 1.1 thorpej m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
1851 1.1 thorpej if (error) {
1852 1.1 thorpej printf("%s: can't load rx DMA map %d, error = %d\n",
1853 1.47 tsutsui device_xname(sc->sc_dev), idx, error);
1854 1.1 thorpej panic("stge_add_rxbuf"); /* XXX */
1855 1.1 thorpej }
1856 1.1 thorpej
1857 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, ds->ds_dmamap, 0,
1858 1.1 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1859 1.1 thorpej
1860 1.1 thorpej STGE_INIT_RXDESC(sc, idx);
1861 1.1 thorpej
1862 1.1 thorpej return (0);
1863 1.1 thorpej }
1864 1.1 thorpej
1865 1.1 thorpej /*
1866 1.1 thorpej * stge_set_filter:
1867 1.1 thorpej *
1868 1.1 thorpej * Set up the receive filter.
1869 1.1 thorpej */
1870 1.20 thorpej static void
1871 1.1 thorpej stge_set_filter(struct stge_softc *sc)
1872 1.1 thorpej {
1873 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
1874 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1875 1.1 thorpej struct ether_multi *enm;
1876 1.1 thorpej struct ether_multistep step;
1877 1.1 thorpej uint32_t crc;
1878 1.1 thorpej uint32_t mchash[2];
1879 1.1 thorpej
1880 1.1 thorpej sc->sc_ReceiveMode = RM_ReceiveUnicast;
1881 1.1 thorpej if (ifp->if_flags & IFF_BROADCAST)
1882 1.1 thorpej sc->sc_ReceiveMode |= RM_ReceiveBroadcast;
1883 1.1 thorpej
1884 1.29 christos /* XXX: ST1023 only works in promiscuous mode */
1885 1.31 christos if (sc->sc_stge1023)
1886 1.29 christos ifp->if_flags |= IFF_PROMISC;
1887 1.29 christos
1888 1.1 thorpej if (ifp->if_flags & IFF_PROMISC) {
1889 1.1 thorpej sc->sc_ReceiveMode |= RM_ReceiveAllFrames;
1890 1.1 thorpej goto allmulti;
1891 1.1 thorpej }
1892 1.1 thorpej
1893 1.1 thorpej /*
1894 1.1 thorpej * Set up the multicast address filter by passing all multicast
1895 1.1 thorpej * addresses through a CRC generator, and then using the low-order
1896 1.1 thorpej * 6 bits as an index into the 64 bit multicast hash table. The
1897 1.1 thorpej * high order bits select the register, while the rest of the bits
1898 1.1 thorpej * select the bit within the register.
1899 1.1 thorpej */
1900 1.1 thorpej
1901 1.1 thorpej memset(mchash, 0, sizeof(mchash));
1902 1.1 thorpej
1903 1.69 msaitoh ETHER_LOCK(ec);
1904 1.1 thorpej ETHER_FIRST_MULTI(step, ec, enm);
1905 1.69 msaitoh if (enm == NULL) {
1906 1.69 msaitoh ETHER_UNLOCK(ec);
1907 1.1 thorpej goto done;
1908 1.69 msaitoh }
1909 1.1 thorpej
1910 1.1 thorpej while (enm != NULL) {
1911 1.1 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
1912 1.1 thorpej /*
1913 1.1 thorpej * We must listen to a range of multicast addresses.
1914 1.1 thorpej * For now, just accept all multicasts, rather than
1915 1.1 thorpej * trying to set only those filter bits needed to match
1916 1.1 thorpej * the range. (At this time, the only use of address
1917 1.1 thorpej * ranges is for IP multicast routing, for which the
1918 1.1 thorpej * range is big enough to require all bits set.)
1919 1.1 thorpej */
1920 1.69 msaitoh ETHER_UNLOCK(ec);
1921 1.1 thorpej goto allmulti;
1922 1.1 thorpej }
1923 1.1 thorpej
1924 1.1 thorpej crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
1925 1.1 thorpej
1926 1.1 thorpej /* Just want the 6 least significant bits. */
1927 1.1 thorpej crc &= 0x3f;
1928 1.1 thorpej
1929 1.1 thorpej /* Set the corresponding bit in the hash table. */
1930 1.1 thorpej mchash[crc >> 5] |= 1 << (crc & 0x1f);
1931 1.1 thorpej
1932 1.1 thorpej ETHER_NEXT_MULTI(step, enm);
1933 1.1 thorpej }
1934 1.69 msaitoh ETHER_UNLOCK(ec);
1935 1.1 thorpej
1936 1.1 thorpej sc->sc_ReceiveMode |= RM_ReceiveMulticastHash;
1937 1.1 thorpej
1938 1.1 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
1939 1.1 thorpej goto done;
1940 1.1 thorpej
1941 1.1 thorpej allmulti:
1942 1.1 thorpej ifp->if_flags |= IFF_ALLMULTI;
1943 1.1 thorpej sc->sc_ReceiveMode |= RM_ReceiveMulticast;
1944 1.1 thorpej
1945 1.1 thorpej done:
1946 1.1 thorpej if ((ifp->if_flags & IFF_ALLMULTI) == 0) {
1947 1.1 thorpej /*
1948 1.1 thorpej * Program the multicast hash table.
1949 1.1 thorpej */
1950 1.76 msaitoh CSR_WRITE_4(sc, STGE_HashTable0, mchash[0]);
1951 1.76 msaitoh CSR_WRITE_4(sc, STGE_HashTable1, mchash[1]);
1952 1.1 thorpej }
1953 1.1 thorpej
1954 1.76 msaitoh CSR_WRITE_2(sc, STGE_ReceiveMode, sc->sc_ReceiveMode);
1955 1.1 thorpej }
1956 1.1 thorpej
1957 1.1 thorpej /*
1958 1.1 thorpej * stge_mii_readreg: [mii interface function]
1959 1.1 thorpej *
1960 1.1 thorpej * Read a PHY register on the MII of the TC9021.
1961 1.1 thorpej */
1962 1.20 thorpej static int
1963 1.67 msaitoh stge_mii_readreg(device_t self, int phy, int reg, uint16_t *val)
1964 1.1 thorpej {
1965 1.1 thorpej
1966 1.67 msaitoh return mii_bitbang_readreg(self, &stge_mii_bitbang_ops, phy, reg, val);
1967 1.1 thorpej }
1968 1.1 thorpej
1969 1.1 thorpej /*
1970 1.1 thorpej * stge_mii_writereg: [mii interface function]
1971 1.1 thorpej *
1972 1.1 thorpej * Write a PHY register on the MII of the TC9021.
1973 1.1 thorpej */
1974 1.67 msaitoh static int
1975 1.67 msaitoh stge_mii_writereg(device_t self, int phy, int reg, uint16_t val)
1976 1.1 thorpej {
1977 1.1 thorpej
1978 1.67 msaitoh return mii_bitbang_writereg(self, &stge_mii_bitbang_ops, phy, reg,
1979 1.67 msaitoh val);
1980 1.1 thorpej }
1981 1.1 thorpej
1982 1.1 thorpej /*
1983 1.1 thorpej * stge_mii_statchg: [mii interface function]
1984 1.1 thorpej *
1985 1.1 thorpej * Callback from MII layer when media changes.
1986 1.1 thorpej */
1987 1.20 thorpej static void
1988 1.55 matt stge_mii_statchg(struct ifnet *ifp)
1989 1.1 thorpej {
1990 1.55 matt struct stge_softc *sc = ifp->if_softc;
1991 1.1 thorpej
1992 1.75 msaitoh sc->sc_MACCtrl &= ~(MC_DuplexSelect | MC_RxFlowControlEnable |
1993 1.75 msaitoh MC_TxFlowControlEnable);
1994 1.75 msaitoh
1995 1.1 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX)
1996 1.1 thorpej sc->sc_MACCtrl |= MC_DuplexSelect;
1997 1.75 msaitoh if ((sc->sc_mii.mii_media_active & IFM_ETH_RXPAUSE) != 0)
1998 1.75 msaitoh sc->sc_MACCtrl |= MC_RxFlowControlEnable;
1999 1.75 msaitoh if ((sc->sc_mii.mii_media_active & IFM_ETH_TXPAUSE) != 0)
2000 1.75 msaitoh sc->sc_MACCtrl |= MC_TxFlowControlEnable;
2001 1.1 thorpej
2002 1.76 msaitoh CSR_WRITE_4(sc, STGE_MACCtrl, sc->sc_MACCtrl);
2003 1.1 thorpej }
2004 1.1 thorpej
2005 1.1 thorpej /*
2006 1.1 thorpej * sste_mii_bitbang_read: [mii bit-bang interface function]
2007 1.1 thorpej *
2008 1.1 thorpej * Read the MII serial port for the MII bit-bang module.
2009 1.1 thorpej */
2010 1.20 thorpej static uint32_t
2011 1.43 dyoung stge_mii_bitbang_read(device_t self)
2012 1.1 thorpej {
2013 1.43 dyoung struct stge_softc *sc = device_private(self);
2014 1.1 thorpej
2015 1.76 msaitoh return (CSR_READ_1(sc, STGE_PhyCtrl));
2016 1.1 thorpej }
2017 1.1 thorpej
2018 1.1 thorpej /*
2019 1.1 thorpej * stge_mii_bitbang_write: [mii big-bang interface function]
2020 1.1 thorpej *
2021 1.1 thorpej * Write the MII serial port for the MII bit-bang module.
2022 1.1 thorpej */
2023 1.20 thorpej static void
2024 1.43 dyoung stge_mii_bitbang_write(device_t self, uint32_t val)
2025 1.1 thorpej {
2026 1.43 dyoung struct stge_softc *sc = device_private(self);
2027 1.1 thorpej
2028 1.76 msaitoh CSR_WRITE_1(sc, STGE_PhyCtrl, val | sc->sc_PhyCtrl);
2029 1.1 thorpej }
2030