if_ti.c revision 1.116 1 1.116 msaitoh /* $NetBSD: if_ti.c,v 1.116 2020/03/03 05:41:36 msaitoh Exp $ */
2 1.1 drochner
3 1.1 drochner /*
4 1.1 drochner * Copyright (c) 1997, 1998, 1999
5 1.1 drochner * Bill Paul <wpaul (at) ctr.columbia.edu>. All rights reserved.
6 1.1 drochner *
7 1.1 drochner * Redistribution and use in source and binary forms, with or without
8 1.1 drochner * modification, are permitted provided that the following conditions
9 1.1 drochner * are met:
10 1.1 drochner * 1. Redistributions of source code must retain the above copyright
11 1.1 drochner * notice, this list of conditions and the following disclaimer.
12 1.1 drochner * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 drochner * notice, this list of conditions and the following disclaimer in the
14 1.1 drochner * documentation and/or other materials provided with the distribution.
15 1.1 drochner * 3. All advertising materials mentioning features or use of this software
16 1.1 drochner * must display the following acknowledgement:
17 1.1 drochner * This product includes software developed by Bill Paul.
18 1.1 drochner * 4. Neither the name of the author nor the names of any co-contributors
19 1.1 drochner * may be used to endorse or promote products derived from this software
20 1.1 drochner * without specific prior written permission.
21 1.1 drochner *
22 1.1 drochner * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 1.1 drochner * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 drochner * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 drochner * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 1.1 drochner * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.1 drochner * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.1 drochner * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1 drochner * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.1 drochner * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 drochner * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 1.1 drochner * THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 drochner *
34 1.1 drochner * FreeBSD Id: if_ti.c,v 1.15 1999/08/14 15:45:03 wpaul Exp
35 1.1 drochner */
36 1.1 drochner
37 1.1 drochner /*
38 1.1 drochner * Alteon Networks Tigon PCI gigabit ethernet driver for FreeBSD.
39 1.1 drochner * Manuals, sample driver and firmware source kits are available
40 1.1 drochner * from http://www.alteon.com/support/openkits.
41 1.66 perry *
42 1.1 drochner * Written by Bill Paul <wpaul (at) ctr.columbia.edu>
43 1.1 drochner * Electrical Engineering Department
44 1.1 drochner * Columbia University, New York City
45 1.1 drochner */
46 1.1 drochner
47 1.1 drochner /*
48 1.1 drochner * The Alteon Networks Tigon chip contains an embedded R4000 CPU,
49 1.1 drochner * gigabit MAC, dual DMA channels and a PCI interface unit. NICs
50 1.1 drochner * using the Tigon may have anywhere from 512K to 2MB of SRAM. The
51 1.1 drochner * Tigon supports hardware IP, TCP and UCP checksumming, multicast
52 1.1 drochner * filtering and jumbo (9014 byte) frames. The hardware is largely
53 1.1 drochner * controlled by firmware, which must be loaded into the NIC during
54 1.1 drochner * initialization.
55 1.1 drochner *
56 1.1 drochner * The Tigon 2 contains 2 R4000 CPUs and requires a newer firmware
57 1.1 drochner * revision, which supports new features such as extended commands,
58 1.1 drochner * extended jumbo receive ring desciptors and a mini receive ring.
59 1.1 drochner *
60 1.1 drochner * Alteon Networks is to be commended for releasing such a vast amount
61 1.1 drochner * of development material for the Tigon NIC without requiring an NDA
62 1.1 drochner * (although they really should have done it a long time ago). With
63 1.1 drochner * any luck, the other vendors will finally wise up and follow Alteon's
64 1.1 drochner * stellar example.
65 1.1 drochner *
66 1.1 drochner * The firmware for the Tigon 1 and 2 NICs is compiled directly into
67 1.1 drochner * this driver by #including it as a C header file. This bloats the
68 1.1 drochner * driver somewhat, but it's the easiest method considering that the
69 1.1 drochner * driver code and firmware code need to be kept in sync. The source
70 1.1 drochner * for the firmware is not provided with the FreeBSD distribution since
71 1.1 drochner * compiling it requires a GNU toolchain targeted for mips-sgi-irix5.3.
72 1.1 drochner *
73 1.1 drochner * The following people deserve special thanks:
74 1.1 drochner * - Terry Murphy of 3Com, for providing a 3c985 Tigon 1 board
75 1.1 drochner * for testing
76 1.1 drochner * - Raymond Lee of Netgear, for providing a pair of Netgear
77 1.1 drochner * GA620 Tigon 2 boards for testing
78 1.3 thorpej * - Ulf Zimmermann, for bringing the GA620 to my attention and
79 1.1 drochner * convincing me to write this driver.
80 1.1 drochner * - Andrew Gallatin for providing FreeBSD/Alpha support.
81 1.1 drochner */
82 1.43 lukem
83 1.43 lukem #include <sys/cdefs.h>
84 1.116 msaitoh __KERNEL_RCSID(0, "$NetBSD: if_ti.c,v 1.116 2020/03/03 05:41:36 msaitoh Exp $");
85 1.1 drochner
86 1.1 drochner #include "opt_inet.h"
87 1.1 drochner
88 1.1 drochner #include <sys/param.h>
89 1.1 drochner #include <sys/systm.h>
90 1.1 drochner #include <sys/sockio.h>
91 1.1 drochner #include <sys/mbuf.h>
92 1.1 drochner #include <sys/malloc.h>
93 1.1 drochner #include <sys/kernel.h>
94 1.1 drochner #include <sys/socket.h>
95 1.1 drochner #include <sys/queue.h>
96 1.1 drochner #include <sys/device.h>
97 1.9 jdolecek #include <sys/reboot.h>
98 1.1 drochner
99 1.1 drochner #include <net/if.h>
100 1.1 drochner #include <net/if_arp.h>
101 1.1 drochner #include <net/if_ether.h>
102 1.1 drochner #include <net/if_dl.h>
103 1.1 drochner #include <net/if_media.h>
104 1.1 drochner
105 1.1 drochner #include <net/bpf.h>
106 1.1 drochner
107 1.1 drochner #ifdef INET
108 1.1 drochner #include <netinet/in.h>
109 1.1 drochner #include <netinet/if_inarp.h>
110 1.21 thorpej #include <netinet/in_systm.h>
111 1.21 thorpej #include <netinet/ip.h>
112 1.1 drochner #endif
113 1.1 drochner
114 1.2 drochner
115 1.78 ad #include <sys/bus.h>
116 1.1 drochner
117 1.1 drochner #include <dev/pci/pcireg.h>
118 1.1 drochner #include <dev/pci/pcivar.h>
119 1.1 drochner #include <dev/pci/pcidevs.h>
120 1.1 drochner
121 1.1 drochner #include <dev/pci/if_tireg.h>
122 1.28 thorpej
123 1.28 thorpej #include <dev/microcode/tigon/ti_fw.h>
124 1.28 thorpej #include <dev/microcode/tigon/ti_fw2.h>
125 1.1 drochner
126 1.115 thorpej #define TI_HOSTADDR(x, y) \
127 1.115 thorpej do { \
128 1.115 thorpej (x).ti_addr_lo = (uint32_t)(y); \
129 1.115 thorpej if (sizeof(bus_addr_t) == 8) \
130 1.115 thorpej (x).ti_addr_hi = \
131 1.115 thorpej (uint32_t)(((uint64_t)(y) >> 32)); \
132 1.115 thorpej else \
133 1.115 thorpej (x).ti_addr_hi = 0; \
134 1.115 thorpej } while (/*CONSTCOND*/0)
135 1.115 thorpej
136 1.1 drochner /*
137 1.1 drochner * Various supported device vendors/types and their names.
138 1.1 drochner */
139 1.1 drochner
140 1.19 jdolecek static const struct ti_type ti_devs[] = {
141 1.1 drochner { PCI_VENDOR_ALTEON, PCI_PRODUCT_ALTEON_ACENIC,
142 1.37 thorpej "Alteon AceNIC 1000BASE-SX Ethernet" },
143 1.15 bouyer { PCI_VENDOR_ALTEON, PCI_PRODUCT_ALTEON_ACENIC_COPPER,
144 1.37 thorpej "Alteon AceNIC 1000BASE-T Ethernet" },
145 1.1 drochner { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3C985,
146 1.1 drochner "3Com 3c985-SX Gigabit Ethernet" },
147 1.1 drochner { PCI_VENDOR_NETGEAR, PCI_PRODUCT_NETGEAR_GA620,
148 1.37 thorpej "Netgear GA620 1000BASE-SX Ethernet" },
149 1.15 bouyer { PCI_VENDOR_NETGEAR, PCI_PRODUCT_NETGEAR_GA620T,
150 1.37 thorpej "Netgear GA620 1000BASE-T Ethernet" },
151 1.1 drochner { PCI_VENDOR_SGI, PCI_PRODUCT_SGI_TIGON,
152 1.1 drochner "Silicon Graphics Gigabit Ethernet" },
153 1.1 drochner { 0, 0, NULL }
154 1.1 drochner };
155 1.1 drochner
156 1.64 perry static const struct ti_type *ti_type_match(struct pci_attach_args *);
157 1.84 cegger static int ti_probe(device_t, cfdata_t, void *);
158 1.84 cegger static void ti_attach(device_t, device_t, void *);
159 1.86 tsutsui static bool ti_shutdown(device_t, int);
160 1.64 perry static void ti_txeof_tigon1(struct ti_softc *);
161 1.64 perry static void ti_txeof_tigon2(struct ti_softc *);
162 1.64 perry static void ti_rxeof(struct ti_softc *);
163 1.64 perry
164 1.64 perry static void ti_stats_update(struct ti_softc *);
165 1.108 msaitoh static int ti_encap_tigon1(struct ti_softc *, struct mbuf *, uint32_t *);
166 1.108 msaitoh static int ti_encap_tigon2(struct ti_softc *, struct mbuf *, uint32_t *);
167 1.64 perry
168 1.64 perry static int ti_intr(void *);
169 1.64 perry static void ti_start(struct ifnet *);
170 1.74 christos static int ti_ioctl(struct ifnet *, u_long, void *);
171 1.64 perry static void ti_init(void *);
172 1.64 perry static void ti_init2(struct ti_softc *);
173 1.64 perry static void ti_stop(struct ti_softc *);
174 1.64 perry static void ti_watchdog(struct ifnet *);
175 1.64 perry static int ti_ifmedia_upd(struct ifnet *);
176 1.64 perry static void ti_ifmedia_sts(struct ifnet *, struct ifmediareq *);
177 1.64 perry
178 1.108 msaitoh static uint32_t ti_eeprom_putbyte(struct ti_softc *, int);
179 1.108 msaitoh static uint8_t ti_eeprom_getbyte(struct ti_softc *, int, uint8_t *);
180 1.74 christos static int ti_read_eeprom(struct ti_softc *, void *, int, int);
181 1.64 perry
182 1.64 perry static void ti_add_mcast(struct ti_softc *, struct ether_addr *);
183 1.64 perry static void ti_del_mcast(struct ti_softc *, struct ether_addr *);
184 1.64 perry static void ti_setmulti(struct ti_softc *);
185 1.64 perry
186 1.108 msaitoh static void ti_mem(struct ti_softc *, uint32_t, uint32_t, const void *);
187 1.64 perry static void ti_loadfw(struct ti_softc *);
188 1.64 perry static void ti_cmd(struct ti_softc *, struct ti_cmd_desc *);
189 1.74 christos static void ti_cmd_ext(struct ti_softc *, struct ti_cmd_desc *, void *, int);
190 1.64 perry static void ti_handle_events(struct ti_softc *);
191 1.64 perry static int ti_alloc_jumbo_mem(struct ti_softc *);
192 1.64 perry static void *ti_jalloc(struct ti_softc *);
193 1.74 christos static void ti_jfree(struct mbuf *, void *, size_t, void *);
194 1.64 perry static int ti_newbuf_std(struct ti_softc *, int, struct mbuf *, bus_dmamap_t);
195 1.64 perry static int ti_newbuf_mini(struct ti_softc *, int, struct mbuf *, bus_dmamap_t);
196 1.64 perry static int ti_newbuf_jumbo(struct ti_softc *, int, struct mbuf *);
197 1.64 perry static int ti_init_rx_ring_std(struct ti_softc *);
198 1.64 perry static void ti_free_rx_ring_std(struct ti_softc *);
199 1.64 perry static int ti_init_rx_ring_jumbo(struct ti_softc *);
200 1.64 perry static void ti_free_rx_ring_jumbo(struct ti_softc *);
201 1.64 perry static int ti_init_rx_ring_mini(struct ti_softc *);
202 1.64 perry static void ti_free_rx_ring_mini(struct ti_softc *);
203 1.64 perry static void ti_free_tx_ring(struct ti_softc *);
204 1.64 perry static int ti_init_tx_ring(struct ti_softc *);
205 1.64 perry
206 1.64 perry static int ti_64bitslot_war(struct ti_softc *);
207 1.64 perry static int ti_chipinit(struct ti_softc *);
208 1.64 perry static int ti_gibinit(struct ti_softc *);
209 1.1 drochner
210 1.74 christos static int ti_ether_ioctl(struct ifnet *, u_long, void *);
211 1.1 drochner
212 1.91 chs CFATTACH_DECL_NEW(ti, sizeof(struct ti_softc),
213 1.52 thorpej ti_probe, ti_attach, NULL, NULL);
214 1.1 drochner
215 1.1 drochner /*
216 1.1 drochner * Send an instruction or address to the EEPROM, check for ACK.
217 1.1 drochner */
218 1.108 msaitoh static uint32_t
219 1.77 tnn ti_eeprom_putbyte(struct ti_softc *sc, int byte)
220 1.1 drochner {
221 1.64 perry int i, ack = 0;
222 1.1 drochner
223 1.1 drochner /*
224 1.1 drochner * Make sure we're in TX mode.
225 1.1 drochner */
226 1.1 drochner TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_TXEN);
227 1.1 drochner
228 1.1 drochner /*
229 1.1 drochner * Feed in each bit and stobe the clock.
230 1.1 drochner */
231 1.1 drochner for (i = 0x80; i; i >>= 1) {
232 1.1 drochner if (byte & i) {
233 1.1 drochner TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_DOUT);
234 1.1 drochner } else {
235 1.1 drochner TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_DOUT);
236 1.1 drochner }
237 1.1 drochner DELAY(1);
238 1.1 drochner TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
239 1.1 drochner DELAY(1);
240 1.1 drochner TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
241 1.1 drochner }
242 1.1 drochner
243 1.1 drochner /*
244 1.1 drochner * Turn off TX mode.
245 1.1 drochner */
246 1.1 drochner TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_TXEN);
247 1.1 drochner
248 1.1 drochner /*
249 1.1 drochner * Check for ack.
250 1.1 drochner */
251 1.1 drochner TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
252 1.1 drochner ack = CSR_READ_4(sc, TI_MISC_LOCAL_CTL) & TI_MLC_EE_DIN;
253 1.1 drochner TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
254 1.1 drochner
255 1.77 tnn return (ack);
256 1.1 drochner }
257 1.1 drochner
258 1.1 drochner /*
259 1.1 drochner * Read a byte of data stored in the EEPROM at address 'addr.'
260 1.1 drochner * We have to send two address bytes since the EEPROM can hold
261 1.1 drochner * more than 256 bytes of data.
262 1.1 drochner */
263 1.108 msaitoh static uint8_t
264 1.108 msaitoh ti_eeprom_getbyte(struct ti_softc *sc, int addr, uint8_t *dest)
265 1.1 drochner {
266 1.8 augustss int i;
267 1.108 msaitoh uint8_t byte = 0;
268 1.1 drochner
269 1.77 tnn EEPROM_START();
270 1.1 drochner
271 1.1 drochner /*
272 1.1 drochner * Send write control code to EEPROM.
273 1.1 drochner */
274 1.1 drochner if (ti_eeprom_putbyte(sc, EEPROM_CTL_WRITE)) {
275 1.1 drochner printf("%s: failed to send write command, status: %x\n",
276 1.91 chs device_xname(sc->sc_dev), CSR_READ_4(sc, TI_MISC_LOCAL_CTL));
277 1.77 tnn return (1);
278 1.1 drochner }
279 1.1 drochner
280 1.1 drochner /*
281 1.1 drochner * Send first byte of address of byte we want to read.
282 1.1 drochner */
283 1.1 drochner if (ti_eeprom_putbyte(sc, (addr >> 8) & 0xFF)) {
284 1.1 drochner printf("%s: failed to send address, status: %x\n",
285 1.91 chs device_xname(sc->sc_dev), CSR_READ_4(sc, TI_MISC_LOCAL_CTL));
286 1.77 tnn return (1);
287 1.1 drochner }
288 1.1 drochner /*
289 1.1 drochner * Send second byte address of byte we want to read.
290 1.1 drochner */
291 1.1 drochner if (ti_eeprom_putbyte(sc, addr & 0xFF)) {
292 1.1 drochner printf("%s: failed to send address, status: %x\n",
293 1.91 chs device_xname(sc->sc_dev), CSR_READ_4(sc, TI_MISC_LOCAL_CTL));
294 1.77 tnn return (1);
295 1.1 drochner }
296 1.1 drochner
297 1.77 tnn EEPROM_STOP();
298 1.77 tnn EEPROM_START();
299 1.1 drochner /*
300 1.1 drochner * Send read control code to EEPROM.
301 1.1 drochner */
302 1.1 drochner if (ti_eeprom_putbyte(sc, EEPROM_CTL_READ)) {
303 1.1 drochner printf("%s: failed to send read command, status: %x\n",
304 1.91 chs device_xname(sc->sc_dev), CSR_READ_4(sc, TI_MISC_LOCAL_CTL));
305 1.77 tnn return (1);
306 1.1 drochner }
307 1.1 drochner
308 1.1 drochner /*
309 1.1 drochner * Start reading bits from EEPROM.
310 1.1 drochner */
311 1.1 drochner TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_TXEN);
312 1.1 drochner for (i = 0x80; i; i >>= 1) {
313 1.1 drochner TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
314 1.1 drochner DELAY(1);
315 1.1 drochner if (CSR_READ_4(sc, TI_MISC_LOCAL_CTL) & TI_MLC_EE_DIN)
316 1.1 drochner byte |= i;
317 1.1 drochner TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
318 1.1 drochner DELAY(1);
319 1.1 drochner }
320 1.1 drochner
321 1.77 tnn EEPROM_STOP();
322 1.1 drochner
323 1.1 drochner /*
324 1.1 drochner * No ACK generated for read, so just return byte.
325 1.1 drochner */
326 1.1 drochner
327 1.1 drochner *dest = byte;
328 1.1 drochner
329 1.77 tnn return (0);
330 1.1 drochner }
331 1.1 drochner
332 1.1 drochner /*
333 1.1 drochner * Read a sequence of bytes from the EEPROM.
334 1.1 drochner */
335 1.77 tnn static int
336 1.77 tnn ti_read_eeprom(struct ti_softc *sc, void *destv, int off, int cnt)
337 1.1 drochner {
338 1.74 christos char *dest = destv;
339 1.74 christos int err = 0, i;
340 1.108 msaitoh uint8_t byte = 0;
341 1.1 drochner
342 1.1 drochner for (i = 0; i < cnt; i++) {
343 1.1 drochner err = ti_eeprom_getbyte(sc, off + i, &byte);
344 1.1 drochner if (err)
345 1.1 drochner break;
346 1.1 drochner *(dest + i) = byte;
347 1.1 drochner }
348 1.1 drochner
349 1.77 tnn return (err ? 1 : 0);
350 1.1 drochner }
351 1.1 drochner
352 1.1 drochner /*
353 1.1 drochner * NIC memory access function. Can be used to either clear a section
354 1.68 christos * of NIC local memory or (if tbuf is non-NULL) copy data into it.
355 1.1 drochner */
356 1.77 tnn static void
357 1.108 msaitoh ti_mem(struct ti_softc *sc, uint32_t addr, uint32_t len, const void *xbuf)
358 1.1 drochner {
359 1.1 drochner int segptr, segsize, cnt;
360 1.68 christos const void *ptr;
361 1.1 drochner
362 1.1 drochner segptr = addr;
363 1.1 drochner cnt = len;
364 1.68 christos ptr = xbuf;
365 1.1 drochner
366 1.77 tnn while (cnt) {
367 1.1 drochner if (cnt < TI_WINLEN)
368 1.1 drochner segsize = cnt;
369 1.1 drochner else
370 1.1 drochner segsize = TI_WINLEN - (segptr % TI_WINLEN);
371 1.1 drochner CSR_WRITE_4(sc, TI_WINBASE, (segptr & ~(TI_WINLEN - 1)));
372 1.68 christos if (xbuf == NULL) {
373 1.6 bouyer bus_space_set_region_4(sc->ti_btag, sc->ti_bhandle,
374 1.6 bouyer TI_WINDOW + (segptr & (TI_WINLEN - 1)), 0,
375 1.6 bouyer segsize / 4);
376 1.6 bouyer } else {
377 1.60 bouyer #ifdef __BUS_SPACE_HAS_STREAM_METHODS
378 1.60 bouyer bus_space_write_region_stream_4(sc->ti_btag,
379 1.60 bouyer sc->ti_bhandle,
380 1.60 bouyer TI_WINDOW + (segptr & (TI_WINLEN - 1)),
381 1.108 msaitoh (const uint32_t *)ptr, segsize / 4);
382 1.60 bouyer #else
383 1.6 bouyer bus_space_write_region_4(sc->ti_btag, sc->ti_bhandle,
384 1.6 bouyer TI_WINDOW + (segptr & (TI_WINLEN - 1)),
385 1.108 msaitoh (const uint32_t *)ptr, segsize / 4);
386 1.60 bouyer #endif
387 1.68 christos ptr = (const char *)ptr + segsize;
388 1.1 drochner }
389 1.1 drochner segptr += segsize;
390 1.1 drochner cnt -= segsize;
391 1.1 drochner }
392 1.1 drochner
393 1.1 drochner return;
394 1.1 drochner }
395 1.1 drochner
396 1.1 drochner /*
397 1.1 drochner * Load firmware image into the NIC. Check that the firmware revision
398 1.1 drochner * is acceptable and see if we want the firmware for the Tigon 1 or
399 1.1 drochner * Tigon 2.
400 1.1 drochner */
401 1.77 tnn static void
402 1.77 tnn ti_loadfw(struct ti_softc *sc)
403 1.1 drochner {
404 1.77 tnn switch (sc->ti_hwrev) {
405 1.1 drochner case TI_HWREV_TIGON:
406 1.1 drochner if (tigonFwReleaseMajor != TI_FIRMWARE_MAJOR ||
407 1.1 drochner tigonFwReleaseMinor != TI_FIRMWARE_MINOR ||
408 1.1 drochner tigonFwReleaseFix != TI_FIRMWARE_FIX) {
409 1.1 drochner printf("%s: firmware revision mismatch; want "
410 1.91 chs "%d.%d.%d, got %d.%d.%d\n", device_xname(sc->sc_dev),
411 1.1 drochner TI_FIRMWARE_MAJOR, TI_FIRMWARE_MINOR,
412 1.1 drochner TI_FIRMWARE_FIX, tigonFwReleaseMajor,
413 1.1 drochner tigonFwReleaseMinor, tigonFwReleaseFix);
414 1.1 drochner return;
415 1.1 drochner }
416 1.68 christos ti_mem(sc, tigonFwTextAddr, tigonFwTextLen, tigonFwText);
417 1.68 christos ti_mem(sc, tigonFwDataAddr, tigonFwDataLen, tigonFwData);
418 1.68 christos ti_mem(sc, tigonFwRodataAddr, tigonFwRodataLen, tigonFwRodata);
419 1.1 drochner ti_mem(sc, tigonFwBssAddr, tigonFwBssLen, NULL);
420 1.1 drochner ti_mem(sc, tigonFwSbssAddr, tigonFwSbssLen, NULL);
421 1.1 drochner CSR_WRITE_4(sc, TI_CPU_PROGRAM_COUNTER, tigonFwStartAddr);
422 1.1 drochner break;
423 1.1 drochner case TI_HWREV_TIGON_II:
424 1.1 drochner if (tigon2FwReleaseMajor != TI_FIRMWARE_MAJOR ||
425 1.1 drochner tigon2FwReleaseMinor != TI_FIRMWARE_MINOR ||
426 1.1 drochner tigon2FwReleaseFix != TI_FIRMWARE_FIX) {
427 1.1 drochner printf("%s: firmware revision mismatch; want "
428 1.91 chs "%d.%d.%d, got %d.%d.%d\n", device_xname(sc->sc_dev),
429 1.1 drochner TI_FIRMWARE_MAJOR, TI_FIRMWARE_MINOR,
430 1.1 drochner TI_FIRMWARE_FIX, tigon2FwReleaseMajor,
431 1.1 drochner tigon2FwReleaseMinor, tigon2FwReleaseFix);
432 1.1 drochner return;
433 1.1 drochner }
434 1.68 christos ti_mem(sc, tigon2FwTextAddr, tigon2FwTextLen, tigon2FwText);
435 1.68 christos ti_mem(sc, tigon2FwDataAddr, tigon2FwDataLen, tigon2FwData);
436 1.1 drochner ti_mem(sc, tigon2FwRodataAddr, tigon2FwRodataLen,
437 1.68 christos tigon2FwRodata);
438 1.1 drochner ti_mem(sc, tigon2FwBssAddr, tigon2FwBssLen, NULL);
439 1.1 drochner ti_mem(sc, tigon2FwSbssAddr, tigon2FwSbssLen, NULL);
440 1.1 drochner CSR_WRITE_4(sc, TI_CPU_PROGRAM_COUNTER, tigon2FwStartAddr);
441 1.1 drochner break;
442 1.1 drochner default:
443 1.1 drochner printf("%s: can't load firmware: unknown hardware rev\n",
444 1.91 chs device_xname(sc->sc_dev));
445 1.1 drochner break;
446 1.1 drochner }
447 1.1 drochner
448 1.1 drochner return;
449 1.1 drochner }
450 1.1 drochner
451 1.1 drochner /*
452 1.1 drochner * Send the NIC a command via the command ring.
453 1.1 drochner */
454 1.77 tnn static void
455 1.77 tnn ti_cmd(struct ti_softc *sc, struct ti_cmd_desc *cmd)
456 1.1 drochner {
457 1.108 msaitoh uint32_t index;
458 1.1 drochner
459 1.1 drochner index = sc->ti_cmd_saved_prodidx;
460 1.108 msaitoh CSR_WRITE_4(sc, TI_GCR_CMDRING + (index * 4), *(uint32_t *)(cmd));
461 1.1 drochner TI_INC(index, TI_CMD_RING_CNT);
462 1.1 drochner CSR_WRITE_4(sc, TI_MB_CMDPROD_IDX, index);
463 1.1 drochner sc->ti_cmd_saved_prodidx = index;
464 1.1 drochner }
465 1.1 drochner
466 1.1 drochner /*
467 1.1 drochner * Send the NIC an extended command. The 'len' parameter specifies the
468 1.1 drochner * number of command slots to include after the initial command.
469 1.1 drochner */
470 1.77 tnn static void
471 1.77 tnn ti_cmd_ext(struct ti_softc *sc, struct ti_cmd_desc *cmd, void *argv, int len)
472 1.1 drochner {
473 1.108 msaitoh char *arg = argv;
474 1.108 msaitoh uint32_t index;
475 1.8 augustss int i;
476 1.1 drochner
477 1.1 drochner index = sc->ti_cmd_saved_prodidx;
478 1.108 msaitoh CSR_WRITE_4(sc, TI_GCR_CMDRING + (index * 4), *(uint32_t *)(cmd));
479 1.1 drochner TI_INC(index, TI_CMD_RING_CNT);
480 1.1 drochner for (i = 0; i < len; i++) {
481 1.1 drochner CSR_WRITE_4(sc, TI_GCR_CMDRING + (index * 4),
482 1.108 msaitoh *(uint32_t *)(&arg[i * 4]));
483 1.1 drochner TI_INC(index, TI_CMD_RING_CNT);
484 1.1 drochner }
485 1.1 drochner CSR_WRITE_4(sc, TI_MB_CMDPROD_IDX, index);
486 1.1 drochner sc->ti_cmd_saved_prodidx = index;
487 1.1 drochner }
488 1.1 drochner
489 1.1 drochner /*
490 1.1 drochner * Handle events that have triggered interrupts.
491 1.1 drochner */
492 1.77 tnn static void
493 1.77 tnn ti_handle_events(struct ti_softc *sc)
494 1.1 drochner {
495 1.1 drochner struct ti_event_desc *e;
496 1.1 drochner
497 1.1 drochner while (sc->ti_ev_saved_considx != sc->ti_ev_prodidx.ti_idx) {
498 1.1 drochner e = &sc->ti_rdata->ti_event_ring[sc->ti_ev_saved_considx];
499 1.77 tnn switch (TI_EVENT_EVENT(e)) {
500 1.1 drochner case TI_EV_LINKSTAT_CHANGED:
501 1.77 tnn sc->ti_linkstat = TI_EVENT_CODE(e);
502 1.77 tnn if (sc->ti_linkstat == TI_EV_CODE_LINK_UP)
503 1.1 drochner printf("%s: 10/100 link up\n",
504 1.91 chs device_xname(sc->sc_dev));
505 1.77 tnn else if (sc->ti_linkstat == TI_EV_CODE_GIG_LINK_UP)
506 1.1 drochner printf("%s: gigabit link up\n",
507 1.91 chs device_xname(sc->sc_dev));
508 1.77 tnn else if (sc->ti_linkstat == TI_EV_CODE_LINK_DOWN)
509 1.1 drochner printf("%s: link down\n",
510 1.91 chs device_xname(sc->sc_dev));
511 1.1 drochner break;
512 1.1 drochner case TI_EV_ERROR:
513 1.77 tnn if (TI_EVENT_CODE(e) == TI_EV_CODE_ERR_INVAL_CMD)
514 1.1 drochner printf("%s: invalid command\n",
515 1.91 chs device_xname(sc->sc_dev));
516 1.77 tnn else if (TI_EVENT_CODE(e) == TI_EV_CODE_ERR_UNIMP_CMD)
517 1.1 drochner printf("%s: unknown command\n",
518 1.91 chs device_xname(sc->sc_dev));
519 1.77 tnn else if (TI_EVENT_CODE(e) == TI_EV_CODE_ERR_BADCFG)
520 1.1 drochner printf("%s: bad config data\n",
521 1.91 chs device_xname(sc->sc_dev));
522 1.1 drochner break;
523 1.1 drochner case TI_EV_FIRMWARE_UP:
524 1.1 drochner ti_init2(sc);
525 1.1 drochner break;
526 1.1 drochner case TI_EV_STATS_UPDATED:
527 1.1 drochner ti_stats_update(sc);
528 1.1 drochner break;
529 1.1 drochner case TI_EV_RESET_JUMBO_RING:
530 1.1 drochner case TI_EV_MCAST_UPDATED:
531 1.1 drochner /* Who cares. */
532 1.1 drochner break;
533 1.1 drochner default:
534 1.1 drochner printf("%s: unknown event: %d\n",
535 1.91 chs device_xname(sc->sc_dev), TI_EVENT_EVENT(e));
536 1.1 drochner break;
537 1.1 drochner }
538 1.1 drochner /* Advance the consumer index. */
539 1.1 drochner TI_INC(sc->ti_ev_saved_considx, TI_EVENT_RING_CNT);
540 1.1 drochner CSR_WRITE_4(sc, TI_GCR_EVENTCONS_IDX, sc->ti_ev_saved_considx);
541 1.1 drochner }
542 1.1 drochner
543 1.1 drochner return;
544 1.1 drochner }
545 1.1 drochner
546 1.1 drochner /*
547 1.1 drochner * Memory management for the jumbo receive ring is a pain in the
548 1.1 drochner * butt. We need to allocate at least 9018 bytes of space per frame,
549 1.1 drochner * _and_ it has to be contiguous (unless you use the extended
550 1.1 drochner * jumbo descriptor format). Using malloc() all the time won't
551 1.1 drochner * work: malloc() allocates memory in powers of two, which means we
552 1.1 drochner * would end up wasting a considerable amount of space by allocating
553 1.1 drochner * 9K chunks. We don't have a jumbo mbuf cluster pool. Thus, we have
554 1.1 drochner * to do our own memory management.
555 1.1 drochner *
556 1.1 drochner * The driver needs to allocate a contiguous chunk of memory at boot
557 1.1 drochner * time. We then chop this up ourselves into 9K pieces and use them
558 1.1 drochner * as external mbuf storage.
559 1.1 drochner *
560 1.1 drochner * One issue here is how much memory to allocate. The jumbo ring has
561 1.1 drochner * 256 slots in it, but at 9K per slot than can consume over 2MB of
562 1.1 drochner * RAM. This is a bit much, especially considering we also need
563 1.1 drochner * RAM for the standard ring and mini ring (on the Tigon 2). To
564 1.1 drochner * save space, we only actually allocate enough memory for 64 slots
565 1.1 drochner * by default, which works out to between 500 and 600K. This can
566 1.1 drochner * be tuned by changing a #define in if_tireg.h.
567 1.1 drochner */
568 1.1 drochner
569 1.77 tnn static int
570 1.77 tnn ti_alloc_jumbo_mem(struct ti_softc *sc)
571 1.1 drochner {
572 1.74 christos char *ptr;
573 1.74 christos int i;
574 1.108 msaitoh struct ti_jpool_entry *entry;
575 1.1 drochner bus_dma_segment_t dmaseg;
576 1.1 drochner int error, dmanseg;
577 1.1 drochner
578 1.1 drochner /* Grab a big chunk o' storage. */
579 1.1 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat,
580 1.13 thorpej TI_JMEM, PAGE_SIZE, 0, &dmaseg, 1, &dmanseg,
581 1.1 drochner BUS_DMA_NOWAIT)) != 0) {
582 1.99 msaitoh aprint_error_dev(sc->sc_dev,
583 1.99 msaitoh "can't allocate jumbo buffer, error = %d\n", error);
584 1.1 drochner return (error);
585 1.1 drochner }
586 1.1 drochner
587 1.1 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &dmaseg, dmanseg,
588 1.74 christos TI_JMEM, (void **)&sc->ti_cdata.ti_jumbo_buf,
589 1.108 msaitoh BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
590 1.99 msaitoh aprint_error_dev(sc->sc_dev,
591 1.99 msaitoh "can't map jumbo buffer, error = %d\n", error);
592 1.1 drochner return (error);
593 1.1 drochner }
594 1.1 drochner
595 1.1 drochner if ((error = bus_dmamap_create(sc->sc_dmat,
596 1.1 drochner TI_JMEM, 1,
597 1.1 drochner TI_JMEM, 0, BUS_DMA_NOWAIT,
598 1.1 drochner &sc->jumbo_dmamap)) != 0) {
599 1.99 msaitoh aprint_error_dev(sc->sc_dev,
600 1.99 msaitoh "can't create jumbo buffer DMA map, error = %d\n", error);
601 1.1 drochner return (error);
602 1.1 drochner }
603 1.1 drochner
604 1.1 drochner if ((error = bus_dmamap_load(sc->sc_dmat, sc->jumbo_dmamap,
605 1.1 drochner sc->ti_cdata.ti_jumbo_buf, TI_JMEM, NULL,
606 1.1 drochner BUS_DMA_NOWAIT)) != 0) {
607 1.99 msaitoh aprint_error_dev(sc->sc_dev,
608 1.99 msaitoh "can't load jumbo buffer DMA map, error = %d\n", error);
609 1.1 drochner return (error);
610 1.1 drochner }
611 1.1 drochner sc->jumbo_dmaaddr = sc->jumbo_dmamap->dm_segs[0].ds_addr;
612 1.1 drochner
613 1.1 drochner SIMPLEQ_INIT(&sc->ti_jfree_listhead);
614 1.1 drochner SIMPLEQ_INIT(&sc->ti_jinuse_listhead);
615 1.1 drochner
616 1.1 drochner /*
617 1.1 drochner * Now divide it up into 9K pieces and save the addresses
618 1.15 bouyer * in an array.
619 1.1 drochner */
620 1.1 drochner ptr = sc->ti_cdata.ti_jumbo_buf;
621 1.1 drochner for (i = 0; i < TI_JSLOTS; i++) {
622 1.15 bouyer sc->ti_cdata.ti_jslots[i] = ptr;
623 1.15 bouyer ptr += TI_JLEN;
624 1.66 perry entry = malloc(sizeof(struct ti_jpool_entry),
625 1.113 chs M_DEVBUF, M_WAITOK);
626 1.1 drochner entry->slot = i;
627 1.1 drochner SIMPLEQ_INSERT_HEAD(&sc->ti_jfree_listhead, entry,
628 1.1 drochner jpool_entries);
629 1.1 drochner }
630 1.1 drochner
631 1.77 tnn return (0);
632 1.1 drochner }
633 1.1 drochner
634 1.1 drochner /*
635 1.1 drochner * Allocate a jumbo buffer.
636 1.1 drochner */
637 1.77 tnn static void *
638 1.77 tnn ti_jalloc(struct ti_softc *sc)
639 1.1 drochner {
640 1.108 msaitoh struct ti_jpool_entry *entry;
641 1.66 perry
642 1.1 drochner entry = SIMPLEQ_FIRST(&sc->ti_jfree_listhead);
643 1.66 perry
644 1.1 drochner if (entry == NULL) {
645 1.91 chs printf("%s: no free jumbo buffers\n", device_xname(sc->sc_dev));
646 1.77 tnn return (NULL);
647 1.1 drochner }
648 1.1 drochner
649 1.48 lukem SIMPLEQ_REMOVE_HEAD(&sc->ti_jfree_listhead, jpool_entries);
650 1.1 drochner SIMPLEQ_INSERT_HEAD(&sc->ti_jinuse_listhead, entry, jpool_entries);
651 1.77 tnn
652 1.77 tnn return (sc->ti_cdata.ti_jslots[entry->slot]);
653 1.1 drochner }
654 1.1 drochner
655 1.1 drochner /*
656 1.1 drochner * Release a jumbo buffer.
657 1.1 drochner */
658 1.77 tnn static void
659 1.77 tnn ti_jfree(struct mbuf *m, void *tbuf, size_t size, void *arg)
660 1.1 drochner {
661 1.1 drochner struct ti_softc *sc;
662 1.108 msaitoh int i, s;
663 1.108 msaitoh struct ti_jpool_entry *entry;
664 1.1 drochner
665 1.1 drochner /* Extract the softc struct pointer. */
666 1.15 bouyer sc = (struct ti_softc *)arg;
667 1.1 drochner
668 1.1 drochner if (sc == NULL)
669 1.15 bouyer panic("ti_jfree: didn't get softc pointer!");
670 1.1 drochner
671 1.1 drochner /* calculate the slot this buffer belongs to */
672 1.1 drochner
673 1.74 christos i = ((char *)tbuf
674 1.74 christos - (char *)sc->ti_cdata.ti_jumbo_buf) / TI_JLEN;
675 1.1 drochner
676 1.1 drochner if ((i < 0) || (i >= TI_JSLOTS))
677 1.1 drochner panic("ti_jfree: asked to free buffer that we don't manage!");
678 1.47 thorpej
679 1.47 thorpej s = splvm();
680 1.15 bouyer entry = SIMPLEQ_FIRST(&sc->ti_jinuse_listhead);
681 1.15 bouyer if (entry == NULL)
682 1.15 bouyer panic("ti_jfree: buffer not in use!");
683 1.15 bouyer entry->slot = i;
684 1.48 lukem SIMPLEQ_REMOVE_HEAD(&sc->ti_jinuse_listhead, jpool_entries);
685 1.48 lukem SIMPLEQ_INSERT_HEAD(&sc->ti_jfree_listhead, entry, jpool_entries);
686 1.1 drochner
687 1.47 thorpej if (__predict_true(m != NULL))
688 1.79 ad pool_cache_put(mb_cache, m);
689 1.47 thorpej splx(s);
690 1.1 drochner }
691 1.1 drochner
692 1.1 drochner
693 1.1 drochner /*
694 1.103 dholland * Initialize a standard receive ring descriptor.
695 1.1 drochner */
696 1.77 tnn static int
697 1.77 tnn ti_newbuf_std(struct ti_softc *sc, int i, struct mbuf *m, bus_dmamap_t dmamap)
698 1.1 drochner {
699 1.1 drochner struct mbuf *m_new = NULL;
700 1.1 drochner struct ti_rx_desc *r;
701 1.1 drochner int error;
702 1.1 drochner
703 1.1 drochner if (dmamap == NULL) {
704 1.1 drochner /* if (m) panic() */
705 1.1 drochner
706 1.1 drochner if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
707 1.1 drochner MCLBYTES, 0, BUS_DMA_NOWAIT,
708 1.1 drochner &dmamap)) != 0) {
709 1.99 msaitoh aprint_error_dev(sc->sc_dev,
710 1.99 msaitoh "can't create recv map, error = %d\n", error);
711 1.77 tnn return (ENOMEM);
712 1.1 drochner }
713 1.1 drochner }
714 1.1 drochner sc->std_dmamap[i] = dmamap;
715 1.1 drochner
716 1.1 drochner if (m == NULL) {
717 1.1 drochner MGETHDR(m_new, M_DONTWAIT, MT_DATA);
718 1.1 drochner if (m_new == NULL) {
719 1.99 msaitoh aprint_error_dev(sc->sc_dev,
720 1.99 msaitoh "mbuf allocation failed -- packet dropped!\n");
721 1.77 tnn return (ENOBUFS);
722 1.1 drochner }
723 1.1 drochner
724 1.1 drochner MCLGET(m_new, M_DONTWAIT);
725 1.1 drochner if (!(m_new->m_flags & M_EXT)) {
726 1.99 msaitoh aprint_error_dev(sc->sc_dev,
727 1.99 msaitoh "cluster allocation failed -- packet dropped!\n");
728 1.1 drochner m_freem(m_new);
729 1.77 tnn return (ENOBUFS);
730 1.1 drochner }
731 1.1 drochner m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
732 1.1 drochner m_adj(m_new, ETHER_ALIGN);
733 1.1 drochner
734 1.1 drochner if ((error = bus_dmamap_load(sc->sc_dmat, dmamap,
735 1.74 christos mtod(m_new, void *), m_new->m_len, NULL,
736 1.108 msaitoh BUS_DMA_READ | BUS_DMA_NOWAIT)) != 0) {
737 1.99 msaitoh aprint_error_dev(sc->sc_dev,
738 1.99 msaitoh "can't load recv map, error = %d\n", error);
739 1.94 christos m_freem(m_new);
740 1.1 drochner return (ENOMEM);
741 1.1 drochner }
742 1.1 drochner } else {
743 1.1 drochner m_new = m;
744 1.1 drochner m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
745 1.1 drochner m_new->m_data = m_new->m_ext.ext_buf;
746 1.1 drochner m_adj(m_new, ETHER_ALIGN);
747 1.1 drochner
748 1.1 drochner /* reuse the dmamap */
749 1.1 drochner }
750 1.1 drochner
751 1.1 drochner sc->ti_cdata.ti_rx_std_chain[i] = m_new;
752 1.1 drochner r = &sc->ti_rdata->ti_rx_std_ring[i];
753 1.115 thorpej TI_HOSTADDR(r->ti_addr, dmamap->dm_segs[0].ds_addr);
754 1.1 drochner r->ti_type = TI_BDTYPE_RECV_BD;
755 1.1 drochner r->ti_flags = 0;
756 1.67 yamt if (sc->ethercom.ec_if.if_capenable & IFCAP_CSUM_IPv4_Rx)
757 1.21 thorpej r->ti_flags |= TI_BDFLAG_IP_CKSUM;
758 1.21 thorpej if (sc->ethercom.ec_if.if_capenable &
759 1.67 yamt (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
760 1.21 thorpej r->ti_flags |= TI_BDFLAG_TCP_UDP_CKSUM;
761 1.1 drochner r->ti_len = m_new->m_len; /* == ds_len */
762 1.1 drochner r->ti_idx = i;
763 1.1 drochner
764 1.77 tnn return (0);
765 1.1 drochner }
766 1.1 drochner
767 1.1 drochner /*
768 1.1 drochner * Intialize a mini receive ring descriptor. This only applies to
769 1.1 drochner * the Tigon 2.
770 1.1 drochner */
771 1.77 tnn static int
772 1.77 tnn ti_newbuf_mini(struct ti_softc *sc, int i, struct mbuf *m, bus_dmamap_t dmamap)
773 1.1 drochner {
774 1.1 drochner struct mbuf *m_new = NULL;
775 1.1 drochner struct ti_rx_desc *r;
776 1.1 drochner int error;
777 1.1 drochner
778 1.1 drochner if (dmamap == NULL) {
779 1.1 drochner /* if (m) panic() */
780 1.1 drochner
781 1.1 drochner if ((error = bus_dmamap_create(sc->sc_dmat, MHLEN, 1,
782 1.1 drochner MHLEN, 0, BUS_DMA_NOWAIT,
783 1.1 drochner &dmamap)) != 0) {
784 1.99 msaitoh aprint_error_dev(sc->sc_dev,
785 1.99 msaitoh "can't create recv map, error = %d\n", error);
786 1.77 tnn return (ENOMEM);
787 1.1 drochner }
788 1.1 drochner }
789 1.1 drochner sc->mini_dmamap[i] = dmamap;
790 1.1 drochner
791 1.1 drochner if (m == NULL) {
792 1.1 drochner MGETHDR(m_new, M_DONTWAIT, MT_DATA);
793 1.1 drochner if (m_new == NULL) {
794 1.99 msaitoh aprint_error_dev(sc->sc_dev,
795 1.99 msaitoh "mbuf allocation failed -- packet dropped!\n");
796 1.77 tnn return (ENOBUFS);
797 1.1 drochner }
798 1.1 drochner m_new->m_len = m_new->m_pkthdr.len = MHLEN;
799 1.1 drochner m_adj(m_new, ETHER_ALIGN);
800 1.1 drochner
801 1.1 drochner if ((error = bus_dmamap_load(sc->sc_dmat, dmamap,
802 1.74 christos mtod(m_new, void *), m_new->m_len, NULL,
803 1.108 msaitoh BUS_DMA_READ | BUS_DMA_NOWAIT)) != 0) {
804 1.99 msaitoh aprint_error_dev(sc->sc_dev,
805 1.99 msaitoh "can't load recv map, error = %d\n", error);
806 1.95 maxv m_freem(m_new);
807 1.1 drochner return (ENOMEM);
808 1.1 drochner }
809 1.1 drochner } else {
810 1.1 drochner m_new = m;
811 1.1 drochner m_new->m_data = m_new->m_pktdat;
812 1.1 drochner m_new->m_len = m_new->m_pkthdr.len = MHLEN;
813 1.1 drochner m_adj(m_new, ETHER_ALIGN);
814 1.1 drochner
815 1.1 drochner /* reuse the dmamap */
816 1.1 drochner }
817 1.1 drochner
818 1.1 drochner r = &sc->ti_rdata->ti_rx_mini_ring[i];
819 1.1 drochner sc->ti_cdata.ti_rx_mini_chain[i] = m_new;
820 1.115 thorpej TI_HOSTADDR(r->ti_addr, dmamap->dm_segs[0].ds_addr);
821 1.1 drochner r->ti_type = TI_BDTYPE_RECV_BD;
822 1.1 drochner r->ti_flags = TI_BDFLAG_MINI_RING;
823 1.67 yamt if (sc->ethercom.ec_if.if_capenable & IFCAP_CSUM_IPv4_Rx)
824 1.21 thorpej r->ti_flags |= TI_BDFLAG_IP_CKSUM;
825 1.21 thorpej if (sc->ethercom.ec_if.if_capenable &
826 1.67 yamt (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
827 1.21 thorpej r->ti_flags |= TI_BDFLAG_TCP_UDP_CKSUM;
828 1.1 drochner r->ti_len = m_new->m_len; /* == ds_len */
829 1.1 drochner r->ti_idx = i;
830 1.1 drochner
831 1.77 tnn return (0);
832 1.1 drochner }
833 1.1 drochner
834 1.1 drochner /*
835 1.1 drochner * Initialize a jumbo receive ring descriptor. This allocates
836 1.1 drochner * a jumbo buffer from the pool managed internally by the driver.
837 1.1 drochner */
838 1.77 tnn static int
839 1.77 tnn ti_newbuf_jumbo(struct ti_softc *sc, int i, struct mbuf *m)
840 1.1 drochner {
841 1.1 drochner struct mbuf *m_new = NULL;
842 1.1 drochner struct ti_rx_desc *r;
843 1.1 drochner
844 1.1 drochner if (m == NULL) {
845 1.108 msaitoh void * tbuf = NULL;
846 1.1 drochner
847 1.1 drochner /* Allocate the mbuf. */
848 1.1 drochner MGETHDR(m_new, M_DONTWAIT, MT_DATA);
849 1.1 drochner if (m_new == NULL) {
850 1.99 msaitoh aprint_error_dev(sc->sc_dev,
851 1.99 msaitoh "mbuf allocation failed -- packet dropped!\n");
852 1.77 tnn return (ENOBUFS);
853 1.1 drochner }
854 1.1 drochner
855 1.1 drochner /* Allocate the jumbo buffer */
856 1.68 christos tbuf = ti_jalloc(sc);
857 1.68 christos if (tbuf == NULL) {
858 1.1 drochner m_freem(m_new);
859 1.99 msaitoh aprint_error_dev(sc->sc_dev,
860 1.99 msaitoh "jumbo allocation failed -- packet dropped!\n");
861 1.77 tnn return (ENOBUFS);
862 1.1 drochner }
863 1.1 drochner
864 1.1 drochner /* Attach the buffer to the mbuf. */
865 1.68 christos MEXTADD(m_new, tbuf, ETHER_MAX_LEN_JUMBO,
866 1.46 thorpej M_DEVBUF, ti_jfree, sc);
867 1.62 yamt m_new->m_flags |= M_EXT_RW;
868 1.46 thorpej m_new->m_len = m_new->m_pkthdr.len = ETHER_MAX_LEN_JUMBO;
869 1.1 drochner } else {
870 1.1 drochner m_new = m;
871 1.1 drochner m_new->m_data = m_new->m_ext.ext_buf;
872 1.22 thorpej m_new->m_ext.ext_size = ETHER_MAX_LEN_JUMBO;
873 1.1 drochner }
874 1.1 drochner
875 1.1 drochner m_adj(m_new, ETHER_ALIGN);
876 1.1 drochner /* Set up the descriptor. */
877 1.1 drochner r = &sc->ti_rdata->ti_rx_jumbo_ring[i];
878 1.1 drochner sc->ti_cdata.ti_rx_jumbo_chain[i] = m_new;
879 1.115 thorpej TI_HOSTADDR(r->ti_addr, sc->jumbo_dmaaddr +
880 1.115 thorpej (mtod(m_new, char *) - (char *)sc->ti_cdata.ti_jumbo_buf));
881 1.1 drochner r->ti_type = TI_BDTYPE_RECV_JUMBO_BD;
882 1.1 drochner r->ti_flags = TI_BDFLAG_JUMBO_RING;
883 1.67 yamt if (sc->ethercom.ec_if.if_capenable & IFCAP_CSUM_IPv4_Rx)
884 1.21 thorpej r->ti_flags |= TI_BDFLAG_IP_CKSUM;
885 1.21 thorpej if (sc->ethercom.ec_if.if_capenable &
886 1.67 yamt (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
887 1.21 thorpej r->ti_flags |= TI_BDFLAG_TCP_UDP_CKSUM;
888 1.1 drochner r->ti_len = m_new->m_len;
889 1.1 drochner r->ti_idx = i;
890 1.1 drochner
891 1.77 tnn return (0);
892 1.1 drochner }
893 1.1 drochner
894 1.1 drochner /*
895 1.1 drochner * The standard receive ring has 512 entries in it. At 2K per mbuf cluster,
896 1.1 drochner * that's 1MB or memory, which is a lot. For now, we fill only the first
897 1.1 drochner * 256 ring entries and hope that our CPU is fast enough to keep up with
898 1.1 drochner * the NIC.
899 1.1 drochner */
900 1.77 tnn static int
901 1.77 tnn ti_init_rx_ring_std(struct ti_softc *sc)
902 1.1 drochner {
903 1.8 augustss int i;
904 1.1 drochner struct ti_cmd_desc cmd;
905 1.1 drochner
906 1.1 drochner for (i = 0; i < TI_SSLOTS; i++) {
907 1.1 drochner if (ti_newbuf_std(sc, i, NULL, 0) == ENOBUFS)
908 1.77 tnn return (ENOBUFS);
909 1.1 drochner };
910 1.1 drochner
911 1.1 drochner TI_UPDATE_STDPROD(sc, i - 1);
912 1.1 drochner sc->ti_std = i - 1;
913 1.1 drochner
914 1.77 tnn return (0);
915 1.1 drochner }
916 1.1 drochner
917 1.77 tnn static void
918 1.77 tnn ti_free_rx_ring_std(struct ti_softc *sc)
919 1.1 drochner {
920 1.8 augustss int i;
921 1.1 drochner
922 1.1 drochner for (i = 0; i < TI_STD_RX_RING_CNT; i++) {
923 1.1 drochner if (sc->ti_cdata.ti_rx_std_chain[i] != NULL) {
924 1.1 drochner m_freem(sc->ti_cdata.ti_rx_std_chain[i]);
925 1.1 drochner sc->ti_cdata.ti_rx_std_chain[i] = NULL;
926 1.1 drochner
927 1.1 drochner /* if (sc->std_dmamap[i] == 0) panic() */
928 1.1 drochner bus_dmamap_destroy(sc->sc_dmat, sc->std_dmamap[i]);
929 1.1 drochner sc->std_dmamap[i] = 0;
930 1.1 drochner }
931 1.39 thorpej memset((char *)&sc->ti_rdata->ti_rx_std_ring[i], 0,
932 1.1 drochner sizeof(struct ti_rx_desc));
933 1.1 drochner }
934 1.1 drochner
935 1.1 drochner return;
936 1.1 drochner }
937 1.1 drochner
938 1.77 tnn static int
939 1.77 tnn ti_init_rx_ring_jumbo(struct ti_softc *sc)
940 1.1 drochner {
941 1.8 augustss int i;
942 1.1 drochner struct ti_cmd_desc cmd;
943 1.1 drochner
944 1.61 he for (i = 0; i < TI_JUMBO_RX_RING_CNT; i++) {
945 1.1 drochner if (ti_newbuf_jumbo(sc, i, NULL) == ENOBUFS)
946 1.77 tnn return (ENOBUFS);
947 1.1 drochner };
948 1.1 drochner
949 1.1 drochner TI_UPDATE_JUMBOPROD(sc, i - 1);
950 1.1 drochner sc->ti_jumbo = i - 1;
951 1.1 drochner
952 1.77 tnn return (0);
953 1.1 drochner }
954 1.1 drochner
955 1.77 tnn static void
956 1.77 tnn ti_free_rx_ring_jumbo(struct ti_softc *sc)
957 1.1 drochner {
958 1.8 augustss int i;
959 1.1 drochner
960 1.1 drochner for (i = 0; i < TI_JUMBO_RX_RING_CNT; i++) {
961 1.1 drochner if (sc->ti_cdata.ti_rx_jumbo_chain[i] != NULL) {
962 1.1 drochner m_freem(sc->ti_cdata.ti_rx_jumbo_chain[i]);
963 1.1 drochner sc->ti_cdata.ti_rx_jumbo_chain[i] = NULL;
964 1.1 drochner }
965 1.39 thorpej memset((char *)&sc->ti_rdata->ti_rx_jumbo_ring[i], 0,
966 1.1 drochner sizeof(struct ti_rx_desc));
967 1.1 drochner }
968 1.1 drochner
969 1.1 drochner return;
970 1.1 drochner }
971 1.1 drochner
972 1.77 tnn static int
973 1.77 tnn ti_init_rx_ring_mini(struct ti_softc *sc)
974 1.1 drochner {
975 1.8 augustss int i;
976 1.1 drochner
977 1.1 drochner for (i = 0; i < TI_MSLOTS; i++) {
978 1.1 drochner if (ti_newbuf_mini(sc, i, NULL, 0) == ENOBUFS)
979 1.77 tnn return (ENOBUFS);
980 1.1 drochner };
981 1.1 drochner
982 1.1 drochner TI_UPDATE_MINIPROD(sc, i - 1);
983 1.1 drochner sc->ti_mini = i - 1;
984 1.1 drochner
985 1.77 tnn return (0);
986 1.1 drochner }
987 1.1 drochner
988 1.77 tnn static void
989 1.77 tnn ti_free_rx_ring_mini(struct ti_softc *sc)
990 1.1 drochner {
991 1.8 augustss int i;
992 1.1 drochner
993 1.1 drochner for (i = 0; i < TI_MINI_RX_RING_CNT; i++) {
994 1.1 drochner if (sc->ti_cdata.ti_rx_mini_chain[i] != NULL) {
995 1.1 drochner m_freem(sc->ti_cdata.ti_rx_mini_chain[i]);
996 1.1 drochner sc->ti_cdata.ti_rx_mini_chain[i] = NULL;
997 1.1 drochner
998 1.1 drochner /* if (sc->mini_dmamap[i] == 0) panic() */
999 1.1 drochner bus_dmamap_destroy(sc->sc_dmat, sc->mini_dmamap[i]);
1000 1.1 drochner sc->mini_dmamap[i] = 0;
1001 1.1 drochner }
1002 1.39 thorpej memset((char *)&sc->ti_rdata->ti_rx_mini_ring[i], 0,
1003 1.1 drochner sizeof(struct ti_rx_desc));
1004 1.1 drochner }
1005 1.1 drochner
1006 1.1 drochner return;
1007 1.1 drochner }
1008 1.1 drochner
1009 1.77 tnn static void
1010 1.77 tnn ti_free_tx_ring(struct ti_softc *sc)
1011 1.1 drochner {
1012 1.8 augustss int i;
1013 1.1 drochner struct txdmamap_pool_entry *dma;
1014 1.1 drochner
1015 1.1 drochner for (i = 0; i < TI_TX_RING_CNT; i++) {
1016 1.1 drochner if (sc->ti_cdata.ti_tx_chain[i] != NULL) {
1017 1.1 drochner m_freem(sc->ti_cdata.ti_tx_chain[i]);
1018 1.1 drochner sc->ti_cdata.ti_tx_chain[i] = NULL;
1019 1.1 drochner
1020 1.1 drochner /* if (sc->txdma[i] == 0) panic() */
1021 1.1 drochner SIMPLEQ_INSERT_HEAD(&sc->txdma_list, sc->txdma[i],
1022 1.1 drochner link);
1023 1.1 drochner sc->txdma[i] = 0;
1024 1.1 drochner }
1025 1.39 thorpej memset((char *)&sc->ti_rdata->ti_tx_ring[i], 0,
1026 1.1 drochner sizeof(struct ti_tx_desc));
1027 1.1 drochner }
1028 1.1 drochner
1029 1.1 drochner while ((dma = SIMPLEQ_FIRST(&sc->txdma_list))) {
1030 1.48 lukem SIMPLEQ_REMOVE_HEAD(&sc->txdma_list, link);
1031 1.1 drochner bus_dmamap_destroy(sc->sc_dmat, dma->dmamap);
1032 1.1 drochner free(dma, M_DEVBUF);
1033 1.1 drochner }
1034 1.1 drochner
1035 1.1 drochner return;
1036 1.1 drochner }
1037 1.1 drochner
1038 1.77 tnn static int
1039 1.77 tnn ti_init_tx_ring(struct ti_softc *sc)
1040 1.1 drochner {
1041 1.1 drochner int i, error;
1042 1.1 drochner bus_dmamap_t dmamap;
1043 1.1 drochner struct txdmamap_pool_entry *dma;
1044 1.1 drochner
1045 1.1 drochner sc->ti_txcnt = 0;
1046 1.1 drochner sc->ti_tx_saved_considx = 0;
1047 1.1 drochner CSR_WRITE_4(sc, TI_MB_SENDPROD_IDX, 0);
1048 1.1 drochner
1049 1.1 drochner SIMPLEQ_INIT(&sc->txdma_list);
1050 1.1 drochner for (i = 0; i < TI_RSLOTS; i++) {
1051 1.1 drochner /* I've seen mbufs with 30 fragments. */
1052 1.99 msaitoh if ((error = bus_dmamap_create(sc->sc_dmat,
1053 1.99 msaitoh ETHER_MAX_LEN_JUMBO, 40, ETHER_MAX_LEN_JUMBO, 0,
1054 1.99 msaitoh BUS_DMA_NOWAIT, &dmamap)) != 0) {
1055 1.99 msaitoh aprint_error_dev(sc->sc_dev,
1056 1.99 msaitoh "can't create tx map, error = %d\n", error);
1057 1.77 tnn return (ENOMEM);
1058 1.1 drochner }
1059 1.1 drochner dma = malloc(sizeof(*dma), M_DEVBUF, M_NOWAIT);
1060 1.1 drochner if (!dma) {
1061 1.99 msaitoh aprint_error_dev(sc->sc_dev,
1062 1.99 msaitoh "can't alloc txdmamap_pool_entry\n");
1063 1.1 drochner bus_dmamap_destroy(sc->sc_dmat, dmamap);
1064 1.1 drochner return (ENOMEM);
1065 1.1 drochner }
1066 1.1 drochner dma->dmamap = dmamap;
1067 1.1 drochner SIMPLEQ_INSERT_HEAD(&sc->txdma_list, dma, link);
1068 1.1 drochner }
1069 1.1 drochner
1070 1.77 tnn return (0);
1071 1.1 drochner }
1072 1.1 drochner
1073 1.1 drochner /*
1074 1.1 drochner * The Tigon 2 firmware has a new way to add/delete multicast addresses,
1075 1.1 drochner * but we have to support the old way too so that Tigon 1 cards will
1076 1.1 drochner * work.
1077 1.1 drochner */
1078 1.77 tnn static void
1079 1.77 tnn ti_add_mcast(struct ti_softc *sc, struct ether_addr *addr)
1080 1.1 drochner {
1081 1.1 drochner struct ti_cmd_desc cmd;
1082 1.108 msaitoh uint16_t *m;
1083 1.108 msaitoh uint32_t ext[2] = {0, 0};
1084 1.1 drochner
1085 1.108 msaitoh m = (uint16_t *)&addr->ether_addr_octet[0]; /* XXX */
1086 1.1 drochner
1087 1.77 tnn switch (sc->ti_hwrev) {
1088 1.1 drochner case TI_HWREV_TIGON:
1089 1.1 drochner CSR_WRITE_4(sc, TI_GCR_MAR0, htons(m[0]));
1090 1.1 drochner CSR_WRITE_4(sc, TI_GCR_MAR1, (htons(m[1]) << 16) | htons(m[2]));
1091 1.1 drochner TI_DO_CMD(TI_CMD_ADD_MCAST_ADDR, 0, 0);
1092 1.1 drochner break;
1093 1.1 drochner case TI_HWREV_TIGON_II:
1094 1.1 drochner ext[0] = htons(m[0]);
1095 1.1 drochner ext[1] = (htons(m[1]) << 16) | htons(m[2]);
1096 1.74 christos TI_DO_CMD_EXT(TI_CMD_EXT_ADD_MCAST, 0, 0, (void *)&ext, 2);
1097 1.1 drochner break;
1098 1.1 drochner default:
1099 1.91 chs printf("%s: unknown hwrev\n", device_xname(sc->sc_dev));
1100 1.1 drochner break;
1101 1.1 drochner }
1102 1.1 drochner
1103 1.1 drochner return;
1104 1.1 drochner }
1105 1.1 drochner
1106 1.77 tnn static void
1107 1.77 tnn ti_del_mcast(struct ti_softc *sc, struct ether_addr *addr)
1108 1.1 drochner {
1109 1.1 drochner struct ti_cmd_desc cmd;
1110 1.108 msaitoh uint16_t *m;
1111 1.108 msaitoh uint32_t ext[2] = {0, 0};
1112 1.1 drochner
1113 1.108 msaitoh m = (uint16_t *)&addr->ether_addr_octet[0]; /* XXX */
1114 1.1 drochner
1115 1.77 tnn switch (sc->ti_hwrev) {
1116 1.1 drochner case TI_HWREV_TIGON:
1117 1.1 drochner CSR_WRITE_4(sc, TI_GCR_MAR0, htons(m[0]));
1118 1.1 drochner CSR_WRITE_4(sc, TI_GCR_MAR1, (htons(m[1]) << 16) | htons(m[2]));
1119 1.1 drochner TI_DO_CMD(TI_CMD_DEL_MCAST_ADDR, 0, 0);
1120 1.1 drochner break;
1121 1.1 drochner case TI_HWREV_TIGON_II:
1122 1.1 drochner ext[0] = htons(m[0]);
1123 1.1 drochner ext[1] = (htons(m[1]) << 16) | htons(m[2]);
1124 1.74 christos TI_DO_CMD_EXT(TI_CMD_EXT_DEL_MCAST, 0, 0, (void *)&ext, 2);
1125 1.1 drochner break;
1126 1.1 drochner default:
1127 1.91 chs printf("%s: unknown hwrev\n", device_xname(sc->sc_dev));
1128 1.1 drochner break;
1129 1.1 drochner }
1130 1.1 drochner
1131 1.1 drochner return;
1132 1.1 drochner }
1133 1.1 drochner
1134 1.1 drochner /*
1135 1.1 drochner * Configure the Tigon's multicast address filter.
1136 1.1 drochner *
1137 1.1 drochner * The actual multicast table management is a bit of a pain, thanks to
1138 1.1 drochner * slight brain damage on the part of both Alteon and us. With our
1139 1.1 drochner * multicast code, we are only alerted when the multicast address table
1140 1.1 drochner * changes and at that point we only have the current list of addresses:
1141 1.1 drochner * we only know the current state, not the previous state, so we don't
1142 1.1 drochner * actually know what addresses were removed or added. The firmware has
1143 1.1 drochner * state, but we can't get our grubby mits on it, and there is no 'delete
1144 1.1 drochner * all multicast addresses' command. Hence, we have to maintain our own
1145 1.1 drochner * state so we know what addresses have been programmed into the NIC at
1146 1.1 drochner * any given time.
1147 1.1 drochner */
1148 1.77 tnn static void
1149 1.77 tnn ti_setmulti(struct ti_softc *sc)
1150 1.1 drochner {
1151 1.109 msaitoh struct ethercom *ec = &sc->ethercom;
1152 1.109 msaitoh struct ifnet *ifp = &ec->ec_if;
1153 1.1 drochner struct ti_cmd_desc cmd;
1154 1.1 drochner struct ti_mc_entry *mc;
1155 1.108 msaitoh uint32_t intrs;
1156 1.108 msaitoh struct ether_multi *enm;
1157 1.108 msaitoh struct ether_multistep step;
1158 1.1 drochner
1159 1.1 drochner /* Disable interrupts. */
1160 1.1 drochner intrs = CSR_READ_4(sc, TI_MB_HOSTINTR);
1161 1.1 drochner CSR_WRITE_4(sc, TI_MB_HOSTINTR, 1);
1162 1.1 drochner
1163 1.1 drochner /* First, zot all the existing filters. */
1164 1.20 enami while ((mc = SIMPLEQ_FIRST(&sc->ti_mc_listhead)) != NULL) {
1165 1.1 drochner ti_del_mcast(sc, &mc->mc_addr);
1166 1.48 lukem SIMPLEQ_REMOVE_HEAD(&sc->ti_mc_listhead, mc_entries);
1167 1.1 drochner free(mc, M_DEVBUF);
1168 1.1 drochner }
1169 1.1 drochner
1170 1.20 enami /*
1171 1.20 enami * Remember all multicast addresses so that we can delete them
1172 1.20 enami * later. Punt if there is a range of addresses or memory shortage.
1173 1.20 enami */
1174 1.110 msaitoh ETHER_LOCK(ec);
1175 1.109 msaitoh ETHER_FIRST_MULTI(step, ec, enm);
1176 1.1 drochner while (enm != NULL) {
1177 1.20 enami if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
1178 1.110 msaitoh ETHER_ADDR_LEN) != 0) {
1179 1.110 msaitoh ETHER_UNLOCK(ec);
1180 1.20 enami goto allmulti;
1181 1.110 msaitoh }
1182 1.20 enami if ((mc = malloc(sizeof(struct ti_mc_entry), M_DEVBUF,
1183 1.110 msaitoh M_NOWAIT)) == NULL) {
1184 1.110 msaitoh ETHER_UNLOCK(ec);
1185 1.20 enami goto allmulti;
1186 1.110 msaitoh }
1187 1.20 enami memcpy(&mc->mc_addr, enm->enm_addrlo, ETHER_ADDR_LEN);
1188 1.1 drochner SIMPLEQ_INSERT_HEAD(&sc->ti_mc_listhead, mc, mc_entries);
1189 1.1 drochner ETHER_NEXT_MULTI(step, enm);
1190 1.1 drochner }
1191 1.110 msaitoh ETHER_UNLOCK(ec);
1192 1.1 drochner
1193 1.20 enami /* Accept only programmed multicast addresses */
1194 1.20 enami ifp->if_flags &= ~IFF_ALLMULTI;
1195 1.20 enami TI_DO_CMD(TI_CMD_SET_ALLMULTI, TI_CMD_CODE_ALLMULTI_DIS, 0);
1196 1.20 enami
1197 1.20 enami /* Now program new ones. */
1198 1.48 lukem SIMPLEQ_FOREACH(mc, &sc->ti_mc_listhead, mc_entries)
1199 1.20 enami ti_add_mcast(sc, &mc->mc_addr);
1200 1.20 enami
1201 1.1 drochner /* Re-enable interrupts. */
1202 1.1 drochner CSR_WRITE_4(sc, TI_MB_HOSTINTR, intrs);
1203 1.1 drochner
1204 1.1 drochner return;
1205 1.20 enami
1206 1.20 enami allmulti:
1207 1.20 enami /* No need to keep individual multicast addresses */
1208 1.20 enami while ((mc = SIMPLEQ_FIRST(&sc->ti_mc_listhead)) != NULL) {
1209 1.48 lukem SIMPLEQ_REMOVE_HEAD(&sc->ti_mc_listhead, mc_entries);
1210 1.20 enami free(mc, M_DEVBUF);
1211 1.20 enami }
1212 1.20 enami
1213 1.20 enami /* Accept all multicast addresses */
1214 1.20 enami ifp->if_flags |= IFF_ALLMULTI;
1215 1.20 enami TI_DO_CMD(TI_CMD_SET_ALLMULTI, TI_CMD_CODE_ALLMULTI_ENB, 0);
1216 1.20 enami
1217 1.20 enami /* Re-enable interrupts. */
1218 1.20 enami CSR_WRITE_4(sc, TI_MB_HOSTINTR, intrs);
1219 1.1 drochner }
1220 1.1 drochner
1221 1.1 drochner /*
1222 1.1 drochner * Check to see if the BIOS has configured us for a 64 bit slot when
1223 1.1 drochner * we aren't actually in one. If we detect this condition, we can work
1224 1.1 drochner * around it on the Tigon 2 by setting a bit in the PCI state register,
1225 1.1 drochner * but for the Tigon 1 we must give up and abort the interface attach.
1226 1.1 drochner */
1227 1.77 tnn static int
1228 1.77 tnn ti_64bitslot_war(struct ti_softc *sc)
1229 1.1 drochner {
1230 1.1 drochner if (!(CSR_READ_4(sc, TI_PCI_STATE) & TI_PCISTATE_32BIT_BUS)) {
1231 1.1 drochner CSR_WRITE_4(sc, 0x600, 0);
1232 1.1 drochner CSR_WRITE_4(sc, 0x604, 0);
1233 1.1 drochner CSR_WRITE_4(sc, 0x600, 0x5555AAAA);
1234 1.1 drochner if (CSR_READ_4(sc, 0x604) == 0x5555AAAA) {
1235 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON)
1236 1.77 tnn return (EINVAL);
1237 1.1 drochner else {
1238 1.1 drochner TI_SETBIT(sc, TI_PCI_STATE,
1239 1.1 drochner TI_PCISTATE_32BIT_BUS);
1240 1.77 tnn return (0);
1241 1.1 drochner }
1242 1.1 drochner }
1243 1.1 drochner }
1244 1.1 drochner
1245 1.77 tnn return (0);
1246 1.1 drochner }
1247 1.1 drochner
1248 1.1 drochner /*
1249 1.1 drochner * Do endian, PCI and DMA initialization. Also check the on-board ROM
1250 1.1 drochner * self-test results.
1251 1.1 drochner */
1252 1.77 tnn static int
1253 1.77 tnn ti_chipinit(struct ti_softc *sc)
1254 1.1 drochner {
1255 1.108 msaitoh uint32_t cacheline;
1256 1.108 msaitoh uint32_t pci_writemax = 0;
1257 1.108 msaitoh uint32_t rev;
1258 1.1 drochner
1259 1.1 drochner /* Initialize link to down state. */
1260 1.1 drochner sc->ti_linkstat = TI_EV_CODE_LINK_DOWN;
1261 1.1 drochner
1262 1.1 drochner /* Set endianness before we access any non-PCI registers. */
1263 1.1 drochner #if BYTE_ORDER == BIG_ENDIAN
1264 1.1 drochner CSR_WRITE_4(sc, TI_MISC_HOST_CTL,
1265 1.1 drochner TI_MHC_BIGENDIAN_INIT | (TI_MHC_BIGENDIAN_INIT << 24));
1266 1.1 drochner #else
1267 1.1 drochner CSR_WRITE_4(sc, TI_MISC_HOST_CTL,
1268 1.1 drochner TI_MHC_LITTLEENDIAN_INIT | (TI_MHC_LITTLEENDIAN_INIT << 24));
1269 1.1 drochner #endif
1270 1.1 drochner
1271 1.1 drochner /* Check the ROM failed bit to see if self-tests passed. */
1272 1.1 drochner if (CSR_READ_4(sc, TI_CPU_STATE) & TI_CPUSTATE_ROMFAIL) {
1273 1.1 drochner printf("%s: board self-diagnostics failed!\n",
1274 1.91 chs device_xname(sc->sc_dev));
1275 1.77 tnn return (ENODEV);
1276 1.1 drochner }
1277 1.1 drochner
1278 1.1 drochner /* Halt the CPU. */
1279 1.1 drochner TI_SETBIT(sc, TI_CPU_STATE, TI_CPUSTATE_HALT);
1280 1.1 drochner
1281 1.1 drochner /* Figure out the hardware revision. */
1282 1.59 bouyer rev = CSR_READ_4(sc, TI_MISC_HOST_CTL) & TI_MHC_CHIP_REV_MASK;
1283 1.77 tnn switch (rev) {
1284 1.1 drochner case TI_REV_TIGON_I:
1285 1.1 drochner sc->ti_hwrev = TI_HWREV_TIGON;
1286 1.1 drochner break;
1287 1.1 drochner case TI_REV_TIGON_II:
1288 1.1 drochner sc->ti_hwrev = TI_HWREV_TIGON_II;
1289 1.1 drochner break;
1290 1.1 drochner default:
1291 1.59 bouyer printf("%s: unsupported chip revision 0x%x\n",
1292 1.91 chs device_xname(sc->sc_dev), rev);
1293 1.77 tnn return (ENODEV);
1294 1.1 drochner }
1295 1.1 drochner
1296 1.1 drochner /* Do special setup for Tigon 2. */
1297 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON_II) {
1298 1.1 drochner TI_SETBIT(sc, TI_CPU_CTL_B, TI_CPUSTATE_HALT);
1299 1.1 drochner TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_SRAM_BANK_256K);
1300 1.1 drochner TI_SETBIT(sc, TI_MISC_CONF, TI_MCR_SRAM_SYNCHRONOUS);
1301 1.1 drochner }
1302 1.1 drochner
1303 1.1 drochner /* Set up the PCI state register. */
1304 1.108 msaitoh CSR_WRITE_4(sc, TI_PCI_STATE, TI_PCI_READ_CMD | TI_PCI_WRITE_CMD);
1305 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON_II) {
1306 1.1 drochner TI_SETBIT(sc, TI_PCI_STATE, TI_PCISTATE_USE_MEM_RD_MULT);
1307 1.1 drochner }
1308 1.1 drochner
1309 1.1 drochner /* Clear the read/write max DMA parameters. */
1310 1.108 msaitoh TI_CLRBIT(sc, TI_PCI_STATE,
1311 1.108 msaitoh (TI_PCISTATE_WRITE_MAXDMA | TI_PCISTATE_READ_MAXDMA));
1312 1.1 drochner
1313 1.1 drochner /* Get cache line size. */
1314 1.1 drochner cacheline = PCI_CACHELINE(CSR_READ_4(sc, PCI_BHLC_REG));
1315 1.1 drochner
1316 1.1 drochner /*
1317 1.1 drochner * If the system has set enabled the PCI memory write
1318 1.1 drochner * and invalidate command in the command register, set
1319 1.1 drochner * the write max parameter accordingly. This is necessary
1320 1.1 drochner * to use MWI with the Tigon 2.
1321 1.1 drochner */
1322 1.1 drochner if (CSR_READ_4(sc, PCI_COMMAND_STATUS_REG)
1323 1.1 drochner & PCI_COMMAND_INVALIDATE_ENABLE) {
1324 1.77 tnn switch (cacheline) {
1325 1.1 drochner case 1:
1326 1.1 drochner case 4:
1327 1.1 drochner case 8:
1328 1.1 drochner case 16:
1329 1.1 drochner case 32:
1330 1.1 drochner case 64:
1331 1.1 drochner break;
1332 1.1 drochner default:
1333 1.1 drochner /* Disable PCI memory write and invalidate. */
1334 1.1 drochner if (bootverbose)
1335 1.1 drochner printf("%s: cache line size %d not "
1336 1.1 drochner "supported; disabling PCI MWI\n",
1337 1.91 chs device_xname(sc->sc_dev), cacheline);
1338 1.1 drochner CSR_WRITE_4(sc, PCI_COMMAND_STATUS_REG,
1339 1.1 drochner CSR_READ_4(sc, PCI_COMMAND_STATUS_REG)
1340 1.1 drochner & ~PCI_COMMAND_INVALIDATE_ENABLE);
1341 1.1 drochner break;
1342 1.1 drochner }
1343 1.1 drochner }
1344 1.1 drochner
1345 1.1 drochner #ifdef __brokenalpha__
1346 1.1 drochner /*
1347 1.1 drochner * From the Alteon sample driver:
1348 1.1 drochner * Must insure that we do not cross an 8K (bytes) boundary
1349 1.66 perry * for DMA reads. Our highest limit is 1K bytes. This is a
1350 1.66 perry * restriction on some ALPHA platforms with early revision
1351 1.66 perry * 21174 PCI chipsets, such as the AlphaPC 164lx
1352 1.1 drochner */
1353 1.108 msaitoh TI_SETBIT(sc, TI_PCI_STATE, pci_writemax | TI_PCI_READMAX_1024);
1354 1.1 drochner #else
1355 1.1 drochner TI_SETBIT(sc, TI_PCI_STATE, pci_writemax);
1356 1.1 drochner #endif
1357 1.1 drochner
1358 1.1 drochner /* This sets the min dma param all the way up (0xff). */
1359 1.1 drochner TI_SETBIT(sc, TI_PCI_STATE, TI_PCISTATE_MINDMA);
1360 1.1 drochner
1361 1.1 drochner /* Configure DMA variables. */
1362 1.1 drochner #if BYTE_ORDER == BIG_ENDIAN
1363 1.1 drochner CSR_WRITE_4(sc, TI_GCR_OPMODE, TI_OPMODE_BYTESWAP_BD |
1364 1.1 drochner TI_OPMODE_BYTESWAP_DATA | TI_OPMODE_WORDSWAP_BD |
1365 1.1 drochner TI_OPMODE_WARN_ENB | TI_OPMODE_FATAL_ENB |
1366 1.1 drochner TI_OPMODE_DONT_FRAG_JUMBO);
1367 1.1 drochner #else
1368 1.108 msaitoh CSR_WRITE_4(sc, TI_GCR_OPMODE, TI_OPMODE_BYTESWAP_DATA |
1369 1.108 msaitoh TI_OPMODE_WORDSWAP_BD | TI_OPMODE_DONT_FRAG_JUMBO |
1370 1.108 msaitoh TI_OPMODE_WARN_ENB | TI_OPMODE_FATAL_ENB);
1371 1.1 drochner #endif
1372 1.1 drochner
1373 1.1 drochner /*
1374 1.1 drochner * Only allow 1 DMA channel to be active at a time.
1375 1.1 drochner * I don't think this is a good idea, but without it
1376 1.1 drochner * the firmware racks up lots of nicDmaReadRingFull
1377 1.1 drochner * errors.
1378 1.24 bouyer * Incompatible with hardware assisted checksums.
1379 1.1 drochner */
1380 1.24 bouyer if ((sc->ethercom.ec_if.if_capenable &
1381 1.67 yamt (IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
1382 1.67 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
1383 1.67 yamt IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx)) == 0)
1384 1.24 bouyer TI_SETBIT(sc, TI_GCR_OPMODE, TI_OPMODE_1_DMA_ACTIVE);
1385 1.1 drochner
1386 1.1 drochner /* Recommended settings from Tigon manual. */
1387 1.1 drochner CSR_WRITE_4(sc, TI_GCR_DMA_WRITECFG, TI_DMA_STATE_THRESH_8W);
1388 1.1 drochner CSR_WRITE_4(sc, TI_GCR_DMA_READCFG, TI_DMA_STATE_THRESH_8W);
1389 1.1 drochner
1390 1.1 drochner if (ti_64bitslot_war(sc)) {
1391 1.1 drochner printf("%s: bios thinks we're in a 64 bit slot, "
1392 1.91 chs "but we aren't", device_xname(sc->sc_dev));
1393 1.77 tnn return (EINVAL);
1394 1.1 drochner }
1395 1.1 drochner
1396 1.77 tnn return (0);
1397 1.1 drochner }
1398 1.1 drochner
1399 1.1 drochner /*
1400 1.1 drochner * Initialize the general information block and firmware, and
1401 1.1 drochner * start the CPU(s) running.
1402 1.1 drochner */
1403 1.77 tnn static int
1404 1.77 tnn ti_gibinit(struct ti_softc *sc)
1405 1.1 drochner {
1406 1.1 drochner struct ti_rcb *rcb;
1407 1.1 drochner int i;
1408 1.1 drochner struct ifnet *ifp;
1409 1.1 drochner
1410 1.1 drochner ifp = &sc->ethercom.ec_if;
1411 1.1 drochner
1412 1.1 drochner /* Disable interrupts for now. */
1413 1.1 drochner CSR_WRITE_4(sc, TI_MB_HOSTINTR, 1);
1414 1.1 drochner
1415 1.1 drochner /* Tell the chip where to find the general information block. */
1416 1.1 drochner CSR_WRITE_4(sc, TI_GCR_GENINFO_HI, 0);
1417 1.33 thorpej CSR_WRITE_4(sc, TI_GCR_GENINFO_LO, TI_CDGIBADDR(sc));
1418 1.1 drochner
1419 1.1 drochner /* Load the firmware into SRAM. */
1420 1.1 drochner ti_loadfw(sc);
1421 1.1 drochner
1422 1.1 drochner /* Set up the contents of the general info and ring control blocks. */
1423 1.1 drochner
1424 1.1 drochner /* Set up the event ring and producer pointer. */
1425 1.1 drochner rcb = &sc->ti_rdata->ti_info.ti_ev_rcb;
1426 1.1 drochner
1427 1.115 thorpej TI_HOSTADDR(rcb->ti_hostaddr, TI_CDEVENTADDR(sc, 0));
1428 1.1 drochner rcb->ti_flags = 0;
1429 1.115 thorpej TI_HOSTADDR(sc->ti_rdata->ti_info.ti_ev_prodidx_ptr,
1430 1.115 thorpej TI_CDEVPRODADDR(sc));
1431 1.33 thorpej
1432 1.1 drochner sc->ti_ev_prodidx.ti_idx = 0;
1433 1.1 drochner CSR_WRITE_4(sc, TI_GCR_EVENTCONS_IDX, 0);
1434 1.1 drochner sc->ti_ev_saved_considx = 0;
1435 1.1 drochner
1436 1.1 drochner /* Set up the command ring and producer mailbox. */
1437 1.1 drochner rcb = &sc->ti_rdata->ti_info.ti_cmd_rcb;
1438 1.1 drochner
1439 1.115 thorpej TI_HOSTADDR(rcb->ti_hostaddr, TI_GCR_NIC_ADDR(TI_GCR_CMDRING));
1440 1.1 drochner rcb->ti_flags = 0;
1441 1.1 drochner rcb->ti_max_len = 0;
1442 1.1 drochner for (i = 0; i < TI_CMD_RING_CNT; i++) {
1443 1.1 drochner CSR_WRITE_4(sc, TI_GCR_CMDRING + (i * 4), 0);
1444 1.1 drochner }
1445 1.1 drochner CSR_WRITE_4(sc, TI_GCR_CMDCONS_IDX, 0);
1446 1.1 drochner CSR_WRITE_4(sc, TI_MB_CMDPROD_IDX, 0);
1447 1.1 drochner sc->ti_cmd_saved_prodidx = 0;
1448 1.1 drochner
1449 1.1 drochner /*
1450 1.1 drochner * Assign the address of the stats refresh buffer.
1451 1.1 drochner * We re-use the current stats buffer for this to
1452 1.1 drochner * conserve memory.
1453 1.1 drochner */
1454 1.115 thorpej TI_HOSTADDR(sc->ti_rdata->ti_info.ti_refresh_stats_ptr,
1455 1.115 thorpej TI_CDSTATSADDR(sc));
1456 1.1 drochner
1457 1.1 drochner /* Set up the standard receive ring. */
1458 1.1 drochner rcb = &sc->ti_rdata->ti_info.ti_std_rx_rcb;
1459 1.115 thorpej TI_HOSTADDR(rcb->ti_hostaddr, TI_CDRXSTDADDR(sc, 0));
1460 1.22 thorpej rcb->ti_max_len = ETHER_MAX_LEN;
1461 1.1 drochner rcb->ti_flags = 0;
1462 1.67 yamt if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
1463 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_IP_CKSUM;
1464 1.108 msaitoh if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
1465 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_TCP_UDP_CKSUM;
1466 1.65 jdolecek if (VLAN_ATTACHED(&sc->ethercom))
1467 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_VLAN_ASSIST;
1468 1.1 drochner
1469 1.1 drochner /* Set up the jumbo receive ring. */
1470 1.1 drochner rcb = &sc->ti_rdata->ti_info.ti_jumbo_rx_rcb;
1471 1.115 thorpej TI_HOSTADDR(rcb->ti_hostaddr, TI_CDRXJUMBOADDR(sc, 0));
1472 1.22 thorpej rcb->ti_max_len = ETHER_MAX_LEN_JUMBO;
1473 1.1 drochner rcb->ti_flags = 0;
1474 1.67 yamt if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
1475 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_IP_CKSUM;
1476 1.108 msaitoh if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
1477 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_TCP_UDP_CKSUM;
1478 1.65 jdolecek if (VLAN_ATTACHED(&sc->ethercom))
1479 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_VLAN_ASSIST;
1480 1.1 drochner
1481 1.1 drochner /*
1482 1.1 drochner * Set up the mini ring. Only activated on the
1483 1.1 drochner * Tigon 2 but the slot in the config block is
1484 1.1 drochner * still there on the Tigon 1.
1485 1.1 drochner */
1486 1.1 drochner rcb = &sc->ti_rdata->ti_info.ti_mini_rx_rcb;
1487 1.115 thorpej TI_HOSTADDR(rcb->ti_hostaddr, TI_CDRXMINIADDR(sc, 0));
1488 1.2 drochner rcb->ti_max_len = MHLEN - ETHER_ALIGN;
1489 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON)
1490 1.1 drochner rcb->ti_flags = TI_RCB_FLAG_RING_DISABLED;
1491 1.1 drochner else
1492 1.1 drochner rcb->ti_flags = 0;
1493 1.67 yamt if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
1494 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_IP_CKSUM;
1495 1.108 msaitoh if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
1496 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_TCP_UDP_CKSUM;
1497 1.65 jdolecek if (VLAN_ATTACHED(&sc->ethercom))
1498 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_VLAN_ASSIST;
1499 1.1 drochner
1500 1.1 drochner /*
1501 1.1 drochner * Set up the receive return ring.
1502 1.1 drochner */
1503 1.1 drochner rcb = &sc->ti_rdata->ti_info.ti_return_rcb;
1504 1.115 thorpej TI_HOSTADDR(rcb->ti_hostaddr, TI_CDRXRTNADDR(sc, 0));
1505 1.1 drochner rcb->ti_flags = 0;
1506 1.1 drochner rcb->ti_max_len = TI_RETURN_RING_CNT;
1507 1.115 thorpej TI_HOSTADDR(sc->ti_rdata->ti_info.ti_return_prodidx_ptr,
1508 1.115 thorpej TI_CDRTNPRODADDR(sc));
1509 1.1 drochner
1510 1.1 drochner /*
1511 1.1 drochner * Set up the tx ring. Note: for the Tigon 2, we have the option
1512 1.1 drochner * of putting the transmit ring in the host's address space and
1513 1.1 drochner * letting the chip DMA it instead of leaving the ring in the NIC's
1514 1.1 drochner * memory and accessing it through the shared memory region. We
1515 1.1 drochner * do this for the Tigon 2, but it doesn't work on the Tigon 1,
1516 1.1 drochner * so we have to revert to the shared memory scheme if we detect
1517 1.1 drochner * a Tigon 1 chip.
1518 1.1 drochner */
1519 1.1 drochner CSR_WRITE_4(sc, TI_WINBASE, TI_TX_RING_BASE);
1520 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON) {
1521 1.30 thorpej sc->ti_tx_ring_nic =
1522 1.1 drochner (struct ti_tx_desc *)(sc->ti_vhandle + TI_WINDOW);
1523 1.1 drochner }
1524 1.39 thorpej memset((char *)sc->ti_rdata->ti_tx_ring, 0,
1525 1.1 drochner TI_TX_RING_CNT * sizeof(struct ti_tx_desc));
1526 1.1 drochner rcb = &sc->ti_rdata->ti_info.ti_tx_rcb;
1527 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON)
1528 1.1 drochner rcb->ti_flags = 0;
1529 1.1 drochner else
1530 1.1 drochner rcb->ti_flags = TI_RCB_FLAG_HOST_RING;
1531 1.67 yamt if (ifp->if_capenable & IFCAP_CSUM_IPv4_Tx)
1532 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_IP_CKSUM;
1533 1.21 thorpej /*
1534 1.21 thorpej * When we get the packet, there is a pseudo-header seed already
1535 1.21 thorpej * in the th_sum or uh_sum field. Make sure the firmware doesn't
1536 1.21 thorpej * compute the pseudo-header checksum again!
1537 1.21 thorpej */
1538 1.108 msaitoh if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_UDPv4_Tx))
1539 1.108 msaitoh rcb->ti_flags |= TI_RCB_FLAG_TCP_UDP_CKSUM |
1540 1.21 thorpej TI_RCB_FLAG_NO_PHDR_CKSUM;
1541 1.65 jdolecek if (VLAN_ATTACHED(&sc->ethercom))
1542 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_VLAN_ASSIST;
1543 1.1 drochner rcb->ti_max_len = TI_TX_RING_CNT;
1544 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON)
1545 1.115 thorpej TI_HOSTADDR(rcb->ti_hostaddr, TI_TX_RING_BASE);
1546 1.1 drochner else
1547 1.115 thorpej TI_HOSTADDR(rcb->ti_hostaddr, TI_CDTXADDR(sc, 0));
1548 1.115 thorpej TI_HOSTADDR(sc->ti_rdata->ti_info.ti_tx_considx_ptr,
1549 1.115 thorpej TI_CDTXCONSADDR(sc));
1550 1.1 drochner
1551 1.34 thorpej /*
1552 1.34 thorpej * We're done frobbing the General Information Block. Sync
1553 1.34 thorpej * it. Note we take care of the first stats sync here, as
1554 1.34 thorpej * well.
1555 1.34 thorpej */
1556 1.108 msaitoh TI_CDGIBSYNC(sc, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1557 1.34 thorpej
1558 1.1 drochner /* Set up tuneables */
1559 1.12 bouyer if (ifp->if_mtu > (ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN) ||
1560 1.12 bouyer (sc->ethercom.ec_capenable & ETHERCAP_VLAN_MTU))
1561 1.1 drochner CSR_WRITE_4(sc, TI_GCR_RX_COAL_TICKS,
1562 1.1 drochner (sc->ti_rx_coal_ticks / 10));
1563 1.1 drochner else
1564 1.1 drochner CSR_WRITE_4(sc, TI_GCR_RX_COAL_TICKS, sc->ti_rx_coal_ticks);
1565 1.1 drochner CSR_WRITE_4(sc, TI_GCR_TX_COAL_TICKS, sc->ti_tx_coal_ticks);
1566 1.1 drochner CSR_WRITE_4(sc, TI_GCR_STAT_TICKS, sc->ti_stat_ticks);
1567 1.1 drochner CSR_WRITE_4(sc, TI_GCR_RX_MAX_COAL_BD, sc->ti_rx_max_coal_bds);
1568 1.1 drochner CSR_WRITE_4(sc, TI_GCR_TX_MAX_COAL_BD, sc->ti_tx_max_coal_bds);
1569 1.1 drochner CSR_WRITE_4(sc, TI_GCR_TX_BUFFER_RATIO, sc->ti_tx_buf_ratio);
1570 1.1 drochner
1571 1.1 drochner /* Turn interrupts on. */
1572 1.1 drochner CSR_WRITE_4(sc, TI_GCR_MASK_INTRS, 0);
1573 1.1 drochner CSR_WRITE_4(sc, TI_MB_HOSTINTR, 0);
1574 1.1 drochner
1575 1.1 drochner /* Start CPU. */
1576 1.108 msaitoh TI_CLRBIT(sc, TI_CPU_STATE, (TI_CPUSTATE_HALT | TI_CPUSTATE_STEP));
1577 1.1 drochner
1578 1.77 tnn return (0);
1579 1.1 drochner }
1580 1.1 drochner
1581 1.1 drochner /*
1582 1.6 bouyer * look for id in the device list, returning the first match
1583 1.6 bouyer */
1584 1.19 jdolecek static const struct ti_type *
1585 1.77 tnn ti_type_match(struct pci_attach_args *pa)
1586 1.6 bouyer {
1587 1.108 msaitoh const struct ti_type *t;
1588 1.6 bouyer
1589 1.6 bouyer t = ti_devs;
1590 1.77 tnn while (t->ti_name != NULL) {
1591 1.6 bouyer if ((PCI_VENDOR(pa->pa_id) == t->ti_vid) &&
1592 1.6 bouyer (PCI_PRODUCT(pa->pa_id) == t->ti_did)) {
1593 1.6 bouyer return (t);
1594 1.6 bouyer }
1595 1.6 bouyer t++;
1596 1.6 bouyer }
1597 1.6 bouyer
1598 1.77 tnn return (NULL);
1599 1.6 bouyer }
1600 1.6 bouyer
1601 1.6 bouyer /*
1602 1.1 drochner * Probe for a Tigon chip. Check the PCI vendor and device IDs
1603 1.1 drochner * against our list and return its name if we find a match.
1604 1.1 drochner */
1605 1.72 christos static int
1606 1.84 cegger ti_probe(device_t parent, cfdata_t match, void *aux)
1607 1.1 drochner {
1608 1.108 msaitoh struct pci_attach_args *pa = aux;
1609 1.108 msaitoh const struct ti_type *t;
1610 1.1 drochner
1611 1.6 bouyer t = ti_type_match(pa);
1612 1.1 drochner
1613 1.77 tnn return ((t == NULL) ? 0 : 1);
1614 1.1 drochner }
1615 1.1 drochner
1616 1.72 christos static void
1617 1.84 cegger ti_attach(device_t parent, device_t self, void *aux)
1618 1.1 drochner {
1619 1.108 msaitoh uint32_t command;
1620 1.1 drochner struct ifnet *ifp;
1621 1.1 drochner struct ti_softc *sc;
1622 1.108 msaitoh uint8_t eaddr[ETHER_ADDR_LEN];
1623 1.1 drochner struct pci_attach_args *pa = aux;
1624 1.1 drochner pci_chipset_tag_t pc = pa->pa_pc;
1625 1.1 drochner pci_intr_handle_t ih;
1626 1.1 drochner const char *intrstr = NULL;
1627 1.1 drochner bus_dma_segment_t dmaseg;
1628 1.6 bouyer int error, dmanseg, nolinear;
1629 1.19 jdolecek const struct ti_type *t;
1630 1.93 christos char intrbuf[PCI_INTRSTR_LEN];
1631 1.6 bouyer
1632 1.6 bouyer t = ti_type_match(pa);
1633 1.6 bouyer if (t == NULL) {
1634 1.99 msaitoh aprint_error("ti_attach: were did the card go ?\n");
1635 1.6 bouyer return;
1636 1.6 bouyer }
1637 1.1 drochner
1638 1.99 msaitoh aprint_normal(": %s (rev. 0x%02x)\n", t->ti_name,
1639 1.99 msaitoh PCI_REVISION(pa->pa_class));
1640 1.1 drochner
1641 1.85 cegger sc = device_private(self);
1642 1.91 chs sc->sc_dev = self;
1643 1.1 drochner
1644 1.1 drochner /*
1645 1.1 drochner * Map control/status registers.
1646 1.1 drochner */
1647 1.6 bouyer nolinear = 0;
1648 1.6 bouyer if (pci_mapreg_map(pa, 0x10,
1649 1.6 bouyer PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
1650 1.6 bouyer BUS_SPACE_MAP_LINEAR , &sc->ti_btag, &sc->ti_bhandle,
1651 1.6 bouyer NULL, NULL)) {
1652 1.6 bouyer nolinear = 1;
1653 1.6 bouyer if (pci_mapreg_map(pa, 0x10,
1654 1.6 bouyer PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
1655 1.6 bouyer 0 , &sc->ti_btag, &sc->ti_bhandle, NULL, NULL)) {
1656 1.99 msaitoh aprint_error_dev(self, "can't map memory space\n");
1657 1.6 bouyer return;
1658 1.6 bouyer }
1659 1.1 drochner }
1660 1.6 bouyer if (nolinear == 0)
1661 1.45 eeh sc->ti_vhandle = bus_space_vaddr(sc->ti_btag, sc->ti_bhandle);
1662 1.66 perry else
1663 1.6 bouyer sc->ti_vhandle = NULL;
1664 1.1 drochner
1665 1.1 drochner command = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
1666 1.1 drochner command |= PCI_COMMAND_MASTER_ENABLE;
1667 1.1 drochner pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, command);
1668 1.1 drochner
1669 1.1 drochner /* Allocate interrupt */
1670 1.17 sommerfe if (pci_intr_map(pa, &ih)) {
1671 1.91 chs aprint_error_dev(sc->sc_dev, "couldn't map interrupt\n");
1672 1.54 simonb return;
1673 1.1 drochner }
1674 1.93 christos intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
1675 1.106 jdolecek sc->sc_ih = pci_intr_establish_xname(pc, ih, IPL_NET, ti_intr, sc,
1676 1.106 jdolecek device_xname(self));
1677 1.1 drochner if (sc->sc_ih == NULL) {
1678 1.91 chs aprint_error_dev(sc->sc_dev, "couldn't establish interrupt");
1679 1.1 drochner if (intrstr != NULL)
1680 1.87 njoly aprint_error(" at %s", intrstr);
1681 1.87 njoly aprint_error("\n");
1682 1.54 simonb return;
1683 1.1 drochner }
1684 1.91 chs aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
1685 1.1 drochner
1686 1.1 drochner if (ti_chipinit(sc)) {
1687 1.81 cegger aprint_error_dev(self, "chip initialization failed\n");
1688 1.6 bouyer goto fail2;
1689 1.6 bouyer }
1690 1.31 thorpej
1691 1.31 thorpej /*
1692 1.31 thorpej * Deal with some chip diffrences.
1693 1.31 thorpej */
1694 1.31 thorpej switch (sc->ti_hwrev) {
1695 1.31 thorpej case TI_HWREV_TIGON:
1696 1.31 thorpej sc->sc_tx_encap = ti_encap_tigon1;
1697 1.32 thorpej sc->sc_tx_eof = ti_txeof_tigon1;
1698 1.31 thorpej if (nolinear == 1)
1699 1.98 msaitoh aprint_error_dev(self,
1700 1.98 msaitoh "memory space not mapped linear\n");
1701 1.31 thorpej break;
1702 1.31 thorpej
1703 1.31 thorpej case TI_HWREV_TIGON_II:
1704 1.31 thorpej sc->sc_tx_encap = ti_encap_tigon2;
1705 1.32 thorpej sc->sc_tx_eof = ti_txeof_tigon2;
1706 1.31 thorpej break;
1707 1.31 thorpej
1708 1.31 thorpej default:
1709 1.99 msaitoh aprint_error_dev(self, "Unknown chip version: %d\n",
1710 1.31 thorpej sc->ti_hwrev);
1711 1.31 thorpej goto fail2;
1712 1.1 drochner }
1713 1.1 drochner
1714 1.1 drochner /* Zero out the NIC's on-board SRAM. */
1715 1.1 drochner ti_mem(sc, 0x2000, 0x100000 - 0x2000, NULL);
1716 1.1 drochner
1717 1.1 drochner /* Init again -- zeroing memory may have clobbered some registers. */
1718 1.1 drochner if (ti_chipinit(sc)) {
1719 1.81 cegger aprint_error_dev(self, "chip initialization failed\n");
1720 1.6 bouyer goto fail2;
1721 1.1 drochner }
1722 1.1 drochner
1723 1.1 drochner /*
1724 1.1 drochner * Get station address from the EEPROM. Note: the manual states
1725 1.1 drochner * that the MAC address is at offset 0x8c, however the data is
1726 1.1 drochner * stored as two longwords (since that's how it's loaded into
1727 1.42 wiz * the NIC). This means the MAC address is actually preceded
1728 1.1 drochner * by two zero bytes. We need to skip over those.
1729 1.1 drochner */
1730 1.74 christos if (ti_read_eeprom(sc, (void *)&eaddr,
1731 1.1 drochner TI_EE_MAC_OFFSET + 2, ETHER_ADDR_LEN)) {
1732 1.81 cegger aprint_error_dev(self, "failed to read station address\n");
1733 1.6 bouyer goto fail2;
1734 1.1 drochner }
1735 1.1 drochner
1736 1.1 drochner /*
1737 1.1 drochner * A Tigon chip was detected. Inform the world.
1738 1.1 drochner */
1739 1.109 msaitoh aprint_normal_dev(self, "Ethernet address %s\n", ether_sprintf(eaddr));
1740 1.1 drochner
1741 1.115 thorpej if (pci_dma64_available(pa))
1742 1.115 thorpej sc->sc_dmat = pa->pa_dmat64;
1743 1.115 thorpej else
1744 1.115 thorpej sc->sc_dmat = pa->pa_dmat;
1745 1.1 drochner
1746 1.1 drochner /* Allocate the general information block and ring buffers. */
1747 1.1 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat,
1748 1.13 thorpej sizeof(struct ti_ring_data), PAGE_SIZE, 0, &dmaseg, 1, &dmanseg,
1749 1.1 drochner BUS_DMA_NOWAIT)) != 0) {
1750 1.99 msaitoh aprint_error_dev(self,
1751 1.98 msaitoh "can't allocate ring buffer, error = %d\n", error);
1752 1.6 bouyer goto fail2;
1753 1.1 drochner }
1754 1.1 drochner
1755 1.1 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &dmaseg, dmanseg,
1756 1.74 christos sizeof(struct ti_ring_data), (void **)&sc->ti_rdata,
1757 1.108 msaitoh BUS_DMA_NOWAIT | BUS_DMA_COHERENT)) != 0) {
1758 1.99 msaitoh aprint_error_dev(self,
1759 1.98 msaitoh "can't map ring buffer, error = %d\n", error);
1760 1.6 bouyer goto fail2;
1761 1.1 drochner }
1762 1.1 drochner
1763 1.1 drochner if ((error = bus_dmamap_create(sc->sc_dmat,
1764 1.1 drochner sizeof(struct ti_ring_data), 1,
1765 1.1 drochner sizeof(struct ti_ring_data), 0, BUS_DMA_NOWAIT,
1766 1.1 drochner &sc->info_dmamap)) != 0) {
1767 1.99 msaitoh aprint_error_dev(self,
1768 1.98 msaitoh "can't create ring buffer DMA map, error = %d\n", error);
1769 1.6 bouyer goto fail2;
1770 1.1 drochner }
1771 1.1 drochner
1772 1.1 drochner if ((error = bus_dmamap_load(sc->sc_dmat, sc->info_dmamap,
1773 1.1 drochner sc->ti_rdata, sizeof(struct ti_ring_data), NULL,
1774 1.1 drochner BUS_DMA_NOWAIT)) != 0) {
1775 1.99 msaitoh aprint_error_dev(self,
1776 1.98 msaitoh "can't load ring buffer DMA map, error = %d\n", error);
1777 1.6 bouyer goto fail2;
1778 1.1 drochner }
1779 1.1 drochner
1780 1.1 drochner sc->info_dmaaddr = sc->info_dmamap->dm_segs[0].ds_addr;
1781 1.1 drochner
1782 1.39 thorpej memset(sc->ti_rdata, 0, sizeof(struct ti_ring_data));
1783 1.1 drochner
1784 1.1 drochner /* Try to allocate memory for jumbo buffers. */
1785 1.1 drochner if (ti_alloc_jumbo_mem(sc)) {
1786 1.81 cegger aprint_error_dev(self, "jumbo buffer allocation failed\n");
1787 1.6 bouyer goto fail2;
1788 1.1 drochner }
1789 1.1 drochner
1790 1.20 enami SIMPLEQ_INIT(&sc->ti_mc_listhead);
1791 1.20 enami
1792 1.15 bouyer /*
1793 1.36 bjh21 * We really need a better way to tell a 1000baseT card
1794 1.15 bouyer * from a 1000baseSX one, since in theory there could be
1795 1.36 bjh21 * OEMed 1000baseT cards from lame vendors who aren't
1796 1.15 bouyer * clever enough to change the PCI ID. For the moment
1797 1.15 bouyer * though, the AceNIC is the only copper card available.
1798 1.15 bouyer */
1799 1.15 bouyer if ((PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ALTEON &&
1800 1.15 bouyer PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_ALTEON_ACENIC_COPPER) ||
1801 1.15 bouyer (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_NETGEAR &&
1802 1.15 bouyer PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_NETGEAR_GA620T))
1803 1.15 bouyer sc->ti_copper = 1;
1804 1.15 bouyer else
1805 1.15 bouyer sc->ti_copper = 0;
1806 1.15 bouyer
1807 1.1 drochner /* Set default tuneable values. */
1808 1.1 drochner sc->ti_stat_ticks = 2 * TI_TICKS_PER_SEC;
1809 1.1 drochner sc->ti_rx_coal_ticks = TI_TICKS_PER_SEC / 5000;
1810 1.1 drochner sc->ti_tx_coal_ticks = TI_TICKS_PER_SEC / 500;
1811 1.1 drochner sc->ti_rx_max_coal_bds = 64;
1812 1.1 drochner sc->ti_tx_max_coal_bds = 128;
1813 1.1 drochner sc->ti_tx_buf_ratio = 21;
1814 1.1 drochner
1815 1.1 drochner /* Set up ifnet structure */
1816 1.1 drochner ifp = &sc->ethercom.ec_if;
1817 1.1 drochner ifp->if_softc = sc;
1818 1.91 chs strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
1819 1.1 drochner ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1820 1.1 drochner ifp->if_ioctl = ti_ioctl;
1821 1.1 drochner ifp->if_start = ti_start;
1822 1.1 drochner ifp->if_watchdog = ti_watchdog;
1823 1.16 thorpej IFQ_SET_READY(&ifp->if_snd);
1824 1.16 thorpej
1825 1.16 thorpej #if 0
1826 1.16 thorpej /*
1827 1.16 thorpej * XXX This is not really correct -- we don't necessarily
1828 1.16 thorpej * XXX want to queue up as many as we can transmit at the
1829 1.16 thorpej * XXX upper layer like that. Someone with a board should
1830 1.16 thorpej * XXX check to see how this affects performance.
1831 1.16 thorpej */
1832 1.1 drochner ifp->if_snd.ifq_maxlen = TI_TX_RING_CNT - 1;
1833 1.16 thorpej #endif
1834 1.1 drochner
1835 1.12 bouyer /*
1836 1.12 bouyer * We can support 802.1Q VLAN-sized frames.
1837 1.12 bouyer */
1838 1.15 bouyer sc->ethercom.ec_capabilities |=
1839 1.15 bouyer ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
1840 1.112 msaitoh sc->ethercom.ec_capenable |= ETHERCAP_VLAN_HWTAGGING;
1841 1.12 bouyer
1842 1.21 thorpej /*
1843 1.21 thorpej * We can do IPv4, TCPv4, and UDPv4 checksums in hardware.
1844 1.21 thorpej */
1845 1.67 yamt ifp->if_capabilities |=
1846 1.67 yamt IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
1847 1.67 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
1848 1.67 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
1849 1.21 thorpej
1850 1.1 drochner /* Set up ifmedia support. */
1851 1.111 msaitoh sc->ethercom.ec_ifmedia = &sc->ifmedia;
1852 1.1 drochner ifmedia_init(&sc->ifmedia, IFM_IMASK, ti_ifmedia_upd, ti_ifmedia_sts);
1853 1.15 bouyer if (sc->ti_copper) {
1854 1.108 msaitoh /*
1855 1.108 msaitoh * Copper cards allow manual 10/100 mode selection,
1856 1.108 msaitoh * but not manual 1000baseT mode selection. Why?
1857 1.108 msaitoh * Because currently there's no way to specify the
1858 1.108 msaitoh * master/slave setting through the firmware interface,
1859 1.108 msaitoh * so Alteon decided to just bag it and handle it
1860 1.108 msaitoh * via autonegotiation.
1861 1.108 msaitoh */
1862 1.108 msaitoh ifmedia_add(&sc->ifmedia, IFM_ETHER | IFM_10_T, 0, NULL);
1863 1.108 msaitoh ifmedia_add(&sc->ifmedia,
1864 1.108 msaitoh IFM_ETHER | IFM_10_T | IFM_FDX, 0, NULL);
1865 1.108 msaitoh ifmedia_add(&sc->ifmedia, IFM_ETHER | IFM_100_TX, 0, NULL);
1866 1.108 msaitoh ifmedia_add(&sc->ifmedia,
1867 1.108 msaitoh IFM_ETHER | IFM_100_TX | IFM_FDX, 0, NULL);
1868 1.108 msaitoh ifmedia_add(&sc->ifmedia, IFM_ETHER | IFM_1000_T, 0, NULL);
1869 1.108 msaitoh ifmedia_add(&sc->ifmedia,
1870 1.108 msaitoh IFM_ETHER | IFM_1000_T | IFM_FDX, 0, NULL);
1871 1.15 bouyer } else {
1872 1.15 bouyer /* Fiber cards don't support 10/100 modes. */
1873 1.108 msaitoh ifmedia_add(&sc->ifmedia, IFM_ETHER | IFM_1000_SX, 0, NULL);
1874 1.108 msaitoh ifmedia_add(&sc->ifmedia,
1875 1.108 msaitoh IFM_ETHER | IFM_1000_SX | IFM_FDX, 0, NULL);
1876 1.15 bouyer }
1877 1.108 msaitoh ifmedia_add(&sc->ifmedia, IFM_ETHER | IFM_AUTO, 0, NULL);
1878 1.108 msaitoh ifmedia_set(&sc->ifmedia, IFM_ETHER | IFM_AUTO);
1879 1.1 drochner
1880 1.1 drochner /*
1881 1.1 drochner * Call MI attach routines.
1882 1.1 drochner */
1883 1.1 drochner if_attach(ifp);
1884 1.100 ozaki if_deferred_start_init(ifp, NULL);
1885 1.1 drochner ether_ifattach(ifp, eaddr);
1886 1.1 drochner
1887 1.86 tsutsui /*
1888 1.86 tsutsui * Add shutdown hook so that DMA is disabled prior to reboot. Not
1889 1.86 tsutsui * doing do could allow DMA to corrupt kernel memory during the
1890 1.86 tsutsui * reboot before the driver initializes.
1891 1.86 tsutsui */
1892 1.86 tsutsui if (pmf_device_register1(self, NULL, NULL, ti_shutdown))
1893 1.86 tsutsui pmf_class_network_register(self, ifp);
1894 1.86 tsutsui else
1895 1.86 tsutsui aprint_error_dev(self, "couldn't establish power handler\n");
1896 1.86 tsutsui
1897 1.6 bouyer return;
1898 1.6 bouyer fail2:
1899 1.6 bouyer pci_intr_disestablish(pc, sc->sc_ih);
1900 1.6 bouyer return;
1901 1.1 drochner }
1902 1.1 drochner
1903 1.1 drochner /*
1904 1.1 drochner * Frame reception handling. This is called if there's a frame
1905 1.1 drochner * on the receive return list.
1906 1.1 drochner *
1907 1.1 drochner * Note: we have to be able to handle three possibilities here:
1908 1.1 drochner * 1) the frame is from the mini receive ring (can only happen)
1909 1.1 drochner * on Tigon 2 boards)
1910 1.25 wiz * 2) the frame is from the jumbo receive ring
1911 1.1 drochner * 3) the frame is from the standard receive ring
1912 1.1 drochner */
1913 1.1 drochner
1914 1.77 tnn static void
1915 1.77 tnn ti_rxeof(struct ti_softc *sc)
1916 1.1 drochner {
1917 1.1 drochner struct ifnet *ifp;
1918 1.1 drochner struct ti_cmd_desc cmd;
1919 1.1 drochner
1920 1.1 drochner ifp = &sc->ethercom.ec_if;
1921 1.1 drochner
1922 1.77 tnn while (sc->ti_rx_saved_considx != sc->ti_return_prodidx.ti_idx) {
1923 1.1 drochner struct ti_rx_desc *cur_rx;
1924 1.108 msaitoh uint32_t rxidx;
1925 1.1 drochner struct mbuf *m = NULL;
1926 1.21 thorpej struct ether_header *eh;
1927 1.1 drochner bus_dmamap_t dmamap;
1928 1.1 drochner
1929 1.1 drochner cur_rx =
1930 1.1 drochner &sc->ti_rdata->ti_rx_return_ring[sc->ti_rx_saved_considx];
1931 1.1 drochner rxidx = cur_rx->ti_idx;
1932 1.1 drochner TI_INC(sc->ti_rx_saved_considx, TI_RETURN_RING_CNT);
1933 1.1 drochner
1934 1.1 drochner if (cur_rx->ti_flags & TI_BDFLAG_JUMBO_RING) {
1935 1.1 drochner TI_INC(sc->ti_jumbo, TI_JUMBO_RX_RING_CNT);
1936 1.1 drochner m = sc->ti_cdata.ti_rx_jumbo_chain[rxidx];
1937 1.1 drochner sc->ti_cdata.ti_rx_jumbo_chain[rxidx] = NULL;
1938 1.1 drochner if (cur_rx->ti_flags & TI_BDFLAG_ERROR) {
1939 1.114 thorpej if_statinc(ifp, if_ierrors);
1940 1.1 drochner ti_newbuf_jumbo(sc, sc->ti_jumbo, m);
1941 1.1 drochner continue;
1942 1.1 drochner }
1943 1.1 drochner if (ti_newbuf_jumbo(sc, sc->ti_jumbo, NULL)
1944 1.1 drochner == ENOBUFS) {
1945 1.114 thorpej if_statinc(ifp, if_ierrors);
1946 1.1 drochner ti_newbuf_jumbo(sc, sc->ti_jumbo, m);
1947 1.1 drochner continue;
1948 1.1 drochner }
1949 1.1 drochner } else if (cur_rx->ti_flags & TI_BDFLAG_MINI_RING) {
1950 1.1 drochner TI_INC(sc->ti_mini, TI_MINI_RX_RING_CNT);
1951 1.1 drochner m = sc->ti_cdata.ti_rx_mini_chain[rxidx];
1952 1.1 drochner sc->ti_cdata.ti_rx_mini_chain[rxidx] = NULL;
1953 1.1 drochner dmamap = sc->mini_dmamap[rxidx];
1954 1.1 drochner sc->mini_dmamap[rxidx] = 0;
1955 1.1 drochner if (cur_rx->ti_flags & TI_BDFLAG_ERROR) {
1956 1.114 thorpej if_statinc(ifp, if_ierrors);
1957 1.1 drochner ti_newbuf_mini(sc, sc->ti_mini, m, dmamap);
1958 1.1 drochner continue;
1959 1.1 drochner }
1960 1.1 drochner if (ti_newbuf_mini(sc, sc->ti_mini, NULL, dmamap)
1961 1.1 drochner == ENOBUFS) {
1962 1.114 thorpej if_statinc(ifp, if_ierrors);
1963 1.1 drochner ti_newbuf_mini(sc, sc->ti_mini, m, dmamap);
1964 1.1 drochner continue;
1965 1.1 drochner }
1966 1.1 drochner } else {
1967 1.1 drochner TI_INC(sc->ti_std, TI_STD_RX_RING_CNT);
1968 1.1 drochner m = sc->ti_cdata.ti_rx_std_chain[rxidx];
1969 1.1 drochner sc->ti_cdata.ti_rx_std_chain[rxidx] = NULL;
1970 1.1 drochner dmamap = sc->std_dmamap[rxidx];
1971 1.1 drochner sc->std_dmamap[rxidx] = 0;
1972 1.1 drochner if (cur_rx->ti_flags & TI_BDFLAG_ERROR) {
1973 1.114 thorpej if_statinc(ifp, if_ierrors);
1974 1.1 drochner ti_newbuf_std(sc, sc->ti_std, m, dmamap);
1975 1.1 drochner continue;
1976 1.1 drochner }
1977 1.1 drochner if (ti_newbuf_std(sc, sc->ti_std, NULL, dmamap)
1978 1.1 drochner == ENOBUFS) {
1979 1.114 thorpej if_statinc(ifp, if_ierrors);
1980 1.1 drochner ti_newbuf_std(sc, sc->ti_std, m, dmamap);
1981 1.1 drochner continue;
1982 1.1 drochner }
1983 1.1 drochner }
1984 1.1 drochner
1985 1.1 drochner m->m_pkthdr.len = m->m_len = cur_rx->ti_len;
1986 1.97 ozaki m_set_rcvif(m, ifp);
1987 1.1 drochner
1988 1.21 thorpej eh = mtod(m, struct ether_header *);
1989 1.21 thorpej switch (ntohs(eh->ether_type)) {
1990 1.44 itojun #ifdef INET
1991 1.21 thorpej case ETHERTYPE_IP:
1992 1.21 thorpej {
1993 1.21 thorpej struct ip *ip = (struct ip *) (eh + 1);
1994 1.21 thorpej
1995 1.21 thorpej /*
1996 1.21 thorpej * Note the Tigon firmware does not invert
1997 1.21 thorpej * the checksum for us, hence the XOR.
1998 1.21 thorpej */
1999 1.21 thorpej m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
2000 1.21 thorpej if ((cur_rx->ti_ip_cksum ^ 0xffff) != 0)
2001 1.21 thorpej m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
2002 1.21 thorpej /*
2003 1.21 thorpej * ntohs() the constant so the compiler can
2004 1.21 thorpej * optimize...
2005 1.21 thorpej *
2006 1.21 thorpej * XXX Figure out a sane way to deal with
2007 1.21 thorpej * fragmented packets.
2008 1.21 thorpej */
2009 1.108 msaitoh if ((ip->ip_off & htons(IP_MF | IP_OFFMASK)) == 0) {
2010 1.21 thorpej switch (ip->ip_p) {
2011 1.21 thorpej case IPPROTO_TCP:
2012 1.21 thorpej m->m_pkthdr.csum_data =
2013 1.21 thorpej cur_rx->ti_tcp_udp_cksum;
2014 1.21 thorpej m->m_pkthdr.csum_flags |=
2015 1.108 msaitoh M_CSUM_TCPv4 | M_CSUM_DATA;
2016 1.21 thorpej break;
2017 1.21 thorpej case IPPROTO_UDP:
2018 1.21 thorpej m->m_pkthdr.csum_data =
2019 1.21 thorpej cur_rx->ti_tcp_udp_cksum;
2020 1.21 thorpej m->m_pkthdr.csum_flags |=
2021 1.108 msaitoh M_CSUM_UDPv4 | M_CSUM_DATA;
2022 1.21 thorpej break;
2023 1.21 thorpej default:
2024 1.21 thorpej /* Nothing */;
2025 1.21 thorpej }
2026 1.21 thorpej }
2027 1.21 thorpej break;
2028 1.21 thorpej }
2029 1.44 itojun #endif
2030 1.21 thorpej default:
2031 1.21 thorpej /* Nothing. */
2032 1.21 thorpej break;
2033 1.21 thorpej }
2034 1.1 drochner
2035 1.116 msaitoh if (cur_rx->ti_flags & TI_BDFLAG_VLAN_TAG)
2036 1.116 msaitoh vlan_set_tag(m, cur_rx->ti_vlan_tag);
2037 1.53 itojun
2038 1.96 ozaki if_percpuq_enqueue(ifp->if_percpuq, m);
2039 1.1 drochner }
2040 1.1 drochner
2041 1.1 drochner /* Only necessary on the Tigon 1. */
2042 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON)
2043 1.1 drochner CSR_WRITE_4(sc, TI_GCR_RXRETURNCONS_IDX,
2044 1.1 drochner sc->ti_rx_saved_considx);
2045 1.1 drochner
2046 1.1 drochner TI_UPDATE_STDPROD(sc, sc->ti_std);
2047 1.1 drochner TI_UPDATE_MINIPROD(sc, sc->ti_mini);
2048 1.1 drochner TI_UPDATE_JUMBOPROD(sc, sc->ti_jumbo);
2049 1.1 drochner }
2050 1.1 drochner
2051 1.77 tnn static void
2052 1.77 tnn ti_txeof_tigon1(struct ti_softc *sc)
2053 1.1 drochner {
2054 1.1 drochner struct ti_tx_desc *cur_tx = NULL;
2055 1.1 drochner struct ifnet *ifp;
2056 1.29 thorpej struct txdmamap_pool_entry *dma;
2057 1.1 drochner
2058 1.1 drochner ifp = &sc->ethercom.ec_if;
2059 1.1 drochner
2060 1.1 drochner /*
2061 1.1 drochner * Go through our tx ring and free mbufs for those
2062 1.1 drochner * frames that have been sent.
2063 1.1 drochner */
2064 1.1 drochner while (sc->ti_tx_saved_considx != sc->ti_tx_considx.ti_idx) {
2065 1.108 msaitoh uint32_t idx = 0;
2066 1.1 drochner
2067 1.1 drochner idx = sc->ti_tx_saved_considx;
2068 1.32 thorpej if (idx > 383)
2069 1.32 thorpej CSR_WRITE_4(sc, TI_WINBASE,
2070 1.32 thorpej TI_TX_RING_BASE + 6144);
2071 1.32 thorpej else if (idx > 255)
2072 1.32 thorpej CSR_WRITE_4(sc, TI_WINBASE,
2073 1.32 thorpej TI_TX_RING_BASE + 4096);
2074 1.32 thorpej else if (idx > 127)
2075 1.32 thorpej CSR_WRITE_4(sc, TI_WINBASE,
2076 1.32 thorpej TI_TX_RING_BASE + 2048);
2077 1.32 thorpej else
2078 1.32 thorpej CSR_WRITE_4(sc, TI_WINBASE,
2079 1.32 thorpej TI_TX_RING_BASE);
2080 1.32 thorpej cur_tx = &sc->ti_tx_ring_nic[idx % 128];
2081 1.32 thorpej if (cur_tx->ti_flags & TI_BDFLAG_END)
2082 1.114 thorpej if_statinc(ifp, if_opackets);
2083 1.32 thorpej if (sc->ti_cdata.ti_tx_chain[idx] != NULL) {
2084 1.32 thorpej m_freem(sc->ti_cdata.ti_tx_chain[idx]);
2085 1.32 thorpej sc->ti_cdata.ti_tx_chain[idx] = NULL;
2086 1.32 thorpej
2087 1.32 thorpej dma = sc->txdma[idx];
2088 1.32 thorpej KDASSERT(dma != NULL);
2089 1.32 thorpej bus_dmamap_sync(sc->sc_dmat, dma->dmamap, 0,
2090 1.32 thorpej dma->dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
2091 1.32 thorpej bus_dmamap_unload(sc->sc_dmat, dma->dmamap);
2092 1.32 thorpej
2093 1.32 thorpej SIMPLEQ_INSERT_HEAD(&sc->txdma_list, dma, link);
2094 1.32 thorpej sc->txdma[idx] = NULL;
2095 1.32 thorpej }
2096 1.32 thorpej sc->ti_txcnt--;
2097 1.32 thorpej TI_INC(sc->ti_tx_saved_considx, TI_TX_RING_CNT);
2098 1.32 thorpej ifp->if_timer = 0;
2099 1.32 thorpej }
2100 1.32 thorpej
2101 1.32 thorpej if (cur_tx != NULL)
2102 1.32 thorpej ifp->if_flags &= ~IFF_OACTIVE;
2103 1.32 thorpej }
2104 1.32 thorpej
2105 1.77 tnn static void
2106 1.77 tnn ti_txeof_tigon2(struct ti_softc *sc)
2107 1.32 thorpej {
2108 1.32 thorpej struct ti_tx_desc *cur_tx = NULL;
2109 1.32 thorpej struct ifnet *ifp;
2110 1.32 thorpej struct txdmamap_pool_entry *dma;
2111 1.35 thorpej int firstidx, cnt;
2112 1.32 thorpej
2113 1.32 thorpej ifp = &sc->ethercom.ec_if;
2114 1.32 thorpej
2115 1.32 thorpej /*
2116 1.32 thorpej * Go through our tx ring and free mbufs for those
2117 1.32 thorpej * frames that have been sent.
2118 1.32 thorpej */
2119 1.35 thorpej firstidx = sc->ti_tx_saved_considx;
2120 1.35 thorpej cnt = 0;
2121 1.32 thorpej while (sc->ti_tx_saved_considx != sc->ti_tx_considx.ti_idx) {
2122 1.108 msaitoh uint32_t idx = 0;
2123 1.32 thorpej
2124 1.32 thorpej idx = sc->ti_tx_saved_considx;
2125 1.32 thorpej cur_tx = &sc->ti_rdata->ti_tx_ring[idx];
2126 1.1 drochner if (cur_tx->ti_flags & TI_BDFLAG_END)
2127 1.114 thorpej if_statinc(ifp, if_opackets);
2128 1.1 drochner if (sc->ti_cdata.ti_tx_chain[idx] != NULL) {
2129 1.1 drochner m_freem(sc->ti_cdata.ti_tx_chain[idx]);
2130 1.1 drochner sc->ti_cdata.ti_tx_chain[idx] = NULL;
2131 1.1 drochner
2132 1.29 thorpej dma = sc->txdma[idx];
2133 1.29 thorpej KDASSERT(dma != NULL);
2134 1.29 thorpej bus_dmamap_sync(sc->sc_dmat, dma->dmamap, 0,
2135 1.29 thorpej dma->dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
2136 1.29 thorpej bus_dmamap_unload(sc->sc_dmat, dma->dmamap);
2137 1.29 thorpej
2138 1.29 thorpej SIMPLEQ_INSERT_HEAD(&sc->txdma_list, dma, link);
2139 1.29 thorpej sc->txdma[idx] = NULL;
2140 1.1 drochner }
2141 1.35 thorpej cnt++;
2142 1.1 drochner sc->ti_txcnt--;
2143 1.1 drochner TI_INC(sc->ti_tx_saved_considx, TI_TX_RING_CNT);
2144 1.1 drochner ifp->if_timer = 0;
2145 1.1 drochner }
2146 1.1 drochner
2147 1.35 thorpej if (cnt != 0)
2148 1.35 thorpej TI_CDTXSYNC(sc, firstidx, cnt, BUS_DMASYNC_POSTWRITE);
2149 1.35 thorpej
2150 1.1 drochner if (cur_tx != NULL)
2151 1.1 drochner ifp->if_flags &= ~IFF_OACTIVE;
2152 1.1 drochner }
2153 1.1 drochner
2154 1.77 tnn static int
2155 1.77 tnn ti_intr(void *xsc)
2156 1.1 drochner {
2157 1.108 msaitoh struct ti_softc *sc;
2158 1.108 msaitoh struct ifnet *ifp;
2159 1.1 drochner
2160 1.1 drochner sc = xsc;
2161 1.1 drochner ifp = &sc->ethercom.ec_if;
2162 1.1 drochner
2163 1.1 drochner #ifdef notdef
2164 1.1 drochner /* Avoid this for now -- checking this register is expensive. */
2165 1.1 drochner /* Make sure this is really our interrupt. */
2166 1.1 drochner if (!(CSR_READ_4(sc, TI_MISC_HOST_CTL) & TI_MHC_INTSTATE))
2167 1.1 drochner return (0);
2168 1.1 drochner #endif
2169 1.1 drochner
2170 1.103 dholland /* Ack interrupt and stop others from occurring. */
2171 1.1 drochner CSR_WRITE_4(sc, TI_MB_HOSTINTR, 1);
2172 1.1 drochner
2173 1.1 drochner if (ifp->if_flags & IFF_RUNNING) {
2174 1.1 drochner /* Check RX return ring producer/consumer */
2175 1.1 drochner ti_rxeof(sc);
2176 1.1 drochner
2177 1.1 drochner /* Check TX ring producer/consumer */
2178 1.32 thorpej (*sc->sc_tx_eof)(sc);
2179 1.1 drochner }
2180 1.1 drochner
2181 1.1 drochner ti_handle_events(sc);
2182 1.1 drochner
2183 1.1 drochner /* Re-enable interrupts. */
2184 1.1 drochner CSR_WRITE_4(sc, TI_MB_HOSTINTR, 0);
2185 1.1 drochner
2186 1.100 ozaki if ((ifp->if_flags & IFF_RUNNING) != 0)
2187 1.100 ozaki if_schedule_deferred_start(ifp);
2188 1.1 drochner
2189 1.1 drochner return (1);
2190 1.1 drochner }
2191 1.1 drochner
2192 1.77 tnn static void
2193 1.77 tnn ti_stats_update(struct ti_softc *sc)
2194 1.1 drochner {
2195 1.114 thorpej struct ifnet *ifp = &sc->ethercom.ec_if;
2196 1.1 drochner
2197 1.34 thorpej TI_CDSTATSSYNC(sc, BUS_DMASYNC_POSTREAD);
2198 1.34 thorpej
2199 1.114 thorpej uint64_t collisions =
2200 1.1 drochner (sc->ti_rdata->ti_info.ti_stats.dot3StatsSingleCollisionFrames +
2201 1.114 thorpej sc->ti_rdata->ti_info.ti_stats.dot3StatsMultipleCollisionFrames +
2202 1.114 thorpej sc->ti_rdata->ti_info.ti_stats.dot3StatsExcessiveCollisions +
2203 1.114 thorpej sc->ti_rdata->ti_info.ti_stats.dot3StatsLateCollisions);
2204 1.114 thorpej if_statadd(ifp, if_collisions, collisions - sc->ti_if_collisions);
2205 1.114 thorpej sc->ti_if_collisions = collisions;
2206 1.1 drochner
2207 1.34 thorpej TI_CDSTATSSYNC(sc, BUS_DMASYNC_PREREAD);
2208 1.1 drochner }
2209 1.1 drochner
2210 1.1 drochner /*
2211 1.1 drochner * Encapsulate an mbuf chain in the tx ring by coupling the mbuf data
2212 1.1 drochner * pointers to descriptors.
2213 1.1 drochner */
2214 1.77 tnn static int
2215 1.108 msaitoh ti_encap_tigon1(struct ti_softc *sc, struct mbuf *m_head, uint32_t *txidx)
2216 1.1 drochner {
2217 1.1 drochner struct ti_tx_desc *f = NULL;
2218 1.108 msaitoh uint32_t frag, cur, cnt = 0;
2219 1.1 drochner struct txdmamap_pool_entry *dma;
2220 1.1 drochner bus_dmamap_t dmamap;
2221 1.1 drochner int error, i;
2222 1.108 msaitoh uint16_t csum_flags = 0;
2223 1.1 drochner
2224 1.1 drochner dma = SIMPLEQ_FIRST(&sc->txdma_list);
2225 1.6 bouyer if (dma == NULL) {
2226 1.6 bouyer return ENOMEM;
2227 1.6 bouyer }
2228 1.1 drochner dmamap = dma->dmamap;
2229 1.1 drochner
2230 1.40 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m_head,
2231 1.49 bouyer BUS_DMA_WRITE | BUS_DMA_NOWAIT);
2232 1.1 drochner if (error) {
2233 1.1 drochner struct mbuf *m;
2234 1.68 christos int j = 0;
2235 1.1 drochner for (m = m_head; m; m = m->m_next)
2236 1.68 christos j++;
2237 1.1 drochner printf("ti_encap: bus_dmamap_load_mbuf (len %d, %d frags) "
2238 1.68 christos "error %d\n", m_head->m_pkthdr.len, j, error);
2239 1.1 drochner return (ENOMEM);
2240 1.1 drochner }
2241 1.1 drochner
2242 1.1 drochner cur = frag = *txidx;
2243 1.1 drochner
2244 1.21 thorpej if (m_head->m_pkthdr.csum_flags & M_CSUM_IPv4) {
2245 1.21 thorpej /* IP header checksum field must be 0! */
2246 1.21 thorpej csum_flags |= TI_BDFLAG_IP_CKSUM;
2247 1.21 thorpej }
2248 1.108 msaitoh if (m_head->m_pkthdr.csum_flags & (M_CSUM_TCPv4 | M_CSUM_UDPv4))
2249 1.21 thorpej csum_flags |= TI_BDFLAG_TCP_UDP_CKSUM;
2250 1.21 thorpej
2251 1.21 thorpej /* XXX fragmented packet checksum capability? */
2252 1.21 thorpej
2253 1.1 drochner /*
2254 1.108 msaitoh * Start packing the mbufs in this chain into
2255 1.1 drochner * the fragment pointers. Stop when we run out
2256 1.108 msaitoh * of fragments or hit the end of the mbuf chain.
2257 1.1 drochner */
2258 1.1 drochner for (i = 0; i < dmamap->dm_nsegs; i++) {
2259 1.31 thorpej if (frag > 383)
2260 1.31 thorpej CSR_WRITE_4(sc, TI_WINBASE,
2261 1.31 thorpej TI_TX_RING_BASE + 6144);
2262 1.31 thorpej else if (frag > 255)
2263 1.31 thorpej CSR_WRITE_4(sc, TI_WINBASE,
2264 1.31 thorpej TI_TX_RING_BASE + 4096);
2265 1.31 thorpej else if (frag > 127)
2266 1.31 thorpej CSR_WRITE_4(sc, TI_WINBASE,
2267 1.31 thorpej TI_TX_RING_BASE + 2048);
2268 1.31 thorpej else
2269 1.31 thorpej CSR_WRITE_4(sc, TI_WINBASE,
2270 1.31 thorpej TI_TX_RING_BASE);
2271 1.31 thorpej f = &sc->ti_tx_ring_nic[frag % 128];
2272 1.31 thorpej if (sc->ti_cdata.ti_tx_chain[frag] != NULL)
2273 1.31 thorpej break;
2274 1.115 thorpej TI_HOSTADDR(f->ti_addr, dmamap->dm_segs[i].ds_addr);
2275 1.31 thorpej f->ti_len = dmamap->dm_segs[i].ds_len;
2276 1.31 thorpej f->ti_flags = csum_flags;
2277 1.102 knakahar if (vlan_has_tag(m_head)) {
2278 1.31 thorpej f->ti_flags |= TI_BDFLAG_VLAN_TAG;
2279 1.102 knakahar f->ti_vlan_tag = vlan_get_tag(m_head);
2280 1.31 thorpej } else {
2281 1.31 thorpej f->ti_vlan_tag = 0;
2282 1.31 thorpej }
2283 1.31 thorpej /*
2284 1.31 thorpej * Sanity check: avoid coming within 16 descriptors
2285 1.31 thorpej * of the end of the ring.
2286 1.31 thorpej */
2287 1.31 thorpej if ((TI_TX_RING_CNT - (sc->ti_txcnt + cnt)) < 16)
2288 1.77 tnn return (ENOBUFS);
2289 1.31 thorpej cur = frag;
2290 1.31 thorpej TI_INC(frag, TI_TX_RING_CNT);
2291 1.31 thorpej cnt++;
2292 1.31 thorpej }
2293 1.31 thorpej
2294 1.31 thorpej if (i < dmamap->dm_nsegs)
2295 1.77 tnn return (ENOBUFS);
2296 1.31 thorpej
2297 1.31 thorpej if (frag == sc->ti_tx_saved_considx)
2298 1.77 tnn return (ENOBUFS);
2299 1.31 thorpej
2300 1.31 thorpej sc->ti_tx_ring_nic[cur % 128].ti_flags |=
2301 1.31 thorpej TI_BDFLAG_END;
2302 1.31 thorpej
2303 1.31 thorpej /* Sync the packet's DMA map. */
2304 1.31 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
2305 1.31 thorpej BUS_DMASYNC_PREWRITE);
2306 1.31 thorpej
2307 1.31 thorpej sc->ti_cdata.ti_tx_chain[cur] = m_head;
2308 1.48 lukem SIMPLEQ_REMOVE_HEAD(&sc->txdma_list, link);
2309 1.31 thorpej sc->txdma[cur] = dma;
2310 1.31 thorpej sc->ti_txcnt += cnt;
2311 1.31 thorpej
2312 1.31 thorpej *txidx = frag;
2313 1.31 thorpej
2314 1.77 tnn return (0);
2315 1.31 thorpej }
2316 1.31 thorpej
2317 1.77 tnn static int
2318 1.108 msaitoh ti_encap_tigon2(struct ti_softc *sc, struct mbuf *m_head, uint32_t *txidx)
2319 1.31 thorpej {
2320 1.31 thorpej struct ti_tx_desc *f = NULL;
2321 1.108 msaitoh uint32_t frag, firstfrag, cur, cnt = 0;
2322 1.31 thorpej struct txdmamap_pool_entry *dma;
2323 1.31 thorpej bus_dmamap_t dmamap;
2324 1.31 thorpej int error, i;
2325 1.108 msaitoh uint16_t csum_flags = 0;
2326 1.31 thorpej
2327 1.31 thorpej dma = SIMPLEQ_FIRST(&sc->txdma_list);
2328 1.31 thorpej if (dma == NULL) {
2329 1.31 thorpej return ENOMEM;
2330 1.31 thorpej }
2331 1.31 thorpej dmamap = dma->dmamap;
2332 1.31 thorpej
2333 1.40 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m_head,
2334 1.49 bouyer BUS_DMA_WRITE | BUS_DMA_NOWAIT);
2335 1.31 thorpej if (error) {
2336 1.31 thorpej struct mbuf *m;
2337 1.68 christos int j = 0;
2338 1.31 thorpej for (m = m_head; m; m = m->m_next)
2339 1.68 christos j++;
2340 1.31 thorpej printf("ti_encap: bus_dmamap_load_mbuf (len %d, %d frags) "
2341 1.68 christos "error %d\n", m_head->m_pkthdr.len, j, error);
2342 1.31 thorpej return (ENOMEM);
2343 1.31 thorpej }
2344 1.31 thorpej
2345 1.35 thorpej cur = firstfrag = frag = *txidx;
2346 1.31 thorpej
2347 1.31 thorpej if (m_head->m_pkthdr.csum_flags & M_CSUM_IPv4) {
2348 1.31 thorpej /* IP header checksum field must be 0! */
2349 1.31 thorpej csum_flags |= TI_BDFLAG_IP_CKSUM;
2350 1.31 thorpej }
2351 1.108 msaitoh if (m_head->m_pkthdr.csum_flags & (M_CSUM_TCPv4 | M_CSUM_UDPv4))
2352 1.31 thorpej csum_flags |= TI_BDFLAG_TCP_UDP_CKSUM;
2353 1.31 thorpej
2354 1.31 thorpej /* XXX fragmented packet checksum capability? */
2355 1.31 thorpej
2356 1.31 thorpej /*
2357 1.108 msaitoh * Start packing the mbufs in this chain into
2358 1.31 thorpej * the fragment pointers. Stop when we run out
2359 1.108 msaitoh * of fragments or hit the end of the mbuf chain.
2360 1.31 thorpej */
2361 1.31 thorpej for (i = 0; i < dmamap->dm_nsegs; i++) {
2362 1.31 thorpej f = &sc->ti_rdata->ti_tx_ring[frag];
2363 1.31 thorpej if (sc->ti_cdata.ti_tx_chain[frag] != NULL)
2364 1.31 thorpej break;
2365 1.115 thorpej TI_HOSTADDR(f->ti_addr, dmamap->dm_segs[i].ds_addr);
2366 1.31 thorpej f->ti_len = dmamap->dm_segs[i].ds_len;
2367 1.31 thorpej f->ti_flags = csum_flags;
2368 1.102 knakahar if (vlan_has_tag(m_head)) {
2369 1.31 thorpej f->ti_flags |= TI_BDFLAG_VLAN_TAG;
2370 1.102 knakahar f->ti_vlan_tag = vlan_get_tag(m_head);
2371 1.31 thorpej } else {
2372 1.31 thorpej f->ti_vlan_tag = 0;
2373 1.31 thorpej }
2374 1.31 thorpej /*
2375 1.31 thorpej * Sanity check: avoid coming within 16 descriptors
2376 1.31 thorpej * of the end of the ring.
2377 1.31 thorpej */
2378 1.31 thorpej if ((TI_TX_RING_CNT - (sc->ti_txcnt + cnt)) < 16)
2379 1.77 tnn return (ENOBUFS);
2380 1.31 thorpej cur = frag;
2381 1.31 thorpej TI_INC(frag, TI_TX_RING_CNT);
2382 1.31 thorpej cnt++;
2383 1.1 drochner }
2384 1.1 drochner
2385 1.1 drochner if (i < dmamap->dm_nsegs)
2386 1.77 tnn return (ENOBUFS);
2387 1.1 drochner
2388 1.1 drochner if (frag == sc->ti_tx_saved_considx)
2389 1.77 tnn return (ENOBUFS);
2390 1.1 drochner
2391 1.31 thorpej sc->ti_rdata->ti_tx_ring[cur].ti_flags |= TI_BDFLAG_END;
2392 1.29 thorpej
2393 1.29 thorpej /* Sync the packet's DMA map. */
2394 1.29 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
2395 1.29 thorpej BUS_DMASYNC_PREWRITE);
2396 1.35 thorpej
2397 1.35 thorpej /* Sync the descriptors we are using. */
2398 1.35 thorpej TI_CDTXSYNC(sc, firstfrag, cnt, BUS_DMASYNC_PREWRITE);
2399 1.29 thorpej
2400 1.1 drochner sc->ti_cdata.ti_tx_chain[cur] = m_head;
2401 1.48 lukem SIMPLEQ_REMOVE_HEAD(&sc->txdma_list, link);
2402 1.1 drochner sc->txdma[cur] = dma;
2403 1.1 drochner sc->ti_txcnt += cnt;
2404 1.1 drochner
2405 1.1 drochner *txidx = frag;
2406 1.1 drochner
2407 1.77 tnn return (0);
2408 1.1 drochner }
2409 1.1 drochner
2410 1.1 drochner /*
2411 1.1 drochner * Main transmit routine. To avoid having to do mbuf copies, we put pointers
2412 1.1 drochner * to the mbuf data regions directly in the transmit descriptors.
2413 1.1 drochner */
2414 1.77 tnn static void
2415 1.77 tnn ti_start(struct ifnet *ifp)
2416 1.1 drochner {
2417 1.108 msaitoh struct ti_softc *sc;
2418 1.108 msaitoh struct mbuf *m_head = NULL;
2419 1.108 msaitoh uint32_t prodidx = 0;
2420 1.1 drochner
2421 1.1 drochner sc = ifp->if_softc;
2422 1.1 drochner
2423 1.1 drochner prodidx = CSR_READ_4(sc, TI_MB_SENDPROD_IDX);
2424 1.1 drochner
2425 1.16 thorpej while (sc->ti_cdata.ti_tx_chain[prodidx] == NULL) {
2426 1.16 thorpej IFQ_POLL(&ifp->if_snd, m_head);
2427 1.1 drochner if (m_head == NULL)
2428 1.1 drochner break;
2429 1.1 drochner
2430 1.1 drochner /*
2431 1.1 drochner * Pack the data into the transmit ring. If we
2432 1.1 drochner * don't have room, set the OACTIVE flag and wait
2433 1.1 drochner * for the NIC to drain the ring.
2434 1.1 drochner */
2435 1.31 thorpej if ((*sc->sc_tx_encap)(sc, m_head, &prodidx)) {
2436 1.1 drochner ifp->if_flags |= IFF_OACTIVE;
2437 1.1 drochner break;
2438 1.1 drochner }
2439 1.16 thorpej
2440 1.16 thorpej IFQ_DEQUEUE(&ifp->if_snd, m_head);
2441 1.1 drochner
2442 1.1 drochner /*
2443 1.1 drochner * If there's a BPF listener, bounce a copy of this frame
2444 1.1 drochner * to him.
2445 1.1 drochner */
2446 1.104 msaitoh bpf_mtap(ifp, m_head, BPF_D_OUT);
2447 1.1 drochner }
2448 1.1 drochner
2449 1.1 drochner /* Transmit */
2450 1.1 drochner CSR_WRITE_4(sc, TI_MB_SENDPROD_IDX, prodidx);
2451 1.1 drochner
2452 1.108 msaitoh /* Set a timeout in case the chip goes out to lunch. */
2453 1.1 drochner ifp->if_timer = 5;
2454 1.1 drochner }
2455 1.1 drochner
2456 1.77 tnn static void
2457 1.77 tnn ti_init(void *xsc)
2458 1.1 drochner {
2459 1.1 drochner struct ti_softc *sc = xsc;
2460 1.108 msaitoh int s;
2461 1.1 drochner
2462 1.18 thorpej s = splnet();
2463 1.1 drochner
2464 1.1 drochner /* Cancel pending I/O and flush buffers. */
2465 1.1 drochner ti_stop(sc);
2466 1.1 drochner
2467 1.1 drochner /* Init the gen info block, ring control blocks and firmware. */
2468 1.1 drochner if (ti_gibinit(sc)) {
2469 1.91 chs aprint_error_dev(sc->sc_dev, "initialization failure\n");
2470 1.1 drochner splx(s);
2471 1.1 drochner return;
2472 1.1 drochner }
2473 1.1 drochner
2474 1.1 drochner splx(s);
2475 1.1 drochner }
2476 1.1 drochner
2477 1.77 tnn static void
2478 1.77 tnn ti_init2(struct ti_softc *sc)
2479 1.1 drochner {
2480 1.1 drochner struct ti_cmd_desc cmd;
2481 1.1 drochner struct ifnet *ifp;
2482 1.108 msaitoh const uint8_t *m;
2483 1.1 drochner struct ifmedia *ifm;
2484 1.1 drochner int tmp;
2485 1.1 drochner
2486 1.1 drochner ifp = &sc->ethercom.ec_if;
2487 1.1 drochner
2488 1.1 drochner /* Specify MTU and interface index. */
2489 1.91 chs CSR_WRITE_4(sc, TI_GCR_IFINDEX, device_unit(sc->sc_dev)); /* ??? */
2490 1.23 thorpej
2491 1.23 thorpej tmp = ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN;
2492 1.23 thorpej if (sc->ethercom.ec_capenable & ETHERCAP_VLAN_MTU)
2493 1.23 thorpej tmp += ETHER_VLAN_ENCAP_LEN;
2494 1.23 thorpej CSR_WRITE_4(sc, TI_GCR_IFMTU, tmp);
2495 1.23 thorpej
2496 1.1 drochner TI_DO_CMD(TI_CMD_UPDATE_GENCOM, 0, 0);
2497 1.1 drochner
2498 1.1 drochner /* Load our MAC address. */
2499 1.108 msaitoh m = (const uint8_t *)CLLADDR(ifp->if_sadl);
2500 1.1 drochner CSR_WRITE_4(sc, TI_GCR_PAR0, (m[0] << 8) | m[1]);
2501 1.1 drochner CSR_WRITE_4(sc, TI_GCR_PAR1, (m[2] << 24) | (m[3] << 16)
2502 1.1 drochner | (m[4] << 8) | m[5]);
2503 1.1 drochner TI_DO_CMD(TI_CMD_SET_MAC_ADDR, 0, 0);
2504 1.1 drochner
2505 1.1 drochner /* Enable or disable promiscuous mode as needed. */
2506 1.1 drochner if (ifp->if_flags & IFF_PROMISC) {
2507 1.1 drochner TI_DO_CMD(TI_CMD_SET_PROMISC_MODE, TI_CMD_CODE_PROMISC_ENB, 0);
2508 1.1 drochner } else {
2509 1.1 drochner TI_DO_CMD(TI_CMD_SET_PROMISC_MODE, TI_CMD_CODE_PROMISC_DIS, 0);
2510 1.1 drochner }
2511 1.1 drochner
2512 1.1 drochner /* Program multicast filter. */
2513 1.1 drochner ti_setmulti(sc);
2514 1.1 drochner
2515 1.1 drochner /*
2516 1.1 drochner * If this is a Tigon 1, we should tell the
2517 1.1 drochner * firmware to use software packet filtering.
2518 1.1 drochner */
2519 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON) {
2520 1.1 drochner TI_DO_CMD(TI_CMD_FDR_FILTERING, TI_CMD_CODE_FILT_ENB, 0);
2521 1.1 drochner }
2522 1.1 drochner
2523 1.1 drochner /* Init RX ring. */
2524 1.1 drochner ti_init_rx_ring_std(sc);
2525 1.1 drochner
2526 1.1 drochner /* Init jumbo RX ring. */
2527 1.12 bouyer if (ifp->if_mtu > (MCLBYTES - ETHER_HDR_LEN - ETHER_CRC_LEN))
2528 1.1 drochner ti_init_rx_ring_jumbo(sc);
2529 1.1 drochner
2530 1.1 drochner /*
2531 1.1 drochner * If this is a Tigon 2, we can also configure the
2532 1.1 drochner * mini ring.
2533 1.1 drochner */
2534 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON_II)
2535 1.1 drochner ti_init_rx_ring_mini(sc);
2536 1.1 drochner
2537 1.1 drochner CSR_WRITE_4(sc, TI_GCR_RXRETURNCONS_IDX, 0);
2538 1.1 drochner sc->ti_rx_saved_considx = 0;
2539 1.1 drochner
2540 1.1 drochner /* Init TX ring. */
2541 1.1 drochner ti_init_tx_ring(sc);
2542 1.1 drochner
2543 1.1 drochner /* Tell firmware we're alive. */
2544 1.1 drochner TI_DO_CMD(TI_CMD_HOST_STATE, TI_CMD_CODE_STACK_UP, 0);
2545 1.1 drochner
2546 1.1 drochner /* Enable host interrupts. */
2547 1.1 drochner CSR_WRITE_4(sc, TI_MB_HOSTINTR, 0);
2548 1.1 drochner
2549 1.1 drochner ifp->if_flags |= IFF_RUNNING;
2550 1.1 drochner ifp->if_flags &= ~IFF_OACTIVE;
2551 1.1 drochner
2552 1.1 drochner /*
2553 1.1 drochner * Make sure to set media properly. We have to do this
2554 1.1 drochner * here since we have to issue commands in order to set
2555 1.1 drochner * the link negotiation and we can't issue commands until
2556 1.1 drochner * the firmware is running.
2557 1.1 drochner */
2558 1.1 drochner ifm = &sc->ifmedia;
2559 1.1 drochner tmp = ifm->ifm_media;
2560 1.1 drochner ifm->ifm_media = ifm->ifm_cur->ifm_media;
2561 1.1 drochner ti_ifmedia_upd(ifp);
2562 1.1 drochner ifm->ifm_media = tmp;
2563 1.1 drochner }
2564 1.1 drochner
2565 1.1 drochner /*
2566 1.1 drochner * Set media options.
2567 1.1 drochner */
2568 1.77 tnn static int
2569 1.77 tnn ti_ifmedia_upd(struct ifnet *ifp)
2570 1.1 drochner {
2571 1.1 drochner struct ti_softc *sc;
2572 1.1 drochner struct ifmedia *ifm;
2573 1.1 drochner struct ti_cmd_desc cmd;
2574 1.1 drochner
2575 1.1 drochner sc = ifp->if_softc;
2576 1.1 drochner ifm = &sc->ifmedia;
2577 1.1 drochner
2578 1.1 drochner if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
2579 1.77 tnn return (EINVAL);
2580 1.1 drochner
2581 1.77 tnn switch (IFM_SUBTYPE(ifm->ifm_media)) {
2582 1.1 drochner case IFM_AUTO:
2583 1.108 msaitoh CSR_WRITE_4(sc, TI_GCR_GLINK, TI_GLNK_PREF | TI_GLNK_1000MB |
2584 1.108 msaitoh TI_GLNK_FULL_DUPLEX | TI_GLNK_RX_FLOWCTL_Y |
2585 1.108 msaitoh TI_GLNK_AUTONEGENB | TI_GLNK_ENB);
2586 1.108 msaitoh CSR_WRITE_4(sc, TI_GCR_LINK, TI_LNK_100MB | TI_LNK_10MB |
2587 1.108 msaitoh TI_LNK_FULL_DUPLEX | TI_LNK_HALF_DUPLEX |
2588 1.108 msaitoh TI_LNK_AUTONEGENB | TI_LNK_ENB);
2589 1.1 drochner TI_DO_CMD(TI_CMD_LINK_NEGOTIATION,
2590 1.1 drochner TI_CMD_CODE_NEGOTIATE_BOTH, 0);
2591 1.1 drochner break;
2592 1.3 thorpej case IFM_1000_SX:
2593 1.36 bjh21 case IFM_1000_T:
2594 1.107 msaitoh if ((ifm->ifm_media & IFM_FDX) != 0) {
2595 1.15 bouyer CSR_WRITE_4(sc, TI_GCR_GLINK,
2596 1.108 msaitoh TI_GLNK_PREF | TI_GLNK_1000MB | TI_GLNK_FULL_DUPLEX
2597 1.108 msaitoh | TI_GLNK_RX_FLOWCTL_Y | TI_GLNK_ENB);
2598 1.15 bouyer } else {
2599 1.15 bouyer CSR_WRITE_4(sc, TI_GCR_GLINK,
2600 1.108 msaitoh TI_GLNK_PREF | TI_GLNK_1000MB |
2601 1.108 msaitoh TI_GLNK_RX_FLOWCTL_Y | TI_GLNK_ENB);
2602 1.15 bouyer }
2603 1.1 drochner CSR_WRITE_4(sc, TI_GCR_LINK, 0);
2604 1.1 drochner TI_DO_CMD(TI_CMD_LINK_NEGOTIATION,
2605 1.1 drochner TI_CMD_CODE_NEGOTIATE_GIGABIT, 0);
2606 1.1 drochner break;
2607 1.1 drochner case IFM_100_FX:
2608 1.1 drochner case IFM_10_FL:
2609 1.15 bouyer case IFM_100_TX:
2610 1.15 bouyer case IFM_10_T:
2611 1.1 drochner CSR_WRITE_4(sc, TI_GCR_GLINK, 0);
2612 1.108 msaitoh CSR_WRITE_4(sc, TI_GCR_LINK, TI_LNK_ENB | TI_LNK_PREF);
2613 1.15 bouyer if (IFM_SUBTYPE(ifm->ifm_media) == IFM_100_FX ||
2614 1.15 bouyer IFM_SUBTYPE(ifm->ifm_media) == IFM_100_TX) {
2615 1.1 drochner TI_SETBIT(sc, TI_GCR_LINK, TI_LNK_100MB);
2616 1.1 drochner } else {
2617 1.1 drochner TI_SETBIT(sc, TI_GCR_LINK, TI_LNK_10MB);
2618 1.1 drochner }
2619 1.107 msaitoh if ((ifm->ifm_media & IFM_FDX) != 0) {
2620 1.1 drochner TI_SETBIT(sc, TI_GCR_LINK, TI_LNK_FULL_DUPLEX);
2621 1.1 drochner } else {
2622 1.1 drochner TI_SETBIT(sc, TI_GCR_LINK, TI_LNK_HALF_DUPLEX);
2623 1.1 drochner }
2624 1.1 drochner TI_DO_CMD(TI_CMD_LINK_NEGOTIATION,
2625 1.1 drochner TI_CMD_CODE_NEGOTIATE_10_100, 0);
2626 1.1 drochner break;
2627 1.1 drochner }
2628 1.1 drochner
2629 1.5 thorpej sc->ethercom.ec_if.if_baudrate =
2630 1.5 thorpej ifmedia_baudrate(ifm->ifm_media);
2631 1.5 thorpej
2632 1.77 tnn return (0);
2633 1.1 drochner }
2634 1.1 drochner
2635 1.1 drochner /*
2636 1.1 drochner * Report current media status.
2637 1.1 drochner */
2638 1.77 tnn static void
2639 1.77 tnn ti_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
2640 1.1 drochner {
2641 1.1 drochner struct ti_softc *sc;
2642 1.108 msaitoh uint32_t media = 0;
2643 1.1 drochner
2644 1.1 drochner sc = ifp->if_softc;
2645 1.1 drochner
2646 1.1 drochner ifmr->ifm_status = IFM_AVALID;
2647 1.1 drochner ifmr->ifm_active = IFM_ETHER;
2648 1.1 drochner
2649 1.1 drochner if (sc->ti_linkstat == TI_EV_CODE_LINK_DOWN)
2650 1.1 drochner return;
2651 1.1 drochner
2652 1.1 drochner ifmr->ifm_status |= IFM_ACTIVE;
2653 1.1 drochner
2654 1.15 bouyer if (sc->ti_linkstat == TI_EV_CODE_GIG_LINK_UP) {
2655 1.15 bouyer media = CSR_READ_4(sc, TI_GCR_GLINK_STAT);
2656 1.15 bouyer if (sc->ti_copper)
2657 1.36 bjh21 ifmr->ifm_active |= IFM_1000_T;
2658 1.15 bouyer else
2659 1.15 bouyer ifmr->ifm_active |= IFM_1000_SX;
2660 1.15 bouyer if (media & TI_GLNK_FULL_DUPLEX)
2661 1.15 bouyer ifmr->ifm_active |= IFM_FDX;
2662 1.15 bouyer else
2663 1.15 bouyer ifmr->ifm_active |= IFM_HDX;
2664 1.15 bouyer } else if (sc->ti_linkstat == TI_EV_CODE_LINK_UP) {
2665 1.1 drochner media = CSR_READ_4(sc, TI_GCR_LINK_STAT);
2666 1.15 bouyer if (sc->ti_copper) {
2667 1.15 bouyer if (media & TI_LNK_100MB)
2668 1.15 bouyer ifmr->ifm_active |= IFM_100_TX;
2669 1.15 bouyer if (media & TI_LNK_10MB)
2670 1.15 bouyer ifmr->ifm_active |= IFM_10_T;
2671 1.15 bouyer } else {
2672 1.15 bouyer if (media & TI_LNK_100MB)
2673 1.15 bouyer ifmr->ifm_active |= IFM_100_FX;
2674 1.15 bouyer if (media & TI_LNK_10MB)
2675 1.15 bouyer ifmr->ifm_active |= IFM_10_FL;
2676 1.15 bouyer }
2677 1.1 drochner if (media & TI_LNK_FULL_DUPLEX)
2678 1.1 drochner ifmr->ifm_active |= IFM_FDX;
2679 1.1 drochner if (media & TI_LNK_HALF_DUPLEX)
2680 1.1 drochner ifmr->ifm_active |= IFM_HDX;
2681 1.1 drochner }
2682 1.5 thorpej
2683 1.5 thorpej sc->ethercom.ec_if.if_baudrate =
2684 1.5 thorpej ifmedia_baudrate(sc->ifmedia.ifm_media);
2685 1.1 drochner }
2686 1.1 drochner
2687 1.1 drochner static int
2688 1.77 tnn ti_ether_ioctl(struct ifnet *ifp, u_long cmd, void *data)
2689 1.1 drochner {
2690 1.1 drochner struct ifaddr *ifa = (struct ifaddr *) data;
2691 1.1 drochner struct ti_softc *sc = ifp->if_softc;
2692 1.1 drochner
2693 1.26 bouyer if ((ifp->if_flags & IFF_UP) == 0) {
2694 1.26 bouyer ifp->if_flags |= IFF_UP;
2695 1.26 bouyer ti_init(sc);
2696 1.26 bouyer }
2697 1.66 perry
2698 1.1 drochner switch (cmd) {
2699 1.82 dyoung case SIOCINITIFADDR:
2700 1.1 drochner
2701 1.1 drochner switch (ifa->ifa_addr->sa_family) {
2702 1.1 drochner #ifdef INET
2703 1.1 drochner case AF_INET:
2704 1.1 drochner arp_ifinit(ifp, ifa);
2705 1.1 drochner break;
2706 1.1 drochner #endif
2707 1.1 drochner default:
2708 1.1 drochner break;
2709 1.1 drochner }
2710 1.1 drochner break;
2711 1.1 drochner
2712 1.1 drochner default:
2713 1.1 drochner return (EINVAL);
2714 1.1 drochner }
2715 1.1 drochner
2716 1.1 drochner return (0);
2717 1.1 drochner }
2718 1.1 drochner
2719 1.77 tnn static int
2720 1.77 tnn ti_ioctl(struct ifnet *ifp, u_long command, void *data)
2721 1.1 drochner {
2722 1.1 drochner struct ti_softc *sc = ifp->if_softc;
2723 1.1 drochner struct ifreq *ifr = (struct ifreq *) data;
2724 1.1 drochner int s, error = 0;
2725 1.1 drochner struct ti_cmd_desc cmd;
2726 1.1 drochner
2727 1.18 thorpej s = splnet();
2728 1.1 drochner
2729 1.77 tnn switch (command) {
2730 1.82 dyoung case SIOCINITIFADDR:
2731 1.1 drochner error = ti_ether_ioctl(ifp, command, data);
2732 1.1 drochner break;
2733 1.1 drochner case SIOCSIFMTU:
2734 1.80 dyoung if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > ETHERMTU_JUMBO)
2735 1.1 drochner error = EINVAL;
2736 1.109 msaitoh else if ((error = ifioctl_common(ifp, command, data))
2737 1.109 msaitoh == ENETRESET) {
2738 1.1 drochner ti_init(sc);
2739 1.80 dyoung error = 0;
2740 1.1 drochner }
2741 1.1 drochner break;
2742 1.1 drochner case SIOCSIFFLAGS:
2743 1.82 dyoung if ((error = ifioctl_common(ifp, command, data)) != 0)
2744 1.82 dyoung break;
2745 1.1 drochner if (ifp->if_flags & IFF_UP) {
2746 1.1 drochner /*
2747 1.1 drochner * If only the state of the PROMISC flag changed,
2748 1.1 drochner * then just use the 'set promisc mode' command
2749 1.1 drochner * instead of reinitializing the entire NIC. Doing
2750 1.1 drochner * a full re-init means reloading the firmware and
2751 1.1 drochner * waiting for it to start up, which may take a
2752 1.1 drochner * second or two.
2753 1.1 drochner */
2754 1.1 drochner if (ifp->if_flags & IFF_RUNNING &&
2755 1.1 drochner ifp->if_flags & IFF_PROMISC &&
2756 1.1 drochner !(sc->ti_if_flags & IFF_PROMISC)) {
2757 1.1 drochner TI_DO_CMD(TI_CMD_SET_PROMISC_MODE,
2758 1.1 drochner TI_CMD_CODE_PROMISC_ENB, 0);
2759 1.1 drochner } else if (ifp->if_flags & IFF_RUNNING &&
2760 1.1 drochner !(ifp->if_flags & IFF_PROMISC) &&
2761 1.1 drochner sc->ti_if_flags & IFF_PROMISC) {
2762 1.1 drochner TI_DO_CMD(TI_CMD_SET_PROMISC_MODE,
2763 1.1 drochner TI_CMD_CODE_PROMISC_DIS, 0);
2764 1.1 drochner } else
2765 1.1 drochner ti_init(sc);
2766 1.1 drochner } else {
2767 1.1 drochner if (ifp->if_flags & IFF_RUNNING) {
2768 1.1 drochner ti_stop(sc);
2769 1.1 drochner }
2770 1.1 drochner }
2771 1.1 drochner sc->ti_if_flags = ifp->if_flags;
2772 1.1 drochner error = 0;
2773 1.1 drochner break;
2774 1.1 drochner default:
2775 1.80 dyoung if ((error = ether_ioctl(ifp, command, data)) != ENETRESET)
2776 1.80 dyoung break;
2777 1.80 dyoung
2778 1.80 dyoung error = 0;
2779 1.80 dyoung
2780 1.80 dyoung if (command == SIOCSIFCAP)
2781 1.80 dyoung ti_init(sc);
2782 1.80 dyoung else if (command != SIOCADDMULTI && command != SIOCDELMULTI)
2783 1.80 dyoung ;
2784 1.80 dyoung else if (ifp->if_flags & IFF_RUNNING)
2785 1.80 dyoung ti_setmulti(sc);
2786 1.1 drochner break;
2787 1.1 drochner }
2788 1.1 drochner
2789 1.1 drochner (void)splx(s);
2790 1.1 drochner
2791 1.77 tnn return (error);
2792 1.1 drochner }
2793 1.1 drochner
2794 1.77 tnn static void
2795 1.77 tnn ti_watchdog(struct ifnet *ifp)
2796 1.1 drochner {
2797 1.1 drochner struct ti_softc *sc;
2798 1.1 drochner
2799 1.1 drochner sc = ifp->if_softc;
2800 1.1 drochner
2801 1.91 chs aprint_error_dev(sc->sc_dev, "watchdog timeout -- resetting\n");
2802 1.1 drochner ti_stop(sc);
2803 1.1 drochner ti_init(sc);
2804 1.1 drochner
2805 1.114 thorpej if_statinc(ifp, if_oerrors);
2806 1.1 drochner }
2807 1.1 drochner
2808 1.1 drochner /*
2809 1.1 drochner * Stop the adapter and free any mbufs allocated to the
2810 1.1 drochner * RX and TX lists.
2811 1.1 drochner */
2812 1.77 tnn static void
2813 1.77 tnn ti_stop(struct ti_softc *sc)
2814 1.1 drochner {
2815 1.1 drochner struct ifnet *ifp;
2816 1.1 drochner struct ti_cmd_desc cmd;
2817 1.1 drochner
2818 1.1 drochner ifp = &sc->ethercom.ec_if;
2819 1.1 drochner
2820 1.1 drochner /* Disable host interrupts. */
2821 1.1 drochner CSR_WRITE_4(sc, TI_MB_HOSTINTR, 1);
2822 1.1 drochner /*
2823 1.1 drochner * Tell firmware we're shutting down.
2824 1.1 drochner */
2825 1.1 drochner TI_DO_CMD(TI_CMD_HOST_STATE, TI_CMD_CODE_STACK_DOWN, 0);
2826 1.1 drochner
2827 1.1 drochner /* Halt and reinitialize. */
2828 1.1 drochner ti_chipinit(sc);
2829 1.1 drochner ti_mem(sc, 0x2000, 0x100000 - 0x2000, NULL);
2830 1.1 drochner ti_chipinit(sc);
2831 1.1 drochner
2832 1.1 drochner /* Free the RX lists. */
2833 1.1 drochner ti_free_rx_ring_std(sc);
2834 1.1 drochner
2835 1.1 drochner /* Free jumbo RX list. */
2836 1.1 drochner ti_free_rx_ring_jumbo(sc);
2837 1.1 drochner
2838 1.1 drochner /* Free mini RX list. */
2839 1.1 drochner ti_free_rx_ring_mini(sc);
2840 1.1 drochner
2841 1.1 drochner /* Free TX buffers. */
2842 1.1 drochner ti_free_tx_ring(sc);
2843 1.1 drochner
2844 1.1 drochner sc->ti_ev_prodidx.ti_idx = 0;
2845 1.1 drochner sc->ti_return_prodidx.ti_idx = 0;
2846 1.1 drochner sc->ti_tx_considx.ti_idx = 0;
2847 1.1 drochner sc->ti_tx_saved_considx = TI_TXCONS_UNSET;
2848 1.1 drochner
2849 1.1 drochner ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
2850 1.1 drochner }
2851 1.1 drochner
2852 1.1 drochner /*
2853 1.1 drochner * Stop all chip I/O so that the kernel's probe routines don't
2854 1.1 drochner * get confused by errant DMAs when rebooting.
2855 1.1 drochner */
2856 1.86 tsutsui static bool
2857 1.86 tsutsui ti_shutdown(device_t self, int howto)
2858 1.1 drochner {
2859 1.86 tsutsui struct ti_softc *sc;
2860 1.1 drochner
2861 1.86 tsutsui sc = device_private(self);
2862 1.1 drochner ti_chipinit(sc);
2863 1.86 tsutsui
2864 1.86 tsutsui return true;
2865 1.1 drochner }
2866