Home | History | Annotate | Line # | Download | only in pci
if_ti.c revision 1.59
      1  1.59    bouyer /* $NetBSD: if_ti.c,v 1.59 2004/03/18 22:45:35 bouyer Exp $ */
      2   1.1  drochner 
      3   1.1  drochner /*
      4   1.1  drochner  * Copyright (c) 1997, 1998, 1999
      5   1.1  drochner  *	Bill Paul <wpaul (at) ctr.columbia.edu>.  All rights reserved.
      6   1.1  drochner  *
      7   1.1  drochner  * Redistribution and use in source and binary forms, with or without
      8   1.1  drochner  * modification, are permitted provided that the following conditions
      9   1.1  drochner  * are met:
     10   1.1  drochner  * 1. Redistributions of source code must retain the above copyright
     11   1.1  drochner  *    notice, this list of conditions and the following disclaimer.
     12   1.1  drochner  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1  drochner  *    notice, this list of conditions and the following disclaimer in the
     14   1.1  drochner  *    documentation and/or other materials provided with the distribution.
     15   1.1  drochner  * 3. All advertising materials mentioning features or use of this software
     16   1.1  drochner  *    must display the following acknowledgement:
     17   1.1  drochner  *	This product includes software developed by Bill Paul.
     18   1.1  drochner  * 4. Neither the name of the author nor the names of any co-contributors
     19   1.1  drochner  *    may be used to endorse or promote products derived from this software
     20   1.1  drochner  *    without specific prior written permission.
     21   1.1  drochner  *
     22   1.1  drochner  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     23   1.1  drochner  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24   1.1  drochner  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25   1.1  drochner  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     26   1.1  drochner  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     27   1.1  drochner  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     28   1.1  drochner  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     29   1.1  drochner  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     30   1.1  drochner  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     31   1.1  drochner  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     32   1.1  drochner  * THE POSSIBILITY OF SUCH DAMAGE.
     33   1.1  drochner  *
     34   1.1  drochner  *	FreeBSD Id: if_ti.c,v 1.15 1999/08/14 15:45:03 wpaul Exp
     35   1.1  drochner  */
     36   1.1  drochner 
     37   1.1  drochner /*
     38   1.1  drochner  * Alteon Networks Tigon PCI gigabit ethernet driver for FreeBSD.
     39   1.1  drochner  * Manuals, sample driver and firmware source kits are available
     40   1.1  drochner  * from http://www.alteon.com/support/openkits.
     41   1.1  drochner  *
     42   1.1  drochner  * Written by Bill Paul <wpaul (at) ctr.columbia.edu>
     43   1.1  drochner  * Electrical Engineering Department
     44   1.1  drochner  * Columbia University, New York City
     45   1.1  drochner  */
     46   1.1  drochner 
     47   1.1  drochner /*
     48   1.1  drochner  * The Alteon Networks Tigon chip contains an embedded R4000 CPU,
     49   1.1  drochner  * gigabit MAC, dual DMA channels and a PCI interface unit. NICs
     50   1.1  drochner  * using the Tigon may have anywhere from 512K to 2MB of SRAM. The
     51   1.1  drochner  * Tigon supports hardware IP, TCP and UCP checksumming, multicast
     52   1.1  drochner  * filtering and jumbo (9014 byte) frames. The hardware is largely
     53   1.1  drochner  * controlled by firmware, which must be loaded into the NIC during
     54   1.1  drochner  * initialization.
     55   1.1  drochner  *
     56   1.1  drochner  * The Tigon 2 contains 2 R4000 CPUs and requires a newer firmware
     57   1.1  drochner  * revision, which supports new features such as extended commands,
     58   1.1  drochner  * extended jumbo receive ring desciptors and a mini receive ring.
     59   1.1  drochner  *
     60   1.1  drochner  * Alteon Networks is to be commended for releasing such a vast amount
     61   1.1  drochner  * of development material for the Tigon NIC without requiring an NDA
     62   1.1  drochner  * (although they really should have done it a long time ago). With
     63   1.1  drochner  * any luck, the other vendors will finally wise up and follow Alteon's
     64   1.1  drochner  * stellar example.
     65   1.1  drochner  *
     66   1.1  drochner  * The firmware for the Tigon 1 and 2 NICs is compiled directly into
     67   1.1  drochner  * this driver by #including it as a C header file. This bloats the
     68   1.1  drochner  * driver somewhat, but it's the easiest method considering that the
     69   1.1  drochner  * driver code and firmware code need to be kept in sync. The source
     70   1.1  drochner  * for the firmware is not provided with the FreeBSD distribution since
     71   1.1  drochner  * compiling it requires a GNU toolchain targeted for mips-sgi-irix5.3.
     72   1.1  drochner  *
     73   1.1  drochner  * The following people deserve special thanks:
     74   1.1  drochner  * - Terry Murphy of 3Com, for providing a 3c985 Tigon 1 board
     75   1.1  drochner  *   for testing
     76   1.1  drochner  * - Raymond Lee of Netgear, for providing a pair of Netgear
     77   1.1  drochner  *   GA620 Tigon 2 boards for testing
     78   1.3   thorpej  * - Ulf Zimmermann, for bringing the GA620 to my attention and
     79   1.1  drochner  *   convincing me to write this driver.
     80   1.1  drochner  * - Andrew Gallatin for providing FreeBSD/Alpha support.
     81   1.1  drochner  */
     82  1.43     lukem 
     83  1.43     lukem #include <sys/cdefs.h>
     84  1.59    bouyer __KERNEL_RCSID(0, "$NetBSD: if_ti.c,v 1.59 2004/03/18 22:45:35 bouyer Exp $");
     85   1.1  drochner 
     86   1.1  drochner #include "bpfilter.h"
     87   1.1  drochner #include "opt_inet.h"
     88   1.1  drochner #include "opt_ns.h"
     89   1.1  drochner 
     90   1.1  drochner #include <sys/param.h>
     91   1.1  drochner #include <sys/systm.h>
     92   1.1  drochner #include <sys/sockio.h>
     93   1.1  drochner #include <sys/mbuf.h>
     94   1.1  drochner #include <sys/malloc.h>
     95   1.1  drochner #include <sys/kernel.h>
     96   1.1  drochner #include <sys/socket.h>
     97   1.1  drochner #include <sys/queue.h>
     98   1.1  drochner #include <sys/device.h>
     99   1.9  jdolecek #include <sys/reboot.h>
    100   1.1  drochner 
    101  1.13   thorpej #include <uvm/uvm_extern.h>
    102  1.13   thorpej 
    103   1.1  drochner #include <net/if.h>
    104   1.1  drochner #include <net/if_arp.h>
    105   1.1  drochner #include <net/if_ether.h>
    106   1.1  drochner #include <net/if_dl.h>
    107   1.1  drochner #include <net/if_media.h>
    108   1.1  drochner 
    109   1.1  drochner #if NBPFILTER > 0
    110   1.1  drochner #include <net/bpf.h>
    111   1.1  drochner #endif
    112   1.1  drochner 
    113   1.1  drochner #ifdef INET
    114   1.1  drochner #include <netinet/in.h>
    115   1.1  drochner #include <netinet/if_inarp.h>
    116  1.21   thorpej #include <netinet/in_systm.h>
    117  1.21   thorpej #include <netinet/ip.h>
    118   1.1  drochner #endif
    119   1.1  drochner 
    120   1.2  drochner #ifdef NS
    121   1.2  drochner #include <netns/ns.h>
    122   1.2  drochner #include <netns/ns_if.h>
    123   1.2  drochner #endif
    124   1.2  drochner 
    125   1.1  drochner #include <machine/bus.h>
    126   1.1  drochner 
    127   1.1  drochner #include <dev/pci/pcireg.h>
    128   1.1  drochner #include <dev/pci/pcivar.h>
    129   1.1  drochner #include <dev/pci/pcidevs.h>
    130   1.1  drochner 
    131   1.1  drochner #include <dev/pci/if_tireg.h>
    132  1.28   thorpej 
    133  1.28   thorpej #include <dev/microcode/tigon/ti_fw.h>
    134  1.28   thorpej #include <dev/microcode/tigon/ti_fw2.h>
    135   1.1  drochner 
    136   1.1  drochner /*
    137   1.1  drochner  * Various supported device vendors/types and their names.
    138   1.1  drochner  */
    139   1.1  drochner 
    140  1.19  jdolecek static const struct ti_type ti_devs[] = {
    141   1.1  drochner 	{ PCI_VENDOR_ALTEON,	PCI_PRODUCT_ALTEON_ACENIC,
    142  1.37   thorpej 		"Alteon AceNIC 1000BASE-SX Ethernet" },
    143  1.15    bouyer 	{ PCI_VENDOR_ALTEON,	PCI_PRODUCT_ALTEON_ACENIC_COPPER,
    144  1.37   thorpej 		"Alteon AceNIC 1000BASE-T Ethernet" },
    145   1.1  drochner 	{ PCI_VENDOR_3COM,	PCI_PRODUCT_3COM_3C985,
    146   1.1  drochner 		"3Com 3c985-SX Gigabit Ethernet" },
    147   1.1  drochner 	{ PCI_VENDOR_NETGEAR, PCI_PRODUCT_NETGEAR_GA620,
    148  1.37   thorpej 		"Netgear GA620 1000BASE-SX Ethernet" },
    149  1.15    bouyer 	{ PCI_VENDOR_NETGEAR, PCI_PRODUCT_NETGEAR_GA620T,
    150  1.37   thorpej 		"Netgear GA620 1000BASE-T Ethernet" },
    151   1.1  drochner 	{ PCI_VENDOR_SGI, PCI_PRODUCT_SGI_TIGON,
    152   1.1  drochner 		"Silicon Graphics Gigabit Ethernet" },
    153   1.1  drochner 	{ 0, 0, NULL }
    154   1.1  drochner };
    155   1.1  drochner 
    156  1.19  jdolecek static const struct ti_type *ti_type_match __P((struct pci_attach_args *));
    157   1.1  drochner static int ti_probe	__P((struct device *, struct cfdata *, void *));
    158   1.1  drochner static void ti_attach	__P((struct device *, struct device *, void *));
    159   1.6    bouyer static void ti_shutdown __P((void *));
    160  1.32   thorpej static void ti_txeof_tigon1	__P((struct ti_softc *));
    161  1.32   thorpej static void ti_txeof_tigon2	__P((struct ti_softc *));
    162   1.1  drochner static void ti_rxeof		__P((struct ti_softc *));
    163   1.1  drochner 
    164   1.1  drochner static void ti_stats_update	__P((struct ti_softc *));
    165  1.31   thorpej static int ti_encap_tigon1	__P((struct ti_softc *, struct mbuf *,
    166  1.31   thorpej 					u_int32_t *));
    167  1.31   thorpej static int ti_encap_tigon2	__P((struct ti_softc *, struct mbuf *,
    168   1.1  drochner 					u_int32_t *));
    169   1.1  drochner 
    170   1.1  drochner static int ti_intr		__P((void *));
    171   1.1  drochner static void ti_start		__P((struct ifnet *));
    172   1.1  drochner static int ti_ioctl		__P((struct ifnet *, u_long, caddr_t));
    173   1.1  drochner static void ti_init		__P((void *));
    174   1.1  drochner static void ti_init2		__P((struct ti_softc *));
    175   1.1  drochner static void ti_stop		__P((struct ti_softc *));
    176   1.1  drochner static void ti_watchdog		__P((struct ifnet *));
    177   1.1  drochner static int ti_ifmedia_upd	__P((struct ifnet *));
    178   1.1  drochner static void ti_ifmedia_sts	__P((struct ifnet *, struct ifmediareq *));
    179   1.1  drochner 
    180   1.1  drochner static u_int32_t ti_eeprom_putbyte	__P((struct ti_softc *, int));
    181   1.1  drochner static u_int8_t	ti_eeprom_getbyte	__P((struct ti_softc *,
    182   1.1  drochner 						int, u_int8_t *));
    183   1.1  drochner static int ti_read_eeprom	__P((struct ti_softc *, caddr_t, int, int));
    184   1.1  drochner 
    185   1.1  drochner static void ti_add_mcast	__P((struct ti_softc *, struct ether_addr *));
    186   1.1  drochner static void ti_del_mcast	__P((struct ti_softc *, struct ether_addr *));
    187   1.1  drochner static void ti_setmulti		__P((struct ti_softc *));
    188   1.1  drochner 
    189   1.1  drochner static void ti_mem		__P((struct ti_softc *, u_int32_t,
    190   1.1  drochner 					u_int32_t, caddr_t));
    191   1.1  drochner static void ti_loadfw		__P((struct ti_softc *));
    192   1.1  drochner static void ti_cmd		__P((struct ti_softc *, struct ti_cmd_desc *));
    193   1.1  drochner static void ti_cmd_ext		__P((struct ti_softc *, struct ti_cmd_desc *,
    194   1.1  drochner 					caddr_t, int));
    195   1.1  drochner static void ti_handle_events	__P((struct ti_softc *));
    196   1.1  drochner static int ti_alloc_jumbo_mem	__P((struct ti_softc *));
    197   1.1  drochner static void *ti_jalloc		__P((struct ti_softc *));
    198  1.56   thorpej static void ti_jfree		__P((struct mbuf *, caddr_t, size_t, void *));
    199   1.1  drochner static int ti_newbuf_std	__P((struct ti_softc *, int, struct mbuf *, bus_dmamap_t));
    200   1.1  drochner static int ti_newbuf_mini	__P((struct ti_softc *, int, struct mbuf *, bus_dmamap_t));
    201   1.1  drochner static int ti_newbuf_jumbo	__P((struct ti_softc *, int, struct mbuf *));
    202   1.1  drochner static int ti_init_rx_ring_std	__P((struct ti_softc *));
    203   1.1  drochner static void ti_free_rx_ring_std	__P((struct ti_softc *));
    204   1.1  drochner static int ti_init_rx_ring_jumbo	__P((struct ti_softc *));
    205   1.1  drochner static void ti_free_rx_ring_jumbo	__P((struct ti_softc *));
    206   1.1  drochner static int ti_init_rx_ring_mini	__P((struct ti_softc *));
    207   1.1  drochner static void ti_free_rx_ring_mini	__P((struct ti_softc *));
    208   1.1  drochner static void ti_free_tx_ring	__P((struct ti_softc *));
    209   1.1  drochner static int ti_init_tx_ring	__P((struct ti_softc *));
    210   1.1  drochner 
    211   1.1  drochner static int ti_64bitslot_war	__P((struct ti_softc *));
    212   1.1  drochner static int ti_chipinit		__P((struct ti_softc *));
    213   1.1  drochner static int ti_gibinit		__P((struct ti_softc *));
    214   1.1  drochner 
    215   1.1  drochner static int ti_ether_ioctl __P((struct ifnet *, u_long, caddr_t));
    216   1.1  drochner 
    217  1.51   thorpej CFATTACH_DECL(ti, sizeof(struct ti_softc),
    218  1.52   thorpej     ti_probe, ti_attach, NULL, NULL);
    219   1.1  drochner 
    220   1.1  drochner /*
    221   1.1  drochner  * Send an instruction or address to the EEPROM, check for ACK.
    222   1.1  drochner  */
    223   1.1  drochner static u_int32_t ti_eeprom_putbyte(sc, byte)
    224   1.1  drochner 	struct ti_softc		*sc;
    225   1.1  drochner 	int			byte;
    226   1.1  drochner {
    227   1.8  augustss 	int		i, ack = 0;
    228   1.1  drochner 
    229   1.1  drochner 	/*
    230   1.1  drochner 	 * Make sure we're in TX mode.
    231   1.1  drochner 	 */
    232   1.1  drochner 	TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_TXEN);
    233   1.1  drochner 
    234   1.1  drochner 	/*
    235   1.1  drochner 	 * Feed in each bit and stobe the clock.
    236   1.1  drochner 	 */
    237   1.1  drochner 	for (i = 0x80; i; i >>= 1) {
    238   1.1  drochner 		if (byte & i) {
    239   1.1  drochner 			TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_DOUT);
    240   1.1  drochner 		} else {
    241   1.1  drochner 			TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_DOUT);
    242   1.1  drochner 		}
    243   1.1  drochner 		DELAY(1);
    244   1.1  drochner 		TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
    245   1.1  drochner 		DELAY(1);
    246   1.1  drochner 		TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
    247   1.1  drochner 	}
    248   1.1  drochner 
    249   1.1  drochner 	/*
    250   1.1  drochner 	 * Turn off TX mode.
    251   1.1  drochner 	 */
    252   1.1  drochner 	TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_TXEN);
    253   1.1  drochner 
    254   1.1  drochner 	/*
    255   1.1  drochner 	 * Check for ack.
    256   1.1  drochner 	 */
    257   1.1  drochner 	TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
    258   1.1  drochner 	ack = CSR_READ_4(sc, TI_MISC_LOCAL_CTL) & TI_MLC_EE_DIN;
    259   1.1  drochner 	TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
    260   1.1  drochner 
    261   1.1  drochner 	return(ack);
    262   1.1  drochner }
    263   1.1  drochner 
    264   1.1  drochner /*
    265   1.1  drochner  * Read a byte of data stored in the EEPROM at address 'addr.'
    266   1.1  drochner  * We have to send two address bytes since the EEPROM can hold
    267   1.1  drochner  * more than 256 bytes of data.
    268   1.1  drochner  */
    269   1.1  drochner static u_int8_t ti_eeprom_getbyte(sc, addr, dest)
    270   1.1  drochner 	struct ti_softc		*sc;
    271   1.1  drochner 	int			addr;
    272   1.1  drochner 	u_int8_t		*dest;
    273   1.1  drochner {
    274   1.8  augustss 	int		i;
    275   1.1  drochner 	u_int8_t		byte = 0;
    276   1.1  drochner 
    277   1.1  drochner 	EEPROM_START;
    278   1.1  drochner 
    279   1.1  drochner 	/*
    280   1.1  drochner 	 * Send write control code to EEPROM.
    281   1.1  drochner 	 */
    282   1.1  drochner 	if (ti_eeprom_putbyte(sc, EEPROM_CTL_WRITE)) {
    283   1.1  drochner 		printf("%s: failed to send write command, status: %x\n",
    284   1.1  drochner 		    sc->sc_dev.dv_xname, CSR_READ_4(sc, TI_MISC_LOCAL_CTL));
    285   1.1  drochner 		return(1);
    286   1.1  drochner 	}
    287   1.1  drochner 
    288   1.1  drochner 	/*
    289   1.1  drochner 	 * Send first byte of address of byte we want to read.
    290   1.1  drochner 	 */
    291   1.1  drochner 	if (ti_eeprom_putbyte(sc, (addr >> 8) & 0xFF)) {
    292   1.1  drochner 		printf("%s: failed to send address, status: %x\n",
    293   1.1  drochner 		    sc->sc_dev.dv_xname, CSR_READ_4(sc, TI_MISC_LOCAL_CTL));
    294   1.1  drochner 		return(1);
    295   1.1  drochner 	}
    296   1.1  drochner 	/*
    297   1.1  drochner 	 * Send second byte address of byte we want to read.
    298   1.1  drochner 	 */
    299   1.1  drochner 	if (ti_eeprom_putbyte(sc, addr & 0xFF)) {
    300   1.1  drochner 		printf("%s: failed to send address, status: %x\n",
    301   1.1  drochner 		    sc->sc_dev.dv_xname, CSR_READ_4(sc, TI_MISC_LOCAL_CTL));
    302   1.1  drochner 		return(1);
    303   1.1  drochner 	}
    304   1.1  drochner 
    305   1.1  drochner 	EEPROM_STOP;
    306   1.1  drochner 	EEPROM_START;
    307   1.1  drochner 	/*
    308   1.1  drochner 	 * Send read control code to EEPROM.
    309   1.1  drochner 	 */
    310   1.1  drochner 	if (ti_eeprom_putbyte(sc, EEPROM_CTL_READ)) {
    311   1.1  drochner 		printf("%s: failed to send read command, status: %x\n",
    312   1.1  drochner 		    sc->sc_dev.dv_xname, CSR_READ_4(sc, TI_MISC_LOCAL_CTL));
    313   1.1  drochner 		return(1);
    314   1.1  drochner 	}
    315   1.1  drochner 
    316   1.1  drochner 	/*
    317   1.1  drochner 	 * Start reading bits from EEPROM.
    318   1.1  drochner 	 */
    319   1.1  drochner 	TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_TXEN);
    320   1.1  drochner 	for (i = 0x80; i; i >>= 1) {
    321   1.1  drochner 		TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
    322   1.1  drochner 		DELAY(1);
    323   1.1  drochner 		if (CSR_READ_4(sc, TI_MISC_LOCAL_CTL) & TI_MLC_EE_DIN)
    324   1.1  drochner 			byte |= i;
    325   1.1  drochner 		TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
    326   1.1  drochner 		DELAY(1);
    327   1.1  drochner 	}
    328   1.1  drochner 
    329   1.1  drochner 	EEPROM_STOP;
    330   1.1  drochner 
    331   1.1  drochner 	/*
    332   1.1  drochner 	 * No ACK generated for read, so just return byte.
    333   1.1  drochner 	 */
    334   1.1  drochner 
    335   1.1  drochner 	*dest = byte;
    336   1.1  drochner 
    337   1.1  drochner 	return(0);
    338   1.1  drochner }
    339   1.1  drochner 
    340   1.1  drochner /*
    341   1.1  drochner  * Read a sequence of bytes from the EEPROM.
    342   1.1  drochner  */
    343   1.1  drochner static int ti_read_eeprom(sc, dest, off, cnt)
    344   1.1  drochner 	struct ti_softc		*sc;
    345   1.1  drochner 	caddr_t			dest;
    346   1.1  drochner 	int			off;
    347   1.1  drochner 	int			cnt;
    348   1.1  drochner {
    349   1.1  drochner 	int			err = 0, i;
    350   1.1  drochner 	u_int8_t		byte = 0;
    351   1.1  drochner 
    352   1.1  drochner 	for (i = 0; i < cnt; i++) {
    353   1.1  drochner 		err = ti_eeprom_getbyte(sc, off + i, &byte);
    354   1.1  drochner 		if (err)
    355   1.1  drochner 			break;
    356   1.1  drochner 		*(dest + i) = byte;
    357   1.1  drochner 	}
    358   1.1  drochner 
    359   1.1  drochner 	return(err ? 1 : 0);
    360   1.1  drochner }
    361   1.1  drochner 
    362   1.1  drochner /*
    363   1.1  drochner  * NIC memory access function. Can be used to either clear a section
    364   1.1  drochner  * of NIC local memory or (if buf is non-NULL) copy data into it.
    365   1.1  drochner  */
    366   1.1  drochner static void ti_mem(sc, addr, len, buf)
    367   1.1  drochner 	struct ti_softc		*sc;
    368   1.1  drochner 	u_int32_t		addr, len;
    369   1.1  drochner 	caddr_t			buf;
    370   1.1  drochner {
    371   1.1  drochner 	int			segptr, segsize, cnt;
    372   1.6    bouyer 	caddr_t			ptr;
    373   1.1  drochner 
    374   1.1  drochner 	segptr = addr;
    375   1.1  drochner 	cnt = len;
    376   1.1  drochner 	ptr = buf;
    377   1.1  drochner 
    378   1.1  drochner 	while(cnt) {
    379   1.1  drochner 		if (cnt < TI_WINLEN)
    380   1.1  drochner 			segsize = cnt;
    381   1.1  drochner 		else
    382   1.1  drochner 			segsize = TI_WINLEN - (segptr % TI_WINLEN);
    383   1.1  drochner 		CSR_WRITE_4(sc, TI_WINBASE, (segptr & ~(TI_WINLEN - 1)));
    384   1.6    bouyer 		if (buf == NULL) {
    385   1.6    bouyer 			bus_space_set_region_4(sc->ti_btag, sc->ti_bhandle,
    386   1.6    bouyer 			    TI_WINDOW + (segptr & (TI_WINLEN - 1)), 0,
    387   1.6    bouyer 			    segsize / 4);
    388   1.6    bouyer 		} else {
    389   1.6    bouyer 			bus_space_write_region_4(sc->ti_btag, sc->ti_bhandle,
    390   1.6    bouyer 			    TI_WINDOW + (segptr & (TI_WINLEN - 1)),
    391   1.6    bouyer 			    (u_int32_t *)ptr, segsize / 4);
    392   1.1  drochner 			ptr += segsize;
    393   1.1  drochner 		}
    394   1.1  drochner 		segptr += segsize;
    395   1.1  drochner 		cnt -= segsize;
    396   1.1  drochner 	}
    397   1.1  drochner 
    398   1.1  drochner 	return;
    399   1.1  drochner }
    400   1.1  drochner 
    401   1.1  drochner /*
    402   1.1  drochner  * Load firmware image into the NIC. Check that the firmware revision
    403   1.1  drochner  * is acceptable and see if we want the firmware for the Tigon 1 or
    404   1.1  drochner  * Tigon 2.
    405   1.1  drochner  */
    406   1.1  drochner static void ti_loadfw(sc)
    407   1.1  drochner 	struct ti_softc		*sc;
    408   1.1  drochner {
    409   1.1  drochner 	switch(sc->ti_hwrev) {
    410   1.1  drochner 	case TI_HWREV_TIGON:
    411   1.1  drochner 		if (tigonFwReleaseMajor != TI_FIRMWARE_MAJOR ||
    412   1.1  drochner 		    tigonFwReleaseMinor != TI_FIRMWARE_MINOR ||
    413   1.1  drochner 		    tigonFwReleaseFix != TI_FIRMWARE_FIX) {
    414   1.1  drochner 			printf("%s: firmware revision mismatch; want "
    415   1.1  drochner 			    "%d.%d.%d, got %d.%d.%d\n", sc->sc_dev.dv_xname,
    416   1.1  drochner 			    TI_FIRMWARE_MAJOR, TI_FIRMWARE_MINOR,
    417   1.1  drochner 			    TI_FIRMWARE_FIX, tigonFwReleaseMajor,
    418   1.1  drochner 			    tigonFwReleaseMinor, tigonFwReleaseFix);
    419   1.1  drochner 			return;
    420   1.1  drochner 		}
    421   1.1  drochner 		ti_mem(sc, tigonFwTextAddr, tigonFwTextLen,
    422   1.1  drochner 		    (caddr_t)tigonFwText);
    423   1.1  drochner 		ti_mem(sc, tigonFwDataAddr, tigonFwDataLen,
    424   1.1  drochner 		    (caddr_t)tigonFwData);
    425   1.1  drochner 		ti_mem(sc, tigonFwRodataAddr, tigonFwRodataLen,
    426   1.1  drochner 		    (caddr_t)tigonFwRodata);
    427   1.1  drochner 		ti_mem(sc, tigonFwBssAddr, tigonFwBssLen, NULL);
    428   1.1  drochner 		ti_mem(sc, tigonFwSbssAddr, tigonFwSbssLen, NULL);
    429   1.1  drochner 		CSR_WRITE_4(sc, TI_CPU_PROGRAM_COUNTER, tigonFwStartAddr);
    430   1.1  drochner 		break;
    431   1.1  drochner 	case TI_HWREV_TIGON_II:
    432   1.1  drochner 		if (tigon2FwReleaseMajor != TI_FIRMWARE_MAJOR ||
    433   1.1  drochner 		    tigon2FwReleaseMinor != TI_FIRMWARE_MINOR ||
    434   1.1  drochner 		    tigon2FwReleaseFix != TI_FIRMWARE_FIX) {
    435   1.1  drochner 			printf("%s: firmware revision mismatch; want "
    436   1.1  drochner 			    "%d.%d.%d, got %d.%d.%d\n", sc->sc_dev.dv_xname,
    437   1.1  drochner 			    TI_FIRMWARE_MAJOR, TI_FIRMWARE_MINOR,
    438   1.1  drochner 			    TI_FIRMWARE_FIX, tigon2FwReleaseMajor,
    439   1.1  drochner 			    tigon2FwReleaseMinor, tigon2FwReleaseFix);
    440   1.1  drochner 			return;
    441   1.1  drochner 		}
    442   1.1  drochner 		ti_mem(sc, tigon2FwTextAddr, tigon2FwTextLen,
    443   1.1  drochner 		    (caddr_t)tigon2FwText);
    444   1.1  drochner 		ti_mem(sc, tigon2FwDataAddr, tigon2FwDataLen,
    445   1.1  drochner 		    (caddr_t)tigon2FwData);
    446   1.1  drochner 		ti_mem(sc, tigon2FwRodataAddr, tigon2FwRodataLen,
    447   1.1  drochner 		    (caddr_t)tigon2FwRodata);
    448   1.1  drochner 		ti_mem(sc, tigon2FwBssAddr, tigon2FwBssLen, NULL);
    449   1.1  drochner 		ti_mem(sc, tigon2FwSbssAddr, tigon2FwSbssLen, NULL);
    450   1.1  drochner 		CSR_WRITE_4(sc, TI_CPU_PROGRAM_COUNTER, tigon2FwStartAddr);
    451   1.1  drochner 		break;
    452   1.1  drochner 	default:
    453   1.1  drochner 		printf("%s: can't load firmware: unknown hardware rev\n",
    454   1.1  drochner 		    sc->sc_dev.dv_xname);
    455   1.1  drochner 		break;
    456   1.1  drochner 	}
    457   1.1  drochner 
    458   1.1  drochner 	return;
    459   1.1  drochner }
    460   1.1  drochner 
    461   1.1  drochner /*
    462   1.1  drochner  * Send the NIC a command via the command ring.
    463   1.1  drochner  */
    464   1.1  drochner static void ti_cmd(sc, cmd)
    465   1.1  drochner 	struct ti_softc		*sc;
    466   1.1  drochner 	struct ti_cmd_desc	*cmd;
    467   1.1  drochner {
    468   1.1  drochner 	u_int32_t		index;
    469   1.1  drochner 
    470   1.1  drochner 	index = sc->ti_cmd_saved_prodidx;
    471   1.1  drochner 	CSR_WRITE_4(sc, TI_GCR_CMDRING + (index * 4), *(u_int32_t *)(cmd));
    472   1.1  drochner 	TI_INC(index, TI_CMD_RING_CNT);
    473   1.1  drochner 	CSR_WRITE_4(sc, TI_MB_CMDPROD_IDX, index);
    474   1.1  drochner 	sc->ti_cmd_saved_prodidx = index;
    475   1.1  drochner 
    476   1.1  drochner 	return;
    477   1.1  drochner }
    478   1.1  drochner 
    479   1.1  drochner /*
    480   1.1  drochner  * Send the NIC an extended command. The 'len' parameter specifies the
    481   1.1  drochner  * number of command slots to include after the initial command.
    482   1.1  drochner  */
    483   1.1  drochner static void ti_cmd_ext(sc, cmd, arg, len)
    484   1.1  drochner 	struct ti_softc		*sc;
    485   1.1  drochner 	struct ti_cmd_desc	*cmd;
    486   1.1  drochner 	caddr_t			arg;
    487   1.1  drochner 	int			len;
    488   1.1  drochner {
    489   1.1  drochner 	u_int32_t		index;
    490   1.8  augustss 	int		i;
    491   1.1  drochner 
    492   1.1  drochner 	index = sc->ti_cmd_saved_prodidx;
    493   1.1  drochner 	CSR_WRITE_4(sc, TI_GCR_CMDRING + (index * 4), *(u_int32_t *)(cmd));
    494   1.1  drochner 	TI_INC(index, TI_CMD_RING_CNT);
    495   1.1  drochner 	for (i = 0; i < len; i++) {
    496   1.1  drochner 		CSR_WRITE_4(sc, TI_GCR_CMDRING + (index * 4),
    497   1.1  drochner 		    *(u_int32_t *)(&arg[i * 4]));
    498   1.1  drochner 		TI_INC(index, TI_CMD_RING_CNT);
    499   1.1  drochner 	}
    500   1.1  drochner 	CSR_WRITE_4(sc, TI_MB_CMDPROD_IDX, index);
    501   1.1  drochner 	sc->ti_cmd_saved_prodidx = index;
    502   1.1  drochner 
    503   1.1  drochner 	return;
    504   1.1  drochner }
    505   1.1  drochner 
    506   1.1  drochner /*
    507   1.1  drochner  * Handle events that have triggered interrupts.
    508   1.1  drochner  */
    509   1.1  drochner static void ti_handle_events(sc)
    510   1.1  drochner 	struct ti_softc		*sc;
    511   1.1  drochner {
    512   1.1  drochner 	struct ti_event_desc	*e;
    513   1.1  drochner 
    514   1.1  drochner 	if (sc->ti_rdata->ti_event_ring == NULL)
    515   1.1  drochner 		return;
    516   1.1  drochner 
    517   1.1  drochner 	while (sc->ti_ev_saved_considx != sc->ti_ev_prodidx.ti_idx) {
    518   1.1  drochner 		e = &sc->ti_rdata->ti_event_ring[sc->ti_ev_saved_considx];
    519   1.1  drochner 		switch(e->ti_event) {
    520   1.1  drochner 		case TI_EV_LINKSTAT_CHANGED:
    521   1.1  drochner 			sc->ti_linkstat = e->ti_code;
    522   1.1  drochner 			if (e->ti_code == TI_EV_CODE_LINK_UP)
    523   1.1  drochner 				printf("%s: 10/100 link up\n",
    524   1.1  drochner 				       sc->sc_dev.dv_xname);
    525   1.1  drochner 			else if (e->ti_code == TI_EV_CODE_GIG_LINK_UP)
    526   1.1  drochner 				printf("%s: gigabit link up\n",
    527   1.1  drochner 				       sc->sc_dev.dv_xname);
    528   1.1  drochner 			else if (e->ti_code == TI_EV_CODE_LINK_DOWN)
    529   1.1  drochner 				printf("%s: link down\n",
    530   1.1  drochner 				       sc->sc_dev.dv_xname);
    531   1.1  drochner 			break;
    532   1.1  drochner 		case TI_EV_ERROR:
    533   1.1  drochner 			if (e->ti_code == TI_EV_CODE_ERR_INVAL_CMD)
    534   1.1  drochner 				printf("%s: invalid command\n",
    535   1.1  drochner 				       sc->sc_dev.dv_xname);
    536   1.1  drochner 			else if (e->ti_code == TI_EV_CODE_ERR_UNIMP_CMD)
    537   1.1  drochner 				printf("%s: unknown command\n",
    538   1.1  drochner 				       sc->sc_dev.dv_xname);
    539   1.1  drochner 			else if (e->ti_code == TI_EV_CODE_ERR_BADCFG)
    540   1.1  drochner 				printf("%s: bad config data\n",
    541   1.1  drochner 				       sc->sc_dev.dv_xname);
    542   1.1  drochner 			break;
    543   1.1  drochner 		case TI_EV_FIRMWARE_UP:
    544   1.1  drochner 			ti_init2(sc);
    545   1.1  drochner 			break;
    546   1.1  drochner 		case TI_EV_STATS_UPDATED:
    547   1.1  drochner 			ti_stats_update(sc);
    548   1.1  drochner 			break;
    549   1.1  drochner 		case TI_EV_RESET_JUMBO_RING:
    550   1.1  drochner 		case TI_EV_MCAST_UPDATED:
    551   1.1  drochner 			/* Who cares. */
    552   1.1  drochner 			break;
    553   1.1  drochner 		default:
    554   1.1  drochner 			printf("%s: unknown event: %d\n",
    555   1.1  drochner 			    sc->sc_dev.dv_xname, e->ti_event);
    556   1.1  drochner 			break;
    557   1.1  drochner 		}
    558   1.1  drochner 		/* Advance the consumer index. */
    559   1.1  drochner 		TI_INC(sc->ti_ev_saved_considx, TI_EVENT_RING_CNT);
    560   1.1  drochner 		CSR_WRITE_4(sc, TI_GCR_EVENTCONS_IDX, sc->ti_ev_saved_considx);
    561   1.1  drochner 	}
    562   1.1  drochner 
    563   1.1  drochner 	return;
    564   1.1  drochner }
    565   1.1  drochner 
    566   1.1  drochner /*
    567   1.1  drochner  * Memory management for the jumbo receive ring is a pain in the
    568   1.1  drochner  * butt. We need to allocate at least 9018 bytes of space per frame,
    569   1.1  drochner  * _and_ it has to be contiguous (unless you use the extended
    570   1.1  drochner  * jumbo descriptor format). Using malloc() all the time won't
    571   1.1  drochner  * work: malloc() allocates memory in powers of two, which means we
    572   1.1  drochner  * would end up wasting a considerable amount of space by allocating
    573   1.1  drochner  * 9K chunks. We don't have a jumbo mbuf cluster pool. Thus, we have
    574   1.1  drochner  * to do our own memory management.
    575   1.1  drochner  *
    576   1.1  drochner  * The driver needs to allocate a contiguous chunk of memory at boot
    577   1.1  drochner  * time. We then chop this up ourselves into 9K pieces and use them
    578   1.1  drochner  * as external mbuf storage.
    579   1.1  drochner  *
    580   1.1  drochner  * One issue here is how much memory to allocate. The jumbo ring has
    581   1.1  drochner  * 256 slots in it, but at 9K per slot than can consume over 2MB of
    582   1.1  drochner  * RAM. This is a bit much, especially considering we also need
    583   1.1  drochner  * RAM for the standard ring and mini ring (on the Tigon 2). To
    584   1.1  drochner  * save space, we only actually allocate enough memory for 64 slots
    585   1.1  drochner  * by default, which works out to between 500 and 600K. This can
    586   1.1  drochner  * be tuned by changing a #define in if_tireg.h.
    587   1.1  drochner  */
    588   1.1  drochner 
    589   1.1  drochner static int ti_alloc_jumbo_mem(sc)
    590   1.1  drochner 	struct ti_softc		*sc;
    591   1.1  drochner {
    592   1.1  drochner 	caddr_t			ptr;
    593   1.8  augustss 	int		i;
    594   1.1  drochner 	struct ti_jpool_entry   *entry;
    595   1.1  drochner 	bus_dma_segment_t dmaseg;
    596   1.1  drochner 	int error, dmanseg;
    597   1.1  drochner 
    598   1.1  drochner 	/* Grab a big chunk o' storage. */
    599   1.1  drochner 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
    600  1.13   thorpej 	    TI_JMEM, PAGE_SIZE, 0, &dmaseg, 1, &dmanseg,
    601   1.1  drochner 	    BUS_DMA_NOWAIT)) != 0) {
    602   1.1  drochner 		printf("%s: can't allocate jumbo buffer, error = %d\n",
    603   1.1  drochner 		       sc->sc_dev.dv_xname, error);
    604   1.1  drochner 		return (error);
    605   1.1  drochner 	}
    606   1.1  drochner 
    607   1.1  drochner 	if ((error = bus_dmamem_map(sc->sc_dmat, &dmaseg, dmanseg,
    608   1.1  drochner 	    TI_JMEM, (caddr_t *)&sc->ti_cdata.ti_jumbo_buf,
    609   1.1  drochner 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
    610   1.1  drochner 		printf("%s: can't map jumbo buffer, error = %d\n",
    611   1.1  drochner 		       sc->sc_dev.dv_xname, error);
    612   1.1  drochner 		return (error);
    613   1.1  drochner 	}
    614   1.1  drochner 
    615   1.1  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat,
    616   1.1  drochner 	    TI_JMEM, 1,
    617   1.1  drochner 	    TI_JMEM, 0, BUS_DMA_NOWAIT,
    618   1.1  drochner 	    &sc->jumbo_dmamap)) != 0) {
    619   1.1  drochner 		printf("%s: can't create jumbo buffer DMA map, error = %d\n",
    620   1.1  drochner 		       sc->sc_dev.dv_xname, error);
    621   1.1  drochner 		return (error);
    622   1.1  drochner 	}
    623   1.1  drochner 
    624   1.1  drochner 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->jumbo_dmamap,
    625   1.1  drochner 	    sc->ti_cdata.ti_jumbo_buf, TI_JMEM, NULL,
    626   1.1  drochner 	    BUS_DMA_NOWAIT)) != 0) {
    627   1.1  drochner 		printf("%s: can't load jumbo buffer DMA map, error = %d\n",
    628   1.1  drochner 		       sc->sc_dev.dv_xname, error);
    629   1.1  drochner 		return (error);
    630   1.1  drochner 	}
    631   1.1  drochner 	sc->jumbo_dmaaddr = sc->jumbo_dmamap->dm_segs[0].ds_addr;
    632   1.1  drochner 
    633   1.1  drochner 	SIMPLEQ_INIT(&sc->ti_jfree_listhead);
    634   1.1  drochner 	SIMPLEQ_INIT(&sc->ti_jinuse_listhead);
    635   1.1  drochner 
    636   1.1  drochner 	/*
    637   1.1  drochner 	 * Now divide it up into 9K pieces and save the addresses
    638  1.15    bouyer 	 * in an array.
    639   1.1  drochner 	 */
    640   1.1  drochner 	ptr = sc->ti_cdata.ti_jumbo_buf;
    641   1.1  drochner 	for (i = 0; i < TI_JSLOTS; i++) {
    642  1.15    bouyer 		sc->ti_cdata.ti_jslots[i] = ptr;
    643  1.15    bouyer 		ptr += TI_JLEN;
    644   1.1  drochner 		entry = malloc(sizeof(struct ti_jpool_entry),
    645   1.1  drochner 			       M_DEVBUF, M_NOWAIT);
    646   1.1  drochner 		if (entry == NULL) {
    647   1.1  drochner 			free(sc->ti_cdata.ti_jumbo_buf, M_DEVBUF);
    648   1.1  drochner 			sc->ti_cdata.ti_jumbo_buf = NULL;
    649   1.1  drochner 			printf("%s: no memory for jumbo "
    650   1.1  drochner 			    "buffer queue!\n", sc->sc_dev.dv_xname);
    651   1.1  drochner 			return(ENOBUFS);
    652   1.1  drochner 		}
    653   1.1  drochner 		entry->slot = i;
    654   1.1  drochner 		SIMPLEQ_INSERT_HEAD(&sc->ti_jfree_listhead, entry,
    655   1.1  drochner 				    jpool_entries);
    656   1.1  drochner 	}
    657   1.1  drochner 
    658   1.1  drochner 	return(0);
    659   1.1  drochner }
    660   1.1  drochner 
    661   1.1  drochner /*
    662   1.1  drochner  * Allocate a jumbo buffer.
    663   1.1  drochner  */
    664   1.1  drochner static void *ti_jalloc(sc)
    665   1.1  drochner 	struct ti_softc		*sc;
    666   1.1  drochner {
    667   1.1  drochner 	struct ti_jpool_entry   *entry;
    668   1.1  drochner 
    669   1.1  drochner 	entry = SIMPLEQ_FIRST(&sc->ti_jfree_listhead);
    670   1.1  drochner 
    671   1.1  drochner 	if (entry == NULL) {
    672   1.1  drochner 		printf("%s: no free jumbo buffers\n", sc->sc_dev.dv_xname);
    673   1.1  drochner 		return(NULL);
    674   1.1  drochner 	}
    675   1.1  drochner 
    676  1.48     lukem 	SIMPLEQ_REMOVE_HEAD(&sc->ti_jfree_listhead, jpool_entries);
    677   1.1  drochner 	SIMPLEQ_INSERT_HEAD(&sc->ti_jinuse_listhead, entry, jpool_entries);
    678  1.15    bouyer 	return(sc->ti_cdata.ti_jslots[entry->slot]);
    679   1.1  drochner }
    680   1.1  drochner 
    681   1.1  drochner /*
    682   1.1  drochner  * Release a jumbo buffer.
    683   1.1  drochner  */
    684  1.47   thorpej static void ti_jfree(m, buf, size, arg)
    685  1.47   thorpej 	struct mbuf		*m;
    686   1.1  drochner 	caddr_t			buf;
    687  1.56   thorpej 	size_t			size;
    688  1.15    bouyer 	void *arg;
    689   1.1  drochner {
    690   1.1  drochner 	struct ti_softc		*sc;
    691  1.47   thorpej 	int		        i, s;
    692   1.1  drochner 	struct ti_jpool_entry   *entry;
    693   1.1  drochner 
    694   1.1  drochner 	/* Extract the softc struct pointer. */
    695  1.15    bouyer 	sc = (struct ti_softc *)arg;
    696   1.1  drochner 
    697   1.1  drochner 	if (sc == NULL)
    698  1.15    bouyer 		panic("ti_jfree: didn't get softc pointer!");
    699   1.1  drochner 
    700   1.1  drochner 	/* calculate the slot this buffer belongs to */
    701   1.1  drochner 
    702  1.15    bouyer 	i = ((caddr_t)buf
    703   1.1  drochner 	     - (caddr_t)sc->ti_cdata.ti_jumbo_buf) / TI_JLEN;
    704   1.1  drochner 
    705   1.1  drochner 	if ((i < 0) || (i >= TI_JSLOTS))
    706   1.1  drochner 		panic("ti_jfree: asked to free buffer that we don't manage!");
    707  1.47   thorpej 
    708  1.47   thorpej 	s = splvm();
    709  1.15    bouyer 	entry = SIMPLEQ_FIRST(&sc->ti_jinuse_listhead);
    710  1.15    bouyer 	if (entry == NULL)
    711  1.15    bouyer 		panic("ti_jfree: buffer not in use!");
    712  1.15    bouyer 	entry->slot = i;
    713  1.48     lukem 	SIMPLEQ_REMOVE_HEAD(&sc->ti_jinuse_listhead, jpool_entries);
    714  1.48     lukem 	SIMPLEQ_INSERT_HEAD(&sc->ti_jfree_listhead, entry, jpool_entries);
    715   1.1  drochner 
    716  1.47   thorpej 	if (__predict_true(m != NULL))
    717  1.47   thorpej 		pool_cache_put(&mbpool_cache, m);
    718  1.47   thorpej 	splx(s);
    719   1.1  drochner }
    720   1.1  drochner 
    721   1.1  drochner 
    722   1.1  drochner /*
    723   1.1  drochner  * Intialize a standard receive ring descriptor.
    724   1.1  drochner  */
    725   1.1  drochner static int ti_newbuf_std(sc, i, m, dmamap)
    726   1.1  drochner 	struct ti_softc		*sc;
    727   1.1  drochner 	int			i;
    728   1.1  drochner 	struct mbuf		*m;
    729   1.1  drochner 	bus_dmamap_t dmamap; /* required if (m != NULL) */
    730   1.1  drochner {
    731   1.1  drochner 	struct mbuf		*m_new = NULL;
    732   1.1  drochner 	struct ti_rx_desc	*r;
    733   1.1  drochner 	int error;
    734   1.1  drochner 
    735   1.1  drochner 	if (dmamap == NULL) {
    736   1.1  drochner 		/* if (m) panic() */
    737   1.1  drochner 
    738   1.1  drochner 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
    739   1.1  drochner 					       MCLBYTES, 0, BUS_DMA_NOWAIT,
    740   1.1  drochner 					       &dmamap)) != 0) {
    741   1.1  drochner 			printf("%s: can't create recv map, error = %d\n",
    742   1.1  drochner 			       sc->sc_dev.dv_xname, error);
    743   1.1  drochner 			return(ENOMEM);
    744   1.1  drochner 		}
    745   1.1  drochner 	}
    746   1.1  drochner 	sc->std_dmamap[i] = dmamap;
    747   1.1  drochner 
    748   1.1  drochner 	if (m == NULL) {
    749   1.1  drochner 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
    750   1.1  drochner 		if (m_new == NULL) {
    751   1.1  drochner 			printf("%s: mbuf allocation failed "
    752   1.1  drochner 			    "-- packet dropped!\n", sc->sc_dev.dv_xname);
    753   1.1  drochner 			return(ENOBUFS);
    754   1.1  drochner 		}
    755   1.1  drochner 
    756   1.1  drochner 		MCLGET(m_new, M_DONTWAIT);
    757   1.1  drochner 		if (!(m_new->m_flags & M_EXT)) {
    758   1.1  drochner 			printf("%s: cluster allocation failed "
    759   1.1  drochner 			    "-- packet dropped!\n", sc->sc_dev.dv_xname);
    760   1.1  drochner 			m_freem(m_new);
    761   1.1  drochner 			return(ENOBUFS);
    762   1.1  drochner 		}
    763   1.1  drochner 		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
    764   1.1  drochner 		m_adj(m_new, ETHER_ALIGN);
    765   1.1  drochner 
    766   1.1  drochner 		if ((error = bus_dmamap_load(sc->sc_dmat, dmamap,
    767   1.1  drochner 				mtod(m_new, caddr_t), m_new->m_len, NULL,
    768  1.40   thorpej 				BUS_DMA_READ|BUS_DMA_NOWAIT)) != 0) {
    769   1.1  drochner 			printf("%s: can't load recv map, error = %d\n",
    770   1.1  drochner 			       sc->sc_dev.dv_xname, error);
    771   1.1  drochner 			return (ENOMEM);
    772   1.1  drochner 		}
    773   1.1  drochner 	} else {
    774   1.1  drochner 		m_new = m;
    775   1.1  drochner 		m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
    776   1.1  drochner 		m_new->m_data = m_new->m_ext.ext_buf;
    777   1.1  drochner 		m_adj(m_new, ETHER_ALIGN);
    778   1.1  drochner 
    779   1.1  drochner 		/* reuse the dmamap */
    780   1.1  drochner 	}
    781   1.1  drochner 
    782   1.1  drochner 	sc->ti_cdata.ti_rx_std_chain[i] = m_new;
    783   1.1  drochner 	r = &sc->ti_rdata->ti_rx_std_ring[i];
    784   1.1  drochner 	TI_HOSTADDR(r->ti_addr) = dmamap->dm_segs[0].ds_addr;
    785   1.1  drochner 	r->ti_type = TI_BDTYPE_RECV_BD;
    786   1.1  drochner 	r->ti_flags = 0;
    787  1.21   thorpej 	if (sc->ethercom.ec_if.if_capenable & IFCAP_CSUM_IPv4)
    788  1.21   thorpej 		r->ti_flags |= TI_BDFLAG_IP_CKSUM;
    789  1.21   thorpej 	if (sc->ethercom.ec_if.if_capenable &
    790  1.21   thorpej 	    (IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
    791  1.21   thorpej 		r->ti_flags |= TI_BDFLAG_TCP_UDP_CKSUM;
    792   1.1  drochner 	r->ti_len = m_new->m_len; /* == ds_len */
    793   1.1  drochner 	r->ti_idx = i;
    794   1.1  drochner 
    795   1.1  drochner 	return(0);
    796   1.1  drochner }
    797   1.1  drochner 
    798   1.1  drochner /*
    799   1.1  drochner  * Intialize a mini receive ring descriptor. This only applies to
    800   1.1  drochner  * the Tigon 2.
    801   1.1  drochner  */
    802   1.1  drochner static int ti_newbuf_mini(sc, i, m, dmamap)
    803   1.1  drochner 	struct ti_softc		*sc;
    804   1.1  drochner 	int			i;
    805   1.1  drochner 	struct mbuf		*m;
    806   1.1  drochner 	bus_dmamap_t dmamap; /* required if (m != NULL) */
    807   1.1  drochner {
    808   1.1  drochner 	struct mbuf		*m_new = NULL;
    809   1.1  drochner 	struct ti_rx_desc	*r;
    810   1.1  drochner 	int error;
    811   1.1  drochner 
    812   1.1  drochner 	if (dmamap == NULL) {
    813   1.1  drochner 		/* if (m) panic() */
    814   1.1  drochner 
    815   1.1  drochner 		if ((error = bus_dmamap_create(sc->sc_dmat, MHLEN, 1,
    816   1.1  drochner 					       MHLEN, 0, BUS_DMA_NOWAIT,
    817   1.1  drochner 					       &dmamap)) != 0) {
    818   1.1  drochner 			printf("%s: can't create recv map, error = %d\n",
    819   1.1  drochner 			       sc->sc_dev.dv_xname, error);
    820   1.1  drochner 			return(ENOMEM);
    821   1.1  drochner 		}
    822   1.1  drochner 	}
    823   1.1  drochner 	sc->mini_dmamap[i] = dmamap;
    824   1.1  drochner 
    825   1.1  drochner 	if (m == NULL) {
    826   1.1  drochner 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
    827   1.1  drochner 		if (m_new == NULL) {
    828   1.1  drochner 			printf("%s: mbuf allocation failed "
    829   1.1  drochner 			    "-- packet dropped!\n", sc->sc_dev.dv_xname);
    830   1.1  drochner 			return(ENOBUFS);
    831   1.1  drochner 		}
    832   1.1  drochner 		m_new->m_len = m_new->m_pkthdr.len = MHLEN;
    833   1.1  drochner 		m_adj(m_new, ETHER_ALIGN);
    834   1.1  drochner 
    835   1.1  drochner 		if ((error = bus_dmamap_load(sc->sc_dmat, dmamap,
    836   1.1  drochner 				mtod(m_new, caddr_t), m_new->m_len, NULL,
    837  1.40   thorpej 				BUS_DMA_READ|BUS_DMA_NOWAIT)) != 0) {
    838   1.1  drochner 			printf("%s: can't load recv map, error = %d\n",
    839   1.1  drochner 			       sc->sc_dev.dv_xname, error);
    840   1.1  drochner 			return (ENOMEM);
    841   1.1  drochner 		}
    842   1.1  drochner 	} else {
    843   1.1  drochner 		m_new = m;
    844   1.1  drochner 		m_new->m_data = m_new->m_pktdat;
    845   1.1  drochner 		m_new->m_len = m_new->m_pkthdr.len = MHLEN;
    846   1.1  drochner 		m_adj(m_new, ETHER_ALIGN);
    847   1.1  drochner 
    848   1.1  drochner 		/* reuse the dmamap */
    849   1.1  drochner 	}
    850   1.1  drochner 
    851   1.1  drochner 	r = &sc->ti_rdata->ti_rx_mini_ring[i];
    852   1.1  drochner 	sc->ti_cdata.ti_rx_mini_chain[i] = m_new;
    853   1.1  drochner 	TI_HOSTADDR(r->ti_addr) = dmamap->dm_segs[0].ds_addr;
    854   1.1  drochner 	r->ti_type = TI_BDTYPE_RECV_BD;
    855   1.1  drochner 	r->ti_flags = TI_BDFLAG_MINI_RING;
    856  1.21   thorpej 	if (sc->ethercom.ec_if.if_capenable & IFCAP_CSUM_IPv4)
    857  1.21   thorpej 		r->ti_flags |= TI_BDFLAG_IP_CKSUM;
    858  1.21   thorpej 	if (sc->ethercom.ec_if.if_capenable &
    859  1.21   thorpej 	    (IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
    860  1.21   thorpej 		r->ti_flags |= TI_BDFLAG_TCP_UDP_CKSUM;
    861   1.1  drochner 	r->ti_len = m_new->m_len; /* == ds_len */
    862   1.1  drochner 	r->ti_idx = i;
    863   1.1  drochner 
    864   1.1  drochner 	return(0);
    865   1.1  drochner }
    866   1.1  drochner 
    867   1.1  drochner /*
    868   1.1  drochner  * Initialize a jumbo receive ring descriptor. This allocates
    869   1.1  drochner  * a jumbo buffer from the pool managed internally by the driver.
    870   1.1  drochner  */
    871   1.1  drochner static int ti_newbuf_jumbo(sc, i, m)
    872   1.1  drochner 	struct ti_softc		*sc;
    873   1.1  drochner 	int			i;
    874   1.1  drochner 	struct mbuf		*m;
    875   1.1  drochner {
    876   1.1  drochner 	struct mbuf		*m_new = NULL;
    877   1.1  drochner 	struct ti_rx_desc	*r;
    878   1.1  drochner 
    879   1.1  drochner 	if (m == NULL) {
    880   1.1  drochner 		caddr_t			*buf = NULL;
    881   1.1  drochner 
    882   1.1  drochner 		/* Allocate the mbuf. */
    883   1.1  drochner 		MGETHDR(m_new, M_DONTWAIT, MT_DATA);
    884   1.1  drochner 		if (m_new == NULL) {
    885   1.1  drochner 			printf("%s: mbuf allocation failed "
    886   1.1  drochner 			    "-- packet dropped!\n", sc->sc_dev.dv_xname);
    887   1.1  drochner 			return(ENOBUFS);
    888   1.1  drochner 		}
    889   1.1  drochner 
    890   1.1  drochner 		/* Allocate the jumbo buffer */
    891   1.1  drochner 		buf = ti_jalloc(sc);
    892   1.1  drochner 		if (buf == NULL) {
    893   1.1  drochner 			m_freem(m_new);
    894   1.1  drochner 			printf("%s: jumbo allocation failed "
    895   1.1  drochner 			    "-- packet dropped!\n", sc->sc_dev.dv_xname);
    896   1.1  drochner 			return(ENOBUFS);
    897   1.1  drochner 		}
    898   1.1  drochner 
    899   1.1  drochner 		/* Attach the buffer to the mbuf. */
    900  1.46   thorpej 		MEXTADD(m_new, (void *)buf, ETHER_MAX_LEN_JUMBO,
    901  1.46   thorpej 		    M_DEVBUF, ti_jfree, sc);
    902  1.46   thorpej 		m_new->m_len = m_new->m_pkthdr.len = ETHER_MAX_LEN_JUMBO;
    903   1.1  drochner 	} else {
    904   1.1  drochner 		m_new = m;
    905   1.1  drochner 		m_new->m_data = m_new->m_ext.ext_buf;
    906  1.22   thorpej 		m_new->m_ext.ext_size = ETHER_MAX_LEN_JUMBO;
    907   1.1  drochner 	}
    908   1.1  drochner 
    909   1.1  drochner 	m_adj(m_new, ETHER_ALIGN);
    910   1.1  drochner 	/* Set up the descriptor. */
    911   1.1  drochner 	r = &sc->ti_rdata->ti_rx_jumbo_ring[i];
    912   1.1  drochner 	sc->ti_cdata.ti_rx_jumbo_chain[i] = m_new;
    913   1.1  drochner 	TI_HOSTADDR(r->ti_addr) = sc->jumbo_dmaaddr +
    914   1.1  drochner 		((caddr_t)mtod(m_new, caddr_t)
    915   1.1  drochner 		 - (caddr_t)sc->ti_cdata.ti_jumbo_buf);
    916   1.1  drochner 	r->ti_type = TI_BDTYPE_RECV_JUMBO_BD;
    917   1.1  drochner 	r->ti_flags = TI_BDFLAG_JUMBO_RING;
    918  1.21   thorpej 	if (sc->ethercom.ec_if.if_capenable & IFCAP_CSUM_IPv4)
    919  1.21   thorpej 		r->ti_flags |= TI_BDFLAG_IP_CKSUM;
    920  1.21   thorpej 	if (sc->ethercom.ec_if.if_capenable &
    921  1.21   thorpej 	    (IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
    922  1.21   thorpej 		r->ti_flags |= TI_BDFLAG_TCP_UDP_CKSUM;
    923   1.1  drochner 	r->ti_len = m_new->m_len;
    924   1.1  drochner 	r->ti_idx = i;
    925   1.1  drochner 
    926   1.1  drochner 	return(0);
    927   1.1  drochner }
    928   1.1  drochner 
    929   1.1  drochner /*
    930   1.1  drochner  * The standard receive ring has 512 entries in it. At 2K per mbuf cluster,
    931   1.1  drochner  * that's 1MB or memory, which is a lot. For now, we fill only the first
    932   1.1  drochner  * 256 ring entries and hope that our CPU is fast enough to keep up with
    933   1.1  drochner  * the NIC.
    934   1.1  drochner  */
    935   1.1  drochner static int ti_init_rx_ring_std(sc)
    936   1.1  drochner 	struct ti_softc		*sc;
    937   1.1  drochner {
    938   1.8  augustss 	int		i;
    939   1.1  drochner 	struct ti_cmd_desc	cmd;
    940   1.1  drochner 
    941   1.1  drochner 	for (i = 0; i < TI_SSLOTS; i++) {
    942   1.1  drochner 		if (ti_newbuf_std(sc, i, NULL, 0) == ENOBUFS)
    943   1.1  drochner 			return(ENOBUFS);
    944   1.1  drochner 	};
    945   1.1  drochner 
    946   1.1  drochner 	TI_UPDATE_STDPROD(sc, i - 1);
    947   1.1  drochner 	sc->ti_std = i - 1;
    948   1.1  drochner 
    949   1.1  drochner 	return(0);
    950   1.1  drochner }
    951   1.1  drochner 
    952   1.1  drochner static void ti_free_rx_ring_std(sc)
    953   1.1  drochner 	struct ti_softc		*sc;
    954   1.1  drochner {
    955   1.8  augustss 	int		i;
    956   1.1  drochner 
    957   1.1  drochner 	for (i = 0; i < TI_STD_RX_RING_CNT; i++) {
    958   1.1  drochner 		if (sc->ti_cdata.ti_rx_std_chain[i] != NULL) {
    959   1.1  drochner 			m_freem(sc->ti_cdata.ti_rx_std_chain[i]);
    960   1.1  drochner 			sc->ti_cdata.ti_rx_std_chain[i] = NULL;
    961   1.1  drochner 
    962   1.1  drochner 			/* if (sc->std_dmamap[i] == 0) panic() */
    963   1.1  drochner 			bus_dmamap_destroy(sc->sc_dmat, sc->std_dmamap[i]);
    964   1.1  drochner 			sc->std_dmamap[i] = 0;
    965   1.1  drochner 		}
    966  1.39   thorpej 		memset((char *)&sc->ti_rdata->ti_rx_std_ring[i], 0,
    967   1.1  drochner 		    sizeof(struct ti_rx_desc));
    968   1.1  drochner 	}
    969   1.1  drochner 
    970   1.1  drochner 	return;
    971   1.1  drochner }
    972   1.1  drochner 
    973   1.1  drochner static int ti_init_rx_ring_jumbo(sc)
    974   1.1  drochner 	struct ti_softc		*sc;
    975   1.1  drochner {
    976   1.8  augustss 	int		i;
    977   1.1  drochner 	struct ti_cmd_desc	cmd;
    978   1.1  drochner 
    979   1.1  drochner 	for (i = 0; i < (TI_JSLOTS - 20); i++) {
    980   1.1  drochner 		if (ti_newbuf_jumbo(sc, i, NULL) == ENOBUFS)
    981   1.1  drochner 			return(ENOBUFS);
    982   1.1  drochner 	};
    983   1.1  drochner 
    984   1.1  drochner 	TI_UPDATE_JUMBOPROD(sc, i - 1);
    985   1.1  drochner 	sc->ti_jumbo = i - 1;
    986   1.1  drochner 
    987   1.1  drochner 	return(0);
    988   1.1  drochner }
    989   1.1  drochner 
    990   1.1  drochner static void ti_free_rx_ring_jumbo(sc)
    991   1.1  drochner 	struct ti_softc		*sc;
    992   1.1  drochner {
    993   1.8  augustss 	int		i;
    994   1.1  drochner 
    995   1.1  drochner 	for (i = 0; i < TI_JUMBO_RX_RING_CNT; i++) {
    996   1.1  drochner 		if (sc->ti_cdata.ti_rx_jumbo_chain[i] != NULL) {
    997   1.1  drochner 			m_freem(sc->ti_cdata.ti_rx_jumbo_chain[i]);
    998   1.1  drochner 			sc->ti_cdata.ti_rx_jumbo_chain[i] = NULL;
    999   1.1  drochner 		}
   1000  1.39   thorpej 		memset((char *)&sc->ti_rdata->ti_rx_jumbo_ring[i], 0,
   1001   1.1  drochner 		    sizeof(struct ti_rx_desc));
   1002   1.1  drochner 	}
   1003   1.1  drochner 
   1004   1.1  drochner 	return;
   1005   1.1  drochner }
   1006   1.1  drochner 
   1007   1.1  drochner static int ti_init_rx_ring_mini(sc)
   1008   1.1  drochner 	struct ti_softc		*sc;
   1009   1.1  drochner {
   1010   1.8  augustss 	int		i;
   1011   1.1  drochner 
   1012   1.1  drochner 	for (i = 0; i < TI_MSLOTS; i++) {
   1013   1.1  drochner 		if (ti_newbuf_mini(sc, i, NULL, 0) == ENOBUFS)
   1014   1.1  drochner 			return(ENOBUFS);
   1015   1.1  drochner 	};
   1016   1.1  drochner 
   1017   1.1  drochner 	TI_UPDATE_MINIPROD(sc, i - 1);
   1018   1.1  drochner 	sc->ti_mini = i - 1;
   1019   1.1  drochner 
   1020   1.1  drochner 	return(0);
   1021   1.1  drochner }
   1022   1.1  drochner 
   1023   1.1  drochner static void ti_free_rx_ring_mini(sc)
   1024   1.1  drochner 	struct ti_softc		*sc;
   1025   1.1  drochner {
   1026   1.8  augustss 	int		i;
   1027   1.1  drochner 
   1028   1.1  drochner 	for (i = 0; i < TI_MINI_RX_RING_CNT; i++) {
   1029   1.1  drochner 		if (sc->ti_cdata.ti_rx_mini_chain[i] != NULL) {
   1030   1.1  drochner 			m_freem(sc->ti_cdata.ti_rx_mini_chain[i]);
   1031   1.1  drochner 			sc->ti_cdata.ti_rx_mini_chain[i] = NULL;
   1032   1.1  drochner 
   1033   1.1  drochner 			/* if (sc->mini_dmamap[i] == 0) panic() */
   1034   1.1  drochner 			bus_dmamap_destroy(sc->sc_dmat, sc->mini_dmamap[i]);
   1035   1.1  drochner 			sc->mini_dmamap[i] = 0;
   1036   1.1  drochner 		}
   1037  1.39   thorpej 		memset((char *)&sc->ti_rdata->ti_rx_mini_ring[i], 0,
   1038   1.1  drochner 		    sizeof(struct ti_rx_desc));
   1039   1.1  drochner 	}
   1040   1.1  drochner 
   1041   1.1  drochner 	return;
   1042   1.1  drochner }
   1043   1.1  drochner 
   1044   1.1  drochner static void ti_free_tx_ring(sc)
   1045   1.1  drochner 	struct ti_softc		*sc;
   1046   1.1  drochner {
   1047   1.8  augustss 	int		i;
   1048   1.1  drochner 	struct txdmamap_pool_entry *dma;
   1049   1.1  drochner 
   1050   1.1  drochner 	if (sc->ti_rdata->ti_tx_ring == NULL)
   1051   1.1  drochner 		return;
   1052   1.1  drochner 
   1053   1.1  drochner 	for (i = 0; i < TI_TX_RING_CNT; i++) {
   1054   1.1  drochner 		if (sc->ti_cdata.ti_tx_chain[i] != NULL) {
   1055   1.1  drochner 			m_freem(sc->ti_cdata.ti_tx_chain[i]);
   1056   1.1  drochner 			sc->ti_cdata.ti_tx_chain[i] = NULL;
   1057   1.1  drochner 
   1058   1.1  drochner 			/* if (sc->txdma[i] == 0) panic() */
   1059   1.1  drochner 			SIMPLEQ_INSERT_HEAD(&sc->txdma_list, sc->txdma[i],
   1060   1.1  drochner 					    link);
   1061   1.1  drochner 			sc->txdma[i] = 0;
   1062   1.1  drochner 		}
   1063  1.39   thorpej 		memset((char *)&sc->ti_rdata->ti_tx_ring[i], 0,
   1064   1.1  drochner 		    sizeof(struct ti_tx_desc));
   1065   1.1  drochner 	}
   1066   1.1  drochner 
   1067   1.1  drochner 	while ((dma = SIMPLEQ_FIRST(&sc->txdma_list))) {
   1068  1.48     lukem 		SIMPLEQ_REMOVE_HEAD(&sc->txdma_list, link);
   1069   1.1  drochner 		bus_dmamap_destroy(sc->sc_dmat, dma->dmamap);
   1070   1.1  drochner 		free(dma, M_DEVBUF);
   1071   1.1  drochner 	}
   1072   1.1  drochner 
   1073   1.1  drochner 	return;
   1074   1.1  drochner }
   1075   1.1  drochner 
   1076   1.1  drochner static int ti_init_tx_ring(sc)
   1077   1.1  drochner 	struct ti_softc		*sc;
   1078   1.1  drochner {
   1079   1.1  drochner 	int i, error;
   1080   1.1  drochner 	bus_dmamap_t dmamap;
   1081   1.1  drochner 	struct txdmamap_pool_entry *dma;
   1082   1.1  drochner 
   1083   1.1  drochner 	sc->ti_txcnt = 0;
   1084   1.1  drochner 	sc->ti_tx_saved_considx = 0;
   1085   1.1  drochner 	CSR_WRITE_4(sc, TI_MB_SENDPROD_IDX, 0);
   1086   1.1  drochner 
   1087   1.1  drochner 	SIMPLEQ_INIT(&sc->txdma_list);
   1088   1.1  drochner 	for (i = 0; i < TI_RSLOTS; i++) {
   1089   1.1  drochner 		/* I've seen mbufs with 30 fragments. */
   1090  1.22   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, ETHER_MAX_LEN_JUMBO,
   1091  1.22   thorpej 					       40, ETHER_MAX_LEN_JUMBO, 0,
   1092   1.1  drochner 					       BUS_DMA_NOWAIT, &dmamap)) != 0) {
   1093   1.1  drochner 			printf("%s: can't create tx map, error = %d\n",
   1094   1.1  drochner 			       sc->sc_dev.dv_xname, error);
   1095   1.1  drochner 			return(ENOMEM);
   1096   1.1  drochner 		}
   1097   1.1  drochner 		dma = malloc(sizeof(*dma), M_DEVBUF, M_NOWAIT);
   1098   1.1  drochner 		if (!dma) {
   1099   1.1  drochner 			printf("%s: can't alloc txdmamap_pool_entry\n",
   1100   1.1  drochner 			       sc->sc_dev.dv_xname);
   1101   1.1  drochner 			bus_dmamap_destroy(sc->sc_dmat, dmamap);
   1102   1.1  drochner 			return (ENOMEM);
   1103   1.1  drochner 		}
   1104   1.1  drochner 		dma->dmamap = dmamap;
   1105   1.1  drochner 		SIMPLEQ_INSERT_HEAD(&sc->txdma_list, dma, link);
   1106   1.1  drochner 	}
   1107   1.1  drochner 
   1108   1.1  drochner 	return(0);
   1109   1.1  drochner }
   1110   1.1  drochner 
   1111   1.1  drochner /*
   1112   1.1  drochner  * The Tigon 2 firmware has a new way to add/delete multicast addresses,
   1113   1.1  drochner  * but we have to support the old way too so that Tigon 1 cards will
   1114   1.1  drochner  * work.
   1115   1.1  drochner  */
   1116   1.1  drochner void ti_add_mcast(sc, addr)
   1117   1.1  drochner 	struct ti_softc		*sc;
   1118   1.1  drochner 	struct ether_addr	*addr;
   1119   1.1  drochner {
   1120   1.1  drochner 	struct ti_cmd_desc	cmd;
   1121   1.1  drochner 	u_int16_t		*m;
   1122   1.1  drochner 	u_int32_t		ext[2] = {0, 0};
   1123   1.1  drochner 
   1124   1.1  drochner 	m = (u_int16_t *)&addr->ether_addr_octet[0]; /* XXX */
   1125   1.1  drochner 
   1126   1.1  drochner 	switch(sc->ti_hwrev) {
   1127   1.1  drochner 	case TI_HWREV_TIGON:
   1128   1.1  drochner 		CSR_WRITE_4(sc, TI_GCR_MAR0, htons(m[0]));
   1129   1.1  drochner 		CSR_WRITE_4(sc, TI_GCR_MAR1, (htons(m[1]) << 16) | htons(m[2]));
   1130   1.1  drochner 		TI_DO_CMD(TI_CMD_ADD_MCAST_ADDR, 0, 0);
   1131   1.1  drochner 		break;
   1132   1.1  drochner 	case TI_HWREV_TIGON_II:
   1133   1.1  drochner 		ext[0] = htons(m[0]);
   1134   1.1  drochner 		ext[1] = (htons(m[1]) << 16) | htons(m[2]);
   1135   1.1  drochner 		TI_DO_CMD_EXT(TI_CMD_EXT_ADD_MCAST, 0, 0, (caddr_t)&ext, 2);
   1136   1.1  drochner 		break;
   1137   1.1  drochner 	default:
   1138   1.1  drochner 		printf("%s: unknown hwrev\n", sc->sc_dev.dv_xname);
   1139   1.1  drochner 		break;
   1140   1.1  drochner 	}
   1141   1.1  drochner 
   1142   1.1  drochner 	return;
   1143   1.1  drochner }
   1144   1.1  drochner 
   1145   1.1  drochner void ti_del_mcast(sc, addr)
   1146   1.1  drochner 	struct ti_softc		*sc;
   1147   1.1  drochner 	struct ether_addr	*addr;
   1148   1.1  drochner {
   1149   1.1  drochner 	struct ti_cmd_desc	cmd;
   1150   1.1  drochner 	u_int16_t		*m;
   1151   1.1  drochner 	u_int32_t		ext[2] = {0, 0};
   1152   1.1  drochner 
   1153   1.1  drochner 	m = (u_int16_t *)&addr->ether_addr_octet[0]; /* XXX */
   1154   1.1  drochner 
   1155   1.1  drochner 	switch(sc->ti_hwrev) {
   1156   1.1  drochner 	case TI_HWREV_TIGON:
   1157   1.1  drochner 		CSR_WRITE_4(sc, TI_GCR_MAR0, htons(m[0]));
   1158   1.1  drochner 		CSR_WRITE_4(sc, TI_GCR_MAR1, (htons(m[1]) << 16) | htons(m[2]));
   1159   1.1  drochner 		TI_DO_CMD(TI_CMD_DEL_MCAST_ADDR, 0, 0);
   1160   1.1  drochner 		break;
   1161   1.1  drochner 	case TI_HWREV_TIGON_II:
   1162   1.1  drochner 		ext[0] = htons(m[0]);
   1163   1.1  drochner 		ext[1] = (htons(m[1]) << 16) | htons(m[2]);
   1164   1.1  drochner 		TI_DO_CMD_EXT(TI_CMD_EXT_DEL_MCAST, 0, 0, (caddr_t)&ext, 2);
   1165   1.1  drochner 		break;
   1166   1.1  drochner 	default:
   1167   1.1  drochner 		printf("%s: unknown hwrev\n", sc->sc_dev.dv_xname);
   1168   1.1  drochner 		break;
   1169   1.1  drochner 	}
   1170   1.1  drochner 
   1171   1.1  drochner 	return;
   1172   1.1  drochner }
   1173   1.1  drochner 
   1174   1.1  drochner /*
   1175   1.1  drochner  * Configure the Tigon's multicast address filter.
   1176   1.1  drochner  *
   1177   1.1  drochner  * The actual multicast table management is a bit of a pain, thanks to
   1178   1.1  drochner  * slight brain damage on the part of both Alteon and us. With our
   1179   1.1  drochner  * multicast code, we are only alerted when the multicast address table
   1180   1.1  drochner  * changes and at that point we only have the current list of addresses:
   1181   1.1  drochner  * we only know the current state, not the previous state, so we don't
   1182   1.1  drochner  * actually know what addresses were removed or added. The firmware has
   1183   1.1  drochner  * state, but we can't get our grubby mits on it, and there is no 'delete
   1184   1.1  drochner  * all multicast addresses' command. Hence, we have to maintain our own
   1185   1.1  drochner  * state so we know what addresses have been programmed into the NIC at
   1186   1.1  drochner  * any given time.
   1187   1.1  drochner  */
   1188   1.1  drochner static void ti_setmulti(sc)
   1189   1.1  drochner 	struct ti_softc		*sc;
   1190   1.1  drochner {
   1191   1.1  drochner 	struct ifnet		*ifp;
   1192   1.1  drochner 	struct ti_cmd_desc	cmd;
   1193   1.1  drochner 	struct ti_mc_entry	*mc;
   1194   1.1  drochner 	u_int32_t		intrs;
   1195   1.1  drochner 	struct ether_multi *enm;
   1196   1.1  drochner 	struct ether_multistep step;
   1197   1.1  drochner 
   1198   1.1  drochner 	ifp = &sc->ethercom.ec_if;
   1199   1.1  drochner 
   1200   1.1  drochner 	/* Disable interrupts. */
   1201   1.1  drochner 	intrs = CSR_READ_4(sc, TI_MB_HOSTINTR);
   1202   1.1  drochner 	CSR_WRITE_4(sc, TI_MB_HOSTINTR, 1);
   1203   1.1  drochner 
   1204   1.1  drochner 	/* First, zot all the existing filters. */
   1205  1.20     enami 	while ((mc = SIMPLEQ_FIRST(&sc->ti_mc_listhead)) != NULL) {
   1206   1.1  drochner 		ti_del_mcast(sc, &mc->mc_addr);
   1207  1.48     lukem 		SIMPLEQ_REMOVE_HEAD(&sc->ti_mc_listhead, mc_entries);
   1208   1.1  drochner 		free(mc, M_DEVBUF);
   1209   1.1  drochner 	}
   1210   1.1  drochner 
   1211  1.20     enami 	/*
   1212  1.20     enami 	 * Remember all multicast addresses so that we can delete them
   1213  1.20     enami 	 * later.  Punt if there is a range of addresses or memory shortage.
   1214  1.20     enami 	 */
   1215   1.1  drochner 	ETHER_FIRST_MULTI(step, &sc->ethercom, enm);
   1216   1.1  drochner 	while (enm != NULL) {
   1217  1.20     enami 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
   1218  1.20     enami 		    ETHER_ADDR_LEN) != 0)
   1219  1.20     enami 			goto allmulti;
   1220  1.20     enami 		if ((mc = malloc(sizeof(struct ti_mc_entry), M_DEVBUF,
   1221  1.20     enami 		    M_NOWAIT)) == NULL)
   1222  1.20     enami 			goto allmulti;
   1223  1.20     enami 		memcpy(&mc->mc_addr, enm->enm_addrlo, ETHER_ADDR_LEN);
   1224   1.1  drochner 		SIMPLEQ_INSERT_HEAD(&sc->ti_mc_listhead, mc, mc_entries);
   1225   1.1  drochner 		ETHER_NEXT_MULTI(step, enm);
   1226   1.1  drochner 	}
   1227   1.1  drochner 
   1228  1.20     enami 	/* Accept only programmed multicast addresses */
   1229  1.20     enami 	ifp->if_flags &= ~IFF_ALLMULTI;
   1230  1.20     enami 	TI_DO_CMD(TI_CMD_SET_ALLMULTI, TI_CMD_CODE_ALLMULTI_DIS, 0);
   1231  1.20     enami 
   1232  1.20     enami 	/* Now program new ones. */
   1233  1.48     lukem 	SIMPLEQ_FOREACH(mc, &sc->ti_mc_listhead, mc_entries)
   1234  1.20     enami 		ti_add_mcast(sc, &mc->mc_addr);
   1235  1.20     enami 
   1236   1.1  drochner 	/* Re-enable interrupts. */
   1237   1.1  drochner 	CSR_WRITE_4(sc, TI_MB_HOSTINTR, intrs);
   1238   1.1  drochner 
   1239   1.1  drochner 	return;
   1240  1.20     enami 
   1241  1.20     enami allmulti:
   1242  1.20     enami 	/* No need to keep individual multicast addresses */
   1243  1.20     enami 	while ((mc = SIMPLEQ_FIRST(&sc->ti_mc_listhead)) != NULL) {
   1244  1.48     lukem 		SIMPLEQ_REMOVE_HEAD(&sc->ti_mc_listhead, mc_entries);
   1245  1.20     enami 		free(mc, M_DEVBUF);
   1246  1.20     enami 	}
   1247  1.20     enami 
   1248  1.20     enami 	/* Accept all multicast addresses */
   1249  1.20     enami 	ifp->if_flags |= IFF_ALLMULTI;
   1250  1.20     enami 	TI_DO_CMD(TI_CMD_SET_ALLMULTI, TI_CMD_CODE_ALLMULTI_ENB, 0);
   1251  1.20     enami 
   1252  1.20     enami 	/* Re-enable interrupts. */
   1253  1.20     enami 	CSR_WRITE_4(sc, TI_MB_HOSTINTR, intrs);
   1254   1.1  drochner }
   1255   1.1  drochner 
   1256   1.1  drochner /*
   1257   1.1  drochner  * Check to see if the BIOS has configured us for a 64 bit slot when
   1258   1.1  drochner  * we aren't actually in one. If we detect this condition, we can work
   1259   1.1  drochner  * around it on the Tigon 2 by setting a bit in the PCI state register,
   1260   1.1  drochner  * but for the Tigon 1 we must give up and abort the interface attach.
   1261   1.1  drochner  */
   1262   1.1  drochner static int ti_64bitslot_war(sc)
   1263   1.1  drochner 	struct ti_softc		*sc;
   1264   1.1  drochner {
   1265   1.1  drochner 	if (!(CSR_READ_4(sc, TI_PCI_STATE) & TI_PCISTATE_32BIT_BUS)) {
   1266   1.1  drochner 		CSR_WRITE_4(sc, 0x600, 0);
   1267   1.1  drochner 		CSR_WRITE_4(sc, 0x604, 0);
   1268   1.1  drochner 		CSR_WRITE_4(sc, 0x600, 0x5555AAAA);
   1269   1.1  drochner 		if (CSR_READ_4(sc, 0x604) == 0x5555AAAA) {
   1270   1.1  drochner 			if (sc->ti_hwrev == TI_HWREV_TIGON)
   1271   1.1  drochner 				return(EINVAL);
   1272   1.1  drochner 			else {
   1273   1.1  drochner 				TI_SETBIT(sc, TI_PCI_STATE,
   1274   1.1  drochner 				    TI_PCISTATE_32BIT_BUS);
   1275   1.1  drochner 				return(0);
   1276   1.1  drochner 			}
   1277   1.1  drochner 		}
   1278   1.1  drochner 	}
   1279   1.1  drochner 
   1280   1.1  drochner 	return(0);
   1281   1.1  drochner }
   1282   1.1  drochner 
   1283   1.1  drochner /*
   1284   1.1  drochner  * Do endian, PCI and DMA initialization. Also check the on-board ROM
   1285   1.1  drochner  * self-test results.
   1286   1.1  drochner  */
   1287   1.1  drochner static int ti_chipinit(sc)
   1288   1.1  drochner 	struct ti_softc		*sc;
   1289   1.1  drochner {
   1290   1.1  drochner 	u_int32_t		cacheline;
   1291   1.1  drochner 	u_int32_t		pci_writemax = 0;
   1292  1.59    bouyer 	u_int32_t		rev;
   1293   1.1  drochner 
   1294   1.1  drochner 	/* Initialize link to down state. */
   1295   1.1  drochner 	sc->ti_linkstat = TI_EV_CODE_LINK_DOWN;
   1296   1.1  drochner 
   1297   1.1  drochner 	/* Set endianness before we access any non-PCI registers. */
   1298   1.1  drochner #if BYTE_ORDER == BIG_ENDIAN
   1299   1.1  drochner 	CSR_WRITE_4(sc, TI_MISC_HOST_CTL,
   1300   1.1  drochner 	    TI_MHC_BIGENDIAN_INIT | (TI_MHC_BIGENDIAN_INIT << 24));
   1301   1.1  drochner #else
   1302   1.1  drochner 	CSR_WRITE_4(sc, TI_MISC_HOST_CTL,
   1303   1.1  drochner 	    TI_MHC_LITTLEENDIAN_INIT | (TI_MHC_LITTLEENDIAN_INIT << 24));
   1304   1.1  drochner #endif
   1305   1.1  drochner 
   1306   1.1  drochner 	/* Check the ROM failed bit to see if self-tests passed. */
   1307   1.1  drochner 	if (CSR_READ_4(sc, TI_CPU_STATE) & TI_CPUSTATE_ROMFAIL) {
   1308   1.1  drochner 		printf("%s: board self-diagnostics failed!\n",
   1309   1.1  drochner 		       sc->sc_dev.dv_xname);
   1310   1.1  drochner 		return(ENODEV);
   1311   1.1  drochner 	}
   1312   1.1  drochner 
   1313   1.1  drochner 	/* Halt the CPU. */
   1314   1.1  drochner 	TI_SETBIT(sc, TI_CPU_STATE, TI_CPUSTATE_HALT);
   1315   1.1  drochner 
   1316   1.1  drochner 	/* Figure out the hardware revision. */
   1317  1.59    bouyer 	rev = CSR_READ_4(sc, TI_MISC_HOST_CTL) & TI_MHC_CHIP_REV_MASK;
   1318  1.59    bouyer 	switch(rev) {
   1319   1.1  drochner 	case TI_REV_TIGON_I:
   1320   1.1  drochner 		sc->ti_hwrev = TI_HWREV_TIGON;
   1321   1.1  drochner 		break;
   1322   1.1  drochner 	case TI_REV_TIGON_II:
   1323   1.1  drochner 		sc->ti_hwrev = TI_HWREV_TIGON_II;
   1324   1.1  drochner 		break;
   1325   1.1  drochner 	default:
   1326  1.59    bouyer 		printf("%s: unsupported chip revision 0x%x\n",
   1327  1.59    bouyer 		    sc->sc_dev.dv_xname, rev);
   1328   1.1  drochner 		return(ENODEV);
   1329   1.1  drochner 	}
   1330   1.1  drochner 
   1331   1.1  drochner 	/* Do special setup for Tigon 2. */
   1332   1.1  drochner 	if (sc->ti_hwrev == TI_HWREV_TIGON_II) {
   1333   1.1  drochner 		TI_SETBIT(sc, TI_CPU_CTL_B, TI_CPUSTATE_HALT);
   1334   1.1  drochner 		TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_SRAM_BANK_256K);
   1335   1.1  drochner 		TI_SETBIT(sc, TI_MISC_CONF, TI_MCR_SRAM_SYNCHRONOUS);
   1336   1.1  drochner 	}
   1337   1.1  drochner 
   1338   1.1  drochner 	/* Set up the PCI state register. */
   1339   1.1  drochner 	CSR_WRITE_4(sc, TI_PCI_STATE, TI_PCI_READ_CMD|TI_PCI_WRITE_CMD);
   1340   1.1  drochner 	if (sc->ti_hwrev == TI_HWREV_TIGON_II) {
   1341   1.1  drochner 		TI_SETBIT(sc, TI_PCI_STATE, TI_PCISTATE_USE_MEM_RD_MULT);
   1342   1.1  drochner 	}
   1343   1.1  drochner 
   1344   1.1  drochner 	/* Clear the read/write max DMA parameters. */
   1345   1.1  drochner 	TI_CLRBIT(sc, TI_PCI_STATE, (TI_PCISTATE_WRITE_MAXDMA|
   1346   1.1  drochner 	    TI_PCISTATE_READ_MAXDMA));
   1347   1.1  drochner 
   1348   1.1  drochner 	/* Get cache line size. */
   1349   1.1  drochner 	cacheline = PCI_CACHELINE(CSR_READ_4(sc, PCI_BHLC_REG));
   1350   1.1  drochner 
   1351   1.1  drochner 	/*
   1352   1.1  drochner 	 * If the system has set enabled the PCI memory write
   1353   1.1  drochner 	 * and invalidate command in the command register, set
   1354   1.1  drochner 	 * the write max parameter accordingly. This is necessary
   1355   1.1  drochner 	 * to use MWI with the Tigon 2.
   1356   1.1  drochner 	 */
   1357   1.1  drochner 	if (CSR_READ_4(sc, PCI_COMMAND_STATUS_REG)
   1358   1.1  drochner 	    & PCI_COMMAND_INVALIDATE_ENABLE) {
   1359   1.1  drochner 		switch(cacheline) {
   1360   1.1  drochner 		case 1:
   1361   1.1  drochner 		case 4:
   1362   1.1  drochner 		case 8:
   1363   1.1  drochner 		case 16:
   1364   1.1  drochner 		case 32:
   1365   1.1  drochner 		case 64:
   1366   1.1  drochner 			break;
   1367   1.1  drochner 		default:
   1368   1.1  drochner 		/* Disable PCI memory write and invalidate. */
   1369   1.1  drochner 			if (bootverbose)
   1370   1.1  drochner 				printf("%s: cache line size %d not "
   1371   1.1  drochner 				    "supported; disabling PCI MWI\n",
   1372   1.1  drochner 				    sc->sc_dev.dv_xname, cacheline);
   1373   1.1  drochner 			CSR_WRITE_4(sc, PCI_COMMAND_STATUS_REG,
   1374   1.1  drochner 				    CSR_READ_4(sc, PCI_COMMAND_STATUS_REG)
   1375   1.1  drochner 				    & ~PCI_COMMAND_INVALIDATE_ENABLE);
   1376   1.1  drochner 			break;
   1377   1.1  drochner 		}
   1378   1.1  drochner 	}
   1379   1.1  drochner 
   1380   1.1  drochner #ifdef __brokenalpha__
   1381   1.1  drochner 	/*
   1382   1.1  drochner 	 * From the Alteon sample driver:
   1383   1.1  drochner 	 * Must insure that we do not cross an 8K (bytes) boundary
   1384   1.1  drochner 	 * for DMA reads.  Our highest limit is 1K bytes.  This is a
   1385   1.1  drochner 	 * restriction on some ALPHA platforms with early revision
   1386   1.1  drochner 	 * 21174 PCI chipsets, such as the AlphaPC 164lx
   1387   1.1  drochner 	 */
   1388   1.1  drochner 	TI_SETBIT(sc, TI_PCI_STATE, pci_writemax|TI_PCI_READMAX_1024);
   1389   1.1  drochner #else
   1390   1.1  drochner 	TI_SETBIT(sc, TI_PCI_STATE, pci_writemax);
   1391   1.1  drochner #endif
   1392   1.1  drochner 
   1393   1.1  drochner 	/* This sets the min dma param all the way up (0xff). */
   1394   1.1  drochner 	TI_SETBIT(sc, TI_PCI_STATE, TI_PCISTATE_MINDMA);
   1395   1.1  drochner 
   1396   1.1  drochner 	/* Configure DMA variables. */
   1397   1.1  drochner #if BYTE_ORDER == BIG_ENDIAN
   1398   1.1  drochner 	CSR_WRITE_4(sc, TI_GCR_OPMODE, TI_OPMODE_BYTESWAP_BD |
   1399   1.1  drochner 	    TI_OPMODE_BYTESWAP_DATA | TI_OPMODE_WORDSWAP_BD |
   1400   1.1  drochner 	    TI_OPMODE_WARN_ENB | TI_OPMODE_FATAL_ENB |
   1401   1.1  drochner 	    TI_OPMODE_DONT_FRAG_JUMBO);
   1402   1.1  drochner #else
   1403   1.1  drochner 	CSR_WRITE_4(sc, TI_GCR_OPMODE, TI_OPMODE_BYTESWAP_DATA|
   1404   1.1  drochner 	    TI_OPMODE_WORDSWAP_BD|TI_OPMODE_DONT_FRAG_JUMBO|
   1405   1.1  drochner 	    TI_OPMODE_WARN_ENB|TI_OPMODE_FATAL_ENB);
   1406   1.1  drochner #endif
   1407   1.1  drochner 
   1408   1.1  drochner 	/*
   1409   1.1  drochner 	 * Only allow 1 DMA channel to be active at a time.
   1410   1.1  drochner 	 * I don't think this is a good idea, but without it
   1411   1.1  drochner 	 * the firmware racks up lots of nicDmaReadRingFull
   1412   1.1  drochner 	 * errors.
   1413  1.24    bouyer 	 * Incompatible with hardware assisted checksums.
   1414   1.1  drochner 	 */
   1415  1.24    bouyer 	if ((sc->ethercom.ec_if.if_capenable &
   1416  1.24    bouyer 	    (IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4|IFCAP_CSUM_IPv4)) == 0)
   1417  1.24    bouyer 		TI_SETBIT(sc, TI_GCR_OPMODE, TI_OPMODE_1_DMA_ACTIVE);
   1418   1.1  drochner 
   1419   1.1  drochner 	/* Recommended settings from Tigon manual. */
   1420   1.1  drochner 	CSR_WRITE_4(sc, TI_GCR_DMA_WRITECFG, TI_DMA_STATE_THRESH_8W);
   1421   1.1  drochner 	CSR_WRITE_4(sc, TI_GCR_DMA_READCFG, TI_DMA_STATE_THRESH_8W);
   1422   1.1  drochner 
   1423   1.1  drochner 	if (ti_64bitslot_war(sc)) {
   1424   1.1  drochner 		printf("%s: bios thinks we're in a 64 bit slot, "
   1425   1.1  drochner 		    "but we aren't", sc->sc_dev.dv_xname);
   1426   1.1  drochner 		return(EINVAL);
   1427   1.1  drochner 	}
   1428   1.1  drochner 
   1429   1.1  drochner 	return(0);
   1430   1.1  drochner }
   1431   1.1  drochner 
   1432   1.1  drochner /*
   1433   1.1  drochner  * Initialize the general information block and firmware, and
   1434   1.1  drochner  * start the CPU(s) running.
   1435   1.1  drochner  */
   1436   1.1  drochner static int ti_gibinit(sc)
   1437   1.1  drochner 	struct ti_softc		*sc;
   1438   1.1  drochner {
   1439   1.1  drochner 	struct ti_rcb		*rcb;
   1440   1.1  drochner 	int			i;
   1441   1.1  drochner 	struct ifnet		*ifp;
   1442   1.1  drochner 
   1443   1.1  drochner 	ifp = &sc->ethercom.ec_if;
   1444   1.1  drochner 
   1445   1.1  drochner 	/* Disable interrupts for now. */
   1446   1.1  drochner 	CSR_WRITE_4(sc, TI_MB_HOSTINTR, 1);
   1447   1.1  drochner 
   1448   1.1  drochner 	/* Tell the chip where to find the general information block. */
   1449   1.1  drochner 	CSR_WRITE_4(sc, TI_GCR_GENINFO_HI, 0);
   1450  1.33   thorpej 	CSR_WRITE_4(sc, TI_GCR_GENINFO_LO, TI_CDGIBADDR(sc));
   1451   1.1  drochner 
   1452   1.1  drochner 	/* Load the firmware into SRAM. */
   1453   1.1  drochner 	ti_loadfw(sc);
   1454   1.1  drochner 
   1455   1.1  drochner 	/* Set up the contents of the general info and ring control blocks. */
   1456   1.1  drochner 
   1457   1.1  drochner 	/* Set up the event ring and producer pointer. */
   1458   1.1  drochner 	rcb = &sc->ti_rdata->ti_info.ti_ev_rcb;
   1459   1.1  drochner 
   1460  1.33   thorpej 	TI_HOSTADDR(rcb->ti_hostaddr) = TI_CDEVENTADDR(sc, 0);
   1461   1.1  drochner 	rcb->ti_flags = 0;
   1462   1.1  drochner 	TI_HOSTADDR(sc->ti_rdata->ti_info.ti_ev_prodidx_ptr) =
   1463  1.33   thorpej 	    TI_CDEVPRODADDR(sc);
   1464  1.33   thorpej 
   1465   1.1  drochner 	sc->ti_ev_prodidx.ti_idx = 0;
   1466   1.1  drochner 	CSR_WRITE_4(sc, TI_GCR_EVENTCONS_IDX, 0);
   1467   1.1  drochner 	sc->ti_ev_saved_considx = 0;
   1468   1.1  drochner 
   1469   1.1  drochner 	/* Set up the command ring and producer mailbox. */
   1470   1.1  drochner 	rcb = &sc->ti_rdata->ti_info.ti_cmd_rcb;
   1471   1.1  drochner 
   1472   1.1  drochner 	TI_HOSTADDR(rcb->ti_hostaddr) = TI_GCR_NIC_ADDR(TI_GCR_CMDRING);
   1473   1.1  drochner 	rcb->ti_flags = 0;
   1474   1.1  drochner 	rcb->ti_max_len = 0;
   1475   1.1  drochner 	for (i = 0; i < TI_CMD_RING_CNT; i++) {
   1476   1.1  drochner 		CSR_WRITE_4(sc, TI_GCR_CMDRING + (i * 4), 0);
   1477   1.1  drochner 	}
   1478   1.1  drochner 	CSR_WRITE_4(sc, TI_GCR_CMDCONS_IDX, 0);
   1479   1.1  drochner 	CSR_WRITE_4(sc, TI_MB_CMDPROD_IDX, 0);
   1480   1.1  drochner 	sc->ti_cmd_saved_prodidx = 0;
   1481   1.1  drochner 
   1482   1.1  drochner 	/*
   1483   1.1  drochner 	 * Assign the address of the stats refresh buffer.
   1484   1.1  drochner 	 * We re-use the current stats buffer for this to
   1485   1.1  drochner 	 * conserve memory.
   1486   1.1  drochner 	 */
   1487   1.1  drochner 	TI_HOSTADDR(sc->ti_rdata->ti_info.ti_refresh_stats_ptr) =
   1488  1.33   thorpej 	    TI_CDSTATSADDR(sc);
   1489   1.1  drochner 
   1490   1.1  drochner 	/* Set up the standard receive ring. */
   1491   1.1  drochner 	rcb = &sc->ti_rdata->ti_info.ti_std_rx_rcb;
   1492  1.33   thorpej 	TI_HOSTADDR(rcb->ti_hostaddr) = TI_CDRXSTDADDR(sc, 0);
   1493  1.22   thorpej 	rcb->ti_max_len = ETHER_MAX_LEN;
   1494   1.1  drochner 	rcb->ti_flags = 0;
   1495  1.21   thorpej 	if (ifp->if_capenable & IFCAP_CSUM_IPv4)
   1496  1.21   thorpej 		rcb->ti_flags |= TI_RCB_FLAG_IP_CKSUM;
   1497  1.21   thorpej 	if (ifp->if_capenable & (IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
   1498  1.21   thorpej 		rcb->ti_flags |= TI_RCB_FLAG_TCP_UDP_CKSUM;
   1499  1.21   thorpej 	if (sc->ethercom.ec_nvlans != 0)
   1500  1.21   thorpej 		rcb->ti_flags |= TI_RCB_FLAG_VLAN_ASSIST;
   1501   1.1  drochner 
   1502   1.1  drochner 	/* Set up the jumbo receive ring. */
   1503   1.1  drochner 	rcb = &sc->ti_rdata->ti_info.ti_jumbo_rx_rcb;
   1504  1.33   thorpej 	TI_HOSTADDR(rcb->ti_hostaddr) = TI_CDRXJUMBOADDR(sc, 0);
   1505  1.22   thorpej 	rcb->ti_max_len = ETHER_MAX_LEN_JUMBO;
   1506   1.1  drochner 	rcb->ti_flags = 0;
   1507  1.21   thorpej 	if (ifp->if_capenable & IFCAP_CSUM_IPv4)
   1508  1.21   thorpej 		rcb->ti_flags |= TI_RCB_FLAG_IP_CKSUM;
   1509  1.21   thorpej 	if (ifp->if_capenable & (IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
   1510  1.21   thorpej 		rcb->ti_flags |= TI_RCB_FLAG_TCP_UDP_CKSUM;
   1511  1.21   thorpej 	if (sc->ethercom.ec_nvlans != 0)
   1512  1.21   thorpej 		rcb->ti_flags |= TI_RCB_FLAG_VLAN_ASSIST;
   1513   1.1  drochner 
   1514   1.1  drochner 	/*
   1515   1.1  drochner 	 * Set up the mini ring. Only activated on the
   1516   1.1  drochner 	 * Tigon 2 but the slot in the config block is
   1517   1.1  drochner 	 * still there on the Tigon 1.
   1518   1.1  drochner 	 */
   1519   1.1  drochner 	rcb = &sc->ti_rdata->ti_info.ti_mini_rx_rcb;
   1520  1.33   thorpej 	TI_HOSTADDR(rcb->ti_hostaddr) = TI_CDRXMINIADDR(sc, 0);
   1521   1.2  drochner 	rcb->ti_max_len = MHLEN - ETHER_ALIGN;
   1522   1.1  drochner 	if (sc->ti_hwrev == TI_HWREV_TIGON)
   1523   1.1  drochner 		rcb->ti_flags = TI_RCB_FLAG_RING_DISABLED;
   1524   1.1  drochner 	else
   1525   1.1  drochner 		rcb->ti_flags = 0;
   1526  1.21   thorpej 	if (ifp->if_capenable & IFCAP_CSUM_IPv4)
   1527  1.21   thorpej 		rcb->ti_flags |= TI_RCB_FLAG_IP_CKSUM;
   1528  1.21   thorpej 	if (ifp->if_capenable & (IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
   1529  1.21   thorpej 		rcb->ti_flags |= TI_RCB_FLAG_TCP_UDP_CKSUM;
   1530  1.21   thorpej 	if (sc->ethercom.ec_nvlans != 0)
   1531  1.21   thorpej 		rcb->ti_flags |= TI_RCB_FLAG_VLAN_ASSIST;
   1532   1.1  drochner 
   1533   1.1  drochner 	/*
   1534   1.1  drochner 	 * Set up the receive return ring.
   1535   1.1  drochner 	 */
   1536   1.1  drochner 	rcb = &sc->ti_rdata->ti_info.ti_return_rcb;
   1537  1.33   thorpej 	TI_HOSTADDR(rcb->ti_hostaddr) = TI_CDRXRTNADDR(sc, 0);
   1538   1.1  drochner 	rcb->ti_flags = 0;
   1539   1.1  drochner 	rcb->ti_max_len = TI_RETURN_RING_CNT;
   1540   1.1  drochner 	TI_HOSTADDR(sc->ti_rdata->ti_info.ti_return_prodidx_ptr) =
   1541  1.33   thorpej 	    TI_CDRTNPRODADDR(sc);
   1542   1.1  drochner 
   1543   1.1  drochner 	/*
   1544   1.1  drochner 	 * Set up the tx ring. Note: for the Tigon 2, we have the option
   1545   1.1  drochner 	 * of putting the transmit ring in the host's address space and
   1546   1.1  drochner 	 * letting the chip DMA it instead of leaving the ring in the NIC's
   1547   1.1  drochner 	 * memory and accessing it through the shared memory region. We
   1548   1.1  drochner 	 * do this for the Tigon 2, but it doesn't work on the Tigon 1,
   1549   1.1  drochner 	 * so we have to revert to the shared memory scheme if we detect
   1550   1.1  drochner 	 * a Tigon 1 chip.
   1551   1.1  drochner 	 */
   1552   1.1  drochner 	CSR_WRITE_4(sc, TI_WINBASE, TI_TX_RING_BASE);
   1553   1.1  drochner 	if (sc->ti_hwrev == TI_HWREV_TIGON) {
   1554  1.30   thorpej 		sc->ti_tx_ring_nic =
   1555   1.1  drochner 		    (struct ti_tx_desc *)(sc->ti_vhandle + TI_WINDOW);
   1556   1.1  drochner 	}
   1557  1.39   thorpej 	memset((char *)sc->ti_rdata->ti_tx_ring, 0,
   1558   1.1  drochner 	    TI_TX_RING_CNT * sizeof(struct ti_tx_desc));
   1559   1.1  drochner 	rcb = &sc->ti_rdata->ti_info.ti_tx_rcb;
   1560   1.1  drochner 	if (sc->ti_hwrev == TI_HWREV_TIGON)
   1561   1.1  drochner 		rcb->ti_flags = 0;
   1562   1.1  drochner 	else
   1563   1.1  drochner 		rcb->ti_flags = TI_RCB_FLAG_HOST_RING;
   1564  1.21   thorpej 	if (ifp->if_capenable & IFCAP_CSUM_IPv4)
   1565  1.21   thorpej 		rcb->ti_flags |= TI_RCB_FLAG_IP_CKSUM;
   1566  1.21   thorpej 	/*
   1567  1.21   thorpej 	 * When we get the packet, there is a pseudo-header seed already
   1568  1.21   thorpej 	 * in the th_sum or uh_sum field.  Make sure the firmware doesn't
   1569  1.21   thorpej 	 * compute the pseudo-header checksum again!
   1570  1.21   thorpej 	 */
   1571  1.21   thorpej 	if (ifp->if_capenable & (IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
   1572  1.21   thorpej 		rcb->ti_flags |= TI_RCB_FLAG_TCP_UDP_CKSUM|
   1573  1.21   thorpej 		    TI_RCB_FLAG_NO_PHDR_CKSUM;
   1574  1.21   thorpej 	if (sc->ethercom.ec_nvlans != 0)
   1575  1.21   thorpej 		rcb->ti_flags |= TI_RCB_FLAG_VLAN_ASSIST;
   1576   1.1  drochner 	rcb->ti_max_len = TI_TX_RING_CNT;
   1577   1.1  drochner 	if (sc->ti_hwrev == TI_HWREV_TIGON)
   1578   1.1  drochner 		TI_HOSTADDR(rcb->ti_hostaddr) = TI_TX_RING_BASE;
   1579   1.1  drochner 	else
   1580  1.33   thorpej 		TI_HOSTADDR(rcb->ti_hostaddr) = TI_CDTXADDR(sc, 0);
   1581   1.1  drochner 	TI_HOSTADDR(sc->ti_rdata->ti_info.ti_tx_considx_ptr) =
   1582  1.33   thorpej 	    TI_CDTXCONSADDR(sc);
   1583   1.1  drochner 
   1584  1.34   thorpej 	/*
   1585  1.34   thorpej 	 * We're done frobbing the General Information Block.  Sync
   1586  1.34   thorpej 	 * it.  Note we take care of the first stats sync here, as
   1587  1.34   thorpej 	 * well.
   1588  1.34   thorpej 	 */
   1589  1.34   thorpej 	TI_CDGIBSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1590  1.34   thorpej 
   1591   1.1  drochner 	/* Set up tuneables */
   1592  1.12    bouyer 	if (ifp->if_mtu > (ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN) ||
   1593  1.12    bouyer 	    (sc->ethercom.ec_capenable & ETHERCAP_VLAN_MTU))
   1594   1.1  drochner 		CSR_WRITE_4(sc, TI_GCR_RX_COAL_TICKS,
   1595   1.1  drochner 		    (sc->ti_rx_coal_ticks / 10));
   1596   1.1  drochner 	else
   1597   1.1  drochner 		CSR_WRITE_4(sc, TI_GCR_RX_COAL_TICKS, sc->ti_rx_coal_ticks);
   1598   1.1  drochner 	CSR_WRITE_4(sc, TI_GCR_TX_COAL_TICKS, sc->ti_tx_coal_ticks);
   1599   1.1  drochner 	CSR_WRITE_4(sc, TI_GCR_STAT_TICKS, sc->ti_stat_ticks);
   1600   1.1  drochner 	CSR_WRITE_4(sc, TI_GCR_RX_MAX_COAL_BD, sc->ti_rx_max_coal_bds);
   1601   1.1  drochner 	CSR_WRITE_4(sc, TI_GCR_TX_MAX_COAL_BD, sc->ti_tx_max_coal_bds);
   1602   1.1  drochner 	CSR_WRITE_4(sc, TI_GCR_TX_BUFFER_RATIO, sc->ti_tx_buf_ratio);
   1603   1.1  drochner 
   1604   1.1  drochner 	/* Turn interrupts on. */
   1605   1.1  drochner 	CSR_WRITE_4(sc, TI_GCR_MASK_INTRS, 0);
   1606   1.1  drochner 	CSR_WRITE_4(sc, TI_MB_HOSTINTR, 0);
   1607   1.1  drochner 
   1608   1.1  drochner 	/* Start CPU. */
   1609   1.1  drochner 	TI_CLRBIT(sc, TI_CPU_STATE, (TI_CPUSTATE_HALT|TI_CPUSTATE_STEP));
   1610   1.1  drochner 
   1611   1.1  drochner 	return(0);
   1612   1.1  drochner }
   1613   1.1  drochner 
   1614   1.1  drochner /*
   1615   1.6    bouyer  * look for id in the device list, returning the first match
   1616   1.6    bouyer  */
   1617  1.19  jdolecek static const struct ti_type *
   1618  1.19  jdolecek ti_type_match(pa)
   1619   1.6    bouyer 	struct pci_attach_args *pa;
   1620   1.6    bouyer {
   1621  1.19  jdolecek 	const struct ti_type          *t;
   1622   1.6    bouyer 
   1623   1.6    bouyer 	t = ti_devs;
   1624   1.6    bouyer 	while(t->ti_name != NULL) {
   1625   1.6    bouyer 		if ((PCI_VENDOR(pa->pa_id) == t->ti_vid) &&
   1626   1.6    bouyer 		    (PCI_PRODUCT(pa->pa_id) == t->ti_did)) {
   1627   1.6    bouyer 			return (t);
   1628   1.6    bouyer 		}
   1629   1.6    bouyer 		t++;
   1630   1.6    bouyer 	}
   1631   1.6    bouyer 
   1632   1.6    bouyer 	return(NULL);
   1633   1.6    bouyer }
   1634   1.6    bouyer 
   1635   1.6    bouyer /*
   1636   1.1  drochner  * Probe for a Tigon chip. Check the PCI vendor and device IDs
   1637   1.1  drochner  * against our list and return its name if we find a match.
   1638   1.1  drochner  */
   1639   1.1  drochner static int ti_probe(parent, match, aux)
   1640   1.1  drochner 	struct device *parent;
   1641   1.1  drochner 	struct cfdata *match;
   1642   1.1  drochner 	void *aux;
   1643   1.1  drochner {
   1644   1.1  drochner 	struct pci_attach_args *pa = aux;
   1645  1.19  jdolecek 	const struct ti_type		*t;
   1646   1.1  drochner 
   1647   1.6    bouyer 	t = ti_type_match(pa);
   1648   1.1  drochner 
   1649   1.6    bouyer 	return((t == NULL) ? 0 : 1);
   1650   1.1  drochner }
   1651   1.1  drochner 
   1652   1.1  drochner static void ti_attach(parent, self, aux)
   1653   1.1  drochner 	struct device *parent, *self;
   1654   1.1  drochner 	void *aux;
   1655   1.1  drochner {
   1656   1.1  drochner 	u_int32_t		command;
   1657   1.1  drochner 	struct ifnet		*ifp;
   1658   1.1  drochner 	struct ti_softc		*sc;
   1659   1.1  drochner 	u_char eaddr[ETHER_ADDR_LEN];
   1660   1.1  drochner 	struct pci_attach_args *pa = aux;
   1661   1.1  drochner 	pci_chipset_tag_t pc = pa->pa_pc;
   1662   1.1  drochner 	pci_intr_handle_t ih;
   1663   1.1  drochner 	const char *intrstr = NULL;
   1664   1.1  drochner 	bus_dma_segment_t dmaseg;
   1665   1.6    bouyer 	int error, dmanseg, nolinear;
   1666  1.19  jdolecek 	const struct ti_type		*t;
   1667   1.6    bouyer 
   1668   1.6    bouyer 	t = ti_type_match(pa);
   1669   1.6    bouyer 	if (t == NULL) {
   1670   1.6    bouyer 		printf("ti_attach: were did the card go ?\n");
   1671   1.6    bouyer 		return;
   1672   1.6    bouyer 	}
   1673   1.1  drochner 
   1674   1.6    bouyer 	printf(": %s (rev. 0x%02x)\n", t->ti_name, PCI_REVISION(pa->pa_class));
   1675   1.1  drochner 
   1676   1.1  drochner 	sc = (struct ti_softc *)self;
   1677   1.1  drochner 
   1678   1.1  drochner 	/*
   1679   1.1  drochner 	 * Map control/status registers.
   1680   1.1  drochner 	 */
   1681   1.6    bouyer 	nolinear = 0;
   1682   1.6    bouyer 	if (pci_mapreg_map(pa, 0x10,
   1683   1.6    bouyer 	    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
   1684   1.6    bouyer 	    BUS_SPACE_MAP_LINEAR , &sc->ti_btag, &sc->ti_bhandle,
   1685   1.6    bouyer 	    NULL, NULL)) {
   1686   1.6    bouyer 		nolinear = 1;
   1687   1.6    bouyer 		if (pci_mapreg_map(pa, 0x10,
   1688   1.6    bouyer 		    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
   1689   1.6    bouyer 		    0 , &sc->ti_btag, &sc->ti_bhandle, NULL, NULL)) {
   1690   1.6    bouyer 			printf(": can't map memory space\n");
   1691   1.6    bouyer 			return;
   1692   1.6    bouyer 		}
   1693   1.1  drochner 	}
   1694   1.6    bouyer 	if (nolinear == 0)
   1695  1.45       eeh 		sc->ti_vhandle = bus_space_vaddr(sc->ti_btag, sc->ti_bhandle);
   1696   1.6    bouyer 	else
   1697   1.6    bouyer 		sc->ti_vhandle = NULL;
   1698   1.1  drochner 
   1699   1.1  drochner 	command = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
   1700   1.1  drochner 	command |= PCI_COMMAND_MASTER_ENABLE;
   1701   1.1  drochner 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, command);
   1702   1.1  drochner 
   1703   1.1  drochner 	/* Allocate interrupt */
   1704  1.17  sommerfe 	if (pci_intr_map(pa, &ih)) {
   1705   1.1  drochner 		printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
   1706  1.54    simonb 		return;
   1707   1.1  drochner 	}
   1708   1.1  drochner 	intrstr = pci_intr_string(pc, ih);
   1709   1.1  drochner 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, ti_intr, sc);
   1710   1.1  drochner 	if (sc->sc_ih == NULL) {
   1711   1.1  drochner 		printf("%s: couldn't establish interrupt",
   1712   1.1  drochner 		    sc->sc_dev.dv_xname);
   1713   1.1  drochner 		if (intrstr != NULL)
   1714   1.1  drochner 			printf(" at %s", intrstr);
   1715   1.1  drochner 		printf("\n");
   1716  1.54    simonb 		return;
   1717   1.1  drochner 	}
   1718   1.6    bouyer 	printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
   1719   1.6    bouyer 	/*
   1720   1.6    bouyer 	 * Add shutdown hook so that DMA is disabled prior to reboot. Not
   1721   1.6    bouyer 	 * doing do could allow DMA to corrupt kernel memory during the
   1722   1.6    bouyer 	 * reboot before the driver initializes.
   1723   1.6    bouyer 	 */
   1724   1.6    bouyer 	(void) shutdownhook_establish(ti_shutdown, sc);
   1725   1.1  drochner 
   1726   1.1  drochner 	if (ti_chipinit(sc)) {
   1727   1.1  drochner 		printf("%s: chip initialization failed\n", self->dv_xname);
   1728   1.6    bouyer 		goto fail2;
   1729   1.6    bouyer 	}
   1730  1.31   thorpej 
   1731  1.31   thorpej 	/*
   1732  1.31   thorpej 	 * Deal with some chip diffrences.
   1733  1.31   thorpej 	 */
   1734  1.31   thorpej 	switch (sc->ti_hwrev) {
   1735  1.31   thorpej 	case TI_HWREV_TIGON:
   1736  1.31   thorpej 		sc->sc_tx_encap = ti_encap_tigon1;
   1737  1.32   thorpej 		sc->sc_tx_eof = ti_txeof_tigon1;
   1738  1.31   thorpej 		if (nolinear == 1)
   1739  1.31   thorpej 			printf("%s: memory space not mapped linear\n",
   1740  1.31   thorpej 			    self->dv_xname);
   1741  1.31   thorpej 		break;
   1742  1.31   thorpej 
   1743  1.31   thorpej 	case TI_HWREV_TIGON_II:
   1744  1.31   thorpej 		sc->sc_tx_encap = ti_encap_tigon2;
   1745  1.32   thorpej 		sc->sc_tx_eof = ti_txeof_tigon2;
   1746  1.31   thorpej 		break;
   1747  1.31   thorpej 
   1748  1.31   thorpej 	default:
   1749  1.31   thorpej 		printf("%s: Unknown chip version: %d\n", self->dv_xname,
   1750  1.31   thorpej 		    sc->ti_hwrev);
   1751  1.31   thorpej 		goto fail2;
   1752   1.1  drochner 	}
   1753   1.1  drochner 
   1754   1.1  drochner 	/* Zero out the NIC's on-board SRAM. */
   1755   1.1  drochner 	ti_mem(sc, 0x2000, 0x100000 - 0x2000,  NULL);
   1756   1.1  drochner 
   1757   1.1  drochner 	/* Init again -- zeroing memory may have clobbered some registers. */
   1758   1.1  drochner 	if (ti_chipinit(sc)) {
   1759   1.1  drochner 		printf("%s: chip initialization failed\n", self->dv_xname);
   1760   1.6    bouyer 		goto fail2;
   1761   1.1  drochner 	}
   1762   1.1  drochner 
   1763   1.1  drochner 	/*
   1764   1.1  drochner 	 * Get station address from the EEPROM. Note: the manual states
   1765   1.1  drochner 	 * that the MAC address is at offset 0x8c, however the data is
   1766   1.1  drochner 	 * stored as two longwords (since that's how it's loaded into
   1767  1.42       wiz 	 * the NIC). This means the MAC address is actually preceded
   1768   1.1  drochner 	 * by two zero bytes. We need to skip over those.
   1769   1.1  drochner 	 */
   1770   1.1  drochner 	if (ti_read_eeprom(sc, (caddr_t)&eaddr,
   1771   1.1  drochner 				TI_EE_MAC_OFFSET + 2, ETHER_ADDR_LEN)) {
   1772   1.1  drochner 		printf("%s: failed to read station address\n", self->dv_xname);
   1773   1.6    bouyer 		goto fail2;
   1774   1.1  drochner 	}
   1775   1.1  drochner 
   1776   1.1  drochner 	/*
   1777   1.1  drochner 	 * A Tigon chip was detected. Inform the world.
   1778   1.1  drochner 	 */
   1779   1.1  drochner 	printf("%s: Ethernet address: %s\n", self->dv_xname,
   1780   1.1  drochner 				ether_sprintf(eaddr));
   1781   1.1  drochner 
   1782   1.1  drochner 	sc->sc_dmat = pa->pa_dmat;
   1783   1.1  drochner 
   1784   1.1  drochner 	/* Allocate the general information block and ring buffers. */
   1785   1.1  drochner 	if ((error = bus_dmamem_alloc(sc->sc_dmat,
   1786  1.13   thorpej 	    sizeof(struct ti_ring_data), PAGE_SIZE, 0, &dmaseg, 1, &dmanseg,
   1787   1.1  drochner 	    BUS_DMA_NOWAIT)) != 0) {
   1788   1.1  drochner 		printf("%s: can't allocate ring buffer, error = %d\n",
   1789   1.1  drochner 		       sc->sc_dev.dv_xname, error);
   1790   1.6    bouyer 		goto fail2;
   1791   1.1  drochner 	}
   1792   1.1  drochner 
   1793   1.1  drochner 	if ((error = bus_dmamem_map(sc->sc_dmat, &dmaseg, dmanseg,
   1794   1.1  drochner 	    sizeof(struct ti_ring_data), (caddr_t *)&sc->ti_rdata,
   1795   1.1  drochner 	    BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
   1796   1.1  drochner 		printf("%s: can't map ring buffer, error = %d\n",
   1797   1.1  drochner 		       sc->sc_dev.dv_xname, error);
   1798   1.6    bouyer 		goto fail2;
   1799   1.1  drochner 	}
   1800   1.1  drochner 
   1801   1.1  drochner 	if ((error = bus_dmamap_create(sc->sc_dmat,
   1802   1.1  drochner 	    sizeof(struct ti_ring_data), 1,
   1803   1.1  drochner 	    sizeof(struct ti_ring_data), 0, BUS_DMA_NOWAIT,
   1804   1.1  drochner 	    &sc->info_dmamap)) != 0) {
   1805   1.1  drochner 		printf("%s: can't create ring buffer DMA map, error = %d\n",
   1806   1.1  drochner 		       sc->sc_dev.dv_xname, error);
   1807   1.6    bouyer 		goto fail2;
   1808   1.1  drochner 	}
   1809   1.1  drochner 
   1810   1.1  drochner 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->info_dmamap,
   1811   1.1  drochner 	    sc->ti_rdata, sizeof(struct ti_ring_data), NULL,
   1812   1.1  drochner 	    BUS_DMA_NOWAIT)) != 0) {
   1813   1.1  drochner 		printf("%s: can't load ring buffer DMA map, error = %d\n",
   1814   1.1  drochner 		       sc->sc_dev.dv_xname, error);
   1815   1.6    bouyer 		goto fail2;
   1816   1.1  drochner 	}
   1817   1.1  drochner 
   1818   1.1  drochner 	sc->info_dmaaddr = sc->info_dmamap->dm_segs[0].ds_addr;
   1819   1.1  drochner 
   1820  1.39   thorpej 	memset(sc->ti_rdata, 0, sizeof(struct ti_ring_data));
   1821   1.1  drochner 
   1822   1.1  drochner 	/* Try to allocate memory for jumbo buffers. */
   1823   1.1  drochner 	if (ti_alloc_jumbo_mem(sc)) {
   1824   1.1  drochner 		printf("%s: jumbo buffer allocation failed\n", self->dv_xname);
   1825   1.6    bouyer 		goto fail2;
   1826   1.1  drochner 	}
   1827   1.1  drochner 
   1828  1.20     enami 	SIMPLEQ_INIT(&sc->ti_mc_listhead);
   1829  1.20     enami 
   1830  1.15    bouyer 	/*
   1831  1.36     bjh21 	 * We really need a better way to tell a 1000baseT card
   1832  1.15    bouyer 	 * from a 1000baseSX one, since in theory there could be
   1833  1.36     bjh21 	 * OEMed 1000baseT cards from lame vendors who aren't
   1834  1.15    bouyer 	 * clever enough to change the PCI ID. For the moment
   1835  1.15    bouyer 	 * though, the AceNIC is the only copper card available.
   1836  1.15    bouyer 	 */
   1837  1.15    bouyer 	if ((PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ALTEON &&
   1838  1.15    bouyer 	    PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_ALTEON_ACENIC_COPPER) ||
   1839  1.15    bouyer 	    (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_NETGEAR &&
   1840  1.15    bouyer 	    PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_NETGEAR_GA620T))
   1841  1.15    bouyer 		sc->ti_copper = 1;
   1842  1.15    bouyer 	else
   1843  1.15    bouyer 		sc->ti_copper = 0;
   1844  1.15    bouyer 
   1845   1.1  drochner 	/* Set default tuneable values. */
   1846   1.1  drochner 	sc->ti_stat_ticks = 2 * TI_TICKS_PER_SEC;
   1847   1.1  drochner 	sc->ti_rx_coal_ticks = TI_TICKS_PER_SEC / 5000;
   1848   1.1  drochner 	sc->ti_tx_coal_ticks = TI_TICKS_PER_SEC / 500;
   1849   1.1  drochner 	sc->ti_rx_max_coal_bds = 64;
   1850   1.1  drochner 	sc->ti_tx_max_coal_bds = 128;
   1851   1.1  drochner 	sc->ti_tx_buf_ratio = 21;
   1852   1.1  drochner 
   1853   1.1  drochner 	/* Set up ifnet structure */
   1854   1.1  drochner 	ifp = &sc->ethercom.ec_if;
   1855   1.1  drochner 	ifp->if_softc = sc;
   1856  1.38   thorpej 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
   1857   1.1  drochner 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1858   1.1  drochner 	ifp->if_ioctl = ti_ioctl;
   1859   1.1  drochner 	ifp->if_start = ti_start;
   1860   1.1  drochner 	ifp->if_watchdog = ti_watchdog;
   1861  1.16   thorpej 	IFQ_SET_READY(&ifp->if_snd);
   1862  1.16   thorpej 
   1863  1.16   thorpej #if 0
   1864  1.16   thorpej 	/*
   1865  1.16   thorpej 	 * XXX This is not really correct -- we don't necessarily
   1866  1.16   thorpej 	 * XXX want to queue up as many as we can transmit at the
   1867  1.16   thorpej 	 * XXX upper layer like that.  Someone with a board should
   1868  1.16   thorpej 	 * XXX check to see how this affects performance.
   1869  1.16   thorpej 	 */
   1870   1.1  drochner 	ifp->if_snd.ifq_maxlen = TI_TX_RING_CNT - 1;
   1871  1.16   thorpej #endif
   1872   1.1  drochner 
   1873  1.12    bouyer 	/*
   1874  1.12    bouyer 	 * We can support 802.1Q VLAN-sized frames.
   1875  1.12    bouyer 	 */
   1876  1.15    bouyer 	sc->ethercom.ec_capabilities |=
   1877  1.15    bouyer 	    ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
   1878  1.12    bouyer 
   1879  1.21   thorpej 	/*
   1880  1.21   thorpej 	 * We can do IPv4, TCPv4, and UDPv4 checksums in hardware.
   1881  1.21   thorpej 	 */
   1882  1.21   thorpej 	ifp->if_capabilities |= IFCAP_CSUM_IPv4 | IFCAP_CSUM_TCPv4 |
   1883  1.21   thorpej 	    IFCAP_CSUM_UDPv4;
   1884  1.21   thorpej 
   1885   1.1  drochner 	/* Set up ifmedia support. */
   1886   1.1  drochner 	ifmedia_init(&sc->ifmedia, IFM_IMASK, ti_ifmedia_upd, ti_ifmedia_sts);
   1887  1.15    bouyer 	if (sc->ti_copper) {
   1888  1.15    bouyer                 /*
   1889  1.15    bouyer                  * Copper cards allow manual 10/100 mode selection,
   1890  1.36     bjh21                  * but not manual 1000baseT mode selection. Why?
   1891  1.58       wiz                  * Because currently there's no way to specify the
   1892  1.15    bouyer                  * master/slave setting through the firmware interface,
   1893  1.15    bouyer                  * so Alteon decided to just bag it and handle it
   1894  1.15    bouyer                  * via autonegotiation.
   1895  1.15    bouyer                  */
   1896  1.15    bouyer                 ifmedia_add(&sc->ifmedia, IFM_ETHER|IFM_10_T, 0, NULL);
   1897  1.15    bouyer                 ifmedia_add(&sc->ifmedia,
   1898  1.15    bouyer                     IFM_ETHER|IFM_10_T|IFM_FDX, 0, NULL);
   1899  1.15    bouyer                 ifmedia_add(&sc->ifmedia, IFM_ETHER|IFM_100_TX, 0, NULL);
   1900  1.15    bouyer                 ifmedia_add(&sc->ifmedia,
   1901  1.15    bouyer                     IFM_ETHER|IFM_100_TX|IFM_FDX, 0, NULL);
   1902  1.36     bjh21                 ifmedia_add(&sc->ifmedia, IFM_ETHER|IFM_1000_T, 0, NULL);
   1903  1.15    bouyer                 ifmedia_add(&sc->ifmedia,
   1904  1.36     bjh21                     IFM_ETHER|IFM_1000_T|IFM_FDX, 0, NULL);
   1905  1.15    bouyer 	} else {
   1906  1.15    bouyer 		/* Fiber cards don't support 10/100 modes. */
   1907  1.15    bouyer 		ifmedia_add(&sc->ifmedia, IFM_ETHER|IFM_1000_SX, 0, NULL);
   1908  1.15    bouyer 		ifmedia_add(&sc->ifmedia, IFM_ETHER|IFM_1000_SX|IFM_FDX, 0, NULL);
   1909  1.15    bouyer 	}
   1910   1.1  drochner 	ifmedia_add(&sc->ifmedia, IFM_ETHER|IFM_AUTO, 0, NULL);
   1911   1.1  drochner 	ifmedia_set(&sc->ifmedia, IFM_ETHER|IFM_AUTO);
   1912   1.1  drochner 
   1913   1.1  drochner 	/*
   1914   1.1  drochner 	 * Call MI attach routines.
   1915   1.1  drochner 	 */
   1916   1.1  drochner 	if_attach(ifp);
   1917   1.1  drochner 	ether_ifattach(ifp, eaddr);
   1918   1.1  drochner 
   1919   1.6    bouyer 	return;
   1920   1.6    bouyer fail2:
   1921   1.6    bouyer 	pci_intr_disestablish(pc, sc->sc_ih);
   1922   1.6    bouyer 	return;
   1923   1.1  drochner }
   1924   1.1  drochner 
   1925   1.1  drochner /*
   1926   1.1  drochner  * Frame reception handling. This is called if there's a frame
   1927   1.1  drochner  * on the receive return list.
   1928   1.1  drochner  *
   1929   1.1  drochner  * Note: we have to be able to handle three possibilities here:
   1930   1.1  drochner  * 1) the frame is from the mini receive ring (can only happen)
   1931   1.1  drochner  *    on Tigon 2 boards)
   1932  1.25       wiz  * 2) the frame is from the jumbo receive ring
   1933   1.1  drochner  * 3) the frame is from the standard receive ring
   1934   1.1  drochner  */
   1935   1.1  drochner 
   1936   1.1  drochner static void ti_rxeof(sc)
   1937   1.1  drochner 	struct ti_softc		*sc;
   1938   1.1  drochner {
   1939   1.1  drochner 	struct ifnet		*ifp;
   1940   1.1  drochner 	struct ti_cmd_desc	cmd;
   1941   1.1  drochner 
   1942   1.1  drochner 	ifp = &sc->ethercom.ec_if;
   1943   1.1  drochner 
   1944   1.1  drochner 	while(sc->ti_rx_saved_considx != sc->ti_return_prodidx.ti_idx) {
   1945   1.1  drochner 		struct ti_rx_desc	*cur_rx;
   1946   1.1  drochner 		u_int32_t		rxidx;
   1947   1.1  drochner 		struct mbuf		*m = NULL;
   1948   1.1  drochner 		u_int16_t		vlan_tag = 0;
   1949   1.1  drochner 		int			have_tag = 0;
   1950  1.21   thorpej 		struct ether_header	*eh;
   1951   1.1  drochner 		bus_dmamap_t dmamap;
   1952   1.1  drochner 
   1953   1.1  drochner 		cur_rx =
   1954   1.1  drochner 		    &sc->ti_rdata->ti_rx_return_ring[sc->ti_rx_saved_considx];
   1955   1.1  drochner 		rxidx = cur_rx->ti_idx;
   1956   1.1  drochner 		TI_INC(sc->ti_rx_saved_considx, TI_RETURN_RING_CNT);
   1957   1.1  drochner 
   1958   1.1  drochner 		if (cur_rx->ti_flags & TI_BDFLAG_VLAN_TAG) {
   1959   1.1  drochner 			have_tag = 1;
   1960  1.59    bouyer 			/* ti_vlan_tag also has the priority, trim it */
   1961  1.59    bouyer 			vlan_tag = cur_rx->ti_vlan_tag & 4095;
   1962   1.1  drochner 		}
   1963   1.1  drochner 
   1964   1.1  drochner 		if (cur_rx->ti_flags & TI_BDFLAG_JUMBO_RING) {
   1965   1.1  drochner 			TI_INC(sc->ti_jumbo, TI_JUMBO_RX_RING_CNT);
   1966   1.1  drochner 			m = sc->ti_cdata.ti_rx_jumbo_chain[rxidx];
   1967   1.1  drochner 			sc->ti_cdata.ti_rx_jumbo_chain[rxidx] = NULL;
   1968   1.1  drochner 			if (cur_rx->ti_flags & TI_BDFLAG_ERROR) {
   1969   1.1  drochner 				ifp->if_ierrors++;
   1970   1.1  drochner 				ti_newbuf_jumbo(sc, sc->ti_jumbo, m);
   1971   1.1  drochner 				continue;
   1972   1.1  drochner 			}
   1973   1.1  drochner 			if (ti_newbuf_jumbo(sc, sc->ti_jumbo, NULL)
   1974   1.1  drochner 			    == ENOBUFS) {
   1975   1.1  drochner 				ifp->if_ierrors++;
   1976   1.1  drochner 				ti_newbuf_jumbo(sc, sc->ti_jumbo, m);
   1977   1.1  drochner 				continue;
   1978   1.1  drochner 			}
   1979   1.1  drochner 		} else if (cur_rx->ti_flags & TI_BDFLAG_MINI_RING) {
   1980   1.1  drochner 			TI_INC(sc->ti_mini, TI_MINI_RX_RING_CNT);
   1981   1.1  drochner 			m = sc->ti_cdata.ti_rx_mini_chain[rxidx];
   1982   1.1  drochner 			sc->ti_cdata.ti_rx_mini_chain[rxidx] = NULL;
   1983   1.1  drochner 			dmamap = sc->mini_dmamap[rxidx];
   1984   1.1  drochner 			sc->mini_dmamap[rxidx] = 0;
   1985   1.1  drochner 			if (cur_rx->ti_flags & TI_BDFLAG_ERROR) {
   1986   1.1  drochner 				ifp->if_ierrors++;
   1987   1.1  drochner 				ti_newbuf_mini(sc, sc->ti_mini, m, dmamap);
   1988   1.1  drochner 				continue;
   1989   1.1  drochner 			}
   1990   1.1  drochner 			if (ti_newbuf_mini(sc, sc->ti_mini, NULL, dmamap)
   1991   1.1  drochner 			    == ENOBUFS) {
   1992   1.1  drochner 				ifp->if_ierrors++;
   1993   1.1  drochner 				ti_newbuf_mini(sc, sc->ti_mini, m, dmamap);
   1994   1.1  drochner 				continue;
   1995   1.1  drochner 			}
   1996   1.1  drochner 		} else {
   1997   1.1  drochner 			TI_INC(sc->ti_std, TI_STD_RX_RING_CNT);
   1998   1.1  drochner 			m = sc->ti_cdata.ti_rx_std_chain[rxidx];
   1999   1.1  drochner 			sc->ti_cdata.ti_rx_std_chain[rxidx] = NULL;
   2000   1.1  drochner 			dmamap = sc->std_dmamap[rxidx];
   2001   1.1  drochner 			sc->std_dmamap[rxidx] = 0;
   2002   1.1  drochner 			if (cur_rx->ti_flags & TI_BDFLAG_ERROR) {
   2003   1.1  drochner 				ifp->if_ierrors++;
   2004   1.1  drochner 				ti_newbuf_std(sc, sc->ti_std, m, dmamap);
   2005   1.1  drochner 				continue;
   2006   1.1  drochner 			}
   2007   1.1  drochner 			if (ti_newbuf_std(sc, sc->ti_std, NULL, dmamap)
   2008   1.1  drochner 			    == ENOBUFS) {
   2009   1.1  drochner 				ifp->if_ierrors++;
   2010   1.1  drochner 				ti_newbuf_std(sc, sc->ti_std, m, dmamap);
   2011   1.1  drochner 				continue;
   2012   1.1  drochner 			}
   2013   1.1  drochner 		}
   2014   1.1  drochner 
   2015   1.1  drochner 		m->m_pkthdr.len = m->m_len = cur_rx->ti_len;
   2016   1.1  drochner 		ifp->if_ipackets++;
   2017   1.1  drochner 		m->m_pkthdr.rcvif = ifp;
   2018   1.1  drochner 
   2019   1.1  drochner #if NBPFILTER > 0
   2020   1.1  drochner 		/*
   2021   1.1  drochner 	 	 * Handle BPF listeners. Let the BPF user see the packet, but
   2022   1.1  drochner 	 	 * don't pass it up to the ether_input() layer unless it's
   2023   1.1  drochner 	 	 * a broadcast packet, multicast packet, matches our ethernet
   2024   1.1  drochner 	 	 * address or the interface is in promiscuous mode.
   2025   1.1  drochner 	 	 */
   2026  1.11   thorpej 		if (ifp->if_bpf)
   2027   1.1  drochner 			bpf_mtap(ifp->if_bpf, m);
   2028   1.1  drochner #endif
   2029   1.1  drochner 
   2030  1.21   thorpej 		eh = mtod(m, struct ether_header *);
   2031  1.21   thorpej 		switch (ntohs(eh->ether_type)) {
   2032  1.44    itojun #ifdef INET
   2033  1.21   thorpej 		case ETHERTYPE_IP:
   2034  1.21   thorpej 		    {
   2035  1.21   thorpej 			struct ip *ip = (struct ip *) (eh + 1);
   2036  1.21   thorpej 
   2037  1.21   thorpej 			/*
   2038  1.21   thorpej 			 * Note the Tigon firmware does not invert
   2039  1.21   thorpej 			 * the checksum for us, hence the XOR.
   2040  1.21   thorpej 			 */
   2041  1.21   thorpej 			m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
   2042  1.21   thorpej 			if ((cur_rx->ti_ip_cksum ^ 0xffff) != 0)
   2043  1.21   thorpej 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
   2044  1.21   thorpej 			/*
   2045  1.21   thorpej 			 * ntohs() the constant so the compiler can
   2046  1.21   thorpej 			 * optimize...
   2047  1.21   thorpej 			 *
   2048  1.21   thorpej 			 * XXX Figure out a sane way to deal with
   2049  1.21   thorpej 			 * fragmented packets.
   2050  1.21   thorpej 			 */
   2051  1.21   thorpej 			if ((ip->ip_off & htons(IP_MF|IP_OFFMASK)) == 0) {
   2052  1.21   thorpej 				switch (ip->ip_p) {
   2053  1.21   thorpej 				case IPPROTO_TCP:
   2054  1.21   thorpej 					m->m_pkthdr.csum_data =
   2055  1.21   thorpej 					    cur_rx->ti_tcp_udp_cksum;
   2056  1.21   thorpej 					m->m_pkthdr.csum_flags |=
   2057  1.21   thorpej 					    M_CSUM_TCPv4|M_CSUM_DATA;
   2058  1.21   thorpej 					break;
   2059  1.21   thorpej 				case IPPROTO_UDP:
   2060  1.21   thorpej 					m->m_pkthdr.csum_data =
   2061  1.21   thorpej 					    cur_rx->ti_tcp_udp_cksum;
   2062  1.21   thorpej 					m->m_pkthdr.csum_flags |=
   2063  1.21   thorpej 					    M_CSUM_UDPv4|M_CSUM_DATA;
   2064  1.21   thorpej 					break;
   2065  1.21   thorpej 				default:
   2066  1.21   thorpej 					/* Nothing */;
   2067  1.21   thorpej 				}
   2068  1.21   thorpej 			}
   2069  1.21   thorpej 			break;
   2070  1.21   thorpej 		    }
   2071  1.44    itojun #endif
   2072  1.21   thorpej 		default:
   2073  1.21   thorpej 			/* Nothing. */
   2074  1.21   thorpej 			break;
   2075  1.21   thorpej 		}
   2076   1.1  drochner 
   2077   1.1  drochner 		if (have_tag) {
   2078  1.53    itojun 			struct m_tag *mtag;
   2079  1.53    itojun 
   2080  1.53    itojun 			mtag = m_tag_get(PACKET_TAG_VLAN, sizeof(u_int),
   2081  1.53    itojun 			    M_NOWAIT);
   2082  1.57    mjacob 			if (mtag) {
   2083  1.55    itojun 				*(u_int *)(mtag + 1) = vlan_tag;
   2084  1.57    mjacob 				m_tag_prepend(m, mtag);
   2085  1.57    mjacob 				have_tag = vlan_tag = 0;
   2086  1.57    mjacob 			} else {
   2087  1.15    bouyer 				printf("%s: no mbuf for tag\n", ifp->if_xname);
   2088  1.15    bouyer 				m_freem(m);
   2089  1.57    mjacob 				have_tag = vlan_tag = 0;
   2090  1.15    bouyer 				continue;
   2091  1.15    bouyer 			}
   2092   1.1  drochner 		}
   2093   1.1  drochner 		(*ifp->if_input)(ifp, m);
   2094   1.1  drochner 	}
   2095   1.1  drochner 
   2096   1.1  drochner 	/* Only necessary on the Tigon 1. */
   2097   1.1  drochner 	if (sc->ti_hwrev == TI_HWREV_TIGON)
   2098   1.1  drochner 		CSR_WRITE_4(sc, TI_GCR_RXRETURNCONS_IDX,
   2099   1.1  drochner 		    sc->ti_rx_saved_considx);
   2100   1.1  drochner 
   2101   1.1  drochner 	TI_UPDATE_STDPROD(sc, sc->ti_std);
   2102   1.1  drochner 	TI_UPDATE_MINIPROD(sc, sc->ti_mini);
   2103   1.1  drochner 	TI_UPDATE_JUMBOPROD(sc, sc->ti_jumbo);
   2104   1.1  drochner 
   2105   1.1  drochner 	return;
   2106   1.1  drochner }
   2107   1.1  drochner 
   2108  1.32   thorpej static void ti_txeof_tigon1(sc)
   2109   1.1  drochner 	struct ti_softc		*sc;
   2110   1.1  drochner {
   2111   1.1  drochner 	struct ti_tx_desc	*cur_tx = NULL;
   2112   1.1  drochner 	struct ifnet		*ifp;
   2113  1.29   thorpej 	struct txdmamap_pool_entry *dma;
   2114   1.1  drochner 
   2115   1.1  drochner 	ifp = &sc->ethercom.ec_if;
   2116   1.1  drochner 
   2117   1.1  drochner 	/*
   2118   1.1  drochner 	 * Go through our tx ring and free mbufs for those
   2119   1.1  drochner 	 * frames that have been sent.
   2120   1.1  drochner 	 */
   2121   1.1  drochner 	while (sc->ti_tx_saved_considx != sc->ti_tx_considx.ti_idx) {
   2122   1.1  drochner 		u_int32_t		idx = 0;
   2123   1.1  drochner 
   2124   1.1  drochner 		idx = sc->ti_tx_saved_considx;
   2125  1.32   thorpej 		if (idx > 383)
   2126  1.32   thorpej 			CSR_WRITE_4(sc, TI_WINBASE,
   2127  1.32   thorpej 			    TI_TX_RING_BASE + 6144);
   2128  1.32   thorpej 		else if (idx > 255)
   2129  1.32   thorpej 			CSR_WRITE_4(sc, TI_WINBASE,
   2130  1.32   thorpej 			    TI_TX_RING_BASE + 4096);
   2131  1.32   thorpej 		else if (idx > 127)
   2132  1.32   thorpej 			CSR_WRITE_4(sc, TI_WINBASE,
   2133  1.32   thorpej 			    TI_TX_RING_BASE + 2048);
   2134  1.32   thorpej 		else
   2135  1.32   thorpej 			CSR_WRITE_4(sc, TI_WINBASE,
   2136  1.32   thorpej 			    TI_TX_RING_BASE);
   2137  1.32   thorpej 		cur_tx = &sc->ti_tx_ring_nic[idx % 128];
   2138  1.32   thorpej 		if (cur_tx->ti_flags & TI_BDFLAG_END)
   2139  1.32   thorpej 			ifp->if_opackets++;
   2140  1.32   thorpej 		if (sc->ti_cdata.ti_tx_chain[idx] != NULL) {
   2141  1.32   thorpej 			m_freem(sc->ti_cdata.ti_tx_chain[idx]);
   2142  1.32   thorpej 			sc->ti_cdata.ti_tx_chain[idx] = NULL;
   2143  1.32   thorpej 
   2144  1.32   thorpej 			dma = sc->txdma[idx];
   2145  1.32   thorpej 			KDASSERT(dma != NULL);
   2146  1.32   thorpej 			bus_dmamap_sync(sc->sc_dmat, dma->dmamap, 0,
   2147  1.32   thorpej 			    dma->dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   2148  1.32   thorpej 			bus_dmamap_unload(sc->sc_dmat, dma->dmamap);
   2149  1.32   thorpej 
   2150  1.32   thorpej 			SIMPLEQ_INSERT_HEAD(&sc->txdma_list, dma, link);
   2151  1.32   thorpej 			sc->txdma[idx] = NULL;
   2152  1.32   thorpej 		}
   2153  1.32   thorpej 		sc->ti_txcnt--;
   2154  1.32   thorpej 		TI_INC(sc->ti_tx_saved_considx, TI_TX_RING_CNT);
   2155  1.32   thorpej 		ifp->if_timer = 0;
   2156  1.32   thorpej 	}
   2157  1.32   thorpej 
   2158  1.32   thorpej 	if (cur_tx != NULL)
   2159  1.32   thorpej 		ifp->if_flags &= ~IFF_OACTIVE;
   2160  1.32   thorpej 
   2161  1.32   thorpej 	return;
   2162  1.32   thorpej }
   2163  1.32   thorpej 
   2164  1.32   thorpej static void ti_txeof_tigon2(sc)
   2165  1.32   thorpej 	struct ti_softc		*sc;
   2166  1.32   thorpej {
   2167  1.32   thorpej 	struct ti_tx_desc	*cur_tx = NULL;
   2168  1.32   thorpej 	struct ifnet		*ifp;
   2169  1.32   thorpej 	struct txdmamap_pool_entry *dma;
   2170  1.35   thorpej 	int firstidx, cnt;
   2171  1.32   thorpej 
   2172  1.32   thorpej 	ifp = &sc->ethercom.ec_if;
   2173  1.32   thorpej 
   2174  1.32   thorpej 	/*
   2175  1.32   thorpej 	 * Go through our tx ring and free mbufs for those
   2176  1.32   thorpej 	 * frames that have been sent.
   2177  1.32   thorpej 	 */
   2178  1.35   thorpej 	firstidx = sc->ti_tx_saved_considx;
   2179  1.35   thorpej 	cnt = 0;
   2180  1.32   thorpej 	while (sc->ti_tx_saved_considx != sc->ti_tx_considx.ti_idx) {
   2181  1.32   thorpej 		u_int32_t		idx = 0;
   2182  1.32   thorpej 
   2183  1.32   thorpej 		idx = sc->ti_tx_saved_considx;
   2184  1.32   thorpej 		cur_tx = &sc->ti_rdata->ti_tx_ring[idx];
   2185   1.1  drochner 		if (cur_tx->ti_flags & TI_BDFLAG_END)
   2186   1.1  drochner 			ifp->if_opackets++;
   2187   1.1  drochner 		if (sc->ti_cdata.ti_tx_chain[idx] != NULL) {
   2188   1.1  drochner 			m_freem(sc->ti_cdata.ti_tx_chain[idx]);
   2189   1.1  drochner 			sc->ti_cdata.ti_tx_chain[idx] = NULL;
   2190   1.1  drochner 
   2191  1.29   thorpej 			dma = sc->txdma[idx];
   2192  1.29   thorpej 			KDASSERT(dma != NULL);
   2193  1.29   thorpej 			bus_dmamap_sync(sc->sc_dmat, dma->dmamap, 0,
   2194  1.29   thorpej 			    dma->dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   2195  1.29   thorpej 			bus_dmamap_unload(sc->sc_dmat, dma->dmamap);
   2196  1.29   thorpej 
   2197  1.29   thorpej 			SIMPLEQ_INSERT_HEAD(&sc->txdma_list, dma, link);
   2198  1.29   thorpej 			sc->txdma[idx] = NULL;
   2199   1.1  drochner 		}
   2200  1.35   thorpej 		cnt++;
   2201   1.1  drochner 		sc->ti_txcnt--;
   2202   1.1  drochner 		TI_INC(sc->ti_tx_saved_considx, TI_TX_RING_CNT);
   2203   1.1  drochner 		ifp->if_timer = 0;
   2204   1.1  drochner 	}
   2205   1.1  drochner 
   2206  1.35   thorpej 	if (cnt != 0)
   2207  1.35   thorpej 		TI_CDTXSYNC(sc, firstidx, cnt, BUS_DMASYNC_POSTWRITE);
   2208  1.35   thorpej 
   2209   1.1  drochner 	if (cur_tx != NULL)
   2210   1.1  drochner 		ifp->if_flags &= ~IFF_OACTIVE;
   2211   1.1  drochner 
   2212   1.1  drochner 	return;
   2213   1.1  drochner }
   2214   1.1  drochner 
   2215   1.1  drochner static int ti_intr(xsc)
   2216   1.1  drochner 	void			*xsc;
   2217   1.1  drochner {
   2218   1.1  drochner 	struct ti_softc		*sc;
   2219   1.1  drochner 	struct ifnet		*ifp;
   2220   1.1  drochner 
   2221   1.1  drochner 	sc = xsc;
   2222   1.1  drochner 	ifp = &sc->ethercom.ec_if;
   2223   1.1  drochner 
   2224   1.1  drochner #ifdef notdef
   2225   1.1  drochner 	/* Avoid this for now -- checking this register is expensive. */
   2226   1.1  drochner 	/* Make sure this is really our interrupt. */
   2227   1.1  drochner 	if (!(CSR_READ_4(sc, TI_MISC_HOST_CTL) & TI_MHC_INTSTATE))
   2228   1.1  drochner 		return (0);
   2229   1.1  drochner #endif
   2230   1.1  drochner 
   2231   1.1  drochner 	/* Ack interrupt and stop others from occuring. */
   2232   1.1  drochner 	CSR_WRITE_4(sc, TI_MB_HOSTINTR, 1);
   2233   1.1  drochner 
   2234   1.1  drochner 	if (ifp->if_flags & IFF_RUNNING) {
   2235   1.1  drochner 		/* Check RX return ring producer/consumer */
   2236   1.1  drochner 		ti_rxeof(sc);
   2237   1.1  drochner 
   2238   1.1  drochner 		/* Check TX ring producer/consumer */
   2239  1.32   thorpej 		(*sc->sc_tx_eof)(sc);
   2240   1.1  drochner 	}
   2241   1.1  drochner 
   2242   1.1  drochner 	ti_handle_events(sc);
   2243   1.1  drochner 
   2244   1.1  drochner 	/* Re-enable interrupts. */
   2245   1.1  drochner 	CSR_WRITE_4(sc, TI_MB_HOSTINTR, 0);
   2246   1.1  drochner 
   2247  1.16   thorpej 	if ((ifp->if_flags & IFF_RUNNING) != 0 &&
   2248  1.16   thorpej 	    IFQ_IS_EMPTY(&ifp->if_snd) == 0)
   2249   1.1  drochner 		ti_start(ifp);
   2250   1.1  drochner 
   2251   1.1  drochner 	return (1);
   2252   1.1  drochner }
   2253   1.1  drochner 
   2254   1.1  drochner static void ti_stats_update(sc)
   2255   1.1  drochner 	struct ti_softc		*sc;
   2256   1.1  drochner {
   2257   1.1  drochner 	struct ifnet		*ifp;
   2258   1.1  drochner 
   2259   1.1  drochner 	ifp = &sc->ethercom.ec_if;
   2260   1.1  drochner 
   2261  1.34   thorpej 	TI_CDSTATSSYNC(sc, BUS_DMASYNC_POSTREAD);
   2262  1.34   thorpej 
   2263   1.1  drochner 	ifp->if_collisions +=
   2264   1.1  drochner 	   (sc->ti_rdata->ti_info.ti_stats.dot3StatsSingleCollisionFrames +
   2265   1.1  drochner 	   sc->ti_rdata->ti_info.ti_stats.dot3StatsMultipleCollisionFrames +
   2266   1.1  drochner 	   sc->ti_rdata->ti_info.ti_stats.dot3StatsExcessiveCollisions +
   2267   1.1  drochner 	   sc->ti_rdata->ti_info.ti_stats.dot3StatsLateCollisions) -
   2268   1.1  drochner 	   ifp->if_collisions;
   2269   1.1  drochner 
   2270  1.34   thorpej 	TI_CDSTATSSYNC(sc, BUS_DMASYNC_PREREAD);
   2271   1.1  drochner }
   2272   1.1  drochner 
   2273   1.1  drochner /*
   2274   1.1  drochner  * Encapsulate an mbuf chain in the tx ring  by coupling the mbuf data
   2275   1.1  drochner  * pointers to descriptors.
   2276   1.1  drochner  */
   2277  1.31   thorpej static int ti_encap_tigon1(sc, m_head, txidx)
   2278   1.1  drochner 	struct ti_softc		*sc;
   2279   1.1  drochner 	struct mbuf		*m_head;
   2280   1.1  drochner 	u_int32_t		*txidx;
   2281   1.1  drochner {
   2282   1.1  drochner 	struct ti_tx_desc	*f = NULL;
   2283   1.1  drochner 	u_int32_t		frag, cur, cnt = 0;
   2284   1.1  drochner 	struct txdmamap_pool_entry *dma;
   2285   1.1  drochner 	bus_dmamap_t dmamap;
   2286   1.1  drochner 	int error, i;
   2287  1.53    itojun 	struct m_tag *mtag;
   2288  1.21   thorpej 	u_int16_t csum_flags = 0;
   2289   1.1  drochner 
   2290   1.1  drochner 	dma = SIMPLEQ_FIRST(&sc->txdma_list);
   2291   1.6    bouyer 	if (dma == NULL) {
   2292   1.6    bouyer 		return ENOMEM;
   2293   1.6    bouyer 	}
   2294   1.1  drochner 	dmamap = dma->dmamap;
   2295   1.1  drochner 
   2296  1.40   thorpej 	error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m_head,
   2297  1.49    bouyer 	    BUS_DMA_WRITE | BUS_DMA_NOWAIT);
   2298   1.1  drochner 	if (error) {
   2299   1.1  drochner 		struct mbuf *m;
   2300   1.1  drochner 		int i = 0;
   2301   1.1  drochner 		for (m = m_head; m; m = m->m_next)
   2302   1.1  drochner 			i++;
   2303   1.1  drochner 		printf("ti_encap: bus_dmamap_load_mbuf (len %d, %d frags) "
   2304   1.1  drochner 		       "error %d\n", m_head->m_pkthdr.len, i, error);
   2305   1.1  drochner 		return (ENOMEM);
   2306   1.1  drochner 	}
   2307   1.1  drochner 
   2308   1.1  drochner 	cur = frag = *txidx;
   2309   1.1  drochner 
   2310  1.21   thorpej 	if (m_head->m_pkthdr.csum_flags & M_CSUM_IPv4) {
   2311  1.21   thorpej 		/* IP header checksum field must be 0! */
   2312  1.21   thorpej 		csum_flags |= TI_BDFLAG_IP_CKSUM;
   2313  1.21   thorpej 	}
   2314  1.21   thorpej 	if (m_head->m_pkthdr.csum_flags & (M_CSUM_TCPv4|M_CSUM_UDPv4))
   2315  1.21   thorpej 		csum_flags |= TI_BDFLAG_TCP_UDP_CKSUM;
   2316  1.21   thorpej 
   2317  1.21   thorpej 	/* XXX fragmented packet checksum capability? */
   2318  1.21   thorpej 
   2319   1.1  drochner 	/*
   2320   1.1  drochner  	 * Start packing the mbufs in this chain into
   2321   1.1  drochner 	 * the fragment pointers. Stop when we run out
   2322   1.1  drochner  	 * of fragments or hit the end of the mbuf chain.
   2323   1.1  drochner 	 */
   2324   1.1  drochner 	for (i = 0; i < dmamap->dm_nsegs; i++) {
   2325  1.31   thorpej 		if (frag > 383)
   2326  1.31   thorpej 			CSR_WRITE_4(sc, TI_WINBASE,
   2327  1.31   thorpej 			    TI_TX_RING_BASE + 6144);
   2328  1.31   thorpej 		else if (frag > 255)
   2329  1.31   thorpej 			CSR_WRITE_4(sc, TI_WINBASE,
   2330  1.31   thorpej 			    TI_TX_RING_BASE + 4096);
   2331  1.31   thorpej 		else if (frag > 127)
   2332  1.31   thorpej 			CSR_WRITE_4(sc, TI_WINBASE,
   2333  1.31   thorpej 			    TI_TX_RING_BASE + 2048);
   2334  1.31   thorpej 		else
   2335  1.31   thorpej 			CSR_WRITE_4(sc, TI_WINBASE,
   2336  1.31   thorpej 			    TI_TX_RING_BASE);
   2337  1.31   thorpej 		f = &sc->ti_tx_ring_nic[frag % 128];
   2338  1.31   thorpej 		if (sc->ti_cdata.ti_tx_chain[frag] != NULL)
   2339  1.31   thorpej 			break;
   2340  1.31   thorpej 		TI_HOSTADDR(f->ti_addr) = dmamap->dm_segs[i].ds_addr;
   2341  1.31   thorpej 		f->ti_len = dmamap->dm_segs[i].ds_len;
   2342  1.31   thorpej 		f->ti_flags = csum_flags;
   2343  1.53    itojun 		mtag = m_tag_find(m_head, PACKET_TAG_VLAN, NULL);
   2344  1.53    itojun 		if (mtag) {
   2345  1.31   thorpej 			f->ti_flags |= TI_BDFLAG_VLAN_TAG;
   2346  1.53    itojun 			f->ti_vlan_tag = *(u_int *)(mtag + 1);
   2347  1.31   thorpej 		} else {
   2348  1.31   thorpej 			f->ti_vlan_tag = 0;
   2349  1.31   thorpej 		}
   2350  1.31   thorpej 		/*
   2351  1.31   thorpej 		 * Sanity check: avoid coming within 16 descriptors
   2352  1.31   thorpej 		 * of the end of the ring.
   2353  1.31   thorpej 		 */
   2354  1.31   thorpej 		if ((TI_TX_RING_CNT - (sc->ti_txcnt + cnt)) < 16)
   2355  1.31   thorpej 			return(ENOBUFS);
   2356  1.31   thorpej 		cur = frag;
   2357  1.31   thorpej 		TI_INC(frag, TI_TX_RING_CNT);
   2358  1.31   thorpej 		cnt++;
   2359  1.31   thorpej 	}
   2360  1.31   thorpej 
   2361  1.31   thorpej 	if (i < dmamap->dm_nsegs)
   2362  1.31   thorpej 		return(ENOBUFS);
   2363  1.31   thorpej 
   2364  1.31   thorpej 	if (frag == sc->ti_tx_saved_considx)
   2365  1.31   thorpej 		return(ENOBUFS);
   2366  1.31   thorpej 
   2367  1.31   thorpej 	sc->ti_tx_ring_nic[cur % 128].ti_flags |=
   2368  1.31   thorpej 	    TI_BDFLAG_END;
   2369  1.31   thorpej 
   2370  1.31   thorpej 	/* Sync the packet's DMA map. */
   2371  1.31   thorpej 	bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   2372  1.31   thorpej 	    BUS_DMASYNC_PREWRITE);
   2373  1.31   thorpej 
   2374  1.31   thorpej 	sc->ti_cdata.ti_tx_chain[cur] = m_head;
   2375  1.48     lukem 	SIMPLEQ_REMOVE_HEAD(&sc->txdma_list, link);
   2376  1.31   thorpej 	sc->txdma[cur] = dma;
   2377  1.31   thorpej 	sc->ti_txcnt += cnt;
   2378  1.31   thorpej 
   2379  1.31   thorpej 	*txidx = frag;
   2380  1.31   thorpej 
   2381  1.31   thorpej 	return(0);
   2382  1.31   thorpej }
   2383  1.31   thorpej 
   2384  1.31   thorpej static int ti_encap_tigon2(sc, m_head, txidx)
   2385  1.31   thorpej 	struct ti_softc		*sc;
   2386  1.31   thorpej 	struct mbuf		*m_head;
   2387  1.31   thorpej 	u_int32_t		*txidx;
   2388  1.31   thorpej {
   2389  1.31   thorpej 	struct ti_tx_desc	*f = NULL;
   2390  1.35   thorpej 	u_int32_t		frag, firstfrag, cur, cnt = 0;
   2391  1.31   thorpej 	struct txdmamap_pool_entry *dma;
   2392  1.31   thorpej 	bus_dmamap_t dmamap;
   2393  1.31   thorpej 	int error, i;
   2394  1.53    itojun 	struct m_tag *mtag;
   2395  1.31   thorpej 	u_int16_t csum_flags = 0;
   2396  1.31   thorpej 
   2397  1.31   thorpej 	dma = SIMPLEQ_FIRST(&sc->txdma_list);
   2398  1.31   thorpej 	if (dma == NULL) {
   2399  1.31   thorpej 		return ENOMEM;
   2400  1.31   thorpej 	}
   2401  1.31   thorpej 	dmamap = dma->dmamap;
   2402  1.31   thorpej 
   2403  1.40   thorpej 	error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m_head,
   2404  1.49    bouyer 	    BUS_DMA_WRITE | BUS_DMA_NOWAIT);
   2405  1.31   thorpej 	if (error) {
   2406  1.31   thorpej 		struct mbuf *m;
   2407  1.31   thorpej 		int i = 0;
   2408  1.31   thorpej 		for (m = m_head; m; m = m->m_next)
   2409  1.31   thorpej 			i++;
   2410  1.31   thorpej 		printf("ti_encap: bus_dmamap_load_mbuf (len %d, %d frags) "
   2411  1.31   thorpej 		       "error %d\n", m_head->m_pkthdr.len, i, error);
   2412  1.31   thorpej 		return (ENOMEM);
   2413  1.31   thorpej 	}
   2414  1.31   thorpej 
   2415  1.35   thorpej 	cur = firstfrag = frag = *txidx;
   2416  1.31   thorpej 
   2417  1.31   thorpej 	if (m_head->m_pkthdr.csum_flags & M_CSUM_IPv4) {
   2418  1.31   thorpej 		/* IP header checksum field must be 0! */
   2419  1.31   thorpej 		csum_flags |= TI_BDFLAG_IP_CKSUM;
   2420  1.31   thorpej 	}
   2421  1.31   thorpej 	if (m_head->m_pkthdr.csum_flags & (M_CSUM_TCPv4|M_CSUM_UDPv4))
   2422  1.31   thorpej 		csum_flags |= TI_BDFLAG_TCP_UDP_CKSUM;
   2423  1.31   thorpej 
   2424  1.31   thorpej 	/* XXX fragmented packet checksum capability? */
   2425  1.31   thorpej 
   2426  1.31   thorpej 	/*
   2427  1.31   thorpej  	 * Start packing the mbufs in this chain into
   2428  1.31   thorpej 	 * the fragment pointers. Stop when we run out
   2429  1.31   thorpej  	 * of fragments or hit the end of the mbuf chain.
   2430  1.31   thorpej 	 */
   2431  1.31   thorpej 	for (i = 0; i < dmamap->dm_nsegs; i++) {
   2432  1.31   thorpej 		f = &sc->ti_rdata->ti_tx_ring[frag];
   2433  1.31   thorpej 		if (sc->ti_cdata.ti_tx_chain[frag] != NULL)
   2434  1.31   thorpej 			break;
   2435  1.31   thorpej 		TI_HOSTADDR(f->ti_addr) = dmamap->dm_segs[i].ds_addr;
   2436  1.31   thorpej 		f->ti_len = dmamap->dm_segs[i].ds_len;
   2437  1.31   thorpej 		f->ti_flags = csum_flags;
   2438  1.53    itojun 		mtag = m_tag_find(m_head, PACKET_TAG_VLAN, NULL);
   2439  1.53    itojun 		if (mtag) {
   2440  1.31   thorpej 			f->ti_flags |= TI_BDFLAG_VLAN_TAG;
   2441  1.53    itojun 			f->ti_vlan_tag = *(u_int *)(mtag + 1);
   2442  1.31   thorpej 		} else {
   2443  1.31   thorpej 			f->ti_vlan_tag = 0;
   2444  1.31   thorpej 		}
   2445  1.31   thorpej 		/*
   2446  1.31   thorpej 		 * Sanity check: avoid coming within 16 descriptors
   2447  1.31   thorpej 		 * of the end of the ring.
   2448  1.31   thorpej 		 */
   2449  1.31   thorpej 		if ((TI_TX_RING_CNT - (sc->ti_txcnt + cnt)) < 16)
   2450  1.31   thorpej 			return(ENOBUFS);
   2451  1.31   thorpej 		cur = frag;
   2452  1.31   thorpej 		TI_INC(frag, TI_TX_RING_CNT);
   2453  1.31   thorpej 		cnt++;
   2454   1.1  drochner 	}
   2455   1.1  drochner 
   2456   1.1  drochner 	if (i < dmamap->dm_nsegs)
   2457   1.1  drochner 		return(ENOBUFS);
   2458   1.1  drochner 
   2459   1.1  drochner 	if (frag == sc->ti_tx_saved_considx)
   2460   1.1  drochner 		return(ENOBUFS);
   2461   1.1  drochner 
   2462  1.31   thorpej 	sc->ti_rdata->ti_tx_ring[cur].ti_flags |= TI_BDFLAG_END;
   2463  1.29   thorpej 
   2464  1.29   thorpej 	/* Sync the packet's DMA map. */
   2465  1.29   thorpej 	bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   2466  1.29   thorpej 	    BUS_DMASYNC_PREWRITE);
   2467  1.35   thorpej 
   2468  1.35   thorpej 	/* Sync the descriptors we are using. */
   2469  1.35   thorpej 	TI_CDTXSYNC(sc, firstfrag, cnt, BUS_DMASYNC_PREWRITE);
   2470  1.29   thorpej 
   2471   1.1  drochner 	sc->ti_cdata.ti_tx_chain[cur] = m_head;
   2472  1.48     lukem 	SIMPLEQ_REMOVE_HEAD(&sc->txdma_list, link);
   2473   1.1  drochner 	sc->txdma[cur] = dma;
   2474   1.1  drochner 	sc->ti_txcnt += cnt;
   2475   1.1  drochner 
   2476   1.1  drochner 	*txidx = frag;
   2477   1.1  drochner 
   2478   1.1  drochner 	return(0);
   2479   1.1  drochner }
   2480   1.1  drochner 
   2481   1.1  drochner /*
   2482   1.1  drochner  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
   2483   1.1  drochner  * to the mbuf data regions directly in the transmit descriptors.
   2484   1.1  drochner  */
   2485   1.1  drochner static void ti_start(ifp)
   2486   1.1  drochner 	struct ifnet		*ifp;
   2487   1.1  drochner {
   2488   1.1  drochner 	struct ti_softc		*sc;
   2489   1.1  drochner 	struct mbuf		*m_head = NULL;
   2490   1.1  drochner 	u_int32_t		prodidx = 0;
   2491   1.1  drochner 
   2492   1.1  drochner 	sc = ifp->if_softc;
   2493   1.1  drochner 
   2494   1.1  drochner 	prodidx = CSR_READ_4(sc, TI_MB_SENDPROD_IDX);
   2495   1.1  drochner 
   2496  1.16   thorpej 	while (sc->ti_cdata.ti_tx_chain[prodidx] == NULL) {
   2497  1.16   thorpej 		IFQ_POLL(&ifp->if_snd, m_head);
   2498   1.1  drochner 		if (m_head == NULL)
   2499   1.1  drochner 			break;
   2500   1.1  drochner 
   2501   1.1  drochner 		/*
   2502   1.1  drochner 		 * Pack the data into the transmit ring. If we
   2503   1.1  drochner 		 * don't have room, set the OACTIVE flag and wait
   2504   1.1  drochner 		 * for the NIC to drain the ring.
   2505   1.1  drochner 		 */
   2506  1.31   thorpej 		if ((*sc->sc_tx_encap)(sc, m_head, &prodidx)) {
   2507   1.1  drochner 			ifp->if_flags |= IFF_OACTIVE;
   2508   1.1  drochner 			break;
   2509   1.1  drochner 		}
   2510  1.16   thorpej 
   2511  1.16   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m_head);
   2512   1.1  drochner 
   2513   1.1  drochner 		/*
   2514   1.1  drochner 		 * If there's a BPF listener, bounce a copy of this frame
   2515   1.1  drochner 		 * to him.
   2516   1.1  drochner 		 */
   2517   1.1  drochner #if NBPFILTER > 0
   2518   1.1  drochner 		if (ifp->if_bpf)
   2519   1.1  drochner 			bpf_mtap(ifp->if_bpf, m_head);
   2520   1.1  drochner #endif
   2521   1.1  drochner 	}
   2522   1.1  drochner 
   2523   1.1  drochner 	/* Transmit */
   2524   1.1  drochner 	CSR_WRITE_4(sc, TI_MB_SENDPROD_IDX, prodidx);
   2525   1.1  drochner 
   2526   1.1  drochner 	/*
   2527   1.1  drochner 	 * Set a timeout in case the chip goes out to lunch.
   2528   1.1  drochner 	 */
   2529   1.1  drochner 	ifp->if_timer = 5;
   2530   1.1  drochner 
   2531   1.1  drochner 	return;
   2532   1.1  drochner }
   2533   1.1  drochner 
   2534   1.1  drochner static void ti_init(xsc)
   2535   1.1  drochner 	void			*xsc;
   2536   1.1  drochner {
   2537   1.1  drochner 	struct ti_softc		*sc = xsc;
   2538   1.1  drochner         int			s;
   2539   1.1  drochner 
   2540  1.18   thorpej 	s = splnet();
   2541   1.1  drochner 
   2542   1.1  drochner 	/* Cancel pending I/O and flush buffers. */
   2543   1.1  drochner 	ti_stop(sc);
   2544   1.1  drochner 
   2545   1.1  drochner 	/* Init the gen info block, ring control blocks and firmware. */
   2546   1.1  drochner 	if (ti_gibinit(sc)) {
   2547   1.1  drochner 		printf("%s: initialization failure\n", sc->sc_dev.dv_xname);
   2548   1.1  drochner 		splx(s);
   2549   1.1  drochner 		return;
   2550   1.1  drochner 	}
   2551   1.1  drochner 
   2552   1.1  drochner 	splx(s);
   2553   1.1  drochner 
   2554   1.1  drochner 	return;
   2555   1.1  drochner }
   2556   1.1  drochner 
   2557   1.1  drochner static void ti_init2(sc)
   2558   1.1  drochner 	struct ti_softc		*sc;
   2559   1.1  drochner {
   2560   1.1  drochner 	struct ti_cmd_desc	cmd;
   2561   1.1  drochner 	struct ifnet		*ifp;
   2562   1.1  drochner 	u_int8_t		*m;
   2563   1.1  drochner 	struct ifmedia		*ifm;
   2564   1.1  drochner 	int			tmp;
   2565   1.1  drochner 
   2566   1.1  drochner 	ifp = &sc->ethercom.ec_if;
   2567   1.1  drochner 
   2568   1.1  drochner 	/* Specify MTU and interface index. */
   2569   1.1  drochner 	CSR_WRITE_4(sc, TI_GCR_IFINDEX, sc->sc_dev.dv_unit); /* ??? */
   2570  1.23   thorpej 
   2571  1.23   thorpej 	tmp = ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN;
   2572  1.23   thorpej 	if (sc->ethercom.ec_capenable & ETHERCAP_VLAN_MTU)
   2573  1.23   thorpej 		tmp += ETHER_VLAN_ENCAP_LEN;
   2574  1.23   thorpej 	CSR_WRITE_4(sc, TI_GCR_IFMTU, tmp);
   2575  1.23   thorpej 
   2576   1.1  drochner 	TI_DO_CMD(TI_CMD_UPDATE_GENCOM, 0, 0);
   2577   1.1  drochner 
   2578   1.1  drochner 	/* Load our MAC address. */
   2579   1.1  drochner 	m = (u_int8_t *)LLADDR(ifp->if_sadl);
   2580   1.1  drochner 	CSR_WRITE_4(sc, TI_GCR_PAR0, (m[0] << 8) | m[1]);
   2581   1.1  drochner 	CSR_WRITE_4(sc, TI_GCR_PAR1, (m[2] << 24) | (m[3] << 16)
   2582   1.1  drochner 		    | (m[4] << 8) | m[5]);
   2583   1.1  drochner 	TI_DO_CMD(TI_CMD_SET_MAC_ADDR, 0, 0);
   2584   1.1  drochner 
   2585   1.1  drochner 	/* Enable or disable promiscuous mode as needed. */
   2586   1.1  drochner 	if (ifp->if_flags & IFF_PROMISC) {
   2587   1.1  drochner 		TI_DO_CMD(TI_CMD_SET_PROMISC_MODE, TI_CMD_CODE_PROMISC_ENB, 0);
   2588   1.1  drochner 	} else {
   2589   1.1  drochner 		TI_DO_CMD(TI_CMD_SET_PROMISC_MODE, TI_CMD_CODE_PROMISC_DIS, 0);
   2590   1.1  drochner 	}
   2591   1.1  drochner 
   2592   1.1  drochner 	/* Program multicast filter. */
   2593   1.1  drochner 	ti_setmulti(sc);
   2594   1.1  drochner 
   2595   1.1  drochner 	/*
   2596   1.1  drochner 	 * If this is a Tigon 1, we should tell the
   2597   1.1  drochner 	 * firmware to use software packet filtering.
   2598   1.1  drochner 	 */
   2599   1.1  drochner 	if (sc->ti_hwrev == TI_HWREV_TIGON) {
   2600   1.1  drochner 		TI_DO_CMD(TI_CMD_FDR_FILTERING, TI_CMD_CODE_FILT_ENB, 0);
   2601   1.1  drochner 	}
   2602   1.1  drochner 
   2603   1.1  drochner 	/* Init RX ring. */
   2604   1.1  drochner 	ti_init_rx_ring_std(sc);
   2605   1.1  drochner 
   2606   1.1  drochner 	/* Init jumbo RX ring. */
   2607  1.12    bouyer 	if (ifp->if_mtu > (MCLBYTES - ETHER_HDR_LEN - ETHER_CRC_LEN))
   2608   1.1  drochner 		ti_init_rx_ring_jumbo(sc);
   2609   1.1  drochner 
   2610   1.1  drochner 	/*
   2611   1.1  drochner 	 * If this is a Tigon 2, we can also configure the
   2612   1.1  drochner 	 * mini ring.
   2613   1.1  drochner 	 */
   2614   1.1  drochner 	if (sc->ti_hwrev == TI_HWREV_TIGON_II)
   2615   1.1  drochner 		ti_init_rx_ring_mini(sc);
   2616   1.1  drochner 
   2617   1.1  drochner 	CSR_WRITE_4(sc, TI_GCR_RXRETURNCONS_IDX, 0);
   2618   1.1  drochner 	sc->ti_rx_saved_considx = 0;
   2619   1.1  drochner 
   2620   1.1  drochner 	/* Init TX ring. */
   2621   1.1  drochner 	ti_init_tx_ring(sc);
   2622   1.1  drochner 
   2623   1.1  drochner 	/* Tell firmware we're alive. */
   2624   1.1  drochner 	TI_DO_CMD(TI_CMD_HOST_STATE, TI_CMD_CODE_STACK_UP, 0);
   2625   1.1  drochner 
   2626   1.1  drochner 	/* Enable host interrupts. */
   2627   1.1  drochner 	CSR_WRITE_4(sc, TI_MB_HOSTINTR, 0);
   2628   1.1  drochner 
   2629   1.1  drochner 	ifp->if_flags |= IFF_RUNNING;
   2630   1.1  drochner 	ifp->if_flags &= ~IFF_OACTIVE;
   2631   1.1  drochner 
   2632   1.1  drochner 	/*
   2633   1.1  drochner 	 * Make sure to set media properly. We have to do this
   2634   1.1  drochner 	 * here since we have to issue commands in order to set
   2635   1.1  drochner 	 * the link negotiation and we can't issue commands until
   2636   1.1  drochner 	 * the firmware is running.
   2637   1.1  drochner 	 */
   2638   1.1  drochner 	ifm = &sc->ifmedia;
   2639   1.1  drochner 	tmp = ifm->ifm_media;
   2640   1.1  drochner 	ifm->ifm_media = ifm->ifm_cur->ifm_media;
   2641   1.1  drochner 	ti_ifmedia_upd(ifp);
   2642   1.1  drochner 	ifm->ifm_media = tmp;
   2643   1.1  drochner 
   2644   1.1  drochner 	return;
   2645   1.1  drochner }
   2646   1.1  drochner 
   2647   1.1  drochner /*
   2648   1.1  drochner  * Set media options.
   2649   1.1  drochner  */
   2650   1.1  drochner static int ti_ifmedia_upd(ifp)
   2651   1.1  drochner 	struct ifnet		*ifp;
   2652   1.1  drochner {
   2653   1.1  drochner 	struct ti_softc		*sc;
   2654   1.1  drochner 	struct ifmedia		*ifm;
   2655   1.1  drochner 	struct ti_cmd_desc	cmd;
   2656   1.1  drochner 
   2657   1.1  drochner 	sc = ifp->if_softc;
   2658   1.1  drochner 	ifm = &sc->ifmedia;
   2659   1.1  drochner 
   2660   1.1  drochner 	if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
   2661   1.1  drochner 		return(EINVAL);
   2662   1.1  drochner 
   2663   1.1  drochner 	switch(IFM_SUBTYPE(ifm->ifm_media)) {
   2664   1.1  drochner 	case IFM_AUTO:
   2665   1.1  drochner 		CSR_WRITE_4(sc, TI_GCR_GLINK, TI_GLNK_PREF|TI_GLNK_1000MB|
   2666   1.1  drochner 		    TI_GLNK_FULL_DUPLEX|TI_GLNK_RX_FLOWCTL_Y|
   2667   1.1  drochner 		    TI_GLNK_AUTONEGENB|TI_GLNK_ENB);
   2668   1.1  drochner 		CSR_WRITE_4(sc, TI_GCR_LINK, TI_LNK_100MB|TI_LNK_10MB|
   2669   1.1  drochner 		    TI_LNK_FULL_DUPLEX|TI_LNK_HALF_DUPLEX|
   2670   1.1  drochner 		    TI_LNK_AUTONEGENB|TI_LNK_ENB);
   2671   1.1  drochner 		TI_DO_CMD(TI_CMD_LINK_NEGOTIATION,
   2672   1.1  drochner 		    TI_CMD_CODE_NEGOTIATE_BOTH, 0);
   2673   1.1  drochner 		break;
   2674   1.3   thorpej 	case IFM_1000_SX:
   2675  1.36     bjh21 	case IFM_1000_T:
   2676  1.15    bouyer 		if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) {
   2677  1.15    bouyer 			CSR_WRITE_4(sc, TI_GCR_GLINK,
   2678  1.15    bouyer 			    TI_GLNK_PREF|TI_GLNK_1000MB|TI_GLNK_FULL_DUPLEX|
   2679  1.15    bouyer 			    TI_GLNK_RX_FLOWCTL_Y|TI_GLNK_ENB);
   2680  1.15    bouyer 		} else {
   2681  1.15    bouyer 			CSR_WRITE_4(sc, TI_GCR_GLINK,
   2682  1.15    bouyer 			    TI_GLNK_PREF|TI_GLNK_1000MB|
   2683  1.15    bouyer 			    TI_GLNK_RX_FLOWCTL_Y|TI_GLNK_ENB);
   2684  1.15    bouyer 		}
   2685   1.1  drochner 		CSR_WRITE_4(sc, TI_GCR_LINK, 0);
   2686   1.1  drochner 		TI_DO_CMD(TI_CMD_LINK_NEGOTIATION,
   2687   1.1  drochner 		    TI_CMD_CODE_NEGOTIATE_GIGABIT, 0);
   2688   1.1  drochner 		break;
   2689   1.1  drochner 	case IFM_100_FX:
   2690   1.1  drochner 	case IFM_10_FL:
   2691  1.15    bouyer 	case IFM_100_TX:
   2692  1.15    bouyer 	case IFM_10_T:
   2693   1.1  drochner 		CSR_WRITE_4(sc, TI_GCR_GLINK, 0);
   2694   1.1  drochner 		CSR_WRITE_4(sc, TI_GCR_LINK, TI_LNK_ENB|TI_LNK_PREF);
   2695  1.15    bouyer 		if (IFM_SUBTYPE(ifm->ifm_media) == IFM_100_FX ||
   2696  1.15    bouyer 		    IFM_SUBTYPE(ifm->ifm_media) == IFM_100_TX) {
   2697   1.1  drochner 			TI_SETBIT(sc, TI_GCR_LINK, TI_LNK_100MB);
   2698   1.1  drochner 		} else {
   2699   1.1  drochner 			TI_SETBIT(sc, TI_GCR_LINK, TI_LNK_10MB);
   2700   1.1  drochner 		}
   2701   1.1  drochner 		if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) {
   2702   1.1  drochner 			TI_SETBIT(sc, TI_GCR_LINK, TI_LNK_FULL_DUPLEX);
   2703   1.1  drochner 		} else {
   2704   1.1  drochner 			TI_SETBIT(sc, TI_GCR_LINK, TI_LNK_HALF_DUPLEX);
   2705   1.1  drochner 		}
   2706   1.1  drochner 		TI_DO_CMD(TI_CMD_LINK_NEGOTIATION,
   2707   1.1  drochner 		    TI_CMD_CODE_NEGOTIATE_10_100, 0);
   2708   1.1  drochner 		break;
   2709   1.1  drochner 	}
   2710   1.1  drochner 
   2711   1.5   thorpej 	sc->ethercom.ec_if.if_baudrate =
   2712   1.5   thorpej 	    ifmedia_baudrate(ifm->ifm_media);
   2713   1.5   thorpej 
   2714   1.1  drochner 	return(0);
   2715   1.1  drochner }
   2716   1.1  drochner 
   2717   1.1  drochner /*
   2718   1.1  drochner  * Report current media status.
   2719   1.1  drochner  */
   2720   1.1  drochner static void ti_ifmedia_sts(ifp, ifmr)
   2721   1.1  drochner 	struct ifnet		*ifp;
   2722   1.1  drochner 	struct ifmediareq	*ifmr;
   2723   1.1  drochner {
   2724   1.1  drochner 	struct ti_softc		*sc;
   2725  1.15    bouyer 	u_int32_t               media = 0;
   2726   1.1  drochner 
   2727   1.1  drochner 	sc = ifp->if_softc;
   2728   1.1  drochner 
   2729   1.1  drochner 	ifmr->ifm_status = IFM_AVALID;
   2730   1.1  drochner 	ifmr->ifm_active = IFM_ETHER;
   2731   1.1  drochner 
   2732   1.1  drochner 	if (sc->ti_linkstat == TI_EV_CODE_LINK_DOWN)
   2733   1.1  drochner 		return;
   2734   1.1  drochner 
   2735   1.1  drochner 	ifmr->ifm_status |= IFM_ACTIVE;
   2736   1.1  drochner 
   2737  1.15    bouyer 	if (sc->ti_linkstat == TI_EV_CODE_GIG_LINK_UP) {
   2738  1.15    bouyer 		media = CSR_READ_4(sc, TI_GCR_GLINK_STAT);
   2739  1.15    bouyer 		if (sc->ti_copper)
   2740  1.36     bjh21 			ifmr->ifm_active |= IFM_1000_T;
   2741  1.15    bouyer 		else
   2742  1.15    bouyer 			ifmr->ifm_active |= IFM_1000_SX;
   2743  1.15    bouyer 		if (media & TI_GLNK_FULL_DUPLEX)
   2744  1.15    bouyer 			ifmr->ifm_active |= IFM_FDX;
   2745  1.15    bouyer 		else
   2746  1.15    bouyer 			ifmr->ifm_active |= IFM_HDX;
   2747  1.15    bouyer 	} else if (sc->ti_linkstat == TI_EV_CODE_LINK_UP) {
   2748   1.1  drochner 		media = CSR_READ_4(sc, TI_GCR_LINK_STAT);
   2749  1.15    bouyer 		if (sc->ti_copper) {
   2750  1.15    bouyer 			if (media & TI_LNK_100MB)
   2751  1.15    bouyer 				ifmr->ifm_active |= IFM_100_TX;
   2752  1.15    bouyer 			if (media & TI_LNK_10MB)
   2753  1.15    bouyer 				ifmr->ifm_active |= IFM_10_T;
   2754  1.15    bouyer 		} else {
   2755  1.15    bouyer 			if (media & TI_LNK_100MB)
   2756  1.15    bouyer 				ifmr->ifm_active |= IFM_100_FX;
   2757  1.15    bouyer 			if (media & TI_LNK_10MB)
   2758  1.15    bouyer 				ifmr->ifm_active |= IFM_10_FL;
   2759  1.15    bouyer 		}
   2760   1.1  drochner 		if (media & TI_LNK_FULL_DUPLEX)
   2761   1.1  drochner 			ifmr->ifm_active |= IFM_FDX;
   2762   1.1  drochner 		if (media & TI_LNK_HALF_DUPLEX)
   2763   1.1  drochner 			ifmr->ifm_active |= IFM_HDX;
   2764   1.1  drochner 	}
   2765   1.5   thorpej 
   2766   1.5   thorpej 	sc->ethercom.ec_if.if_baudrate =
   2767   1.5   thorpej 	    ifmedia_baudrate(sc->ifmedia.ifm_media);
   2768   1.5   thorpej 
   2769   1.1  drochner 	return;
   2770   1.1  drochner }
   2771   1.1  drochner 
   2772   1.1  drochner static int
   2773   1.1  drochner ti_ether_ioctl(ifp, cmd, data)
   2774   1.1  drochner 	struct ifnet *ifp;
   2775   1.1  drochner 	u_long cmd;
   2776   1.1  drochner 	caddr_t data;
   2777   1.1  drochner {
   2778   1.1  drochner 	struct ifaddr *ifa = (struct ifaddr *) data;
   2779   1.1  drochner 	struct ti_softc *sc = ifp->if_softc;
   2780   1.1  drochner 
   2781  1.26    bouyer 	if ((ifp->if_flags & IFF_UP) == 0) {
   2782  1.26    bouyer 		ifp->if_flags |= IFF_UP;
   2783  1.26    bouyer 		ti_init(sc);
   2784  1.26    bouyer 	}
   2785  1.26    bouyer 
   2786   1.1  drochner 	switch (cmd) {
   2787   1.1  drochner 	case SIOCSIFADDR:
   2788   1.1  drochner 
   2789   1.1  drochner 		switch (ifa->ifa_addr->sa_family) {
   2790   1.1  drochner #ifdef INET
   2791   1.1  drochner 		case AF_INET:
   2792   1.1  drochner 			arp_ifinit(ifp, ifa);
   2793   1.1  drochner 			break;
   2794   1.1  drochner #endif
   2795   1.1  drochner #ifdef NS
   2796   1.1  drochner 		case AF_NS:
   2797   1.1  drochner 		    {
   2798   1.8  augustss 			 struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
   2799   1.1  drochner 
   2800   1.1  drochner 			 if (ns_nullhost(*ina))
   2801   1.1  drochner 				ina->x_host = *(union ns_host *)
   2802   1.1  drochner 				    LLADDR(ifp->if_sadl);
   2803   1.1  drochner 			 else
   2804  1.38   thorpej 				memcpy(LLADDR(ifp->if_sadl), ina->x_host.c_host,
   2805   1.1  drochner 				    ifp->if_addrlen);
   2806   1.1  drochner 			 break;
   2807   1.1  drochner 		    }
   2808   1.1  drochner #endif
   2809   1.1  drochner 		default:
   2810   1.1  drochner 			break;
   2811   1.1  drochner 		}
   2812   1.1  drochner 		break;
   2813   1.1  drochner 
   2814   1.1  drochner 	default:
   2815   1.1  drochner 		return (EINVAL);
   2816   1.1  drochner 	}
   2817   1.1  drochner 
   2818   1.1  drochner 	return (0);
   2819   1.1  drochner }
   2820   1.1  drochner 
   2821   1.1  drochner static int ti_ioctl(ifp, command, data)
   2822   1.1  drochner 	struct ifnet		*ifp;
   2823   1.1  drochner 	u_long			command;
   2824   1.1  drochner 	caddr_t			data;
   2825   1.1  drochner {
   2826   1.1  drochner 	struct ti_softc		*sc = ifp->if_softc;
   2827   1.1  drochner 	struct ifreq		*ifr = (struct ifreq *) data;
   2828   1.1  drochner 	int			s, error = 0;
   2829   1.1  drochner 	struct ti_cmd_desc	cmd;
   2830   1.1  drochner 
   2831  1.18   thorpej 	s = splnet();
   2832   1.1  drochner 
   2833   1.1  drochner 	switch(command) {
   2834   1.1  drochner 	case SIOCSIFADDR:
   2835   1.1  drochner 	case SIOCGIFADDR:
   2836   1.1  drochner 		error = ti_ether_ioctl(ifp, command, data);
   2837   1.1  drochner 		break;
   2838   1.1  drochner 	case SIOCSIFMTU:
   2839  1.22   thorpej 		if (ifr->ifr_mtu > ETHERMTU_JUMBO)
   2840   1.1  drochner 			error = EINVAL;
   2841   1.1  drochner 		else {
   2842   1.1  drochner 			ifp->if_mtu = ifr->ifr_mtu;
   2843   1.1  drochner 			ti_init(sc);
   2844   1.1  drochner 		}
   2845   1.1  drochner 		break;
   2846   1.1  drochner 	case SIOCSIFFLAGS:
   2847   1.1  drochner 		if (ifp->if_flags & IFF_UP) {
   2848   1.1  drochner 			/*
   2849   1.1  drochner 			 * If only the state of the PROMISC flag changed,
   2850   1.1  drochner 			 * then just use the 'set promisc mode' command
   2851   1.1  drochner 			 * instead of reinitializing the entire NIC. Doing
   2852   1.1  drochner 			 * a full re-init means reloading the firmware and
   2853   1.1  drochner 			 * waiting for it to start up, which may take a
   2854   1.1  drochner 			 * second or two.
   2855   1.1  drochner 			 */
   2856   1.1  drochner 			if (ifp->if_flags & IFF_RUNNING &&
   2857   1.1  drochner 			    ifp->if_flags & IFF_PROMISC &&
   2858   1.1  drochner 			    !(sc->ti_if_flags & IFF_PROMISC)) {
   2859   1.1  drochner 				TI_DO_CMD(TI_CMD_SET_PROMISC_MODE,
   2860   1.1  drochner 				    TI_CMD_CODE_PROMISC_ENB, 0);
   2861   1.1  drochner 			} else if (ifp->if_flags & IFF_RUNNING &&
   2862   1.1  drochner 			    !(ifp->if_flags & IFF_PROMISC) &&
   2863   1.1  drochner 			    sc->ti_if_flags & IFF_PROMISC) {
   2864   1.1  drochner 				TI_DO_CMD(TI_CMD_SET_PROMISC_MODE,
   2865   1.1  drochner 				    TI_CMD_CODE_PROMISC_DIS, 0);
   2866   1.1  drochner 			} else
   2867   1.1  drochner 				ti_init(sc);
   2868   1.1  drochner 		} else {
   2869   1.1  drochner 			if (ifp->if_flags & IFF_RUNNING) {
   2870   1.1  drochner 				ti_stop(sc);
   2871   1.1  drochner 			}
   2872   1.1  drochner 		}
   2873   1.1  drochner 		sc->ti_if_flags = ifp->if_flags;
   2874   1.1  drochner 		error = 0;
   2875   1.1  drochner 		break;
   2876   1.1  drochner 	case SIOCADDMULTI:
   2877   1.1  drochner 	case SIOCDELMULTI:
   2878  1.20     enami 		error = (command == SIOCADDMULTI) ?
   2879  1.20     enami 		    ether_addmulti(ifr, &sc->ethercom) :
   2880  1.20     enami 		    ether_delmulti(ifr, &sc->ethercom);
   2881  1.20     enami 		if (error == ENETRESET) {
   2882  1.20     enami 			if (ifp->if_flags & IFF_RUNNING)
   2883  1.20     enami 				ti_setmulti(sc);
   2884   1.1  drochner 			error = 0;
   2885   1.1  drochner 		}
   2886   1.1  drochner 		break;
   2887   1.1  drochner 	case SIOCSIFMEDIA:
   2888   1.1  drochner 	case SIOCGIFMEDIA:
   2889   1.1  drochner 		error = ifmedia_ioctl(ifp, ifr, &sc->ifmedia, command);
   2890   1.1  drochner 		break;
   2891   1.1  drochner 	default:
   2892   1.1  drochner 		error = EINVAL;
   2893   1.1  drochner 		break;
   2894   1.1  drochner 	}
   2895   1.1  drochner 
   2896   1.1  drochner 	(void)splx(s);
   2897   1.1  drochner 
   2898   1.1  drochner 	return(error);
   2899   1.1  drochner }
   2900   1.1  drochner 
   2901   1.1  drochner static void ti_watchdog(ifp)
   2902   1.1  drochner 	struct ifnet		*ifp;
   2903   1.1  drochner {
   2904   1.1  drochner 	struct ti_softc		*sc;
   2905   1.1  drochner 
   2906   1.1  drochner 	sc = ifp->if_softc;
   2907   1.1  drochner 
   2908   1.1  drochner 	printf("%s: watchdog timeout -- resetting\n", sc->sc_dev.dv_xname);
   2909   1.1  drochner 	ti_stop(sc);
   2910   1.1  drochner 	ti_init(sc);
   2911   1.1  drochner 
   2912   1.1  drochner 	ifp->if_oerrors++;
   2913   1.1  drochner 
   2914   1.1  drochner 	return;
   2915   1.1  drochner }
   2916   1.1  drochner 
   2917   1.1  drochner /*
   2918   1.1  drochner  * Stop the adapter and free any mbufs allocated to the
   2919   1.1  drochner  * RX and TX lists.
   2920   1.1  drochner  */
   2921   1.1  drochner static void ti_stop(sc)
   2922   1.1  drochner 	struct ti_softc		*sc;
   2923   1.1  drochner {
   2924   1.1  drochner 	struct ifnet		*ifp;
   2925   1.1  drochner 	struct ti_cmd_desc	cmd;
   2926   1.1  drochner 
   2927   1.1  drochner 	ifp = &sc->ethercom.ec_if;
   2928   1.1  drochner 
   2929   1.1  drochner 	/* Disable host interrupts. */
   2930   1.1  drochner 	CSR_WRITE_4(sc, TI_MB_HOSTINTR, 1);
   2931   1.1  drochner 	/*
   2932   1.1  drochner 	 * Tell firmware we're shutting down.
   2933   1.1  drochner 	 */
   2934   1.1  drochner 	TI_DO_CMD(TI_CMD_HOST_STATE, TI_CMD_CODE_STACK_DOWN, 0);
   2935   1.1  drochner 
   2936   1.1  drochner 	/* Halt and reinitialize. */
   2937   1.1  drochner 	ti_chipinit(sc);
   2938   1.1  drochner 	ti_mem(sc, 0x2000, 0x100000 - 0x2000, NULL);
   2939   1.1  drochner 	ti_chipinit(sc);
   2940   1.1  drochner 
   2941   1.1  drochner 	/* Free the RX lists. */
   2942   1.1  drochner 	ti_free_rx_ring_std(sc);
   2943   1.1  drochner 
   2944   1.1  drochner 	/* Free jumbo RX list. */
   2945   1.1  drochner 	ti_free_rx_ring_jumbo(sc);
   2946   1.1  drochner 
   2947   1.1  drochner 	/* Free mini RX list. */
   2948   1.1  drochner 	ti_free_rx_ring_mini(sc);
   2949   1.1  drochner 
   2950   1.1  drochner 	/* Free TX buffers. */
   2951   1.1  drochner 	ti_free_tx_ring(sc);
   2952   1.1  drochner 
   2953   1.1  drochner 	sc->ti_ev_prodidx.ti_idx = 0;
   2954   1.1  drochner 	sc->ti_return_prodidx.ti_idx = 0;
   2955   1.1  drochner 	sc->ti_tx_considx.ti_idx = 0;
   2956   1.1  drochner 	sc->ti_tx_saved_considx = TI_TXCONS_UNSET;
   2957   1.1  drochner 
   2958   1.1  drochner 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   2959   1.1  drochner 
   2960   1.1  drochner 	return;
   2961   1.1  drochner }
   2962   1.1  drochner 
   2963   1.1  drochner /*
   2964   1.1  drochner  * Stop all chip I/O so that the kernel's probe routines don't
   2965   1.1  drochner  * get confused by errant DMAs when rebooting.
   2966   1.1  drochner  */
   2967   1.6    bouyer static void ti_shutdown(v)
   2968   1.6    bouyer 	void *v;
   2969   1.1  drochner {
   2970   1.6    bouyer 	struct ti_softc		*sc = v;
   2971   1.1  drochner 
   2972   1.1  drochner 	ti_chipinit(sc);
   2973   1.1  drochner 
   2974   1.1  drochner 	return;
   2975   1.1  drochner }
   2976