if_ti.c revision 1.65 1 1.65 jdolecek /* $NetBSD: if_ti.c,v 1.65 2005/02/20 15:48:35 jdolecek Exp $ */
2 1.1 drochner
3 1.1 drochner /*
4 1.1 drochner * Copyright (c) 1997, 1998, 1999
5 1.1 drochner * Bill Paul <wpaul (at) ctr.columbia.edu>. All rights reserved.
6 1.1 drochner *
7 1.1 drochner * Redistribution and use in source and binary forms, with or without
8 1.1 drochner * modification, are permitted provided that the following conditions
9 1.1 drochner * are met:
10 1.1 drochner * 1. Redistributions of source code must retain the above copyright
11 1.1 drochner * notice, this list of conditions and the following disclaimer.
12 1.1 drochner * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 drochner * notice, this list of conditions and the following disclaimer in the
14 1.1 drochner * documentation and/or other materials provided with the distribution.
15 1.1 drochner * 3. All advertising materials mentioning features or use of this software
16 1.1 drochner * must display the following acknowledgement:
17 1.1 drochner * This product includes software developed by Bill Paul.
18 1.1 drochner * 4. Neither the name of the author nor the names of any co-contributors
19 1.1 drochner * may be used to endorse or promote products derived from this software
20 1.1 drochner * without specific prior written permission.
21 1.1 drochner *
22 1.1 drochner * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 1.1 drochner * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 drochner * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 drochner * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 1.1 drochner * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.1 drochner * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.1 drochner * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1 drochner * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.1 drochner * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 drochner * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 1.1 drochner * THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 drochner *
34 1.1 drochner * FreeBSD Id: if_ti.c,v 1.15 1999/08/14 15:45:03 wpaul Exp
35 1.1 drochner */
36 1.1 drochner
37 1.1 drochner /*
38 1.1 drochner * Alteon Networks Tigon PCI gigabit ethernet driver for FreeBSD.
39 1.1 drochner * Manuals, sample driver and firmware source kits are available
40 1.1 drochner * from http://www.alteon.com/support/openkits.
41 1.1 drochner *
42 1.1 drochner * Written by Bill Paul <wpaul (at) ctr.columbia.edu>
43 1.1 drochner * Electrical Engineering Department
44 1.1 drochner * Columbia University, New York City
45 1.1 drochner */
46 1.1 drochner
47 1.1 drochner /*
48 1.1 drochner * The Alteon Networks Tigon chip contains an embedded R4000 CPU,
49 1.1 drochner * gigabit MAC, dual DMA channels and a PCI interface unit. NICs
50 1.1 drochner * using the Tigon may have anywhere from 512K to 2MB of SRAM. The
51 1.1 drochner * Tigon supports hardware IP, TCP and UCP checksumming, multicast
52 1.1 drochner * filtering and jumbo (9014 byte) frames. The hardware is largely
53 1.1 drochner * controlled by firmware, which must be loaded into the NIC during
54 1.1 drochner * initialization.
55 1.1 drochner *
56 1.1 drochner * The Tigon 2 contains 2 R4000 CPUs and requires a newer firmware
57 1.1 drochner * revision, which supports new features such as extended commands,
58 1.1 drochner * extended jumbo receive ring desciptors and a mini receive ring.
59 1.1 drochner *
60 1.1 drochner * Alteon Networks is to be commended for releasing such a vast amount
61 1.1 drochner * of development material for the Tigon NIC without requiring an NDA
62 1.1 drochner * (although they really should have done it a long time ago). With
63 1.1 drochner * any luck, the other vendors will finally wise up and follow Alteon's
64 1.1 drochner * stellar example.
65 1.1 drochner *
66 1.1 drochner * The firmware for the Tigon 1 and 2 NICs is compiled directly into
67 1.1 drochner * this driver by #including it as a C header file. This bloats the
68 1.1 drochner * driver somewhat, but it's the easiest method considering that the
69 1.1 drochner * driver code and firmware code need to be kept in sync. The source
70 1.1 drochner * for the firmware is not provided with the FreeBSD distribution since
71 1.1 drochner * compiling it requires a GNU toolchain targeted for mips-sgi-irix5.3.
72 1.1 drochner *
73 1.1 drochner * The following people deserve special thanks:
74 1.1 drochner * - Terry Murphy of 3Com, for providing a 3c985 Tigon 1 board
75 1.1 drochner * for testing
76 1.1 drochner * - Raymond Lee of Netgear, for providing a pair of Netgear
77 1.1 drochner * GA620 Tigon 2 boards for testing
78 1.3 thorpej * - Ulf Zimmermann, for bringing the GA620 to my attention and
79 1.1 drochner * convincing me to write this driver.
80 1.1 drochner * - Andrew Gallatin for providing FreeBSD/Alpha support.
81 1.1 drochner */
82 1.43 lukem
83 1.43 lukem #include <sys/cdefs.h>
84 1.65 jdolecek __KERNEL_RCSID(0, "$NetBSD: if_ti.c,v 1.65 2005/02/20 15:48:35 jdolecek Exp $");
85 1.1 drochner
86 1.1 drochner #include "bpfilter.h"
87 1.1 drochner #include "opt_inet.h"
88 1.1 drochner #include "opt_ns.h"
89 1.1 drochner
90 1.1 drochner #include <sys/param.h>
91 1.1 drochner #include <sys/systm.h>
92 1.1 drochner #include <sys/sockio.h>
93 1.1 drochner #include <sys/mbuf.h>
94 1.1 drochner #include <sys/malloc.h>
95 1.1 drochner #include <sys/kernel.h>
96 1.1 drochner #include <sys/socket.h>
97 1.1 drochner #include <sys/queue.h>
98 1.1 drochner #include <sys/device.h>
99 1.9 jdolecek #include <sys/reboot.h>
100 1.1 drochner
101 1.13 thorpej #include <uvm/uvm_extern.h>
102 1.13 thorpej
103 1.1 drochner #include <net/if.h>
104 1.1 drochner #include <net/if_arp.h>
105 1.1 drochner #include <net/if_ether.h>
106 1.1 drochner #include <net/if_dl.h>
107 1.1 drochner #include <net/if_media.h>
108 1.1 drochner
109 1.1 drochner #if NBPFILTER > 0
110 1.1 drochner #include <net/bpf.h>
111 1.1 drochner #endif
112 1.1 drochner
113 1.1 drochner #ifdef INET
114 1.1 drochner #include <netinet/in.h>
115 1.1 drochner #include <netinet/if_inarp.h>
116 1.21 thorpej #include <netinet/in_systm.h>
117 1.21 thorpej #include <netinet/ip.h>
118 1.1 drochner #endif
119 1.1 drochner
120 1.2 drochner #ifdef NS
121 1.2 drochner #include <netns/ns.h>
122 1.2 drochner #include <netns/ns_if.h>
123 1.2 drochner #endif
124 1.2 drochner
125 1.1 drochner #include <machine/bus.h>
126 1.1 drochner
127 1.1 drochner #include <dev/pci/pcireg.h>
128 1.1 drochner #include <dev/pci/pcivar.h>
129 1.1 drochner #include <dev/pci/pcidevs.h>
130 1.1 drochner
131 1.1 drochner #include <dev/pci/if_tireg.h>
132 1.28 thorpej
133 1.28 thorpej #include <dev/microcode/tigon/ti_fw.h>
134 1.28 thorpej #include <dev/microcode/tigon/ti_fw2.h>
135 1.1 drochner
136 1.1 drochner /*
137 1.1 drochner * Various supported device vendors/types and their names.
138 1.1 drochner */
139 1.1 drochner
140 1.19 jdolecek static const struct ti_type ti_devs[] = {
141 1.1 drochner { PCI_VENDOR_ALTEON, PCI_PRODUCT_ALTEON_ACENIC,
142 1.37 thorpej "Alteon AceNIC 1000BASE-SX Ethernet" },
143 1.15 bouyer { PCI_VENDOR_ALTEON, PCI_PRODUCT_ALTEON_ACENIC_COPPER,
144 1.37 thorpej "Alteon AceNIC 1000BASE-T Ethernet" },
145 1.1 drochner { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3C985,
146 1.1 drochner "3Com 3c985-SX Gigabit Ethernet" },
147 1.1 drochner { PCI_VENDOR_NETGEAR, PCI_PRODUCT_NETGEAR_GA620,
148 1.37 thorpej "Netgear GA620 1000BASE-SX Ethernet" },
149 1.15 bouyer { PCI_VENDOR_NETGEAR, PCI_PRODUCT_NETGEAR_GA620T,
150 1.37 thorpej "Netgear GA620 1000BASE-T Ethernet" },
151 1.1 drochner { PCI_VENDOR_SGI, PCI_PRODUCT_SGI_TIGON,
152 1.1 drochner "Silicon Graphics Gigabit Ethernet" },
153 1.1 drochner { 0, 0, NULL }
154 1.1 drochner };
155 1.1 drochner
156 1.64 perry static const struct ti_type *ti_type_match(struct pci_attach_args *);
157 1.64 perry static int ti_probe(struct device *, struct cfdata *, void *);
158 1.64 perry static void ti_attach(struct device *, struct device *, void *);
159 1.64 perry static void ti_shutdown(void *);
160 1.64 perry static void ti_txeof_tigon1(struct ti_softc *);
161 1.64 perry static void ti_txeof_tigon2(struct ti_softc *);
162 1.64 perry static void ti_rxeof(struct ti_softc *);
163 1.64 perry
164 1.64 perry static void ti_stats_update(struct ti_softc *);
165 1.64 perry static int ti_encap_tigon1(struct ti_softc *, struct mbuf *, u_int32_t *);
166 1.64 perry static int ti_encap_tigon2(struct ti_softc *, struct mbuf *, u_int32_t *);
167 1.64 perry
168 1.64 perry static int ti_intr(void *);
169 1.64 perry static void ti_start(struct ifnet *);
170 1.64 perry static int ti_ioctl(struct ifnet *, u_long, caddr_t);
171 1.64 perry static void ti_init(void *);
172 1.64 perry static void ti_init2(struct ti_softc *);
173 1.64 perry static void ti_stop(struct ti_softc *);
174 1.64 perry static void ti_watchdog(struct ifnet *);
175 1.64 perry static int ti_ifmedia_upd(struct ifnet *);
176 1.64 perry static void ti_ifmedia_sts(struct ifnet *, struct ifmediareq *);
177 1.64 perry
178 1.64 perry static u_int32_t ti_eeprom_putbyte(struct ti_softc *, int);
179 1.64 perry static u_int8_t ti_eeprom_getbyte(struct ti_softc *, int, u_int8_t *);
180 1.64 perry static int ti_read_eeprom(struct ti_softc *, caddr_t, int, int);
181 1.64 perry
182 1.64 perry static void ti_add_mcast(struct ti_softc *, struct ether_addr *);
183 1.64 perry static void ti_del_mcast(struct ti_softc *, struct ether_addr *);
184 1.64 perry static void ti_setmulti(struct ti_softc *);
185 1.64 perry
186 1.64 perry static void ti_mem(struct ti_softc *, u_int32_t, u_int32_t, caddr_t);
187 1.64 perry static void ti_loadfw(struct ti_softc *);
188 1.64 perry static void ti_cmd(struct ti_softc *, struct ti_cmd_desc *);
189 1.64 perry static void ti_cmd_ext(struct ti_softc *, struct ti_cmd_desc *, caddr_t, int);
190 1.64 perry static void ti_handle_events(struct ti_softc *);
191 1.64 perry static int ti_alloc_jumbo_mem(struct ti_softc *);
192 1.64 perry static void *ti_jalloc(struct ti_softc *);
193 1.64 perry static void ti_jfree(struct mbuf *, caddr_t, size_t, void *);
194 1.64 perry static int ti_newbuf_std(struct ti_softc *, int, struct mbuf *, bus_dmamap_t);
195 1.64 perry static int ti_newbuf_mini(struct ti_softc *, int, struct mbuf *, bus_dmamap_t);
196 1.64 perry static int ti_newbuf_jumbo(struct ti_softc *, int, struct mbuf *);
197 1.64 perry static int ti_init_rx_ring_std(struct ti_softc *);
198 1.64 perry static void ti_free_rx_ring_std(struct ti_softc *);
199 1.64 perry static int ti_init_rx_ring_jumbo(struct ti_softc *);
200 1.64 perry static void ti_free_rx_ring_jumbo(struct ti_softc *);
201 1.64 perry static int ti_init_rx_ring_mini(struct ti_softc *);
202 1.64 perry static void ti_free_rx_ring_mini(struct ti_softc *);
203 1.64 perry static void ti_free_tx_ring(struct ti_softc *);
204 1.64 perry static int ti_init_tx_ring(struct ti_softc *);
205 1.64 perry
206 1.64 perry static int ti_64bitslot_war(struct ti_softc *);
207 1.64 perry static int ti_chipinit(struct ti_softc *);
208 1.64 perry static int ti_gibinit(struct ti_softc *);
209 1.1 drochner
210 1.64 perry static int ti_ether_ioctl(struct ifnet *, u_long, caddr_t);
211 1.1 drochner
212 1.51 thorpej CFATTACH_DECL(ti, sizeof(struct ti_softc),
213 1.52 thorpej ti_probe, ti_attach, NULL, NULL);
214 1.1 drochner
215 1.1 drochner /*
216 1.1 drochner * Send an instruction or address to the EEPROM, check for ACK.
217 1.1 drochner */
218 1.1 drochner static u_int32_t ti_eeprom_putbyte(sc, byte)
219 1.64 perry struct ti_softc *sc;
220 1.64 perry int byte;
221 1.1 drochner {
222 1.64 perry int i, ack = 0;
223 1.1 drochner
224 1.1 drochner /*
225 1.1 drochner * Make sure we're in TX mode.
226 1.1 drochner */
227 1.1 drochner TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_TXEN);
228 1.1 drochner
229 1.1 drochner /*
230 1.1 drochner * Feed in each bit and stobe the clock.
231 1.1 drochner */
232 1.1 drochner for (i = 0x80; i; i >>= 1) {
233 1.1 drochner if (byte & i) {
234 1.1 drochner TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_DOUT);
235 1.1 drochner } else {
236 1.1 drochner TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_DOUT);
237 1.1 drochner }
238 1.1 drochner DELAY(1);
239 1.1 drochner TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
240 1.1 drochner DELAY(1);
241 1.1 drochner TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
242 1.1 drochner }
243 1.1 drochner
244 1.1 drochner /*
245 1.1 drochner * Turn off TX mode.
246 1.1 drochner */
247 1.1 drochner TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_TXEN);
248 1.1 drochner
249 1.1 drochner /*
250 1.1 drochner * Check for ack.
251 1.1 drochner */
252 1.1 drochner TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
253 1.1 drochner ack = CSR_READ_4(sc, TI_MISC_LOCAL_CTL) & TI_MLC_EE_DIN;
254 1.1 drochner TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
255 1.1 drochner
256 1.1 drochner return(ack);
257 1.1 drochner }
258 1.1 drochner
259 1.1 drochner /*
260 1.1 drochner * Read a byte of data stored in the EEPROM at address 'addr.'
261 1.1 drochner * We have to send two address bytes since the EEPROM can hold
262 1.1 drochner * more than 256 bytes of data.
263 1.1 drochner */
264 1.1 drochner static u_int8_t ti_eeprom_getbyte(sc, addr, dest)
265 1.1 drochner struct ti_softc *sc;
266 1.1 drochner int addr;
267 1.1 drochner u_int8_t *dest;
268 1.1 drochner {
269 1.8 augustss int i;
270 1.1 drochner u_int8_t byte = 0;
271 1.1 drochner
272 1.1 drochner EEPROM_START;
273 1.1 drochner
274 1.1 drochner /*
275 1.1 drochner * Send write control code to EEPROM.
276 1.1 drochner */
277 1.1 drochner if (ti_eeprom_putbyte(sc, EEPROM_CTL_WRITE)) {
278 1.1 drochner printf("%s: failed to send write command, status: %x\n",
279 1.1 drochner sc->sc_dev.dv_xname, CSR_READ_4(sc, TI_MISC_LOCAL_CTL));
280 1.1 drochner return(1);
281 1.1 drochner }
282 1.1 drochner
283 1.1 drochner /*
284 1.1 drochner * Send first byte of address of byte we want to read.
285 1.1 drochner */
286 1.1 drochner if (ti_eeprom_putbyte(sc, (addr >> 8) & 0xFF)) {
287 1.1 drochner printf("%s: failed to send address, status: %x\n",
288 1.1 drochner sc->sc_dev.dv_xname, CSR_READ_4(sc, TI_MISC_LOCAL_CTL));
289 1.1 drochner return(1);
290 1.1 drochner }
291 1.1 drochner /*
292 1.1 drochner * Send second byte address of byte we want to read.
293 1.1 drochner */
294 1.1 drochner if (ti_eeprom_putbyte(sc, addr & 0xFF)) {
295 1.1 drochner printf("%s: failed to send address, status: %x\n",
296 1.1 drochner sc->sc_dev.dv_xname, CSR_READ_4(sc, TI_MISC_LOCAL_CTL));
297 1.1 drochner return(1);
298 1.1 drochner }
299 1.1 drochner
300 1.1 drochner EEPROM_STOP;
301 1.1 drochner EEPROM_START;
302 1.1 drochner /*
303 1.1 drochner * Send read control code to EEPROM.
304 1.1 drochner */
305 1.1 drochner if (ti_eeprom_putbyte(sc, EEPROM_CTL_READ)) {
306 1.1 drochner printf("%s: failed to send read command, status: %x\n",
307 1.1 drochner sc->sc_dev.dv_xname, CSR_READ_4(sc, TI_MISC_LOCAL_CTL));
308 1.1 drochner return(1);
309 1.1 drochner }
310 1.1 drochner
311 1.1 drochner /*
312 1.1 drochner * Start reading bits from EEPROM.
313 1.1 drochner */
314 1.1 drochner TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_TXEN);
315 1.1 drochner for (i = 0x80; i; i >>= 1) {
316 1.1 drochner TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
317 1.1 drochner DELAY(1);
318 1.1 drochner if (CSR_READ_4(sc, TI_MISC_LOCAL_CTL) & TI_MLC_EE_DIN)
319 1.1 drochner byte |= i;
320 1.1 drochner TI_CLRBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_EE_CLK);
321 1.1 drochner DELAY(1);
322 1.1 drochner }
323 1.1 drochner
324 1.1 drochner EEPROM_STOP;
325 1.1 drochner
326 1.1 drochner /*
327 1.1 drochner * No ACK generated for read, so just return byte.
328 1.1 drochner */
329 1.1 drochner
330 1.1 drochner *dest = byte;
331 1.1 drochner
332 1.1 drochner return(0);
333 1.1 drochner }
334 1.1 drochner
335 1.1 drochner /*
336 1.1 drochner * Read a sequence of bytes from the EEPROM.
337 1.1 drochner */
338 1.1 drochner static int ti_read_eeprom(sc, dest, off, cnt)
339 1.1 drochner struct ti_softc *sc;
340 1.1 drochner caddr_t dest;
341 1.1 drochner int off;
342 1.1 drochner int cnt;
343 1.1 drochner {
344 1.1 drochner int err = 0, i;
345 1.1 drochner u_int8_t byte = 0;
346 1.1 drochner
347 1.1 drochner for (i = 0; i < cnt; i++) {
348 1.1 drochner err = ti_eeprom_getbyte(sc, off + i, &byte);
349 1.1 drochner if (err)
350 1.1 drochner break;
351 1.1 drochner *(dest + i) = byte;
352 1.1 drochner }
353 1.1 drochner
354 1.1 drochner return(err ? 1 : 0);
355 1.1 drochner }
356 1.1 drochner
357 1.1 drochner /*
358 1.1 drochner * NIC memory access function. Can be used to either clear a section
359 1.1 drochner * of NIC local memory or (if buf is non-NULL) copy data into it.
360 1.1 drochner */
361 1.1 drochner static void ti_mem(sc, addr, len, buf)
362 1.1 drochner struct ti_softc *sc;
363 1.1 drochner u_int32_t addr, len;
364 1.1 drochner caddr_t buf;
365 1.1 drochner {
366 1.1 drochner int segptr, segsize, cnt;
367 1.6 bouyer caddr_t ptr;
368 1.1 drochner
369 1.1 drochner segptr = addr;
370 1.1 drochner cnt = len;
371 1.1 drochner ptr = buf;
372 1.1 drochner
373 1.1 drochner while(cnt) {
374 1.1 drochner if (cnt < TI_WINLEN)
375 1.1 drochner segsize = cnt;
376 1.1 drochner else
377 1.1 drochner segsize = TI_WINLEN - (segptr % TI_WINLEN);
378 1.1 drochner CSR_WRITE_4(sc, TI_WINBASE, (segptr & ~(TI_WINLEN - 1)));
379 1.6 bouyer if (buf == NULL) {
380 1.6 bouyer bus_space_set_region_4(sc->ti_btag, sc->ti_bhandle,
381 1.6 bouyer TI_WINDOW + (segptr & (TI_WINLEN - 1)), 0,
382 1.6 bouyer segsize / 4);
383 1.6 bouyer } else {
384 1.60 bouyer #ifdef __BUS_SPACE_HAS_STREAM_METHODS
385 1.60 bouyer bus_space_write_region_stream_4(sc->ti_btag,
386 1.60 bouyer sc->ti_bhandle,
387 1.60 bouyer TI_WINDOW + (segptr & (TI_WINLEN - 1)),
388 1.60 bouyer (u_int32_t *)ptr, segsize / 4);
389 1.60 bouyer #else
390 1.6 bouyer bus_space_write_region_4(sc->ti_btag, sc->ti_bhandle,
391 1.6 bouyer TI_WINDOW + (segptr & (TI_WINLEN - 1)),
392 1.6 bouyer (u_int32_t *)ptr, segsize / 4);
393 1.60 bouyer #endif
394 1.1 drochner ptr += segsize;
395 1.1 drochner }
396 1.1 drochner segptr += segsize;
397 1.1 drochner cnt -= segsize;
398 1.1 drochner }
399 1.1 drochner
400 1.1 drochner return;
401 1.1 drochner }
402 1.1 drochner
403 1.1 drochner /*
404 1.1 drochner * Load firmware image into the NIC. Check that the firmware revision
405 1.1 drochner * is acceptable and see if we want the firmware for the Tigon 1 or
406 1.1 drochner * Tigon 2.
407 1.1 drochner */
408 1.1 drochner static void ti_loadfw(sc)
409 1.1 drochner struct ti_softc *sc;
410 1.1 drochner {
411 1.1 drochner switch(sc->ti_hwrev) {
412 1.1 drochner case TI_HWREV_TIGON:
413 1.1 drochner if (tigonFwReleaseMajor != TI_FIRMWARE_MAJOR ||
414 1.1 drochner tigonFwReleaseMinor != TI_FIRMWARE_MINOR ||
415 1.1 drochner tigonFwReleaseFix != TI_FIRMWARE_FIX) {
416 1.1 drochner printf("%s: firmware revision mismatch; want "
417 1.1 drochner "%d.%d.%d, got %d.%d.%d\n", sc->sc_dev.dv_xname,
418 1.1 drochner TI_FIRMWARE_MAJOR, TI_FIRMWARE_MINOR,
419 1.1 drochner TI_FIRMWARE_FIX, tigonFwReleaseMajor,
420 1.1 drochner tigonFwReleaseMinor, tigonFwReleaseFix);
421 1.1 drochner return;
422 1.1 drochner }
423 1.1 drochner ti_mem(sc, tigonFwTextAddr, tigonFwTextLen,
424 1.1 drochner (caddr_t)tigonFwText);
425 1.1 drochner ti_mem(sc, tigonFwDataAddr, tigonFwDataLen,
426 1.1 drochner (caddr_t)tigonFwData);
427 1.1 drochner ti_mem(sc, tigonFwRodataAddr, tigonFwRodataLen,
428 1.1 drochner (caddr_t)tigonFwRodata);
429 1.1 drochner ti_mem(sc, tigonFwBssAddr, tigonFwBssLen, NULL);
430 1.1 drochner ti_mem(sc, tigonFwSbssAddr, tigonFwSbssLen, NULL);
431 1.1 drochner CSR_WRITE_4(sc, TI_CPU_PROGRAM_COUNTER, tigonFwStartAddr);
432 1.1 drochner break;
433 1.1 drochner case TI_HWREV_TIGON_II:
434 1.1 drochner if (tigon2FwReleaseMajor != TI_FIRMWARE_MAJOR ||
435 1.1 drochner tigon2FwReleaseMinor != TI_FIRMWARE_MINOR ||
436 1.1 drochner tigon2FwReleaseFix != TI_FIRMWARE_FIX) {
437 1.1 drochner printf("%s: firmware revision mismatch; want "
438 1.1 drochner "%d.%d.%d, got %d.%d.%d\n", sc->sc_dev.dv_xname,
439 1.1 drochner TI_FIRMWARE_MAJOR, TI_FIRMWARE_MINOR,
440 1.1 drochner TI_FIRMWARE_FIX, tigon2FwReleaseMajor,
441 1.1 drochner tigon2FwReleaseMinor, tigon2FwReleaseFix);
442 1.1 drochner return;
443 1.1 drochner }
444 1.1 drochner ti_mem(sc, tigon2FwTextAddr, tigon2FwTextLen,
445 1.1 drochner (caddr_t)tigon2FwText);
446 1.1 drochner ti_mem(sc, tigon2FwDataAddr, tigon2FwDataLen,
447 1.1 drochner (caddr_t)tigon2FwData);
448 1.1 drochner ti_mem(sc, tigon2FwRodataAddr, tigon2FwRodataLen,
449 1.1 drochner (caddr_t)tigon2FwRodata);
450 1.1 drochner ti_mem(sc, tigon2FwBssAddr, tigon2FwBssLen, NULL);
451 1.1 drochner ti_mem(sc, tigon2FwSbssAddr, tigon2FwSbssLen, NULL);
452 1.1 drochner CSR_WRITE_4(sc, TI_CPU_PROGRAM_COUNTER, tigon2FwStartAddr);
453 1.1 drochner break;
454 1.1 drochner default:
455 1.1 drochner printf("%s: can't load firmware: unknown hardware rev\n",
456 1.1 drochner sc->sc_dev.dv_xname);
457 1.1 drochner break;
458 1.1 drochner }
459 1.1 drochner
460 1.1 drochner return;
461 1.1 drochner }
462 1.1 drochner
463 1.1 drochner /*
464 1.1 drochner * Send the NIC a command via the command ring.
465 1.1 drochner */
466 1.1 drochner static void ti_cmd(sc, cmd)
467 1.1 drochner struct ti_softc *sc;
468 1.1 drochner struct ti_cmd_desc *cmd;
469 1.1 drochner {
470 1.1 drochner u_int32_t index;
471 1.1 drochner
472 1.1 drochner index = sc->ti_cmd_saved_prodidx;
473 1.1 drochner CSR_WRITE_4(sc, TI_GCR_CMDRING + (index * 4), *(u_int32_t *)(cmd));
474 1.1 drochner TI_INC(index, TI_CMD_RING_CNT);
475 1.1 drochner CSR_WRITE_4(sc, TI_MB_CMDPROD_IDX, index);
476 1.1 drochner sc->ti_cmd_saved_prodidx = index;
477 1.1 drochner
478 1.1 drochner return;
479 1.1 drochner }
480 1.1 drochner
481 1.1 drochner /*
482 1.1 drochner * Send the NIC an extended command. The 'len' parameter specifies the
483 1.1 drochner * number of command slots to include after the initial command.
484 1.1 drochner */
485 1.1 drochner static void ti_cmd_ext(sc, cmd, arg, len)
486 1.1 drochner struct ti_softc *sc;
487 1.1 drochner struct ti_cmd_desc *cmd;
488 1.1 drochner caddr_t arg;
489 1.1 drochner int len;
490 1.1 drochner {
491 1.1 drochner u_int32_t index;
492 1.8 augustss int i;
493 1.1 drochner
494 1.1 drochner index = sc->ti_cmd_saved_prodidx;
495 1.1 drochner CSR_WRITE_4(sc, TI_GCR_CMDRING + (index * 4), *(u_int32_t *)(cmd));
496 1.1 drochner TI_INC(index, TI_CMD_RING_CNT);
497 1.1 drochner for (i = 0; i < len; i++) {
498 1.1 drochner CSR_WRITE_4(sc, TI_GCR_CMDRING + (index * 4),
499 1.1 drochner *(u_int32_t *)(&arg[i * 4]));
500 1.1 drochner TI_INC(index, TI_CMD_RING_CNT);
501 1.1 drochner }
502 1.1 drochner CSR_WRITE_4(sc, TI_MB_CMDPROD_IDX, index);
503 1.1 drochner sc->ti_cmd_saved_prodidx = index;
504 1.1 drochner
505 1.1 drochner return;
506 1.1 drochner }
507 1.1 drochner
508 1.1 drochner /*
509 1.1 drochner * Handle events that have triggered interrupts.
510 1.1 drochner */
511 1.1 drochner static void ti_handle_events(sc)
512 1.1 drochner struct ti_softc *sc;
513 1.1 drochner {
514 1.1 drochner struct ti_event_desc *e;
515 1.1 drochner
516 1.1 drochner if (sc->ti_rdata->ti_event_ring == NULL)
517 1.1 drochner return;
518 1.1 drochner
519 1.1 drochner while (sc->ti_ev_saved_considx != sc->ti_ev_prodidx.ti_idx) {
520 1.1 drochner e = &sc->ti_rdata->ti_event_ring[sc->ti_ev_saved_considx];
521 1.1 drochner switch(e->ti_event) {
522 1.1 drochner case TI_EV_LINKSTAT_CHANGED:
523 1.1 drochner sc->ti_linkstat = e->ti_code;
524 1.1 drochner if (e->ti_code == TI_EV_CODE_LINK_UP)
525 1.1 drochner printf("%s: 10/100 link up\n",
526 1.1 drochner sc->sc_dev.dv_xname);
527 1.1 drochner else if (e->ti_code == TI_EV_CODE_GIG_LINK_UP)
528 1.1 drochner printf("%s: gigabit link up\n",
529 1.1 drochner sc->sc_dev.dv_xname);
530 1.1 drochner else if (e->ti_code == TI_EV_CODE_LINK_DOWN)
531 1.1 drochner printf("%s: link down\n",
532 1.1 drochner sc->sc_dev.dv_xname);
533 1.1 drochner break;
534 1.1 drochner case TI_EV_ERROR:
535 1.1 drochner if (e->ti_code == TI_EV_CODE_ERR_INVAL_CMD)
536 1.1 drochner printf("%s: invalid command\n",
537 1.1 drochner sc->sc_dev.dv_xname);
538 1.1 drochner else if (e->ti_code == TI_EV_CODE_ERR_UNIMP_CMD)
539 1.1 drochner printf("%s: unknown command\n",
540 1.1 drochner sc->sc_dev.dv_xname);
541 1.1 drochner else if (e->ti_code == TI_EV_CODE_ERR_BADCFG)
542 1.1 drochner printf("%s: bad config data\n",
543 1.1 drochner sc->sc_dev.dv_xname);
544 1.1 drochner break;
545 1.1 drochner case TI_EV_FIRMWARE_UP:
546 1.1 drochner ti_init2(sc);
547 1.1 drochner break;
548 1.1 drochner case TI_EV_STATS_UPDATED:
549 1.1 drochner ti_stats_update(sc);
550 1.1 drochner break;
551 1.1 drochner case TI_EV_RESET_JUMBO_RING:
552 1.1 drochner case TI_EV_MCAST_UPDATED:
553 1.1 drochner /* Who cares. */
554 1.1 drochner break;
555 1.1 drochner default:
556 1.1 drochner printf("%s: unknown event: %d\n",
557 1.1 drochner sc->sc_dev.dv_xname, e->ti_event);
558 1.1 drochner break;
559 1.1 drochner }
560 1.1 drochner /* Advance the consumer index. */
561 1.1 drochner TI_INC(sc->ti_ev_saved_considx, TI_EVENT_RING_CNT);
562 1.1 drochner CSR_WRITE_4(sc, TI_GCR_EVENTCONS_IDX, sc->ti_ev_saved_considx);
563 1.1 drochner }
564 1.1 drochner
565 1.1 drochner return;
566 1.1 drochner }
567 1.1 drochner
568 1.1 drochner /*
569 1.1 drochner * Memory management for the jumbo receive ring is a pain in the
570 1.1 drochner * butt. We need to allocate at least 9018 bytes of space per frame,
571 1.1 drochner * _and_ it has to be contiguous (unless you use the extended
572 1.1 drochner * jumbo descriptor format). Using malloc() all the time won't
573 1.1 drochner * work: malloc() allocates memory in powers of two, which means we
574 1.1 drochner * would end up wasting a considerable amount of space by allocating
575 1.1 drochner * 9K chunks. We don't have a jumbo mbuf cluster pool. Thus, we have
576 1.1 drochner * to do our own memory management.
577 1.1 drochner *
578 1.1 drochner * The driver needs to allocate a contiguous chunk of memory at boot
579 1.1 drochner * time. We then chop this up ourselves into 9K pieces and use them
580 1.1 drochner * as external mbuf storage.
581 1.1 drochner *
582 1.1 drochner * One issue here is how much memory to allocate. The jumbo ring has
583 1.1 drochner * 256 slots in it, but at 9K per slot than can consume over 2MB of
584 1.1 drochner * RAM. This is a bit much, especially considering we also need
585 1.1 drochner * RAM for the standard ring and mini ring (on the Tigon 2). To
586 1.1 drochner * save space, we only actually allocate enough memory for 64 slots
587 1.1 drochner * by default, which works out to between 500 and 600K. This can
588 1.1 drochner * be tuned by changing a #define in if_tireg.h.
589 1.1 drochner */
590 1.1 drochner
591 1.1 drochner static int ti_alloc_jumbo_mem(sc)
592 1.1 drochner struct ti_softc *sc;
593 1.1 drochner {
594 1.1 drochner caddr_t ptr;
595 1.8 augustss int i;
596 1.1 drochner struct ti_jpool_entry *entry;
597 1.1 drochner bus_dma_segment_t dmaseg;
598 1.1 drochner int error, dmanseg;
599 1.1 drochner
600 1.1 drochner /* Grab a big chunk o' storage. */
601 1.1 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat,
602 1.13 thorpej TI_JMEM, PAGE_SIZE, 0, &dmaseg, 1, &dmanseg,
603 1.1 drochner BUS_DMA_NOWAIT)) != 0) {
604 1.1 drochner printf("%s: can't allocate jumbo buffer, error = %d\n",
605 1.1 drochner sc->sc_dev.dv_xname, error);
606 1.1 drochner return (error);
607 1.1 drochner }
608 1.1 drochner
609 1.1 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &dmaseg, dmanseg,
610 1.1 drochner TI_JMEM, (caddr_t *)&sc->ti_cdata.ti_jumbo_buf,
611 1.1 drochner BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
612 1.1 drochner printf("%s: can't map jumbo buffer, error = %d\n",
613 1.1 drochner sc->sc_dev.dv_xname, error);
614 1.1 drochner return (error);
615 1.1 drochner }
616 1.1 drochner
617 1.1 drochner if ((error = bus_dmamap_create(sc->sc_dmat,
618 1.1 drochner TI_JMEM, 1,
619 1.1 drochner TI_JMEM, 0, BUS_DMA_NOWAIT,
620 1.1 drochner &sc->jumbo_dmamap)) != 0) {
621 1.1 drochner printf("%s: can't create jumbo buffer DMA map, error = %d\n",
622 1.1 drochner sc->sc_dev.dv_xname, error);
623 1.1 drochner return (error);
624 1.1 drochner }
625 1.1 drochner
626 1.1 drochner if ((error = bus_dmamap_load(sc->sc_dmat, sc->jumbo_dmamap,
627 1.1 drochner sc->ti_cdata.ti_jumbo_buf, TI_JMEM, NULL,
628 1.1 drochner BUS_DMA_NOWAIT)) != 0) {
629 1.1 drochner printf("%s: can't load jumbo buffer DMA map, error = %d\n",
630 1.1 drochner sc->sc_dev.dv_xname, error);
631 1.1 drochner return (error);
632 1.1 drochner }
633 1.1 drochner sc->jumbo_dmaaddr = sc->jumbo_dmamap->dm_segs[0].ds_addr;
634 1.1 drochner
635 1.1 drochner SIMPLEQ_INIT(&sc->ti_jfree_listhead);
636 1.1 drochner SIMPLEQ_INIT(&sc->ti_jinuse_listhead);
637 1.1 drochner
638 1.1 drochner /*
639 1.1 drochner * Now divide it up into 9K pieces and save the addresses
640 1.15 bouyer * in an array.
641 1.1 drochner */
642 1.1 drochner ptr = sc->ti_cdata.ti_jumbo_buf;
643 1.1 drochner for (i = 0; i < TI_JSLOTS; i++) {
644 1.15 bouyer sc->ti_cdata.ti_jslots[i] = ptr;
645 1.15 bouyer ptr += TI_JLEN;
646 1.1 drochner entry = malloc(sizeof(struct ti_jpool_entry),
647 1.1 drochner M_DEVBUF, M_NOWAIT);
648 1.1 drochner if (entry == NULL) {
649 1.1 drochner free(sc->ti_cdata.ti_jumbo_buf, M_DEVBUF);
650 1.1 drochner sc->ti_cdata.ti_jumbo_buf = NULL;
651 1.1 drochner printf("%s: no memory for jumbo "
652 1.1 drochner "buffer queue!\n", sc->sc_dev.dv_xname);
653 1.1 drochner return(ENOBUFS);
654 1.1 drochner }
655 1.1 drochner entry->slot = i;
656 1.1 drochner SIMPLEQ_INSERT_HEAD(&sc->ti_jfree_listhead, entry,
657 1.1 drochner jpool_entries);
658 1.1 drochner }
659 1.1 drochner
660 1.1 drochner return(0);
661 1.1 drochner }
662 1.1 drochner
663 1.1 drochner /*
664 1.1 drochner * Allocate a jumbo buffer.
665 1.1 drochner */
666 1.1 drochner static void *ti_jalloc(sc)
667 1.1 drochner struct ti_softc *sc;
668 1.1 drochner {
669 1.1 drochner struct ti_jpool_entry *entry;
670 1.1 drochner
671 1.1 drochner entry = SIMPLEQ_FIRST(&sc->ti_jfree_listhead);
672 1.1 drochner
673 1.1 drochner if (entry == NULL) {
674 1.1 drochner printf("%s: no free jumbo buffers\n", sc->sc_dev.dv_xname);
675 1.1 drochner return(NULL);
676 1.1 drochner }
677 1.1 drochner
678 1.48 lukem SIMPLEQ_REMOVE_HEAD(&sc->ti_jfree_listhead, jpool_entries);
679 1.1 drochner SIMPLEQ_INSERT_HEAD(&sc->ti_jinuse_listhead, entry, jpool_entries);
680 1.15 bouyer return(sc->ti_cdata.ti_jslots[entry->slot]);
681 1.1 drochner }
682 1.1 drochner
683 1.1 drochner /*
684 1.1 drochner * Release a jumbo buffer.
685 1.1 drochner */
686 1.47 thorpej static void ti_jfree(m, buf, size, arg)
687 1.47 thorpej struct mbuf *m;
688 1.1 drochner caddr_t buf;
689 1.56 thorpej size_t size;
690 1.15 bouyer void *arg;
691 1.1 drochner {
692 1.1 drochner struct ti_softc *sc;
693 1.47 thorpej int i, s;
694 1.1 drochner struct ti_jpool_entry *entry;
695 1.1 drochner
696 1.1 drochner /* Extract the softc struct pointer. */
697 1.15 bouyer sc = (struct ti_softc *)arg;
698 1.1 drochner
699 1.1 drochner if (sc == NULL)
700 1.15 bouyer panic("ti_jfree: didn't get softc pointer!");
701 1.1 drochner
702 1.1 drochner /* calculate the slot this buffer belongs to */
703 1.1 drochner
704 1.15 bouyer i = ((caddr_t)buf
705 1.1 drochner - (caddr_t)sc->ti_cdata.ti_jumbo_buf) / TI_JLEN;
706 1.1 drochner
707 1.1 drochner if ((i < 0) || (i >= TI_JSLOTS))
708 1.1 drochner panic("ti_jfree: asked to free buffer that we don't manage!");
709 1.47 thorpej
710 1.47 thorpej s = splvm();
711 1.15 bouyer entry = SIMPLEQ_FIRST(&sc->ti_jinuse_listhead);
712 1.15 bouyer if (entry == NULL)
713 1.15 bouyer panic("ti_jfree: buffer not in use!");
714 1.15 bouyer entry->slot = i;
715 1.48 lukem SIMPLEQ_REMOVE_HEAD(&sc->ti_jinuse_listhead, jpool_entries);
716 1.48 lukem SIMPLEQ_INSERT_HEAD(&sc->ti_jfree_listhead, entry, jpool_entries);
717 1.1 drochner
718 1.47 thorpej if (__predict_true(m != NULL))
719 1.47 thorpej pool_cache_put(&mbpool_cache, m);
720 1.47 thorpej splx(s);
721 1.1 drochner }
722 1.1 drochner
723 1.1 drochner
724 1.1 drochner /*
725 1.1 drochner * Intialize a standard receive ring descriptor.
726 1.1 drochner */
727 1.1 drochner static int ti_newbuf_std(sc, i, m, dmamap)
728 1.1 drochner struct ti_softc *sc;
729 1.1 drochner int i;
730 1.1 drochner struct mbuf *m;
731 1.1 drochner bus_dmamap_t dmamap; /* required if (m != NULL) */
732 1.1 drochner {
733 1.1 drochner struct mbuf *m_new = NULL;
734 1.1 drochner struct ti_rx_desc *r;
735 1.1 drochner int error;
736 1.1 drochner
737 1.1 drochner if (dmamap == NULL) {
738 1.1 drochner /* if (m) panic() */
739 1.1 drochner
740 1.1 drochner if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
741 1.1 drochner MCLBYTES, 0, BUS_DMA_NOWAIT,
742 1.1 drochner &dmamap)) != 0) {
743 1.1 drochner printf("%s: can't create recv map, error = %d\n",
744 1.1 drochner sc->sc_dev.dv_xname, error);
745 1.1 drochner return(ENOMEM);
746 1.1 drochner }
747 1.1 drochner }
748 1.1 drochner sc->std_dmamap[i] = dmamap;
749 1.1 drochner
750 1.1 drochner if (m == NULL) {
751 1.1 drochner MGETHDR(m_new, M_DONTWAIT, MT_DATA);
752 1.1 drochner if (m_new == NULL) {
753 1.1 drochner printf("%s: mbuf allocation failed "
754 1.1 drochner "-- packet dropped!\n", sc->sc_dev.dv_xname);
755 1.1 drochner return(ENOBUFS);
756 1.1 drochner }
757 1.1 drochner
758 1.1 drochner MCLGET(m_new, M_DONTWAIT);
759 1.1 drochner if (!(m_new->m_flags & M_EXT)) {
760 1.1 drochner printf("%s: cluster allocation failed "
761 1.1 drochner "-- packet dropped!\n", sc->sc_dev.dv_xname);
762 1.1 drochner m_freem(m_new);
763 1.1 drochner return(ENOBUFS);
764 1.1 drochner }
765 1.1 drochner m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
766 1.1 drochner m_adj(m_new, ETHER_ALIGN);
767 1.1 drochner
768 1.1 drochner if ((error = bus_dmamap_load(sc->sc_dmat, dmamap,
769 1.1 drochner mtod(m_new, caddr_t), m_new->m_len, NULL,
770 1.40 thorpej BUS_DMA_READ|BUS_DMA_NOWAIT)) != 0) {
771 1.1 drochner printf("%s: can't load recv map, error = %d\n",
772 1.1 drochner sc->sc_dev.dv_xname, error);
773 1.1 drochner return (ENOMEM);
774 1.1 drochner }
775 1.1 drochner } else {
776 1.1 drochner m_new = m;
777 1.1 drochner m_new->m_len = m_new->m_pkthdr.len = MCLBYTES;
778 1.1 drochner m_new->m_data = m_new->m_ext.ext_buf;
779 1.1 drochner m_adj(m_new, ETHER_ALIGN);
780 1.1 drochner
781 1.1 drochner /* reuse the dmamap */
782 1.1 drochner }
783 1.1 drochner
784 1.1 drochner sc->ti_cdata.ti_rx_std_chain[i] = m_new;
785 1.1 drochner r = &sc->ti_rdata->ti_rx_std_ring[i];
786 1.1 drochner TI_HOSTADDR(r->ti_addr) = dmamap->dm_segs[0].ds_addr;
787 1.1 drochner r->ti_type = TI_BDTYPE_RECV_BD;
788 1.1 drochner r->ti_flags = 0;
789 1.21 thorpej if (sc->ethercom.ec_if.if_capenable & IFCAP_CSUM_IPv4)
790 1.21 thorpej r->ti_flags |= TI_BDFLAG_IP_CKSUM;
791 1.21 thorpej if (sc->ethercom.ec_if.if_capenable &
792 1.21 thorpej (IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
793 1.21 thorpej r->ti_flags |= TI_BDFLAG_TCP_UDP_CKSUM;
794 1.1 drochner r->ti_len = m_new->m_len; /* == ds_len */
795 1.1 drochner r->ti_idx = i;
796 1.1 drochner
797 1.1 drochner return(0);
798 1.1 drochner }
799 1.1 drochner
800 1.1 drochner /*
801 1.1 drochner * Intialize a mini receive ring descriptor. This only applies to
802 1.1 drochner * the Tigon 2.
803 1.1 drochner */
804 1.1 drochner static int ti_newbuf_mini(sc, i, m, dmamap)
805 1.1 drochner struct ti_softc *sc;
806 1.1 drochner int i;
807 1.1 drochner struct mbuf *m;
808 1.1 drochner bus_dmamap_t dmamap; /* required if (m != NULL) */
809 1.1 drochner {
810 1.1 drochner struct mbuf *m_new = NULL;
811 1.1 drochner struct ti_rx_desc *r;
812 1.1 drochner int error;
813 1.1 drochner
814 1.1 drochner if (dmamap == NULL) {
815 1.1 drochner /* if (m) panic() */
816 1.1 drochner
817 1.1 drochner if ((error = bus_dmamap_create(sc->sc_dmat, MHLEN, 1,
818 1.1 drochner MHLEN, 0, BUS_DMA_NOWAIT,
819 1.1 drochner &dmamap)) != 0) {
820 1.1 drochner printf("%s: can't create recv map, error = %d\n",
821 1.1 drochner sc->sc_dev.dv_xname, error);
822 1.1 drochner return(ENOMEM);
823 1.1 drochner }
824 1.1 drochner }
825 1.1 drochner sc->mini_dmamap[i] = dmamap;
826 1.1 drochner
827 1.1 drochner if (m == NULL) {
828 1.1 drochner MGETHDR(m_new, M_DONTWAIT, MT_DATA);
829 1.1 drochner if (m_new == NULL) {
830 1.1 drochner printf("%s: mbuf allocation failed "
831 1.1 drochner "-- packet dropped!\n", sc->sc_dev.dv_xname);
832 1.1 drochner return(ENOBUFS);
833 1.1 drochner }
834 1.1 drochner m_new->m_len = m_new->m_pkthdr.len = MHLEN;
835 1.1 drochner m_adj(m_new, ETHER_ALIGN);
836 1.1 drochner
837 1.1 drochner if ((error = bus_dmamap_load(sc->sc_dmat, dmamap,
838 1.1 drochner mtod(m_new, caddr_t), m_new->m_len, NULL,
839 1.40 thorpej BUS_DMA_READ|BUS_DMA_NOWAIT)) != 0) {
840 1.1 drochner printf("%s: can't load recv map, error = %d\n",
841 1.1 drochner sc->sc_dev.dv_xname, error);
842 1.1 drochner return (ENOMEM);
843 1.1 drochner }
844 1.1 drochner } else {
845 1.1 drochner m_new = m;
846 1.1 drochner m_new->m_data = m_new->m_pktdat;
847 1.1 drochner m_new->m_len = m_new->m_pkthdr.len = MHLEN;
848 1.1 drochner m_adj(m_new, ETHER_ALIGN);
849 1.1 drochner
850 1.1 drochner /* reuse the dmamap */
851 1.1 drochner }
852 1.1 drochner
853 1.1 drochner r = &sc->ti_rdata->ti_rx_mini_ring[i];
854 1.1 drochner sc->ti_cdata.ti_rx_mini_chain[i] = m_new;
855 1.1 drochner TI_HOSTADDR(r->ti_addr) = dmamap->dm_segs[0].ds_addr;
856 1.1 drochner r->ti_type = TI_BDTYPE_RECV_BD;
857 1.1 drochner r->ti_flags = TI_BDFLAG_MINI_RING;
858 1.21 thorpej if (sc->ethercom.ec_if.if_capenable & IFCAP_CSUM_IPv4)
859 1.21 thorpej r->ti_flags |= TI_BDFLAG_IP_CKSUM;
860 1.21 thorpej if (sc->ethercom.ec_if.if_capenable &
861 1.21 thorpej (IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
862 1.21 thorpej r->ti_flags |= TI_BDFLAG_TCP_UDP_CKSUM;
863 1.1 drochner r->ti_len = m_new->m_len; /* == ds_len */
864 1.1 drochner r->ti_idx = i;
865 1.1 drochner
866 1.1 drochner return(0);
867 1.1 drochner }
868 1.1 drochner
869 1.1 drochner /*
870 1.1 drochner * Initialize a jumbo receive ring descriptor. This allocates
871 1.1 drochner * a jumbo buffer from the pool managed internally by the driver.
872 1.1 drochner */
873 1.1 drochner static int ti_newbuf_jumbo(sc, i, m)
874 1.1 drochner struct ti_softc *sc;
875 1.1 drochner int i;
876 1.1 drochner struct mbuf *m;
877 1.1 drochner {
878 1.1 drochner struct mbuf *m_new = NULL;
879 1.1 drochner struct ti_rx_desc *r;
880 1.1 drochner
881 1.1 drochner if (m == NULL) {
882 1.63 yamt caddr_t buf = NULL;
883 1.1 drochner
884 1.1 drochner /* Allocate the mbuf. */
885 1.1 drochner MGETHDR(m_new, M_DONTWAIT, MT_DATA);
886 1.1 drochner if (m_new == NULL) {
887 1.1 drochner printf("%s: mbuf allocation failed "
888 1.1 drochner "-- packet dropped!\n", sc->sc_dev.dv_xname);
889 1.1 drochner return(ENOBUFS);
890 1.1 drochner }
891 1.1 drochner
892 1.1 drochner /* Allocate the jumbo buffer */
893 1.1 drochner buf = ti_jalloc(sc);
894 1.1 drochner if (buf == NULL) {
895 1.1 drochner m_freem(m_new);
896 1.1 drochner printf("%s: jumbo allocation failed "
897 1.1 drochner "-- packet dropped!\n", sc->sc_dev.dv_xname);
898 1.1 drochner return(ENOBUFS);
899 1.1 drochner }
900 1.1 drochner
901 1.1 drochner /* Attach the buffer to the mbuf. */
902 1.63 yamt MEXTADD(m_new, buf, ETHER_MAX_LEN_JUMBO,
903 1.46 thorpej M_DEVBUF, ti_jfree, sc);
904 1.62 yamt m_new->m_flags |= M_EXT_RW;
905 1.46 thorpej m_new->m_len = m_new->m_pkthdr.len = ETHER_MAX_LEN_JUMBO;
906 1.1 drochner } else {
907 1.1 drochner m_new = m;
908 1.1 drochner m_new->m_data = m_new->m_ext.ext_buf;
909 1.22 thorpej m_new->m_ext.ext_size = ETHER_MAX_LEN_JUMBO;
910 1.1 drochner }
911 1.1 drochner
912 1.1 drochner m_adj(m_new, ETHER_ALIGN);
913 1.1 drochner /* Set up the descriptor. */
914 1.1 drochner r = &sc->ti_rdata->ti_rx_jumbo_ring[i];
915 1.1 drochner sc->ti_cdata.ti_rx_jumbo_chain[i] = m_new;
916 1.1 drochner TI_HOSTADDR(r->ti_addr) = sc->jumbo_dmaaddr +
917 1.1 drochner ((caddr_t)mtod(m_new, caddr_t)
918 1.1 drochner - (caddr_t)sc->ti_cdata.ti_jumbo_buf);
919 1.1 drochner r->ti_type = TI_BDTYPE_RECV_JUMBO_BD;
920 1.1 drochner r->ti_flags = TI_BDFLAG_JUMBO_RING;
921 1.21 thorpej if (sc->ethercom.ec_if.if_capenable & IFCAP_CSUM_IPv4)
922 1.21 thorpej r->ti_flags |= TI_BDFLAG_IP_CKSUM;
923 1.21 thorpej if (sc->ethercom.ec_if.if_capenable &
924 1.21 thorpej (IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
925 1.21 thorpej r->ti_flags |= TI_BDFLAG_TCP_UDP_CKSUM;
926 1.1 drochner r->ti_len = m_new->m_len;
927 1.1 drochner r->ti_idx = i;
928 1.1 drochner
929 1.1 drochner return(0);
930 1.1 drochner }
931 1.1 drochner
932 1.1 drochner /*
933 1.1 drochner * The standard receive ring has 512 entries in it. At 2K per mbuf cluster,
934 1.1 drochner * that's 1MB or memory, which is a lot. For now, we fill only the first
935 1.1 drochner * 256 ring entries and hope that our CPU is fast enough to keep up with
936 1.1 drochner * the NIC.
937 1.1 drochner */
938 1.1 drochner static int ti_init_rx_ring_std(sc)
939 1.1 drochner struct ti_softc *sc;
940 1.1 drochner {
941 1.8 augustss int i;
942 1.1 drochner struct ti_cmd_desc cmd;
943 1.1 drochner
944 1.1 drochner for (i = 0; i < TI_SSLOTS; i++) {
945 1.1 drochner if (ti_newbuf_std(sc, i, NULL, 0) == ENOBUFS)
946 1.1 drochner return(ENOBUFS);
947 1.1 drochner };
948 1.1 drochner
949 1.1 drochner TI_UPDATE_STDPROD(sc, i - 1);
950 1.1 drochner sc->ti_std = i - 1;
951 1.1 drochner
952 1.1 drochner return(0);
953 1.1 drochner }
954 1.1 drochner
955 1.1 drochner static void ti_free_rx_ring_std(sc)
956 1.1 drochner struct ti_softc *sc;
957 1.1 drochner {
958 1.8 augustss int i;
959 1.1 drochner
960 1.1 drochner for (i = 0; i < TI_STD_RX_RING_CNT; i++) {
961 1.1 drochner if (sc->ti_cdata.ti_rx_std_chain[i] != NULL) {
962 1.1 drochner m_freem(sc->ti_cdata.ti_rx_std_chain[i]);
963 1.1 drochner sc->ti_cdata.ti_rx_std_chain[i] = NULL;
964 1.1 drochner
965 1.1 drochner /* if (sc->std_dmamap[i] == 0) panic() */
966 1.1 drochner bus_dmamap_destroy(sc->sc_dmat, sc->std_dmamap[i]);
967 1.1 drochner sc->std_dmamap[i] = 0;
968 1.1 drochner }
969 1.39 thorpej memset((char *)&sc->ti_rdata->ti_rx_std_ring[i], 0,
970 1.1 drochner sizeof(struct ti_rx_desc));
971 1.1 drochner }
972 1.1 drochner
973 1.1 drochner return;
974 1.1 drochner }
975 1.1 drochner
976 1.1 drochner static int ti_init_rx_ring_jumbo(sc)
977 1.1 drochner struct ti_softc *sc;
978 1.1 drochner {
979 1.8 augustss int i;
980 1.1 drochner struct ti_cmd_desc cmd;
981 1.1 drochner
982 1.61 he for (i = 0; i < TI_JUMBO_RX_RING_CNT; i++) {
983 1.1 drochner if (ti_newbuf_jumbo(sc, i, NULL) == ENOBUFS)
984 1.1 drochner return(ENOBUFS);
985 1.1 drochner };
986 1.1 drochner
987 1.1 drochner TI_UPDATE_JUMBOPROD(sc, i - 1);
988 1.1 drochner sc->ti_jumbo = i - 1;
989 1.1 drochner
990 1.1 drochner return(0);
991 1.1 drochner }
992 1.1 drochner
993 1.1 drochner static void ti_free_rx_ring_jumbo(sc)
994 1.1 drochner struct ti_softc *sc;
995 1.1 drochner {
996 1.8 augustss int i;
997 1.1 drochner
998 1.1 drochner for (i = 0; i < TI_JUMBO_RX_RING_CNT; i++) {
999 1.1 drochner if (sc->ti_cdata.ti_rx_jumbo_chain[i] != NULL) {
1000 1.1 drochner m_freem(sc->ti_cdata.ti_rx_jumbo_chain[i]);
1001 1.1 drochner sc->ti_cdata.ti_rx_jumbo_chain[i] = NULL;
1002 1.1 drochner }
1003 1.39 thorpej memset((char *)&sc->ti_rdata->ti_rx_jumbo_ring[i], 0,
1004 1.1 drochner sizeof(struct ti_rx_desc));
1005 1.1 drochner }
1006 1.1 drochner
1007 1.1 drochner return;
1008 1.1 drochner }
1009 1.1 drochner
1010 1.1 drochner static int ti_init_rx_ring_mini(sc)
1011 1.1 drochner struct ti_softc *sc;
1012 1.1 drochner {
1013 1.8 augustss int i;
1014 1.1 drochner
1015 1.1 drochner for (i = 0; i < TI_MSLOTS; i++) {
1016 1.1 drochner if (ti_newbuf_mini(sc, i, NULL, 0) == ENOBUFS)
1017 1.1 drochner return(ENOBUFS);
1018 1.1 drochner };
1019 1.1 drochner
1020 1.1 drochner TI_UPDATE_MINIPROD(sc, i - 1);
1021 1.1 drochner sc->ti_mini = i - 1;
1022 1.1 drochner
1023 1.1 drochner return(0);
1024 1.1 drochner }
1025 1.1 drochner
1026 1.1 drochner static void ti_free_rx_ring_mini(sc)
1027 1.1 drochner struct ti_softc *sc;
1028 1.1 drochner {
1029 1.8 augustss int i;
1030 1.1 drochner
1031 1.1 drochner for (i = 0; i < TI_MINI_RX_RING_CNT; i++) {
1032 1.1 drochner if (sc->ti_cdata.ti_rx_mini_chain[i] != NULL) {
1033 1.1 drochner m_freem(sc->ti_cdata.ti_rx_mini_chain[i]);
1034 1.1 drochner sc->ti_cdata.ti_rx_mini_chain[i] = NULL;
1035 1.1 drochner
1036 1.1 drochner /* if (sc->mini_dmamap[i] == 0) panic() */
1037 1.1 drochner bus_dmamap_destroy(sc->sc_dmat, sc->mini_dmamap[i]);
1038 1.1 drochner sc->mini_dmamap[i] = 0;
1039 1.1 drochner }
1040 1.39 thorpej memset((char *)&sc->ti_rdata->ti_rx_mini_ring[i], 0,
1041 1.1 drochner sizeof(struct ti_rx_desc));
1042 1.1 drochner }
1043 1.1 drochner
1044 1.1 drochner return;
1045 1.1 drochner }
1046 1.1 drochner
1047 1.1 drochner static void ti_free_tx_ring(sc)
1048 1.1 drochner struct ti_softc *sc;
1049 1.1 drochner {
1050 1.8 augustss int i;
1051 1.1 drochner struct txdmamap_pool_entry *dma;
1052 1.1 drochner
1053 1.1 drochner if (sc->ti_rdata->ti_tx_ring == NULL)
1054 1.1 drochner return;
1055 1.1 drochner
1056 1.1 drochner for (i = 0; i < TI_TX_RING_CNT; i++) {
1057 1.1 drochner if (sc->ti_cdata.ti_tx_chain[i] != NULL) {
1058 1.1 drochner m_freem(sc->ti_cdata.ti_tx_chain[i]);
1059 1.1 drochner sc->ti_cdata.ti_tx_chain[i] = NULL;
1060 1.1 drochner
1061 1.1 drochner /* if (sc->txdma[i] == 0) panic() */
1062 1.1 drochner SIMPLEQ_INSERT_HEAD(&sc->txdma_list, sc->txdma[i],
1063 1.1 drochner link);
1064 1.1 drochner sc->txdma[i] = 0;
1065 1.1 drochner }
1066 1.39 thorpej memset((char *)&sc->ti_rdata->ti_tx_ring[i], 0,
1067 1.1 drochner sizeof(struct ti_tx_desc));
1068 1.1 drochner }
1069 1.1 drochner
1070 1.1 drochner while ((dma = SIMPLEQ_FIRST(&sc->txdma_list))) {
1071 1.48 lukem SIMPLEQ_REMOVE_HEAD(&sc->txdma_list, link);
1072 1.1 drochner bus_dmamap_destroy(sc->sc_dmat, dma->dmamap);
1073 1.1 drochner free(dma, M_DEVBUF);
1074 1.1 drochner }
1075 1.1 drochner
1076 1.1 drochner return;
1077 1.1 drochner }
1078 1.1 drochner
1079 1.1 drochner static int ti_init_tx_ring(sc)
1080 1.1 drochner struct ti_softc *sc;
1081 1.1 drochner {
1082 1.1 drochner int i, error;
1083 1.1 drochner bus_dmamap_t dmamap;
1084 1.1 drochner struct txdmamap_pool_entry *dma;
1085 1.1 drochner
1086 1.1 drochner sc->ti_txcnt = 0;
1087 1.1 drochner sc->ti_tx_saved_considx = 0;
1088 1.1 drochner CSR_WRITE_4(sc, TI_MB_SENDPROD_IDX, 0);
1089 1.1 drochner
1090 1.1 drochner SIMPLEQ_INIT(&sc->txdma_list);
1091 1.1 drochner for (i = 0; i < TI_RSLOTS; i++) {
1092 1.1 drochner /* I've seen mbufs with 30 fragments. */
1093 1.22 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, ETHER_MAX_LEN_JUMBO,
1094 1.22 thorpej 40, ETHER_MAX_LEN_JUMBO, 0,
1095 1.1 drochner BUS_DMA_NOWAIT, &dmamap)) != 0) {
1096 1.1 drochner printf("%s: can't create tx map, error = %d\n",
1097 1.1 drochner sc->sc_dev.dv_xname, error);
1098 1.1 drochner return(ENOMEM);
1099 1.1 drochner }
1100 1.1 drochner dma = malloc(sizeof(*dma), M_DEVBUF, M_NOWAIT);
1101 1.1 drochner if (!dma) {
1102 1.1 drochner printf("%s: can't alloc txdmamap_pool_entry\n",
1103 1.1 drochner sc->sc_dev.dv_xname);
1104 1.1 drochner bus_dmamap_destroy(sc->sc_dmat, dmamap);
1105 1.1 drochner return (ENOMEM);
1106 1.1 drochner }
1107 1.1 drochner dma->dmamap = dmamap;
1108 1.1 drochner SIMPLEQ_INSERT_HEAD(&sc->txdma_list, dma, link);
1109 1.1 drochner }
1110 1.1 drochner
1111 1.1 drochner return(0);
1112 1.1 drochner }
1113 1.1 drochner
1114 1.1 drochner /*
1115 1.1 drochner * The Tigon 2 firmware has a new way to add/delete multicast addresses,
1116 1.1 drochner * but we have to support the old way too so that Tigon 1 cards will
1117 1.1 drochner * work.
1118 1.1 drochner */
1119 1.1 drochner void ti_add_mcast(sc, addr)
1120 1.1 drochner struct ti_softc *sc;
1121 1.1 drochner struct ether_addr *addr;
1122 1.1 drochner {
1123 1.1 drochner struct ti_cmd_desc cmd;
1124 1.1 drochner u_int16_t *m;
1125 1.1 drochner u_int32_t ext[2] = {0, 0};
1126 1.1 drochner
1127 1.1 drochner m = (u_int16_t *)&addr->ether_addr_octet[0]; /* XXX */
1128 1.1 drochner
1129 1.1 drochner switch(sc->ti_hwrev) {
1130 1.1 drochner case TI_HWREV_TIGON:
1131 1.1 drochner CSR_WRITE_4(sc, TI_GCR_MAR0, htons(m[0]));
1132 1.1 drochner CSR_WRITE_4(sc, TI_GCR_MAR1, (htons(m[1]) << 16) | htons(m[2]));
1133 1.1 drochner TI_DO_CMD(TI_CMD_ADD_MCAST_ADDR, 0, 0);
1134 1.1 drochner break;
1135 1.1 drochner case TI_HWREV_TIGON_II:
1136 1.1 drochner ext[0] = htons(m[0]);
1137 1.1 drochner ext[1] = (htons(m[1]) << 16) | htons(m[2]);
1138 1.1 drochner TI_DO_CMD_EXT(TI_CMD_EXT_ADD_MCAST, 0, 0, (caddr_t)&ext, 2);
1139 1.1 drochner break;
1140 1.1 drochner default:
1141 1.1 drochner printf("%s: unknown hwrev\n", sc->sc_dev.dv_xname);
1142 1.1 drochner break;
1143 1.1 drochner }
1144 1.1 drochner
1145 1.1 drochner return;
1146 1.1 drochner }
1147 1.1 drochner
1148 1.1 drochner void ti_del_mcast(sc, addr)
1149 1.1 drochner struct ti_softc *sc;
1150 1.1 drochner struct ether_addr *addr;
1151 1.1 drochner {
1152 1.1 drochner struct ti_cmd_desc cmd;
1153 1.1 drochner u_int16_t *m;
1154 1.1 drochner u_int32_t ext[2] = {0, 0};
1155 1.1 drochner
1156 1.1 drochner m = (u_int16_t *)&addr->ether_addr_octet[0]; /* XXX */
1157 1.1 drochner
1158 1.1 drochner switch(sc->ti_hwrev) {
1159 1.1 drochner case TI_HWREV_TIGON:
1160 1.1 drochner CSR_WRITE_4(sc, TI_GCR_MAR0, htons(m[0]));
1161 1.1 drochner CSR_WRITE_4(sc, TI_GCR_MAR1, (htons(m[1]) << 16) | htons(m[2]));
1162 1.1 drochner TI_DO_CMD(TI_CMD_DEL_MCAST_ADDR, 0, 0);
1163 1.1 drochner break;
1164 1.1 drochner case TI_HWREV_TIGON_II:
1165 1.1 drochner ext[0] = htons(m[0]);
1166 1.1 drochner ext[1] = (htons(m[1]) << 16) | htons(m[2]);
1167 1.1 drochner TI_DO_CMD_EXT(TI_CMD_EXT_DEL_MCAST, 0, 0, (caddr_t)&ext, 2);
1168 1.1 drochner break;
1169 1.1 drochner default:
1170 1.1 drochner printf("%s: unknown hwrev\n", sc->sc_dev.dv_xname);
1171 1.1 drochner break;
1172 1.1 drochner }
1173 1.1 drochner
1174 1.1 drochner return;
1175 1.1 drochner }
1176 1.1 drochner
1177 1.1 drochner /*
1178 1.1 drochner * Configure the Tigon's multicast address filter.
1179 1.1 drochner *
1180 1.1 drochner * The actual multicast table management is a bit of a pain, thanks to
1181 1.1 drochner * slight brain damage on the part of both Alteon and us. With our
1182 1.1 drochner * multicast code, we are only alerted when the multicast address table
1183 1.1 drochner * changes and at that point we only have the current list of addresses:
1184 1.1 drochner * we only know the current state, not the previous state, so we don't
1185 1.1 drochner * actually know what addresses were removed or added. The firmware has
1186 1.1 drochner * state, but we can't get our grubby mits on it, and there is no 'delete
1187 1.1 drochner * all multicast addresses' command. Hence, we have to maintain our own
1188 1.1 drochner * state so we know what addresses have been programmed into the NIC at
1189 1.1 drochner * any given time.
1190 1.1 drochner */
1191 1.1 drochner static void ti_setmulti(sc)
1192 1.1 drochner struct ti_softc *sc;
1193 1.1 drochner {
1194 1.1 drochner struct ifnet *ifp;
1195 1.1 drochner struct ti_cmd_desc cmd;
1196 1.1 drochner struct ti_mc_entry *mc;
1197 1.1 drochner u_int32_t intrs;
1198 1.1 drochner struct ether_multi *enm;
1199 1.1 drochner struct ether_multistep step;
1200 1.1 drochner
1201 1.1 drochner ifp = &sc->ethercom.ec_if;
1202 1.1 drochner
1203 1.1 drochner /* Disable interrupts. */
1204 1.1 drochner intrs = CSR_READ_4(sc, TI_MB_HOSTINTR);
1205 1.1 drochner CSR_WRITE_4(sc, TI_MB_HOSTINTR, 1);
1206 1.1 drochner
1207 1.1 drochner /* First, zot all the existing filters. */
1208 1.20 enami while ((mc = SIMPLEQ_FIRST(&sc->ti_mc_listhead)) != NULL) {
1209 1.1 drochner ti_del_mcast(sc, &mc->mc_addr);
1210 1.48 lukem SIMPLEQ_REMOVE_HEAD(&sc->ti_mc_listhead, mc_entries);
1211 1.1 drochner free(mc, M_DEVBUF);
1212 1.1 drochner }
1213 1.1 drochner
1214 1.20 enami /*
1215 1.20 enami * Remember all multicast addresses so that we can delete them
1216 1.20 enami * later. Punt if there is a range of addresses or memory shortage.
1217 1.20 enami */
1218 1.1 drochner ETHER_FIRST_MULTI(step, &sc->ethercom, enm);
1219 1.1 drochner while (enm != NULL) {
1220 1.20 enami if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
1221 1.20 enami ETHER_ADDR_LEN) != 0)
1222 1.20 enami goto allmulti;
1223 1.20 enami if ((mc = malloc(sizeof(struct ti_mc_entry), M_DEVBUF,
1224 1.20 enami M_NOWAIT)) == NULL)
1225 1.20 enami goto allmulti;
1226 1.20 enami memcpy(&mc->mc_addr, enm->enm_addrlo, ETHER_ADDR_LEN);
1227 1.1 drochner SIMPLEQ_INSERT_HEAD(&sc->ti_mc_listhead, mc, mc_entries);
1228 1.1 drochner ETHER_NEXT_MULTI(step, enm);
1229 1.1 drochner }
1230 1.1 drochner
1231 1.20 enami /* Accept only programmed multicast addresses */
1232 1.20 enami ifp->if_flags &= ~IFF_ALLMULTI;
1233 1.20 enami TI_DO_CMD(TI_CMD_SET_ALLMULTI, TI_CMD_CODE_ALLMULTI_DIS, 0);
1234 1.20 enami
1235 1.20 enami /* Now program new ones. */
1236 1.48 lukem SIMPLEQ_FOREACH(mc, &sc->ti_mc_listhead, mc_entries)
1237 1.20 enami ti_add_mcast(sc, &mc->mc_addr);
1238 1.20 enami
1239 1.1 drochner /* Re-enable interrupts. */
1240 1.1 drochner CSR_WRITE_4(sc, TI_MB_HOSTINTR, intrs);
1241 1.1 drochner
1242 1.1 drochner return;
1243 1.20 enami
1244 1.20 enami allmulti:
1245 1.20 enami /* No need to keep individual multicast addresses */
1246 1.20 enami while ((mc = SIMPLEQ_FIRST(&sc->ti_mc_listhead)) != NULL) {
1247 1.48 lukem SIMPLEQ_REMOVE_HEAD(&sc->ti_mc_listhead, mc_entries);
1248 1.20 enami free(mc, M_DEVBUF);
1249 1.20 enami }
1250 1.20 enami
1251 1.20 enami /* Accept all multicast addresses */
1252 1.20 enami ifp->if_flags |= IFF_ALLMULTI;
1253 1.20 enami TI_DO_CMD(TI_CMD_SET_ALLMULTI, TI_CMD_CODE_ALLMULTI_ENB, 0);
1254 1.20 enami
1255 1.20 enami /* Re-enable interrupts. */
1256 1.20 enami CSR_WRITE_4(sc, TI_MB_HOSTINTR, intrs);
1257 1.1 drochner }
1258 1.1 drochner
1259 1.1 drochner /*
1260 1.1 drochner * Check to see if the BIOS has configured us for a 64 bit slot when
1261 1.1 drochner * we aren't actually in one. If we detect this condition, we can work
1262 1.1 drochner * around it on the Tigon 2 by setting a bit in the PCI state register,
1263 1.1 drochner * but for the Tigon 1 we must give up and abort the interface attach.
1264 1.1 drochner */
1265 1.1 drochner static int ti_64bitslot_war(sc)
1266 1.1 drochner struct ti_softc *sc;
1267 1.1 drochner {
1268 1.1 drochner if (!(CSR_READ_4(sc, TI_PCI_STATE) & TI_PCISTATE_32BIT_BUS)) {
1269 1.1 drochner CSR_WRITE_4(sc, 0x600, 0);
1270 1.1 drochner CSR_WRITE_4(sc, 0x604, 0);
1271 1.1 drochner CSR_WRITE_4(sc, 0x600, 0x5555AAAA);
1272 1.1 drochner if (CSR_READ_4(sc, 0x604) == 0x5555AAAA) {
1273 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON)
1274 1.1 drochner return(EINVAL);
1275 1.1 drochner else {
1276 1.1 drochner TI_SETBIT(sc, TI_PCI_STATE,
1277 1.1 drochner TI_PCISTATE_32BIT_BUS);
1278 1.1 drochner return(0);
1279 1.1 drochner }
1280 1.1 drochner }
1281 1.1 drochner }
1282 1.1 drochner
1283 1.1 drochner return(0);
1284 1.1 drochner }
1285 1.1 drochner
1286 1.1 drochner /*
1287 1.1 drochner * Do endian, PCI and DMA initialization. Also check the on-board ROM
1288 1.1 drochner * self-test results.
1289 1.1 drochner */
1290 1.1 drochner static int ti_chipinit(sc)
1291 1.1 drochner struct ti_softc *sc;
1292 1.1 drochner {
1293 1.1 drochner u_int32_t cacheline;
1294 1.1 drochner u_int32_t pci_writemax = 0;
1295 1.59 bouyer u_int32_t rev;
1296 1.1 drochner
1297 1.1 drochner /* Initialize link to down state. */
1298 1.1 drochner sc->ti_linkstat = TI_EV_CODE_LINK_DOWN;
1299 1.1 drochner
1300 1.1 drochner /* Set endianness before we access any non-PCI registers. */
1301 1.1 drochner #if BYTE_ORDER == BIG_ENDIAN
1302 1.1 drochner CSR_WRITE_4(sc, TI_MISC_HOST_CTL,
1303 1.1 drochner TI_MHC_BIGENDIAN_INIT | (TI_MHC_BIGENDIAN_INIT << 24));
1304 1.1 drochner #else
1305 1.1 drochner CSR_WRITE_4(sc, TI_MISC_HOST_CTL,
1306 1.1 drochner TI_MHC_LITTLEENDIAN_INIT | (TI_MHC_LITTLEENDIAN_INIT << 24));
1307 1.1 drochner #endif
1308 1.1 drochner
1309 1.1 drochner /* Check the ROM failed bit to see if self-tests passed. */
1310 1.1 drochner if (CSR_READ_4(sc, TI_CPU_STATE) & TI_CPUSTATE_ROMFAIL) {
1311 1.1 drochner printf("%s: board self-diagnostics failed!\n",
1312 1.1 drochner sc->sc_dev.dv_xname);
1313 1.1 drochner return(ENODEV);
1314 1.1 drochner }
1315 1.1 drochner
1316 1.1 drochner /* Halt the CPU. */
1317 1.1 drochner TI_SETBIT(sc, TI_CPU_STATE, TI_CPUSTATE_HALT);
1318 1.1 drochner
1319 1.1 drochner /* Figure out the hardware revision. */
1320 1.59 bouyer rev = CSR_READ_4(sc, TI_MISC_HOST_CTL) & TI_MHC_CHIP_REV_MASK;
1321 1.59 bouyer switch(rev) {
1322 1.1 drochner case TI_REV_TIGON_I:
1323 1.1 drochner sc->ti_hwrev = TI_HWREV_TIGON;
1324 1.1 drochner break;
1325 1.1 drochner case TI_REV_TIGON_II:
1326 1.1 drochner sc->ti_hwrev = TI_HWREV_TIGON_II;
1327 1.1 drochner break;
1328 1.1 drochner default:
1329 1.59 bouyer printf("%s: unsupported chip revision 0x%x\n",
1330 1.59 bouyer sc->sc_dev.dv_xname, rev);
1331 1.1 drochner return(ENODEV);
1332 1.1 drochner }
1333 1.1 drochner
1334 1.1 drochner /* Do special setup for Tigon 2. */
1335 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON_II) {
1336 1.1 drochner TI_SETBIT(sc, TI_CPU_CTL_B, TI_CPUSTATE_HALT);
1337 1.1 drochner TI_SETBIT(sc, TI_MISC_LOCAL_CTL, TI_MLC_SRAM_BANK_256K);
1338 1.1 drochner TI_SETBIT(sc, TI_MISC_CONF, TI_MCR_SRAM_SYNCHRONOUS);
1339 1.1 drochner }
1340 1.1 drochner
1341 1.1 drochner /* Set up the PCI state register. */
1342 1.1 drochner CSR_WRITE_4(sc, TI_PCI_STATE, TI_PCI_READ_CMD|TI_PCI_WRITE_CMD);
1343 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON_II) {
1344 1.1 drochner TI_SETBIT(sc, TI_PCI_STATE, TI_PCISTATE_USE_MEM_RD_MULT);
1345 1.1 drochner }
1346 1.1 drochner
1347 1.1 drochner /* Clear the read/write max DMA parameters. */
1348 1.1 drochner TI_CLRBIT(sc, TI_PCI_STATE, (TI_PCISTATE_WRITE_MAXDMA|
1349 1.1 drochner TI_PCISTATE_READ_MAXDMA));
1350 1.1 drochner
1351 1.1 drochner /* Get cache line size. */
1352 1.1 drochner cacheline = PCI_CACHELINE(CSR_READ_4(sc, PCI_BHLC_REG));
1353 1.1 drochner
1354 1.1 drochner /*
1355 1.1 drochner * If the system has set enabled the PCI memory write
1356 1.1 drochner * and invalidate command in the command register, set
1357 1.1 drochner * the write max parameter accordingly. This is necessary
1358 1.1 drochner * to use MWI with the Tigon 2.
1359 1.1 drochner */
1360 1.1 drochner if (CSR_READ_4(sc, PCI_COMMAND_STATUS_REG)
1361 1.1 drochner & PCI_COMMAND_INVALIDATE_ENABLE) {
1362 1.1 drochner switch(cacheline) {
1363 1.1 drochner case 1:
1364 1.1 drochner case 4:
1365 1.1 drochner case 8:
1366 1.1 drochner case 16:
1367 1.1 drochner case 32:
1368 1.1 drochner case 64:
1369 1.1 drochner break;
1370 1.1 drochner default:
1371 1.1 drochner /* Disable PCI memory write and invalidate. */
1372 1.1 drochner if (bootverbose)
1373 1.1 drochner printf("%s: cache line size %d not "
1374 1.1 drochner "supported; disabling PCI MWI\n",
1375 1.1 drochner sc->sc_dev.dv_xname, cacheline);
1376 1.1 drochner CSR_WRITE_4(sc, PCI_COMMAND_STATUS_REG,
1377 1.1 drochner CSR_READ_4(sc, PCI_COMMAND_STATUS_REG)
1378 1.1 drochner & ~PCI_COMMAND_INVALIDATE_ENABLE);
1379 1.1 drochner break;
1380 1.1 drochner }
1381 1.1 drochner }
1382 1.1 drochner
1383 1.1 drochner #ifdef __brokenalpha__
1384 1.1 drochner /*
1385 1.1 drochner * From the Alteon sample driver:
1386 1.1 drochner * Must insure that we do not cross an 8K (bytes) boundary
1387 1.1 drochner * for DMA reads. Our highest limit is 1K bytes. This is a
1388 1.1 drochner * restriction on some ALPHA platforms with early revision
1389 1.1 drochner * 21174 PCI chipsets, such as the AlphaPC 164lx
1390 1.1 drochner */
1391 1.1 drochner TI_SETBIT(sc, TI_PCI_STATE, pci_writemax|TI_PCI_READMAX_1024);
1392 1.1 drochner #else
1393 1.1 drochner TI_SETBIT(sc, TI_PCI_STATE, pci_writemax);
1394 1.1 drochner #endif
1395 1.1 drochner
1396 1.1 drochner /* This sets the min dma param all the way up (0xff). */
1397 1.1 drochner TI_SETBIT(sc, TI_PCI_STATE, TI_PCISTATE_MINDMA);
1398 1.1 drochner
1399 1.1 drochner /* Configure DMA variables. */
1400 1.1 drochner #if BYTE_ORDER == BIG_ENDIAN
1401 1.1 drochner CSR_WRITE_4(sc, TI_GCR_OPMODE, TI_OPMODE_BYTESWAP_BD |
1402 1.1 drochner TI_OPMODE_BYTESWAP_DATA | TI_OPMODE_WORDSWAP_BD |
1403 1.1 drochner TI_OPMODE_WARN_ENB | TI_OPMODE_FATAL_ENB |
1404 1.1 drochner TI_OPMODE_DONT_FRAG_JUMBO);
1405 1.1 drochner #else
1406 1.1 drochner CSR_WRITE_4(sc, TI_GCR_OPMODE, TI_OPMODE_BYTESWAP_DATA|
1407 1.1 drochner TI_OPMODE_WORDSWAP_BD|TI_OPMODE_DONT_FRAG_JUMBO|
1408 1.1 drochner TI_OPMODE_WARN_ENB|TI_OPMODE_FATAL_ENB);
1409 1.1 drochner #endif
1410 1.1 drochner
1411 1.1 drochner /*
1412 1.1 drochner * Only allow 1 DMA channel to be active at a time.
1413 1.1 drochner * I don't think this is a good idea, but without it
1414 1.1 drochner * the firmware racks up lots of nicDmaReadRingFull
1415 1.1 drochner * errors.
1416 1.24 bouyer * Incompatible with hardware assisted checksums.
1417 1.1 drochner */
1418 1.24 bouyer if ((sc->ethercom.ec_if.if_capenable &
1419 1.24 bouyer (IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4|IFCAP_CSUM_IPv4)) == 0)
1420 1.24 bouyer TI_SETBIT(sc, TI_GCR_OPMODE, TI_OPMODE_1_DMA_ACTIVE);
1421 1.1 drochner
1422 1.1 drochner /* Recommended settings from Tigon manual. */
1423 1.1 drochner CSR_WRITE_4(sc, TI_GCR_DMA_WRITECFG, TI_DMA_STATE_THRESH_8W);
1424 1.1 drochner CSR_WRITE_4(sc, TI_GCR_DMA_READCFG, TI_DMA_STATE_THRESH_8W);
1425 1.1 drochner
1426 1.1 drochner if (ti_64bitslot_war(sc)) {
1427 1.1 drochner printf("%s: bios thinks we're in a 64 bit slot, "
1428 1.1 drochner "but we aren't", sc->sc_dev.dv_xname);
1429 1.1 drochner return(EINVAL);
1430 1.1 drochner }
1431 1.1 drochner
1432 1.1 drochner return(0);
1433 1.1 drochner }
1434 1.1 drochner
1435 1.1 drochner /*
1436 1.1 drochner * Initialize the general information block and firmware, and
1437 1.1 drochner * start the CPU(s) running.
1438 1.1 drochner */
1439 1.1 drochner static int ti_gibinit(sc)
1440 1.1 drochner struct ti_softc *sc;
1441 1.1 drochner {
1442 1.1 drochner struct ti_rcb *rcb;
1443 1.1 drochner int i;
1444 1.1 drochner struct ifnet *ifp;
1445 1.1 drochner
1446 1.1 drochner ifp = &sc->ethercom.ec_if;
1447 1.1 drochner
1448 1.1 drochner /* Disable interrupts for now. */
1449 1.1 drochner CSR_WRITE_4(sc, TI_MB_HOSTINTR, 1);
1450 1.1 drochner
1451 1.1 drochner /* Tell the chip where to find the general information block. */
1452 1.1 drochner CSR_WRITE_4(sc, TI_GCR_GENINFO_HI, 0);
1453 1.33 thorpej CSR_WRITE_4(sc, TI_GCR_GENINFO_LO, TI_CDGIBADDR(sc));
1454 1.1 drochner
1455 1.1 drochner /* Load the firmware into SRAM. */
1456 1.1 drochner ti_loadfw(sc);
1457 1.1 drochner
1458 1.1 drochner /* Set up the contents of the general info and ring control blocks. */
1459 1.1 drochner
1460 1.1 drochner /* Set up the event ring and producer pointer. */
1461 1.1 drochner rcb = &sc->ti_rdata->ti_info.ti_ev_rcb;
1462 1.1 drochner
1463 1.33 thorpej TI_HOSTADDR(rcb->ti_hostaddr) = TI_CDEVENTADDR(sc, 0);
1464 1.1 drochner rcb->ti_flags = 0;
1465 1.1 drochner TI_HOSTADDR(sc->ti_rdata->ti_info.ti_ev_prodidx_ptr) =
1466 1.33 thorpej TI_CDEVPRODADDR(sc);
1467 1.33 thorpej
1468 1.1 drochner sc->ti_ev_prodidx.ti_idx = 0;
1469 1.1 drochner CSR_WRITE_4(sc, TI_GCR_EVENTCONS_IDX, 0);
1470 1.1 drochner sc->ti_ev_saved_considx = 0;
1471 1.1 drochner
1472 1.1 drochner /* Set up the command ring and producer mailbox. */
1473 1.1 drochner rcb = &sc->ti_rdata->ti_info.ti_cmd_rcb;
1474 1.1 drochner
1475 1.1 drochner TI_HOSTADDR(rcb->ti_hostaddr) = TI_GCR_NIC_ADDR(TI_GCR_CMDRING);
1476 1.1 drochner rcb->ti_flags = 0;
1477 1.1 drochner rcb->ti_max_len = 0;
1478 1.1 drochner for (i = 0; i < TI_CMD_RING_CNT; i++) {
1479 1.1 drochner CSR_WRITE_4(sc, TI_GCR_CMDRING + (i * 4), 0);
1480 1.1 drochner }
1481 1.1 drochner CSR_WRITE_4(sc, TI_GCR_CMDCONS_IDX, 0);
1482 1.1 drochner CSR_WRITE_4(sc, TI_MB_CMDPROD_IDX, 0);
1483 1.1 drochner sc->ti_cmd_saved_prodidx = 0;
1484 1.1 drochner
1485 1.1 drochner /*
1486 1.1 drochner * Assign the address of the stats refresh buffer.
1487 1.1 drochner * We re-use the current stats buffer for this to
1488 1.1 drochner * conserve memory.
1489 1.1 drochner */
1490 1.1 drochner TI_HOSTADDR(sc->ti_rdata->ti_info.ti_refresh_stats_ptr) =
1491 1.33 thorpej TI_CDSTATSADDR(sc);
1492 1.1 drochner
1493 1.1 drochner /* Set up the standard receive ring. */
1494 1.1 drochner rcb = &sc->ti_rdata->ti_info.ti_std_rx_rcb;
1495 1.33 thorpej TI_HOSTADDR(rcb->ti_hostaddr) = TI_CDRXSTDADDR(sc, 0);
1496 1.22 thorpej rcb->ti_max_len = ETHER_MAX_LEN;
1497 1.1 drochner rcb->ti_flags = 0;
1498 1.21 thorpej if (ifp->if_capenable & IFCAP_CSUM_IPv4)
1499 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_IP_CKSUM;
1500 1.21 thorpej if (ifp->if_capenable & (IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
1501 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_TCP_UDP_CKSUM;
1502 1.65 jdolecek if (VLAN_ATTACHED(&sc->ethercom))
1503 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_VLAN_ASSIST;
1504 1.1 drochner
1505 1.1 drochner /* Set up the jumbo receive ring. */
1506 1.1 drochner rcb = &sc->ti_rdata->ti_info.ti_jumbo_rx_rcb;
1507 1.33 thorpej TI_HOSTADDR(rcb->ti_hostaddr) = TI_CDRXJUMBOADDR(sc, 0);
1508 1.22 thorpej rcb->ti_max_len = ETHER_MAX_LEN_JUMBO;
1509 1.1 drochner rcb->ti_flags = 0;
1510 1.21 thorpej if (ifp->if_capenable & IFCAP_CSUM_IPv4)
1511 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_IP_CKSUM;
1512 1.21 thorpej if (ifp->if_capenable & (IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
1513 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_TCP_UDP_CKSUM;
1514 1.65 jdolecek if (VLAN_ATTACHED(&sc->ethercom))
1515 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_VLAN_ASSIST;
1516 1.1 drochner
1517 1.1 drochner /*
1518 1.1 drochner * Set up the mini ring. Only activated on the
1519 1.1 drochner * Tigon 2 but the slot in the config block is
1520 1.1 drochner * still there on the Tigon 1.
1521 1.1 drochner */
1522 1.1 drochner rcb = &sc->ti_rdata->ti_info.ti_mini_rx_rcb;
1523 1.33 thorpej TI_HOSTADDR(rcb->ti_hostaddr) = TI_CDRXMINIADDR(sc, 0);
1524 1.2 drochner rcb->ti_max_len = MHLEN - ETHER_ALIGN;
1525 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON)
1526 1.1 drochner rcb->ti_flags = TI_RCB_FLAG_RING_DISABLED;
1527 1.1 drochner else
1528 1.1 drochner rcb->ti_flags = 0;
1529 1.21 thorpej if (ifp->if_capenable & IFCAP_CSUM_IPv4)
1530 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_IP_CKSUM;
1531 1.21 thorpej if (ifp->if_capenable & (IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
1532 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_TCP_UDP_CKSUM;
1533 1.65 jdolecek if (VLAN_ATTACHED(&sc->ethercom))
1534 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_VLAN_ASSIST;
1535 1.1 drochner
1536 1.1 drochner /*
1537 1.1 drochner * Set up the receive return ring.
1538 1.1 drochner */
1539 1.1 drochner rcb = &sc->ti_rdata->ti_info.ti_return_rcb;
1540 1.33 thorpej TI_HOSTADDR(rcb->ti_hostaddr) = TI_CDRXRTNADDR(sc, 0);
1541 1.1 drochner rcb->ti_flags = 0;
1542 1.1 drochner rcb->ti_max_len = TI_RETURN_RING_CNT;
1543 1.1 drochner TI_HOSTADDR(sc->ti_rdata->ti_info.ti_return_prodidx_ptr) =
1544 1.33 thorpej TI_CDRTNPRODADDR(sc);
1545 1.1 drochner
1546 1.1 drochner /*
1547 1.1 drochner * Set up the tx ring. Note: for the Tigon 2, we have the option
1548 1.1 drochner * of putting the transmit ring in the host's address space and
1549 1.1 drochner * letting the chip DMA it instead of leaving the ring in the NIC's
1550 1.1 drochner * memory and accessing it through the shared memory region. We
1551 1.1 drochner * do this for the Tigon 2, but it doesn't work on the Tigon 1,
1552 1.1 drochner * so we have to revert to the shared memory scheme if we detect
1553 1.1 drochner * a Tigon 1 chip.
1554 1.1 drochner */
1555 1.1 drochner CSR_WRITE_4(sc, TI_WINBASE, TI_TX_RING_BASE);
1556 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON) {
1557 1.30 thorpej sc->ti_tx_ring_nic =
1558 1.1 drochner (struct ti_tx_desc *)(sc->ti_vhandle + TI_WINDOW);
1559 1.1 drochner }
1560 1.39 thorpej memset((char *)sc->ti_rdata->ti_tx_ring, 0,
1561 1.1 drochner TI_TX_RING_CNT * sizeof(struct ti_tx_desc));
1562 1.1 drochner rcb = &sc->ti_rdata->ti_info.ti_tx_rcb;
1563 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON)
1564 1.1 drochner rcb->ti_flags = 0;
1565 1.1 drochner else
1566 1.1 drochner rcb->ti_flags = TI_RCB_FLAG_HOST_RING;
1567 1.21 thorpej if (ifp->if_capenable & IFCAP_CSUM_IPv4)
1568 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_IP_CKSUM;
1569 1.21 thorpej /*
1570 1.21 thorpej * When we get the packet, there is a pseudo-header seed already
1571 1.21 thorpej * in the th_sum or uh_sum field. Make sure the firmware doesn't
1572 1.21 thorpej * compute the pseudo-header checksum again!
1573 1.21 thorpej */
1574 1.21 thorpej if (ifp->if_capenable & (IFCAP_CSUM_TCPv4|IFCAP_CSUM_UDPv4))
1575 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_TCP_UDP_CKSUM|
1576 1.21 thorpej TI_RCB_FLAG_NO_PHDR_CKSUM;
1577 1.65 jdolecek if (VLAN_ATTACHED(&sc->ethercom))
1578 1.21 thorpej rcb->ti_flags |= TI_RCB_FLAG_VLAN_ASSIST;
1579 1.1 drochner rcb->ti_max_len = TI_TX_RING_CNT;
1580 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON)
1581 1.1 drochner TI_HOSTADDR(rcb->ti_hostaddr) = TI_TX_RING_BASE;
1582 1.1 drochner else
1583 1.33 thorpej TI_HOSTADDR(rcb->ti_hostaddr) = TI_CDTXADDR(sc, 0);
1584 1.1 drochner TI_HOSTADDR(sc->ti_rdata->ti_info.ti_tx_considx_ptr) =
1585 1.33 thorpej TI_CDTXCONSADDR(sc);
1586 1.1 drochner
1587 1.34 thorpej /*
1588 1.34 thorpej * We're done frobbing the General Information Block. Sync
1589 1.34 thorpej * it. Note we take care of the first stats sync here, as
1590 1.34 thorpej * well.
1591 1.34 thorpej */
1592 1.34 thorpej TI_CDGIBSYNC(sc, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1593 1.34 thorpej
1594 1.1 drochner /* Set up tuneables */
1595 1.12 bouyer if (ifp->if_mtu > (ETHERMTU + ETHER_HDR_LEN + ETHER_CRC_LEN) ||
1596 1.12 bouyer (sc->ethercom.ec_capenable & ETHERCAP_VLAN_MTU))
1597 1.1 drochner CSR_WRITE_4(sc, TI_GCR_RX_COAL_TICKS,
1598 1.1 drochner (sc->ti_rx_coal_ticks / 10));
1599 1.1 drochner else
1600 1.1 drochner CSR_WRITE_4(sc, TI_GCR_RX_COAL_TICKS, sc->ti_rx_coal_ticks);
1601 1.1 drochner CSR_WRITE_4(sc, TI_GCR_TX_COAL_TICKS, sc->ti_tx_coal_ticks);
1602 1.1 drochner CSR_WRITE_4(sc, TI_GCR_STAT_TICKS, sc->ti_stat_ticks);
1603 1.1 drochner CSR_WRITE_4(sc, TI_GCR_RX_MAX_COAL_BD, sc->ti_rx_max_coal_bds);
1604 1.1 drochner CSR_WRITE_4(sc, TI_GCR_TX_MAX_COAL_BD, sc->ti_tx_max_coal_bds);
1605 1.1 drochner CSR_WRITE_4(sc, TI_GCR_TX_BUFFER_RATIO, sc->ti_tx_buf_ratio);
1606 1.1 drochner
1607 1.1 drochner /* Turn interrupts on. */
1608 1.1 drochner CSR_WRITE_4(sc, TI_GCR_MASK_INTRS, 0);
1609 1.1 drochner CSR_WRITE_4(sc, TI_MB_HOSTINTR, 0);
1610 1.1 drochner
1611 1.1 drochner /* Start CPU. */
1612 1.1 drochner TI_CLRBIT(sc, TI_CPU_STATE, (TI_CPUSTATE_HALT|TI_CPUSTATE_STEP));
1613 1.1 drochner
1614 1.1 drochner return(0);
1615 1.1 drochner }
1616 1.1 drochner
1617 1.1 drochner /*
1618 1.6 bouyer * look for id in the device list, returning the first match
1619 1.6 bouyer */
1620 1.19 jdolecek static const struct ti_type *
1621 1.19 jdolecek ti_type_match(pa)
1622 1.6 bouyer struct pci_attach_args *pa;
1623 1.6 bouyer {
1624 1.19 jdolecek const struct ti_type *t;
1625 1.6 bouyer
1626 1.6 bouyer t = ti_devs;
1627 1.6 bouyer while(t->ti_name != NULL) {
1628 1.6 bouyer if ((PCI_VENDOR(pa->pa_id) == t->ti_vid) &&
1629 1.6 bouyer (PCI_PRODUCT(pa->pa_id) == t->ti_did)) {
1630 1.6 bouyer return (t);
1631 1.6 bouyer }
1632 1.6 bouyer t++;
1633 1.6 bouyer }
1634 1.6 bouyer
1635 1.6 bouyer return(NULL);
1636 1.6 bouyer }
1637 1.6 bouyer
1638 1.6 bouyer /*
1639 1.1 drochner * Probe for a Tigon chip. Check the PCI vendor and device IDs
1640 1.1 drochner * against our list and return its name if we find a match.
1641 1.1 drochner */
1642 1.1 drochner static int ti_probe(parent, match, aux)
1643 1.1 drochner struct device *parent;
1644 1.1 drochner struct cfdata *match;
1645 1.1 drochner void *aux;
1646 1.1 drochner {
1647 1.1 drochner struct pci_attach_args *pa = aux;
1648 1.19 jdolecek const struct ti_type *t;
1649 1.1 drochner
1650 1.6 bouyer t = ti_type_match(pa);
1651 1.1 drochner
1652 1.6 bouyer return((t == NULL) ? 0 : 1);
1653 1.1 drochner }
1654 1.1 drochner
1655 1.1 drochner static void ti_attach(parent, self, aux)
1656 1.1 drochner struct device *parent, *self;
1657 1.1 drochner void *aux;
1658 1.1 drochner {
1659 1.1 drochner u_int32_t command;
1660 1.1 drochner struct ifnet *ifp;
1661 1.1 drochner struct ti_softc *sc;
1662 1.1 drochner u_char eaddr[ETHER_ADDR_LEN];
1663 1.1 drochner struct pci_attach_args *pa = aux;
1664 1.1 drochner pci_chipset_tag_t pc = pa->pa_pc;
1665 1.1 drochner pci_intr_handle_t ih;
1666 1.1 drochner const char *intrstr = NULL;
1667 1.1 drochner bus_dma_segment_t dmaseg;
1668 1.6 bouyer int error, dmanseg, nolinear;
1669 1.19 jdolecek const struct ti_type *t;
1670 1.6 bouyer
1671 1.6 bouyer t = ti_type_match(pa);
1672 1.6 bouyer if (t == NULL) {
1673 1.6 bouyer printf("ti_attach: were did the card go ?\n");
1674 1.6 bouyer return;
1675 1.6 bouyer }
1676 1.1 drochner
1677 1.6 bouyer printf(": %s (rev. 0x%02x)\n", t->ti_name, PCI_REVISION(pa->pa_class));
1678 1.1 drochner
1679 1.1 drochner sc = (struct ti_softc *)self;
1680 1.1 drochner
1681 1.1 drochner /*
1682 1.1 drochner * Map control/status registers.
1683 1.1 drochner */
1684 1.6 bouyer nolinear = 0;
1685 1.6 bouyer if (pci_mapreg_map(pa, 0x10,
1686 1.6 bouyer PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
1687 1.6 bouyer BUS_SPACE_MAP_LINEAR , &sc->ti_btag, &sc->ti_bhandle,
1688 1.6 bouyer NULL, NULL)) {
1689 1.6 bouyer nolinear = 1;
1690 1.6 bouyer if (pci_mapreg_map(pa, 0x10,
1691 1.6 bouyer PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
1692 1.6 bouyer 0 , &sc->ti_btag, &sc->ti_bhandle, NULL, NULL)) {
1693 1.6 bouyer printf(": can't map memory space\n");
1694 1.6 bouyer return;
1695 1.6 bouyer }
1696 1.1 drochner }
1697 1.6 bouyer if (nolinear == 0)
1698 1.45 eeh sc->ti_vhandle = bus_space_vaddr(sc->ti_btag, sc->ti_bhandle);
1699 1.6 bouyer else
1700 1.6 bouyer sc->ti_vhandle = NULL;
1701 1.1 drochner
1702 1.1 drochner command = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
1703 1.1 drochner command |= PCI_COMMAND_MASTER_ENABLE;
1704 1.1 drochner pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, command);
1705 1.1 drochner
1706 1.1 drochner /* Allocate interrupt */
1707 1.17 sommerfe if (pci_intr_map(pa, &ih)) {
1708 1.1 drochner printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
1709 1.54 simonb return;
1710 1.1 drochner }
1711 1.1 drochner intrstr = pci_intr_string(pc, ih);
1712 1.1 drochner sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, ti_intr, sc);
1713 1.1 drochner if (sc->sc_ih == NULL) {
1714 1.1 drochner printf("%s: couldn't establish interrupt",
1715 1.1 drochner sc->sc_dev.dv_xname);
1716 1.1 drochner if (intrstr != NULL)
1717 1.1 drochner printf(" at %s", intrstr);
1718 1.1 drochner printf("\n");
1719 1.54 simonb return;
1720 1.1 drochner }
1721 1.6 bouyer printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
1722 1.6 bouyer /*
1723 1.6 bouyer * Add shutdown hook so that DMA is disabled prior to reboot. Not
1724 1.6 bouyer * doing do could allow DMA to corrupt kernel memory during the
1725 1.6 bouyer * reboot before the driver initializes.
1726 1.6 bouyer */
1727 1.6 bouyer (void) shutdownhook_establish(ti_shutdown, sc);
1728 1.1 drochner
1729 1.1 drochner if (ti_chipinit(sc)) {
1730 1.1 drochner printf("%s: chip initialization failed\n", self->dv_xname);
1731 1.6 bouyer goto fail2;
1732 1.6 bouyer }
1733 1.31 thorpej
1734 1.31 thorpej /*
1735 1.31 thorpej * Deal with some chip diffrences.
1736 1.31 thorpej */
1737 1.31 thorpej switch (sc->ti_hwrev) {
1738 1.31 thorpej case TI_HWREV_TIGON:
1739 1.31 thorpej sc->sc_tx_encap = ti_encap_tigon1;
1740 1.32 thorpej sc->sc_tx_eof = ti_txeof_tigon1;
1741 1.31 thorpej if (nolinear == 1)
1742 1.31 thorpej printf("%s: memory space not mapped linear\n",
1743 1.31 thorpej self->dv_xname);
1744 1.31 thorpej break;
1745 1.31 thorpej
1746 1.31 thorpej case TI_HWREV_TIGON_II:
1747 1.31 thorpej sc->sc_tx_encap = ti_encap_tigon2;
1748 1.32 thorpej sc->sc_tx_eof = ti_txeof_tigon2;
1749 1.31 thorpej break;
1750 1.31 thorpej
1751 1.31 thorpej default:
1752 1.31 thorpej printf("%s: Unknown chip version: %d\n", self->dv_xname,
1753 1.31 thorpej sc->ti_hwrev);
1754 1.31 thorpej goto fail2;
1755 1.1 drochner }
1756 1.1 drochner
1757 1.1 drochner /* Zero out the NIC's on-board SRAM. */
1758 1.1 drochner ti_mem(sc, 0x2000, 0x100000 - 0x2000, NULL);
1759 1.1 drochner
1760 1.1 drochner /* Init again -- zeroing memory may have clobbered some registers. */
1761 1.1 drochner if (ti_chipinit(sc)) {
1762 1.1 drochner printf("%s: chip initialization failed\n", self->dv_xname);
1763 1.6 bouyer goto fail2;
1764 1.1 drochner }
1765 1.1 drochner
1766 1.1 drochner /*
1767 1.1 drochner * Get station address from the EEPROM. Note: the manual states
1768 1.1 drochner * that the MAC address is at offset 0x8c, however the data is
1769 1.1 drochner * stored as two longwords (since that's how it's loaded into
1770 1.42 wiz * the NIC). This means the MAC address is actually preceded
1771 1.1 drochner * by two zero bytes. We need to skip over those.
1772 1.1 drochner */
1773 1.1 drochner if (ti_read_eeprom(sc, (caddr_t)&eaddr,
1774 1.1 drochner TI_EE_MAC_OFFSET + 2, ETHER_ADDR_LEN)) {
1775 1.1 drochner printf("%s: failed to read station address\n", self->dv_xname);
1776 1.6 bouyer goto fail2;
1777 1.1 drochner }
1778 1.1 drochner
1779 1.1 drochner /*
1780 1.1 drochner * A Tigon chip was detected. Inform the world.
1781 1.1 drochner */
1782 1.1 drochner printf("%s: Ethernet address: %s\n", self->dv_xname,
1783 1.1 drochner ether_sprintf(eaddr));
1784 1.1 drochner
1785 1.1 drochner sc->sc_dmat = pa->pa_dmat;
1786 1.1 drochner
1787 1.1 drochner /* Allocate the general information block and ring buffers. */
1788 1.1 drochner if ((error = bus_dmamem_alloc(sc->sc_dmat,
1789 1.13 thorpej sizeof(struct ti_ring_data), PAGE_SIZE, 0, &dmaseg, 1, &dmanseg,
1790 1.1 drochner BUS_DMA_NOWAIT)) != 0) {
1791 1.1 drochner printf("%s: can't allocate ring buffer, error = %d\n",
1792 1.1 drochner sc->sc_dev.dv_xname, error);
1793 1.6 bouyer goto fail2;
1794 1.1 drochner }
1795 1.1 drochner
1796 1.1 drochner if ((error = bus_dmamem_map(sc->sc_dmat, &dmaseg, dmanseg,
1797 1.1 drochner sizeof(struct ti_ring_data), (caddr_t *)&sc->ti_rdata,
1798 1.1 drochner BUS_DMA_NOWAIT|BUS_DMA_COHERENT)) != 0) {
1799 1.1 drochner printf("%s: can't map ring buffer, error = %d\n",
1800 1.1 drochner sc->sc_dev.dv_xname, error);
1801 1.6 bouyer goto fail2;
1802 1.1 drochner }
1803 1.1 drochner
1804 1.1 drochner if ((error = bus_dmamap_create(sc->sc_dmat,
1805 1.1 drochner sizeof(struct ti_ring_data), 1,
1806 1.1 drochner sizeof(struct ti_ring_data), 0, BUS_DMA_NOWAIT,
1807 1.1 drochner &sc->info_dmamap)) != 0) {
1808 1.1 drochner printf("%s: can't create ring buffer DMA map, error = %d\n",
1809 1.1 drochner sc->sc_dev.dv_xname, error);
1810 1.6 bouyer goto fail2;
1811 1.1 drochner }
1812 1.1 drochner
1813 1.1 drochner if ((error = bus_dmamap_load(sc->sc_dmat, sc->info_dmamap,
1814 1.1 drochner sc->ti_rdata, sizeof(struct ti_ring_data), NULL,
1815 1.1 drochner BUS_DMA_NOWAIT)) != 0) {
1816 1.1 drochner printf("%s: can't load ring buffer DMA map, error = %d\n",
1817 1.1 drochner sc->sc_dev.dv_xname, error);
1818 1.6 bouyer goto fail2;
1819 1.1 drochner }
1820 1.1 drochner
1821 1.1 drochner sc->info_dmaaddr = sc->info_dmamap->dm_segs[0].ds_addr;
1822 1.1 drochner
1823 1.39 thorpej memset(sc->ti_rdata, 0, sizeof(struct ti_ring_data));
1824 1.1 drochner
1825 1.1 drochner /* Try to allocate memory for jumbo buffers. */
1826 1.1 drochner if (ti_alloc_jumbo_mem(sc)) {
1827 1.1 drochner printf("%s: jumbo buffer allocation failed\n", self->dv_xname);
1828 1.6 bouyer goto fail2;
1829 1.1 drochner }
1830 1.1 drochner
1831 1.20 enami SIMPLEQ_INIT(&sc->ti_mc_listhead);
1832 1.20 enami
1833 1.15 bouyer /*
1834 1.36 bjh21 * We really need a better way to tell a 1000baseT card
1835 1.15 bouyer * from a 1000baseSX one, since in theory there could be
1836 1.36 bjh21 * OEMed 1000baseT cards from lame vendors who aren't
1837 1.15 bouyer * clever enough to change the PCI ID. For the moment
1838 1.15 bouyer * though, the AceNIC is the only copper card available.
1839 1.15 bouyer */
1840 1.15 bouyer if ((PCI_VENDOR(pa->pa_id) == PCI_VENDOR_ALTEON &&
1841 1.15 bouyer PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_ALTEON_ACENIC_COPPER) ||
1842 1.15 bouyer (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_NETGEAR &&
1843 1.15 bouyer PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_NETGEAR_GA620T))
1844 1.15 bouyer sc->ti_copper = 1;
1845 1.15 bouyer else
1846 1.15 bouyer sc->ti_copper = 0;
1847 1.15 bouyer
1848 1.1 drochner /* Set default tuneable values. */
1849 1.1 drochner sc->ti_stat_ticks = 2 * TI_TICKS_PER_SEC;
1850 1.1 drochner sc->ti_rx_coal_ticks = TI_TICKS_PER_SEC / 5000;
1851 1.1 drochner sc->ti_tx_coal_ticks = TI_TICKS_PER_SEC / 500;
1852 1.1 drochner sc->ti_rx_max_coal_bds = 64;
1853 1.1 drochner sc->ti_tx_max_coal_bds = 128;
1854 1.1 drochner sc->ti_tx_buf_ratio = 21;
1855 1.1 drochner
1856 1.1 drochner /* Set up ifnet structure */
1857 1.1 drochner ifp = &sc->ethercom.ec_if;
1858 1.1 drochner ifp->if_softc = sc;
1859 1.38 thorpej strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
1860 1.1 drochner ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1861 1.1 drochner ifp->if_ioctl = ti_ioctl;
1862 1.1 drochner ifp->if_start = ti_start;
1863 1.1 drochner ifp->if_watchdog = ti_watchdog;
1864 1.16 thorpej IFQ_SET_READY(&ifp->if_snd);
1865 1.16 thorpej
1866 1.16 thorpej #if 0
1867 1.16 thorpej /*
1868 1.16 thorpej * XXX This is not really correct -- we don't necessarily
1869 1.16 thorpej * XXX want to queue up as many as we can transmit at the
1870 1.16 thorpej * XXX upper layer like that. Someone with a board should
1871 1.16 thorpej * XXX check to see how this affects performance.
1872 1.16 thorpej */
1873 1.1 drochner ifp->if_snd.ifq_maxlen = TI_TX_RING_CNT - 1;
1874 1.16 thorpej #endif
1875 1.1 drochner
1876 1.12 bouyer /*
1877 1.12 bouyer * We can support 802.1Q VLAN-sized frames.
1878 1.12 bouyer */
1879 1.15 bouyer sc->ethercom.ec_capabilities |=
1880 1.15 bouyer ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
1881 1.12 bouyer
1882 1.21 thorpej /*
1883 1.21 thorpej * We can do IPv4, TCPv4, and UDPv4 checksums in hardware.
1884 1.21 thorpej */
1885 1.21 thorpej ifp->if_capabilities |= IFCAP_CSUM_IPv4 | IFCAP_CSUM_TCPv4 |
1886 1.21 thorpej IFCAP_CSUM_UDPv4;
1887 1.21 thorpej
1888 1.1 drochner /* Set up ifmedia support. */
1889 1.1 drochner ifmedia_init(&sc->ifmedia, IFM_IMASK, ti_ifmedia_upd, ti_ifmedia_sts);
1890 1.15 bouyer if (sc->ti_copper) {
1891 1.15 bouyer /*
1892 1.15 bouyer * Copper cards allow manual 10/100 mode selection,
1893 1.36 bjh21 * but not manual 1000baseT mode selection. Why?
1894 1.58 wiz * Because currently there's no way to specify the
1895 1.15 bouyer * master/slave setting through the firmware interface,
1896 1.15 bouyer * so Alteon decided to just bag it and handle it
1897 1.15 bouyer * via autonegotiation.
1898 1.15 bouyer */
1899 1.15 bouyer ifmedia_add(&sc->ifmedia, IFM_ETHER|IFM_10_T, 0, NULL);
1900 1.15 bouyer ifmedia_add(&sc->ifmedia,
1901 1.15 bouyer IFM_ETHER|IFM_10_T|IFM_FDX, 0, NULL);
1902 1.15 bouyer ifmedia_add(&sc->ifmedia, IFM_ETHER|IFM_100_TX, 0, NULL);
1903 1.15 bouyer ifmedia_add(&sc->ifmedia,
1904 1.15 bouyer IFM_ETHER|IFM_100_TX|IFM_FDX, 0, NULL);
1905 1.36 bjh21 ifmedia_add(&sc->ifmedia, IFM_ETHER|IFM_1000_T, 0, NULL);
1906 1.15 bouyer ifmedia_add(&sc->ifmedia,
1907 1.36 bjh21 IFM_ETHER|IFM_1000_T|IFM_FDX, 0, NULL);
1908 1.15 bouyer } else {
1909 1.15 bouyer /* Fiber cards don't support 10/100 modes. */
1910 1.15 bouyer ifmedia_add(&sc->ifmedia, IFM_ETHER|IFM_1000_SX, 0, NULL);
1911 1.15 bouyer ifmedia_add(&sc->ifmedia, IFM_ETHER|IFM_1000_SX|IFM_FDX, 0, NULL);
1912 1.15 bouyer }
1913 1.1 drochner ifmedia_add(&sc->ifmedia, IFM_ETHER|IFM_AUTO, 0, NULL);
1914 1.1 drochner ifmedia_set(&sc->ifmedia, IFM_ETHER|IFM_AUTO);
1915 1.1 drochner
1916 1.1 drochner /*
1917 1.1 drochner * Call MI attach routines.
1918 1.1 drochner */
1919 1.1 drochner if_attach(ifp);
1920 1.1 drochner ether_ifattach(ifp, eaddr);
1921 1.1 drochner
1922 1.6 bouyer return;
1923 1.6 bouyer fail2:
1924 1.6 bouyer pci_intr_disestablish(pc, sc->sc_ih);
1925 1.6 bouyer return;
1926 1.1 drochner }
1927 1.1 drochner
1928 1.1 drochner /*
1929 1.1 drochner * Frame reception handling. This is called if there's a frame
1930 1.1 drochner * on the receive return list.
1931 1.1 drochner *
1932 1.1 drochner * Note: we have to be able to handle three possibilities here:
1933 1.1 drochner * 1) the frame is from the mini receive ring (can only happen)
1934 1.1 drochner * on Tigon 2 boards)
1935 1.25 wiz * 2) the frame is from the jumbo receive ring
1936 1.1 drochner * 3) the frame is from the standard receive ring
1937 1.1 drochner */
1938 1.1 drochner
1939 1.1 drochner static void ti_rxeof(sc)
1940 1.1 drochner struct ti_softc *sc;
1941 1.1 drochner {
1942 1.1 drochner struct ifnet *ifp;
1943 1.1 drochner struct ti_cmd_desc cmd;
1944 1.1 drochner
1945 1.1 drochner ifp = &sc->ethercom.ec_if;
1946 1.1 drochner
1947 1.1 drochner while(sc->ti_rx_saved_considx != sc->ti_return_prodidx.ti_idx) {
1948 1.1 drochner struct ti_rx_desc *cur_rx;
1949 1.1 drochner u_int32_t rxidx;
1950 1.1 drochner struct mbuf *m = NULL;
1951 1.21 thorpej struct ether_header *eh;
1952 1.1 drochner bus_dmamap_t dmamap;
1953 1.1 drochner
1954 1.1 drochner cur_rx =
1955 1.1 drochner &sc->ti_rdata->ti_rx_return_ring[sc->ti_rx_saved_considx];
1956 1.1 drochner rxidx = cur_rx->ti_idx;
1957 1.1 drochner TI_INC(sc->ti_rx_saved_considx, TI_RETURN_RING_CNT);
1958 1.1 drochner
1959 1.1 drochner if (cur_rx->ti_flags & TI_BDFLAG_JUMBO_RING) {
1960 1.1 drochner TI_INC(sc->ti_jumbo, TI_JUMBO_RX_RING_CNT);
1961 1.1 drochner m = sc->ti_cdata.ti_rx_jumbo_chain[rxidx];
1962 1.1 drochner sc->ti_cdata.ti_rx_jumbo_chain[rxidx] = NULL;
1963 1.1 drochner if (cur_rx->ti_flags & TI_BDFLAG_ERROR) {
1964 1.1 drochner ifp->if_ierrors++;
1965 1.1 drochner ti_newbuf_jumbo(sc, sc->ti_jumbo, m);
1966 1.1 drochner continue;
1967 1.1 drochner }
1968 1.1 drochner if (ti_newbuf_jumbo(sc, sc->ti_jumbo, NULL)
1969 1.1 drochner == ENOBUFS) {
1970 1.1 drochner ifp->if_ierrors++;
1971 1.1 drochner ti_newbuf_jumbo(sc, sc->ti_jumbo, m);
1972 1.1 drochner continue;
1973 1.1 drochner }
1974 1.1 drochner } else if (cur_rx->ti_flags & TI_BDFLAG_MINI_RING) {
1975 1.1 drochner TI_INC(sc->ti_mini, TI_MINI_RX_RING_CNT);
1976 1.1 drochner m = sc->ti_cdata.ti_rx_mini_chain[rxidx];
1977 1.1 drochner sc->ti_cdata.ti_rx_mini_chain[rxidx] = NULL;
1978 1.1 drochner dmamap = sc->mini_dmamap[rxidx];
1979 1.1 drochner sc->mini_dmamap[rxidx] = 0;
1980 1.1 drochner if (cur_rx->ti_flags & TI_BDFLAG_ERROR) {
1981 1.1 drochner ifp->if_ierrors++;
1982 1.1 drochner ti_newbuf_mini(sc, sc->ti_mini, m, dmamap);
1983 1.1 drochner continue;
1984 1.1 drochner }
1985 1.1 drochner if (ti_newbuf_mini(sc, sc->ti_mini, NULL, dmamap)
1986 1.1 drochner == ENOBUFS) {
1987 1.1 drochner ifp->if_ierrors++;
1988 1.1 drochner ti_newbuf_mini(sc, sc->ti_mini, m, dmamap);
1989 1.1 drochner continue;
1990 1.1 drochner }
1991 1.1 drochner } else {
1992 1.1 drochner TI_INC(sc->ti_std, TI_STD_RX_RING_CNT);
1993 1.1 drochner m = sc->ti_cdata.ti_rx_std_chain[rxidx];
1994 1.1 drochner sc->ti_cdata.ti_rx_std_chain[rxidx] = NULL;
1995 1.1 drochner dmamap = sc->std_dmamap[rxidx];
1996 1.1 drochner sc->std_dmamap[rxidx] = 0;
1997 1.1 drochner if (cur_rx->ti_flags & TI_BDFLAG_ERROR) {
1998 1.1 drochner ifp->if_ierrors++;
1999 1.1 drochner ti_newbuf_std(sc, sc->ti_std, m, dmamap);
2000 1.1 drochner continue;
2001 1.1 drochner }
2002 1.1 drochner if (ti_newbuf_std(sc, sc->ti_std, NULL, dmamap)
2003 1.1 drochner == ENOBUFS) {
2004 1.1 drochner ifp->if_ierrors++;
2005 1.1 drochner ti_newbuf_std(sc, sc->ti_std, m, dmamap);
2006 1.1 drochner continue;
2007 1.1 drochner }
2008 1.1 drochner }
2009 1.1 drochner
2010 1.1 drochner m->m_pkthdr.len = m->m_len = cur_rx->ti_len;
2011 1.1 drochner ifp->if_ipackets++;
2012 1.1 drochner m->m_pkthdr.rcvif = ifp;
2013 1.1 drochner
2014 1.1 drochner #if NBPFILTER > 0
2015 1.1 drochner /*
2016 1.1 drochner * Handle BPF listeners. Let the BPF user see the packet, but
2017 1.1 drochner * don't pass it up to the ether_input() layer unless it's
2018 1.1 drochner * a broadcast packet, multicast packet, matches our ethernet
2019 1.1 drochner * address or the interface is in promiscuous mode.
2020 1.1 drochner */
2021 1.11 thorpej if (ifp->if_bpf)
2022 1.1 drochner bpf_mtap(ifp->if_bpf, m);
2023 1.1 drochner #endif
2024 1.1 drochner
2025 1.21 thorpej eh = mtod(m, struct ether_header *);
2026 1.21 thorpej switch (ntohs(eh->ether_type)) {
2027 1.44 itojun #ifdef INET
2028 1.21 thorpej case ETHERTYPE_IP:
2029 1.21 thorpej {
2030 1.21 thorpej struct ip *ip = (struct ip *) (eh + 1);
2031 1.21 thorpej
2032 1.21 thorpej /*
2033 1.21 thorpej * Note the Tigon firmware does not invert
2034 1.21 thorpej * the checksum for us, hence the XOR.
2035 1.21 thorpej */
2036 1.21 thorpej m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
2037 1.21 thorpej if ((cur_rx->ti_ip_cksum ^ 0xffff) != 0)
2038 1.21 thorpej m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
2039 1.21 thorpej /*
2040 1.21 thorpej * ntohs() the constant so the compiler can
2041 1.21 thorpej * optimize...
2042 1.21 thorpej *
2043 1.21 thorpej * XXX Figure out a sane way to deal with
2044 1.21 thorpej * fragmented packets.
2045 1.21 thorpej */
2046 1.21 thorpej if ((ip->ip_off & htons(IP_MF|IP_OFFMASK)) == 0) {
2047 1.21 thorpej switch (ip->ip_p) {
2048 1.21 thorpej case IPPROTO_TCP:
2049 1.21 thorpej m->m_pkthdr.csum_data =
2050 1.21 thorpej cur_rx->ti_tcp_udp_cksum;
2051 1.21 thorpej m->m_pkthdr.csum_flags |=
2052 1.21 thorpej M_CSUM_TCPv4|M_CSUM_DATA;
2053 1.21 thorpej break;
2054 1.21 thorpej case IPPROTO_UDP:
2055 1.21 thorpej m->m_pkthdr.csum_data =
2056 1.21 thorpej cur_rx->ti_tcp_udp_cksum;
2057 1.21 thorpej m->m_pkthdr.csum_flags |=
2058 1.21 thorpej M_CSUM_UDPv4|M_CSUM_DATA;
2059 1.21 thorpej break;
2060 1.21 thorpej default:
2061 1.21 thorpej /* Nothing */;
2062 1.21 thorpej }
2063 1.21 thorpej }
2064 1.21 thorpej break;
2065 1.21 thorpej }
2066 1.44 itojun #endif
2067 1.21 thorpej default:
2068 1.21 thorpej /* Nothing. */
2069 1.21 thorpej break;
2070 1.21 thorpej }
2071 1.1 drochner
2072 1.65 jdolecek if (cur_rx->ti_flags & TI_BDFLAG_VLAN_TAG) {
2073 1.65 jdolecek VLAN_INPUT_TAG(ifp, m,
2074 1.65 jdolecek /* ti_vlan_tag also has the priority, trim it */
2075 1.65 jdolecek cur_rx->ti_vlan_tag & 4095,
2076 1.65 jdolecek continue);
2077 1.65 jdolecek }
2078 1.53 itojun
2079 1.1 drochner (*ifp->if_input)(ifp, m);
2080 1.1 drochner }
2081 1.1 drochner
2082 1.1 drochner /* Only necessary on the Tigon 1. */
2083 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON)
2084 1.1 drochner CSR_WRITE_4(sc, TI_GCR_RXRETURNCONS_IDX,
2085 1.1 drochner sc->ti_rx_saved_considx);
2086 1.1 drochner
2087 1.1 drochner TI_UPDATE_STDPROD(sc, sc->ti_std);
2088 1.1 drochner TI_UPDATE_MINIPROD(sc, sc->ti_mini);
2089 1.1 drochner TI_UPDATE_JUMBOPROD(sc, sc->ti_jumbo);
2090 1.1 drochner
2091 1.1 drochner return;
2092 1.1 drochner }
2093 1.1 drochner
2094 1.32 thorpej static void ti_txeof_tigon1(sc)
2095 1.1 drochner struct ti_softc *sc;
2096 1.1 drochner {
2097 1.1 drochner struct ti_tx_desc *cur_tx = NULL;
2098 1.1 drochner struct ifnet *ifp;
2099 1.29 thorpej struct txdmamap_pool_entry *dma;
2100 1.1 drochner
2101 1.1 drochner ifp = &sc->ethercom.ec_if;
2102 1.1 drochner
2103 1.1 drochner /*
2104 1.1 drochner * Go through our tx ring and free mbufs for those
2105 1.1 drochner * frames that have been sent.
2106 1.1 drochner */
2107 1.1 drochner while (sc->ti_tx_saved_considx != sc->ti_tx_considx.ti_idx) {
2108 1.1 drochner u_int32_t idx = 0;
2109 1.1 drochner
2110 1.1 drochner idx = sc->ti_tx_saved_considx;
2111 1.32 thorpej if (idx > 383)
2112 1.32 thorpej CSR_WRITE_4(sc, TI_WINBASE,
2113 1.32 thorpej TI_TX_RING_BASE + 6144);
2114 1.32 thorpej else if (idx > 255)
2115 1.32 thorpej CSR_WRITE_4(sc, TI_WINBASE,
2116 1.32 thorpej TI_TX_RING_BASE + 4096);
2117 1.32 thorpej else if (idx > 127)
2118 1.32 thorpej CSR_WRITE_4(sc, TI_WINBASE,
2119 1.32 thorpej TI_TX_RING_BASE + 2048);
2120 1.32 thorpej else
2121 1.32 thorpej CSR_WRITE_4(sc, TI_WINBASE,
2122 1.32 thorpej TI_TX_RING_BASE);
2123 1.32 thorpej cur_tx = &sc->ti_tx_ring_nic[idx % 128];
2124 1.32 thorpej if (cur_tx->ti_flags & TI_BDFLAG_END)
2125 1.32 thorpej ifp->if_opackets++;
2126 1.32 thorpej if (sc->ti_cdata.ti_tx_chain[idx] != NULL) {
2127 1.32 thorpej m_freem(sc->ti_cdata.ti_tx_chain[idx]);
2128 1.32 thorpej sc->ti_cdata.ti_tx_chain[idx] = NULL;
2129 1.32 thorpej
2130 1.32 thorpej dma = sc->txdma[idx];
2131 1.32 thorpej KDASSERT(dma != NULL);
2132 1.32 thorpej bus_dmamap_sync(sc->sc_dmat, dma->dmamap, 0,
2133 1.32 thorpej dma->dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
2134 1.32 thorpej bus_dmamap_unload(sc->sc_dmat, dma->dmamap);
2135 1.32 thorpej
2136 1.32 thorpej SIMPLEQ_INSERT_HEAD(&sc->txdma_list, dma, link);
2137 1.32 thorpej sc->txdma[idx] = NULL;
2138 1.32 thorpej }
2139 1.32 thorpej sc->ti_txcnt--;
2140 1.32 thorpej TI_INC(sc->ti_tx_saved_considx, TI_TX_RING_CNT);
2141 1.32 thorpej ifp->if_timer = 0;
2142 1.32 thorpej }
2143 1.32 thorpej
2144 1.32 thorpej if (cur_tx != NULL)
2145 1.32 thorpej ifp->if_flags &= ~IFF_OACTIVE;
2146 1.32 thorpej
2147 1.32 thorpej return;
2148 1.32 thorpej }
2149 1.32 thorpej
2150 1.32 thorpej static void ti_txeof_tigon2(sc)
2151 1.32 thorpej struct ti_softc *sc;
2152 1.32 thorpej {
2153 1.32 thorpej struct ti_tx_desc *cur_tx = NULL;
2154 1.32 thorpej struct ifnet *ifp;
2155 1.32 thorpej struct txdmamap_pool_entry *dma;
2156 1.35 thorpej int firstidx, cnt;
2157 1.32 thorpej
2158 1.32 thorpej ifp = &sc->ethercom.ec_if;
2159 1.32 thorpej
2160 1.32 thorpej /*
2161 1.32 thorpej * Go through our tx ring and free mbufs for those
2162 1.32 thorpej * frames that have been sent.
2163 1.32 thorpej */
2164 1.35 thorpej firstidx = sc->ti_tx_saved_considx;
2165 1.35 thorpej cnt = 0;
2166 1.32 thorpej while (sc->ti_tx_saved_considx != sc->ti_tx_considx.ti_idx) {
2167 1.32 thorpej u_int32_t idx = 0;
2168 1.32 thorpej
2169 1.32 thorpej idx = sc->ti_tx_saved_considx;
2170 1.32 thorpej cur_tx = &sc->ti_rdata->ti_tx_ring[idx];
2171 1.1 drochner if (cur_tx->ti_flags & TI_BDFLAG_END)
2172 1.1 drochner ifp->if_opackets++;
2173 1.1 drochner if (sc->ti_cdata.ti_tx_chain[idx] != NULL) {
2174 1.1 drochner m_freem(sc->ti_cdata.ti_tx_chain[idx]);
2175 1.1 drochner sc->ti_cdata.ti_tx_chain[idx] = NULL;
2176 1.1 drochner
2177 1.29 thorpej dma = sc->txdma[idx];
2178 1.29 thorpej KDASSERT(dma != NULL);
2179 1.29 thorpej bus_dmamap_sync(sc->sc_dmat, dma->dmamap, 0,
2180 1.29 thorpej dma->dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
2181 1.29 thorpej bus_dmamap_unload(sc->sc_dmat, dma->dmamap);
2182 1.29 thorpej
2183 1.29 thorpej SIMPLEQ_INSERT_HEAD(&sc->txdma_list, dma, link);
2184 1.29 thorpej sc->txdma[idx] = NULL;
2185 1.1 drochner }
2186 1.35 thorpej cnt++;
2187 1.1 drochner sc->ti_txcnt--;
2188 1.1 drochner TI_INC(sc->ti_tx_saved_considx, TI_TX_RING_CNT);
2189 1.1 drochner ifp->if_timer = 0;
2190 1.1 drochner }
2191 1.1 drochner
2192 1.35 thorpej if (cnt != 0)
2193 1.35 thorpej TI_CDTXSYNC(sc, firstidx, cnt, BUS_DMASYNC_POSTWRITE);
2194 1.35 thorpej
2195 1.1 drochner if (cur_tx != NULL)
2196 1.1 drochner ifp->if_flags &= ~IFF_OACTIVE;
2197 1.1 drochner
2198 1.1 drochner return;
2199 1.1 drochner }
2200 1.1 drochner
2201 1.1 drochner static int ti_intr(xsc)
2202 1.1 drochner void *xsc;
2203 1.1 drochner {
2204 1.1 drochner struct ti_softc *sc;
2205 1.1 drochner struct ifnet *ifp;
2206 1.1 drochner
2207 1.1 drochner sc = xsc;
2208 1.1 drochner ifp = &sc->ethercom.ec_if;
2209 1.1 drochner
2210 1.1 drochner #ifdef notdef
2211 1.1 drochner /* Avoid this for now -- checking this register is expensive. */
2212 1.1 drochner /* Make sure this is really our interrupt. */
2213 1.1 drochner if (!(CSR_READ_4(sc, TI_MISC_HOST_CTL) & TI_MHC_INTSTATE))
2214 1.1 drochner return (0);
2215 1.1 drochner #endif
2216 1.1 drochner
2217 1.1 drochner /* Ack interrupt and stop others from occuring. */
2218 1.1 drochner CSR_WRITE_4(sc, TI_MB_HOSTINTR, 1);
2219 1.1 drochner
2220 1.1 drochner if (ifp->if_flags & IFF_RUNNING) {
2221 1.1 drochner /* Check RX return ring producer/consumer */
2222 1.1 drochner ti_rxeof(sc);
2223 1.1 drochner
2224 1.1 drochner /* Check TX ring producer/consumer */
2225 1.32 thorpej (*sc->sc_tx_eof)(sc);
2226 1.1 drochner }
2227 1.1 drochner
2228 1.1 drochner ti_handle_events(sc);
2229 1.1 drochner
2230 1.1 drochner /* Re-enable interrupts. */
2231 1.1 drochner CSR_WRITE_4(sc, TI_MB_HOSTINTR, 0);
2232 1.1 drochner
2233 1.16 thorpej if ((ifp->if_flags & IFF_RUNNING) != 0 &&
2234 1.16 thorpej IFQ_IS_EMPTY(&ifp->if_snd) == 0)
2235 1.1 drochner ti_start(ifp);
2236 1.1 drochner
2237 1.1 drochner return (1);
2238 1.1 drochner }
2239 1.1 drochner
2240 1.1 drochner static void ti_stats_update(sc)
2241 1.1 drochner struct ti_softc *sc;
2242 1.1 drochner {
2243 1.1 drochner struct ifnet *ifp;
2244 1.1 drochner
2245 1.1 drochner ifp = &sc->ethercom.ec_if;
2246 1.1 drochner
2247 1.34 thorpej TI_CDSTATSSYNC(sc, BUS_DMASYNC_POSTREAD);
2248 1.34 thorpej
2249 1.1 drochner ifp->if_collisions +=
2250 1.1 drochner (sc->ti_rdata->ti_info.ti_stats.dot3StatsSingleCollisionFrames +
2251 1.1 drochner sc->ti_rdata->ti_info.ti_stats.dot3StatsMultipleCollisionFrames +
2252 1.1 drochner sc->ti_rdata->ti_info.ti_stats.dot3StatsExcessiveCollisions +
2253 1.1 drochner sc->ti_rdata->ti_info.ti_stats.dot3StatsLateCollisions) -
2254 1.1 drochner ifp->if_collisions;
2255 1.1 drochner
2256 1.34 thorpej TI_CDSTATSSYNC(sc, BUS_DMASYNC_PREREAD);
2257 1.1 drochner }
2258 1.1 drochner
2259 1.1 drochner /*
2260 1.1 drochner * Encapsulate an mbuf chain in the tx ring by coupling the mbuf data
2261 1.1 drochner * pointers to descriptors.
2262 1.1 drochner */
2263 1.31 thorpej static int ti_encap_tigon1(sc, m_head, txidx)
2264 1.1 drochner struct ti_softc *sc;
2265 1.1 drochner struct mbuf *m_head;
2266 1.1 drochner u_int32_t *txidx;
2267 1.1 drochner {
2268 1.1 drochner struct ti_tx_desc *f = NULL;
2269 1.1 drochner u_int32_t frag, cur, cnt = 0;
2270 1.1 drochner struct txdmamap_pool_entry *dma;
2271 1.1 drochner bus_dmamap_t dmamap;
2272 1.1 drochner int error, i;
2273 1.53 itojun struct m_tag *mtag;
2274 1.21 thorpej u_int16_t csum_flags = 0;
2275 1.1 drochner
2276 1.1 drochner dma = SIMPLEQ_FIRST(&sc->txdma_list);
2277 1.6 bouyer if (dma == NULL) {
2278 1.6 bouyer return ENOMEM;
2279 1.6 bouyer }
2280 1.1 drochner dmamap = dma->dmamap;
2281 1.1 drochner
2282 1.40 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m_head,
2283 1.49 bouyer BUS_DMA_WRITE | BUS_DMA_NOWAIT);
2284 1.1 drochner if (error) {
2285 1.1 drochner struct mbuf *m;
2286 1.1 drochner int i = 0;
2287 1.1 drochner for (m = m_head; m; m = m->m_next)
2288 1.1 drochner i++;
2289 1.1 drochner printf("ti_encap: bus_dmamap_load_mbuf (len %d, %d frags) "
2290 1.1 drochner "error %d\n", m_head->m_pkthdr.len, i, error);
2291 1.1 drochner return (ENOMEM);
2292 1.1 drochner }
2293 1.1 drochner
2294 1.1 drochner cur = frag = *txidx;
2295 1.1 drochner
2296 1.21 thorpej if (m_head->m_pkthdr.csum_flags & M_CSUM_IPv4) {
2297 1.21 thorpej /* IP header checksum field must be 0! */
2298 1.21 thorpej csum_flags |= TI_BDFLAG_IP_CKSUM;
2299 1.21 thorpej }
2300 1.21 thorpej if (m_head->m_pkthdr.csum_flags & (M_CSUM_TCPv4|M_CSUM_UDPv4))
2301 1.21 thorpej csum_flags |= TI_BDFLAG_TCP_UDP_CKSUM;
2302 1.21 thorpej
2303 1.21 thorpej /* XXX fragmented packet checksum capability? */
2304 1.21 thorpej
2305 1.1 drochner /*
2306 1.1 drochner * Start packing the mbufs in this chain into
2307 1.1 drochner * the fragment pointers. Stop when we run out
2308 1.1 drochner * of fragments or hit the end of the mbuf chain.
2309 1.1 drochner */
2310 1.1 drochner for (i = 0; i < dmamap->dm_nsegs; i++) {
2311 1.31 thorpej if (frag > 383)
2312 1.31 thorpej CSR_WRITE_4(sc, TI_WINBASE,
2313 1.31 thorpej TI_TX_RING_BASE + 6144);
2314 1.31 thorpej else if (frag > 255)
2315 1.31 thorpej CSR_WRITE_4(sc, TI_WINBASE,
2316 1.31 thorpej TI_TX_RING_BASE + 4096);
2317 1.31 thorpej else if (frag > 127)
2318 1.31 thorpej CSR_WRITE_4(sc, TI_WINBASE,
2319 1.31 thorpej TI_TX_RING_BASE + 2048);
2320 1.31 thorpej else
2321 1.31 thorpej CSR_WRITE_4(sc, TI_WINBASE,
2322 1.31 thorpej TI_TX_RING_BASE);
2323 1.31 thorpej f = &sc->ti_tx_ring_nic[frag % 128];
2324 1.31 thorpej if (sc->ti_cdata.ti_tx_chain[frag] != NULL)
2325 1.31 thorpej break;
2326 1.31 thorpej TI_HOSTADDR(f->ti_addr) = dmamap->dm_segs[i].ds_addr;
2327 1.31 thorpej f->ti_len = dmamap->dm_segs[i].ds_len;
2328 1.31 thorpej f->ti_flags = csum_flags;
2329 1.65 jdolecek if ((mtag = VLAN_OUTPUT_TAG(&sc->ethercom, m_head))) {
2330 1.31 thorpej f->ti_flags |= TI_BDFLAG_VLAN_TAG;
2331 1.65 jdolecek f->ti_vlan_tag = VLAN_TAG_VALUE(mtag);
2332 1.31 thorpej } else {
2333 1.31 thorpej f->ti_vlan_tag = 0;
2334 1.31 thorpej }
2335 1.31 thorpej /*
2336 1.31 thorpej * Sanity check: avoid coming within 16 descriptors
2337 1.31 thorpej * of the end of the ring.
2338 1.31 thorpej */
2339 1.31 thorpej if ((TI_TX_RING_CNT - (sc->ti_txcnt + cnt)) < 16)
2340 1.31 thorpej return(ENOBUFS);
2341 1.31 thorpej cur = frag;
2342 1.31 thorpej TI_INC(frag, TI_TX_RING_CNT);
2343 1.31 thorpej cnt++;
2344 1.31 thorpej }
2345 1.31 thorpej
2346 1.31 thorpej if (i < dmamap->dm_nsegs)
2347 1.31 thorpej return(ENOBUFS);
2348 1.31 thorpej
2349 1.31 thorpej if (frag == sc->ti_tx_saved_considx)
2350 1.31 thorpej return(ENOBUFS);
2351 1.31 thorpej
2352 1.31 thorpej sc->ti_tx_ring_nic[cur % 128].ti_flags |=
2353 1.31 thorpej TI_BDFLAG_END;
2354 1.31 thorpej
2355 1.31 thorpej /* Sync the packet's DMA map. */
2356 1.31 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
2357 1.31 thorpej BUS_DMASYNC_PREWRITE);
2358 1.31 thorpej
2359 1.31 thorpej sc->ti_cdata.ti_tx_chain[cur] = m_head;
2360 1.48 lukem SIMPLEQ_REMOVE_HEAD(&sc->txdma_list, link);
2361 1.31 thorpej sc->txdma[cur] = dma;
2362 1.31 thorpej sc->ti_txcnt += cnt;
2363 1.31 thorpej
2364 1.31 thorpej *txidx = frag;
2365 1.31 thorpej
2366 1.31 thorpej return(0);
2367 1.31 thorpej }
2368 1.31 thorpej
2369 1.31 thorpej static int ti_encap_tigon2(sc, m_head, txidx)
2370 1.31 thorpej struct ti_softc *sc;
2371 1.31 thorpej struct mbuf *m_head;
2372 1.31 thorpej u_int32_t *txidx;
2373 1.31 thorpej {
2374 1.31 thorpej struct ti_tx_desc *f = NULL;
2375 1.35 thorpej u_int32_t frag, firstfrag, cur, cnt = 0;
2376 1.31 thorpej struct txdmamap_pool_entry *dma;
2377 1.31 thorpej bus_dmamap_t dmamap;
2378 1.31 thorpej int error, i;
2379 1.53 itojun struct m_tag *mtag;
2380 1.31 thorpej u_int16_t csum_flags = 0;
2381 1.31 thorpej
2382 1.31 thorpej dma = SIMPLEQ_FIRST(&sc->txdma_list);
2383 1.31 thorpej if (dma == NULL) {
2384 1.31 thorpej return ENOMEM;
2385 1.31 thorpej }
2386 1.31 thorpej dmamap = dma->dmamap;
2387 1.31 thorpej
2388 1.40 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m_head,
2389 1.49 bouyer BUS_DMA_WRITE | BUS_DMA_NOWAIT);
2390 1.31 thorpej if (error) {
2391 1.31 thorpej struct mbuf *m;
2392 1.31 thorpej int i = 0;
2393 1.31 thorpej for (m = m_head; m; m = m->m_next)
2394 1.31 thorpej i++;
2395 1.31 thorpej printf("ti_encap: bus_dmamap_load_mbuf (len %d, %d frags) "
2396 1.31 thorpej "error %d\n", m_head->m_pkthdr.len, i, error);
2397 1.31 thorpej return (ENOMEM);
2398 1.31 thorpej }
2399 1.31 thorpej
2400 1.35 thorpej cur = firstfrag = frag = *txidx;
2401 1.31 thorpej
2402 1.31 thorpej if (m_head->m_pkthdr.csum_flags & M_CSUM_IPv4) {
2403 1.31 thorpej /* IP header checksum field must be 0! */
2404 1.31 thorpej csum_flags |= TI_BDFLAG_IP_CKSUM;
2405 1.31 thorpej }
2406 1.31 thorpej if (m_head->m_pkthdr.csum_flags & (M_CSUM_TCPv4|M_CSUM_UDPv4))
2407 1.31 thorpej csum_flags |= TI_BDFLAG_TCP_UDP_CKSUM;
2408 1.31 thorpej
2409 1.31 thorpej /* XXX fragmented packet checksum capability? */
2410 1.31 thorpej
2411 1.31 thorpej /*
2412 1.31 thorpej * Start packing the mbufs in this chain into
2413 1.31 thorpej * the fragment pointers. Stop when we run out
2414 1.31 thorpej * of fragments or hit the end of the mbuf chain.
2415 1.31 thorpej */
2416 1.31 thorpej for (i = 0; i < dmamap->dm_nsegs; i++) {
2417 1.31 thorpej f = &sc->ti_rdata->ti_tx_ring[frag];
2418 1.31 thorpej if (sc->ti_cdata.ti_tx_chain[frag] != NULL)
2419 1.31 thorpej break;
2420 1.31 thorpej TI_HOSTADDR(f->ti_addr) = dmamap->dm_segs[i].ds_addr;
2421 1.31 thorpej f->ti_len = dmamap->dm_segs[i].ds_len;
2422 1.31 thorpej f->ti_flags = csum_flags;
2423 1.65 jdolecek if ((mtag = VLAN_OUTPUT_TAG(&sc->ethercom, m_head))) {
2424 1.31 thorpej f->ti_flags |= TI_BDFLAG_VLAN_TAG;
2425 1.65 jdolecek f->ti_vlan_tag = VLAN_TAG_VALUE(mtag);
2426 1.31 thorpej } else {
2427 1.31 thorpej f->ti_vlan_tag = 0;
2428 1.31 thorpej }
2429 1.31 thorpej /*
2430 1.31 thorpej * Sanity check: avoid coming within 16 descriptors
2431 1.31 thorpej * of the end of the ring.
2432 1.31 thorpej */
2433 1.31 thorpej if ((TI_TX_RING_CNT - (sc->ti_txcnt + cnt)) < 16)
2434 1.31 thorpej return(ENOBUFS);
2435 1.31 thorpej cur = frag;
2436 1.31 thorpej TI_INC(frag, TI_TX_RING_CNT);
2437 1.31 thorpej cnt++;
2438 1.1 drochner }
2439 1.1 drochner
2440 1.1 drochner if (i < dmamap->dm_nsegs)
2441 1.1 drochner return(ENOBUFS);
2442 1.1 drochner
2443 1.1 drochner if (frag == sc->ti_tx_saved_considx)
2444 1.1 drochner return(ENOBUFS);
2445 1.1 drochner
2446 1.31 thorpej sc->ti_rdata->ti_tx_ring[cur].ti_flags |= TI_BDFLAG_END;
2447 1.29 thorpej
2448 1.29 thorpej /* Sync the packet's DMA map. */
2449 1.29 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
2450 1.29 thorpej BUS_DMASYNC_PREWRITE);
2451 1.35 thorpej
2452 1.35 thorpej /* Sync the descriptors we are using. */
2453 1.35 thorpej TI_CDTXSYNC(sc, firstfrag, cnt, BUS_DMASYNC_PREWRITE);
2454 1.29 thorpej
2455 1.1 drochner sc->ti_cdata.ti_tx_chain[cur] = m_head;
2456 1.48 lukem SIMPLEQ_REMOVE_HEAD(&sc->txdma_list, link);
2457 1.1 drochner sc->txdma[cur] = dma;
2458 1.1 drochner sc->ti_txcnt += cnt;
2459 1.1 drochner
2460 1.1 drochner *txidx = frag;
2461 1.1 drochner
2462 1.1 drochner return(0);
2463 1.1 drochner }
2464 1.1 drochner
2465 1.1 drochner /*
2466 1.1 drochner * Main transmit routine. To avoid having to do mbuf copies, we put pointers
2467 1.1 drochner * to the mbuf data regions directly in the transmit descriptors.
2468 1.1 drochner */
2469 1.1 drochner static void ti_start(ifp)
2470 1.1 drochner struct ifnet *ifp;
2471 1.1 drochner {
2472 1.1 drochner struct ti_softc *sc;
2473 1.1 drochner struct mbuf *m_head = NULL;
2474 1.1 drochner u_int32_t prodidx = 0;
2475 1.1 drochner
2476 1.1 drochner sc = ifp->if_softc;
2477 1.1 drochner
2478 1.1 drochner prodidx = CSR_READ_4(sc, TI_MB_SENDPROD_IDX);
2479 1.1 drochner
2480 1.16 thorpej while (sc->ti_cdata.ti_tx_chain[prodidx] == NULL) {
2481 1.16 thorpej IFQ_POLL(&ifp->if_snd, m_head);
2482 1.1 drochner if (m_head == NULL)
2483 1.1 drochner break;
2484 1.1 drochner
2485 1.1 drochner /*
2486 1.1 drochner * Pack the data into the transmit ring. If we
2487 1.1 drochner * don't have room, set the OACTIVE flag and wait
2488 1.1 drochner * for the NIC to drain the ring.
2489 1.1 drochner */
2490 1.31 thorpej if ((*sc->sc_tx_encap)(sc, m_head, &prodidx)) {
2491 1.1 drochner ifp->if_flags |= IFF_OACTIVE;
2492 1.1 drochner break;
2493 1.1 drochner }
2494 1.16 thorpej
2495 1.16 thorpej IFQ_DEQUEUE(&ifp->if_snd, m_head);
2496 1.1 drochner
2497 1.1 drochner /*
2498 1.1 drochner * If there's a BPF listener, bounce a copy of this frame
2499 1.1 drochner * to him.
2500 1.1 drochner */
2501 1.1 drochner #if NBPFILTER > 0
2502 1.1 drochner if (ifp->if_bpf)
2503 1.1 drochner bpf_mtap(ifp->if_bpf, m_head);
2504 1.1 drochner #endif
2505 1.1 drochner }
2506 1.1 drochner
2507 1.1 drochner /* Transmit */
2508 1.1 drochner CSR_WRITE_4(sc, TI_MB_SENDPROD_IDX, prodidx);
2509 1.1 drochner
2510 1.1 drochner /*
2511 1.1 drochner * Set a timeout in case the chip goes out to lunch.
2512 1.1 drochner */
2513 1.1 drochner ifp->if_timer = 5;
2514 1.1 drochner
2515 1.1 drochner return;
2516 1.1 drochner }
2517 1.1 drochner
2518 1.1 drochner static void ti_init(xsc)
2519 1.1 drochner void *xsc;
2520 1.1 drochner {
2521 1.1 drochner struct ti_softc *sc = xsc;
2522 1.1 drochner int s;
2523 1.1 drochner
2524 1.18 thorpej s = splnet();
2525 1.1 drochner
2526 1.1 drochner /* Cancel pending I/O and flush buffers. */
2527 1.1 drochner ti_stop(sc);
2528 1.1 drochner
2529 1.1 drochner /* Init the gen info block, ring control blocks and firmware. */
2530 1.1 drochner if (ti_gibinit(sc)) {
2531 1.1 drochner printf("%s: initialization failure\n", sc->sc_dev.dv_xname);
2532 1.1 drochner splx(s);
2533 1.1 drochner return;
2534 1.1 drochner }
2535 1.1 drochner
2536 1.1 drochner splx(s);
2537 1.1 drochner
2538 1.1 drochner return;
2539 1.1 drochner }
2540 1.1 drochner
2541 1.1 drochner static void ti_init2(sc)
2542 1.1 drochner struct ti_softc *sc;
2543 1.1 drochner {
2544 1.1 drochner struct ti_cmd_desc cmd;
2545 1.1 drochner struct ifnet *ifp;
2546 1.1 drochner u_int8_t *m;
2547 1.1 drochner struct ifmedia *ifm;
2548 1.1 drochner int tmp;
2549 1.1 drochner
2550 1.1 drochner ifp = &sc->ethercom.ec_if;
2551 1.1 drochner
2552 1.1 drochner /* Specify MTU and interface index. */
2553 1.1 drochner CSR_WRITE_4(sc, TI_GCR_IFINDEX, sc->sc_dev.dv_unit); /* ??? */
2554 1.23 thorpej
2555 1.23 thorpej tmp = ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN;
2556 1.23 thorpej if (sc->ethercom.ec_capenable & ETHERCAP_VLAN_MTU)
2557 1.23 thorpej tmp += ETHER_VLAN_ENCAP_LEN;
2558 1.23 thorpej CSR_WRITE_4(sc, TI_GCR_IFMTU, tmp);
2559 1.23 thorpej
2560 1.1 drochner TI_DO_CMD(TI_CMD_UPDATE_GENCOM, 0, 0);
2561 1.1 drochner
2562 1.1 drochner /* Load our MAC address. */
2563 1.1 drochner m = (u_int8_t *)LLADDR(ifp->if_sadl);
2564 1.1 drochner CSR_WRITE_4(sc, TI_GCR_PAR0, (m[0] << 8) | m[1]);
2565 1.1 drochner CSR_WRITE_4(sc, TI_GCR_PAR1, (m[2] << 24) | (m[3] << 16)
2566 1.1 drochner | (m[4] << 8) | m[5]);
2567 1.1 drochner TI_DO_CMD(TI_CMD_SET_MAC_ADDR, 0, 0);
2568 1.1 drochner
2569 1.1 drochner /* Enable or disable promiscuous mode as needed. */
2570 1.1 drochner if (ifp->if_flags & IFF_PROMISC) {
2571 1.1 drochner TI_DO_CMD(TI_CMD_SET_PROMISC_MODE, TI_CMD_CODE_PROMISC_ENB, 0);
2572 1.1 drochner } else {
2573 1.1 drochner TI_DO_CMD(TI_CMD_SET_PROMISC_MODE, TI_CMD_CODE_PROMISC_DIS, 0);
2574 1.1 drochner }
2575 1.1 drochner
2576 1.1 drochner /* Program multicast filter. */
2577 1.1 drochner ti_setmulti(sc);
2578 1.1 drochner
2579 1.1 drochner /*
2580 1.1 drochner * If this is a Tigon 1, we should tell the
2581 1.1 drochner * firmware to use software packet filtering.
2582 1.1 drochner */
2583 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON) {
2584 1.1 drochner TI_DO_CMD(TI_CMD_FDR_FILTERING, TI_CMD_CODE_FILT_ENB, 0);
2585 1.1 drochner }
2586 1.1 drochner
2587 1.1 drochner /* Init RX ring. */
2588 1.1 drochner ti_init_rx_ring_std(sc);
2589 1.1 drochner
2590 1.1 drochner /* Init jumbo RX ring. */
2591 1.12 bouyer if (ifp->if_mtu > (MCLBYTES - ETHER_HDR_LEN - ETHER_CRC_LEN))
2592 1.1 drochner ti_init_rx_ring_jumbo(sc);
2593 1.1 drochner
2594 1.1 drochner /*
2595 1.1 drochner * If this is a Tigon 2, we can also configure the
2596 1.1 drochner * mini ring.
2597 1.1 drochner */
2598 1.1 drochner if (sc->ti_hwrev == TI_HWREV_TIGON_II)
2599 1.1 drochner ti_init_rx_ring_mini(sc);
2600 1.1 drochner
2601 1.1 drochner CSR_WRITE_4(sc, TI_GCR_RXRETURNCONS_IDX, 0);
2602 1.1 drochner sc->ti_rx_saved_considx = 0;
2603 1.1 drochner
2604 1.1 drochner /* Init TX ring. */
2605 1.1 drochner ti_init_tx_ring(sc);
2606 1.1 drochner
2607 1.1 drochner /* Tell firmware we're alive. */
2608 1.1 drochner TI_DO_CMD(TI_CMD_HOST_STATE, TI_CMD_CODE_STACK_UP, 0);
2609 1.1 drochner
2610 1.1 drochner /* Enable host interrupts. */
2611 1.1 drochner CSR_WRITE_4(sc, TI_MB_HOSTINTR, 0);
2612 1.1 drochner
2613 1.1 drochner ifp->if_flags |= IFF_RUNNING;
2614 1.1 drochner ifp->if_flags &= ~IFF_OACTIVE;
2615 1.1 drochner
2616 1.1 drochner /*
2617 1.1 drochner * Make sure to set media properly. We have to do this
2618 1.1 drochner * here since we have to issue commands in order to set
2619 1.1 drochner * the link negotiation and we can't issue commands until
2620 1.1 drochner * the firmware is running.
2621 1.1 drochner */
2622 1.1 drochner ifm = &sc->ifmedia;
2623 1.1 drochner tmp = ifm->ifm_media;
2624 1.1 drochner ifm->ifm_media = ifm->ifm_cur->ifm_media;
2625 1.1 drochner ti_ifmedia_upd(ifp);
2626 1.1 drochner ifm->ifm_media = tmp;
2627 1.1 drochner
2628 1.1 drochner return;
2629 1.1 drochner }
2630 1.1 drochner
2631 1.1 drochner /*
2632 1.1 drochner * Set media options.
2633 1.1 drochner */
2634 1.1 drochner static int ti_ifmedia_upd(ifp)
2635 1.1 drochner struct ifnet *ifp;
2636 1.1 drochner {
2637 1.1 drochner struct ti_softc *sc;
2638 1.1 drochner struct ifmedia *ifm;
2639 1.1 drochner struct ti_cmd_desc cmd;
2640 1.1 drochner
2641 1.1 drochner sc = ifp->if_softc;
2642 1.1 drochner ifm = &sc->ifmedia;
2643 1.1 drochner
2644 1.1 drochner if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
2645 1.1 drochner return(EINVAL);
2646 1.1 drochner
2647 1.1 drochner switch(IFM_SUBTYPE(ifm->ifm_media)) {
2648 1.1 drochner case IFM_AUTO:
2649 1.1 drochner CSR_WRITE_4(sc, TI_GCR_GLINK, TI_GLNK_PREF|TI_GLNK_1000MB|
2650 1.1 drochner TI_GLNK_FULL_DUPLEX|TI_GLNK_RX_FLOWCTL_Y|
2651 1.1 drochner TI_GLNK_AUTONEGENB|TI_GLNK_ENB);
2652 1.1 drochner CSR_WRITE_4(sc, TI_GCR_LINK, TI_LNK_100MB|TI_LNK_10MB|
2653 1.1 drochner TI_LNK_FULL_DUPLEX|TI_LNK_HALF_DUPLEX|
2654 1.1 drochner TI_LNK_AUTONEGENB|TI_LNK_ENB);
2655 1.1 drochner TI_DO_CMD(TI_CMD_LINK_NEGOTIATION,
2656 1.1 drochner TI_CMD_CODE_NEGOTIATE_BOTH, 0);
2657 1.1 drochner break;
2658 1.3 thorpej case IFM_1000_SX:
2659 1.36 bjh21 case IFM_1000_T:
2660 1.15 bouyer if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) {
2661 1.15 bouyer CSR_WRITE_4(sc, TI_GCR_GLINK,
2662 1.15 bouyer TI_GLNK_PREF|TI_GLNK_1000MB|TI_GLNK_FULL_DUPLEX|
2663 1.15 bouyer TI_GLNK_RX_FLOWCTL_Y|TI_GLNK_ENB);
2664 1.15 bouyer } else {
2665 1.15 bouyer CSR_WRITE_4(sc, TI_GCR_GLINK,
2666 1.15 bouyer TI_GLNK_PREF|TI_GLNK_1000MB|
2667 1.15 bouyer TI_GLNK_RX_FLOWCTL_Y|TI_GLNK_ENB);
2668 1.15 bouyer }
2669 1.1 drochner CSR_WRITE_4(sc, TI_GCR_LINK, 0);
2670 1.1 drochner TI_DO_CMD(TI_CMD_LINK_NEGOTIATION,
2671 1.1 drochner TI_CMD_CODE_NEGOTIATE_GIGABIT, 0);
2672 1.1 drochner break;
2673 1.1 drochner case IFM_100_FX:
2674 1.1 drochner case IFM_10_FL:
2675 1.15 bouyer case IFM_100_TX:
2676 1.15 bouyer case IFM_10_T:
2677 1.1 drochner CSR_WRITE_4(sc, TI_GCR_GLINK, 0);
2678 1.1 drochner CSR_WRITE_4(sc, TI_GCR_LINK, TI_LNK_ENB|TI_LNK_PREF);
2679 1.15 bouyer if (IFM_SUBTYPE(ifm->ifm_media) == IFM_100_FX ||
2680 1.15 bouyer IFM_SUBTYPE(ifm->ifm_media) == IFM_100_TX) {
2681 1.1 drochner TI_SETBIT(sc, TI_GCR_LINK, TI_LNK_100MB);
2682 1.1 drochner } else {
2683 1.1 drochner TI_SETBIT(sc, TI_GCR_LINK, TI_LNK_10MB);
2684 1.1 drochner }
2685 1.1 drochner if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX) {
2686 1.1 drochner TI_SETBIT(sc, TI_GCR_LINK, TI_LNK_FULL_DUPLEX);
2687 1.1 drochner } else {
2688 1.1 drochner TI_SETBIT(sc, TI_GCR_LINK, TI_LNK_HALF_DUPLEX);
2689 1.1 drochner }
2690 1.1 drochner TI_DO_CMD(TI_CMD_LINK_NEGOTIATION,
2691 1.1 drochner TI_CMD_CODE_NEGOTIATE_10_100, 0);
2692 1.1 drochner break;
2693 1.1 drochner }
2694 1.1 drochner
2695 1.5 thorpej sc->ethercom.ec_if.if_baudrate =
2696 1.5 thorpej ifmedia_baudrate(ifm->ifm_media);
2697 1.5 thorpej
2698 1.1 drochner return(0);
2699 1.1 drochner }
2700 1.1 drochner
2701 1.1 drochner /*
2702 1.1 drochner * Report current media status.
2703 1.1 drochner */
2704 1.1 drochner static void ti_ifmedia_sts(ifp, ifmr)
2705 1.1 drochner struct ifnet *ifp;
2706 1.1 drochner struct ifmediareq *ifmr;
2707 1.1 drochner {
2708 1.1 drochner struct ti_softc *sc;
2709 1.15 bouyer u_int32_t media = 0;
2710 1.1 drochner
2711 1.1 drochner sc = ifp->if_softc;
2712 1.1 drochner
2713 1.1 drochner ifmr->ifm_status = IFM_AVALID;
2714 1.1 drochner ifmr->ifm_active = IFM_ETHER;
2715 1.1 drochner
2716 1.1 drochner if (sc->ti_linkstat == TI_EV_CODE_LINK_DOWN)
2717 1.1 drochner return;
2718 1.1 drochner
2719 1.1 drochner ifmr->ifm_status |= IFM_ACTIVE;
2720 1.1 drochner
2721 1.15 bouyer if (sc->ti_linkstat == TI_EV_CODE_GIG_LINK_UP) {
2722 1.15 bouyer media = CSR_READ_4(sc, TI_GCR_GLINK_STAT);
2723 1.15 bouyer if (sc->ti_copper)
2724 1.36 bjh21 ifmr->ifm_active |= IFM_1000_T;
2725 1.15 bouyer else
2726 1.15 bouyer ifmr->ifm_active |= IFM_1000_SX;
2727 1.15 bouyer if (media & TI_GLNK_FULL_DUPLEX)
2728 1.15 bouyer ifmr->ifm_active |= IFM_FDX;
2729 1.15 bouyer else
2730 1.15 bouyer ifmr->ifm_active |= IFM_HDX;
2731 1.15 bouyer } else if (sc->ti_linkstat == TI_EV_CODE_LINK_UP) {
2732 1.1 drochner media = CSR_READ_4(sc, TI_GCR_LINK_STAT);
2733 1.15 bouyer if (sc->ti_copper) {
2734 1.15 bouyer if (media & TI_LNK_100MB)
2735 1.15 bouyer ifmr->ifm_active |= IFM_100_TX;
2736 1.15 bouyer if (media & TI_LNK_10MB)
2737 1.15 bouyer ifmr->ifm_active |= IFM_10_T;
2738 1.15 bouyer } else {
2739 1.15 bouyer if (media & TI_LNK_100MB)
2740 1.15 bouyer ifmr->ifm_active |= IFM_100_FX;
2741 1.15 bouyer if (media & TI_LNK_10MB)
2742 1.15 bouyer ifmr->ifm_active |= IFM_10_FL;
2743 1.15 bouyer }
2744 1.1 drochner if (media & TI_LNK_FULL_DUPLEX)
2745 1.1 drochner ifmr->ifm_active |= IFM_FDX;
2746 1.1 drochner if (media & TI_LNK_HALF_DUPLEX)
2747 1.1 drochner ifmr->ifm_active |= IFM_HDX;
2748 1.1 drochner }
2749 1.5 thorpej
2750 1.5 thorpej sc->ethercom.ec_if.if_baudrate =
2751 1.5 thorpej ifmedia_baudrate(sc->ifmedia.ifm_media);
2752 1.5 thorpej
2753 1.1 drochner return;
2754 1.1 drochner }
2755 1.1 drochner
2756 1.1 drochner static int
2757 1.1 drochner ti_ether_ioctl(ifp, cmd, data)
2758 1.1 drochner struct ifnet *ifp;
2759 1.1 drochner u_long cmd;
2760 1.1 drochner caddr_t data;
2761 1.1 drochner {
2762 1.1 drochner struct ifaddr *ifa = (struct ifaddr *) data;
2763 1.1 drochner struct ti_softc *sc = ifp->if_softc;
2764 1.1 drochner
2765 1.26 bouyer if ((ifp->if_flags & IFF_UP) == 0) {
2766 1.26 bouyer ifp->if_flags |= IFF_UP;
2767 1.26 bouyer ti_init(sc);
2768 1.26 bouyer }
2769 1.26 bouyer
2770 1.1 drochner switch (cmd) {
2771 1.1 drochner case SIOCSIFADDR:
2772 1.1 drochner
2773 1.1 drochner switch (ifa->ifa_addr->sa_family) {
2774 1.1 drochner #ifdef INET
2775 1.1 drochner case AF_INET:
2776 1.1 drochner arp_ifinit(ifp, ifa);
2777 1.1 drochner break;
2778 1.1 drochner #endif
2779 1.1 drochner #ifdef NS
2780 1.1 drochner case AF_NS:
2781 1.1 drochner {
2782 1.8 augustss struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
2783 1.1 drochner
2784 1.1 drochner if (ns_nullhost(*ina))
2785 1.1 drochner ina->x_host = *(union ns_host *)
2786 1.1 drochner LLADDR(ifp->if_sadl);
2787 1.1 drochner else
2788 1.38 thorpej memcpy(LLADDR(ifp->if_sadl), ina->x_host.c_host,
2789 1.1 drochner ifp->if_addrlen);
2790 1.1 drochner break;
2791 1.1 drochner }
2792 1.1 drochner #endif
2793 1.1 drochner default:
2794 1.1 drochner break;
2795 1.1 drochner }
2796 1.1 drochner break;
2797 1.1 drochner
2798 1.1 drochner default:
2799 1.1 drochner return (EINVAL);
2800 1.1 drochner }
2801 1.1 drochner
2802 1.1 drochner return (0);
2803 1.1 drochner }
2804 1.1 drochner
2805 1.1 drochner static int ti_ioctl(ifp, command, data)
2806 1.1 drochner struct ifnet *ifp;
2807 1.1 drochner u_long command;
2808 1.1 drochner caddr_t data;
2809 1.1 drochner {
2810 1.1 drochner struct ti_softc *sc = ifp->if_softc;
2811 1.1 drochner struct ifreq *ifr = (struct ifreq *) data;
2812 1.1 drochner int s, error = 0;
2813 1.1 drochner struct ti_cmd_desc cmd;
2814 1.1 drochner
2815 1.18 thorpej s = splnet();
2816 1.1 drochner
2817 1.1 drochner switch(command) {
2818 1.1 drochner case SIOCSIFADDR:
2819 1.1 drochner case SIOCGIFADDR:
2820 1.1 drochner error = ti_ether_ioctl(ifp, command, data);
2821 1.1 drochner break;
2822 1.1 drochner case SIOCSIFMTU:
2823 1.22 thorpej if (ifr->ifr_mtu > ETHERMTU_JUMBO)
2824 1.1 drochner error = EINVAL;
2825 1.1 drochner else {
2826 1.1 drochner ifp->if_mtu = ifr->ifr_mtu;
2827 1.1 drochner ti_init(sc);
2828 1.1 drochner }
2829 1.1 drochner break;
2830 1.1 drochner case SIOCSIFFLAGS:
2831 1.1 drochner if (ifp->if_flags & IFF_UP) {
2832 1.1 drochner /*
2833 1.1 drochner * If only the state of the PROMISC flag changed,
2834 1.1 drochner * then just use the 'set promisc mode' command
2835 1.1 drochner * instead of reinitializing the entire NIC. Doing
2836 1.1 drochner * a full re-init means reloading the firmware and
2837 1.1 drochner * waiting for it to start up, which may take a
2838 1.1 drochner * second or two.
2839 1.1 drochner */
2840 1.1 drochner if (ifp->if_flags & IFF_RUNNING &&
2841 1.1 drochner ifp->if_flags & IFF_PROMISC &&
2842 1.1 drochner !(sc->ti_if_flags & IFF_PROMISC)) {
2843 1.1 drochner TI_DO_CMD(TI_CMD_SET_PROMISC_MODE,
2844 1.1 drochner TI_CMD_CODE_PROMISC_ENB, 0);
2845 1.1 drochner } else if (ifp->if_flags & IFF_RUNNING &&
2846 1.1 drochner !(ifp->if_flags & IFF_PROMISC) &&
2847 1.1 drochner sc->ti_if_flags & IFF_PROMISC) {
2848 1.1 drochner TI_DO_CMD(TI_CMD_SET_PROMISC_MODE,
2849 1.1 drochner TI_CMD_CODE_PROMISC_DIS, 0);
2850 1.1 drochner } else
2851 1.1 drochner ti_init(sc);
2852 1.1 drochner } else {
2853 1.1 drochner if (ifp->if_flags & IFF_RUNNING) {
2854 1.1 drochner ti_stop(sc);
2855 1.1 drochner }
2856 1.1 drochner }
2857 1.1 drochner sc->ti_if_flags = ifp->if_flags;
2858 1.1 drochner error = 0;
2859 1.1 drochner break;
2860 1.1 drochner case SIOCADDMULTI:
2861 1.1 drochner case SIOCDELMULTI:
2862 1.20 enami error = (command == SIOCADDMULTI) ?
2863 1.20 enami ether_addmulti(ifr, &sc->ethercom) :
2864 1.20 enami ether_delmulti(ifr, &sc->ethercom);
2865 1.20 enami if (error == ENETRESET) {
2866 1.20 enami if (ifp->if_flags & IFF_RUNNING)
2867 1.20 enami ti_setmulti(sc);
2868 1.1 drochner error = 0;
2869 1.1 drochner }
2870 1.1 drochner break;
2871 1.1 drochner case SIOCSIFMEDIA:
2872 1.1 drochner case SIOCGIFMEDIA:
2873 1.1 drochner error = ifmedia_ioctl(ifp, ifr, &sc->ifmedia, command);
2874 1.1 drochner break;
2875 1.1 drochner default:
2876 1.1 drochner error = EINVAL;
2877 1.1 drochner break;
2878 1.1 drochner }
2879 1.1 drochner
2880 1.1 drochner (void)splx(s);
2881 1.1 drochner
2882 1.1 drochner return(error);
2883 1.1 drochner }
2884 1.1 drochner
2885 1.1 drochner static void ti_watchdog(ifp)
2886 1.1 drochner struct ifnet *ifp;
2887 1.1 drochner {
2888 1.1 drochner struct ti_softc *sc;
2889 1.1 drochner
2890 1.1 drochner sc = ifp->if_softc;
2891 1.1 drochner
2892 1.1 drochner printf("%s: watchdog timeout -- resetting\n", sc->sc_dev.dv_xname);
2893 1.1 drochner ti_stop(sc);
2894 1.1 drochner ti_init(sc);
2895 1.1 drochner
2896 1.1 drochner ifp->if_oerrors++;
2897 1.1 drochner
2898 1.1 drochner return;
2899 1.1 drochner }
2900 1.1 drochner
2901 1.1 drochner /*
2902 1.1 drochner * Stop the adapter and free any mbufs allocated to the
2903 1.1 drochner * RX and TX lists.
2904 1.1 drochner */
2905 1.1 drochner static void ti_stop(sc)
2906 1.1 drochner struct ti_softc *sc;
2907 1.1 drochner {
2908 1.1 drochner struct ifnet *ifp;
2909 1.1 drochner struct ti_cmd_desc cmd;
2910 1.1 drochner
2911 1.1 drochner ifp = &sc->ethercom.ec_if;
2912 1.1 drochner
2913 1.1 drochner /* Disable host interrupts. */
2914 1.1 drochner CSR_WRITE_4(sc, TI_MB_HOSTINTR, 1);
2915 1.1 drochner /*
2916 1.1 drochner * Tell firmware we're shutting down.
2917 1.1 drochner */
2918 1.1 drochner TI_DO_CMD(TI_CMD_HOST_STATE, TI_CMD_CODE_STACK_DOWN, 0);
2919 1.1 drochner
2920 1.1 drochner /* Halt and reinitialize. */
2921 1.1 drochner ti_chipinit(sc);
2922 1.1 drochner ti_mem(sc, 0x2000, 0x100000 - 0x2000, NULL);
2923 1.1 drochner ti_chipinit(sc);
2924 1.1 drochner
2925 1.1 drochner /* Free the RX lists. */
2926 1.1 drochner ti_free_rx_ring_std(sc);
2927 1.1 drochner
2928 1.1 drochner /* Free jumbo RX list. */
2929 1.1 drochner ti_free_rx_ring_jumbo(sc);
2930 1.1 drochner
2931 1.1 drochner /* Free mini RX list. */
2932 1.1 drochner ti_free_rx_ring_mini(sc);
2933 1.1 drochner
2934 1.1 drochner /* Free TX buffers. */
2935 1.1 drochner ti_free_tx_ring(sc);
2936 1.1 drochner
2937 1.1 drochner sc->ti_ev_prodidx.ti_idx = 0;
2938 1.1 drochner sc->ti_return_prodidx.ti_idx = 0;
2939 1.1 drochner sc->ti_tx_considx.ti_idx = 0;
2940 1.1 drochner sc->ti_tx_saved_considx = TI_TXCONS_UNSET;
2941 1.1 drochner
2942 1.1 drochner ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
2943 1.1 drochner
2944 1.1 drochner return;
2945 1.1 drochner }
2946 1.1 drochner
2947 1.1 drochner /*
2948 1.1 drochner * Stop all chip I/O so that the kernel's probe routines don't
2949 1.1 drochner * get confused by errant DMAs when rebooting.
2950 1.1 drochner */
2951 1.6 bouyer static void ti_shutdown(v)
2952 1.6 bouyer void *v;
2953 1.1 drochner {
2954 1.6 bouyer struct ti_softc *sc = v;
2955 1.1 drochner
2956 1.1 drochner ti_chipinit(sc);
2957 1.1 drochner
2958 1.1 drochner return;
2959 1.1 drochner }
2960