if_tl.c revision 1.41 1 1.41 thorpej /* $NetBSD: if_tl.c,v 1.41 2001/07/07 16:40:24 thorpej Exp $ */
2 1.38 thorpej
3 1.38 thorpej /* XXX ALTQ XXX */
4 1.1 bouyer
5 1.1 bouyer /*
6 1.1 bouyer * Copyright (c) 1997 Manuel Bouyer. All rights reserved.
7 1.1 bouyer *
8 1.1 bouyer * Redistribution and use in source and binary forms, with or without
9 1.1 bouyer * modification, are permitted provided that the following conditions
10 1.1 bouyer * are met:
11 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer.
13 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
15 1.1 bouyer * documentation and/or other materials provided with the distribution.
16 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
17 1.1 bouyer * must display the following acknowledgement:
18 1.1 bouyer * This product includes software developed by Manuel Bouyer.
19 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products
20 1.1 bouyer * derived from this software without specific prior written permission.
21 1.1 bouyer *
22 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 bouyer */
33 1.1 bouyer
34 1.1 bouyer /*
35 1.2 bouyer * Texas Instruments ThunderLAN ethernet controller
36 1.1 bouyer * ThunderLAN Programmer's Guide (TI Literature Number SPWU013A)
37 1.1 bouyer * available from www.ti.com
38 1.1 bouyer */
39 1.1 bouyer
40 1.1 bouyer #undef TLDEBUG
41 1.1 bouyer #define TL_PRIV_STATS
42 1.1 bouyer #undef TLDEBUG_RX
43 1.1 bouyer #undef TLDEBUG_TX
44 1.1 bouyer #undef TLDEBUG_ADDR
45 1.12 jonathan
46 1.12 jonathan #include "opt_inet.h"
47 1.13 jonathan #include "opt_ns.h"
48 1.1 bouyer
49 1.1 bouyer #include <sys/param.h>
50 1.1 bouyer #include <sys/systm.h>
51 1.1 bouyer #include <sys/mbuf.h>
52 1.1 bouyer #include <sys/protosw.h>
53 1.1 bouyer #include <sys/socket.h>
54 1.1 bouyer #include <sys/ioctl.h>
55 1.1 bouyer #include <sys/errno.h>
56 1.1 bouyer #include <sys/malloc.h>
57 1.1 bouyer #include <sys/kernel.h>
58 1.1 bouyer #include <sys/proc.h> /* only for declaration of wakeup() used by vm.h */
59 1.1 bouyer #include <sys/device.h>
60 1.1 bouyer
61 1.1 bouyer #include <net/if.h>
62 1.1 bouyer #if defined(SIOCSIFMEDIA)
63 1.1 bouyer #include <net/if_media.h>
64 1.1 bouyer #endif
65 1.1 bouyer #include <net/if_types.h>
66 1.1 bouyer #include <net/if_dl.h>
67 1.1 bouyer #include <net/route.h>
68 1.1 bouyer #include <net/netisr.h>
69 1.1 bouyer
70 1.1 bouyer #include "bpfilter.h"
71 1.1 bouyer #if NBPFILTER > 0
72 1.1 bouyer #include <net/bpf.h>
73 1.1 bouyer #include <net/bpfdesc.h>
74 1.1 bouyer #endif
75 1.1 bouyer
76 1.1 bouyer #ifdef INET
77 1.1 bouyer #include <netinet/in.h>
78 1.1 bouyer #include <netinet/in_systm.h>
79 1.1 bouyer #include <netinet/in_var.h>
80 1.1 bouyer #include <netinet/ip.h>
81 1.1 bouyer #endif
82 1.1 bouyer
83 1.1 bouyer #ifdef NS
84 1.1 bouyer #include <netns/ns.h>
85 1.1 bouyer #include <netns/ns_if.h>
86 1.1 bouyer #endif
87 1.1 bouyer
88 1.1 bouyer #if defined(__NetBSD__)
89 1.1 bouyer #include <net/if_ether.h>
90 1.34 mrg #include <uvm/uvm_extern.h>
91 1.1 bouyer #if defined(INET)
92 1.1 bouyer #include <netinet/if_inarp.h>
93 1.1 bouyer #endif
94 1.4 thorpej
95 1.1 bouyer #include <machine/bus.h>
96 1.1 bouyer #include <machine/intr.h>
97 1.4 thorpej
98 1.1 bouyer #include <dev/pci/pcireg.h>
99 1.1 bouyer #include <dev/pci/pcivar.h>
100 1.1 bouyer #include <dev/pci/pcidevs.h>
101 1.15 thorpej
102 1.1 bouyer #include <dev/i2c/i2c_bus.h>
103 1.1 bouyer #include <dev/i2c/i2c_eeprom.h>
104 1.15 thorpej
105 1.15 thorpej #include <dev/mii/mii.h>
106 1.15 thorpej #include <dev/mii/miivar.h>
107 1.15 thorpej
108 1.15 thorpej #include <dev/mii/tlphyvar.h>
109 1.15 thorpej
110 1.1 bouyer #include <dev/pci/if_tlregs.h>
111 1.15 thorpej #include <dev/pci/if_tlvar.h>
112 1.1 bouyer #endif /* __NetBSD__ */
113 1.1 bouyer
114 1.15 thorpej #if defined(__NetBSD__) && defined(__alpha__)
115 1.15 thorpej /* XXX XXX NEED REAL DMA MAPPING SUPPORT XXX XXX */
116 1.15 thorpej #undef vtophys
117 1.20 thorpej #define vtophys(va) alpha_XXX_dmamap((vaddr_t)(va))
118 1.15 thorpej #endif
119 1.15 thorpej
120 1.1 bouyer /* number of transmit/receive buffers */
121 1.1 bouyer #ifndef TL_NBUF
122 1.1 bouyer #define TL_NBUF 10
123 1.1 bouyer #endif
124 1.1 bouyer
125 1.1 bouyer /* number of seconds the link can be idle */
126 1.1 bouyer #ifndef TL_IDLETIME
127 1.1 bouyer #define TL_IDLETIME 10
128 1.1 bouyer #endif
129 1.1 bouyer
130 1.7 drochner static int tl_pci_match __P((struct device *, struct cfdata *, void *));
131 1.1 bouyer static void tl_pci_attach __P((struct device *, struct device *, void *));
132 1.1 bouyer static int tl_intr __P((void *));
133 1.1 bouyer
134 1.1 bouyer static int tl_ifioctl __P((struct ifnet *, ioctl_cmd_t, caddr_t));
135 1.1 bouyer static int tl_mediachange __P((struct ifnet *));
136 1.1 bouyer static void tl_mediastatus __P((struct ifnet *, struct ifmediareq *));
137 1.1 bouyer static void tl_ifwatchdog __P((struct ifnet *));
138 1.1 bouyer static void tl_shutdown __P((void*));
139 1.1 bouyer
140 1.1 bouyer static void tl_ifstart __P((struct ifnet *));
141 1.1 bouyer static void tl_reset __P((tl_softc_t*));
142 1.1 bouyer static int tl_init __P((tl_softc_t*));
143 1.1 bouyer static void tl_restart __P((void *));
144 1.1 bouyer static int tl_add_RxBuff __P((struct Rx_list*, struct mbuf*));
145 1.1 bouyer static void tl_read_stats __P((tl_softc_t*));
146 1.1 bouyer static void tl_ticks __P((void*));
147 1.1 bouyer static int tl_multicast_hash __P((u_int8_t*));
148 1.1 bouyer static void tl_addr_filter __P((tl_softc_t*));
149 1.1 bouyer
150 1.1 bouyer static u_int32_t tl_intreg_read __P((tl_softc_t*, u_int32_t));
151 1.1 bouyer static void tl_intreg_write __P((tl_softc_t*, u_int32_t, u_int32_t));
152 1.1 bouyer static u_int8_t tl_intreg_read_byte __P((tl_softc_t*, u_int32_t));
153 1.1 bouyer static void tl_intreg_write_byte __P((tl_softc_t*, u_int32_t, u_int8_t));
154 1.1 bouyer
155 1.28 tron void tl_mii_sync __P((struct tl_softc *));
156 1.28 tron void tl_mii_sendbits __P((struct tl_softc *, u_int32_t, int));
157 1.28 tron
158 1.28 tron
159 1.1 bouyer #if defined(TLDEBUG_RX)
160 1.1 bouyer static void ether_printheader __P((struct ether_header*));
161 1.1 bouyer #endif
162 1.1 bouyer
163 1.15 thorpej int tl_mii_read __P((struct device *, int, int));
164 1.15 thorpej void tl_mii_write __P((struct device *, int, int, int));
165 1.15 thorpej
166 1.15 thorpej void tl_statchg __P((struct device *));
167 1.1 bouyer
168 1.1 bouyer void tl_i2c_set __P((void*, u_int8_t));
169 1.1 bouyer void tl_i2c_clr __P((void*, u_int8_t));
170 1.1 bouyer int tl_i2c_read __P((void*, u_int8_t));
171 1.1 bouyer
172 1.1 bouyer static __inline void netsio_clr __P((tl_softc_t*, u_int8_t));
173 1.1 bouyer static __inline void netsio_set __P((tl_softc_t*, u_int8_t));
174 1.1 bouyer static __inline u_int8_t netsio_read __P((tl_softc_t*, u_int8_t));
175 1.1 bouyer static __inline void netsio_clr(sc, bits)
176 1.1 bouyer tl_softc_t* sc;
177 1.1 bouyer u_int8_t bits;
178 1.1 bouyer {
179 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio,
180 1.17 bouyer tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio) & (~bits));
181 1.1 bouyer }
182 1.1 bouyer static __inline void netsio_set(sc, bits)
183 1.1 bouyer tl_softc_t* sc;
184 1.1 bouyer u_int8_t bits;
185 1.1 bouyer {
186 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio,
187 1.17 bouyer tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio) | bits);
188 1.1 bouyer }
189 1.1 bouyer static __inline u_int8_t netsio_read(sc, bits)
190 1.1 bouyer tl_softc_t* sc;
191 1.1 bouyer u_int8_t bits;
192 1.1 bouyer {
193 1.4 thorpej return (tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio) & bits);
194 1.1 bouyer }
195 1.1 bouyer
196 1.1 bouyer struct cfattach tl_ca = {
197 1.4 thorpej sizeof(tl_softc_t), tl_pci_match, tl_pci_attach
198 1.1 bouyer };
199 1.1 bouyer
200 1.4 thorpej const struct tl_product_desc tl_compaq_products[] = {
201 1.15 thorpej { PCI_PRODUCT_COMPAQ_N100TX, TLPHY_MEDIA_NO_10_T,
202 1.22 tron "Compaq Netelligent 10/100 TX" },
203 1.15 thorpej { PCI_PRODUCT_COMPAQ_N10T, TLPHY_MEDIA_10_5,
204 1.22 tron "Compaq Netelligent 10 T" },
205 1.15 thorpej { PCI_PRODUCT_COMPAQ_IntNF3P, TLPHY_MEDIA_10_2,
206 1.22 tron "Compaq Integrated NetFlex 3/P" },
207 1.15 thorpej { PCI_PRODUCT_COMPAQ_IntPL100TX, TLPHY_MEDIA_10_2|TLPHY_MEDIA_NO_10_T,
208 1.22 tron "Compaq ProLiant Integrated Netelligent 10/100 TX" },
209 1.15 thorpej { PCI_PRODUCT_COMPAQ_DPNet100TX, TLPHY_MEDIA_10_5|TLPHY_MEDIA_NO_10_T,
210 1.22 tron "Compaq Dual Port Netelligent 10/100 TX" },
211 1.40 bouyer { PCI_PRODUCT_COMPAQ_DP4000, TLPHY_MEDIA_10_5|TLPHY_MEDIA_NO_10_T,
212 1.22 tron "Compaq Deskpro 4000 5233MMX" },
213 1.15 thorpej { PCI_PRODUCT_COMPAQ_NF3P_BNC, TLPHY_MEDIA_10_2,
214 1.22 tron "Compaq NetFlex 3/P w/ BNC" },
215 1.15 thorpej { PCI_PRODUCT_COMPAQ_NF3P, TLPHY_MEDIA_10_5,
216 1.22 tron "Compaq NetFlex 3/P" },
217 1.4 thorpej { 0, 0, NULL },
218 1.4 thorpej };
219 1.4 thorpej
220 1.4 thorpej const struct tl_product_desc tl_ti_products[] = {
221 1.10 thorpej /*
222 1.10 thorpej * Built-in Ethernet on the TI TravelMate 5000
223 1.10 thorpej * docking station; better product description?
224 1.10 thorpej */
225 1.15 thorpej { PCI_PRODUCT_TI_TLAN, 0,
226 1.22 tron "Texas Instruments ThunderLAN" },
227 1.4 thorpej { 0, 0, NULL },
228 1.4 thorpej };
229 1.4 thorpej
230 1.4 thorpej struct tl_vendor_desc {
231 1.4 thorpej u_int32_t tv_vendor;
232 1.4 thorpej const struct tl_product_desc *tv_products;
233 1.4 thorpej };
234 1.4 thorpej
235 1.4 thorpej const struct tl_vendor_desc tl_vendors[] = {
236 1.4 thorpej { PCI_VENDOR_COMPAQ, tl_compaq_products },
237 1.4 thorpej { PCI_VENDOR_TI, tl_ti_products },
238 1.4 thorpej { 0, NULL },
239 1.4 thorpej };
240 1.4 thorpej
241 1.4 thorpej const struct tl_product_desc *tl_lookup_product __P((u_int32_t));
242 1.4 thorpej
243 1.4 thorpej const struct tl_product_desc *
244 1.4 thorpej tl_lookup_product(id)
245 1.4 thorpej u_int32_t id;
246 1.4 thorpej {
247 1.4 thorpej const struct tl_product_desc *tp;
248 1.4 thorpej const struct tl_vendor_desc *tv;
249 1.4 thorpej
250 1.4 thorpej for (tv = tl_vendors; tv->tv_products != NULL; tv++)
251 1.4 thorpej if (PCI_VENDOR(id) == tv->tv_vendor)
252 1.4 thorpej break;
253 1.4 thorpej
254 1.4 thorpej if ((tp = tv->tv_products) == NULL)
255 1.4 thorpej return (NULL);
256 1.4 thorpej
257 1.4 thorpej for (; tp->tp_desc != NULL; tp++)
258 1.4 thorpej if (PCI_PRODUCT(id) == tp->tp_product)
259 1.4 thorpej break;
260 1.4 thorpej
261 1.4 thorpej if (tp->tp_desc == NULL)
262 1.4 thorpej return (NULL);
263 1.4 thorpej
264 1.4 thorpej return (tp);
265 1.4 thorpej }
266 1.4 thorpej
267 1.6 bouyer static char *nullbuf = NULL;
268 1.1 bouyer
269 1.1 bouyer static int
270 1.4 thorpej tl_pci_match(parent, match, aux)
271 1.1 bouyer struct device *parent;
272 1.7 drochner struct cfdata *match;
273 1.1 bouyer void *aux;
274 1.1 bouyer {
275 1.1 bouyer struct pci_attach_args *pa = (struct pci_attach_args *) aux;
276 1.1 bouyer
277 1.4 thorpej if (tl_lookup_product(pa->pa_id) != NULL)
278 1.4 thorpej return (1);
279 1.4 thorpej
280 1.4 thorpej return (0);
281 1.1 bouyer }
282 1.1 bouyer
283 1.1 bouyer static void
284 1.1 bouyer tl_pci_attach(parent, self, aux)
285 1.1 bouyer struct device * parent;
286 1.1 bouyer struct device * self;
287 1.1 bouyer void * aux;
288 1.1 bouyer {
289 1.1 bouyer tl_softc_t *sc = (tl_softc_t *)self;
290 1.1 bouyer struct pci_attach_args * const pa = (struct pci_attach_args *) aux;
291 1.4 thorpej const struct tl_product_desc *tp;
292 1.1 bouyer struct ifnet * const ifp = &sc->tl_if;
293 1.1 bouyer bus_space_tag_t iot, memt;
294 1.1 bouyer bus_space_handle_t ioh, memh;
295 1.1 bouyer pci_intr_handle_t intrhandle;
296 1.4 thorpej const char *intrstr;
297 1.4 thorpej int i, tmp, ioh_valid, memh_valid;
298 1.23 bouyer int reg_io, reg_mem;
299 1.23 bouyer pcireg_t reg10, reg14;
300 1.4 thorpej pcireg_t csr;
301 1.4 thorpej
302 1.4 thorpej printf("\n");
303 1.4 thorpej
304 1.32 thorpej callout_init(&sc->tl_tick_ch);
305 1.32 thorpej callout_init(&sc->tl_restart_ch);
306 1.32 thorpej
307 1.10 thorpej tp = tl_lookup_product(pa->pa_id);
308 1.10 thorpej if (tp == NULL)
309 1.10 thorpej panic("tl_pci_attach: impossible");
310 1.15 thorpej sc->tl_product = tp;
311 1.10 thorpej
312 1.23 bouyer /*
313 1.23 bouyer * Map the card space. Fisrt we have to find the I/O and MEM
314 1.23 bouyer * registers. I/O is supposed to be at 0x10, MEM at 0x14,
315 1.23 bouyer * but some boards (Compaq Netflex 3/P PCI) seem to have it reversed.
316 1.23 bouyer * The ThunderLAN manual is not consistent about this either (there
317 1.23 bouyer * are both cases in code examples).
318 1.23 bouyer */
319 1.23 bouyer reg10 = pci_conf_read(pa->pa_pc, pa->pa_tag, 0x10);
320 1.23 bouyer reg14 = pci_conf_read(pa->pa_pc, pa->pa_tag, 0x14);
321 1.23 bouyer if (PCI_MAPREG_TYPE(reg10) == PCI_MAPREG_TYPE_IO)
322 1.23 bouyer reg_io = 0x10;
323 1.23 bouyer else if (PCI_MAPREG_TYPE(reg14) == PCI_MAPREG_TYPE_IO)
324 1.23 bouyer reg_io = 0x14;
325 1.23 bouyer else
326 1.23 bouyer reg_io = 0;
327 1.23 bouyer if (PCI_MAPREG_TYPE(reg10) == PCI_MAPREG_TYPE_MEM)
328 1.23 bouyer reg_mem = 0x10;
329 1.23 bouyer else if (PCI_MAPREG_TYPE(reg14) == PCI_MAPREG_TYPE_MEM)
330 1.23 bouyer reg_mem = 0x14;
331 1.23 bouyer else
332 1.23 bouyer reg_mem = 0;
333 1.23 bouyer
334 1.23 bouyer if (reg_io != 0)
335 1.23 bouyer ioh_valid = (pci_mapreg_map(pa, reg_io, PCI_MAPREG_TYPE_IO,
336 1.23 bouyer 0, &iot, &ioh, NULL, NULL) == 0);
337 1.23 bouyer else
338 1.23 bouyer ioh_valid = 0;
339 1.23 bouyer if (reg_mem != 0)
340 1.23 bouyer memh_valid = (pci_mapreg_map(pa, PCI_CBMA,
341 1.23 bouyer PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
342 1.23 bouyer 0, &memt, &memh, NULL, NULL) == 0);
343 1.23 bouyer else
344 1.23 bouyer memh_valid = 0;
345 1.4 thorpej
346 1.22 tron if (ioh_valid) {
347 1.22 tron sc->tl_bustag = iot;
348 1.22 tron sc->tl_bushandle = ioh;
349 1.22 tron } else if (memh_valid) {
350 1.4 thorpej sc->tl_bustag = memt;
351 1.4 thorpej sc->tl_bushandle = memh;
352 1.1 bouyer } else {
353 1.4 thorpej printf("%s: unable to map device registers\n",
354 1.4 thorpej sc->sc_dev.dv_xname);
355 1.4 thorpej return;
356 1.1 bouyer }
357 1.1 bouyer
358 1.4 thorpej /* Enable the device. */
359 1.4 thorpej csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
360 1.4 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
361 1.4 thorpej csr | PCI_COMMAND_MASTER_ENABLE);
362 1.1 bouyer
363 1.4 thorpej printf("%s: %s\n", sc->sc_dev.dv_xname, tp->tp_desc);
364 1.1 bouyer
365 1.1 bouyer tl_reset(sc);
366 1.1 bouyer
367 1.1 bouyer /* fill in the i2c struct */
368 1.1 bouyer sc->i2cbus.adapter_softc = sc;
369 1.1 bouyer sc->i2cbus.set_bit = tl_i2c_set;
370 1.1 bouyer sc->i2cbus.clr_bit = tl_i2c_clr;
371 1.1 bouyer sc->i2cbus.read_bit = tl_i2c_read;
372 1.1 bouyer
373 1.1 bouyer #ifdef TLDEBUG
374 1.1 bouyer printf("default values of INTreg: 0x%x\n",
375 1.17 bouyer tl_intreg_read(sc, TL_INT_Defaults));
376 1.1 bouyer #endif
377 1.1 bouyer
378 1.1 bouyer /* read mac addr */
379 1.1 bouyer for (i=0; i<ETHER_ADDR_LEN; i++) {
380 1.1 bouyer tmp = i2c_eeprom_read(&sc->i2cbus, 0x83 + i);
381 1.1 bouyer if (tmp < 0) {
382 1.4 thorpej printf("%s: error reading Ethernet adress\n",
383 1.4 thorpej sc->sc_dev.dv_xname);
384 1.1 bouyer return;
385 1.1 bouyer } else {
386 1.1 bouyer sc->tl_enaddr[i] = tmp;
387 1.1 bouyer }
388 1.1 bouyer }
389 1.4 thorpej printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
390 1.17 bouyer ether_sprintf(sc->tl_enaddr));
391 1.1 bouyer
392 1.4 thorpej /* Map and establish interrupts */
393 1.39 sommerfe if (pci_intr_map(pa, &intrhandle)) {
394 1.4 thorpej printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
395 1.4 thorpej return;
396 1.4 thorpej }
397 1.4 thorpej intrstr = pci_intr_string(pa->pa_pc, intrhandle);
398 1.4 thorpej sc->tl_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_NET,
399 1.17 bouyer tl_intr, sc);
400 1.4 thorpej if (sc->tl_ih == NULL) {
401 1.4 thorpej printf("%s: couldn't establish interrupt",
402 1.4 thorpej sc->sc_dev.dv_xname);
403 1.4 thorpej if (intrstr != NULL)
404 1.4 thorpej printf(" at %s", intrstr);
405 1.4 thorpej printf("\n");
406 1.4 thorpej return;
407 1.4 thorpej }
408 1.4 thorpej printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
409 1.4 thorpej
410 1.4 thorpej /*
411 1.4 thorpej * Add shutdown hook so that DMA is disabled prior to reboot. Not
412 1.4 thorpej * doing do could allow DMA to corrupt kernel memory during the
413 1.4 thorpej * reboot before the driver initializes.
414 1.4 thorpej */
415 1.4 thorpej (void) shutdownhook_establish(tl_shutdown, sc);
416 1.4 thorpej
417 1.15 thorpej /*
418 1.15 thorpej * Initialize our media structures and probe the MII.
419 1.15 thorpej *
420 1.15 thorpej * Note that we don't care about the media instance. We
421 1.15 thorpej * are expecting to have multiple PHYs on the 10/100 cards,
422 1.15 thorpej * and on those cards we exclude the internal PHY from providing
423 1.15 thorpej * 10baseT. By ignoring the instance, it allows us to not have
424 1.15 thorpej * to specify it on the command line when switching media.
425 1.15 thorpej */
426 1.15 thorpej sc->tl_mii.mii_ifp = ifp;
427 1.15 thorpej sc->tl_mii.mii_readreg = tl_mii_read;
428 1.15 thorpej sc->tl_mii.mii_writereg = tl_mii_write;
429 1.15 thorpej sc->tl_mii.mii_statchg = tl_statchg;
430 1.15 thorpej ifmedia_init(&sc->tl_mii.mii_media, IFM_IMASK, tl_mediachange,
431 1.15 thorpej tl_mediastatus);
432 1.29 thorpej mii_attach(self, &sc->tl_mii, 0xffffffff, MII_PHY_ANY,
433 1.30 thorpej MII_OFFSET_ANY, 0);
434 1.15 thorpej if (LIST_FIRST(&sc->tl_mii.mii_phys) == NULL) {
435 1.15 thorpej ifmedia_add(&sc->tl_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
436 1.15 thorpej ifmedia_set(&sc->tl_mii.mii_media, IFM_ETHER|IFM_NONE);
437 1.15 thorpej } else
438 1.15 thorpej ifmedia_set(&sc->tl_mii.mii_media, IFM_ETHER|IFM_AUTO);
439 1.1 bouyer
440 1.41 thorpej strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
441 1.1 bouyer sc->tl_if.if_softc = sc;
442 1.1 bouyer ifp->if_flags = IFF_BROADCAST|IFF_SIMPLEX|IFF_NOTRAILERS|IFF_MULTICAST;
443 1.1 bouyer ifp->if_ioctl = tl_ifioctl;
444 1.1 bouyer ifp->if_start = tl_ifstart;
445 1.1 bouyer ifp->if_watchdog = tl_ifwatchdog;
446 1.1 bouyer ifp->if_timer = 0;
447 1.1 bouyer if_attach(ifp);
448 1.1 bouyer ether_ifattach(&(sc)->tl_if, (sc)->tl_enaddr);
449 1.1 bouyer }
450 1.1 bouyer
451 1.1 bouyer static void
452 1.1 bouyer tl_reset(sc)
453 1.1 bouyer tl_softc_t *sc;
454 1.1 bouyer {
455 1.1 bouyer int i;
456 1.1 bouyer
457 1.1 bouyer /* read stats */
458 1.1 bouyer if (sc->tl_if.if_flags & IFF_RUNNING) {
459 1.32 thorpej callout_stop(&sc->tl_tick_ch);
460 1.1 bouyer tl_read_stats(sc);
461 1.1 bouyer }
462 1.1 bouyer /* Reset adapter */
463 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
464 1.17 bouyer TL_HR_READ(sc, TL_HOST_CMD) | HOST_CMD_Ad_Rst);
465 1.1 bouyer DELAY(100000);
466 1.1 bouyer /* Disable interrupts */
467 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOff);
468 1.1 bouyer /* setup aregs & hash */
469 1.1 bouyer for (i = TL_INT_Areg0; i <= TL_INT_HASH2; i = i + 4)
470 1.1 bouyer tl_intreg_write(sc, i, 0);
471 1.1 bouyer #ifdef TLDEBUG_ADDR
472 1.1 bouyer printf("Areg & hash registers: \n");
473 1.1 bouyer for (i = TL_INT_Areg0; i <= TL_INT_HASH2; i = i + 4)
474 1.1 bouyer printf(" reg %x: %x\n", i, tl_intreg_read(sc, i));
475 1.1 bouyer #endif
476 1.1 bouyer /* Setup NetConfig */
477 1.1 bouyer tl_intreg_write(sc, TL_INT_NetConfig,
478 1.17 bouyer TL_NETCONFIG_1F | TL_NETCONFIG_1chn | TL_NETCONFIG_PHY_EN);
479 1.1 bouyer /* Bsize: accept default */
480 1.1 bouyer /* TX commit in Acommit: accept default */
481 1.1 bouyer /* Load Ld_tmr and Ld_thr */
482 1.1 bouyer /* Ld_tmr = 3 */
483 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, 0x3 | HOST_CMD_LdTmr);
484 1.1 bouyer /* Ld_thr = 0 */
485 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, 0x0 | HOST_CMD_LdThr);
486 1.1 bouyer /* Unreset MII */
487 1.1 bouyer netsio_set(sc, TL_NETSIO_NMRST);
488 1.1 bouyer DELAY(100000);
489 1.15 thorpej sc->tl_mii.mii_media_status &= ~IFM_ACTIVE;
490 1.1 bouyer sc->tl_flags = 0;
491 1.1 bouyer sc->opkt = 0;
492 1.1 bouyer sc->stats_exesscoll = 0;
493 1.1 bouyer }
494 1.1 bouyer
495 1.1 bouyer static void tl_shutdown(v)
496 1.1 bouyer void *v;
497 1.1 bouyer {
498 1.1 bouyer tl_softc_t *sc = v;
499 1.1 bouyer struct Tx_list *Tx;
500 1.1 bouyer int i;
501 1.1 bouyer
502 1.1 bouyer if ((sc->tl_if.if_flags & IFF_RUNNING) == 0)
503 1.1 bouyer return;
504 1.1 bouyer /* disable interrupts */
505 1.17 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOff);
506 1.1 bouyer /* stop TX and RX channels */
507 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
508 1.17 bouyer HOST_CMD_STOP | HOST_CMD_RT | HOST_CMD_Nes);
509 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_STOP);
510 1.1 bouyer DELAY(100000);
511 1.1 bouyer
512 1.1 bouyer /* stop statistics reading loop, read stats */
513 1.32 thorpej callout_stop(&sc->tl_tick_ch);
514 1.1 bouyer tl_read_stats(sc);
515 1.26 thorpej
516 1.26 thorpej /* Down the MII. */
517 1.26 thorpej mii_down(&sc->tl_mii);
518 1.1 bouyer
519 1.1 bouyer /* deallocate memory allocations */
520 1.1 bouyer for (i=0; i< TL_NBUF; i++) {
521 1.1 bouyer if (sc->Rx_list[i].m)
522 1.1 bouyer m_freem(sc->Rx_list[i].m);
523 1.17 bouyer sc->Rx_list[i].m = NULL;
524 1.1 bouyer }
525 1.1 bouyer free(sc->Rx_list, M_DEVBUF);
526 1.1 bouyer sc->Rx_list = NULL;
527 1.1 bouyer while ((Tx = sc->active_Tx) != NULL) {
528 1.1 bouyer Tx->hw_list.stat = 0;
529 1.1 bouyer m_freem(Tx->m);
530 1.1 bouyer sc->active_Tx = Tx->next;
531 1.1 bouyer Tx->next = sc->Free_Tx;
532 1.1 bouyer sc->Free_Tx = Tx;
533 1.1 bouyer }
534 1.1 bouyer sc->last_Tx = NULL;
535 1.1 bouyer free(sc->Tx_list, M_DEVBUF);
536 1.1 bouyer sc->Tx_list = NULL;
537 1.1 bouyer sc->tl_if.if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
538 1.15 thorpej sc->tl_mii.mii_media_status &= ~IFM_ACTIVE;
539 1.1 bouyer sc->tl_flags = 0;
540 1.1 bouyer }
541 1.1 bouyer
542 1.1 bouyer static void tl_restart(v)
543 1.1 bouyer void *v;
544 1.1 bouyer {
545 1.1 bouyer tl_init(v);
546 1.1 bouyer }
547 1.1 bouyer
548 1.1 bouyer static int tl_init(sc)
549 1.1 bouyer tl_softc_t *sc;
550 1.1 bouyer {
551 1.1 bouyer struct ifnet *ifp = &sc->tl_if;
552 1.1 bouyer int i, s;
553 1.1 bouyer
554 1.14 mycroft s = splnet();
555 1.1 bouyer /* cancel any pending IO */
556 1.1 bouyer tl_shutdown(sc);
557 1.1 bouyer tl_reset(sc);
558 1.1 bouyer if ((sc->tl_if.if_flags & IFF_UP) == 0) {
559 1.1 bouyer splx(s);
560 1.1 bouyer return 0;
561 1.1 bouyer }
562 1.1 bouyer /* Set various register to reasonable value */
563 1.1 bouyer /* setup NetCmd in promisc mode if needed */
564 1.1 bouyer i = (ifp->if_flags & IFF_PROMISC) ? TL_NETCOMMAND_CAF : 0;
565 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetCmd,
566 1.17 bouyer TL_NETCOMMAND_NRESET | TL_NETCOMMAND_NWRAP | i);
567 1.1 bouyer /* Max receive size : MCLBYTES */
568 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_MISC + TL_MISC_MaxRxL, MCLBYTES & 0xff);
569 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_MISC + TL_MISC_MaxRxH,
570 1.17 bouyer (MCLBYTES >> 8) & 0xff);
571 1.1 bouyer
572 1.1 bouyer /* init MAC addr */
573 1.1 bouyer for (i = 0; i < ETHER_ADDR_LEN; i++)
574 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_Areg0 + i , sc->tl_enaddr[i]);
575 1.1 bouyer /* add multicast filters */
576 1.1 bouyer tl_addr_filter(sc);
577 1.1 bouyer #ifdef TLDEBUG_ADDR
578 1.1 bouyer printf("Wrote Mac addr, Areg & hash registers are now: \n");
579 1.1 bouyer for (i = TL_INT_Areg0; i <= TL_INT_HASH2; i = i + 4)
580 1.1 bouyer printf(" reg %x: %x\n", i, tl_intreg_read(sc, i));
581 1.1 bouyer #endif
582 1.1 bouyer
583 1.1 bouyer /* Pre-allocate receivers mbuf, make the lists */
584 1.17 bouyer sc->Rx_list = malloc(sizeof(struct Rx_list) * TL_NBUF, M_DEVBUF,
585 1.17 bouyer M_NOWAIT);
586 1.17 bouyer sc->Tx_list = malloc(sizeof(struct Tx_list) * TL_NBUF, M_DEVBUF,
587 1.17 bouyer M_NOWAIT);
588 1.1 bouyer if (sc->Rx_list == NULL || sc->Tx_list == NULL) {
589 1.1 bouyer printf("%s: out of memory for lists\n", sc->sc_dev.dv_xname);
590 1.1 bouyer sc->tl_if.if_flags &= ~IFF_UP;
591 1.1 bouyer splx(s);
592 1.1 bouyer return ENOMEM;
593 1.1 bouyer }
594 1.1 bouyer for (i=0; i< TL_NBUF; i++) {
595 1.17 bouyer if (tl_add_RxBuff(&sc->Rx_list[i], NULL) == 0) {
596 1.17 bouyer printf("%s: out of mbuf for receive list\n",
597 1.17 bouyer sc->sc_dev.dv_xname);
598 1.1 bouyer sc->tl_if.if_flags &= ~IFF_UP;
599 1.1 bouyer splx(s);
600 1.1 bouyer return ENOMEM;
601 1.1 bouyer }
602 1.1 bouyer if (i > 0) { /* chain the list */
603 1.1 bouyer sc->Rx_list[i-1].next = &sc->Rx_list[i];
604 1.17 bouyer sc->Rx_list[i-1].hw_list.fwd =
605 1.35 thorpej vtophys((vaddr_t)&sc->Rx_list[i].hw_list);
606 1.1 bouyer #ifdef DIAGNOSTIC
607 1.1 bouyer if (sc->Rx_list[i-1].hw_list.fwd & 0x7)
608 1.17 bouyer printf("%s: physical addr 0x%x of list not "
609 1.17 bouyer "properly aligned\n",
610 1.17 bouyer sc->sc_dev.dv_xname,
611 1.17 bouyer sc->Rx_list[i-1].hw_list.fwd);
612 1.1 bouyer #endif
613 1.1 bouyer sc->Tx_list[i-1].next = &sc->Tx_list[i];
614 1.1 bouyer }
615 1.1 bouyer }
616 1.1 bouyer sc->Rx_list[TL_NBUF-1].next = NULL;
617 1.1 bouyer sc->Rx_list[TL_NBUF-1].hw_list.fwd = 0;
618 1.1 bouyer sc->Tx_list[TL_NBUF-1].next = NULL;
619 1.1 bouyer
620 1.1 bouyer sc->active_Rx = &sc->Rx_list[0];
621 1.1 bouyer sc->last_Rx = &sc->Rx_list[TL_NBUF-1];
622 1.1 bouyer sc->active_Tx = sc->last_Tx = NULL;
623 1.1 bouyer sc->Free_Tx = &sc->Tx_list[0];
624 1.1 bouyer
625 1.6 bouyer if (nullbuf == NULL)
626 1.6 bouyer nullbuf = malloc(ETHER_MIN_TX, M_DEVBUF, M_NOWAIT);
627 1.1 bouyer if (nullbuf == NULL) {
628 1.1 bouyer printf("%s: can't allocate space for pad buffer\n",
629 1.17 bouyer sc->sc_dev.dv_xname);
630 1.1 bouyer sc->tl_if.if_flags &= ~IFF_UP;
631 1.1 bouyer splx(s);
632 1.1 bouyer return ENOMEM;
633 1.1 bouyer }
634 1.1 bouyer bzero(nullbuf, ETHER_MIN_TX);
635 1.1 bouyer
636 1.15 thorpej /* set media */
637 1.15 thorpej mii_mediachg(&sc->tl_mii);
638 1.1 bouyer
639 1.1 bouyer /* start ticks calls */
640 1.32 thorpej callout_reset(&sc->tl_tick_ch, hz, tl_ticks, sc);
641 1.1 bouyer /* write adress of Rx list and enable interrupts */
642 1.35 thorpej TL_HR_WRITE(sc, TL_HOST_CH_PARM, vtophys((vaddr_t)&sc->Rx_list[0].hw_list));
643 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
644 1.17 bouyer HOST_CMD_GO | HOST_CMD_RT | HOST_CMD_Nes | HOST_CMD_IntOn);
645 1.1 bouyer sc->tl_if.if_flags |= IFF_RUNNING;
646 1.1 bouyer sc->tl_if.if_flags &= ~IFF_OACTIVE;
647 1.1 bouyer return 0;
648 1.1 bouyer }
649 1.1 bouyer
650 1.1 bouyer
651 1.1 bouyer static u_int32_t
652 1.1 bouyer tl_intreg_read(sc, reg)
653 1.1 bouyer tl_softc_t *sc;
654 1.1 bouyer u_int32_t reg;
655 1.1 bouyer {
656 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR, reg & TL_HOST_DIOADR_MASK);
657 1.1 bouyer return TL_HR_READ(sc, TL_HOST_DIO_DATA);
658 1.1 bouyer }
659 1.1 bouyer
660 1.1 bouyer static u_int8_t
661 1.1 bouyer tl_intreg_read_byte(sc, reg)
662 1.1 bouyer tl_softc_t *sc;
663 1.1 bouyer u_int32_t reg;
664 1.1 bouyer {
665 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR,
666 1.17 bouyer (reg & (~0x07)) & TL_HOST_DIOADR_MASK);
667 1.1 bouyer return TL_HR_READ_BYTE(sc, TL_HOST_DIO_DATA + (reg & 0x07));
668 1.1 bouyer }
669 1.1 bouyer
670 1.1 bouyer static void
671 1.1 bouyer tl_intreg_write(sc, reg, val)
672 1.1 bouyer tl_softc_t *sc;
673 1.1 bouyer u_int32_t reg;
674 1.1 bouyer u_int32_t val;
675 1.1 bouyer {
676 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR, reg & TL_HOST_DIOADR_MASK);
677 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_DIO_DATA, val);
678 1.1 bouyer }
679 1.1 bouyer
680 1.1 bouyer static void
681 1.1 bouyer tl_intreg_write_byte(sc, reg, val)
682 1.1 bouyer tl_softc_t *sc;
683 1.1 bouyer u_int32_t reg;
684 1.1 bouyer u_int8_t val;
685 1.1 bouyer {
686 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR,
687 1.17 bouyer (reg & (~0x03)) & TL_HOST_DIOADR_MASK);
688 1.1 bouyer TL_HR_WRITE_BYTE(sc, TL_HOST_DIO_DATA + (reg & 0x03), val);
689 1.1 bouyer }
690 1.1 bouyer
691 1.28 tron void
692 1.28 tron tl_mii_sync(sc)
693 1.28 tron struct tl_softc *sc;
694 1.1 bouyer {
695 1.28 tron int i;
696 1.1 bouyer
697 1.28 tron netsio_clr(sc, TL_NETSIO_MTXEN);
698 1.28 tron for (i = 0; i < 32; i++) {
699 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
700 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
701 1.28 tron }
702 1.1 bouyer }
703 1.1 bouyer
704 1.15 thorpej void
705 1.28 tron tl_mii_sendbits(sc, data, nbits)
706 1.28 tron struct tl_softc *sc;
707 1.28 tron u_int32_t data;
708 1.28 tron int nbits;
709 1.1 bouyer {
710 1.28 tron int i;
711 1.1 bouyer
712 1.28 tron netsio_set(sc, TL_NETSIO_MTXEN);
713 1.28 tron for (i = 1 << (nbits - 1); i; i = i >> 1) {
714 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
715 1.28 tron netsio_read(sc, TL_NETSIO_MCLK);
716 1.28 tron if (data & i)
717 1.28 tron netsio_set(sc, TL_NETSIO_MDATA);
718 1.28 tron else
719 1.28 tron netsio_clr(sc, TL_NETSIO_MDATA);
720 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
721 1.28 tron netsio_read(sc, TL_NETSIO_MCLK);
722 1.28 tron }
723 1.1 bouyer }
724 1.1 bouyer
725 1.15 thorpej int
726 1.15 thorpej tl_mii_read(self, phy, reg)
727 1.15 thorpej struct device *self;
728 1.15 thorpej int phy, reg;
729 1.1 bouyer {
730 1.28 tron struct tl_softc *sc = (struct tl_softc *)self;
731 1.28 tron int val = 0, i, err;
732 1.28 tron
733 1.28 tron /*
734 1.28 tron * Read the PHY register by manually driving the MII control lines.
735 1.28 tron */
736 1.1 bouyer
737 1.28 tron tl_mii_sync(sc);
738 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_START, 2);
739 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_READ, 2);
740 1.28 tron tl_mii_sendbits(sc, phy, 5);
741 1.28 tron tl_mii_sendbits(sc, reg, 5);
742 1.28 tron
743 1.28 tron netsio_clr(sc, TL_NETSIO_MTXEN);
744 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
745 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
746 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
747 1.28 tron
748 1.28 tron err = netsio_read(sc, TL_NETSIO_MDATA);
749 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
750 1.28 tron
751 1.28 tron /* Even if an error occurs, must still clock out the cycle. */
752 1.28 tron for (i = 0; i < 16; i++) {
753 1.28 tron val <<= 1;
754 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
755 1.28 tron if (err == 0 && netsio_read(sc, TL_NETSIO_MDATA))
756 1.28 tron val |= 1;
757 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
758 1.28 tron }
759 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
760 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
761 1.28 tron
762 1.28 tron return (err ? 0 : val);
763 1.15 thorpej }
764 1.15 thorpej
765 1.15 thorpej void
766 1.15 thorpej tl_mii_write(self, phy, reg, val)
767 1.15 thorpej struct device *self;
768 1.15 thorpej int phy, reg, val;
769 1.15 thorpej {
770 1.28 tron struct tl_softc *sc = (struct tl_softc *)self;
771 1.28 tron
772 1.28 tron /*
773 1.28 tron * Write the PHY register by manually driving the MII control lines.
774 1.28 tron */
775 1.28 tron
776 1.28 tron tl_mii_sync(sc);
777 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_START, 2);
778 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_WRITE, 2);
779 1.28 tron tl_mii_sendbits(sc, phy, 5);
780 1.28 tron tl_mii_sendbits(sc, reg, 5);
781 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_ACK, 2);
782 1.28 tron tl_mii_sendbits(sc, val, 16);
783 1.15 thorpej
784 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
785 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
786 1.15 thorpej }
787 1.15 thorpej
788 1.15 thorpej void
789 1.15 thorpej tl_statchg(self)
790 1.15 thorpej struct device *self;
791 1.15 thorpej {
792 1.15 thorpej tl_softc_t *sc = (struct tl_softc *)self;
793 1.15 thorpej u_int32_t reg;
794 1.15 thorpej
795 1.15 thorpej #ifdef TLDEBUG
796 1.15 thorpej printf("tl_statchg, media %x\n", sc->tl_ifmedia.ifm_media);
797 1.15 thorpej #endif
798 1.15 thorpej
799 1.15 thorpej /*
800 1.15 thorpej * We must keep the ThunderLAN and the PHY in sync as
801 1.15 thorpej * to the status of full-duplex!
802 1.15 thorpej */
803 1.15 thorpej reg = tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetCmd);
804 1.15 thorpej if (sc->tl_mii.mii_media_active & IFM_FDX)
805 1.15 thorpej reg |= TL_NETCOMMAND_DUPLEX;
806 1.15 thorpej else
807 1.15 thorpej reg &= ~TL_NETCOMMAND_DUPLEX;
808 1.15 thorpej tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetCmd, reg);
809 1.1 bouyer }
810 1.1 bouyer
811 1.1 bouyer void tl_i2c_set(v, bit)
812 1.1 bouyer void *v;
813 1.1 bouyer u_int8_t bit;
814 1.1 bouyer {
815 1.1 bouyer tl_softc_t *sc = v;
816 1.1 bouyer
817 1.1 bouyer switch (bit) {
818 1.1 bouyer case I2C_DATA:
819 1.1 bouyer netsio_set(sc, TL_NETSIO_EDATA);
820 1.1 bouyer break;
821 1.1 bouyer case I2C_CLOCK:
822 1.1 bouyer netsio_set(sc, TL_NETSIO_ECLOCK);
823 1.1 bouyer break;
824 1.1 bouyer case I2C_TXEN:
825 1.1 bouyer netsio_set(sc, TL_NETSIO_ETXEN);
826 1.1 bouyer break;
827 1.1 bouyer default:
828 1.1 bouyer printf("tl_i2c_set: unknown bit %d\n", bit);
829 1.1 bouyer }
830 1.1 bouyer return;
831 1.1 bouyer }
832 1.1 bouyer
833 1.1 bouyer void tl_i2c_clr(v, bit)
834 1.1 bouyer void *v;
835 1.1 bouyer u_int8_t bit;
836 1.1 bouyer {
837 1.1 bouyer tl_softc_t *sc = v;
838 1.1 bouyer
839 1.1 bouyer switch (bit) {
840 1.1 bouyer case I2C_DATA:
841 1.1 bouyer netsio_clr(sc, TL_NETSIO_EDATA);
842 1.1 bouyer break;
843 1.1 bouyer case I2C_CLOCK:
844 1.1 bouyer netsio_clr(sc, TL_NETSIO_ECLOCK);
845 1.1 bouyer break;
846 1.1 bouyer case I2C_TXEN:
847 1.1 bouyer netsio_clr(sc, TL_NETSIO_ETXEN);
848 1.1 bouyer break;
849 1.1 bouyer default:
850 1.1 bouyer printf("tl_i2c_clr: unknown bit %d\n", bit);
851 1.1 bouyer }
852 1.1 bouyer return;
853 1.1 bouyer }
854 1.1 bouyer
855 1.1 bouyer int tl_i2c_read(v, bit)
856 1.1 bouyer void *v;
857 1.1 bouyer u_int8_t bit;
858 1.1 bouyer {
859 1.1 bouyer tl_softc_t *sc = v;
860 1.1 bouyer
861 1.1 bouyer switch (bit) {
862 1.1 bouyer case I2C_DATA:
863 1.1 bouyer return netsio_read(sc, TL_NETSIO_EDATA);
864 1.1 bouyer break;
865 1.1 bouyer case I2C_CLOCK:
866 1.1 bouyer return netsio_read(sc, TL_NETSIO_ECLOCK);
867 1.1 bouyer break;
868 1.1 bouyer case I2C_TXEN:
869 1.1 bouyer return netsio_read(sc, TL_NETSIO_ETXEN);
870 1.1 bouyer break;
871 1.1 bouyer default:
872 1.1 bouyer printf("tl_i2c_read: unknown bit %d\n", bit);
873 1.1 bouyer return -1;
874 1.1 bouyer }
875 1.1 bouyer }
876 1.1 bouyer
877 1.1 bouyer static int
878 1.1 bouyer tl_intr(v)
879 1.1 bouyer void *v;
880 1.1 bouyer {
881 1.1 bouyer tl_softc_t *sc = v;
882 1.1 bouyer struct ifnet *ifp = &sc->tl_if;
883 1.1 bouyer struct Rx_list *Rx;
884 1.1 bouyer struct Tx_list *Tx;
885 1.1 bouyer struct mbuf *m;
886 1.1 bouyer u_int32_t int_type, int_reg;
887 1.1 bouyer int ack = 0;
888 1.1 bouyer int size;
889 1.1 bouyer
890 1.1 bouyer int_reg = TL_HR_READ(sc, TL_HOST_INTR_DIOADR);
891 1.1 bouyer int_type = int_reg & TL_INTR_MASK;
892 1.1 bouyer if (int_type == 0)
893 1.1 bouyer return 0;
894 1.1 bouyer #if defined(TLDEBUG_RX) || defined(TLDEBUG_TX)
895 1.1 bouyer printf("%s: interrupt type %x, intr_reg %x\n", sc->sc_dev.dv_xname,
896 1.17 bouyer int_type, int_reg);
897 1.1 bouyer #endif
898 1.1 bouyer /* disable interrupts */
899 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOff);
900 1.1 bouyer switch(int_type & TL_INTR_MASK) {
901 1.1 bouyer case TL_INTR_RxEOF:
902 1.1 bouyer while(sc->active_Rx->hw_list.stat & TL_RX_CSTAT_CPLT) {
903 1.1 bouyer /* dequeue and requeue at end of list */
904 1.1 bouyer ack++;
905 1.1 bouyer Rx = sc->active_Rx;
906 1.1 bouyer sc->active_Rx = Rx->next;
907 1.1 bouyer m = Rx->m;
908 1.1 bouyer size = Rx->hw_list.stat >> 16;
909 1.1 bouyer #ifdef TLDEBUG_RX
910 1.17 bouyer printf("tl_intr: RX list complete, Rx %p, size=%d\n",
911 1.17 bouyer Rx, size);
912 1.1 bouyer #endif
913 1.1 bouyer if (tl_add_RxBuff(Rx, m ) == 0) {
914 1.17 bouyer /*
915 1.17 bouyer * No new mbuf, reuse the same. This means
916 1.17 bouyer * that this packet
917 1.17 bouyer * is lost
918 1.17 bouyer */
919 1.1 bouyer m = NULL;
920 1.1 bouyer #ifdef TL_PRIV_STATS
921 1.1 bouyer sc->ierr_nomem++;
922 1.1 bouyer #endif
923 1.1 bouyer #ifdef TLDEBUG
924 1.1 bouyer printf("%s: out of mbuf, lost input packet\n",
925 1.17 bouyer sc->sc_dev.dv_xname);
926 1.1 bouyer #endif
927 1.1 bouyer }
928 1.1 bouyer Rx->next = NULL;
929 1.1 bouyer Rx->hw_list.fwd = 0;
930 1.35 thorpej sc->last_Rx->hw_list.fwd = vtophys((vaddr_t)&Rx->hw_list);
931 1.1 bouyer #ifdef DIAGNOSTIC
932 1.1 bouyer if (sc->last_Rx->hw_list.fwd & 0x7)
933 1.17 bouyer printf("%s: physical addr 0x%x of list not "
934 1.17 bouyer "properly aligned\n",
935 1.17 bouyer sc->sc_dev.dv_xname,
936 1.17 bouyer sc->last_Rx->hw_list.fwd);
937 1.1 bouyer #endif
938 1.1 bouyer sc->last_Rx->next = Rx;
939 1.1 bouyer sc->last_Rx = Rx;
940 1.1 bouyer
941 1.1 bouyer /* deliver packet */
942 1.1 bouyer if (m) {
943 1.1 bouyer if (size < sizeof(struct ether_header)) {
944 1.1 bouyer m_freem(m);
945 1.1 bouyer continue;
946 1.1 bouyer }
947 1.1 bouyer m->m_pkthdr.rcvif = ifp;
948 1.24 thorpej m->m_pkthdr.len = m->m_len = size;
949 1.1 bouyer #ifdef TLDEBUG_RX
950 1.36 thorpej { struct ether_header *eh =
951 1.36 thorpej mtod(m, struct ether_header *);
952 1.1 bouyer printf("tl_intr: Rx packet:\n");
953 1.36 thorpej ether_printheader(eh); }
954 1.1 bouyer #endif
955 1.1 bouyer #if NBPFILTER > 0
956 1.36 thorpej if (ifp->if_bpf)
957 1.36 thorpej bpf_mtap(ifp->if_bpf, m);
958 1.1 bouyer #endif /* NBPFILTER > 0 */
959 1.24 thorpej (*ifp->if_input)(ifp, m);
960 1.1 bouyer }
961 1.1 bouyer }
962 1.1 bouyer #ifdef TLDEBUG_RX
963 1.1 bouyer printf("TL_INTR_RxEOF: ack %d\n", ack);
964 1.1 bouyer #else
965 1.1 bouyer if (ack == 0) {
966 1.1 bouyer printf("%s: EOF intr without anything to read !\n",
967 1.17 bouyer sc->sc_dev.dv_xname);
968 1.1 bouyer tl_reset(sc);
969 1.1 bouyer /* shedule reinit of the board */
970 1.32 thorpej callout_reset(&sc->tl_restart_ch, 1, tl_restart, sc);
971 1.1 bouyer return(1);
972 1.1 bouyer }
973 1.1 bouyer #endif
974 1.1 bouyer break;
975 1.1 bouyer case TL_INTR_RxEOC:
976 1.1 bouyer ack++;
977 1.1 bouyer #ifdef TLDEBUG_RX
978 1.1 bouyer printf("TL_INTR_RxEOC: ack %d\n", ack);
979 1.1 bouyer #endif
980 1.1 bouyer #ifdef DIAGNOSTIC
981 1.1 bouyer if (sc->active_Rx->hw_list.stat & TL_RX_CSTAT_CPLT) {
982 1.17 bouyer printf("%s: Rx EOC interrupt and active Rx list not "
983 1.17 bouyer "cleared\n", sc->sc_dev.dv_xname);
984 1.1 bouyer return 0;
985 1.1 bouyer } else
986 1.1 bouyer #endif
987 1.1 bouyer {
988 1.17 bouyer /*
989 1.17 bouyer * write adress of Rx list and send Rx GO command, ack
990 1.17 bouyer * interrupt and enable interrupts in one command
991 1.17 bouyer */
992 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CH_PARM,
993 1.35 thorpej vtophys((vaddr_t)&sc->active_Rx->hw_list));
994 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
995 1.17 bouyer HOST_CMD_GO | HOST_CMD_RT | HOST_CMD_Nes | ack | int_type |
996 1.17 bouyer HOST_CMD_ACK | HOST_CMD_IntOn);
997 1.1 bouyer return 1;
998 1.1 bouyer }
999 1.1 bouyer case TL_INTR_TxEOF:
1000 1.1 bouyer case TL_INTR_TxEOC:
1001 1.1 bouyer while ((Tx = sc->active_Tx) != NULL) {
1002 1.1 bouyer if((Tx->hw_list.stat & TL_TX_CSTAT_CPLT) == 0)
1003 1.1 bouyer break;
1004 1.1 bouyer ack++;
1005 1.1 bouyer #ifdef TLDEBUG_TX
1006 1.17 bouyer printf("TL_INTR_TxEOC: list 0x%xp done\n",
1007 1.35 thorpej vtophys((vaddr_t)&Tx->hw_list));
1008 1.1 bouyer #endif
1009 1.1 bouyer Tx->hw_list.stat = 0;
1010 1.1 bouyer m_freem(Tx->m);
1011 1.1 bouyer Tx->m = NULL;
1012 1.1 bouyer sc->active_Tx = Tx->next;
1013 1.1 bouyer if (sc->active_Tx == NULL)
1014 1.1 bouyer sc->last_Tx = NULL;
1015 1.1 bouyer Tx->next = sc->Free_Tx;
1016 1.1 bouyer sc->Free_Tx = Tx;
1017 1.1 bouyer }
1018 1.1 bouyer /* if this was an EOC, ACK immediatly */
1019 1.1 bouyer if (int_type == TL_INTR_TxEOC) {
1020 1.1 bouyer #ifdef TLDEBUG_TX
1021 1.17 bouyer printf("TL_INTR_TxEOC: ack %d (will be set to 1)\n",
1022 1.17 bouyer ack);
1023 1.1 bouyer #endif
1024 1.17 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, 1 | int_type |
1025 1.17 bouyer HOST_CMD_ACK | HOST_CMD_IntOn);
1026 1.17 bouyer if ( sc->active_Tx != NULL) {
1027 1.17 bouyer /* needs a Tx go command */
1028 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CH_PARM,
1029 1.35 thorpej vtophys((vaddr_t)&sc->active_Tx->hw_list));
1030 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_GO);
1031 1.1 bouyer }
1032 1.1 bouyer sc->tl_if.if_timer = 0;
1033 1.1 bouyer if (sc->tl_if.if_snd.ifq_head != NULL)
1034 1.1 bouyer tl_ifstart(&sc->tl_if);
1035 1.1 bouyer return 1;
1036 1.1 bouyer }
1037 1.1 bouyer #ifdef TLDEBUG
1038 1.1 bouyer else {
1039 1.1 bouyer printf("TL_INTR_TxEOF: ack %d\n", ack);
1040 1.1 bouyer }
1041 1.1 bouyer #endif
1042 1.1 bouyer sc->tl_if.if_timer = 0;
1043 1.1 bouyer if (sc->tl_if.if_snd.ifq_head != NULL)
1044 1.1 bouyer tl_ifstart(&sc->tl_if);
1045 1.1 bouyer break;
1046 1.1 bouyer case TL_INTR_Stat:
1047 1.1 bouyer ack++;
1048 1.1 bouyer #ifdef TLDEBUG
1049 1.1 bouyer printf("TL_INTR_Stat: ack %d\n", ack);
1050 1.1 bouyer #endif
1051 1.1 bouyer tl_read_stats(sc);
1052 1.1 bouyer break;
1053 1.1 bouyer case TL_INTR_Adc:
1054 1.1 bouyer if (int_reg & TL_INTVec_MASK) {
1055 1.1 bouyer /* adapter check conditions */
1056 1.17 bouyer printf("%s: check condition, intvect=0x%x, "
1057 1.17 bouyer "ch_param=0x%x\n", sc->sc_dev.dv_xname,
1058 1.17 bouyer int_reg & TL_INTVec_MASK,
1059 1.17 bouyer TL_HR_READ(sc, TL_HOST_CH_PARM));
1060 1.1 bouyer tl_reset(sc);
1061 1.1 bouyer /* shedule reinit of the board */
1062 1.32 thorpej callout_reset(&sc->tl_restart_ch, 1, tl_restart, sc);
1063 1.1 bouyer return(1);
1064 1.1 bouyer } else {
1065 1.1 bouyer u_int8_t netstat;
1066 1.1 bouyer /* Network status */
1067 1.17 bouyer netstat =
1068 1.17 bouyer tl_intreg_read_byte(sc, TL_INT_NET+TL_INT_NetSts);
1069 1.1 bouyer printf("%s: network status, NetSts=%x\n",
1070 1.17 bouyer sc->sc_dev.dv_xname, netstat);
1071 1.1 bouyer /* Ack interrupts */
1072 1.17 bouyer tl_intreg_write_byte(sc, TL_INT_NET+TL_INT_NetSts,
1073 1.17 bouyer netstat);
1074 1.1 bouyer ack++;
1075 1.1 bouyer }
1076 1.1 bouyer break;
1077 1.1 bouyer default:
1078 1.1 bouyer printf("%s: unhandled interrupt code %x!\n",
1079 1.17 bouyer sc->sc_dev.dv_xname, int_type);
1080 1.1 bouyer ack++;
1081 1.1 bouyer }
1082 1.1 bouyer
1083 1.1 bouyer if (ack) {
1084 1.1 bouyer /* Ack the interrupt and enable interrupts */
1085 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, ack | int_type | HOST_CMD_ACK |
1086 1.17 bouyer HOST_CMD_IntOn);
1087 1.1 bouyer return 1;
1088 1.1 bouyer }
1089 1.1 bouyer /* ack = 0 ; interrupt was perhaps not our. Just enable interrupts */
1090 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOn);
1091 1.1 bouyer return 0;
1092 1.1 bouyer }
1093 1.1 bouyer
1094 1.1 bouyer static int
1095 1.1 bouyer tl_ifioctl(ifp, cmd, data)
1096 1.1 bouyer struct ifnet *ifp;
1097 1.1 bouyer ioctl_cmd_t cmd;
1098 1.1 bouyer caddr_t data;
1099 1.1 bouyer {
1100 1.1 bouyer struct tl_softc *sc = ifp->if_softc;
1101 1.1 bouyer struct ifreq *ifr = (struct ifreq *)data;
1102 1.1 bouyer int s, error;
1103 1.1 bouyer
1104 1.14 mycroft s = splnet();
1105 1.1 bouyer switch(cmd) {
1106 1.1 bouyer case SIOCSIFADDR: {
1107 1.1 bouyer struct ifaddr *ifa = (struct ifaddr *)data;
1108 1.1 bouyer sc->tl_if.if_flags |= IFF_UP;
1109 1.1 bouyer if ((error = tl_init(sc)) != NULL) {
1110 1.1 bouyer sc->tl_if.if_flags &= ~IFF_UP;
1111 1.1 bouyer break;
1112 1.1 bouyer }
1113 1.1 bouyer switch (ifa->ifa_addr->sa_family) {
1114 1.1 bouyer #ifdef INET
1115 1.1 bouyer case AF_INET:
1116 1.1 bouyer arp_ifinit(ifp, ifa);
1117 1.1 bouyer break;
1118 1.1 bouyer #endif
1119 1.1 bouyer #ifdef NS
1120 1.1 bouyer case AF_NS: {
1121 1.1 bouyer struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
1122 1.1 bouyer
1123 1.1 bouyer if (ns_nullhost(*ina))
1124 1.17 bouyer ina->x_host =
1125 1.18 bouyer *(union ns_host*) LLADDR(ifp->if_sadl);
1126 1.1 bouyer else
1127 1.41 thorpej memcpy(LLADDR(ifp->if_sadl), ina->x_host.c_host,
1128 1.1 bouyer ifp->if_addrlen);
1129 1.1 bouyer break;
1130 1.1 bouyer }
1131 1.1 bouyer #endif
1132 1.1 bouyer default:
1133 1.1 bouyer break;
1134 1.1 bouyer }
1135 1.1 bouyer break;
1136 1.1 bouyer }
1137 1.1 bouyer case SIOCSIFFLAGS:
1138 1.1 bouyer {
1139 1.1 bouyer u_int8_t reg;
1140 1.1 bouyer /*
1141 1.1 bouyer * If interface is marked up and not running, then start it.
1142 1.1 bouyer * If it is marked down and running, stop it.
1143 1.1 bouyer */
1144 1.1 bouyer if (ifp->if_flags & IFF_UP) {
1145 1.1 bouyer if ((ifp->if_flags & IFF_RUNNING) == 0) {
1146 1.1 bouyer error = tl_init(sc);
1147 1.1 bouyer /* all flags have been handled by init */
1148 1.1 bouyer break;
1149 1.1 bouyer }
1150 1.1 bouyer error = 0;
1151 1.17 bouyer reg = tl_intreg_read_byte(sc,
1152 1.17 bouyer TL_INT_NET + TL_INT_NetCmd);
1153 1.1 bouyer if (ifp->if_flags & IFF_PROMISC)
1154 1.1 bouyer reg |= TL_NETCOMMAND_CAF;
1155 1.1 bouyer else
1156 1.1 bouyer reg &= ~TL_NETCOMMAND_CAF;
1157 1.17 bouyer tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetCmd,
1158 1.17 bouyer reg);
1159 1.1 bouyer #ifdef TL_PRIV_STATS
1160 1.1 bouyer if (ifp->if_flags & IFF_LINK0) {
1161 1.1 bouyer ifp->if_flags &= ~IFF_LINK0;
1162 1.17 bouyer printf("%s errors statistics\n",
1163 1.17 bouyer sc->sc_dev.dv_xname);
1164 1.17 bouyer printf(" %4d RX buffer overrun\n",
1165 1.17 bouyer sc->ierr_overr);
1166 1.17 bouyer printf(" %4d RX code error\n",
1167 1.17 bouyer sc->ierr_code);
1168 1.17 bouyer printf(" %4d RX crc error\n",
1169 1.17 bouyer sc->ierr_crc);
1170 1.17 bouyer printf(" %4d RX out of memory\n",
1171 1.17 bouyer sc->ierr_nomem);
1172 1.17 bouyer printf(" %4d TX buffer underrun\n",
1173 1.17 bouyer sc->oerr_underr);
1174 1.17 bouyer printf(" %4d TX deffered frames\n",
1175 1.17 bouyer sc->oerr_deffered);
1176 1.17 bouyer printf(" %4d TX single collisions\n",
1177 1.17 bouyer sc->oerr_coll);
1178 1.17 bouyer printf(" %4d TX multi collisions\n",
1179 1.17 bouyer sc->oerr_multicoll);
1180 1.17 bouyer printf(" %4d TX exessive collisions\n",
1181 1.17 bouyer sc->oerr_exesscoll);
1182 1.17 bouyer printf(" %4d TX late collisions\n",
1183 1.17 bouyer sc->oerr_latecoll);
1184 1.17 bouyer printf(" %4d TX carrier loss\n",
1185 1.17 bouyer sc->oerr_carrloss);
1186 1.17 bouyer printf(" %4d TX mbuf copy\n",
1187 1.17 bouyer sc->oerr_mcopy);
1188 1.1 bouyer }
1189 1.1 bouyer #endif
1190 1.1 bouyer } else {
1191 1.1 bouyer if (ifp->if_flags & IFF_RUNNING)
1192 1.1 bouyer tl_shutdown(sc);
1193 1.1 bouyer error = 0;
1194 1.1 bouyer }
1195 1.1 bouyer break;
1196 1.1 bouyer }
1197 1.1 bouyer case SIOCADDMULTI:
1198 1.1 bouyer case SIOCDELMULTI:
1199 1.1 bouyer /*
1200 1.1 bouyer * Update multicast listeners
1201 1.1 bouyer */
1202 1.1 bouyer if (cmd == SIOCADDMULTI)
1203 1.1 bouyer error = ether_addmulti(ifr, &sc->tl_ec);
1204 1.1 bouyer else
1205 1.1 bouyer error = ether_delmulti(ifr, &sc->tl_ec);
1206 1.1 bouyer if (error == ENETRESET) {
1207 1.1 bouyer tl_addr_filter(sc);
1208 1.1 bouyer error = 0;
1209 1.1 bouyer }
1210 1.1 bouyer break;
1211 1.1 bouyer case SIOCSIFMEDIA:
1212 1.1 bouyer case SIOCGIFMEDIA:
1213 1.15 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->tl_mii.mii_media, cmd);
1214 1.1 bouyer break;
1215 1.1 bouyer default:
1216 1.1 bouyer error = EINVAL;
1217 1.1 bouyer }
1218 1.1 bouyer splx(s);
1219 1.1 bouyer return error;
1220 1.1 bouyer }
1221 1.1 bouyer
1222 1.1 bouyer static void
1223 1.1 bouyer tl_ifstart(ifp)
1224 1.1 bouyer struct ifnet *ifp;
1225 1.1 bouyer {
1226 1.1 bouyer tl_softc_t *sc = ifp->if_softc;
1227 1.1 bouyer struct mbuf *m, *mb_head;
1228 1.1 bouyer struct Tx_list *Tx;
1229 1.1 bouyer int segment, size;
1230 1.1 bouyer
1231 1.1 bouyer txloop:
1232 1.1 bouyer /* If we don't have more space ... */
1233 1.1 bouyer if (sc->Free_Tx == NULL) {
1234 1.1 bouyer #ifdef TLDEBUG
1235 1.1 bouyer printf("tl_ifstart: No free TX list\n");
1236 1.1 bouyer #endif
1237 1.1 bouyer return;
1238 1.1 bouyer }
1239 1.1 bouyer /* Grab a paquet for output */
1240 1.1 bouyer IF_DEQUEUE(&ifp->if_snd, mb_head);
1241 1.1 bouyer if (mb_head == NULL) {
1242 1.1 bouyer #ifdef TLDEBUG_TX
1243 1.1 bouyer printf("tl_ifstart: nothing to send\n");
1244 1.1 bouyer #endif
1245 1.1 bouyer return;
1246 1.1 bouyer }
1247 1.1 bouyer Tx = sc->Free_Tx;
1248 1.1 bouyer sc->Free_Tx = Tx->next;
1249 1.1 bouyer /*
1250 1.1 bouyer * Go through each of the mbufs in the chain and initialize
1251 1.1 bouyer * the transmit list descriptors with the physical address
1252 1.1 bouyer * and size of the mbuf.
1253 1.1 bouyer */
1254 1.1 bouyer tbdinit:
1255 1.1 bouyer bzero(Tx, sizeof(struct Tx_list));
1256 1.1 bouyer Tx->m = mb_head;
1257 1.1 bouyer size = 0;
1258 1.1 bouyer for (m = mb_head, segment = 0; m != NULL ; m = m->m_next) {
1259 1.1 bouyer if (m->m_len != 0) {
1260 1.1 bouyer if (segment == TL_NSEG)
1261 1.1 bouyer break;
1262 1.1 bouyer size += m->m_len;
1263 1.1 bouyer Tx->hw_list.seg[segment].data_addr =
1264 1.16 eeh vtophys(mtod(m, vaddr_t));
1265 1.1 bouyer Tx->hw_list.seg[segment].data_count = m->m_len;
1266 1.1 bouyer segment++;
1267 1.1 bouyer }
1268 1.1 bouyer }
1269 1.1 bouyer if (m != NULL || (size < ETHER_MIN_TX && segment == TL_NSEG)) {
1270 1.1 bouyer /*
1271 1.17 bouyer * We ran out of segments, or we will. We have to recopy this
1272 1.17 bouyer * mbuf chain first.
1273 1.1 bouyer */
1274 1.1 bouyer struct mbuf *mn;
1275 1.1 bouyer #ifdef TLDEBUG_TX
1276 1.1 bouyer printf("tl_ifstart: need to copy mbuf\n");
1277 1.1 bouyer #endif
1278 1.1 bouyer #ifdef TL_PRIV_STATS
1279 1.1 bouyer sc->oerr_mcopy++;
1280 1.1 bouyer #endif
1281 1.1 bouyer MGETHDR(mn, M_DONTWAIT, MT_DATA);
1282 1.1 bouyer if (mn == NULL) {
1283 1.1 bouyer m_freem(mb_head);
1284 1.1 bouyer goto bad;
1285 1.1 bouyer }
1286 1.1 bouyer if (mb_head->m_pkthdr.len > MHLEN) {
1287 1.1 bouyer MCLGET(mn, M_DONTWAIT);
1288 1.1 bouyer if ((mn->m_flags & M_EXT) == 0) {
1289 1.1 bouyer m_freem(mn);
1290 1.1 bouyer m_freem(mb_head);
1291 1.1 bouyer goto bad;
1292 1.1 bouyer }
1293 1.1 bouyer }
1294 1.1 bouyer m_copydata(mb_head, 0, mb_head->m_pkthdr.len,
1295 1.17 bouyer mtod(mn, caddr_t));
1296 1.1 bouyer mn->m_pkthdr.len = mn->m_len = mb_head->m_pkthdr.len;
1297 1.1 bouyer m_freem(mb_head);
1298 1.1 bouyer mb_head = mn;
1299 1.1 bouyer goto tbdinit;
1300 1.1 bouyer }
1301 1.1 bouyer /* We are at end of mbuf chain. check the size and
1302 1.1 bouyer * see if it needs to be extended
1303 1.1 bouyer */
1304 1.1 bouyer if (size < ETHER_MIN_TX) {
1305 1.1 bouyer #ifdef DIAGNOSTIC
1306 1.1 bouyer if (segment >= TL_NSEG) {
1307 1.1 bouyer panic("tl_ifstart: to much segmets (%d)\n", segment);
1308 1.1 bouyer }
1309 1.1 bouyer #endif
1310 1.1 bouyer /*
1311 1.1 bouyer * add the nullbuf in the seg
1312 1.1 bouyer */
1313 1.1 bouyer Tx->hw_list.seg[segment].data_count =
1314 1.17 bouyer ETHER_MIN_TX - size;
1315 1.1 bouyer Tx->hw_list.seg[segment].data_addr =
1316 1.35 thorpej vtophys((vaddr_t)nullbuf);
1317 1.1 bouyer size = ETHER_MIN_TX;
1318 1.1 bouyer segment++;
1319 1.1 bouyer }
1320 1.1 bouyer /* The list is done, finish the list init */
1321 1.1 bouyer Tx->hw_list.seg[segment-1].data_count |=
1322 1.17 bouyer TL_LAST_SEG;
1323 1.1 bouyer Tx->hw_list.stat = (size << 16) | 0x3000;
1324 1.1 bouyer #ifdef TLDEBUG_TX
1325 1.1 bouyer printf("%s: sending, Tx : stat = 0x%x\n", sc->sc_dev.dv_xname,
1326 1.17 bouyer Tx->hw_list.stat);
1327 1.1 bouyer #if 0
1328 1.1 bouyer for(segment = 0; segment < TL_NSEG; segment++) {
1329 1.1 bouyer printf(" seg %d addr 0x%x len 0x%x\n",
1330 1.17 bouyer segment,
1331 1.17 bouyer Tx->hw_list.seg[segment].data_addr,
1332 1.17 bouyer Tx->hw_list.seg[segment].data_count);
1333 1.1 bouyer }
1334 1.1 bouyer #endif
1335 1.1 bouyer #endif
1336 1.1 bouyer sc->opkt++;
1337 1.1 bouyer if (sc->active_Tx == NULL) {
1338 1.1 bouyer sc->active_Tx = sc->last_Tx = Tx;
1339 1.1 bouyer #ifdef TLDEBUG_TX
1340 1.1 bouyer printf("%s: Tx GO, addr=0x%x\n", sc->sc_dev.dv_xname,
1341 1.35 thorpej vtophys((vaddr_t)&Tx->hw_list));
1342 1.1 bouyer #endif
1343 1.35 thorpej TL_HR_WRITE(sc, TL_HOST_CH_PARM, vtophys((vaddr_t)&Tx->hw_list));
1344 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_GO);
1345 1.1 bouyer } else {
1346 1.1 bouyer #ifdef TLDEBUG_TX
1347 1.1 bouyer printf("%s: Tx addr=0x%x queued\n", sc->sc_dev.dv_xname,
1348 1.35 thorpej vtophys((vaddr_t)&Tx->hw_list));
1349 1.1 bouyer #endif
1350 1.35 thorpej sc->last_Tx->hw_list.fwd = vtophys((vaddr_t)&Tx->hw_list);
1351 1.1 bouyer sc->last_Tx->next = Tx;
1352 1.1 bouyer sc->last_Tx = Tx;
1353 1.1 bouyer #ifdef DIAGNOSTIC
1354 1.1 bouyer if (sc->last_Tx->hw_list.fwd & 0x7)
1355 1.17 bouyer printf("%s: physical addr 0x%x of list not properly "
1356 1.17 bouyer "aligned\n",
1357 1.17 bouyer sc->sc_dev.dv_xname, sc->last_Rx->hw_list.fwd);
1358 1.1 bouyer #endif
1359 1.1 bouyer }
1360 1.1 bouyer #if NBPFILTER > 0
1361 1.1 bouyer /* Pass packet to bpf if there is a listener */
1362 1.1 bouyer if (ifp->if_bpf)
1363 1.1 bouyer bpf_mtap(ifp->if_bpf, mb_head);
1364 1.1 bouyer #endif
1365 1.17 bouyer /*
1366 1.17 bouyer * Set a 5 second timer just in case we don't hear from the card again.
1367 1.17 bouyer */
1368 1.1 bouyer ifp->if_timer = 5;
1369 1.1 bouyer goto txloop;
1370 1.1 bouyer bad:
1371 1.1 bouyer #ifdef TLDEBUG
1372 1.1 bouyer printf("tl_ifstart: Out of mbuf, Tx pkt lost\n");
1373 1.1 bouyer #endif
1374 1.1 bouyer Tx->next = sc->Free_Tx;
1375 1.1 bouyer sc->Free_Tx = Tx;
1376 1.1 bouyer return;
1377 1.1 bouyer }
1378 1.1 bouyer
1379 1.1 bouyer static void
1380 1.1 bouyer tl_ifwatchdog(ifp)
1381 1.1 bouyer struct ifnet *ifp;
1382 1.1 bouyer {
1383 1.1 bouyer tl_softc_t *sc = ifp->if_softc;
1384 1.1 bouyer
1385 1.1 bouyer if ((ifp->if_flags & IFF_RUNNING) == 0)
1386 1.1 bouyer return;
1387 1.1 bouyer printf("%s: device timeout\n", sc->sc_dev.dv_xname);
1388 1.1 bouyer ifp->if_oerrors++;
1389 1.1 bouyer tl_init(sc);
1390 1.1 bouyer }
1391 1.1 bouyer
1392 1.1 bouyer static int
1393 1.1 bouyer tl_mediachange(ifp)
1394 1.1 bouyer struct ifnet *ifp;
1395 1.1 bouyer {
1396 1.15 thorpej
1397 1.15 thorpej if (ifp->if_flags & IFF_UP)
1398 1.15 thorpej tl_init(ifp->if_softc);
1399 1.15 thorpej return (0);
1400 1.1 bouyer }
1401 1.1 bouyer
1402 1.1 bouyer static void
1403 1.1 bouyer tl_mediastatus(ifp, ifmr)
1404 1.1 bouyer struct ifnet *ifp;
1405 1.1 bouyer struct ifmediareq *ifmr;
1406 1.1 bouyer {
1407 1.1 bouyer tl_softc_t *sc = ifp->if_softc;
1408 1.15 thorpej
1409 1.15 thorpej mii_pollstat(&sc->tl_mii);
1410 1.15 thorpej ifmr->ifm_active = sc->tl_mii.mii_media_active;
1411 1.15 thorpej ifmr->ifm_status = sc->tl_mii.mii_media_status;
1412 1.1 bouyer }
1413 1.1 bouyer
1414 1.1 bouyer static int tl_add_RxBuff(Rx, oldm)
1415 1.1 bouyer struct Rx_list *Rx;
1416 1.1 bouyer struct mbuf *oldm;
1417 1.1 bouyer {
1418 1.1 bouyer struct mbuf *m;
1419 1.1 bouyer
1420 1.1 bouyer MGETHDR(m, M_DONTWAIT, MT_DATA);
1421 1.1 bouyer if (m != NULL) {
1422 1.1 bouyer MCLGET(m, M_DONTWAIT);
1423 1.1 bouyer if ((m->m_flags & M_EXT) == 0) {
1424 1.1 bouyer m_freem(m);
1425 1.1 bouyer if (oldm == NULL)
1426 1.1 bouyer return 0;
1427 1.1 bouyer m = oldm;
1428 1.1 bouyer m->m_data = m->m_ext.ext_buf;
1429 1.1 bouyer }
1430 1.1 bouyer } else {
1431 1.1 bouyer if (oldm == NULL)
1432 1.1 bouyer return 0;
1433 1.1 bouyer m = oldm;
1434 1.1 bouyer m->m_data = m->m_ext.ext_buf;
1435 1.1 bouyer }
1436 1.1 bouyer /*
1437 1.1 bouyer * Move the data pointer up so that the incoming data packet
1438 1.1 bouyer * will be 32-bit aligned.
1439 1.1 bouyer */
1440 1.1 bouyer m->m_data += 2;
1441 1.1 bouyer
1442 1.1 bouyer /* (re)init the Rx_list struct */
1443 1.1 bouyer
1444 1.1 bouyer Rx->m = m;
1445 1.1 bouyer Rx->hw_list.stat = ((MCLBYTES -2) << 16) | 0x3000;
1446 1.1 bouyer Rx->hw_list.seg.data_count = (MCLBYTES -2);
1447 1.35 thorpej Rx->hw_list.seg.data_addr = vtophys((vaddr_t)m->m_data);
1448 1.1 bouyer return (m != oldm);
1449 1.1 bouyer }
1450 1.1 bouyer
1451 1.1 bouyer static void tl_ticks(v)
1452 1.1 bouyer void *v;
1453 1.1 bouyer {
1454 1.1 bouyer tl_softc_t *sc = v;
1455 1.1 bouyer
1456 1.1 bouyer tl_read_stats(sc);
1457 1.19 thorpej
1458 1.19 thorpej /* Tick the MII. */
1459 1.19 thorpej mii_tick(&sc->tl_mii);
1460 1.19 thorpej
1461 1.1 bouyer if (sc->opkt > 0) {
1462 1.17 bouyer if (sc->oerr_exesscoll > sc->opkt / 100) {
1463 1.17 bouyer /* exess collisions */
1464 1.1 bouyer if (sc->tl_flags & TL_IFACT) /* only print once */
1465 1.17 bouyer printf("%s: no carrier\n",
1466 1.17 bouyer sc->sc_dev.dv_xname);
1467 1.17 bouyer sc->tl_flags &= ~TL_IFACT;
1468 1.17 bouyer } else
1469 1.17 bouyer sc->tl_flags |= TL_IFACT;
1470 1.17 bouyer sc->oerr_exesscoll = sc->opkt = 0;
1471 1.17 bouyer sc->tl_lasttx = 0;
1472 1.17 bouyer } else {
1473 1.17 bouyer sc->tl_lasttx++;
1474 1.17 bouyer if (sc->tl_lasttx >= TL_IDLETIME) {
1475 1.17 bouyer /*
1476 1.17 bouyer * No TX activity in the last TL_IDLETIME seconds.
1477 1.17 bouyer * sends a LLC Class1 TEST pkt
1478 1.17 bouyer */
1479 1.17 bouyer struct mbuf *m;
1480 1.17 bouyer int s;
1481 1.17 bouyer MGETHDR(m, M_DONTWAIT, MT_DATA);
1482 1.17 bouyer if (m != NULL) {
1483 1.17 bouyer #ifdef TLDEBUG
1484 1.17 bouyer printf("tl_ticks: sending LLC test pkt\n");
1485 1.17 bouyer #endif
1486 1.41 thorpej memcpy(
1487 1.17 bouyer mtod(m, struct ether_header *)->ether_dhost,
1488 1.41 thorpej sc->tl_enaddr,
1489 1.17 bouyer 6);
1490 1.41 thorpej memcpy(
1491 1.17 bouyer mtod(m, struct ether_header *)->ether_shost,
1492 1.41 thorpej sc->tl_enaddr,
1493 1.17 bouyer 6);
1494 1.17 bouyer mtod(m, struct ether_header *)->ether_type =
1495 1.17 bouyer htons(3);
1496 1.17 bouyer mtod(m, unsigned char *)[14] = 0;
1497 1.17 bouyer mtod(m, unsigned char *)[15] = 0;
1498 1.17 bouyer mtod(m, unsigned char *)[16] = 0xE3;
1499 1.17 bouyer /* LLC Class1 TEST (no poll) */
1500 1.17 bouyer m->m_len = m->m_pkthdr.len =
1501 1.17 bouyer sizeof(struct ether_header) + 3;
1502 1.17 bouyer s = splnet();
1503 1.17 bouyer IF_PREPEND(&sc->tl_if.if_snd, m);
1504 1.17 bouyer tl_ifstart(&sc->tl_if);
1505 1.17 bouyer splx(s);
1506 1.1 bouyer }
1507 1.17 bouyer }
1508 1.17 bouyer }
1509 1.1 bouyer
1510 1.17 bouyer /* read statistics every seconds */
1511 1.32 thorpej callout_reset(&sc->tl_tick_ch, hz, tl_ticks, sc);
1512 1.17 bouyer }
1513 1.17 bouyer
1514 1.17 bouyer static void
1515 1.17 bouyer tl_read_stats(sc)
1516 1.17 bouyer tl_softc_t *sc;
1517 1.17 bouyer {
1518 1.17 bouyer u_int32_t reg;
1519 1.17 bouyer int ierr_overr;
1520 1.17 bouyer int ierr_code;
1521 1.17 bouyer int ierr_crc;
1522 1.17 bouyer int oerr_underr;
1523 1.17 bouyer int oerr_deffered;
1524 1.17 bouyer int oerr_coll;
1525 1.17 bouyer int oerr_multicoll;
1526 1.17 bouyer int oerr_exesscoll;
1527 1.17 bouyer int oerr_latecoll;
1528 1.17 bouyer int oerr_carrloss;
1529 1.17 bouyer struct ifnet *ifp = &sc->tl_if;
1530 1.17 bouyer
1531 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_TX);
1532 1.17 bouyer ifp->if_opackets += reg & 0x00ffffff;
1533 1.17 bouyer oerr_underr = reg >> 24;
1534 1.17 bouyer
1535 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_RX);
1536 1.17 bouyer ifp->if_ipackets += reg & 0x00ffffff;
1537 1.17 bouyer ierr_overr = reg >> 24;
1538 1.17 bouyer
1539 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_FERR);
1540 1.17 bouyer ierr_crc = (reg & TL_FERR_CRC) >> 16;
1541 1.17 bouyer ierr_code = (reg & TL_FERR_CODE) >> 24;
1542 1.17 bouyer oerr_deffered = (reg & TL_FERR_DEF);
1543 1.17 bouyer
1544 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_COLL);
1545 1.17 bouyer oerr_multicoll = (reg & TL_COL_MULTI);
1546 1.17 bouyer oerr_coll = (reg & TL_COL_SINGLE) >> 16;
1547 1.17 bouyer
1548 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_LERR);
1549 1.17 bouyer oerr_exesscoll = (reg & TL_LERR_ECOLL);
1550 1.17 bouyer oerr_latecoll = (reg & TL_LERR_LCOLL) >> 8;
1551 1.17 bouyer oerr_carrloss = (reg & TL_LERR_CL) >> 16;
1552 1.17 bouyer
1553 1.17 bouyer
1554 1.17 bouyer sc->stats_exesscoll += oerr_exesscoll;
1555 1.17 bouyer ifp->if_oerrors += oerr_underr + oerr_exesscoll + oerr_latecoll +
1556 1.17 bouyer oerr_carrloss;
1557 1.17 bouyer ifp->if_collisions += oerr_coll + oerr_multicoll;
1558 1.17 bouyer ifp->if_ierrors += ierr_overr + ierr_code + ierr_crc;
1559 1.17 bouyer
1560 1.17 bouyer if (ierr_overr)
1561 1.17 bouyer printf("%s: receiver ring buffer overrun\n",
1562 1.17 bouyer sc->sc_dev.dv_xname);
1563 1.17 bouyer if (oerr_underr)
1564 1.17 bouyer printf("%s: transmit buffer underrun\n",
1565 1.17 bouyer sc->sc_dev.dv_xname);
1566 1.17 bouyer #ifdef TL_PRIV_STATS
1567 1.17 bouyer sc->ierr_overr += ierr_overr;
1568 1.17 bouyer sc->ierr_code += ierr_code;
1569 1.17 bouyer sc->ierr_crc += ierr_crc;
1570 1.17 bouyer sc->oerr_underr += oerr_underr;
1571 1.17 bouyer sc->oerr_deffered += oerr_deffered;
1572 1.17 bouyer sc->oerr_coll += oerr_coll;
1573 1.17 bouyer sc->oerr_multicoll += oerr_multicoll;
1574 1.17 bouyer sc->oerr_exesscoll += oerr_exesscoll;
1575 1.17 bouyer sc->oerr_latecoll += oerr_latecoll;
1576 1.17 bouyer sc->oerr_carrloss += oerr_carrloss;
1577 1.17 bouyer #endif
1578 1.17 bouyer }
1579 1.1 bouyer
1580 1.17 bouyer static void tl_addr_filter(sc)
1581 1.17 bouyer tl_softc_t *sc;
1582 1.17 bouyer {
1583 1.17 bouyer struct ether_multistep step;
1584 1.17 bouyer struct ether_multi *enm;
1585 1.17 bouyer u_int32_t hash[2] = {0, 0};
1586 1.17 bouyer int i;
1587 1.1 bouyer
1588 1.17 bouyer sc->tl_if.if_flags &= ~IFF_ALLMULTI;
1589 1.17 bouyer ETHER_FIRST_MULTI(step, &sc->tl_ec, enm);
1590 1.17 bouyer while (enm != NULL) {
1591 1.17 bouyer #ifdef TLDEBUG
1592 1.17 bouyer printf("tl_addr_filter: addrs %s %s\n",
1593 1.17 bouyer ether_sprintf(enm->enm_addrlo),
1594 1.17 bouyer ether_sprintf(enm->enm_addrhi));
1595 1.17 bouyer #endif
1596 1.17 bouyer if (memcmp(enm->enm_addrlo, enm->enm_addrhi, 6) == 0) {
1597 1.17 bouyer i = tl_multicast_hash(enm->enm_addrlo);
1598 1.17 bouyer hash[i/32] |= 1 << (i%32);
1599 1.17 bouyer } else {
1600 1.17 bouyer hash[0] = hash[1] = 0xffffffff;
1601 1.17 bouyer sc->tl_if.if_flags |= IFF_ALLMULTI;
1602 1.17 bouyer break;
1603 1.1 bouyer }
1604 1.17 bouyer ETHER_NEXT_MULTI(step, enm);
1605 1.17 bouyer }
1606 1.17 bouyer #ifdef TLDEBUG
1607 1.17 bouyer printf("tl_addr_filer: hash1 %x has2 %x\n", hash[0], hash[1]);
1608 1.17 bouyer #endif
1609 1.17 bouyer tl_intreg_write(sc, TL_INT_HASH1, hash[0]);
1610 1.17 bouyer tl_intreg_write(sc, TL_INT_HASH2, hash[1]);
1611 1.17 bouyer }
1612 1.1 bouyer
1613 1.17 bouyer static int tl_multicast_hash(a)
1614 1.17 bouyer u_int8_t *a;
1615 1.17 bouyer {
1616 1.17 bouyer int hash;
1617 1.17 bouyer
1618 1.17 bouyer #define DA(addr,bit) (addr[5 - (bit/8)] & (1 << bit%8))
1619 1.17 bouyer #define xor8(a,b,c,d,e,f,g,h) (((a != 0) + (b != 0) + (c != 0) + (d != 0) + (e != 0) + (f != 0) + (g != 0) + (h != 0)) & 1)
1620 1.17 bouyer
1621 1.17 bouyer hash = xor8( DA(a,0), DA(a, 6), DA(a,12), DA(a,18), DA(a,24), DA(a,30),
1622 1.17 bouyer DA(a,36), DA(a,42));
1623 1.17 bouyer hash |= xor8( DA(a,1), DA(a, 7), DA(a,13), DA(a,19), DA(a,25), DA(a,31),
1624 1.17 bouyer DA(a,37), DA(a,43)) << 1;
1625 1.17 bouyer hash |= xor8( DA(a,2), DA(a, 8), DA(a,14), DA(a,20), DA(a,26), DA(a,32),
1626 1.17 bouyer DA(a,38), DA(a,44)) << 2;
1627 1.17 bouyer hash |= xor8( DA(a,3), DA(a, 9), DA(a,15), DA(a,21), DA(a,27), DA(a,33),
1628 1.17 bouyer DA(a,39), DA(a,45)) << 3;
1629 1.17 bouyer hash |= xor8( DA(a,4), DA(a,10), DA(a,16), DA(a,22), DA(a,28), DA(a,34),
1630 1.17 bouyer DA(a,40), DA(a,46)) << 4;
1631 1.17 bouyer hash |= xor8( DA(a,5), DA(a,11), DA(a,17), DA(a,23), DA(a,29), DA(a,35),
1632 1.17 bouyer DA(a,41), DA(a,47)) << 5;
1633 1.1 bouyer
1634 1.17 bouyer return hash;
1635 1.17 bouyer }
1636 1.1 bouyer
1637 1.17 bouyer #if defined(TLDEBUG_RX)
1638 1.17 bouyer void
1639 1.17 bouyer ether_printheader(eh)
1640 1.17 bouyer struct ether_header *eh;
1641 1.17 bouyer {
1642 1.17 bouyer u_char *c = (char*)eh;
1643 1.17 bouyer int i;
1644 1.17 bouyer for (i=0; i<sizeof(struct ether_header); i++)
1645 1.17 bouyer printf("%x ", (u_int)c[i]);
1646 1.17 bouyer printf("\n");
1647 1.17 bouyer }
1648 1.1 bouyer #endif
1649