if_tl.c revision 1.57 1 1.57 bouyer /* $NetBSD: if_tl.c,v 1.57 2003/03/19 17:23:26 bouyer Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 1997 Manuel Bouyer. All rights reserved.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.1 bouyer * must display the following acknowledgement:
16 1.1 bouyer * This product includes software developed by Manuel Bouyer.
17 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.1 bouyer * derived from this software without specific prior written permission.
19 1.1 bouyer *
20 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1 bouyer */
31 1.1 bouyer
32 1.1 bouyer /*
33 1.2 bouyer * Texas Instruments ThunderLAN ethernet controller
34 1.1 bouyer * ThunderLAN Programmer's Guide (TI Literature Number SPWU013A)
35 1.1 bouyer * available from www.ti.com
36 1.1 bouyer */
37 1.47 lukem
38 1.47 lukem #include <sys/cdefs.h>
39 1.57 bouyer __KERNEL_RCSID(0, "$NetBSD: if_tl.c,v 1.57 2003/03/19 17:23:26 bouyer Exp $");
40 1.1 bouyer
41 1.1 bouyer #undef TLDEBUG
42 1.1 bouyer #define TL_PRIV_STATS
43 1.1 bouyer #undef TLDEBUG_RX
44 1.1 bouyer #undef TLDEBUG_TX
45 1.1 bouyer #undef TLDEBUG_ADDR
46 1.12 jonathan
47 1.12 jonathan #include "opt_inet.h"
48 1.13 jonathan #include "opt_ns.h"
49 1.1 bouyer
50 1.1 bouyer #include <sys/param.h>
51 1.1 bouyer #include <sys/systm.h>
52 1.1 bouyer #include <sys/mbuf.h>
53 1.1 bouyer #include <sys/protosw.h>
54 1.1 bouyer #include <sys/socket.h>
55 1.1 bouyer #include <sys/ioctl.h>
56 1.1 bouyer #include <sys/errno.h>
57 1.1 bouyer #include <sys/malloc.h>
58 1.1 bouyer #include <sys/kernel.h>
59 1.1 bouyer #include <sys/proc.h> /* only for declaration of wakeup() used by vm.h */
60 1.1 bouyer #include <sys/device.h>
61 1.1 bouyer
62 1.1 bouyer #include <net/if.h>
63 1.1 bouyer #if defined(SIOCSIFMEDIA)
64 1.1 bouyer #include <net/if_media.h>
65 1.1 bouyer #endif
66 1.1 bouyer #include <net/if_types.h>
67 1.1 bouyer #include <net/if_dl.h>
68 1.1 bouyer #include <net/route.h>
69 1.1 bouyer #include <net/netisr.h>
70 1.1 bouyer
71 1.1 bouyer #include "bpfilter.h"
72 1.1 bouyer #if NBPFILTER > 0
73 1.1 bouyer #include <net/bpf.h>
74 1.1 bouyer #include <net/bpfdesc.h>
75 1.1 bouyer #endif
76 1.1 bouyer
77 1.1 bouyer #ifdef INET
78 1.1 bouyer #include <netinet/in.h>
79 1.1 bouyer #include <netinet/in_systm.h>
80 1.1 bouyer #include <netinet/in_var.h>
81 1.1 bouyer #include <netinet/ip.h>
82 1.1 bouyer #endif
83 1.1 bouyer
84 1.1 bouyer #ifdef NS
85 1.1 bouyer #include <netns/ns.h>
86 1.1 bouyer #include <netns/ns_if.h>
87 1.1 bouyer #endif
88 1.1 bouyer
89 1.1 bouyer #if defined(__NetBSD__)
90 1.1 bouyer #include <net/if_ether.h>
91 1.34 mrg #include <uvm/uvm_extern.h>
92 1.1 bouyer #if defined(INET)
93 1.1 bouyer #include <netinet/if_inarp.h>
94 1.1 bouyer #endif
95 1.4 thorpej
96 1.1 bouyer #include <machine/bus.h>
97 1.1 bouyer #include <machine/intr.h>
98 1.4 thorpej
99 1.1 bouyer #include <dev/pci/pcireg.h>
100 1.1 bouyer #include <dev/pci/pcivar.h>
101 1.1 bouyer #include <dev/pci/pcidevs.h>
102 1.15 thorpej
103 1.1 bouyer #include <dev/i2c/i2c_bus.h>
104 1.1 bouyer #include <dev/i2c/i2c_eeprom.h>
105 1.15 thorpej
106 1.15 thorpej #include <dev/mii/mii.h>
107 1.15 thorpej #include <dev/mii/miivar.h>
108 1.15 thorpej
109 1.15 thorpej #include <dev/mii/tlphyvar.h>
110 1.15 thorpej
111 1.1 bouyer #include <dev/pci/if_tlregs.h>
112 1.15 thorpej #include <dev/pci/if_tlvar.h>
113 1.1 bouyer #endif /* __NetBSD__ */
114 1.1 bouyer
115 1.1 bouyer /* number of transmit/receive buffers */
116 1.1 bouyer #ifndef TL_NBUF
117 1.1 bouyer #define TL_NBUF 10
118 1.1 bouyer #endif
119 1.1 bouyer
120 1.7 drochner static int tl_pci_match __P((struct device *, struct cfdata *, void *));
121 1.1 bouyer static void tl_pci_attach __P((struct device *, struct device *, void *));
122 1.1 bouyer static int tl_intr __P((void *));
123 1.1 bouyer
124 1.1 bouyer static int tl_ifioctl __P((struct ifnet *, ioctl_cmd_t, caddr_t));
125 1.1 bouyer static int tl_mediachange __P((struct ifnet *));
126 1.1 bouyer static void tl_mediastatus __P((struct ifnet *, struct ifmediareq *));
127 1.1 bouyer static void tl_ifwatchdog __P((struct ifnet *));
128 1.1 bouyer static void tl_shutdown __P((void*));
129 1.1 bouyer
130 1.1 bouyer static void tl_ifstart __P((struct ifnet *));
131 1.1 bouyer static void tl_reset __P((tl_softc_t*));
132 1.46 bouyer static int tl_init __P((struct ifnet *));
133 1.46 bouyer static void tl_stop __P((struct ifnet *, int));
134 1.1 bouyer static void tl_restart __P((void *));
135 1.43 bouyer static int tl_add_RxBuff __P((tl_softc_t*, struct Rx_list*, struct mbuf*));
136 1.1 bouyer static void tl_read_stats __P((tl_softc_t*));
137 1.1 bouyer static void tl_ticks __P((void*));
138 1.1 bouyer static int tl_multicast_hash __P((u_int8_t*));
139 1.1 bouyer static void tl_addr_filter __P((tl_softc_t*));
140 1.1 bouyer
141 1.1 bouyer static u_int32_t tl_intreg_read __P((tl_softc_t*, u_int32_t));
142 1.1 bouyer static void tl_intreg_write __P((tl_softc_t*, u_int32_t, u_int32_t));
143 1.1 bouyer static u_int8_t tl_intreg_read_byte __P((tl_softc_t*, u_int32_t));
144 1.1 bouyer static void tl_intreg_write_byte __P((tl_softc_t*, u_int32_t, u_int8_t));
145 1.1 bouyer
146 1.28 tron void tl_mii_sync __P((struct tl_softc *));
147 1.28 tron void tl_mii_sendbits __P((struct tl_softc *, u_int32_t, int));
148 1.28 tron
149 1.28 tron
150 1.1 bouyer #if defined(TLDEBUG_RX)
151 1.1 bouyer static void ether_printheader __P((struct ether_header*));
152 1.1 bouyer #endif
153 1.1 bouyer
154 1.15 thorpej int tl_mii_read __P((struct device *, int, int));
155 1.15 thorpej void tl_mii_write __P((struct device *, int, int, int));
156 1.15 thorpej
157 1.15 thorpej void tl_statchg __P((struct device *));
158 1.1 bouyer
159 1.1 bouyer void tl_i2c_set __P((void*, u_int8_t));
160 1.1 bouyer void tl_i2c_clr __P((void*, u_int8_t));
161 1.1 bouyer int tl_i2c_read __P((void*, u_int8_t));
162 1.1 bouyer
163 1.1 bouyer static __inline void netsio_clr __P((tl_softc_t*, u_int8_t));
164 1.1 bouyer static __inline void netsio_set __P((tl_softc_t*, u_int8_t));
165 1.1 bouyer static __inline u_int8_t netsio_read __P((tl_softc_t*, u_int8_t));
166 1.1 bouyer static __inline void netsio_clr(sc, bits)
167 1.1 bouyer tl_softc_t* sc;
168 1.1 bouyer u_int8_t bits;
169 1.1 bouyer {
170 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio,
171 1.17 bouyer tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio) & (~bits));
172 1.1 bouyer }
173 1.1 bouyer static __inline void netsio_set(sc, bits)
174 1.1 bouyer tl_softc_t* sc;
175 1.1 bouyer u_int8_t bits;
176 1.1 bouyer {
177 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio,
178 1.17 bouyer tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio) | bits);
179 1.1 bouyer }
180 1.1 bouyer static __inline u_int8_t netsio_read(sc, bits)
181 1.1 bouyer tl_softc_t* sc;
182 1.1 bouyer u_int8_t bits;
183 1.1 bouyer {
184 1.4 thorpej return (tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio) & bits);
185 1.1 bouyer }
186 1.1 bouyer
187 1.55 thorpej CFATTACH_DECL(tl, sizeof(tl_softc_t),
188 1.56 thorpej tl_pci_match, tl_pci_attach, NULL, NULL);
189 1.1 bouyer
190 1.4 thorpej const struct tl_product_desc tl_compaq_products[] = {
191 1.15 thorpej { PCI_PRODUCT_COMPAQ_N100TX, TLPHY_MEDIA_NO_10_T,
192 1.22 tron "Compaq Netelligent 10/100 TX" },
193 1.15 thorpej { PCI_PRODUCT_COMPAQ_N10T, TLPHY_MEDIA_10_5,
194 1.22 tron "Compaq Netelligent 10 T" },
195 1.15 thorpej { PCI_PRODUCT_COMPAQ_IntNF3P, TLPHY_MEDIA_10_2,
196 1.22 tron "Compaq Integrated NetFlex 3/P" },
197 1.15 thorpej { PCI_PRODUCT_COMPAQ_IntPL100TX, TLPHY_MEDIA_10_2|TLPHY_MEDIA_NO_10_T,
198 1.22 tron "Compaq ProLiant Integrated Netelligent 10/100 TX" },
199 1.15 thorpej { PCI_PRODUCT_COMPAQ_DPNet100TX, TLPHY_MEDIA_10_5|TLPHY_MEDIA_NO_10_T,
200 1.22 tron "Compaq Dual Port Netelligent 10/100 TX" },
201 1.40 bouyer { PCI_PRODUCT_COMPAQ_DP4000, TLPHY_MEDIA_10_5|TLPHY_MEDIA_NO_10_T,
202 1.22 tron "Compaq Deskpro 4000 5233MMX" },
203 1.15 thorpej { PCI_PRODUCT_COMPAQ_NF3P_BNC, TLPHY_MEDIA_10_2,
204 1.22 tron "Compaq NetFlex 3/P w/ BNC" },
205 1.15 thorpej { PCI_PRODUCT_COMPAQ_NF3P, TLPHY_MEDIA_10_5,
206 1.22 tron "Compaq NetFlex 3/P" },
207 1.4 thorpej { 0, 0, NULL },
208 1.4 thorpej };
209 1.4 thorpej
210 1.4 thorpej const struct tl_product_desc tl_ti_products[] = {
211 1.10 thorpej /*
212 1.10 thorpej * Built-in Ethernet on the TI TravelMate 5000
213 1.10 thorpej * docking station; better product description?
214 1.10 thorpej */
215 1.15 thorpej { PCI_PRODUCT_TI_TLAN, 0,
216 1.22 tron "Texas Instruments ThunderLAN" },
217 1.4 thorpej { 0, 0, NULL },
218 1.4 thorpej };
219 1.4 thorpej
220 1.4 thorpej struct tl_vendor_desc {
221 1.4 thorpej u_int32_t tv_vendor;
222 1.4 thorpej const struct tl_product_desc *tv_products;
223 1.4 thorpej };
224 1.4 thorpej
225 1.4 thorpej const struct tl_vendor_desc tl_vendors[] = {
226 1.4 thorpej { PCI_VENDOR_COMPAQ, tl_compaq_products },
227 1.4 thorpej { PCI_VENDOR_TI, tl_ti_products },
228 1.4 thorpej { 0, NULL },
229 1.4 thorpej };
230 1.4 thorpej
231 1.4 thorpej const struct tl_product_desc *tl_lookup_product __P((u_int32_t));
232 1.4 thorpej
233 1.4 thorpej const struct tl_product_desc *
234 1.4 thorpej tl_lookup_product(id)
235 1.4 thorpej u_int32_t id;
236 1.4 thorpej {
237 1.4 thorpej const struct tl_product_desc *tp;
238 1.4 thorpej const struct tl_vendor_desc *tv;
239 1.4 thorpej
240 1.4 thorpej for (tv = tl_vendors; tv->tv_products != NULL; tv++)
241 1.4 thorpej if (PCI_VENDOR(id) == tv->tv_vendor)
242 1.4 thorpej break;
243 1.4 thorpej
244 1.4 thorpej if ((tp = tv->tv_products) == NULL)
245 1.4 thorpej return (NULL);
246 1.4 thorpej
247 1.4 thorpej for (; tp->tp_desc != NULL; tp++)
248 1.4 thorpej if (PCI_PRODUCT(id) == tp->tp_product)
249 1.4 thorpej break;
250 1.4 thorpej
251 1.4 thorpej if (tp->tp_desc == NULL)
252 1.4 thorpej return (NULL);
253 1.4 thorpej
254 1.4 thorpej return (tp);
255 1.4 thorpej }
256 1.4 thorpej
257 1.1 bouyer static int
258 1.4 thorpej tl_pci_match(parent, match, aux)
259 1.1 bouyer struct device *parent;
260 1.7 drochner struct cfdata *match;
261 1.1 bouyer void *aux;
262 1.1 bouyer {
263 1.1 bouyer struct pci_attach_args *pa = (struct pci_attach_args *) aux;
264 1.1 bouyer
265 1.4 thorpej if (tl_lookup_product(pa->pa_id) != NULL)
266 1.4 thorpej return (1);
267 1.4 thorpej
268 1.4 thorpej return (0);
269 1.1 bouyer }
270 1.1 bouyer
271 1.1 bouyer static void
272 1.1 bouyer tl_pci_attach(parent, self, aux)
273 1.1 bouyer struct device * parent;
274 1.1 bouyer struct device * self;
275 1.1 bouyer void * aux;
276 1.1 bouyer {
277 1.1 bouyer tl_softc_t *sc = (tl_softc_t *)self;
278 1.1 bouyer struct pci_attach_args * const pa = (struct pci_attach_args *) aux;
279 1.4 thorpej const struct tl_product_desc *tp;
280 1.1 bouyer struct ifnet * const ifp = &sc->tl_if;
281 1.1 bouyer bus_space_tag_t iot, memt;
282 1.1 bouyer bus_space_handle_t ioh, memh;
283 1.1 bouyer pci_intr_handle_t intrhandle;
284 1.4 thorpej const char *intrstr;
285 1.4 thorpej int i, tmp, ioh_valid, memh_valid;
286 1.23 bouyer int reg_io, reg_mem;
287 1.23 bouyer pcireg_t reg10, reg14;
288 1.4 thorpej pcireg_t csr;
289 1.4 thorpej
290 1.4 thorpej printf("\n");
291 1.4 thorpej
292 1.32 thorpej callout_init(&sc->tl_tick_ch);
293 1.32 thorpej callout_init(&sc->tl_restart_ch);
294 1.32 thorpej
295 1.10 thorpej tp = tl_lookup_product(pa->pa_id);
296 1.10 thorpej if (tp == NULL)
297 1.10 thorpej panic("tl_pci_attach: impossible");
298 1.15 thorpej sc->tl_product = tp;
299 1.10 thorpej
300 1.23 bouyer /*
301 1.52 wiz * Map the card space. First we have to find the I/O and MEM
302 1.23 bouyer * registers. I/O is supposed to be at 0x10, MEM at 0x14,
303 1.23 bouyer * but some boards (Compaq Netflex 3/P PCI) seem to have it reversed.
304 1.23 bouyer * The ThunderLAN manual is not consistent about this either (there
305 1.23 bouyer * are both cases in code examples).
306 1.23 bouyer */
307 1.23 bouyer reg10 = pci_conf_read(pa->pa_pc, pa->pa_tag, 0x10);
308 1.23 bouyer reg14 = pci_conf_read(pa->pa_pc, pa->pa_tag, 0x14);
309 1.23 bouyer if (PCI_MAPREG_TYPE(reg10) == PCI_MAPREG_TYPE_IO)
310 1.23 bouyer reg_io = 0x10;
311 1.23 bouyer else if (PCI_MAPREG_TYPE(reg14) == PCI_MAPREG_TYPE_IO)
312 1.23 bouyer reg_io = 0x14;
313 1.23 bouyer else
314 1.23 bouyer reg_io = 0;
315 1.23 bouyer if (PCI_MAPREG_TYPE(reg10) == PCI_MAPREG_TYPE_MEM)
316 1.23 bouyer reg_mem = 0x10;
317 1.23 bouyer else if (PCI_MAPREG_TYPE(reg14) == PCI_MAPREG_TYPE_MEM)
318 1.23 bouyer reg_mem = 0x14;
319 1.23 bouyer else
320 1.23 bouyer reg_mem = 0;
321 1.23 bouyer
322 1.23 bouyer if (reg_io != 0)
323 1.23 bouyer ioh_valid = (pci_mapreg_map(pa, reg_io, PCI_MAPREG_TYPE_IO,
324 1.23 bouyer 0, &iot, &ioh, NULL, NULL) == 0);
325 1.23 bouyer else
326 1.23 bouyer ioh_valid = 0;
327 1.23 bouyer if (reg_mem != 0)
328 1.23 bouyer memh_valid = (pci_mapreg_map(pa, PCI_CBMA,
329 1.23 bouyer PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
330 1.23 bouyer 0, &memt, &memh, NULL, NULL) == 0);
331 1.23 bouyer else
332 1.23 bouyer memh_valid = 0;
333 1.4 thorpej
334 1.22 tron if (ioh_valid) {
335 1.22 tron sc->tl_bustag = iot;
336 1.22 tron sc->tl_bushandle = ioh;
337 1.22 tron } else if (memh_valid) {
338 1.4 thorpej sc->tl_bustag = memt;
339 1.4 thorpej sc->tl_bushandle = memh;
340 1.1 bouyer } else {
341 1.4 thorpej printf("%s: unable to map device registers\n",
342 1.4 thorpej sc->sc_dev.dv_xname);
343 1.4 thorpej return;
344 1.1 bouyer }
345 1.43 bouyer sc->tl_dmatag = pa->pa_dmat;
346 1.1 bouyer
347 1.4 thorpej /* Enable the device. */
348 1.4 thorpej csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
349 1.4 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
350 1.4 thorpej csr | PCI_COMMAND_MASTER_ENABLE);
351 1.1 bouyer
352 1.4 thorpej printf("%s: %s\n", sc->sc_dev.dv_xname, tp->tp_desc);
353 1.1 bouyer
354 1.1 bouyer tl_reset(sc);
355 1.1 bouyer
356 1.1 bouyer /* fill in the i2c struct */
357 1.1 bouyer sc->i2cbus.adapter_softc = sc;
358 1.1 bouyer sc->i2cbus.set_bit = tl_i2c_set;
359 1.1 bouyer sc->i2cbus.clr_bit = tl_i2c_clr;
360 1.1 bouyer sc->i2cbus.read_bit = tl_i2c_read;
361 1.1 bouyer
362 1.1 bouyer #ifdef TLDEBUG
363 1.1 bouyer printf("default values of INTreg: 0x%x\n",
364 1.17 bouyer tl_intreg_read(sc, TL_INT_Defaults));
365 1.1 bouyer #endif
366 1.1 bouyer
367 1.1 bouyer /* read mac addr */
368 1.1 bouyer for (i=0; i<ETHER_ADDR_LEN; i++) {
369 1.1 bouyer tmp = i2c_eeprom_read(&sc->i2cbus, 0x83 + i);
370 1.1 bouyer if (tmp < 0) {
371 1.4 thorpej printf("%s: error reading Ethernet adress\n",
372 1.4 thorpej sc->sc_dev.dv_xname);
373 1.1 bouyer return;
374 1.1 bouyer } else {
375 1.1 bouyer sc->tl_enaddr[i] = tmp;
376 1.1 bouyer }
377 1.1 bouyer }
378 1.4 thorpej printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
379 1.17 bouyer ether_sprintf(sc->tl_enaddr));
380 1.1 bouyer
381 1.4 thorpej /* Map and establish interrupts */
382 1.39 sommerfe if (pci_intr_map(pa, &intrhandle)) {
383 1.4 thorpej printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
384 1.4 thorpej return;
385 1.4 thorpej }
386 1.4 thorpej intrstr = pci_intr_string(pa->pa_pc, intrhandle);
387 1.49 christos sc->tl_if.if_softc = sc;
388 1.4 thorpej sc->tl_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_NET,
389 1.17 bouyer tl_intr, sc);
390 1.4 thorpej if (sc->tl_ih == NULL) {
391 1.4 thorpej printf("%s: couldn't establish interrupt",
392 1.4 thorpej sc->sc_dev.dv_xname);
393 1.4 thorpej if (intrstr != NULL)
394 1.4 thorpej printf(" at %s", intrstr);
395 1.4 thorpej printf("\n");
396 1.4 thorpej return;
397 1.4 thorpej }
398 1.4 thorpej printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
399 1.4 thorpej
400 1.43 bouyer /* init these pointers, so that tl_shutdown won't try to read them */
401 1.43 bouyer sc->Rx_list = NULL;
402 1.43 bouyer sc->Tx_list = NULL;
403 1.43 bouyer
404 1.46 bouyer /* allocate DMA-safe memory for control structs */
405 1.46 bouyer if (bus_dmamem_alloc(sc->tl_dmatag,
406 1.46 bouyer PAGE_SIZE, 0, PAGE_SIZE,
407 1.46 bouyer &sc->ctrl_segs, 1, &sc->ctrl_nsegs, BUS_DMA_NOWAIT) != 0 ||
408 1.46 bouyer bus_dmamem_map(sc->tl_dmatag, &sc->ctrl_segs,
409 1.46 bouyer sc->ctrl_nsegs, PAGE_SIZE, (caddr_t*)&sc->ctrl,
410 1.46 bouyer BUS_DMA_NOWAIT | BUS_DMA_COHERENT) != 0) {
411 1.46 bouyer printf("%s: can't allocate DMA memory for lists\n",
412 1.46 bouyer sc->sc_dev.dv_xname);
413 1.46 bouyer return;
414 1.46 bouyer }
415 1.4 thorpej /*
416 1.4 thorpej * Add shutdown hook so that DMA is disabled prior to reboot. Not
417 1.52 wiz * doing
418 1.4 thorpej * reboot before the driver initializes.
419 1.4 thorpej */
420 1.46 bouyer (void) shutdownhook_establish(tl_shutdown, ifp);
421 1.4 thorpej
422 1.15 thorpej /*
423 1.15 thorpej * Initialize our media structures and probe the MII.
424 1.15 thorpej *
425 1.15 thorpej * Note that we don't care about the media instance. We
426 1.15 thorpej * are expecting to have multiple PHYs on the 10/100 cards,
427 1.15 thorpej * and on those cards we exclude the internal PHY from providing
428 1.15 thorpej * 10baseT. By ignoring the instance, it allows us to not have
429 1.15 thorpej * to specify it on the command line when switching media.
430 1.15 thorpej */
431 1.15 thorpej sc->tl_mii.mii_ifp = ifp;
432 1.15 thorpej sc->tl_mii.mii_readreg = tl_mii_read;
433 1.15 thorpej sc->tl_mii.mii_writereg = tl_mii_write;
434 1.15 thorpej sc->tl_mii.mii_statchg = tl_statchg;
435 1.15 thorpej ifmedia_init(&sc->tl_mii.mii_media, IFM_IMASK, tl_mediachange,
436 1.15 thorpej tl_mediastatus);
437 1.29 thorpej mii_attach(self, &sc->tl_mii, 0xffffffff, MII_PHY_ANY,
438 1.30 thorpej MII_OFFSET_ANY, 0);
439 1.15 thorpej if (LIST_FIRST(&sc->tl_mii.mii_phys) == NULL) {
440 1.15 thorpej ifmedia_add(&sc->tl_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
441 1.15 thorpej ifmedia_set(&sc->tl_mii.mii_media, IFM_ETHER|IFM_NONE);
442 1.15 thorpej } else
443 1.15 thorpej ifmedia_set(&sc->tl_mii.mii_media, IFM_ETHER|IFM_AUTO);
444 1.57 bouyer
445 1.57 bouyer /*
446 1.57 bouyer * We can support 802.1Q VLAN-sized frames.
447 1.57 bouyer */
448 1.57 bouyer sc->tl_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
449 1.1 bouyer
450 1.41 thorpej strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
451 1.1 bouyer ifp->if_flags = IFF_BROADCAST|IFF_SIMPLEX|IFF_NOTRAILERS|IFF_MULTICAST;
452 1.1 bouyer ifp->if_ioctl = tl_ifioctl;
453 1.1 bouyer ifp->if_start = tl_ifstart;
454 1.1 bouyer ifp->if_watchdog = tl_ifwatchdog;
455 1.46 bouyer ifp->if_init = tl_init;
456 1.46 bouyer ifp->if_stop = tl_stop;
457 1.1 bouyer ifp->if_timer = 0;
458 1.50 itojun IFQ_SET_READY(&ifp->if_snd);
459 1.1 bouyer if_attach(ifp);
460 1.1 bouyer ether_ifattach(&(sc)->tl_if, (sc)->tl_enaddr);
461 1.1 bouyer }
462 1.1 bouyer
463 1.1 bouyer static void
464 1.1 bouyer tl_reset(sc)
465 1.1 bouyer tl_softc_t *sc;
466 1.1 bouyer {
467 1.1 bouyer int i;
468 1.1 bouyer
469 1.1 bouyer /* read stats */
470 1.1 bouyer if (sc->tl_if.if_flags & IFF_RUNNING) {
471 1.32 thorpej callout_stop(&sc->tl_tick_ch);
472 1.1 bouyer tl_read_stats(sc);
473 1.1 bouyer }
474 1.1 bouyer /* Reset adapter */
475 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
476 1.17 bouyer TL_HR_READ(sc, TL_HOST_CMD) | HOST_CMD_Ad_Rst);
477 1.1 bouyer DELAY(100000);
478 1.1 bouyer /* Disable interrupts */
479 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOff);
480 1.1 bouyer /* setup aregs & hash */
481 1.1 bouyer for (i = TL_INT_Areg0; i <= TL_INT_HASH2; i = i + 4)
482 1.1 bouyer tl_intreg_write(sc, i, 0);
483 1.1 bouyer #ifdef TLDEBUG_ADDR
484 1.1 bouyer printf("Areg & hash registers: \n");
485 1.1 bouyer for (i = TL_INT_Areg0; i <= TL_INT_HASH2; i = i + 4)
486 1.1 bouyer printf(" reg %x: %x\n", i, tl_intreg_read(sc, i));
487 1.1 bouyer #endif
488 1.1 bouyer /* Setup NetConfig */
489 1.1 bouyer tl_intreg_write(sc, TL_INT_NetConfig,
490 1.17 bouyer TL_NETCONFIG_1F | TL_NETCONFIG_1chn | TL_NETCONFIG_PHY_EN);
491 1.1 bouyer /* Bsize: accept default */
492 1.1 bouyer /* TX commit in Acommit: accept default */
493 1.1 bouyer /* Load Ld_tmr and Ld_thr */
494 1.1 bouyer /* Ld_tmr = 3 */
495 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, 0x3 | HOST_CMD_LdTmr);
496 1.1 bouyer /* Ld_thr = 0 */
497 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, 0x0 | HOST_CMD_LdThr);
498 1.1 bouyer /* Unreset MII */
499 1.1 bouyer netsio_set(sc, TL_NETSIO_NMRST);
500 1.1 bouyer DELAY(100000);
501 1.15 thorpej sc->tl_mii.mii_media_status &= ~IFM_ACTIVE;
502 1.1 bouyer }
503 1.1 bouyer
504 1.1 bouyer static void tl_shutdown(v)
505 1.1 bouyer void *v;
506 1.1 bouyer {
507 1.46 bouyer tl_stop(v, 1);
508 1.46 bouyer }
509 1.46 bouyer
510 1.46 bouyer static void tl_stop(ifp, disable)
511 1.46 bouyer struct ifnet *ifp;
512 1.46 bouyer int disable;
513 1.46 bouyer {
514 1.46 bouyer tl_softc_t *sc = ifp->if_softc;
515 1.1 bouyer struct Tx_list *Tx;
516 1.1 bouyer int i;
517 1.1 bouyer
518 1.46 bouyer if ((ifp->if_flags & IFF_RUNNING) == 0)
519 1.1 bouyer return;
520 1.1 bouyer /* disable interrupts */
521 1.17 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOff);
522 1.1 bouyer /* stop TX and RX channels */
523 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
524 1.17 bouyer HOST_CMD_STOP | HOST_CMD_RT | HOST_CMD_Nes);
525 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_STOP);
526 1.1 bouyer DELAY(100000);
527 1.1 bouyer
528 1.1 bouyer /* stop statistics reading loop, read stats */
529 1.32 thorpej callout_stop(&sc->tl_tick_ch);
530 1.1 bouyer tl_read_stats(sc);
531 1.26 thorpej
532 1.26 thorpej /* Down the MII. */
533 1.26 thorpej mii_down(&sc->tl_mii);
534 1.1 bouyer
535 1.1 bouyer /* deallocate memory allocations */
536 1.43 bouyer if (sc->Rx_list) {
537 1.43 bouyer for (i=0; i< TL_NBUF; i++) {
538 1.43 bouyer if (sc->Rx_list[i].m) {
539 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag,
540 1.43 bouyer sc->Rx_list[i].m_dmamap);
541 1.43 bouyer m_freem(sc->Rx_list[i].m);
542 1.43 bouyer }
543 1.44 bouyer bus_dmamap_destroy(sc->tl_dmatag,
544 1.44 bouyer sc->Rx_list[i].m_dmamap);
545 1.43 bouyer sc->Rx_list[i].m = NULL;
546 1.43 bouyer }
547 1.43 bouyer free(sc->Rx_list, M_DEVBUF);
548 1.43 bouyer sc->Rx_list = NULL;
549 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, sc->Rx_dmamap);
550 1.44 bouyer bus_dmamap_destroy(sc->tl_dmatag, sc->Rx_dmamap);
551 1.43 bouyer sc->hw_Rx_list = NULL;
552 1.43 bouyer while ((Tx = sc->active_Tx) != NULL) {
553 1.43 bouyer Tx->hw_list->stat = 0;
554 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, Tx->m_dmamap);
555 1.44 bouyer bus_dmamap_destroy(sc->tl_dmatag, Tx->m_dmamap);
556 1.43 bouyer m_freem(Tx->m);
557 1.43 bouyer sc->active_Tx = Tx->next;
558 1.43 bouyer Tx->next = sc->Free_Tx;
559 1.43 bouyer sc->Free_Tx = Tx;
560 1.43 bouyer }
561 1.43 bouyer sc->last_Tx = NULL;
562 1.43 bouyer free(sc->Tx_list, M_DEVBUF);
563 1.43 bouyer sc->Tx_list = NULL;
564 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, sc->Tx_dmamap);
565 1.44 bouyer bus_dmamap_destroy(sc->tl_dmatag, sc->Tx_dmamap);
566 1.43 bouyer sc->hw_Tx_list = NULL;
567 1.1 bouyer }
568 1.46 bouyer ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
569 1.46 bouyer ifp->if_timer = 0;
570 1.15 thorpej sc->tl_mii.mii_media_status &= ~IFM_ACTIVE;
571 1.1 bouyer }
572 1.1 bouyer
573 1.1 bouyer static void tl_restart(v)
574 1.1 bouyer void *v;
575 1.1 bouyer {
576 1.1 bouyer tl_init(v);
577 1.1 bouyer }
578 1.1 bouyer
579 1.46 bouyer static int tl_init(ifp)
580 1.46 bouyer struct ifnet *ifp;
581 1.1 bouyer {
582 1.46 bouyer tl_softc_t *sc = ifp->if_softc;
583 1.43 bouyer int i, s, error;
584 1.43 bouyer char *errstring;
585 1.44 bouyer char *nullbuf;
586 1.1 bouyer
587 1.14 mycroft s = splnet();
588 1.1 bouyer /* cancel any pending IO */
589 1.46 bouyer tl_stop(ifp, 1);
590 1.1 bouyer tl_reset(sc);
591 1.1 bouyer if ((sc->tl_if.if_flags & IFF_UP) == 0) {
592 1.1 bouyer splx(s);
593 1.1 bouyer return 0;
594 1.1 bouyer }
595 1.1 bouyer /* Set various register to reasonable value */
596 1.1 bouyer /* setup NetCmd in promisc mode if needed */
597 1.1 bouyer i = (ifp->if_flags & IFF_PROMISC) ? TL_NETCOMMAND_CAF : 0;
598 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetCmd,
599 1.17 bouyer TL_NETCOMMAND_NRESET | TL_NETCOMMAND_NWRAP | i);
600 1.1 bouyer /* Max receive size : MCLBYTES */
601 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_MISC + TL_MISC_MaxRxL, MCLBYTES & 0xff);
602 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_MISC + TL_MISC_MaxRxH,
603 1.17 bouyer (MCLBYTES >> 8) & 0xff);
604 1.1 bouyer
605 1.1 bouyer /* init MAC addr */
606 1.1 bouyer for (i = 0; i < ETHER_ADDR_LEN; i++)
607 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_Areg0 + i , sc->tl_enaddr[i]);
608 1.1 bouyer /* add multicast filters */
609 1.1 bouyer tl_addr_filter(sc);
610 1.1 bouyer #ifdef TLDEBUG_ADDR
611 1.1 bouyer printf("Wrote Mac addr, Areg & hash registers are now: \n");
612 1.1 bouyer for (i = TL_INT_Areg0; i <= TL_INT_HASH2; i = i + 4)
613 1.1 bouyer printf(" reg %x: %x\n", i, tl_intreg_read(sc, i));
614 1.1 bouyer #endif
615 1.1 bouyer
616 1.1 bouyer /* Pre-allocate receivers mbuf, make the lists */
617 1.17 bouyer sc->Rx_list = malloc(sizeof(struct Rx_list) * TL_NBUF, M_DEVBUF,
618 1.48 tsutsui M_NOWAIT|M_ZERO);
619 1.17 bouyer sc->Tx_list = malloc(sizeof(struct Tx_list) * TL_NBUF, M_DEVBUF,
620 1.48 tsutsui M_NOWAIT|M_ZERO);
621 1.1 bouyer if (sc->Rx_list == NULL || sc->Tx_list == NULL) {
622 1.43 bouyer errstring = "out of memory for lists";
623 1.43 bouyer error = ENOMEM;
624 1.43 bouyer goto bad;
625 1.43 bouyer }
626 1.43 bouyer error = bus_dmamap_create(sc->tl_dmatag,
627 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF, 1,
628 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF, 0, BUS_DMA_WAITOK,
629 1.43 bouyer &sc->Rx_dmamap);
630 1.43 bouyer if (error == 0)
631 1.43 bouyer error = bus_dmamap_create(sc->tl_dmatag,
632 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF, 1,
633 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF, 0, BUS_DMA_WAITOK,
634 1.43 bouyer &sc->Tx_dmamap);
635 1.44 bouyer if (error == 0)
636 1.44 bouyer error = bus_dmamap_create(sc->tl_dmatag, ETHER_MIN_TX, 1,
637 1.44 bouyer ETHER_MIN_TX, 0, BUS_DMA_WAITOK,
638 1.44 bouyer &sc->null_dmamap);
639 1.43 bouyer if (error) {
640 1.43 bouyer errstring = "can't allocate DMA maps for lists";
641 1.43 bouyer goto bad;
642 1.43 bouyer }
643 1.46 bouyer memset(sc->ctrl, 0, PAGE_SIZE);
644 1.46 bouyer sc->hw_Rx_list = (void *)sc->ctrl;
645 1.46 bouyer sc->hw_Tx_list =
646 1.46 bouyer (void *)(sc->ctrl + sizeof(struct tl_Rx_list) * TL_NBUF);
647 1.46 bouyer nullbuf = sc->ctrl + sizeof(struct tl_Rx_list) * TL_NBUF +
648 1.44 bouyer sizeof(struct tl_Tx_list) * TL_NBUF;
649 1.44 bouyer error = bus_dmamap_load(sc->tl_dmatag, sc->Rx_dmamap,
650 1.44 bouyer sc->hw_Rx_list, sizeof(struct tl_Rx_list) * TL_NBUF, NULL,
651 1.44 bouyer BUS_DMA_WAITOK);
652 1.43 bouyer if (error == 0)
653 1.43 bouyer error = bus_dmamap_load(sc->tl_dmatag, sc->Tx_dmamap,
654 1.43 bouyer sc->hw_Tx_list, sizeof(struct tl_Tx_list) * TL_NBUF, NULL,
655 1.43 bouyer BUS_DMA_WAITOK);
656 1.44 bouyer if (error == 0)
657 1.44 bouyer error = bus_dmamap_load(sc->tl_dmatag, sc->null_dmamap,
658 1.44 bouyer nullbuf, ETHER_MIN_TX, NULL, BUS_DMA_WAITOK);
659 1.43 bouyer if (error) {
660 1.44 bouyer errstring = "can't DMA map DMA memory for lists";
661 1.43 bouyer goto bad;
662 1.1 bouyer }
663 1.1 bouyer for (i=0; i< TL_NBUF; i++) {
664 1.43 bouyer error = bus_dmamap_create(sc->tl_dmatag, MCLBYTES,
665 1.43 bouyer 1, MCLBYTES, 0, BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW,
666 1.43 bouyer &sc->Rx_list[i].m_dmamap);
667 1.43 bouyer if (error == 0) {
668 1.43 bouyer error = bus_dmamap_create(sc->tl_dmatag, MCLBYTES,
669 1.43 bouyer TL_NSEG, MCLBYTES, 0,
670 1.43 bouyer BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW,
671 1.43 bouyer &sc->Tx_list[i].m_dmamap);
672 1.43 bouyer }
673 1.43 bouyer if (error) {
674 1.43 bouyer errstring = "can't allocate DMA maps for mbufs";
675 1.43 bouyer goto bad;
676 1.43 bouyer }
677 1.43 bouyer sc->Rx_list[i].hw_list = &sc->hw_Rx_list[i];
678 1.43 bouyer sc->Rx_list[i].hw_listaddr = sc->Rx_dmamap->dm_segs[0].ds_addr
679 1.43 bouyer + sizeof(struct tl_Rx_list) * i;
680 1.43 bouyer sc->Tx_list[i].hw_list = &sc->hw_Tx_list[i];
681 1.43 bouyer sc->Tx_list[i].hw_listaddr = sc->Tx_dmamap->dm_segs[0].ds_addr
682 1.43 bouyer + sizeof(struct tl_Tx_list) * i;
683 1.43 bouyer if (tl_add_RxBuff(sc, &sc->Rx_list[i], NULL) == 0) {
684 1.43 bouyer errstring = "out of mbuf for receive list";
685 1.43 bouyer error = ENOMEM;
686 1.43 bouyer goto bad;
687 1.1 bouyer }
688 1.1 bouyer if (i > 0) { /* chain the list */
689 1.1 bouyer sc->Rx_list[i-1].next = &sc->Rx_list[i];
690 1.43 bouyer sc->hw_Rx_list[i-1].fwd =
691 1.43 bouyer htole32(sc->Rx_list[i].hw_listaddr);
692 1.1 bouyer sc->Tx_list[i-1].next = &sc->Tx_list[i];
693 1.1 bouyer }
694 1.1 bouyer }
695 1.43 bouyer sc->hw_Rx_list[TL_NBUF-1].fwd = 0;
696 1.1 bouyer sc->Rx_list[TL_NBUF-1].next = NULL;
697 1.43 bouyer sc->hw_Tx_list[TL_NBUF-1].fwd = 0;
698 1.1 bouyer sc->Tx_list[TL_NBUF-1].next = NULL;
699 1.1 bouyer
700 1.1 bouyer sc->active_Rx = &sc->Rx_list[0];
701 1.1 bouyer sc->last_Rx = &sc->Rx_list[TL_NBUF-1];
702 1.1 bouyer sc->active_Tx = sc->last_Tx = NULL;
703 1.1 bouyer sc->Free_Tx = &sc->Tx_list[0];
704 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
705 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF,
706 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
707 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
708 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
709 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
710 1.44 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->null_dmamap, 0, ETHER_MIN_TX,
711 1.43 bouyer BUS_DMASYNC_PREWRITE);
712 1.1 bouyer
713 1.15 thorpej /* set media */
714 1.15 thorpej mii_mediachg(&sc->tl_mii);
715 1.1 bouyer
716 1.1 bouyer /* start ticks calls */
717 1.32 thorpej callout_reset(&sc->tl_tick_ch, hz, tl_ticks, sc);
718 1.1 bouyer /* write adress of Rx list and enable interrupts */
719 1.43 bouyer TL_HR_WRITE(sc, TL_HOST_CH_PARM, sc->Rx_list[0].hw_listaddr);
720 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
721 1.17 bouyer HOST_CMD_GO | HOST_CMD_RT | HOST_CMD_Nes | HOST_CMD_IntOn);
722 1.1 bouyer sc->tl_if.if_flags |= IFF_RUNNING;
723 1.1 bouyer sc->tl_if.if_flags &= ~IFF_OACTIVE;
724 1.1 bouyer return 0;
725 1.43 bouyer bad:
726 1.43 bouyer printf("%s: %s\n", sc->sc_dev.dv_xname, errstring);
727 1.43 bouyer splx(s);
728 1.43 bouyer return error;
729 1.1 bouyer }
730 1.1 bouyer
731 1.1 bouyer
732 1.1 bouyer static u_int32_t
733 1.1 bouyer tl_intreg_read(sc, reg)
734 1.1 bouyer tl_softc_t *sc;
735 1.1 bouyer u_int32_t reg;
736 1.1 bouyer {
737 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR, reg & TL_HOST_DIOADR_MASK);
738 1.1 bouyer return TL_HR_READ(sc, TL_HOST_DIO_DATA);
739 1.1 bouyer }
740 1.1 bouyer
741 1.1 bouyer static u_int8_t
742 1.1 bouyer tl_intreg_read_byte(sc, reg)
743 1.1 bouyer tl_softc_t *sc;
744 1.1 bouyer u_int32_t reg;
745 1.1 bouyer {
746 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR,
747 1.17 bouyer (reg & (~0x07)) & TL_HOST_DIOADR_MASK);
748 1.1 bouyer return TL_HR_READ_BYTE(sc, TL_HOST_DIO_DATA + (reg & 0x07));
749 1.1 bouyer }
750 1.1 bouyer
751 1.1 bouyer static void
752 1.1 bouyer tl_intreg_write(sc, reg, val)
753 1.1 bouyer tl_softc_t *sc;
754 1.1 bouyer u_int32_t reg;
755 1.1 bouyer u_int32_t val;
756 1.1 bouyer {
757 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR, reg & TL_HOST_DIOADR_MASK);
758 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_DIO_DATA, val);
759 1.1 bouyer }
760 1.1 bouyer
761 1.1 bouyer static void
762 1.1 bouyer tl_intreg_write_byte(sc, reg, val)
763 1.1 bouyer tl_softc_t *sc;
764 1.1 bouyer u_int32_t reg;
765 1.1 bouyer u_int8_t val;
766 1.1 bouyer {
767 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR,
768 1.17 bouyer (reg & (~0x03)) & TL_HOST_DIOADR_MASK);
769 1.1 bouyer TL_HR_WRITE_BYTE(sc, TL_HOST_DIO_DATA + (reg & 0x03), val);
770 1.1 bouyer }
771 1.1 bouyer
772 1.28 tron void
773 1.28 tron tl_mii_sync(sc)
774 1.28 tron struct tl_softc *sc;
775 1.1 bouyer {
776 1.28 tron int i;
777 1.1 bouyer
778 1.28 tron netsio_clr(sc, TL_NETSIO_MTXEN);
779 1.28 tron for (i = 0; i < 32; i++) {
780 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
781 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
782 1.28 tron }
783 1.1 bouyer }
784 1.1 bouyer
785 1.15 thorpej void
786 1.28 tron tl_mii_sendbits(sc, data, nbits)
787 1.28 tron struct tl_softc *sc;
788 1.28 tron u_int32_t data;
789 1.28 tron int nbits;
790 1.1 bouyer {
791 1.28 tron int i;
792 1.1 bouyer
793 1.28 tron netsio_set(sc, TL_NETSIO_MTXEN);
794 1.28 tron for (i = 1 << (nbits - 1); i; i = i >> 1) {
795 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
796 1.28 tron netsio_read(sc, TL_NETSIO_MCLK);
797 1.28 tron if (data & i)
798 1.28 tron netsio_set(sc, TL_NETSIO_MDATA);
799 1.28 tron else
800 1.28 tron netsio_clr(sc, TL_NETSIO_MDATA);
801 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
802 1.28 tron netsio_read(sc, TL_NETSIO_MCLK);
803 1.28 tron }
804 1.1 bouyer }
805 1.1 bouyer
806 1.15 thorpej int
807 1.15 thorpej tl_mii_read(self, phy, reg)
808 1.15 thorpej struct device *self;
809 1.15 thorpej int phy, reg;
810 1.1 bouyer {
811 1.28 tron struct tl_softc *sc = (struct tl_softc *)self;
812 1.28 tron int val = 0, i, err;
813 1.28 tron
814 1.28 tron /*
815 1.28 tron * Read the PHY register by manually driving the MII control lines.
816 1.28 tron */
817 1.1 bouyer
818 1.28 tron tl_mii_sync(sc);
819 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_START, 2);
820 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_READ, 2);
821 1.28 tron tl_mii_sendbits(sc, phy, 5);
822 1.28 tron tl_mii_sendbits(sc, reg, 5);
823 1.28 tron
824 1.28 tron netsio_clr(sc, TL_NETSIO_MTXEN);
825 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
826 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
827 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
828 1.28 tron
829 1.28 tron err = netsio_read(sc, TL_NETSIO_MDATA);
830 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
831 1.28 tron
832 1.28 tron /* Even if an error occurs, must still clock out the cycle. */
833 1.28 tron for (i = 0; i < 16; i++) {
834 1.28 tron val <<= 1;
835 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
836 1.28 tron if (err == 0 && netsio_read(sc, TL_NETSIO_MDATA))
837 1.28 tron val |= 1;
838 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
839 1.28 tron }
840 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
841 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
842 1.28 tron
843 1.28 tron return (err ? 0 : val);
844 1.15 thorpej }
845 1.15 thorpej
846 1.15 thorpej void
847 1.15 thorpej tl_mii_write(self, phy, reg, val)
848 1.15 thorpej struct device *self;
849 1.15 thorpej int phy, reg, val;
850 1.15 thorpej {
851 1.28 tron struct tl_softc *sc = (struct tl_softc *)self;
852 1.28 tron
853 1.28 tron /*
854 1.28 tron * Write the PHY register by manually driving the MII control lines.
855 1.28 tron */
856 1.28 tron
857 1.28 tron tl_mii_sync(sc);
858 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_START, 2);
859 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_WRITE, 2);
860 1.28 tron tl_mii_sendbits(sc, phy, 5);
861 1.28 tron tl_mii_sendbits(sc, reg, 5);
862 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_ACK, 2);
863 1.28 tron tl_mii_sendbits(sc, val, 16);
864 1.15 thorpej
865 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
866 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
867 1.15 thorpej }
868 1.15 thorpej
869 1.15 thorpej void
870 1.15 thorpej tl_statchg(self)
871 1.15 thorpej struct device *self;
872 1.15 thorpej {
873 1.15 thorpej tl_softc_t *sc = (struct tl_softc *)self;
874 1.15 thorpej u_int32_t reg;
875 1.15 thorpej
876 1.15 thorpej #ifdef TLDEBUG
877 1.15 thorpej printf("tl_statchg, media %x\n", sc->tl_ifmedia.ifm_media);
878 1.15 thorpej #endif
879 1.15 thorpej
880 1.15 thorpej /*
881 1.15 thorpej * We must keep the ThunderLAN and the PHY in sync as
882 1.15 thorpej * to the status of full-duplex!
883 1.15 thorpej */
884 1.15 thorpej reg = tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetCmd);
885 1.15 thorpej if (sc->tl_mii.mii_media_active & IFM_FDX)
886 1.15 thorpej reg |= TL_NETCOMMAND_DUPLEX;
887 1.15 thorpej else
888 1.15 thorpej reg &= ~TL_NETCOMMAND_DUPLEX;
889 1.15 thorpej tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetCmd, reg);
890 1.1 bouyer }
891 1.1 bouyer
892 1.1 bouyer void tl_i2c_set(v, bit)
893 1.1 bouyer void *v;
894 1.1 bouyer u_int8_t bit;
895 1.1 bouyer {
896 1.1 bouyer tl_softc_t *sc = v;
897 1.1 bouyer
898 1.1 bouyer switch (bit) {
899 1.1 bouyer case I2C_DATA:
900 1.1 bouyer netsio_set(sc, TL_NETSIO_EDATA);
901 1.1 bouyer break;
902 1.1 bouyer case I2C_CLOCK:
903 1.1 bouyer netsio_set(sc, TL_NETSIO_ECLOCK);
904 1.1 bouyer break;
905 1.1 bouyer case I2C_TXEN:
906 1.1 bouyer netsio_set(sc, TL_NETSIO_ETXEN);
907 1.1 bouyer break;
908 1.1 bouyer default:
909 1.1 bouyer printf("tl_i2c_set: unknown bit %d\n", bit);
910 1.1 bouyer }
911 1.1 bouyer return;
912 1.1 bouyer }
913 1.1 bouyer
914 1.1 bouyer void tl_i2c_clr(v, bit)
915 1.1 bouyer void *v;
916 1.1 bouyer u_int8_t bit;
917 1.1 bouyer {
918 1.1 bouyer tl_softc_t *sc = v;
919 1.1 bouyer
920 1.1 bouyer switch (bit) {
921 1.1 bouyer case I2C_DATA:
922 1.1 bouyer netsio_clr(sc, TL_NETSIO_EDATA);
923 1.1 bouyer break;
924 1.1 bouyer case I2C_CLOCK:
925 1.1 bouyer netsio_clr(sc, TL_NETSIO_ECLOCK);
926 1.1 bouyer break;
927 1.1 bouyer case I2C_TXEN:
928 1.1 bouyer netsio_clr(sc, TL_NETSIO_ETXEN);
929 1.1 bouyer break;
930 1.1 bouyer default:
931 1.1 bouyer printf("tl_i2c_clr: unknown bit %d\n", bit);
932 1.1 bouyer }
933 1.1 bouyer return;
934 1.1 bouyer }
935 1.1 bouyer
936 1.1 bouyer int tl_i2c_read(v, bit)
937 1.1 bouyer void *v;
938 1.1 bouyer u_int8_t bit;
939 1.1 bouyer {
940 1.1 bouyer tl_softc_t *sc = v;
941 1.1 bouyer
942 1.1 bouyer switch (bit) {
943 1.1 bouyer case I2C_DATA:
944 1.1 bouyer return netsio_read(sc, TL_NETSIO_EDATA);
945 1.1 bouyer break;
946 1.1 bouyer case I2C_CLOCK:
947 1.1 bouyer return netsio_read(sc, TL_NETSIO_ECLOCK);
948 1.1 bouyer break;
949 1.1 bouyer case I2C_TXEN:
950 1.1 bouyer return netsio_read(sc, TL_NETSIO_ETXEN);
951 1.1 bouyer break;
952 1.1 bouyer default:
953 1.1 bouyer printf("tl_i2c_read: unknown bit %d\n", bit);
954 1.1 bouyer return -1;
955 1.1 bouyer }
956 1.1 bouyer }
957 1.1 bouyer
958 1.1 bouyer static int
959 1.1 bouyer tl_intr(v)
960 1.1 bouyer void *v;
961 1.1 bouyer {
962 1.1 bouyer tl_softc_t *sc = v;
963 1.1 bouyer struct ifnet *ifp = &sc->tl_if;
964 1.1 bouyer struct Rx_list *Rx;
965 1.1 bouyer struct Tx_list *Tx;
966 1.1 bouyer struct mbuf *m;
967 1.1 bouyer u_int32_t int_type, int_reg;
968 1.1 bouyer int ack = 0;
969 1.1 bouyer int size;
970 1.1 bouyer
971 1.1 bouyer int_reg = TL_HR_READ(sc, TL_HOST_INTR_DIOADR);
972 1.1 bouyer int_type = int_reg & TL_INTR_MASK;
973 1.1 bouyer if (int_type == 0)
974 1.1 bouyer return 0;
975 1.1 bouyer #if defined(TLDEBUG_RX) || defined(TLDEBUG_TX)
976 1.1 bouyer printf("%s: interrupt type %x, intr_reg %x\n", sc->sc_dev.dv_xname,
977 1.17 bouyer int_type, int_reg);
978 1.1 bouyer #endif
979 1.1 bouyer /* disable interrupts */
980 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOff);
981 1.1 bouyer switch(int_type & TL_INTR_MASK) {
982 1.1 bouyer case TL_INTR_RxEOF:
983 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
984 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF,
985 1.43 bouyer BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
986 1.43 bouyer while(le32toh(sc->active_Rx->hw_list->stat) &
987 1.43 bouyer TL_RX_CSTAT_CPLT) {
988 1.1 bouyer /* dequeue and requeue at end of list */
989 1.1 bouyer ack++;
990 1.1 bouyer Rx = sc->active_Rx;
991 1.1 bouyer sc->active_Rx = Rx->next;
992 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, Rx->m_dmamap, 0,
993 1.43 bouyer MCLBYTES, BUS_DMASYNC_POSTREAD);
994 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, Rx->m_dmamap);
995 1.1 bouyer m = Rx->m;
996 1.43 bouyer size = le32toh(Rx->hw_list->stat) >> 16;
997 1.1 bouyer #ifdef TLDEBUG_RX
998 1.17 bouyer printf("tl_intr: RX list complete, Rx %p, size=%d\n",
999 1.17 bouyer Rx, size);
1000 1.1 bouyer #endif
1001 1.43 bouyer if (tl_add_RxBuff(sc, Rx, m ) == 0) {
1002 1.17 bouyer /*
1003 1.17 bouyer * No new mbuf, reuse the same. This means
1004 1.17 bouyer * that this packet
1005 1.17 bouyer * is lost
1006 1.17 bouyer */
1007 1.1 bouyer m = NULL;
1008 1.1 bouyer #ifdef TL_PRIV_STATS
1009 1.1 bouyer sc->ierr_nomem++;
1010 1.1 bouyer #endif
1011 1.1 bouyer #ifdef TLDEBUG
1012 1.1 bouyer printf("%s: out of mbuf, lost input packet\n",
1013 1.17 bouyer sc->sc_dev.dv_xname);
1014 1.1 bouyer #endif
1015 1.1 bouyer }
1016 1.1 bouyer Rx->next = NULL;
1017 1.43 bouyer Rx->hw_list->fwd = 0;
1018 1.43 bouyer sc->last_Rx->hw_list->fwd = htole32(Rx->hw_listaddr);
1019 1.1 bouyer sc->last_Rx->next = Rx;
1020 1.1 bouyer sc->last_Rx = Rx;
1021 1.1 bouyer
1022 1.1 bouyer /* deliver packet */
1023 1.1 bouyer if (m) {
1024 1.1 bouyer if (size < sizeof(struct ether_header)) {
1025 1.1 bouyer m_freem(m);
1026 1.1 bouyer continue;
1027 1.1 bouyer }
1028 1.1 bouyer m->m_pkthdr.rcvif = ifp;
1029 1.24 thorpej m->m_pkthdr.len = m->m_len = size;
1030 1.1 bouyer #ifdef TLDEBUG_RX
1031 1.36 thorpej { struct ether_header *eh =
1032 1.36 thorpej mtod(m, struct ether_header *);
1033 1.1 bouyer printf("tl_intr: Rx packet:\n");
1034 1.36 thorpej ether_printheader(eh); }
1035 1.1 bouyer #endif
1036 1.1 bouyer #if NBPFILTER > 0
1037 1.36 thorpej if (ifp->if_bpf)
1038 1.36 thorpej bpf_mtap(ifp->if_bpf, m);
1039 1.1 bouyer #endif /* NBPFILTER > 0 */
1040 1.24 thorpej (*ifp->if_input)(ifp, m);
1041 1.1 bouyer }
1042 1.1 bouyer }
1043 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
1044 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF,
1045 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1046 1.1 bouyer #ifdef TLDEBUG_RX
1047 1.1 bouyer printf("TL_INTR_RxEOF: ack %d\n", ack);
1048 1.1 bouyer #else
1049 1.1 bouyer if (ack == 0) {
1050 1.1 bouyer printf("%s: EOF intr without anything to read !\n",
1051 1.17 bouyer sc->sc_dev.dv_xname);
1052 1.1 bouyer tl_reset(sc);
1053 1.1 bouyer /* shedule reinit of the board */
1054 1.32 thorpej callout_reset(&sc->tl_restart_ch, 1, tl_restart, sc);
1055 1.1 bouyer return(1);
1056 1.1 bouyer }
1057 1.1 bouyer #endif
1058 1.1 bouyer break;
1059 1.1 bouyer case TL_INTR_RxEOC:
1060 1.1 bouyer ack++;
1061 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
1062 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF,
1063 1.43 bouyer BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1064 1.1 bouyer #ifdef TLDEBUG_RX
1065 1.1 bouyer printf("TL_INTR_RxEOC: ack %d\n", ack);
1066 1.1 bouyer #endif
1067 1.1 bouyer #ifdef DIAGNOSTIC
1068 1.43 bouyer if (le32toh(sc->active_Rx->hw_list->stat) & TL_RX_CSTAT_CPLT) {
1069 1.43 bouyer printf("%s: Rx EOC interrupt and active Tx list not "
1070 1.17 bouyer "cleared\n", sc->sc_dev.dv_xname);
1071 1.1 bouyer return 0;
1072 1.1 bouyer } else
1073 1.1 bouyer #endif
1074 1.1 bouyer {
1075 1.17 bouyer /*
1076 1.17 bouyer * write adress of Rx list and send Rx GO command, ack
1077 1.17 bouyer * interrupt and enable interrupts in one command
1078 1.17 bouyer */
1079 1.43 bouyer TL_HR_WRITE(sc, TL_HOST_CH_PARM, sc->active_Rx->hw_listaddr);
1080 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
1081 1.17 bouyer HOST_CMD_GO | HOST_CMD_RT | HOST_CMD_Nes | ack | int_type |
1082 1.17 bouyer HOST_CMD_ACK | HOST_CMD_IntOn);
1083 1.1 bouyer return 1;
1084 1.1 bouyer }
1085 1.1 bouyer case TL_INTR_TxEOF:
1086 1.1 bouyer case TL_INTR_TxEOC:
1087 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
1088 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
1089 1.43 bouyer BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1090 1.1 bouyer while ((Tx = sc->active_Tx) != NULL) {
1091 1.43 bouyer if((le32toh(Tx->hw_list->stat) & TL_TX_CSTAT_CPLT) == 0)
1092 1.1 bouyer break;
1093 1.1 bouyer ack++;
1094 1.1 bouyer #ifdef TLDEBUG_TX
1095 1.44 bouyer printf("TL_INTR_TxEOC: list 0x%x done\n",
1096 1.44 bouyer (int)Tx->hw_listaddr);
1097 1.1 bouyer #endif
1098 1.43 bouyer Tx->hw_list->stat = 0;
1099 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, Tx->m_dmamap, 0,
1100 1.43 bouyer MCLBYTES, BUS_DMASYNC_POSTWRITE);
1101 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, Tx->m_dmamap);
1102 1.1 bouyer m_freem(Tx->m);
1103 1.1 bouyer Tx->m = NULL;
1104 1.1 bouyer sc->active_Tx = Tx->next;
1105 1.1 bouyer if (sc->active_Tx == NULL)
1106 1.1 bouyer sc->last_Tx = NULL;
1107 1.1 bouyer Tx->next = sc->Free_Tx;
1108 1.1 bouyer sc->Free_Tx = Tx;
1109 1.1 bouyer }
1110 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
1111 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
1112 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1113 1.1 bouyer /* if this was an EOC, ACK immediatly */
1114 1.45 bouyer if (ack)
1115 1.45 bouyer sc->tl_if.if_flags &= ~IFF_OACTIVE;
1116 1.1 bouyer if (int_type == TL_INTR_TxEOC) {
1117 1.1 bouyer #ifdef TLDEBUG_TX
1118 1.17 bouyer printf("TL_INTR_TxEOC: ack %d (will be set to 1)\n",
1119 1.17 bouyer ack);
1120 1.1 bouyer #endif
1121 1.17 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, 1 | int_type |
1122 1.17 bouyer HOST_CMD_ACK | HOST_CMD_IntOn);
1123 1.17 bouyer if ( sc->active_Tx != NULL) {
1124 1.17 bouyer /* needs a Tx go command */
1125 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CH_PARM,
1126 1.43 bouyer sc->active_Tx->hw_listaddr);
1127 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_GO);
1128 1.1 bouyer }
1129 1.1 bouyer sc->tl_if.if_timer = 0;
1130 1.50 itojun if (IFQ_IS_EMPTY(&sc->tl_if.if_snd) == 0)
1131 1.1 bouyer tl_ifstart(&sc->tl_if);
1132 1.1 bouyer return 1;
1133 1.1 bouyer }
1134 1.1 bouyer #ifdef TLDEBUG
1135 1.1 bouyer else {
1136 1.1 bouyer printf("TL_INTR_TxEOF: ack %d\n", ack);
1137 1.1 bouyer }
1138 1.1 bouyer #endif
1139 1.1 bouyer sc->tl_if.if_timer = 0;
1140 1.50 itojun if (IFQ_IS_EMPTY(&sc->tl_if.if_snd) == 0)
1141 1.1 bouyer tl_ifstart(&sc->tl_if);
1142 1.1 bouyer break;
1143 1.1 bouyer case TL_INTR_Stat:
1144 1.1 bouyer ack++;
1145 1.1 bouyer #ifdef TLDEBUG
1146 1.1 bouyer printf("TL_INTR_Stat: ack %d\n", ack);
1147 1.1 bouyer #endif
1148 1.1 bouyer tl_read_stats(sc);
1149 1.1 bouyer break;
1150 1.1 bouyer case TL_INTR_Adc:
1151 1.1 bouyer if (int_reg & TL_INTVec_MASK) {
1152 1.1 bouyer /* adapter check conditions */
1153 1.17 bouyer printf("%s: check condition, intvect=0x%x, "
1154 1.17 bouyer "ch_param=0x%x\n", sc->sc_dev.dv_xname,
1155 1.17 bouyer int_reg & TL_INTVec_MASK,
1156 1.17 bouyer TL_HR_READ(sc, TL_HOST_CH_PARM));
1157 1.1 bouyer tl_reset(sc);
1158 1.1 bouyer /* shedule reinit of the board */
1159 1.32 thorpej callout_reset(&sc->tl_restart_ch, 1, tl_restart, sc);
1160 1.1 bouyer return(1);
1161 1.1 bouyer } else {
1162 1.1 bouyer u_int8_t netstat;
1163 1.1 bouyer /* Network status */
1164 1.17 bouyer netstat =
1165 1.17 bouyer tl_intreg_read_byte(sc, TL_INT_NET+TL_INT_NetSts);
1166 1.1 bouyer printf("%s: network status, NetSts=%x\n",
1167 1.17 bouyer sc->sc_dev.dv_xname, netstat);
1168 1.1 bouyer /* Ack interrupts */
1169 1.17 bouyer tl_intreg_write_byte(sc, TL_INT_NET+TL_INT_NetSts,
1170 1.17 bouyer netstat);
1171 1.1 bouyer ack++;
1172 1.1 bouyer }
1173 1.1 bouyer break;
1174 1.1 bouyer default:
1175 1.1 bouyer printf("%s: unhandled interrupt code %x!\n",
1176 1.17 bouyer sc->sc_dev.dv_xname, int_type);
1177 1.1 bouyer ack++;
1178 1.1 bouyer }
1179 1.1 bouyer
1180 1.1 bouyer if (ack) {
1181 1.1 bouyer /* Ack the interrupt and enable interrupts */
1182 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, ack | int_type | HOST_CMD_ACK |
1183 1.17 bouyer HOST_CMD_IntOn);
1184 1.1 bouyer return 1;
1185 1.1 bouyer }
1186 1.1 bouyer /* ack = 0 ; interrupt was perhaps not our. Just enable interrupts */
1187 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOn);
1188 1.1 bouyer return 0;
1189 1.1 bouyer }
1190 1.1 bouyer
1191 1.1 bouyer static int
1192 1.1 bouyer tl_ifioctl(ifp, cmd, data)
1193 1.1 bouyer struct ifnet *ifp;
1194 1.1 bouyer ioctl_cmd_t cmd;
1195 1.1 bouyer caddr_t data;
1196 1.1 bouyer {
1197 1.1 bouyer struct tl_softc *sc = ifp->if_softc;
1198 1.1 bouyer struct ifreq *ifr = (struct ifreq *)data;
1199 1.1 bouyer int s, error;
1200 1.1 bouyer
1201 1.14 mycroft s = splnet();
1202 1.1 bouyer switch(cmd) {
1203 1.46 bouyer case SIOCSIFMEDIA:
1204 1.46 bouyer case SIOCGIFMEDIA:
1205 1.46 bouyer error = ifmedia_ioctl(ifp, ifr, &sc->tl_mii.mii_media, cmd);
1206 1.1 bouyer break;
1207 1.46 bouyer default:
1208 1.46 bouyer error = ether_ioctl(ifp, cmd, data);
1209 1.1 bouyer if (error == ENETRESET) {
1210 1.1 bouyer tl_addr_filter(sc);
1211 1.1 bouyer error = 0;
1212 1.1 bouyer }
1213 1.1 bouyer }
1214 1.1 bouyer splx(s);
1215 1.1 bouyer return error;
1216 1.1 bouyer }
1217 1.1 bouyer
1218 1.1 bouyer static void
1219 1.1 bouyer tl_ifstart(ifp)
1220 1.1 bouyer struct ifnet *ifp;
1221 1.1 bouyer {
1222 1.1 bouyer tl_softc_t *sc = ifp->if_softc;
1223 1.43 bouyer struct mbuf *mb_head;
1224 1.1 bouyer struct Tx_list *Tx;
1225 1.1 bouyer int segment, size;
1226 1.45 bouyer int again, error;
1227 1.45 bouyer
1228 1.45 bouyer if ((sc->tl_if.if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
1229 1.45 bouyer return;
1230 1.1 bouyer txloop:
1231 1.1 bouyer /* If we don't have more space ... */
1232 1.1 bouyer if (sc->Free_Tx == NULL) {
1233 1.1 bouyer #ifdef TLDEBUG
1234 1.1 bouyer printf("tl_ifstart: No free TX list\n");
1235 1.1 bouyer #endif
1236 1.45 bouyer sc->tl_if.if_flags |= IFF_OACTIVE;
1237 1.1 bouyer return;
1238 1.1 bouyer }
1239 1.1 bouyer /* Grab a paquet for output */
1240 1.50 itojun IFQ_DEQUEUE(&ifp->if_snd, mb_head);
1241 1.1 bouyer if (mb_head == NULL) {
1242 1.1 bouyer #ifdef TLDEBUG_TX
1243 1.1 bouyer printf("tl_ifstart: nothing to send\n");
1244 1.1 bouyer #endif
1245 1.1 bouyer return;
1246 1.1 bouyer }
1247 1.1 bouyer Tx = sc->Free_Tx;
1248 1.1 bouyer sc->Free_Tx = Tx->next;
1249 1.43 bouyer Tx->next = NULL;
1250 1.45 bouyer again = 0;
1251 1.1 bouyer /*
1252 1.1 bouyer * Go through each of the mbufs in the chain and initialize
1253 1.1 bouyer * the transmit list descriptors with the physical address
1254 1.1 bouyer * and size of the mbuf.
1255 1.1 bouyer */
1256 1.1 bouyer tbdinit:
1257 1.43 bouyer memset(Tx->hw_list, 0, sizeof(struct tl_Tx_list));
1258 1.1 bouyer Tx->m = mb_head;
1259 1.43 bouyer size = mb_head->m_pkthdr.len;
1260 1.43 bouyer if ((error = bus_dmamap_load_mbuf(sc->tl_dmatag, Tx->m_dmamap, mb_head,
1261 1.43 bouyer BUS_DMA_NOWAIT)) || (size < ETHER_MIN_TX &&
1262 1.43 bouyer Tx->m_dmamap->dm_nsegs == TL_NSEG)) {
1263 1.43 bouyer struct mbuf *mn;
1264 1.1 bouyer /*
1265 1.17 bouyer * We ran out of segments, or we will. We have to recopy this
1266 1.17 bouyer * mbuf chain first.
1267 1.1 bouyer */
1268 1.43 bouyer if (error == 0)
1269 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, Tx->m_dmamap);
1270 1.43 bouyer if (again) {
1271 1.43 bouyer /* already copyed, can't do much more */
1272 1.43 bouyer m_freem(mb_head);
1273 1.43 bouyer goto bad;
1274 1.43 bouyer }
1275 1.43 bouyer again = 1;
1276 1.1 bouyer #ifdef TLDEBUG_TX
1277 1.1 bouyer printf("tl_ifstart: need to copy mbuf\n");
1278 1.1 bouyer #endif
1279 1.1 bouyer #ifdef TL_PRIV_STATS
1280 1.1 bouyer sc->oerr_mcopy++;
1281 1.1 bouyer #endif
1282 1.1 bouyer MGETHDR(mn, M_DONTWAIT, MT_DATA);
1283 1.1 bouyer if (mn == NULL) {
1284 1.1 bouyer m_freem(mb_head);
1285 1.1 bouyer goto bad;
1286 1.1 bouyer }
1287 1.1 bouyer if (mb_head->m_pkthdr.len > MHLEN) {
1288 1.1 bouyer MCLGET(mn, M_DONTWAIT);
1289 1.1 bouyer if ((mn->m_flags & M_EXT) == 0) {
1290 1.1 bouyer m_freem(mn);
1291 1.1 bouyer m_freem(mb_head);
1292 1.1 bouyer goto bad;
1293 1.1 bouyer }
1294 1.1 bouyer }
1295 1.1 bouyer m_copydata(mb_head, 0, mb_head->m_pkthdr.len,
1296 1.17 bouyer mtod(mn, caddr_t));
1297 1.1 bouyer mn->m_pkthdr.len = mn->m_len = mb_head->m_pkthdr.len;
1298 1.1 bouyer m_freem(mb_head);
1299 1.1 bouyer mb_head = mn;
1300 1.1 bouyer goto tbdinit;
1301 1.1 bouyer }
1302 1.43 bouyer for (segment = 0; segment < Tx->m_dmamap->dm_nsegs; segment++) {
1303 1.43 bouyer Tx->hw_list->seg[segment].data_addr =
1304 1.43 bouyer htole32(Tx->m_dmamap->dm_segs[segment].ds_addr);
1305 1.43 bouyer Tx->hw_list->seg[segment].data_count =
1306 1.43 bouyer htole32(Tx->m_dmamap->dm_segs[segment].ds_len);
1307 1.43 bouyer }
1308 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, Tx->m_dmamap, 0, size,
1309 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1310 1.1 bouyer /* We are at end of mbuf chain. check the size and
1311 1.1 bouyer * see if it needs to be extended
1312 1.1 bouyer */
1313 1.1 bouyer if (size < ETHER_MIN_TX) {
1314 1.1 bouyer #ifdef DIAGNOSTIC
1315 1.1 bouyer if (segment >= TL_NSEG) {
1316 1.53 provos panic("tl_ifstart: to much segmets (%d)", segment);
1317 1.1 bouyer }
1318 1.1 bouyer #endif
1319 1.1 bouyer /*
1320 1.1 bouyer * add the nullbuf in the seg
1321 1.1 bouyer */
1322 1.43 bouyer Tx->hw_list->seg[segment].data_count =
1323 1.43 bouyer htole32(ETHER_MIN_TX - size);
1324 1.44 bouyer Tx->hw_list->seg[segment].data_addr =
1325 1.44 bouyer htole32(sc->null_dmamap->dm_segs[0].ds_addr);
1326 1.1 bouyer size = ETHER_MIN_TX;
1327 1.1 bouyer segment++;
1328 1.1 bouyer }
1329 1.1 bouyer /* The list is done, finish the list init */
1330 1.43 bouyer Tx->hw_list->seg[segment-1].data_count |=
1331 1.43 bouyer htole32(TL_LAST_SEG);
1332 1.43 bouyer Tx->hw_list->stat = htole32((size << 16) | 0x3000);
1333 1.1 bouyer #ifdef TLDEBUG_TX
1334 1.1 bouyer printf("%s: sending, Tx : stat = 0x%x\n", sc->sc_dev.dv_xname,
1335 1.43 bouyer le32toh(Tx->hw_list->stat));
1336 1.1 bouyer #if 0
1337 1.1 bouyer for(segment = 0; segment < TL_NSEG; segment++) {
1338 1.1 bouyer printf(" seg %d addr 0x%x len 0x%x\n",
1339 1.17 bouyer segment,
1340 1.43 bouyer le32toh(Tx->hw_list->seg[segment].data_addr),
1341 1.43 bouyer le32toh(Tx->hw_list->seg[segment].data_count));
1342 1.1 bouyer }
1343 1.1 bouyer #endif
1344 1.1 bouyer #endif
1345 1.1 bouyer if (sc->active_Tx == NULL) {
1346 1.1 bouyer sc->active_Tx = sc->last_Tx = Tx;
1347 1.1 bouyer #ifdef TLDEBUG_TX
1348 1.44 bouyer printf("%s: Tx GO, addr=0x%ux\n", sc->sc_dev.dv_xname,
1349 1.44 bouyer (int)Tx->hw_listaddr);
1350 1.1 bouyer #endif
1351 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
1352 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
1353 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1354 1.43 bouyer TL_HR_WRITE(sc, TL_HOST_CH_PARM, Tx->hw_listaddr);
1355 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_GO);
1356 1.1 bouyer } else {
1357 1.1 bouyer #ifdef TLDEBUG_TX
1358 1.44 bouyer printf("%s: Tx addr=0x%ux queued\n", sc->sc_dev.dv_xname,
1359 1.44 bouyer (int)Tx->hw_listaddr);
1360 1.1 bouyer #endif
1361 1.43 bouyer sc->last_Tx->hw_list->fwd = htole32(Tx->hw_listaddr);
1362 1.45 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
1363 1.45 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
1364 1.45 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1365 1.1 bouyer sc->last_Tx->next = Tx;
1366 1.1 bouyer sc->last_Tx = Tx;
1367 1.1 bouyer #ifdef DIAGNOSTIC
1368 1.43 bouyer if (sc->last_Tx->hw_list->fwd & 0x7)
1369 1.17 bouyer printf("%s: physical addr 0x%x of list not properly "
1370 1.17 bouyer "aligned\n",
1371 1.43 bouyer sc->sc_dev.dv_xname, sc->last_Rx->hw_list->fwd);
1372 1.1 bouyer #endif
1373 1.1 bouyer }
1374 1.1 bouyer #if NBPFILTER > 0
1375 1.1 bouyer /* Pass packet to bpf if there is a listener */
1376 1.1 bouyer if (ifp->if_bpf)
1377 1.1 bouyer bpf_mtap(ifp->if_bpf, mb_head);
1378 1.1 bouyer #endif
1379 1.17 bouyer /*
1380 1.17 bouyer * Set a 5 second timer just in case we don't hear from the card again.
1381 1.17 bouyer */
1382 1.1 bouyer ifp->if_timer = 5;
1383 1.1 bouyer goto txloop;
1384 1.1 bouyer bad:
1385 1.1 bouyer #ifdef TLDEBUG
1386 1.1 bouyer printf("tl_ifstart: Out of mbuf, Tx pkt lost\n");
1387 1.1 bouyer #endif
1388 1.1 bouyer Tx->next = sc->Free_Tx;
1389 1.1 bouyer sc->Free_Tx = Tx;
1390 1.1 bouyer return;
1391 1.1 bouyer }
1392 1.1 bouyer
1393 1.1 bouyer static void
1394 1.1 bouyer tl_ifwatchdog(ifp)
1395 1.1 bouyer struct ifnet *ifp;
1396 1.1 bouyer {
1397 1.1 bouyer tl_softc_t *sc = ifp->if_softc;
1398 1.1 bouyer
1399 1.1 bouyer if ((ifp->if_flags & IFF_RUNNING) == 0)
1400 1.1 bouyer return;
1401 1.1 bouyer printf("%s: device timeout\n", sc->sc_dev.dv_xname);
1402 1.1 bouyer ifp->if_oerrors++;
1403 1.46 bouyer tl_init(ifp);
1404 1.1 bouyer }
1405 1.1 bouyer
1406 1.1 bouyer static int
1407 1.1 bouyer tl_mediachange(ifp)
1408 1.1 bouyer struct ifnet *ifp;
1409 1.1 bouyer {
1410 1.15 thorpej
1411 1.15 thorpej if (ifp->if_flags & IFF_UP)
1412 1.51 christos tl_init(ifp);
1413 1.15 thorpej return (0);
1414 1.1 bouyer }
1415 1.1 bouyer
1416 1.1 bouyer static void
1417 1.1 bouyer tl_mediastatus(ifp, ifmr)
1418 1.1 bouyer struct ifnet *ifp;
1419 1.1 bouyer struct ifmediareq *ifmr;
1420 1.1 bouyer {
1421 1.1 bouyer tl_softc_t *sc = ifp->if_softc;
1422 1.15 thorpej
1423 1.15 thorpej mii_pollstat(&sc->tl_mii);
1424 1.15 thorpej ifmr->ifm_active = sc->tl_mii.mii_media_active;
1425 1.15 thorpej ifmr->ifm_status = sc->tl_mii.mii_media_status;
1426 1.1 bouyer }
1427 1.1 bouyer
1428 1.43 bouyer static int tl_add_RxBuff(sc, Rx, oldm)
1429 1.43 bouyer tl_softc_t *sc;
1430 1.1 bouyer struct Rx_list *Rx;
1431 1.1 bouyer struct mbuf *oldm;
1432 1.1 bouyer {
1433 1.1 bouyer struct mbuf *m;
1434 1.43 bouyer int error;
1435 1.1 bouyer
1436 1.1 bouyer MGETHDR(m, M_DONTWAIT, MT_DATA);
1437 1.1 bouyer if (m != NULL) {
1438 1.1 bouyer MCLGET(m, M_DONTWAIT);
1439 1.1 bouyer if ((m->m_flags & M_EXT) == 0) {
1440 1.1 bouyer m_freem(m);
1441 1.1 bouyer if (oldm == NULL)
1442 1.1 bouyer return 0;
1443 1.1 bouyer m = oldm;
1444 1.1 bouyer m->m_data = m->m_ext.ext_buf;
1445 1.1 bouyer }
1446 1.1 bouyer } else {
1447 1.1 bouyer if (oldm == NULL)
1448 1.1 bouyer return 0;
1449 1.1 bouyer m = oldm;
1450 1.1 bouyer m->m_data = m->m_ext.ext_buf;
1451 1.1 bouyer }
1452 1.43 bouyer
1453 1.43 bouyer /* (re)init the Rx_list struct */
1454 1.43 bouyer
1455 1.43 bouyer Rx->m = m;
1456 1.43 bouyer if ((error = bus_dmamap_load(sc->tl_dmatag, Rx->m_dmamap,
1457 1.43 bouyer m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT)) != 0) {
1458 1.43 bouyer printf("%s: bus_dmamap_load() failed (error %d) for "
1459 1.43 bouyer "tl_add_RxBuff\n", sc->sc_dev.dv_xname, error);
1460 1.43 bouyer printf("size %d (%d)\n", m->m_pkthdr.len, MCLBYTES);
1461 1.43 bouyer m_freem(m);
1462 1.43 bouyer Rx->m = NULL;
1463 1.43 bouyer return 0;
1464 1.43 bouyer }
1465 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, Rx->m_dmamap, 0,
1466 1.43 bouyer MCLBYTES, BUS_DMASYNC_PREREAD);
1467 1.1 bouyer /*
1468 1.1 bouyer * Move the data pointer up so that the incoming data packet
1469 1.1 bouyer * will be 32-bit aligned.
1470 1.1 bouyer */
1471 1.1 bouyer m->m_data += 2;
1472 1.1 bouyer
1473 1.43 bouyer Rx->hw_list->stat =
1474 1.43 bouyer htole32(((Rx->m_dmamap->dm_segs[0].ds_len -2) << 16) | 0x3000);
1475 1.43 bouyer Rx->hw_list->seg.data_count =
1476 1.43 bouyer htole32(Rx->m_dmamap->dm_segs[0].ds_len -2);
1477 1.43 bouyer Rx->hw_list->seg.data_addr =
1478 1.43 bouyer htole32(Rx->m_dmamap->dm_segs[0].ds_addr + 2);
1479 1.1 bouyer return (m != oldm);
1480 1.1 bouyer }
1481 1.1 bouyer
1482 1.1 bouyer static void tl_ticks(v)
1483 1.1 bouyer void *v;
1484 1.1 bouyer {
1485 1.1 bouyer tl_softc_t *sc = v;
1486 1.1 bouyer
1487 1.1 bouyer tl_read_stats(sc);
1488 1.19 thorpej
1489 1.19 thorpej /* Tick the MII. */
1490 1.19 thorpej mii_tick(&sc->tl_mii);
1491 1.19 thorpej
1492 1.17 bouyer /* read statistics every seconds */
1493 1.32 thorpej callout_reset(&sc->tl_tick_ch, hz, tl_ticks, sc);
1494 1.17 bouyer }
1495 1.17 bouyer
1496 1.17 bouyer static void
1497 1.17 bouyer tl_read_stats(sc)
1498 1.17 bouyer tl_softc_t *sc;
1499 1.17 bouyer {
1500 1.17 bouyer u_int32_t reg;
1501 1.17 bouyer int ierr_overr;
1502 1.17 bouyer int ierr_code;
1503 1.17 bouyer int ierr_crc;
1504 1.17 bouyer int oerr_underr;
1505 1.17 bouyer int oerr_deffered;
1506 1.17 bouyer int oerr_coll;
1507 1.17 bouyer int oerr_multicoll;
1508 1.17 bouyer int oerr_exesscoll;
1509 1.17 bouyer int oerr_latecoll;
1510 1.17 bouyer int oerr_carrloss;
1511 1.17 bouyer struct ifnet *ifp = &sc->tl_if;
1512 1.17 bouyer
1513 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_TX);
1514 1.17 bouyer ifp->if_opackets += reg & 0x00ffffff;
1515 1.17 bouyer oerr_underr = reg >> 24;
1516 1.17 bouyer
1517 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_RX);
1518 1.17 bouyer ifp->if_ipackets += reg & 0x00ffffff;
1519 1.17 bouyer ierr_overr = reg >> 24;
1520 1.17 bouyer
1521 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_FERR);
1522 1.17 bouyer ierr_crc = (reg & TL_FERR_CRC) >> 16;
1523 1.17 bouyer ierr_code = (reg & TL_FERR_CODE) >> 24;
1524 1.17 bouyer oerr_deffered = (reg & TL_FERR_DEF);
1525 1.17 bouyer
1526 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_COLL);
1527 1.17 bouyer oerr_multicoll = (reg & TL_COL_MULTI);
1528 1.17 bouyer oerr_coll = (reg & TL_COL_SINGLE) >> 16;
1529 1.17 bouyer
1530 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_LERR);
1531 1.17 bouyer oerr_exesscoll = (reg & TL_LERR_ECOLL);
1532 1.17 bouyer oerr_latecoll = (reg & TL_LERR_LCOLL) >> 8;
1533 1.17 bouyer oerr_carrloss = (reg & TL_LERR_CL) >> 16;
1534 1.17 bouyer
1535 1.17 bouyer
1536 1.17 bouyer ifp->if_oerrors += oerr_underr + oerr_exesscoll + oerr_latecoll +
1537 1.17 bouyer oerr_carrloss;
1538 1.17 bouyer ifp->if_collisions += oerr_coll + oerr_multicoll;
1539 1.17 bouyer ifp->if_ierrors += ierr_overr + ierr_code + ierr_crc;
1540 1.17 bouyer
1541 1.17 bouyer if (ierr_overr)
1542 1.17 bouyer printf("%s: receiver ring buffer overrun\n",
1543 1.17 bouyer sc->sc_dev.dv_xname);
1544 1.17 bouyer if (oerr_underr)
1545 1.17 bouyer printf("%s: transmit buffer underrun\n",
1546 1.17 bouyer sc->sc_dev.dv_xname);
1547 1.17 bouyer #ifdef TL_PRIV_STATS
1548 1.17 bouyer sc->ierr_overr += ierr_overr;
1549 1.17 bouyer sc->ierr_code += ierr_code;
1550 1.17 bouyer sc->ierr_crc += ierr_crc;
1551 1.17 bouyer sc->oerr_underr += oerr_underr;
1552 1.17 bouyer sc->oerr_deffered += oerr_deffered;
1553 1.17 bouyer sc->oerr_coll += oerr_coll;
1554 1.17 bouyer sc->oerr_multicoll += oerr_multicoll;
1555 1.17 bouyer sc->oerr_exesscoll += oerr_exesscoll;
1556 1.17 bouyer sc->oerr_latecoll += oerr_latecoll;
1557 1.17 bouyer sc->oerr_carrloss += oerr_carrloss;
1558 1.17 bouyer #endif
1559 1.17 bouyer }
1560 1.1 bouyer
1561 1.17 bouyer static void tl_addr_filter(sc)
1562 1.17 bouyer tl_softc_t *sc;
1563 1.17 bouyer {
1564 1.17 bouyer struct ether_multistep step;
1565 1.17 bouyer struct ether_multi *enm;
1566 1.17 bouyer u_int32_t hash[2] = {0, 0};
1567 1.17 bouyer int i;
1568 1.1 bouyer
1569 1.17 bouyer sc->tl_if.if_flags &= ~IFF_ALLMULTI;
1570 1.17 bouyer ETHER_FIRST_MULTI(step, &sc->tl_ec, enm);
1571 1.17 bouyer while (enm != NULL) {
1572 1.17 bouyer #ifdef TLDEBUG
1573 1.17 bouyer printf("tl_addr_filter: addrs %s %s\n",
1574 1.17 bouyer ether_sprintf(enm->enm_addrlo),
1575 1.17 bouyer ether_sprintf(enm->enm_addrhi));
1576 1.17 bouyer #endif
1577 1.17 bouyer if (memcmp(enm->enm_addrlo, enm->enm_addrhi, 6) == 0) {
1578 1.17 bouyer i = tl_multicast_hash(enm->enm_addrlo);
1579 1.17 bouyer hash[i/32] |= 1 << (i%32);
1580 1.17 bouyer } else {
1581 1.17 bouyer hash[0] = hash[1] = 0xffffffff;
1582 1.17 bouyer sc->tl_if.if_flags |= IFF_ALLMULTI;
1583 1.17 bouyer break;
1584 1.1 bouyer }
1585 1.17 bouyer ETHER_NEXT_MULTI(step, enm);
1586 1.17 bouyer }
1587 1.17 bouyer #ifdef TLDEBUG
1588 1.17 bouyer printf("tl_addr_filer: hash1 %x has2 %x\n", hash[0], hash[1]);
1589 1.17 bouyer #endif
1590 1.17 bouyer tl_intreg_write(sc, TL_INT_HASH1, hash[0]);
1591 1.17 bouyer tl_intreg_write(sc, TL_INT_HASH2, hash[1]);
1592 1.17 bouyer }
1593 1.1 bouyer
1594 1.17 bouyer static int tl_multicast_hash(a)
1595 1.17 bouyer u_int8_t *a;
1596 1.17 bouyer {
1597 1.17 bouyer int hash;
1598 1.17 bouyer
1599 1.17 bouyer #define DA(addr,bit) (addr[5 - (bit/8)] & (1 << bit%8))
1600 1.17 bouyer #define xor8(a,b,c,d,e,f,g,h) (((a != 0) + (b != 0) + (c != 0) + (d != 0) + (e != 0) + (f != 0) + (g != 0) + (h != 0)) & 1)
1601 1.17 bouyer
1602 1.17 bouyer hash = xor8( DA(a,0), DA(a, 6), DA(a,12), DA(a,18), DA(a,24), DA(a,30),
1603 1.17 bouyer DA(a,36), DA(a,42));
1604 1.17 bouyer hash |= xor8( DA(a,1), DA(a, 7), DA(a,13), DA(a,19), DA(a,25), DA(a,31),
1605 1.17 bouyer DA(a,37), DA(a,43)) << 1;
1606 1.17 bouyer hash |= xor8( DA(a,2), DA(a, 8), DA(a,14), DA(a,20), DA(a,26), DA(a,32),
1607 1.17 bouyer DA(a,38), DA(a,44)) << 2;
1608 1.17 bouyer hash |= xor8( DA(a,3), DA(a, 9), DA(a,15), DA(a,21), DA(a,27), DA(a,33),
1609 1.17 bouyer DA(a,39), DA(a,45)) << 3;
1610 1.17 bouyer hash |= xor8( DA(a,4), DA(a,10), DA(a,16), DA(a,22), DA(a,28), DA(a,34),
1611 1.17 bouyer DA(a,40), DA(a,46)) << 4;
1612 1.17 bouyer hash |= xor8( DA(a,5), DA(a,11), DA(a,17), DA(a,23), DA(a,29), DA(a,35),
1613 1.17 bouyer DA(a,41), DA(a,47)) << 5;
1614 1.1 bouyer
1615 1.17 bouyer return hash;
1616 1.17 bouyer }
1617 1.1 bouyer
1618 1.17 bouyer #if defined(TLDEBUG_RX)
1619 1.17 bouyer void
1620 1.17 bouyer ether_printheader(eh)
1621 1.17 bouyer struct ether_header *eh;
1622 1.17 bouyer {
1623 1.17 bouyer u_char *c = (char*)eh;
1624 1.17 bouyer int i;
1625 1.17 bouyer for (i=0; i<sizeof(struct ether_header); i++)
1626 1.17 bouyer printf("%x ", (u_int)c[i]);
1627 1.17 bouyer printf("\n");
1628 1.17 bouyer }
1629 1.1 bouyer #endif
1630