Home | History | Annotate | Line # | Download | only in pci
if_tl.c revision 1.57.2.1
      1  1.57.2.1     skrll /*	$NetBSD: if_tl.c,v 1.57.2.1 2004/08/03 10:49:09 skrll Exp $	*/
      2       1.1    bouyer 
      3       1.1    bouyer /*
      4       1.1    bouyer  * Copyright (c) 1997 Manuel Bouyer.  All rights reserved.
      5       1.1    bouyer  *
      6       1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7       1.1    bouyer  * modification, are permitted provided that the following conditions
      8       1.1    bouyer  * are met:
      9       1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10       1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11       1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12       1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13       1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14       1.1    bouyer  * 3. All advertising materials mentioning features or use of this software
     15       1.1    bouyer  *    must display the following acknowledgement:
     16       1.1    bouyer  *  This product includes software developed by Manuel Bouyer.
     17       1.1    bouyer  * 4. The name of the author may not be used to endorse or promote products
     18       1.1    bouyer  *    derived from this software without specific prior written permission.
     19       1.1    bouyer  *
     20       1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21       1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22       1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23       1.1    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24       1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25       1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26       1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27       1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28       1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29       1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30       1.1    bouyer  */
     31       1.1    bouyer 
     32       1.1    bouyer /*
     33       1.2    bouyer  * Texas Instruments ThunderLAN ethernet controller
     34       1.1    bouyer  * ThunderLAN Programmer's Guide (TI Literature Number SPWU013A)
     35       1.1    bouyer  * available from www.ti.com
     36       1.1    bouyer  */
     37      1.47     lukem 
     38      1.47     lukem #include <sys/cdefs.h>
     39  1.57.2.1     skrll __KERNEL_RCSID(0, "$NetBSD: if_tl.c,v 1.57.2.1 2004/08/03 10:49:09 skrll Exp $");
     40       1.1    bouyer 
     41       1.1    bouyer #undef TLDEBUG
     42       1.1    bouyer #define TL_PRIV_STATS
     43       1.1    bouyer #undef TLDEBUG_RX
     44       1.1    bouyer #undef TLDEBUG_TX
     45       1.1    bouyer #undef TLDEBUG_ADDR
     46      1.12  jonathan 
     47      1.12  jonathan #include "opt_inet.h"
     48      1.13  jonathan #include "opt_ns.h"
     49       1.1    bouyer 
     50       1.1    bouyer #include <sys/param.h>
     51       1.1    bouyer #include <sys/systm.h>
     52       1.1    bouyer #include <sys/mbuf.h>
     53       1.1    bouyer #include <sys/protosw.h>
     54       1.1    bouyer #include <sys/socket.h>
     55       1.1    bouyer #include <sys/ioctl.h>
     56       1.1    bouyer #include <sys/errno.h>
     57       1.1    bouyer #include <sys/malloc.h>
     58       1.1    bouyer #include <sys/kernel.h>
     59       1.1    bouyer #include <sys/proc.h>	/* only for declaration of wakeup() used by vm.h */
     60       1.1    bouyer #include <sys/device.h>
     61       1.1    bouyer 
     62       1.1    bouyer #include <net/if.h>
     63       1.1    bouyer #if defined(SIOCSIFMEDIA)
     64       1.1    bouyer #include <net/if_media.h>
     65       1.1    bouyer #endif
     66       1.1    bouyer #include <net/if_types.h>
     67       1.1    bouyer #include <net/if_dl.h>
     68       1.1    bouyer #include <net/route.h>
     69       1.1    bouyer #include <net/netisr.h>
     70       1.1    bouyer 
     71       1.1    bouyer #include "bpfilter.h"
     72       1.1    bouyer #if NBPFILTER > 0
     73       1.1    bouyer #include <net/bpf.h>
     74       1.1    bouyer #include <net/bpfdesc.h>
     75       1.1    bouyer #endif
     76       1.1    bouyer 
     77       1.1    bouyer #ifdef INET
     78       1.1    bouyer #include <netinet/in.h>
     79       1.1    bouyer #include <netinet/in_systm.h>
     80       1.1    bouyer #include <netinet/in_var.h>
     81       1.1    bouyer #include <netinet/ip.h>
     82       1.1    bouyer #endif
     83       1.1    bouyer 
     84       1.1    bouyer #ifdef NS
     85       1.1    bouyer #include <netns/ns.h>
     86       1.1    bouyer #include <netns/ns_if.h>
     87       1.1    bouyer #endif
     88       1.1    bouyer 
     89       1.1    bouyer #if defined(__NetBSD__)
     90       1.1    bouyer #include <net/if_ether.h>
     91      1.34       mrg #include <uvm/uvm_extern.h>
     92       1.1    bouyer #if defined(INET)
     93       1.1    bouyer #include <netinet/if_inarp.h>
     94       1.1    bouyer #endif
     95       1.4   thorpej 
     96       1.1    bouyer #include <machine/bus.h>
     97       1.1    bouyer #include <machine/intr.h>
     98       1.4   thorpej 
     99       1.1    bouyer #include <dev/pci/pcireg.h>
    100       1.1    bouyer #include <dev/pci/pcivar.h>
    101       1.1    bouyer #include <dev/pci/pcidevs.h>
    102      1.15   thorpej 
    103  1.57.2.1     skrll #include <dev/i2c/i2cvar.h>
    104  1.57.2.1     skrll #include <dev/i2c/i2c_bitbang.h>
    105  1.57.2.1     skrll #include <dev/i2c/at24cxxvar.h>
    106      1.15   thorpej 
    107      1.15   thorpej #include <dev/mii/mii.h>
    108      1.15   thorpej #include <dev/mii/miivar.h>
    109      1.15   thorpej 
    110      1.15   thorpej #include <dev/mii/tlphyvar.h>
    111      1.15   thorpej 
    112       1.1    bouyer #include <dev/pci/if_tlregs.h>
    113      1.15   thorpej #include <dev/pci/if_tlvar.h>
    114       1.1    bouyer #endif /* __NetBSD__ */
    115       1.1    bouyer 
    116       1.1    bouyer /* number of transmit/receive buffers */
    117  1.57.2.1     skrll #ifndef TL_NBUF
    118  1.57.2.1     skrll #define TL_NBUF 32
    119       1.1    bouyer #endif
    120       1.1    bouyer 
    121       1.7  drochner static int tl_pci_match __P((struct device *, struct cfdata *, void *));
    122       1.1    bouyer static void tl_pci_attach __P((struct device *, struct device *, void *));
    123       1.1    bouyer static int tl_intr __P((void *));
    124       1.1    bouyer 
    125       1.1    bouyer static int tl_ifioctl __P((struct ifnet *, ioctl_cmd_t, caddr_t));
    126       1.1    bouyer static int tl_mediachange __P((struct ifnet *));
    127       1.1    bouyer static void tl_mediastatus __P((struct ifnet *, struct ifmediareq *));
    128       1.1    bouyer static void tl_ifwatchdog __P((struct ifnet *));
    129       1.1    bouyer static void tl_shutdown __P((void*));
    130       1.1    bouyer 
    131       1.1    bouyer static void tl_ifstart __P((struct ifnet *));
    132       1.1    bouyer static void tl_reset __P((tl_softc_t*));
    133      1.46    bouyer static int  tl_init __P((struct ifnet *));
    134      1.46    bouyer static void tl_stop __P((struct ifnet *, int));
    135       1.1    bouyer static void tl_restart __P((void  *));
    136      1.43    bouyer static int  tl_add_RxBuff __P((tl_softc_t*, struct Rx_list*, struct mbuf*));
    137       1.1    bouyer static void tl_read_stats __P((tl_softc_t*));
    138       1.1    bouyer static void tl_ticks __P((void*));
    139       1.1    bouyer static int tl_multicast_hash __P((u_int8_t*));
    140       1.1    bouyer static void tl_addr_filter __P((tl_softc_t*));
    141       1.1    bouyer 
    142       1.1    bouyer static u_int32_t tl_intreg_read __P((tl_softc_t*, u_int32_t));
    143       1.1    bouyer static void tl_intreg_write __P((tl_softc_t*, u_int32_t, u_int32_t));
    144       1.1    bouyer static u_int8_t tl_intreg_read_byte __P((tl_softc_t*, u_int32_t));
    145       1.1    bouyer static void tl_intreg_write_byte __P((tl_softc_t*, u_int32_t, u_int8_t));
    146       1.1    bouyer 
    147      1.28      tron void	tl_mii_sync __P((struct tl_softc *));
    148      1.28      tron void	tl_mii_sendbits __P((struct tl_softc *, u_int32_t, int));
    149      1.28      tron 
    150      1.28      tron 
    151  1.57.2.1     skrll #if defined(TLDEBUG_RX)
    152       1.1    bouyer static void ether_printheader __P((struct ether_header*));
    153       1.1    bouyer #endif
    154       1.1    bouyer 
    155      1.15   thorpej int tl_mii_read __P((struct device *, int, int));
    156      1.15   thorpej void tl_mii_write __P((struct device *, int, int, int));
    157      1.15   thorpej 
    158      1.15   thorpej void tl_statchg __P((struct device *));
    159       1.1    bouyer 
    160  1.57.2.1     skrll 	/* I2C glue */
    161  1.57.2.1     skrll static int tl_i2c_acquire_bus(void *, int);
    162  1.57.2.1     skrll static void tl_i2c_release_bus(void *, int);
    163  1.57.2.1     skrll static int tl_i2c_send_start(void *, int);
    164  1.57.2.1     skrll static int tl_i2c_send_stop(void *, int);
    165  1.57.2.1     skrll static int tl_i2c_initiate_xfer(void *, i2c_addr_t, int);
    166  1.57.2.1     skrll static int tl_i2c_read_byte(void *, uint8_t *, int);
    167  1.57.2.1     skrll static int tl_i2c_write_byte(void *, uint8_t, int);
    168  1.57.2.1     skrll 
    169  1.57.2.1     skrll 	/* I2C bit-bang glue */
    170  1.57.2.1     skrll static void tl_i2cbb_set_bits(void *, uint32_t);
    171  1.57.2.1     skrll static void tl_i2cbb_set_dir(void *, uint32_t);
    172  1.57.2.1     skrll static uint32_t tl_i2cbb_read(void *);
    173  1.57.2.1     skrll static const struct i2c_bitbang_ops tl_i2cbb_ops = {
    174  1.57.2.1     skrll 	tl_i2cbb_set_bits,
    175  1.57.2.1     skrll 	tl_i2cbb_set_dir,
    176  1.57.2.1     skrll 	tl_i2cbb_read,
    177  1.57.2.1     skrll 	{
    178  1.57.2.1     skrll 		TL_NETSIO_EDATA,	/* SDA */
    179  1.57.2.1     skrll 		TL_NETSIO_ECLOCK,	/* SCL */
    180  1.57.2.1     skrll 		TL_NETSIO_ETXEN,	/* SDA is output */
    181  1.57.2.1     skrll 		0,			/* SDA is input */
    182  1.57.2.1     skrll 	}
    183  1.57.2.1     skrll };
    184       1.1    bouyer 
    185       1.1    bouyer static __inline void netsio_clr __P((tl_softc_t*, u_int8_t));
    186       1.1    bouyer static __inline void netsio_set __P((tl_softc_t*, u_int8_t));
    187       1.1    bouyer static __inline u_int8_t netsio_read __P((tl_softc_t*, u_int8_t));
    188       1.1    bouyer static __inline void netsio_clr(sc, bits)
    189       1.1    bouyer 	tl_softc_t* sc;
    190       1.1    bouyer 	u_int8_t bits;
    191       1.1    bouyer {
    192       1.1    bouyer 	tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio,
    193      1.17    bouyer 	    tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio) & (~bits));
    194       1.1    bouyer }
    195       1.1    bouyer static __inline void netsio_set(sc, bits)
    196       1.1    bouyer 	tl_softc_t* sc;
    197       1.1    bouyer 	u_int8_t bits;
    198       1.1    bouyer {
    199       1.1    bouyer 	tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio,
    200      1.17    bouyer 	    tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio) | bits);
    201       1.1    bouyer }
    202       1.1    bouyer static __inline u_int8_t netsio_read(sc, bits)
    203       1.1    bouyer 	tl_softc_t* sc;
    204       1.1    bouyer 	u_int8_t bits;
    205       1.1    bouyer {
    206       1.4   thorpej 	return (tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio) & bits);
    207       1.1    bouyer }
    208       1.1    bouyer 
    209      1.55   thorpej CFATTACH_DECL(tl, sizeof(tl_softc_t),
    210      1.56   thorpej     tl_pci_match, tl_pci_attach, NULL, NULL);
    211       1.1    bouyer 
    212       1.4   thorpej const struct tl_product_desc tl_compaq_products[] = {
    213      1.15   thorpej 	{ PCI_PRODUCT_COMPAQ_N100TX, TLPHY_MEDIA_NO_10_T,
    214      1.22      tron 	  "Compaq Netelligent 10/100 TX" },
    215  1.57.2.1     skrll 	{ PCI_PRODUCT_COMPAQ_INT100TX, TLPHY_MEDIA_NO_10_T,
    216  1.57.2.1     skrll 	  "Integrated Compaq Netelligent 10/100 TX" },
    217      1.15   thorpej 	{ PCI_PRODUCT_COMPAQ_N10T, TLPHY_MEDIA_10_5,
    218      1.22      tron 	  "Compaq Netelligent 10 T" },
    219      1.15   thorpej 	{ PCI_PRODUCT_COMPAQ_IntNF3P, TLPHY_MEDIA_10_2,
    220      1.22      tron 	  "Compaq Integrated NetFlex 3/P" },
    221      1.15   thorpej 	{ PCI_PRODUCT_COMPAQ_IntPL100TX, TLPHY_MEDIA_10_2|TLPHY_MEDIA_NO_10_T,
    222      1.22      tron 	  "Compaq ProLiant Integrated Netelligent 10/100 TX" },
    223      1.15   thorpej 	{ PCI_PRODUCT_COMPAQ_DPNet100TX, TLPHY_MEDIA_10_5|TLPHY_MEDIA_NO_10_T,
    224      1.22      tron 	  "Compaq Dual Port Netelligent 10/100 TX" },
    225      1.40    bouyer 	{ PCI_PRODUCT_COMPAQ_DP4000, TLPHY_MEDIA_10_5|TLPHY_MEDIA_NO_10_T,
    226      1.22      tron 	  "Compaq Deskpro 4000 5233MMX" },
    227      1.15   thorpej 	{ PCI_PRODUCT_COMPAQ_NF3P_BNC, TLPHY_MEDIA_10_2,
    228      1.22      tron 	  "Compaq NetFlex 3/P w/ BNC" },
    229      1.15   thorpej 	{ PCI_PRODUCT_COMPAQ_NF3P, TLPHY_MEDIA_10_5,
    230      1.22      tron 	  "Compaq NetFlex 3/P" },
    231       1.4   thorpej 	{ 0, 0, NULL },
    232       1.4   thorpej };
    233       1.4   thorpej 
    234       1.4   thorpej const struct tl_product_desc tl_ti_products[] = {
    235      1.10   thorpej 	/*
    236      1.10   thorpej 	 * Built-in Ethernet on the TI TravelMate 5000
    237      1.10   thorpej 	 * docking station; better product description?
    238      1.10   thorpej 	 */
    239      1.15   thorpej 	{ PCI_PRODUCT_TI_TLAN, 0,
    240      1.22      tron 	  "Texas Instruments ThunderLAN" },
    241       1.4   thorpej 	{ 0, 0, NULL },
    242       1.4   thorpej };
    243       1.4   thorpej 
    244       1.4   thorpej struct tl_vendor_desc {
    245       1.4   thorpej 	u_int32_t tv_vendor;
    246       1.4   thorpej 	const struct tl_product_desc *tv_products;
    247       1.4   thorpej };
    248       1.4   thorpej 
    249       1.4   thorpej const struct tl_vendor_desc tl_vendors[] = {
    250       1.4   thorpej 	{ PCI_VENDOR_COMPAQ, tl_compaq_products },
    251       1.4   thorpej 	{ PCI_VENDOR_TI, tl_ti_products },
    252       1.4   thorpej 	{ 0, NULL },
    253       1.4   thorpej };
    254       1.4   thorpej 
    255       1.4   thorpej const struct tl_product_desc *tl_lookup_product __P((u_int32_t));
    256       1.4   thorpej 
    257       1.4   thorpej const struct tl_product_desc *
    258       1.4   thorpej tl_lookup_product(id)
    259       1.4   thorpej 	u_int32_t id;
    260       1.4   thorpej {
    261       1.4   thorpej 	const struct tl_product_desc *tp;
    262       1.4   thorpej 	const struct tl_vendor_desc *tv;
    263       1.4   thorpej 
    264       1.4   thorpej 	for (tv = tl_vendors; tv->tv_products != NULL; tv++)
    265       1.4   thorpej 		if (PCI_VENDOR(id) == tv->tv_vendor)
    266       1.4   thorpej 			break;
    267       1.4   thorpej 
    268       1.4   thorpej 	if ((tp = tv->tv_products) == NULL)
    269       1.4   thorpej 		return (NULL);
    270       1.4   thorpej 
    271       1.4   thorpej 	for (; tp->tp_desc != NULL; tp++)
    272       1.4   thorpej 		if (PCI_PRODUCT(id) == tp->tp_product)
    273       1.4   thorpej 			break;
    274       1.4   thorpej 
    275       1.4   thorpej 	if (tp->tp_desc == NULL)
    276       1.4   thorpej 		return (NULL);
    277       1.4   thorpej 
    278       1.4   thorpej 	return (tp);
    279       1.4   thorpej }
    280       1.4   thorpej 
    281       1.1    bouyer static int
    282       1.4   thorpej tl_pci_match(parent, match, aux)
    283       1.1    bouyer 	struct device *parent;
    284       1.7  drochner 	struct cfdata *match;
    285       1.1    bouyer 	void *aux;
    286       1.1    bouyer {
    287       1.1    bouyer 	struct pci_attach_args *pa = (struct pci_attach_args *) aux;
    288       1.1    bouyer 
    289       1.4   thorpej 	if (tl_lookup_product(pa->pa_id) != NULL)
    290       1.4   thorpej 		return (1);
    291       1.4   thorpej 
    292       1.4   thorpej 	return (0);
    293       1.1    bouyer }
    294       1.1    bouyer 
    295       1.1    bouyer static void
    296       1.1    bouyer tl_pci_attach(parent, self, aux)
    297       1.1    bouyer 	struct device * parent;
    298       1.1    bouyer 	struct device * self;
    299       1.1    bouyer 	void * aux;
    300       1.1    bouyer {
    301       1.1    bouyer 	tl_softc_t *sc = (tl_softc_t *)self;
    302       1.1    bouyer 	struct pci_attach_args * const pa = (struct pci_attach_args *) aux;
    303       1.4   thorpej 	const struct tl_product_desc *tp;
    304       1.1    bouyer 	struct ifnet * const ifp = &sc->tl_if;
    305       1.1    bouyer 	bus_space_tag_t iot, memt;
    306       1.1    bouyer 	bus_space_handle_t ioh, memh;
    307       1.1    bouyer 	pci_intr_handle_t intrhandle;
    308       1.4   thorpej 	const char *intrstr;
    309  1.57.2.1     skrll 	int ioh_valid, memh_valid;
    310      1.23    bouyer 	int reg_io, reg_mem;
    311      1.23    bouyer 	pcireg_t reg10, reg14;
    312       1.4   thorpej 	pcireg_t csr;
    313       1.4   thorpej 
    314       1.4   thorpej 	printf("\n");
    315       1.4   thorpej 
    316      1.32   thorpej 	callout_init(&sc->tl_tick_ch);
    317      1.32   thorpej 	callout_init(&sc->tl_restart_ch);
    318      1.32   thorpej 
    319      1.10   thorpej 	tp = tl_lookup_product(pa->pa_id);
    320      1.10   thorpej 	if (tp == NULL)
    321      1.10   thorpej 		panic("tl_pci_attach: impossible");
    322      1.15   thorpej 	sc->tl_product = tp;
    323      1.10   thorpej 
    324      1.23    bouyer 	/*
    325      1.52       wiz 	 * Map the card space. First we have to find the I/O and MEM
    326  1.57.2.1     skrll 	 * registers. I/O is supposed to be at 0x10, MEM at 0x14,
    327      1.23    bouyer 	 * but some boards (Compaq Netflex 3/P PCI) seem to have it reversed.
    328      1.23    bouyer 	 * The ThunderLAN manual is not consistent about this either (there
    329      1.23    bouyer 	 * are both cases in code examples).
    330      1.23    bouyer 	 */
    331      1.23    bouyer 	reg10 = pci_conf_read(pa->pa_pc, pa->pa_tag, 0x10);
    332      1.23    bouyer 	reg14 = pci_conf_read(pa->pa_pc, pa->pa_tag, 0x14);
    333      1.23    bouyer 	if (PCI_MAPREG_TYPE(reg10) == PCI_MAPREG_TYPE_IO)
    334      1.23    bouyer 		reg_io = 0x10;
    335      1.23    bouyer 	else if (PCI_MAPREG_TYPE(reg14) == PCI_MAPREG_TYPE_IO)
    336      1.23    bouyer 		reg_io = 0x14;
    337      1.23    bouyer 	else
    338      1.23    bouyer 		reg_io = 0;
    339      1.23    bouyer 	if (PCI_MAPREG_TYPE(reg10) == PCI_MAPREG_TYPE_MEM)
    340      1.23    bouyer 		reg_mem = 0x10;
    341      1.23    bouyer 	else if (PCI_MAPREG_TYPE(reg14) == PCI_MAPREG_TYPE_MEM)
    342      1.23    bouyer 		reg_mem = 0x14;
    343      1.23    bouyer 	else
    344      1.23    bouyer 		reg_mem = 0;
    345      1.23    bouyer 
    346      1.23    bouyer 	if (reg_io != 0)
    347      1.23    bouyer 		ioh_valid = (pci_mapreg_map(pa, reg_io, PCI_MAPREG_TYPE_IO,
    348      1.23    bouyer 		    0, &iot, &ioh, NULL, NULL) == 0);
    349      1.23    bouyer 	else
    350      1.23    bouyer 		ioh_valid = 0;
    351      1.23    bouyer 	if (reg_mem != 0)
    352      1.23    bouyer 		memh_valid = (pci_mapreg_map(pa, PCI_CBMA,
    353      1.23    bouyer 		    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
    354      1.23    bouyer 		    0, &memt, &memh, NULL, NULL) == 0);
    355      1.23    bouyer 	else
    356      1.23    bouyer 		memh_valid = 0;
    357       1.4   thorpej 
    358      1.22      tron 	if (ioh_valid) {
    359      1.22      tron 		sc->tl_bustag = iot;
    360      1.22      tron 		sc->tl_bushandle = ioh;
    361      1.22      tron 	} else if (memh_valid) {
    362       1.4   thorpej 		sc->tl_bustag = memt;
    363       1.4   thorpej 		sc->tl_bushandle = memh;
    364       1.1    bouyer 	} else {
    365       1.4   thorpej 		printf("%s: unable to map device registers\n",
    366       1.4   thorpej 		    sc->sc_dev.dv_xname);
    367       1.4   thorpej 		return;
    368       1.1    bouyer 	}
    369      1.43    bouyer 	sc->tl_dmatag = pa->pa_dmat;
    370       1.1    bouyer 
    371       1.4   thorpej 	/* Enable the device. */
    372       1.4   thorpej 	csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    373       1.4   thorpej 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    374       1.4   thorpej 	    csr | PCI_COMMAND_MASTER_ENABLE);
    375       1.1    bouyer 
    376       1.4   thorpej 	printf("%s: %s\n", sc->sc_dev.dv_xname, tp->tp_desc);
    377       1.1    bouyer 
    378       1.1    bouyer 	tl_reset(sc);
    379       1.1    bouyer 
    380  1.57.2.1     skrll 	/* fill in the i2c tag */
    381  1.57.2.1     skrll 	sc->sc_i2c.ic_cookie = sc;
    382  1.57.2.1     skrll 	sc->sc_i2c.ic_acquire_bus = tl_i2c_acquire_bus;
    383  1.57.2.1     skrll 	sc->sc_i2c.ic_release_bus = tl_i2c_release_bus;
    384  1.57.2.1     skrll 	sc->sc_i2c.ic_send_start = tl_i2c_send_start;
    385  1.57.2.1     skrll 	sc->sc_i2c.ic_send_stop = tl_i2c_send_stop;
    386  1.57.2.1     skrll 	sc->sc_i2c.ic_initiate_xfer = tl_i2c_initiate_xfer;
    387  1.57.2.1     skrll 	sc->sc_i2c.ic_read_byte = tl_i2c_read_byte;
    388  1.57.2.1     skrll 	sc->sc_i2c.ic_write_byte = tl_i2c_write_byte;
    389       1.1    bouyer 
    390       1.1    bouyer #ifdef TLDEBUG
    391       1.1    bouyer 	printf("default values of INTreg: 0x%x\n",
    392      1.17    bouyer 	    tl_intreg_read(sc, TL_INT_Defaults));
    393       1.1    bouyer #endif
    394       1.1    bouyer 
    395       1.1    bouyer 	/* read mac addr */
    396  1.57.2.1     skrll 	if (seeprom_bootstrap_read(&sc->sc_i2c, 0x50, 0x83, 512/*?*/,
    397  1.57.2.1     skrll 				   sc->tl_enaddr, ETHER_ADDR_LEN)) {
    398  1.57.2.1     skrll 		printf("%s: error reading Ethernet address\n",
    399  1.57.2.1     skrll 		    sc->sc_dev.dv_xname);
    400       1.1    bouyer 			return;
    401       1.1    bouyer 	}
    402       1.4   thorpej 	printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
    403      1.17    bouyer 	    ether_sprintf(sc->tl_enaddr));
    404       1.1    bouyer 
    405       1.4   thorpej 	/* Map and establish interrupts */
    406      1.39  sommerfe 	if (pci_intr_map(pa, &intrhandle)) {
    407       1.4   thorpej 		printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
    408       1.4   thorpej 		return;
    409       1.4   thorpej 	}
    410       1.4   thorpej 	intrstr = pci_intr_string(pa->pa_pc, intrhandle);
    411      1.49  christos 	sc->tl_if.if_softc = sc;
    412       1.4   thorpej 	sc->tl_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_NET,
    413      1.17    bouyer 	    tl_intr, sc);
    414       1.4   thorpej 	if (sc->tl_ih == NULL) {
    415       1.4   thorpej 		printf("%s: couldn't establish interrupt",
    416       1.4   thorpej 		    sc->sc_dev.dv_xname);
    417       1.4   thorpej 		if (intrstr != NULL)
    418       1.4   thorpej 			printf(" at %s", intrstr);
    419       1.4   thorpej 		printf("\n");
    420       1.4   thorpej 		return;
    421       1.4   thorpej 	}
    422       1.4   thorpej 	printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
    423       1.4   thorpej 
    424      1.43    bouyer 	/* init these pointers, so that tl_shutdown won't try to read them */
    425      1.43    bouyer 	sc->Rx_list = NULL;
    426      1.43    bouyer 	sc->Tx_list = NULL;
    427      1.43    bouyer 
    428      1.46    bouyer 	/* allocate DMA-safe memory for control structs */
    429      1.46    bouyer 	if (bus_dmamem_alloc(sc->tl_dmatag,
    430      1.46    bouyer 	        PAGE_SIZE, 0, PAGE_SIZE,
    431      1.46    bouyer 	        &sc->ctrl_segs, 1, &sc->ctrl_nsegs, BUS_DMA_NOWAIT) != 0 ||
    432      1.46    bouyer 	    bus_dmamem_map(sc->tl_dmatag, &sc->ctrl_segs,
    433      1.46    bouyer 		sc->ctrl_nsegs, PAGE_SIZE, (caddr_t*)&sc->ctrl,
    434      1.46    bouyer 		BUS_DMA_NOWAIT | BUS_DMA_COHERENT) != 0) {
    435      1.46    bouyer 			printf("%s: can't allocate DMA memory for lists\n",
    436      1.46    bouyer 			    sc->sc_dev.dv_xname);
    437      1.46    bouyer 			return;
    438      1.46    bouyer 	}
    439       1.4   thorpej 	/*
    440       1.4   thorpej 	 * Add shutdown hook so that DMA is disabled prior to reboot. Not
    441  1.57.2.1     skrll 	 * doing
    442       1.4   thorpej 	 * reboot before the driver initializes.
    443       1.4   thorpej 	 */
    444      1.46    bouyer 	(void) shutdownhook_establish(tl_shutdown, ifp);
    445       1.4   thorpej 
    446      1.15   thorpej 	/*
    447      1.15   thorpej 	 * Initialize our media structures and probe the MII.
    448      1.15   thorpej 	 *
    449      1.15   thorpej 	 * Note that we don't care about the media instance.  We
    450      1.15   thorpej 	 * are expecting to have multiple PHYs on the 10/100 cards,
    451      1.15   thorpej 	 * and on those cards we exclude the internal PHY from providing
    452      1.15   thorpej 	 * 10baseT.  By ignoring the instance, it allows us to not have
    453      1.15   thorpej 	 * to specify it on the command line when switching media.
    454      1.15   thorpej 	 */
    455      1.15   thorpej 	sc->tl_mii.mii_ifp = ifp;
    456      1.15   thorpej 	sc->tl_mii.mii_readreg = tl_mii_read;
    457      1.15   thorpej 	sc->tl_mii.mii_writereg = tl_mii_write;
    458      1.15   thorpej 	sc->tl_mii.mii_statchg = tl_statchg;
    459      1.15   thorpej 	ifmedia_init(&sc->tl_mii.mii_media, IFM_IMASK, tl_mediachange,
    460      1.15   thorpej 	    tl_mediastatus);
    461      1.29   thorpej 	mii_attach(self, &sc->tl_mii, 0xffffffff, MII_PHY_ANY,
    462      1.30   thorpej 	    MII_OFFSET_ANY, 0);
    463  1.57.2.1     skrll 	if (LIST_FIRST(&sc->tl_mii.mii_phys) == NULL) {
    464      1.15   thorpej 		ifmedia_add(&sc->tl_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    465      1.15   thorpej 		ifmedia_set(&sc->tl_mii.mii_media, IFM_ETHER|IFM_NONE);
    466      1.15   thorpej 	} else
    467      1.15   thorpej 		ifmedia_set(&sc->tl_mii.mii_media, IFM_ETHER|IFM_AUTO);
    468      1.57    bouyer 
    469  1.57.2.1     skrll 	/*
    470      1.57    bouyer 	 * We can support 802.1Q VLAN-sized frames.
    471      1.57    bouyer 	 */
    472      1.57    bouyer 	sc->tl_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
    473       1.1    bouyer 
    474      1.41   thorpej 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
    475       1.1    bouyer 	ifp->if_flags = IFF_BROADCAST|IFF_SIMPLEX|IFF_NOTRAILERS|IFF_MULTICAST;
    476       1.1    bouyer 	ifp->if_ioctl = tl_ifioctl;
    477       1.1    bouyer 	ifp->if_start = tl_ifstart;
    478       1.1    bouyer 	ifp->if_watchdog = tl_ifwatchdog;
    479      1.46    bouyer 	ifp->if_init = tl_init;
    480      1.46    bouyer 	ifp->if_stop = tl_stop;
    481       1.1    bouyer 	ifp->if_timer = 0;
    482      1.50    itojun 	IFQ_SET_READY(&ifp->if_snd);
    483       1.1    bouyer 	if_attach(ifp);
    484       1.1    bouyer 	ether_ifattach(&(sc)->tl_if, (sc)->tl_enaddr);
    485       1.1    bouyer }
    486       1.1    bouyer 
    487       1.1    bouyer static void
    488       1.1    bouyer tl_reset(sc)
    489       1.1    bouyer 	tl_softc_t *sc;
    490       1.1    bouyer {
    491       1.1    bouyer 	int i;
    492       1.1    bouyer 
    493       1.1    bouyer 	/* read stats */
    494       1.1    bouyer 	if (sc->tl_if.if_flags & IFF_RUNNING) {
    495      1.32   thorpej 		callout_stop(&sc->tl_tick_ch);
    496       1.1    bouyer 		tl_read_stats(sc);
    497       1.1    bouyer 	}
    498       1.1    bouyer 	/* Reset adapter */
    499       1.1    bouyer 	TL_HR_WRITE(sc, TL_HOST_CMD,
    500      1.17    bouyer 	    TL_HR_READ(sc, TL_HOST_CMD) | HOST_CMD_Ad_Rst);
    501       1.1    bouyer 	DELAY(100000);
    502       1.1    bouyer 	/* Disable interrupts */
    503       1.1    bouyer 	TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOff);
    504       1.1    bouyer 	/* setup aregs & hash */
    505       1.1    bouyer 	for (i = TL_INT_Areg0; i <= TL_INT_HASH2; i = i + 4)
    506       1.1    bouyer 		tl_intreg_write(sc, i, 0);
    507       1.1    bouyer #ifdef TLDEBUG_ADDR
    508       1.1    bouyer 	printf("Areg & hash registers: \n");
    509       1.1    bouyer 	for (i = TL_INT_Areg0; i <= TL_INT_HASH2; i = i + 4)
    510       1.1    bouyer 		printf("    reg %x: %x\n", i, tl_intreg_read(sc, i));
    511       1.1    bouyer #endif
    512       1.1    bouyer 	/* Setup NetConfig */
    513       1.1    bouyer 	tl_intreg_write(sc, TL_INT_NetConfig,
    514      1.17    bouyer 	    TL_NETCONFIG_1F | TL_NETCONFIG_1chn | TL_NETCONFIG_PHY_EN);
    515       1.1    bouyer 	/* Bsize: accept default */
    516       1.1    bouyer 	/* TX commit in Acommit: accept default */
    517       1.1    bouyer 	/* Load Ld_tmr and Ld_thr */
    518       1.1    bouyer 	/* Ld_tmr = 3 */
    519       1.1    bouyer 	TL_HR_WRITE(sc, TL_HOST_CMD, 0x3 | HOST_CMD_LdTmr);
    520       1.1    bouyer 	/* Ld_thr = 0 */
    521       1.1    bouyer 	TL_HR_WRITE(sc, TL_HOST_CMD, 0x0 | HOST_CMD_LdThr);
    522       1.1    bouyer 	/* Unreset MII */
    523       1.1    bouyer 	netsio_set(sc, TL_NETSIO_NMRST);
    524       1.1    bouyer 	DELAY(100000);
    525      1.15   thorpej 	sc->tl_mii.mii_media_status &= ~IFM_ACTIVE;
    526       1.1    bouyer }
    527       1.1    bouyer 
    528       1.1    bouyer static void tl_shutdown(v)
    529       1.1    bouyer 	void *v;
    530       1.1    bouyer {
    531      1.46    bouyer 	tl_stop(v, 1);
    532      1.46    bouyer }
    533      1.46    bouyer 
    534      1.46    bouyer static void tl_stop(ifp, disable)
    535      1.46    bouyer 	struct ifnet *ifp;
    536      1.46    bouyer 	int disable;
    537      1.46    bouyer {
    538      1.46    bouyer 	tl_softc_t *sc = ifp->if_softc;
    539       1.1    bouyer 	struct Tx_list *Tx;
    540       1.1    bouyer 	int i;
    541  1.57.2.1     skrll 
    542      1.46    bouyer 	if ((ifp->if_flags & IFF_RUNNING) == 0)
    543       1.1    bouyer 		return;
    544       1.1    bouyer 	/* disable interrupts */
    545      1.17    bouyer 	TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOff);
    546       1.1    bouyer 	/* stop TX and RX channels */
    547       1.1    bouyer 	TL_HR_WRITE(sc, TL_HOST_CMD,
    548      1.17    bouyer 	    HOST_CMD_STOP | HOST_CMD_RT | HOST_CMD_Nes);
    549       1.1    bouyer 	TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_STOP);
    550       1.1    bouyer 	DELAY(100000);
    551       1.1    bouyer 
    552  1.57.2.1     skrll 	/* stop statistics reading loop, read stats */
    553      1.32   thorpej 	callout_stop(&sc->tl_tick_ch);
    554       1.1    bouyer 	tl_read_stats(sc);
    555      1.26   thorpej 
    556      1.26   thorpej 	/* Down the MII. */
    557      1.26   thorpej 	mii_down(&sc->tl_mii);
    558       1.1    bouyer 
    559       1.1    bouyer 	/* deallocate memory allocations */
    560      1.43    bouyer 	if (sc->Rx_list) {
    561      1.43    bouyer 		for (i=0; i< TL_NBUF; i++) {
    562      1.43    bouyer 			if (sc->Rx_list[i].m) {
    563      1.43    bouyer 				bus_dmamap_unload(sc->tl_dmatag,
    564      1.43    bouyer 				    sc->Rx_list[i].m_dmamap);
    565      1.43    bouyer 				m_freem(sc->Rx_list[i].m);
    566      1.43    bouyer 			}
    567  1.57.2.1     skrll 			bus_dmamap_destroy(sc->tl_dmatag,
    568      1.44    bouyer 			    sc->Rx_list[i].m_dmamap);
    569      1.43    bouyer 			sc->Rx_list[i].m = NULL;
    570      1.43    bouyer 		}
    571      1.43    bouyer 		free(sc->Rx_list, M_DEVBUF);
    572      1.43    bouyer 		sc->Rx_list = NULL;
    573      1.43    bouyer 		bus_dmamap_unload(sc->tl_dmatag, sc->Rx_dmamap);
    574      1.44    bouyer 		bus_dmamap_destroy(sc->tl_dmatag, sc->Rx_dmamap);
    575      1.43    bouyer 		sc->hw_Rx_list = NULL;
    576      1.43    bouyer 		while ((Tx = sc->active_Tx) != NULL) {
    577      1.43    bouyer 			Tx->hw_list->stat = 0;
    578      1.43    bouyer 			bus_dmamap_unload(sc->tl_dmatag, Tx->m_dmamap);
    579      1.44    bouyer 			bus_dmamap_destroy(sc->tl_dmatag, Tx->m_dmamap);
    580      1.43    bouyer 			m_freem(Tx->m);
    581      1.43    bouyer 			sc->active_Tx = Tx->next;
    582      1.43    bouyer 			Tx->next = sc->Free_Tx;
    583      1.43    bouyer 			sc->Free_Tx = Tx;
    584      1.43    bouyer 		}
    585      1.43    bouyer 		sc->last_Tx = NULL;
    586      1.43    bouyer 		free(sc->Tx_list, M_DEVBUF);
    587      1.43    bouyer 		sc->Tx_list = NULL;
    588      1.43    bouyer 		bus_dmamap_unload(sc->tl_dmatag, sc->Tx_dmamap);
    589      1.44    bouyer 		bus_dmamap_destroy(sc->tl_dmatag, sc->Tx_dmamap);
    590      1.43    bouyer 		sc->hw_Tx_list = NULL;
    591       1.1    bouyer 	}
    592      1.46    bouyer 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
    593      1.46    bouyer 	ifp->if_timer = 0;
    594      1.15   thorpej 	sc->tl_mii.mii_media_status &= ~IFM_ACTIVE;
    595       1.1    bouyer }
    596       1.1    bouyer 
    597       1.1    bouyer static void tl_restart(v)
    598       1.1    bouyer 	void *v;
    599       1.1    bouyer {
    600       1.1    bouyer 	tl_init(v);
    601       1.1    bouyer }
    602       1.1    bouyer 
    603      1.46    bouyer static int tl_init(ifp)
    604      1.46    bouyer 	struct ifnet *ifp;
    605       1.1    bouyer {
    606      1.46    bouyer 	tl_softc_t *sc = ifp->if_softc;
    607      1.43    bouyer 	int i, s, error;
    608      1.43    bouyer 	char *errstring;
    609      1.44    bouyer 	char *nullbuf;
    610       1.1    bouyer 
    611      1.14   mycroft 	s = splnet();
    612       1.1    bouyer 	/* cancel any pending IO */
    613      1.46    bouyer 	tl_stop(ifp, 1);
    614       1.1    bouyer 	tl_reset(sc);
    615       1.1    bouyer 	if ((sc->tl_if.if_flags & IFF_UP) == 0) {
    616       1.1    bouyer 		splx(s);
    617       1.1    bouyer 		return 0;
    618       1.1    bouyer 	}
    619       1.1    bouyer 	/* Set various register to reasonable value */
    620       1.1    bouyer 	/* setup NetCmd in promisc mode if needed */
    621       1.1    bouyer 	i = (ifp->if_flags & IFF_PROMISC) ? TL_NETCOMMAND_CAF : 0;
    622       1.1    bouyer 	tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetCmd,
    623      1.17    bouyer 	    TL_NETCOMMAND_NRESET | TL_NETCOMMAND_NWRAP | i);
    624       1.1    bouyer 	/* Max receive size : MCLBYTES */
    625       1.1    bouyer 	tl_intreg_write_byte(sc, TL_INT_MISC + TL_MISC_MaxRxL, MCLBYTES & 0xff);
    626       1.1    bouyer 	tl_intreg_write_byte(sc, TL_INT_MISC + TL_MISC_MaxRxH,
    627      1.17    bouyer 	    (MCLBYTES >> 8) & 0xff);
    628       1.1    bouyer 
    629       1.1    bouyer 	/* init MAC addr */
    630       1.1    bouyer 	for (i = 0; i < ETHER_ADDR_LEN; i++)
    631       1.1    bouyer 		tl_intreg_write_byte(sc, TL_INT_Areg0 + i , sc->tl_enaddr[i]);
    632       1.1    bouyer 	/* add multicast filters */
    633       1.1    bouyer 	tl_addr_filter(sc);
    634       1.1    bouyer #ifdef TLDEBUG_ADDR
    635       1.1    bouyer 	printf("Wrote Mac addr, Areg & hash registers are now: \n");
    636       1.1    bouyer 	for (i = TL_INT_Areg0; i <= TL_INT_HASH2; i = i + 4)
    637       1.1    bouyer 		printf("    reg %x: %x\n", i, tl_intreg_read(sc, i));
    638       1.1    bouyer #endif
    639       1.1    bouyer 
    640       1.1    bouyer 	/* Pre-allocate receivers mbuf, make the lists */
    641      1.17    bouyer 	sc->Rx_list = malloc(sizeof(struct Rx_list) * TL_NBUF, M_DEVBUF,
    642      1.48   tsutsui 	    M_NOWAIT|M_ZERO);
    643      1.17    bouyer 	sc->Tx_list = malloc(sizeof(struct Tx_list) * TL_NBUF, M_DEVBUF,
    644      1.48   tsutsui 	    M_NOWAIT|M_ZERO);
    645       1.1    bouyer 	if (sc->Rx_list == NULL || sc->Tx_list == NULL) {
    646      1.43    bouyer 		errstring = "out of memory for lists";
    647      1.43    bouyer 		error = ENOMEM;
    648      1.43    bouyer 		goto bad;
    649      1.43    bouyer 	}
    650      1.43    bouyer 	error = bus_dmamap_create(sc->tl_dmatag,
    651      1.43    bouyer 	    sizeof(struct tl_Rx_list) * TL_NBUF, 1,
    652      1.43    bouyer 	    sizeof(struct tl_Rx_list) * TL_NBUF, 0, BUS_DMA_WAITOK,
    653      1.43    bouyer 	    &sc->Rx_dmamap);
    654      1.43    bouyer 	if (error == 0)
    655      1.43    bouyer 		error = bus_dmamap_create(sc->tl_dmatag,
    656      1.43    bouyer 		    sizeof(struct tl_Tx_list) * TL_NBUF, 1,
    657      1.43    bouyer 		    sizeof(struct tl_Tx_list) * TL_NBUF, 0, BUS_DMA_WAITOK,
    658      1.43    bouyer 		    &sc->Tx_dmamap);
    659  1.57.2.1     skrll 	if (error == 0)
    660      1.44    bouyer 		error = bus_dmamap_create(sc->tl_dmatag, ETHER_MIN_TX, 1,
    661      1.44    bouyer 		    ETHER_MIN_TX, 0, BUS_DMA_WAITOK,
    662      1.44    bouyer 		    &sc->null_dmamap);
    663      1.43    bouyer 	if (error) {
    664      1.43    bouyer 		errstring = "can't allocate DMA maps for lists";
    665      1.43    bouyer 		goto bad;
    666      1.43    bouyer 	}
    667      1.46    bouyer 	memset(sc->ctrl, 0, PAGE_SIZE);
    668      1.46    bouyer 	sc->hw_Rx_list = (void *)sc->ctrl;
    669      1.46    bouyer 	sc->hw_Tx_list =
    670      1.46    bouyer 	    (void *)(sc->ctrl + sizeof(struct tl_Rx_list) * TL_NBUF);
    671      1.46    bouyer 	nullbuf = sc->ctrl + sizeof(struct tl_Rx_list) * TL_NBUF +
    672      1.44    bouyer 	    sizeof(struct tl_Tx_list) * TL_NBUF;
    673      1.44    bouyer 	error = bus_dmamap_load(sc->tl_dmatag, sc->Rx_dmamap,
    674      1.44    bouyer 	    sc->hw_Rx_list, sizeof(struct tl_Rx_list) * TL_NBUF, NULL,
    675      1.44    bouyer 	    BUS_DMA_WAITOK);
    676      1.43    bouyer 	if (error == 0)
    677      1.43    bouyer 		error = bus_dmamap_load(sc->tl_dmatag, sc->Tx_dmamap,
    678      1.43    bouyer 		    sc->hw_Tx_list, sizeof(struct tl_Tx_list) * TL_NBUF, NULL,
    679      1.43    bouyer 		    BUS_DMA_WAITOK);
    680      1.44    bouyer 	if (error == 0)
    681      1.44    bouyer 		error = bus_dmamap_load(sc->tl_dmatag, sc->null_dmamap,
    682      1.44    bouyer 		    nullbuf, ETHER_MIN_TX, NULL, BUS_DMA_WAITOK);
    683      1.43    bouyer 	if (error) {
    684      1.44    bouyer 		errstring = "can't DMA map DMA memory for lists";
    685      1.43    bouyer 		goto bad;
    686       1.1    bouyer 	}
    687       1.1    bouyer 	for (i=0; i< TL_NBUF; i++) {
    688      1.43    bouyer 		error = bus_dmamap_create(sc->tl_dmatag, MCLBYTES,
    689      1.43    bouyer 		    1, MCLBYTES, 0, BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW,
    690      1.43    bouyer 		    &sc->Rx_list[i].m_dmamap);
    691      1.43    bouyer 		if (error == 0) {
    692      1.43    bouyer 			error = bus_dmamap_create(sc->tl_dmatag, MCLBYTES,
    693      1.43    bouyer 			    TL_NSEG, MCLBYTES, 0,
    694      1.43    bouyer 			    BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW,
    695      1.43    bouyer 			    &sc->Tx_list[i].m_dmamap);
    696      1.43    bouyer 		}
    697      1.43    bouyer 		if (error) {
    698      1.43    bouyer 			errstring = "can't allocate DMA maps for mbufs";
    699      1.43    bouyer 			goto bad;
    700      1.43    bouyer 		}
    701      1.43    bouyer 		sc->Rx_list[i].hw_list = &sc->hw_Rx_list[i];
    702      1.43    bouyer 		sc->Rx_list[i].hw_listaddr = sc->Rx_dmamap->dm_segs[0].ds_addr
    703      1.43    bouyer 		    + sizeof(struct tl_Rx_list) * i;
    704      1.43    bouyer 		sc->Tx_list[i].hw_list = &sc->hw_Tx_list[i];
    705      1.43    bouyer 		sc->Tx_list[i].hw_listaddr = sc->Tx_dmamap->dm_segs[0].ds_addr
    706      1.43    bouyer 		    + sizeof(struct tl_Tx_list) * i;
    707      1.43    bouyer 		if (tl_add_RxBuff(sc, &sc->Rx_list[i], NULL) == 0) {
    708      1.43    bouyer 			errstring = "out of mbuf for receive list";
    709      1.43    bouyer 			error = ENOMEM;
    710      1.43    bouyer 			goto bad;
    711       1.1    bouyer 		}
    712       1.1    bouyer 		if (i > 0) { /* chain the list */
    713  1.57.2.1     skrll 			sc->Rx_list[i - 1].next = &sc->Rx_list[i];
    714  1.57.2.1     skrll 			sc->hw_Rx_list[i - 1].fwd =
    715      1.43    bouyer 			    htole32(sc->Rx_list[i].hw_listaddr);
    716  1.57.2.1     skrll 			sc->Tx_list[i - 1].next = &sc->Tx_list[i];
    717       1.1    bouyer 		}
    718       1.1    bouyer 	}
    719  1.57.2.1     skrll 	sc->hw_Rx_list[TL_NBUF - 1].fwd = 0;
    720  1.57.2.1     skrll 	sc->Rx_list[TL_NBUF - 1].next = NULL;
    721  1.57.2.1     skrll 	sc->hw_Tx_list[TL_NBUF - 1].fwd = 0;
    722  1.57.2.1     skrll 	sc->Tx_list[TL_NBUF - 1].next = NULL;
    723       1.1    bouyer 
    724       1.1    bouyer 	sc->active_Rx = &sc->Rx_list[0];
    725  1.57.2.1     skrll 	sc->last_Rx   = &sc->Rx_list[TL_NBUF - 1];
    726       1.1    bouyer 	sc->active_Tx = sc->last_Tx = NULL;
    727       1.1    bouyer 	sc->Free_Tx   = &sc->Tx_list[0];
    728      1.43    bouyer 	bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
    729      1.43    bouyer 	    sizeof(struct tl_Rx_list) * TL_NBUF,
    730      1.43    bouyer 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    731      1.43    bouyer 	bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
    732      1.43    bouyer 	    sizeof(struct tl_Tx_list) * TL_NBUF,
    733      1.43    bouyer 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    734      1.44    bouyer 	bus_dmamap_sync(sc->tl_dmatag, sc->null_dmamap, 0, ETHER_MIN_TX,
    735      1.43    bouyer 	    BUS_DMASYNC_PREWRITE);
    736       1.1    bouyer 
    737      1.15   thorpej 	/* set media */
    738      1.15   thorpej 	mii_mediachg(&sc->tl_mii);
    739       1.1    bouyer 
    740       1.1    bouyer 	/* start ticks calls */
    741      1.32   thorpej 	callout_reset(&sc->tl_tick_ch, hz, tl_ticks, sc);
    742  1.57.2.1     skrll 	/* write address of Rx list and enable interrupts */
    743      1.43    bouyer 	TL_HR_WRITE(sc, TL_HOST_CH_PARM, sc->Rx_list[0].hw_listaddr);
    744       1.1    bouyer 	TL_HR_WRITE(sc, TL_HOST_CMD,
    745      1.17    bouyer 	    HOST_CMD_GO | HOST_CMD_RT | HOST_CMD_Nes | HOST_CMD_IntOn);
    746       1.1    bouyer 	sc->tl_if.if_flags |= IFF_RUNNING;
    747       1.1    bouyer 	sc->tl_if.if_flags &= ~IFF_OACTIVE;
    748       1.1    bouyer 	return 0;
    749      1.43    bouyer bad:
    750      1.43    bouyer 	printf("%s: %s\n", sc->sc_dev.dv_xname, errstring);
    751      1.43    bouyer 	splx(s);
    752      1.43    bouyer 	return error;
    753       1.1    bouyer }
    754       1.1    bouyer 
    755       1.1    bouyer 
    756       1.1    bouyer static u_int32_t
    757       1.1    bouyer tl_intreg_read(sc, reg)
    758       1.1    bouyer 	tl_softc_t *sc;
    759       1.1    bouyer 	u_int32_t reg;
    760       1.1    bouyer {
    761       1.1    bouyer 	TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR, reg & TL_HOST_DIOADR_MASK);
    762       1.1    bouyer 	return TL_HR_READ(sc, TL_HOST_DIO_DATA);
    763       1.1    bouyer }
    764       1.1    bouyer 
    765       1.1    bouyer static u_int8_t
    766       1.1    bouyer tl_intreg_read_byte(sc, reg)
    767       1.1    bouyer 	tl_softc_t *sc;
    768       1.1    bouyer 	u_int32_t reg;
    769       1.1    bouyer {
    770       1.1    bouyer 	TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR,
    771      1.17    bouyer 	    (reg & (~0x07)) & TL_HOST_DIOADR_MASK);
    772       1.1    bouyer 	return TL_HR_READ_BYTE(sc, TL_HOST_DIO_DATA + (reg & 0x07));
    773       1.1    bouyer }
    774       1.1    bouyer 
    775       1.1    bouyer static void
    776       1.1    bouyer tl_intreg_write(sc, reg, val)
    777       1.1    bouyer 	tl_softc_t *sc;
    778       1.1    bouyer 	u_int32_t reg;
    779       1.1    bouyer 	u_int32_t val;
    780       1.1    bouyer {
    781       1.1    bouyer 	TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR, reg & TL_HOST_DIOADR_MASK);
    782       1.1    bouyer 	TL_HR_WRITE(sc, TL_HOST_DIO_DATA, val);
    783       1.1    bouyer }
    784       1.1    bouyer 
    785       1.1    bouyer static void
    786       1.1    bouyer tl_intreg_write_byte(sc, reg, val)
    787       1.1    bouyer 	tl_softc_t *sc;
    788       1.1    bouyer 	u_int32_t reg;
    789       1.1    bouyer 	u_int8_t val;
    790       1.1    bouyer {
    791       1.1    bouyer 	TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR,
    792      1.17    bouyer 	    (reg & (~0x03)) & TL_HOST_DIOADR_MASK);
    793       1.1    bouyer 	TL_HR_WRITE_BYTE(sc, TL_HOST_DIO_DATA + (reg & 0x03), val);
    794       1.1    bouyer }
    795       1.1    bouyer 
    796      1.28      tron void
    797      1.28      tron tl_mii_sync(sc)
    798      1.28      tron 	struct tl_softc *sc;
    799       1.1    bouyer {
    800      1.28      tron 	int i;
    801       1.1    bouyer 
    802      1.28      tron 	netsio_clr(sc, TL_NETSIO_MTXEN);
    803      1.28      tron 	for (i = 0; i < 32; i++) {
    804      1.28      tron 		netsio_clr(sc, TL_NETSIO_MCLK);
    805      1.28      tron 		netsio_set(sc, TL_NETSIO_MCLK);
    806      1.28      tron 	}
    807       1.1    bouyer }
    808       1.1    bouyer 
    809      1.15   thorpej void
    810      1.28      tron tl_mii_sendbits(sc, data, nbits)
    811      1.28      tron 	struct tl_softc *sc;
    812      1.28      tron 	u_int32_t data;
    813      1.28      tron 	int nbits;
    814       1.1    bouyer {
    815      1.28      tron 	int i;
    816       1.1    bouyer 
    817      1.28      tron 	netsio_set(sc, TL_NETSIO_MTXEN);
    818      1.28      tron 	for (i = 1 << (nbits - 1); i; i = i >>  1) {
    819      1.28      tron 		netsio_clr(sc, TL_NETSIO_MCLK);
    820      1.28      tron 		netsio_read(sc, TL_NETSIO_MCLK);
    821      1.28      tron 		if (data & i)
    822      1.28      tron 			netsio_set(sc, TL_NETSIO_MDATA);
    823      1.28      tron 		else
    824      1.28      tron 			netsio_clr(sc, TL_NETSIO_MDATA);
    825      1.28      tron 		netsio_set(sc, TL_NETSIO_MCLK);
    826      1.28      tron 		netsio_read(sc, TL_NETSIO_MCLK);
    827      1.28      tron 	}
    828       1.1    bouyer }
    829       1.1    bouyer 
    830      1.15   thorpej int
    831      1.15   thorpej tl_mii_read(self, phy, reg)
    832      1.15   thorpej 	struct device *self;
    833      1.15   thorpej 	int phy, reg;
    834       1.1    bouyer {
    835      1.28      tron 	struct tl_softc *sc = (struct tl_softc *)self;
    836      1.28      tron 	int val = 0, i, err;
    837      1.28      tron 
    838      1.28      tron 	/*
    839      1.28      tron 	 * Read the PHY register by manually driving the MII control lines.
    840      1.28      tron 	 */
    841       1.1    bouyer 
    842      1.28      tron 	tl_mii_sync(sc);
    843      1.28      tron 	tl_mii_sendbits(sc, MII_COMMAND_START, 2);
    844      1.28      tron 	tl_mii_sendbits(sc, MII_COMMAND_READ, 2);
    845      1.28      tron 	tl_mii_sendbits(sc, phy, 5);
    846      1.28      tron 	tl_mii_sendbits(sc, reg, 5);
    847      1.28      tron 
    848      1.28      tron 	netsio_clr(sc, TL_NETSIO_MTXEN);
    849      1.28      tron 	netsio_clr(sc, TL_NETSIO_MCLK);
    850      1.28      tron 	netsio_set(sc, TL_NETSIO_MCLK);
    851      1.28      tron 	netsio_clr(sc, TL_NETSIO_MCLK);
    852      1.28      tron 
    853      1.28      tron 	err = netsio_read(sc, TL_NETSIO_MDATA);
    854      1.28      tron 	netsio_set(sc, TL_NETSIO_MCLK);
    855      1.28      tron 
    856      1.28      tron 	/* Even if an error occurs, must still clock out the cycle. */
    857      1.28      tron 	for (i = 0; i < 16; i++) {
    858      1.28      tron 		val <<= 1;
    859      1.28      tron 		netsio_clr(sc, TL_NETSIO_MCLK);
    860      1.28      tron 		if (err == 0 && netsio_read(sc, TL_NETSIO_MDATA))
    861      1.28      tron 			val |= 1;
    862      1.28      tron 		netsio_set(sc, TL_NETSIO_MCLK);
    863      1.28      tron 	}
    864      1.28      tron 	netsio_clr(sc, TL_NETSIO_MCLK);
    865      1.28      tron 	netsio_set(sc, TL_NETSIO_MCLK);
    866      1.28      tron 
    867      1.28      tron 	return (err ? 0 : val);
    868      1.15   thorpej }
    869      1.15   thorpej 
    870      1.15   thorpej void
    871      1.15   thorpej tl_mii_write(self, phy, reg, val)
    872      1.15   thorpej 	struct device *self;
    873      1.15   thorpej 	int phy, reg, val;
    874      1.15   thorpej {
    875      1.28      tron 	struct tl_softc *sc = (struct tl_softc *)self;
    876      1.28      tron 
    877      1.28      tron 	/*
    878      1.28      tron 	 * Write the PHY register by manually driving the MII control lines.
    879      1.28      tron 	 */
    880      1.28      tron 
    881      1.28      tron 	tl_mii_sync(sc);
    882      1.28      tron 	tl_mii_sendbits(sc, MII_COMMAND_START, 2);
    883      1.28      tron 	tl_mii_sendbits(sc, MII_COMMAND_WRITE, 2);
    884      1.28      tron 	tl_mii_sendbits(sc, phy, 5);
    885      1.28      tron 	tl_mii_sendbits(sc, reg, 5);
    886      1.28      tron 	tl_mii_sendbits(sc, MII_COMMAND_ACK, 2);
    887      1.28      tron 	tl_mii_sendbits(sc, val, 16);
    888      1.15   thorpej 
    889      1.28      tron 	netsio_clr(sc, TL_NETSIO_MCLK);
    890      1.28      tron 	netsio_set(sc, TL_NETSIO_MCLK);
    891      1.15   thorpej }
    892      1.15   thorpej 
    893      1.15   thorpej void
    894      1.15   thorpej tl_statchg(self)
    895      1.15   thorpej 	struct device *self;
    896      1.15   thorpej {
    897      1.15   thorpej 	tl_softc_t *sc = (struct tl_softc *)self;
    898      1.15   thorpej 	u_int32_t reg;
    899      1.15   thorpej 
    900      1.15   thorpej #ifdef TLDEBUG
    901      1.15   thorpej 	printf("tl_statchg, media %x\n", sc->tl_ifmedia.ifm_media);
    902      1.15   thorpej #endif
    903      1.15   thorpej 
    904      1.15   thorpej 	/*
    905      1.15   thorpej 	 * We must keep the ThunderLAN and the PHY in sync as
    906      1.15   thorpej 	 * to the status of full-duplex!
    907      1.15   thorpej 	 */
    908      1.15   thorpej 	reg = tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetCmd);
    909      1.15   thorpej 	if (sc->tl_mii.mii_media_active & IFM_FDX)
    910      1.15   thorpej 		reg |= TL_NETCOMMAND_DUPLEX;
    911      1.15   thorpej 	else
    912      1.15   thorpej 		reg &= ~TL_NETCOMMAND_DUPLEX;
    913      1.15   thorpej 	tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetCmd, reg);
    914       1.1    bouyer }
    915       1.1    bouyer 
    916  1.57.2.1     skrll /********** I2C glue **********/
    917  1.57.2.1     skrll 
    918  1.57.2.1     skrll static int
    919  1.57.2.1     skrll tl_i2c_acquire_bus(void *cookie, int flags)
    920       1.1    bouyer {
    921       1.1    bouyer 
    922  1.57.2.1     skrll 	/* private bus */
    923  1.57.2.1     skrll 	return (0);
    924       1.1    bouyer }
    925       1.1    bouyer 
    926  1.57.2.1     skrll static void
    927  1.57.2.1     skrll tl_i2c_release_bus(void *cookie, int flags)
    928       1.1    bouyer {
    929       1.1    bouyer 
    930  1.57.2.1     skrll 	/* private bus */
    931       1.1    bouyer }
    932       1.1    bouyer 
    933  1.57.2.1     skrll static int
    934  1.57.2.1     skrll tl_i2c_send_start(void *cookie, int flags)
    935       1.1    bouyer {
    936       1.1    bouyer 
    937  1.57.2.1     skrll 	return (i2c_bitbang_send_start(cookie, flags, &tl_i2cbb_ops));
    938       1.1    bouyer }
    939       1.1    bouyer 
    940       1.1    bouyer static int
    941  1.57.2.1     skrll tl_i2c_send_stop(void *cookie, int flags)
    942  1.57.2.1     skrll {
    943  1.57.2.1     skrll 
    944  1.57.2.1     skrll 	return (i2c_bitbang_send_stop(cookie, flags, &tl_i2cbb_ops));
    945  1.57.2.1     skrll }
    946  1.57.2.1     skrll 
    947  1.57.2.1     skrll static int
    948  1.57.2.1     skrll tl_i2c_initiate_xfer(void *cookie, i2c_addr_t addr, int flags)
    949  1.57.2.1     skrll {
    950  1.57.2.1     skrll 
    951  1.57.2.1     skrll 	return (i2c_bitbang_initiate_xfer(cookie, addr, flags, &tl_i2cbb_ops));
    952  1.57.2.1     skrll }
    953  1.57.2.1     skrll 
    954  1.57.2.1     skrll static int
    955  1.57.2.1     skrll tl_i2c_read_byte(void *cookie, uint8_t *valp, int flags)
    956  1.57.2.1     skrll {
    957  1.57.2.1     skrll 
    958  1.57.2.1     skrll 	return (i2c_bitbang_read_byte(cookie, valp, flags, &tl_i2cbb_ops));
    959  1.57.2.1     skrll }
    960  1.57.2.1     skrll 
    961  1.57.2.1     skrll static int
    962  1.57.2.1     skrll tl_i2c_write_byte(void *cookie, uint8_t val, int flags)
    963  1.57.2.1     skrll {
    964  1.57.2.1     skrll 
    965  1.57.2.1     skrll 	return (i2c_bitbang_write_byte(cookie, val, flags, &tl_i2cbb_ops));
    966  1.57.2.1     skrll }
    967  1.57.2.1     skrll 
    968  1.57.2.1     skrll /********** I2C bit-bang glue **********/
    969  1.57.2.1     skrll 
    970  1.57.2.1     skrll static void
    971  1.57.2.1     skrll tl_i2cbb_set_bits(void *cookie, uint32_t bits)
    972  1.57.2.1     skrll {
    973  1.57.2.1     skrll 	struct tl_softc *sc = cookie;
    974  1.57.2.1     skrll 	uint8_t reg;
    975  1.57.2.1     skrll 
    976  1.57.2.1     skrll 	reg = tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio);
    977  1.57.2.1     skrll 	reg = (reg & ~(TL_NETSIO_EDATA|TL_NETSIO_ECLOCK)) | bits;
    978  1.57.2.1     skrll 	tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio, reg);
    979  1.57.2.1     skrll }
    980  1.57.2.1     skrll 
    981  1.57.2.1     skrll static void
    982  1.57.2.1     skrll tl_i2cbb_set_dir(void *cookie, uint32_t bits)
    983  1.57.2.1     skrll {
    984  1.57.2.1     skrll 	struct tl_softc *sc = cookie;
    985  1.57.2.1     skrll 	uint8_t reg;
    986  1.57.2.1     skrll 
    987  1.57.2.1     skrll 	reg = tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio);
    988  1.57.2.1     skrll 	reg = (reg & ~TL_NETSIO_ETXEN) | bits;
    989  1.57.2.1     skrll 	tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio, reg);
    990  1.57.2.1     skrll }
    991  1.57.2.1     skrll 
    992  1.57.2.1     skrll static uint32_t
    993  1.57.2.1     skrll tl_i2cbb_read(void *cookie)
    994  1.57.2.1     skrll {
    995  1.57.2.1     skrll 
    996  1.57.2.1     skrll 	return (tl_intreg_read_byte(cookie, TL_INT_NET + TL_INT_NetSio));
    997  1.57.2.1     skrll }
    998  1.57.2.1     skrll 
    999  1.57.2.1     skrll /********** End of I2C stuff **********/
   1000  1.57.2.1     skrll 
   1001  1.57.2.1     skrll static int
   1002       1.1    bouyer tl_intr(v)
   1003       1.1    bouyer 	void *v;
   1004       1.1    bouyer {
   1005       1.1    bouyer 	tl_softc_t *sc = v;
   1006       1.1    bouyer 	struct ifnet *ifp = &sc->tl_if;
   1007       1.1    bouyer 	struct Rx_list *Rx;
   1008       1.1    bouyer 	struct Tx_list *Tx;
   1009       1.1    bouyer 	struct mbuf *m;
   1010       1.1    bouyer 	u_int32_t int_type, int_reg;
   1011       1.1    bouyer 	int ack = 0;
   1012       1.1    bouyer 	int size;
   1013       1.1    bouyer 
   1014  1.57.2.1     skrll 	int_reg = TL_HR_READ(sc, TL_HOST_INTR_DIOADR);
   1015       1.1    bouyer 	int_type = int_reg  & TL_INTR_MASK;
   1016       1.1    bouyer 	if (int_type == 0)
   1017       1.1    bouyer 		return 0;
   1018       1.1    bouyer #if defined(TLDEBUG_RX) || defined(TLDEBUG_TX)
   1019       1.1    bouyer 	printf("%s: interrupt type %x, intr_reg %x\n", sc->sc_dev.dv_xname,
   1020      1.17    bouyer 	    int_type, int_reg);
   1021       1.1    bouyer #endif
   1022       1.1    bouyer 	/* disable interrupts */
   1023       1.1    bouyer 	TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOff);
   1024       1.1    bouyer 	switch(int_type & TL_INTR_MASK) {
   1025       1.1    bouyer 	case TL_INTR_RxEOF:
   1026      1.43    bouyer 		bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
   1027      1.43    bouyer 		    sizeof(struct tl_Rx_list) * TL_NBUF,
   1028      1.43    bouyer 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1029      1.43    bouyer 		while(le32toh(sc->active_Rx->hw_list->stat) &
   1030      1.43    bouyer 		    TL_RX_CSTAT_CPLT) {
   1031       1.1    bouyer 			/* dequeue and requeue at end of list */
   1032       1.1    bouyer 			ack++;
   1033       1.1    bouyer 			Rx = sc->active_Rx;
   1034       1.1    bouyer 			sc->active_Rx = Rx->next;
   1035      1.43    bouyer 			bus_dmamap_sync(sc->tl_dmatag, Rx->m_dmamap, 0,
   1036  1.57.2.1     skrll 			    Rx->m_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   1037      1.43    bouyer 			bus_dmamap_unload(sc->tl_dmatag, Rx->m_dmamap);
   1038       1.1    bouyer 			m = Rx->m;
   1039      1.43    bouyer 			size = le32toh(Rx->hw_list->stat) >> 16;
   1040       1.1    bouyer #ifdef TLDEBUG_RX
   1041      1.17    bouyer 			printf("tl_intr: RX list complete, Rx %p, size=%d\n",
   1042      1.17    bouyer 			    Rx, size);
   1043       1.1    bouyer #endif
   1044      1.43    bouyer 			if (tl_add_RxBuff(sc, Rx, m ) == 0) {
   1045      1.17    bouyer 				/*
   1046      1.17    bouyer 				 * No new mbuf, reuse the same. This means
   1047      1.17    bouyer 				 * that this packet
   1048      1.17    bouyer 				 * is lost
   1049      1.17    bouyer 				 */
   1050       1.1    bouyer 				m = NULL;
   1051       1.1    bouyer #ifdef TL_PRIV_STATS
   1052       1.1    bouyer 				sc->ierr_nomem++;
   1053       1.1    bouyer #endif
   1054       1.1    bouyer #ifdef TLDEBUG
   1055       1.1    bouyer 				printf("%s: out of mbuf, lost input packet\n",
   1056      1.17    bouyer 				    sc->sc_dev.dv_xname);
   1057       1.1    bouyer #endif
   1058       1.1    bouyer 			}
   1059       1.1    bouyer 			Rx->next = NULL;
   1060      1.43    bouyer 			Rx->hw_list->fwd = 0;
   1061      1.43    bouyer 			sc->last_Rx->hw_list->fwd = htole32(Rx->hw_listaddr);
   1062       1.1    bouyer 			sc->last_Rx->next = Rx;
   1063       1.1    bouyer 			sc->last_Rx = Rx;
   1064       1.1    bouyer 
   1065       1.1    bouyer 			/* deliver packet */
   1066       1.1    bouyer 			if (m) {
   1067       1.1    bouyer 				if (size < sizeof(struct ether_header)) {
   1068       1.1    bouyer 					m_freem(m);
   1069       1.1    bouyer 					continue;
   1070       1.1    bouyer 				}
   1071       1.1    bouyer 				m->m_pkthdr.rcvif = ifp;
   1072      1.24   thorpej 				m->m_pkthdr.len = m->m_len = size;
   1073       1.1    bouyer #ifdef TLDEBUG_RX
   1074      1.36   thorpej 				{ struct ether_header *eh =
   1075      1.36   thorpej 				    mtod(m, struct ether_header *);
   1076       1.1    bouyer 				printf("tl_intr: Rx packet:\n");
   1077      1.36   thorpej 				ether_printheader(eh); }
   1078       1.1    bouyer #endif
   1079       1.1    bouyer #if NBPFILTER > 0
   1080      1.36   thorpej 				if (ifp->if_bpf)
   1081      1.36   thorpej 					bpf_mtap(ifp->if_bpf, m);
   1082       1.1    bouyer #endif /* NBPFILTER > 0 */
   1083      1.24   thorpej 				(*ifp->if_input)(ifp, m);
   1084       1.1    bouyer 			}
   1085       1.1    bouyer 		}
   1086      1.43    bouyer 		bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
   1087      1.43    bouyer 		    sizeof(struct tl_Rx_list) * TL_NBUF,
   1088      1.43    bouyer 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1089       1.1    bouyer #ifdef TLDEBUG_RX
   1090       1.1    bouyer 		printf("TL_INTR_RxEOF: ack %d\n", ack);
   1091       1.1    bouyer #else
   1092       1.1    bouyer 		if (ack == 0) {
   1093       1.1    bouyer 			printf("%s: EOF intr without anything to read !\n",
   1094      1.17    bouyer 			    sc->sc_dev.dv_xname);
   1095       1.1    bouyer 			tl_reset(sc);
   1096       1.1    bouyer 			/* shedule reinit of the board */
   1097      1.32   thorpej 			callout_reset(&sc->tl_restart_ch, 1, tl_restart, sc);
   1098       1.1    bouyer 			return(1);
   1099       1.1    bouyer 		}
   1100       1.1    bouyer #endif
   1101       1.1    bouyer 		break;
   1102       1.1    bouyer 	case TL_INTR_RxEOC:
   1103       1.1    bouyer 		ack++;
   1104      1.43    bouyer 		bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
   1105      1.43    bouyer 		    sizeof(struct tl_Rx_list) * TL_NBUF,
   1106      1.43    bouyer 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1107       1.1    bouyer #ifdef TLDEBUG_RX
   1108       1.1    bouyer 		printf("TL_INTR_RxEOC: ack %d\n", ack);
   1109       1.1    bouyer #endif
   1110       1.1    bouyer #ifdef DIAGNOSTIC
   1111      1.43    bouyer 		if (le32toh(sc->active_Rx->hw_list->stat) & TL_RX_CSTAT_CPLT) {
   1112      1.43    bouyer 			printf("%s: Rx EOC interrupt and active Tx list not "
   1113      1.17    bouyer 			    "cleared\n", sc->sc_dev.dv_xname);
   1114       1.1    bouyer 			return 0;
   1115       1.1    bouyer 		} else
   1116  1.57.2.1     skrll #endif
   1117       1.1    bouyer 		{
   1118      1.17    bouyer 		/*
   1119  1.57.2.1     skrll 		 * write address of Rx list and send Rx GO command, ack
   1120      1.17    bouyer 		 * interrupt and enable interrupts in one command
   1121      1.17    bouyer 		 */
   1122      1.43    bouyer 		TL_HR_WRITE(sc, TL_HOST_CH_PARM, sc->active_Rx->hw_listaddr);
   1123       1.1    bouyer 		TL_HR_WRITE(sc, TL_HOST_CMD,
   1124      1.17    bouyer 		    HOST_CMD_GO | HOST_CMD_RT | HOST_CMD_Nes | ack | int_type |
   1125      1.17    bouyer 		    HOST_CMD_ACK | HOST_CMD_IntOn);
   1126       1.1    bouyer 		return 1;
   1127       1.1    bouyer 		}
   1128       1.1    bouyer 	case TL_INTR_TxEOF:
   1129       1.1    bouyer 	case TL_INTR_TxEOC:
   1130      1.43    bouyer 		bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
   1131      1.43    bouyer 		    sizeof(struct tl_Tx_list) * TL_NBUF,
   1132      1.43    bouyer 		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1133       1.1    bouyer 		while ((Tx = sc->active_Tx) != NULL) {
   1134      1.43    bouyer 			if((le32toh(Tx->hw_list->stat) & TL_TX_CSTAT_CPLT) == 0)
   1135       1.1    bouyer 				break;
   1136       1.1    bouyer 			ack++;
   1137       1.1    bouyer #ifdef TLDEBUG_TX
   1138      1.44    bouyer 			printf("TL_INTR_TxEOC: list 0x%x done\n",
   1139      1.44    bouyer 			    (int)Tx->hw_listaddr);
   1140       1.1    bouyer #endif
   1141      1.43    bouyer 			Tx->hw_list->stat = 0;
   1142      1.43    bouyer 			bus_dmamap_sync(sc->tl_dmatag, Tx->m_dmamap, 0,
   1143  1.57.2.1     skrll 			    Tx->m_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1144      1.43    bouyer 			bus_dmamap_unload(sc->tl_dmatag, Tx->m_dmamap);
   1145       1.1    bouyer 			m_freem(Tx->m);
   1146       1.1    bouyer 			Tx->m = NULL;
   1147       1.1    bouyer 			sc->active_Tx = Tx->next;
   1148       1.1    bouyer 			if (sc->active_Tx == NULL)
   1149       1.1    bouyer 				sc->last_Tx = NULL;
   1150       1.1    bouyer 			Tx->next = sc->Free_Tx;
   1151       1.1    bouyer 			sc->Free_Tx = Tx;
   1152       1.1    bouyer 		}
   1153      1.43    bouyer 		bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
   1154      1.43    bouyer 		    sizeof(struct tl_Tx_list) * TL_NBUF,
   1155      1.43    bouyer 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1156       1.1    bouyer 		/* if this was an EOC, ACK immediatly */
   1157      1.45    bouyer 		if (ack)
   1158      1.45    bouyer 			sc->tl_if.if_flags &= ~IFF_OACTIVE;
   1159       1.1    bouyer 		if (int_type == TL_INTR_TxEOC) {
   1160       1.1    bouyer #ifdef TLDEBUG_TX
   1161      1.17    bouyer 			printf("TL_INTR_TxEOC: ack %d (will be set to 1)\n",
   1162      1.17    bouyer 			    ack);
   1163       1.1    bouyer #endif
   1164      1.17    bouyer 			TL_HR_WRITE(sc, TL_HOST_CMD, 1 | int_type |
   1165      1.17    bouyer 			    HOST_CMD_ACK | HOST_CMD_IntOn);
   1166      1.17    bouyer 			if ( sc->active_Tx != NULL) {
   1167      1.17    bouyer 				/* needs a Tx go command */
   1168       1.1    bouyer 				TL_HR_WRITE(sc, TL_HOST_CH_PARM,
   1169      1.43    bouyer 				    sc->active_Tx->hw_listaddr);
   1170       1.1    bouyer 				TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_GO);
   1171       1.1    bouyer 			}
   1172       1.1    bouyer 			sc->tl_if.if_timer = 0;
   1173      1.50    itojun 			if (IFQ_IS_EMPTY(&sc->tl_if.if_snd) == 0)
   1174       1.1    bouyer 				tl_ifstart(&sc->tl_if);
   1175       1.1    bouyer 			return 1;
   1176       1.1    bouyer 		}
   1177       1.1    bouyer #ifdef TLDEBUG
   1178       1.1    bouyer 		else {
   1179       1.1    bouyer 			printf("TL_INTR_TxEOF: ack %d\n", ack);
   1180       1.1    bouyer 		}
   1181       1.1    bouyer #endif
   1182       1.1    bouyer 		sc->tl_if.if_timer = 0;
   1183      1.50    itojun 		if (IFQ_IS_EMPTY(&sc->tl_if.if_snd) == 0)
   1184       1.1    bouyer 			tl_ifstart(&sc->tl_if);
   1185       1.1    bouyer 		break;
   1186       1.1    bouyer 	case TL_INTR_Stat:
   1187       1.1    bouyer 		ack++;
   1188       1.1    bouyer #ifdef TLDEBUG
   1189       1.1    bouyer 		printf("TL_INTR_Stat: ack %d\n", ack);
   1190       1.1    bouyer #endif
   1191       1.1    bouyer 		tl_read_stats(sc);
   1192       1.1    bouyer 		break;
   1193       1.1    bouyer 	case TL_INTR_Adc:
   1194       1.1    bouyer 		if (int_reg & TL_INTVec_MASK) {
   1195       1.1    bouyer 			/* adapter check conditions */
   1196      1.17    bouyer 			printf("%s: check condition, intvect=0x%x, "
   1197      1.17    bouyer 			    "ch_param=0x%x\n", sc->sc_dev.dv_xname,
   1198      1.17    bouyer 			    int_reg & TL_INTVec_MASK,
   1199      1.17    bouyer 			    TL_HR_READ(sc, TL_HOST_CH_PARM));
   1200       1.1    bouyer 			tl_reset(sc);
   1201       1.1    bouyer 			/* shedule reinit of the board */
   1202      1.32   thorpej 			callout_reset(&sc->tl_restart_ch, 1, tl_restart, sc);
   1203       1.1    bouyer 			return(1);
   1204       1.1    bouyer 		} else {
   1205       1.1    bouyer 			u_int8_t netstat;
   1206       1.1    bouyer 			/* Network status */
   1207      1.17    bouyer 			netstat =
   1208      1.17    bouyer 			    tl_intreg_read_byte(sc, TL_INT_NET+TL_INT_NetSts);
   1209       1.1    bouyer 			printf("%s: network status, NetSts=%x\n",
   1210      1.17    bouyer 			    sc->sc_dev.dv_xname, netstat);
   1211       1.1    bouyer 			/* Ack interrupts */
   1212      1.17    bouyer 			tl_intreg_write_byte(sc, TL_INT_NET+TL_INT_NetSts,
   1213  1.57.2.1     skrll 			    netstat);
   1214       1.1    bouyer 			ack++;
   1215       1.1    bouyer 		}
   1216       1.1    bouyer 		break;
   1217       1.1    bouyer 	default:
   1218       1.1    bouyer 		printf("%s: unhandled interrupt code %x!\n",
   1219      1.17    bouyer 		    sc->sc_dev.dv_xname, int_type);
   1220       1.1    bouyer 		ack++;
   1221       1.1    bouyer 	}
   1222       1.1    bouyer 
   1223       1.1    bouyer 	if (ack) {
   1224       1.1    bouyer 		/* Ack the interrupt and enable interrupts */
   1225  1.57.2.1     skrll 		TL_HR_WRITE(sc, TL_HOST_CMD, ack | int_type | HOST_CMD_ACK |
   1226      1.17    bouyer 		    HOST_CMD_IntOn);
   1227       1.1    bouyer 		return 1;
   1228       1.1    bouyer 	}
   1229       1.1    bouyer 	/* ack = 0 ; interrupt was perhaps not our. Just enable interrupts */
   1230       1.1    bouyer 	TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOn);
   1231       1.1    bouyer 	return 0;
   1232       1.1    bouyer }
   1233       1.1    bouyer 
   1234       1.1    bouyer static int
   1235  1.57.2.1     skrll tl_ifioctl(ifp, cmd, data)
   1236  1.57.2.1     skrll 	struct ifnet *ifp;
   1237       1.1    bouyer 	ioctl_cmd_t cmd;
   1238       1.1    bouyer 	caddr_t data;
   1239       1.1    bouyer {
   1240       1.1    bouyer 	struct tl_softc *sc = ifp->if_softc;
   1241       1.1    bouyer 	struct ifreq *ifr = (struct ifreq *)data;
   1242       1.1    bouyer 	int s, error;
   1243  1.57.2.1     skrll 
   1244      1.14   mycroft 	s = splnet();
   1245       1.1    bouyer 	switch(cmd) {
   1246      1.46    bouyer 	case SIOCSIFMEDIA:
   1247      1.46    bouyer 	case SIOCGIFMEDIA:
   1248      1.46    bouyer 		error = ifmedia_ioctl(ifp, ifr, &sc->tl_mii.mii_media, cmd);
   1249       1.1    bouyer 		break;
   1250      1.46    bouyer 	default:
   1251      1.46    bouyer 		error = ether_ioctl(ifp, cmd, data);
   1252       1.1    bouyer 		if (error == ENETRESET) {
   1253       1.1    bouyer 			tl_addr_filter(sc);
   1254       1.1    bouyer 			error = 0;
   1255       1.1    bouyer 		}
   1256       1.1    bouyer 	}
   1257       1.1    bouyer 	splx(s);
   1258       1.1    bouyer 	return error;
   1259       1.1    bouyer }
   1260       1.1    bouyer 
   1261       1.1    bouyer static void
   1262       1.1    bouyer tl_ifstart(ifp)
   1263       1.1    bouyer 	struct ifnet *ifp;
   1264       1.1    bouyer {
   1265       1.1    bouyer 	tl_softc_t *sc = ifp->if_softc;
   1266      1.43    bouyer 	struct mbuf *mb_head;
   1267       1.1    bouyer 	struct Tx_list *Tx;
   1268       1.1    bouyer 	int segment, size;
   1269      1.45    bouyer 	int again, error;
   1270  1.57.2.1     skrll 
   1271      1.45    bouyer 	if ((sc->tl_if.if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
   1272      1.45    bouyer 		return;
   1273       1.1    bouyer txloop:
   1274       1.1    bouyer 	/* If we don't have more space ... */
   1275       1.1    bouyer 	if (sc->Free_Tx == NULL) {
   1276       1.1    bouyer #ifdef TLDEBUG
   1277       1.1    bouyer 		printf("tl_ifstart: No free TX list\n");
   1278       1.1    bouyer #endif
   1279      1.45    bouyer 		sc->tl_if.if_flags |= IFF_OACTIVE;
   1280       1.1    bouyer 		return;
   1281       1.1    bouyer 	}
   1282       1.1    bouyer 	/* Grab a paquet for output */
   1283      1.50    itojun 	IFQ_DEQUEUE(&ifp->if_snd, mb_head);
   1284       1.1    bouyer 	if (mb_head == NULL) {
   1285       1.1    bouyer #ifdef TLDEBUG_TX
   1286       1.1    bouyer 		printf("tl_ifstart: nothing to send\n");
   1287       1.1    bouyer #endif
   1288       1.1    bouyer 		return;
   1289       1.1    bouyer 	}
   1290       1.1    bouyer 	Tx = sc->Free_Tx;
   1291       1.1    bouyer 	sc->Free_Tx = Tx->next;
   1292      1.43    bouyer 	Tx->next = NULL;
   1293      1.45    bouyer 	again = 0;
   1294       1.1    bouyer 	/*
   1295       1.1    bouyer 	 * Go through each of the mbufs in the chain and initialize
   1296       1.1    bouyer 	 * the transmit list descriptors with the physical address
   1297       1.1    bouyer 	 * and size of the mbuf.
   1298       1.1    bouyer 	 */
   1299       1.1    bouyer tbdinit:
   1300      1.43    bouyer 	memset(Tx->hw_list, 0, sizeof(struct tl_Tx_list));
   1301       1.1    bouyer 	Tx->m = mb_head;
   1302      1.43    bouyer 	size = mb_head->m_pkthdr.len;
   1303      1.43    bouyer 	if ((error = bus_dmamap_load_mbuf(sc->tl_dmatag, Tx->m_dmamap, mb_head,
   1304      1.43    bouyer 	    BUS_DMA_NOWAIT)) || (size < ETHER_MIN_TX &&
   1305      1.43    bouyer 	    Tx->m_dmamap->dm_nsegs == TL_NSEG)) {
   1306      1.43    bouyer 		struct mbuf *mn;
   1307       1.1    bouyer 		/*
   1308      1.17    bouyer 		 * We ran out of segments, or we will. We have to recopy this
   1309      1.17    bouyer 		 * mbuf chain first.
   1310       1.1    bouyer 		 */
   1311      1.43    bouyer 		 if (error == 0)
   1312      1.43    bouyer 			bus_dmamap_unload(sc->tl_dmatag, Tx->m_dmamap);
   1313      1.43    bouyer 		 if (again) {
   1314      1.43    bouyer 			/* already copyed, can't do much more */
   1315      1.43    bouyer 			m_freem(mb_head);
   1316      1.43    bouyer 			goto bad;
   1317      1.43    bouyer 		}
   1318      1.43    bouyer 		again = 1;
   1319       1.1    bouyer #ifdef TLDEBUG_TX
   1320       1.1    bouyer 		printf("tl_ifstart: need to copy mbuf\n");
   1321       1.1    bouyer #endif
   1322       1.1    bouyer #ifdef TL_PRIV_STATS
   1323       1.1    bouyer 		sc->oerr_mcopy++;
   1324       1.1    bouyer #endif
   1325       1.1    bouyer 		MGETHDR(mn, M_DONTWAIT, MT_DATA);
   1326       1.1    bouyer 		if (mn == NULL) {
   1327       1.1    bouyer 			m_freem(mb_head);
   1328       1.1    bouyer 			goto bad;
   1329       1.1    bouyer 		}
   1330       1.1    bouyer 		if (mb_head->m_pkthdr.len > MHLEN) {
   1331       1.1    bouyer 			MCLGET(mn, M_DONTWAIT);
   1332       1.1    bouyer 			if ((mn->m_flags & M_EXT) == 0) {
   1333       1.1    bouyer 				m_freem(mn);
   1334       1.1    bouyer 				m_freem(mb_head);
   1335       1.1    bouyer 				goto bad;
   1336       1.1    bouyer 			}
   1337       1.1    bouyer 		}
   1338       1.1    bouyer 		m_copydata(mb_head, 0, mb_head->m_pkthdr.len,
   1339      1.17    bouyer 		    mtod(mn, caddr_t));
   1340       1.1    bouyer 		mn->m_pkthdr.len = mn->m_len = mb_head->m_pkthdr.len;
   1341       1.1    bouyer 		m_freem(mb_head);
   1342       1.1    bouyer 		mb_head = mn;
   1343       1.1    bouyer 		goto tbdinit;
   1344       1.1    bouyer 	}
   1345      1.43    bouyer 	for (segment = 0; segment < Tx->m_dmamap->dm_nsegs; segment++) {
   1346      1.43    bouyer 		Tx->hw_list->seg[segment].data_addr =
   1347      1.43    bouyer 		    htole32(Tx->m_dmamap->dm_segs[segment].ds_addr);
   1348  1.57.2.1     skrll 		Tx->hw_list->seg[segment].data_count =
   1349  1.57.2.1     skrll 		    htole32(Tx->m_dmamap->dm_segs[segment].ds_len);
   1350      1.43    bouyer 	}
   1351  1.57.2.1     skrll 	bus_dmamap_sync(sc->tl_dmatag, Tx->m_dmamap, 0,
   1352  1.57.2.1     skrll 	    Tx->m_dmamap->dm_mapsize,
   1353      1.43    bouyer 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1354       1.1    bouyer 	/* We are at end of mbuf chain. check the size and
   1355       1.1    bouyer 	 * see if it needs to be extended
   1356  1.57.2.1     skrll 	 */
   1357       1.1    bouyer 	if (size < ETHER_MIN_TX) {
   1358       1.1    bouyer #ifdef DIAGNOSTIC
   1359       1.1    bouyer 		if (segment >= TL_NSEG) {
   1360      1.53    provos 			panic("tl_ifstart: to much segmets (%d)", segment);
   1361       1.1    bouyer 		}
   1362       1.1    bouyer #endif
   1363       1.1    bouyer 		/*
   1364       1.1    bouyer 	 	 * add the nullbuf in the seg
   1365       1.1    bouyer 	 	 */
   1366      1.43    bouyer 		Tx->hw_list->seg[segment].data_count =
   1367      1.43    bouyer 		    htole32(ETHER_MIN_TX - size);
   1368      1.44    bouyer 		Tx->hw_list->seg[segment].data_addr =
   1369      1.44    bouyer 		    htole32(sc->null_dmamap->dm_segs[0].ds_addr);
   1370       1.1    bouyer 		size = ETHER_MIN_TX;
   1371       1.1    bouyer 		segment++;
   1372       1.1    bouyer 	}
   1373       1.1    bouyer 	/* The list is done, finish the list init */
   1374  1.57.2.1     skrll 	Tx->hw_list->seg[segment - 1].data_count |=
   1375      1.43    bouyer 	    htole32(TL_LAST_SEG);
   1376      1.43    bouyer 	Tx->hw_list->stat = htole32((size << 16) | 0x3000);
   1377       1.1    bouyer #ifdef TLDEBUG_TX
   1378       1.1    bouyer 	printf("%s: sending, Tx : stat = 0x%x\n", sc->sc_dev.dv_xname,
   1379      1.43    bouyer 	    le32toh(Tx->hw_list->stat));
   1380  1.57.2.1     skrll #if 0
   1381       1.1    bouyer 	for(segment = 0; segment < TL_NSEG; segment++) {
   1382       1.1    bouyer 		printf("    seg %d addr 0x%x len 0x%x\n",
   1383      1.17    bouyer 		    segment,
   1384      1.43    bouyer 		    le32toh(Tx->hw_list->seg[segment].data_addr),
   1385      1.43    bouyer 		    le32toh(Tx->hw_list->seg[segment].data_count));
   1386       1.1    bouyer 	}
   1387       1.1    bouyer #endif
   1388       1.1    bouyer #endif
   1389       1.1    bouyer 	if (sc->active_Tx == NULL) {
   1390       1.1    bouyer 		sc->active_Tx = sc->last_Tx = Tx;
   1391       1.1    bouyer #ifdef TLDEBUG_TX
   1392      1.44    bouyer 		printf("%s: Tx GO, addr=0x%ux\n", sc->sc_dev.dv_xname,
   1393      1.44    bouyer 		    (int)Tx->hw_listaddr);
   1394       1.1    bouyer #endif
   1395      1.43    bouyer 		bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
   1396      1.43    bouyer 		    sizeof(struct tl_Tx_list) * TL_NBUF,
   1397      1.43    bouyer 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1398      1.43    bouyer 		TL_HR_WRITE(sc, TL_HOST_CH_PARM, Tx->hw_listaddr);
   1399       1.1    bouyer 		TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_GO);
   1400       1.1    bouyer 	} else {
   1401       1.1    bouyer #ifdef TLDEBUG_TX
   1402      1.44    bouyer 		printf("%s: Tx addr=0x%ux queued\n", sc->sc_dev.dv_xname,
   1403      1.44    bouyer 		    (int)Tx->hw_listaddr);
   1404       1.1    bouyer #endif
   1405      1.43    bouyer 		sc->last_Tx->hw_list->fwd = htole32(Tx->hw_listaddr);
   1406      1.45    bouyer 		bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
   1407      1.45    bouyer 		    sizeof(struct tl_Tx_list) * TL_NBUF,
   1408      1.45    bouyer 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1409       1.1    bouyer 		sc->last_Tx->next = Tx;
   1410       1.1    bouyer 		sc->last_Tx = Tx;
   1411       1.1    bouyer #ifdef DIAGNOSTIC
   1412      1.43    bouyer 		if (sc->last_Tx->hw_list->fwd & 0x7)
   1413      1.17    bouyer 			printf("%s: physical addr 0x%x of list not properly "
   1414      1.17    bouyer 			   "aligned\n",
   1415      1.43    bouyer 			   sc->sc_dev.dv_xname, sc->last_Rx->hw_list->fwd);
   1416       1.1    bouyer #endif
   1417       1.1    bouyer 	}
   1418       1.1    bouyer #if NBPFILTER > 0
   1419       1.1    bouyer 	/* Pass packet to bpf if there is a listener */
   1420       1.1    bouyer 	if (ifp->if_bpf)
   1421       1.1    bouyer 		bpf_mtap(ifp->if_bpf, mb_head);
   1422       1.1    bouyer #endif
   1423      1.17    bouyer 	/*
   1424      1.17    bouyer 	 * Set a 5 second timer just in case we don't hear from the card again.
   1425      1.17    bouyer 	 */
   1426       1.1    bouyer 	ifp->if_timer = 5;
   1427       1.1    bouyer 	goto txloop;
   1428       1.1    bouyer bad:
   1429       1.1    bouyer #ifdef TLDEBUG
   1430       1.1    bouyer 	printf("tl_ifstart: Out of mbuf, Tx pkt lost\n");
   1431       1.1    bouyer #endif
   1432       1.1    bouyer 	Tx->next = sc->Free_Tx;
   1433       1.1    bouyer 	sc->Free_Tx = Tx;
   1434       1.1    bouyer 	return;
   1435       1.1    bouyer }
   1436       1.1    bouyer 
   1437       1.1    bouyer static void
   1438       1.1    bouyer tl_ifwatchdog(ifp)
   1439       1.1    bouyer 	struct ifnet *ifp;
   1440       1.1    bouyer {
   1441       1.1    bouyer 	tl_softc_t *sc = ifp->if_softc;
   1442       1.1    bouyer 
   1443       1.1    bouyer 	if ((ifp->if_flags & IFF_RUNNING) == 0)
   1444       1.1    bouyer 		return;
   1445       1.1    bouyer 	printf("%s: device timeout\n", sc->sc_dev.dv_xname);
   1446       1.1    bouyer 	ifp->if_oerrors++;
   1447      1.46    bouyer 	tl_init(ifp);
   1448       1.1    bouyer }
   1449       1.1    bouyer 
   1450       1.1    bouyer static int
   1451       1.1    bouyer tl_mediachange(ifp)
   1452       1.1    bouyer 	struct ifnet *ifp;
   1453       1.1    bouyer {
   1454      1.15   thorpej 
   1455      1.15   thorpej 	if (ifp->if_flags & IFF_UP)
   1456      1.51  christos 		tl_init(ifp);
   1457      1.15   thorpej 	return (0);
   1458       1.1    bouyer }
   1459       1.1    bouyer 
   1460       1.1    bouyer static void
   1461       1.1    bouyer tl_mediastatus(ifp, ifmr)
   1462       1.1    bouyer 	struct ifnet *ifp;
   1463       1.1    bouyer 	struct ifmediareq *ifmr;
   1464       1.1    bouyer {
   1465       1.1    bouyer 	tl_softc_t *sc = ifp->if_softc;
   1466      1.15   thorpej 
   1467      1.15   thorpej 	mii_pollstat(&sc->tl_mii);
   1468      1.15   thorpej 	ifmr->ifm_active = sc->tl_mii.mii_media_active;
   1469      1.15   thorpej 	ifmr->ifm_status = sc->tl_mii.mii_media_status;
   1470       1.1    bouyer }
   1471       1.1    bouyer 
   1472      1.43    bouyer static int tl_add_RxBuff(sc, Rx, oldm)
   1473      1.43    bouyer 	tl_softc_t *sc;
   1474       1.1    bouyer 	struct Rx_list *Rx;
   1475       1.1    bouyer 	struct mbuf *oldm;
   1476       1.1    bouyer {
   1477       1.1    bouyer 	struct mbuf *m;
   1478      1.43    bouyer 	int error;
   1479       1.1    bouyer 
   1480       1.1    bouyer 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   1481       1.1    bouyer 	if (m != NULL) {
   1482       1.1    bouyer 		MCLGET(m, M_DONTWAIT);
   1483       1.1    bouyer 		if ((m->m_flags & M_EXT) == 0) {
   1484       1.1    bouyer 			m_freem(m);
   1485       1.1    bouyer 			if (oldm == NULL)
   1486       1.1    bouyer 				return 0;
   1487       1.1    bouyer 			m = oldm;
   1488       1.1    bouyer 			m->m_data = m->m_ext.ext_buf;
   1489       1.1    bouyer 		}
   1490       1.1    bouyer 	} else {
   1491       1.1    bouyer 		if (oldm == NULL)
   1492       1.1    bouyer 			return 0;
   1493       1.1    bouyer 		m = oldm;
   1494       1.1    bouyer 		m->m_data = m->m_ext.ext_buf;
   1495       1.1    bouyer 	}
   1496      1.43    bouyer 
   1497      1.43    bouyer 	/* (re)init the Rx_list struct */
   1498      1.43    bouyer 
   1499      1.43    bouyer 	Rx->m = m;
   1500      1.43    bouyer 	if ((error = bus_dmamap_load(sc->tl_dmatag, Rx->m_dmamap,
   1501      1.43    bouyer 	    m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT)) != 0) {
   1502      1.43    bouyer 		printf("%s: bus_dmamap_load() failed (error %d) for "
   1503      1.43    bouyer 		    "tl_add_RxBuff\n", sc->sc_dev.dv_xname, error);
   1504      1.43    bouyer 		printf("size %d (%d)\n", m->m_pkthdr.len, MCLBYTES);
   1505      1.43    bouyer 		m_freem(m);
   1506      1.43    bouyer 		Rx->m = NULL;
   1507      1.43    bouyer 		return 0;
   1508      1.43    bouyer 	}
   1509      1.43    bouyer 	bus_dmamap_sync(sc->tl_dmatag, Rx->m_dmamap, 0,
   1510  1.57.2.1     skrll 	    Rx->m_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   1511       1.1    bouyer 	/*
   1512       1.1    bouyer 	 * Move the data pointer up so that the incoming data packet
   1513       1.1    bouyer 	 * will be 32-bit aligned.
   1514       1.1    bouyer 	 */
   1515       1.1    bouyer 	m->m_data += 2;
   1516       1.1    bouyer 
   1517      1.43    bouyer 	Rx->hw_list->stat =
   1518  1.57.2.1     skrll 	    htole32(((Rx->m_dmamap->dm_segs[0].ds_len - 2) << 16) | 0x3000);
   1519      1.43    bouyer 	Rx->hw_list->seg.data_count =
   1520  1.57.2.1     skrll 	    htole32(Rx->m_dmamap->dm_segs[0].ds_len - 2);
   1521      1.43    bouyer 	Rx->hw_list->seg.data_addr =
   1522      1.43    bouyer 	    htole32(Rx->m_dmamap->dm_segs[0].ds_addr + 2);
   1523       1.1    bouyer 	return (m != oldm);
   1524       1.1    bouyer }
   1525       1.1    bouyer 
   1526       1.1    bouyer static void tl_ticks(v)
   1527       1.1    bouyer 	void *v;
   1528       1.1    bouyer {
   1529       1.1    bouyer 	tl_softc_t *sc = v;
   1530       1.1    bouyer 
   1531       1.1    bouyer 	tl_read_stats(sc);
   1532      1.19   thorpej 
   1533      1.19   thorpej 	/* Tick the MII. */
   1534      1.19   thorpej 	mii_tick(&sc->tl_mii);
   1535      1.19   thorpej 
   1536      1.17    bouyer 	/* read statistics every seconds */
   1537      1.32   thorpej 	callout_reset(&sc->tl_tick_ch, hz, tl_ticks, sc);
   1538      1.17    bouyer }
   1539      1.17    bouyer 
   1540      1.17    bouyer static void
   1541      1.17    bouyer tl_read_stats(sc)
   1542      1.17    bouyer 	tl_softc_t *sc;
   1543      1.17    bouyer {
   1544      1.17    bouyer 	u_int32_t reg;
   1545      1.17    bouyer 	int ierr_overr;
   1546      1.17    bouyer 	int ierr_code;
   1547      1.17    bouyer 	int ierr_crc;
   1548      1.17    bouyer 	int oerr_underr;
   1549  1.57.2.1     skrll 	int oerr_deferred;
   1550      1.17    bouyer 	int oerr_coll;
   1551      1.17    bouyer 	int oerr_multicoll;
   1552      1.17    bouyer 	int oerr_exesscoll;
   1553      1.17    bouyer 	int oerr_latecoll;
   1554      1.17    bouyer 	int oerr_carrloss;
   1555      1.17    bouyer 	struct ifnet *ifp = &sc->tl_if;
   1556      1.17    bouyer 
   1557      1.17    bouyer 	reg =  tl_intreg_read(sc, TL_INT_STATS_TX);
   1558      1.17    bouyer 	ifp->if_opackets += reg & 0x00ffffff;
   1559      1.17    bouyer 	oerr_underr = reg >> 24;
   1560      1.17    bouyer 
   1561      1.17    bouyer 	reg =  tl_intreg_read(sc, TL_INT_STATS_RX);
   1562      1.17    bouyer 	ifp->if_ipackets += reg & 0x00ffffff;
   1563      1.17    bouyer 	ierr_overr = reg >> 24;
   1564      1.17    bouyer 
   1565      1.17    bouyer 	reg =  tl_intreg_read(sc, TL_INT_STATS_FERR);
   1566      1.17    bouyer 	ierr_crc = (reg & TL_FERR_CRC) >> 16;
   1567      1.17    bouyer 	ierr_code = (reg & TL_FERR_CODE) >> 24;
   1568  1.57.2.1     skrll 	oerr_deferred = (reg & TL_FERR_DEF);
   1569      1.17    bouyer 
   1570      1.17    bouyer 	reg =  tl_intreg_read(sc, TL_INT_STATS_COLL);
   1571      1.17    bouyer 	oerr_multicoll = (reg & TL_COL_MULTI);
   1572      1.17    bouyer 	oerr_coll = (reg & TL_COL_SINGLE) >> 16;
   1573      1.17    bouyer 
   1574      1.17    bouyer 	reg =  tl_intreg_read(sc, TL_INT_LERR);
   1575      1.17    bouyer 	oerr_exesscoll = (reg & TL_LERR_ECOLL);
   1576      1.17    bouyer 	oerr_latecoll = (reg & TL_LERR_LCOLL) >> 8;
   1577      1.17    bouyer 	oerr_carrloss = (reg & TL_LERR_CL) >> 16;
   1578      1.17    bouyer 
   1579      1.17    bouyer 
   1580      1.17    bouyer 	ifp->if_oerrors += oerr_underr + oerr_exesscoll + oerr_latecoll +
   1581      1.17    bouyer 	   oerr_carrloss;
   1582      1.17    bouyer 	ifp->if_collisions += oerr_coll + oerr_multicoll;
   1583      1.17    bouyer 	ifp->if_ierrors += ierr_overr + ierr_code + ierr_crc;
   1584      1.17    bouyer 
   1585      1.17    bouyer 	if (ierr_overr)
   1586      1.17    bouyer 		printf("%s: receiver ring buffer overrun\n",
   1587      1.17    bouyer 		    sc->sc_dev.dv_xname);
   1588      1.17    bouyer 	if (oerr_underr)
   1589      1.17    bouyer 		printf("%s: transmit buffer underrun\n",
   1590      1.17    bouyer 		    sc->sc_dev.dv_xname);
   1591      1.17    bouyer #ifdef TL_PRIV_STATS
   1592      1.17    bouyer 	sc->ierr_overr		+= ierr_overr;
   1593      1.17    bouyer 	sc->ierr_code		+= ierr_code;
   1594      1.17    bouyer 	sc->ierr_crc		+= ierr_crc;
   1595      1.17    bouyer 	sc->oerr_underr		+= oerr_underr;
   1596  1.57.2.1     skrll 	sc->oerr_deferred	+= oerr_deferred;
   1597      1.17    bouyer 	sc->oerr_coll		+= oerr_coll;
   1598      1.17    bouyer 	sc->oerr_multicoll	+= oerr_multicoll;
   1599      1.17    bouyer 	sc->oerr_exesscoll	+= oerr_exesscoll;
   1600      1.17    bouyer 	sc->oerr_latecoll	+= oerr_latecoll;
   1601      1.17    bouyer 	sc->oerr_carrloss	+= oerr_carrloss;
   1602      1.17    bouyer #endif
   1603      1.17    bouyer }
   1604       1.1    bouyer 
   1605      1.17    bouyer static void tl_addr_filter(sc)
   1606      1.17    bouyer 	tl_softc_t *sc;
   1607      1.17    bouyer {
   1608      1.17    bouyer 	struct ether_multistep step;
   1609      1.17    bouyer 	struct ether_multi *enm;
   1610      1.17    bouyer 	u_int32_t hash[2] = {0, 0};
   1611      1.17    bouyer 	int i;
   1612       1.1    bouyer 
   1613      1.17    bouyer 	sc->tl_if.if_flags &= ~IFF_ALLMULTI;
   1614      1.17    bouyer 	ETHER_FIRST_MULTI(step, &sc->tl_ec, enm);
   1615      1.17    bouyer 	while (enm != NULL) {
   1616      1.17    bouyer #ifdef TLDEBUG
   1617      1.17    bouyer 		printf("tl_addr_filter: addrs %s %s\n",
   1618      1.17    bouyer 		   ether_sprintf(enm->enm_addrlo),
   1619      1.17    bouyer 		   ether_sprintf(enm->enm_addrhi));
   1620      1.17    bouyer #endif
   1621      1.17    bouyer 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, 6) == 0) {
   1622      1.17    bouyer 			i = tl_multicast_hash(enm->enm_addrlo);
   1623      1.17    bouyer 			hash[i/32] |= 1 << (i%32);
   1624      1.17    bouyer 		} else {
   1625      1.17    bouyer 			hash[0] = hash[1] = 0xffffffff;
   1626      1.17    bouyer 			sc->tl_if.if_flags |= IFF_ALLMULTI;
   1627      1.17    bouyer 			break;
   1628       1.1    bouyer 		}
   1629      1.17    bouyer 		ETHER_NEXT_MULTI(step, enm);
   1630      1.17    bouyer 	}
   1631      1.17    bouyer #ifdef TLDEBUG
   1632      1.17    bouyer 	printf("tl_addr_filer: hash1 %x has2 %x\n", hash[0], hash[1]);
   1633      1.17    bouyer #endif
   1634      1.17    bouyer 	tl_intreg_write(sc, TL_INT_HASH1, hash[0]);
   1635      1.17    bouyer 	tl_intreg_write(sc, TL_INT_HASH2, hash[1]);
   1636      1.17    bouyer }
   1637       1.1    bouyer 
   1638      1.17    bouyer static int tl_multicast_hash(a)
   1639      1.17    bouyer 	u_int8_t *a;
   1640      1.17    bouyer {
   1641      1.17    bouyer 	int hash;
   1642      1.17    bouyer 
   1643      1.17    bouyer #define DA(addr,bit) (addr[5 - (bit/8)] & (1 << bit%8))
   1644      1.17    bouyer #define xor8(a,b,c,d,e,f,g,h) (((a != 0) + (b != 0) + (c != 0) + (d != 0) + (e != 0) + (f != 0) + (g != 0) + (h != 0)) & 1)
   1645      1.17    bouyer 
   1646      1.17    bouyer 	hash  = xor8( DA(a,0), DA(a, 6), DA(a,12), DA(a,18), DA(a,24), DA(a,30),
   1647      1.17    bouyer 	    DA(a,36), DA(a,42));
   1648      1.17    bouyer 	hash |= xor8( DA(a,1), DA(a, 7), DA(a,13), DA(a,19), DA(a,25), DA(a,31),
   1649      1.17    bouyer 	    DA(a,37), DA(a,43)) << 1;
   1650      1.17    bouyer 	hash |= xor8( DA(a,2), DA(a, 8), DA(a,14), DA(a,20), DA(a,26), DA(a,32),
   1651      1.17    bouyer 	    DA(a,38), DA(a,44)) << 2;
   1652      1.17    bouyer 	hash |= xor8( DA(a,3), DA(a, 9), DA(a,15), DA(a,21), DA(a,27), DA(a,33),
   1653      1.17    bouyer 	    DA(a,39), DA(a,45)) << 3;
   1654      1.17    bouyer 	hash |= xor8( DA(a,4), DA(a,10), DA(a,16), DA(a,22), DA(a,28), DA(a,34),
   1655      1.17    bouyer 	    DA(a,40), DA(a,46)) << 4;
   1656      1.17    bouyer 	hash |= xor8( DA(a,5), DA(a,11), DA(a,17), DA(a,23), DA(a,29), DA(a,35),
   1657      1.17    bouyer 	    DA(a,41), DA(a,47)) << 5;
   1658       1.1    bouyer 
   1659      1.17    bouyer 	return hash;
   1660      1.17    bouyer }
   1661       1.1    bouyer 
   1662  1.57.2.1     skrll #if defined(TLDEBUG_RX)
   1663      1.17    bouyer void
   1664      1.17    bouyer ether_printheader(eh)
   1665      1.17    bouyer 	struct ether_header *eh;
   1666      1.17    bouyer {
   1667      1.17    bouyer 	u_char *c = (char*)eh;
   1668      1.17    bouyer 	int i;
   1669      1.17    bouyer 	for (i=0; i<sizeof(struct ether_header); i++)
   1670      1.17    bouyer 		printf("%x ", (u_int)c[i]);
   1671      1.17    bouyer 		printf("\n");
   1672      1.17    bouyer }
   1673       1.1    bouyer #endif
   1674