if_tl.c revision 1.80 1 1.80 rumble /* $NetBSD: if_tl.c,v 1.80 2006/12/24 19:15:15 rumble Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 1997 Manuel Bouyer. All rights reserved.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.1 bouyer * must display the following acknowledgement:
16 1.1 bouyer * This product includes software developed by Manuel Bouyer.
17 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.1 bouyer * derived from this software without specific prior written permission.
19 1.1 bouyer *
20 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1 bouyer */
31 1.1 bouyer
32 1.1 bouyer /*
33 1.2 bouyer * Texas Instruments ThunderLAN ethernet controller
34 1.1 bouyer * ThunderLAN Programmer's Guide (TI Literature Number SPWU013A)
35 1.1 bouyer * available from www.ti.com
36 1.1 bouyer */
37 1.47 lukem
38 1.47 lukem #include <sys/cdefs.h>
39 1.80 rumble __KERNEL_RCSID(0, "$NetBSD: if_tl.c,v 1.80 2006/12/24 19:15:15 rumble Exp $");
40 1.1 bouyer
41 1.1 bouyer #undef TLDEBUG
42 1.1 bouyer #define TL_PRIV_STATS
43 1.1 bouyer #undef TLDEBUG_RX
44 1.1 bouyer #undef TLDEBUG_TX
45 1.1 bouyer #undef TLDEBUG_ADDR
46 1.12 jonathan
47 1.12 jonathan #include "opt_inet.h"
48 1.1 bouyer
49 1.1 bouyer #include <sys/param.h>
50 1.1 bouyer #include <sys/systm.h>
51 1.1 bouyer #include <sys/mbuf.h>
52 1.1 bouyer #include <sys/protosw.h>
53 1.1 bouyer #include <sys/socket.h>
54 1.1 bouyer #include <sys/ioctl.h>
55 1.1 bouyer #include <sys/errno.h>
56 1.1 bouyer #include <sys/malloc.h>
57 1.1 bouyer #include <sys/kernel.h>
58 1.1 bouyer #include <sys/proc.h> /* only for declaration of wakeup() used by vm.h */
59 1.1 bouyer #include <sys/device.h>
60 1.1 bouyer
61 1.1 bouyer #include <net/if.h>
62 1.1 bouyer #if defined(SIOCSIFMEDIA)
63 1.1 bouyer #include <net/if_media.h>
64 1.1 bouyer #endif
65 1.1 bouyer #include <net/if_types.h>
66 1.1 bouyer #include <net/if_dl.h>
67 1.1 bouyer #include <net/route.h>
68 1.1 bouyer #include <net/netisr.h>
69 1.1 bouyer
70 1.1 bouyer #include "bpfilter.h"
71 1.1 bouyer #if NBPFILTER > 0
72 1.1 bouyer #include <net/bpf.h>
73 1.1 bouyer #include <net/bpfdesc.h>
74 1.1 bouyer #endif
75 1.1 bouyer
76 1.67 dan #include "rnd.h"
77 1.67 dan #if NRND > 0
78 1.67 dan #include <sys/rnd.h>
79 1.67 dan #endif
80 1.67 dan
81 1.1 bouyer #ifdef INET
82 1.1 bouyer #include <netinet/in.h>
83 1.1 bouyer #include <netinet/in_systm.h>
84 1.1 bouyer #include <netinet/in_var.h>
85 1.1 bouyer #include <netinet/ip.h>
86 1.1 bouyer #endif
87 1.1 bouyer
88 1.1 bouyer
89 1.1 bouyer #if defined(__NetBSD__)
90 1.1 bouyer #include <net/if_ether.h>
91 1.34 mrg #include <uvm/uvm_extern.h>
92 1.1 bouyer #if defined(INET)
93 1.1 bouyer #include <netinet/if_inarp.h>
94 1.1 bouyer #endif
95 1.4 thorpej
96 1.1 bouyer #include <machine/bus.h>
97 1.1 bouyer #include <machine/intr.h>
98 1.4 thorpej
99 1.1 bouyer #include <dev/pci/pcireg.h>
100 1.1 bouyer #include <dev/pci/pcivar.h>
101 1.1 bouyer #include <dev/pci/pcidevs.h>
102 1.15 thorpej
103 1.58 thorpej #include <dev/i2c/i2cvar.h>
104 1.58 thorpej #include <dev/i2c/i2c_bitbang.h>
105 1.58 thorpej #include <dev/i2c/at24cxxvar.h>
106 1.15 thorpej
107 1.15 thorpej #include <dev/mii/mii.h>
108 1.15 thorpej #include <dev/mii/miivar.h>
109 1.15 thorpej
110 1.15 thorpej #include <dev/mii/tlphyvar.h>
111 1.15 thorpej
112 1.1 bouyer #include <dev/pci/if_tlregs.h>
113 1.15 thorpej #include <dev/pci/if_tlvar.h>
114 1.1 bouyer #endif /* __NetBSD__ */
115 1.1 bouyer
116 1.1 bouyer /* number of transmit/receive buffers */
117 1.59 tsutsui #ifndef TL_NBUF
118 1.62 tsutsui #define TL_NBUF 32
119 1.1 bouyer #endif
120 1.1 bouyer
121 1.68 perry static int tl_pci_match(struct device *, struct cfdata *, void *);
122 1.68 perry static void tl_pci_attach(struct device *, struct device *, void *);
123 1.68 perry static int tl_intr(void *);
124 1.68 perry
125 1.68 perry static int tl_ifioctl(struct ifnet *, ioctl_cmd_t, caddr_t);
126 1.68 perry static int tl_mediachange(struct ifnet *);
127 1.68 perry static void tl_mediastatus(struct ifnet *, struct ifmediareq *);
128 1.68 perry static void tl_ifwatchdog(struct ifnet *);
129 1.68 perry static void tl_shutdown(void*);
130 1.68 perry
131 1.68 perry static void tl_ifstart(struct ifnet *);
132 1.68 perry static void tl_reset(tl_softc_t*);
133 1.68 perry static int tl_init(struct ifnet *);
134 1.68 perry static void tl_stop(struct ifnet *, int);
135 1.68 perry static void tl_restart(void *);
136 1.68 perry static int tl_add_RxBuff(tl_softc_t*, struct Rx_list*, struct mbuf*);
137 1.68 perry static void tl_read_stats(tl_softc_t*);
138 1.68 perry static void tl_ticks(void*);
139 1.68 perry static int tl_multicast_hash(u_int8_t*);
140 1.68 perry static void tl_addr_filter(tl_softc_t*);
141 1.68 perry
142 1.68 perry static u_int32_t tl_intreg_read(tl_softc_t*, u_int32_t);
143 1.68 perry static void tl_intreg_write(tl_softc_t*, u_int32_t, u_int32_t);
144 1.68 perry static u_int8_t tl_intreg_read_byte(tl_softc_t*, u_int32_t);
145 1.68 perry static void tl_intreg_write_byte(tl_softc_t*, u_int32_t, u_int8_t);
146 1.1 bouyer
147 1.68 perry void tl_mii_sync(struct tl_softc *);
148 1.68 perry void tl_mii_sendbits(struct tl_softc *, u_int32_t, int);
149 1.28 tron
150 1.28 tron
151 1.59 tsutsui #if defined(TLDEBUG_RX)
152 1.68 perry static void ether_printheader(struct ether_header*);
153 1.1 bouyer #endif
154 1.1 bouyer
155 1.68 perry int tl_mii_read(struct device *, int, int);
156 1.68 perry void tl_mii_write(struct device *, int, int, int);
157 1.15 thorpej
158 1.68 perry void tl_statchg(struct device *);
159 1.1 bouyer
160 1.58 thorpej /* I2C glue */
161 1.58 thorpej static int tl_i2c_acquire_bus(void *, int);
162 1.58 thorpej static void tl_i2c_release_bus(void *, int);
163 1.58 thorpej static int tl_i2c_send_start(void *, int);
164 1.58 thorpej static int tl_i2c_send_stop(void *, int);
165 1.58 thorpej static int tl_i2c_initiate_xfer(void *, i2c_addr_t, int);
166 1.58 thorpej static int tl_i2c_read_byte(void *, uint8_t *, int);
167 1.58 thorpej static int tl_i2c_write_byte(void *, uint8_t, int);
168 1.58 thorpej
169 1.58 thorpej /* I2C bit-bang glue */
170 1.58 thorpej static void tl_i2cbb_set_bits(void *, uint32_t);
171 1.58 thorpej static void tl_i2cbb_set_dir(void *, uint32_t);
172 1.58 thorpej static uint32_t tl_i2cbb_read(void *);
173 1.58 thorpej static const struct i2c_bitbang_ops tl_i2cbb_ops = {
174 1.58 thorpej tl_i2cbb_set_bits,
175 1.58 thorpej tl_i2cbb_set_dir,
176 1.58 thorpej tl_i2cbb_read,
177 1.58 thorpej {
178 1.58 thorpej TL_NETSIO_EDATA, /* SDA */
179 1.58 thorpej TL_NETSIO_ECLOCK, /* SCL */
180 1.58 thorpej TL_NETSIO_ETXEN, /* SDA is output */
181 1.58 thorpej 0, /* SDA is input */
182 1.58 thorpej }
183 1.58 thorpej };
184 1.1 bouyer
185 1.72 perry static inline void netsio_clr(tl_softc_t*, u_int8_t);
186 1.72 perry static inline void netsio_set(tl_softc_t*, u_int8_t);
187 1.72 perry static inline u_int8_t netsio_read(tl_softc_t*, u_int8_t);
188 1.72 perry static inline void netsio_clr(sc, bits)
189 1.1 bouyer tl_softc_t* sc;
190 1.1 bouyer u_int8_t bits;
191 1.1 bouyer {
192 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio,
193 1.17 bouyer tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio) & (~bits));
194 1.1 bouyer }
195 1.72 perry static inline void netsio_set(sc, bits)
196 1.1 bouyer tl_softc_t* sc;
197 1.1 bouyer u_int8_t bits;
198 1.1 bouyer {
199 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio,
200 1.17 bouyer tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio) | bits);
201 1.1 bouyer }
202 1.72 perry static inline u_int8_t netsio_read(sc, bits)
203 1.1 bouyer tl_softc_t* sc;
204 1.1 bouyer u_int8_t bits;
205 1.1 bouyer {
206 1.4 thorpej return (tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio) & bits);
207 1.1 bouyer }
208 1.1 bouyer
209 1.55 thorpej CFATTACH_DECL(tl, sizeof(tl_softc_t),
210 1.56 thorpej tl_pci_match, tl_pci_attach, NULL, NULL);
211 1.1 bouyer
212 1.4 thorpej const struct tl_product_desc tl_compaq_products[] = {
213 1.15 thorpej { PCI_PRODUCT_COMPAQ_N100TX, TLPHY_MEDIA_NO_10_T,
214 1.22 tron "Compaq Netelligent 10/100 TX" },
215 1.65 bouyer { PCI_PRODUCT_COMPAQ_INT100TX, TLPHY_MEDIA_NO_10_T,
216 1.65 bouyer "Integrated Compaq Netelligent 10/100 TX" },
217 1.15 thorpej { PCI_PRODUCT_COMPAQ_N10T, TLPHY_MEDIA_10_5,
218 1.22 tron "Compaq Netelligent 10 T" },
219 1.69 bouyer { PCI_PRODUCT_COMPAQ_N10T2, TLPHY_MEDIA_10_2,
220 1.69 bouyer "Compaq Netelligent 10 T/2 UTP/Coax" },
221 1.15 thorpej { PCI_PRODUCT_COMPAQ_IntNF3P, TLPHY_MEDIA_10_2,
222 1.22 tron "Compaq Integrated NetFlex 3/P" },
223 1.15 thorpej { PCI_PRODUCT_COMPAQ_IntPL100TX, TLPHY_MEDIA_10_2|TLPHY_MEDIA_NO_10_T,
224 1.22 tron "Compaq ProLiant Integrated Netelligent 10/100 TX" },
225 1.15 thorpej { PCI_PRODUCT_COMPAQ_DPNet100TX, TLPHY_MEDIA_10_5|TLPHY_MEDIA_NO_10_T,
226 1.22 tron "Compaq Dual Port Netelligent 10/100 TX" },
227 1.40 bouyer { PCI_PRODUCT_COMPAQ_DP4000, TLPHY_MEDIA_10_5|TLPHY_MEDIA_NO_10_T,
228 1.22 tron "Compaq Deskpro 4000 5233MMX" },
229 1.15 thorpej { PCI_PRODUCT_COMPAQ_NF3P_BNC, TLPHY_MEDIA_10_2,
230 1.22 tron "Compaq NetFlex 3/P w/ BNC" },
231 1.15 thorpej { PCI_PRODUCT_COMPAQ_NF3P, TLPHY_MEDIA_10_5,
232 1.22 tron "Compaq NetFlex 3/P" },
233 1.4 thorpej { 0, 0, NULL },
234 1.4 thorpej };
235 1.4 thorpej
236 1.4 thorpej const struct tl_product_desc tl_ti_products[] = {
237 1.10 thorpej /*
238 1.10 thorpej * Built-in Ethernet on the TI TravelMate 5000
239 1.10 thorpej * docking station; better product description?
240 1.10 thorpej */
241 1.15 thorpej { PCI_PRODUCT_TI_TLAN, 0,
242 1.22 tron "Texas Instruments ThunderLAN" },
243 1.4 thorpej { 0, 0, NULL },
244 1.4 thorpej };
245 1.4 thorpej
246 1.4 thorpej struct tl_vendor_desc {
247 1.4 thorpej u_int32_t tv_vendor;
248 1.4 thorpej const struct tl_product_desc *tv_products;
249 1.4 thorpej };
250 1.4 thorpej
251 1.4 thorpej const struct tl_vendor_desc tl_vendors[] = {
252 1.4 thorpej { PCI_VENDOR_COMPAQ, tl_compaq_products },
253 1.4 thorpej { PCI_VENDOR_TI, tl_ti_products },
254 1.4 thorpej { 0, NULL },
255 1.4 thorpej };
256 1.4 thorpej
257 1.68 perry const struct tl_product_desc *tl_lookup_product(u_int32_t);
258 1.4 thorpej
259 1.4 thorpej const struct tl_product_desc *
260 1.4 thorpej tl_lookup_product(id)
261 1.4 thorpej u_int32_t id;
262 1.4 thorpej {
263 1.4 thorpej const struct tl_product_desc *tp;
264 1.4 thorpej const struct tl_vendor_desc *tv;
265 1.4 thorpej
266 1.4 thorpej for (tv = tl_vendors; tv->tv_products != NULL; tv++)
267 1.4 thorpej if (PCI_VENDOR(id) == tv->tv_vendor)
268 1.4 thorpej break;
269 1.4 thorpej
270 1.4 thorpej if ((tp = tv->tv_products) == NULL)
271 1.4 thorpej return (NULL);
272 1.4 thorpej
273 1.4 thorpej for (; tp->tp_desc != NULL; tp++)
274 1.4 thorpej if (PCI_PRODUCT(id) == tp->tp_product)
275 1.4 thorpej break;
276 1.4 thorpej
277 1.4 thorpej if (tp->tp_desc == NULL)
278 1.4 thorpej return (NULL);
279 1.4 thorpej
280 1.4 thorpej return (tp);
281 1.4 thorpej }
282 1.4 thorpej
283 1.1 bouyer static int
284 1.77 christos tl_pci_match(struct device *parent, struct cfdata *match,
285 1.76 christos void *aux)
286 1.1 bouyer {
287 1.1 bouyer struct pci_attach_args *pa = (struct pci_attach_args *) aux;
288 1.1 bouyer
289 1.4 thorpej if (tl_lookup_product(pa->pa_id) != NULL)
290 1.4 thorpej return (1);
291 1.4 thorpej
292 1.4 thorpej return (0);
293 1.1 bouyer }
294 1.1 bouyer
295 1.1 bouyer static void
296 1.77 christos tl_pci_attach(struct device *parent, struct device *self, void *aux)
297 1.1 bouyer {
298 1.1 bouyer tl_softc_t *sc = (tl_softc_t *)self;
299 1.1 bouyer struct pci_attach_args * const pa = (struct pci_attach_args *) aux;
300 1.4 thorpej const struct tl_product_desc *tp;
301 1.1 bouyer struct ifnet * const ifp = &sc->tl_if;
302 1.1 bouyer bus_space_tag_t iot, memt;
303 1.1 bouyer bus_space_handle_t ioh, memh;
304 1.1 bouyer pci_intr_handle_t intrhandle;
305 1.4 thorpej const char *intrstr;
306 1.58 thorpej int ioh_valid, memh_valid;
307 1.23 bouyer int reg_io, reg_mem;
308 1.23 bouyer pcireg_t reg10, reg14;
309 1.4 thorpej pcireg_t csr;
310 1.4 thorpej
311 1.4 thorpej printf("\n");
312 1.4 thorpej
313 1.32 thorpej callout_init(&sc->tl_tick_ch);
314 1.32 thorpej callout_init(&sc->tl_restart_ch);
315 1.32 thorpej
316 1.10 thorpej tp = tl_lookup_product(pa->pa_id);
317 1.10 thorpej if (tp == NULL)
318 1.10 thorpej panic("tl_pci_attach: impossible");
319 1.15 thorpej sc->tl_product = tp;
320 1.10 thorpej
321 1.23 bouyer /*
322 1.52 wiz * Map the card space. First we have to find the I/O and MEM
323 1.59 tsutsui * registers. I/O is supposed to be at 0x10, MEM at 0x14,
324 1.23 bouyer * but some boards (Compaq Netflex 3/P PCI) seem to have it reversed.
325 1.23 bouyer * The ThunderLAN manual is not consistent about this either (there
326 1.23 bouyer * are both cases in code examples).
327 1.23 bouyer */
328 1.23 bouyer reg10 = pci_conf_read(pa->pa_pc, pa->pa_tag, 0x10);
329 1.23 bouyer reg14 = pci_conf_read(pa->pa_pc, pa->pa_tag, 0x14);
330 1.23 bouyer if (PCI_MAPREG_TYPE(reg10) == PCI_MAPREG_TYPE_IO)
331 1.23 bouyer reg_io = 0x10;
332 1.23 bouyer else if (PCI_MAPREG_TYPE(reg14) == PCI_MAPREG_TYPE_IO)
333 1.23 bouyer reg_io = 0x14;
334 1.23 bouyer else
335 1.23 bouyer reg_io = 0;
336 1.23 bouyer if (PCI_MAPREG_TYPE(reg10) == PCI_MAPREG_TYPE_MEM)
337 1.23 bouyer reg_mem = 0x10;
338 1.23 bouyer else if (PCI_MAPREG_TYPE(reg14) == PCI_MAPREG_TYPE_MEM)
339 1.23 bouyer reg_mem = 0x14;
340 1.23 bouyer else
341 1.23 bouyer reg_mem = 0;
342 1.23 bouyer
343 1.23 bouyer if (reg_io != 0)
344 1.23 bouyer ioh_valid = (pci_mapreg_map(pa, reg_io, PCI_MAPREG_TYPE_IO,
345 1.23 bouyer 0, &iot, &ioh, NULL, NULL) == 0);
346 1.23 bouyer else
347 1.23 bouyer ioh_valid = 0;
348 1.23 bouyer if (reg_mem != 0)
349 1.23 bouyer memh_valid = (pci_mapreg_map(pa, PCI_CBMA,
350 1.23 bouyer PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
351 1.23 bouyer 0, &memt, &memh, NULL, NULL) == 0);
352 1.23 bouyer else
353 1.23 bouyer memh_valid = 0;
354 1.4 thorpej
355 1.22 tron if (ioh_valid) {
356 1.22 tron sc->tl_bustag = iot;
357 1.22 tron sc->tl_bushandle = ioh;
358 1.22 tron } else if (memh_valid) {
359 1.4 thorpej sc->tl_bustag = memt;
360 1.4 thorpej sc->tl_bushandle = memh;
361 1.1 bouyer } else {
362 1.4 thorpej printf("%s: unable to map device registers\n",
363 1.4 thorpej sc->sc_dev.dv_xname);
364 1.4 thorpej return;
365 1.1 bouyer }
366 1.43 bouyer sc->tl_dmatag = pa->pa_dmat;
367 1.1 bouyer
368 1.4 thorpej /* Enable the device. */
369 1.4 thorpej csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
370 1.4 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
371 1.4 thorpej csr | PCI_COMMAND_MASTER_ENABLE);
372 1.1 bouyer
373 1.4 thorpej printf("%s: %s\n", sc->sc_dev.dv_xname, tp->tp_desc);
374 1.1 bouyer
375 1.1 bouyer tl_reset(sc);
376 1.1 bouyer
377 1.58 thorpej /* fill in the i2c tag */
378 1.58 thorpej sc->sc_i2c.ic_cookie = sc;
379 1.58 thorpej sc->sc_i2c.ic_acquire_bus = tl_i2c_acquire_bus;
380 1.58 thorpej sc->sc_i2c.ic_release_bus = tl_i2c_release_bus;
381 1.58 thorpej sc->sc_i2c.ic_send_start = tl_i2c_send_start;
382 1.58 thorpej sc->sc_i2c.ic_send_stop = tl_i2c_send_stop;
383 1.58 thorpej sc->sc_i2c.ic_initiate_xfer = tl_i2c_initiate_xfer;
384 1.58 thorpej sc->sc_i2c.ic_read_byte = tl_i2c_read_byte;
385 1.58 thorpej sc->sc_i2c.ic_write_byte = tl_i2c_write_byte;
386 1.1 bouyer
387 1.1 bouyer #ifdef TLDEBUG
388 1.1 bouyer printf("default values of INTreg: 0x%x\n",
389 1.17 bouyer tl_intreg_read(sc, TL_INT_Defaults));
390 1.1 bouyer #endif
391 1.1 bouyer
392 1.1 bouyer /* read mac addr */
393 1.58 thorpej if (seeprom_bootstrap_read(&sc->sc_i2c, 0x50, 0x83, 512/*?*/,
394 1.58 thorpej sc->tl_enaddr, ETHER_ADDR_LEN)) {
395 1.64 wiz printf("%s: error reading Ethernet address\n",
396 1.58 thorpej sc->sc_dev.dv_xname);
397 1.1 bouyer return;
398 1.1 bouyer }
399 1.4 thorpej printf("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
400 1.17 bouyer ether_sprintf(sc->tl_enaddr));
401 1.1 bouyer
402 1.4 thorpej /* Map and establish interrupts */
403 1.39 sommerfe if (pci_intr_map(pa, &intrhandle)) {
404 1.4 thorpej printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
405 1.4 thorpej return;
406 1.4 thorpej }
407 1.4 thorpej intrstr = pci_intr_string(pa->pa_pc, intrhandle);
408 1.49 christos sc->tl_if.if_softc = sc;
409 1.4 thorpej sc->tl_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_NET,
410 1.17 bouyer tl_intr, sc);
411 1.4 thorpej if (sc->tl_ih == NULL) {
412 1.4 thorpej printf("%s: couldn't establish interrupt",
413 1.4 thorpej sc->sc_dev.dv_xname);
414 1.4 thorpej if (intrstr != NULL)
415 1.4 thorpej printf(" at %s", intrstr);
416 1.4 thorpej printf("\n");
417 1.4 thorpej return;
418 1.4 thorpej }
419 1.4 thorpej printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
420 1.4 thorpej
421 1.43 bouyer /* init these pointers, so that tl_shutdown won't try to read them */
422 1.43 bouyer sc->Rx_list = NULL;
423 1.43 bouyer sc->Tx_list = NULL;
424 1.43 bouyer
425 1.46 bouyer /* allocate DMA-safe memory for control structs */
426 1.46 bouyer if (bus_dmamem_alloc(sc->tl_dmatag,
427 1.46 bouyer PAGE_SIZE, 0, PAGE_SIZE,
428 1.46 bouyer &sc->ctrl_segs, 1, &sc->ctrl_nsegs, BUS_DMA_NOWAIT) != 0 ||
429 1.46 bouyer bus_dmamem_map(sc->tl_dmatag, &sc->ctrl_segs,
430 1.46 bouyer sc->ctrl_nsegs, PAGE_SIZE, (caddr_t*)&sc->ctrl,
431 1.46 bouyer BUS_DMA_NOWAIT | BUS_DMA_COHERENT) != 0) {
432 1.46 bouyer printf("%s: can't allocate DMA memory for lists\n",
433 1.46 bouyer sc->sc_dev.dv_xname);
434 1.46 bouyer return;
435 1.46 bouyer }
436 1.4 thorpej /*
437 1.4 thorpej * Add shutdown hook so that DMA is disabled prior to reboot. Not
438 1.59 tsutsui * doing
439 1.4 thorpej * reboot before the driver initializes.
440 1.4 thorpej */
441 1.46 bouyer (void) shutdownhook_establish(tl_shutdown, ifp);
442 1.4 thorpej
443 1.15 thorpej /*
444 1.15 thorpej * Initialize our media structures and probe the MII.
445 1.15 thorpej *
446 1.15 thorpej * Note that we don't care about the media instance. We
447 1.15 thorpej * are expecting to have multiple PHYs on the 10/100 cards,
448 1.15 thorpej * and on those cards we exclude the internal PHY from providing
449 1.15 thorpej * 10baseT. By ignoring the instance, it allows us to not have
450 1.15 thorpej * to specify it on the command line when switching media.
451 1.15 thorpej */
452 1.15 thorpej sc->tl_mii.mii_ifp = ifp;
453 1.15 thorpej sc->tl_mii.mii_readreg = tl_mii_read;
454 1.15 thorpej sc->tl_mii.mii_writereg = tl_mii_write;
455 1.15 thorpej sc->tl_mii.mii_statchg = tl_statchg;
456 1.15 thorpej ifmedia_init(&sc->tl_mii.mii_media, IFM_IMASK, tl_mediachange,
457 1.15 thorpej tl_mediastatus);
458 1.29 thorpej mii_attach(self, &sc->tl_mii, 0xffffffff, MII_PHY_ANY,
459 1.30 thorpej MII_OFFSET_ANY, 0);
460 1.59 tsutsui if (LIST_FIRST(&sc->tl_mii.mii_phys) == NULL) {
461 1.15 thorpej ifmedia_add(&sc->tl_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
462 1.15 thorpej ifmedia_set(&sc->tl_mii.mii_media, IFM_ETHER|IFM_NONE);
463 1.15 thorpej } else
464 1.15 thorpej ifmedia_set(&sc->tl_mii.mii_media, IFM_ETHER|IFM_AUTO);
465 1.57 bouyer
466 1.59 tsutsui /*
467 1.57 bouyer * We can support 802.1Q VLAN-sized frames.
468 1.57 bouyer */
469 1.57 bouyer sc->tl_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
470 1.1 bouyer
471 1.41 thorpej strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
472 1.1 bouyer ifp->if_flags = IFF_BROADCAST|IFF_SIMPLEX|IFF_NOTRAILERS|IFF_MULTICAST;
473 1.1 bouyer ifp->if_ioctl = tl_ifioctl;
474 1.1 bouyer ifp->if_start = tl_ifstart;
475 1.1 bouyer ifp->if_watchdog = tl_ifwatchdog;
476 1.46 bouyer ifp->if_init = tl_init;
477 1.46 bouyer ifp->if_stop = tl_stop;
478 1.1 bouyer ifp->if_timer = 0;
479 1.50 itojun IFQ_SET_READY(&ifp->if_snd);
480 1.1 bouyer if_attach(ifp);
481 1.1 bouyer ether_ifattach(&(sc)->tl_if, (sc)->tl_enaddr);
482 1.67 dan
483 1.67 dan #if NRND > 0
484 1.67 dan rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
485 1.67 dan RND_TYPE_NET, 0);
486 1.67 dan #endif
487 1.1 bouyer }
488 1.1 bouyer
489 1.1 bouyer static void
490 1.1 bouyer tl_reset(sc)
491 1.1 bouyer tl_softc_t *sc;
492 1.1 bouyer {
493 1.1 bouyer int i;
494 1.1 bouyer
495 1.1 bouyer /* read stats */
496 1.1 bouyer if (sc->tl_if.if_flags & IFF_RUNNING) {
497 1.32 thorpej callout_stop(&sc->tl_tick_ch);
498 1.1 bouyer tl_read_stats(sc);
499 1.1 bouyer }
500 1.1 bouyer /* Reset adapter */
501 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
502 1.17 bouyer TL_HR_READ(sc, TL_HOST_CMD) | HOST_CMD_Ad_Rst);
503 1.1 bouyer DELAY(100000);
504 1.1 bouyer /* Disable interrupts */
505 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOff);
506 1.1 bouyer /* setup aregs & hash */
507 1.1 bouyer for (i = TL_INT_Areg0; i <= TL_INT_HASH2; i = i + 4)
508 1.1 bouyer tl_intreg_write(sc, i, 0);
509 1.1 bouyer #ifdef TLDEBUG_ADDR
510 1.1 bouyer printf("Areg & hash registers: \n");
511 1.1 bouyer for (i = TL_INT_Areg0; i <= TL_INT_HASH2; i = i + 4)
512 1.1 bouyer printf(" reg %x: %x\n", i, tl_intreg_read(sc, i));
513 1.1 bouyer #endif
514 1.1 bouyer /* Setup NetConfig */
515 1.1 bouyer tl_intreg_write(sc, TL_INT_NetConfig,
516 1.17 bouyer TL_NETCONFIG_1F | TL_NETCONFIG_1chn | TL_NETCONFIG_PHY_EN);
517 1.1 bouyer /* Bsize: accept default */
518 1.1 bouyer /* TX commit in Acommit: accept default */
519 1.1 bouyer /* Load Ld_tmr and Ld_thr */
520 1.1 bouyer /* Ld_tmr = 3 */
521 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, 0x3 | HOST_CMD_LdTmr);
522 1.1 bouyer /* Ld_thr = 0 */
523 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, 0x0 | HOST_CMD_LdThr);
524 1.1 bouyer /* Unreset MII */
525 1.1 bouyer netsio_set(sc, TL_NETSIO_NMRST);
526 1.1 bouyer DELAY(100000);
527 1.15 thorpej sc->tl_mii.mii_media_status &= ~IFM_ACTIVE;
528 1.1 bouyer }
529 1.1 bouyer
530 1.1 bouyer static void tl_shutdown(v)
531 1.1 bouyer void *v;
532 1.1 bouyer {
533 1.46 bouyer tl_stop(v, 1);
534 1.46 bouyer }
535 1.46 bouyer
536 1.77 christos static void tl_stop(struct ifnet *ifp, int disable)
537 1.46 bouyer {
538 1.46 bouyer tl_softc_t *sc = ifp->if_softc;
539 1.1 bouyer struct Tx_list *Tx;
540 1.1 bouyer int i;
541 1.59 tsutsui
542 1.46 bouyer if ((ifp->if_flags & IFF_RUNNING) == 0)
543 1.1 bouyer return;
544 1.1 bouyer /* disable interrupts */
545 1.17 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOff);
546 1.1 bouyer /* stop TX and RX channels */
547 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
548 1.17 bouyer HOST_CMD_STOP | HOST_CMD_RT | HOST_CMD_Nes);
549 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_STOP);
550 1.1 bouyer DELAY(100000);
551 1.1 bouyer
552 1.59 tsutsui /* stop statistics reading loop, read stats */
553 1.32 thorpej callout_stop(&sc->tl_tick_ch);
554 1.1 bouyer tl_read_stats(sc);
555 1.26 thorpej
556 1.26 thorpej /* Down the MII. */
557 1.26 thorpej mii_down(&sc->tl_mii);
558 1.1 bouyer
559 1.1 bouyer /* deallocate memory allocations */
560 1.43 bouyer if (sc->Rx_list) {
561 1.43 bouyer for (i=0; i< TL_NBUF; i++) {
562 1.43 bouyer if (sc->Rx_list[i].m) {
563 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag,
564 1.43 bouyer sc->Rx_list[i].m_dmamap);
565 1.43 bouyer m_freem(sc->Rx_list[i].m);
566 1.43 bouyer }
567 1.59 tsutsui bus_dmamap_destroy(sc->tl_dmatag,
568 1.44 bouyer sc->Rx_list[i].m_dmamap);
569 1.43 bouyer sc->Rx_list[i].m = NULL;
570 1.43 bouyer }
571 1.43 bouyer free(sc->Rx_list, M_DEVBUF);
572 1.43 bouyer sc->Rx_list = NULL;
573 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, sc->Rx_dmamap);
574 1.44 bouyer bus_dmamap_destroy(sc->tl_dmatag, sc->Rx_dmamap);
575 1.43 bouyer sc->hw_Rx_list = NULL;
576 1.43 bouyer while ((Tx = sc->active_Tx) != NULL) {
577 1.43 bouyer Tx->hw_list->stat = 0;
578 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, Tx->m_dmamap);
579 1.44 bouyer bus_dmamap_destroy(sc->tl_dmatag, Tx->m_dmamap);
580 1.43 bouyer m_freem(Tx->m);
581 1.43 bouyer sc->active_Tx = Tx->next;
582 1.43 bouyer Tx->next = sc->Free_Tx;
583 1.43 bouyer sc->Free_Tx = Tx;
584 1.43 bouyer }
585 1.43 bouyer sc->last_Tx = NULL;
586 1.43 bouyer free(sc->Tx_list, M_DEVBUF);
587 1.43 bouyer sc->Tx_list = NULL;
588 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, sc->Tx_dmamap);
589 1.44 bouyer bus_dmamap_destroy(sc->tl_dmatag, sc->Tx_dmamap);
590 1.43 bouyer sc->hw_Tx_list = NULL;
591 1.1 bouyer }
592 1.46 bouyer ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
593 1.46 bouyer ifp->if_timer = 0;
594 1.15 thorpej sc->tl_mii.mii_media_status &= ~IFM_ACTIVE;
595 1.1 bouyer }
596 1.1 bouyer
597 1.1 bouyer static void tl_restart(v)
598 1.1 bouyer void *v;
599 1.1 bouyer {
600 1.1 bouyer tl_init(v);
601 1.1 bouyer }
602 1.1 bouyer
603 1.46 bouyer static int tl_init(ifp)
604 1.46 bouyer struct ifnet *ifp;
605 1.1 bouyer {
606 1.46 bouyer tl_softc_t *sc = ifp->if_softc;
607 1.43 bouyer int i, s, error;
608 1.79 rumble bus_size_t boundary;
609 1.79 rumble prop_number_t prop_boundary;
610 1.70 christos const char *errstring;
611 1.44 bouyer char *nullbuf;
612 1.1 bouyer
613 1.14 mycroft s = splnet();
614 1.1 bouyer /* cancel any pending IO */
615 1.46 bouyer tl_stop(ifp, 1);
616 1.1 bouyer tl_reset(sc);
617 1.1 bouyer if ((sc->tl_if.if_flags & IFF_UP) == 0) {
618 1.1 bouyer splx(s);
619 1.1 bouyer return 0;
620 1.1 bouyer }
621 1.1 bouyer /* Set various register to reasonable value */
622 1.1 bouyer /* setup NetCmd in promisc mode if needed */
623 1.1 bouyer i = (ifp->if_flags & IFF_PROMISC) ? TL_NETCOMMAND_CAF : 0;
624 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetCmd,
625 1.17 bouyer TL_NETCOMMAND_NRESET | TL_NETCOMMAND_NWRAP | i);
626 1.1 bouyer /* Max receive size : MCLBYTES */
627 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_MISC + TL_MISC_MaxRxL, MCLBYTES & 0xff);
628 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_MISC + TL_MISC_MaxRxH,
629 1.17 bouyer (MCLBYTES >> 8) & 0xff);
630 1.1 bouyer
631 1.1 bouyer /* init MAC addr */
632 1.1 bouyer for (i = 0; i < ETHER_ADDR_LEN; i++)
633 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_Areg0 + i , sc->tl_enaddr[i]);
634 1.1 bouyer /* add multicast filters */
635 1.1 bouyer tl_addr_filter(sc);
636 1.1 bouyer #ifdef TLDEBUG_ADDR
637 1.1 bouyer printf("Wrote Mac addr, Areg & hash registers are now: \n");
638 1.1 bouyer for (i = TL_INT_Areg0; i <= TL_INT_HASH2; i = i + 4)
639 1.1 bouyer printf(" reg %x: %x\n", i, tl_intreg_read(sc, i));
640 1.1 bouyer #endif
641 1.1 bouyer
642 1.1 bouyer /* Pre-allocate receivers mbuf, make the lists */
643 1.17 bouyer sc->Rx_list = malloc(sizeof(struct Rx_list) * TL_NBUF, M_DEVBUF,
644 1.48 tsutsui M_NOWAIT|M_ZERO);
645 1.17 bouyer sc->Tx_list = malloc(sizeof(struct Tx_list) * TL_NBUF, M_DEVBUF,
646 1.48 tsutsui M_NOWAIT|M_ZERO);
647 1.1 bouyer if (sc->Rx_list == NULL || sc->Tx_list == NULL) {
648 1.43 bouyer errstring = "out of memory for lists";
649 1.43 bouyer error = ENOMEM;
650 1.43 bouyer goto bad;
651 1.43 bouyer }
652 1.79 rumble
653 1.79 rumble /*
654 1.79 rumble * Some boards (Set Engineering GFE) do not permit DMA transfers
655 1.79 rumble * across page boundaries.
656 1.79 rumble */
657 1.79 rumble prop_boundary = prop_dictionary_get(device_properties(&sc->sc_dev),
658 1.79 rumble "tl-dma-page-boundary");
659 1.79 rumble if (prop_boundary != NULL) {
660 1.80 rumble KASSERT(prop_object_type(prop_boundary) == PROP_TYPE_NUMBER);
661 1.79 rumble boundary = (bus_size_t)prop_number_integer_value(prop_boundary);
662 1.79 rumble } else {
663 1.79 rumble boundary = 0;
664 1.79 rumble }
665 1.79 rumble
666 1.43 bouyer error = bus_dmamap_create(sc->tl_dmatag,
667 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF, 1,
668 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF, 0, BUS_DMA_WAITOK,
669 1.43 bouyer &sc->Rx_dmamap);
670 1.43 bouyer if (error == 0)
671 1.43 bouyer error = bus_dmamap_create(sc->tl_dmatag,
672 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF, 1,
673 1.79 rumble sizeof(struct tl_Tx_list) * TL_NBUF, boundary,
674 1.79 rumble BUS_DMA_WAITOK, &sc->Tx_dmamap);
675 1.59 tsutsui if (error == 0)
676 1.44 bouyer error = bus_dmamap_create(sc->tl_dmatag, ETHER_MIN_TX, 1,
677 1.79 rumble ETHER_MIN_TX, boundary, BUS_DMA_WAITOK,
678 1.44 bouyer &sc->null_dmamap);
679 1.43 bouyer if (error) {
680 1.43 bouyer errstring = "can't allocate DMA maps for lists";
681 1.43 bouyer goto bad;
682 1.43 bouyer }
683 1.46 bouyer memset(sc->ctrl, 0, PAGE_SIZE);
684 1.46 bouyer sc->hw_Rx_list = (void *)sc->ctrl;
685 1.46 bouyer sc->hw_Tx_list =
686 1.46 bouyer (void *)(sc->ctrl + sizeof(struct tl_Rx_list) * TL_NBUF);
687 1.46 bouyer nullbuf = sc->ctrl + sizeof(struct tl_Rx_list) * TL_NBUF +
688 1.44 bouyer sizeof(struct tl_Tx_list) * TL_NBUF;
689 1.44 bouyer error = bus_dmamap_load(sc->tl_dmatag, sc->Rx_dmamap,
690 1.44 bouyer sc->hw_Rx_list, sizeof(struct tl_Rx_list) * TL_NBUF, NULL,
691 1.44 bouyer BUS_DMA_WAITOK);
692 1.43 bouyer if (error == 0)
693 1.43 bouyer error = bus_dmamap_load(sc->tl_dmatag, sc->Tx_dmamap,
694 1.43 bouyer sc->hw_Tx_list, sizeof(struct tl_Tx_list) * TL_NBUF, NULL,
695 1.43 bouyer BUS_DMA_WAITOK);
696 1.44 bouyer if (error == 0)
697 1.44 bouyer error = bus_dmamap_load(sc->tl_dmatag, sc->null_dmamap,
698 1.44 bouyer nullbuf, ETHER_MIN_TX, NULL, BUS_DMA_WAITOK);
699 1.43 bouyer if (error) {
700 1.44 bouyer errstring = "can't DMA map DMA memory for lists";
701 1.43 bouyer goto bad;
702 1.1 bouyer }
703 1.1 bouyer for (i=0; i< TL_NBUF; i++) {
704 1.43 bouyer error = bus_dmamap_create(sc->tl_dmatag, MCLBYTES,
705 1.79 rumble 1, MCLBYTES, boundary, BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW,
706 1.43 bouyer &sc->Rx_list[i].m_dmamap);
707 1.43 bouyer if (error == 0) {
708 1.43 bouyer error = bus_dmamap_create(sc->tl_dmatag, MCLBYTES,
709 1.79 rumble TL_NSEG, MCLBYTES, boundary,
710 1.43 bouyer BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW,
711 1.43 bouyer &sc->Tx_list[i].m_dmamap);
712 1.43 bouyer }
713 1.43 bouyer if (error) {
714 1.43 bouyer errstring = "can't allocate DMA maps for mbufs";
715 1.43 bouyer goto bad;
716 1.43 bouyer }
717 1.43 bouyer sc->Rx_list[i].hw_list = &sc->hw_Rx_list[i];
718 1.43 bouyer sc->Rx_list[i].hw_listaddr = sc->Rx_dmamap->dm_segs[0].ds_addr
719 1.43 bouyer + sizeof(struct tl_Rx_list) * i;
720 1.43 bouyer sc->Tx_list[i].hw_list = &sc->hw_Tx_list[i];
721 1.43 bouyer sc->Tx_list[i].hw_listaddr = sc->Tx_dmamap->dm_segs[0].ds_addr
722 1.43 bouyer + sizeof(struct tl_Tx_list) * i;
723 1.43 bouyer if (tl_add_RxBuff(sc, &sc->Rx_list[i], NULL) == 0) {
724 1.43 bouyer errstring = "out of mbuf for receive list";
725 1.43 bouyer error = ENOMEM;
726 1.43 bouyer goto bad;
727 1.1 bouyer }
728 1.1 bouyer if (i > 0) { /* chain the list */
729 1.59 tsutsui sc->Rx_list[i - 1].next = &sc->Rx_list[i];
730 1.59 tsutsui sc->hw_Rx_list[i - 1].fwd =
731 1.43 bouyer htole32(sc->Rx_list[i].hw_listaddr);
732 1.59 tsutsui sc->Tx_list[i - 1].next = &sc->Tx_list[i];
733 1.1 bouyer }
734 1.1 bouyer }
735 1.59 tsutsui sc->hw_Rx_list[TL_NBUF - 1].fwd = 0;
736 1.60 tsutsui sc->Rx_list[TL_NBUF - 1].next = NULL;
737 1.59 tsutsui sc->hw_Tx_list[TL_NBUF - 1].fwd = 0;
738 1.59 tsutsui sc->Tx_list[TL_NBUF - 1].next = NULL;
739 1.1 bouyer
740 1.1 bouyer sc->active_Rx = &sc->Rx_list[0];
741 1.59 tsutsui sc->last_Rx = &sc->Rx_list[TL_NBUF - 1];
742 1.1 bouyer sc->active_Tx = sc->last_Tx = NULL;
743 1.1 bouyer sc->Free_Tx = &sc->Tx_list[0];
744 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
745 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF,
746 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
747 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
748 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
749 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
750 1.44 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->null_dmamap, 0, ETHER_MIN_TX,
751 1.43 bouyer BUS_DMASYNC_PREWRITE);
752 1.1 bouyer
753 1.15 thorpej /* set media */
754 1.15 thorpej mii_mediachg(&sc->tl_mii);
755 1.1 bouyer
756 1.1 bouyer /* start ticks calls */
757 1.32 thorpej callout_reset(&sc->tl_tick_ch, hz, tl_ticks, sc);
758 1.64 wiz /* write address of Rx list and enable interrupts */
759 1.43 bouyer TL_HR_WRITE(sc, TL_HOST_CH_PARM, sc->Rx_list[0].hw_listaddr);
760 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
761 1.17 bouyer HOST_CMD_GO | HOST_CMD_RT | HOST_CMD_Nes | HOST_CMD_IntOn);
762 1.1 bouyer sc->tl_if.if_flags |= IFF_RUNNING;
763 1.1 bouyer sc->tl_if.if_flags &= ~IFF_OACTIVE;
764 1.1 bouyer return 0;
765 1.43 bouyer bad:
766 1.43 bouyer printf("%s: %s\n", sc->sc_dev.dv_xname, errstring);
767 1.43 bouyer splx(s);
768 1.43 bouyer return error;
769 1.1 bouyer }
770 1.1 bouyer
771 1.1 bouyer
772 1.1 bouyer static u_int32_t
773 1.1 bouyer tl_intreg_read(sc, reg)
774 1.1 bouyer tl_softc_t *sc;
775 1.1 bouyer u_int32_t reg;
776 1.1 bouyer {
777 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR, reg & TL_HOST_DIOADR_MASK);
778 1.1 bouyer return TL_HR_READ(sc, TL_HOST_DIO_DATA);
779 1.1 bouyer }
780 1.1 bouyer
781 1.1 bouyer static u_int8_t
782 1.1 bouyer tl_intreg_read_byte(sc, reg)
783 1.1 bouyer tl_softc_t *sc;
784 1.1 bouyer u_int32_t reg;
785 1.1 bouyer {
786 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR,
787 1.17 bouyer (reg & (~0x07)) & TL_HOST_DIOADR_MASK);
788 1.1 bouyer return TL_HR_READ_BYTE(sc, TL_HOST_DIO_DATA + (reg & 0x07));
789 1.1 bouyer }
790 1.1 bouyer
791 1.1 bouyer static void
792 1.1 bouyer tl_intreg_write(sc, reg, val)
793 1.1 bouyer tl_softc_t *sc;
794 1.1 bouyer u_int32_t reg;
795 1.1 bouyer u_int32_t val;
796 1.1 bouyer {
797 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR, reg & TL_HOST_DIOADR_MASK);
798 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_DIO_DATA, val);
799 1.1 bouyer }
800 1.1 bouyer
801 1.1 bouyer static void
802 1.1 bouyer tl_intreg_write_byte(sc, reg, val)
803 1.1 bouyer tl_softc_t *sc;
804 1.1 bouyer u_int32_t reg;
805 1.1 bouyer u_int8_t val;
806 1.1 bouyer {
807 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR,
808 1.17 bouyer (reg & (~0x03)) & TL_HOST_DIOADR_MASK);
809 1.1 bouyer TL_HR_WRITE_BYTE(sc, TL_HOST_DIO_DATA + (reg & 0x03), val);
810 1.1 bouyer }
811 1.1 bouyer
812 1.28 tron void
813 1.28 tron tl_mii_sync(sc)
814 1.28 tron struct tl_softc *sc;
815 1.1 bouyer {
816 1.28 tron int i;
817 1.1 bouyer
818 1.28 tron netsio_clr(sc, TL_NETSIO_MTXEN);
819 1.28 tron for (i = 0; i < 32; i++) {
820 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
821 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
822 1.28 tron }
823 1.1 bouyer }
824 1.1 bouyer
825 1.15 thorpej void
826 1.28 tron tl_mii_sendbits(sc, data, nbits)
827 1.28 tron struct tl_softc *sc;
828 1.28 tron u_int32_t data;
829 1.28 tron int nbits;
830 1.1 bouyer {
831 1.28 tron int i;
832 1.1 bouyer
833 1.28 tron netsio_set(sc, TL_NETSIO_MTXEN);
834 1.28 tron for (i = 1 << (nbits - 1); i; i = i >> 1) {
835 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
836 1.28 tron netsio_read(sc, TL_NETSIO_MCLK);
837 1.28 tron if (data & i)
838 1.28 tron netsio_set(sc, TL_NETSIO_MDATA);
839 1.28 tron else
840 1.28 tron netsio_clr(sc, TL_NETSIO_MDATA);
841 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
842 1.28 tron netsio_read(sc, TL_NETSIO_MCLK);
843 1.28 tron }
844 1.1 bouyer }
845 1.1 bouyer
846 1.15 thorpej int
847 1.15 thorpej tl_mii_read(self, phy, reg)
848 1.15 thorpej struct device *self;
849 1.15 thorpej int phy, reg;
850 1.1 bouyer {
851 1.28 tron struct tl_softc *sc = (struct tl_softc *)self;
852 1.28 tron int val = 0, i, err;
853 1.28 tron
854 1.28 tron /*
855 1.28 tron * Read the PHY register by manually driving the MII control lines.
856 1.28 tron */
857 1.1 bouyer
858 1.28 tron tl_mii_sync(sc);
859 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_START, 2);
860 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_READ, 2);
861 1.28 tron tl_mii_sendbits(sc, phy, 5);
862 1.28 tron tl_mii_sendbits(sc, reg, 5);
863 1.28 tron
864 1.28 tron netsio_clr(sc, TL_NETSIO_MTXEN);
865 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
866 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
867 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
868 1.28 tron
869 1.28 tron err = netsio_read(sc, TL_NETSIO_MDATA);
870 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
871 1.28 tron
872 1.28 tron /* Even if an error occurs, must still clock out the cycle. */
873 1.28 tron for (i = 0; i < 16; i++) {
874 1.28 tron val <<= 1;
875 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
876 1.28 tron if (err == 0 && netsio_read(sc, TL_NETSIO_MDATA))
877 1.28 tron val |= 1;
878 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
879 1.28 tron }
880 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
881 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
882 1.28 tron
883 1.28 tron return (err ? 0 : val);
884 1.15 thorpej }
885 1.15 thorpej
886 1.15 thorpej void
887 1.15 thorpej tl_mii_write(self, phy, reg, val)
888 1.15 thorpej struct device *self;
889 1.15 thorpej int phy, reg, val;
890 1.15 thorpej {
891 1.28 tron struct tl_softc *sc = (struct tl_softc *)self;
892 1.28 tron
893 1.28 tron /*
894 1.28 tron * Write the PHY register by manually driving the MII control lines.
895 1.28 tron */
896 1.28 tron
897 1.28 tron tl_mii_sync(sc);
898 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_START, 2);
899 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_WRITE, 2);
900 1.28 tron tl_mii_sendbits(sc, phy, 5);
901 1.28 tron tl_mii_sendbits(sc, reg, 5);
902 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_ACK, 2);
903 1.28 tron tl_mii_sendbits(sc, val, 16);
904 1.15 thorpej
905 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
906 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
907 1.15 thorpej }
908 1.15 thorpej
909 1.15 thorpej void
910 1.15 thorpej tl_statchg(self)
911 1.15 thorpej struct device *self;
912 1.15 thorpej {
913 1.15 thorpej tl_softc_t *sc = (struct tl_softc *)self;
914 1.15 thorpej u_int32_t reg;
915 1.15 thorpej
916 1.15 thorpej #ifdef TLDEBUG
917 1.73 rumble printf("tl_statchg, media %x\n", sc->tl_mii.mii_media.ifm_media);
918 1.15 thorpej #endif
919 1.15 thorpej
920 1.15 thorpej /*
921 1.15 thorpej * We must keep the ThunderLAN and the PHY in sync as
922 1.15 thorpej * to the status of full-duplex!
923 1.15 thorpej */
924 1.15 thorpej reg = tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetCmd);
925 1.15 thorpej if (sc->tl_mii.mii_media_active & IFM_FDX)
926 1.15 thorpej reg |= TL_NETCOMMAND_DUPLEX;
927 1.15 thorpej else
928 1.15 thorpej reg &= ~TL_NETCOMMAND_DUPLEX;
929 1.15 thorpej tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetCmd, reg);
930 1.1 bouyer }
931 1.1 bouyer
932 1.58 thorpej /********** I2C glue **********/
933 1.58 thorpej
934 1.58 thorpej static int
935 1.77 christos tl_i2c_acquire_bus(void *cookie, int flags)
936 1.58 thorpej {
937 1.58 thorpej
938 1.58 thorpej /* private bus */
939 1.58 thorpej return (0);
940 1.58 thorpej }
941 1.58 thorpej
942 1.58 thorpej static void
943 1.77 christos tl_i2c_release_bus(void *cookie, int flags)
944 1.58 thorpej {
945 1.58 thorpej
946 1.58 thorpej /* private bus */
947 1.58 thorpej }
948 1.58 thorpej
949 1.58 thorpej static int
950 1.58 thorpej tl_i2c_send_start(void *cookie, int flags)
951 1.58 thorpej {
952 1.58 thorpej
953 1.58 thorpej return (i2c_bitbang_send_start(cookie, flags, &tl_i2cbb_ops));
954 1.58 thorpej }
955 1.58 thorpej
956 1.58 thorpej static int
957 1.58 thorpej tl_i2c_send_stop(void *cookie, int flags)
958 1.58 thorpej {
959 1.58 thorpej
960 1.58 thorpej return (i2c_bitbang_send_stop(cookie, flags, &tl_i2cbb_ops));
961 1.58 thorpej }
962 1.58 thorpej
963 1.58 thorpej static int
964 1.58 thorpej tl_i2c_initiate_xfer(void *cookie, i2c_addr_t addr, int flags)
965 1.58 thorpej {
966 1.58 thorpej
967 1.58 thorpej return (i2c_bitbang_initiate_xfer(cookie, addr, flags, &tl_i2cbb_ops));
968 1.58 thorpej }
969 1.58 thorpej
970 1.58 thorpej static int
971 1.58 thorpej tl_i2c_read_byte(void *cookie, uint8_t *valp, int flags)
972 1.58 thorpej {
973 1.58 thorpej
974 1.58 thorpej return (i2c_bitbang_read_byte(cookie, valp, flags, &tl_i2cbb_ops));
975 1.58 thorpej }
976 1.58 thorpej
977 1.58 thorpej static int
978 1.58 thorpej tl_i2c_write_byte(void *cookie, uint8_t val, int flags)
979 1.58 thorpej {
980 1.58 thorpej
981 1.58 thorpej return (i2c_bitbang_write_byte(cookie, val, flags, &tl_i2cbb_ops));
982 1.58 thorpej }
983 1.58 thorpej
984 1.58 thorpej /********** I2C bit-bang glue **********/
985 1.58 thorpej
986 1.58 thorpej static void
987 1.58 thorpej tl_i2cbb_set_bits(void *cookie, uint32_t bits)
988 1.1 bouyer {
989 1.58 thorpej struct tl_softc *sc = cookie;
990 1.58 thorpej uint8_t reg;
991 1.1 bouyer
992 1.58 thorpej reg = tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio);
993 1.58 thorpej reg = (reg & ~(TL_NETSIO_EDATA|TL_NETSIO_ECLOCK)) | bits;
994 1.58 thorpej tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio, reg);
995 1.1 bouyer }
996 1.1 bouyer
997 1.58 thorpej static void
998 1.58 thorpej tl_i2cbb_set_dir(void *cookie, uint32_t bits)
999 1.1 bouyer {
1000 1.58 thorpej struct tl_softc *sc = cookie;
1001 1.58 thorpej uint8_t reg;
1002 1.1 bouyer
1003 1.58 thorpej reg = tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio);
1004 1.58 thorpej reg = (reg & ~TL_NETSIO_ETXEN) | bits;
1005 1.58 thorpej tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio, reg);
1006 1.1 bouyer }
1007 1.1 bouyer
1008 1.58 thorpej static uint32_t
1009 1.58 thorpej tl_i2cbb_read(void *cookie)
1010 1.1 bouyer {
1011 1.1 bouyer
1012 1.58 thorpej return (tl_intreg_read_byte(cookie, TL_INT_NET + TL_INT_NetSio));
1013 1.1 bouyer }
1014 1.58 thorpej
1015 1.58 thorpej /********** End of I2C stuff **********/
1016 1.1 bouyer
1017 1.1 bouyer static int
1018 1.1 bouyer tl_intr(v)
1019 1.1 bouyer void *v;
1020 1.1 bouyer {
1021 1.1 bouyer tl_softc_t *sc = v;
1022 1.1 bouyer struct ifnet *ifp = &sc->tl_if;
1023 1.1 bouyer struct Rx_list *Rx;
1024 1.1 bouyer struct Tx_list *Tx;
1025 1.1 bouyer struct mbuf *m;
1026 1.1 bouyer u_int32_t int_type, int_reg;
1027 1.1 bouyer int ack = 0;
1028 1.1 bouyer int size;
1029 1.1 bouyer
1030 1.59 tsutsui int_reg = TL_HR_READ(sc, TL_HOST_INTR_DIOADR);
1031 1.1 bouyer int_type = int_reg & TL_INTR_MASK;
1032 1.1 bouyer if (int_type == 0)
1033 1.1 bouyer return 0;
1034 1.1 bouyer #if defined(TLDEBUG_RX) || defined(TLDEBUG_TX)
1035 1.1 bouyer printf("%s: interrupt type %x, intr_reg %x\n", sc->sc_dev.dv_xname,
1036 1.17 bouyer int_type, int_reg);
1037 1.1 bouyer #endif
1038 1.1 bouyer /* disable interrupts */
1039 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOff);
1040 1.1 bouyer switch(int_type & TL_INTR_MASK) {
1041 1.1 bouyer case TL_INTR_RxEOF:
1042 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
1043 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF,
1044 1.43 bouyer BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1045 1.43 bouyer while(le32toh(sc->active_Rx->hw_list->stat) &
1046 1.43 bouyer TL_RX_CSTAT_CPLT) {
1047 1.1 bouyer /* dequeue and requeue at end of list */
1048 1.1 bouyer ack++;
1049 1.1 bouyer Rx = sc->active_Rx;
1050 1.1 bouyer sc->active_Rx = Rx->next;
1051 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, Rx->m_dmamap, 0,
1052 1.61 tsutsui Rx->m_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1053 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, Rx->m_dmamap);
1054 1.1 bouyer m = Rx->m;
1055 1.43 bouyer size = le32toh(Rx->hw_list->stat) >> 16;
1056 1.1 bouyer #ifdef TLDEBUG_RX
1057 1.17 bouyer printf("tl_intr: RX list complete, Rx %p, size=%d\n",
1058 1.17 bouyer Rx, size);
1059 1.1 bouyer #endif
1060 1.43 bouyer if (tl_add_RxBuff(sc, Rx, m ) == 0) {
1061 1.17 bouyer /*
1062 1.17 bouyer * No new mbuf, reuse the same. This means
1063 1.17 bouyer * that this packet
1064 1.17 bouyer * is lost
1065 1.17 bouyer */
1066 1.1 bouyer m = NULL;
1067 1.1 bouyer #ifdef TL_PRIV_STATS
1068 1.1 bouyer sc->ierr_nomem++;
1069 1.1 bouyer #endif
1070 1.1 bouyer #ifdef TLDEBUG
1071 1.1 bouyer printf("%s: out of mbuf, lost input packet\n",
1072 1.17 bouyer sc->sc_dev.dv_xname);
1073 1.1 bouyer #endif
1074 1.1 bouyer }
1075 1.1 bouyer Rx->next = NULL;
1076 1.43 bouyer Rx->hw_list->fwd = 0;
1077 1.43 bouyer sc->last_Rx->hw_list->fwd = htole32(Rx->hw_listaddr);
1078 1.1 bouyer sc->last_Rx->next = Rx;
1079 1.1 bouyer sc->last_Rx = Rx;
1080 1.1 bouyer
1081 1.1 bouyer /* deliver packet */
1082 1.1 bouyer if (m) {
1083 1.1 bouyer if (size < sizeof(struct ether_header)) {
1084 1.1 bouyer m_freem(m);
1085 1.1 bouyer continue;
1086 1.1 bouyer }
1087 1.1 bouyer m->m_pkthdr.rcvif = ifp;
1088 1.24 thorpej m->m_pkthdr.len = m->m_len = size;
1089 1.1 bouyer #ifdef TLDEBUG_RX
1090 1.36 thorpej { struct ether_header *eh =
1091 1.36 thorpej mtod(m, struct ether_header *);
1092 1.1 bouyer printf("tl_intr: Rx packet:\n");
1093 1.36 thorpej ether_printheader(eh); }
1094 1.1 bouyer #endif
1095 1.1 bouyer #if NBPFILTER > 0
1096 1.36 thorpej if (ifp->if_bpf)
1097 1.36 thorpej bpf_mtap(ifp->if_bpf, m);
1098 1.1 bouyer #endif /* NBPFILTER > 0 */
1099 1.24 thorpej (*ifp->if_input)(ifp, m);
1100 1.1 bouyer }
1101 1.1 bouyer }
1102 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
1103 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF,
1104 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1105 1.1 bouyer #ifdef TLDEBUG_RX
1106 1.1 bouyer printf("TL_INTR_RxEOF: ack %d\n", ack);
1107 1.1 bouyer #else
1108 1.1 bouyer if (ack == 0) {
1109 1.1 bouyer printf("%s: EOF intr without anything to read !\n",
1110 1.17 bouyer sc->sc_dev.dv_xname);
1111 1.1 bouyer tl_reset(sc);
1112 1.1 bouyer /* shedule reinit of the board */
1113 1.74 rumble callout_reset(&sc->tl_restart_ch, 1, tl_restart, ifp);
1114 1.1 bouyer return(1);
1115 1.1 bouyer }
1116 1.1 bouyer #endif
1117 1.1 bouyer break;
1118 1.1 bouyer case TL_INTR_RxEOC:
1119 1.1 bouyer ack++;
1120 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
1121 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF,
1122 1.43 bouyer BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1123 1.1 bouyer #ifdef TLDEBUG_RX
1124 1.1 bouyer printf("TL_INTR_RxEOC: ack %d\n", ack);
1125 1.1 bouyer #endif
1126 1.1 bouyer #ifdef DIAGNOSTIC
1127 1.43 bouyer if (le32toh(sc->active_Rx->hw_list->stat) & TL_RX_CSTAT_CPLT) {
1128 1.43 bouyer printf("%s: Rx EOC interrupt and active Tx list not "
1129 1.17 bouyer "cleared\n", sc->sc_dev.dv_xname);
1130 1.1 bouyer return 0;
1131 1.1 bouyer } else
1132 1.59 tsutsui #endif
1133 1.1 bouyer {
1134 1.17 bouyer /*
1135 1.64 wiz * write address of Rx list and send Rx GO command, ack
1136 1.17 bouyer * interrupt and enable interrupts in one command
1137 1.17 bouyer */
1138 1.43 bouyer TL_HR_WRITE(sc, TL_HOST_CH_PARM, sc->active_Rx->hw_listaddr);
1139 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
1140 1.17 bouyer HOST_CMD_GO | HOST_CMD_RT | HOST_CMD_Nes | ack | int_type |
1141 1.17 bouyer HOST_CMD_ACK | HOST_CMD_IntOn);
1142 1.1 bouyer return 1;
1143 1.1 bouyer }
1144 1.1 bouyer case TL_INTR_TxEOF:
1145 1.1 bouyer case TL_INTR_TxEOC:
1146 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
1147 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
1148 1.43 bouyer BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1149 1.1 bouyer while ((Tx = sc->active_Tx) != NULL) {
1150 1.43 bouyer if((le32toh(Tx->hw_list->stat) & TL_TX_CSTAT_CPLT) == 0)
1151 1.1 bouyer break;
1152 1.1 bouyer ack++;
1153 1.1 bouyer #ifdef TLDEBUG_TX
1154 1.44 bouyer printf("TL_INTR_TxEOC: list 0x%x done\n",
1155 1.44 bouyer (int)Tx->hw_listaddr);
1156 1.1 bouyer #endif
1157 1.43 bouyer Tx->hw_list->stat = 0;
1158 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, Tx->m_dmamap, 0,
1159 1.61 tsutsui Tx->m_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1160 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, Tx->m_dmamap);
1161 1.1 bouyer m_freem(Tx->m);
1162 1.1 bouyer Tx->m = NULL;
1163 1.1 bouyer sc->active_Tx = Tx->next;
1164 1.1 bouyer if (sc->active_Tx == NULL)
1165 1.1 bouyer sc->last_Tx = NULL;
1166 1.1 bouyer Tx->next = sc->Free_Tx;
1167 1.1 bouyer sc->Free_Tx = Tx;
1168 1.1 bouyer }
1169 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
1170 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
1171 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1172 1.1 bouyer /* if this was an EOC, ACK immediatly */
1173 1.45 bouyer if (ack)
1174 1.45 bouyer sc->tl_if.if_flags &= ~IFF_OACTIVE;
1175 1.1 bouyer if (int_type == TL_INTR_TxEOC) {
1176 1.1 bouyer #ifdef TLDEBUG_TX
1177 1.17 bouyer printf("TL_INTR_TxEOC: ack %d (will be set to 1)\n",
1178 1.17 bouyer ack);
1179 1.1 bouyer #endif
1180 1.17 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, 1 | int_type |
1181 1.17 bouyer HOST_CMD_ACK | HOST_CMD_IntOn);
1182 1.17 bouyer if ( sc->active_Tx != NULL) {
1183 1.17 bouyer /* needs a Tx go command */
1184 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CH_PARM,
1185 1.43 bouyer sc->active_Tx->hw_listaddr);
1186 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_GO);
1187 1.1 bouyer }
1188 1.1 bouyer sc->tl_if.if_timer = 0;
1189 1.50 itojun if (IFQ_IS_EMPTY(&sc->tl_if.if_snd) == 0)
1190 1.1 bouyer tl_ifstart(&sc->tl_if);
1191 1.1 bouyer return 1;
1192 1.1 bouyer }
1193 1.1 bouyer #ifdef TLDEBUG
1194 1.1 bouyer else {
1195 1.1 bouyer printf("TL_INTR_TxEOF: ack %d\n", ack);
1196 1.1 bouyer }
1197 1.1 bouyer #endif
1198 1.1 bouyer sc->tl_if.if_timer = 0;
1199 1.50 itojun if (IFQ_IS_EMPTY(&sc->tl_if.if_snd) == 0)
1200 1.1 bouyer tl_ifstart(&sc->tl_if);
1201 1.1 bouyer break;
1202 1.1 bouyer case TL_INTR_Stat:
1203 1.1 bouyer ack++;
1204 1.1 bouyer #ifdef TLDEBUG
1205 1.1 bouyer printf("TL_INTR_Stat: ack %d\n", ack);
1206 1.1 bouyer #endif
1207 1.1 bouyer tl_read_stats(sc);
1208 1.1 bouyer break;
1209 1.1 bouyer case TL_INTR_Adc:
1210 1.1 bouyer if (int_reg & TL_INTVec_MASK) {
1211 1.1 bouyer /* adapter check conditions */
1212 1.17 bouyer printf("%s: check condition, intvect=0x%x, "
1213 1.17 bouyer "ch_param=0x%x\n", sc->sc_dev.dv_xname,
1214 1.17 bouyer int_reg & TL_INTVec_MASK,
1215 1.17 bouyer TL_HR_READ(sc, TL_HOST_CH_PARM));
1216 1.1 bouyer tl_reset(sc);
1217 1.1 bouyer /* shedule reinit of the board */
1218 1.74 rumble callout_reset(&sc->tl_restart_ch, 1, tl_restart, ifp);
1219 1.1 bouyer return(1);
1220 1.1 bouyer } else {
1221 1.1 bouyer u_int8_t netstat;
1222 1.1 bouyer /* Network status */
1223 1.17 bouyer netstat =
1224 1.17 bouyer tl_intreg_read_byte(sc, TL_INT_NET+TL_INT_NetSts);
1225 1.1 bouyer printf("%s: network status, NetSts=%x\n",
1226 1.17 bouyer sc->sc_dev.dv_xname, netstat);
1227 1.1 bouyer /* Ack interrupts */
1228 1.17 bouyer tl_intreg_write_byte(sc, TL_INT_NET+TL_INT_NetSts,
1229 1.59 tsutsui netstat);
1230 1.1 bouyer ack++;
1231 1.1 bouyer }
1232 1.1 bouyer break;
1233 1.1 bouyer default:
1234 1.1 bouyer printf("%s: unhandled interrupt code %x!\n",
1235 1.17 bouyer sc->sc_dev.dv_xname, int_type);
1236 1.1 bouyer ack++;
1237 1.1 bouyer }
1238 1.1 bouyer
1239 1.1 bouyer if (ack) {
1240 1.1 bouyer /* Ack the interrupt and enable interrupts */
1241 1.59 tsutsui TL_HR_WRITE(sc, TL_HOST_CMD, ack | int_type | HOST_CMD_ACK |
1242 1.17 bouyer HOST_CMD_IntOn);
1243 1.67 dan #if NRND > 0
1244 1.67 dan if (RND_ENABLED(&sc->rnd_source))
1245 1.67 dan rnd_add_uint32(&sc->rnd_source, int_reg);
1246 1.67 dan #endif
1247 1.1 bouyer return 1;
1248 1.1 bouyer }
1249 1.1 bouyer /* ack = 0 ; interrupt was perhaps not our. Just enable interrupts */
1250 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOn);
1251 1.1 bouyer return 0;
1252 1.1 bouyer }
1253 1.1 bouyer
1254 1.1 bouyer static int
1255 1.59 tsutsui tl_ifioctl(ifp, cmd, data)
1256 1.59 tsutsui struct ifnet *ifp;
1257 1.1 bouyer ioctl_cmd_t cmd;
1258 1.1 bouyer caddr_t data;
1259 1.1 bouyer {
1260 1.1 bouyer struct tl_softc *sc = ifp->if_softc;
1261 1.1 bouyer struct ifreq *ifr = (struct ifreq *)data;
1262 1.1 bouyer int s, error;
1263 1.59 tsutsui
1264 1.14 mycroft s = splnet();
1265 1.1 bouyer switch(cmd) {
1266 1.46 bouyer case SIOCSIFMEDIA:
1267 1.46 bouyer case SIOCGIFMEDIA:
1268 1.46 bouyer error = ifmedia_ioctl(ifp, ifr, &sc->tl_mii.mii_media, cmd);
1269 1.1 bouyer break;
1270 1.46 bouyer default:
1271 1.46 bouyer error = ether_ioctl(ifp, cmd, data);
1272 1.1 bouyer if (error == ENETRESET) {
1273 1.66 thorpej if (ifp->if_flags & IFF_RUNNING)
1274 1.66 thorpej tl_addr_filter(sc);
1275 1.1 bouyer error = 0;
1276 1.1 bouyer }
1277 1.1 bouyer }
1278 1.1 bouyer splx(s);
1279 1.1 bouyer return error;
1280 1.1 bouyer }
1281 1.1 bouyer
1282 1.1 bouyer static void
1283 1.1 bouyer tl_ifstart(ifp)
1284 1.1 bouyer struct ifnet *ifp;
1285 1.1 bouyer {
1286 1.1 bouyer tl_softc_t *sc = ifp->if_softc;
1287 1.43 bouyer struct mbuf *mb_head;
1288 1.1 bouyer struct Tx_list *Tx;
1289 1.79 rumble int segment, size;
1290 1.45 bouyer int again, error;
1291 1.59 tsutsui
1292 1.45 bouyer if ((sc->tl_if.if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
1293 1.45 bouyer return;
1294 1.1 bouyer txloop:
1295 1.1 bouyer /* If we don't have more space ... */
1296 1.1 bouyer if (sc->Free_Tx == NULL) {
1297 1.1 bouyer #ifdef TLDEBUG
1298 1.1 bouyer printf("tl_ifstart: No free TX list\n");
1299 1.1 bouyer #endif
1300 1.45 bouyer sc->tl_if.if_flags |= IFF_OACTIVE;
1301 1.1 bouyer return;
1302 1.1 bouyer }
1303 1.1 bouyer /* Grab a paquet for output */
1304 1.50 itojun IFQ_DEQUEUE(&ifp->if_snd, mb_head);
1305 1.1 bouyer if (mb_head == NULL) {
1306 1.1 bouyer #ifdef TLDEBUG_TX
1307 1.1 bouyer printf("tl_ifstart: nothing to send\n");
1308 1.1 bouyer #endif
1309 1.1 bouyer return;
1310 1.1 bouyer }
1311 1.1 bouyer Tx = sc->Free_Tx;
1312 1.1 bouyer sc->Free_Tx = Tx->next;
1313 1.43 bouyer Tx->next = NULL;
1314 1.45 bouyer again = 0;
1315 1.1 bouyer /*
1316 1.1 bouyer * Go through each of the mbufs in the chain and initialize
1317 1.1 bouyer * the transmit list descriptors with the physical address
1318 1.1 bouyer * and size of the mbuf.
1319 1.1 bouyer */
1320 1.1 bouyer tbdinit:
1321 1.43 bouyer memset(Tx->hw_list, 0, sizeof(struct tl_Tx_list));
1322 1.1 bouyer Tx->m = mb_head;
1323 1.43 bouyer size = mb_head->m_pkthdr.len;
1324 1.43 bouyer if ((error = bus_dmamap_load_mbuf(sc->tl_dmatag, Tx->m_dmamap, mb_head,
1325 1.43 bouyer BUS_DMA_NOWAIT)) || (size < ETHER_MIN_TX &&
1326 1.43 bouyer Tx->m_dmamap->dm_nsegs == TL_NSEG)) {
1327 1.43 bouyer struct mbuf *mn;
1328 1.1 bouyer /*
1329 1.17 bouyer * We ran out of segments, or we will. We have to recopy this
1330 1.17 bouyer * mbuf chain first.
1331 1.1 bouyer */
1332 1.43 bouyer if (error == 0)
1333 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, Tx->m_dmamap);
1334 1.43 bouyer if (again) {
1335 1.43 bouyer /* already copyed, can't do much more */
1336 1.43 bouyer m_freem(mb_head);
1337 1.43 bouyer goto bad;
1338 1.43 bouyer }
1339 1.43 bouyer again = 1;
1340 1.1 bouyer #ifdef TLDEBUG_TX
1341 1.1 bouyer printf("tl_ifstart: need to copy mbuf\n");
1342 1.1 bouyer #endif
1343 1.1 bouyer #ifdef TL_PRIV_STATS
1344 1.1 bouyer sc->oerr_mcopy++;
1345 1.1 bouyer #endif
1346 1.1 bouyer MGETHDR(mn, M_DONTWAIT, MT_DATA);
1347 1.1 bouyer if (mn == NULL) {
1348 1.1 bouyer m_freem(mb_head);
1349 1.1 bouyer goto bad;
1350 1.1 bouyer }
1351 1.1 bouyer if (mb_head->m_pkthdr.len > MHLEN) {
1352 1.1 bouyer MCLGET(mn, M_DONTWAIT);
1353 1.1 bouyer if ((mn->m_flags & M_EXT) == 0) {
1354 1.1 bouyer m_freem(mn);
1355 1.1 bouyer m_freem(mb_head);
1356 1.1 bouyer goto bad;
1357 1.1 bouyer }
1358 1.1 bouyer }
1359 1.1 bouyer m_copydata(mb_head, 0, mb_head->m_pkthdr.len,
1360 1.17 bouyer mtod(mn, caddr_t));
1361 1.1 bouyer mn->m_pkthdr.len = mn->m_len = mb_head->m_pkthdr.len;
1362 1.1 bouyer m_freem(mb_head);
1363 1.1 bouyer mb_head = mn;
1364 1.1 bouyer goto tbdinit;
1365 1.1 bouyer }
1366 1.79 rumble for (segment = 0; segment < Tx->m_dmamap->dm_nsegs; segment++) {
1367 1.79 rumble Tx->hw_list->seg[segment].data_addr =
1368 1.79 rumble htole32(Tx->m_dmamap->dm_segs[segment].ds_addr);
1369 1.79 rumble Tx->hw_list->seg[segment].data_count =
1370 1.79 rumble htole32(Tx->m_dmamap->dm_segs[segment].ds_len);
1371 1.43 bouyer }
1372 1.61 tsutsui bus_dmamap_sync(sc->tl_dmatag, Tx->m_dmamap, 0,
1373 1.61 tsutsui Tx->m_dmamap->dm_mapsize,
1374 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1375 1.1 bouyer /* We are at end of mbuf chain. check the size and
1376 1.1 bouyer * see if it needs to be extended
1377 1.59 tsutsui */
1378 1.1 bouyer if (size < ETHER_MIN_TX) {
1379 1.1 bouyer #ifdef DIAGNOSTIC
1380 1.79 rumble if (segment >= TL_NSEG) {
1381 1.79 rumble panic("tl_ifstart: to much segmets (%d)", segment);
1382 1.1 bouyer }
1383 1.1 bouyer #endif
1384 1.1 bouyer /*
1385 1.1 bouyer * add the nullbuf in the seg
1386 1.1 bouyer */
1387 1.79 rumble Tx->hw_list->seg[segment].data_count =
1388 1.43 bouyer htole32(ETHER_MIN_TX - size);
1389 1.79 rumble Tx->hw_list->seg[segment].data_addr =
1390 1.44 bouyer htole32(sc->null_dmamap->dm_segs[0].ds_addr);
1391 1.1 bouyer size = ETHER_MIN_TX;
1392 1.79 rumble segment++;
1393 1.1 bouyer }
1394 1.1 bouyer /* The list is done, finish the list init */
1395 1.79 rumble Tx->hw_list->seg[segment - 1].data_count |=
1396 1.43 bouyer htole32(TL_LAST_SEG);
1397 1.43 bouyer Tx->hw_list->stat = htole32((size << 16) | 0x3000);
1398 1.1 bouyer #ifdef TLDEBUG_TX
1399 1.1 bouyer printf("%s: sending, Tx : stat = 0x%x\n", sc->sc_dev.dv_xname,
1400 1.43 bouyer le32toh(Tx->hw_list->stat));
1401 1.59 tsutsui #if 0
1402 1.79 rumble for(segment = 0; segment < TL_NSEG; segment++) {
1403 1.1 bouyer printf(" seg %d addr 0x%x len 0x%x\n",
1404 1.79 rumble segment,
1405 1.79 rumble le32toh(Tx->hw_list->seg[segment].data_addr),
1406 1.79 rumble le32toh(Tx->hw_list->seg[segment].data_count));
1407 1.1 bouyer }
1408 1.1 bouyer #endif
1409 1.1 bouyer #endif
1410 1.1 bouyer if (sc->active_Tx == NULL) {
1411 1.1 bouyer sc->active_Tx = sc->last_Tx = Tx;
1412 1.1 bouyer #ifdef TLDEBUG_TX
1413 1.44 bouyer printf("%s: Tx GO, addr=0x%ux\n", sc->sc_dev.dv_xname,
1414 1.44 bouyer (int)Tx->hw_listaddr);
1415 1.1 bouyer #endif
1416 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
1417 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
1418 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1419 1.43 bouyer TL_HR_WRITE(sc, TL_HOST_CH_PARM, Tx->hw_listaddr);
1420 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_GO);
1421 1.1 bouyer } else {
1422 1.1 bouyer #ifdef TLDEBUG_TX
1423 1.44 bouyer printf("%s: Tx addr=0x%ux queued\n", sc->sc_dev.dv_xname,
1424 1.44 bouyer (int)Tx->hw_listaddr);
1425 1.1 bouyer #endif
1426 1.43 bouyer sc->last_Tx->hw_list->fwd = htole32(Tx->hw_listaddr);
1427 1.45 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
1428 1.45 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
1429 1.45 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1430 1.1 bouyer sc->last_Tx->next = Tx;
1431 1.1 bouyer sc->last_Tx = Tx;
1432 1.1 bouyer #ifdef DIAGNOSTIC
1433 1.43 bouyer if (sc->last_Tx->hw_list->fwd & 0x7)
1434 1.17 bouyer printf("%s: physical addr 0x%x of list not properly "
1435 1.17 bouyer "aligned\n",
1436 1.43 bouyer sc->sc_dev.dv_xname, sc->last_Rx->hw_list->fwd);
1437 1.1 bouyer #endif
1438 1.1 bouyer }
1439 1.1 bouyer #if NBPFILTER > 0
1440 1.1 bouyer /* Pass packet to bpf if there is a listener */
1441 1.1 bouyer if (ifp->if_bpf)
1442 1.1 bouyer bpf_mtap(ifp->if_bpf, mb_head);
1443 1.1 bouyer #endif
1444 1.17 bouyer /*
1445 1.17 bouyer * Set a 5 second timer just in case we don't hear from the card again.
1446 1.17 bouyer */
1447 1.1 bouyer ifp->if_timer = 5;
1448 1.1 bouyer goto txloop;
1449 1.1 bouyer bad:
1450 1.1 bouyer #ifdef TLDEBUG
1451 1.1 bouyer printf("tl_ifstart: Out of mbuf, Tx pkt lost\n");
1452 1.1 bouyer #endif
1453 1.1 bouyer Tx->next = sc->Free_Tx;
1454 1.1 bouyer sc->Free_Tx = Tx;
1455 1.1 bouyer return;
1456 1.1 bouyer }
1457 1.1 bouyer
1458 1.1 bouyer static void
1459 1.1 bouyer tl_ifwatchdog(ifp)
1460 1.1 bouyer struct ifnet *ifp;
1461 1.1 bouyer {
1462 1.1 bouyer tl_softc_t *sc = ifp->if_softc;
1463 1.1 bouyer
1464 1.1 bouyer if ((ifp->if_flags & IFF_RUNNING) == 0)
1465 1.1 bouyer return;
1466 1.1 bouyer printf("%s: device timeout\n", sc->sc_dev.dv_xname);
1467 1.1 bouyer ifp->if_oerrors++;
1468 1.46 bouyer tl_init(ifp);
1469 1.1 bouyer }
1470 1.1 bouyer
1471 1.1 bouyer static int
1472 1.1 bouyer tl_mediachange(ifp)
1473 1.1 bouyer struct ifnet *ifp;
1474 1.1 bouyer {
1475 1.15 thorpej
1476 1.15 thorpej if (ifp->if_flags & IFF_UP)
1477 1.51 christos tl_init(ifp);
1478 1.15 thorpej return (0);
1479 1.1 bouyer }
1480 1.1 bouyer
1481 1.1 bouyer static void
1482 1.1 bouyer tl_mediastatus(ifp, ifmr)
1483 1.1 bouyer struct ifnet *ifp;
1484 1.1 bouyer struct ifmediareq *ifmr;
1485 1.1 bouyer {
1486 1.1 bouyer tl_softc_t *sc = ifp->if_softc;
1487 1.15 thorpej
1488 1.15 thorpej mii_pollstat(&sc->tl_mii);
1489 1.15 thorpej ifmr->ifm_active = sc->tl_mii.mii_media_active;
1490 1.15 thorpej ifmr->ifm_status = sc->tl_mii.mii_media_status;
1491 1.1 bouyer }
1492 1.1 bouyer
1493 1.43 bouyer static int tl_add_RxBuff(sc, Rx, oldm)
1494 1.43 bouyer tl_softc_t *sc;
1495 1.1 bouyer struct Rx_list *Rx;
1496 1.1 bouyer struct mbuf *oldm;
1497 1.1 bouyer {
1498 1.1 bouyer struct mbuf *m;
1499 1.43 bouyer int error;
1500 1.1 bouyer
1501 1.1 bouyer MGETHDR(m, M_DONTWAIT, MT_DATA);
1502 1.1 bouyer if (m != NULL) {
1503 1.1 bouyer MCLGET(m, M_DONTWAIT);
1504 1.1 bouyer if ((m->m_flags & M_EXT) == 0) {
1505 1.1 bouyer m_freem(m);
1506 1.1 bouyer if (oldm == NULL)
1507 1.1 bouyer return 0;
1508 1.1 bouyer m = oldm;
1509 1.1 bouyer m->m_data = m->m_ext.ext_buf;
1510 1.1 bouyer }
1511 1.1 bouyer } else {
1512 1.1 bouyer if (oldm == NULL)
1513 1.1 bouyer return 0;
1514 1.1 bouyer m = oldm;
1515 1.1 bouyer m->m_data = m->m_ext.ext_buf;
1516 1.1 bouyer }
1517 1.43 bouyer
1518 1.43 bouyer /* (re)init the Rx_list struct */
1519 1.43 bouyer
1520 1.43 bouyer Rx->m = m;
1521 1.43 bouyer if ((error = bus_dmamap_load(sc->tl_dmatag, Rx->m_dmamap,
1522 1.43 bouyer m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT)) != 0) {
1523 1.43 bouyer printf("%s: bus_dmamap_load() failed (error %d) for "
1524 1.43 bouyer "tl_add_RxBuff\n", sc->sc_dev.dv_xname, error);
1525 1.43 bouyer printf("size %d (%d)\n", m->m_pkthdr.len, MCLBYTES);
1526 1.43 bouyer m_freem(m);
1527 1.43 bouyer Rx->m = NULL;
1528 1.43 bouyer return 0;
1529 1.43 bouyer }
1530 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, Rx->m_dmamap, 0,
1531 1.61 tsutsui Rx->m_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1532 1.1 bouyer /*
1533 1.1 bouyer * Move the data pointer up so that the incoming data packet
1534 1.1 bouyer * will be 32-bit aligned.
1535 1.1 bouyer */
1536 1.1 bouyer m->m_data += 2;
1537 1.1 bouyer
1538 1.43 bouyer Rx->hw_list->stat =
1539 1.59 tsutsui htole32(((Rx->m_dmamap->dm_segs[0].ds_len - 2) << 16) | 0x3000);
1540 1.43 bouyer Rx->hw_list->seg.data_count =
1541 1.59 tsutsui htole32(Rx->m_dmamap->dm_segs[0].ds_len - 2);
1542 1.43 bouyer Rx->hw_list->seg.data_addr =
1543 1.43 bouyer htole32(Rx->m_dmamap->dm_segs[0].ds_addr + 2);
1544 1.1 bouyer return (m != oldm);
1545 1.1 bouyer }
1546 1.1 bouyer
1547 1.1 bouyer static void tl_ticks(v)
1548 1.1 bouyer void *v;
1549 1.1 bouyer {
1550 1.1 bouyer tl_softc_t *sc = v;
1551 1.1 bouyer
1552 1.1 bouyer tl_read_stats(sc);
1553 1.19 thorpej
1554 1.19 thorpej /* Tick the MII. */
1555 1.19 thorpej mii_tick(&sc->tl_mii);
1556 1.19 thorpej
1557 1.17 bouyer /* read statistics every seconds */
1558 1.32 thorpej callout_reset(&sc->tl_tick_ch, hz, tl_ticks, sc);
1559 1.17 bouyer }
1560 1.17 bouyer
1561 1.17 bouyer static void
1562 1.17 bouyer tl_read_stats(sc)
1563 1.17 bouyer tl_softc_t *sc;
1564 1.17 bouyer {
1565 1.17 bouyer u_int32_t reg;
1566 1.17 bouyer int ierr_overr;
1567 1.17 bouyer int ierr_code;
1568 1.17 bouyer int ierr_crc;
1569 1.17 bouyer int oerr_underr;
1570 1.63 wiz int oerr_deferred;
1571 1.17 bouyer int oerr_coll;
1572 1.17 bouyer int oerr_multicoll;
1573 1.17 bouyer int oerr_exesscoll;
1574 1.17 bouyer int oerr_latecoll;
1575 1.17 bouyer int oerr_carrloss;
1576 1.17 bouyer struct ifnet *ifp = &sc->tl_if;
1577 1.17 bouyer
1578 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_TX);
1579 1.17 bouyer ifp->if_opackets += reg & 0x00ffffff;
1580 1.17 bouyer oerr_underr = reg >> 24;
1581 1.17 bouyer
1582 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_RX);
1583 1.17 bouyer ifp->if_ipackets += reg & 0x00ffffff;
1584 1.17 bouyer ierr_overr = reg >> 24;
1585 1.17 bouyer
1586 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_FERR);
1587 1.17 bouyer ierr_crc = (reg & TL_FERR_CRC) >> 16;
1588 1.17 bouyer ierr_code = (reg & TL_FERR_CODE) >> 24;
1589 1.63 wiz oerr_deferred = (reg & TL_FERR_DEF);
1590 1.17 bouyer
1591 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_COLL);
1592 1.17 bouyer oerr_multicoll = (reg & TL_COL_MULTI);
1593 1.17 bouyer oerr_coll = (reg & TL_COL_SINGLE) >> 16;
1594 1.17 bouyer
1595 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_LERR);
1596 1.17 bouyer oerr_exesscoll = (reg & TL_LERR_ECOLL);
1597 1.17 bouyer oerr_latecoll = (reg & TL_LERR_LCOLL) >> 8;
1598 1.17 bouyer oerr_carrloss = (reg & TL_LERR_CL) >> 16;
1599 1.17 bouyer
1600 1.17 bouyer
1601 1.17 bouyer ifp->if_oerrors += oerr_underr + oerr_exesscoll + oerr_latecoll +
1602 1.17 bouyer oerr_carrloss;
1603 1.17 bouyer ifp->if_collisions += oerr_coll + oerr_multicoll;
1604 1.17 bouyer ifp->if_ierrors += ierr_overr + ierr_code + ierr_crc;
1605 1.17 bouyer
1606 1.17 bouyer if (ierr_overr)
1607 1.17 bouyer printf("%s: receiver ring buffer overrun\n",
1608 1.17 bouyer sc->sc_dev.dv_xname);
1609 1.17 bouyer if (oerr_underr)
1610 1.17 bouyer printf("%s: transmit buffer underrun\n",
1611 1.17 bouyer sc->sc_dev.dv_xname);
1612 1.17 bouyer #ifdef TL_PRIV_STATS
1613 1.17 bouyer sc->ierr_overr += ierr_overr;
1614 1.17 bouyer sc->ierr_code += ierr_code;
1615 1.17 bouyer sc->ierr_crc += ierr_crc;
1616 1.17 bouyer sc->oerr_underr += oerr_underr;
1617 1.63 wiz sc->oerr_deferred += oerr_deferred;
1618 1.17 bouyer sc->oerr_coll += oerr_coll;
1619 1.17 bouyer sc->oerr_multicoll += oerr_multicoll;
1620 1.17 bouyer sc->oerr_exesscoll += oerr_exesscoll;
1621 1.17 bouyer sc->oerr_latecoll += oerr_latecoll;
1622 1.17 bouyer sc->oerr_carrloss += oerr_carrloss;
1623 1.17 bouyer #endif
1624 1.17 bouyer }
1625 1.1 bouyer
1626 1.17 bouyer static void tl_addr_filter(sc)
1627 1.17 bouyer tl_softc_t *sc;
1628 1.17 bouyer {
1629 1.17 bouyer struct ether_multistep step;
1630 1.17 bouyer struct ether_multi *enm;
1631 1.17 bouyer u_int32_t hash[2] = {0, 0};
1632 1.17 bouyer int i;
1633 1.1 bouyer
1634 1.17 bouyer sc->tl_if.if_flags &= ~IFF_ALLMULTI;
1635 1.17 bouyer ETHER_FIRST_MULTI(step, &sc->tl_ec, enm);
1636 1.17 bouyer while (enm != NULL) {
1637 1.17 bouyer #ifdef TLDEBUG
1638 1.17 bouyer printf("tl_addr_filter: addrs %s %s\n",
1639 1.17 bouyer ether_sprintf(enm->enm_addrlo),
1640 1.17 bouyer ether_sprintf(enm->enm_addrhi));
1641 1.17 bouyer #endif
1642 1.17 bouyer if (memcmp(enm->enm_addrlo, enm->enm_addrhi, 6) == 0) {
1643 1.17 bouyer i = tl_multicast_hash(enm->enm_addrlo);
1644 1.17 bouyer hash[i/32] |= 1 << (i%32);
1645 1.17 bouyer } else {
1646 1.17 bouyer hash[0] = hash[1] = 0xffffffff;
1647 1.17 bouyer sc->tl_if.if_flags |= IFF_ALLMULTI;
1648 1.17 bouyer break;
1649 1.1 bouyer }
1650 1.17 bouyer ETHER_NEXT_MULTI(step, enm);
1651 1.17 bouyer }
1652 1.17 bouyer #ifdef TLDEBUG
1653 1.17 bouyer printf("tl_addr_filer: hash1 %x has2 %x\n", hash[0], hash[1]);
1654 1.17 bouyer #endif
1655 1.17 bouyer tl_intreg_write(sc, TL_INT_HASH1, hash[0]);
1656 1.17 bouyer tl_intreg_write(sc, TL_INT_HASH2, hash[1]);
1657 1.17 bouyer }
1658 1.1 bouyer
1659 1.17 bouyer static int tl_multicast_hash(a)
1660 1.17 bouyer u_int8_t *a;
1661 1.17 bouyer {
1662 1.17 bouyer int hash;
1663 1.17 bouyer
1664 1.17 bouyer #define DA(addr,bit) (addr[5 - (bit/8)] & (1 << bit%8))
1665 1.17 bouyer #define xor8(a,b,c,d,e,f,g,h) (((a != 0) + (b != 0) + (c != 0) + (d != 0) + (e != 0) + (f != 0) + (g != 0) + (h != 0)) & 1)
1666 1.17 bouyer
1667 1.17 bouyer hash = xor8( DA(a,0), DA(a, 6), DA(a,12), DA(a,18), DA(a,24), DA(a,30),
1668 1.17 bouyer DA(a,36), DA(a,42));
1669 1.17 bouyer hash |= xor8( DA(a,1), DA(a, 7), DA(a,13), DA(a,19), DA(a,25), DA(a,31),
1670 1.17 bouyer DA(a,37), DA(a,43)) << 1;
1671 1.17 bouyer hash |= xor8( DA(a,2), DA(a, 8), DA(a,14), DA(a,20), DA(a,26), DA(a,32),
1672 1.17 bouyer DA(a,38), DA(a,44)) << 2;
1673 1.17 bouyer hash |= xor8( DA(a,3), DA(a, 9), DA(a,15), DA(a,21), DA(a,27), DA(a,33),
1674 1.17 bouyer DA(a,39), DA(a,45)) << 3;
1675 1.17 bouyer hash |= xor8( DA(a,4), DA(a,10), DA(a,16), DA(a,22), DA(a,28), DA(a,34),
1676 1.17 bouyer DA(a,40), DA(a,46)) << 4;
1677 1.17 bouyer hash |= xor8( DA(a,5), DA(a,11), DA(a,17), DA(a,23), DA(a,29), DA(a,35),
1678 1.17 bouyer DA(a,41), DA(a,47)) << 5;
1679 1.1 bouyer
1680 1.17 bouyer return hash;
1681 1.17 bouyer }
1682 1.1 bouyer
1683 1.59 tsutsui #if defined(TLDEBUG_RX)
1684 1.17 bouyer void
1685 1.17 bouyer ether_printheader(eh)
1686 1.17 bouyer struct ether_header *eh;
1687 1.17 bouyer {
1688 1.17 bouyer u_char *c = (char*)eh;
1689 1.17 bouyer int i;
1690 1.17 bouyer for (i=0; i<sizeof(struct ether_header); i++)
1691 1.17 bouyer printf("%x ", (u_int)c[i]);
1692 1.17 bouyer printf("\n");
1693 1.17 bouyer }
1694 1.1 bouyer #endif
1695