if_tl.c revision 1.86 1 1.86 cegger /* $NetBSD: if_tl.c,v 1.86 2008/04/10 19:13:37 cegger Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 1997 Manuel Bouyer. All rights reserved.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.1 bouyer * must display the following acknowledgement:
16 1.1 bouyer * This product includes software developed by Manuel Bouyer.
17 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.1 bouyer * derived from this software without specific prior written permission.
19 1.1 bouyer *
20 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1 bouyer */
31 1.1 bouyer
32 1.1 bouyer /*
33 1.2 bouyer * Texas Instruments ThunderLAN ethernet controller
34 1.1 bouyer * ThunderLAN Programmer's Guide (TI Literature Number SPWU013A)
35 1.1 bouyer * available from www.ti.com
36 1.1 bouyer */
37 1.47 lukem
38 1.47 lukem #include <sys/cdefs.h>
39 1.86 cegger __KERNEL_RCSID(0, "$NetBSD: if_tl.c,v 1.86 2008/04/10 19:13:37 cegger Exp $");
40 1.1 bouyer
41 1.1 bouyer #undef TLDEBUG
42 1.1 bouyer #define TL_PRIV_STATS
43 1.1 bouyer #undef TLDEBUG_RX
44 1.1 bouyer #undef TLDEBUG_TX
45 1.1 bouyer #undef TLDEBUG_ADDR
46 1.12 jonathan
47 1.12 jonathan #include "opt_inet.h"
48 1.1 bouyer
49 1.1 bouyer #include <sys/param.h>
50 1.1 bouyer #include <sys/systm.h>
51 1.1 bouyer #include <sys/mbuf.h>
52 1.1 bouyer #include <sys/protosw.h>
53 1.1 bouyer #include <sys/socket.h>
54 1.1 bouyer #include <sys/ioctl.h>
55 1.1 bouyer #include <sys/errno.h>
56 1.1 bouyer #include <sys/malloc.h>
57 1.1 bouyer #include <sys/kernel.h>
58 1.1 bouyer #include <sys/proc.h> /* only for declaration of wakeup() used by vm.h */
59 1.1 bouyer #include <sys/device.h>
60 1.1 bouyer
61 1.1 bouyer #include <net/if.h>
62 1.1 bouyer #if defined(SIOCSIFMEDIA)
63 1.1 bouyer #include <net/if_media.h>
64 1.1 bouyer #endif
65 1.1 bouyer #include <net/if_types.h>
66 1.1 bouyer #include <net/if_dl.h>
67 1.1 bouyer #include <net/route.h>
68 1.1 bouyer #include <net/netisr.h>
69 1.1 bouyer
70 1.1 bouyer #include "bpfilter.h"
71 1.1 bouyer #if NBPFILTER > 0
72 1.1 bouyer #include <net/bpf.h>
73 1.1 bouyer #include <net/bpfdesc.h>
74 1.1 bouyer #endif
75 1.1 bouyer
76 1.67 dan #include "rnd.h"
77 1.67 dan #if NRND > 0
78 1.67 dan #include <sys/rnd.h>
79 1.67 dan #endif
80 1.67 dan
81 1.1 bouyer #ifdef INET
82 1.1 bouyer #include <netinet/in.h>
83 1.1 bouyer #include <netinet/in_systm.h>
84 1.1 bouyer #include <netinet/in_var.h>
85 1.1 bouyer #include <netinet/ip.h>
86 1.1 bouyer #endif
87 1.1 bouyer
88 1.1 bouyer
89 1.1 bouyer #if defined(__NetBSD__)
90 1.1 bouyer #include <net/if_ether.h>
91 1.34 mrg #include <uvm/uvm_extern.h>
92 1.1 bouyer #if defined(INET)
93 1.1 bouyer #include <netinet/if_inarp.h>
94 1.1 bouyer #endif
95 1.4 thorpej
96 1.84 ad #include <sys/bus.h>
97 1.84 ad #include <sys/intr.h>
98 1.4 thorpej
99 1.1 bouyer #include <dev/pci/pcireg.h>
100 1.1 bouyer #include <dev/pci/pcivar.h>
101 1.1 bouyer #include <dev/pci/pcidevs.h>
102 1.15 thorpej
103 1.58 thorpej #include <dev/i2c/i2cvar.h>
104 1.58 thorpej #include <dev/i2c/i2c_bitbang.h>
105 1.58 thorpej #include <dev/i2c/at24cxxvar.h>
106 1.15 thorpej
107 1.15 thorpej #include <dev/mii/mii.h>
108 1.15 thorpej #include <dev/mii/miivar.h>
109 1.15 thorpej
110 1.15 thorpej #include <dev/mii/tlphyvar.h>
111 1.15 thorpej
112 1.1 bouyer #include <dev/pci/if_tlregs.h>
113 1.15 thorpej #include <dev/pci/if_tlvar.h>
114 1.1 bouyer #endif /* __NetBSD__ */
115 1.1 bouyer
116 1.1 bouyer /* number of transmit/receive buffers */
117 1.59 tsutsui #ifndef TL_NBUF
118 1.62 tsutsui #define TL_NBUF 32
119 1.1 bouyer #endif
120 1.1 bouyer
121 1.68 perry static int tl_pci_match(struct device *, struct cfdata *, void *);
122 1.68 perry static void tl_pci_attach(struct device *, struct device *, void *);
123 1.68 perry static int tl_intr(void *);
124 1.68 perry
125 1.82 christos static int tl_ifioctl(struct ifnet *, ioctl_cmd_t, void *);
126 1.68 perry static int tl_mediachange(struct ifnet *);
127 1.68 perry static void tl_ifwatchdog(struct ifnet *);
128 1.68 perry static void tl_shutdown(void*);
129 1.68 perry
130 1.68 perry static void tl_ifstart(struct ifnet *);
131 1.68 perry static void tl_reset(tl_softc_t*);
132 1.68 perry static int tl_init(struct ifnet *);
133 1.68 perry static void tl_stop(struct ifnet *, int);
134 1.68 perry static void tl_restart(void *);
135 1.68 perry static int tl_add_RxBuff(tl_softc_t*, struct Rx_list*, struct mbuf*);
136 1.68 perry static void tl_read_stats(tl_softc_t*);
137 1.68 perry static void tl_ticks(void*);
138 1.68 perry static int tl_multicast_hash(u_int8_t*);
139 1.68 perry static void tl_addr_filter(tl_softc_t*);
140 1.68 perry
141 1.68 perry static u_int32_t tl_intreg_read(tl_softc_t*, u_int32_t);
142 1.68 perry static void tl_intreg_write(tl_softc_t*, u_int32_t, u_int32_t);
143 1.68 perry static u_int8_t tl_intreg_read_byte(tl_softc_t*, u_int32_t);
144 1.68 perry static void tl_intreg_write_byte(tl_softc_t*, u_int32_t, u_int8_t);
145 1.1 bouyer
146 1.68 perry void tl_mii_sync(struct tl_softc *);
147 1.68 perry void tl_mii_sendbits(struct tl_softc *, u_int32_t, int);
148 1.28 tron
149 1.28 tron
150 1.59 tsutsui #if defined(TLDEBUG_RX)
151 1.68 perry static void ether_printheader(struct ether_header*);
152 1.1 bouyer #endif
153 1.1 bouyer
154 1.68 perry int tl_mii_read(struct device *, int, int);
155 1.68 perry void tl_mii_write(struct device *, int, int, int);
156 1.15 thorpej
157 1.68 perry void tl_statchg(struct device *);
158 1.1 bouyer
159 1.58 thorpej /* I2C glue */
160 1.58 thorpej static int tl_i2c_acquire_bus(void *, int);
161 1.58 thorpej static void tl_i2c_release_bus(void *, int);
162 1.58 thorpej static int tl_i2c_send_start(void *, int);
163 1.58 thorpej static int tl_i2c_send_stop(void *, int);
164 1.58 thorpej static int tl_i2c_initiate_xfer(void *, i2c_addr_t, int);
165 1.58 thorpej static int tl_i2c_read_byte(void *, uint8_t *, int);
166 1.58 thorpej static int tl_i2c_write_byte(void *, uint8_t, int);
167 1.58 thorpej
168 1.58 thorpej /* I2C bit-bang glue */
169 1.58 thorpej static void tl_i2cbb_set_bits(void *, uint32_t);
170 1.58 thorpej static void tl_i2cbb_set_dir(void *, uint32_t);
171 1.58 thorpej static uint32_t tl_i2cbb_read(void *);
172 1.58 thorpej static const struct i2c_bitbang_ops tl_i2cbb_ops = {
173 1.58 thorpej tl_i2cbb_set_bits,
174 1.58 thorpej tl_i2cbb_set_dir,
175 1.58 thorpej tl_i2cbb_read,
176 1.58 thorpej {
177 1.58 thorpej TL_NETSIO_EDATA, /* SDA */
178 1.58 thorpej TL_NETSIO_ECLOCK, /* SCL */
179 1.58 thorpej TL_NETSIO_ETXEN, /* SDA is output */
180 1.58 thorpej 0, /* SDA is input */
181 1.58 thorpej }
182 1.58 thorpej };
183 1.1 bouyer
184 1.72 perry static inline void netsio_clr(tl_softc_t*, u_int8_t);
185 1.72 perry static inline void netsio_set(tl_softc_t*, u_int8_t);
186 1.72 perry static inline u_int8_t netsio_read(tl_softc_t*, u_int8_t);
187 1.72 perry static inline void netsio_clr(sc, bits)
188 1.1 bouyer tl_softc_t* sc;
189 1.1 bouyer u_int8_t bits;
190 1.1 bouyer {
191 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio,
192 1.17 bouyer tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio) & (~bits));
193 1.1 bouyer }
194 1.72 perry static inline void netsio_set(sc, bits)
195 1.1 bouyer tl_softc_t* sc;
196 1.1 bouyer u_int8_t bits;
197 1.1 bouyer {
198 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio,
199 1.17 bouyer tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio) | bits);
200 1.1 bouyer }
201 1.72 perry static inline u_int8_t netsio_read(sc, bits)
202 1.1 bouyer tl_softc_t* sc;
203 1.1 bouyer u_int8_t bits;
204 1.1 bouyer {
205 1.4 thorpej return (tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio) & bits);
206 1.1 bouyer }
207 1.1 bouyer
208 1.55 thorpej CFATTACH_DECL(tl, sizeof(tl_softc_t),
209 1.56 thorpej tl_pci_match, tl_pci_attach, NULL, NULL);
210 1.1 bouyer
211 1.4 thorpej const struct tl_product_desc tl_compaq_products[] = {
212 1.15 thorpej { PCI_PRODUCT_COMPAQ_N100TX, TLPHY_MEDIA_NO_10_T,
213 1.22 tron "Compaq Netelligent 10/100 TX" },
214 1.65 bouyer { PCI_PRODUCT_COMPAQ_INT100TX, TLPHY_MEDIA_NO_10_T,
215 1.65 bouyer "Integrated Compaq Netelligent 10/100 TX" },
216 1.15 thorpej { PCI_PRODUCT_COMPAQ_N10T, TLPHY_MEDIA_10_5,
217 1.22 tron "Compaq Netelligent 10 T" },
218 1.69 bouyer { PCI_PRODUCT_COMPAQ_N10T2, TLPHY_MEDIA_10_2,
219 1.69 bouyer "Compaq Netelligent 10 T/2 UTP/Coax" },
220 1.15 thorpej { PCI_PRODUCT_COMPAQ_IntNF3P, TLPHY_MEDIA_10_2,
221 1.22 tron "Compaq Integrated NetFlex 3/P" },
222 1.15 thorpej { PCI_PRODUCT_COMPAQ_IntPL100TX, TLPHY_MEDIA_10_2|TLPHY_MEDIA_NO_10_T,
223 1.22 tron "Compaq ProLiant Integrated Netelligent 10/100 TX" },
224 1.15 thorpej { PCI_PRODUCT_COMPAQ_DPNet100TX, TLPHY_MEDIA_10_5|TLPHY_MEDIA_NO_10_T,
225 1.22 tron "Compaq Dual Port Netelligent 10/100 TX" },
226 1.40 bouyer { PCI_PRODUCT_COMPAQ_DP4000, TLPHY_MEDIA_10_5|TLPHY_MEDIA_NO_10_T,
227 1.22 tron "Compaq Deskpro 4000 5233MMX" },
228 1.15 thorpej { PCI_PRODUCT_COMPAQ_NF3P_BNC, TLPHY_MEDIA_10_2,
229 1.22 tron "Compaq NetFlex 3/P w/ BNC" },
230 1.15 thorpej { PCI_PRODUCT_COMPAQ_NF3P, TLPHY_MEDIA_10_5,
231 1.22 tron "Compaq NetFlex 3/P" },
232 1.4 thorpej { 0, 0, NULL },
233 1.4 thorpej };
234 1.4 thorpej
235 1.4 thorpej const struct tl_product_desc tl_ti_products[] = {
236 1.10 thorpej /*
237 1.10 thorpej * Built-in Ethernet on the TI TravelMate 5000
238 1.10 thorpej * docking station; better product description?
239 1.10 thorpej */
240 1.15 thorpej { PCI_PRODUCT_TI_TLAN, 0,
241 1.22 tron "Texas Instruments ThunderLAN" },
242 1.4 thorpej { 0, 0, NULL },
243 1.4 thorpej };
244 1.4 thorpej
245 1.4 thorpej struct tl_vendor_desc {
246 1.4 thorpej u_int32_t tv_vendor;
247 1.4 thorpej const struct tl_product_desc *tv_products;
248 1.4 thorpej };
249 1.4 thorpej
250 1.4 thorpej const struct tl_vendor_desc tl_vendors[] = {
251 1.4 thorpej { PCI_VENDOR_COMPAQ, tl_compaq_products },
252 1.4 thorpej { PCI_VENDOR_TI, tl_ti_products },
253 1.4 thorpej { 0, NULL },
254 1.4 thorpej };
255 1.4 thorpej
256 1.68 perry const struct tl_product_desc *tl_lookup_product(u_int32_t);
257 1.4 thorpej
258 1.4 thorpej const struct tl_product_desc *
259 1.4 thorpej tl_lookup_product(id)
260 1.4 thorpej u_int32_t id;
261 1.4 thorpej {
262 1.4 thorpej const struct tl_product_desc *tp;
263 1.4 thorpej const struct tl_vendor_desc *tv;
264 1.4 thorpej
265 1.4 thorpej for (tv = tl_vendors; tv->tv_products != NULL; tv++)
266 1.4 thorpej if (PCI_VENDOR(id) == tv->tv_vendor)
267 1.4 thorpej break;
268 1.4 thorpej
269 1.4 thorpej if ((tp = tv->tv_products) == NULL)
270 1.4 thorpej return (NULL);
271 1.4 thorpej
272 1.4 thorpej for (; tp->tp_desc != NULL; tp++)
273 1.4 thorpej if (PCI_PRODUCT(id) == tp->tp_product)
274 1.4 thorpej break;
275 1.4 thorpej
276 1.4 thorpej if (tp->tp_desc == NULL)
277 1.4 thorpej return (NULL);
278 1.4 thorpej
279 1.4 thorpej return (tp);
280 1.4 thorpej }
281 1.4 thorpej
282 1.1 bouyer static int
283 1.77 christos tl_pci_match(struct device *parent, struct cfdata *match,
284 1.76 christos void *aux)
285 1.1 bouyer {
286 1.1 bouyer struct pci_attach_args *pa = (struct pci_attach_args *) aux;
287 1.1 bouyer
288 1.4 thorpej if (tl_lookup_product(pa->pa_id) != NULL)
289 1.4 thorpej return (1);
290 1.4 thorpej
291 1.4 thorpej return (0);
292 1.1 bouyer }
293 1.1 bouyer
294 1.1 bouyer static void
295 1.77 christos tl_pci_attach(struct device *parent, struct device *self, void *aux)
296 1.1 bouyer {
297 1.1 bouyer tl_softc_t *sc = (tl_softc_t *)self;
298 1.1 bouyer struct pci_attach_args * const pa = (struct pci_attach_args *) aux;
299 1.4 thorpej const struct tl_product_desc *tp;
300 1.1 bouyer struct ifnet * const ifp = &sc->tl_if;
301 1.1 bouyer bus_space_tag_t iot, memt;
302 1.1 bouyer bus_space_handle_t ioh, memh;
303 1.1 bouyer pci_intr_handle_t intrhandle;
304 1.4 thorpej const char *intrstr;
305 1.58 thorpej int ioh_valid, memh_valid;
306 1.23 bouyer int reg_io, reg_mem;
307 1.23 bouyer pcireg_t reg10, reg14;
308 1.4 thorpej pcireg_t csr;
309 1.4 thorpej
310 1.4 thorpej printf("\n");
311 1.4 thorpej
312 1.83 ad callout_init(&sc->tl_tick_ch, 0);
313 1.83 ad callout_init(&sc->tl_restart_ch, 0);
314 1.32 thorpej
315 1.10 thorpej tp = tl_lookup_product(pa->pa_id);
316 1.10 thorpej if (tp == NULL)
317 1.10 thorpej panic("tl_pci_attach: impossible");
318 1.15 thorpej sc->tl_product = tp;
319 1.10 thorpej
320 1.23 bouyer /*
321 1.52 wiz * Map the card space. First we have to find the I/O and MEM
322 1.59 tsutsui * registers. I/O is supposed to be at 0x10, MEM at 0x14,
323 1.23 bouyer * but some boards (Compaq Netflex 3/P PCI) seem to have it reversed.
324 1.23 bouyer * The ThunderLAN manual is not consistent about this either (there
325 1.23 bouyer * are both cases in code examples).
326 1.23 bouyer */
327 1.23 bouyer reg10 = pci_conf_read(pa->pa_pc, pa->pa_tag, 0x10);
328 1.23 bouyer reg14 = pci_conf_read(pa->pa_pc, pa->pa_tag, 0x14);
329 1.23 bouyer if (PCI_MAPREG_TYPE(reg10) == PCI_MAPREG_TYPE_IO)
330 1.23 bouyer reg_io = 0x10;
331 1.23 bouyer else if (PCI_MAPREG_TYPE(reg14) == PCI_MAPREG_TYPE_IO)
332 1.23 bouyer reg_io = 0x14;
333 1.23 bouyer else
334 1.23 bouyer reg_io = 0;
335 1.23 bouyer if (PCI_MAPREG_TYPE(reg10) == PCI_MAPREG_TYPE_MEM)
336 1.23 bouyer reg_mem = 0x10;
337 1.23 bouyer else if (PCI_MAPREG_TYPE(reg14) == PCI_MAPREG_TYPE_MEM)
338 1.23 bouyer reg_mem = 0x14;
339 1.23 bouyer else
340 1.23 bouyer reg_mem = 0;
341 1.23 bouyer
342 1.23 bouyer if (reg_io != 0)
343 1.23 bouyer ioh_valid = (pci_mapreg_map(pa, reg_io, PCI_MAPREG_TYPE_IO,
344 1.23 bouyer 0, &iot, &ioh, NULL, NULL) == 0);
345 1.23 bouyer else
346 1.23 bouyer ioh_valid = 0;
347 1.23 bouyer if (reg_mem != 0)
348 1.23 bouyer memh_valid = (pci_mapreg_map(pa, PCI_CBMA,
349 1.23 bouyer PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
350 1.23 bouyer 0, &memt, &memh, NULL, NULL) == 0);
351 1.23 bouyer else
352 1.23 bouyer memh_valid = 0;
353 1.4 thorpej
354 1.22 tron if (ioh_valid) {
355 1.22 tron sc->tl_bustag = iot;
356 1.22 tron sc->tl_bushandle = ioh;
357 1.22 tron } else if (memh_valid) {
358 1.4 thorpej sc->tl_bustag = memt;
359 1.4 thorpej sc->tl_bushandle = memh;
360 1.1 bouyer } else {
361 1.86 cegger aprint_error_dev(&sc->sc_dev, "unable to map device registers\n");
362 1.4 thorpej return;
363 1.1 bouyer }
364 1.43 bouyer sc->tl_dmatag = pa->pa_dmat;
365 1.1 bouyer
366 1.4 thorpej /* Enable the device. */
367 1.4 thorpej csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
368 1.4 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
369 1.4 thorpej csr | PCI_COMMAND_MASTER_ENABLE);
370 1.1 bouyer
371 1.86 cegger printf("%s: %s\n", device_xname(&sc->sc_dev), tp->tp_desc);
372 1.1 bouyer
373 1.1 bouyer tl_reset(sc);
374 1.1 bouyer
375 1.58 thorpej /* fill in the i2c tag */
376 1.58 thorpej sc->sc_i2c.ic_cookie = sc;
377 1.58 thorpej sc->sc_i2c.ic_acquire_bus = tl_i2c_acquire_bus;
378 1.58 thorpej sc->sc_i2c.ic_release_bus = tl_i2c_release_bus;
379 1.58 thorpej sc->sc_i2c.ic_send_start = tl_i2c_send_start;
380 1.58 thorpej sc->sc_i2c.ic_send_stop = tl_i2c_send_stop;
381 1.58 thorpej sc->sc_i2c.ic_initiate_xfer = tl_i2c_initiate_xfer;
382 1.58 thorpej sc->sc_i2c.ic_read_byte = tl_i2c_read_byte;
383 1.58 thorpej sc->sc_i2c.ic_write_byte = tl_i2c_write_byte;
384 1.1 bouyer
385 1.1 bouyer #ifdef TLDEBUG
386 1.1 bouyer printf("default values of INTreg: 0x%x\n",
387 1.17 bouyer tl_intreg_read(sc, TL_INT_Defaults));
388 1.1 bouyer #endif
389 1.1 bouyer
390 1.1 bouyer /* read mac addr */
391 1.58 thorpej if (seeprom_bootstrap_read(&sc->sc_i2c, 0x50, 0x83, 512/*?*/,
392 1.58 thorpej sc->tl_enaddr, ETHER_ADDR_LEN)) {
393 1.86 cegger aprint_error_dev(&sc->sc_dev, "error reading Ethernet address\n");
394 1.1 bouyer return;
395 1.1 bouyer }
396 1.86 cegger printf("%s: Ethernet address %s\n", device_xname(&sc->sc_dev),
397 1.17 bouyer ether_sprintf(sc->tl_enaddr));
398 1.1 bouyer
399 1.4 thorpej /* Map and establish interrupts */
400 1.39 sommerfe if (pci_intr_map(pa, &intrhandle)) {
401 1.86 cegger aprint_error_dev(&sc->sc_dev, "couldn't map interrupt\n");
402 1.4 thorpej return;
403 1.4 thorpej }
404 1.4 thorpej intrstr = pci_intr_string(pa->pa_pc, intrhandle);
405 1.49 christos sc->tl_if.if_softc = sc;
406 1.4 thorpej sc->tl_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_NET,
407 1.17 bouyer tl_intr, sc);
408 1.4 thorpej if (sc->tl_ih == NULL) {
409 1.86 cegger aprint_error_dev(&sc->sc_dev, "couldn't establish interrupt");
410 1.4 thorpej if (intrstr != NULL)
411 1.4 thorpej printf(" at %s", intrstr);
412 1.4 thorpej printf("\n");
413 1.4 thorpej return;
414 1.4 thorpej }
415 1.86 cegger printf("%s: interrupting at %s\n", device_xname(&sc->sc_dev), intrstr);
416 1.4 thorpej
417 1.43 bouyer /* init these pointers, so that tl_shutdown won't try to read them */
418 1.43 bouyer sc->Rx_list = NULL;
419 1.43 bouyer sc->Tx_list = NULL;
420 1.43 bouyer
421 1.46 bouyer /* allocate DMA-safe memory for control structs */
422 1.46 bouyer if (bus_dmamem_alloc(sc->tl_dmatag,
423 1.46 bouyer PAGE_SIZE, 0, PAGE_SIZE,
424 1.46 bouyer &sc->ctrl_segs, 1, &sc->ctrl_nsegs, BUS_DMA_NOWAIT) != 0 ||
425 1.46 bouyer bus_dmamem_map(sc->tl_dmatag, &sc->ctrl_segs,
426 1.82 christos sc->ctrl_nsegs, PAGE_SIZE, (void **)&sc->ctrl,
427 1.46 bouyer BUS_DMA_NOWAIT | BUS_DMA_COHERENT) != 0) {
428 1.86 cegger aprint_error_dev(&sc->sc_dev, "can't allocate DMA memory for lists\n");
429 1.46 bouyer return;
430 1.46 bouyer }
431 1.4 thorpej /*
432 1.4 thorpej * Add shutdown hook so that DMA is disabled prior to reboot. Not
433 1.59 tsutsui * doing
434 1.4 thorpej * reboot before the driver initializes.
435 1.4 thorpej */
436 1.46 bouyer (void) shutdownhook_establish(tl_shutdown, ifp);
437 1.4 thorpej
438 1.15 thorpej /*
439 1.15 thorpej * Initialize our media structures and probe the MII.
440 1.15 thorpej *
441 1.15 thorpej * Note that we don't care about the media instance. We
442 1.15 thorpej * are expecting to have multiple PHYs on the 10/100 cards,
443 1.15 thorpej * and on those cards we exclude the internal PHY from providing
444 1.15 thorpej * 10baseT. By ignoring the instance, it allows us to not have
445 1.15 thorpej * to specify it on the command line when switching media.
446 1.15 thorpej */
447 1.15 thorpej sc->tl_mii.mii_ifp = ifp;
448 1.15 thorpej sc->tl_mii.mii_readreg = tl_mii_read;
449 1.15 thorpej sc->tl_mii.mii_writereg = tl_mii_write;
450 1.15 thorpej sc->tl_mii.mii_statchg = tl_statchg;
451 1.85 dyoung sc->tl_ec.ec_mii = &sc->tl_mii;
452 1.15 thorpej ifmedia_init(&sc->tl_mii.mii_media, IFM_IMASK, tl_mediachange,
453 1.85 dyoung ether_mediastatus);
454 1.29 thorpej mii_attach(self, &sc->tl_mii, 0xffffffff, MII_PHY_ANY,
455 1.30 thorpej MII_OFFSET_ANY, 0);
456 1.59 tsutsui if (LIST_FIRST(&sc->tl_mii.mii_phys) == NULL) {
457 1.15 thorpej ifmedia_add(&sc->tl_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
458 1.15 thorpej ifmedia_set(&sc->tl_mii.mii_media, IFM_ETHER|IFM_NONE);
459 1.15 thorpej } else
460 1.15 thorpej ifmedia_set(&sc->tl_mii.mii_media, IFM_ETHER|IFM_AUTO);
461 1.57 bouyer
462 1.59 tsutsui /*
463 1.57 bouyer * We can support 802.1Q VLAN-sized frames.
464 1.57 bouyer */
465 1.57 bouyer sc->tl_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
466 1.1 bouyer
467 1.86 cegger strlcpy(ifp->if_xname, device_xname(&sc->sc_dev), IFNAMSIZ);
468 1.1 bouyer ifp->if_flags = IFF_BROADCAST|IFF_SIMPLEX|IFF_NOTRAILERS|IFF_MULTICAST;
469 1.1 bouyer ifp->if_ioctl = tl_ifioctl;
470 1.1 bouyer ifp->if_start = tl_ifstart;
471 1.1 bouyer ifp->if_watchdog = tl_ifwatchdog;
472 1.46 bouyer ifp->if_init = tl_init;
473 1.46 bouyer ifp->if_stop = tl_stop;
474 1.1 bouyer ifp->if_timer = 0;
475 1.50 itojun IFQ_SET_READY(&ifp->if_snd);
476 1.1 bouyer if_attach(ifp);
477 1.1 bouyer ether_ifattach(&(sc)->tl_if, (sc)->tl_enaddr);
478 1.67 dan
479 1.67 dan #if NRND > 0
480 1.86 cegger rnd_attach_source(&sc->rnd_source, device_xname(&sc->sc_dev),
481 1.67 dan RND_TYPE_NET, 0);
482 1.67 dan #endif
483 1.1 bouyer }
484 1.1 bouyer
485 1.1 bouyer static void
486 1.1 bouyer tl_reset(sc)
487 1.1 bouyer tl_softc_t *sc;
488 1.1 bouyer {
489 1.1 bouyer int i;
490 1.1 bouyer
491 1.1 bouyer /* read stats */
492 1.1 bouyer if (sc->tl_if.if_flags & IFF_RUNNING) {
493 1.32 thorpej callout_stop(&sc->tl_tick_ch);
494 1.1 bouyer tl_read_stats(sc);
495 1.1 bouyer }
496 1.1 bouyer /* Reset adapter */
497 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
498 1.17 bouyer TL_HR_READ(sc, TL_HOST_CMD) | HOST_CMD_Ad_Rst);
499 1.1 bouyer DELAY(100000);
500 1.1 bouyer /* Disable interrupts */
501 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOff);
502 1.1 bouyer /* setup aregs & hash */
503 1.1 bouyer for (i = TL_INT_Areg0; i <= TL_INT_HASH2; i = i + 4)
504 1.1 bouyer tl_intreg_write(sc, i, 0);
505 1.1 bouyer #ifdef TLDEBUG_ADDR
506 1.1 bouyer printf("Areg & hash registers: \n");
507 1.1 bouyer for (i = TL_INT_Areg0; i <= TL_INT_HASH2; i = i + 4)
508 1.1 bouyer printf(" reg %x: %x\n", i, tl_intreg_read(sc, i));
509 1.1 bouyer #endif
510 1.1 bouyer /* Setup NetConfig */
511 1.1 bouyer tl_intreg_write(sc, TL_INT_NetConfig,
512 1.17 bouyer TL_NETCONFIG_1F | TL_NETCONFIG_1chn | TL_NETCONFIG_PHY_EN);
513 1.1 bouyer /* Bsize: accept default */
514 1.1 bouyer /* TX commit in Acommit: accept default */
515 1.1 bouyer /* Load Ld_tmr and Ld_thr */
516 1.1 bouyer /* Ld_tmr = 3 */
517 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, 0x3 | HOST_CMD_LdTmr);
518 1.1 bouyer /* Ld_thr = 0 */
519 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, 0x0 | HOST_CMD_LdThr);
520 1.1 bouyer /* Unreset MII */
521 1.1 bouyer netsio_set(sc, TL_NETSIO_NMRST);
522 1.1 bouyer DELAY(100000);
523 1.15 thorpej sc->tl_mii.mii_media_status &= ~IFM_ACTIVE;
524 1.1 bouyer }
525 1.1 bouyer
526 1.1 bouyer static void tl_shutdown(v)
527 1.1 bouyer void *v;
528 1.1 bouyer {
529 1.46 bouyer tl_stop(v, 1);
530 1.46 bouyer }
531 1.46 bouyer
532 1.77 christos static void tl_stop(struct ifnet *ifp, int disable)
533 1.46 bouyer {
534 1.46 bouyer tl_softc_t *sc = ifp->if_softc;
535 1.1 bouyer struct Tx_list *Tx;
536 1.1 bouyer int i;
537 1.59 tsutsui
538 1.46 bouyer if ((ifp->if_flags & IFF_RUNNING) == 0)
539 1.1 bouyer return;
540 1.1 bouyer /* disable interrupts */
541 1.17 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOff);
542 1.1 bouyer /* stop TX and RX channels */
543 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
544 1.17 bouyer HOST_CMD_STOP | HOST_CMD_RT | HOST_CMD_Nes);
545 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_STOP);
546 1.1 bouyer DELAY(100000);
547 1.1 bouyer
548 1.59 tsutsui /* stop statistics reading loop, read stats */
549 1.32 thorpej callout_stop(&sc->tl_tick_ch);
550 1.1 bouyer tl_read_stats(sc);
551 1.26 thorpej
552 1.26 thorpej /* Down the MII. */
553 1.26 thorpej mii_down(&sc->tl_mii);
554 1.1 bouyer
555 1.1 bouyer /* deallocate memory allocations */
556 1.43 bouyer if (sc->Rx_list) {
557 1.43 bouyer for (i=0; i< TL_NBUF; i++) {
558 1.43 bouyer if (sc->Rx_list[i].m) {
559 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag,
560 1.43 bouyer sc->Rx_list[i].m_dmamap);
561 1.43 bouyer m_freem(sc->Rx_list[i].m);
562 1.43 bouyer }
563 1.59 tsutsui bus_dmamap_destroy(sc->tl_dmatag,
564 1.44 bouyer sc->Rx_list[i].m_dmamap);
565 1.43 bouyer sc->Rx_list[i].m = NULL;
566 1.43 bouyer }
567 1.43 bouyer free(sc->Rx_list, M_DEVBUF);
568 1.43 bouyer sc->Rx_list = NULL;
569 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, sc->Rx_dmamap);
570 1.44 bouyer bus_dmamap_destroy(sc->tl_dmatag, sc->Rx_dmamap);
571 1.43 bouyer sc->hw_Rx_list = NULL;
572 1.43 bouyer while ((Tx = sc->active_Tx) != NULL) {
573 1.43 bouyer Tx->hw_list->stat = 0;
574 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, Tx->m_dmamap);
575 1.44 bouyer bus_dmamap_destroy(sc->tl_dmatag, Tx->m_dmamap);
576 1.43 bouyer m_freem(Tx->m);
577 1.43 bouyer sc->active_Tx = Tx->next;
578 1.43 bouyer Tx->next = sc->Free_Tx;
579 1.43 bouyer sc->Free_Tx = Tx;
580 1.43 bouyer }
581 1.43 bouyer sc->last_Tx = NULL;
582 1.43 bouyer free(sc->Tx_list, M_DEVBUF);
583 1.43 bouyer sc->Tx_list = NULL;
584 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, sc->Tx_dmamap);
585 1.44 bouyer bus_dmamap_destroy(sc->tl_dmatag, sc->Tx_dmamap);
586 1.43 bouyer sc->hw_Tx_list = NULL;
587 1.1 bouyer }
588 1.46 bouyer ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
589 1.46 bouyer ifp->if_timer = 0;
590 1.15 thorpej sc->tl_mii.mii_media_status &= ~IFM_ACTIVE;
591 1.1 bouyer }
592 1.1 bouyer
593 1.1 bouyer static void tl_restart(v)
594 1.1 bouyer void *v;
595 1.1 bouyer {
596 1.1 bouyer tl_init(v);
597 1.1 bouyer }
598 1.1 bouyer
599 1.46 bouyer static int tl_init(ifp)
600 1.46 bouyer struct ifnet *ifp;
601 1.1 bouyer {
602 1.46 bouyer tl_softc_t *sc = ifp->if_softc;
603 1.43 bouyer int i, s, error;
604 1.79 rumble bus_size_t boundary;
605 1.79 rumble prop_number_t prop_boundary;
606 1.70 christos const char *errstring;
607 1.44 bouyer char *nullbuf;
608 1.1 bouyer
609 1.14 mycroft s = splnet();
610 1.1 bouyer /* cancel any pending IO */
611 1.46 bouyer tl_stop(ifp, 1);
612 1.1 bouyer tl_reset(sc);
613 1.1 bouyer if ((sc->tl_if.if_flags & IFF_UP) == 0) {
614 1.1 bouyer splx(s);
615 1.1 bouyer return 0;
616 1.1 bouyer }
617 1.1 bouyer /* Set various register to reasonable value */
618 1.1 bouyer /* setup NetCmd in promisc mode if needed */
619 1.1 bouyer i = (ifp->if_flags & IFF_PROMISC) ? TL_NETCOMMAND_CAF : 0;
620 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetCmd,
621 1.17 bouyer TL_NETCOMMAND_NRESET | TL_NETCOMMAND_NWRAP | i);
622 1.1 bouyer /* Max receive size : MCLBYTES */
623 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_MISC + TL_MISC_MaxRxL, MCLBYTES & 0xff);
624 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_MISC + TL_MISC_MaxRxH,
625 1.17 bouyer (MCLBYTES >> 8) & 0xff);
626 1.1 bouyer
627 1.1 bouyer /* init MAC addr */
628 1.1 bouyer for (i = 0; i < ETHER_ADDR_LEN; i++)
629 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_Areg0 + i , sc->tl_enaddr[i]);
630 1.1 bouyer /* add multicast filters */
631 1.1 bouyer tl_addr_filter(sc);
632 1.1 bouyer #ifdef TLDEBUG_ADDR
633 1.1 bouyer printf("Wrote Mac addr, Areg & hash registers are now: \n");
634 1.1 bouyer for (i = TL_INT_Areg0; i <= TL_INT_HASH2; i = i + 4)
635 1.1 bouyer printf(" reg %x: %x\n", i, tl_intreg_read(sc, i));
636 1.1 bouyer #endif
637 1.1 bouyer
638 1.1 bouyer /* Pre-allocate receivers mbuf, make the lists */
639 1.17 bouyer sc->Rx_list = malloc(sizeof(struct Rx_list) * TL_NBUF, M_DEVBUF,
640 1.48 tsutsui M_NOWAIT|M_ZERO);
641 1.17 bouyer sc->Tx_list = malloc(sizeof(struct Tx_list) * TL_NBUF, M_DEVBUF,
642 1.48 tsutsui M_NOWAIT|M_ZERO);
643 1.1 bouyer if (sc->Rx_list == NULL || sc->Tx_list == NULL) {
644 1.43 bouyer errstring = "out of memory for lists";
645 1.43 bouyer error = ENOMEM;
646 1.43 bouyer goto bad;
647 1.43 bouyer }
648 1.79 rumble
649 1.79 rumble /*
650 1.79 rumble * Some boards (Set Engineering GFE) do not permit DMA transfers
651 1.79 rumble * across page boundaries.
652 1.79 rumble */
653 1.79 rumble prop_boundary = prop_dictionary_get(device_properties(&sc->sc_dev),
654 1.79 rumble "tl-dma-page-boundary");
655 1.79 rumble if (prop_boundary != NULL) {
656 1.80 rumble KASSERT(prop_object_type(prop_boundary) == PROP_TYPE_NUMBER);
657 1.79 rumble boundary = (bus_size_t)prop_number_integer_value(prop_boundary);
658 1.79 rumble } else {
659 1.79 rumble boundary = 0;
660 1.79 rumble }
661 1.79 rumble
662 1.43 bouyer error = bus_dmamap_create(sc->tl_dmatag,
663 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF, 1,
664 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF, 0, BUS_DMA_WAITOK,
665 1.43 bouyer &sc->Rx_dmamap);
666 1.43 bouyer if (error == 0)
667 1.43 bouyer error = bus_dmamap_create(sc->tl_dmatag,
668 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF, 1,
669 1.79 rumble sizeof(struct tl_Tx_list) * TL_NBUF, boundary,
670 1.79 rumble BUS_DMA_WAITOK, &sc->Tx_dmamap);
671 1.59 tsutsui if (error == 0)
672 1.44 bouyer error = bus_dmamap_create(sc->tl_dmatag, ETHER_MIN_TX, 1,
673 1.79 rumble ETHER_MIN_TX, boundary, BUS_DMA_WAITOK,
674 1.44 bouyer &sc->null_dmamap);
675 1.43 bouyer if (error) {
676 1.43 bouyer errstring = "can't allocate DMA maps for lists";
677 1.43 bouyer goto bad;
678 1.43 bouyer }
679 1.46 bouyer memset(sc->ctrl, 0, PAGE_SIZE);
680 1.46 bouyer sc->hw_Rx_list = (void *)sc->ctrl;
681 1.46 bouyer sc->hw_Tx_list =
682 1.46 bouyer (void *)(sc->ctrl + sizeof(struct tl_Rx_list) * TL_NBUF);
683 1.46 bouyer nullbuf = sc->ctrl + sizeof(struct tl_Rx_list) * TL_NBUF +
684 1.44 bouyer sizeof(struct tl_Tx_list) * TL_NBUF;
685 1.44 bouyer error = bus_dmamap_load(sc->tl_dmatag, sc->Rx_dmamap,
686 1.44 bouyer sc->hw_Rx_list, sizeof(struct tl_Rx_list) * TL_NBUF, NULL,
687 1.44 bouyer BUS_DMA_WAITOK);
688 1.43 bouyer if (error == 0)
689 1.43 bouyer error = bus_dmamap_load(sc->tl_dmatag, sc->Tx_dmamap,
690 1.43 bouyer sc->hw_Tx_list, sizeof(struct tl_Tx_list) * TL_NBUF, NULL,
691 1.43 bouyer BUS_DMA_WAITOK);
692 1.44 bouyer if (error == 0)
693 1.44 bouyer error = bus_dmamap_load(sc->tl_dmatag, sc->null_dmamap,
694 1.44 bouyer nullbuf, ETHER_MIN_TX, NULL, BUS_DMA_WAITOK);
695 1.43 bouyer if (error) {
696 1.44 bouyer errstring = "can't DMA map DMA memory for lists";
697 1.43 bouyer goto bad;
698 1.1 bouyer }
699 1.1 bouyer for (i=0; i< TL_NBUF; i++) {
700 1.43 bouyer error = bus_dmamap_create(sc->tl_dmatag, MCLBYTES,
701 1.79 rumble 1, MCLBYTES, boundary, BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW,
702 1.43 bouyer &sc->Rx_list[i].m_dmamap);
703 1.43 bouyer if (error == 0) {
704 1.43 bouyer error = bus_dmamap_create(sc->tl_dmatag, MCLBYTES,
705 1.79 rumble TL_NSEG, MCLBYTES, boundary,
706 1.43 bouyer BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW,
707 1.43 bouyer &sc->Tx_list[i].m_dmamap);
708 1.43 bouyer }
709 1.43 bouyer if (error) {
710 1.43 bouyer errstring = "can't allocate DMA maps for mbufs";
711 1.43 bouyer goto bad;
712 1.43 bouyer }
713 1.43 bouyer sc->Rx_list[i].hw_list = &sc->hw_Rx_list[i];
714 1.43 bouyer sc->Rx_list[i].hw_listaddr = sc->Rx_dmamap->dm_segs[0].ds_addr
715 1.43 bouyer + sizeof(struct tl_Rx_list) * i;
716 1.43 bouyer sc->Tx_list[i].hw_list = &sc->hw_Tx_list[i];
717 1.43 bouyer sc->Tx_list[i].hw_listaddr = sc->Tx_dmamap->dm_segs[0].ds_addr
718 1.43 bouyer + sizeof(struct tl_Tx_list) * i;
719 1.43 bouyer if (tl_add_RxBuff(sc, &sc->Rx_list[i], NULL) == 0) {
720 1.43 bouyer errstring = "out of mbuf for receive list";
721 1.43 bouyer error = ENOMEM;
722 1.43 bouyer goto bad;
723 1.1 bouyer }
724 1.1 bouyer if (i > 0) { /* chain the list */
725 1.59 tsutsui sc->Rx_list[i - 1].next = &sc->Rx_list[i];
726 1.59 tsutsui sc->hw_Rx_list[i - 1].fwd =
727 1.43 bouyer htole32(sc->Rx_list[i].hw_listaddr);
728 1.59 tsutsui sc->Tx_list[i - 1].next = &sc->Tx_list[i];
729 1.1 bouyer }
730 1.1 bouyer }
731 1.59 tsutsui sc->hw_Rx_list[TL_NBUF - 1].fwd = 0;
732 1.60 tsutsui sc->Rx_list[TL_NBUF - 1].next = NULL;
733 1.59 tsutsui sc->hw_Tx_list[TL_NBUF - 1].fwd = 0;
734 1.59 tsutsui sc->Tx_list[TL_NBUF - 1].next = NULL;
735 1.1 bouyer
736 1.1 bouyer sc->active_Rx = &sc->Rx_list[0];
737 1.59 tsutsui sc->last_Rx = &sc->Rx_list[TL_NBUF - 1];
738 1.1 bouyer sc->active_Tx = sc->last_Tx = NULL;
739 1.1 bouyer sc->Free_Tx = &sc->Tx_list[0];
740 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
741 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF,
742 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
743 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
744 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
745 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
746 1.44 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->null_dmamap, 0, ETHER_MIN_TX,
747 1.43 bouyer BUS_DMASYNC_PREWRITE);
748 1.1 bouyer
749 1.15 thorpej /* set media */
750 1.85 dyoung if ((error = mii_mediachg(&sc->tl_mii)) == ENXIO)
751 1.85 dyoung error = 0;
752 1.85 dyoung else if (error != 0) {
753 1.85 dyoung errstring = "could not set media";
754 1.85 dyoung goto bad;
755 1.85 dyoung }
756 1.1 bouyer
757 1.1 bouyer /* start ticks calls */
758 1.32 thorpej callout_reset(&sc->tl_tick_ch, hz, tl_ticks, sc);
759 1.64 wiz /* write address of Rx list and enable interrupts */
760 1.43 bouyer TL_HR_WRITE(sc, TL_HOST_CH_PARM, sc->Rx_list[0].hw_listaddr);
761 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
762 1.17 bouyer HOST_CMD_GO | HOST_CMD_RT | HOST_CMD_Nes | HOST_CMD_IntOn);
763 1.1 bouyer sc->tl_if.if_flags |= IFF_RUNNING;
764 1.1 bouyer sc->tl_if.if_flags &= ~IFF_OACTIVE;
765 1.1 bouyer return 0;
766 1.43 bouyer bad:
767 1.86 cegger printf("%s: %s\n", device_xname(&sc->sc_dev), errstring);
768 1.43 bouyer splx(s);
769 1.43 bouyer return error;
770 1.1 bouyer }
771 1.1 bouyer
772 1.1 bouyer
773 1.1 bouyer static u_int32_t
774 1.1 bouyer tl_intreg_read(sc, reg)
775 1.1 bouyer tl_softc_t *sc;
776 1.1 bouyer u_int32_t reg;
777 1.1 bouyer {
778 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR, reg & TL_HOST_DIOADR_MASK);
779 1.1 bouyer return TL_HR_READ(sc, TL_HOST_DIO_DATA);
780 1.1 bouyer }
781 1.1 bouyer
782 1.1 bouyer static u_int8_t
783 1.1 bouyer tl_intreg_read_byte(sc, reg)
784 1.1 bouyer tl_softc_t *sc;
785 1.1 bouyer u_int32_t reg;
786 1.1 bouyer {
787 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR,
788 1.17 bouyer (reg & (~0x07)) & TL_HOST_DIOADR_MASK);
789 1.1 bouyer return TL_HR_READ_BYTE(sc, TL_HOST_DIO_DATA + (reg & 0x07));
790 1.1 bouyer }
791 1.1 bouyer
792 1.1 bouyer static void
793 1.1 bouyer tl_intreg_write(sc, reg, val)
794 1.1 bouyer tl_softc_t *sc;
795 1.1 bouyer u_int32_t reg;
796 1.1 bouyer u_int32_t val;
797 1.1 bouyer {
798 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR, reg & TL_HOST_DIOADR_MASK);
799 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_DIO_DATA, val);
800 1.1 bouyer }
801 1.1 bouyer
802 1.1 bouyer static void
803 1.1 bouyer tl_intreg_write_byte(sc, reg, val)
804 1.1 bouyer tl_softc_t *sc;
805 1.1 bouyer u_int32_t reg;
806 1.1 bouyer u_int8_t val;
807 1.1 bouyer {
808 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR,
809 1.17 bouyer (reg & (~0x03)) & TL_HOST_DIOADR_MASK);
810 1.1 bouyer TL_HR_WRITE_BYTE(sc, TL_HOST_DIO_DATA + (reg & 0x03), val);
811 1.1 bouyer }
812 1.1 bouyer
813 1.28 tron void
814 1.28 tron tl_mii_sync(sc)
815 1.28 tron struct tl_softc *sc;
816 1.1 bouyer {
817 1.28 tron int i;
818 1.1 bouyer
819 1.28 tron netsio_clr(sc, TL_NETSIO_MTXEN);
820 1.28 tron for (i = 0; i < 32; i++) {
821 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
822 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
823 1.28 tron }
824 1.1 bouyer }
825 1.1 bouyer
826 1.15 thorpej void
827 1.28 tron tl_mii_sendbits(sc, data, nbits)
828 1.28 tron struct tl_softc *sc;
829 1.28 tron u_int32_t data;
830 1.28 tron int nbits;
831 1.1 bouyer {
832 1.28 tron int i;
833 1.1 bouyer
834 1.28 tron netsio_set(sc, TL_NETSIO_MTXEN);
835 1.28 tron for (i = 1 << (nbits - 1); i; i = i >> 1) {
836 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
837 1.28 tron netsio_read(sc, TL_NETSIO_MCLK);
838 1.28 tron if (data & i)
839 1.28 tron netsio_set(sc, TL_NETSIO_MDATA);
840 1.28 tron else
841 1.28 tron netsio_clr(sc, TL_NETSIO_MDATA);
842 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
843 1.28 tron netsio_read(sc, TL_NETSIO_MCLK);
844 1.28 tron }
845 1.1 bouyer }
846 1.1 bouyer
847 1.15 thorpej int
848 1.15 thorpej tl_mii_read(self, phy, reg)
849 1.15 thorpej struct device *self;
850 1.15 thorpej int phy, reg;
851 1.1 bouyer {
852 1.28 tron struct tl_softc *sc = (struct tl_softc *)self;
853 1.28 tron int val = 0, i, err;
854 1.28 tron
855 1.28 tron /*
856 1.28 tron * Read the PHY register by manually driving the MII control lines.
857 1.28 tron */
858 1.1 bouyer
859 1.28 tron tl_mii_sync(sc);
860 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_START, 2);
861 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_READ, 2);
862 1.28 tron tl_mii_sendbits(sc, phy, 5);
863 1.28 tron tl_mii_sendbits(sc, reg, 5);
864 1.28 tron
865 1.28 tron netsio_clr(sc, TL_NETSIO_MTXEN);
866 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
867 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
868 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
869 1.28 tron
870 1.28 tron err = netsio_read(sc, TL_NETSIO_MDATA);
871 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
872 1.28 tron
873 1.28 tron /* Even if an error occurs, must still clock out the cycle. */
874 1.28 tron for (i = 0; i < 16; i++) {
875 1.28 tron val <<= 1;
876 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
877 1.28 tron if (err == 0 && netsio_read(sc, TL_NETSIO_MDATA))
878 1.28 tron val |= 1;
879 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
880 1.28 tron }
881 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
882 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
883 1.28 tron
884 1.28 tron return (err ? 0 : val);
885 1.15 thorpej }
886 1.15 thorpej
887 1.15 thorpej void
888 1.15 thorpej tl_mii_write(self, phy, reg, val)
889 1.15 thorpej struct device *self;
890 1.15 thorpej int phy, reg, val;
891 1.15 thorpej {
892 1.28 tron struct tl_softc *sc = (struct tl_softc *)self;
893 1.28 tron
894 1.28 tron /*
895 1.28 tron * Write the PHY register by manually driving the MII control lines.
896 1.28 tron */
897 1.28 tron
898 1.28 tron tl_mii_sync(sc);
899 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_START, 2);
900 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_WRITE, 2);
901 1.28 tron tl_mii_sendbits(sc, phy, 5);
902 1.28 tron tl_mii_sendbits(sc, reg, 5);
903 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_ACK, 2);
904 1.28 tron tl_mii_sendbits(sc, val, 16);
905 1.15 thorpej
906 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
907 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
908 1.15 thorpej }
909 1.15 thorpej
910 1.15 thorpej void
911 1.15 thorpej tl_statchg(self)
912 1.15 thorpej struct device *self;
913 1.15 thorpej {
914 1.15 thorpej tl_softc_t *sc = (struct tl_softc *)self;
915 1.15 thorpej u_int32_t reg;
916 1.15 thorpej
917 1.15 thorpej #ifdef TLDEBUG
918 1.73 rumble printf("tl_statchg, media %x\n", sc->tl_mii.mii_media.ifm_media);
919 1.15 thorpej #endif
920 1.15 thorpej
921 1.15 thorpej /*
922 1.15 thorpej * We must keep the ThunderLAN and the PHY in sync as
923 1.15 thorpej * to the status of full-duplex!
924 1.15 thorpej */
925 1.15 thorpej reg = tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetCmd);
926 1.15 thorpej if (sc->tl_mii.mii_media_active & IFM_FDX)
927 1.15 thorpej reg |= TL_NETCOMMAND_DUPLEX;
928 1.15 thorpej else
929 1.15 thorpej reg &= ~TL_NETCOMMAND_DUPLEX;
930 1.15 thorpej tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetCmd, reg);
931 1.1 bouyer }
932 1.1 bouyer
933 1.58 thorpej /********** I2C glue **********/
934 1.58 thorpej
935 1.58 thorpej static int
936 1.77 christos tl_i2c_acquire_bus(void *cookie, int flags)
937 1.58 thorpej {
938 1.58 thorpej
939 1.58 thorpej /* private bus */
940 1.58 thorpej return (0);
941 1.58 thorpej }
942 1.58 thorpej
943 1.58 thorpej static void
944 1.77 christos tl_i2c_release_bus(void *cookie, int flags)
945 1.58 thorpej {
946 1.58 thorpej
947 1.58 thorpej /* private bus */
948 1.58 thorpej }
949 1.58 thorpej
950 1.58 thorpej static int
951 1.58 thorpej tl_i2c_send_start(void *cookie, int flags)
952 1.58 thorpej {
953 1.58 thorpej
954 1.58 thorpej return (i2c_bitbang_send_start(cookie, flags, &tl_i2cbb_ops));
955 1.58 thorpej }
956 1.58 thorpej
957 1.58 thorpej static int
958 1.58 thorpej tl_i2c_send_stop(void *cookie, int flags)
959 1.58 thorpej {
960 1.58 thorpej
961 1.58 thorpej return (i2c_bitbang_send_stop(cookie, flags, &tl_i2cbb_ops));
962 1.58 thorpej }
963 1.58 thorpej
964 1.58 thorpej static int
965 1.58 thorpej tl_i2c_initiate_xfer(void *cookie, i2c_addr_t addr, int flags)
966 1.58 thorpej {
967 1.58 thorpej
968 1.58 thorpej return (i2c_bitbang_initiate_xfer(cookie, addr, flags, &tl_i2cbb_ops));
969 1.58 thorpej }
970 1.58 thorpej
971 1.58 thorpej static int
972 1.58 thorpej tl_i2c_read_byte(void *cookie, uint8_t *valp, int flags)
973 1.58 thorpej {
974 1.58 thorpej
975 1.58 thorpej return (i2c_bitbang_read_byte(cookie, valp, flags, &tl_i2cbb_ops));
976 1.58 thorpej }
977 1.58 thorpej
978 1.58 thorpej static int
979 1.58 thorpej tl_i2c_write_byte(void *cookie, uint8_t val, int flags)
980 1.58 thorpej {
981 1.58 thorpej
982 1.58 thorpej return (i2c_bitbang_write_byte(cookie, val, flags, &tl_i2cbb_ops));
983 1.58 thorpej }
984 1.58 thorpej
985 1.58 thorpej /********** I2C bit-bang glue **********/
986 1.58 thorpej
987 1.58 thorpej static void
988 1.58 thorpej tl_i2cbb_set_bits(void *cookie, uint32_t bits)
989 1.1 bouyer {
990 1.58 thorpej struct tl_softc *sc = cookie;
991 1.58 thorpej uint8_t reg;
992 1.1 bouyer
993 1.58 thorpej reg = tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio);
994 1.58 thorpej reg = (reg & ~(TL_NETSIO_EDATA|TL_NETSIO_ECLOCK)) | bits;
995 1.58 thorpej tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio, reg);
996 1.1 bouyer }
997 1.1 bouyer
998 1.58 thorpej static void
999 1.58 thorpej tl_i2cbb_set_dir(void *cookie, uint32_t bits)
1000 1.1 bouyer {
1001 1.58 thorpej struct tl_softc *sc = cookie;
1002 1.58 thorpej uint8_t reg;
1003 1.1 bouyer
1004 1.58 thorpej reg = tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio);
1005 1.58 thorpej reg = (reg & ~TL_NETSIO_ETXEN) | bits;
1006 1.58 thorpej tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio, reg);
1007 1.1 bouyer }
1008 1.1 bouyer
1009 1.58 thorpej static uint32_t
1010 1.58 thorpej tl_i2cbb_read(void *cookie)
1011 1.1 bouyer {
1012 1.1 bouyer
1013 1.58 thorpej return (tl_intreg_read_byte(cookie, TL_INT_NET + TL_INT_NetSio));
1014 1.1 bouyer }
1015 1.58 thorpej
1016 1.58 thorpej /********** End of I2C stuff **********/
1017 1.1 bouyer
1018 1.1 bouyer static int
1019 1.1 bouyer tl_intr(v)
1020 1.1 bouyer void *v;
1021 1.1 bouyer {
1022 1.1 bouyer tl_softc_t *sc = v;
1023 1.1 bouyer struct ifnet *ifp = &sc->tl_if;
1024 1.1 bouyer struct Rx_list *Rx;
1025 1.1 bouyer struct Tx_list *Tx;
1026 1.1 bouyer struct mbuf *m;
1027 1.1 bouyer u_int32_t int_type, int_reg;
1028 1.1 bouyer int ack = 0;
1029 1.1 bouyer int size;
1030 1.1 bouyer
1031 1.59 tsutsui int_reg = TL_HR_READ(sc, TL_HOST_INTR_DIOADR);
1032 1.1 bouyer int_type = int_reg & TL_INTR_MASK;
1033 1.1 bouyer if (int_type == 0)
1034 1.1 bouyer return 0;
1035 1.1 bouyer #if defined(TLDEBUG_RX) || defined(TLDEBUG_TX)
1036 1.86 cegger printf("%s: interrupt type %x, intr_reg %x\n", device_xname(&sc->sc_dev),
1037 1.17 bouyer int_type, int_reg);
1038 1.1 bouyer #endif
1039 1.1 bouyer /* disable interrupts */
1040 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOff);
1041 1.1 bouyer switch(int_type & TL_INTR_MASK) {
1042 1.1 bouyer case TL_INTR_RxEOF:
1043 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
1044 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF,
1045 1.43 bouyer BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1046 1.43 bouyer while(le32toh(sc->active_Rx->hw_list->stat) &
1047 1.43 bouyer TL_RX_CSTAT_CPLT) {
1048 1.1 bouyer /* dequeue and requeue at end of list */
1049 1.1 bouyer ack++;
1050 1.1 bouyer Rx = sc->active_Rx;
1051 1.1 bouyer sc->active_Rx = Rx->next;
1052 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, Rx->m_dmamap, 0,
1053 1.61 tsutsui Rx->m_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1054 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, Rx->m_dmamap);
1055 1.1 bouyer m = Rx->m;
1056 1.43 bouyer size = le32toh(Rx->hw_list->stat) >> 16;
1057 1.1 bouyer #ifdef TLDEBUG_RX
1058 1.17 bouyer printf("tl_intr: RX list complete, Rx %p, size=%d\n",
1059 1.17 bouyer Rx, size);
1060 1.1 bouyer #endif
1061 1.43 bouyer if (tl_add_RxBuff(sc, Rx, m ) == 0) {
1062 1.17 bouyer /*
1063 1.17 bouyer * No new mbuf, reuse the same. This means
1064 1.17 bouyer * that this packet
1065 1.17 bouyer * is lost
1066 1.17 bouyer */
1067 1.1 bouyer m = NULL;
1068 1.1 bouyer #ifdef TL_PRIV_STATS
1069 1.1 bouyer sc->ierr_nomem++;
1070 1.1 bouyer #endif
1071 1.1 bouyer #ifdef TLDEBUG
1072 1.1 bouyer printf("%s: out of mbuf, lost input packet\n",
1073 1.86 cegger device_xname(&sc->sc_dev));
1074 1.1 bouyer #endif
1075 1.1 bouyer }
1076 1.1 bouyer Rx->next = NULL;
1077 1.43 bouyer Rx->hw_list->fwd = 0;
1078 1.43 bouyer sc->last_Rx->hw_list->fwd = htole32(Rx->hw_listaddr);
1079 1.1 bouyer sc->last_Rx->next = Rx;
1080 1.1 bouyer sc->last_Rx = Rx;
1081 1.1 bouyer
1082 1.1 bouyer /* deliver packet */
1083 1.1 bouyer if (m) {
1084 1.1 bouyer if (size < sizeof(struct ether_header)) {
1085 1.1 bouyer m_freem(m);
1086 1.1 bouyer continue;
1087 1.1 bouyer }
1088 1.1 bouyer m->m_pkthdr.rcvif = ifp;
1089 1.24 thorpej m->m_pkthdr.len = m->m_len = size;
1090 1.1 bouyer #ifdef TLDEBUG_RX
1091 1.36 thorpej { struct ether_header *eh =
1092 1.36 thorpej mtod(m, struct ether_header *);
1093 1.1 bouyer printf("tl_intr: Rx packet:\n");
1094 1.36 thorpej ether_printheader(eh); }
1095 1.1 bouyer #endif
1096 1.1 bouyer #if NBPFILTER > 0
1097 1.36 thorpej if (ifp->if_bpf)
1098 1.36 thorpej bpf_mtap(ifp->if_bpf, m);
1099 1.1 bouyer #endif /* NBPFILTER > 0 */
1100 1.24 thorpej (*ifp->if_input)(ifp, m);
1101 1.1 bouyer }
1102 1.1 bouyer }
1103 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
1104 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF,
1105 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1106 1.1 bouyer #ifdef TLDEBUG_RX
1107 1.1 bouyer printf("TL_INTR_RxEOF: ack %d\n", ack);
1108 1.1 bouyer #else
1109 1.1 bouyer if (ack == 0) {
1110 1.1 bouyer printf("%s: EOF intr without anything to read !\n",
1111 1.86 cegger device_xname(&sc->sc_dev));
1112 1.1 bouyer tl_reset(sc);
1113 1.81 wiz /* schedule reinit of the board */
1114 1.74 rumble callout_reset(&sc->tl_restart_ch, 1, tl_restart, ifp);
1115 1.1 bouyer return(1);
1116 1.1 bouyer }
1117 1.1 bouyer #endif
1118 1.1 bouyer break;
1119 1.1 bouyer case TL_INTR_RxEOC:
1120 1.1 bouyer ack++;
1121 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
1122 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF,
1123 1.43 bouyer BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1124 1.1 bouyer #ifdef TLDEBUG_RX
1125 1.1 bouyer printf("TL_INTR_RxEOC: ack %d\n", ack);
1126 1.1 bouyer #endif
1127 1.1 bouyer #ifdef DIAGNOSTIC
1128 1.43 bouyer if (le32toh(sc->active_Rx->hw_list->stat) & TL_RX_CSTAT_CPLT) {
1129 1.43 bouyer printf("%s: Rx EOC interrupt and active Tx list not "
1130 1.86 cegger "cleared\n", device_xname(&sc->sc_dev));
1131 1.1 bouyer return 0;
1132 1.1 bouyer } else
1133 1.59 tsutsui #endif
1134 1.1 bouyer {
1135 1.17 bouyer /*
1136 1.64 wiz * write address of Rx list and send Rx GO command, ack
1137 1.17 bouyer * interrupt and enable interrupts in one command
1138 1.17 bouyer */
1139 1.43 bouyer TL_HR_WRITE(sc, TL_HOST_CH_PARM, sc->active_Rx->hw_listaddr);
1140 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
1141 1.17 bouyer HOST_CMD_GO | HOST_CMD_RT | HOST_CMD_Nes | ack | int_type |
1142 1.17 bouyer HOST_CMD_ACK | HOST_CMD_IntOn);
1143 1.1 bouyer return 1;
1144 1.1 bouyer }
1145 1.1 bouyer case TL_INTR_TxEOF:
1146 1.1 bouyer case TL_INTR_TxEOC:
1147 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
1148 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
1149 1.43 bouyer BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1150 1.1 bouyer while ((Tx = sc->active_Tx) != NULL) {
1151 1.43 bouyer if((le32toh(Tx->hw_list->stat) & TL_TX_CSTAT_CPLT) == 0)
1152 1.1 bouyer break;
1153 1.1 bouyer ack++;
1154 1.1 bouyer #ifdef TLDEBUG_TX
1155 1.44 bouyer printf("TL_INTR_TxEOC: list 0x%x done\n",
1156 1.44 bouyer (int)Tx->hw_listaddr);
1157 1.1 bouyer #endif
1158 1.43 bouyer Tx->hw_list->stat = 0;
1159 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, Tx->m_dmamap, 0,
1160 1.61 tsutsui Tx->m_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1161 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, Tx->m_dmamap);
1162 1.1 bouyer m_freem(Tx->m);
1163 1.1 bouyer Tx->m = NULL;
1164 1.1 bouyer sc->active_Tx = Tx->next;
1165 1.1 bouyer if (sc->active_Tx == NULL)
1166 1.1 bouyer sc->last_Tx = NULL;
1167 1.1 bouyer Tx->next = sc->Free_Tx;
1168 1.1 bouyer sc->Free_Tx = Tx;
1169 1.1 bouyer }
1170 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
1171 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
1172 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1173 1.1 bouyer /* if this was an EOC, ACK immediatly */
1174 1.45 bouyer if (ack)
1175 1.45 bouyer sc->tl_if.if_flags &= ~IFF_OACTIVE;
1176 1.1 bouyer if (int_type == TL_INTR_TxEOC) {
1177 1.1 bouyer #ifdef TLDEBUG_TX
1178 1.17 bouyer printf("TL_INTR_TxEOC: ack %d (will be set to 1)\n",
1179 1.17 bouyer ack);
1180 1.1 bouyer #endif
1181 1.17 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, 1 | int_type |
1182 1.17 bouyer HOST_CMD_ACK | HOST_CMD_IntOn);
1183 1.17 bouyer if ( sc->active_Tx != NULL) {
1184 1.17 bouyer /* needs a Tx go command */
1185 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CH_PARM,
1186 1.43 bouyer sc->active_Tx->hw_listaddr);
1187 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_GO);
1188 1.1 bouyer }
1189 1.1 bouyer sc->tl_if.if_timer = 0;
1190 1.50 itojun if (IFQ_IS_EMPTY(&sc->tl_if.if_snd) == 0)
1191 1.1 bouyer tl_ifstart(&sc->tl_if);
1192 1.1 bouyer return 1;
1193 1.1 bouyer }
1194 1.1 bouyer #ifdef TLDEBUG
1195 1.1 bouyer else {
1196 1.1 bouyer printf("TL_INTR_TxEOF: ack %d\n", ack);
1197 1.1 bouyer }
1198 1.1 bouyer #endif
1199 1.1 bouyer sc->tl_if.if_timer = 0;
1200 1.50 itojun if (IFQ_IS_EMPTY(&sc->tl_if.if_snd) == 0)
1201 1.1 bouyer tl_ifstart(&sc->tl_if);
1202 1.1 bouyer break;
1203 1.1 bouyer case TL_INTR_Stat:
1204 1.1 bouyer ack++;
1205 1.1 bouyer #ifdef TLDEBUG
1206 1.1 bouyer printf("TL_INTR_Stat: ack %d\n", ack);
1207 1.1 bouyer #endif
1208 1.1 bouyer tl_read_stats(sc);
1209 1.1 bouyer break;
1210 1.1 bouyer case TL_INTR_Adc:
1211 1.1 bouyer if (int_reg & TL_INTVec_MASK) {
1212 1.1 bouyer /* adapter check conditions */
1213 1.17 bouyer printf("%s: check condition, intvect=0x%x, "
1214 1.86 cegger "ch_param=0x%x\n", device_xname(&sc->sc_dev),
1215 1.17 bouyer int_reg & TL_INTVec_MASK,
1216 1.17 bouyer TL_HR_READ(sc, TL_HOST_CH_PARM));
1217 1.1 bouyer tl_reset(sc);
1218 1.81 wiz /* schedule reinit of the board */
1219 1.74 rumble callout_reset(&sc->tl_restart_ch, 1, tl_restart, ifp);
1220 1.1 bouyer return(1);
1221 1.1 bouyer } else {
1222 1.1 bouyer u_int8_t netstat;
1223 1.1 bouyer /* Network status */
1224 1.17 bouyer netstat =
1225 1.17 bouyer tl_intreg_read_byte(sc, TL_INT_NET+TL_INT_NetSts);
1226 1.1 bouyer printf("%s: network status, NetSts=%x\n",
1227 1.86 cegger device_xname(&sc->sc_dev), netstat);
1228 1.1 bouyer /* Ack interrupts */
1229 1.17 bouyer tl_intreg_write_byte(sc, TL_INT_NET+TL_INT_NetSts,
1230 1.59 tsutsui netstat);
1231 1.1 bouyer ack++;
1232 1.1 bouyer }
1233 1.1 bouyer break;
1234 1.1 bouyer default:
1235 1.1 bouyer printf("%s: unhandled interrupt code %x!\n",
1236 1.86 cegger device_xname(&sc->sc_dev), int_type);
1237 1.1 bouyer ack++;
1238 1.1 bouyer }
1239 1.1 bouyer
1240 1.1 bouyer if (ack) {
1241 1.1 bouyer /* Ack the interrupt and enable interrupts */
1242 1.59 tsutsui TL_HR_WRITE(sc, TL_HOST_CMD, ack | int_type | HOST_CMD_ACK |
1243 1.17 bouyer HOST_CMD_IntOn);
1244 1.67 dan #if NRND > 0
1245 1.67 dan if (RND_ENABLED(&sc->rnd_source))
1246 1.67 dan rnd_add_uint32(&sc->rnd_source, int_reg);
1247 1.67 dan #endif
1248 1.1 bouyer return 1;
1249 1.1 bouyer }
1250 1.1 bouyer /* ack = 0 ; interrupt was perhaps not our. Just enable interrupts */
1251 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOn);
1252 1.1 bouyer return 0;
1253 1.1 bouyer }
1254 1.1 bouyer
1255 1.1 bouyer static int
1256 1.59 tsutsui tl_ifioctl(ifp, cmd, data)
1257 1.59 tsutsui struct ifnet *ifp;
1258 1.1 bouyer ioctl_cmd_t cmd;
1259 1.82 christos void *data;
1260 1.1 bouyer {
1261 1.1 bouyer struct tl_softc *sc = ifp->if_softc;
1262 1.1 bouyer int s, error;
1263 1.59 tsutsui
1264 1.14 mycroft s = splnet();
1265 1.85 dyoung error = ether_ioctl(ifp, cmd, data);
1266 1.85 dyoung if (error == ENETRESET) {
1267 1.85 dyoung if (ifp->if_flags & IFF_RUNNING)
1268 1.85 dyoung tl_addr_filter(sc);
1269 1.85 dyoung error = 0;
1270 1.1 bouyer }
1271 1.1 bouyer splx(s);
1272 1.1 bouyer return error;
1273 1.1 bouyer }
1274 1.1 bouyer
1275 1.1 bouyer static void
1276 1.1 bouyer tl_ifstart(ifp)
1277 1.1 bouyer struct ifnet *ifp;
1278 1.1 bouyer {
1279 1.1 bouyer tl_softc_t *sc = ifp->if_softc;
1280 1.43 bouyer struct mbuf *mb_head;
1281 1.1 bouyer struct Tx_list *Tx;
1282 1.79 rumble int segment, size;
1283 1.45 bouyer int again, error;
1284 1.59 tsutsui
1285 1.45 bouyer if ((sc->tl_if.if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
1286 1.45 bouyer return;
1287 1.1 bouyer txloop:
1288 1.1 bouyer /* If we don't have more space ... */
1289 1.1 bouyer if (sc->Free_Tx == NULL) {
1290 1.1 bouyer #ifdef TLDEBUG
1291 1.1 bouyer printf("tl_ifstart: No free TX list\n");
1292 1.1 bouyer #endif
1293 1.45 bouyer sc->tl_if.if_flags |= IFF_OACTIVE;
1294 1.1 bouyer return;
1295 1.1 bouyer }
1296 1.1 bouyer /* Grab a paquet for output */
1297 1.50 itojun IFQ_DEQUEUE(&ifp->if_snd, mb_head);
1298 1.1 bouyer if (mb_head == NULL) {
1299 1.1 bouyer #ifdef TLDEBUG_TX
1300 1.1 bouyer printf("tl_ifstart: nothing to send\n");
1301 1.1 bouyer #endif
1302 1.1 bouyer return;
1303 1.1 bouyer }
1304 1.1 bouyer Tx = sc->Free_Tx;
1305 1.1 bouyer sc->Free_Tx = Tx->next;
1306 1.43 bouyer Tx->next = NULL;
1307 1.45 bouyer again = 0;
1308 1.1 bouyer /*
1309 1.1 bouyer * Go through each of the mbufs in the chain and initialize
1310 1.1 bouyer * the transmit list descriptors with the physical address
1311 1.1 bouyer * and size of the mbuf.
1312 1.1 bouyer */
1313 1.1 bouyer tbdinit:
1314 1.43 bouyer memset(Tx->hw_list, 0, sizeof(struct tl_Tx_list));
1315 1.1 bouyer Tx->m = mb_head;
1316 1.43 bouyer size = mb_head->m_pkthdr.len;
1317 1.43 bouyer if ((error = bus_dmamap_load_mbuf(sc->tl_dmatag, Tx->m_dmamap, mb_head,
1318 1.43 bouyer BUS_DMA_NOWAIT)) || (size < ETHER_MIN_TX &&
1319 1.43 bouyer Tx->m_dmamap->dm_nsegs == TL_NSEG)) {
1320 1.43 bouyer struct mbuf *mn;
1321 1.1 bouyer /*
1322 1.17 bouyer * We ran out of segments, or we will. We have to recopy this
1323 1.17 bouyer * mbuf chain first.
1324 1.1 bouyer */
1325 1.43 bouyer if (error == 0)
1326 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, Tx->m_dmamap);
1327 1.43 bouyer if (again) {
1328 1.43 bouyer /* already copyed, can't do much more */
1329 1.43 bouyer m_freem(mb_head);
1330 1.43 bouyer goto bad;
1331 1.43 bouyer }
1332 1.43 bouyer again = 1;
1333 1.1 bouyer #ifdef TLDEBUG_TX
1334 1.1 bouyer printf("tl_ifstart: need to copy mbuf\n");
1335 1.1 bouyer #endif
1336 1.1 bouyer #ifdef TL_PRIV_STATS
1337 1.1 bouyer sc->oerr_mcopy++;
1338 1.1 bouyer #endif
1339 1.1 bouyer MGETHDR(mn, M_DONTWAIT, MT_DATA);
1340 1.1 bouyer if (mn == NULL) {
1341 1.1 bouyer m_freem(mb_head);
1342 1.1 bouyer goto bad;
1343 1.1 bouyer }
1344 1.1 bouyer if (mb_head->m_pkthdr.len > MHLEN) {
1345 1.1 bouyer MCLGET(mn, M_DONTWAIT);
1346 1.1 bouyer if ((mn->m_flags & M_EXT) == 0) {
1347 1.1 bouyer m_freem(mn);
1348 1.1 bouyer m_freem(mb_head);
1349 1.1 bouyer goto bad;
1350 1.1 bouyer }
1351 1.1 bouyer }
1352 1.1 bouyer m_copydata(mb_head, 0, mb_head->m_pkthdr.len,
1353 1.82 christos mtod(mn, void *));
1354 1.1 bouyer mn->m_pkthdr.len = mn->m_len = mb_head->m_pkthdr.len;
1355 1.1 bouyer m_freem(mb_head);
1356 1.1 bouyer mb_head = mn;
1357 1.1 bouyer goto tbdinit;
1358 1.1 bouyer }
1359 1.79 rumble for (segment = 0; segment < Tx->m_dmamap->dm_nsegs; segment++) {
1360 1.79 rumble Tx->hw_list->seg[segment].data_addr =
1361 1.79 rumble htole32(Tx->m_dmamap->dm_segs[segment].ds_addr);
1362 1.79 rumble Tx->hw_list->seg[segment].data_count =
1363 1.79 rumble htole32(Tx->m_dmamap->dm_segs[segment].ds_len);
1364 1.43 bouyer }
1365 1.61 tsutsui bus_dmamap_sync(sc->tl_dmatag, Tx->m_dmamap, 0,
1366 1.61 tsutsui Tx->m_dmamap->dm_mapsize,
1367 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1368 1.1 bouyer /* We are at end of mbuf chain. check the size and
1369 1.1 bouyer * see if it needs to be extended
1370 1.59 tsutsui */
1371 1.1 bouyer if (size < ETHER_MIN_TX) {
1372 1.1 bouyer #ifdef DIAGNOSTIC
1373 1.79 rumble if (segment >= TL_NSEG) {
1374 1.79 rumble panic("tl_ifstart: to much segmets (%d)", segment);
1375 1.1 bouyer }
1376 1.1 bouyer #endif
1377 1.1 bouyer /*
1378 1.1 bouyer * add the nullbuf in the seg
1379 1.1 bouyer */
1380 1.79 rumble Tx->hw_list->seg[segment].data_count =
1381 1.43 bouyer htole32(ETHER_MIN_TX - size);
1382 1.79 rumble Tx->hw_list->seg[segment].data_addr =
1383 1.44 bouyer htole32(sc->null_dmamap->dm_segs[0].ds_addr);
1384 1.1 bouyer size = ETHER_MIN_TX;
1385 1.79 rumble segment++;
1386 1.1 bouyer }
1387 1.1 bouyer /* The list is done, finish the list init */
1388 1.79 rumble Tx->hw_list->seg[segment - 1].data_count |=
1389 1.43 bouyer htole32(TL_LAST_SEG);
1390 1.43 bouyer Tx->hw_list->stat = htole32((size << 16) | 0x3000);
1391 1.1 bouyer #ifdef TLDEBUG_TX
1392 1.86 cegger printf("%s: sending, Tx : stat = 0x%x\n", device_xname(&sc->sc_dev),
1393 1.43 bouyer le32toh(Tx->hw_list->stat));
1394 1.59 tsutsui #if 0
1395 1.79 rumble for(segment = 0; segment < TL_NSEG; segment++) {
1396 1.1 bouyer printf(" seg %d addr 0x%x len 0x%x\n",
1397 1.79 rumble segment,
1398 1.79 rumble le32toh(Tx->hw_list->seg[segment].data_addr),
1399 1.79 rumble le32toh(Tx->hw_list->seg[segment].data_count));
1400 1.1 bouyer }
1401 1.1 bouyer #endif
1402 1.1 bouyer #endif
1403 1.1 bouyer if (sc->active_Tx == NULL) {
1404 1.1 bouyer sc->active_Tx = sc->last_Tx = Tx;
1405 1.1 bouyer #ifdef TLDEBUG_TX
1406 1.86 cegger printf("%s: Tx GO, addr=0x%ux\n", device_xname(&sc->sc_dev),
1407 1.44 bouyer (int)Tx->hw_listaddr);
1408 1.1 bouyer #endif
1409 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
1410 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
1411 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1412 1.43 bouyer TL_HR_WRITE(sc, TL_HOST_CH_PARM, Tx->hw_listaddr);
1413 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_GO);
1414 1.1 bouyer } else {
1415 1.1 bouyer #ifdef TLDEBUG_TX
1416 1.86 cegger printf("%s: Tx addr=0x%ux queued\n", device_xname(&sc->sc_dev),
1417 1.44 bouyer (int)Tx->hw_listaddr);
1418 1.1 bouyer #endif
1419 1.43 bouyer sc->last_Tx->hw_list->fwd = htole32(Tx->hw_listaddr);
1420 1.45 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
1421 1.45 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
1422 1.45 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1423 1.1 bouyer sc->last_Tx->next = Tx;
1424 1.1 bouyer sc->last_Tx = Tx;
1425 1.1 bouyer #ifdef DIAGNOSTIC
1426 1.43 bouyer if (sc->last_Tx->hw_list->fwd & 0x7)
1427 1.17 bouyer printf("%s: physical addr 0x%x of list not properly "
1428 1.17 bouyer "aligned\n",
1429 1.86 cegger device_xname(&sc->sc_dev), sc->last_Rx->hw_list->fwd);
1430 1.1 bouyer #endif
1431 1.1 bouyer }
1432 1.1 bouyer #if NBPFILTER > 0
1433 1.1 bouyer /* Pass packet to bpf if there is a listener */
1434 1.1 bouyer if (ifp->if_bpf)
1435 1.1 bouyer bpf_mtap(ifp->if_bpf, mb_head);
1436 1.1 bouyer #endif
1437 1.17 bouyer /*
1438 1.17 bouyer * Set a 5 second timer just in case we don't hear from the card again.
1439 1.17 bouyer */
1440 1.1 bouyer ifp->if_timer = 5;
1441 1.1 bouyer goto txloop;
1442 1.1 bouyer bad:
1443 1.1 bouyer #ifdef TLDEBUG
1444 1.1 bouyer printf("tl_ifstart: Out of mbuf, Tx pkt lost\n");
1445 1.1 bouyer #endif
1446 1.1 bouyer Tx->next = sc->Free_Tx;
1447 1.1 bouyer sc->Free_Tx = Tx;
1448 1.1 bouyer return;
1449 1.1 bouyer }
1450 1.1 bouyer
1451 1.1 bouyer static void
1452 1.1 bouyer tl_ifwatchdog(ifp)
1453 1.1 bouyer struct ifnet *ifp;
1454 1.1 bouyer {
1455 1.1 bouyer tl_softc_t *sc = ifp->if_softc;
1456 1.1 bouyer
1457 1.1 bouyer if ((ifp->if_flags & IFF_RUNNING) == 0)
1458 1.1 bouyer return;
1459 1.86 cegger printf("%s: device timeout\n", device_xname(&sc->sc_dev));
1460 1.1 bouyer ifp->if_oerrors++;
1461 1.46 bouyer tl_init(ifp);
1462 1.1 bouyer }
1463 1.1 bouyer
1464 1.1 bouyer static int
1465 1.1 bouyer tl_mediachange(ifp)
1466 1.1 bouyer struct ifnet *ifp;
1467 1.1 bouyer {
1468 1.15 thorpej
1469 1.15 thorpej if (ifp->if_flags & IFF_UP)
1470 1.51 christos tl_init(ifp);
1471 1.15 thorpej return (0);
1472 1.1 bouyer }
1473 1.1 bouyer
1474 1.43 bouyer static int tl_add_RxBuff(sc, Rx, oldm)
1475 1.43 bouyer tl_softc_t *sc;
1476 1.1 bouyer struct Rx_list *Rx;
1477 1.1 bouyer struct mbuf *oldm;
1478 1.1 bouyer {
1479 1.1 bouyer struct mbuf *m;
1480 1.43 bouyer int error;
1481 1.1 bouyer
1482 1.1 bouyer MGETHDR(m, M_DONTWAIT, MT_DATA);
1483 1.1 bouyer if (m != NULL) {
1484 1.1 bouyer MCLGET(m, M_DONTWAIT);
1485 1.1 bouyer if ((m->m_flags & M_EXT) == 0) {
1486 1.1 bouyer m_freem(m);
1487 1.1 bouyer if (oldm == NULL)
1488 1.1 bouyer return 0;
1489 1.1 bouyer m = oldm;
1490 1.1 bouyer m->m_data = m->m_ext.ext_buf;
1491 1.1 bouyer }
1492 1.1 bouyer } else {
1493 1.1 bouyer if (oldm == NULL)
1494 1.1 bouyer return 0;
1495 1.1 bouyer m = oldm;
1496 1.1 bouyer m->m_data = m->m_ext.ext_buf;
1497 1.1 bouyer }
1498 1.43 bouyer
1499 1.43 bouyer /* (re)init the Rx_list struct */
1500 1.43 bouyer
1501 1.43 bouyer Rx->m = m;
1502 1.43 bouyer if ((error = bus_dmamap_load(sc->tl_dmatag, Rx->m_dmamap,
1503 1.43 bouyer m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT)) != 0) {
1504 1.86 cegger aprint_error_dev(&sc->sc_dev, "bus_dmamap_load() failed (error %d) for "
1505 1.86 cegger "tl_add_RxBuff\n", error);
1506 1.43 bouyer printf("size %d (%d)\n", m->m_pkthdr.len, MCLBYTES);
1507 1.43 bouyer m_freem(m);
1508 1.43 bouyer Rx->m = NULL;
1509 1.43 bouyer return 0;
1510 1.43 bouyer }
1511 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, Rx->m_dmamap, 0,
1512 1.61 tsutsui Rx->m_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1513 1.1 bouyer /*
1514 1.1 bouyer * Move the data pointer up so that the incoming data packet
1515 1.1 bouyer * will be 32-bit aligned.
1516 1.1 bouyer */
1517 1.1 bouyer m->m_data += 2;
1518 1.1 bouyer
1519 1.43 bouyer Rx->hw_list->stat =
1520 1.59 tsutsui htole32(((Rx->m_dmamap->dm_segs[0].ds_len - 2) << 16) | 0x3000);
1521 1.43 bouyer Rx->hw_list->seg.data_count =
1522 1.59 tsutsui htole32(Rx->m_dmamap->dm_segs[0].ds_len - 2);
1523 1.43 bouyer Rx->hw_list->seg.data_addr =
1524 1.43 bouyer htole32(Rx->m_dmamap->dm_segs[0].ds_addr + 2);
1525 1.1 bouyer return (m != oldm);
1526 1.1 bouyer }
1527 1.1 bouyer
1528 1.1 bouyer static void tl_ticks(v)
1529 1.1 bouyer void *v;
1530 1.1 bouyer {
1531 1.1 bouyer tl_softc_t *sc = v;
1532 1.1 bouyer
1533 1.1 bouyer tl_read_stats(sc);
1534 1.19 thorpej
1535 1.19 thorpej /* Tick the MII. */
1536 1.19 thorpej mii_tick(&sc->tl_mii);
1537 1.19 thorpej
1538 1.17 bouyer /* read statistics every seconds */
1539 1.32 thorpej callout_reset(&sc->tl_tick_ch, hz, tl_ticks, sc);
1540 1.17 bouyer }
1541 1.17 bouyer
1542 1.17 bouyer static void
1543 1.17 bouyer tl_read_stats(sc)
1544 1.17 bouyer tl_softc_t *sc;
1545 1.17 bouyer {
1546 1.17 bouyer u_int32_t reg;
1547 1.17 bouyer int ierr_overr;
1548 1.17 bouyer int ierr_code;
1549 1.17 bouyer int ierr_crc;
1550 1.17 bouyer int oerr_underr;
1551 1.63 wiz int oerr_deferred;
1552 1.17 bouyer int oerr_coll;
1553 1.17 bouyer int oerr_multicoll;
1554 1.17 bouyer int oerr_exesscoll;
1555 1.17 bouyer int oerr_latecoll;
1556 1.17 bouyer int oerr_carrloss;
1557 1.17 bouyer struct ifnet *ifp = &sc->tl_if;
1558 1.17 bouyer
1559 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_TX);
1560 1.17 bouyer ifp->if_opackets += reg & 0x00ffffff;
1561 1.17 bouyer oerr_underr = reg >> 24;
1562 1.17 bouyer
1563 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_RX);
1564 1.17 bouyer ifp->if_ipackets += reg & 0x00ffffff;
1565 1.17 bouyer ierr_overr = reg >> 24;
1566 1.17 bouyer
1567 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_FERR);
1568 1.17 bouyer ierr_crc = (reg & TL_FERR_CRC) >> 16;
1569 1.17 bouyer ierr_code = (reg & TL_FERR_CODE) >> 24;
1570 1.63 wiz oerr_deferred = (reg & TL_FERR_DEF);
1571 1.17 bouyer
1572 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_COLL);
1573 1.17 bouyer oerr_multicoll = (reg & TL_COL_MULTI);
1574 1.17 bouyer oerr_coll = (reg & TL_COL_SINGLE) >> 16;
1575 1.17 bouyer
1576 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_LERR);
1577 1.17 bouyer oerr_exesscoll = (reg & TL_LERR_ECOLL);
1578 1.17 bouyer oerr_latecoll = (reg & TL_LERR_LCOLL) >> 8;
1579 1.17 bouyer oerr_carrloss = (reg & TL_LERR_CL) >> 16;
1580 1.17 bouyer
1581 1.17 bouyer
1582 1.17 bouyer ifp->if_oerrors += oerr_underr + oerr_exesscoll + oerr_latecoll +
1583 1.17 bouyer oerr_carrloss;
1584 1.17 bouyer ifp->if_collisions += oerr_coll + oerr_multicoll;
1585 1.17 bouyer ifp->if_ierrors += ierr_overr + ierr_code + ierr_crc;
1586 1.17 bouyer
1587 1.17 bouyer if (ierr_overr)
1588 1.17 bouyer printf("%s: receiver ring buffer overrun\n",
1589 1.86 cegger device_xname(&sc->sc_dev));
1590 1.17 bouyer if (oerr_underr)
1591 1.17 bouyer printf("%s: transmit buffer underrun\n",
1592 1.86 cegger device_xname(&sc->sc_dev));
1593 1.17 bouyer #ifdef TL_PRIV_STATS
1594 1.17 bouyer sc->ierr_overr += ierr_overr;
1595 1.17 bouyer sc->ierr_code += ierr_code;
1596 1.17 bouyer sc->ierr_crc += ierr_crc;
1597 1.17 bouyer sc->oerr_underr += oerr_underr;
1598 1.63 wiz sc->oerr_deferred += oerr_deferred;
1599 1.17 bouyer sc->oerr_coll += oerr_coll;
1600 1.17 bouyer sc->oerr_multicoll += oerr_multicoll;
1601 1.17 bouyer sc->oerr_exesscoll += oerr_exesscoll;
1602 1.17 bouyer sc->oerr_latecoll += oerr_latecoll;
1603 1.17 bouyer sc->oerr_carrloss += oerr_carrloss;
1604 1.17 bouyer #endif
1605 1.17 bouyer }
1606 1.1 bouyer
1607 1.17 bouyer static void tl_addr_filter(sc)
1608 1.17 bouyer tl_softc_t *sc;
1609 1.17 bouyer {
1610 1.17 bouyer struct ether_multistep step;
1611 1.17 bouyer struct ether_multi *enm;
1612 1.17 bouyer u_int32_t hash[2] = {0, 0};
1613 1.17 bouyer int i;
1614 1.1 bouyer
1615 1.17 bouyer sc->tl_if.if_flags &= ~IFF_ALLMULTI;
1616 1.17 bouyer ETHER_FIRST_MULTI(step, &sc->tl_ec, enm);
1617 1.17 bouyer while (enm != NULL) {
1618 1.17 bouyer #ifdef TLDEBUG
1619 1.17 bouyer printf("tl_addr_filter: addrs %s %s\n",
1620 1.17 bouyer ether_sprintf(enm->enm_addrlo),
1621 1.17 bouyer ether_sprintf(enm->enm_addrhi));
1622 1.17 bouyer #endif
1623 1.17 bouyer if (memcmp(enm->enm_addrlo, enm->enm_addrhi, 6) == 0) {
1624 1.17 bouyer i = tl_multicast_hash(enm->enm_addrlo);
1625 1.17 bouyer hash[i/32] |= 1 << (i%32);
1626 1.17 bouyer } else {
1627 1.17 bouyer hash[0] = hash[1] = 0xffffffff;
1628 1.17 bouyer sc->tl_if.if_flags |= IFF_ALLMULTI;
1629 1.17 bouyer break;
1630 1.1 bouyer }
1631 1.17 bouyer ETHER_NEXT_MULTI(step, enm);
1632 1.17 bouyer }
1633 1.17 bouyer #ifdef TLDEBUG
1634 1.17 bouyer printf("tl_addr_filer: hash1 %x has2 %x\n", hash[0], hash[1]);
1635 1.17 bouyer #endif
1636 1.17 bouyer tl_intreg_write(sc, TL_INT_HASH1, hash[0]);
1637 1.17 bouyer tl_intreg_write(sc, TL_INT_HASH2, hash[1]);
1638 1.17 bouyer }
1639 1.1 bouyer
1640 1.17 bouyer static int tl_multicast_hash(a)
1641 1.17 bouyer u_int8_t *a;
1642 1.17 bouyer {
1643 1.17 bouyer int hash;
1644 1.17 bouyer
1645 1.17 bouyer #define DA(addr,bit) (addr[5 - (bit/8)] & (1 << bit%8))
1646 1.17 bouyer #define xor8(a,b,c,d,e,f,g,h) (((a != 0) + (b != 0) + (c != 0) + (d != 0) + (e != 0) + (f != 0) + (g != 0) + (h != 0)) & 1)
1647 1.17 bouyer
1648 1.17 bouyer hash = xor8( DA(a,0), DA(a, 6), DA(a,12), DA(a,18), DA(a,24), DA(a,30),
1649 1.17 bouyer DA(a,36), DA(a,42));
1650 1.17 bouyer hash |= xor8( DA(a,1), DA(a, 7), DA(a,13), DA(a,19), DA(a,25), DA(a,31),
1651 1.17 bouyer DA(a,37), DA(a,43)) << 1;
1652 1.17 bouyer hash |= xor8( DA(a,2), DA(a, 8), DA(a,14), DA(a,20), DA(a,26), DA(a,32),
1653 1.17 bouyer DA(a,38), DA(a,44)) << 2;
1654 1.17 bouyer hash |= xor8( DA(a,3), DA(a, 9), DA(a,15), DA(a,21), DA(a,27), DA(a,33),
1655 1.17 bouyer DA(a,39), DA(a,45)) << 3;
1656 1.17 bouyer hash |= xor8( DA(a,4), DA(a,10), DA(a,16), DA(a,22), DA(a,28), DA(a,34),
1657 1.17 bouyer DA(a,40), DA(a,46)) << 4;
1658 1.17 bouyer hash |= xor8( DA(a,5), DA(a,11), DA(a,17), DA(a,23), DA(a,29), DA(a,35),
1659 1.17 bouyer DA(a,41), DA(a,47)) << 5;
1660 1.1 bouyer
1661 1.17 bouyer return hash;
1662 1.17 bouyer }
1663 1.1 bouyer
1664 1.59 tsutsui #if defined(TLDEBUG_RX)
1665 1.17 bouyer void
1666 1.17 bouyer ether_printheader(eh)
1667 1.17 bouyer struct ether_header *eh;
1668 1.17 bouyer {
1669 1.17 bouyer u_char *c = (char*)eh;
1670 1.17 bouyer int i;
1671 1.17 bouyer for (i=0; i<sizeof(struct ether_header); i++)
1672 1.17 bouyer printf("%x ", (u_int)c[i]);
1673 1.17 bouyer printf("\n");
1674 1.17 bouyer }
1675 1.1 bouyer #endif
1676