if_tl.c revision 1.90 1 1.90 bouyer /* $NetBSD: if_tl.c,v 1.90 2008/10/04 21:00:28 bouyer Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 1997 Manuel Bouyer. All rights reserved.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.1 bouyer * must display the following acknowledgement:
16 1.1 bouyer * This product includes software developed by Manuel Bouyer.
17 1.1 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.1 bouyer * derived from this software without specific prior written permission.
19 1.1 bouyer *
20 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.1 bouyer */
31 1.1 bouyer
32 1.1 bouyer /*
33 1.2 bouyer * Texas Instruments ThunderLAN ethernet controller
34 1.1 bouyer * ThunderLAN Programmer's Guide (TI Literature Number SPWU013A)
35 1.1 bouyer * available from www.ti.com
36 1.1 bouyer */
37 1.47 lukem
38 1.47 lukem #include <sys/cdefs.h>
39 1.90 bouyer __KERNEL_RCSID(0, "$NetBSD: if_tl.c,v 1.90 2008/10/04 21:00:28 bouyer Exp $");
40 1.1 bouyer
41 1.1 bouyer #undef TLDEBUG
42 1.1 bouyer #define TL_PRIV_STATS
43 1.1 bouyer #undef TLDEBUG_RX
44 1.1 bouyer #undef TLDEBUG_TX
45 1.1 bouyer #undef TLDEBUG_ADDR
46 1.12 jonathan
47 1.12 jonathan #include "opt_inet.h"
48 1.1 bouyer
49 1.1 bouyer #include <sys/param.h>
50 1.1 bouyer #include <sys/systm.h>
51 1.1 bouyer #include <sys/mbuf.h>
52 1.1 bouyer #include <sys/protosw.h>
53 1.1 bouyer #include <sys/socket.h>
54 1.1 bouyer #include <sys/ioctl.h>
55 1.1 bouyer #include <sys/errno.h>
56 1.1 bouyer #include <sys/malloc.h>
57 1.1 bouyer #include <sys/kernel.h>
58 1.1 bouyer #include <sys/proc.h> /* only for declaration of wakeup() used by vm.h */
59 1.1 bouyer #include <sys/device.h>
60 1.1 bouyer
61 1.1 bouyer #include <net/if.h>
62 1.1 bouyer #if defined(SIOCSIFMEDIA)
63 1.1 bouyer #include <net/if_media.h>
64 1.1 bouyer #endif
65 1.1 bouyer #include <net/if_types.h>
66 1.1 bouyer #include <net/if_dl.h>
67 1.1 bouyer #include <net/route.h>
68 1.1 bouyer #include <net/netisr.h>
69 1.1 bouyer
70 1.1 bouyer #include "bpfilter.h"
71 1.1 bouyer #if NBPFILTER > 0
72 1.1 bouyer #include <net/bpf.h>
73 1.1 bouyer #include <net/bpfdesc.h>
74 1.1 bouyer #endif
75 1.1 bouyer
76 1.67 dan #include "rnd.h"
77 1.67 dan #if NRND > 0
78 1.67 dan #include <sys/rnd.h>
79 1.67 dan #endif
80 1.67 dan
81 1.1 bouyer #ifdef INET
82 1.1 bouyer #include <netinet/in.h>
83 1.1 bouyer #include <netinet/in_systm.h>
84 1.1 bouyer #include <netinet/in_var.h>
85 1.1 bouyer #include <netinet/ip.h>
86 1.1 bouyer #endif
87 1.1 bouyer
88 1.1 bouyer
89 1.1 bouyer #if defined(__NetBSD__)
90 1.1 bouyer #include <net/if_ether.h>
91 1.34 mrg #include <uvm/uvm_extern.h>
92 1.1 bouyer #if defined(INET)
93 1.1 bouyer #include <netinet/if_inarp.h>
94 1.1 bouyer #endif
95 1.4 thorpej
96 1.84 ad #include <sys/bus.h>
97 1.84 ad #include <sys/intr.h>
98 1.4 thorpej
99 1.1 bouyer #include <dev/pci/pcireg.h>
100 1.1 bouyer #include <dev/pci/pcivar.h>
101 1.1 bouyer #include <dev/pci/pcidevs.h>
102 1.15 thorpej
103 1.58 thorpej #include <dev/i2c/i2cvar.h>
104 1.58 thorpej #include <dev/i2c/i2c_bitbang.h>
105 1.58 thorpej #include <dev/i2c/at24cxxvar.h>
106 1.15 thorpej
107 1.15 thorpej #include <dev/mii/mii.h>
108 1.15 thorpej #include <dev/mii/miivar.h>
109 1.15 thorpej
110 1.15 thorpej #include <dev/mii/tlphyvar.h>
111 1.15 thorpej
112 1.1 bouyer #include <dev/pci/if_tlregs.h>
113 1.15 thorpej #include <dev/pci/if_tlvar.h>
114 1.1 bouyer #endif /* __NetBSD__ */
115 1.1 bouyer
116 1.1 bouyer /* number of transmit/receive buffers */
117 1.59 tsutsui #ifndef TL_NBUF
118 1.62 tsutsui #define TL_NBUF 32
119 1.1 bouyer #endif
120 1.1 bouyer
121 1.89 tsutsui static int tl_pci_match(device_t, cfdata_t, void *);
122 1.89 tsutsui static void tl_pci_attach(device_t, device_t, void *);
123 1.68 perry static int tl_intr(void *);
124 1.68 perry
125 1.82 christos static int tl_ifioctl(struct ifnet *, ioctl_cmd_t, void *);
126 1.68 perry static int tl_mediachange(struct ifnet *);
127 1.68 perry static void tl_ifwatchdog(struct ifnet *);
128 1.89 tsutsui static void tl_shutdown(void *);
129 1.68 perry
130 1.68 perry static void tl_ifstart(struct ifnet *);
131 1.89 tsutsui static void tl_reset(tl_softc_t *);
132 1.68 perry static int tl_init(struct ifnet *);
133 1.68 perry static void tl_stop(struct ifnet *, int);
134 1.89 tsutsui static void tl_restart(void *);
135 1.89 tsutsui static int tl_add_RxBuff(tl_softc_t *, struct Rx_list *, struct mbuf *);
136 1.89 tsutsui static void tl_read_stats(tl_softc_t *);
137 1.89 tsutsui static void tl_ticks(void *);
138 1.89 tsutsui static int tl_multicast_hash(uint8_t *);
139 1.89 tsutsui static void tl_addr_filter(tl_softc_t *);
140 1.89 tsutsui
141 1.89 tsutsui static uint32_t tl_intreg_read(tl_softc_t *, uint32_t);
142 1.89 tsutsui static void tl_intreg_write(tl_softc_t *, uint32_t, uint32_t);
143 1.89 tsutsui static uint8_t tl_intreg_read_byte(tl_softc_t *, uint32_t);
144 1.89 tsutsui static void tl_intreg_write_byte(tl_softc_t *, uint32_t, uint8_t);
145 1.1 bouyer
146 1.68 perry void tl_mii_sync(struct tl_softc *);
147 1.89 tsutsui void tl_mii_sendbits(struct tl_softc *, uint32_t, int);
148 1.28 tron
149 1.28 tron
150 1.59 tsutsui #if defined(TLDEBUG_RX)
151 1.89 tsutsui static void ether_printheader(struct ether_header *);
152 1.1 bouyer #endif
153 1.1 bouyer
154 1.89 tsutsui int tl_mii_read(device_t, int, int);
155 1.89 tsutsui void tl_mii_write(device_t, int, int, int);
156 1.15 thorpej
157 1.89 tsutsui void tl_statchg(device_t);
158 1.1 bouyer
159 1.58 thorpej /* I2C glue */
160 1.58 thorpej static int tl_i2c_acquire_bus(void *, int);
161 1.58 thorpej static void tl_i2c_release_bus(void *, int);
162 1.58 thorpej static int tl_i2c_send_start(void *, int);
163 1.58 thorpej static int tl_i2c_send_stop(void *, int);
164 1.58 thorpej static int tl_i2c_initiate_xfer(void *, i2c_addr_t, int);
165 1.58 thorpej static int tl_i2c_read_byte(void *, uint8_t *, int);
166 1.58 thorpej static int tl_i2c_write_byte(void *, uint8_t, int);
167 1.58 thorpej
168 1.58 thorpej /* I2C bit-bang glue */
169 1.58 thorpej static void tl_i2cbb_set_bits(void *, uint32_t);
170 1.58 thorpej static void tl_i2cbb_set_dir(void *, uint32_t);
171 1.58 thorpej static uint32_t tl_i2cbb_read(void *);
172 1.58 thorpej static const struct i2c_bitbang_ops tl_i2cbb_ops = {
173 1.58 thorpej tl_i2cbb_set_bits,
174 1.58 thorpej tl_i2cbb_set_dir,
175 1.58 thorpej tl_i2cbb_read,
176 1.58 thorpej {
177 1.58 thorpej TL_NETSIO_EDATA, /* SDA */
178 1.58 thorpej TL_NETSIO_ECLOCK, /* SCL */
179 1.58 thorpej TL_NETSIO_ETXEN, /* SDA is output */
180 1.58 thorpej 0, /* SDA is input */
181 1.58 thorpej }
182 1.58 thorpej };
183 1.1 bouyer
184 1.89 tsutsui static inline void netsio_clr(tl_softc_t *, uint8_t);
185 1.89 tsutsui static inline void netsio_set(tl_softc_t *, uint8_t);
186 1.89 tsutsui static inline uint8_t netsio_read(tl_softc_t *, uint8_t);
187 1.89 tsutsui
188 1.89 tsutsui static inline void
189 1.89 tsutsui netsio_clr(tl_softc_t *sc, uint8_t bits)
190 1.1 bouyer {
191 1.89 tsutsui
192 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio,
193 1.17 bouyer tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio) & (~bits));
194 1.1 bouyer }
195 1.89 tsutsui
196 1.89 tsutsui static inline void
197 1.89 tsutsui netsio_set(tl_softc_t *sc, uint8_t bits)
198 1.1 bouyer {
199 1.89 tsutsui
200 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio,
201 1.17 bouyer tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio) | bits);
202 1.1 bouyer }
203 1.89 tsutsui
204 1.89 tsutsui static inline uint8_t
205 1.89 tsutsui netsio_read(tl_softc_t *sc, uint8_t bits)
206 1.1 bouyer {
207 1.89 tsutsui
208 1.89 tsutsui return tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio) & bits;
209 1.1 bouyer }
210 1.1 bouyer
211 1.89 tsutsui CFATTACH_DECL_NEW(tl, sizeof(tl_softc_t),
212 1.56 thorpej tl_pci_match, tl_pci_attach, NULL, NULL);
213 1.1 bouyer
214 1.89 tsutsui static const struct tl_product_desc tl_compaq_products[] = {
215 1.15 thorpej { PCI_PRODUCT_COMPAQ_N100TX, TLPHY_MEDIA_NO_10_T,
216 1.22 tron "Compaq Netelligent 10/100 TX" },
217 1.65 bouyer { PCI_PRODUCT_COMPAQ_INT100TX, TLPHY_MEDIA_NO_10_T,
218 1.65 bouyer "Integrated Compaq Netelligent 10/100 TX" },
219 1.15 thorpej { PCI_PRODUCT_COMPAQ_N10T, TLPHY_MEDIA_10_5,
220 1.22 tron "Compaq Netelligent 10 T" },
221 1.69 bouyer { PCI_PRODUCT_COMPAQ_N10T2, TLPHY_MEDIA_10_2,
222 1.69 bouyer "Compaq Netelligent 10 T/2 UTP/Coax" },
223 1.15 thorpej { PCI_PRODUCT_COMPAQ_IntNF3P, TLPHY_MEDIA_10_2,
224 1.22 tron "Compaq Integrated NetFlex 3/P" },
225 1.15 thorpej { PCI_PRODUCT_COMPAQ_IntPL100TX, TLPHY_MEDIA_10_2|TLPHY_MEDIA_NO_10_T,
226 1.22 tron "Compaq ProLiant Integrated Netelligent 10/100 TX" },
227 1.15 thorpej { PCI_PRODUCT_COMPAQ_DPNet100TX, TLPHY_MEDIA_10_5|TLPHY_MEDIA_NO_10_T,
228 1.22 tron "Compaq Dual Port Netelligent 10/100 TX" },
229 1.40 bouyer { PCI_PRODUCT_COMPAQ_DP4000, TLPHY_MEDIA_10_5|TLPHY_MEDIA_NO_10_T,
230 1.22 tron "Compaq Deskpro 4000 5233MMX" },
231 1.15 thorpej { PCI_PRODUCT_COMPAQ_NF3P_BNC, TLPHY_MEDIA_10_2,
232 1.22 tron "Compaq NetFlex 3/P w/ BNC" },
233 1.15 thorpej { PCI_PRODUCT_COMPAQ_NF3P, TLPHY_MEDIA_10_5,
234 1.22 tron "Compaq NetFlex 3/P" },
235 1.4 thorpej { 0, 0, NULL },
236 1.4 thorpej };
237 1.4 thorpej
238 1.89 tsutsui static const struct tl_product_desc tl_ti_products[] = {
239 1.10 thorpej /*
240 1.10 thorpej * Built-in Ethernet on the TI TravelMate 5000
241 1.10 thorpej * docking station; better product description?
242 1.10 thorpej */
243 1.15 thorpej { PCI_PRODUCT_TI_TLAN, 0,
244 1.22 tron "Texas Instruments ThunderLAN" },
245 1.4 thorpej { 0, 0, NULL },
246 1.4 thorpej };
247 1.4 thorpej
248 1.4 thorpej struct tl_vendor_desc {
249 1.89 tsutsui uint32_t tv_vendor;
250 1.4 thorpej const struct tl_product_desc *tv_products;
251 1.4 thorpej };
252 1.4 thorpej
253 1.4 thorpej const struct tl_vendor_desc tl_vendors[] = {
254 1.4 thorpej { PCI_VENDOR_COMPAQ, tl_compaq_products },
255 1.4 thorpej { PCI_VENDOR_TI, tl_ti_products },
256 1.4 thorpej { 0, NULL },
257 1.4 thorpej };
258 1.4 thorpej
259 1.89 tsutsui static const struct tl_product_desc *tl_lookup_product(uint32_t);
260 1.4 thorpej
261 1.89 tsutsui static const struct tl_product_desc *
262 1.89 tsutsui tl_lookup_product(uint32_t id)
263 1.4 thorpej {
264 1.4 thorpej const struct tl_product_desc *tp;
265 1.4 thorpej const struct tl_vendor_desc *tv;
266 1.4 thorpej
267 1.4 thorpej for (tv = tl_vendors; tv->tv_products != NULL; tv++)
268 1.4 thorpej if (PCI_VENDOR(id) == tv->tv_vendor)
269 1.4 thorpej break;
270 1.4 thorpej
271 1.4 thorpej if ((tp = tv->tv_products) == NULL)
272 1.89 tsutsui return NULL;
273 1.4 thorpej
274 1.4 thorpej for (; tp->tp_desc != NULL; tp++)
275 1.4 thorpej if (PCI_PRODUCT(id) == tp->tp_product)
276 1.4 thorpej break;
277 1.4 thorpej
278 1.4 thorpej if (tp->tp_desc == NULL)
279 1.89 tsutsui return NULL;
280 1.4 thorpej
281 1.89 tsutsui return tp;
282 1.4 thorpej }
283 1.4 thorpej
284 1.1 bouyer static int
285 1.89 tsutsui tl_pci_match(device_t parent, cfdata_t cf, void *aux)
286 1.1 bouyer {
287 1.89 tsutsui struct pci_attach_args *pa = (struct pci_attach_args *)aux;
288 1.1 bouyer
289 1.4 thorpej if (tl_lookup_product(pa->pa_id) != NULL)
290 1.89 tsutsui return 1;
291 1.4 thorpej
292 1.89 tsutsui return 0;
293 1.1 bouyer }
294 1.1 bouyer
295 1.1 bouyer static void
296 1.89 tsutsui tl_pci_attach(device_t parent, device_t self, void *aux)
297 1.1 bouyer {
298 1.89 tsutsui tl_softc_t *sc = device_private(self);
299 1.89 tsutsui struct pci_attach_args * const pa = (struct pci_attach_args *)aux;
300 1.4 thorpej const struct tl_product_desc *tp;
301 1.1 bouyer struct ifnet * const ifp = &sc->tl_if;
302 1.1 bouyer bus_space_tag_t iot, memt;
303 1.1 bouyer bus_space_handle_t ioh, memh;
304 1.1 bouyer pci_intr_handle_t intrhandle;
305 1.4 thorpej const char *intrstr;
306 1.58 thorpej int ioh_valid, memh_valid;
307 1.23 bouyer int reg_io, reg_mem;
308 1.23 bouyer pcireg_t reg10, reg14;
309 1.4 thorpej pcireg_t csr;
310 1.4 thorpej
311 1.89 tsutsui sc->sc_dev = self;
312 1.89 tsutsui aprint_normal("\n");
313 1.4 thorpej
314 1.83 ad callout_init(&sc->tl_tick_ch, 0);
315 1.83 ad callout_init(&sc->tl_restart_ch, 0);
316 1.32 thorpej
317 1.10 thorpej tp = tl_lookup_product(pa->pa_id);
318 1.10 thorpej if (tp == NULL)
319 1.89 tsutsui panic("%s: impossible", __func__);
320 1.15 thorpej sc->tl_product = tp;
321 1.10 thorpej
322 1.23 bouyer /*
323 1.52 wiz * Map the card space. First we have to find the I/O and MEM
324 1.59 tsutsui * registers. I/O is supposed to be at 0x10, MEM at 0x14,
325 1.23 bouyer * but some boards (Compaq Netflex 3/P PCI) seem to have it reversed.
326 1.23 bouyer * The ThunderLAN manual is not consistent about this either (there
327 1.23 bouyer * are both cases in code examples).
328 1.23 bouyer */
329 1.23 bouyer reg10 = pci_conf_read(pa->pa_pc, pa->pa_tag, 0x10);
330 1.23 bouyer reg14 = pci_conf_read(pa->pa_pc, pa->pa_tag, 0x14);
331 1.23 bouyer if (PCI_MAPREG_TYPE(reg10) == PCI_MAPREG_TYPE_IO)
332 1.23 bouyer reg_io = 0x10;
333 1.23 bouyer else if (PCI_MAPREG_TYPE(reg14) == PCI_MAPREG_TYPE_IO)
334 1.23 bouyer reg_io = 0x14;
335 1.23 bouyer else
336 1.23 bouyer reg_io = 0;
337 1.23 bouyer if (PCI_MAPREG_TYPE(reg10) == PCI_MAPREG_TYPE_MEM)
338 1.23 bouyer reg_mem = 0x10;
339 1.23 bouyer else if (PCI_MAPREG_TYPE(reg14) == PCI_MAPREG_TYPE_MEM)
340 1.23 bouyer reg_mem = 0x14;
341 1.23 bouyer else
342 1.23 bouyer reg_mem = 0;
343 1.23 bouyer
344 1.23 bouyer if (reg_io != 0)
345 1.23 bouyer ioh_valid = (pci_mapreg_map(pa, reg_io, PCI_MAPREG_TYPE_IO,
346 1.23 bouyer 0, &iot, &ioh, NULL, NULL) == 0);
347 1.23 bouyer else
348 1.23 bouyer ioh_valid = 0;
349 1.23 bouyer if (reg_mem != 0)
350 1.23 bouyer memh_valid = (pci_mapreg_map(pa, PCI_CBMA,
351 1.23 bouyer PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
352 1.23 bouyer 0, &memt, &memh, NULL, NULL) == 0);
353 1.23 bouyer else
354 1.23 bouyer memh_valid = 0;
355 1.4 thorpej
356 1.22 tron if (ioh_valid) {
357 1.22 tron sc->tl_bustag = iot;
358 1.22 tron sc->tl_bushandle = ioh;
359 1.22 tron } else if (memh_valid) {
360 1.4 thorpej sc->tl_bustag = memt;
361 1.4 thorpej sc->tl_bushandle = memh;
362 1.1 bouyer } else {
363 1.89 tsutsui aprint_error_dev(self, "unable to map device registers\n");
364 1.4 thorpej return;
365 1.1 bouyer }
366 1.43 bouyer sc->tl_dmatag = pa->pa_dmat;
367 1.1 bouyer
368 1.4 thorpej /* Enable the device. */
369 1.4 thorpej csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
370 1.4 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
371 1.4 thorpej csr | PCI_COMMAND_MASTER_ENABLE);
372 1.1 bouyer
373 1.89 tsutsui aprint_normal_dev(self, "%s\n", tp->tp_desc);
374 1.1 bouyer
375 1.1 bouyer tl_reset(sc);
376 1.1 bouyer
377 1.58 thorpej /* fill in the i2c tag */
378 1.58 thorpej sc->sc_i2c.ic_cookie = sc;
379 1.58 thorpej sc->sc_i2c.ic_acquire_bus = tl_i2c_acquire_bus;
380 1.58 thorpej sc->sc_i2c.ic_release_bus = tl_i2c_release_bus;
381 1.58 thorpej sc->sc_i2c.ic_send_start = tl_i2c_send_start;
382 1.58 thorpej sc->sc_i2c.ic_send_stop = tl_i2c_send_stop;
383 1.58 thorpej sc->sc_i2c.ic_initiate_xfer = tl_i2c_initiate_xfer;
384 1.58 thorpej sc->sc_i2c.ic_read_byte = tl_i2c_read_byte;
385 1.58 thorpej sc->sc_i2c.ic_write_byte = tl_i2c_write_byte;
386 1.1 bouyer
387 1.1 bouyer #ifdef TLDEBUG
388 1.89 tsutsui aprint_debug_dev(sefl, "default values of INTreg: 0x%x\n",
389 1.17 bouyer tl_intreg_read(sc, TL_INT_Defaults));
390 1.1 bouyer #endif
391 1.1 bouyer
392 1.1 bouyer /* read mac addr */
393 1.88 tsutsui if (seeprom_bootstrap_read(&sc->sc_i2c, 0x50, 0x83, 256 /* 2kbit */,
394 1.89 tsutsui sc->tl_enaddr, ETHER_ADDR_LEN)) {
395 1.89 tsutsui aprint_error_dev(self, "error reading Ethernet address\n");
396 1.89 tsutsui return;
397 1.1 bouyer }
398 1.89 tsutsui aprint_normal_dev(self, "Ethernet address %s\n",
399 1.17 bouyer ether_sprintf(sc->tl_enaddr));
400 1.1 bouyer
401 1.4 thorpej /* Map and establish interrupts */
402 1.39 sommerfe if (pci_intr_map(pa, &intrhandle)) {
403 1.89 tsutsui aprint_error_dev(self, "couldn't map interrupt\n");
404 1.4 thorpej return;
405 1.4 thorpej }
406 1.4 thorpej intrstr = pci_intr_string(pa->pa_pc, intrhandle);
407 1.49 christos sc->tl_if.if_softc = sc;
408 1.4 thorpej sc->tl_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_NET,
409 1.17 bouyer tl_intr, sc);
410 1.4 thorpej if (sc->tl_ih == NULL) {
411 1.89 tsutsui aprint_error_dev(self, "couldn't establish interrupt");
412 1.4 thorpej if (intrstr != NULL)
413 1.89 tsutsui aprint_error(" at %s", intrstr);
414 1.89 tsutsui aprint_error("\n");
415 1.4 thorpej return;
416 1.4 thorpej }
417 1.89 tsutsui aprint_normal_dev(self, "interrupting at %s\n", intrstr);
418 1.4 thorpej
419 1.43 bouyer /* init these pointers, so that tl_shutdown won't try to read them */
420 1.43 bouyer sc->Rx_list = NULL;
421 1.43 bouyer sc->Tx_list = NULL;
422 1.43 bouyer
423 1.46 bouyer /* allocate DMA-safe memory for control structs */
424 1.89 tsutsui if (bus_dmamem_alloc(sc->tl_dmatag, PAGE_SIZE, 0, PAGE_SIZE,
425 1.89 tsutsui &sc->ctrl_segs, 1, &sc->ctrl_nsegs, BUS_DMA_NOWAIT) != 0 ||
426 1.46 bouyer bus_dmamem_map(sc->tl_dmatag, &sc->ctrl_segs,
427 1.89 tsutsui sc->ctrl_nsegs, PAGE_SIZE, (void **)&sc->ctrl,
428 1.89 tsutsui BUS_DMA_NOWAIT | BUS_DMA_COHERENT) != 0) {
429 1.89 tsutsui aprint_error_dev(self, "can't allocate DMA memory for lists\n");
430 1.89 tsutsui return;
431 1.46 bouyer }
432 1.4 thorpej /*
433 1.4 thorpej * Add shutdown hook so that DMA is disabled prior to reboot. Not
434 1.59 tsutsui * doing
435 1.4 thorpej * reboot before the driver initializes.
436 1.4 thorpej */
437 1.89 tsutsui (void)shutdownhook_establish(tl_shutdown, ifp);
438 1.4 thorpej
439 1.15 thorpej /*
440 1.15 thorpej * Initialize our media structures and probe the MII.
441 1.15 thorpej *
442 1.15 thorpej * Note that we don't care about the media instance. We
443 1.15 thorpej * are expecting to have multiple PHYs on the 10/100 cards,
444 1.15 thorpej * and on those cards we exclude the internal PHY from providing
445 1.15 thorpej * 10baseT. By ignoring the instance, it allows us to not have
446 1.15 thorpej * to specify it on the command line when switching media.
447 1.15 thorpej */
448 1.15 thorpej sc->tl_mii.mii_ifp = ifp;
449 1.15 thorpej sc->tl_mii.mii_readreg = tl_mii_read;
450 1.15 thorpej sc->tl_mii.mii_writereg = tl_mii_write;
451 1.15 thorpej sc->tl_mii.mii_statchg = tl_statchg;
452 1.85 dyoung sc->tl_ec.ec_mii = &sc->tl_mii;
453 1.15 thorpej ifmedia_init(&sc->tl_mii.mii_media, IFM_IMASK, tl_mediachange,
454 1.85 dyoung ether_mediastatus);
455 1.29 thorpej mii_attach(self, &sc->tl_mii, 0xffffffff, MII_PHY_ANY,
456 1.30 thorpej MII_OFFSET_ANY, 0);
457 1.59 tsutsui if (LIST_FIRST(&sc->tl_mii.mii_phys) == NULL) {
458 1.15 thorpej ifmedia_add(&sc->tl_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
459 1.15 thorpej ifmedia_set(&sc->tl_mii.mii_media, IFM_ETHER|IFM_NONE);
460 1.15 thorpej } else
461 1.15 thorpej ifmedia_set(&sc->tl_mii.mii_media, IFM_ETHER|IFM_AUTO);
462 1.57 bouyer
463 1.59 tsutsui /*
464 1.57 bouyer * We can support 802.1Q VLAN-sized frames.
465 1.57 bouyer */
466 1.57 bouyer sc->tl_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
467 1.1 bouyer
468 1.89 tsutsui strlcpy(ifp->if_xname, device_xname(self), IFNAMSIZ);
469 1.1 bouyer ifp->if_flags = IFF_BROADCAST|IFF_SIMPLEX|IFF_NOTRAILERS|IFF_MULTICAST;
470 1.1 bouyer ifp->if_ioctl = tl_ifioctl;
471 1.1 bouyer ifp->if_start = tl_ifstart;
472 1.1 bouyer ifp->if_watchdog = tl_ifwatchdog;
473 1.46 bouyer ifp->if_init = tl_init;
474 1.46 bouyer ifp->if_stop = tl_stop;
475 1.1 bouyer ifp->if_timer = 0;
476 1.50 itojun IFQ_SET_READY(&ifp->if_snd);
477 1.1 bouyer if_attach(ifp);
478 1.1 bouyer ether_ifattach(&(sc)->tl_if, (sc)->tl_enaddr);
479 1.67 dan
480 1.67 dan #if NRND > 0
481 1.89 tsutsui rnd_attach_source(&sc->rnd_source, device_xname(self),
482 1.67 dan RND_TYPE_NET, 0);
483 1.67 dan #endif
484 1.1 bouyer }
485 1.1 bouyer
486 1.1 bouyer static void
487 1.89 tsutsui tl_reset(tl_softc_t *sc)
488 1.1 bouyer {
489 1.1 bouyer int i;
490 1.1 bouyer
491 1.1 bouyer /* read stats */
492 1.1 bouyer if (sc->tl_if.if_flags & IFF_RUNNING) {
493 1.32 thorpej callout_stop(&sc->tl_tick_ch);
494 1.1 bouyer tl_read_stats(sc);
495 1.1 bouyer }
496 1.1 bouyer /* Reset adapter */
497 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
498 1.17 bouyer TL_HR_READ(sc, TL_HOST_CMD) | HOST_CMD_Ad_Rst);
499 1.1 bouyer DELAY(100000);
500 1.1 bouyer /* Disable interrupts */
501 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOff);
502 1.1 bouyer /* setup aregs & hash */
503 1.1 bouyer for (i = TL_INT_Areg0; i <= TL_INT_HASH2; i = i + 4)
504 1.1 bouyer tl_intreg_write(sc, i, 0);
505 1.1 bouyer #ifdef TLDEBUG_ADDR
506 1.1 bouyer printf("Areg & hash registers: \n");
507 1.1 bouyer for (i = TL_INT_Areg0; i <= TL_INT_HASH2; i = i + 4)
508 1.1 bouyer printf(" reg %x: %x\n", i, tl_intreg_read(sc, i));
509 1.1 bouyer #endif
510 1.1 bouyer /* Setup NetConfig */
511 1.1 bouyer tl_intreg_write(sc, TL_INT_NetConfig,
512 1.17 bouyer TL_NETCONFIG_1F | TL_NETCONFIG_1chn | TL_NETCONFIG_PHY_EN);
513 1.1 bouyer /* Bsize: accept default */
514 1.1 bouyer /* TX commit in Acommit: accept default */
515 1.1 bouyer /* Load Ld_tmr and Ld_thr */
516 1.1 bouyer /* Ld_tmr = 3 */
517 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, 0x3 | HOST_CMD_LdTmr);
518 1.1 bouyer /* Ld_thr = 0 */
519 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, 0x0 | HOST_CMD_LdThr);
520 1.1 bouyer /* Unreset MII */
521 1.1 bouyer netsio_set(sc, TL_NETSIO_NMRST);
522 1.1 bouyer DELAY(100000);
523 1.15 thorpej sc->tl_mii.mii_media_status &= ~IFM_ACTIVE;
524 1.1 bouyer }
525 1.1 bouyer
526 1.89 tsutsui static void
527 1.89 tsutsui tl_shutdown(void *v)
528 1.1 bouyer {
529 1.89 tsutsui
530 1.46 bouyer tl_stop(v, 1);
531 1.46 bouyer }
532 1.46 bouyer
533 1.89 tsutsui static void
534 1.89 tsutsui tl_stop(struct ifnet *ifp, int disable)
535 1.46 bouyer {
536 1.46 bouyer tl_softc_t *sc = ifp->if_softc;
537 1.1 bouyer struct Tx_list *Tx;
538 1.1 bouyer int i;
539 1.59 tsutsui
540 1.46 bouyer if ((ifp->if_flags & IFF_RUNNING) == 0)
541 1.1 bouyer return;
542 1.1 bouyer /* disable interrupts */
543 1.17 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOff);
544 1.1 bouyer /* stop TX and RX channels */
545 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
546 1.17 bouyer HOST_CMD_STOP | HOST_CMD_RT | HOST_CMD_Nes);
547 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_STOP);
548 1.1 bouyer DELAY(100000);
549 1.1 bouyer
550 1.59 tsutsui /* stop statistics reading loop, read stats */
551 1.32 thorpej callout_stop(&sc->tl_tick_ch);
552 1.1 bouyer tl_read_stats(sc);
553 1.26 thorpej
554 1.26 thorpej /* Down the MII. */
555 1.26 thorpej mii_down(&sc->tl_mii);
556 1.1 bouyer
557 1.1 bouyer /* deallocate memory allocations */
558 1.43 bouyer if (sc->Rx_list) {
559 1.89 tsutsui for (i = 0; i< TL_NBUF; i++) {
560 1.43 bouyer if (sc->Rx_list[i].m) {
561 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag,
562 1.43 bouyer sc->Rx_list[i].m_dmamap);
563 1.43 bouyer m_freem(sc->Rx_list[i].m);
564 1.43 bouyer }
565 1.59 tsutsui bus_dmamap_destroy(sc->tl_dmatag,
566 1.44 bouyer sc->Rx_list[i].m_dmamap);
567 1.43 bouyer sc->Rx_list[i].m = NULL;
568 1.43 bouyer }
569 1.43 bouyer free(sc->Rx_list, M_DEVBUF);
570 1.43 bouyer sc->Rx_list = NULL;
571 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, sc->Rx_dmamap);
572 1.44 bouyer bus_dmamap_destroy(sc->tl_dmatag, sc->Rx_dmamap);
573 1.43 bouyer sc->hw_Rx_list = NULL;
574 1.43 bouyer while ((Tx = sc->active_Tx) != NULL) {
575 1.43 bouyer Tx->hw_list->stat = 0;
576 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, Tx->m_dmamap);
577 1.44 bouyer bus_dmamap_destroy(sc->tl_dmatag, Tx->m_dmamap);
578 1.43 bouyer m_freem(Tx->m);
579 1.43 bouyer sc->active_Tx = Tx->next;
580 1.43 bouyer Tx->next = sc->Free_Tx;
581 1.43 bouyer sc->Free_Tx = Tx;
582 1.43 bouyer }
583 1.43 bouyer sc->last_Tx = NULL;
584 1.43 bouyer free(sc->Tx_list, M_DEVBUF);
585 1.43 bouyer sc->Tx_list = NULL;
586 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, sc->Tx_dmamap);
587 1.44 bouyer bus_dmamap_destroy(sc->tl_dmatag, sc->Tx_dmamap);
588 1.43 bouyer sc->hw_Tx_list = NULL;
589 1.1 bouyer }
590 1.46 bouyer ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
591 1.46 bouyer ifp->if_timer = 0;
592 1.15 thorpej sc->tl_mii.mii_media_status &= ~IFM_ACTIVE;
593 1.1 bouyer }
594 1.1 bouyer
595 1.89 tsutsui static void
596 1.89 tsutsui tl_restart(void *v)
597 1.1 bouyer {
598 1.89 tsutsui
599 1.1 bouyer tl_init(v);
600 1.1 bouyer }
601 1.1 bouyer
602 1.89 tsutsui static int
603 1.89 tsutsui tl_init(struct ifnet *ifp)
604 1.1 bouyer {
605 1.46 bouyer tl_softc_t *sc = ifp->if_softc;
606 1.43 bouyer int i, s, error;
607 1.79 rumble bus_size_t boundary;
608 1.79 rumble prop_number_t prop_boundary;
609 1.70 christos const char *errstring;
610 1.44 bouyer char *nullbuf;
611 1.1 bouyer
612 1.14 mycroft s = splnet();
613 1.1 bouyer /* cancel any pending IO */
614 1.46 bouyer tl_stop(ifp, 1);
615 1.1 bouyer tl_reset(sc);
616 1.1 bouyer if ((sc->tl_if.if_flags & IFF_UP) == 0) {
617 1.1 bouyer splx(s);
618 1.1 bouyer return 0;
619 1.1 bouyer }
620 1.1 bouyer /* Set various register to reasonable value */
621 1.1 bouyer /* setup NetCmd in promisc mode if needed */
622 1.1 bouyer i = (ifp->if_flags & IFF_PROMISC) ? TL_NETCOMMAND_CAF : 0;
623 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetCmd,
624 1.17 bouyer TL_NETCOMMAND_NRESET | TL_NETCOMMAND_NWRAP | i);
625 1.1 bouyer /* Max receive size : MCLBYTES */
626 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_MISC + TL_MISC_MaxRxL, MCLBYTES & 0xff);
627 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_MISC + TL_MISC_MaxRxH,
628 1.17 bouyer (MCLBYTES >> 8) & 0xff);
629 1.1 bouyer
630 1.1 bouyer /* init MAC addr */
631 1.1 bouyer for (i = 0; i < ETHER_ADDR_LEN; i++)
632 1.1 bouyer tl_intreg_write_byte(sc, TL_INT_Areg0 + i , sc->tl_enaddr[i]);
633 1.1 bouyer /* add multicast filters */
634 1.1 bouyer tl_addr_filter(sc);
635 1.1 bouyer #ifdef TLDEBUG_ADDR
636 1.1 bouyer printf("Wrote Mac addr, Areg & hash registers are now: \n");
637 1.1 bouyer for (i = TL_INT_Areg0; i <= TL_INT_HASH2; i = i + 4)
638 1.1 bouyer printf(" reg %x: %x\n", i, tl_intreg_read(sc, i));
639 1.1 bouyer #endif
640 1.1 bouyer
641 1.1 bouyer /* Pre-allocate receivers mbuf, make the lists */
642 1.17 bouyer sc->Rx_list = malloc(sizeof(struct Rx_list) * TL_NBUF, M_DEVBUF,
643 1.48 tsutsui M_NOWAIT|M_ZERO);
644 1.17 bouyer sc->Tx_list = malloc(sizeof(struct Tx_list) * TL_NBUF, M_DEVBUF,
645 1.48 tsutsui M_NOWAIT|M_ZERO);
646 1.1 bouyer if (sc->Rx_list == NULL || sc->Tx_list == NULL) {
647 1.43 bouyer errstring = "out of memory for lists";
648 1.43 bouyer error = ENOMEM;
649 1.43 bouyer goto bad;
650 1.43 bouyer }
651 1.79 rumble
652 1.79 rumble /*
653 1.79 rumble * Some boards (Set Engineering GFE) do not permit DMA transfers
654 1.79 rumble * across page boundaries.
655 1.79 rumble */
656 1.89 tsutsui prop_boundary = prop_dictionary_get(device_properties(sc->sc_dev),
657 1.79 rumble "tl-dma-page-boundary");
658 1.79 rumble if (prop_boundary != NULL) {
659 1.80 rumble KASSERT(prop_object_type(prop_boundary) == PROP_TYPE_NUMBER);
660 1.79 rumble boundary = (bus_size_t)prop_number_integer_value(prop_boundary);
661 1.79 rumble } else {
662 1.79 rumble boundary = 0;
663 1.79 rumble }
664 1.79 rumble
665 1.43 bouyer error = bus_dmamap_create(sc->tl_dmatag,
666 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF, 1,
667 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF, 0, BUS_DMA_WAITOK,
668 1.43 bouyer &sc->Rx_dmamap);
669 1.43 bouyer if (error == 0)
670 1.43 bouyer error = bus_dmamap_create(sc->tl_dmatag,
671 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF, 1,
672 1.79 rumble sizeof(struct tl_Tx_list) * TL_NBUF, boundary,
673 1.79 rumble BUS_DMA_WAITOK, &sc->Tx_dmamap);
674 1.59 tsutsui if (error == 0)
675 1.44 bouyer error = bus_dmamap_create(sc->tl_dmatag, ETHER_MIN_TX, 1,
676 1.79 rumble ETHER_MIN_TX, boundary, BUS_DMA_WAITOK,
677 1.44 bouyer &sc->null_dmamap);
678 1.43 bouyer if (error) {
679 1.43 bouyer errstring = "can't allocate DMA maps for lists";
680 1.43 bouyer goto bad;
681 1.43 bouyer }
682 1.46 bouyer memset(sc->ctrl, 0, PAGE_SIZE);
683 1.46 bouyer sc->hw_Rx_list = (void *)sc->ctrl;
684 1.46 bouyer sc->hw_Tx_list =
685 1.46 bouyer (void *)(sc->ctrl + sizeof(struct tl_Rx_list) * TL_NBUF);
686 1.46 bouyer nullbuf = sc->ctrl + sizeof(struct tl_Rx_list) * TL_NBUF +
687 1.44 bouyer sizeof(struct tl_Tx_list) * TL_NBUF;
688 1.44 bouyer error = bus_dmamap_load(sc->tl_dmatag, sc->Rx_dmamap,
689 1.44 bouyer sc->hw_Rx_list, sizeof(struct tl_Rx_list) * TL_NBUF, NULL,
690 1.44 bouyer BUS_DMA_WAITOK);
691 1.43 bouyer if (error == 0)
692 1.43 bouyer error = bus_dmamap_load(sc->tl_dmatag, sc->Tx_dmamap,
693 1.43 bouyer sc->hw_Tx_list, sizeof(struct tl_Tx_list) * TL_NBUF, NULL,
694 1.43 bouyer BUS_DMA_WAITOK);
695 1.44 bouyer if (error == 0)
696 1.44 bouyer error = bus_dmamap_load(sc->tl_dmatag, sc->null_dmamap,
697 1.44 bouyer nullbuf, ETHER_MIN_TX, NULL, BUS_DMA_WAITOK);
698 1.43 bouyer if (error) {
699 1.44 bouyer errstring = "can't DMA map DMA memory for lists";
700 1.43 bouyer goto bad;
701 1.1 bouyer }
702 1.89 tsutsui for (i = 0; i < TL_NBUF; i++) {
703 1.43 bouyer error = bus_dmamap_create(sc->tl_dmatag, MCLBYTES,
704 1.79 rumble 1, MCLBYTES, boundary, BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW,
705 1.43 bouyer &sc->Rx_list[i].m_dmamap);
706 1.43 bouyer if (error == 0) {
707 1.43 bouyer error = bus_dmamap_create(sc->tl_dmatag, MCLBYTES,
708 1.79 rumble TL_NSEG, MCLBYTES, boundary,
709 1.43 bouyer BUS_DMA_WAITOK | BUS_DMA_ALLOCNOW,
710 1.43 bouyer &sc->Tx_list[i].m_dmamap);
711 1.43 bouyer }
712 1.43 bouyer if (error) {
713 1.43 bouyer errstring = "can't allocate DMA maps for mbufs";
714 1.43 bouyer goto bad;
715 1.43 bouyer }
716 1.43 bouyer sc->Rx_list[i].hw_list = &sc->hw_Rx_list[i];
717 1.43 bouyer sc->Rx_list[i].hw_listaddr = sc->Rx_dmamap->dm_segs[0].ds_addr
718 1.43 bouyer + sizeof(struct tl_Rx_list) * i;
719 1.43 bouyer sc->Tx_list[i].hw_list = &sc->hw_Tx_list[i];
720 1.43 bouyer sc->Tx_list[i].hw_listaddr = sc->Tx_dmamap->dm_segs[0].ds_addr
721 1.43 bouyer + sizeof(struct tl_Tx_list) * i;
722 1.43 bouyer if (tl_add_RxBuff(sc, &sc->Rx_list[i], NULL) == 0) {
723 1.43 bouyer errstring = "out of mbuf for receive list";
724 1.43 bouyer error = ENOMEM;
725 1.43 bouyer goto bad;
726 1.1 bouyer }
727 1.1 bouyer if (i > 0) { /* chain the list */
728 1.59 tsutsui sc->Rx_list[i - 1].next = &sc->Rx_list[i];
729 1.59 tsutsui sc->hw_Rx_list[i - 1].fwd =
730 1.43 bouyer htole32(sc->Rx_list[i].hw_listaddr);
731 1.59 tsutsui sc->Tx_list[i - 1].next = &sc->Tx_list[i];
732 1.1 bouyer }
733 1.1 bouyer }
734 1.59 tsutsui sc->hw_Rx_list[TL_NBUF - 1].fwd = 0;
735 1.60 tsutsui sc->Rx_list[TL_NBUF - 1].next = NULL;
736 1.59 tsutsui sc->hw_Tx_list[TL_NBUF - 1].fwd = 0;
737 1.59 tsutsui sc->Tx_list[TL_NBUF - 1].next = NULL;
738 1.1 bouyer
739 1.1 bouyer sc->active_Rx = &sc->Rx_list[0];
740 1.59 tsutsui sc->last_Rx = &sc->Rx_list[TL_NBUF - 1];
741 1.1 bouyer sc->active_Tx = sc->last_Tx = NULL;
742 1.1 bouyer sc->Free_Tx = &sc->Tx_list[0];
743 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
744 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF,
745 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
746 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
747 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
748 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
749 1.44 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->null_dmamap, 0, ETHER_MIN_TX,
750 1.43 bouyer BUS_DMASYNC_PREWRITE);
751 1.1 bouyer
752 1.15 thorpej /* set media */
753 1.85 dyoung if ((error = mii_mediachg(&sc->tl_mii)) == ENXIO)
754 1.85 dyoung error = 0;
755 1.85 dyoung else if (error != 0) {
756 1.85 dyoung errstring = "could not set media";
757 1.85 dyoung goto bad;
758 1.85 dyoung }
759 1.1 bouyer
760 1.1 bouyer /* start ticks calls */
761 1.32 thorpej callout_reset(&sc->tl_tick_ch, hz, tl_ticks, sc);
762 1.64 wiz /* write address of Rx list and enable interrupts */
763 1.43 bouyer TL_HR_WRITE(sc, TL_HOST_CH_PARM, sc->Rx_list[0].hw_listaddr);
764 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
765 1.17 bouyer HOST_CMD_GO | HOST_CMD_RT | HOST_CMD_Nes | HOST_CMD_IntOn);
766 1.1 bouyer sc->tl_if.if_flags |= IFF_RUNNING;
767 1.1 bouyer sc->tl_if.if_flags &= ~IFF_OACTIVE;
768 1.90 bouyer splx(s);
769 1.1 bouyer return 0;
770 1.43 bouyer bad:
771 1.89 tsutsui printf("%s: %s\n", device_xname(sc->sc_dev), errstring);
772 1.43 bouyer splx(s);
773 1.43 bouyer return error;
774 1.1 bouyer }
775 1.1 bouyer
776 1.1 bouyer
777 1.89 tsutsui static uint32_t
778 1.89 tsutsui tl_intreg_read(tl_softc_t *sc, uint32_t reg)
779 1.1 bouyer {
780 1.89 tsutsui
781 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR, reg & TL_HOST_DIOADR_MASK);
782 1.1 bouyer return TL_HR_READ(sc, TL_HOST_DIO_DATA);
783 1.1 bouyer }
784 1.1 bouyer
785 1.89 tsutsui static uint8_t
786 1.89 tsutsui tl_intreg_read_byte(tl_softc_t *sc, uint32_t reg)
787 1.1 bouyer {
788 1.89 tsutsui
789 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR,
790 1.17 bouyer (reg & (~0x07)) & TL_HOST_DIOADR_MASK);
791 1.1 bouyer return TL_HR_READ_BYTE(sc, TL_HOST_DIO_DATA + (reg & 0x07));
792 1.1 bouyer }
793 1.1 bouyer
794 1.1 bouyer static void
795 1.89 tsutsui tl_intreg_write(tl_softc_t *sc, uint32_t reg, uint32_t val)
796 1.1 bouyer {
797 1.89 tsutsui
798 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR, reg & TL_HOST_DIOADR_MASK);
799 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_DIO_DATA, val);
800 1.1 bouyer }
801 1.1 bouyer
802 1.1 bouyer static void
803 1.89 tsutsui tl_intreg_write_byte(tl_softc_t *sc, uint32_t reg, uint8_t val)
804 1.1 bouyer {
805 1.89 tsutsui
806 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_INTR_DIOADR,
807 1.17 bouyer (reg & (~0x03)) & TL_HOST_DIOADR_MASK);
808 1.1 bouyer TL_HR_WRITE_BYTE(sc, TL_HOST_DIO_DATA + (reg & 0x03), val);
809 1.1 bouyer }
810 1.1 bouyer
811 1.28 tron void
812 1.89 tsutsui tl_mii_sync(struct tl_softc *sc)
813 1.1 bouyer {
814 1.28 tron int i;
815 1.1 bouyer
816 1.28 tron netsio_clr(sc, TL_NETSIO_MTXEN);
817 1.28 tron for (i = 0; i < 32; i++) {
818 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
819 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
820 1.28 tron }
821 1.1 bouyer }
822 1.1 bouyer
823 1.15 thorpej void
824 1.89 tsutsui tl_mii_sendbits(struct tl_softc *sc, uint32_t data, int nbits)
825 1.1 bouyer {
826 1.28 tron int i;
827 1.1 bouyer
828 1.28 tron netsio_set(sc, TL_NETSIO_MTXEN);
829 1.28 tron for (i = 1 << (nbits - 1); i; i = i >> 1) {
830 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
831 1.28 tron netsio_read(sc, TL_NETSIO_MCLK);
832 1.28 tron if (data & i)
833 1.28 tron netsio_set(sc, TL_NETSIO_MDATA);
834 1.28 tron else
835 1.28 tron netsio_clr(sc, TL_NETSIO_MDATA);
836 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
837 1.28 tron netsio_read(sc, TL_NETSIO_MCLK);
838 1.28 tron }
839 1.1 bouyer }
840 1.1 bouyer
841 1.15 thorpej int
842 1.89 tsutsui tl_mii_read(device_t self, int phy, int reg)
843 1.1 bouyer {
844 1.89 tsutsui struct tl_softc *sc = device_private(self);
845 1.28 tron int val = 0, i, err;
846 1.28 tron
847 1.28 tron /*
848 1.28 tron * Read the PHY register by manually driving the MII control lines.
849 1.28 tron */
850 1.1 bouyer
851 1.28 tron tl_mii_sync(sc);
852 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_START, 2);
853 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_READ, 2);
854 1.28 tron tl_mii_sendbits(sc, phy, 5);
855 1.28 tron tl_mii_sendbits(sc, reg, 5);
856 1.28 tron
857 1.28 tron netsio_clr(sc, TL_NETSIO_MTXEN);
858 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
859 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
860 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
861 1.28 tron
862 1.28 tron err = netsio_read(sc, TL_NETSIO_MDATA);
863 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
864 1.28 tron
865 1.28 tron /* Even if an error occurs, must still clock out the cycle. */
866 1.28 tron for (i = 0; i < 16; i++) {
867 1.28 tron val <<= 1;
868 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
869 1.28 tron if (err == 0 && netsio_read(sc, TL_NETSIO_MDATA))
870 1.28 tron val |= 1;
871 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
872 1.28 tron }
873 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
874 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
875 1.28 tron
876 1.89 tsutsui return err ? 0 : val;
877 1.15 thorpej }
878 1.15 thorpej
879 1.15 thorpej void
880 1.89 tsutsui tl_mii_write(device_t self, int phy, int reg, int val)
881 1.15 thorpej {
882 1.89 tsutsui struct tl_softc *sc = device_private(self);
883 1.28 tron
884 1.28 tron /*
885 1.28 tron * Write the PHY register by manually driving the MII control lines.
886 1.28 tron */
887 1.28 tron
888 1.28 tron tl_mii_sync(sc);
889 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_START, 2);
890 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_WRITE, 2);
891 1.28 tron tl_mii_sendbits(sc, phy, 5);
892 1.28 tron tl_mii_sendbits(sc, reg, 5);
893 1.28 tron tl_mii_sendbits(sc, MII_COMMAND_ACK, 2);
894 1.28 tron tl_mii_sendbits(sc, val, 16);
895 1.15 thorpej
896 1.28 tron netsio_clr(sc, TL_NETSIO_MCLK);
897 1.28 tron netsio_set(sc, TL_NETSIO_MCLK);
898 1.15 thorpej }
899 1.15 thorpej
900 1.15 thorpej void
901 1.89 tsutsui tl_statchg(device_t self)
902 1.15 thorpej {
903 1.89 tsutsui tl_softc_t *sc = device_private(self);
904 1.89 tsutsui uint32_t reg;
905 1.15 thorpej
906 1.15 thorpej #ifdef TLDEBUG
907 1.89 tsutsui printf("%s: media %x\n", __func__, sc->tl_mii.mii_media.ifm_media);
908 1.15 thorpej #endif
909 1.15 thorpej
910 1.15 thorpej /*
911 1.15 thorpej * We must keep the ThunderLAN and the PHY in sync as
912 1.15 thorpej * to the status of full-duplex!
913 1.15 thorpej */
914 1.15 thorpej reg = tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetCmd);
915 1.15 thorpej if (sc->tl_mii.mii_media_active & IFM_FDX)
916 1.15 thorpej reg |= TL_NETCOMMAND_DUPLEX;
917 1.15 thorpej else
918 1.15 thorpej reg &= ~TL_NETCOMMAND_DUPLEX;
919 1.15 thorpej tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetCmd, reg);
920 1.1 bouyer }
921 1.1 bouyer
922 1.58 thorpej /********** I2C glue **********/
923 1.58 thorpej
924 1.58 thorpej static int
925 1.77 christos tl_i2c_acquire_bus(void *cookie, int flags)
926 1.58 thorpej {
927 1.58 thorpej
928 1.58 thorpej /* private bus */
929 1.89 tsutsui return 0;
930 1.58 thorpej }
931 1.58 thorpej
932 1.58 thorpej static void
933 1.77 christos tl_i2c_release_bus(void *cookie, int flags)
934 1.58 thorpej {
935 1.58 thorpej
936 1.58 thorpej /* private bus */
937 1.58 thorpej }
938 1.58 thorpej
939 1.58 thorpej static int
940 1.58 thorpej tl_i2c_send_start(void *cookie, int flags)
941 1.58 thorpej {
942 1.58 thorpej
943 1.89 tsutsui return i2c_bitbang_send_start(cookie, flags, &tl_i2cbb_ops);
944 1.58 thorpej }
945 1.58 thorpej
946 1.58 thorpej static int
947 1.58 thorpej tl_i2c_send_stop(void *cookie, int flags)
948 1.58 thorpej {
949 1.58 thorpej
950 1.89 tsutsui return i2c_bitbang_send_stop(cookie, flags, &tl_i2cbb_ops);
951 1.58 thorpej }
952 1.58 thorpej
953 1.58 thorpej static int
954 1.58 thorpej tl_i2c_initiate_xfer(void *cookie, i2c_addr_t addr, int flags)
955 1.58 thorpej {
956 1.58 thorpej
957 1.89 tsutsui return i2c_bitbang_initiate_xfer(cookie, addr, flags, &tl_i2cbb_ops);
958 1.58 thorpej }
959 1.58 thorpej
960 1.58 thorpej static int
961 1.58 thorpej tl_i2c_read_byte(void *cookie, uint8_t *valp, int flags)
962 1.58 thorpej {
963 1.58 thorpej
964 1.89 tsutsui return i2c_bitbang_read_byte(cookie, valp, flags, &tl_i2cbb_ops);
965 1.58 thorpej }
966 1.58 thorpej
967 1.58 thorpej static int
968 1.58 thorpej tl_i2c_write_byte(void *cookie, uint8_t val, int flags)
969 1.58 thorpej {
970 1.58 thorpej
971 1.89 tsutsui return i2c_bitbang_write_byte(cookie, val, flags, &tl_i2cbb_ops);
972 1.58 thorpej }
973 1.58 thorpej
974 1.58 thorpej /********** I2C bit-bang glue **********/
975 1.58 thorpej
976 1.58 thorpej static void
977 1.58 thorpej tl_i2cbb_set_bits(void *cookie, uint32_t bits)
978 1.1 bouyer {
979 1.58 thorpej struct tl_softc *sc = cookie;
980 1.58 thorpej uint8_t reg;
981 1.1 bouyer
982 1.58 thorpej reg = tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio);
983 1.58 thorpej reg = (reg & ~(TL_NETSIO_EDATA|TL_NETSIO_ECLOCK)) | bits;
984 1.58 thorpej tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio, reg);
985 1.1 bouyer }
986 1.1 bouyer
987 1.58 thorpej static void
988 1.58 thorpej tl_i2cbb_set_dir(void *cookie, uint32_t bits)
989 1.1 bouyer {
990 1.58 thorpej struct tl_softc *sc = cookie;
991 1.58 thorpej uint8_t reg;
992 1.1 bouyer
993 1.58 thorpej reg = tl_intreg_read_byte(sc, TL_INT_NET + TL_INT_NetSio);
994 1.58 thorpej reg = (reg & ~TL_NETSIO_ETXEN) | bits;
995 1.58 thorpej tl_intreg_write_byte(sc, TL_INT_NET + TL_INT_NetSio, reg);
996 1.1 bouyer }
997 1.1 bouyer
998 1.58 thorpej static uint32_t
999 1.58 thorpej tl_i2cbb_read(void *cookie)
1000 1.1 bouyer {
1001 1.1 bouyer
1002 1.89 tsutsui return tl_intreg_read_byte(cookie, TL_INT_NET + TL_INT_NetSio);
1003 1.1 bouyer }
1004 1.58 thorpej
1005 1.58 thorpej /********** End of I2C stuff **********/
1006 1.1 bouyer
1007 1.1 bouyer static int
1008 1.89 tsutsui tl_intr(void *v)
1009 1.1 bouyer {
1010 1.1 bouyer tl_softc_t *sc = v;
1011 1.1 bouyer struct ifnet *ifp = &sc->tl_if;
1012 1.1 bouyer struct Rx_list *Rx;
1013 1.1 bouyer struct Tx_list *Tx;
1014 1.1 bouyer struct mbuf *m;
1015 1.89 tsutsui uint32_t int_type, int_reg;
1016 1.1 bouyer int ack = 0;
1017 1.1 bouyer int size;
1018 1.1 bouyer
1019 1.59 tsutsui int_reg = TL_HR_READ(sc, TL_HOST_INTR_DIOADR);
1020 1.1 bouyer int_type = int_reg & TL_INTR_MASK;
1021 1.1 bouyer if (int_type == 0)
1022 1.1 bouyer return 0;
1023 1.1 bouyer #if defined(TLDEBUG_RX) || defined(TLDEBUG_TX)
1024 1.89 tsutsui printf("%s: interrupt type %x, intr_reg %x\n", device_xname(sc->sc_dev),
1025 1.17 bouyer int_type, int_reg);
1026 1.1 bouyer #endif
1027 1.1 bouyer /* disable interrupts */
1028 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOff);
1029 1.1 bouyer switch(int_type & TL_INTR_MASK) {
1030 1.1 bouyer case TL_INTR_RxEOF:
1031 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
1032 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF,
1033 1.43 bouyer BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1034 1.43 bouyer while(le32toh(sc->active_Rx->hw_list->stat) &
1035 1.43 bouyer TL_RX_CSTAT_CPLT) {
1036 1.1 bouyer /* dequeue and requeue at end of list */
1037 1.1 bouyer ack++;
1038 1.1 bouyer Rx = sc->active_Rx;
1039 1.1 bouyer sc->active_Rx = Rx->next;
1040 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, Rx->m_dmamap, 0,
1041 1.61 tsutsui Rx->m_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1042 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, Rx->m_dmamap);
1043 1.1 bouyer m = Rx->m;
1044 1.43 bouyer size = le32toh(Rx->hw_list->stat) >> 16;
1045 1.1 bouyer #ifdef TLDEBUG_RX
1046 1.89 tsutsui printf("%s: RX list complete, Rx %p, size=%d\n",
1047 1.89 tsutsui __func__, Rx, size);
1048 1.1 bouyer #endif
1049 1.89 tsutsui if (tl_add_RxBuff(sc, Rx, m) == 0) {
1050 1.17 bouyer /*
1051 1.17 bouyer * No new mbuf, reuse the same. This means
1052 1.17 bouyer * that this packet
1053 1.17 bouyer * is lost
1054 1.17 bouyer */
1055 1.1 bouyer m = NULL;
1056 1.1 bouyer #ifdef TL_PRIV_STATS
1057 1.1 bouyer sc->ierr_nomem++;
1058 1.1 bouyer #endif
1059 1.1 bouyer #ifdef TLDEBUG
1060 1.1 bouyer printf("%s: out of mbuf, lost input packet\n",
1061 1.89 tsutsui device_xname(sc->sc_dev));
1062 1.1 bouyer #endif
1063 1.1 bouyer }
1064 1.1 bouyer Rx->next = NULL;
1065 1.43 bouyer Rx->hw_list->fwd = 0;
1066 1.43 bouyer sc->last_Rx->hw_list->fwd = htole32(Rx->hw_listaddr);
1067 1.1 bouyer sc->last_Rx->next = Rx;
1068 1.1 bouyer sc->last_Rx = Rx;
1069 1.1 bouyer
1070 1.1 bouyer /* deliver packet */
1071 1.1 bouyer if (m) {
1072 1.1 bouyer if (size < sizeof(struct ether_header)) {
1073 1.1 bouyer m_freem(m);
1074 1.1 bouyer continue;
1075 1.1 bouyer }
1076 1.1 bouyer m->m_pkthdr.rcvif = ifp;
1077 1.24 thorpej m->m_pkthdr.len = m->m_len = size;
1078 1.1 bouyer #ifdef TLDEBUG_RX
1079 1.89 tsutsui {
1080 1.89 tsutsui struct ether_header *eh =
1081 1.89 tsutsui mtod(m, struct ether_header *);
1082 1.89 tsutsui printf("%s: Rx packet:\n", __func__);
1083 1.89 tsutsui ether_printheader(eh);
1084 1.89 tsutsui }
1085 1.1 bouyer #endif
1086 1.1 bouyer #if NBPFILTER > 0
1087 1.36 thorpej if (ifp->if_bpf)
1088 1.36 thorpej bpf_mtap(ifp->if_bpf, m);
1089 1.1 bouyer #endif /* NBPFILTER > 0 */
1090 1.24 thorpej (*ifp->if_input)(ifp, m);
1091 1.1 bouyer }
1092 1.1 bouyer }
1093 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
1094 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF,
1095 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1096 1.1 bouyer #ifdef TLDEBUG_RX
1097 1.1 bouyer printf("TL_INTR_RxEOF: ack %d\n", ack);
1098 1.1 bouyer #else
1099 1.1 bouyer if (ack == 0) {
1100 1.1 bouyer printf("%s: EOF intr without anything to read !\n",
1101 1.89 tsutsui device_xname(sc->sc_dev));
1102 1.1 bouyer tl_reset(sc);
1103 1.81 wiz /* schedule reinit of the board */
1104 1.74 rumble callout_reset(&sc->tl_restart_ch, 1, tl_restart, ifp);
1105 1.89 tsutsui return 1;
1106 1.1 bouyer }
1107 1.1 bouyer #endif
1108 1.1 bouyer break;
1109 1.1 bouyer case TL_INTR_RxEOC:
1110 1.1 bouyer ack++;
1111 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Rx_dmamap, 0,
1112 1.43 bouyer sizeof(struct tl_Rx_list) * TL_NBUF,
1113 1.43 bouyer BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1114 1.1 bouyer #ifdef TLDEBUG_RX
1115 1.1 bouyer printf("TL_INTR_RxEOC: ack %d\n", ack);
1116 1.1 bouyer #endif
1117 1.1 bouyer #ifdef DIAGNOSTIC
1118 1.43 bouyer if (le32toh(sc->active_Rx->hw_list->stat) & TL_RX_CSTAT_CPLT) {
1119 1.43 bouyer printf("%s: Rx EOC interrupt and active Tx list not "
1120 1.89 tsutsui "cleared\n", device_xname(sc->sc_dev));
1121 1.1 bouyer return 0;
1122 1.1 bouyer } else
1123 1.59 tsutsui #endif
1124 1.1 bouyer {
1125 1.17 bouyer /*
1126 1.64 wiz * write address of Rx list and send Rx GO command, ack
1127 1.17 bouyer * interrupt and enable interrupts in one command
1128 1.17 bouyer */
1129 1.43 bouyer TL_HR_WRITE(sc, TL_HOST_CH_PARM, sc->active_Rx->hw_listaddr);
1130 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD,
1131 1.17 bouyer HOST_CMD_GO | HOST_CMD_RT | HOST_CMD_Nes | ack | int_type |
1132 1.17 bouyer HOST_CMD_ACK | HOST_CMD_IntOn);
1133 1.1 bouyer return 1;
1134 1.1 bouyer }
1135 1.1 bouyer case TL_INTR_TxEOF:
1136 1.1 bouyer case TL_INTR_TxEOC:
1137 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
1138 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
1139 1.43 bouyer BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1140 1.1 bouyer while ((Tx = sc->active_Tx) != NULL) {
1141 1.43 bouyer if((le32toh(Tx->hw_list->stat) & TL_TX_CSTAT_CPLT) == 0)
1142 1.1 bouyer break;
1143 1.1 bouyer ack++;
1144 1.1 bouyer #ifdef TLDEBUG_TX
1145 1.44 bouyer printf("TL_INTR_TxEOC: list 0x%x done\n",
1146 1.44 bouyer (int)Tx->hw_listaddr);
1147 1.1 bouyer #endif
1148 1.43 bouyer Tx->hw_list->stat = 0;
1149 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, Tx->m_dmamap, 0,
1150 1.61 tsutsui Tx->m_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1151 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, Tx->m_dmamap);
1152 1.1 bouyer m_freem(Tx->m);
1153 1.1 bouyer Tx->m = NULL;
1154 1.1 bouyer sc->active_Tx = Tx->next;
1155 1.1 bouyer if (sc->active_Tx == NULL)
1156 1.1 bouyer sc->last_Tx = NULL;
1157 1.1 bouyer Tx->next = sc->Free_Tx;
1158 1.1 bouyer sc->Free_Tx = Tx;
1159 1.1 bouyer }
1160 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
1161 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
1162 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1163 1.1 bouyer /* if this was an EOC, ACK immediatly */
1164 1.45 bouyer if (ack)
1165 1.45 bouyer sc->tl_if.if_flags &= ~IFF_OACTIVE;
1166 1.1 bouyer if (int_type == TL_INTR_TxEOC) {
1167 1.1 bouyer #ifdef TLDEBUG_TX
1168 1.17 bouyer printf("TL_INTR_TxEOC: ack %d (will be set to 1)\n",
1169 1.17 bouyer ack);
1170 1.1 bouyer #endif
1171 1.17 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, 1 | int_type |
1172 1.17 bouyer HOST_CMD_ACK | HOST_CMD_IntOn);
1173 1.89 tsutsui if (sc->active_Tx != NULL) {
1174 1.17 bouyer /* needs a Tx go command */
1175 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CH_PARM,
1176 1.43 bouyer sc->active_Tx->hw_listaddr);
1177 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_GO);
1178 1.1 bouyer }
1179 1.1 bouyer sc->tl_if.if_timer = 0;
1180 1.50 itojun if (IFQ_IS_EMPTY(&sc->tl_if.if_snd) == 0)
1181 1.1 bouyer tl_ifstart(&sc->tl_if);
1182 1.1 bouyer return 1;
1183 1.1 bouyer }
1184 1.1 bouyer #ifdef TLDEBUG
1185 1.1 bouyer else {
1186 1.1 bouyer printf("TL_INTR_TxEOF: ack %d\n", ack);
1187 1.1 bouyer }
1188 1.1 bouyer #endif
1189 1.1 bouyer sc->tl_if.if_timer = 0;
1190 1.50 itojun if (IFQ_IS_EMPTY(&sc->tl_if.if_snd) == 0)
1191 1.1 bouyer tl_ifstart(&sc->tl_if);
1192 1.1 bouyer break;
1193 1.1 bouyer case TL_INTR_Stat:
1194 1.1 bouyer ack++;
1195 1.1 bouyer #ifdef TLDEBUG
1196 1.1 bouyer printf("TL_INTR_Stat: ack %d\n", ack);
1197 1.1 bouyer #endif
1198 1.1 bouyer tl_read_stats(sc);
1199 1.1 bouyer break;
1200 1.1 bouyer case TL_INTR_Adc:
1201 1.1 bouyer if (int_reg & TL_INTVec_MASK) {
1202 1.1 bouyer /* adapter check conditions */
1203 1.17 bouyer printf("%s: check condition, intvect=0x%x, "
1204 1.89 tsutsui "ch_param=0x%x\n", device_xname(sc->sc_dev),
1205 1.17 bouyer int_reg & TL_INTVec_MASK,
1206 1.17 bouyer TL_HR_READ(sc, TL_HOST_CH_PARM));
1207 1.1 bouyer tl_reset(sc);
1208 1.81 wiz /* schedule reinit of the board */
1209 1.74 rumble callout_reset(&sc->tl_restart_ch, 1, tl_restart, ifp);
1210 1.89 tsutsui return 1;
1211 1.1 bouyer } else {
1212 1.89 tsutsui uint8_t netstat;
1213 1.1 bouyer /* Network status */
1214 1.17 bouyer netstat =
1215 1.17 bouyer tl_intreg_read_byte(sc, TL_INT_NET+TL_INT_NetSts);
1216 1.1 bouyer printf("%s: network status, NetSts=%x\n",
1217 1.89 tsutsui device_xname(sc->sc_dev), netstat);
1218 1.1 bouyer /* Ack interrupts */
1219 1.17 bouyer tl_intreg_write_byte(sc, TL_INT_NET+TL_INT_NetSts,
1220 1.59 tsutsui netstat);
1221 1.1 bouyer ack++;
1222 1.1 bouyer }
1223 1.1 bouyer break;
1224 1.1 bouyer default:
1225 1.1 bouyer printf("%s: unhandled interrupt code %x!\n",
1226 1.89 tsutsui device_xname(sc->sc_dev), int_type);
1227 1.1 bouyer ack++;
1228 1.1 bouyer }
1229 1.1 bouyer
1230 1.1 bouyer if (ack) {
1231 1.1 bouyer /* Ack the interrupt and enable interrupts */
1232 1.59 tsutsui TL_HR_WRITE(sc, TL_HOST_CMD, ack | int_type | HOST_CMD_ACK |
1233 1.17 bouyer HOST_CMD_IntOn);
1234 1.67 dan #if NRND > 0
1235 1.67 dan if (RND_ENABLED(&sc->rnd_source))
1236 1.67 dan rnd_add_uint32(&sc->rnd_source, int_reg);
1237 1.67 dan #endif
1238 1.1 bouyer return 1;
1239 1.1 bouyer }
1240 1.1 bouyer /* ack = 0 ; interrupt was perhaps not our. Just enable interrupts */
1241 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_IntOn);
1242 1.1 bouyer return 0;
1243 1.1 bouyer }
1244 1.1 bouyer
1245 1.1 bouyer static int
1246 1.87 dyoung tl_ifioctl(struct ifnet *ifp, unsigned long cmd, void *data)
1247 1.1 bouyer {
1248 1.1 bouyer struct tl_softc *sc = ifp->if_softc;
1249 1.1 bouyer int s, error;
1250 1.59 tsutsui
1251 1.14 mycroft s = splnet();
1252 1.85 dyoung error = ether_ioctl(ifp, cmd, data);
1253 1.85 dyoung if (error == ENETRESET) {
1254 1.85 dyoung if (ifp->if_flags & IFF_RUNNING)
1255 1.85 dyoung tl_addr_filter(sc);
1256 1.85 dyoung error = 0;
1257 1.1 bouyer }
1258 1.1 bouyer splx(s);
1259 1.1 bouyer return error;
1260 1.1 bouyer }
1261 1.1 bouyer
1262 1.1 bouyer static void
1263 1.89 tsutsui tl_ifstart(struct ifnet *ifp)
1264 1.1 bouyer {
1265 1.1 bouyer tl_softc_t *sc = ifp->if_softc;
1266 1.43 bouyer struct mbuf *mb_head;
1267 1.1 bouyer struct Tx_list *Tx;
1268 1.79 rumble int segment, size;
1269 1.45 bouyer int again, error;
1270 1.59 tsutsui
1271 1.45 bouyer if ((sc->tl_if.if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
1272 1.45 bouyer return;
1273 1.1 bouyer txloop:
1274 1.1 bouyer /* If we don't have more space ... */
1275 1.1 bouyer if (sc->Free_Tx == NULL) {
1276 1.1 bouyer #ifdef TLDEBUG
1277 1.89 tsutsui printf("%s: No free TX list\n", __func__);
1278 1.1 bouyer #endif
1279 1.45 bouyer sc->tl_if.if_flags |= IFF_OACTIVE;
1280 1.1 bouyer return;
1281 1.1 bouyer }
1282 1.1 bouyer /* Grab a paquet for output */
1283 1.50 itojun IFQ_DEQUEUE(&ifp->if_snd, mb_head);
1284 1.1 bouyer if (mb_head == NULL) {
1285 1.1 bouyer #ifdef TLDEBUG_TX
1286 1.89 tsutsui printf("%s: nothing to send\n", __func__);
1287 1.1 bouyer #endif
1288 1.1 bouyer return;
1289 1.1 bouyer }
1290 1.1 bouyer Tx = sc->Free_Tx;
1291 1.1 bouyer sc->Free_Tx = Tx->next;
1292 1.43 bouyer Tx->next = NULL;
1293 1.45 bouyer again = 0;
1294 1.1 bouyer /*
1295 1.1 bouyer * Go through each of the mbufs in the chain and initialize
1296 1.1 bouyer * the transmit list descriptors with the physical address
1297 1.1 bouyer * and size of the mbuf.
1298 1.1 bouyer */
1299 1.1 bouyer tbdinit:
1300 1.43 bouyer memset(Tx->hw_list, 0, sizeof(struct tl_Tx_list));
1301 1.1 bouyer Tx->m = mb_head;
1302 1.43 bouyer size = mb_head->m_pkthdr.len;
1303 1.43 bouyer if ((error = bus_dmamap_load_mbuf(sc->tl_dmatag, Tx->m_dmamap, mb_head,
1304 1.43 bouyer BUS_DMA_NOWAIT)) || (size < ETHER_MIN_TX &&
1305 1.43 bouyer Tx->m_dmamap->dm_nsegs == TL_NSEG)) {
1306 1.43 bouyer struct mbuf *mn;
1307 1.1 bouyer /*
1308 1.17 bouyer * We ran out of segments, or we will. We have to recopy this
1309 1.17 bouyer * mbuf chain first.
1310 1.1 bouyer */
1311 1.43 bouyer if (error == 0)
1312 1.43 bouyer bus_dmamap_unload(sc->tl_dmatag, Tx->m_dmamap);
1313 1.43 bouyer if (again) {
1314 1.43 bouyer /* already copyed, can't do much more */
1315 1.43 bouyer m_freem(mb_head);
1316 1.43 bouyer goto bad;
1317 1.43 bouyer }
1318 1.43 bouyer again = 1;
1319 1.1 bouyer #ifdef TLDEBUG_TX
1320 1.89 tsutsui printf("%s: need to copy mbuf\n", __func__);
1321 1.1 bouyer #endif
1322 1.1 bouyer #ifdef TL_PRIV_STATS
1323 1.1 bouyer sc->oerr_mcopy++;
1324 1.1 bouyer #endif
1325 1.1 bouyer MGETHDR(mn, M_DONTWAIT, MT_DATA);
1326 1.1 bouyer if (mn == NULL) {
1327 1.1 bouyer m_freem(mb_head);
1328 1.1 bouyer goto bad;
1329 1.1 bouyer }
1330 1.1 bouyer if (mb_head->m_pkthdr.len > MHLEN) {
1331 1.1 bouyer MCLGET(mn, M_DONTWAIT);
1332 1.1 bouyer if ((mn->m_flags & M_EXT) == 0) {
1333 1.1 bouyer m_freem(mn);
1334 1.1 bouyer m_freem(mb_head);
1335 1.1 bouyer goto bad;
1336 1.1 bouyer }
1337 1.1 bouyer }
1338 1.1 bouyer m_copydata(mb_head, 0, mb_head->m_pkthdr.len,
1339 1.82 christos mtod(mn, void *));
1340 1.1 bouyer mn->m_pkthdr.len = mn->m_len = mb_head->m_pkthdr.len;
1341 1.1 bouyer m_freem(mb_head);
1342 1.1 bouyer mb_head = mn;
1343 1.1 bouyer goto tbdinit;
1344 1.1 bouyer }
1345 1.79 rumble for (segment = 0; segment < Tx->m_dmamap->dm_nsegs; segment++) {
1346 1.79 rumble Tx->hw_list->seg[segment].data_addr =
1347 1.79 rumble htole32(Tx->m_dmamap->dm_segs[segment].ds_addr);
1348 1.79 rumble Tx->hw_list->seg[segment].data_count =
1349 1.79 rumble htole32(Tx->m_dmamap->dm_segs[segment].ds_len);
1350 1.43 bouyer }
1351 1.61 tsutsui bus_dmamap_sync(sc->tl_dmatag, Tx->m_dmamap, 0,
1352 1.61 tsutsui Tx->m_dmamap->dm_mapsize,
1353 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1354 1.1 bouyer /* We are at end of mbuf chain. check the size and
1355 1.1 bouyer * see if it needs to be extended
1356 1.59 tsutsui */
1357 1.1 bouyer if (size < ETHER_MIN_TX) {
1358 1.1 bouyer #ifdef DIAGNOSTIC
1359 1.79 rumble if (segment >= TL_NSEG) {
1360 1.89 tsutsui panic("%s: to much segmets (%d)", __func__, segment);
1361 1.1 bouyer }
1362 1.1 bouyer #endif
1363 1.1 bouyer /*
1364 1.1 bouyer * add the nullbuf in the seg
1365 1.1 bouyer */
1366 1.79 rumble Tx->hw_list->seg[segment].data_count =
1367 1.43 bouyer htole32(ETHER_MIN_TX - size);
1368 1.79 rumble Tx->hw_list->seg[segment].data_addr =
1369 1.44 bouyer htole32(sc->null_dmamap->dm_segs[0].ds_addr);
1370 1.1 bouyer size = ETHER_MIN_TX;
1371 1.79 rumble segment++;
1372 1.1 bouyer }
1373 1.1 bouyer /* The list is done, finish the list init */
1374 1.79 rumble Tx->hw_list->seg[segment - 1].data_count |=
1375 1.43 bouyer htole32(TL_LAST_SEG);
1376 1.43 bouyer Tx->hw_list->stat = htole32((size << 16) | 0x3000);
1377 1.1 bouyer #ifdef TLDEBUG_TX
1378 1.89 tsutsui printf("%s: sending, Tx : stat = 0x%x\n", device_xname(sc->sc_dev),
1379 1.43 bouyer le32toh(Tx->hw_list->stat));
1380 1.59 tsutsui #if 0
1381 1.89 tsutsui for (segment = 0; segment < TL_NSEG; segment++) {
1382 1.1 bouyer printf(" seg %d addr 0x%x len 0x%x\n",
1383 1.79 rumble segment,
1384 1.79 rumble le32toh(Tx->hw_list->seg[segment].data_addr),
1385 1.79 rumble le32toh(Tx->hw_list->seg[segment].data_count));
1386 1.1 bouyer }
1387 1.1 bouyer #endif
1388 1.1 bouyer #endif
1389 1.1 bouyer if (sc->active_Tx == NULL) {
1390 1.1 bouyer sc->active_Tx = sc->last_Tx = Tx;
1391 1.1 bouyer #ifdef TLDEBUG_TX
1392 1.89 tsutsui printf("%s: Tx GO, addr=0x%ux\n", device_xname(sc->sc_dev),
1393 1.44 bouyer (int)Tx->hw_listaddr);
1394 1.1 bouyer #endif
1395 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
1396 1.43 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
1397 1.43 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1398 1.43 bouyer TL_HR_WRITE(sc, TL_HOST_CH_PARM, Tx->hw_listaddr);
1399 1.1 bouyer TL_HR_WRITE(sc, TL_HOST_CMD, HOST_CMD_GO);
1400 1.1 bouyer } else {
1401 1.1 bouyer #ifdef TLDEBUG_TX
1402 1.89 tsutsui printf("%s: Tx addr=0x%ux queued\n", device_xname(sc->sc_dev),
1403 1.44 bouyer (int)Tx->hw_listaddr);
1404 1.1 bouyer #endif
1405 1.43 bouyer sc->last_Tx->hw_list->fwd = htole32(Tx->hw_listaddr);
1406 1.45 bouyer bus_dmamap_sync(sc->tl_dmatag, sc->Tx_dmamap, 0,
1407 1.45 bouyer sizeof(struct tl_Tx_list) * TL_NBUF,
1408 1.45 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1409 1.1 bouyer sc->last_Tx->next = Tx;
1410 1.1 bouyer sc->last_Tx = Tx;
1411 1.1 bouyer #ifdef DIAGNOSTIC
1412 1.43 bouyer if (sc->last_Tx->hw_list->fwd & 0x7)
1413 1.17 bouyer printf("%s: physical addr 0x%x of list not properly "
1414 1.89 tsutsui "aligned\n",
1415 1.89 tsutsui device_xname(sc->sc_dev),
1416 1.89 tsutsui sc->last_Rx->hw_list->fwd);
1417 1.1 bouyer #endif
1418 1.1 bouyer }
1419 1.1 bouyer #if NBPFILTER > 0
1420 1.1 bouyer /* Pass packet to bpf if there is a listener */
1421 1.1 bouyer if (ifp->if_bpf)
1422 1.1 bouyer bpf_mtap(ifp->if_bpf, mb_head);
1423 1.1 bouyer #endif
1424 1.17 bouyer /*
1425 1.17 bouyer * Set a 5 second timer just in case we don't hear from the card again.
1426 1.17 bouyer */
1427 1.1 bouyer ifp->if_timer = 5;
1428 1.1 bouyer goto txloop;
1429 1.1 bouyer bad:
1430 1.1 bouyer #ifdef TLDEBUG
1431 1.89 tsutsui printf("%s: Out of mbuf, Tx pkt lost\n", __func__);
1432 1.1 bouyer #endif
1433 1.1 bouyer Tx->next = sc->Free_Tx;
1434 1.1 bouyer sc->Free_Tx = Tx;
1435 1.1 bouyer }
1436 1.1 bouyer
1437 1.1 bouyer static void
1438 1.89 tsutsui tl_ifwatchdog(struct ifnet *ifp)
1439 1.1 bouyer {
1440 1.1 bouyer tl_softc_t *sc = ifp->if_softc;
1441 1.1 bouyer
1442 1.1 bouyer if ((ifp->if_flags & IFF_RUNNING) == 0)
1443 1.1 bouyer return;
1444 1.89 tsutsui printf("%s: device timeout\n", device_xname(sc->sc_dev));
1445 1.1 bouyer ifp->if_oerrors++;
1446 1.46 bouyer tl_init(ifp);
1447 1.1 bouyer }
1448 1.1 bouyer
1449 1.1 bouyer static int
1450 1.89 tsutsui tl_mediachange(struct ifnet *ifp)
1451 1.1 bouyer {
1452 1.15 thorpej
1453 1.15 thorpej if (ifp->if_flags & IFF_UP)
1454 1.51 christos tl_init(ifp);
1455 1.89 tsutsui return 0;
1456 1.1 bouyer }
1457 1.1 bouyer
1458 1.89 tsutsui static int
1459 1.89 tsutsui tl_add_RxBuff(tl_softc_t *sc, struct Rx_list *Rx, struct mbuf *oldm)
1460 1.1 bouyer {
1461 1.1 bouyer struct mbuf *m;
1462 1.43 bouyer int error;
1463 1.1 bouyer
1464 1.1 bouyer MGETHDR(m, M_DONTWAIT, MT_DATA);
1465 1.1 bouyer if (m != NULL) {
1466 1.1 bouyer MCLGET(m, M_DONTWAIT);
1467 1.1 bouyer if ((m->m_flags & M_EXT) == 0) {
1468 1.1 bouyer m_freem(m);
1469 1.1 bouyer if (oldm == NULL)
1470 1.1 bouyer return 0;
1471 1.1 bouyer m = oldm;
1472 1.1 bouyer m->m_data = m->m_ext.ext_buf;
1473 1.1 bouyer }
1474 1.1 bouyer } else {
1475 1.1 bouyer if (oldm == NULL)
1476 1.1 bouyer return 0;
1477 1.1 bouyer m = oldm;
1478 1.1 bouyer m->m_data = m->m_ext.ext_buf;
1479 1.1 bouyer }
1480 1.43 bouyer
1481 1.43 bouyer /* (re)init the Rx_list struct */
1482 1.43 bouyer
1483 1.43 bouyer Rx->m = m;
1484 1.43 bouyer if ((error = bus_dmamap_load(sc->tl_dmatag, Rx->m_dmamap,
1485 1.43 bouyer m->m_ext.ext_buf, m->m_ext.ext_size, NULL, BUS_DMA_NOWAIT)) != 0) {
1486 1.89 tsutsui printf("%s: bus_dmamap_load() failed (error %d) for "
1487 1.89 tsutsui "tl_add_RxBuff ", device_xname(sc->sc_dev), error);
1488 1.43 bouyer printf("size %d (%d)\n", m->m_pkthdr.len, MCLBYTES);
1489 1.43 bouyer m_freem(m);
1490 1.43 bouyer Rx->m = NULL;
1491 1.43 bouyer return 0;
1492 1.43 bouyer }
1493 1.43 bouyer bus_dmamap_sync(sc->tl_dmatag, Rx->m_dmamap, 0,
1494 1.61 tsutsui Rx->m_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
1495 1.1 bouyer /*
1496 1.1 bouyer * Move the data pointer up so that the incoming data packet
1497 1.1 bouyer * will be 32-bit aligned.
1498 1.1 bouyer */
1499 1.1 bouyer m->m_data += 2;
1500 1.1 bouyer
1501 1.43 bouyer Rx->hw_list->stat =
1502 1.59 tsutsui htole32(((Rx->m_dmamap->dm_segs[0].ds_len - 2) << 16) | 0x3000);
1503 1.43 bouyer Rx->hw_list->seg.data_count =
1504 1.59 tsutsui htole32(Rx->m_dmamap->dm_segs[0].ds_len - 2);
1505 1.43 bouyer Rx->hw_list->seg.data_addr =
1506 1.43 bouyer htole32(Rx->m_dmamap->dm_segs[0].ds_addr + 2);
1507 1.1 bouyer return (m != oldm);
1508 1.1 bouyer }
1509 1.1 bouyer
1510 1.89 tsutsui static void
1511 1.89 tsutsui tl_ticks(void *v)
1512 1.1 bouyer {
1513 1.1 bouyer tl_softc_t *sc = v;
1514 1.1 bouyer
1515 1.1 bouyer tl_read_stats(sc);
1516 1.19 thorpej
1517 1.19 thorpej /* Tick the MII. */
1518 1.19 thorpej mii_tick(&sc->tl_mii);
1519 1.19 thorpej
1520 1.17 bouyer /* read statistics every seconds */
1521 1.32 thorpej callout_reset(&sc->tl_tick_ch, hz, tl_ticks, sc);
1522 1.17 bouyer }
1523 1.17 bouyer
1524 1.17 bouyer static void
1525 1.89 tsutsui tl_read_stats(tl_softc_t *sc)
1526 1.17 bouyer {
1527 1.89 tsutsui uint32_t reg;
1528 1.17 bouyer int ierr_overr;
1529 1.17 bouyer int ierr_code;
1530 1.17 bouyer int ierr_crc;
1531 1.17 bouyer int oerr_underr;
1532 1.63 wiz int oerr_deferred;
1533 1.17 bouyer int oerr_coll;
1534 1.17 bouyer int oerr_multicoll;
1535 1.17 bouyer int oerr_exesscoll;
1536 1.17 bouyer int oerr_latecoll;
1537 1.17 bouyer int oerr_carrloss;
1538 1.17 bouyer struct ifnet *ifp = &sc->tl_if;
1539 1.17 bouyer
1540 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_TX);
1541 1.17 bouyer ifp->if_opackets += reg & 0x00ffffff;
1542 1.17 bouyer oerr_underr = reg >> 24;
1543 1.17 bouyer
1544 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_RX);
1545 1.17 bouyer ifp->if_ipackets += reg & 0x00ffffff;
1546 1.17 bouyer ierr_overr = reg >> 24;
1547 1.17 bouyer
1548 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_FERR);
1549 1.17 bouyer ierr_crc = (reg & TL_FERR_CRC) >> 16;
1550 1.17 bouyer ierr_code = (reg & TL_FERR_CODE) >> 24;
1551 1.63 wiz oerr_deferred = (reg & TL_FERR_DEF);
1552 1.17 bouyer
1553 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_STATS_COLL);
1554 1.17 bouyer oerr_multicoll = (reg & TL_COL_MULTI);
1555 1.17 bouyer oerr_coll = (reg & TL_COL_SINGLE) >> 16;
1556 1.17 bouyer
1557 1.17 bouyer reg = tl_intreg_read(sc, TL_INT_LERR);
1558 1.17 bouyer oerr_exesscoll = (reg & TL_LERR_ECOLL);
1559 1.17 bouyer oerr_latecoll = (reg & TL_LERR_LCOLL) >> 8;
1560 1.17 bouyer oerr_carrloss = (reg & TL_LERR_CL) >> 16;
1561 1.17 bouyer
1562 1.17 bouyer
1563 1.17 bouyer ifp->if_oerrors += oerr_underr + oerr_exesscoll + oerr_latecoll +
1564 1.17 bouyer oerr_carrloss;
1565 1.17 bouyer ifp->if_collisions += oerr_coll + oerr_multicoll;
1566 1.17 bouyer ifp->if_ierrors += ierr_overr + ierr_code + ierr_crc;
1567 1.17 bouyer
1568 1.17 bouyer if (ierr_overr)
1569 1.17 bouyer printf("%s: receiver ring buffer overrun\n",
1570 1.89 tsutsui device_xname(sc->sc_dev));
1571 1.17 bouyer if (oerr_underr)
1572 1.17 bouyer printf("%s: transmit buffer underrun\n",
1573 1.89 tsutsui device_xname(sc->sc_dev));
1574 1.17 bouyer #ifdef TL_PRIV_STATS
1575 1.17 bouyer sc->ierr_overr += ierr_overr;
1576 1.17 bouyer sc->ierr_code += ierr_code;
1577 1.17 bouyer sc->ierr_crc += ierr_crc;
1578 1.17 bouyer sc->oerr_underr += oerr_underr;
1579 1.63 wiz sc->oerr_deferred += oerr_deferred;
1580 1.17 bouyer sc->oerr_coll += oerr_coll;
1581 1.17 bouyer sc->oerr_multicoll += oerr_multicoll;
1582 1.17 bouyer sc->oerr_exesscoll += oerr_exesscoll;
1583 1.17 bouyer sc->oerr_latecoll += oerr_latecoll;
1584 1.17 bouyer sc->oerr_carrloss += oerr_carrloss;
1585 1.17 bouyer #endif
1586 1.17 bouyer }
1587 1.1 bouyer
1588 1.89 tsutsui static void
1589 1.89 tsutsui tl_addr_filter(tl_softc_t *sc)
1590 1.17 bouyer {
1591 1.17 bouyer struct ether_multistep step;
1592 1.17 bouyer struct ether_multi *enm;
1593 1.89 tsutsui uint32_t hash[2] = {0, 0};
1594 1.17 bouyer int i;
1595 1.1 bouyer
1596 1.17 bouyer sc->tl_if.if_flags &= ~IFF_ALLMULTI;
1597 1.17 bouyer ETHER_FIRST_MULTI(step, &sc->tl_ec, enm);
1598 1.17 bouyer while (enm != NULL) {
1599 1.17 bouyer #ifdef TLDEBUG
1600 1.89 tsutsui printf("%s: addrs %s %s\n", __func__,
1601 1.17 bouyer ether_sprintf(enm->enm_addrlo),
1602 1.17 bouyer ether_sprintf(enm->enm_addrhi));
1603 1.17 bouyer #endif
1604 1.17 bouyer if (memcmp(enm->enm_addrlo, enm->enm_addrhi, 6) == 0) {
1605 1.17 bouyer i = tl_multicast_hash(enm->enm_addrlo);
1606 1.89 tsutsui hash[i / 32] |= 1 << (i%32);
1607 1.17 bouyer } else {
1608 1.17 bouyer hash[0] = hash[1] = 0xffffffff;
1609 1.17 bouyer sc->tl_if.if_flags |= IFF_ALLMULTI;
1610 1.17 bouyer break;
1611 1.1 bouyer }
1612 1.17 bouyer ETHER_NEXT_MULTI(step, enm);
1613 1.17 bouyer }
1614 1.17 bouyer #ifdef TLDEBUG
1615 1.89 tsutsui printf("%s: hash1 %x has2 %x\n", __func__, hash[0], hash[1]);
1616 1.17 bouyer #endif
1617 1.17 bouyer tl_intreg_write(sc, TL_INT_HASH1, hash[0]);
1618 1.17 bouyer tl_intreg_write(sc, TL_INT_HASH2, hash[1]);
1619 1.17 bouyer }
1620 1.1 bouyer
1621 1.89 tsutsui static int
1622 1.89 tsutsui tl_multicast_hash(uint8_t *a)
1623 1.17 bouyer {
1624 1.17 bouyer int hash;
1625 1.17 bouyer
1626 1.89 tsutsui #define DA(addr,bit) (addr[5 - (bit / 8)] & (1 << (bit % 8)))
1627 1.89 tsutsui #define xor8(a,b,c,d,e,f,g,h) \
1628 1.89 tsutsui (((a != 0) + (b != 0) + (c != 0) + (d != 0) + \
1629 1.89 tsutsui (e != 0) + (f != 0) + (g != 0) + (h != 0)) & 1)
1630 1.17 bouyer
1631 1.89 tsutsui hash = xor8(DA(a,0), DA(a, 6), DA(a,12), DA(a,18), DA(a,24), DA(a,30),
1632 1.17 bouyer DA(a,36), DA(a,42));
1633 1.89 tsutsui hash |= xor8(DA(a,1), DA(a, 7), DA(a,13), DA(a,19), DA(a,25), DA(a,31),
1634 1.17 bouyer DA(a,37), DA(a,43)) << 1;
1635 1.89 tsutsui hash |= xor8(DA(a,2), DA(a, 8), DA(a,14), DA(a,20), DA(a,26), DA(a,32),
1636 1.17 bouyer DA(a,38), DA(a,44)) << 2;
1637 1.89 tsutsui hash |= xor8(DA(a,3), DA(a, 9), DA(a,15), DA(a,21), DA(a,27), DA(a,33),
1638 1.17 bouyer DA(a,39), DA(a,45)) << 3;
1639 1.89 tsutsui hash |= xor8(DA(a,4), DA(a,10), DA(a,16), DA(a,22), DA(a,28), DA(a,34),
1640 1.17 bouyer DA(a,40), DA(a,46)) << 4;
1641 1.89 tsutsui hash |= xor8(DA(a,5), DA(a,11), DA(a,17), DA(a,23), DA(a,29), DA(a,35),
1642 1.17 bouyer DA(a,41), DA(a,47)) << 5;
1643 1.1 bouyer
1644 1.17 bouyer return hash;
1645 1.17 bouyer }
1646 1.1 bouyer
1647 1.59 tsutsui #if defined(TLDEBUG_RX)
1648 1.17 bouyer void
1649 1.89 tsutsui ether_printheader(struct ether_header *eh)
1650 1.17 bouyer {
1651 1.89 tsutsui uint8_t *c = (uint8_t *)eh;
1652 1.17 bouyer int i;
1653 1.89 tsutsui
1654 1.89 tsutsui for (i = 0; i < sizeof(struct ether_header); i++)
1655 1.89 tsutsui printf("%02x ", (u_int)c[i]);
1656 1.89 tsutsui printf("\n");
1657 1.17 bouyer }
1658 1.1 bouyer #endif
1659