if_txp.c revision 1.48.2.1 1 /* $NetBSD: if_txp.c,v 1.48.2.1 2018/07/28 04:37:46 pgoyette Exp $ */
2
3 /*
4 * Copyright (c) 2001
5 * Jason L. Wright <jason (at) thought.net>, Theo de Raadt, and
6 * Aaron Campbell <aaron (at) monkey.org>. All rights reserved.
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions
10 * are met:
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHORS ``AS IS'' AND ANY EXPRESS OR
18 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
19 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHORS OR THE VOICES IN THEIR HEADS
21 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
22 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
23 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
24 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
25 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
26 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
27 * THE POSSIBILITY OF SUCH DAMAGE.
28 */
29
30 /*
31 * Driver for 3c990 (Typhoon) Ethernet ASIC
32 */
33
34 #include <sys/cdefs.h>
35 __KERNEL_RCSID(0, "$NetBSD: if_txp.c,v 1.48.2.1 2018/07/28 04:37:46 pgoyette Exp $");
36
37 #include "opt_inet.h"
38
39 #include <sys/param.h>
40 #include <sys/systm.h>
41 #include <sys/sockio.h>
42 #include <sys/mbuf.h>
43 #include <sys/malloc.h>
44 #include <sys/kernel.h>
45 #include <sys/socket.h>
46 #include <sys/device.h>
47 #include <sys/callout.h>
48
49 #include <net/if.h>
50 #include <net/if_dl.h>
51 #include <net/if_types.h>
52 #include <net/if_ether.h>
53 #include <net/if_arp.h>
54
55 #ifdef INET
56 #include <netinet/in.h>
57 #include <netinet/in_systm.h>
58 #include <netinet/in_var.h>
59 #include <netinet/ip.h>
60 #include <netinet/if_inarp.h>
61 #endif
62
63 #include <net/if_media.h>
64
65 #include <net/bpf.h>
66
67 #include <sys/bus.h>
68
69 #include <dev/mii/mii.h>
70 #include <dev/mii/miivar.h>
71 #include <dev/pci/pcireg.h>
72 #include <dev/pci/pcivar.h>
73 #include <dev/pci/pcidevs.h>
74
75 #include <dev/pci/if_txpreg.h>
76
77 #include <dev/microcode/typhoon/3c990img.h>
78
79 /*
80 * These currently break the 3c990 firmware, hopefully will be resolved
81 * at some point.
82 */
83 #undef TRY_TX_UDP_CSUM
84 #undef TRY_TX_TCP_CSUM
85
86 int txp_probe(device_t, cfdata_t, void *);
87 void txp_attach(device_t, device_t, void *);
88 int txp_intr(void *);
89 void txp_tick(void *);
90 bool txp_shutdown(device_t, int);
91 int txp_ioctl(struct ifnet *, u_long, void *);
92 void txp_start(struct ifnet *);
93 void txp_stop(struct txp_softc *);
94 void txp_init(struct txp_softc *);
95 void txp_watchdog(struct ifnet *);
96
97 int txp_chip_init(struct txp_softc *);
98 int txp_reset_adapter(struct txp_softc *);
99 int txp_download_fw(struct txp_softc *);
100 int txp_download_fw_wait(struct txp_softc *);
101 int txp_download_fw_section(struct txp_softc *,
102 const struct txp_fw_section_header *, int);
103 int txp_alloc_rings(struct txp_softc *);
104 void txp_dma_free(struct txp_softc *, struct txp_dma_alloc *);
105 int txp_dma_malloc(struct txp_softc *, bus_size_t, struct txp_dma_alloc *, int);
106 void txp_set_filter(struct txp_softc *);
107
108 int txp_cmd_desc_numfree(struct txp_softc *);
109 int txp_command(struct txp_softc *, u_int16_t, u_int16_t, u_int32_t,
110 u_int32_t, u_int16_t *, u_int32_t *, u_int32_t *, int);
111 int txp_command2(struct txp_softc *, u_int16_t, u_int16_t,
112 u_int32_t, u_int32_t, struct txp_ext_desc *, u_int8_t,
113 struct txp_rsp_desc **, int);
114 int txp_response(struct txp_softc *, u_int32_t, u_int16_t, u_int16_t,
115 struct txp_rsp_desc **);
116 void txp_rsp_fixup(struct txp_softc *, struct txp_rsp_desc *,
117 struct txp_rsp_desc *);
118 void txp_capabilities(struct txp_softc *);
119
120 void txp_ifmedia_sts(struct ifnet *, struct ifmediareq *);
121 int txp_ifmedia_upd(struct ifnet *);
122 void txp_show_descriptor(void *);
123 void txp_tx_reclaim(struct txp_softc *, struct txp_tx_ring *,
124 struct txp_dma_alloc *);
125 void txp_rxbuf_reclaim(struct txp_softc *);
126 void txp_rx_reclaim(struct txp_softc *, struct txp_rx_ring *,
127 struct txp_dma_alloc *);
128
129 CFATTACH_DECL_NEW(txp, sizeof(struct txp_softc), txp_probe, txp_attach,
130 NULL, NULL);
131
132 const struct txp_pci_match {
133 int vid, did, flags;
134 } txp_devices[] = {
135 { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3CR990, 0 },
136 { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3CR990TX95, 0 },
137 { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3CR990TX97, 0 },
138 { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3CR990SVR95, TXP_SERVERVERSION },
139 { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3CR990SVR97, TXP_SERVERVERSION },
140 { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3C990B, TXP_USESUBSYSTEM },
141 { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3C990BSVR, TXP_SERVERVERSION },
142 { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3CR990FX, TXP_USESUBSYSTEM },
143 };
144
145 static const struct txp_pci_match *txp_pcilookup(pcireg_t);
146
147 static const struct {
148 u_int16_t mask, value;
149 int flags;
150 } txp_subsysinfo[] = {
151 {0xf000, 0x2000, TXP_SERVERVERSION},
152 {0x0100, 0x0100, TXP_FIBER},
153 #if 0 /* information from 3com header, unused */
154 {0x0010, 0x0010, /* secured firmware */},
155 {0x0003, 0x0000, /* variable DES */},
156 {0x0003, 0x0001, /* single DES - "95" */},
157 {0x0003, 0x0002, /* triple DES - "97" */},
158 #endif
159 };
160
161 static const struct txp_pci_match *
162 txp_pcilookup(pcireg_t id)
163 {
164 int i;
165
166 for (i = 0; i < __arraycount(txp_devices); i++)
167 if (PCI_VENDOR(id) == txp_devices[i].vid &&
168 PCI_PRODUCT(id) == txp_devices[i].did)
169 return &txp_devices[i];
170 return (0);
171 }
172
173 int
174 txp_probe(device_t parent, cfdata_t match, void *aux)
175 {
176 struct pci_attach_args *pa = aux;
177
178 if (txp_pcilookup(pa->pa_id))
179 return (1);
180 return (0);
181 }
182
183 void
184 txp_attach(device_t parent, device_t self, void *aux)
185 {
186 struct txp_softc *sc = device_private(self);
187 struct pci_attach_args *pa = aux;
188 pci_chipset_tag_t pc = pa->pa_pc;
189 pci_intr_handle_t ih;
190 const char *intrstr = NULL;
191 struct ifnet *ifp = &sc->sc_arpcom.ec_if;
192 u_int32_t command;
193 u_int16_t p1;
194 u_int32_t p2;
195 u_char enaddr[6];
196 const struct txp_pci_match *match;
197 u_int16_t subsys;
198 int i, flags;
199 char devinfo[256];
200 char intrbuf[PCI_INTRSTR_LEN];
201
202 sc->sc_dev = self;
203 sc->sc_cold = 1;
204
205 match = txp_pcilookup(pa->pa_id);
206 flags = match->flags;
207 if (match->flags & TXP_USESUBSYSTEM) {
208 subsys = PCI_PRODUCT(pci_conf_read(pc, pa->pa_tag,
209 PCI_SUBSYS_ID_REG));
210 for (i = 0;
211 i < sizeof(txp_subsysinfo)/sizeof(txp_subsysinfo[0]);
212 i++)
213 if ((subsys & txp_subsysinfo[i].mask) ==
214 txp_subsysinfo[i].value)
215 flags |= txp_subsysinfo[i].flags;
216 }
217 sc->sc_flags = flags;
218
219 aprint_naive("\n");
220 pci_devinfo(pa->pa_id, 0, 0, devinfo, sizeof(devinfo));
221 #define TXP_EXTRAINFO ((flags & (TXP_USESUBSYSTEM|TXP_SERVERVERSION)) == \
222 (TXP_USESUBSYSTEM|TXP_SERVERVERSION) ? " (SVR)" : "")
223 aprint_normal(": %s%s\n%s", devinfo, TXP_EXTRAINFO,
224 device_xname(sc->sc_dev));
225
226 command = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
227
228 if (!(command & PCI_COMMAND_MASTER_ENABLE)) {
229 aprint_error(": failed to enable bus mastering\n");
230 return;
231 }
232
233 if (!(command & PCI_COMMAND_MEM_ENABLE)) {
234 aprint_error(": failed to enable memory mapping\n");
235 return;
236 }
237 if (pci_mapreg_map(pa, TXP_PCI_LOMEM, PCI_MAPREG_TYPE_MEM, 0,
238 &sc->sc_bt, &sc->sc_bh, NULL, NULL)) {
239 aprint_error(": can't map mem space %d\n", 0);
240 return;
241 }
242
243 sc->sc_dmat = pa->pa_dmat;
244
245 /*
246 * Allocate our interrupt.
247 */
248 if (pci_intr_map(pa, &ih)) {
249 aprint_error(": couldn't map interrupt\n");
250 return;
251 }
252
253 intrstr = pci_intr_string(pc, ih, intrbuf, sizeof(intrbuf));
254 sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, txp_intr, sc);
255 if (sc->sc_ih == NULL) {
256 aprint_error(": couldn't establish interrupt");
257 if (intrstr != NULL)
258 aprint_normal(" at %s", intrstr);
259 aprint_normal("\n");
260 return;
261 }
262 aprint_error(": interrupting at %s\n", intrstr);
263
264 if (txp_chip_init(sc))
265 goto cleanupintr;
266
267 if (txp_download_fw(sc))
268 goto cleanupintr;
269
270 if (txp_alloc_rings(sc))
271 goto cleanupintr;
272
273 if (txp_command(sc, TXP_CMD_MAX_PKT_SIZE_WRITE, TXP_MAX_PKTLEN, 0, 0,
274 NULL, NULL, NULL, 1))
275 goto cleanupintr;
276
277 if (txp_command(sc, TXP_CMD_STATION_ADDRESS_READ, 0, 0, 0,
278 &p1, &p2, NULL, 1))
279 goto cleanupintr;
280
281 txp_set_filter(sc);
282
283 p1 = htole16(p1);
284 enaddr[0] = ((u_int8_t *)&p1)[1];
285 enaddr[1] = ((u_int8_t *)&p1)[0];
286 p2 = htole32(p2);
287 enaddr[2] = ((u_int8_t *)&p2)[3];
288 enaddr[3] = ((u_int8_t *)&p2)[2];
289 enaddr[4] = ((u_int8_t *)&p2)[1];
290 enaddr[5] = ((u_int8_t *)&p2)[0];
291
292 aprint_normal_dev(self, "Ethernet address %s\n",
293 ether_sprintf(enaddr));
294 sc->sc_cold = 0;
295
296 ifmedia_init(&sc->sc_ifmedia, 0, txp_ifmedia_upd, txp_ifmedia_sts);
297 if (flags & TXP_FIBER) {
298 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_100_FX,
299 0, NULL);
300 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_100_FX|IFM_HDX,
301 0, NULL);
302 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_100_FX|IFM_FDX,
303 0, NULL);
304 } else {
305 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_10_T,
306 0, NULL);
307 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_10_T|IFM_HDX,
308 0, NULL);
309 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_10_T|IFM_FDX,
310 0, NULL);
311 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_100_TX,
312 0, NULL);
313 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_100_TX|IFM_HDX,
314 0, NULL);
315 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_100_TX|IFM_FDX,
316 0, NULL);
317 }
318 ifmedia_add(&sc->sc_ifmedia, IFM_ETHER|IFM_AUTO, 0, NULL);
319
320 sc->sc_xcvr = TXP_XCVR_AUTO;
321 txp_command(sc, TXP_CMD_XCVR_SELECT, TXP_XCVR_AUTO, 0, 0,
322 NULL, NULL, NULL, 0);
323 ifmedia_set(&sc->sc_ifmedia, IFM_ETHER|IFM_AUTO);
324
325 ifp->if_softc = sc;
326 ifp->if_mtu = ETHERMTU;
327 ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
328 ifp->if_ioctl = txp_ioctl;
329 ifp->if_start = txp_start;
330 ifp->if_watchdog = txp_watchdog;
331 ifp->if_baudrate = 10000000;
332 IFQ_SET_MAXLEN(&ifp->if_snd, TX_ENTRIES);
333 IFQ_SET_READY(&ifp->if_snd);
334 ifp->if_capabilities = 0;
335 strlcpy(ifp->if_xname, device_xname(sc->sc_dev), IFNAMSIZ);
336
337 txp_capabilities(sc);
338
339 callout_init(&sc->sc_tick, 0);
340 callout_setfunc(&sc->sc_tick, txp_tick, sc);
341
342 /*
343 * Attach us everywhere
344 */
345 if_attach(ifp);
346 if_deferred_start_init(ifp, NULL);
347 ether_ifattach(ifp, enaddr);
348
349 if (pmf_device_register1(self, NULL, NULL, txp_shutdown))
350 pmf_class_network_register(self, ifp);
351 else
352 aprint_error_dev(self, "couldn't establish power handler\n");
353
354 return;
355
356 cleanupintr:
357 pci_intr_disestablish(pc,sc->sc_ih);
358
359 return;
360
361 }
362
363 int
364 txp_chip_init(struct txp_softc *sc)
365 {
366 /* disable interrupts */
367 WRITE_REG(sc, TXP_IER, 0);
368 WRITE_REG(sc, TXP_IMR,
369 TXP_INT_SELF | TXP_INT_PCI_TABORT | TXP_INT_PCI_MABORT |
370 TXP_INT_DMA3 | TXP_INT_DMA2 | TXP_INT_DMA1 | TXP_INT_DMA0 |
371 TXP_INT_LATCH);
372
373 /* ack all interrupts */
374 WRITE_REG(sc, TXP_ISR, TXP_INT_RESERVED | TXP_INT_LATCH |
375 TXP_INT_A2H_7 | TXP_INT_A2H_6 | TXP_INT_A2H_5 | TXP_INT_A2H_4 |
376 TXP_INT_SELF | TXP_INT_PCI_TABORT | TXP_INT_PCI_MABORT |
377 TXP_INT_DMA3 | TXP_INT_DMA2 | TXP_INT_DMA1 | TXP_INT_DMA0 |
378 TXP_INT_A2H_3 | TXP_INT_A2H_2 | TXP_INT_A2H_1 | TXP_INT_A2H_0);
379
380 if (txp_reset_adapter(sc))
381 return (-1);
382
383 /* disable interrupts */
384 WRITE_REG(sc, TXP_IER, 0);
385 WRITE_REG(sc, TXP_IMR,
386 TXP_INT_SELF | TXP_INT_PCI_TABORT | TXP_INT_PCI_MABORT |
387 TXP_INT_DMA3 | TXP_INT_DMA2 | TXP_INT_DMA1 | TXP_INT_DMA0 |
388 TXP_INT_LATCH);
389
390 /* ack all interrupts */
391 WRITE_REG(sc, TXP_ISR, TXP_INT_RESERVED | TXP_INT_LATCH |
392 TXP_INT_A2H_7 | TXP_INT_A2H_6 | TXP_INT_A2H_5 | TXP_INT_A2H_4 |
393 TXP_INT_SELF | TXP_INT_PCI_TABORT | TXP_INT_PCI_MABORT |
394 TXP_INT_DMA3 | TXP_INT_DMA2 | TXP_INT_DMA1 | TXP_INT_DMA0 |
395 TXP_INT_A2H_3 | TXP_INT_A2H_2 | TXP_INT_A2H_1 | TXP_INT_A2H_0);
396
397 return (0);
398 }
399
400 int
401 txp_reset_adapter(struct txp_softc *sc)
402 {
403 u_int32_t r;
404 int i;
405
406 WRITE_REG(sc, TXP_SRR, TXP_SRR_ALL);
407 DELAY(1000);
408 WRITE_REG(sc, TXP_SRR, 0);
409
410 /* Should wait max 6 seconds */
411 for (i = 0; i < 6000; i++) {
412 r = READ_REG(sc, TXP_A2H_0);
413 if (r == STAT_WAITING_FOR_HOST_REQUEST)
414 break;
415 DELAY(1000);
416 }
417
418 if (r != STAT_WAITING_FOR_HOST_REQUEST) {
419 printf("%s: reset hung\n", TXP_DEVNAME(sc));
420 return (-1);
421 }
422
423 return (0);
424 }
425
426 int
427 txp_download_fw(struct txp_softc *sc)
428 {
429 const struct txp_fw_file_header *fileheader;
430 const struct txp_fw_section_header *secthead;
431 int sect;
432 u_int32_t r, i, ier, imr;
433
434 ier = READ_REG(sc, TXP_IER);
435 WRITE_REG(sc, TXP_IER, ier | TXP_INT_A2H_0);
436
437 imr = READ_REG(sc, TXP_IMR);
438 WRITE_REG(sc, TXP_IMR, imr | TXP_INT_A2H_0);
439
440 for (i = 0; i < 10000; i++) {
441 r = READ_REG(sc, TXP_A2H_0);
442 if (r == STAT_WAITING_FOR_HOST_REQUEST)
443 break;
444 DELAY(50);
445 }
446 if (r != STAT_WAITING_FOR_HOST_REQUEST) {
447 printf(": not waiting for host request\n");
448 return (-1);
449 }
450
451 /* Ack the status */
452 WRITE_REG(sc, TXP_ISR, TXP_INT_A2H_0);
453
454 fileheader = (const struct txp_fw_file_header *)tc990image;
455 if (memcmp("TYPHOON", fileheader->magicid,
456 sizeof(fileheader->magicid))) {
457 printf(": fw invalid magic\n");
458 return (-1);
459 }
460
461 /* Tell boot firmware to get ready for image */
462 WRITE_REG(sc, TXP_H2A_1, le32toh(fileheader->addr));
463 WRITE_REG(sc, TXP_H2A_0, TXP_BOOTCMD_RUNTIME_IMAGE);
464
465 if (txp_download_fw_wait(sc)) {
466 printf("%s: fw wait failed, initial\n",
467 device_xname(sc->sc_dev));
468 return (-1);
469 }
470
471 secthead = (const struct txp_fw_section_header *)
472 (((const u_int8_t *)tc990image) +
473 sizeof(struct txp_fw_file_header));
474
475 for (sect = 0; sect < le32toh(fileheader->nsections); sect++) {
476 if (txp_download_fw_section(sc, secthead, sect))
477 return (-1);
478 secthead = (const struct txp_fw_section_header *)
479 (((const u_int8_t *)secthead) + le32toh(secthead->nbytes) +
480 sizeof(*secthead));
481 }
482
483 WRITE_REG(sc, TXP_H2A_0, TXP_BOOTCMD_DOWNLOAD_COMPLETE);
484
485 for (i = 0; i < 10000; i++) {
486 r = READ_REG(sc, TXP_A2H_0);
487 if (r == STAT_WAITING_FOR_BOOT)
488 break;
489 DELAY(50);
490 }
491 if (r != STAT_WAITING_FOR_BOOT) {
492 printf(": not waiting for boot\n");
493 return (-1);
494 }
495
496 WRITE_REG(sc, TXP_IER, ier);
497 WRITE_REG(sc, TXP_IMR, imr);
498
499 return (0);
500 }
501
502 int
503 txp_download_fw_wait(struct txp_softc *sc)
504 {
505 u_int32_t i, r;
506
507 for (i = 0; i < 10000; i++) {
508 r = READ_REG(sc, TXP_ISR);
509 if (r & TXP_INT_A2H_0)
510 break;
511 DELAY(50);
512 }
513
514 if (!(r & TXP_INT_A2H_0)) {
515 printf(": fw wait failed comm0\n");
516 return (-1);
517 }
518
519 WRITE_REG(sc, TXP_ISR, TXP_INT_A2H_0);
520
521 r = READ_REG(sc, TXP_A2H_0);
522 if (r != STAT_WAITING_FOR_SEGMENT) {
523 printf(": fw not waiting for segment\n");
524 return (-1);
525 }
526 return (0);
527 }
528
529 int
530 txp_download_fw_section(struct txp_softc *sc,
531 const struct txp_fw_section_header *sect, int sectnum)
532 {
533 struct txp_dma_alloc dma;
534 int rseg, err = 0;
535 struct mbuf m;
536 #ifdef INET
537 u_int16_t csum;
538 #endif
539
540 /* Skip zero length sections */
541 if (sect->nbytes == 0)
542 return (0);
543
544 /* Make sure we aren't past the end of the image */
545 rseg = ((const u_int8_t *)sect) - ((const u_int8_t *)tc990image);
546 if (rseg >= sizeof(tc990image)) {
547 printf(": fw invalid section address, section %d\n", sectnum);
548 return (-1);
549 }
550
551 /* Make sure this section doesn't go past the end */
552 rseg += le32toh(sect->nbytes);
553 if (rseg >= sizeof(tc990image)) {
554 printf(": fw truncated section %d\n", sectnum);
555 return (-1);
556 }
557
558 /* map a buffer, copy segment to it, get physaddr */
559 if (txp_dma_malloc(sc, le32toh(sect->nbytes), &dma, 0)) {
560 printf(": fw dma malloc failed, section %d\n", sectnum);
561 return (-1);
562 }
563
564 memcpy(dma.dma_vaddr, ((const u_int8_t *)sect) + sizeof(*sect),
565 le32toh(sect->nbytes));
566
567 /*
568 * dummy up mbuf and verify section checksum
569 */
570 m.m_type = MT_DATA;
571 m.m_next = m.m_nextpkt = NULL;
572 m.m_owner = NULL;
573 m.m_len = le32toh(sect->nbytes);
574 m.m_data = dma.dma_vaddr;
575 m.m_flags = 0;
576 #ifdef INET
577 csum = in_cksum(&m, le32toh(sect->nbytes));
578 if (csum != sect->cksum) {
579 printf(": fw section %d, bad cksum (expected 0x%x got 0x%x)\n",
580 sectnum, sect->cksum, csum);
581 txp_dma_free(sc, &dma);
582 return -1;
583 }
584 #endif
585
586 bus_dmamap_sync(sc->sc_dmat, dma.dma_map, 0,
587 dma.dma_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
588
589 WRITE_REG(sc, TXP_H2A_1, le32toh(sect->nbytes));
590 WRITE_REG(sc, TXP_H2A_2, le32toh(sect->cksum));
591 WRITE_REG(sc, TXP_H2A_3, le32toh(sect->addr));
592 WRITE_REG(sc, TXP_H2A_4, dma.dma_paddr >> 32);
593 WRITE_REG(sc, TXP_H2A_5, dma.dma_paddr & 0xffffffff);
594 WRITE_REG(sc, TXP_H2A_0, TXP_BOOTCMD_SEGMENT_AVAILABLE);
595
596 if (txp_download_fw_wait(sc)) {
597 printf("%s: fw wait failed, section %d\n",
598 device_xname(sc->sc_dev), sectnum);
599 err = -1;
600 }
601
602 bus_dmamap_sync(sc->sc_dmat, dma.dma_map, 0,
603 dma.dma_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
604
605 txp_dma_free(sc, &dma);
606 return (err);
607 }
608
609 int
610 txp_intr(void *vsc)
611 {
612 struct txp_softc *sc = vsc;
613 struct txp_hostvar *hv = sc->sc_hostvar;
614 u_int32_t isr;
615 int claimed = 0;
616
617 /* mask all interrupts */
618 WRITE_REG(sc, TXP_IMR, TXP_INT_RESERVED | TXP_INT_SELF |
619 TXP_INT_A2H_7 | TXP_INT_A2H_6 | TXP_INT_A2H_5 | TXP_INT_A2H_4 |
620 TXP_INT_A2H_2 | TXP_INT_A2H_1 | TXP_INT_A2H_0 |
621 TXP_INT_DMA3 | TXP_INT_DMA2 | TXP_INT_DMA1 | TXP_INT_DMA0 |
622 TXP_INT_PCI_TABORT | TXP_INT_PCI_MABORT | TXP_INT_LATCH);
623
624 bus_dmamap_sync(sc->sc_dmat, sc->sc_host_dma.dma_map, 0,
625 sizeof(struct txp_hostvar), BUS_DMASYNC_POSTWRITE|BUS_DMASYNC_POSTREAD);
626
627 isr = READ_REG(sc, TXP_ISR);
628 while (isr) {
629 claimed = 1;
630 WRITE_REG(sc, TXP_ISR, isr);
631
632 if ((*sc->sc_rxhir.r_roff) != (*sc->sc_rxhir.r_woff))
633 txp_rx_reclaim(sc, &sc->sc_rxhir, &sc->sc_rxhiring_dma);
634 if ((*sc->sc_rxlor.r_roff) != (*sc->sc_rxlor.r_woff))
635 txp_rx_reclaim(sc, &sc->sc_rxlor, &sc->sc_rxloring_dma);
636
637 if (hv->hv_rx_buf_write_idx == hv->hv_rx_buf_read_idx)
638 txp_rxbuf_reclaim(sc);
639
640 if (sc->sc_txhir.r_cnt && (sc->sc_txhir.r_cons !=
641 TXP_OFFSET2IDX(le32toh(*(sc->sc_txhir.r_off)))))
642 txp_tx_reclaim(sc, &sc->sc_txhir, &sc->sc_txhiring_dma);
643
644 if (sc->sc_txlor.r_cnt && (sc->sc_txlor.r_cons !=
645 TXP_OFFSET2IDX(le32toh(*(sc->sc_txlor.r_off)))))
646 txp_tx_reclaim(sc, &sc->sc_txlor, &sc->sc_txloring_dma);
647
648 isr = READ_REG(sc, TXP_ISR);
649 }
650
651 bus_dmamap_sync(sc->sc_dmat, sc->sc_host_dma.dma_map, 0,
652 sizeof(struct txp_hostvar), BUS_DMASYNC_POSTWRITE|BUS_DMASYNC_POSTREAD);
653
654 /* unmask all interrupts */
655 WRITE_REG(sc, TXP_IMR, TXP_INT_A2H_3);
656
657 if_schedule_deferred_start(&sc->sc_arpcom.ec_if);
658
659 return (claimed);
660 }
661
662 void
663 txp_rx_reclaim(struct txp_softc *sc, struct txp_rx_ring *r,
664 struct txp_dma_alloc *dma)
665 {
666 struct ifnet *ifp = &sc->sc_arpcom.ec_if;
667 struct txp_rx_desc *rxd;
668 struct mbuf *m;
669 struct txp_swdesc *sd;
670 u_int32_t roff, woff;
671 int sumflags = 0;
672 int idx;
673
674 roff = le32toh(*r->r_roff);
675 woff = le32toh(*r->r_woff);
676 idx = roff / sizeof(struct txp_rx_desc);
677 rxd = r->r_desc + idx;
678
679 while (roff != woff) {
680
681 bus_dmamap_sync(sc->sc_dmat, dma->dma_map,
682 idx * sizeof(struct txp_rx_desc),
683 sizeof(struct txp_rx_desc), BUS_DMASYNC_POSTREAD);
684
685 if (rxd->rx_flags & RX_FLAGS_ERROR) {
686 printf("%s: error 0x%x\n", device_xname(sc->sc_dev),
687 le32toh(rxd->rx_stat));
688 ifp->if_ierrors++;
689 goto next;
690 }
691
692 /* retrieve stashed pointer */
693 memcpy(&sd, __UNVOLATILE(&rxd->rx_vaddrlo), sizeof(sd));
694
695 bus_dmamap_sync(sc->sc_dmat, sd->sd_map, 0,
696 sd->sd_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
697 bus_dmamap_unload(sc->sc_dmat, sd->sd_map);
698 bus_dmamap_destroy(sc->sc_dmat, sd->sd_map);
699 m = sd->sd_mbuf;
700 free(sd, M_DEVBUF);
701 m->m_pkthdr.len = m->m_len = le16toh(rxd->rx_len);
702
703 #ifdef __STRICT_ALIGNMENT
704 {
705 /*
706 * XXX Nice chip, except it won't accept "off by 2"
707 * buffers, so we're force to copy. Supposedly
708 * this will be fixed in a newer firmware rev
709 * and this will be temporary.
710 */
711 struct mbuf *mnew;
712
713 MGETHDR(mnew, M_DONTWAIT, MT_DATA);
714 if (mnew == NULL) {
715 m_freem(m);
716 goto next;
717 }
718 if (m->m_len > (MHLEN - 2)) {
719 MCLGET(mnew, M_DONTWAIT);
720 if (!(mnew->m_flags & M_EXT)) {
721 m_freem(mnew);
722 m_freem(m);
723 goto next;
724 }
725 }
726 m_set_rcvif(mnew, ifp);
727 mnew->m_pkthdr.len = mnew->m_len = m->m_len;
728 mnew->m_data += 2;
729 memcpy(mnew->m_data, m->m_data, m->m_len);
730 m_freem(m);
731 m = mnew;
732 }
733 #endif
734
735 if (rxd->rx_stat & htole32(RX_STAT_IPCKSUMBAD))
736 sumflags |= (M_CSUM_IPv4|M_CSUM_IPv4_BAD);
737 else if (rxd->rx_stat & htole32(RX_STAT_IPCKSUMGOOD))
738 sumflags |= M_CSUM_IPv4;
739
740 if (rxd->rx_stat & htole32(RX_STAT_TCPCKSUMBAD))
741 sumflags |= (M_CSUM_TCPv4|M_CSUM_TCP_UDP_BAD);
742 else if (rxd->rx_stat & htole32(RX_STAT_TCPCKSUMGOOD))
743 sumflags |= M_CSUM_TCPv4;
744
745 if (rxd->rx_stat & htole32(RX_STAT_UDPCKSUMBAD))
746 sumflags |= (M_CSUM_UDPv4|M_CSUM_TCP_UDP_BAD);
747 else if (rxd->rx_stat & htole32(RX_STAT_UDPCKSUMGOOD))
748 sumflags |= M_CSUM_UDPv4;
749
750 m->m_pkthdr.csum_flags = sumflags;
751
752 if (rxd->rx_stat & htole32(RX_STAT_VLAN)) {
753 vlan_set_tag(m, htons(rxd->rx_vlan >> 16));
754 }
755
756 if_percpuq_enqueue(ifp->if_percpuq, m);
757
758 next:
759 bus_dmamap_sync(sc->sc_dmat, dma->dma_map,
760 idx * sizeof(struct txp_rx_desc),
761 sizeof(struct txp_rx_desc), BUS_DMASYNC_PREREAD);
762
763 roff += sizeof(struct txp_rx_desc);
764 if (roff == (RX_ENTRIES * sizeof(struct txp_rx_desc))) {
765 idx = 0;
766 roff = 0;
767 rxd = r->r_desc;
768 } else {
769 idx++;
770 rxd++;
771 }
772 woff = le32toh(*r->r_woff);
773 }
774
775 *r->r_roff = htole32(woff);
776 }
777
778 void
779 txp_rxbuf_reclaim(struct txp_softc *sc)
780 {
781 struct ifnet *ifp = &sc->sc_arpcom.ec_if;
782 struct txp_hostvar *hv = sc->sc_hostvar;
783 struct txp_rxbuf_desc *rbd;
784 struct txp_swdesc *sd;
785 u_int32_t i, end;
786
787 end = TXP_OFFSET2IDX(le32toh(hv->hv_rx_buf_read_idx));
788 i = TXP_OFFSET2IDX(le32toh(hv->hv_rx_buf_write_idx));
789
790 if (++i == RXBUF_ENTRIES)
791 i = 0;
792
793 rbd = sc->sc_rxbufs + i;
794
795 while (i != end) {
796 sd = (struct txp_swdesc *)malloc(sizeof(struct txp_swdesc),
797 M_DEVBUF, M_NOWAIT);
798 if (sd == NULL)
799 break;
800
801 MGETHDR(sd->sd_mbuf, M_DONTWAIT, MT_DATA);
802 if (sd->sd_mbuf == NULL)
803 goto err_sd;
804
805 MCLGET(sd->sd_mbuf, M_DONTWAIT);
806 if ((sd->sd_mbuf->m_flags & M_EXT) == 0)
807 goto err_mbuf;
808 m_set_rcvif(sd->sd_mbuf, ifp);
809 sd->sd_mbuf->m_pkthdr.len = sd->sd_mbuf->m_len = MCLBYTES;
810 if (bus_dmamap_create(sc->sc_dmat, TXP_MAX_PKTLEN, 1,
811 TXP_MAX_PKTLEN, 0, BUS_DMA_NOWAIT, &sd->sd_map))
812 goto err_mbuf;
813 if (bus_dmamap_load_mbuf(sc->sc_dmat, sd->sd_map, sd->sd_mbuf,
814 BUS_DMA_NOWAIT)) {
815 bus_dmamap_destroy(sc->sc_dmat, sd->sd_map);
816 goto err_mbuf;
817 }
818
819 bus_dmamap_sync(sc->sc_dmat, sc->sc_rxbufring_dma.dma_map,
820 i * sizeof(struct txp_rxbuf_desc),
821 sizeof(struct txp_rxbuf_desc), BUS_DMASYNC_POSTWRITE);
822
823 /* stash away pointer */
824 memcpy(__UNVOLATILE(&rbd->rb_vaddrlo), &sd, sizeof(sd));
825
826 rbd->rb_paddrlo = ((u_int64_t)sd->sd_map->dm_segs[0].ds_addr)
827 & 0xffffffff;
828 rbd->rb_paddrhi = ((u_int64_t)sd->sd_map->dm_segs[0].ds_addr)
829 >> 32;
830
831 bus_dmamap_sync(sc->sc_dmat, sd->sd_map, 0,
832 sd->sd_map->dm_mapsize, BUS_DMASYNC_PREREAD);
833
834 bus_dmamap_sync(sc->sc_dmat, sc->sc_rxbufring_dma.dma_map,
835 i * sizeof(struct txp_rxbuf_desc),
836 sizeof(struct txp_rxbuf_desc), BUS_DMASYNC_PREWRITE);
837
838 hv->hv_rx_buf_write_idx = htole32(TXP_IDX2OFFSET(i));
839
840 if (++i == RXBUF_ENTRIES) {
841 i = 0;
842 rbd = sc->sc_rxbufs;
843 } else
844 rbd++;
845 }
846 return;
847
848 err_mbuf:
849 m_freem(sd->sd_mbuf);
850 err_sd:
851 free(sd, M_DEVBUF);
852 }
853
854 /*
855 * Reclaim mbufs and entries from a transmit ring.
856 */
857 void
858 txp_tx_reclaim(struct txp_softc *sc, struct txp_tx_ring *r,
859 struct txp_dma_alloc *dma)
860 {
861 struct ifnet *ifp = &sc->sc_arpcom.ec_if;
862 u_int32_t idx = TXP_OFFSET2IDX(le32toh(*(r->r_off)));
863 u_int32_t cons = r->r_cons, cnt = r->r_cnt;
864 struct txp_tx_desc *txd = r->r_desc + cons;
865 struct txp_swdesc *sd = sc->sc_txd + cons;
866 struct mbuf *m;
867
868 while (cons != idx) {
869 if (cnt == 0)
870 break;
871
872 bus_dmamap_sync(sc->sc_dmat, dma->dma_map,
873 cons * sizeof(struct txp_tx_desc),
874 sizeof(struct txp_tx_desc),
875 BUS_DMASYNC_POSTWRITE);
876
877 if ((txd->tx_flags & TX_FLAGS_TYPE_M) ==
878 TX_FLAGS_TYPE_DATA) {
879 bus_dmamap_sync(sc->sc_dmat, sd->sd_map, 0,
880 sd->sd_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
881 bus_dmamap_unload(sc->sc_dmat, sd->sd_map);
882 m = sd->sd_mbuf;
883 if (m != NULL) {
884 m_freem(m);
885 txd->tx_addrlo = 0;
886 txd->tx_addrhi = 0;
887 ifp->if_opackets++;
888 }
889 }
890 ifp->if_flags &= ~IFF_OACTIVE;
891
892 if (++cons == TX_ENTRIES) {
893 txd = r->r_desc;
894 cons = 0;
895 sd = sc->sc_txd;
896 } else {
897 txd++;
898 sd++;
899 }
900
901 cnt--;
902 }
903
904 r->r_cons = cons;
905 r->r_cnt = cnt;
906 if (cnt == 0)
907 ifp->if_timer = 0;
908 }
909
910 bool
911 txp_shutdown(device_t self, int howto)
912 {
913 struct txp_softc *sc;
914
915 sc = device_private(self);
916
917 /* mask all interrupts */
918 WRITE_REG(sc, TXP_IMR,
919 TXP_INT_SELF | TXP_INT_PCI_TABORT | TXP_INT_PCI_MABORT |
920 TXP_INT_DMA3 | TXP_INT_DMA2 | TXP_INT_DMA1 | TXP_INT_DMA0 |
921 TXP_INT_LATCH);
922
923 txp_command(sc, TXP_CMD_TX_DISABLE, 0, 0, 0, NULL, NULL, NULL, 0);
924 txp_command(sc, TXP_CMD_RX_DISABLE, 0, 0, 0, NULL, NULL, NULL, 0);
925 txp_command(sc, TXP_CMD_HALT, 0, 0, 0, NULL, NULL, NULL, 0);
926
927 return true;
928 }
929
930 int
931 txp_alloc_rings(struct txp_softc *sc)
932 {
933 struct ifnet *ifp = &sc->sc_arpcom.ec_if;
934 struct txp_boot_record *boot;
935 struct txp_swdesc *sd;
936 u_int32_t r;
937 int i, j, nb;
938
939 /* boot record */
940 if (txp_dma_malloc(sc, sizeof(struct txp_boot_record),
941 &sc->sc_boot_dma, BUS_DMA_COHERENT)) {
942 printf(": can't allocate boot record\n");
943 return (-1);
944 }
945 boot = (struct txp_boot_record *)sc->sc_boot_dma.dma_vaddr;
946 memset(boot, 0, sizeof(*boot));
947 sc->sc_boot = boot;
948
949 /* host variables */
950 if (txp_dma_malloc(sc, sizeof(struct txp_hostvar), &sc->sc_host_dma,
951 BUS_DMA_COHERENT)) {
952 printf(": can't allocate host ring\n");
953 goto bail_boot;
954 }
955 memset(sc->sc_host_dma.dma_vaddr, 0, sizeof(struct txp_hostvar));
956 boot->br_hostvar_lo = htole32(sc->sc_host_dma.dma_paddr & 0xffffffff);
957 boot->br_hostvar_hi = htole32(sc->sc_host_dma.dma_paddr >> 32);
958 sc->sc_hostvar = (struct txp_hostvar *)sc->sc_host_dma.dma_vaddr;
959
960 /* high priority tx ring */
961 if (txp_dma_malloc(sc, sizeof(struct txp_tx_desc) * TX_ENTRIES,
962 &sc->sc_txhiring_dma, BUS_DMA_COHERENT)) {
963 printf(": can't allocate high tx ring\n");
964 goto bail_host;
965 }
966 memset(sc->sc_txhiring_dma.dma_vaddr, 0,
967 sizeof(struct txp_tx_desc) * TX_ENTRIES);
968 boot->br_txhipri_lo = htole32(sc->sc_txhiring_dma.dma_paddr & 0xffffffff);
969 boot->br_txhipri_hi = htole32(sc->sc_txhiring_dma.dma_paddr >> 32);
970 boot->br_txhipri_siz = htole32(TX_ENTRIES * sizeof(struct txp_tx_desc));
971 sc->sc_txhir.r_reg = TXP_H2A_1;
972 sc->sc_txhir.r_desc = (struct txp_tx_desc *)sc->sc_txhiring_dma.dma_vaddr;
973 sc->sc_txhir.r_cons = sc->sc_txhir.r_prod = sc->sc_txhir.r_cnt = 0;
974 sc->sc_txhir.r_off = &sc->sc_hostvar->hv_tx_hi_desc_read_idx;
975 for (i = 0; i < TX_ENTRIES; i++) {
976 if (bus_dmamap_create(sc->sc_dmat, TXP_MAX_PKTLEN,
977 TX_ENTRIES - 4, TXP_MAX_SEGLEN, 0,
978 BUS_DMA_NOWAIT, &sc->sc_txd[i].sd_map) != 0) {
979 for (j = 0; j < i; j++) {
980 bus_dmamap_destroy(sc->sc_dmat,
981 sc->sc_txd[j].sd_map);
982 sc->sc_txd[j].sd_map = NULL;
983 }
984 goto bail_txhiring;
985 }
986 }
987
988 /* low priority tx ring */
989 if (txp_dma_malloc(sc, sizeof(struct txp_tx_desc) * TX_ENTRIES,
990 &sc->sc_txloring_dma, BUS_DMA_COHERENT)) {
991 printf(": can't allocate low tx ring\n");
992 goto bail_txhiring;
993 }
994 memset(sc->sc_txloring_dma.dma_vaddr, 0,
995 sizeof(struct txp_tx_desc) * TX_ENTRIES);
996 boot->br_txlopri_lo = htole32(sc->sc_txloring_dma.dma_paddr & 0xffffffff);
997 boot->br_txlopri_hi = htole32(sc->sc_txloring_dma.dma_paddr >> 32);
998 boot->br_txlopri_siz = htole32(TX_ENTRIES * sizeof(struct txp_tx_desc));
999 sc->sc_txlor.r_reg = TXP_H2A_3;
1000 sc->sc_txlor.r_desc = (struct txp_tx_desc *)sc->sc_txloring_dma.dma_vaddr;
1001 sc->sc_txlor.r_cons = sc->sc_txlor.r_prod = sc->sc_txlor.r_cnt = 0;
1002 sc->sc_txlor.r_off = &sc->sc_hostvar->hv_tx_lo_desc_read_idx;
1003
1004 /* high priority rx ring */
1005 if (txp_dma_malloc(sc, sizeof(struct txp_rx_desc) * RX_ENTRIES,
1006 &sc->sc_rxhiring_dma, BUS_DMA_COHERENT)) {
1007 printf(": can't allocate high rx ring\n");
1008 goto bail_txloring;
1009 }
1010 memset(sc->sc_rxhiring_dma.dma_vaddr, 0,
1011 sizeof(struct txp_rx_desc) * RX_ENTRIES);
1012 boot->br_rxhipri_lo = htole32(sc->sc_rxhiring_dma.dma_paddr & 0xffffffff);
1013 boot->br_rxhipri_hi = htole32(sc->sc_rxhiring_dma.dma_paddr >> 32);
1014 boot->br_rxhipri_siz = htole32(RX_ENTRIES * sizeof(struct txp_rx_desc));
1015 sc->sc_rxhir.r_desc =
1016 (struct txp_rx_desc *)sc->sc_rxhiring_dma.dma_vaddr;
1017 sc->sc_rxhir.r_roff = &sc->sc_hostvar->hv_rx_hi_read_idx;
1018 sc->sc_rxhir.r_woff = &sc->sc_hostvar->hv_rx_hi_write_idx;
1019 bus_dmamap_sync(sc->sc_dmat, sc->sc_rxhiring_dma.dma_map,
1020 0, sc->sc_rxhiring_dma.dma_map->dm_mapsize, BUS_DMASYNC_PREREAD);
1021
1022 /* low priority ring */
1023 if (txp_dma_malloc(sc, sizeof(struct txp_rx_desc) * RX_ENTRIES,
1024 &sc->sc_rxloring_dma, BUS_DMA_COHERENT)) {
1025 printf(": can't allocate low rx ring\n");
1026 goto bail_rxhiring;
1027 }
1028 memset(sc->sc_rxloring_dma.dma_vaddr, 0,
1029 sizeof(struct txp_rx_desc) * RX_ENTRIES);
1030 boot->br_rxlopri_lo = htole32(sc->sc_rxloring_dma.dma_paddr & 0xffffffff);
1031 boot->br_rxlopri_hi = htole32(sc->sc_rxloring_dma.dma_paddr >> 32);
1032 boot->br_rxlopri_siz = htole32(RX_ENTRIES * sizeof(struct txp_rx_desc));
1033 sc->sc_rxlor.r_desc =
1034 (struct txp_rx_desc *)sc->sc_rxloring_dma.dma_vaddr;
1035 sc->sc_rxlor.r_roff = &sc->sc_hostvar->hv_rx_lo_read_idx;
1036 sc->sc_rxlor.r_woff = &sc->sc_hostvar->hv_rx_lo_write_idx;
1037 bus_dmamap_sync(sc->sc_dmat, sc->sc_rxloring_dma.dma_map,
1038 0, sc->sc_rxloring_dma.dma_map->dm_mapsize, BUS_DMASYNC_PREREAD);
1039
1040 /* command ring */
1041 if (txp_dma_malloc(sc, sizeof(struct txp_cmd_desc) * CMD_ENTRIES,
1042 &sc->sc_cmdring_dma, BUS_DMA_COHERENT)) {
1043 printf(": can't allocate command ring\n");
1044 goto bail_rxloring;
1045 }
1046 memset(sc->sc_cmdring_dma.dma_vaddr, 0,
1047 sizeof(struct txp_cmd_desc) * CMD_ENTRIES);
1048 boot->br_cmd_lo = htole32(sc->sc_cmdring_dma.dma_paddr & 0xffffffff);
1049 boot->br_cmd_hi = htole32(sc->sc_cmdring_dma.dma_paddr >> 32);
1050 boot->br_cmd_siz = htole32(CMD_ENTRIES * sizeof(struct txp_cmd_desc));
1051 sc->sc_cmdring.base = (struct txp_cmd_desc *)sc->sc_cmdring_dma.dma_vaddr;
1052 sc->sc_cmdring.size = CMD_ENTRIES * sizeof(struct txp_cmd_desc);
1053 sc->sc_cmdring.lastwrite = 0;
1054
1055 /* response ring */
1056 if (txp_dma_malloc(sc, sizeof(struct txp_rsp_desc) * RSP_ENTRIES,
1057 &sc->sc_rspring_dma, BUS_DMA_COHERENT)) {
1058 printf(": can't allocate response ring\n");
1059 goto bail_cmdring;
1060 }
1061 memset(sc->sc_rspring_dma.dma_vaddr, 0,
1062 sizeof(struct txp_rsp_desc) * RSP_ENTRIES);
1063 boot->br_resp_lo = htole32(sc->sc_rspring_dma.dma_paddr & 0xffffffff);
1064 boot->br_resp_hi = htole32(sc->sc_rspring_dma.dma_paddr >> 32);
1065 boot->br_resp_siz = htole32(CMD_ENTRIES * sizeof(struct txp_rsp_desc));
1066 sc->sc_rspring.base = (struct txp_rsp_desc *)sc->sc_rspring_dma.dma_vaddr;
1067 sc->sc_rspring.size = RSP_ENTRIES * sizeof(struct txp_rsp_desc);
1068 sc->sc_rspring.lastwrite = 0;
1069
1070 /* receive buffer ring */
1071 if (txp_dma_malloc(sc, sizeof(struct txp_rxbuf_desc) * RXBUF_ENTRIES,
1072 &sc->sc_rxbufring_dma, BUS_DMA_COHERENT)) {
1073 printf(": can't allocate rx buffer ring\n");
1074 goto bail_rspring;
1075 }
1076 memset(sc->sc_rxbufring_dma.dma_vaddr, 0,
1077 sizeof(struct txp_rxbuf_desc) * RXBUF_ENTRIES);
1078 boot->br_rxbuf_lo = htole32(sc->sc_rxbufring_dma.dma_paddr & 0xffffffff);
1079 boot->br_rxbuf_hi = htole32(sc->sc_rxbufring_dma.dma_paddr >> 32);
1080 boot->br_rxbuf_siz = htole32(RXBUF_ENTRIES * sizeof(struct txp_rxbuf_desc));
1081 sc->sc_rxbufs = (struct txp_rxbuf_desc *)sc->sc_rxbufring_dma.dma_vaddr;
1082 for (nb = 0; nb < RXBUF_ENTRIES; nb++) {
1083 sd = (struct txp_swdesc *)malloc(sizeof(struct txp_swdesc),
1084 M_DEVBUF, M_NOWAIT);
1085 /* stash away pointer */
1086 memcpy(__UNVOLATILE(&sc->sc_rxbufs[nb].rb_vaddrlo), &sd,
1087 sizeof(sd));
1088 if (sd == NULL)
1089 break;
1090
1091 MGETHDR(sd->sd_mbuf, M_DONTWAIT, MT_DATA);
1092 if (sd->sd_mbuf == NULL) {
1093 goto bail_rxbufring;
1094 }
1095
1096 MCLGET(sd->sd_mbuf, M_DONTWAIT);
1097 if ((sd->sd_mbuf->m_flags & M_EXT) == 0) {
1098 goto bail_rxbufring;
1099 }
1100 sd->sd_mbuf->m_pkthdr.len = sd->sd_mbuf->m_len = MCLBYTES;
1101 m_set_rcvif(sd->sd_mbuf, ifp);
1102 if (bus_dmamap_create(sc->sc_dmat, TXP_MAX_PKTLEN, 1,
1103 TXP_MAX_PKTLEN, 0, BUS_DMA_NOWAIT, &sd->sd_map)) {
1104 goto bail_rxbufring;
1105 }
1106 if (bus_dmamap_load_mbuf(sc->sc_dmat, sd->sd_map, sd->sd_mbuf,
1107 BUS_DMA_NOWAIT)) {
1108 bus_dmamap_destroy(sc->sc_dmat, sd->sd_map);
1109 goto bail_rxbufring;
1110 }
1111 bus_dmamap_sync(sc->sc_dmat, sd->sd_map, 0,
1112 sd->sd_map->dm_mapsize, BUS_DMASYNC_PREREAD);
1113
1114
1115 sc->sc_rxbufs[nb].rb_paddrlo =
1116 ((u_int64_t)sd->sd_map->dm_segs[0].ds_addr) & 0xffffffff;
1117 sc->sc_rxbufs[nb].rb_paddrhi =
1118 ((u_int64_t)sd->sd_map->dm_segs[0].ds_addr) >> 32;
1119 }
1120 bus_dmamap_sync(sc->sc_dmat, sc->sc_rxbufring_dma.dma_map,
1121 0, sc->sc_rxbufring_dma.dma_map->dm_mapsize,
1122 BUS_DMASYNC_PREWRITE);
1123 sc->sc_hostvar->hv_rx_buf_write_idx = htole32((RXBUF_ENTRIES - 1) *
1124 sizeof(struct txp_rxbuf_desc));
1125
1126 /* zero dma */
1127 if (txp_dma_malloc(sc, sizeof(u_int32_t), &sc->sc_zero_dma,
1128 BUS_DMA_COHERENT)) {
1129 printf(": can't allocate response ring\n");
1130 goto bail_rxbufring;
1131 }
1132 memset(sc->sc_zero_dma.dma_vaddr, 0, sizeof(u_int32_t));
1133 boot->br_zero_lo = htole32(sc->sc_zero_dma.dma_paddr & 0xffffffff);
1134 boot->br_zero_hi = htole32(sc->sc_zero_dma.dma_paddr >> 32);
1135
1136 /* See if it's waiting for boot, and try to boot it */
1137 for (i = 0; i < 10000; i++) {
1138 r = READ_REG(sc, TXP_A2H_0);
1139 if (r == STAT_WAITING_FOR_BOOT)
1140 break;
1141 DELAY(50);
1142 }
1143 if (r != STAT_WAITING_FOR_BOOT) {
1144 printf(": not waiting for boot\n");
1145 goto bail;
1146 }
1147 WRITE_REG(sc, TXP_H2A_2, sc->sc_boot_dma.dma_paddr >> 32);
1148 WRITE_REG(sc, TXP_H2A_1, sc->sc_boot_dma.dma_paddr & 0xffffffff);
1149 WRITE_REG(sc, TXP_H2A_0, TXP_BOOTCMD_REGISTER_BOOT_RECORD);
1150
1151 /* See if it booted */
1152 for (i = 0; i < 10000; i++) {
1153 r = READ_REG(sc, TXP_A2H_0);
1154 if (r == STAT_RUNNING)
1155 break;
1156 DELAY(50);
1157 }
1158 if (r != STAT_RUNNING) {
1159 printf(": fw not running\n");
1160 goto bail;
1161 }
1162
1163 /* Clear TX and CMD ring write registers */
1164 WRITE_REG(sc, TXP_H2A_1, TXP_BOOTCMD_NULL);
1165 WRITE_REG(sc, TXP_H2A_2, TXP_BOOTCMD_NULL);
1166 WRITE_REG(sc, TXP_H2A_3, TXP_BOOTCMD_NULL);
1167 WRITE_REG(sc, TXP_H2A_0, TXP_BOOTCMD_NULL);
1168
1169 return (0);
1170
1171 bail:
1172 txp_dma_free(sc, &sc->sc_zero_dma);
1173 bail_rxbufring:
1174 if (nb == RXBUF_ENTRIES)
1175 nb--;
1176 for (i = 0; i <= nb; i++) {
1177 memcpy(&sd, __UNVOLATILE(&sc->sc_rxbufs[i].rb_vaddrlo),
1178 sizeof(sd));
1179 if (sd)
1180 free(sd, M_DEVBUF);
1181 }
1182 txp_dma_free(sc, &sc->sc_rxbufring_dma);
1183 bail_rspring:
1184 txp_dma_free(sc, &sc->sc_rspring_dma);
1185 bail_cmdring:
1186 txp_dma_free(sc, &sc->sc_cmdring_dma);
1187 bail_rxloring:
1188 txp_dma_free(sc, &sc->sc_rxloring_dma);
1189 bail_rxhiring:
1190 txp_dma_free(sc, &sc->sc_rxhiring_dma);
1191 bail_txloring:
1192 txp_dma_free(sc, &sc->sc_txloring_dma);
1193 bail_txhiring:
1194 txp_dma_free(sc, &sc->sc_txhiring_dma);
1195 bail_host:
1196 txp_dma_free(sc, &sc->sc_host_dma);
1197 bail_boot:
1198 txp_dma_free(sc, &sc->sc_boot_dma);
1199 return (-1);
1200 }
1201
1202 int
1203 txp_dma_malloc(struct txp_softc *sc, bus_size_t size,
1204 struct txp_dma_alloc *dma, int mapflags)
1205 {
1206 int r;
1207
1208 if ((r = bus_dmamem_alloc(sc->sc_dmat, size, PAGE_SIZE, 0,
1209 &dma->dma_seg, 1, &dma->dma_nseg, 0)) != 0)
1210 goto fail_0;
1211
1212 if ((r = bus_dmamem_map(sc->sc_dmat, &dma->dma_seg, dma->dma_nseg,
1213 size, &dma->dma_vaddr, mapflags | BUS_DMA_NOWAIT)) != 0)
1214 goto fail_1;
1215
1216 if ((r = bus_dmamap_create(sc->sc_dmat, size, 1, size, 0,
1217 BUS_DMA_NOWAIT, &dma->dma_map)) != 0)
1218 goto fail_2;
1219
1220 if ((r = bus_dmamap_load(sc->sc_dmat, dma->dma_map, dma->dma_vaddr,
1221 size, NULL, BUS_DMA_NOWAIT)) != 0)
1222 goto fail_3;
1223
1224 dma->dma_paddr = dma->dma_map->dm_segs[0].ds_addr;
1225 return (0);
1226
1227 fail_3:
1228 bus_dmamap_destroy(sc->sc_dmat, dma->dma_map);
1229 fail_2:
1230 bus_dmamem_unmap(sc->sc_dmat, dma->dma_vaddr, size);
1231 fail_1:
1232 bus_dmamem_free(sc->sc_dmat, &dma->dma_seg, dma->dma_nseg);
1233 fail_0:
1234 return (r);
1235 }
1236
1237 void
1238 txp_dma_free(struct txp_softc *sc, struct txp_dma_alloc *dma)
1239 {
1240 bus_dmamap_unload(sc->sc_dmat, dma->dma_map);
1241 bus_dmamem_unmap(sc->sc_dmat, dma->dma_vaddr, dma->dma_map->dm_mapsize);
1242 bus_dmamem_free(sc->sc_dmat, &dma->dma_seg, dma->dma_nseg);
1243 bus_dmamap_destroy(sc->sc_dmat, dma->dma_map);
1244 }
1245
1246 int
1247 txp_ioctl(struct ifnet *ifp, u_long command, void *data)
1248 {
1249 struct txp_softc *sc = ifp->if_softc;
1250 struct ifreq *ifr = (struct ifreq *)data;
1251 struct ifaddr *ifa = (struct ifaddr *)data;
1252 int s, error = 0;
1253
1254 s = splnet();
1255
1256 #if 0
1257 if ((error = ether_ioctl(ifp, &sc->sc_arpcom, command, data)) > 0) {
1258 splx(s);
1259 return error;
1260 }
1261 #endif
1262
1263 switch(command) {
1264 case SIOCINITIFADDR:
1265 ifp->if_flags |= IFF_UP;
1266 txp_init(sc);
1267 switch (ifa->ifa_addr->sa_family) {
1268 #ifdef INET
1269 case AF_INET:
1270 arp_ifinit(ifp, ifa);
1271 break;
1272 #endif /* INET */
1273 default:
1274 break;
1275 }
1276 break;
1277 case SIOCSIFFLAGS:
1278 if ((error = ifioctl_common(ifp, command, data)) != 0)
1279 break;
1280 if (ifp->if_flags & IFF_UP) {
1281 txp_init(sc);
1282 } else {
1283 if (ifp->if_flags & IFF_RUNNING)
1284 txp_stop(sc);
1285 }
1286 break;
1287 case SIOCADDMULTI:
1288 case SIOCDELMULTI:
1289 if ((error = ether_ioctl(ifp, command, data)) != ENETRESET)
1290 break;
1291
1292 error = 0;
1293
1294 if (command != SIOCADDMULTI && command != SIOCDELMULTI)
1295 ;
1296 else if (ifp->if_flags & IFF_RUNNING) {
1297 /*
1298 * Multicast list has changed; set the hardware
1299 * filter accordingly.
1300 */
1301 txp_set_filter(sc);
1302 }
1303 break;
1304 case SIOCGIFMEDIA:
1305 case SIOCSIFMEDIA:
1306 error = ifmedia_ioctl(ifp, ifr, &sc->sc_ifmedia, command);
1307 break;
1308 default:
1309 error = ether_ioctl(ifp, command, data);
1310 break;
1311 }
1312
1313 splx(s);
1314
1315 return(error);
1316 }
1317
1318 void
1319 txp_init(struct txp_softc *sc)
1320 {
1321 struct ifnet *ifp = &sc->sc_arpcom.ec_if;
1322 int s;
1323
1324 txp_stop(sc);
1325
1326 s = splnet();
1327
1328 txp_set_filter(sc);
1329
1330 txp_command(sc, TXP_CMD_TX_ENABLE, 0, 0, 0, NULL, NULL, NULL, 1);
1331 txp_command(sc, TXP_CMD_RX_ENABLE, 0, 0, 0, NULL, NULL, NULL, 1);
1332
1333 WRITE_REG(sc, TXP_IER, TXP_INT_RESERVED | TXP_INT_SELF |
1334 TXP_INT_A2H_7 | TXP_INT_A2H_6 | TXP_INT_A2H_5 | TXP_INT_A2H_4 |
1335 TXP_INT_A2H_2 | TXP_INT_A2H_1 | TXP_INT_A2H_0 |
1336 TXP_INT_DMA3 | TXP_INT_DMA2 | TXP_INT_DMA1 | TXP_INT_DMA0 |
1337 TXP_INT_PCI_TABORT | TXP_INT_PCI_MABORT | TXP_INT_LATCH);
1338 WRITE_REG(sc, TXP_IMR, TXP_INT_A2H_3);
1339
1340 ifp->if_flags |= IFF_RUNNING;
1341 ifp->if_flags &= ~IFF_OACTIVE;
1342 ifp->if_timer = 0;
1343
1344 if (!callout_pending(&sc->sc_tick))
1345 callout_schedule(&sc->sc_tick, hz);
1346
1347 splx(s);
1348 }
1349
1350 void
1351 txp_tick(void *vsc)
1352 {
1353 struct txp_softc *sc = vsc;
1354 struct ifnet *ifp = &sc->sc_arpcom.ec_if;
1355 struct txp_rsp_desc *rsp = NULL;
1356 struct txp_ext_desc *ext;
1357 int s;
1358
1359 s = splnet();
1360 txp_rxbuf_reclaim(sc);
1361
1362 if (txp_command2(sc, TXP_CMD_READ_STATISTICS, 0, 0, 0, NULL, 0,
1363 &rsp, 1))
1364 goto out;
1365 if (rsp->rsp_numdesc != 6)
1366 goto out;
1367 if (txp_command(sc, TXP_CMD_CLEAR_STATISTICS, 0, 0, 0,
1368 NULL, NULL, NULL, 1))
1369 goto out;
1370 ext = (struct txp_ext_desc *)(rsp + 1);
1371
1372 ifp->if_ierrors += ext[3].ext_2 + ext[3].ext_3 + ext[3].ext_4 +
1373 ext[4].ext_1 + ext[4].ext_4;
1374 ifp->if_oerrors += ext[0].ext_1 + ext[1].ext_1 + ext[1].ext_4 +
1375 ext[2].ext_1;
1376 ifp->if_collisions += ext[0].ext_2 + ext[0].ext_3 + ext[1].ext_2 +
1377 ext[1].ext_3;
1378 ifp->if_opackets += rsp->rsp_par2;
1379 ifp->if_ipackets += ext[2].ext_3;
1380
1381 out:
1382 if (rsp != NULL)
1383 free(rsp, M_DEVBUF);
1384
1385 splx(s);
1386 callout_schedule(&sc->sc_tick, hz);
1387 }
1388
1389 void
1390 txp_start(struct ifnet *ifp)
1391 {
1392 struct txp_softc *sc = ifp->if_softc;
1393 struct txp_tx_ring *r = &sc->sc_txhir;
1394 struct txp_tx_desc *txd;
1395 int txdidx;
1396 struct txp_frag_desc *fxd;
1397 struct mbuf *m, *mnew;
1398 struct txp_swdesc *sd;
1399 u_int32_t firstprod, firstcnt, prod, cnt, i;
1400
1401 if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
1402 return;
1403
1404 prod = r->r_prod;
1405 cnt = r->r_cnt;
1406
1407 while (1) {
1408 IFQ_POLL(&ifp->if_snd, m);
1409 if (m == NULL)
1410 break;
1411 mnew = NULL;
1412
1413 firstprod = prod;
1414 firstcnt = cnt;
1415
1416 sd = sc->sc_txd + prod;
1417 sd->sd_mbuf = m;
1418
1419 if (bus_dmamap_load_mbuf(sc->sc_dmat, sd->sd_map, m,
1420 BUS_DMA_NOWAIT)) {
1421 MGETHDR(mnew, M_DONTWAIT, MT_DATA);
1422 if (mnew == NULL)
1423 goto oactive1;
1424 if (m->m_pkthdr.len > MHLEN) {
1425 MCLGET(mnew, M_DONTWAIT);
1426 if ((mnew->m_flags & M_EXT) == 0) {
1427 m_freem(mnew);
1428 goto oactive1;
1429 }
1430 }
1431 m_copydata(m, 0, m->m_pkthdr.len, mtod(mnew, void *));
1432 mnew->m_pkthdr.len = mnew->m_len = m->m_pkthdr.len;
1433 IFQ_DEQUEUE(&ifp->if_snd, m);
1434 m_freem(m);
1435 m = mnew;
1436 if (bus_dmamap_load_mbuf(sc->sc_dmat, sd->sd_map, m,
1437 BUS_DMA_NOWAIT))
1438 goto oactive1;
1439 }
1440
1441 if ((TX_ENTRIES - cnt) < 4)
1442 goto oactive;
1443
1444 txd = r->r_desc + prod;
1445 txdidx = prod;
1446 txd->tx_flags = TX_FLAGS_TYPE_DATA;
1447 txd->tx_numdesc = 0;
1448 txd->tx_addrlo = 0;
1449 txd->tx_addrhi = 0;
1450 txd->tx_totlen = m->m_pkthdr.len;
1451 txd->tx_pflags = 0;
1452 txd->tx_numdesc = sd->sd_map->dm_nsegs;
1453
1454 if (++prod == TX_ENTRIES)
1455 prod = 0;
1456
1457 if (++cnt >= (TX_ENTRIES - 4))
1458 goto oactive;
1459
1460 if (vlan_has_tag(m))
1461 txd->tx_pflags = TX_PFLAGS_VLAN |
1462 (htons(vlan_get_tag(m)) << TX_PFLAGS_VLANTAG_S);
1463
1464 if (m->m_pkthdr.csum_flags & M_CSUM_IPv4)
1465 txd->tx_pflags |= TX_PFLAGS_IPCKSUM;
1466 #ifdef TRY_TX_TCP_CSUM
1467 if (m->m_pkthdr.csum_flags & M_CSUM_TCPv4)
1468 txd->tx_pflags |= TX_PFLAGS_TCPCKSUM;
1469 #endif
1470 #ifdef TRY_TX_UDP_CSUM
1471 if (m->m_pkthdr.csum_flags & M_CSUM_UDPv4)
1472 txd->tx_pflags |= TX_PFLAGS_UDPCKSUM;
1473 #endif
1474
1475 bus_dmamap_sync(sc->sc_dmat, sd->sd_map, 0,
1476 sd->sd_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
1477
1478 fxd = (struct txp_frag_desc *)(r->r_desc + prod);
1479 for (i = 0; i < sd->sd_map->dm_nsegs; i++) {
1480 if (++cnt >= (TX_ENTRIES - 4)) {
1481 bus_dmamap_sync(sc->sc_dmat, sd->sd_map,
1482 0, sd->sd_map->dm_mapsize,
1483 BUS_DMASYNC_POSTWRITE);
1484 goto oactive;
1485 }
1486
1487 fxd->frag_flags = FRAG_FLAGS_TYPE_FRAG |
1488 FRAG_FLAGS_VALID;
1489 fxd->frag_rsvd1 = 0;
1490 fxd->frag_len = sd->sd_map->dm_segs[i].ds_len;
1491 fxd->frag_addrlo =
1492 ((u_int64_t)sd->sd_map->dm_segs[i].ds_addr) &
1493 0xffffffff;
1494 fxd->frag_addrhi =
1495 ((u_int64_t)sd->sd_map->dm_segs[i].ds_addr) >>
1496 32;
1497 fxd->frag_rsvd2 = 0;
1498
1499 bus_dmamap_sync(sc->sc_dmat,
1500 sc->sc_txhiring_dma.dma_map,
1501 prod * sizeof(struct txp_frag_desc),
1502 sizeof(struct txp_frag_desc), BUS_DMASYNC_PREWRITE);
1503
1504 if (++prod == TX_ENTRIES) {
1505 fxd = (struct txp_frag_desc *)r->r_desc;
1506 prod = 0;
1507 } else
1508 fxd++;
1509
1510 }
1511
1512 /*
1513 * if mnew isn't NULL, we already dequeued and copied
1514 * the packet.
1515 */
1516 if (mnew == NULL)
1517 IFQ_DEQUEUE(&ifp->if_snd, m);
1518
1519 ifp->if_timer = 5;
1520
1521 bpf_mtap(ifp, m, BPF_D_OUT);
1522
1523 txd->tx_flags |= TX_FLAGS_VALID;
1524 bus_dmamap_sync(sc->sc_dmat, sc->sc_txhiring_dma.dma_map,
1525 txdidx * sizeof(struct txp_tx_desc),
1526 sizeof(struct txp_tx_desc), BUS_DMASYNC_PREWRITE);
1527
1528 #if 0
1529 {
1530 struct mbuf *mx;
1531 int i;
1532
1533 printf("txd: flags 0x%x ndesc %d totlen %d pflags 0x%x\n",
1534 txd->tx_flags, txd->tx_numdesc, txd->tx_totlen,
1535 txd->tx_pflags);
1536 for (mx = m; mx != NULL; mx = mx->m_next) {
1537 for (i = 0; i < mx->m_len; i++) {
1538 printf(":%02x",
1539 (u_int8_t)m->m_data[i]);
1540 }
1541 }
1542 printf("\n");
1543 }
1544 #endif
1545
1546 WRITE_REG(sc, r->r_reg, TXP_IDX2OFFSET(prod));
1547 }
1548
1549 r->r_prod = prod;
1550 r->r_cnt = cnt;
1551 return;
1552
1553 oactive:
1554 bus_dmamap_unload(sc->sc_dmat, sd->sd_map);
1555 oactive1:
1556 ifp->if_flags |= IFF_OACTIVE;
1557 r->r_prod = firstprod;
1558 r->r_cnt = firstcnt;
1559 }
1560
1561 /*
1562 * Handle simple commands sent to the typhoon
1563 */
1564 int
1565 txp_command(struct txp_softc *sc, u_int16_t id, u_int16_t in1, u_int32_t in2,
1566 u_int32_t in3, u_int16_t *out1, u_int32_t *out2, u_int32_t *out3, int wait)
1567 {
1568 struct txp_rsp_desc *rsp = NULL;
1569
1570 if (txp_command2(sc, id, in1, in2, in3, NULL, 0, &rsp, wait))
1571 return (-1);
1572
1573 if (!wait)
1574 return (0);
1575
1576 if (out1 != NULL)
1577 *out1 = le16toh(rsp->rsp_par1);
1578 if (out2 != NULL)
1579 *out2 = le32toh(rsp->rsp_par2);
1580 if (out3 != NULL)
1581 *out3 = le32toh(rsp->rsp_par3);
1582 free(rsp, M_DEVBUF);
1583 return (0);
1584 }
1585
1586 int
1587 txp_command2(struct txp_softc *sc, u_int16_t id, u_int16_t in1, u_int32_t in2,
1588 u_int32_t in3, struct txp_ext_desc *in_extp, u_int8_t in_extn,
1589 struct txp_rsp_desc **rspp, int wait)
1590 {
1591 struct txp_hostvar *hv = sc->sc_hostvar;
1592 struct txp_cmd_desc *cmd;
1593 struct txp_ext_desc *ext;
1594 u_int32_t idx, i;
1595 u_int16_t seq;
1596
1597 if (txp_cmd_desc_numfree(sc) < (in_extn + 1)) {
1598 printf("%s: no free cmd descriptors\n", TXP_DEVNAME(sc));
1599 return (-1);
1600 }
1601
1602 idx = sc->sc_cmdring.lastwrite;
1603 cmd = (struct txp_cmd_desc *)(((u_int8_t *)sc->sc_cmdring.base) + idx);
1604 memset(cmd, 0, sizeof(*cmd));
1605
1606 cmd->cmd_numdesc = in_extn;
1607 seq = sc->sc_seq++;
1608 cmd->cmd_seq = htole16(seq);
1609 cmd->cmd_id = htole16(id);
1610 cmd->cmd_par1 = htole16(in1);
1611 cmd->cmd_par2 = htole32(in2);
1612 cmd->cmd_par3 = htole32(in3);
1613 cmd->cmd_flags = CMD_FLAGS_TYPE_CMD |
1614 (wait ? CMD_FLAGS_RESP : 0) | CMD_FLAGS_VALID;
1615
1616 idx += sizeof(struct txp_cmd_desc);
1617 if (idx == sc->sc_cmdring.size)
1618 idx = 0;
1619
1620 for (i = 0; i < in_extn; i++) {
1621 ext = (struct txp_ext_desc *)(((u_int8_t *)sc->sc_cmdring.base) + idx);
1622 memcpy(ext, in_extp, sizeof(struct txp_ext_desc));
1623 in_extp++;
1624 idx += sizeof(struct txp_cmd_desc);
1625 if (idx == sc->sc_cmdring.size)
1626 idx = 0;
1627 }
1628
1629 sc->sc_cmdring.lastwrite = idx;
1630
1631 WRITE_REG(sc, TXP_H2A_2, sc->sc_cmdring.lastwrite);
1632 bus_dmamap_sync(sc->sc_dmat, sc->sc_host_dma.dma_map, 0,
1633 sizeof(struct txp_hostvar), BUS_DMASYNC_PREREAD);
1634
1635 if (!wait)
1636 return (0);
1637
1638 for (i = 0; i < 10000; i++) {
1639 bus_dmamap_sync(sc->sc_dmat, sc->sc_host_dma.dma_map, 0,
1640 sizeof(struct txp_hostvar), BUS_DMASYNC_POSTREAD);
1641 idx = le32toh(hv->hv_resp_read_idx);
1642 if (idx != le32toh(hv->hv_resp_write_idx)) {
1643 *rspp = NULL;
1644 if (txp_response(sc, idx, id, seq, rspp))
1645 return (-1);
1646 if (*rspp != NULL)
1647 break;
1648 }
1649 bus_dmamap_sync(sc->sc_dmat, sc->sc_host_dma.dma_map, 0,
1650 sizeof(struct txp_hostvar), BUS_DMASYNC_PREREAD);
1651 DELAY(50);
1652 }
1653 if (i == 1000 || (*rspp) == NULL) {
1654 printf("%s: 0x%x command failed\n", TXP_DEVNAME(sc), id);
1655 return (-1);
1656 }
1657
1658 return (0);
1659 }
1660
1661 int
1662 txp_response(struct txp_softc *sc, u_int32_t ridx, u_int16_t id, u_int16_t seq,
1663 struct txp_rsp_desc **rspp)
1664 {
1665 struct txp_hostvar *hv = sc->sc_hostvar;
1666 struct txp_rsp_desc *rsp;
1667
1668 while (ridx != le32toh(hv->hv_resp_write_idx)) {
1669 rsp = (struct txp_rsp_desc *)(((u_int8_t *)sc->sc_rspring.base) + ridx);
1670
1671 if (id == le16toh(rsp->rsp_id) && le16toh(rsp->rsp_seq) == seq) {
1672 *rspp = (struct txp_rsp_desc *)malloc(
1673 sizeof(struct txp_rsp_desc) * (rsp->rsp_numdesc + 1),
1674 M_DEVBUF, M_NOWAIT);
1675 if ((*rspp) == NULL)
1676 return (-1);
1677 txp_rsp_fixup(sc, rsp, *rspp);
1678 return (0);
1679 }
1680
1681 if (rsp->rsp_flags & RSP_FLAGS_ERROR) {
1682 printf("%s: response error: id 0x%x\n",
1683 TXP_DEVNAME(sc), le16toh(rsp->rsp_id));
1684 txp_rsp_fixup(sc, rsp, NULL);
1685 ridx = le32toh(hv->hv_resp_read_idx);
1686 continue;
1687 }
1688
1689 switch (le16toh(rsp->rsp_id)) {
1690 case TXP_CMD_CYCLE_STATISTICS:
1691 case TXP_CMD_MEDIA_STATUS_READ:
1692 break;
1693 case TXP_CMD_HELLO_RESPONSE:
1694 printf("%s: hello\n", TXP_DEVNAME(sc));
1695 break;
1696 default:
1697 printf("%s: unknown id(0x%x)\n", TXP_DEVNAME(sc),
1698 le16toh(rsp->rsp_id));
1699 }
1700
1701 txp_rsp_fixup(sc, rsp, NULL);
1702 ridx = le32toh(hv->hv_resp_read_idx);
1703 hv->hv_resp_read_idx = le32toh(ridx);
1704 }
1705
1706 return (0);
1707 }
1708
1709 void
1710 txp_rsp_fixup(struct txp_softc *sc, struct txp_rsp_desc *rsp,
1711 struct txp_rsp_desc *dst)
1712 {
1713 struct txp_rsp_desc *src = rsp;
1714 struct txp_hostvar *hv = sc->sc_hostvar;
1715 u_int32_t i, ridx;
1716
1717 ridx = le32toh(hv->hv_resp_read_idx);
1718
1719 for (i = 0; i < rsp->rsp_numdesc + 1; i++) {
1720 if (dst != NULL)
1721 memcpy(dst++, src, sizeof(struct txp_rsp_desc));
1722 ridx += sizeof(struct txp_rsp_desc);
1723 if (ridx == sc->sc_rspring.size) {
1724 src = sc->sc_rspring.base;
1725 ridx = 0;
1726 } else
1727 src++;
1728 sc->sc_rspring.lastwrite = ridx;
1729 hv->hv_resp_read_idx = htole32(ridx);
1730 }
1731
1732 hv->hv_resp_read_idx = htole32(ridx);
1733 }
1734
1735 int
1736 txp_cmd_desc_numfree(struct txp_softc *sc)
1737 {
1738 struct txp_hostvar *hv = sc->sc_hostvar;
1739 struct txp_boot_record *br = sc->sc_boot;
1740 u_int32_t widx, ridx, nfree;
1741
1742 widx = sc->sc_cmdring.lastwrite;
1743 ridx = le32toh(hv->hv_cmd_read_idx);
1744
1745 if (widx == ridx) {
1746 /* Ring is completely free */
1747 nfree = le32toh(br->br_cmd_siz) - sizeof(struct txp_cmd_desc);
1748 } else {
1749 if (widx > ridx)
1750 nfree = le32toh(br->br_cmd_siz) -
1751 (widx - ridx + sizeof(struct txp_cmd_desc));
1752 else
1753 nfree = ridx - widx - sizeof(struct txp_cmd_desc);
1754 }
1755
1756 return (nfree / sizeof(struct txp_cmd_desc));
1757 }
1758
1759 void
1760 txp_stop(struct txp_softc *sc)
1761 {
1762 txp_command(sc, TXP_CMD_TX_DISABLE, 0, 0, 0, NULL, NULL, NULL, 1);
1763 txp_command(sc, TXP_CMD_RX_DISABLE, 0, 0, 0, NULL, NULL, NULL, 1);
1764
1765 if (callout_pending(&sc->sc_tick))
1766 callout_stop(&sc->sc_tick);
1767 }
1768
1769 void
1770 txp_watchdog(struct ifnet *ifp)
1771 {
1772 }
1773
1774 int
1775 txp_ifmedia_upd(struct ifnet *ifp)
1776 {
1777 struct txp_softc *sc = ifp->if_softc;
1778 struct ifmedia *ifm = &sc->sc_ifmedia;
1779 u_int16_t new_xcvr;
1780
1781 if (IFM_TYPE(ifm->ifm_media) != IFM_ETHER)
1782 return (EINVAL);
1783
1784 if (IFM_SUBTYPE(ifm->ifm_media) == IFM_10_T) {
1785 if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX)
1786 new_xcvr = TXP_XCVR_10_FDX;
1787 else
1788 new_xcvr = TXP_XCVR_10_HDX;
1789 } else if ((IFM_SUBTYPE(ifm->ifm_media) == IFM_100_TX) ||
1790 (IFM_SUBTYPE(ifm->ifm_media) == IFM_100_FX)) {
1791 if ((ifm->ifm_media & IFM_GMASK) == IFM_FDX)
1792 new_xcvr = TXP_XCVR_100_FDX;
1793 else
1794 new_xcvr = TXP_XCVR_100_HDX;
1795 } else if (IFM_SUBTYPE(ifm->ifm_media) == IFM_AUTO) {
1796 new_xcvr = TXP_XCVR_AUTO;
1797 } else
1798 return (EINVAL);
1799
1800 /* nothing to do */
1801 if (sc->sc_xcvr == new_xcvr)
1802 return (0);
1803
1804 txp_command(sc, TXP_CMD_XCVR_SELECT, new_xcvr, 0, 0,
1805 NULL, NULL, NULL, 0);
1806 sc->sc_xcvr = new_xcvr;
1807
1808 return (0);
1809 }
1810
1811 void
1812 txp_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
1813 {
1814 struct txp_softc *sc = ifp->if_softc;
1815 struct ifmedia *ifm = &sc->sc_ifmedia;
1816 u_int16_t bmsr, bmcr, anlpar;
1817
1818 ifmr->ifm_status = IFM_AVALID;
1819 ifmr->ifm_active = IFM_ETHER;
1820
1821 if (txp_command(sc, TXP_CMD_PHY_MGMT_READ, 0, MII_BMSR, 0,
1822 &bmsr, NULL, NULL, 1))
1823 goto bail;
1824 if (txp_command(sc, TXP_CMD_PHY_MGMT_READ, 0, MII_BMSR, 0,
1825 &bmsr, NULL, NULL, 1))
1826 goto bail;
1827
1828 if (txp_command(sc, TXP_CMD_PHY_MGMT_READ, 0, MII_BMCR, 0,
1829 &bmcr, NULL, NULL, 1))
1830 goto bail;
1831
1832 if (txp_command(sc, TXP_CMD_PHY_MGMT_READ, 0, MII_ANLPAR, 0,
1833 &anlpar, NULL, NULL, 1))
1834 goto bail;
1835
1836 if (bmsr & BMSR_LINK)
1837 ifmr->ifm_status |= IFM_ACTIVE;
1838
1839 if (bmcr & BMCR_ISO) {
1840 ifmr->ifm_active |= IFM_NONE;
1841 ifmr->ifm_status = 0;
1842 return;
1843 }
1844
1845 if (bmcr & BMCR_LOOP)
1846 ifmr->ifm_active |= IFM_LOOP;
1847
1848 if (!(sc->sc_flags & TXP_FIBER) && (bmcr & BMCR_AUTOEN)) {
1849 if ((bmsr & BMSR_ACOMP) == 0) {
1850 ifmr->ifm_active |= IFM_NONE;
1851 return;
1852 }
1853
1854 if (anlpar & ANLPAR_TX_FD)
1855 ifmr->ifm_active |= IFM_100_TX|IFM_FDX;
1856 else if (anlpar & ANLPAR_T4)
1857 ifmr->ifm_active |= IFM_100_T4|IFM_HDX;
1858 else if (anlpar & ANLPAR_TX)
1859 ifmr->ifm_active |= IFM_100_TX|IFM_HDX;
1860 else if (anlpar & ANLPAR_10_FD)
1861 ifmr->ifm_active |= IFM_10_T|IFM_FDX;
1862 else if (anlpar & ANLPAR_10)
1863 ifmr->ifm_active |= IFM_10_T|IFM_HDX;
1864 else
1865 ifmr->ifm_active |= IFM_NONE;
1866 } else
1867 ifmr->ifm_active = ifm->ifm_cur->ifm_media;
1868 return;
1869
1870 bail:
1871 ifmr->ifm_active |= IFM_NONE;
1872 ifmr->ifm_status &= ~IFM_AVALID;
1873 }
1874
1875 void
1876 txp_show_descriptor(void *d)
1877 {
1878 struct txp_cmd_desc *cmd = d;
1879 struct txp_rsp_desc *rsp = d;
1880 struct txp_tx_desc *txd = d;
1881 struct txp_frag_desc *frgd = d;
1882
1883 switch (cmd->cmd_flags & CMD_FLAGS_TYPE_M) {
1884 case CMD_FLAGS_TYPE_CMD:
1885 /* command descriptor */
1886 printf("[cmd flags 0x%x num %d id %d seq %d par1 0x%x par2 0x%x par3 0x%x]\n",
1887 cmd->cmd_flags, cmd->cmd_numdesc, le16toh(cmd->cmd_id),
1888 le16toh(cmd->cmd_seq), le16toh(cmd->cmd_par1),
1889 le32toh(cmd->cmd_par2), le32toh(cmd->cmd_par3));
1890 break;
1891 case CMD_FLAGS_TYPE_RESP:
1892 /* response descriptor */
1893 printf("[rsp flags 0x%x num %d id %d seq %d par1 0x%x par2 0x%x par3 0x%x]\n",
1894 rsp->rsp_flags, rsp->rsp_numdesc, le16toh(rsp->rsp_id),
1895 le16toh(rsp->rsp_seq), le16toh(rsp->rsp_par1),
1896 le32toh(rsp->rsp_par2), le32toh(rsp->rsp_par3));
1897 break;
1898 case CMD_FLAGS_TYPE_DATA:
1899 /* data header (assuming tx for now) */
1900 printf("[data flags 0x%x num %d totlen %d addr 0x%x/0x%x pflags 0x%x]",
1901 txd->tx_flags, txd->tx_numdesc, txd->tx_totlen,
1902 txd->tx_addrlo, txd->tx_addrhi, txd->tx_pflags);
1903 break;
1904 case CMD_FLAGS_TYPE_FRAG:
1905 /* fragment descriptor */
1906 printf("[frag flags 0x%x rsvd1 0x%x len %d addr 0x%x/0x%x rsvd2 0x%x]",
1907 frgd->frag_flags, frgd->frag_rsvd1, frgd->frag_len,
1908 frgd->frag_addrlo, frgd->frag_addrhi, frgd->frag_rsvd2);
1909 break;
1910 default:
1911 printf("[unknown(%x) flags 0x%x num %d id %d seq %d par1 0x%x par2 0x%x par3 0x%x]\n",
1912 cmd->cmd_flags & CMD_FLAGS_TYPE_M,
1913 cmd->cmd_flags, cmd->cmd_numdesc, le16toh(cmd->cmd_id),
1914 le16toh(cmd->cmd_seq), le16toh(cmd->cmd_par1),
1915 le32toh(cmd->cmd_par2), le32toh(cmd->cmd_par3));
1916 break;
1917 }
1918 }
1919
1920 void
1921 txp_set_filter(struct txp_softc *sc)
1922 {
1923 struct ethercom *ac = &sc->sc_arpcom;
1924 struct ifnet *ifp = &sc->sc_arpcom.ec_if;
1925 u_int32_t crc, carry, hashbit, hash[2];
1926 u_int16_t filter;
1927 u_int8_t octet;
1928 int i, j, mcnt = 0;
1929 struct ether_multi *enm;
1930 struct ether_multistep step;
1931
1932 if (ifp->if_flags & IFF_PROMISC) {
1933 filter = TXP_RXFILT_PROMISC;
1934 goto setit;
1935 }
1936
1937 again:
1938 filter = TXP_RXFILT_DIRECT;
1939
1940 if (ifp->if_flags & IFF_BROADCAST)
1941 filter |= TXP_RXFILT_BROADCAST;
1942
1943 if (ifp->if_flags & IFF_ALLMULTI)
1944 filter |= TXP_RXFILT_ALLMULTI;
1945 else {
1946 hash[0] = hash[1] = 0;
1947
1948 ETHER_FIRST_MULTI(step, ac, enm);
1949 while (enm != NULL) {
1950 if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
1951 ETHER_ADDR_LEN)) {
1952 /*
1953 * We must listen to a range of multicast
1954 * addresses. For now, just accept all
1955 * multicasts, rather than trying to set only
1956 * those filter bits needed to match the range.
1957 * (At this time, the only use of address
1958 * ranges is for IP multicast routing, for
1959 * which the range is big enough to require
1960 * all bits set.)
1961 */
1962 ifp->if_flags |= IFF_ALLMULTI;
1963 goto again;
1964 }
1965
1966 mcnt++;
1967 crc = 0xffffffff;
1968
1969 for (i = 0; i < ETHER_ADDR_LEN; i++) {
1970 octet = enm->enm_addrlo[i];
1971 for (j = 0; j < 8; j++) {
1972 carry = ((crc & 0x80000000) ? 1 : 0) ^
1973 (octet & 1);
1974 crc <<= 1;
1975 octet >>= 1;
1976 if (carry)
1977 crc = (crc ^ TXP_POLYNOMIAL) |
1978 carry;
1979 }
1980 }
1981 hashbit = (u_int16_t)(crc & (64 - 1));
1982 hash[hashbit / 32] |= (1 << hashbit % 32);
1983 ETHER_NEXT_MULTI(step, enm);
1984 }
1985
1986 if (mcnt > 0) {
1987 filter |= TXP_RXFILT_HASHMULTI;
1988 txp_command(sc, TXP_CMD_MCAST_HASH_MASK_WRITE,
1989 2, hash[0], hash[1], NULL, NULL, NULL, 0);
1990 }
1991 }
1992
1993 setit:
1994 txp_command(sc, TXP_CMD_RX_FILTER_WRITE, filter, 0, 0,
1995 NULL, NULL, NULL, 1);
1996 }
1997
1998 void
1999 txp_capabilities(struct txp_softc *sc)
2000 {
2001 struct ifnet *ifp = &sc->sc_arpcom.ec_if;
2002 struct txp_rsp_desc *rsp = NULL;
2003 struct txp_ext_desc *ext;
2004
2005 if (txp_command2(sc, TXP_CMD_OFFLOAD_READ, 0, 0, 0, NULL, 0, &rsp, 1))
2006 goto out;
2007
2008 if (rsp->rsp_numdesc != 1)
2009 goto out;
2010 ext = (struct txp_ext_desc *)(rsp + 1);
2011
2012 sc->sc_tx_capability = ext->ext_1 & OFFLOAD_MASK;
2013 sc->sc_rx_capability = ext->ext_2 & OFFLOAD_MASK;
2014
2015 sc->sc_arpcom.ec_capabilities |= ETHERCAP_VLAN_MTU;
2016 if (rsp->rsp_par2 & rsp->rsp_par3 & OFFLOAD_VLAN) {
2017 sc->sc_tx_capability |= OFFLOAD_VLAN;
2018 sc->sc_rx_capability |= OFFLOAD_VLAN;
2019 sc->sc_arpcom.ec_capabilities |= ETHERCAP_VLAN_HWTAGGING;
2020 }
2021
2022 #if 0
2023 /* not ready yet */
2024 if (rsp->rsp_par2 & rsp->rsp_par3 & OFFLOAD_IPSEC) {
2025 sc->sc_tx_capability |= OFFLOAD_IPSEC;
2026 sc->sc_rx_capability |= OFFLOAD_IPSEC;
2027 ifp->if_capabilities |= IFCAP_IPSEC;
2028 }
2029 #endif
2030
2031 if (rsp->rsp_par2 & rsp->rsp_par3 & OFFLOAD_IPCKSUM) {
2032 sc->sc_tx_capability |= OFFLOAD_IPCKSUM;
2033 sc->sc_rx_capability |= OFFLOAD_IPCKSUM;
2034 ifp->if_capabilities |= IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx;
2035 }
2036
2037 if (rsp->rsp_par2 & rsp->rsp_par3 & OFFLOAD_TCPCKSUM) {
2038 sc->sc_rx_capability |= OFFLOAD_TCPCKSUM;
2039 #ifdef TRY_TX_TCP_CSUM
2040 sc->sc_tx_capability |= OFFLOAD_TCPCKSUM;
2041 ifp->if_capabilities |=
2042 IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx;
2043 #endif
2044 }
2045
2046 if (rsp->rsp_par2 & rsp->rsp_par3 & OFFLOAD_UDPCKSUM) {
2047 sc->sc_rx_capability |= OFFLOAD_UDPCKSUM;
2048 #ifdef TRY_TX_UDP_CSUM
2049 sc->sc_tx_capability |= OFFLOAD_UDPCKSUM;
2050 ifp->if_capabilities |=
2051 IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
2052 #endif
2053 }
2054
2055 if (txp_command(sc, TXP_CMD_OFFLOAD_WRITE, 0,
2056 sc->sc_tx_capability, sc->sc_rx_capability, NULL, NULL, NULL, 1))
2057 goto out;
2058
2059 out:
2060 if (rsp != NULL)
2061 free(rsp, M_DEVBUF);
2062 }
2063