if_vge.c revision 1.21 1 1.21 tsutsui /* $NetBSD: if_vge.c,v 1.21 2006/10/31 14:13:30 tsutsui Exp $ */
2 1.1 jdolecek
3 1.1 jdolecek /*-
4 1.1 jdolecek * Copyright (c) 2004
5 1.1 jdolecek * Bill Paul <wpaul (at) windriver.com>. All rights reserved.
6 1.1 jdolecek *
7 1.1 jdolecek * Redistribution and use in source and binary forms, with or without
8 1.1 jdolecek * modification, are permitted provided that the following conditions
9 1.1 jdolecek * are met:
10 1.1 jdolecek * 1. Redistributions of source code must retain the above copyright
11 1.1 jdolecek * notice, this list of conditions and the following disclaimer.
12 1.1 jdolecek * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 jdolecek * notice, this list of conditions and the following disclaimer in the
14 1.1 jdolecek * documentation and/or other materials provided with the distribution.
15 1.1 jdolecek * 3. All advertising materials mentioning features or use of this software
16 1.1 jdolecek * must display the following acknowledgement:
17 1.1 jdolecek * This product includes software developed by Bill Paul.
18 1.1 jdolecek * 4. Neither the name of the author nor the names of any co-contributors
19 1.1 jdolecek * may be used to endorse or promote products derived from this software
20 1.1 jdolecek * without specific prior written permission.
21 1.1 jdolecek *
22 1.1 jdolecek * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 1.1 jdolecek * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 jdolecek * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 jdolecek * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 1.1 jdolecek * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.1 jdolecek * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.1 jdolecek * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1 jdolecek * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.1 jdolecek * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 jdolecek * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 1.1 jdolecek * THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 jdolecek *
34 1.1 jdolecek * FreeBSD: src/sys/dev/vge/if_vge.c,v 1.5 2005/02/07 19:39:29 glebius Exp
35 1.1 jdolecek */
36 1.1 jdolecek
37 1.1 jdolecek #include <sys/cdefs.h>
38 1.21 tsutsui __KERNEL_RCSID(0, "$NetBSD: if_vge.c,v 1.21 2006/10/31 14:13:30 tsutsui Exp $");
39 1.1 jdolecek
40 1.1 jdolecek /*
41 1.1 jdolecek * VIA Networking Technologies VT612x PCI gigabit ethernet NIC driver.
42 1.1 jdolecek *
43 1.1 jdolecek * Written by Bill Paul <wpaul (at) windriver.com>
44 1.1 jdolecek * Senior Networking Software Engineer
45 1.1 jdolecek * Wind River Systems
46 1.1 jdolecek */
47 1.1 jdolecek
48 1.1 jdolecek /*
49 1.9 lukem * The VIA Networking VT6122 is a 32bit, 33/66 MHz PCI device that
50 1.1 jdolecek * combines a tri-speed ethernet MAC and PHY, with the following
51 1.1 jdolecek * features:
52 1.1 jdolecek *
53 1.1 jdolecek * o Jumbo frame support up to 16K
54 1.1 jdolecek * o Transmit and receive flow control
55 1.1 jdolecek * o IPv4 checksum offload
56 1.1 jdolecek * o VLAN tag insertion and stripping
57 1.1 jdolecek * o TCP large send
58 1.1 jdolecek * o 64-bit multicast hash table filter
59 1.1 jdolecek * o 64 entry CAM filter
60 1.1 jdolecek * o 16K RX FIFO and 48K TX FIFO memory
61 1.1 jdolecek * o Interrupt moderation
62 1.1 jdolecek *
63 1.1 jdolecek * The VT6122 supports up to four transmit DMA queues. The descriptors
64 1.1 jdolecek * in the transmit ring can address up to 7 data fragments; frames which
65 1.1 jdolecek * span more than 7 data buffers must be coalesced, but in general the
66 1.1 jdolecek * BSD TCP/IP stack rarely generates frames more than 2 or 3 fragments
67 1.1 jdolecek * long. The receive descriptors address only a single buffer.
68 1.1 jdolecek *
69 1.1 jdolecek * There are two peculiar design issues with the VT6122. One is that
70 1.1 jdolecek * receive data buffers must be aligned on a 32-bit boundary. This is
71 1.1 jdolecek * not a problem where the VT6122 is used as a LOM device in x86-based
72 1.1 jdolecek * systems, but on architectures that generate unaligned access traps, we
73 1.1 jdolecek * have to do some copying.
74 1.1 jdolecek *
75 1.1 jdolecek * The other issue has to do with the way 64-bit addresses are handled.
76 1.1 jdolecek * The DMA descriptors only allow you to specify 48 bits of addressing
77 1.1 jdolecek * information. The remaining 16 bits are specified using one of the
78 1.1 jdolecek * I/O registers. If you only have a 32-bit system, then this isn't
79 1.1 jdolecek * an issue, but if you have a 64-bit system and more than 4GB of
80 1.1 jdolecek * memory, you must have to make sure your network data buffers reside
81 1.1 jdolecek * in the same 48-bit 'segment.'
82 1.1 jdolecek *
83 1.1 jdolecek * Special thanks to Ryan Fu at VIA Networking for providing documentation
84 1.1 jdolecek * and sample NICs for testing.
85 1.1 jdolecek */
86 1.1 jdolecek
87 1.1 jdolecek #include "bpfilter.h"
88 1.1 jdolecek
89 1.1 jdolecek #include <sys/param.h>
90 1.1 jdolecek #include <sys/endian.h>
91 1.1 jdolecek #include <sys/systm.h>
92 1.1 jdolecek #include <sys/sockio.h>
93 1.1 jdolecek #include <sys/mbuf.h>
94 1.1 jdolecek #include <sys/malloc.h>
95 1.1 jdolecek #include <sys/kernel.h>
96 1.1 jdolecek #include <sys/socket.h>
97 1.1 jdolecek
98 1.1 jdolecek #include <net/if.h>
99 1.1 jdolecek #include <net/if_arp.h>
100 1.1 jdolecek #include <net/if_ether.h>
101 1.1 jdolecek #include <net/if_dl.h>
102 1.1 jdolecek #include <net/if_media.h>
103 1.1 jdolecek
104 1.1 jdolecek #include <net/bpf.h>
105 1.1 jdolecek
106 1.1 jdolecek #include <machine/bus.h>
107 1.1 jdolecek
108 1.1 jdolecek #include <dev/mii/mii.h>
109 1.1 jdolecek #include <dev/mii/miivar.h>
110 1.1 jdolecek
111 1.1 jdolecek #include <dev/pci/pcireg.h>
112 1.1 jdolecek #include <dev/pci/pcivar.h>
113 1.1 jdolecek #include <dev/pci/pcidevs.h>
114 1.1 jdolecek
115 1.1 jdolecek #include <dev/pci/if_vgereg.h>
116 1.21 tsutsui
117 1.21 tsutsui #define VGE_JUMBO_MTU 9000
118 1.21 tsutsui
119 1.21 tsutsui #define VGE_IFQ_MAXLEN 64
120 1.21 tsutsui
121 1.21 tsutsui #define VGE_RING_ALIGN 256
122 1.21 tsutsui
123 1.21 tsutsui #define VGE_NTXDESC 256
124 1.21 tsutsui #define VGE_NTXDESC_MASK (VGE_NTXDESC - 1)
125 1.21 tsutsui #define VGE_NEXT_TXDESC(x) ((x + 1) & VGE_NTXDESC_MASK)
126 1.21 tsutsui
127 1.21 tsutsui #define VGE_NRXDESC 256 /* Must be a multiple of 4!! */
128 1.21 tsutsui #define VGE_NRXDESC_MASK (VGE_NRXDESC - 1)
129 1.21 tsutsui #define VGE_NEXT_RXDESC(x) ((x + 1) & VGE_NRXDESC_MASK)
130 1.21 tsutsui #define VGE_PREV_RXDESC(x) ((x - 1) & VGE_NRXDESC_MASK)
131 1.21 tsutsui
132 1.21 tsutsui #define VGE_ADDR_LO(y) ((uint64_t)(y) & 0xFFFFFFFF)
133 1.21 tsutsui #define VGE_ADDR_HI(y) ((uint64_t)(y) >> 32)
134 1.21 tsutsui #define VGE_BUFLEN(y) ((y) & 0x7FFF)
135 1.21 tsutsui #define ETHER_PAD_LEN (ETHER_MIN_LEN - ETHER_CRC_LEN)
136 1.21 tsutsui
137 1.21 tsutsui #ifdef __NO_STRICT_ALIGNMENT
138 1.21 tsutsui #define VGE_RX_PAD sizeof(uint32_t)
139 1.21 tsutsui #else
140 1.21 tsutsui #define VGE_RX_PAD 0
141 1.21 tsutsui #endif
142 1.21 tsutsui
143 1.21 tsutsui /*
144 1.21 tsutsui * Control structures are DMA'd to the vge chip. We allocate them in
145 1.21 tsutsui * a single clump that maps to a single DMA segment to make several things
146 1.21 tsutsui * easier.
147 1.21 tsutsui */
148 1.21 tsutsui struct vge_control_data {
149 1.21 tsutsui /* TX descriptors */
150 1.21 tsutsui struct vge_txdesc vcd_txdescs[VGE_NTXDESC];
151 1.21 tsutsui /* RX descriptors */
152 1.21 tsutsui struct vge_rxdesc vcd_rxdescs[VGE_NRXDESC];
153 1.21 tsutsui /* dummy data for TX padding */
154 1.21 tsutsui uint8_t vcd_pad[ETHER_PAD_LEN];
155 1.21 tsutsui };
156 1.21 tsutsui
157 1.21 tsutsui #define VGE_CDOFF(x) offsetof(struct vge_control_data, x)
158 1.21 tsutsui #define VGE_CDTXOFF(x) VGE_CDOFF(vcd_txdescs[(x)])
159 1.21 tsutsui #define VGE_CDRXOFF(x) VGE_CDOFF(vcd_rxdescs[(x)])
160 1.21 tsutsui #define VGE_CDPADOFF() VGE_CDOFF(vcd_pad[0])
161 1.21 tsutsui
162 1.21 tsutsui /*
163 1.21 tsutsui * Software state for TX jobs.
164 1.21 tsutsui */
165 1.21 tsutsui struct vge_txsoft {
166 1.21 tsutsui struct mbuf *txs_mbuf; /* head of our mbuf chain */
167 1.21 tsutsui bus_dmamap_t txs_dmamap; /* our DMA map */
168 1.21 tsutsui };
169 1.21 tsutsui
170 1.21 tsutsui /*
171 1.21 tsutsui * Software state for RX jobs.
172 1.21 tsutsui */
173 1.21 tsutsui struct vge_rxsoft {
174 1.21 tsutsui struct mbuf *rxs_mbuf; /* head of our mbuf chain */
175 1.21 tsutsui bus_dmamap_t rxs_dmamap; /* our DMA map */
176 1.21 tsutsui };
177 1.21 tsutsui
178 1.21 tsutsui
179 1.21 tsutsui struct vge_softc {
180 1.21 tsutsui struct device sc_dev;
181 1.21 tsutsui
182 1.21 tsutsui bus_space_tag_t sc_bst; /* bus space tag */
183 1.21 tsutsui bus_space_handle_t sc_bsh; /* bus space handle */
184 1.21 tsutsui bus_dma_tag_t sc_dmat;
185 1.21 tsutsui
186 1.21 tsutsui struct ethercom sc_ethercom; /* interface info */
187 1.21 tsutsui uint8_t sc_eaddr[ETHER_ADDR_LEN];
188 1.21 tsutsui
189 1.21 tsutsui void *sc_intrhand;
190 1.21 tsutsui struct mii_data sc_mii;
191 1.21 tsutsui uint8_t sc_type;
192 1.21 tsutsui int sc_if_flags;
193 1.21 tsutsui int sc_link;
194 1.21 tsutsui int sc_camidx;
195 1.21 tsutsui struct callout sc_timeout;
196 1.21 tsutsui
197 1.21 tsutsui bus_dmamap_t sc_cddmamap;
198 1.21 tsutsui #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
199 1.21 tsutsui
200 1.21 tsutsui struct vge_txsoft sc_txsoft[VGE_NTXDESC];
201 1.21 tsutsui struct vge_rxsoft sc_rxsoft[VGE_NRXDESC];
202 1.21 tsutsui struct vge_control_data *sc_control_data;
203 1.21 tsutsui #define sc_txdescs sc_control_data->vcd_txdescs
204 1.21 tsutsui #define sc_rxdescs sc_control_data->vcd_rxdescs
205 1.21 tsutsui
206 1.21 tsutsui int sc_tx_prodidx;
207 1.21 tsutsui int sc_tx_considx;
208 1.21 tsutsui int sc_tx_free;
209 1.21 tsutsui
210 1.21 tsutsui struct mbuf *sc_rx_mhead;
211 1.21 tsutsui struct mbuf *sc_rx_mtail;
212 1.21 tsutsui int sc_rx_prodidx;
213 1.21 tsutsui int sc_rx_consumed;
214 1.21 tsutsui
215 1.21 tsutsui int sc_suspended; /* 0 = normal 1 = suspended */
216 1.21 tsutsui uint32_t sc_saved_maps[5]; /* pci data */
217 1.21 tsutsui uint32_t sc_saved_biosaddr;
218 1.21 tsutsui uint8_t sc_saved_intline;
219 1.21 tsutsui uint8_t sc_saved_cachelnsz;
220 1.21 tsutsui uint8_t sc_saved_lattimer;
221 1.21 tsutsui };
222 1.21 tsutsui
223 1.21 tsutsui #define VGE_CDTXADDR(sc, x) ((sc)->sc_cddma + VGE_CDTXOFF(x))
224 1.21 tsutsui #define VGE_CDRXADDR(sc, x) ((sc)->sc_cddma + VGE_CDRXOFF(x))
225 1.21 tsutsui #define VGE_CDPADADDR(sc) ((sc)->sc_cddma + VGE_CDPADOFF())
226 1.21 tsutsui
227 1.21 tsutsui #define VGE_TXDESCSYNC(sc, idx, ops) \
228 1.21 tsutsui bus_dmamap_sync((sc)->sc_dmat,(sc)->sc_cddmamap, \
229 1.21 tsutsui VGE_CDTXOFF(idx), \
230 1.21 tsutsui offsetof(struct vge_txdesc, td_frag[0]), \
231 1.21 tsutsui (ops))
232 1.21 tsutsui #define VGE_TXFRAGSYNC(sc, idx, nsegs, ops) \
233 1.21 tsutsui bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
234 1.21 tsutsui VGE_CDTXOFF(idx) + \
235 1.21 tsutsui offsetof(struct vge_txdesc, td_frag[0]), \
236 1.21 tsutsui sizeof(struct vge_txfrag) * (nsegs), \
237 1.21 tsutsui (ops))
238 1.21 tsutsui #define VGE_RXDESCSYNC(sc, idx, ops) \
239 1.21 tsutsui bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
240 1.21 tsutsui VGE_CDRXOFF(idx), \
241 1.21 tsutsui sizeof(struct vge_rxdesc), \
242 1.21 tsutsui (ops))
243 1.21 tsutsui
244 1.21 tsutsui /*
245 1.21 tsutsui * Mbuf adjust factor to force 32-bit alignment of IP header.
246 1.21 tsutsui * Drivers should do m_adj(m, ETHER_ALIGN) when setting up a
247 1.21 tsutsui * receive so the upper layers get the IP header properly aligned
248 1.21 tsutsui * past the 14-byte Ethernet header.
249 1.21 tsutsui */
250 1.21 tsutsui #define ETHER_ALIGN 2
251 1.21 tsutsui
252 1.21 tsutsui #define VGE_POWER_MANAGEMENT 0 /* disabled for now */
253 1.21 tsutsui
254 1.21 tsutsui /*
255 1.21 tsutsui * register space access macros
256 1.21 tsutsui */
257 1.21 tsutsui #define CSR_WRITE_4(sc, reg, val) \
258 1.21 tsutsui bus_space_write_4((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
259 1.21 tsutsui #define CSR_WRITE_2(sc, reg, val) \
260 1.21 tsutsui bus_space_write_2((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
261 1.21 tsutsui #define CSR_WRITE_1(sc, reg, val) \
262 1.21 tsutsui bus_space_write_1((sc)->sc_bst, (sc)->sc_bsh, (reg), (val))
263 1.21 tsutsui
264 1.21 tsutsui #define CSR_READ_4(sc, reg) \
265 1.21 tsutsui bus_space_read_4((sc)->sc_bst, (sc)->sc_bsh, (reg))
266 1.21 tsutsui #define CSR_READ_2(sc, reg) \
267 1.21 tsutsui bus_space_read_2((sc)->sc_bst, (sc)->sc_bsh, (reg))
268 1.21 tsutsui #define CSR_READ_1(sc, reg) \
269 1.21 tsutsui bus_space_read_1((sc)->sc_bst, (sc)->sc_bsh, (reg))
270 1.21 tsutsui
271 1.21 tsutsui #define CSR_SETBIT_1(sc, reg, x) \
272 1.21 tsutsui CSR_WRITE_1((sc), (reg), CSR_READ_1((sc), (reg)) | (x))
273 1.21 tsutsui #define CSR_SETBIT_2(sc, reg, x) \
274 1.21 tsutsui CSR_WRITE_2((sc), (reg), CSR_READ_2((sc), (reg)) | (x))
275 1.21 tsutsui #define CSR_SETBIT_4(sc, reg, x) \
276 1.21 tsutsui CSR_WRITE_4((sc), (reg), CSR_READ_4((sc), (reg)) | (x))
277 1.21 tsutsui
278 1.21 tsutsui #define CSR_CLRBIT_1(sc, reg, x) \
279 1.21 tsutsui CSR_WRITE_1((sc), (reg), CSR_READ_1((sc), (reg)) & ~(x))
280 1.21 tsutsui #define CSR_CLRBIT_2(sc, reg, x) \
281 1.21 tsutsui CSR_WRITE_2((sc), (reg), CSR_READ_2((sc), (reg)) & ~(x))
282 1.21 tsutsui #define CSR_CLRBIT_4(sc, reg, x) \
283 1.21 tsutsui CSR_WRITE_4((sc), (reg), CSR_READ_4((sc), (reg)) & ~(x))
284 1.21 tsutsui
285 1.21 tsutsui #define VGE_TIMEOUT 10000
286 1.21 tsutsui
287 1.21 tsutsui #define VGE_PCI_LOIO 0x10
288 1.21 tsutsui #define VGE_PCI_LOMEM 0x14
289 1.1 jdolecek
290 1.15 tsutsui static int vge_probe(struct device *, struct cfdata *, void *);
291 1.15 tsutsui static void vge_attach(struct device *, struct device *, void *);
292 1.1 jdolecek
293 1.15 tsutsui static int vge_encap(struct vge_softc *, struct mbuf *, int);
294 1.1 jdolecek
295 1.15 tsutsui static int vge_allocmem(struct vge_softc *);
296 1.15 tsutsui static int vge_newbuf(struct vge_softc *, int, struct mbuf *);
297 1.13 tsutsui #ifndef __NO_STRICT_ALIGNMENT
298 1.15 tsutsui static inline void vge_fixup_rx(struct mbuf *);
299 1.1 jdolecek #endif
300 1.15 tsutsui static void vge_rxeof(struct vge_softc *);
301 1.15 tsutsui static void vge_txeof(struct vge_softc *);
302 1.15 tsutsui static int vge_intr(void *);
303 1.15 tsutsui static void vge_tick(void *);
304 1.15 tsutsui static void vge_start(struct ifnet *);
305 1.15 tsutsui static int vge_ioctl(struct ifnet *, u_long, caddr_t);
306 1.15 tsutsui static int vge_init(struct ifnet *);
307 1.15 tsutsui static void vge_stop(struct vge_softc *);
308 1.15 tsutsui static void vge_watchdog(struct ifnet *);
309 1.1 jdolecek #if VGE_POWER_MANAGEMENT
310 1.15 tsutsui static int vge_suspend(struct device *);
311 1.15 tsutsui static int vge_resume(struct device *);
312 1.1 jdolecek #endif
313 1.15 tsutsui static void vge_shutdown(void *);
314 1.15 tsutsui static int vge_ifmedia_upd(struct ifnet *);
315 1.15 tsutsui static void vge_ifmedia_sts(struct ifnet *, struct ifmediareq *);
316 1.15 tsutsui
317 1.15 tsutsui static uint16_t vge_read_eeprom(struct vge_softc *, int);
318 1.15 tsutsui
319 1.15 tsutsui static void vge_miipoll_start(struct vge_softc *);
320 1.15 tsutsui static void vge_miipoll_stop(struct vge_softc *);
321 1.15 tsutsui static int vge_miibus_readreg(struct device *, int, int);
322 1.15 tsutsui static void vge_miibus_writereg(struct device *, int, int, int);
323 1.15 tsutsui static void vge_miibus_statchg(struct device *);
324 1.15 tsutsui
325 1.15 tsutsui static void vge_cam_clear(struct vge_softc *);
326 1.15 tsutsui static int vge_cam_set(struct vge_softc *, uint8_t *);
327 1.15 tsutsui static void vge_setmulti(struct vge_softc *);
328 1.15 tsutsui static void vge_reset(struct vge_softc *);
329 1.1 jdolecek
330 1.1 jdolecek CFATTACH_DECL(vge, sizeof(struct vge_softc),
331 1.1 jdolecek vge_probe, vge_attach, NULL, NULL);
332 1.1 jdolecek
333 1.1 jdolecek /*
334 1.1 jdolecek * Defragment mbuf chain contents to be as linear as possible.
335 1.1 jdolecek * Returns new mbuf chain on success, NULL on failure. Old mbuf
336 1.1 jdolecek * chain is always freed.
337 1.1 jdolecek * XXX temporary until there would be generic function doing this.
338 1.1 jdolecek */
339 1.1 jdolecek #define m_defrag vge_m_defrag
340 1.1 jdolecek struct mbuf * vge_m_defrag(struct mbuf *, int);
341 1.1 jdolecek
342 1.1 jdolecek struct mbuf *
343 1.3 jdolecek vge_m_defrag(struct mbuf *mold, int flags)
344 1.1 jdolecek {
345 1.3 jdolecek struct mbuf *m0, *mn, *n;
346 1.3 jdolecek size_t sz = mold->m_pkthdr.len;
347 1.1 jdolecek
348 1.1 jdolecek #ifdef DIAGNOSTIC
349 1.3 jdolecek if ((mold->m_flags & M_PKTHDR) == 0)
350 1.1 jdolecek panic("m_defrag: not a mbuf chain header");
351 1.1 jdolecek #endif
352 1.1 jdolecek
353 1.3 jdolecek MGETHDR(m0, flags, MT_DATA);
354 1.3 jdolecek if (m0 == NULL)
355 1.3 jdolecek return NULL;
356 1.3 jdolecek m0->m_pkthdr.len = mold->m_pkthdr.len;
357 1.3 jdolecek mn = m0;
358 1.3 jdolecek
359 1.3 jdolecek do {
360 1.3 jdolecek if (sz > MHLEN) {
361 1.3 jdolecek MCLGET(mn, M_DONTWAIT);
362 1.3 jdolecek if ((mn->m_flags & M_EXT) == 0) {
363 1.3 jdolecek m_freem(m0);
364 1.3 jdolecek return NULL;
365 1.3 jdolecek }
366 1.3 jdolecek }
367 1.3 jdolecek
368 1.3 jdolecek mn->m_len = MIN(sz, MCLBYTES);
369 1.3 jdolecek
370 1.3 jdolecek m_copydata(mold, mold->m_pkthdr.len - sz, mn->m_len,
371 1.3 jdolecek mtod(mn, caddr_t));
372 1.3 jdolecek
373 1.3 jdolecek sz -= mn->m_len;
374 1.1 jdolecek
375 1.3 jdolecek if (sz > 0) {
376 1.3 jdolecek /* need more mbufs */
377 1.3 jdolecek MGET(n, M_NOWAIT, MT_DATA);
378 1.3 jdolecek if (n == NULL) {
379 1.3 jdolecek m_freem(m0);
380 1.3 jdolecek return NULL;
381 1.3 jdolecek }
382 1.1 jdolecek
383 1.3 jdolecek mn->m_next = n;
384 1.3 jdolecek mn = n;
385 1.1 jdolecek }
386 1.3 jdolecek } while (sz > 0);
387 1.1 jdolecek
388 1.3 jdolecek return m0;
389 1.1 jdolecek }
390 1.1 jdolecek
391 1.1 jdolecek /*
392 1.1 jdolecek * Read a word of data stored in the EEPROM at address 'addr.'
393 1.1 jdolecek */
394 1.11 tsutsui static uint16_t
395 1.11 tsutsui vge_read_eeprom(struct vge_softc *sc, int addr)
396 1.1 jdolecek {
397 1.11 tsutsui int i;
398 1.11 tsutsui uint16_t word = 0;
399 1.1 jdolecek
400 1.1 jdolecek /*
401 1.1 jdolecek * Enter EEPROM embedded programming mode. In order to
402 1.1 jdolecek * access the EEPROM at all, we first have to set the
403 1.1 jdolecek * EELOAD bit in the CHIPCFG2 register.
404 1.1 jdolecek */
405 1.1 jdolecek CSR_SETBIT_1(sc, VGE_CHIPCFG2, VGE_CHIPCFG2_EELOAD);
406 1.1 jdolecek CSR_SETBIT_1(sc, VGE_EECSR, VGE_EECSR_EMBP/*|VGE_EECSR_ECS*/);
407 1.1 jdolecek
408 1.1 jdolecek /* Select the address of the word we want to read */
409 1.1 jdolecek CSR_WRITE_1(sc, VGE_EEADDR, addr);
410 1.1 jdolecek
411 1.1 jdolecek /* Issue read command */
412 1.1 jdolecek CSR_SETBIT_1(sc, VGE_EECMD, VGE_EECMD_ERD);
413 1.1 jdolecek
414 1.1 jdolecek /* Wait for the done bit to be set. */
415 1.1 jdolecek for (i = 0; i < VGE_TIMEOUT; i++) {
416 1.1 jdolecek if (CSR_READ_1(sc, VGE_EECMD) & VGE_EECMD_EDONE)
417 1.1 jdolecek break;
418 1.1 jdolecek }
419 1.1 jdolecek
420 1.1 jdolecek if (i == VGE_TIMEOUT) {
421 1.21 tsutsui aprint_error("%s: EEPROM read timed out\n",
422 1.21 tsutsui sc->sc_dev.dv_xname);
423 1.11 tsutsui return 0;
424 1.1 jdolecek }
425 1.1 jdolecek
426 1.1 jdolecek /* Read the result */
427 1.1 jdolecek word = CSR_READ_2(sc, VGE_EERDDAT);
428 1.1 jdolecek
429 1.1 jdolecek /* Turn off EEPROM access mode. */
430 1.1 jdolecek CSR_CLRBIT_1(sc, VGE_EECSR, VGE_EECSR_EMBP/*|VGE_EECSR_ECS*/);
431 1.1 jdolecek CSR_CLRBIT_1(sc, VGE_CHIPCFG2, VGE_CHIPCFG2_EELOAD);
432 1.1 jdolecek
433 1.11 tsutsui return word;
434 1.1 jdolecek }
435 1.1 jdolecek
436 1.1 jdolecek static void
437 1.15 tsutsui vge_miipoll_stop(struct vge_softc *sc)
438 1.1 jdolecek {
439 1.15 tsutsui int i;
440 1.1 jdolecek
441 1.1 jdolecek CSR_WRITE_1(sc, VGE_MIICMD, 0);
442 1.1 jdolecek
443 1.1 jdolecek for (i = 0; i < VGE_TIMEOUT; i++) {
444 1.1 jdolecek DELAY(1);
445 1.1 jdolecek if (CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL)
446 1.1 jdolecek break;
447 1.1 jdolecek }
448 1.1 jdolecek
449 1.1 jdolecek if (i == VGE_TIMEOUT) {
450 1.21 tsutsui aprint_error("%s: failed to idle MII autopoll\n",
451 1.1 jdolecek sc->sc_dev.dv_xname);
452 1.1 jdolecek }
453 1.1 jdolecek }
454 1.1 jdolecek
455 1.1 jdolecek static void
456 1.15 tsutsui vge_miipoll_start(struct vge_softc *sc)
457 1.1 jdolecek {
458 1.15 tsutsui int i;
459 1.1 jdolecek
460 1.1 jdolecek /* First, make sure we're idle. */
461 1.1 jdolecek
462 1.1 jdolecek CSR_WRITE_1(sc, VGE_MIICMD, 0);
463 1.1 jdolecek CSR_WRITE_1(sc, VGE_MIIADDR, VGE_MIIADDR_SWMPL);
464 1.1 jdolecek
465 1.1 jdolecek for (i = 0; i < VGE_TIMEOUT; i++) {
466 1.1 jdolecek DELAY(1);
467 1.1 jdolecek if (CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL)
468 1.1 jdolecek break;
469 1.1 jdolecek }
470 1.1 jdolecek
471 1.1 jdolecek if (i == VGE_TIMEOUT) {
472 1.21 tsutsui aprint_error("%s: failed to idle MII autopoll\n",
473 1.1 jdolecek sc->sc_dev.dv_xname);
474 1.1 jdolecek return;
475 1.1 jdolecek }
476 1.1 jdolecek
477 1.1 jdolecek /* Now enable auto poll mode. */
478 1.1 jdolecek
479 1.1 jdolecek CSR_WRITE_1(sc, VGE_MIICMD, VGE_MIICMD_MAUTO);
480 1.1 jdolecek
481 1.1 jdolecek /* And make sure it started. */
482 1.1 jdolecek
483 1.1 jdolecek for (i = 0; i < VGE_TIMEOUT; i++) {
484 1.1 jdolecek DELAY(1);
485 1.1 jdolecek if ((CSR_READ_1(sc, VGE_MIISTS) & VGE_MIISTS_IIDL) == 0)
486 1.1 jdolecek break;
487 1.1 jdolecek }
488 1.1 jdolecek
489 1.1 jdolecek if (i == VGE_TIMEOUT) {
490 1.21 tsutsui aprint_error("%s: failed to start MII autopoll\n",
491 1.1 jdolecek sc->sc_dev.dv_xname);
492 1.1 jdolecek }
493 1.1 jdolecek }
494 1.1 jdolecek
495 1.1 jdolecek static int
496 1.15 tsutsui vge_miibus_readreg(struct device *dev, int phy, int reg)
497 1.15 tsutsui {
498 1.15 tsutsui struct vge_softc *sc;
499 1.21 tsutsui int i, s;
500 1.15 tsutsui uint16_t rval;
501 1.1 jdolecek
502 1.15 tsutsui sc = (void *)dev;
503 1.15 tsutsui rval = 0;
504 1.1 jdolecek if (phy != (CSR_READ_1(sc, VGE_MIICFG) & 0x1F))
505 1.15 tsutsui return 0;
506 1.1 jdolecek
507 1.21 tsutsui s = splnet();
508 1.1 jdolecek vge_miipoll_stop(sc);
509 1.1 jdolecek
510 1.1 jdolecek /* Specify the register we want to read. */
511 1.1 jdolecek CSR_WRITE_1(sc, VGE_MIIADDR, reg);
512 1.1 jdolecek
513 1.1 jdolecek /* Issue read command. */
514 1.1 jdolecek CSR_SETBIT_1(sc, VGE_MIICMD, VGE_MIICMD_RCMD);
515 1.1 jdolecek
516 1.1 jdolecek /* Wait for the read command bit to self-clear. */
517 1.1 jdolecek for (i = 0; i < VGE_TIMEOUT; i++) {
518 1.1 jdolecek DELAY(1);
519 1.1 jdolecek if ((CSR_READ_1(sc, VGE_MIICMD) & VGE_MIICMD_RCMD) == 0)
520 1.1 jdolecek break;
521 1.1 jdolecek }
522 1.1 jdolecek
523 1.1 jdolecek if (i == VGE_TIMEOUT)
524 1.21 tsutsui aprint_error("%s: MII read timed out\n", sc->sc_dev.dv_xname);
525 1.1 jdolecek else
526 1.1 jdolecek rval = CSR_READ_2(sc, VGE_MIIDATA);
527 1.1 jdolecek
528 1.1 jdolecek vge_miipoll_start(sc);
529 1.21 tsutsui splx(s);
530 1.1 jdolecek
531 1.15 tsutsui return rval;
532 1.1 jdolecek }
533 1.1 jdolecek
534 1.1 jdolecek static void
535 1.15 tsutsui vge_miibus_writereg(struct device *dev, int phy, int reg, int data)
536 1.1 jdolecek {
537 1.15 tsutsui struct vge_softc *sc;
538 1.21 tsutsui int i, s;
539 1.1 jdolecek
540 1.15 tsutsui sc = (void *)dev;
541 1.1 jdolecek if (phy != (CSR_READ_1(sc, VGE_MIICFG) & 0x1F))
542 1.1 jdolecek return;
543 1.1 jdolecek
544 1.21 tsutsui s = splnet();
545 1.1 jdolecek vge_miipoll_stop(sc);
546 1.1 jdolecek
547 1.1 jdolecek /* Specify the register we want to write. */
548 1.1 jdolecek CSR_WRITE_1(sc, VGE_MIIADDR, reg);
549 1.1 jdolecek
550 1.1 jdolecek /* Specify the data we want to write. */
551 1.1 jdolecek CSR_WRITE_2(sc, VGE_MIIDATA, data);
552 1.1 jdolecek
553 1.1 jdolecek /* Issue write command. */
554 1.1 jdolecek CSR_SETBIT_1(sc, VGE_MIICMD, VGE_MIICMD_WCMD);
555 1.1 jdolecek
556 1.1 jdolecek /* Wait for the write command bit to self-clear. */
557 1.1 jdolecek for (i = 0; i < VGE_TIMEOUT; i++) {
558 1.1 jdolecek DELAY(1);
559 1.1 jdolecek if ((CSR_READ_1(sc, VGE_MIICMD) & VGE_MIICMD_WCMD) == 0)
560 1.1 jdolecek break;
561 1.1 jdolecek }
562 1.1 jdolecek
563 1.1 jdolecek if (i == VGE_TIMEOUT) {
564 1.21 tsutsui aprint_error("%s: MII write timed out\n", sc->sc_dev.dv_xname);
565 1.1 jdolecek }
566 1.1 jdolecek
567 1.1 jdolecek vge_miipoll_start(sc);
568 1.21 tsutsui splx(s);
569 1.1 jdolecek }
570 1.1 jdolecek
571 1.1 jdolecek static void
572 1.15 tsutsui vge_cam_clear(struct vge_softc *sc)
573 1.1 jdolecek {
574 1.15 tsutsui int i;
575 1.1 jdolecek
576 1.1 jdolecek /*
577 1.1 jdolecek * Turn off all the mask bits. This tells the chip
578 1.1 jdolecek * that none of the entries in the CAM filter are valid.
579 1.1 jdolecek * desired entries will be enabled as we fill the filter in.
580 1.1 jdolecek */
581 1.1 jdolecek
582 1.1 jdolecek CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
583 1.1 jdolecek CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMMASK);
584 1.1 jdolecek CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE);
585 1.1 jdolecek for (i = 0; i < 8; i++)
586 1.1 jdolecek CSR_WRITE_1(sc, VGE_CAM0 + i, 0);
587 1.1 jdolecek
588 1.1 jdolecek /* Clear the VLAN filter too. */
589 1.1 jdolecek
590 1.1 jdolecek CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE|VGE_CAMADDR_AVSEL|0);
591 1.1 jdolecek for (i = 0; i < 8; i++)
592 1.1 jdolecek CSR_WRITE_1(sc, VGE_CAM0 + i, 0);
593 1.1 jdolecek
594 1.1 jdolecek CSR_WRITE_1(sc, VGE_CAMADDR, 0);
595 1.1 jdolecek CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
596 1.1 jdolecek CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR);
597 1.1 jdolecek
598 1.21 tsutsui sc->sc_camidx = 0;
599 1.1 jdolecek }
600 1.1 jdolecek
601 1.1 jdolecek static int
602 1.15 tsutsui vge_cam_set(struct vge_softc *sc, uint8_t *addr)
603 1.1 jdolecek {
604 1.15 tsutsui int i, error;
605 1.15 tsutsui
606 1.15 tsutsui error = 0;
607 1.1 jdolecek
608 1.21 tsutsui if (sc->sc_camidx == VGE_CAM_MAXADDRS)
609 1.15 tsutsui return ENOSPC;
610 1.1 jdolecek
611 1.1 jdolecek /* Select the CAM data page. */
612 1.1 jdolecek CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
613 1.1 jdolecek CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMDATA);
614 1.1 jdolecek
615 1.1 jdolecek /* Set the filter entry we want to update and enable writing. */
616 1.21 tsutsui CSR_WRITE_1(sc, VGE_CAMADDR, VGE_CAMADDR_ENABLE | sc->sc_camidx);
617 1.1 jdolecek
618 1.1 jdolecek /* Write the address to the CAM registers */
619 1.1 jdolecek for (i = 0; i < ETHER_ADDR_LEN; i++)
620 1.1 jdolecek CSR_WRITE_1(sc, VGE_CAM0 + i, addr[i]);
621 1.1 jdolecek
622 1.1 jdolecek /* Issue a write command. */
623 1.1 jdolecek CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_WRITE);
624 1.1 jdolecek
625 1.1 jdolecek /* Wake for it to clear. */
626 1.1 jdolecek for (i = 0; i < VGE_TIMEOUT; i++) {
627 1.1 jdolecek DELAY(1);
628 1.1 jdolecek if ((CSR_READ_1(sc, VGE_CAMCTL) & VGE_CAMCTL_WRITE) == 0)
629 1.1 jdolecek break;
630 1.1 jdolecek }
631 1.1 jdolecek
632 1.1 jdolecek if (i == VGE_TIMEOUT) {
633 1.21 tsutsui aprint_error("%s: setting CAM filter failed\n",
634 1.21 tsutsui sc->sc_dev.dv_xname);
635 1.1 jdolecek error = EIO;
636 1.1 jdolecek goto fail;
637 1.1 jdolecek }
638 1.1 jdolecek
639 1.1 jdolecek /* Select the CAM mask page. */
640 1.1 jdolecek CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
641 1.1 jdolecek CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_CAMMASK);
642 1.1 jdolecek
643 1.1 jdolecek /* Set the mask bit that enables this filter. */
644 1.21 tsutsui CSR_SETBIT_1(sc, VGE_CAM0 + (sc->sc_camidx / 8),
645 1.21 tsutsui 1 << (sc->sc_camidx & 7));
646 1.1 jdolecek
647 1.21 tsutsui sc->sc_camidx++;
648 1.1 jdolecek
649 1.15 tsutsui fail:
650 1.1 jdolecek /* Turn off access to CAM. */
651 1.1 jdolecek CSR_WRITE_1(sc, VGE_CAMADDR, 0);
652 1.1 jdolecek CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
653 1.1 jdolecek CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR);
654 1.1 jdolecek
655 1.15 tsutsui return error;
656 1.1 jdolecek }
657 1.1 jdolecek
658 1.1 jdolecek /*
659 1.1 jdolecek * Program the multicast filter. We use the 64-entry CAM filter
660 1.1 jdolecek * for perfect filtering. If there's more than 64 multicast addresses,
661 1.19 tsutsui * we use the hash filter instead.
662 1.1 jdolecek */
663 1.1 jdolecek static void
664 1.15 tsutsui vge_setmulti(struct vge_softc *sc)
665 1.1 jdolecek {
666 1.15 tsutsui struct ifnet *ifp;
667 1.15 tsutsui int error;
668 1.15 tsutsui uint32_t h, hashes[2] = { 0, 0 };
669 1.1 jdolecek struct ether_multi *enm;
670 1.1 jdolecek struct ether_multistep step;
671 1.1 jdolecek
672 1.15 tsutsui error = 0;
673 1.1 jdolecek ifp = &sc->sc_ethercom.ec_if;
674 1.1 jdolecek
675 1.1 jdolecek /* First, zot all the multicast entries. */
676 1.1 jdolecek vge_cam_clear(sc);
677 1.1 jdolecek CSR_WRITE_4(sc, VGE_MAR0, 0);
678 1.1 jdolecek CSR_WRITE_4(sc, VGE_MAR1, 0);
679 1.6 christos ifp->if_flags &= ~IFF_ALLMULTI;
680 1.1 jdolecek
681 1.1 jdolecek /*
682 1.1 jdolecek * If the user wants allmulti or promisc mode, enable reception
683 1.1 jdolecek * of all multicast frames.
684 1.1 jdolecek */
685 1.6 christos if (ifp->if_flags & IFF_PROMISC) {
686 1.15 tsutsui allmulti:
687 1.1 jdolecek CSR_WRITE_4(sc, VGE_MAR0, 0xFFFFFFFF);
688 1.1 jdolecek CSR_WRITE_4(sc, VGE_MAR1, 0xFFFFFFFF);
689 1.6 christos ifp->if_flags |= IFF_ALLMULTI;
690 1.1 jdolecek return;
691 1.1 jdolecek }
692 1.1 jdolecek
693 1.1 jdolecek /* Now program new ones */
694 1.1 jdolecek ETHER_FIRST_MULTI(step, &sc->sc_ethercom, enm);
695 1.15 tsutsui while (enm != NULL) {
696 1.1 jdolecek /*
697 1.1 jdolecek * If multicast range, fall back to ALLMULTI.
698 1.1 jdolecek */
699 1.1 jdolecek if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
700 1.1 jdolecek ETHER_ADDR_LEN) != 0)
701 1.1 jdolecek goto allmulti;
702 1.1 jdolecek
703 1.6 christos error = vge_cam_set(sc, enm->enm_addrlo);
704 1.1 jdolecek if (error)
705 1.1 jdolecek break;
706 1.1 jdolecek
707 1.1 jdolecek ETHER_NEXT_MULTI(step, enm);
708 1.1 jdolecek }
709 1.1 jdolecek
710 1.1 jdolecek /* If there were too many addresses, use the hash filter. */
711 1.1 jdolecek if (error) {
712 1.1 jdolecek vge_cam_clear(sc);
713 1.1 jdolecek
714 1.1 jdolecek ETHER_FIRST_MULTI(step, &sc->sc_ethercom, enm);
715 1.15 tsutsui while (enm != NULL) {
716 1.6 christos /*
717 1.6 christos * If multicast range, fall back to ALLMULTI.
718 1.6 christos */
719 1.6 christos if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
720 1.6 christos ETHER_ADDR_LEN) != 0)
721 1.6 christos goto allmulti;
722 1.6 christos
723 1.6 christos h = ether_crc32_be(enm->enm_addrlo,
724 1.6 christos ETHER_ADDR_LEN) >> 26;
725 1.6 christos hashes[h >> 5] |= 1 << (h & 0x1f);
726 1.6 christos
727 1.6 christos ETHER_NEXT_MULTI(step, enm);
728 1.1 jdolecek }
729 1.1 jdolecek
730 1.1 jdolecek CSR_WRITE_4(sc, VGE_MAR0, hashes[0]);
731 1.1 jdolecek CSR_WRITE_4(sc, VGE_MAR1, hashes[1]);
732 1.1 jdolecek }
733 1.1 jdolecek }
734 1.1 jdolecek
735 1.1 jdolecek static void
736 1.15 tsutsui vge_reset(struct vge_softc *sc)
737 1.1 jdolecek {
738 1.15 tsutsui int i;
739 1.1 jdolecek
740 1.1 jdolecek CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_SOFTRESET);
741 1.1 jdolecek
742 1.1 jdolecek for (i = 0; i < VGE_TIMEOUT; i++) {
743 1.1 jdolecek DELAY(5);
744 1.1 jdolecek if ((CSR_READ_1(sc, VGE_CRS1) & VGE_CR1_SOFTRESET) == 0)
745 1.1 jdolecek break;
746 1.1 jdolecek }
747 1.1 jdolecek
748 1.1 jdolecek if (i == VGE_TIMEOUT) {
749 1.21 tsutsui aprint_error("%s: soft reset timed out", sc->sc_dev.dv_xname);
750 1.1 jdolecek CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_STOP_FORCE);
751 1.1 jdolecek DELAY(2000);
752 1.1 jdolecek }
753 1.1 jdolecek
754 1.1 jdolecek DELAY(5000);
755 1.1 jdolecek
756 1.1 jdolecek CSR_SETBIT_1(sc, VGE_EECSR, VGE_EECSR_RELOAD);
757 1.1 jdolecek
758 1.1 jdolecek for (i = 0; i < VGE_TIMEOUT; i++) {
759 1.1 jdolecek DELAY(5);
760 1.1 jdolecek if ((CSR_READ_1(sc, VGE_EECSR) & VGE_EECSR_RELOAD) == 0)
761 1.1 jdolecek break;
762 1.1 jdolecek }
763 1.1 jdolecek
764 1.1 jdolecek if (i == VGE_TIMEOUT) {
765 1.21 tsutsui aprint_error("%s: EEPROM reload timed out\n",
766 1.21 tsutsui sc->sc_dev.dv_xname);
767 1.1 jdolecek return;
768 1.1 jdolecek }
769 1.1 jdolecek
770 1.16 tsutsui /*
771 1.16 tsutsui * On some machine, the first read data from EEPROM could be
772 1.16 tsutsui * messed up, so read one dummy data here to avoid the mess.
773 1.16 tsutsui */
774 1.16 tsutsui (void)vge_read_eeprom(sc, 0);
775 1.16 tsutsui
776 1.1 jdolecek CSR_CLRBIT_1(sc, VGE_CHIPCFG0, VGE_CHIPCFG0_PACPI);
777 1.1 jdolecek }
778 1.1 jdolecek
779 1.1 jdolecek /*
780 1.1 jdolecek * Probe for a VIA gigabit chip. Check the PCI vendor and device
781 1.1 jdolecek * IDs against our list and return a device name if we find a match.
782 1.1 jdolecek */
783 1.1 jdolecek static int
784 1.10 christos vge_probe(struct device *parent __unused, struct cfdata *match __unused,
785 1.10 christos void *aux)
786 1.1 jdolecek {
787 1.1 jdolecek struct pci_attach_args *pa = aux;
788 1.1 jdolecek
789 1.1 jdolecek if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_VIATECH
790 1.1 jdolecek && PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_VIATECH_VT612X)
791 1.1 jdolecek return 1;
792 1.1 jdolecek
793 1.15 tsutsui return 0;
794 1.1 jdolecek }
795 1.1 jdolecek
796 1.1 jdolecek static int
797 1.15 tsutsui vge_allocmem(struct vge_softc *sc)
798 1.1 jdolecek {
799 1.15 tsutsui int error;
800 1.15 tsutsui int nseg;
801 1.15 tsutsui int i;
802 1.15 tsutsui bus_dma_segment_t seg;
803 1.1 jdolecek
804 1.1 jdolecek /*
805 1.21 tsutsui * Allocate memory for control data.
806 1.1 jdolecek */
807 1.21 tsutsui
808 1.21 tsutsui error = bus_dmamem_alloc(sc->sc_dmat, sizeof(struct vge_control_data),
809 1.21 tsutsui VGE_RING_ALIGN, 0, &seg, 1, &nseg, BUS_DMA_NOWAIT);
810 1.1 jdolecek if (error) {
811 1.21 tsutsui aprint_error("%s: could not allocate control data dma memory\n",
812 1.1 jdolecek sc->sc_dev.dv_xname);
813 1.15 tsutsui return ENOMEM;
814 1.1 jdolecek }
815 1.1 jdolecek
816 1.21 tsutsui /* Map the memory to kernel VA space */
817 1.1 jdolecek
818 1.21 tsutsui error = bus_dmamem_map(sc->sc_dmat, &seg, nseg,
819 1.21 tsutsui sizeof(struct vge_control_data), (caddr_t *)&sc->sc_control_data,
820 1.21 tsutsui BUS_DMA_NOWAIT);
821 1.1 jdolecek if (error) {
822 1.21 tsutsui aprint_error("%s: could not map control data dma memory\n",
823 1.1 jdolecek sc->sc_dev.dv_xname);
824 1.15 tsutsui return ENOMEM;
825 1.1 jdolecek }
826 1.21 tsutsui memset(sc->sc_control_data, 0, sizeof(struct vge_control_data));
827 1.1 jdolecek
828 1.21 tsutsui /*
829 1.21 tsutsui * Create map for control data.
830 1.21 tsutsui */
831 1.21 tsutsui error = bus_dmamap_create(sc->sc_dmat,
832 1.21 tsutsui sizeof(struct vge_control_data), 1,
833 1.21 tsutsui sizeof(struct vge_control_data), 0, BUS_DMA_NOWAIT,
834 1.21 tsutsui &sc->sc_cddmamap);
835 1.1 jdolecek if (error) {
836 1.21 tsutsui aprint_error("%s: could not create control data dmamap\n",
837 1.1 jdolecek sc->sc_dev.dv_xname);
838 1.15 tsutsui return ENOMEM;
839 1.1 jdolecek }
840 1.1 jdolecek
841 1.21 tsutsui /* Load the map for the control data. */
842 1.21 tsutsui error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
843 1.21 tsutsui sc->sc_control_data, sizeof(struct vge_control_data), NULL,
844 1.21 tsutsui BUS_DMA_NOWAIT);
845 1.1 jdolecek if (error) {
846 1.21 tsutsui aprint_error("%s: could not load control data dma memory\n",
847 1.1 jdolecek sc->sc_dev.dv_xname);
848 1.15 tsutsui return ENOMEM;
849 1.1 jdolecek }
850 1.1 jdolecek
851 1.1 jdolecek /* Create DMA maps for TX buffers */
852 1.1 jdolecek
853 1.21 tsutsui for (i = 0; i < VGE_NTXDESC; i++) {
854 1.21 tsutsui error = bus_dmamap_create(sc->sc_dmat, VGE_TX_MAXLEN,
855 1.21 tsutsui VGE_TX_FRAGS, VGE_TX_MAXLEN, 0, BUS_DMA_NOWAIT,
856 1.21 tsutsui &sc->sc_txsoft[i].txs_dmamap);
857 1.1 jdolecek if (error) {
858 1.21 tsutsui aprint_error("%s: can't create DMA map for TX descs\n",
859 1.1 jdolecek sc->sc_dev.dv_xname);
860 1.15 tsutsui return ENOMEM;
861 1.1 jdolecek }
862 1.1 jdolecek }
863 1.1 jdolecek
864 1.1 jdolecek /* Create DMA maps for RX buffers */
865 1.1 jdolecek
866 1.21 tsutsui for (i = 0; i < VGE_NRXDESC; i++) {
867 1.21 tsutsui error = bus_dmamap_create(sc->sc_dmat, MCLBYTES,
868 1.21 tsutsui 1, MCLBYTES, 0, BUS_DMA_NOWAIT,
869 1.21 tsutsui &sc->sc_rxsoft[i].rxs_dmamap);
870 1.1 jdolecek if (error) {
871 1.21 tsutsui aprint_error("%s: can't create DMA map for RX descs\n",
872 1.21 tsutsui sc->sc_dev.dv_xname);
873 1.15 tsutsui return ENOMEM;
874 1.1 jdolecek }
875 1.21 tsutsui sc->sc_rxsoft[i].rxs_mbuf = NULL;
876 1.1 jdolecek }
877 1.1 jdolecek
878 1.15 tsutsui return 0;
879 1.1 jdolecek }
880 1.1 jdolecek
881 1.1 jdolecek /*
882 1.1 jdolecek * Attach the interface. Allocate softc structures, do ifmedia
883 1.1 jdolecek * setup and ethernet/BPF attach.
884 1.1 jdolecek */
885 1.1 jdolecek static void
886 1.10 christos vge_attach(struct device *parent __unused, struct device *self, void *aux)
887 1.1 jdolecek {
888 1.15 tsutsui uint8_t *eaddr;
889 1.21 tsutsui struct vge_softc *sc = (void *)self;
890 1.15 tsutsui struct ifnet *ifp;
891 1.1 jdolecek struct pci_attach_args *pa = aux;
892 1.1 jdolecek pci_chipset_tag_t pc = pa->pa_pc;
893 1.1 jdolecek const char *intrstr;
894 1.1 jdolecek pci_intr_handle_t ih;
895 1.11 tsutsui uint16_t val;
896 1.1 jdolecek
897 1.1 jdolecek aprint_normal(": VIA VT612X Gigabit Ethernet (rev. %#x)\n",
898 1.1 jdolecek PCI_REVISION(pa->pa_class));
899 1.1 jdolecek
900 1.1 jdolecek /* Make sure bus-mastering is enabled */
901 1.1 jdolecek pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
902 1.15 tsutsui pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
903 1.15 tsutsui PCI_COMMAND_MASTER_ENABLE);
904 1.1 jdolecek
905 1.1 jdolecek /*
906 1.1 jdolecek * Map control/status registers.
907 1.1 jdolecek */
908 1.15 tsutsui if (pci_mapreg_map(pa, VGE_PCI_LOMEM, PCI_MAPREG_TYPE_MEM, 0,
909 1.21 tsutsui &sc->sc_bst, &sc->sc_bsh, NULL, NULL) != 0) {
910 1.15 tsutsui aprint_error("%s: couldn't map memory\n", sc->sc_dev.dv_xname);
911 1.1 jdolecek return;
912 1.1 jdolecek }
913 1.1 jdolecek
914 1.1 jdolecek /*
915 1.1 jdolecek * Map and establish our interrupt.
916 1.1 jdolecek */
917 1.1 jdolecek if (pci_intr_map(pa, &ih)) {
918 1.1 jdolecek aprint_error("%s: unable to map interrupt\n",
919 1.1 jdolecek sc->sc_dev.dv_xname);
920 1.1 jdolecek return;
921 1.1 jdolecek }
922 1.1 jdolecek intrstr = pci_intr_string(pc, ih);
923 1.21 tsutsui sc->sc_intrhand = pci_intr_establish(pc, ih, IPL_NET, vge_intr, sc);
924 1.21 tsutsui if (sc->sc_intrhand == NULL) {
925 1.21 tsutsui aprint_error("%s: unable to establish interrupt",
926 1.1 jdolecek sc->sc_dev.dv_xname);
927 1.1 jdolecek if (intrstr != NULL)
928 1.21 tsutsui aprint_error(" at %s", intrstr);
929 1.21 tsutsui aprint_error("\n");
930 1.1 jdolecek return;
931 1.1 jdolecek }
932 1.1 jdolecek aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
933 1.1 jdolecek
934 1.1 jdolecek /* Reset the adapter. */
935 1.1 jdolecek vge_reset(sc);
936 1.1 jdolecek
937 1.1 jdolecek /*
938 1.1 jdolecek * Get station address from the EEPROM.
939 1.1 jdolecek */
940 1.21 tsutsui eaddr = sc->sc_eaddr;
941 1.11 tsutsui val = vge_read_eeprom(sc, VGE_EE_EADDR + 0);
942 1.11 tsutsui eaddr[0] = val & 0xff;
943 1.11 tsutsui eaddr[1] = val >> 8;
944 1.11 tsutsui val = vge_read_eeprom(sc, VGE_EE_EADDR + 1);
945 1.11 tsutsui eaddr[2] = val & 0xff;
946 1.11 tsutsui eaddr[3] = val >> 8;
947 1.11 tsutsui val = vge_read_eeprom(sc, VGE_EE_EADDR + 2);
948 1.11 tsutsui eaddr[4] = val & 0xff;
949 1.11 tsutsui eaddr[5] = val >> 8;
950 1.1 jdolecek
951 1.21 tsutsui aprint_normal("%s: Ethernet address: %s\n", sc->sc_dev.dv_xname,
952 1.1 jdolecek ether_sprintf(eaddr));
953 1.1 jdolecek
954 1.1 jdolecek /*
955 1.1 jdolecek * Use the 32bit tag. Hardware supports 48bit physical addresses,
956 1.1 jdolecek * but we don't use that for now.
957 1.1 jdolecek */
958 1.21 tsutsui sc->sc_dmat = pa->pa_dmat;
959 1.1 jdolecek
960 1.4 jdolecek if (vge_allocmem(sc))
961 1.1 jdolecek return;
962 1.1 jdolecek
963 1.1 jdolecek ifp = &sc->sc_ethercom.ec_if;
964 1.1 jdolecek ifp->if_softc = sc;
965 1.1 jdolecek strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
966 1.1 jdolecek ifp->if_mtu = ETHERMTU;
967 1.1 jdolecek ifp->if_baudrate = IF_Gbps(1);
968 1.1 jdolecek ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
969 1.1 jdolecek ifp->if_ioctl = vge_ioctl;
970 1.1 jdolecek ifp->if_start = vge_start;
971 1.1 jdolecek
972 1.1 jdolecek /*
973 1.1 jdolecek * We can support 802.1Q VLAN-sized frames and jumbo
974 1.1 jdolecek * Ethernet frames.
975 1.1 jdolecek */
976 1.1 jdolecek sc->sc_ethercom.ec_capabilities |=
977 1.1 jdolecek ETHERCAP_VLAN_MTU | ETHERCAP_JUMBO_MTU |
978 1.1 jdolecek ETHERCAP_VLAN_HWTAGGING;
979 1.1 jdolecek
980 1.1 jdolecek /*
981 1.1 jdolecek * We can do IPv4/TCPv4/UDPv4 checksums in hardware.
982 1.1 jdolecek */
983 1.5 yamt ifp->if_capabilities |=
984 1.5 yamt IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
985 1.5 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
986 1.5 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx;
987 1.1 jdolecek
988 1.1 jdolecek #ifdef DEVICE_POLLING
989 1.1 jdolecek #ifdef IFCAP_POLLING
990 1.1 jdolecek ifp->if_capabilities |= IFCAP_POLLING;
991 1.1 jdolecek #endif
992 1.1 jdolecek #endif
993 1.1 jdolecek ifp->if_watchdog = vge_watchdog;
994 1.1 jdolecek ifp->if_init = vge_init;
995 1.1 jdolecek IFQ_SET_MAXLEN(&ifp->if_snd, max(VGE_IFQ_MAXLEN, IFQ_MAXLEN));
996 1.1 jdolecek
997 1.1 jdolecek /*
998 1.1 jdolecek * Initialize our media structures and probe the MII.
999 1.1 jdolecek */
1000 1.1 jdolecek sc->sc_mii.mii_ifp = ifp;
1001 1.1 jdolecek sc->sc_mii.mii_readreg = vge_miibus_readreg;
1002 1.1 jdolecek sc->sc_mii.mii_writereg = vge_miibus_writereg;
1003 1.1 jdolecek sc->sc_mii.mii_statchg = vge_miibus_statchg;
1004 1.1 jdolecek ifmedia_init(&sc->sc_mii.mii_media, 0, vge_ifmedia_upd,
1005 1.1 jdolecek vge_ifmedia_sts);
1006 1.1 jdolecek mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
1007 1.1 jdolecek MII_OFFSET_ANY, MIIF_DOPAUSE);
1008 1.1 jdolecek if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
1009 1.1 jdolecek ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
1010 1.1 jdolecek ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
1011 1.1 jdolecek } else
1012 1.1 jdolecek ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
1013 1.1 jdolecek
1014 1.1 jdolecek /*
1015 1.1 jdolecek * Attach the interface.
1016 1.1 jdolecek */
1017 1.1 jdolecek if_attach(ifp);
1018 1.1 jdolecek ether_ifattach(ifp, eaddr);
1019 1.1 jdolecek
1020 1.21 tsutsui callout_init(&sc->sc_timeout);
1021 1.21 tsutsui callout_setfunc(&sc->sc_timeout, vge_tick, sc);
1022 1.1 jdolecek
1023 1.1 jdolecek /*
1024 1.1 jdolecek * Make sure the interface is shutdown during reboot.
1025 1.1 jdolecek */
1026 1.1 jdolecek if (shutdownhook_establish(vge_shutdown, sc) == NULL) {
1027 1.21 tsutsui aprint_error("%s: WARNING: unable to establish shutdown hook\n",
1028 1.1 jdolecek sc->sc_dev.dv_xname);
1029 1.1 jdolecek }
1030 1.1 jdolecek }
1031 1.1 jdolecek
1032 1.1 jdolecek static int
1033 1.15 tsutsui vge_newbuf(struct vge_softc *sc, int idx, struct mbuf *m)
1034 1.15 tsutsui {
1035 1.15 tsutsui struct mbuf *m_new;
1036 1.21 tsutsui struct vge_rxdesc *rxd;
1037 1.21 tsutsui struct vge_rxsoft *rxs;
1038 1.15 tsutsui bus_dmamap_t map;
1039 1.15 tsutsui int i;
1040 1.1 jdolecek
1041 1.15 tsutsui m_new = NULL;
1042 1.1 jdolecek if (m == NULL) {
1043 1.15 tsutsui MGETHDR(m_new, M_DONTWAIT, MT_DATA);
1044 1.15 tsutsui if (m_new == NULL)
1045 1.15 tsutsui return ENOBUFS;
1046 1.1 jdolecek
1047 1.15 tsutsui MCLGET(m_new, M_DONTWAIT);
1048 1.15 tsutsui if ((m_new->m_flags & M_EXT) == 0) {
1049 1.15 tsutsui m_freem(m_new);
1050 1.15 tsutsui return ENOBUFS;
1051 1.1 jdolecek }
1052 1.1 jdolecek
1053 1.15 tsutsui m = m_new;
1054 1.1 jdolecek } else
1055 1.1 jdolecek m->m_data = m->m_ext.ext_buf;
1056 1.1 jdolecek
1057 1.1 jdolecek
1058 1.13 tsutsui #ifndef __NO_STRICT_ALIGNMENT
1059 1.1 jdolecek /*
1060 1.1 jdolecek * This is part of an evil trick to deal with non-x86 platforms.
1061 1.1 jdolecek * The VIA chip requires RX buffers to be aligned on 32-bit
1062 1.1 jdolecek * boundaries, but that will hose non-x86 machines. To get around
1063 1.1 jdolecek * this, we leave some empty space at the start of each buffer
1064 1.1 jdolecek * and for non-x86 hosts, we copy the buffer back two bytes
1065 1.1 jdolecek * to achieve word alignment. This is slightly more efficient
1066 1.1 jdolecek * than allocating a new buffer, copying the contents, and
1067 1.1 jdolecek * discarding the old buffer.
1068 1.1 jdolecek */
1069 1.21 tsutsui m->m_len = m->m_pkthdr.len = MCLBYTES - VGE_RX_PAD;
1070 1.21 tsutsui m->m_data += VGE_RX_PAD;
1071 1.1 jdolecek #else
1072 1.1 jdolecek m->m_len = m->m_pkthdr.len = MCLBYTES;
1073 1.1 jdolecek #endif
1074 1.21 tsutsui rxs = &sc->sc_rxsoft[idx];
1075 1.21 tsutsui map = rxs->rxs_dmamap;
1076 1.1 jdolecek
1077 1.21 tsutsui if (bus_dmamap_load_mbuf(sc->sc_dmat, map, m, BUS_DMA_NOWAIT) != 0)
1078 1.14 tsutsui goto out;
1079 1.14 tsutsui
1080 1.21 tsutsui rxd = &sc->sc_rxdescs[idx];
1081 1.14 tsutsui
1082 1.14 tsutsui /* If this descriptor is still owned by the chip, bail. */
1083 1.14 tsutsui
1084 1.14 tsutsui VGE_RXDESCSYNC(sc, idx, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1085 1.21 tsutsui if (le32toh(rxd->rd_sts) & VGE_RDSTS_OWN) {
1086 1.21 tsutsui aprint_error("%s: tried to map busy RX descriptor\n",
1087 1.14 tsutsui sc->sc_dev.dv_xname);
1088 1.14 tsutsui VGE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD);
1089 1.21 tsutsui panic("vge_newbuf");
1090 1.14 tsutsui goto out;
1091 1.1 jdolecek }
1092 1.1 jdolecek
1093 1.21 tsutsui rxs->rxs_mbuf = m;
1094 1.21 tsutsui bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
1095 1.21 tsutsui BUS_DMASYNC_PREREAD);
1096 1.21 tsutsui
1097 1.21 tsutsui rxd->rd_buflen =
1098 1.14 tsutsui htole16(VGE_BUFLEN(map->dm_segs[0].ds_len) | VGE_RXDESC_I);
1099 1.21 tsutsui rxd->rd_addrlo = htole32(VGE_ADDR_LO(map->dm_segs[0].ds_addr));
1100 1.21 tsutsui rxd->rd_addrhi = htole16(VGE_ADDR_HI(map->dm_segs[0].ds_addr) & 0xFFFF);
1101 1.21 tsutsui rxd->rd_sts = 0;
1102 1.21 tsutsui rxd->rd_ctl = 0;
1103 1.14 tsutsui VGE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1104 1.14 tsutsui
1105 1.1 jdolecek /*
1106 1.1 jdolecek * Note: the manual fails to document the fact that for
1107 1.1 jdolecek * proper opration, the driver needs to replentish the RX
1108 1.1 jdolecek * DMA ring 4 descriptors at a time (rather than one at a
1109 1.1 jdolecek * time, like most chips). We can allocate the new buffers
1110 1.1 jdolecek * but we should not set the OWN bits until we're ready
1111 1.1 jdolecek * to hand back 4 of them in one shot.
1112 1.1 jdolecek */
1113 1.1 jdolecek
1114 1.1 jdolecek #define VGE_RXCHUNK 4
1115 1.21 tsutsui sc->sc_rx_consumed++;
1116 1.21 tsutsui if (sc->sc_rx_consumed == VGE_RXCHUNK) {
1117 1.21 tsutsui for (i = idx; i != idx - VGE_RXCHUNK; i--) {
1118 1.21 tsutsui KASSERT(i >= 0);
1119 1.21 tsutsui sc->sc_rxdescs[i].rd_sts |= htole32(VGE_RDSTS_OWN);
1120 1.14 tsutsui VGE_RXDESCSYNC(sc, i,
1121 1.14 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1122 1.14 tsutsui }
1123 1.21 tsutsui sc->sc_rx_consumed = 0;
1124 1.1 jdolecek }
1125 1.1 jdolecek
1126 1.15 tsutsui return 0;
1127 1.14 tsutsui out:
1128 1.15 tsutsui if (m_new != NULL)
1129 1.15 tsutsui m_freem(m_new);
1130 1.15 tsutsui return ENOMEM;
1131 1.1 jdolecek }
1132 1.1 jdolecek
1133 1.13 tsutsui #ifndef __NO_STRICT_ALIGNMENT
1134 1.8 perry static inline void
1135 1.15 tsutsui vge_fixup_rx(struct mbuf *m)
1136 1.1 jdolecek {
1137 1.15 tsutsui int i;
1138 1.15 tsutsui uint16_t *src, *dst;
1139 1.1 jdolecek
1140 1.1 jdolecek src = mtod(m, uint16_t *);
1141 1.1 jdolecek dst = src - 1;
1142 1.1 jdolecek
1143 1.1 jdolecek for (i = 0; i < (m->m_len / sizeof(uint16_t) + 1); i++)
1144 1.1 jdolecek *dst++ = *src++;
1145 1.1 jdolecek
1146 1.1 jdolecek m->m_data -= ETHER_ALIGN;
1147 1.1 jdolecek }
1148 1.1 jdolecek #endif
1149 1.1 jdolecek
1150 1.1 jdolecek /*
1151 1.1 jdolecek * RX handler. We support the reception of jumbo frames that have
1152 1.1 jdolecek * been fragmented across multiple 2K mbuf cluster buffers.
1153 1.1 jdolecek */
1154 1.1 jdolecek static void
1155 1.15 tsutsui vge_rxeof(struct vge_softc *sc)
1156 1.1 jdolecek {
1157 1.15 tsutsui struct mbuf *m;
1158 1.15 tsutsui struct ifnet *ifp;
1159 1.15 tsutsui int idx, total_len, lim;
1160 1.21 tsutsui struct vge_rxdesc *cur_rxd;
1161 1.21 tsutsui struct vge_rxsoft *rxs;
1162 1.15 tsutsui uint32_t rxstat, rxctl;
1163 1.1 jdolecek
1164 1.1 jdolecek ifp = &sc->sc_ethercom.ec_if;
1165 1.15 tsutsui lim = 0;
1166 1.1 jdolecek
1167 1.1 jdolecek /* Invalidate the descriptor memory */
1168 1.1 jdolecek
1169 1.21 tsutsui for (idx = sc->sc_rx_prodidx;; idx = VGE_NEXT_RXDESC(idx)) {
1170 1.21 tsutsui cur_rxd = &sc->sc_rxdescs[idx];
1171 1.1 jdolecek
1172 1.14 tsutsui VGE_RXDESCSYNC(sc, idx,
1173 1.14 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1174 1.21 tsutsui rxstat = le32toh(cur_rxd->rd_sts);
1175 1.14 tsutsui if ((rxstat & VGE_RDSTS_OWN) != 0) {
1176 1.14 tsutsui VGE_RXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD);
1177 1.14 tsutsui break;
1178 1.14 tsutsui }
1179 1.1 jdolecek
1180 1.21 tsutsui rxctl = le32toh(cur_rxd->rd_ctl);
1181 1.21 tsutsui rxs = &sc->sc_rxsoft[idx];
1182 1.21 tsutsui m = rxs->rxs_mbuf;
1183 1.14 tsutsui total_len = (rxstat & VGE_RDSTS_BUFSIZ) >> 16;
1184 1.1 jdolecek
1185 1.1 jdolecek /* Invalidate the RX mbuf and unload its map */
1186 1.1 jdolecek
1187 1.21 tsutsui bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap,
1188 1.21 tsutsui 0, rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
1189 1.21 tsutsui bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
1190 1.1 jdolecek
1191 1.1 jdolecek /*
1192 1.1 jdolecek * If the 'start of frame' bit is set, this indicates
1193 1.1 jdolecek * either the first fragment in a multi-fragment receive,
1194 1.1 jdolecek * or an intermediate fragment. Either way, we want to
1195 1.1 jdolecek * accumulate the buffers.
1196 1.1 jdolecek */
1197 1.1 jdolecek if (rxstat & VGE_RXPKT_SOF) {
1198 1.21 tsutsui m->m_len = MCLBYTES - VGE_RX_PAD;
1199 1.21 tsutsui if (sc->sc_rx_mhead == NULL)
1200 1.21 tsutsui sc->sc_rx_mhead = sc->sc_rx_mtail = m;
1201 1.1 jdolecek else {
1202 1.1 jdolecek m->m_flags &= ~M_PKTHDR;
1203 1.21 tsutsui sc->sc_rx_mtail->m_next = m;
1204 1.21 tsutsui sc->sc_rx_mtail = m;
1205 1.1 jdolecek }
1206 1.14 tsutsui vge_newbuf(sc, idx, NULL);
1207 1.1 jdolecek continue;
1208 1.1 jdolecek }
1209 1.1 jdolecek
1210 1.1 jdolecek /*
1211 1.1 jdolecek * Bad/error frames will have the RXOK bit cleared.
1212 1.1 jdolecek * However, there's one error case we want to allow:
1213 1.1 jdolecek * if a VLAN tagged frame arrives and the chip can't
1214 1.1 jdolecek * match it against the CAM filter, it considers this
1215 1.1 jdolecek * a 'VLAN CAM filter miss' and clears the 'RXOK' bit.
1216 1.1 jdolecek * We don't want to drop the frame though: our VLAN
1217 1.1 jdolecek * filtering is done in software.
1218 1.1 jdolecek */
1219 1.1 jdolecek if (!(rxstat & VGE_RDSTS_RXOK) && !(rxstat & VGE_RDSTS_VIDM)
1220 1.1 jdolecek && !(rxstat & VGE_RDSTS_CSUMERR)) {
1221 1.1 jdolecek ifp->if_ierrors++;
1222 1.1 jdolecek /*
1223 1.1 jdolecek * If this is part of a multi-fragment packet,
1224 1.1 jdolecek * discard all the pieces.
1225 1.1 jdolecek */
1226 1.21 tsutsui if (sc->sc_rx_mhead != NULL) {
1227 1.21 tsutsui m_freem(sc->sc_rx_mhead);
1228 1.21 tsutsui sc->sc_rx_mhead = sc->sc_rx_mtail = NULL;
1229 1.1 jdolecek }
1230 1.14 tsutsui vge_newbuf(sc, idx, m);
1231 1.1 jdolecek continue;
1232 1.1 jdolecek }
1233 1.1 jdolecek
1234 1.1 jdolecek /*
1235 1.1 jdolecek * If allocating a replacement mbuf fails,
1236 1.1 jdolecek * reload the current one.
1237 1.1 jdolecek */
1238 1.1 jdolecek
1239 1.14 tsutsui if (vge_newbuf(sc, idx, NULL)) {
1240 1.1 jdolecek ifp->if_ierrors++;
1241 1.21 tsutsui if (sc->sc_rx_mhead != NULL) {
1242 1.21 tsutsui m_freem(sc->sc_rx_mhead);
1243 1.21 tsutsui sc->sc_rx_mhead = sc->sc_rx_mtail = NULL;
1244 1.1 jdolecek }
1245 1.14 tsutsui vge_newbuf(sc, idx, m);
1246 1.1 jdolecek continue;
1247 1.1 jdolecek }
1248 1.1 jdolecek
1249 1.21 tsutsui if (sc->sc_rx_mhead != NULL) {
1250 1.21 tsutsui m->m_len = total_len % (MCLBYTES - VGE_RX_PAD);
1251 1.1 jdolecek /*
1252 1.1 jdolecek * Special case: if there's 4 bytes or less
1253 1.1 jdolecek * in this buffer, the mbuf can be discarded:
1254 1.1 jdolecek * the last 4 bytes is the CRC, which we don't
1255 1.1 jdolecek * care about anyway.
1256 1.1 jdolecek */
1257 1.1 jdolecek if (m->m_len <= ETHER_CRC_LEN) {
1258 1.21 tsutsui sc->sc_rx_mtail->m_len -=
1259 1.1 jdolecek (ETHER_CRC_LEN - m->m_len);
1260 1.1 jdolecek m_freem(m);
1261 1.1 jdolecek } else {
1262 1.1 jdolecek m->m_len -= ETHER_CRC_LEN;
1263 1.1 jdolecek m->m_flags &= ~M_PKTHDR;
1264 1.21 tsutsui sc->sc_rx_mtail->m_next = m;
1265 1.1 jdolecek }
1266 1.21 tsutsui m = sc->sc_rx_mhead;
1267 1.21 tsutsui sc->sc_rx_mhead = sc->sc_rx_mtail = NULL;
1268 1.1 jdolecek m->m_pkthdr.len = total_len - ETHER_CRC_LEN;
1269 1.1 jdolecek } else
1270 1.21 tsutsui m->m_pkthdr.len = m->m_len = total_len - ETHER_CRC_LEN;
1271 1.1 jdolecek
1272 1.13 tsutsui #ifndef __NO_STRICT_ALIGNMENT
1273 1.1 jdolecek vge_fixup_rx(m);
1274 1.1 jdolecek #endif
1275 1.1 jdolecek ifp->if_ipackets++;
1276 1.1 jdolecek m->m_pkthdr.rcvif = ifp;
1277 1.1 jdolecek
1278 1.1 jdolecek /* Do RX checksumming if enabled */
1279 1.1 jdolecek if (ifp->if_csum_flags_rx & M_CSUM_IPv4) {
1280 1.1 jdolecek
1281 1.1 jdolecek /* Check IP header checksum */
1282 1.1 jdolecek if (rxctl & VGE_RDCTL_IPPKT)
1283 1.1 jdolecek m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
1284 1.1 jdolecek if ((rxctl & VGE_RDCTL_IPCSUMOK) == 0)
1285 1.1 jdolecek m->m_pkthdr.csum_flags |= M_CSUM_IPv4_BAD;
1286 1.1 jdolecek }
1287 1.1 jdolecek
1288 1.1 jdolecek if (ifp->if_csum_flags_rx & M_CSUM_TCPv4) {
1289 1.1 jdolecek /* Check UDP checksum */
1290 1.1 jdolecek if (rxctl & VGE_RDCTL_TCPPKT)
1291 1.1 jdolecek m->m_pkthdr.csum_flags |= M_CSUM_TCPv4;
1292 1.1 jdolecek
1293 1.1 jdolecek if ((rxctl & VGE_RDCTL_PROTOCSUMOK) == 0)
1294 1.1 jdolecek m->m_pkthdr.csum_flags |= M_CSUM_TCP_UDP_BAD;
1295 1.1 jdolecek }
1296 1.1 jdolecek
1297 1.1 jdolecek if (ifp->if_csum_flags_rx & M_CSUM_UDPv4) {
1298 1.1 jdolecek /* Check UDP checksum */
1299 1.1 jdolecek if (rxctl & VGE_RDCTL_UDPPKT)
1300 1.1 jdolecek m->m_pkthdr.csum_flags |= M_CSUM_UDPv4;
1301 1.1 jdolecek
1302 1.1 jdolecek if ((rxctl & VGE_RDCTL_PROTOCSUMOK) == 0)
1303 1.1 jdolecek m->m_pkthdr.csum_flags |= M_CSUM_TCP_UDP_BAD;
1304 1.1 jdolecek }
1305 1.1 jdolecek
1306 1.20 tsutsui if (rxstat & VGE_RDSTS_VTAG) {
1307 1.20 tsutsui /*
1308 1.20 tsutsui * We use bswap16() here because:
1309 1.20 tsutsui * On LE machines, tag is stored in BE as stream data.
1310 1.20 tsutsui * On BE machines, tag is stored in BE as stream data
1311 1.20 tsutsui * but it was already swapped by le32toh() above.
1312 1.20 tsutsui */
1313 1.1 jdolecek VLAN_INPUT_TAG(ifp, m,
1314 1.20 tsutsui bswap16(rxctl & VGE_RDCTL_VLANID), continue);
1315 1.20 tsutsui }
1316 1.1 jdolecek
1317 1.1 jdolecek #if NBPFILTER > 0
1318 1.1 jdolecek /*
1319 1.1 jdolecek * Handle BPF listeners.
1320 1.1 jdolecek */
1321 1.1 jdolecek if (ifp->if_bpf)
1322 1.1 jdolecek bpf_mtap(ifp->if_bpf, m);
1323 1.1 jdolecek #endif
1324 1.1 jdolecek
1325 1.1 jdolecek (*ifp->if_input)(ifp, m);
1326 1.1 jdolecek
1327 1.1 jdolecek lim++;
1328 1.21 tsutsui if (lim == VGE_NRXDESC)
1329 1.1 jdolecek break;
1330 1.1 jdolecek
1331 1.1 jdolecek }
1332 1.1 jdolecek
1333 1.21 tsutsui sc->sc_rx_prodidx = idx;
1334 1.1 jdolecek CSR_WRITE_2(sc, VGE_RXDESC_RESIDUECNT, lim);
1335 1.1 jdolecek }
1336 1.1 jdolecek
1337 1.1 jdolecek static void
1338 1.15 tsutsui vge_txeof(struct vge_softc *sc)
1339 1.1 jdolecek {
1340 1.15 tsutsui struct ifnet *ifp;
1341 1.21 tsutsui struct vge_txsoft *txs;
1342 1.15 tsutsui uint32_t txstat;
1343 1.15 tsutsui int idx;
1344 1.1 jdolecek
1345 1.1 jdolecek ifp = &sc->sc_ethercom.ec_if;
1346 1.21 tsutsui idx = sc->sc_tx_considx;
1347 1.1 jdolecek
1348 1.21 tsutsui for (idx = sc->sc_tx_considx;
1349 1.21 tsutsui idx != sc->sc_tx_prodidx;
1350 1.21 tsutsui idx = VGE_NEXT_TXDESC(idx)) {
1351 1.14 tsutsui VGE_TXDESCSYNC(sc, idx,
1352 1.14 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1353 1.21 tsutsui txstat = le32toh(sc->sc_txdescs[idx].td_sts);
1354 1.14 tsutsui if (txstat & VGE_TDSTS_OWN) {
1355 1.14 tsutsui VGE_TXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD);
1356 1.1 jdolecek break;
1357 1.14 tsutsui }
1358 1.1 jdolecek
1359 1.21 tsutsui txs = &sc->sc_txsoft[idx];
1360 1.21 tsutsui m_freem(txs->txs_mbuf);
1361 1.21 tsutsui txs->txs_mbuf = NULL;
1362 1.21 tsutsui bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap, 0,
1363 1.21 tsutsui txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1364 1.21 tsutsui bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
1365 1.1 jdolecek if (txstat & (VGE_TDSTS_EXCESSCOLL|VGE_TDSTS_COLL))
1366 1.1 jdolecek ifp->if_collisions++;
1367 1.1 jdolecek if (txstat & VGE_TDSTS_TXERR)
1368 1.1 jdolecek ifp->if_oerrors++;
1369 1.1 jdolecek else
1370 1.1 jdolecek ifp->if_opackets++;
1371 1.1 jdolecek
1372 1.21 tsutsui sc->sc_tx_free++;
1373 1.1 jdolecek }
1374 1.1 jdolecek
1375 1.1 jdolecek /* No changes made to the TX ring, so no flush needed */
1376 1.1 jdolecek
1377 1.21 tsutsui if (idx != sc->sc_tx_considx) {
1378 1.21 tsutsui sc->sc_tx_considx = idx;
1379 1.1 jdolecek ifp->if_flags &= ~IFF_OACTIVE;
1380 1.1 jdolecek }
1381 1.1 jdolecek
1382 1.1 jdolecek /*
1383 1.1 jdolecek * If not all descriptors have been released reaped yet,
1384 1.1 jdolecek * reload the timer so that we will eventually get another
1385 1.1 jdolecek * interrupt that will cause us to re-enter this routine.
1386 1.1 jdolecek * This is done in case the transmitter has gone idle.
1387 1.1 jdolecek */
1388 1.21 tsutsui if (sc->sc_tx_free != VGE_NTXDESC)
1389 1.1 jdolecek CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_TIMER0_ENABLE);
1390 1.21 tsutsui else
1391 1.21 tsutsui ifp->if_timer = 0;
1392 1.1 jdolecek }
1393 1.1 jdolecek
1394 1.1 jdolecek static void
1395 1.15 tsutsui vge_tick(void *xsc)
1396 1.1 jdolecek {
1397 1.15 tsutsui struct vge_softc *sc;
1398 1.15 tsutsui struct ifnet *ifp;
1399 1.15 tsutsui struct mii_data *mii;
1400 1.1 jdolecek int s;
1401 1.1 jdolecek
1402 1.15 tsutsui sc = xsc;
1403 1.15 tsutsui ifp = &sc->sc_ethercom.ec_if;
1404 1.15 tsutsui mii = &sc->sc_mii;
1405 1.15 tsutsui
1406 1.1 jdolecek s = splnet();
1407 1.1 jdolecek
1408 1.21 tsutsui callout_schedule(&sc->sc_timeout, hz);
1409 1.1 jdolecek
1410 1.1 jdolecek mii_tick(mii);
1411 1.21 tsutsui if (sc->sc_link) {
1412 1.1 jdolecek if (!(mii->mii_media_status & IFM_ACTIVE))
1413 1.21 tsutsui sc->sc_link = 0;
1414 1.1 jdolecek } else {
1415 1.1 jdolecek if (mii->mii_media_status & IFM_ACTIVE &&
1416 1.1 jdolecek IFM_SUBTYPE(mii->mii_media_active) != IFM_NONE) {
1417 1.21 tsutsui sc->sc_link = 1;
1418 1.1 jdolecek if (!IFQ_IS_EMPTY(&ifp->if_snd))
1419 1.1 jdolecek vge_start(ifp);
1420 1.1 jdolecek }
1421 1.1 jdolecek }
1422 1.1 jdolecek
1423 1.1 jdolecek splx(s);
1424 1.1 jdolecek }
1425 1.1 jdolecek
1426 1.1 jdolecek static int
1427 1.15 tsutsui vge_intr(void *arg)
1428 1.1 jdolecek {
1429 1.15 tsutsui struct vge_softc *sc;
1430 1.15 tsutsui struct ifnet *ifp;
1431 1.15 tsutsui uint32_t status;
1432 1.15 tsutsui int claim;
1433 1.1 jdolecek
1434 1.15 tsutsui sc = arg;
1435 1.15 tsutsui claim = 0;
1436 1.21 tsutsui if (sc->sc_suspended) {
1437 1.1 jdolecek return claim;
1438 1.1 jdolecek }
1439 1.1 jdolecek
1440 1.15 tsutsui ifp = &sc->sc_ethercom.ec_if;
1441 1.15 tsutsui
1442 1.1 jdolecek if (!(ifp->if_flags & IFF_UP)) {
1443 1.1 jdolecek return claim;
1444 1.1 jdolecek }
1445 1.1 jdolecek
1446 1.1 jdolecek /* Disable interrupts */
1447 1.1 jdolecek CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK);
1448 1.1 jdolecek
1449 1.1 jdolecek for (;;) {
1450 1.1 jdolecek
1451 1.1 jdolecek status = CSR_READ_4(sc, VGE_ISR);
1452 1.1 jdolecek /* If the card has gone away the read returns 0xffff. */
1453 1.1 jdolecek if (status == 0xFFFFFFFF)
1454 1.1 jdolecek break;
1455 1.1 jdolecek
1456 1.1 jdolecek if (status) {
1457 1.1 jdolecek claim = 1;
1458 1.1 jdolecek CSR_WRITE_4(sc, VGE_ISR, status);
1459 1.1 jdolecek }
1460 1.1 jdolecek
1461 1.1 jdolecek if ((status & VGE_INTRS) == 0)
1462 1.1 jdolecek break;
1463 1.1 jdolecek
1464 1.1 jdolecek if (status & (VGE_ISR_RXOK|VGE_ISR_RXOK_HIPRIO))
1465 1.1 jdolecek vge_rxeof(sc);
1466 1.1 jdolecek
1467 1.1 jdolecek if (status & (VGE_ISR_RXOFLOW|VGE_ISR_RXNODESC)) {
1468 1.1 jdolecek vge_rxeof(sc);
1469 1.1 jdolecek CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN);
1470 1.1 jdolecek CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK);
1471 1.1 jdolecek }
1472 1.1 jdolecek
1473 1.1 jdolecek if (status & (VGE_ISR_TXOK0|VGE_ISR_TIMER0))
1474 1.1 jdolecek vge_txeof(sc);
1475 1.1 jdolecek
1476 1.1 jdolecek if (status & (VGE_ISR_TXDMA_STALL|VGE_ISR_RXDMA_STALL))
1477 1.1 jdolecek vge_init(ifp);
1478 1.1 jdolecek
1479 1.1 jdolecek if (status & VGE_ISR_LINKSTS)
1480 1.1 jdolecek vge_tick(sc);
1481 1.1 jdolecek }
1482 1.1 jdolecek
1483 1.1 jdolecek /* Re-enable interrupts */
1484 1.1 jdolecek CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK);
1485 1.1 jdolecek
1486 1.1 jdolecek if (!IFQ_IS_EMPTY(&ifp->if_snd))
1487 1.1 jdolecek vge_start(ifp);
1488 1.1 jdolecek
1489 1.1 jdolecek return claim;
1490 1.1 jdolecek }
1491 1.1 jdolecek
1492 1.1 jdolecek static int
1493 1.15 tsutsui vge_encap(struct vge_softc *sc, struct mbuf *m_head, int idx)
1494 1.15 tsutsui {
1495 1.21 tsutsui struct vge_txsoft *txs;
1496 1.21 tsutsui struct vge_txdesc *txd;
1497 1.21 tsutsui struct vge_txfrag *f;
1498 1.15 tsutsui struct mbuf *m_new;
1499 1.15 tsutsui bus_dmamap_t map;
1500 1.15 tsutsui int seg, error, flags;
1501 1.15 tsutsui struct m_tag *mtag;
1502 1.15 tsutsui size_t sz;
1503 1.14 tsutsui
1504 1.21 tsutsui txd = &sc->sc_txdescs[idx];
1505 1.1 jdolecek
1506 1.3 jdolecek /* If this descriptor is still owned by the chip, bail. */
1507 1.21 tsutsui if (sc->sc_tx_free <= 2) {
1508 1.14 tsutsui VGE_TXDESCSYNC(sc, idx,
1509 1.14 tsutsui BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
1510 1.21 tsutsui if (le32toh(txd->td_sts) & VGE_TDSTS_OWN) {
1511 1.14 tsutsui VGE_TXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD);
1512 1.15 tsutsui return ENOBUFS;
1513 1.14 tsutsui }
1514 1.14 tsutsui }
1515 1.1 jdolecek
1516 1.21 tsutsui txs = &sc->sc_txsoft[idx];
1517 1.21 tsutsui map = txs->txs_dmamap;
1518 1.21 tsutsui error = bus_dmamap_load_mbuf(sc->sc_dmat, map, m_head, BUS_DMA_NOWAIT);
1519 1.1 jdolecek
1520 1.3 jdolecek /* If too many segments to map, coalesce */
1521 1.21 tsutsui if (error == EFBIG ||
1522 1.21 tsutsui (m_head->m_pkthdr.len < ETHER_PAD_LEN &&
1523 1.21 tsutsui map->dm_nsegs == VGE_TX_FRAGS)) {
1524 1.1 jdolecek m_new = m_defrag(m_head, M_DONTWAIT);
1525 1.1 jdolecek if (m_new == NULL)
1526 1.3 jdolecek return (error);
1527 1.1 jdolecek
1528 1.21 tsutsui error = bus_dmamap_load_mbuf(sc->sc_dmat, map,
1529 1.3 jdolecek m_new, BUS_DMA_NOWAIT);
1530 1.3 jdolecek if (error) {
1531 1.3 jdolecek m_freem(m_new);
1532 1.15 tsutsui return error;
1533 1.1 jdolecek }
1534 1.3 jdolecek
1535 1.3 jdolecek m_head = m_new;
1536 1.3 jdolecek } else if (error)
1537 1.15 tsutsui return error;
1538 1.3 jdolecek
1539 1.21 tsutsui txs->txs_mbuf = m_head;
1540 1.21 tsutsui
1541 1.21 tsutsui bus_dmamap_sync(sc->sc_dmat, map, 0, map->dm_mapsize,
1542 1.21 tsutsui BUS_DMASYNC_PREWRITE);
1543 1.21 tsutsui
1544 1.21 tsutsui for (seg = 0, f = &txd->td_frag[0]; seg < map->dm_nsegs; seg++, f++) {
1545 1.21 tsutsui f->tf_buflen = htole16(VGE_BUFLEN(map->dm_segs[seg].ds_len));
1546 1.21 tsutsui f->tf_addrlo = htole32(VGE_ADDR_LO(map->dm_segs[seg].ds_addr));
1547 1.21 tsutsui f->tf_addrhi = htole16(VGE_ADDR_HI(map->dm_segs[seg].ds_addr));
1548 1.14 tsutsui }
1549 1.14 tsutsui
1550 1.14 tsutsui /* Argh. This chip does not autopad short frames */
1551 1.14 tsutsui sz = m_head->m_pkthdr.len;
1552 1.21 tsutsui if (sz < ETHER_PAD_LEN) {
1553 1.21 tsutsui f->tf_buflen = htole16(VGE_BUFLEN(ETHER_PAD_LEN - sz));
1554 1.21 tsutsui f->tf_addrlo = htole32(VGE_ADDR_LO(VGE_CDPADADDR(sc)));
1555 1.21 tsutsui f->tf_addrhi = htole16(VGE_ADDR_HI(VGE_CDPADADDR(sc)) & 0xFFFF);
1556 1.21 tsutsui sz = ETHER_PAD_LEN;
1557 1.14 tsutsui seg++;
1558 1.14 tsutsui }
1559 1.14 tsutsui VGE_TXFRAGSYNC(sc, idx, seg, BUS_DMASYNC_PREWRITE);
1560 1.14 tsutsui
1561 1.14 tsutsui /*
1562 1.14 tsutsui * When telling the chip how many segments there are, we
1563 1.14 tsutsui * must use nsegs + 1 instead of just nsegs. Darned if I
1564 1.14 tsutsui * know why.
1565 1.14 tsutsui */
1566 1.14 tsutsui seg++;
1567 1.14 tsutsui
1568 1.14 tsutsui flags = 0;
1569 1.14 tsutsui if (m_head->m_pkthdr.csum_flags & M_CSUM_IPv4)
1570 1.14 tsutsui flags |= VGE_TDCTL_IPCSUM;
1571 1.14 tsutsui if (m_head->m_pkthdr.csum_flags & M_CSUM_TCPv4)
1572 1.14 tsutsui flags |= VGE_TDCTL_TCPCSUM;
1573 1.14 tsutsui if (m_head->m_pkthdr.csum_flags & M_CSUM_UDPv4)
1574 1.14 tsutsui flags |= VGE_TDCTL_UDPCSUM;
1575 1.21 tsutsui txd->td_sts = htole32(sz << 16);
1576 1.21 tsutsui txd->td_ctl = htole32(flags | (seg << 28) | VGE_TD_LS_NORM);
1577 1.14 tsutsui
1578 1.14 tsutsui if (sz > ETHERMTU + ETHER_HDR_LEN)
1579 1.21 tsutsui txd->td_ctl |= htole32(VGE_TDCTL_JUMBO);
1580 1.1 jdolecek
1581 1.1 jdolecek /*
1582 1.1 jdolecek * Set up hardware VLAN tagging.
1583 1.1 jdolecek */
1584 1.1 jdolecek
1585 1.1 jdolecek mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m_head);
1586 1.20 tsutsui if (mtag != NULL) {
1587 1.20 tsutsui /*
1588 1.20 tsutsui * No need htons() here since vge(4) chip assumes
1589 1.20 tsutsui * that tags are written in little endian and
1590 1.20 tsutsui * we already use htole32() here.
1591 1.20 tsutsui */
1592 1.21 tsutsui txd->td_ctl |= htole32(VLAN_TAG_VALUE(mtag) | VGE_TDCTL_VTAG);
1593 1.20 tsutsui }
1594 1.1 jdolecek
1595 1.21 tsutsui txd->td_sts |= htole32(VGE_TDSTS_OWN);
1596 1.21 tsutsui VGE_TXDESCSYNC(sc, idx, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1597 1.14 tsutsui
1598 1.21 tsutsui sc->sc_tx_free--;
1599 1.1 jdolecek
1600 1.15 tsutsui return 0;
1601 1.1 jdolecek }
1602 1.1 jdolecek
1603 1.1 jdolecek /*
1604 1.1 jdolecek * Main transmit routine.
1605 1.1 jdolecek */
1606 1.1 jdolecek
1607 1.1 jdolecek static void
1608 1.15 tsutsui vge_start(struct ifnet *ifp)
1609 1.1 jdolecek {
1610 1.15 tsutsui struct vge_softc *sc;
1611 1.21 tsutsui struct vge_txsoft *txs;
1612 1.15 tsutsui struct mbuf *m_head;
1613 1.15 tsutsui int idx, pidx, error;
1614 1.1 jdolecek
1615 1.1 jdolecek sc = ifp->if_softc;
1616 1.1 jdolecek
1617 1.21 tsutsui if (!sc->sc_link ||
1618 1.15 tsutsui (ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING) {
1619 1.1 jdolecek return;
1620 1.1 jdolecek }
1621 1.1 jdolecek
1622 1.15 tsutsui m_head = NULL;
1623 1.21 tsutsui idx = sc->sc_tx_prodidx;
1624 1.1 jdolecek
1625 1.21 tsutsui pidx = (idx - 1) & VGE_NTXDESC_MASK;
1626 1.1 jdolecek
1627 1.3 jdolecek /*
1628 1.3 jdolecek * Loop through the send queue, setting up transmit descriptors
1629 1.3 jdolecek * until we drain the queue, or use up all available transmit
1630 1.3 jdolecek * descriptors.
1631 1.3 jdolecek */
1632 1.15 tsutsui for (;;) {
1633 1.3 jdolecek /* Grab a packet off the queue. */
1634 1.3 jdolecek IFQ_POLL(&ifp->if_snd, m_head);
1635 1.1 jdolecek if (m_head == NULL)
1636 1.1 jdolecek break;
1637 1.1 jdolecek
1638 1.21 tsutsui txs = &sc->sc_txsoft[idx];
1639 1.21 tsutsui
1640 1.21 tsutsui if (txs->txs_mbuf != NULL) {
1641 1.3 jdolecek /*
1642 1.3 jdolecek * Slot already used, stop for now.
1643 1.3 jdolecek */
1644 1.1 jdolecek ifp->if_flags |= IFF_OACTIVE;
1645 1.1 jdolecek break;
1646 1.1 jdolecek }
1647 1.1 jdolecek
1648 1.3 jdolecek if ((error = vge_encap(sc, m_head, idx))) {
1649 1.3 jdolecek if (error == EFBIG) {
1650 1.21 tsutsui aprint_error("%s: Tx packet consumes too many "
1651 1.3 jdolecek "DMA segments, dropping...\n",
1652 1.3 jdolecek sc->sc_dev.dv_xname);
1653 1.3 jdolecek IFQ_DEQUEUE(&ifp->if_snd, m_head);
1654 1.3 jdolecek m_freem(m_head);
1655 1.3 jdolecek continue;
1656 1.3 jdolecek }
1657 1.3 jdolecek
1658 1.3 jdolecek /*
1659 1.3 jdolecek * Short on resources, just stop for now.
1660 1.3 jdolecek */
1661 1.3 jdolecek if (error == ENOBUFS)
1662 1.3 jdolecek ifp->if_flags |= IFF_OACTIVE;
1663 1.3 jdolecek break;
1664 1.3 jdolecek }
1665 1.3 jdolecek
1666 1.3 jdolecek IFQ_DEQUEUE(&ifp->if_snd, m_head);
1667 1.3 jdolecek
1668 1.3 jdolecek /*
1669 1.3 jdolecek * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
1670 1.3 jdolecek */
1671 1.3 jdolecek
1672 1.21 tsutsui sc->sc_txdescs[pidx].td_frag[0].tf_buflen |=
1673 1.1 jdolecek htole16(VGE_TXDESC_Q);
1674 1.21 tsutsui VGE_TXFRAGSYNC(sc, pidx, 1,
1675 1.14 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1676 1.1 jdolecek
1677 1.21 tsutsui if (txs->txs_mbuf != m_head) {
1678 1.3 jdolecek m_freem(m_head);
1679 1.21 tsutsui m_head = txs->txs_mbuf;
1680 1.3 jdolecek }
1681 1.3 jdolecek
1682 1.1 jdolecek pidx = idx;
1683 1.21 tsutsui idx = VGE_NEXT_TXDESC(idx);
1684 1.1 jdolecek
1685 1.1 jdolecek /*
1686 1.1 jdolecek * If there's a BPF listener, bounce a copy of this frame
1687 1.1 jdolecek * to him.
1688 1.1 jdolecek */
1689 1.1 jdolecek #if NBPFILTER > 0
1690 1.1 jdolecek if (ifp->if_bpf)
1691 1.1 jdolecek bpf_mtap(ifp->if_bpf, m_head);
1692 1.1 jdolecek #endif
1693 1.1 jdolecek }
1694 1.1 jdolecek
1695 1.21 tsutsui if (idx == sc->sc_tx_prodidx) {
1696 1.1 jdolecek return;
1697 1.1 jdolecek }
1698 1.1 jdolecek
1699 1.1 jdolecek /* Issue a transmit command. */
1700 1.1 jdolecek CSR_WRITE_2(sc, VGE_TXQCSRS, VGE_TXQCSR_WAK0);
1701 1.1 jdolecek
1702 1.21 tsutsui sc->sc_tx_prodidx = idx;
1703 1.1 jdolecek
1704 1.1 jdolecek /*
1705 1.1 jdolecek * Use the countdown timer for interrupt moderation.
1706 1.1 jdolecek * 'TX done' interrupts are disabled. Instead, we reset the
1707 1.1 jdolecek * countdown timer, which will begin counting until it hits
1708 1.1 jdolecek * the value in the SSTIMER register, and then trigger an
1709 1.1 jdolecek * interrupt. Each time we set the TIMER0_ENABLE bit, the
1710 1.1 jdolecek * the timer count is reloaded. Only when the transmitter
1711 1.1 jdolecek * is idle will the timer hit 0 and an interrupt fire.
1712 1.1 jdolecek */
1713 1.1 jdolecek CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_TIMER0_ENABLE);
1714 1.1 jdolecek
1715 1.1 jdolecek /*
1716 1.1 jdolecek * Set a timeout in case the chip goes out to lunch.
1717 1.1 jdolecek */
1718 1.1 jdolecek ifp->if_timer = 5;
1719 1.1 jdolecek }
1720 1.1 jdolecek
1721 1.1 jdolecek static int
1722 1.15 tsutsui vge_init(struct ifnet *ifp)
1723 1.1 jdolecek {
1724 1.15 tsutsui struct vge_softc *sc;
1725 1.21 tsutsui struct vge_rxsoft *rxs;
1726 1.15 tsutsui int i;
1727 1.15 tsutsui
1728 1.15 tsutsui sc = ifp->if_softc;
1729 1.1 jdolecek
1730 1.1 jdolecek /*
1731 1.1 jdolecek * Cancel pending I/O and free all RX/TX buffers.
1732 1.1 jdolecek */
1733 1.1 jdolecek vge_stop(sc);
1734 1.1 jdolecek vge_reset(sc);
1735 1.1 jdolecek
1736 1.21 tsutsui /* Initialize the RX descriptors and mbufs. */
1737 1.21 tsutsui memset(sc->sc_rxdescs, 0, sizeof(sc->sc_rxdescs));
1738 1.21 tsutsui for (i = 0; i < VGE_NRXDESC; i++) {
1739 1.21 tsutsui rxs = &sc->sc_rxsoft[i];
1740 1.21 tsutsui if (rxs->rxs_mbuf) {
1741 1.21 tsutsui m_freem(rxs->rxs_mbuf);
1742 1.21 tsutsui rxs->rxs_mbuf = NULL;
1743 1.21 tsutsui }
1744 1.21 tsutsui if (rxs->rxs_dmamap)
1745 1.21 tsutsui bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
1746 1.21 tsutsui if (vge_newbuf(sc, i, NULL) == ENOBUFS) {
1747 1.21 tsutsui aprint_error("%s: unable to allocate or map "
1748 1.21 tsutsui "rx buffer\n", sc->sc_dev.dv_xname);
1749 1.21 tsutsui return 1; /* XXX */
1750 1.21 tsutsui }
1751 1.21 tsutsui }
1752 1.21 tsutsui sc->sc_rx_prodidx = 0;
1753 1.21 tsutsui sc->sc_rx_consumed = 0;
1754 1.21 tsutsui sc->sc_rx_mhead = sc->sc_rx_mtail = NULL;
1755 1.21 tsutsui
1756 1.21 tsutsui /* Initialize the TX descriptors and mbufs. */
1757 1.21 tsutsui memset(sc->sc_txdescs, 0, sizeof(sc->sc_txdescs));
1758 1.21 tsutsui bus_dmamap_sync(sc->sc_dmat, sc->sc_cddmamap,
1759 1.21 tsutsui VGE_CDTXOFF(0), sizeof(sc->sc_txdescs),
1760 1.21 tsutsui BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1761 1.21 tsutsui for (i = 0; i < VGE_NTXDESC; i++)
1762 1.21 tsutsui sc->sc_txsoft[i].txs_mbuf = NULL;
1763 1.1 jdolecek
1764 1.21 tsutsui sc->sc_tx_prodidx = 0;
1765 1.21 tsutsui sc->sc_tx_considx = 0;
1766 1.21 tsutsui sc->sc_tx_free = VGE_NTXDESC;
1767 1.1 jdolecek
1768 1.1 jdolecek /* Set our station address */
1769 1.1 jdolecek for (i = 0; i < ETHER_ADDR_LEN; i++)
1770 1.21 tsutsui CSR_WRITE_1(sc, VGE_PAR0 + i, sc->sc_eaddr[i]);
1771 1.1 jdolecek
1772 1.1 jdolecek /*
1773 1.1 jdolecek * Set receive FIFO threshold. Also allow transmission and
1774 1.1 jdolecek * reception of VLAN tagged frames.
1775 1.1 jdolecek */
1776 1.1 jdolecek CSR_CLRBIT_1(sc, VGE_RXCFG, VGE_RXCFG_FIFO_THR|VGE_RXCFG_VTAGOPT);
1777 1.1 jdolecek CSR_SETBIT_1(sc, VGE_RXCFG, VGE_RXFIFOTHR_128BYTES|VGE_VTAG_OPT2);
1778 1.1 jdolecek
1779 1.1 jdolecek /* Set DMA burst length */
1780 1.1 jdolecek CSR_CLRBIT_1(sc, VGE_DMACFG0, VGE_DMACFG0_BURSTLEN);
1781 1.1 jdolecek CSR_SETBIT_1(sc, VGE_DMACFG0, VGE_DMABURST_128);
1782 1.1 jdolecek
1783 1.1 jdolecek CSR_SETBIT_1(sc, VGE_TXCFG, VGE_TXCFG_ARB_PRIO|VGE_TXCFG_NONBLK);
1784 1.1 jdolecek
1785 1.1 jdolecek /* Set collision backoff algorithm */
1786 1.1 jdolecek CSR_CLRBIT_1(sc, VGE_CHIPCFG1, VGE_CHIPCFG1_CRANDOM|
1787 1.1 jdolecek VGE_CHIPCFG1_CAP|VGE_CHIPCFG1_MBA|VGE_CHIPCFG1_BAKOPT);
1788 1.1 jdolecek CSR_SETBIT_1(sc, VGE_CHIPCFG1, VGE_CHIPCFG1_OFSET);
1789 1.1 jdolecek
1790 1.1 jdolecek /* Disable LPSEL field in priority resolution */
1791 1.1 jdolecek CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_LPSEL_DIS);
1792 1.1 jdolecek
1793 1.1 jdolecek /*
1794 1.1 jdolecek * Load the addresses of the DMA queues into the chip.
1795 1.1 jdolecek * Note that we only use one transmit queue.
1796 1.1 jdolecek */
1797 1.1 jdolecek
1798 1.21 tsutsui CSR_WRITE_4(sc, VGE_TXDESC_ADDR_LO0, VGE_ADDR_LO(VGE_CDTXADDR(sc, 0)));
1799 1.21 tsutsui CSR_WRITE_2(sc, VGE_TXDESCNUM, VGE_NTXDESC - 1);
1800 1.21 tsutsui
1801 1.21 tsutsui CSR_WRITE_4(sc, VGE_RXDESC_ADDR_LO, VGE_ADDR_LO(VGE_CDRXADDR(sc, 0)));
1802 1.21 tsutsui CSR_WRITE_2(sc, VGE_RXDESCNUM, VGE_NRXDESC - 1);
1803 1.21 tsutsui CSR_WRITE_2(sc, VGE_RXDESC_RESIDUECNT, VGE_NRXDESC);
1804 1.1 jdolecek
1805 1.1 jdolecek /* Enable and wake up the RX descriptor queue */
1806 1.1 jdolecek CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_RUN);
1807 1.1 jdolecek CSR_WRITE_1(sc, VGE_RXQCSRS, VGE_RXQCSR_WAK);
1808 1.1 jdolecek
1809 1.1 jdolecek /* Enable the TX descriptor queue */
1810 1.1 jdolecek CSR_WRITE_2(sc, VGE_TXQCSRS, VGE_TXQCSR_RUN0);
1811 1.1 jdolecek
1812 1.1 jdolecek /* Set up the receive filter -- allow large frames for VLANs. */
1813 1.1 jdolecek CSR_WRITE_1(sc, VGE_RXCTL, VGE_RXCTL_RX_UCAST|VGE_RXCTL_RX_GIANT);
1814 1.1 jdolecek
1815 1.1 jdolecek /* If we want promiscuous mode, set the allframes bit. */
1816 1.1 jdolecek if (ifp->if_flags & IFF_PROMISC) {
1817 1.1 jdolecek CSR_SETBIT_1(sc, VGE_RXCTL, VGE_RXCTL_RX_PROMISC);
1818 1.1 jdolecek }
1819 1.1 jdolecek
1820 1.1 jdolecek /* Set capture broadcast bit to capture broadcast frames. */
1821 1.1 jdolecek if (ifp->if_flags & IFF_BROADCAST) {
1822 1.1 jdolecek CSR_SETBIT_1(sc, VGE_RXCTL, VGE_RXCTL_RX_BCAST);
1823 1.1 jdolecek }
1824 1.1 jdolecek
1825 1.1 jdolecek /* Set multicast bit to capture multicast frames. */
1826 1.1 jdolecek if (ifp->if_flags & IFF_MULTICAST) {
1827 1.1 jdolecek CSR_SETBIT_1(sc, VGE_RXCTL, VGE_RXCTL_RX_MCAST);
1828 1.1 jdolecek }
1829 1.1 jdolecek
1830 1.1 jdolecek /* Init the cam filter. */
1831 1.1 jdolecek vge_cam_clear(sc);
1832 1.1 jdolecek
1833 1.1 jdolecek /* Init the multicast filter. */
1834 1.1 jdolecek vge_setmulti(sc);
1835 1.1 jdolecek
1836 1.1 jdolecek /* Enable flow control */
1837 1.1 jdolecek
1838 1.1 jdolecek CSR_WRITE_1(sc, VGE_CRS2, 0x8B);
1839 1.1 jdolecek
1840 1.1 jdolecek /* Enable jumbo frame reception (if desired) */
1841 1.1 jdolecek
1842 1.1 jdolecek /* Start the MAC. */
1843 1.1 jdolecek CSR_WRITE_1(sc, VGE_CRC0, VGE_CR0_STOP);
1844 1.1 jdolecek CSR_WRITE_1(sc, VGE_CRS1, VGE_CR1_NOPOLL);
1845 1.1 jdolecek CSR_WRITE_1(sc, VGE_CRS0,
1846 1.1 jdolecek VGE_CR0_TX_ENABLE|VGE_CR0_RX_ENABLE|VGE_CR0_START);
1847 1.1 jdolecek
1848 1.1 jdolecek /*
1849 1.1 jdolecek * Configure one-shot timer for microsecond
1850 1.1 jdolecek * resulution and load it for 500 usecs.
1851 1.1 jdolecek */
1852 1.1 jdolecek CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_TIMER0_RES);
1853 1.1 jdolecek CSR_WRITE_2(sc, VGE_SSTIMER, 400);
1854 1.1 jdolecek
1855 1.1 jdolecek /*
1856 1.1 jdolecek * Configure interrupt moderation for receive. Enable
1857 1.1 jdolecek * the holdoff counter and load it, and set the RX
1858 1.1 jdolecek * suppression count to the number of descriptors we
1859 1.1 jdolecek * want to allow before triggering an interrupt.
1860 1.1 jdolecek * The holdoff timer is in units of 20 usecs.
1861 1.1 jdolecek */
1862 1.1 jdolecek
1863 1.1 jdolecek #ifdef notyet
1864 1.1 jdolecek CSR_WRITE_1(sc, VGE_INTCTL1, VGE_INTCTL_TXINTSUP_DISABLE);
1865 1.1 jdolecek /* Select the interrupt holdoff timer page. */
1866 1.1 jdolecek CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
1867 1.1 jdolecek CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_INTHLDOFF);
1868 1.1 jdolecek CSR_WRITE_1(sc, VGE_INTHOLDOFF, 10); /* ~200 usecs */
1869 1.1 jdolecek
1870 1.1 jdolecek /* Enable use of the holdoff timer. */
1871 1.1 jdolecek CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_HOLDOFF);
1872 1.1 jdolecek CSR_WRITE_1(sc, VGE_INTCTL1, VGE_INTCTL_SC_RELOAD);
1873 1.1 jdolecek
1874 1.1 jdolecek /* Select the RX suppression threshold page. */
1875 1.1 jdolecek CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
1876 1.1 jdolecek CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_RXSUPPTHR);
1877 1.1 jdolecek CSR_WRITE_1(sc, VGE_RXSUPPTHR, 64); /* interrupt after 64 packets */
1878 1.1 jdolecek
1879 1.1 jdolecek /* Restore the page select bits. */
1880 1.1 jdolecek CSR_CLRBIT_1(sc, VGE_CAMCTL, VGE_CAMCTL_PAGESEL);
1881 1.1 jdolecek CSR_SETBIT_1(sc, VGE_CAMCTL, VGE_PAGESEL_MAR);
1882 1.1 jdolecek #endif
1883 1.1 jdolecek
1884 1.1 jdolecek #ifdef DEVICE_POLLING
1885 1.1 jdolecek /*
1886 1.1 jdolecek * Disable interrupts if we are polling.
1887 1.1 jdolecek */
1888 1.1 jdolecek if (ifp->if_flags & IFF_POLLING) {
1889 1.1 jdolecek CSR_WRITE_4(sc, VGE_IMR, 0);
1890 1.1 jdolecek CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK);
1891 1.1 jdolecek } else /* otherwise ... */
1892 1.1 jdolecek #endif /* DEVICE_POLLING */
1893 1.1 jdolecek {
1894 1.1 jdolecek /*
1895 1.1 jdolecek * Enable interrupts.
1896 1.1 jdolecek */
1897 1.1 jdolecek CSR_WRITE_4(sc, VGE_IMR, VGE_INTRS);
1898 1.1 jdolecek CSR_WRITE_4(sc, VGE_ISR, 0);
1899 1.1 jdolecek CSR_WRITE_1(sc, VGE_CRS3, VGE_CR3_INT_GMSK);
1900 1.1 jdolecek }
1901 1.1 jdolecek
1902 1.15 tsutsui mii_mediachg(&sc->sc_mii);
1903 1.1 jdolecek
1904 1.1 jdolecek ifp->if_flags |= IFF_RUNNING;
1905 1.1 jdolecek ifp->if_flags &= ~IFF_OACTIVE;
1906 1.1 jdolecek
1907 1.21 tsutsui sc->sc_if_flags = 0;
1908 1.21 tsutsui sc->sc_link = 0;
1909 1.1 jdolecek
1910 1.21 tsutsui callout_schedule(&sc->sc_timeout, hz);
1911 1.1 jdolecek
1912 1.15 tsutsui return 0;
1913 1.1 jdolecek }
1914 1.1 jdolecek
1915 1.1 jdolecek /*
1916 1.1 jdolecek * Set media options.
1917 1.1 jdolecek */
1918 1.1 jdolecek static int
1919 1.15 tsutsui vge_ifmedia_upd(struct ifnet *ifp)
1920 1.1 jdolecek {
1921 1.15 tsutsui struct vge_softc *sc;
1922 1.1 jdolecek
1923 1.15 tsutsui sc = ifp->if_softc;
1924 1.15 tsutsui mii_mediachg(&sc->sc_mii);
1925 1.1 jdolecek
1926 1.15 tsutsui return 0;
1927 1.1 jdolecek }
1928 1.1 jdolecek
1929 1.1 jdolecek /*
1930 1.1 jdolecek * Report current media status.
1931 1.1 jdolecek */
1932 1.1 jdolecek static void
1933 1.15 tsutsui vge_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
1934 1.1 jdolecek {
1935 1.15 tsutsui struct vge_softc *sc;
1936 1.15 tsutsui struct mii_data *mii;
1937 1.15 tsutsui
1938 1.15 tsutsui sc = ifp->if_softc;
1939 1.15 tsutsui mii = &sc->sc_mii;
1940 1.1 jdolecek
1941 1.1 jdolecek mii_pollstat(mii);
1942 1.1 jdolecek ifmr->ifm_active = mii->mii_media_active;
1943 1.1 jdolecek ifmr->ifm_status = mii->mii_media_status;
1944 1.1 jdolecek }
1945 1.1 jdolecek
1946 1.1 jdolecek static void
1947 1.15 tsutsui vge_miibus_statchg(struct device *self)
1948 1.1 jdolecek {
1949 1.15 tsutsui struct vge_softc *sc;
1950 1.15 tsutsui struct mii_data *mii;
1951 1.15 tsutsui struct ifmedia_entry *ife;
1952 1.1 jdolecek
1953 1.15 tsutsui sc = (void *)self;
1954 1.15 tsutsui mii = &sc->sc_mii;
1955 1.15 tsutsui ife = mii->mii_media.ifm_cur;
1956 1.1 jdolecek /*
1957 1.1 jdolecek * If the user manually selects a media mode, we need to turn
1958 1.1 jdolecek * on the forced MAC mode bit in the DIAGCTL register. If the
1959 1.1 jdolecek * user happens to choose a full duplex mode, we also need to
1960 1.1 jdolecek * set the 'force full duplex' bit. This applies only to
1961 1.1 jdolecek * 10Mbps and 100Mbps speeds. In autoselect mode, forced MAC
1962 1.1 jdolecek * mode is disabled, and in 1000baseT mode, full duplex is
1963 1.1 jdolecek * always implied, so we turn on the forced mode bit but leave
1964 1.1 jdolecek * the FDX bit cleared.
1965 1.1 jdolecek */
1966 1.1 jdolecek
1967 1.1 jdolecek switch (IFM_SUBTYPE(ife->ifm_media)) {
1968 1.1 jdolecek case IFM_AUTO:
1969 1.1 jdolecek CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
1970 1.1 jdolecek CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
1971 1.1 jdolecek break;
1972 1.1 jdolecek case IFM_1000_T:
1973 1.1 jdolecek CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
1974 1.1 jdolecek CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
1975 1.1 jdolecek break;
1976 1.1 jdolecek case IFM_100_TX:
1977 1.1 jdolecek case IFM_10_T:
1978 1.1 jdolecek CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_MACFORCE);
1979 1.1 jdolecek if ((ife->ifm_media & IFM_GMASK) == IFM_FDX) {
1980 1.1 jdolecek CSR_SETBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
1981 1.1 jdolecek } else {
1982 1.1 jdolecek CSR_CLRBIT_1(sc, VGE_DIAGCTL, VGE_DIAGCTL_FDXFORCE);
1983 1.1 jdolecek }
1984 1.1 jdolecek break;
1985 1.1 jdolecek default:
1986 1.21 tsutsui aprint_error("%s: unknown media type: %x\n",
1987 1.1 jdolecek sc->sc_dev.dv_xname,
1988 1.1 jdolecek IFM_SUBTYPE(ife->ifm_media));
1989 1.1 jdolecek break;
1990 1.1 jdolecek }
1991 1.1 jdolecek }
1992 1.1 jdolecek
1993 1.1 jdolecek static int
1994 1.15 tsutsui vge_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
1995 1.15 tsutsui {
1996 1.15 tsutsui struct vge_softc *sc;
1997 1.15 tsutsui struct ifreq *ifr;
1998 1.15 tsutsui struct mii_data *mii;
1999 1.15 tsutsui int s, error;
2000 1.15 tsutsui
2001 1.15 tsutsui sc = ifp->if_softc;
2002 1.15 tsutsui ifr = (struct ifreq *)data;
2003 1.15 tsutsui error = 0;
2004 1.6 christos
2005 1.6 christos s = splnet();
2006 1.1 jdolecek
2007 1.1 jdolecek switch (command) {
2008 1.1 jdolecek case SIOCSIFMTU:
2009 1.1 jdolecek if (ifr->ifr_mtu > VGE_JUMBO_MTU)
2010 1.1 jdolecek error = EINVAL;
2011 1.1 jdolecek ifp->if_mtu = ifr->ifr_mtu;
2012 1.1 jdolecek break;
2013 1.1 jdolecek case SIOCSIFFLAGS:
2014 1.1 jdolecek if (ifp->if_flags & IFF_UP) {
2015 1.1 jdolecek if (ifp->if_flags & IFF_RUNNING &&
2016 1.1 jdolecek ifp->if_flags & IFF_PROMISC &&
2017 1.21 tsutsui !(sc->sc_if_flags & IFF_PROMISC)) {
2018 1.1 jdolecek CSR_SETBIT_1(sc, VGE_RXCTL,
2019 1.1 jdolecek VGE_RXCTL_RX_PROMISC);
2020 1.1 jdolecek vge_setmulti(sc);
2021 1.1 jdolecek } else if (ifp->if_flags & IFF_RUNNING &&
2022 1.1 jdolecek !(ifp->if_flags & IFF_PROMISC) &&
2023 1.21 tsutsui sc->sc_if_flags & IFF_PROMISC) {
2024 1.1 jdolecek CSR_CLRBIT_1(sc, VGE_RXCTL,
2025 1.1 jdolecek VGE_RXCTL_RX_PROMISC);
2026 1.1 jdolecek vge_setmulti(sc);
2027 1.1 jdolecek } else
2028 1.1 jdolecek vge_init(ifp);
2029 1.1 jdolecek } else {
2030 1.1 jdolecek if (ifp->if_flags & IFF_RUNNING)
2031 1.1 jdolecek vge_stop(sc);
2032 1.1 jdolecek }
2033 1.21 tsutsui sc->sc_if_flags = ifp->if_flags;
2034 1.1 jdolecek break;
2035 1.1 jdolecek case SIOCADDMULTI:
2036 1.1 jdolecek case SIOCDELMULTI:
2037 1.6 christos error = (command == SIOCADDMULTI) ?
2038 1.6 christos ether_addmulti(ifr, &sc->sc_ethercom) :
2039 1.6 christos ether_delmulti(ifr, &sc->sc_ethercom);
2040 1.6 christos
2041 1.6 christos if (error == ENETRESET) {
2042 1.6 christos /*
2043 1.6 christos * Multicast list has changed; set the hardware filter
2044 1.6 christos * accordingly.
2045 1.6 christos */
2046 1.6 christos if (ifp->if_flags & IFF_RUNNING)
2047 1.6 christos vge_setmulti(sc);
2048 1.6 christos error = 0;
2049 1.6 christos }
2050 1.1 jdolecek break;
2051 1.1 jdolecek case SIOCGIFMEDIA:
2052 1.1 jdolecek case SIOCSIFMEDIA:
2053 1.1 jdolecek mii = &sc->sc_mii;
2054 1.1 jdolecek error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, command);
2055 1.1 jdolecek break;
2056 1.1 jdolecek default:
2057 1.1 jdolecek error = ether_ioctl(ifp, command, data);
2058 1.1 jdolecek break;
2059 1.1 jdolecek }
2060 1.1 jdolecek
2061 1.6 christos splx(s);
2062 1.15 tsutsui return error;
2063 1.1 jdolecek }
2064 1.1 jdolecek
2065 1.1 jdolecek static void
2066 1.15 tsutsui vge_watchdog(struct ifnet *ifp)
2067 1.1 jdolecek {
2068 1.15 tsutsui struct vge_softc *sc;
2069 1.21 tsutsui int s;
2070 1.1 jdolecek
2071 1.1 jdolecek sc = ifp->if_softc;
2072 1.21 tsutsui s = splnet();
2073 1.21 tsutsui aprint_error("%s: watchdog timeout\n", sc->sc_dev.dv_xname);
2074 1.1 jdolecek ifp->if_oerrors++;
2075 1.1 jdolecek
2076 1.1 jdolecek vge_txeof(sc);
2077 1.1 jdolecek vge_rxeof(sc);
2078 1.1 jdolecek
2079 1.1 jdolecek vge_init(ifp);
2080 1.1 jdolecek
2081 1.21 tsutsui splx(s);
2082 1.1 jdolecek }
2083 1.1 jdolecek
2084 1.1 jdolecek /*
2085 1.1 jdolecek * Stop the adapter and free any mbufs allocated to the
2086 1.1 jdolecek * RX and TX lists.
2087 1.1 jdolecek */
2088 1.1 jdolecek static void
2089 1.15 tsutsui vge_stop(struct vge_softc *sc)
2090 1.1 jdolecek {
2091 1.15 tsutsui struct ifnet *ifp;
2092 1.21 tsutsui struct vge_txsoft *txs;
2093 1.21 tsutsui struct vge_rxsoft *rxs;
2094 1.21 tsutsui int i, s;
2095 1.15 tsutsui
2096 1.15 tsutsui ifp = &sc->sc_ethercom.ec_if;
2097 1.1 jdolecek
2098 1.21 tsutsui s = splnet();
2099 1.1 jdolecek ifp->if_timer = 0;
2100 1.1 jdolecek
2101 1.1 jdolecek ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
2102 1.1 jdolecek #ifdef DEVICE_POLLING
2103 1.1 jdolecek ether_poll_deregister(ifp);
2104 1.1 jdolecek #endif /* DEVICE_POLLING */
2105 1.1 jdolecek
2106 1.1 jdolecek CSR_WRITE_1(sc, VGE_CRC3, VGE_CR3_INT_GMSK);
2107 1.1 jdolecek CSR_WRITE_1(sc, VGE_CRS0, VGE_CR0_STOP);
2108 1.1 jdolecek CSR_WRITE_4(sc, VGE_ISR, 0xFFFFFFFF);
2109 1.1 jdolecek CSR_WRITE_2(sc, VGE_TXQCSRC, 0xFFFF);
2110 1.1 jdolecek CSR_WRITE_1(sc, VGE_RXQCSRC, 0xFF);
2111 1.1 jdolecek CSR_WRITE_4(sc, VGE_RXDESC_ADDR_LO, 0);
2112 1.1 jdolecek
2113 1.21 tsutsui if (sc->sc_rx_mhead != NULL) {
2114 1.21 tsutsui m_freem(sc->sc_rx_mhead);
2115 1.21 tsutsui sc->sc_rx_mhead = sc->sc_rx_mtail = NULL;
2116 1.1 jdolecek }
2117 1.1 jdolecek
2118 1.1 jdolecek /* Free the TX list buffers. */
2119 1.1 jdolecek
2120 1.21 tsutsui for (i = 0; i < VGE_NTXDESC; i++) {
2121 1.21 tsutsui txs = &sc->sc_txsoft[i];
2122 1.21 tsutsui if (txs->txs_mbuf != NULL) {
2123 1.21 tsutsui bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
2124 1.21 tsutsui m_freem(txs->txs_mbuf);
2125 1.21 tsutsui txs->txs_mbuf = NULL;
2126 1.1 jdolecek }
2127 1.1 jdolecek }
2128 1.1 jdolecek
2129 1.1 jdolecek /* Free the RX list buffers. */
2130 1.1 jdolecek
2131 1.21 tsutsui for (i = 0; i < VGE_NRXDESC; i++) {
2132 1.21 tsutsui rxs = &sc->sc_rxsoft[i];
2133 1.21 tsutsui if (rxs->rxs_mbuf != NULL) {
2134 1.21 tsutsui bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
2135 1.21 tsutsui m_freem(rxs->rxs_mbuf);
2136 1.21 tsutsui rxs->rxs_mbuf = NULL;
2137 1.1 jdolecek }
2138 1.1 jdolecek }
2139 1.1 jdolecek
2140 1.21 tsutsui splx(s);
2141 1.1 jdolecek }
2142 1.1 jdolecek
2143 1.1 jdolecek #if VGE_POWER_MANAGEMENT
2144 1.1 jdolecek /*
2145 1.1 jdolecek * Device suspend routine. Stop the interface and save some PCI
2146 1.1 jdolecek * settings in case the BIOS doesn't restore them properly on
2147 1.1 jdolecek * resume.
2148 1.1 jdolecek */
2149 1.1 jdolecek static int
2150 1.15 tsutsui vge_suspend(struct device *dev)
2151 1.1 jdolecek {
2152 1.15 tsutsui struct vge_softc *sc;
2153 1.15 tsutsui int i;
2154 1.1 jdolecek
2155 1.1 jdolecek sc = device_get_softc(dev);
2156 1.1 jdolecek
2157 1.1 jdolecek vge_stop(sc);
2158 1.1 jdolecek
2159 1.1 jdolecek for (i = 0; i < 5; i++)
2160 1.21 tsutsui sc->sc_saved_maps[i] =
2161 1.21 tsutsui pci_read_config(dev, PCIR_MAPS + i * 4, 4);
2162 1.21 tsutsui sc->sc_saved_biosaddr = pci_read_config(dev, PCIR_BIOS, 4);
2163 1.21 tsutsui sc->sc_saved_intline = pci_read_config(dev, PCIR_INTLINE, 1);
2164 1.21 tsutsui sc->sc_saved_cachelnsz = pci_read_config(dev, PCIR_CACHELNSZ, 1);
2165 1.21 tsutsui sc->sc_saved_lattimer = pci_read_config(dev, PCIR_LATTIMER, 1);
2166 1.1 jdolecek
2167 1.1 jdolecek sc->suspended = 1;
2168 1.1 jdolecek
2169 1.15 tsutsui return 0;
2170 1.1 jdolecek }
2171 1.1 jdolecek
2172 1.1 jdolecek /*
2173 1.1 jdolecek * Device resume routine. Restore some PCI settings in case the BIOS
2174 1.1 jdolecek * doesn't, re-enable busmastering, and restart the interface if
2175 1.1 jdolecek * appropriate.
2176 1.1 jdolecek */
2177 1.1 jdolecek static int
2178 1.15 tsutsui vge_resume(struct device *dev)
2179 1.1 jdolecek {
2180 1.15 tsutsui struct vge_softc *sc;
2181 1.15 tsutsui struct ifnet *ifp;
2182 1.15 tsutsui int i;
2183 1.15 tsutsui
2184 1.15 tsutsui sc = (void *)dev;
2185 1.15 tsutsui ifp = &sc->sc_ethercom.ec_if;
2186 1.1 jdolecek
2187 1.1 jdolecek /* better way to do this? */
2188 1.1 jdolecek for (i = 0; i < 5; i++)
2189 1.21 tsutsui pci_write_config(dev, PCIR_MAPS + i * 4,
2190 1.21 tsutsui sc->sc_saved_maps[i], 4);
2191 1.21 tsutsui pci_write_config(dev, PCIR_BIOS, sc->sc_saved_biosaddr, 4);
2192 1.21 tsutsui pci_write_config(dev, PCIR_INTLINE, sc->sc_saved_intline, 1);
2193 1.21 tsutsui pci_write_config(dev, PCIR_CACHELNSZ, sc->sc_saved_cachelnsz, 1);
2194 1.21 tsutsui pci_write_config(dev, PCIR_LATTIMER, sc->sc_saved_lattimer, 1);
2195 1.1 jdolecek
2196 1.1 jdolecek /* reenable busmastering */
2197 1.1 jdolecek pci_enable_busmaster(dev);
2198 1.1 jdolecek pci_enable_io(dev, SYS_RES_MEMORY);
2199 1.1 jdolecek
2200 1.1 jdolecek /* reinitialize interface if necessary */
2201 1.1 jdolecek if (ifp->if_flags & IFF_UP)
2202 1.1 jdolecek vge_init(sc);
2203 1.1 jdolecek
2204 1.1 jdolecek sc->suspended = 0;
2205 1.1 jdolecek
2206 1.15 tsutsui return 0;
2207 1.1 jdolecek }
2208 1.1 jdolecek #endif
2209 1.1 jdolecek
2210 1.1 jdolecek /*
2211 1.1 jdolecek * Stop all chip I/O so that the kernel's probe routines don't
2212 1.1 jdolecek * get confused by errant DMAs when rebooting.
2213 1.1 jdolecek */
2214 1.1 jdolecek static void
2215 1.15 tsutsui vge_shutdown(void *arg)
2216 1.1 jdolecek {
2217 1.15 tsutsui struct vge_softc *sc;
2218 1.1 jdolecek
2219 1.15 tsutsui sc = arg;
2220 1.1 jdolecek vge_stop(sc);
2221 1.1 jdolecek }
2222