1 1.8 andvar /* $NetBSD: if_vgereg.h,v 1.8 2024/02/09 22:08:36 andvar Exp $ */ 2 1.7 andvar 3 1.1 jdolecek /*- 4 1.1 jdolecek * Copyright (c) 2004 5 1.1 jdolecek * Bill Paul <wpaul (at) windriver.com>. All rights reserved. 6 1.1 jdolecek * 7 1.1 jdolecek * Redistribution and use in source and binary forms, with or without 8 1.1 jdolecek * modification, are permitted provided that the following conditions 9 1.1 jdolecek * are met: 10 1.1 jdolecek * 1. Redistributions of source code must retain the above copyright 11 1.1 jdolecek * notice, this list of conditions and the following disclaimer. 12 1.1 jdolecek * 2. Redistributions in binary form must reproduce the above copyright 13 1.1 jdolecek * notice, this list of conditions and the following disclaimer in the 14 1.1 jdolecek * documentation and/or other materials provided with the distribution. 15 1.1 jdolecek * 3. All advertising materials mentioning features or use of this software 16 1.1 jdolecek * must display the following acknowledgement: 17 1.1 jdolecek * This product includes software developed by Bill Paul. 18 1.1 jdolecek * 4. Neither the name of the author nor the names of any co-contributors 19 1.1 jdolecek * may be used to endorse or promote products derived from this software 20 1.1 jdolecek * without specific prior written permission. 21 1.1 jdolecek * 22 1.1 jdolecek * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 23 1.1 jdolecek * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 24 1.1 jdolecek * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 25 1.1 jdolecek * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 26 1.1 jdolecek * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 27 1.1 jdolecek * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 28 1.1 jdolecek * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 29 1.1 jdolecek * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 30 1.1 jdolecek * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 31 1.1 jdolecek * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 32 1.1 jdolecek * THE POSSIBILITY OF SUCH DAMAGE. 33 1.1 jdolecek * 34 1.1 jdolecek * $FreeBSD: src/sys/dev/vge/if_vgereg.h,v 1.2 2005/01/06 01:43:31 imp Exp $ 35 1.1 jdolecek */ 36 1.1 jdolecek 37 1.1 jdolecek /* 38 1.1 jdolecek * Register definitions for the VIA VT6122 gigabit ethernet controller. 39 1.1 jdolecek * Definitions for the built-in copper PHY can be found in vgphy.h. 40 1.1 jdolecek * 41 1.1 jdolecek * The VT612x controllers have 256 bytes of register space. The 42 1.1 jdolecek * manual seems to imply that the registers should all be accessed 43 1.1 jdolecek * using 32-bit I/O cycles, but some of them are less than 32 bits 44 1.1 jdolecek * wide. Go figure. 45 1.1 jdolecek */ 46 1.1 jdolecek 47 1.1 jdolecek #ifndef _IF_VGEREG_H_ 48 1.1 jdolecek #define _IF_VGEREG_H_ 49 1.1 jdolecek 50 1.1 jdolecek #define VGE_PAR0 0x00 /* physical address register */ 51 1.1 jdolecek #define VGE_PAR1 0x02 52 1.1 jdolecek #define VGE_PAR2 0x04 53 1.1 jdolecek #define VGE_RXCTL 0x06 /* RX control register */ 54 1.1 jdolecek #define VGE_TXCTL 0x07 /* TX control register */ 55 1.1 jdolecek #define VGE_CRS0 0x08 /* Global cmd register 0 (w to set) */ 56 1.1 jdolecek #define VGE_CRS1 0x09 /* Global cmd register 1 (w to set) */ 57 1.1 jdolecek #define VGE_CRS2 0x0A /* Global cmd register 2 (w to set) */ 58 1.1 jdolecek #define VGE_CRS3 0x0B /* Global cmd register 3 (w to set) */ 59 1.1 jdolecek #define VGE_CRC0 0x0C /* Global cmd register 0 (w to clr) */ 60 1.1 jdolecek #define VGE_CRC1 0x0D /* Global cmd register 1 (w to clr) */ 61 1.1 jdolecek #define VGE_CRC2 0x0E /* Global cmd register 2 (w to clr) */ 62 1.1 jdolecek #define VGE_CRC3 0x0F /* Global cmd register 3 (w to clr) */ 63 1.1 jdolecek #define VGE_MAR0 0x10 /* Mcast hash/CAM register 0 */ 64 1.1 jdolecek #define VGE_MAR1 0x14 /* Mcast hash/CAM register 1 */ 65 1.1 jdolecek #define VGE_CAM0 0x10 66 1.1 jdolecek #define VGE_CAM1 0x11 67 1.1 jdolecek #define VGE_CAM2 0x12 68 1.1 jdolecek #define VGE_CAM3 0x13 69 1.1 jdolecek #define VGE_CAM4 0x14 70 1.1 jdolecek #define VGE_CAM5 0x15 71 1.1 jdolecek #define VGE_CAM6 0x16 72 1.1 jdolecek #define VGE_CAM7 0x17 73 1.1 jdolecek #define VGE_TXDESC_HIADDR 0x18 /* Hi part of 64bit txdesc base addr */ 74 1.2 tsutsui #define VGE_DATABUF_HIADDR 0x1C /* Hi part of 64bit data buffer addr */ 75 1.1 jdolecek #define VGE_INTCTL0 0x20 /* interrupt control register */ 76 1.1 jdolecek #define VGE_RXSUPPTHR 0x20 77 1.1 jdolecek #define VGE_TXSUPPTHR 0x20 78 1.1 jdolecek #define VGE_INTHOLDOFF 0x20 79 1.1 jdolecek #define VGE_INTCTL1 0x21 /* interrupt control register */ 80 1.1 jdolecek #define VGE_TXHOSTERR 0x22 /* TX host error status */ 81 1.1 jdolecek #define VGE_RXHOSTERR 0x23 /* RX host error status */ 82 1.1 jdolecek #define VGE_ISR 0x24 /* Interrupt status register */ 83 1.1 jdolecek #define VGE_IMR 0x28 /* Interrupt mask register */ 84 1.1 jdolecek #define VGE_TXSTS_PORT 0x2C /* Transmit status port (???) */ 85 1.1 jdolecek #define VGE_TXQCSRS 0x30 /* TX queue ctl/status set */ 86 1.1 jdolecek #define VGE_RXQCSRS 0x32 /* RX queue ctl/status set */ 87 1.1 jdolecek #define VGE_TXQCSRC 0x34 /* TX queue ctl/status clear */ 88 1.1 jdolecek #define VGE_RXQCSRC 0x36 /* RX queue ctl/status clear */ 89 1.1 jdolecek #define VGE_RXDESC_ADDR_LO 0x38 /* RX desc base addr (lo 32 bits) */ 90 1.1 jdolecek #define VGE_RXDESC_CONSIDX 0x3C /* Current RX descriptor index */ 91 1.1 jdolecek #define VGE_RXQTIMER 0x3E /* RX queue timer pend register */ 92 1.1 jdolecek #define VGE_TXQTIMER 0x3F /* TX queue timer pend register */ 93 1.1 jdolecek #define VGE_TXDESC_ADDR_LO0 0x40 /* TX desc0 base addr (lo 32 bits) */ 94 1.1 jdolecek #define VGE_TXDESC_ADDR_LO1 0x44 /* TX desc1 base addr (lo 32 bits) */ 95 1.1 jdolecek #define VGE_TXDESC_ADDR_LO2 0x48 /* TX desc2 base addr (lo 32 bits) */ 96 1.1 jdolecek #define VGE_TXDESC_ADDR_LO3 0x4C /* TX desc3 base addr (lo 32 bits) */ 97 1.1 jdolecek #define VGE_RXDESCNUM 0x50 /* Size of RX desc ring */ 98 1.1 jdolecek #define VGE_TXDESCNUM 0x52 /* Size of TX desc ring */ 99 1.1 jdolecek #define VGE_TXDESC_CONSIDX0 0x54 /* Current TX descriptor index */ 100 1.1 jdolecek #define VGE_TXDESC_CONSIDX1 0x56 /* Current TX descriptor index */ 101 1.1 jdolecek #define VGE_TXDESC_CONSIDX2 0x58 /* Current TX descriptor index */ 102 1.1 jdolecek #define VGE_TXDESC_CONSIDX3 0x5A /* Current TX descriptor index */ 103 1.1 jdolecek #define VGE_TX_PAUSE_TIMER 0x5C /* TX pause frame timer */ 104 1.1 jdolecek #define VGE_RXDESC_RESIDUECNT 0x5E /* RX descriptor residue count */ 105 1.1 jdolecek #define VGE_FIFOTEST0 0x60 /* FIFO test register */ 106 1.1 jdolecek #define VGE_FIFOTEST1 0x64 /* FIFO test register */ 107 1.1 jdolecek #define VGE_CAMADDR 0x68 /* CAM address register */ 108 1.1 jdolecek #define VGE_CAMCTL 0x69 /* CAM control register */ 109 1.1 jdolecek #define VGE_GFTEST 0x6A 110 1.1 jdolecek #define VGE_FTSCMD 0x6B 111 1.1 jdolecek #define VGE_MIICFG 0x6C /* MII port config register */ 112 1.1 jdolecek #define VGE_MIISTS 0x6D /* MII port status register */ 113 1.1 jdolecek #define VGE_PHYSTS0 0x6E /* PHY status register */ 114 1.1 jdolecek #define VGE_PHYSTS1 0x6F /* PHY status register */ 115 1.1 jdolecek #define VGE_MIICMD 0x70 /* MII command register */ 116 1.1 jdolecek #define VGE_MIIADDR 0x71 /* MII address register */ 117 1.1 jdolecek #define VGE_MIIDATA 0x72 /* MII data register */ 118 1.1 jdolecek #define VGE_SSTIMER 0x74 /* single-shot timer */ 119 1.1 jdolecek #define VGE_PTIMER 0x76 /* periodic timer */ 120 1.1 jdolecek #define VGE_CHIPCFG0 0x78 /* chip config A */ 121 1.1 jdolecek #define VGE_CHIPCFG1 0x79 /* chip config B */ 122 1.1 jdolecek #define VGE_CHIPCFG2 0x7A /* chip config C */ 123 1.1 jdolecek #define VGE_CHIPCFG3 0x7B /* chip config D */ 124 1.1 jdolecek #define VGE_DMACFG0 0x7C /* DMA config 0 */ 125 1.1 jdolecek #define VGE_DMACFG1 0x7D /* DMA config 1 */ 126 1.1 jdolecek #define VGE_RXCFG 0x7E /* MAC RX config */ 127 1.1 jdolecek #define VGE_TXCFG 0x7F /* MAC TX config */ 128 1.1 jdolecek #define VGE_PWRMGMT 0x82 /* power management shadow register */ 129 1.1 jdolecek #define VGE_PWRSTAT 0x83 /* power state shadow register */ 130 1.1 jdolecek #define VGE_MIBCSR 0x84 /* MIB control/status register */ 131 1.1 jdolecek #define VGE_SWEEDATA 0x85 /* EEPROM software loaded data */ 132 1.1 jdolecek #define VGE_MIBDATA 0x88 /* MIB data register */ 133 1.1 jdolecek #define VGE_EEWRDAT 0x8C /* EEPROM embedded write */ 134 1.1 jdolecek #define VGE_EECSUM 0x92 /* EEPROM checksum */ 135 1.1 jdolecek #define VGE_EECSR 0x93 /* EEPROM control/status */ 136 1.1 jdolecek #define VGE_EERDDAT 0x94 /* EEPROM embedded read */ 137 1.1 jdolecek #define VGE_EEADDR 0x96 /* EEPROM address */ 138 1.1 jdolecek #define VGE_EECMD 0x97 /* EEPROM embedded command */ 139 1.1 jdolecek #define VGE_CHIPSTRAP 0x99 /* Chip jumper strapping status */ 140 1.1 jdolecek #define VGE_MEDIASTRAP 0x9B /* Media jumper strapping */ 141 1.1 jdolecek #define VGE_DIAGSTS 0x9C /* Chip diagnostic status */ 142 1.1 jdolecek #define VGE_DBGCTL 0x9E /* Chip debug control */ 143 1.1 jdolecek #define VGE_DIAGCTL 0x9F /* Chip diagnostic control */ 144 1.1 jdolecek #define VGE_WOLCR0S 0xA0 /* WOL0 event set */ 145 1.1 jdolecek #define VGE_WOLCR1S 0xA1 /* WOL1 event set */ 146 1.1 jdolecek #define VGE_PWRCFGS 0xA2 /* Power management config set */ 147 1.1 jdolecek #define VGE_WOLCFGS 0xA3 /* WOL config set */ 148 1.1 jdolecek #define VGE_WOLCR0C 0xA4 /* WOL0 event clear */ 149 1.1 jdolecek #define VGE_WOLCR1C 0xA5 /* WOL1 event clear */ 150 1.1 jdolecek #define VGE_PWRCFGC 0xA6 /* Power management config clear */ 151 1.1 jdolecek #define VGE_WOLCFGC 0xA7 /* WOL config clear */ 152 1.1 jdolecek #define VGE_WOLSR0S 0xA8 /* WOL status set */ 153 1.1 jdolecek #define VGE_WOLSR1S 0xA9 /* WOL status set */ 154 1.1 jdolecek #define VGE_WOLSR0C 0xAC /* WOL status clear */ 155 1.1 jdolecek #define VGE_WOLSR1C 0xAD /* WOL status clear */ 156 1.1 jdolecek #define VGE_WAKEPAT_CRC0 0xB0 157 1.1 jdolecek #define VGE_WAKEPAT_CRC1 0xB2 158 1.1 jdolecek #define VGE_WAKEPAT_CRC2 0xB4 159 1.1 jdolecek #define VGE_WAKEPAT_CRC3 0xB6 160 1.1 jdolecek #define VGE_WAKEPAT_CRC4 0xB8 161 1.1 jdolecek #define VGE_WAKEPAT_CRC5 0xBA 162 1.1 jdolecek #define VGE_WAKEPAT_CRC6 0xBC 163 1.1 jdolecek #define VGE_WAKEPAT_CRC7 0xBE 164 1.1 jdolecek #define VGE_WAKEPAT_MSK0_0 0xC0 165 1.1 jdolecek #define VGE_WAKEPAT_MSK0_1 0xC4 166 1.1 jdolecek #define VGE_WAKEPAT_MSK0_2 0xC8 167 1.1 jdolecek #define VGE_WAKEPAT_MSK0_3 0xCC 168 1.1 jdolecek #define VGE_WAKEPAT_MSK1_0 0xD0 169 1.1 jdolecek #define VGE_WAKEPAT_MSK1_1 0xD4 170 1.1 jdolecek #define VGE_WAKEPAT_MSK1_2 0xD8 171 1.1 jdolecek #define VGE_WAKEPAT_MSK1_3 0xDC 172 1.1 jdolecek #define VGE_WAKEPAT_MSK2_0 0xE0 173 1.1 jdolecek #define VGE_WAKEPAT_MSK2_1 0xE4 174 1.1 jdolecek #define VGE_WAKEPAT_MSK2_2 0xE8 175 1.1 jdolecek #define VGE_WAKEPAT_MSK2_3 0xEC 176 1.1 jdolecek #define VGE_WAKEPAT_MSK3_0 0xF0 177 1.1 jdolecek #define VGE_WAKEPAT_MSK3_1 0xF4 178 1.1 jdolecek #define VGE_WAKEPAT_MSK3_2 0xF8 179 1.1 jdolecek #define VGE_WAKEPAT_MSK3_3 0xFC 180 1.1 jdolecek 181 1.1 jdolecek /* Receive control register */ 182 1.1 jdolecek 183 1.1 jdolecek #define VGE_RXCTL_RX_BADFRAMES 0x01 /* accept CRC error frames */ 184 1.1 jdolecek #define VGE_RXCTL_RX_RUNT 0x02 /* accept runts */ 185 1.1 jdolecek #define VGE_RXCTL_RX_MCAST 0x04 /* accept multicasts */ 186 1.1 jdolecek #define VGE_RXCTL_RX_BCAST 0x08 /* accept broadcasts */ 187 1.1 jdolecek #define VGE_RXCTL_RX_PROMISC 0x10 /* promisc mode */ 188 1.1 jdolecek #define VGE_RXCTL_RX_GIANT 0x20 /* accept VLAN tagged frames */ 189 1.1 jdolecek #define VGE_RXCTL_RX_UCAST 0x40 /* use perfect filtering */ 190 1.1 jdolecek #define VGE_RXCTL_RX_SYMERR 0x80 /* accept symbol err packet */ 191 1.1 jdolecek 192 1.1 jdolecek /* Transmit control register */ 193 1.1 jdolecek 194 1.1 jdolecek #define VGE_TXCTL_LOOPCTL 0x03 /* loopback control */ 195 1.1 jdolecek #define VGE_TXCTL_COLLCTL 0x0C /* collision retry control */ 196 1.1 jdolecek 197 1.1 jdolecek #define VGE_TXLOOPCTL_OFF 0x00 198 1.1 jdolecek #define VGE_TXLOOPCTL_MAC_INTERNAL 0x01 199 1.1 jdolecek #define VGE_TXLOOPCTL_EXTERNAL 0x02 200 1.1 jdolecek 201 1.1 jdolecek #define VGE_TXCOLLS_NORMAL 0x00 /* one set of 16 retries */ 202 1.1 jdolecek #define VGE_TXCOLLS_32 0x04 /* two sets of 16 retries */ 203 1.1 jdolecek #define VGE_TXCOLLS_48 0x08 /* three sets of 16 retries */ 204 1.1 jdolecek #define VGE_TXCOLLS_INFINITE 0x0C /* retry forever */ 205 1.1 jdolecek 206 1.1 jdolecek /* Global command register 0 */ 207 1.1 jdolecek 208 1.1 jdolecek #define VGE_CR0_START 0x01 /* start NIC */ 209 1.1 jdolecek #define VGE_CR0_STOP 0x02 /* stop NIC */ 210 1.1 jdolecek #define VGE_CR0_RX_ENABLE 0x04 /* turn on RX engine */ 211 1.1 jdolecek #define VGE_CR0_TX_ENABLE 0x08 /* turn on TX engine */ 212 1.1 jdolecek 213 1.1 jdolecek /* Global command register 1 */ 214 1.1 jdolecek 215 1.1 jdolecek #define VGE_CR1_NOUCAST 0x01 /* disable unicast reception */ 216 1.1 jdolecek #define VGE_CR1_NOPOLL 0x08 /* disable RX/TX desc polling */ 217 1.1 jdolecek #define VGE_CR1_TIMER0_ENABLE 0x20 /* enable single shot timer */ 218 1.1 jdolecek #define VGE_CR1_TIMER1_ENABLE 0x40 /* enable periodic timer */ 219 1.1 jdolecek #define VGE_CR1_SOFTRESET 0x80 /* software reset */ 220 1.1 jdolecek 221 1.1 jdolecek /* Global command register 2 */ 222 1.1 jdolecek 223 1.1 jdolecek #define VGE_CR2_TXPAUSE_THRESH_LO 0x03 /* TX pause frame lo threshold */ 224 1.1 jdolecek #define VGE_CR2_TXPAUSE_THRESH_HI 0x0C /* TX pause frame hi threshold */ 225 1.1 jdolecek #define VGE_CR2_HDX_FLOWCTL_ENABLE 0x10 /* half duplex flow control */ 226 1.1 jdolecek #define VGE_CR2_FDX_RXFLOWCTL_ENABLE 0x20 /* full duplex RX flow control */ 227 1.1 jdolecek #define VGE_CR2_FDX_TXFLOWCTL_ENABLE 0x40 /* full duplex TX flow control */ 228 1.1 jdolecek #define VGE_CR2_XON_ENABLE 0x80 /* 802.3x XON/XOFF flow control */ 229 1.1 jdolecek 230 1.1 jdolecek /* Global command register 3 */ 231 1.1 jdolecek 232 1.1 jdolecek #define VGE_CR3_INT_SWPEND 0x01 /* disable multi-level int bits */ 233 1.1 jdolecek #define VGE_CR3_INT_GMSK 0x02 /* mask off all interrupts */ 234 1.1 jdolecek #define VGE_CR3_INT_HOLDOFF 0x04 /* enable int hold off timer */ 235 1.1 jdolecek #define VGE_CR3_DIAG 0x10 /* diagnostic enabled */ 236 1.1 jdolecek #define VGE_CR3_PHYRST 0x20 /* assert PHYRSTZ */ 237 1.1 jdolecek #define VGE_CR3_STOP_FORCE 0x40 /* force NIC to stopped state */ 238 1.1 jdolecek 239 1.1 jdolecek /* Interrupt control register */ 240 1.1 jdolecek 241 1.1 jdolecek #define VGE_INTCTL_SC_RELOAD 0x01 /* reload hold timer */ 242 1.1 jdolecek #define VGE_INTCTL_HC_RELOAD 0x02 /* enable hold timer reload */ 243 1.1 jdolecek #define VGE_INTCTL_STATUS 0x04 /* interrupt pending status */ 244 1.1 jdolecek #define VGE_INTCTL_MASK 0x18 /* multilayer int mask */ 245 1.4 msaitoh #define VGE_INTCTL_RXINTSUP_DISABLE 0x20 /* disable RX int suppression */ 246 1.4 msaitoh #define VGE_INTCTL_TXINTSUP_DISABLE 0x40 /* disable TX int suppression */ 247 1.1 jdolecek #define VGE_INTCTL_SOFTINT 0x80 /* request soft interrupt */ 248 1.1 jdolecek 249 1.1 jdolecek #define VGE_INTMASK_LAYER0 0x00 250 1.1 jdolecek #define VGE_INTMASK_LAYER1 0x08 251 1.1 jdolecek #define VGE_INTMASK_ALL 0x10 252 1.1 jdolecek #define VGE_INTMASK_ALL2 0x18 253 1.1 jdolecek 254 1.1 jdolecek /* Transmit host error status register */ 255 1.1 jdolecek 256 1.1 jdolecek #define VGE_TXHOSTERR_TDSTRUCT 0x01 /* bad TX desc structure */ 257 1.1 jdolecek #define VGE_TXHOSTERR_TDFETCH_BUSERR 0x02 /* bus error on desc fetch */ 258 1.1 jdolecek #define VGE_TXHOSTERR_TDWBACK_BUSERR 0x04 /* bus error on desc writeback */ 259 1.1 jdolecek #define VGE_TXHOSTERR_FIFOERR 0x08 /* TX FIFO DMA bus error */ 260 1.1 jdolecek 261 1.1 jdolecek /* Receive host error status register */ 262 1.1 jdolecek 263 1.1 jdolecek #define VGE_RXHOSTERR_RDSTRUCT 0x01 /* bad RX desc structure */ 264 1.1 jdolecek #define VGE_RXHOSTERR_RDFETCH_BUSERR 0x02 /* bus error on desc fetch */ 265 1.1 jdolecek #define VGE_RXHOSTERR_RDWBACK_BUSERR 0x04 /* bus error on desc writeback */ 266 1.1 jdolecek #define VGE_RXHOSTERR_FIFOERR 0x08 /* RX FIFO DMA bus error */ 267 1.1 jdolecek 268 1.1 jdolecek /* Interrupt status register */ 269 1.1 jdolecek 270 1.1 jdolecek #define VGE_ISR_RXOK_HIPRIO 0x00000001 /* hi prio RX int */ 271 1.1 jdolecek #define VGE_ISR_TXOK_HIPRIO 0x00000002 /* hi prio TX int */ 272 1.1 jdolecek #define VGE_ISR_RXOK 0x00000004 /* normal RX done */ 273 1.1 jdolecek #define VGE_ISR_TXOK 0x00000008 /* combo results for next 4 bits */ 274 1.1 jdolecek #define VGE_ISR_TXOK0 0x00000010 /* TX complete on queue 0 */ 275 1.1 jdolecek #define VGE_ISR_TXOK1 0x00000020 /* TX complete on queue 1 */ 276 1.1 jdolecek #define VGE_ISR_TXOK2 0x00000040 /* TX complete on queue 2 */ 277 1.1 jdolecek #define VGE_ISR_TXOK3 0x00000080 /* TX complete on queue 3 */ 278 1.1 jdolecek #define VGE_ISR_RXCNTOFLOW 0x00000400 /* RX packet count overflow */ 279 1.1 jdolecek #define VGE_ISR_RXPAUSE 0x00000800 /* pause frame RX'ed */ 280 1.1 jdolecek #define VGE_ISR_RXOFLOW 0x00001000 /* RX FIFO overflow */ 281 1.1 jdolecek #define VGE_ISR_RXNODESC 0x00002000 /* ran out of RX descriptors */ 282 1.1 jdolecek #define VGE_ISR_RXNODESC_WARN 0x00004000 /* running out of RX descs */ 283 1.1 jdolecek #define VGE_ISR_LINKSTS 0x00008000 /* link status change */ 284 1.1 jdolecek #define VGE_ISR_TIMER0 0x00010000 /* one shot timer expired */ 285 1.1 jdolecek #define VGE_ISR_TIMER1 0x00020000 /* periodic timer expired */ 286 1.1 jdolecek #define VGE_ISR_PWR 0x00040000 /* wake up power event */ 287 1.1 jdolecek #define VGE_ISR_PHYINT 0x00080000 /* PHY interrupt */ 288 1.1 jdolecek #define VGE_ISR_STOPPED 0x00100000 /* software shutdown complete */ 289 1.1 jdolecek #define VGE_ISR_MIBOFLOW 0x00200000 /* MIB counter overflow warning */ 290 1.1 jdolecek #define VGE_ISR_SOFTINT 0x00400000 /* software interrupt */ 291 1.1 jdolecek #define VGE_ISR_HOLDOFF_RELOAD 0x00800000 /* reload hold timer */ 292 1.1 jdolecek #define VGE_ISR_RXDMA_STALL 0x01000000 /* RX DMA stall */ 293 1.1 jdolecek #define VGE_ISR_TXDMA_STALL 0x02000000 /* TX DMA STALL */ 294 1.1 jdolecek #define VGE_ISR_ISRC0 0x10000000 /* interrupt source indication */ 295 1.1 jdolecek #define VGE_ISR_ISRC1 0x20000000 /* interrupt source indication */ 296 1.1 jdolecek #define VGE_ISR_ISRC2 0x40000000 /* interrupt source indication */ 297 1.1 jdolecek #define VGE_ISR_ISRC3 0x80000000 /* interrupt source indication */ 298 1.1 jdolecek 299 1.1 jdolecek #define VGE_INTRS (VGE_ISR_TXOK0|VGE_ISR_RXOK|VGE_ISR_STOPPED| \ 300 1.1 jdolecek VGE_ISR_RXOFLOW|VGE_ISR_PHYINT| \ 301 1.1 jdolecek VGE_ISR_LINKSTS|VGE_ISR_RXNODESC| \ 302 1.1 jdolecek VGE_ISR_RXDMA_STALL|VGE_ISR_TXDMA_STALL| \ 303 1.1 jdolecek VGE_ISR_MIBOFLOW|VGE_ISR_TIMER0) 304 1.1 jdolecek 305 1.1 jdolecek /* Interrupt mask register */ 306 1.1 jdolecek 307 1.1 jdolecek #define VGE_IMR_RXOK_HIPRIO 0x00000001 /* hi prio RX int */ 308 1.1 jdolecek #define VGE_IMR_TXOK_HIPRIO 0x00000002 /* hi prio TX int */ 309 1.1 jdolecek #define VGE_IMR_RXOK 0x00000004 /* normal RX done */ 310 1.1 jdolecek #define VGE_IMR_TXOK 0x00000008 /* combo results for next 4 bits */ 311 1.1 jdolecek #define VGE_IMR_TXOK0 0x00000010 /* TX complete on queue 0 */ 312 1.1 jdolecek #define VGE_IMR_TXOK1 0x00000020 /* TX complete on queue 1 */ 313 1.1 jdolecek #define VGE_IMR_TXOK2 0x00000040 /* TX complete on queue 2 */ 314 1.1 jdolecek #define VGE_IMR_TXOK3 0x00000080 /* TX complete on queue 3 */ 315 1.1 jdolecek #define VGE_IMR_RXCNTOFLOW 0x00000400 /* RX packet count overflow */ 316 1.1 jdolecek #define VGE_IMR_RXPAUSE 0x00000800 /* pause frame RX'ed */ 317 1.1 jdolecek #define VGE_IMR_RXOFLOW 0x00001000 /* RX FIFO overflow */ 318 1.1 jdolecek #define VGE_IMR_RXNODESC 0x00002000 /* ran out of RX descriptors */ 319 1.1 jdolecek #define VGE_IMR_RXNODESC_WARN 0x00004000 /* running out of RX descs */ 320 1.1 jdolecek #define VGE_IMR_LINKSTS 0x00008000 /* link status change */ 321 1.1 jdolecek #define VGE_IMR_TIMER0 0x00010000 /* one shot timer expired */ 322 1.1 jdolecek #define VGE_IMR_TIMER1 0x00020000 /* periodic timer expired */ 323 1.1 jdolecek #define VGE_IMR_PWR 0x00040000 /* wake up power event */ 324 1.1 jdolecek #define VGE_IMR_PHYINT 0x00080000 /* PHY interrupt */ 325 1.1 jdolecek #define VGE_IMR_STOPPED 0x00100000 /* software shutdown complete */ 326 1.1 jdolecek #define VGE_IMR_MIBOFLOW 0x00200000 /* MIB counter overflow warning */ 327 1.1 jdolecek #define VGE_IMR_SOFTINT 0x00400000 /* software interrupt */ 328 1.1 jdolecek #define VGE_IMR_HOLDOFF_RELOAD 0x00800000 /* reload hold timer */ 329 1.1 jdolecek #define VGE_IMR_RXDMA_STALL 0x01000000 /* RX DMA stall */ 330 1.1 jdolecek #define VGE_IMR_TXDMA_STALL 0x02000000 /* TX DMA STALL */ 331 1.1 jdolecek #define VGE_IMR_ISRC0 0x10000000 /* interrupt source indication */ 332 1.1 jdolecek #define VGE_IMR_ISRC1 0x20000000 /* interrupt source indication */ 333 1.1 jdolecek #define VGE_IMR_ISRC2 0x40000000 /* interrupt source indication */ 334 1.1 jdolecek #define VGE_IMR_ISRC3 0x80000000 /* interrupt source indication */ 335 1.1 jdolecek 336 1.1 jdolecek /* TX descriptor queue control/status register */ 337 1.1 jdolecek 338 1.1 jdolecek #define VGE_TXQCSR_RUN0 0x0001 /* Enable TX queue 0 */ 339 1.1 jdolecek #define VGE_TXQCSR_ACT0 0x0002 /* queue 0 active indicator */ 340 1.1 jdolecek #define VGE_TXQCSR_WAK0 0x0004 /* Wake up (poll) queue 0 */ 341 1.1 jdolecek #define VGE_TXQCST_DEAD0 0x0008 /* queue 0 dead indicator */ 342 1.1 jdolecek #define VGE_TXQCSR_RUN1 0x0010 /* Enable TX queue 1 */ 343 1.1 jdolecek #define VGE_TXQCSR_ACT1 0x0020 /* queue 1 active indicator */ 344 1.1 jdolecek #define VGE_TXQCSR_WAK1 0x0040 /* Wake up (poll) queue 1 */ 345 1.1 jdolecek #define VGE_TXQCST_DEAD1 0x0080 /* queue 1 dead indicator */ 346 1.1 jdolecek #define VGE_TXQCSR_RUN2 0x0100 /* Enable TX queue 2 */ 347 1.1 jdolecek #define VGE_TXQCSR_ACT2 0x0200 /* queue 2 active indicator */ 348 1.1 jdolecek #define VGE_TXQCSR_WAK2 0x0400 /* Wake up (poll) queue 2 */ 349 1.1 jdolecek #define VGE_TXQCST_DEAD2 0x0800 /* queue 2 dead indicator */ 350 1.1 jdolecek #define VGE_TXQCSR_RUN3 0x1000 /* Enable TX queue 3 */ 351 1.1 jdolecek #define VGE_TXQCSR_ACT3 0x2000 /* queue 3 active indicator */ 352 1.1 jdolecek #define VGE_TXQCSR_WAK3 0x4000 /* Wake up (poll) queue 3 */ 353 1.1 jdolecek #define VGE_TXQCST_DEAD3 0x8000 /* queue 3 dead indicator */ 354 1.1 jdolecek 355 1.1 jdolecek /* RX descriptor queue control/status register */ 356 1.1 jdolecek 357 1.1 jdolecek #define VGE_RXQCSR_RUN 0x0001 /* Enable RX queue */ 358 1.1 jdolecek #define VGE_RXQCSR_ACT 0x0002 /* queue active indicator */ 359 1.1 jdolecek #define VGE_RXQCSR_WAK 0x0004 /* Wake up (poll) queue */ 360 1.1 jdolecek #define VGE_RXQCSR_DEAD 0x0008 /* queue dead indicator */ 361 1.1 jdolecek 362 1.1 jdolecek /* RX/TX queue empty interrupt delay timer register */ 363 1.1 jdolecek 364 1.1 jdolecek #define VGE_QTIMER_PENDCNT 0x3F 365 1.1 jdolecek #define VGE_QTIMER_RESOLUTION 0xC0 366 1.1 jdolecek 367 1.1 jdolecek #define VGE_QTIMER_RES_1US 0x00 368 1.1 jdolecek #define VGE_QTIMER_RES_4US 0x40 369 1.1 jdolecek #define VGE_QTIMER_RES_16US 0x80 370 1.1 jdolecek #define VGE_QTIMER_RES_64US 0xC0 371 1.1 jdolecek 372 1.1 jdolecek /* CAM address register */ 373 1.1 jdolecek 374 1.1 jdolecek #define VGE_CAMADDR_ADDR 0x3F /* CAM address to program */ 375 1.1 jdolecek #define VGE_CAMADDR_AVSEL 0x40 /* 0 = address cam, 1 = VLAN cam */ 376 1.1 jdolecek #define VGE_CAMADDR_ENABLE 0x80 /* enable CAM read/write */ 377 1.1 jdolecek 378 1.1 jdolecek #define VGE_CAM_MAXADDRS 64 379 1.1 jdolecek 380 1.1 jdolecek /* 381 1.1 jdolecek * CAM command register 382 1.1 jdolecek * Note that the page select bits in this register affect three 383 1.1 jdolecek * different things: 384 1.1 jdolecek * - The behavior of the MAR0/MAR1 registers at offset 0x10 (the 385 1.1 jdolecek * page select bits control whether the MAR0/MAR1 registers affect 386 1.1 jdolecek * the multicast hash filter or the CAM table) 387 1.1 jdolecek * - The behavior of the interrupt holdoff timer register at offset 388 1.1 jdolecek * 0x20 (the page select bits allow you to set the interrupt 389 1.4 msaitoh * holdoff timer, the TX interrupt suppression count or the 390 1.4 msaitoh * RX interrupt suppression count) 391 1.1 jdolecek * - The behavior the WOL pattern programming registers at offset 392 1.1 jdolecek * 0xC0 (controls which pattern is set) 393 1.1 jdolecek */ 394 1.1 jdolecek 395 1.1 jdolecek 396 1.1 jdolecek #define VGE_CAMCTL_WRITE 0x04 /* CAM write command */ 397 1.1 jdolecek #define VGE_CAMCTL_READ 0x08 /* CAM read command */ 398 1.1 jdolecek #define VGE_CAMCTL_INTPKT_SIZ 0x10 /* select interesting pkt CAM size */ 399 1.1 jdolecek #define VGE_CAMCTL_INTPKT_ENB 0x20 /* enable interesting packet mode */ 400 1.1 jdolecek #define VGE_CAMCTL_PAGESEL 0xC0 /* page select */ 401 1.1 jdolecek 402 1.1 jdolecek #define VGE_PAGESEL_MAR 0x00 403 1.1 jdolecek #define VGE_PAGESEL_CAMMASK 0x40 404 1.1 jdolecek #define VGE_PAGESEL_CAMDATA 0x80 405 1.1 jdolecek 406 1.1 jdolecek #define VGE_PAGESEL_INTHLDOFF 0x00 407 1.1 jdolecek #define VGE_PAGESEL_TXSUPPTHR 0x40 408 1.1 jdolecek #define VGE_PAGESEL_RXSUPPTHR 0x80 409 1.1 jdolecek 410 1.1 jdolecek #define VGE_PAGESEL_WOLPAT0 0x00 411 1.1 jdolecek #define VGE_PAGESEL_WOLPAT1 0x40 412 1.1 jdolecek 413 1.1 jdolecek /* MII port config register */ 414 1.1 jdolecek 415 1.1 jdolecek #define VGE_MIICFG_PHYADDR 0x1F /* PHY address (internal PHY is 1) */ 416 1.1 jdolecek #define VGE_MIICFG_MDCSPEED 0x20 /* MDC accelerate x 4 */ 417 1.1 jdolecek #define VGE_MIICFG_POLLINT 0xC0 /* polling interval */ 418 1.1 jdolecek 419 1.1 jdolecek #define VGE_MIIPOLLINT_1024 0x00 420 1.1 jdolecek #define VGE_MIIPOLLINT_512 0x40 421 1.1 jdolecek #define VGE_MIIPOLLINT_128 0x80 422 1.1 jdolecek #define VGE_MIIPOLLINT_64 0xC0 423 1.1 jdolecek 424 1.1 jdolecek /* MII port status register */ 425 1.1 jdolecek 426 1.1 jdolecek #define VGE_MIISTS_IIDL 0x80 /* not at sofrware/timer poll cycle */ 427 1.1 jdolecek 428 1.1 jdolecek /* PHY status register */ 429 1.1 jdolecek 430 1.1 jdolecek #define VGE_PHYSTS_TXFLOWCAP 0x01 /* resolved TX flow control cap */ 431 1.1 jdolecek #define VGE_PHYSTS_RXFLOWCAP 0x02 /* resolved RX flow control cap */ 432 1.1 jdolecek #define VGE_PHYSTS_SPEED10 0x04 /* PHY in 10Mbps mode */ 433 1.1 jdolecek #define VGE_PHYSTS_SPEED1000 0x08 /* PHY in giga mode */ 434 1.1 jdolecek #define VGE_PHYSTS_FDX 0x10 /* PHY in full duplex mode */ 435 1.1 jdolecek #define VGE_PHYSTS_LINK 0x40 /* link status */ 436 1.1 jdolecek #define VGE_PHYSTS_RESETSTS 0x80 /* reset status */ 437 1.1 jdolecek 438 1.1 jdolecek /* MII management command register */ 439 1.1 jdolecek 440 1.1 jdolecek #define VGE_MIICMD_MDC 0x01 /* clock pin */ 441 1.1 jdolecek #define VGE_MIICMD_MDI 0x02 /* data in pin */ 442 1.1 jdolecek #define VGE_MIICMD_MDO 0x04 /* data out pin */ 443 1.1 jdolecek #define VGE_MIICMD_MOUT 0x08 /* data out pin enable */ 444 1.1 jdolecek #define VGE_MIICMD_MDP 0x10 /* enable direct programming mode */ 445 1.1 jdolecek #define VGE_MIICMD_WCMD 0x20 /* embedded mode write */ 446 1.8 andvar #define VGE_MIICMD_RCMD 0x40 /* embedded mode read */ 447 1.1 jdolecek #define VGE_MIICMD_MAUTO 0x80 /* enable autopolling */ 448 1.1 jdolecek 449 1.1 jdolecek /* MII address register */ 450 1.1 jdolecek 451 1.1 jdolecek #define VGE_MIIADDR_SWMPL 0x80 /* initiate priority resolution */ 452 1.1 jdolecek 453 1.1 jdolecek /* Chip config register A */ 454 1.1 jdolecek 455 1.1 jdolecek #define VGE_CHIPCFG0_PACPI 0x01 /* pre-ACPI wakeup function */ 456 1.1 jdolecek #define VGE_CHIPCFG0_ABSHDN 0x02 /* abnormal shutdown function */ 457 1.1 jdolecek #define VGE_CHIPCFG0_GPIO1PD 0x04 /* GPIO pin enable */ 458 1.1 jdolecek #define VGE_CHIPCFG0_SKIPTAG 0x08 /* omit 802.1p tag from CRC calc */ 459 1.1 jdolecek #define VGE_CHIPCFG0_PHLED 0x30 /* phy LED select */ 460 1.1 jdolecek 461 1.1 jdolecek /* Chip config register B */ 462 1.1 jdolecek /* Note: some of these bits are not documented in the manual! */ 463 1.1 jdolecek 464 1.1 jdolecek #define VGE_CHIPCFG1_BAKOPT 0x01 465 1.1 jdolecek #define VGE_CHIPCFG1_MBA 0x02 466 1.1 jdolecek #define VGE_CHIPCFG1_CAP 0x04 467 1.1 jdolecek #define VGE_CHIPCFG1_CRANDOM 0x08 468 1.6 andvar #define VGE_CHIPCFG1_OFFSET 0x10 469 1.1 jdolecek #define VGE_CHIPCFG1_SLOTTIME 0x20 /* slot time 512/500 in giga mode */ 470 1.1 jdolecek #define VGE_CHIPCFG1_MIIOPT 0x40 471 1.1 jdolecek #define VGE_CHIPCFG1_GTCKOPT 0x80 472 1.1 jdolecek 473 1.1 jdolecek /* Chip config register C */ 474 1.1 jdolecek 475 1.1 jdolecek #define VGE_CHIPCFG2_EELOAD 0x80 /* enable EEPROM programming */ 476 1.1 jdolecek 477 1.1 jdolecek /* Chip config register D */ 478 1.1 jdolecek 479 1.1 jdolecek #define VGE_CHIPCFG3_64BIT_DAC 0x20 /* enable 64bit via DAC */ 480 1.1 jdolecek #define VGE_CHIPCFG3_IODISABLE 0x80 /* disable I/O access mode */ 481 1.1 jdolecek 482 1.1 jdolecek /* DMA config register 0 */ 483 1.1 jdolecek 484 1.1 jdolecek #define VGE_DMACFG0_BURSTLEN 0x07 /* RX/TX DMA burst (in dwords) */ 485 1.1 jdolecek 486 1.1 jdolecek #define VGE_DMABURST_8 0x00 487 1.1 jdolecek #define VGE_DMABURST_16 0x01 488 1.1 jdolecek #define VGE_DMABURST_32 0x02 489 1.1 jdolecek #define VGE_DMABURST_64 0x03 490 1.1 jdolecek #define VGE_DMABURST_128 0x04 491 1.1 jdolecek #define VGE_DMABURST_256 0x05 492 1.1 jdolecek #define VGE_DMABURST_STRFWD 0x07 493 1.1 jdolecek 494 1.1 jdolecek /* DMA config register 1 */ 495 1.1 jdolecek 496 1.1 jdolecek #define VGE_DMACFG1_LATENB 0x01 /* Latency timer enable */ 497 1.1 jdolecek #define VGE_DMACFG1_MWWAIT 0x02 /* insert wait on master write */ 498 1.1 jdolecek #define VGE_DMACFG1_MRWAIT 0x04 /* insert wait on master read */ 499 1.1 jdolecek #define VGE_DMACFG1_MRM 0x08 /* use memory read multiple */ 500 1.1 jdolecek #define VGE_DMACFG1_PERR_DIS 0x10 /* disable parity error checking */ 501 1.1 jdolecek #define VGE_DMACFG1_XMRL 0x20 /* disable memory read line support */ 502 1.1 jdolecek 503 1.1 jdolecek /* RX MAC config register */ 504 1.1 jdolecek 505 1.1 jdolecek #define VGE_RXCFG_VLANFILT 0x01 /* filter VLAN ID mismatches */ 506 1.1 jdolecek #define VGE_RXCFG_VTAGOPT 0x06 /* VLAN tag handling */ 507 1.1 jdolecek #define VGE_RXCFG_FIFO_LOWAT 0x08 /* RX FIFO low watermark (7QW/15QW) */ 508 1.1 jdolecek #define VGE_RXCFG_FIFO_THR 0x30 /* RX FIFO threshold */ 509 1.1 jdolecek #define VGE_RXCFG_ARB_PRIO 0x80 /* arbitration priority */ 510 1.1 jdolecek 511 1.1 jdolecek #define VGE_VTAG_OPT0 0x00 /* TX: no tag insertion 512 1.1 jdolecek RX: rx all, no tag extraction */ 513 1.1 jdolecek 514 1.1 jdolecek #define VGE_VTAG_OPT1 0x02 /* TX: no tag insertion 515 1.1 jdolecek RX: rx only tagged pkts, no 516 1.1 jdolecek extraction */ 517 1.1 jdolecek 518 1.1 jdolecek #define VGE_VTAG_OPT2 0x04 /* TX: perform tag insertion, 519 1.1 jdolecek RX: rx all, extract tags */ 520 1.1 jdolecek 521 1.1 jdolecek #define VGE_VTAG_OPT3 0x06 /* TX: perform tag insertion, 522 1.1 jdolecek RX: rx only tagged pkts, 523 1.1 jdolecek with extraction */ 524 1.1 jdolecek 525 1.1 jdolecek #define VGE_RXFIFOTHR_128BYTES 0x00 526 1.1 jdolecek #define VGE_RXFIFOTHR_512BYTES 0x10 527 1.1 jdolecek #define VGE_RXFIFOTHR_1024BYTES 0x20 528 1.1 jdolecek #define VGE_RXFIFOTHR_STRNFWD 0x30 529 1.1 jdolecek 530 1.1 jdolecek /* TX MAC config register */ 531 1.1 jdolecek 532 1.1 jdolecek #define VGE_TXCFG_SNAPOPT 0x01 /* 1 == insert VLAN tag at 533 1.1 jdolecek 13th byte 534 1.1 jdolecek 0 == insert VLANM tag after 535 1.1 jdolecek SNAP header (21st byte) */ 536 1.1 jdolecek #define VGE_TXCFG_NONBLK 0x02 /* priority TX/non-blocking mode */ 537 1.1 jdolecek #define VGE_TXCFG_NONBLK_THR 0x0C /* non-blocking threshold */ 538 1.1 jdolecek #define VGE_TXCFG_ARB_PRIO 0x80 /* arbitration priority */ 539 1.1 jdolecek 540 1.1 jdolecek #define VGE_TXBLOCK_64PKTS 0x00 541 1.1 jdolecek #define VGE_TXBLOCK_32PKTS 0x04 542 1.1 jdolecek #define VGE_TXBLOCK_128PKTS 0x08 543 1.1 jdolecek #define VGE_TXBLOCK_8PKTS 0x0C 544 1.1 jdolecek 545 1.5 msaitoh /* Sticky bit shadow register */ 546 1.5 msaitoh 547 1.5 msaitoh #define VGE_STICKHW_DS0 0x01 548 1.5 msaitoh #define VGE_STICKHW_DS1 0x02 549 1.5 msaitoh #define VGE_STICKHW_WOL_ENB 0x04 550 1.5 msaitoh #define VGE_STICKHW_WOL_STS 0x08 551 1.5 msaitoh #define VGE_STICKHW_SWPTAG 0x10 552 1.5 msaitoh 553 1.5 msaitoh /* WOL pattern control */ 554 1.5 msaitoh #define VGE_WOLCR0_PATTERN0 0x01 555 1.5 msaitoh #define VGE_WOLCR0_PATTERN1 0x02 556 1.5 msaitoh #define VGE_WOLCR0_PATTERN2 0x04 557 1.5 msaitoh #define VGE_WOLCR0_PATTERN3 0x08 558 1.5 msaitoh #define VGE_WOLCR0_PATTERN4 0x10 559 1.5 msaitoh #define VGE_WOLCR0_PATTERN5 0x20 560 1.5 msaitoh #define VGE_WOLCR0_PATTERN6 0x40 561 1.5 msaitoh #define VGE_WOLCR0_PATTERN7 0x80 562 1.5 msaitoh #define VGE_WOLCR0_PATTERN_ALL 0xFF 563 1.5 msaitoh 564 1.5 msaitoh /* WOL config register */ 565 1.5 msaitoh #define VGE_WOLCFG_PHYINT_ENB 0x01 566 1.5 msaitoh #define VGE_WOLCFG_SAB 0x10 567 1.5 msaitoh #define VGE_WOLCFG_SAM 0x20 568 1.5 msaitoh #define VGE_WOLCFG_PMEOVR 0x80 569 1.5 msaitoh 570 1.1 jdolecek /* EEPROM control/status register */ 571 1.1 jdolecek 572 1.1 jdolecek #define VGE_EECSR_EDO 0x01 /* data out pin */ 573 1.1 jdolecek #define VGE_EECSR_EDI 0x02 /* data in pin */ 574 1.1 jdolecek #define VGE_EECSR_ECK 0x04 /* clock pin */ 575 1.1 jdolecek #define VGE_EECSR_ECS 0x08 /* chip select pin */ 576 1.1 jdolecek #define VGE_EECSR_DPM 0x10 /* direct program mode enable */ 577 1.1 jdolecek #define VGE_EECSR_RELOAD 0x20 /* trigger reload from EEPROM */ 578 1.1 jdolecek #define VGE_EECSR_EMBP 0x40 /* embedded program mode enable */ 579 1.1 jdolecek 580 1.1 jdolecek /* EEPROM embedded command register */ 581 1.1 jdolecek 582 1.1 jdolecek #define VGE_EECMD_ERD 0x01 /* EEPROM read command */ 583 1.1 jdolecek #define VGE_EECMD_EWR 0x02 /* EEPROM write command */ 584 1.1 jdolecek #define VGE_EECMD_EWEN 0x04 /* EEPROM write enable */ 585 1.1 jdolecek #define VGE_EECMD_EWDIS 0x08 /* EEPROM write disable */ 586 1.1 jdolecek #define VGE_EECMD_EDONE 0x80 /* read/write done */ 587 1.1 jdolecek 588 1.1 jdolecek /* Chip operation and diagnostic control register */ 589 1.1 jdolecek 590 1.1 jdolecek #define VGE_DIAGCTL_PHYINT_ENB 0x01 /* Enable PHY interrupts */ 591 1.1 jdolecek #define VGE_DIAGCTL_TIMER0_RES 0x02 /* timer0 uSec resolution */ 592 1.1 jdolecek #define VGE_DIAGCTL_TIMER1_RES 0x04 /* timer1 uSec resolution */ 593 1.1 jdolecek #define VGE_DIAGCTL_LPSEL_DIS 0x08 /* disable LPSEL field */ 594 1.1 jdolecek #define VGE_DIAGCTL_MACFORCE 0x10 /* MAC side force mode */ 595 1.1 jdolecek #define VGE_DIAGCTL_FCRSVD 0x20 /* reserved for future fiber use */ 596 1.1 jdolecek #define VGE_DIAGCTL_FDXFORCE 0x40 /* force full duplex mode */ 597 1.1 jdolecek #define VGE_DIAGCTL_GMII 0x80 /* force GMII mode, otherwise MII */ 598 1.1 jdolecek 599 1.1 jdolecek /* Location of station address in EEPROM */ 600 1.1 jdolecek #define VGE_EE_EADDR 0 601 1.1 jdolecek 602 1.1 jdolecek /* DMA descriptor structures */ 603 1.1 jdolecek 604 1.1 jdolecek /* 605 1.1 jdolecek * Each TX DMA descriptor has a control and status word, and 7 606 1.1 jdolecek * fragment address/length words. If a transmitted packet spans 607 1.1 jdolecek * more than 7 fragments, it has to be coalesced. 608 1.1 jdolecek */ 609 1.1 jdolecek 610 1.1 jdolecek #define VGE_TX_FRAGS 7 611 1.1 jdolecek #define VGE_TX_MAXLEN (1 << 14) /* maximum TX packet size */ 612 1.1 jdolecek 613 1.3 tsutsui struct vge_txfrag { 614 1.3 tsutsui volatile uint32_t tf_addrlo; 615 1.3 tsutsui volatile uint16_t tf_addrhi; 616 1.3 tsutsui volatile uint16_t tf_buflen; 617 1.1 jdolecek }; 618 1.1 jdolecek 619 1.1 jdolecek /* 620 1.1 jdolecek * The high bit in the buflen field of fragment #0 has special meaning. 621 1.1 jdolecek * Normally, the chip requires the driver to issue a TX poll command 622 1.1 jdolecek * for every packet that gets put in the TX DMA queue. Sometimes though, 623 1.1 jdolecek * the driver might want to queue up several packets at once and just 624 1.1 jdolecek * issue one transmit command to have all of them processed. In order 625 1.1 jdolecek * to obtain this behavior, the special 'queue' bit must be set. 626 1.1 jdolecek */ 627 1.1 jdolecek 628 1.1 jdolecek #define VGE_TXDESC_Q 0x8000 629 1.1 jdolecek 630 1.3 tsutsui struct vge_txdesc { 631 1.3 tsutsui volatile uint32_t td_sts; 632 1.3 tsutsui volatile uint32_t td_ctl; 633 1.3 tsutsui struct vge_txfrag td_frag[VGE_TX_FRAGS]; 634 1.1 jdolecek }; 635 1.1 jdolecek 636 1.1 jdolecek #define VGE_TDSTS_COLLCNT 0x0000000F /* TX collision count */ 637 1.1 jdolecek #define VGE_TDSTS_COLL 0x00000010 /* collision seen */ 638 1.1 jdolecek #define VGE_TDSTS_OWINCOLL 0x00000020 /* out of window collision */ 639 1.1 jdolecek #define VGE_TDSTS_OWT 0x00000040 /* jumbo frame tx abort */ 640 1.1 jdolecek #define VGE_TDSTS_EXCESSCOLL 0x00000080 /* TX aborted, excess colls */ 641 1.1 jdolecek #define VGE_TDSTS_HBEATFAIL 0x00000100 /* heartbeat detect failed */ 642 1.1 jdolecek #define VGE_TDSTS_CARRLOSS 0x00000200 /* carrier sense lost */ 643 1.1 jdolecek #define VGE_TDSTS_SHUTDOWN 0x00000400 /* shutdown during TX */ 644 1.1 jdolecek #define VGE_TDSTS_LINKFAIL 0x00001000 /* link fail during TX */ 645 1.1 jdolecek #define VGE_TDSTS_GMII 0x00002000 /* GMII transmission */ 646 1.1 jdolecek #define VGE_TDSTS_FDX 0x00004000 /* full duplex transmit */ 647 1.1 jdolecek #define VGE_TDSTS_TXERR 0x00008000 /* error occurred */ 648 1.1 jdolecek #define VGE_TDSTS_SEGSIZE 0x3FFF0000 /* TCP large send size */ 649 1.1 jdolecek #define VGE_TDSTS_OWN 0x80000000 /* own bit */ 650 1.1 jdolecek 651 1.1 jdolecek #define VGE_TDCTL_VLANID 0x00000FFF /* VLAN ID */ 652 1.1 jdolecek #define VGE_TDCTL_CFI 0x00001000 /* VLAN CFI bit */ 653 1.1 jdolecek #define VGE_TDCTL_PRIO 0x0000E000 /* VLAN prio bits */ 654 1.1 jdolecek #define VGE_TDCTL_NOCRC 0x00010000 /* disable CRC generation */ 655 1.1 jdolecek #define VGE_TDCTL_JUMBO 0x00020000 /* jumbo frame */ 656 1.1 jdolecek #define VGE_TDCTL_TCPCSUM 0x00040000 /* do TCP hw checksum */ 657 1.1 jdolecek #define VGE_TDCTL_UDPCSUM 0x00080000 /* do UDP hw checksum */ 658 1.1 jdolecek #define VGE_TDCTL_IPCSUM 0x00100000 /* do IP hw checksum */ 659 1.1 jdolecek #define VGE_TDCTL_VTAG 0x00200000 /* insert VLAN tag */ 660 1.1 jdolecek #define VGE_TDCTL_PRIO_INT 0x00400000 /* priority int request */ 661 1.1 jdolecek #define VGE_TDCTL_TIC 0x00800000 /* transfer int request */ 662 1.1 jdolecek #define VGE_TDCTL_TCPLSCTL 0x03000000 /* TCP large send ctl */ 663 1.1 jdolecek #define VGE_TDCTL_FRAGCNT 0xF0000000 /* number of frags used */ 664 1.1 jdolecek 665 1.1 jdolecek #define VGE_TD_LS_MOF 0x00000000 /* middle of large send */ 666 1.1 jdolecek #define VGE_TD_LS_SOF 0x01000000 /* start of large send */ 667 1.1 jdolecek #define VGE_TD_LS_EOF 0x02000000 /* end of large send */ 668 1.1 jdolecek #define VGE_TD_LS_NORM 0x03000000 /* normal frame */ 669 1.1 jdolecek 670 1.1 jdolecek /* Receive DMA descriptors have a single fragment pointer. */ 671 1.1 jdolecek 672 1.3 tsutsui struct vge_rxdesc { 673 1.3 tsutsui volatile uint32_t rd_sts; 674 1.3 tsutsui volatile uint32_t rd_ctl; 675 1.3 tsutsui volatile uint32_t rd_addrlo; 676 1.3 tsutsui volatile uint16_t rd_addrhi; 677 1.3 tsutsui volatile uint16_t rd_buflen; 678 1.1 jdolecek }; 679 1.1 jdolecek 680 1.1 jdolecek /* 681 1.1 jdolecek * Like the TX descriptor, the high bit in the buflen field in the 682 1.1 jdolecek * RX descriptor has special meaning. This bit controls whether or 683 1.1 jdolecek * not interrupts are generated for this descriptor. 684 1.1 jdolecek */ 685 1.1 jdolecek 686 1.1 jdolecek #define VGE_RXDESC_I 0x8000 687 1.1 jdolecek 688 1.1 jdolecek #define VGE_RDSTS_VIDM 0x00000001 /* VLAN tag filter miss */ 689 1.1 jdolecek #define VGE_RDSTS_CRCERR 0x00000002 /* bad CRC error */ 690 1.1 jdolecek #define VGE_RDSTS_FAERR 0x00000004 /* frame alignment error */ 691 1.1 jdolecek #define VGE_RDSTS_CSUMERR 0x00000008 /* bad TCP/IP checksum */ 692 1.1 jdolecek #define VGE_RDSTS_RLERR 0x00000010 /* RX length error */ 693 1.1 jdolecek #define VGE_RDSTS_SYMERR 0x00000020 /* PCS symbol error */ 694 1.1 jdolecek #define VGE_RDSTS_SNTAG 0x00000040 /* RX'ed tagged SNAP pkt */ 695 1.1 jdolecek #define VGE_RDSTS_DETAG 0x00000080 /* VLAN tag extracted */ 696 1.1 jdolecek #define VGE_RDSTS_BOUNDARY 0x00000300 /* frame boundary bits */ 697 1.1 jdolecek #define VGE_RDSTS_VTAG 0x00000400 /* VLAN tag indicator */ 698 1.1 jdolecek #define VGE_RDSTS_UCAST 0x00000800 /* unicast frame */ 699 1.1 jdolecek #define VGE_RDSTS_BCAST 0x00001000 /* broadcast frame */ 700 1.1 jdolecek #define VGE_RDSTS_MCAST 0x00002000 /* multicast frame */ 701 1.1 jdolecek #define VGE_RDSTS_PFT 0x00004000 /* perfect filter hit */ 702 1.1 jdolecek #define VGE_RDSTS_RXOK 0x00008000 /* frame is good. */ 703 1.1 jdolecek #define VGE_RDSTS_BUFSIZ 0x3FFF0000 /* received frame len */ 704 1.1 jdolecek #define VGE_RDSTS_SHUTDOWN 0x40000000 /* shutdown during RX */ 705 1.1 jdolecek #define VGE_RDSTS_OWN 0x80000000 /* own bit. */ 706 1.1 jdolecek 707 1.1 jdolecek #define VGE_RXPKT_ONEFRAG 0x00000000 /* only one fragment */ 708 1.1 jdolecek #define VGE_RXPKT_EOF 0x00000100 /* first frag in frame */ 709 1.1 jdolecek #define VGE_RXPKT_SOF 0x00000200 /* last frag in frame */ 710 1.1 jdolecek #define VGE_RXPKT_MOF 0x00000300 /* intermediate frag */ 711 1.1 jdolecek 712 1.1 jdolecek #define VGE_RDCTL_VLANID 0x0000FFFF /* VLAN ID info */ 713 1.1 jdolecek #define VGE_RDCTL_UDPPKT 0x00010000 /* UDP packet received */ 714 1.1 jdolecek #define VGE_RDCTL_TCPPKT 0x00020000 /* TCP packet received */ 715 1.1 jdolecek #define VGE_RDCTL_IPPKT 0x00040000 /* IP packet received */ 716 1.1 jdolecek #define VGE_RDCTL_UDPZERO 0x00080000 /* pkt with UDP CSUM of 0 */ 717 1.1 jdolecek #define VGE_RDCTL_FRAG 0x00100000 /* received IP frag */ 718 1.1 jdolecek #define VGE_RDCTL_PROTOCSUMOK 0x00200000 /* TCP/UDP checksum ok */ 719 1.1 jdolecek #define VGE_RDCTL_IPCSUMOK 0x00400000 /* IP checksum ok */ 720 1.1 jdolecek #define VGE_RDCTL_FILTIDX 0x3C000000 /* interesting filter idx */ 721 1.1 jdolecek 722 1.1 jdolecek #endif /* _IF_VGEREG_H_ */ 723