Home | History | Annotate | Line # | Download | only in pci
if_vr.c revision 1.114.4.4
      1  1.114.4.4     skrll /*	$NetBSD: if_vr.c,v 1.114.4.4 2016/10/05 20:55:43 skrll Exp $	*/
      2       1.18   thorpej 
      3       1.18   thorpej /*-
      4       1.18   thorpej  * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
      5       1.18   thorpej  * All rights reserved.
      6       1.18   thorpej  *
      7       1.18   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8       1.18   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9       1.18   thorpej  * NASA Ames Research Center.
     10       1.18   thorpej  *
     11       1.18   thorpej  * Redistribution and use in source and binary forms, with or without
     12       1.18   thorpej  * modification, are permitted provided that the following conditions
     13       1.18   thorpej  * are met:
     14       1.18   thorpej  * 1. Redistributions of source code must retain the above copyright
     15       1.18   thorpej  *    notice, this list of conditions and the following disclaimer.
     16       1.18   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17       1.18   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18       1.18   thorpej  *    documentation and/or other materials provided with the distribution.
     19       1.18   thorpej  *
     20       1.18   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     21       1.18   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     22       1.18   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     23       1.18   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     24       1.18   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     25       1.18   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     26       1.18   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     27       1.18   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     28       1.18   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     29       1.18   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     30       1.18   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     31       1.18   thorpej  */
     32        1.2  sakamoto 
     33        1.1  sakamoto /*
     34        1.1  sakamoto  * Copyright (c) 1997, 1998
     35        1.1  sakamoto  *	Bill Paul <wpaul (at) ctr.columbia.edu>.  All rights reserved.
     36        1.1  sakamoto  *
     37        1.1  sakamoto  * Redistribution and use in source and binary forms, with or without
     38        1.1  sakamoto  * modification, are permitted provided that the following conditions
     39        1.1  sakamoto  * are met:
     40        1.1  sakamoto  * 1. Redistributions of source code must retain the above copyright
     41        1.1  sakamoto  *    notice, this list of conditions and the following disclaimer.
     42        1.1  sakamoto  * 2. Redistributions in binary form must reproduce the above copyright
     43        1.1  sakamoto  *    notice, this list of conditions and the following disclaimer in the
     44        1.1  sakamoto  *    documentation and/or other materials provided with the distribution.
     45        1.1  sakamoto  * 3. All advertising materials mentioning features or use of this software
     46        1.1  sakamoto  *    must display the following acknowledgement:
     47        1.1  sakamoto  *	This product includes software developed by Bill Paul.
     48        1.1  sakamoto  * 4. Neither the name of the author nor the names of any co-contributors
     49        1.1  sakamoto  *    may be used to endorse or promote products derived from this software
     50        1.1  sakamoto  *    without specific prior written permission.
     51        1.1  sakamoto  *
     52        1.1  sakamoto  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     53        1.1  sakamoto  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     54        1.1  sakamoto  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     55        1.1  sakamoto  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     56        1.1  sakamoto  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     57        1.1  sakamoto  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     58        1.1  sakamoto  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     59        1.1  sakamoto  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     60        1.1  sakamoto  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     61        1.1  sakamoto  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     62        1.1  sakamoto  * THE POSSIBILITY OF SUCH DAMAGE.
     63        1.1  sakamoto  *
     64        1.2  sakamoto  *	$FreeBSD: if_vr.c,v 1.7 1999/01/10 18:51:49 wpaul Exp $
     65        1.1  sakamoto  */
     66        1.1  sakamoto 
     67        1.1  sakamoto /*
     68        1.1  sakamoto  * VIA Rhine fast ethernet PCI NIC driver
     69        1.1  sakamoto  *
     70        1.1  sakamoto  * Supports various network adapters based on the VIA Rhine
     71        1.1  sakamoto  * and Rhine II PCI controllers, including the D-Link DFE530TX.
     72        1.1  sakamoto  * Datasheets are available at http://www.via.com.tw.
     73        1.1  sakamoto  *
     74        1.1  sakamoto  * Written by Bill Paul <wpaul (at) ctr.columbia.edu>
     75        1.1  sakamoto  * Electrical Engineering Department
     76        1.1  sakamoto  * Columbia University, New York City
     77        1.1  sakamoto  */
     78        1.1  sakamoto 
     79        1.1  sakamoto /*
     80        1.1  sakamoto  * The VIA Rhine controllers are similar in some respects to the
     81        1.1  sakamoto  * the DEC tulip chips, except less complicated. The controller
     82        1.1  sakamoto  * uses an MII bus and an external physical layer interface. The
     83        1.1  sakamoto  * receiver has a one entry perfect filter and a 64-bit hash table
     84        1.1  sakamoto  * multicast filter. Transmit and receive descriptors are similar
     85        1.1  sakamoto  * to the tulip.
     86        1.1  sakamoto  *
     87        1.1  sakamoto  * The Rhine has a serious flaw in its transmit DMA mechanism:
     88        1.1  sakamoto  * transmit buffers must be longword aligned. Unfortunately,
     89       1.17   thorpej  * the kernel doesn't guarantee that mbufs will be filled in starting
     90        1.1  sakamoto  * at longword boundaries, so we have to do a buffer copy before
     91        1.1  sakamoto  * transmission.
     92       1.17   thorpej  *
     93       1.17   thorpej  * Apparently, the receive DMA mechanism also has the same flaw.  This
     94       1.17   thorpej  * means that on systems with struct alignment requirements, incoming
     95       1.17   thorpej  * frames must be copied to a new buffer which shifts the data forward
     96       1.17   thorpej  * 2 bytes so that the payload is aligned on a 4-byte boundary.
     97        1.1  sakamoto  */
     98       1.53     lukem 
     99       1.53     lukem #include <sys/cdefs.h>
    100  1.114.4.4     skrll __KERNEL_RCSID(0, "$NetBSD: if_vr.c,v 1.114.4.4 2016/10/05 20:55:43 skrll Exp $");
    101  1.114.4.3     skrll 
    102       1.68  jdolecek 
    103        1.1  sakamoto 
    104        1.1  sakamoto #include <sys/param.h>
    105        1.1  sakamoto #include <sys/systm.h>
    106       1.34   thorpej #include <sys/callout.h>
    107        1.1  sakamoto #include <sys/sockio.h>
    108        1.1  sakamoto #include <sys/mbuf.h>
    109        1.1  sakamoto #include <sys/malloc.h>
    110        1.1  sakamoto #include <sys/kernel.h>
    111        1.1  sakamoto #include <sys/socket.h>
    112        1.6   thorpej #include <sys/device.h>
    113        1.1  sakamoto 
    114  1.114.4.1     skrll #include <sys/rndsource.h>
    115       1.68  jdolecek 
    116        1.1  sakamoto #include <net/if.h>
    117        1.1  sakamoto #include <net/if_arp.h>
    118        1.1  sakamoto #include <net/if_dl.h>
    119        1.1  sakamoto #include <net/if_media.h>
    120        1.2  sakamoto #include <net/if_ether.h>
    121        1.1  sakamoto 
    122        1.1  sakamoto #include <net/bpf.h>
    123        1.1  sakamoto 
    124       1.88        ad #include <sys/bus.h>
    125       1.88        ad #include <sys/intr.h>
    126       1.30   thorpej #include <machine/endian.h>
    127        1.1  sakamoto 
    128       1.10   thorpej #include <dev/mii/mii.h>
    129       1.11   thorpej #include <dev/mii/miivar.h>
    130       1.29   thorpej #include <dev/mii/mii_bitbang.h>
    131       1.10   thorpej 
    132        1.2  sakamoto #include <dev/pci/pcireg.h>
    133        1.2  sakamoto #include <dev/pci/pcivar.h>
    134        1.8   thorpej #include <dev/pci/pcidevs.h>
    135        1.8   thorpej 
    136        1.2  sakamoto #include <dev/pci/if_vrreg.h>
    137        1.1  sakamoto 
    138        1.2  sakamoto #define	VR_USEIOSPACE
    139        1.1  sakamoto 
    140        1.1  sakamoto /*
    141        1.1  sakamoto  * Various supported device vendors/types and their names.
    142        1.1  sakamoto  */
    143       1.94     joerg static const struct vr_type {
    144        1.7   thorpej 	pci_vendor_id_t		vr_vid;
    145        1.7   thorpej 	pci_product_id_t	vr_did;
    146        1.7   thorpej } vr_devs[] = {
    147       1.97  jmcneill 	{ PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT3043 },
    148       1.97  jmcneill 	{ PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT6102 },
    149       1.97  jmcneill 	{ PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT6105 },
    150       1.97  jmcneill 	{ PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT6105M },
    151       1.97  jmcneill 	{ PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT86C100A }
    152        1.1  sakamoto };
    153        1.1  sakamoto 
    154       1.18   thorpej /*
    155       1.18   thorpej  * Transmit descriptor list size.
    156       1.18   thorpej  */
    157       1.18   thorpej #define	VR_NTXDESC		64
    158       1.18   thorpej #define	VR_NTXDESC_MASK		(VR_NTXDESC - 1)
    159       1.18   thorpej #define	VR_NEXTTX(x)		(((x) + 1) & VR_NTXDESC_MASK)
    160       1.18   thorpej 
    161       1.18   thorpej /*
    162       1.18   thorpej  * Receive descriptor list size.
    163       1.18   thorpej  */
    164       1.18   thorpej #define	VR_NRXDESC		64
    165       1.18   thorpej #define	VR_NRXDESC_MASK		(VR_NRXDESC - 1)
    166       1.18   thorpej #define	VR_NEXTRX(x)		(((x) + 1) & VR_NRXDESC_MASK)
    167        1.7   thorpej 
    168       1.18   thorpej /*
    169       1.18   thorpej  * Control data structres that are DMA'd to the Rhine chip.  We allocate
    170       1.18   thorpej  * them in a single clump that maps to a single DMA segment to make several
    171       1.18   thorpej  * things easier.
    172       1.18   thorpej  *
    173       1.18   thorpej  * Note that since we always copy outgoing packets to aligned transmit
    174       1.18   thorpej  * buffers, we can reduce the transmit descriptors to one per packet.
    175       1.18   thorpej  */
    176       1.18   thorpej struct vr_control_data {
    177       1.18   thorpej 	struct vr_desc		vr_txdescs[VR_NTXDESC];
    178       1.18   thorpej 	struct vr_desc		vr_rxdescs[VR_NRXDESC];
    179        1.7   thorpej };
    180        1.7   thorpej 
    181       1.18   thorpej #define	VR_CDOFF(x)		offsetof(struct vr_control_data, x)
    182       1.18   thorpej #define	VR_CDTXOFF(x)		VR_CDOFF(vr_txdescs[(x)])
    183       1.18   thorpej #define	VR_CDRXOFF(x)		VR_CDOFF(vr_rxdescs[(x)])
    184        1.7   thorpej 
    185       1.18   thorpej /*
    186       1.18   thorpej  * Software state of transmit and receive descriptors.
    187       1.18   thorpej  */
    188       1.18   thorpej struct vr_descsoft {
    189       1.18   thorpej 	struct mbuf		*ds_mbuf;	/* head of mbuf chain */
    190       1.18   thorpej 	bus_dmamap_t		ds_dmamap;	/* our DMA map */
    191        1.7   thorpej };
    192        1.7   thorpej 
    193        1.7   thorpej struct vr_softc {
    194       1.95     joerg 	device_t		vr_dev;
    195       1.14   thorpej 	void			*vr_ih;		/* interrupt cookie */
    196       1.14   thorpej 	bus_space_tag_t		vr_bst;		/* bus space tag */
    197       1.14   thorpej 	bus_space_handle_t	vr_bsh;		/* bus space handle */
    198       1.18   thorpej 	bus_dma_tag_t		vr_dmat;	/* bus DMA tag */
    199       1.14   thorpej 	pci_chipset_tag_t	vr_pc;		/* PCI chipset info */
    200       1.76  christos 	pcitag_t		vr_tag;		/* PCI tag */
    201       1.14   thorpej 	struct ethercom		vr_ec;		/* Ethernet common info */
    202       1.83   tsutsui 	uint8_t 		vr_enaddr[ETHER_ADDR_LEN];
    203       1.11   thorpej 	struct mii_data		vr_mii;		/* MII/media info */
    204       1.18   thorpej 
    205       1.99  jmcneill 	pcireg_t		vr_id;		/* vendor/product ID */
    206       1.83   tsutsui 	uint8_t			vr_revid;	/* Rhine chip revision */
    207       1.59       lha 
    208       1.87        ad 	callout_t		vr_tick_ch;	/* tick callout */
    209       1.34   thorpej 
    210       1.18   thorpej 	bus_dmamap_t		vr_cddmamap;	/* control data DMA map */
    211       1.18   thorpej #define	vr_cddma	vr_cddmamap->dm_segs[0].ds_addr
    212       1.18   thorpej 
    213       1.18   thorpej 	/*
    214       1.18   thorpej 	 * Software state for transmit and receive descriptors.
    215       1.18   thorpej 	 */
    216       1.18   thorpej 	struct vr_descsoft	vr_txsoft[VR_NTXDESC];
    217       1.18   thorpej 	struct vr_descsoft	vr_rxsoft[VR_NRXDESC];
    218       1.18   thorpej 
    219       1.18   thorpej 	/*
    220       1.18   thorpej 	 * Control data structures.
    221       1.18   thorpej 	 */
    222       1.18   thorpej 	struct vr_control_data	*vr_control_data;
    223       1.18   thorpej 
    224       1.18   thorpej 	int	vr_txpending;		/* number of TX requests pending */
    225       1.18   thorpej 	int	vr_txdirty;		/* first dirty TX descriptor */
    226       1.18   thorpej 	int	vr_txlast;		/* last used TX descriptor */
    227       1.18   thorpej 
    228       1.18   thorpej 	int	vr_rxptr;		/* next ready RX descriptor */
    229       1.68  jdolecek 
    230       1.83   tsutsui 	uint32_t	vr_save_iobase;
    231       1.83   tsutsui 	uint32_t	vr_save_membase;
    232       1.83   tsutsui 	uint32_t	vr_save_irq;
    233       1.76  christos 
    234      1.112  jmcneill 	bool		vr_link;
    235      1.112  jmcneill 	int		vr_flags;
    236      1.112  jmcneill #define VR_F_RESTART	0x1		/* restart on next tick */
    237      1.112  jmcneill 	int		vr_if_flags;
    238      1.112  jmcneill 
    239      1.108       tls 	krndsource_t rnd_source;	/* random source */
    240        1.7   thorpej };
    241        1.7   thorpej 
    242       1.18   thorpej #define	VR_CDTXADDR(sc, x)	((sc)->vr_cddma + VR_CDTXOFF((x)))
    243       1.18   thorpej #define	VR_CDRXADDR(sc, x)	((sc)->vr_cddma + VR_CDRXOFF((x)))
    244       1.18   thorpej 
    245       1.18   thorpej #define	VR_CDTX(sc, x)		(&(sc)->vr_control_data->vr_txdescs[(x)])
    246       1.18   thorpej #define	VR_CDRX(sc, x)		(&(sc)->vr_control_data->vr_rxdescs[(x)])
    247       1.18   thorpej 
    248       1.18   thorpej #define	VR_DSTX(sc, x)		(&(sc)->vr_txsoft[(x)])
    249       1.18   thorpej #define	VR_DSRX(sc, x)		(&(sc)->vr_rxsoft[(x)])
    250       1.18   thorpej 
    251       1.18   thorpej #define	VR_CDTXSYNC(sc, x, ops)						\
    252       1.18   thorpej 	bus_dmamap_sync((sc)->vr_dmat, (sc)->vr_cddmamap,		\
    253       1.18   thorpej 	    VR_CDTXOFF((x)), sizeof(struct vr_desc), (ops))
    254       1.18   thorpej 
    255       1.18   thorpej #define	VR_CDRXSYNC(sc, x, ops)						\
    256       1.18   thorpej 	bus_dmamap_sync((sc)->vr_dmat, (sc)->vr_cddmamap,		\
    257       1.18   thorpej 	    VR_CDRXOFF((x)), sizeof(struct vr_desc), (ops))
    258       1.18   thorpej 
    259       1.18   thorpej /*
    260       1.18   thorpej  * Note we rely on MCLBYTES being a power of two below.
    261       1.18   thorpej  */
    262       1.18   thorpej #define	VR_INIT_RXDESC(sc, i)						\
    263       1.18   thorpej do {									\
    264       1.18   thorpej 	struct vr_desc *__d = VR_CDRX((sc), (i));			\
    265       1.18   thorpej 	struct vr_descsoft *__ds = VR_DSRX((sc), (i));			\
    266       1.18   thorpej 									\
    267       1.30   thorpej 	__d->vr_next = htole32(VR_CDRXADDR((sc), VR_NEXTRX((i))));	\
    268       1.30   thorpej 	__d->vr_data = htole32(__ds->ds_dmamap->dm_segs[0].ds_addr);	\
    269       1.30   thorpej 	__d->vr_ctl = htole32(VR_RXCTL_CHAIN | VR_RXCTL_RX_INTR |	\
    270       1.21   thorpej 	    ((MCLBYTES - 1) & VR_RXCTL_BUFLEN));			\
    271       1.79   tsutsui 	__d->vr_status = htole32(VR_RXSTAT_FIRSTFRAG |			\
    272       1.79   tsutsui 	    VR_RXSTAT_LASTFRAG | VR_RXSTAT_OWN);			\
    273       1.18   thorpej 	VR_CDRXSYNC((sc), (i), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
    274       1.64   tsutsui } while (/* CONSTCOND */ 0)
    275       1.18   thorpej 
    276        1.7   thorpej /*
    277        1.7   thorpej  * register space access macros
    278        1.7   thorpej  */
    279       1.18   thorpej #define	CSR_WRITE_4(sc, reg, val)					\
    280       1.14   thorpej 	bus_space_write_4(sc->vr_bst, sc->vr_bsh, reg, val)
    281       1.18   thorpej #define	CSR_WRITE_2(sc, reg, val)					\
    282       1.14   thorpej 	bus_space_write_2(sc->vr_bst, sc->vr_bsh, reg, val)
    283       1.18   thorpej #define	CSR_WRITE_1(sc, reg, val)					\
    284       1.14   thorpej 	bus_space_write_1(sc->vr_bst, sc->vr_bsh, reg, val)
    285        1.7   thorpej 
    286       1.18   thorpej #define	CSR_READ_4(sc, reg)						\
    287       1.14   thorpej 	bus_space_read_4(sc->vr_bst, sc->vr_bsh, reg)
    288       1.18   thorpej #define	CSR_READ_2(sc, reg)						\
    289       1.14   thorpej 	bus_space_read_2(sc->vr_bst, sc->vr_bsh, reg)
    290       1.18   thorpej #define	CSR_READ_1(sc, reg)						\
    291       1.14   thorpej 	bus_space_read_1(sc->vr_bst, sc->vr_bsh, reg)
    292        1.7   thorpej 
    293        1.7   thorpej #define	VR_TIMEOUT		1000
    294        1.1  sakamoto 
    295       1.69   thorpej static int	vr_add_rxbuf(struct vr_softc *, int);
    296        1.1  sakamoto 
    297       1.69   thorpej static void	vr_rxeof(struct vr_softc *);
    298       1.69   thorpej static void	vr_rxeoc(struct vr_softc *);
    299       1.69   thorpej static void	vr_txeof(struct vr_softc *);
    300       1.69   thorpej static int	vr_intr(void *);
    301       1.69   thorpej static void	vr_start(struct ifnet *);
    302       1.85  christos static int	vr_ioctl(struct ifnet *, u_long, void *);
    303       1.69   thorpej static int	vr_init(struct ifnet *);
    304       1.69   thorpej static void	vr_stop(struct ifnet *, int);
    305       1.69   thorpej static void	vr_rxdrain(struct vr_softc *);
    306       1.69   thorpej static void	vr_watchdog(struct ifnet *);
    307       1.69   thorpej static void	vr_tick(void *);
    308       1.69   thorpej 
    309       1.91    dyoung static int	vr_mii_readreg(device_t, int, int);
    310       1.91    dyoung static void	vr_mii_writereg(device_t, int, int, int);
    311      1.111      matt static void	vr_mii_statchg(struct ifnet *);
    312       1.11   thorpej 
    313       1.69   thorpej static void	vr_setmulti(struct vr_softc *);
    314       1.69   thorpej static void	vr_reset(struct vr_softc *);
    315       1.91    dyoung static int	vr_restore_state(pci_chipset_tag_t, pcitag_t, device_t,
    316       1.91    dyoung     pcireg_t);
    317      1.103    dyoung static bool	vr_resume(device_t, const pmf_qual_t *);
    318        1.1  sakamoto 
    319       1.23   thorpej int	vr_copy_small = 0;
    320       1.23   thorpej 
    321        1.2  sakamoto #define	VR_SETBIT(sc, reg, x)				\
    322        1.1  sakamoto 	CSR_WRITE_1(sc, reg,				\
    323       1.64   tsutsui 	    CSR_READ_1(sc, reg) | (x))
    324        1.1  sakamoto 
    325        1.2  sakamoto #define	VR_CLRBIT(sc, reg, x)				\
    326        1.1  sakamoto 	CSR_WRITE_1(sc, reg,				\
    327       1.64   tsutsui 	    CSR_READ_1(sc, reg) & ~(x))
    328        1.1  sakamoto 
    329        1.2  sakamoto #define	VR_SETBIT16(sc, reg, x)				\
    330        1.1  sakamoto 	CSR_WRITE_2(sc, reg,				\
    331       1.64   tsutsui 	    CSR_READ_2(sc, reg) | (x))
    332        1.1  sakamoto 
    333        1.2  sakamoto #define	VR_CLRBIT16(sc, reg, x)				\
    334        1.1  sakamoto 	CSR_WRITE_2(sc, reg,				\
    335       1.64   tsutsui 	    CSR_READ_2(sc, reg) & ~(x))
    336        1.1  sakamoto 
    337        1.2  sakamoto #define	VR_SETBIT32(sc, reg, x)				\
    338        1.1  sakamoto 	CSR_WRITE_4(sc, reg,				\
    339       1.64   tsutsui 	    CSR_READ_4(sc, reg) | (x))
    340        1.1  sakamoto 
    341        1.2  sakamoto #define	VR_CLRBIT32(sc, reg, x)				\
    342        1.1  sakamoto 	CSR_WRITE_4(sc, reg,				\
    343       1.64   tsutsui 	    CSR_READ_4(sc, reg) & ~(x))
    344        1.1  sakamoto 
    345       1.29   thorpej /*
    346       1.29   thorpej  * MII bit-bang glue.
    347       1.29   thorpej  */
    348       1.91    dyoung static uint32_t vr_mii_bitbang_read(device_t);
    349       1.91    dyoung static void	vr_mii_bitbang_write(device_t, uint32_t);
    350        1.1  sakamoto 
    351       1.69   thorpej static const struct mii_bitbang_ops vr_mii_bitbang_ops = {
    352       1.29   thorpej 	vr_mii_bitbang_read,
    353       1.29   thorpej 	vr_mii_bitbang_write,
    354       1.29   thorpej 	{
    355       1.29   thorpej 		VR_MIICMD_DATAOUT,	/* MII_BIT_MDO */
    356       1.29   thorpej 		VR_MIICMD_DATAIN,	/* MII_BIT_MDI */
    357       1.29   thorpej 		VR_MIICMD_CLK,		/* MII_BIT_MDC */
    358       1.29   thorpej 		VR_MIICMD_DIR,		/* MII_BIT_DIR_HOST_PHY */
    359       1.29   thorpej 		0,			/* MII_BIT_DIR_PHY_HOST */
    360       1.29   thorpej 	}
    361       1.29   thorpej };
    362        1.1  sakamoto 
    363       1.83   tsutsui static uint32_t
    364       1.91    dyoung vr_mii_bitbang_read(device_t self)
    365        1.1  sakamoto {
    366       1.91    dyoung 	struct vr_softc *sc = device_private(self);
    367        1.1  sakamoto 
    368       1.29   thorpej 	return (CSR_READ_1(sc, VR_MIICMD));
    369        1.1  sakamoto }
    370        1.1  sakamoto 
    371       1.69   thorpej static void
    372       1.91    dyoung vr_mii_bitbang_write(device_t self, uint32_t val)
    373        1.1  sakamoto {
    374       1.91    dyoung 	struct vr_softc *sc = device_private(self);
    375        1.1  sakamoto 
    376       1.29   thorpej 	CSR_WRITE_1(sc, VR_MIICMD, (val & 0xff) | VR_MIICMD_DIRECTPGM);
    377        1.1  sakamoto }
    378        1.1  sakamoto 
    379        1.1  sakamoto /*
    380        1.1  sakamoto  * Read an PHY register through the MII.
    381        1.1  sakamoto  */
    382       1.15   thorpej static int
    383       1.91    dyoung vr_mii_readreg(device_t self, int phy, int reg)
    384        1.1  sakamoto {
    385       1.91    dyoung 	struct vr_softc *sc = device_private(self);
    386        1.1  sakamoto 
    387       1.29   thorpej 	CSR_WRITE_1(sc, VR_MIICMD, VR_MIICMD_DIRECTPGM);
    388       1.29   thorpej 	return (mii_bitbang_readreg(self, &vr_mii_bitbang_ops, phy, reg));
    389        1.1  sakamoto }
    390        1.1  sakamoto 
    391        1.1  sakamoto /*
    392        1.1  sakamoto  * Write to a PHY register through the MII.
    393        1.1  sakamoto  */
    394       1.15   thorpej static void
    395       1.91    dyoung vr_mii_writereg(device_t self, int phy, int reg, int val)
    396        1.1  sakamoto {
    397       1.91    dyoung 	struct vr_softc *sc = device_private(self);
    398        1.1  sakamoto 
    399       1.29   thorpej 	CSR_WRITE_1(sc, VR_MIICMD, VR_MIICMD_DIRECTPGM);
    400       1.29   thorpej 	mii_bitbang_writereg(self, &vr_mii_bitbang_ops, phy, reg, val);
    401        1.1  sakamoto }
    402        1.1  sakamoto 
    403       1.15   thorpej static void
    404      1.111      matt vr_mii_statchg(struct ifnet *ifp)
    405        1.1  sakamoto {
    406      1.111      matt 	struct vr_softc *sc = ifp->if_softc;
    407      1.112  jmcneill 	int i;
    408        1.1  sakamoto 
    409       1.11   thorpej 	/*
    410       1.11   thorpej 	 * In order to fiddle with the 'full-duplex' bit in the netconfig
    411       1.11   thorpej 	 * register, we first have to put the transmit and/or receive logic
    412       1.11   thorpej 	 * in the idle state.
    413       1.11   thorpej 	 */
    414      1.112  jmcneill 	if ((sc->vr_mii.mii_media_status & IFM_ACTIVE) &&
    415      1.112  jmcneill 	    IFM_SUBTYPE(sc->vr_mii.mii_media_active) != IFM_NONE) {
    416      1.112  jmcneill 		sc->vr_link = true;
    417      1.112  jmcneill 
    418      1.112  jmcneill 		if (CSR_READ_2(sc, VR_COMMAND) & (VR_CMD_TX_ON|VR_CMD_RX_ON))
    419      1.112  jmcneill 			VR_CLRBIT16(sc, VR_COMMAND,
    420      1.112  jmcneill 			    (VR_CMD_TX_ON|VR_CMD_RX_ON));
    421        1.1  sakamoto 
    422      1.112  jmcneill 		if (sc->vr_mii.mii_media_active & IFM_FDX)
    423      1.112  jmcneill 			VR_SETBIT16(sc, VR_COMMAND, VR_CMD_FULLDUPLEX);
    424      1.112  jmcneill 		else
    425      1.112  jmcneill 			VR_CLRBIT16(sc, VR_COMMAND, VR_CMD_FULLDUPLEX);
    426        1.1  sakamoto 
    427       1.11   thorpej 		VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_ON|VR_CMD_RX_ON);
    428      1.112  jmcneill 	} else {
    429      1.112  jmcneill 		sc->vr_link = false;
    430      1.112  jmcneill 		VR_CLRBIT16(sc, VR_COMMAND, VR_CMD_TX_ON|VR_CMD_RX_ON);
    431      1.112  jmcneill 		for (i = VR_TIMEOUT; i > 0; i--) {
    432      1.112  jmcneill 			delay(10);
    433      1.112  jmcneill 			if (!(CSR_READ_2(sc, VR_COMMAND) &
    434      1.112  jmcneill 			    (VR_CMD_TX_ON|VR_CMD_RX_ON)))
    435      1.112  jmcneill 				break;
    436      1.112  jmcneill 		}
    437      1.112  jmcneill 		if (i == 0) {
    438      1.112  jmcneill #ifdef VR_DEBUG
    439      1.112  jmcneill 			printf("%s: rx shutdown error!\n",
    440      1.112  jmcneill 			    device_xname(sc->vr_dev));
    441      1.112  jmcneill #endif
    442      1.112  jmcneill 			sc->vr_flags |= VR_F_RESTART;
    443      1.112  jmcneill 		}
    444      1.112  jmcneill 	}
    445        1.1  sakamoto }
    446        1.1  sakamoto 
    447       1.46   tsutsui #define	vr_calchash(addr) \
    448       1.46   tsutsui 	(ether_crc32_be((addr), ETHER_ADDR_LEN) >> 26)
    449        1.1  sakamoto 
    450        1.1  sakamoto /*
    451        1.1  sakamoto  * Program the 64-bit multicast hash filter.
    452        1.1  sakamoto  */
    453       1.15   thorpej static void
    454       1.69   thorpej vr_setmulti(struct vr_softc *sc)
    455        1.1  sakamoto {
    456       1.15   thorpej 	struct ifnet *ifp;
    457       1.15   thorpej 	int h = 0;
    458       1.83   tsutsui 	uint32_t hashes[2] = { 0, 0 };
    459       1.15   thorpej 	struct ether_multistep step;
    460       1.15   thorpej 	struct ether_multi *enm;
    461       1.15   thorpej 	int mcnt = 0;
    462       1.83   tsutsui 	uint8_t rxfilt;
    463        1.1  sakamoto 
    464        1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
    465        1.1  sakamoto 
    466        1.1  sakamoto 	rxfilt = CSR_READ_1(sc, VR_RXCFG);
    467        1.1  sakamoto 
    468       1.45     enami 	if (ifp->if_flags & IFF_PROMISC) {
    469       1.45     enami allmulti:
    470       1.45     enami 		ifp->if_flags |= IFF_ALLMULTI;
    471        1.1  sakamoto 		rxfilt |= VR_RXCFG_RX_MULTI;
    472        1.1  sakamoto 		CSR_WRITE_1(sc, VR_RXCFG, rxfilt);
    473        1.1  sakamoto 		CSR_WRITE_4(sc, VR_MAR0, 0xFFFFFFFF);
    474        1.1  sakamoto 		CSR_WRITE_4(sc, VR_MAR1, 0xFFFFFFFF);
    475        1.1  sakamoto 		return;
    476        1.1  sakamoto 	}
    477        1.1  sakamoto 
    478        1.1  sakamoto 	/* first, zot all the existing hash bits */
    479        1.1  sakamoto 	CSR_WRITE_4(sc, VR_MAR0, 0);
    480        1.1  sakamoto 	CSR_WRITE_4(sc, VR_MAR1, 0);
    481        1.1  sakamoto 
    482        1.1  sakamoto 	/* now program new ones */
    483        1.2  sakamoto 	ETHER_FIRST_MULTI(step, &sc->vr_ec, enm);
    484        1.2  sakamoto 	while (enm != NULL) {
    485       1.45     enami 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
    486       1.45     enami 		    ETHER_ADDR_LEN) != 0)
    487       1.45     enami 			goto allmulti;
    488        1.2  sakamoto 
    489        1.2  sakamoto 		h = vr_calchash(enm->enm_addrlo);
    490        1.2  sakamoto 
    491        1.1  sakamoto 		if (h < 32)
    492        1.1  sakamoto 			hashes[0] |= (1 << h);
    493        1.1  sakamoto 		else
    494        1.1  sakamoto 			hashes[1] |= (1 << (h - 32));
    495        1.2  sakamoto 		ETHER_NEXT_MULTI(step, enm);
    496        1.1  sakamoto 		mcnt++;
    497        1.1  sakamoto 	}
    498       1.45     enami 
    499       1.45     enami 	ifp->if_flags &= ~IFF_ALLMULTI;
    500        1.1  sakamoto 
    501        1.1  sakamoto 	if (mcnt)
    502        1.1  sakamoto 		rxfilt |= VR_RXCFG_RX_MULTI;
    503        1.1  sakamoto 	else
    504        1.1  sakamoto 		rxfilt &= ~VR_RXCFG_RX_MULTI;
    505        1.1  sakamoto 
    506        1.1  sakamoto 	CSR_WRITE_4(sc, VR_MAR0, hashes[0]);
    507        1.1  sakamoto 	CSR_WRITE_4(sc, VR_MAR1, hashes[1]);
    508        1.1  sakamoto 	CSR_WRITE_1(sc, VR_RXCFG, rxfilt);
    509        1.1  sakamoto }
    510        1.1  sakamoto 
    511       1.15   thorpej static void
    512       1.69   thorpej vr_reset(struct vr_softc *sc)
    513        1.1  sakamoto {
    514       1.15   thorpej 	int i;
    515        1.1  sakamoto 
    516        1.1  sakamoto 	VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RESET);
    517        1.1  sakamoto 
    518        1.1  sakamoto 	for (i = 0; i < VR_TIMEOUT; i++) {
    519        1.1  sakamoto 		DELAY(10);
    520        1.1  sakamoto 		if (!(CSR_READ_2(sc, VR_COMMAND) & VR_CMD_RESET))
    521        1.1  sakamoto 			break;
    522        1.1  sakamoto 	}
    523       1.59       lha 	if (i == VR_TIMEOUT) {
    524       1.59       lha 		if (sc->vr_revid < REV_ID_VT3065_A) {
    525       1.59       lha 			printf("%s: reset never completed!\n",
    526       1.95     joerg 			    device_xname(sc->vr_dev));
    527       1.59       lha 		} else {
    528       1.59       lha 			/* Use newer force reset command */
    529       1.59       lha 			printf("%s: using force reset command.\n",
    530       1.95     joerg 			    device_xname(sc->vr_dev));
    531       1.59       lha 			VR_SETBIT(sc, VR_MISC_CR1, VR_MISCCR1_FORSRST);
    532       1.59       lha 		}
    533       1.64   tsutsui 	}
    534        1.1  sakamoto 
    535        1.1  sakamoto 	/* Wait a little while for the chip to get its brains in order. */
    536        1.1  sakamoto 	DELAY(1000);
    537        1.1  sakamoto }
    538        1.1  sakamoto 
    539        1.1  sakamoto /*
    540        1.1  sakamoto  * Initialize an RX descriptor and attach an MBUF cluster.
    541        1.1  sakamoto  * Note: the length fields are only 11 bits wide, which means the
    542        1.1  sakamoto  * largest size we can specify is 2047. This is important because
    543        1.1  sakamoto  * MCLBYTES is 2048, so we have to subtract one otherwise we'll
    544        1.1  sakamoto  * overflow the field and make a mess.
    545        1.1  sakamoto  */
    546       1.15   thorpej static int
    547       1.69   thorpej vr_add_rxbuf(struct vr_softc *sc, int i)
    548        1.1  sakamoto {
    549       1.18   thorpej 	struct vr_descsoft *ds = VR_DSRX(sc, i);
    550       1.18   thorpej 	struct mbuf *m_new;
    551       1.18   thorpej 	int error;
    552        1.1  sakamoto 
    553        1.1  sakamoto 	MGETHDR(m_new, M_DONTWAIT, MT_DATA);
    554       1.18   thorpej 	if (m_new == NULL)
    555        1.2  sakamoto 		return (ENOBUFS);
    556        1.1  sakamoto 
    557        1.1  sakamoto 	MCLGET(m_new, M_DONTWAIT);
    558       1.18   thorpej 	if ((m_new->m_flags & M_EXT) == 0) {
    559        1.1  sakamoto 		m_freem(m_new);
    560        1.2  sakamoto 		return (ENOBUFS);
    561        1.1  sakamoto 	}
    562        1.1  sakamoto 
    563       1.18   thorpej 	if (ds->ds_mbuf != NULL)
    564       1.18   thorpej 		bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
    565       1.18   thorpej 
    566       1.18   thorpej 	ds->ds_mbuf = m_new;
    567       1.18   thorpej 
    568       1.18   thorpej 	error = bus_dmamap_load(sc->vr_dmat, ds->ds_dmamap,
    569       1.50   thorpej 	    m_new->m_ext.ext_buf, m_new->m_ext.ext_size, NULL,
    570       1.50   thorpej 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
    571       1.18   thorpej 	if (error) {
    572  1.114.4.3     skrll 		aprint_error_dev(sc->vr_dev,
    573  1.114.4.3     skrll 		    "unable to load rx DMA map %d, error = %d\n", i, error);
    574       1.18   thorpej 		panic("vr_add_rxbuf");		/* XXX */
    575       1.18   thorpej 	}
    576       1.18   thorpej 
    577       1.18   thorpej 	bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    578       1.18   thorpej 	    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
    579       1.18   thorpej 
    580       1.18   thorpej 	VR_INIT_RXDESC(sc, i);
    581        1.1  sakamoto 
    582        1.2  sakamoto 	return (0);
    583        1.1  sakamoto }
    584        1.1  sakamoto 
    585        1.1  sakamoto /*
    586        1.1  sakamoto  * A frame has been uploaded: pass the resulting mbuf chain up to
    587        1.1  sakamoto  * the higher level protocols.
    588        1.1  sakamoto  */
    589       1.15   thorpej static void
    590       1.69   thorpej vr_rxeof(struct vr_softc *sc)
    591        1.1  sakamoto {
    592       1.15   thorpej 	struct mbuf *m;
    593       1.15   thorpej 	struct ifnet *ifp;
    594       1.18   thorpej 	struct vr_desc *d;
    595       1.18   thorpej 	struct vr_descsoft *ds;
    596       1.18   thorpej 	int i, total_len;
    597       1.83   tsutsui 	uint32_t rxstat;
    598        1.1  sakamoto 
    599        1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
    600        1.1  sakamoto 
    601       1.18   thorpej 	for (i = sc->vr_rxptr;; i = VR_NEXTRX(i)) {
    602       1.18   thorpej 		d = VR_CDRX(sc, i);
    603       1.18   thorpej 		ds = VR_DSRX(sc, i);
    604       1.18   thorpej 
    605       1.18   thorpej 		VR_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    606       1.18   thorpej 
    607       1.30   thorpej 		rxstat = le32toh(d->vr_status);
    608       1.18   thorpej 
    609       1.18   thorpej 		if (rxstat & VR_RXSTAT_OWN) {
    610       1.18   thorpej 			/*
    611       1.18   thorpej 			 * We have processed all of the receive buffers.
    612       1.18   thorpej 			 */
    613       1.18   thorpej 			break;
    614       1.18   thorpej 		}
    615        1.1  sakamoto 
    616        1.1  sakamoto 		/*
    617        1.1  sakamoto 		 * If an error occurs, update stats, clear the
    618        1.1  sakamoto 		 * status word and leave the mbuf cluster in place:
    619        1.1  sakamoto 		 * it should simply get re-used next time this descriptor
    620        1.2  sakamoto 		 * comes up in the ring.
    621        1.1  sakamoto 		 */
    622        1.1  sakamoto 		if (rxstat & VR_RXSTAT_RXERR) {
    623       1.18   thorpej 			const char *errstr;
    624       1.18   thorpej 
    625        1.1  sakamoto 			ifp->if_ierrors++;
    626        1.2  sakamoto 			switch (rxstat & 0x000000FF) {
    627        1.1  sakamoto 			case VR_RXSTAT_CRCERR:
    628       1.18   thorpej 				errstr = "crc error";
    629        1.1  sakamoto 				break;
    630        1.1  sakamoto 			case VR_RXSTAT_FRAMEALIGNERR:
    631       1.18   thorpej 				errstr = "frame alignment error";
    632        1.1  sakamoto 				break;
    633        1.1  sakamoto 			case VR_RXSTAT_FIFOOFLOW:
    634       1.18   thorpej 				errstr = "FIFO overflow";
    635        1.1  sakamoto 				break;
    636        1.1  sakamoto 			case VR_RXSTAT_GIANT:
    637       1.18   thorpej 				errstr = "received giant packet";
    638        1.1  sakamoto 				break;
    639        1.1  sakamoto 			case VR_RXSTAT_RUNT:
    640       1.18   thorpej 				errstr = "received runt packet";
    641        1.1  sakamoto 				break;
    642        1.1  sakamoto 			case VR_RXSTAT_BUSERR:
    643       1.18   thorpej 				errstr = "system bus error";
    644        1.1  sakamoto 				break;
    645        1.1  sakamoto 			case VR_RXSTAT_BUFFERR:
    646       1.18   thorpej 				errstr = "rx buffer error";
    647        1.1  sakamoto 				break;
    648        1.1  sakamoto 			default:
    649       1.18   thorpej 				errstr = "unknown rx error";
    650        1.1  sakamoto 				break;
    651        1.1  sakamoto 			}
    652       1.95     joerg 			printf("%s: receive error: %s\n", device_xname(sc->vr_dev),
    653       1.18   thorpej 			    errstr);
    654       1.18   thorpej 
    655       1.18   thorpej 			VR_INIT_RXDESC(sc, i);
    656       1.18   thorpej 
    657        1.1  sakamoto 			continue;
    658       1.72      jmmv 		} else if (!(rxstat & VR_RXSTAT_FIRSTFRAG) ||
    659       1.72      jmmv 		           !(rxstat & VR_RXSTAT_LASTFRAG)) {
    660       1.72      jmmv 			/*
    661       1.72      jmmv 			 * This driver expects to receive whole packets every
    662       1.72      jmmv 			 * time.  In case we receive a fragment that is not
    663       1.72      jmmv 			 * a complete packet, we discard it.
    664       1.72      jmmv 			 */
    665       1.72      jmmv 			ifp->if_ierrors++;
    666       1.72      jmmv 
    667       1.72      jmmv 			printf("%s: receive error: incomplete frame; "
    668       1.72      jmmv 			       "size = %d, status = 0x%x\n",
    669       1.95     joerg 			       device_xname(sc->vr_dev),
    670       1.72      jmmv 			       VR_RXBYTES(le32toh(d->vr_status)), rxstat);
    671       1.72      jmmv 
    672       1.72      jmmv 			VR_INIT_RXDESC(sc, i);
    673       1.72      jmmv 
    674       1.72      jmmv 			continue;
    675        1.1  sakamoto 		}
    676        1.1  sakamoto 
    677       1.18   thorpej 		bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    678       1.18   thorpej 		    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
    679       1.18   thorpej 
    680        1.2  sakamoto 		/* No errors; receive the packet. */
    681       1.30   thorpej 		total_len = VR_RXBYTES(le32toh(d->vr_status));
    682       1.72      jmmv #ifdef DIAGNOSTIC
    683       1.72      jmmv 		if (total_len == 0) {
    684       1.72      jmmv 			/*
    685       1.72      jmmv 			 * If we receive a zero-length packet, we probably
    686       1.72      jmmv 			 * missed to handle an error condition above.
    687       1.72      jmmv 			 * Discard it to avoid a later crash.
    688       1.72      jmmv 			 */
    689       1.72      jmmv 			ifp->if_ierrors++;
    690       1.72      jmmv 
    691       1.72      jmmv 			printf("%s: receive error: zero-length packet; "
    692       1.72      jmmv 			       "status = 0x%x\n",
    693       1.95     joerg 			       device_xname(sc->vr_dev), rxstat);
    694       1.72      jmmv 
    695       1.72      jmmv 			VR_INIT_RXDESC(sc, i);
    696       1.72      jmmv 
    697       1.72      jmmv 			continue;
    698       1.72      jmmv 		}
    699       1.72      jmmv #endif
    700        1.1  sakamoto 
    701       1.74   thorpej 		/*
    702       1.74   thorpej 		 * The Rhine chip includes the CRC with every packet.
    703       1.74   thorpej 		 * Trim it off here.
    704       1.74   thorpej 		 */
    705       1.74   thorpej 		total_len -= ETHER_CRC_LEN;
    706       1.74   thorpej 
    707       1.17   thorpej #ifdef __NO_STRICT_ALIGNMENT
    708        1.1  sakamoto 		/*
    709       1.23   thorpej 		 * If the packet is small enough to fit in a
    710       1.23   thorpej 		 * single header mbuf, allocate one and copy
    711       1.23   thorpej 		 * the data into it.  This greatly reduces
    712       1.23   thorpej 		 * memory consumption when we receive lots
    713       1.23   thorpej 		 * of small packets.
    714       1.23   thorpej 		 *
    715       1.23   thorpej 		 * Otherwise, we add a new buffer to the receive
    716       1.23   thorpej 		 * chain.  If this fails, we drop the packet and
    717       1.23   thorpej 		 * recycle the old buffer.
    718        1.1  sakamoto 		 */
    719       1.23   thorpej 		if (vr_copy_small != 0 && total_len <= MHLEN) {
    720       1.23   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    721       1.23   thorpej 			if (m == NULL)
    722       1.23   thorpej 				goto dropit;
    723       1.85  christos 			memcpy(mtod(m, void *),
    724       1.85  christos 			    mtod(ds->ds_mbuf, void *), total_len);
    725       1.18   thorpej 			VR_INIT_RXDESC(sc, i);
    726       1.18   thorpej 			bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    727       1.23   thorpej 			    ds->ds_dmamap->dm_mapsize,
    728       1.23   thorpej 			    BUS_DMASYNC_PREREAD);
    729       1.23   thorpej 		} else {
    730       1.23   thorpej 			m = ds->ds_mbuf;
    731       1.23   thorpej 			if (vr_add_rxbuf(sc, i) == ENOBUFS) {
    732       1.23   thorpej  dropit:
    733       1.23   thorpej 				ifp->if_ierrors++;
    734       1.23   thorpej 				VR_INIT_RXDESC(sc, i);
    735       1.23   thorpej 				bus_dmamap_sync(sc->vr_dmat,
    736       1.23   thorpej 				    ds->ds_dmamap, 0,
    737       1.23   thorpej 				    ds->ds_dmamap->dm_mapsize,
    738       1.23   thorpej 				    BUS_DMASYNC_PREREAD);
    739       1.23   thorpej 				continue;
    740       1.23   thorpej 			}
    741        1.1  sakamoto 		}
    742       1.17   thorpej #else
    743       1.17   thorpej 		/*
    744       1.17   thorpej 		 * The Rhine's packet buffers must be 4-byte aligned.
    745       1.17   thorpej 		 * But this means that the data after the Ethernet header
    746       1.17   thorpej 		 * is misaligned.  We must allocate a new buffer and
    747       1.17   thorpej 		 * copy the data, shifted forward 2 bytes.
    748       1.17   thorpej 		 */
    749       1.17   thorpej 		MGETHDR(m, M_DONTWAIT, MT_DATA);
    750       1.17   thorpej 		if (m == NULL) {
    751       1.17   thorpej  dropit:
    752       1.17   thorpej 			ifp->if_ierrors++;
    753       1.18   thorpej 			VR_INIT_RXDESC(sc, i);
    754       1.18   thorpej 			bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    755       1.18   thorpej 			    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
    756       1.17   thorpej 			continue;
    757       1.17   thorpej 		}
    758       1.17   thorpej 		if (total_len > (MHLEN - 2)) {
    759       1.17   thorpej 			MCLGET(m, M_DONTWAIT);
    760       1.20   thorpej 			if ((m->m_flags & M_EXT) == 0) {
    761       1.20   thorpej 				m_freem(m);
    762       1.17   thorpej 				goto dropit;
    763       1.20   thorpej 			}
    764       1.17   thorpej 		}
    765       1.17   thorpej 		m->m_data += 2;
    766       1.17   thorpej 
    767       1.17   thorpej 		/*
    768       1.17   thorpej 		 * Note that we use clusters for incoming frames, so the
    769       1.17   thorpej 		 * buffer is virtually contiguous.
    770       1.17   thorpej 		 */
    771       1.85  christos 		memcpy(mtod(m, void *), mtod(ds->ds_mbuf, void *),
    772       1.17   thorpej 		    total_len);
    773       1.17   thorpej 
    774       1.47       wiz 		/* Allow the receive descriptor to continue using its mbuf. */
    775       1.18   thorpej 		VR_INIT_RXDESC(sc, i);
    776       1.18   thorpej 		bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    777       1.18   thorpej 		    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
    778       1.17   thorpej #endif /* __NO_STRICT_ALIGNMENT */
    779       1.40   thorpej 
    780        1.1  sakamoto 		ifp->if_ipackets++;
    781  1.114.4.3     skrll 		m_set_rcvif(m, ifp);
    782        1.1  sakamoto 		m->m_pkthdr.len = m->m_len = total_len;
    783        1.1  sakamoto 		/*
    784        1.1  sakamoto 		 * Handle BPF listeners. Let the BPF user see the packet, but
    785        1.1  sakamoto 		 * don't pass it up to the ether_input() layer unless it's
    786        1.1  sakamoto 		 * a broadcast packet, multicast packet, matches our ethernet
    787        1.1  sakamoto 		 * address or the interface is in promiscuous mode.
    788        1.1  sakamoto 		 */
    789      1.104     joerg 		bpf_mtap(ifp, m);
    790       1.22   thorpej 		/* Pass it on. */
    791  1.114.4.2     skrll 		if_percpuq_enqueue(ifp->if_percpuq, m);
    792        1.1  sakamoto 	}
    793       1.18   thorpej 
    794       1.18   thorpej 	/* Update the receive pointer. */
    795       1.18   thorpej 	sc->vr_rxptr = i;
    796        1.1  sakamoto }
    797        1.1  sakamoto 
    798       1.15   thorpej void
    799       1.69   thorpej vr_rxeoc(struct vr_softc *sc)
    800        1.1  sakamoto {
    801       1.80   tsutsui 	struct ifnet *ifp;
    802       1.80   tsutsui 	int i;
    803       1.80   tsutsui 
    804       1.80   tsutsui 	ifp = &sc->vr_ec.ec_if;
    805       1.80   tsutsui 
    806       1.80   tsutsui 	ifp->if_ierrors++;
    807       1.80   tsutsui 
    808       1.80   tsutsui 	VR_CLRBIT16(sc, VR_COMMAND, VR_CMD_RX_ON);
    809       1.80   tsutsui 	for (i = 0; i < VR_TIMEOUT; i++) {
    810       1.80   tsutsui 		DELAY(10);
    811       1.80   tsutsui 		if ((CSR_READ_2(sc, VR_COMMAND) & VR_CMD_RX_ON) == 0)
    812       1.80   tsutsui 			break;
    813       1.80   tsutsui 	}
    814       1.80   tsutsui 	if (i == VR_TIMEOUT) {
    815       1.80   tsutsui 		/* XXX need reset? */
    816       1.80   tsutsui 		printf("%s: RX shutdown never complete\n",
    817       1.95     joerg 		    device_xname(sc->vr_dev));
    818       1.80   tsutsui 	}
    819        1.1  sakamoto 
    820        1.1  sakamoto 	vr_rxeof(sc);
    821       1.80   tsutsui 
    822       1.18   thorpej 	CSR_WRITE_4(sc, VR_RXADDR, VR_CDRXADDR(sc, sc->vr_rxptr));
    823        1.1  sakamoto 	VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RX_ON);
    824        1.1  sakamoto 	VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RX_GO);
    825        1.1  sakamoto }
    826        1.1  sakamoto 
    827        1.1  sakamoto /*
    828        1.1  sakamoto  * A frame was downloaded to the chip. It's safe for us to clean up
    829        1.1  sakamoto  * the list buffers.
    830        1.1  sakamoto  */
    831       1.15   thorpej static void
    832       1.69   thorpej vr_txeof(struct vr_softc *sc)
    833        1.1  sakamoto {
    834       1.18   thorpej 	struct ifnet *ifp = &sc->vr_ec.ec_if;
    835       1.18   thorpej 	struct vr_desc *d;
    836       1.18   thorpej 	struct vr_descsoft *ds;
    837       1.83   tsutsui 	uint32_t txstat;
    838       1.82   tsutsui 	int i, j;
    839        1.1  sakamoto 
    840       1.18   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
    841        1.1  sakamoto 
    842        1.1  sakamoto 	/*
    843        1.1  sakamoto 	 * Go through our tx list and free mbufs for those
    844        1.1  sakamoto 	 * frames that have been transmitted.
    845        1.1  sakamoto 	 */
    846       1.18   thorpej 	for (i = sc->vr_txdirty; sc->vr_txpending != 0;
    847       1.18   thorpej 	     i = VR_NEXTTX(i), sc->vr_txpending--) {
    848       1.18   thorpej 		d = VR_CDTX(sc, i);
    849       1.18   thorpej 		ds = VR_DSTX(sc, i);
    850        1.1  sakamoto 
    851       1.18   thorpej 		VR_CDTXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    852        1.1  sakamoto 
    853       1.30   thorpej 		txstat = le32toh(d->vr_status);
    854       1.82   tsutsui 
    855       1.82   tsutsui 		if (txstat & (VR_TXSTAT_ABRT | VR_TXSTAT_UDF)) {
    856       1.82   tsutsui 			VR_CLRBIT16(sc, VR_COMMAND, VR_CMD_TX_ON);
    857       1.82   tsutsui 			for (j = 0; j < VR_TIMEOUT; j++) {
    858       1.82   tsutsui 				DELAY(10);
    859       1.82   tsutsui 				if ((CSR_READ_2(sc, VR_COMMAND) &
    860       1.82   tsutsui 				    VR_CMD_TX_ON) == 0)
    861       1.82   tsutsui 					break;
    862       1.82   tsutsui 			}
    863       1.82   tsutsui 			if (j == VR_TIMEOUT) {
    864       1.82   tsutsui 				/* XXX need reset? */
    865       1.82   tsutsui 				printf("%s: TX shutdown never complete\n",
    866       1.95     joerg 				    device_xname(sc->vr_dev));
    867       1.82   tsutsui 			}
    868       1.82   tsutsui 			d->vr_status = htole32(VR_TXSTAT_OWN);
    869       1.82   tsutsui 			CSR_WRITE_4(sc, VR_TXADDR, VR_CDTXADDR(sc, i));
    870       1.82   tsutsui 			break;
    871       1.82   tsutsui 		}
    872       1.82   tsutsui 
    873        1.1  sakamoto 		if (txstat & VR_TXSTAT_OWN)
    874        1.1  sakamoto 			break;
    875        1.1  sakamoto 
    876       1.18   thorpej 		bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap,
    877       1.18   thorpej 		    0, ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
    878       1.18   thorpej 		bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
    879       1.18   thorpej 		m_freem(ds->ds_mbuf);
    880       1.18   thorpej 		ds->ds_mbuf = NULL;
    881       1.18   thorpej 
    882        1.1  sakamoto 		if (txstat & VR_TXSTAT_ERRSUM) {
    883        1.1  sakamoto 			ifp->if_oerrors++;
    884        1.1  sakamoto 			if (txstat & VR_TXSTAT_DEFER)
    885        1.1  sakamoto 				ifp->if_collisions++;
    886        1.1  sakamoto 			if (txstat & VR_TXSTAT_LATECOLL)
    887        1.1  sakamoto 				ifp->if_collisions++;
    888        1.1  sakamoto 		}
    889        1.1  sakamoto 
    890       1.18   thorpej 		ifp->if_collisions += (txstat & VR_TXSTAT_COLLCNT) >> 3;
    891        1.1  sakamoto 		ifp->if_opackets++;
    892        1.1  sakamoto 	}
    893        1.1  sakamoto 
    894       1.18   thorpej 	/* Update the dirty transmit buffer pointer. */
    895       1.18   thorpej 	sc->vr_txdirty = i;
    896        1.1  sakamoto 
    897       1.18   thorpej 	/*
    898       1.18   thorpej 	 * Cancel the watchdog timer if there are no pending
    899       1.18   thorpej 	 * transmissions.
    900       1.18   thorpej 	 */
    901       1.18   thorpej 	if (sc->vr_txpending == 0)
    902       1.18   thorpej 		ifp->if_timer = 0;
    903        1.1  sakamoto }
    904        1.1  sakamoto 
    905       1.16   thorpej static int
    906       1.69   thorpej vr_intr(void *arg)
    907        1.1  sakamoto {
    908       1.15   thorpej 	struct vr_softc *sc;
    909       1.15   thorpej 	struct ifnet *ifp;
    910       1.83   tsutsui 	uint16_t status;
    911       1.18   thorpej 	int handled = 0, dotx = 0;
    912        1.1  sakamoto 
    913        1.1  sakamoto 	sc = arg;
    914        1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
    915        1.1  sakamoto 
    916       1.18   thorpej 	/* Suppress unwanted interrupts. */
    917       1.16   thorpej 	if ((ifp->if_flags & IFF_UP) == 0) {
    918       1.39   thorpej 		vr_stop(ifp, 1);
    919       1.16   thorpej 		return (0);
    920        1.1  sakamoto 	}
    921        1.1  sakamoto 
    922        1.1  sakamoto 	/* Disable interrupts. */
    923        1.1  sakamoto 	CSR_WRITE_2(sc, VR_IMR, 0x0000);
    924        1.1  sakamoto 
    925        1.1  sakamoto 	for (;;) {
    926        1.1  sakamoto 		status = CSR_READ_2(sc, VR_ISR);
    927        1.1  sakamoto 		if (status)
    928        1.1  sakamoto 			CSR_WRITE_2(sc, VR_ISR, status);
    929        1.1  sakamoto 
    930        1.1  sakamoto 		if ((status & VR_INTRS) == 0)
    931        1.1  sakamoto 			break;
    932        1.1  sakamoto 
    933       1.16   thorpej 		handled = 1;
    934       1.16   thorpej 
    935      1.110       tls 		rnd_add_uint32(&sc->rnd_source, status);
    936       1.68  jdolecek 
    937        1.1  sakamoto 		if (status & VR_ISR_RX_OK)
    938        1.1  sakamoto 			vr_rxeof(sc);
    939        1.1  sakamoto 
    940       1.80   tsutsui 		if (status & VR_ISR_RX_DROPPED) {
    941       1.95     joerg 			printf("%s: rx packet lost\n", device_xname(sc->vr_dev));
    942       1.80   tsutsui 			ifp->if_ierrors++;
    943       1.80   tsutsui 		}
    944       1.80   tsutsui 
    945       1.18   thorpej 		if (status &
    946       1.80   tsutsui 		    (VR_ISR_RX_ERR | VR_ISR_RX_NOBUF | VR_ISR_RX_OFLOW))
    947        1.1  sakamoto 			vr_rxeoc(sc);
    948        1.1  sakamoto 
    949       1.82   tsutsui 
    950       1.82   tsutsui 		if (status & (VR_ISR_BUSERR | VR_ISR_TX_UNDERRUN)) {
    951       1.82   tsutsui 			if (status & VR_ISR_BUSERR)
    952       1.82   tsutsui 				printf("%s: PCI bus error\n",
    953       1.95     joerg 				    device_xname(sc->vr_dev));
    954       1.82   tsutsui 			if (status & VR_ISR_TX_UNDERRUN)
    955       1.82   tsutsui 				printf("%s: transmit underrun\n",
    956       1.95     joerg 				    device_xname(sc->vr_dev));
    957       1.82   tsutsui 			/* vr_init() calls vr_start() */
    958       1.82   tsutsui 			dotx = 0;
    959       1.82   tsutsui 			(void)vr_init(ifp);
    960       1.82   tsutsui 
    961       1.82   tsutsui 		}
    962       1.82   tsutsui 
    963        1.1  sakamoto 		if (status & VR_ISR_TX_OK) {
    964       1.18   thorpej 			dotx = 1;
    965        1.1  sakamoto 			vr_txeof(sc);
    966        1.1  sakamoto 		}
    967        1.1  sakamoto 
    968       1.82   tsutsui 		if (status &
    969       1.82   tsutsui 		    (VR_ISR_TX_ABRT | VR_ISR_TX_ABRT2 | VR_ISR_TX_UDFI)) {
    970       1.82   tsutsui 			if (status & (VR_ISR_TX_ABRT | VR_ISR_TX_ABRT2))
    971       1.82   tsutsui 				printf("%s: transmit aborted\n",
    972       1.95     joerg 				    device_xname(sc->vr_dev));
    973       1.82   tsutsui 			if (status & VR_ISR_TX_UDFI)
    974       1.82   tsutsui 				printf("%s: transmit underflow\n",
    975       1.95     joerg 				    device_xname(sc->vr_dev));
    976        1.1  sakamoto 			ifp->if_oerrors++;
    977       1.18   thorpej 			dotx = 1;
    978        1.1  sakamoto 			vr_txeof(sc);
    979       1.18   thorpej 			if (sc->vr_txpending) {
    980        1.1  sakamoto 				VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_ON);
    981        1.1  sakamoto 				VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_GO);
    982       1.54  christos 			}
    983        1.1  sakamoto 		}
    984        1.1  sakamoto 	}
    985        1.1  sakamoto 
    986        1.1  sakamoto 	/* Re-enable interrupts. */
    987        1.1  sakamoto 	CSR_WRITE_2(sc, VR_IMR, VR_INTRS);
    988        1.1  sakamoto 
    989       1.18   thorpej 	if (dotx)
    990        1.1  sakamoto 		vr_start(ifp);
    991       1.16   thorpej 
    992       1.16   thorpej 	return (handled);
    993        1.1  sakamoto }
    994        1.1  sakamoto 
    995        1.1  sakamoto /*
    996        1.1  sakamoto  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
    997        1.1  sakamoto  * to the mbuf data regions directly in the transmit lists. We also save a
    998        1.1  sakamoto  * copy of the pointers since the transmit list fragment pointers are
    999        1.1  sakamoto  * physical addresses.
   1000        1.1  sakamoto  */
   1001       1.15   thorpej static void
   1002       1.69   thorpej vr_start(struct ifnet *ifp)
   1003        1.1  sakamoto {
   1004       1.18   thorpej 	struct vr_softc *sc = ifp->if_softc;
   1005       1.18   thorpej 	struct mbuf *m0, *m;
   1006       1.18   thorpej 	struct vr_desc *d;
   1007       1.18   thorpej 	struct vr_descsoft *ds;
   1008       1.18   thorpej 	int error, firsttx, nexttx, opending;
   1009        1.1  sakamoto 
   1010      1.112  jmcneill 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
   1011      1.112  jmcneill 		return;
   1012      1.112  jmcneill 	if (sc->vr_link == false)
   1013      1.112  jmcneill 		return;
   1014      1.112  jmcneill 
   1015       1.18   thorpej 	/*
   1016       1.18   thorpej 	 * Remember the previous txpending and the first transmit
   1017       1.18   thorpej 	 * descriptor we use.
   1018       1.18   thorpej 	 */
   1019       1.18   thorpej 	opending = sc->vr_txpending;
   1020       1.18   thorpej 	firsttx = VR_NEXTTX(sc->vr_txlast);
   1021        1.1  sakamoto 
   1022        1.1  sakamoto 	/*
   1023       1.18   thorpej 	 * Loop through the send queue, setting up transmit descriptors
   1024       1.18   thorpej 	 * until we drain the queue, or use up all available transmit
   1025       1.18   thorpej 	 * descriptors.
   1026        1.1  sakamoto 	 */
   1027       1.18   thorpej 	while (sc->vr_txpending < VR_NTXDESC) {
   1028       1.18   thorpej 		/*
   1029       1.18   thorpej 		 * Grab a packet off the queue.
   1030       1.18   thorpej 		 */
   1031       1.42   thorpej 		IFQ_POLL(&ifp->if_snd, m0);
   1032       1.18   thorpej 		if (m0 == NULL)
   1033       1.18   thorpej 			break;
   1034       1.43   thorpej 		m = NULL;
   1035        1.1  sakamoto 
   1036       1.18   thorpej 		/*
   1037       1.18   thorpej 		 * Get the next available transmit descriptor.
   1038       1.18   thorpej 		 */
   1039       1.18   thorpej 		nexttx = VR_NEXTTX(sc->vr_txlast);
   1040       1.18   thorpej 		d = VR_CDTX(sc, nexttx);
   1041       1.18   thorpej 		ds = VR_DSTX(sc, nexttx);
   1042        1.1  sakamoto 
   1043       1.18   thorpej 		/*
   1044       1.18   thorpej 		 * Load the DMA map.  If this fails, the packet didn't
   1045       1.18   thorpej 		 * fit in one DMA segment, and we need to copy.  Note,
   1046       1.18   thorpej 		 * the packet must also be aligned.
   1047       1.60    bouyer 		 * if the packet is too small, copy it too, so we're sure
   1048       1.71      jmmv 		 * we have enough room for the pad buffer.
   1049       1.18   thorpej 		 */
   1050       1.52       mrg 		if ((mtod(m0, uintptr_t) & 3) != 0 ||
   1051       1.60    bouyer 		    m0->m_pkthdr.len < VR_MIN_FRAMELEN ||
   1052       1.18   thorpej 		    bus_dmamap_load_mbuf(sc->vr_dmat, ds->ds_dmamap, m0,
   1053       1.50   thorpej 		     BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
   1054       1.18   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
   1055       1.18   thorpej 			if (m == NULL) {
   1056       1.18   thorpej 				printf("%s: unable to allocate Tx mbuf\n",
   1057       1.95     joerg 				    device_xname(sc->vr_dev));
   1058       1.18   thorpej 				break;
   1059       1.18   thorpej 			}
   1060       1.18   thorpej 			if (m0->m_pkthdr.len > MHLEN) {
   1061       1.18   thorpej 				MCLGET(m, M_DONTWAIT);
   1062       1.18   thorpej 				if ((m->m_flags & M_EXT) == 0) {
   1063       1.18   thorpej 					printf("%s: unable to allocate Tx "
   1064       1.95     joerg 					    "cluster\n", device_xname(sc->vr_dev));
   1065       1.18   thorpej 					m_freem(m);
   1066       1.18   thorpej 					break;
   1067       1.18   thorpej 				}
   1068       1.18   thorpej 			}
   1069       1.85  christos 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, void *));
   1070       1.18   thorpej 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
   1071       1.60    bouyer 			/*
   1072       1.60    bouyer 			 * The Rhine doesn't auto-pad, so we have to do this
   1073       1.60    bouyer 			 * ourselves.
   1074       1.60    bouyer 			 */
   1075       1.60    bouyer 			if (m0->m_pkthdr.len < VR_MIN_FRAMELEN) {
   1076       1.85  christos 				memset(mtod(m, char *) + m0->m_pkthdr.len,
   1077       1.60    bouyer 				    0, VR_MIN_FRAMELEN - m0->m_pkthdr.len);
   1078       1.60    bouyer 				m->m_pkthdr.len = m->m_len = VR_MIN_FRAMELEN;
   1079       1.60    bouyer 			}
   1080       1.18   thorpej 			error = bus_dmamap_load_mbuf(sc->vr_dmat,
   1081       1.50   thorpej 			    ds->ds_dmamap, m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
   1082       1.18   thorpej 			if (error) {
   1083       1.73       scw 				m_freem(m);
   1084       1.18   thorpej 				printf("%s: unable to load Tx buffer, "
   1085       1.95     joerg 				    "error = %d\n", device_xname(sc->vr_dev), error);
   1086       1.18   thorpej 				break;
   1087       1.18   thorpej 			}
   1088       1.18   thorpej 		}
   1089        1.1  sakamoto 
   1090       1.42   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m0);
   1091       1.43   thorpej 		if (m != NULL) {
   1092       1.43   thorpej 			m_freem(m0);
   1093       1.43   thorpej 			m0 = m;
   1094       1.43   thorpej 		}
   1095       1.42   thorpej 
   1096       1.18   thorpej 		/* Sync the DMA map. */
   1097       1.18   thorpej 		bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
   1098       1.18   thorpej 		    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   1099        1.1  sakamoto 
   1100       1.18   thorpej 		/*
   1101       1.18   thorpej 		 * Store a pointer to the packet so we can free it later.
   1102       1.18   thorpej 		 */
   1103       1.18   thorpej 		ds->ds_mbuf = m0;
   1104        1.1  sakamoto 
   1105        1.1  sakamoto 		/*
   1106        1.1  sakamoto 		 * If there's a BPF listener, bounce a copy of this frame
   1107        1.1  sakamoto 		 * to him.
   1108        1.1  sakamoto 		 */
   1109      1.104     joerg 		bpf_mtap(ifp, m0);
   1110       1.18   thorpej 
   1111       1.18   thorpej 		/*
   1112       1.60    bouyer 		 * Fill in the transmit descriptor.
   1113       1.18   thorpej 		 */
   1114       1.30   thorpej 		d->vr_data = htole32(ds->ds_dmamap->dm_segs[0].ds_addr);
   1115       1.60    bouyer 		d->vr_ctl = htole32(m0->m_pkthdr.len);
   1116       1.65   tsutsui 		d->vr_ctl |= htole32(VR_TXCTL_FIRSTFRAG | VR_TXCTL_LASTFRAG);
   1117       1.64   tsutsui 
   1118       1.18   thorpej 		/*
   1119       1.18   thorpej 		 * If this is the first descriptor we're enqueuing,
   1120       1.18   thorpej 		 * don't give it to the Rhine yet.  That could cause
   1121       1.18   thorpej 		 * a race condition.  We'll do it below.
   1122       1.18   thorpej 		 */
   1123       1.18   thorpej 		if (nexttx == firsttx)
   1124       1.18   thorpej 			d->vr_status = 0;
   1125       1.18   thorpej 		else
   1126       1.30   thorpej 			d->vr_status = htole32(VR_TXSTAT_OWN);
   1127       1.18   thorpej 
   1128       1.18   thorpej 		VR_CDTXSYNC(sc, nexttx,
   1129       1.18   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1130       1.18   thorpej 
   1131       1.18   thorpej 		/* Advance the tx pointer. */
   1132       1.18   thorpej 		sc->vr_txpending++;
   1133       1.18   thorpej 		sc->vr_txlast = nexttx;
   1134       1.18   thorpej 	}
   1135       1.18   thorpej 
   1136       1.18   thorpej 	if (sc->vr_txpending == VR_NTXDESC) {
   1137       1.18   thorpej 		/* No more slots left; notify upper layer. */
   1138       1.18   thorpej 		ifp->if_flags |= IFF_OACTIVE;
   1139        1.1  sakamoto 	}
   1140        1.1  sakamoto 
   1141       1.18   thorpej 	if (sc->vr_txpending != opending) {
   1142       1.18   thorpej 		/*
   1143       1.18   thorpej 		 * We enqueued packets.  If the transmitter was idle,
   1144       1.18   thorpej 		 * reset the txdirty pointer.
   1145       1.18   thorpej 		 */
   1146       1.18   thorpej 		if (opending == 0)
   1147       1.18   thorpej 			sc->vr_txdirty = firsttx;
   1148       1.18   thorpej 
   1149       1.18   thorpej 		/*
   1150       1.18   thorpej 		 * Cause a transmit interrupt to happen on the
   1151       1.18   thorpej 		 * last packet we enqueued.
   1152       1.18   thorpej 		 */
   1153       1.30   thorpej 		VR_CDTX(sc, sc->vr_txlast)->vr_ctl |= htole32(VR_TXCTL_FINT);
   1154       1.18   thorpej 		VR_CDTXSYNC(sc, sc->vr_txlast,
   1155       1.18   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1156        1.1  sakamoto 
   1157       1.18   thorpej 		/*
   1158       1.18   thorpej 		 * The entire packet chain is set up.  Give the
   1159       1.18   thorpej 		 * first descriptor to the Rhine now.
   1160       1.18   thorpej 		 */
   1161       1.30   thorpej 		VR_CDTX(sc, firsttx)->vr_status = htole32(VR_TXSTAT_OWN);
   1162       1.18   thorpej 		VR_CDTXSYNC(sc, firsttx,
   1163       1.18   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1164        1.1  sakamoto 
   1165       1.18   thorpej 		/* Start the transmitter. */
   1166       1.65   tsutsui 		VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_GO);
   1167        1.1  sakamoto 
   1168       1.18   thorpej 		/* Set the watchdog timer in case the chip flakes out. */
   1169       1.18   thorpej 		ifp->if_timer = 5;
   1170       1.18   thorpej 	}
   1171        1.1  sakamoto }
   1172        1.1  sakamoto 
   1173       1.13   thorpej /*
   1174       1.13   thorpej  * Initialize the interface.  Must be called at splnet.
   1175       1.13   thorpej  */
   1176       1.23   thorpej static int
   1177       1.69   thorpej vr_init(struct ifnet *ifp)
   1178        1.1  sakamoto {
   1179       1.39   thorpej 	struct vr_softc *sc = ifp->if_softc;
   1180       1.18   thorpej 	struct vr_desc *d;
   1181       1.23   thorpej 	struct vr_descsoft *ds;
   1182       1.25       hwr 	int i, error = 0;
   1183        1.1  sakamoto 
   1184       1.18   thorpej 	/* Cancel pending I/O. */
   1185       1.39   thorpej 	vr_stop(ifp, 0);
   1186       1.18   thorpej 
   1187       1.18   thorpej 	/* Reset the Rhine to a known state. */
   1188        1.1  sakamoto 	vr_reset(sc);
   1189        1.1  sakamoto 
   1190       1.65   tsutsui 	/* set DMA length in BCR0 and BCR1 */
   1191       1.65   tsutsui 	VR_CLRBIT(sc, VR_BCR0, VR_BCR0_DMA_LENGTH);
   1192       1.65   tsutsui 	VR_SETBIT(sc, VR_BCR0, VR_BCR0_DMA_STORENFWD);
   1193       1.65   tsutsui 
   1194       1.65   tsutsui 	VR_CLRBIT(sc, VR_BCR0, VR_BCR0_RX_THRESH);
   1195       1.65   tsutsui 	VR_SETBIT(sc, VR_BCR0, VR_BCR0_RXTH_128BYTES);
   1196       1.65   tsutsui 
   1197       1.65   tsutsui 	VR_CLRBIT(sc, VR_BCR1, VR_BCR1_TX_THRESH);
   1198       1.65   tsutsui 	VR_SETBIT(sc, VR_BCR1, VR_BCR1_TXTH_STORENFWD);
   1199       1.65   tsutsui 
   1200       1.65   tsutsui 	/* set DMA threshold length in RXCFG and TXCFG */
   1201        1.1  sakamoto 	VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_THRESH);
   1202       1.65   tsutsui 	VR_SETBIT(sc, VR_RXCFG, VR_RXTHRESH_128BYTES);
   1203        1.1  sakamoto 
   1204        1.1  sakamoto 	VR_CLRBIT(sc, VR_TXCFG, VR_TXCFG_TX_THRESH);
   1205        1.1  sakamoto 	VR_SETBIT(sc, VR_TXCFG, VR_TXTHRESH_STORENFWD);
   1206        1.1  sakamoto 
   1207        1.1  sakamoto 	/*
   1208       1.72      jmmv 	 * Initialize the transmit descriptor ring.  txlast is initialized
   1209       1.18   thorpej 	 * to the end of the list so that it will wrap around to the first
   1210       1.18   thorpej 	 * descriptor when the first packet is transmitted.
   1211       1.18   thorpej 	 */
   1212       1.18   thorpej 	for (i = 0; i < VR_NTXDESC; i++) {
   1213       1.18   thorpej 		d = VR_CDTX(sc, i);
   1214       1.18   thorpej 		memset(d, 0, sizeof(struct vr_desc));
   1215       1.30   thorpej 		d->vr_next = htole32(VR_CDTXADDR(sc, VR_NEXTTX(i)));
   1216       1.18   thorpej 		VR_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1217       1.18   thorpej 	}
   1218       1.18   thorpej 	sc->vr_txpending = 0;
   1219       1.18   thorpej 	sc->vr_txdirty = 0;
   1220       1.18   thorpej 	sc->vr_txlast = VR_NTXDESC - 1;
   1221       1.18   thorpej 
   1222       1.18   thorpej 	/*
   1223       1.23   thorpej 	 * Initialize the receive descriptor ring.
   1224       1.18   thorpej 	 */
   1225       1.23   thorpej 	for (i = 0; i < VR_NRXDESC; i++) {
   1226       1.23   thorpej 		ds = VR_DSRX(sc, i);
   1227       1.23   thorpej 		if (ds->ds_mbuf == NULL) {
   1228       1.23   thorpej 			if ((error = vr_add_rxbuf(sc, i)) != 0) {
   1229       1.23   thorpej 				printf("%s: unable to allocate or map rx "
   1230       1.23   thorpej 				    "buffer %d, error = %d\n",
   1231       1.95     joerg 				    device_xname(sc->vr_dev), i, error);
   1232       1.23   thorpej 				/*
   1233       1.23   thorpej 				 * XXX Should attempt to run with fewer receive
   1234       1.23   thorpej 				 * XXX buffers instead of just failing.
   1235       1.23   thorpej 				 */
   1236       1.23   thorpej 				vr_rxdrain(sc);
   1237       1.23   thorpej 				goto out;
   1238       1.23   thorpej 			}
   1239       1.51   thorpej 		} else
   1240       1.51   thorpej 			VR_INIT_RXDESC(sc, i);
   1241       1.23   thorpej 	}
   1242       1.18   thorpej 	sc->vr_rxptr = 0;
   1243        1.1  sakamoto 
   1244        1.1  sakamoto 	/* If we want promiscuous mode, set the allframes bit. */
   1245        1.1  sakamoto 	if (ifp->if_flags & IFF_PROMISC)
   1246        1.1  sakamoto 		VR_SETBIT(sc, VR_RXCFG, VR_RXCFG_RX_PROMISC);
   1247        1.1  sakamoto 	else
   1248        1.1  sakamoto 		VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_PROMISC);
   1249        1.1  sakamoto 
   1250        1.1  sakamoto 	/* Set capture broadcast bit to capture broadcast frames. */
   1251        1.1  sakamoto 	if (ifp->if_flags & IFF_BROADCAST)
   1252        1.1  sakamoto 		VR_SETBIT(sc, VR_RXCFG, VR_RXCFG_RX_BROAD);
   1253        1.1  sakamoto 	else
   1254        1.1  sakamoto 		VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_BROAD);
   1255        1.1  sakamoto 
   1256       1.18   thorpej 	/* Program the multicast filter, if necessary. */
   1257        1.1  sakamoto 	vr_setmulti(sc);
   1258        1.1  sakamoto 
   1259       1.47       wiz 	/* Give the transmit and receive rings to the Rhine. */
   1260       1.18   thorpej 	CSR_WRITE_4(sc, VR_RXADDR, VR_CDRXADDR(sc, sc->vr_rxptr));
   1261       1.18   thorpej 	CSR_WRITE_4(sc, VR_TXADDR, VR_CDTXADDR(sc, VR_NEXTTX(sc->vr_txlast)));
   1262       1.18   thorpej 
   1263       1.18   thorpej 	/* Set current media. */
   1264      1.112  jmcneill 	sc->vr_link = true;
   1265       1.89    dyoung 	if ((error = ether_mediachange(ifp)) != 0)
   1266       1.89    dyoung 		goto out;
   1267        1.1  sakamoto 
   1268        1.1  sakamoto 	/* Enable receiver and transmitter. */
   1269        1.1  sakamoto 	CSR_WRITE_2(sc, VR_COMMAND, VR_CMD_TX_NOPOLL|VR_CMD_START|
   1270        1.1  sakamoto 				    VR_CMD_TX_ON|VR_CMD_RX_ON|
   1271        1.1  sakamoto 				    VR_CMD_RX_GO);
   1272        1.1  sakamoto 
   1273       1.18   thorpej 	/* Enable interrupts. */
   1274        1.1  sakamoto 	CSR_WRITE_2(sc, VR_ISR, 0xFFFF);
   1275        1.1  sakamoto 	CSR_WRITE_2(sc, VR_IMR, VR_INTRS);
   1276        1.1  sakamoto 
   1277        1.1  sakamoto 	ifp->if_flags |= IFF_RUNNING;
   1278        1.1  sakamoto 	ifp->if_flags &= ~IFF_OACTIVE;
   1279        1.1  sakamoto 
   1280       1.11   thorpej 	/* Start one second timer. */
   1281       1.34   thorpej 	callout_reset(&sc->vr_tick_ch, hz, vr_tick, sc);
   1282       1.18   thorpej 
   1283       1.18   thorpej 	/* Attempt to start output on the interface. */
   1284       1.18   thorpej 	vr_start(ifp);
   1285       1.23   thorpej 
   1286       1.23   thorpej  out:
   1287       1.23   thorpej 	if (error)
   1288       1.95     joerg 		printf("%s: interface not running\n", device_xname(sc->vr_dev));
   1289       1.23   thorpej 	return (error);
   1290        1.1  sakamoto }
   1291        1.1  sakamoto 
   1292       1.15   thorpej static int
   1293       1.85  christos vr_ioctl(struct ifnet *ifp, u_long command, void *data)
   1294       1.15   thorpej {
   1295       1.15   thorpej 	struct vr_softc *sc = ifp->if_softc;
   1296       1.15   thorpej 	int s, error = 0;
   1297        1.1  sakamoto 
   1298       1.12   thorpej 	s = splnet();
   1299        1.1  sakamoto 
   1300      1.112  jmcneill 	switch (command) {
   1301      1.112  jmcneill 	case SIOCSIFFLAGS:
   1302      1.112  jmcneill 		if ((error = ifioctl_common(ifp, command, data)) != 0)
   1303      1.112  jmcneill 			break;
   1304      1.112  jmcneill 
   1305      1.112  jmcneill 		switch (ifp->if_flags & (IFF_UP | IFF_RUNNING)) {
   1306      1.112  jmcneill 		case IFF_RUNNING:
   1307      1.112  jmcneill 			vr_stop(ifp, 1);
   1308      1.112  jmcneill 			break;
   1309      1.112  jmcneill 		case IFF_UP:
   1310      1.112  jmcneill 			vr_init(ifp);
   1311      1.112  jmcneill 			break;
   1312      1.112  jmcneill 		case IFF_UP | IFF_RUNNING:
   1313      1.112  jmcneill 			if ((ifp->if_flags ^ sc->vr_if_flags) == IFF_PROMISC)
   1314      1.112  jmcneill 				vr_setmulti(sc);
   1315      1.112  jmcneill 			else
   1316      1.112  jmcneill 				vr_init(ifp);
   1317      1.112  jmcneill 			break;
   1318      1.112  jmcneill 		}
   1319      1.112  jmcneill 		sc->vr_if_flags = ifp->if_flags;
   1320      1.112  jmcneill 		break;
   1321      1.112  jmcneill 	default:
   1322      1.112  jmcneill 		if ((error = ether_ioctl(ifp, command, data)) != ENETRESET)
   1323      1.112  jmcneill 			break;
   1324      1.112  jmcneill 		error = 0;
   1325      1.112  jmcneill 		if (command == SIOCADDMULTI || command == SIOCDELMULTI)
   1326       1.89    dyoung 			vr_setmulti(sc);
   1327        1.1  sakamoto 	}
   1328      1.112  jmcneill 	splx(s);
   1329        1.1  sakamoto 
   1330      1.112  jmcneill 	return error;
   1331        1.1  sakamoto }
   1332        1.1  sakamoto 
   1333       1.15   thorpej static void
   1334       1.69   thorpej vr_watchdog(struct ifnet *ifp)
   1335        1.1  sakamoto {
   1336       1.18   thorpej 	struct vr_softc *sc = ifp->if_softc;
   1337        1.1  sakamoto 
   1338       1.95     joerg 	printf("%s: device timeout\n", device_xname(sc->vr_dev));
   1339        1.1  sakamoto 	ifp->if_oerrors++;
   1340        1.1  sakamoto 
   1341       1.39   thorpej 	(void) vr_init(ifp);
   1342        1.1  sakamoto }
   1343        1.1  sakamoto 
   1344        1.1  sakamoto /*
   1345       1.11   thorpej  * One second timer, used to tick MII.
   1346       1.11   thorpej  */
   1347       1.11   thorpej static void
   1348       1.69   thorpej vr_tick(void *arg)
   1349       1.11   thorpej {
   1350       1.11   thorpej 	struct vr_softc *sc = arg;
   1351       1.11   thorpej 	int s;
   1352       1.11   thorpej 
   1353       1.12   thorpej 	s = splnet();
   1354      1.112  jmcneill 	if (sc->vr_flags & VR_F_RESTART) {
   1355      1.112  jmcneill 		printf("%s: restarting\n", device_xname(sc->vr_dev));
   1356      1.112  jmcneill 		vr_init(&sc->vr_ec.ec_if);
   1357      1.112  jmcneill 		sc->vr_flags &= ~VR_F_RESTART;
   1358      1.112  jmcneill 	}
   1359       1.11   thorpej 	mii_tick(&sc->vr_mii);
   1360       1.11   thorpej 	splx(s);
   1361       1.11   thorpej 
   1362       1.34   thorpej 	callout_reset(&sc->vr_tick_ch, hz, vr_tick, sc);
   1363       1.11   thorpej }
   1364       1.11   thorpej 
   1365       1.11   thorpej /*
   1366       1.23   thorpej  * Drain the receive queue.
   1367       1.23   thorpej  */
   1368       1.23   thorpej static void
   1369       1.69   thorpej vr_rxdrain(struct vr_softc *sc)
   1370       1.23   thorpej {
   1371       1.23   thorpej 	struct vr_descsoft *ds;
   1372       1.23   thorpej 	int i;
   1373       1.23   thorpej 
   1374       1.23   thorpej 	for (i = 0; i < VR_NRXDESC; i++) {
   1375       1.23   thorpej 		ds = VR_DSRX(sc, i);
   1376       1.23   thorpej 		if (ds->ds_mbuf != NULL) {
   1377       1.23   thorpej 			bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
   1378       1.23   thorpej 			m_freem(ds->ds_mbuf);
   1379       1.23   thorpej 			ds->ds_mbuf = NULL;
   1380       1.23   thorpej 		}
   1381       1.23   thorpej 	}
   1382       1.23   thorpej }
   1383       1.23   thorpej 
   1384       1.23   thorpej /*
   1385        1.1  sakamoto  * Stop the adapter and free any mbufs allocated to the
   1386       1.18   thorpej  * transmit lists.
   1387        1.1  sakamoto  */
   1388       1.15   thorpej static void
   1389       1.69   thorpej vr_stop(struct ifnet *ifp, int disable)
   1390        1.1  sakamoto {
   1391       1.39   thorpej 	struct vr_softc *sc = ifp->if_softc;
   1392       1.18   thorpej 	struct vr_descsoft *ds;
   1393       1.15   thorpej 	int i;
   1394        1.1  sakamoto 
   1395       1.11   thorpej 	/* Cancel one second timer. */
   1396       1.34   thorpej 	callout_stop(&sc->vr_tick_ch);
   1397       1.28   thorpej 
   1398       1.28   thorpej 	/* Down the MII. */
   1399       1.28   thorpej 	mii_down(&sc->vr_mii);
   1400       1.11   thorpej 
   1401        1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
   1402        1.1  sakamoto 	ifp->if_timer = 0;
   1403        1.1  sakamoto 
   1404        1.1  sakamoto 	VR_SETBIT16(sc, VR_COMMAND, VR_CMD_STOP);
   1405        1.1  sakamoto 	VR_CLRBIT16(sc, VR_COMMAND, (VR_CMD_RX_ON|VR_CMD_TX_ON));
   1406        1.1  sakamoto 	CSR_WRITE_2(sc, VR_IMR, 0x0000);
   1407        1.1  sakamoto 	CSR_WRITE_4(sc, VR_TXADDR, 0x00000000);
   1408        1.1  sakamoto 	CSR_WRITE_4(sc, VR_RXADDR, 0x00000000);
   1409        1.1  sakamoto 
   1410        1.1  sakamoto 	/*
   1411       1.18   thorpej 	 * Release any queued transmit buffers.
   1412        1.1  sakamoto 	 */
   1413       1.18   thorpej 	for (i = 0; i < VR_NTXDESC; i++) {
   1414       1.18   thorpej 		ds = VR_DSTX(sc, i);
   1415       1.18   thorpej 		if (ds->ds_mbuf != NULL) {
   1416       1.18   thorpej 			bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
   1417       1.18   thorpej 			m_freem(ds->ds_mbuf);
   1418       1.18   thorpej 			ds->ds_mbuf = NULL;
   1419        1.1  sakamoto 		}
   1420        1.1  sakamoto 	}
   1421        1.1  sakamoto 
   1422        1.1  sakamoto 	/*
   1423       1.18   thorpej 	 * Mark the interface down and cancel the watchdog timer.
   1424        1.1  sakamoto 	 */
   1425        1.1  sakamoto 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1426       1.18   thorpej 	ifp->if_timer = 0;
   1427       1.90    dyoung 
   1428       1.90    dyoung 	if (disable)
   1429       1.90    dyoung 		vr_rxdrain(sc);
   1430        1.1  sakamoto }
   1431        1.1  sakamoto 
   1432       1.96    cegger static int	vr_probe(device_t, cfdata_t, void *);
   1433       1.91    dyoung static void	vr_attach(device_t, device_t, void *);
   1434       1.98   tsutsui static bool	vr_shutdown(device_t, int);
   1435        1.2  sakamoto 
   1436       1.95     joerg CFATTACH_DECL_NEW(vr, sizeof (struct vr_softc),
   1437       1.57   thorpej     vr_probe, vr_attach, NULL, NULL);
   1438        1.2  sakamoto 
   1439       1.94     joerg static const struct vr_type *
   1440       1.69   thorpej vr_lookup(struct pci_attach_args *pa)
   1441        1.3  sakamoto {
   1442       1.94     joerg 	const struct vr_type *vrt;
   1443       1.97  jmcneill 	int i;
   1444        1.3  sakamoto 
   1445       1.97  jmcneill 	for (i = 0; i < __arraycount(vr_devs); i++) {
   1446       1.97  jmcneill 		vrt = &vr_devs[i];
   1447        1.3  sakamoto 		if (PCI_VENDOR(pa->pa_id) == vrt->vr_vid &&
   1448        1.3  sakamoto 		    PCI_PRODUCT(pa->pa_id) == vrt->vr_did)
   1449        1.3  sakamoto 			return (vrt);
   1450        1.3  sakamoto 	}
   1451        1.3  sakamoto 	return (NULL);
   1452        1.3  sakamoto }
   1453        1.3  sakamoto 
   1454        1.2  sakamoto static int
   1455       1.96    cegger vr_probe(device_t parent, cfdata_t match, void *aux)
   1456        1.2  sakamoto {
   1457        1.2  sakamoto 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
   1458        1.2  sakamoto 
   1459        1.3  sakamoto 	if (vr_lookup(pa) != NULL)
   1460        1.3  sakamoto 		return (1);
   1461        1.2  sakamoto 
   1462        1.2  sakamoto 	return (0);
   1463        1.2  sakamoto }
   1464        1.2  sakamoto 
   1465        1.2  sakamoto /*
   1466        1.2  sakamoto  * Stop all chip I/O so that the kernel's probe routines don't
   1467        1.2  sakamoto  * get confused by errant DMAs when rebooting.
   1468        1.2  sakamoto  */
   1469       1.98   tsutsui static bool
   1470       1.98   tsutsui vr_shutdown(device_t self, int howto)
   1471        1.2  sakamoto {
   1472       1.98   tsutsui 	struct vr_softc *sc = device_private(self);
   1473        1.2  sakamoto 
   1474       1.39   thorpej 	vr_stop(&sc->vr_ec.ec_if, 1);
   1475       1.98   tsutsui 
   1476       1.98   tsutsui 	return true;
   1477        1.2  sakamoto }
   1478        1.2  sakamoto 
   1479        1.2  sakamoto /*
   1480        1.2  sakamoto  * Attach the interface. Allocate softc structures, do ifmedia
   1481        1.2  sakamoto  * setup and ethernet/BPF attach.
   1482        1.2  sakamoto  */
   1483        1.2  sakamoto static void
   1484       1.91    dyoung vr_attach(device_t parent, device_t self, void *aux)
   1485        1.2  sakamoto {
   1486       1.91    dyoung 	struct vr_softc *sc = device_private(self);
   1487       1.15   thorpej 	struct pci_attach_args *pa = (struct pci_attach_args *) aux;
   1488       1.18   thorpej 	bus_dma_segment_t seg;
   1489       1.83   tsutsui 	uint32_t reg;
   1490       1.15   thorpej 	struct ifnet *ifp;
   1491       1.83   tsutsui 	uint8_t eaddr[ETHER_ADDR_LEN], mac;
   1492       1.18   thorpej 	int i, rseg, error;
   1493      1.113  christos 	char intrbuf[PCI_INTRSTR_LEN];
   1494       1.15   thorpej 
   1495       1.76  christos #define	PCI_CONF_WRITE(r, v)	pci_conf_write(sc->vr_pc, sc->vr_tag, (r), (v))
   1496       1.76  christos #define	PCI_CONF_READ(r)	pci_conf_read(sc->vr_pc, sc->vr_tag, (r))
   1497       1.34   thorpej 
   1498       1.95     joerg 	sc->vr_dev = self;
   1499       1.76  christos 	sc->vr_pc = pa->pa_pc;
   1500       1.76  christos 	sc->vr_tag = pa->pa_tag;
   1501       1.99  jmcneill 	sc->vr_id = pa->pa_id;
   1502       1.87        ad 	callout_init(&sc->vr_tick_ch, 0);
   1503        1.2  sakamoto 
   1504      1.109  drochner 	pci_aprint_devinfo(pa, NULL);
   1505        1.2  sakamoto 
   1506        1.2  sakamoto 	/*
   1507        1.2  sakamoto 	 * Handle power management nonsense.
   1508        1.2  sakamoto 	 */
   1509        1.2  sakamoto 
   1510       1.76  christos 	sc->vr_save_iobase = PCI_CONF_READ(VR_PCI_LOIO);
   1511       1.76  christos 	sc->vr_save_membase = PCI_CONF_READ(VR_PCI_LOMEM);
   1512       1.76  christos 	sc->vr_save_irq = PCI_CONF_READ(PCI_INTERRUPT_REG);
   1513       1.76  christos 
   1514       1.76  christos 	/* power up chip */
   1515       1.91    dyoung 	if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
   1516       1.76  christos 	    vr_restore_state)) && error != EOPNOTSUPP) {
   1517  1.114.4.4     skrll 		aprint_error_dev(self, "cannot activate %d\n", error);
   1518       1.76  christos 		return;
   1519        1.2  sakamoto 	}
   1520        1.2  sakamoto 
   1521       1.19   thorpej 	/* Make sure bus mastering is enabled. */
   1522       1.63   tsutsui 	reg = PCI_CONF_READ(PCI_COMMAND_STATUS_REG);
   1523       1.63   tsutsui 	reg |= PCI_COMMAND_MASTER_ENABLE;
   1524       1.63   tsutsui 	PCI_CONF_WRITE(PCI_COMMAND_STATUS_REG, reg);
   1525       1.19   thorpej 
   1526       1.59       lha 	/* Get revision */
   1527       1.63   tsutsui 	sc->vr_revid = PCI_REVISION(pa->pa_class);
   1528       1.64   tsutsui 
   1529        1.2  sakamoto 	/*
   1530        1.2  sakamoto 	 * Map control/status registers.
   1531        1.2  sakamoto 	 */
   1532        1.2  sakamoto 	{
   1533        1.2  sakamoto 		bus_space_tag_t iot, memt;
   1534        1.2  sakamoto 		bus_space_handle_t ioh, memh;
   1535        1.2  sakamoto 		int ioh_valid, memh_valid;
   1536        1.2  sakamoto 		pci_intr_handle_t intrhandle;
   1537        1.2  sakamoto 		const char *intrstr;
   1538        1.2  sakamoto 
   1539        1.2  sakamoto 		ioh_valid = (pci_mapreg_map(pa, VR_PCI_LOIO,
   1540        1.2  sakamoto 			PCI_MAPREG_TYPE_IO, 0,
   1541        1.2  sakamoto 			&iot, &ioh, NULL, NULL) == 0);
   1542        1.2  sakamoto 		memh_valid = (pci_mapreg_map(pa, VR_PCI_LOMEM,
   1543        1.2  sakamoto 			PCI_MAPREG_TYPE_MEM |
   1544        1.2  sakamoto 			PCI_MAPREG_MEM_TYPE_32BIT,
   1545        1.2  sakamoto 			0, &memt, &memh, NULL, NULL) == 0);
   1546        1.2  sakamoto #if defined(VR_USEIOSPACE)
   1547        1.2  sakamoto 		if (ioh_valid) {
   1548       1.14   thorpej 			sc->vr_bst = iot;
   1549       1.14   thorpej 			sc->vr_bsh = ioh;
   1550        1.2  sakamoto 		} else if (memh_valid) {
   1551       1.14   thorpej 			sc->vr_bst = memt;
   1552       1.14   thorpej 			sc->vr_bsh = memh;
   1553        1.2  sakamoto 		}
   1554        1.2  sakamoto #else
   1555        1.2  sakamoto 		if (memh_valid) {
   1556       1.14   thorpej 			sc->vr_bst = memt;
   1557       1.14   thorpej 			sc->vr_bsh = memh;
   1558        1.2  sakamoto 		} else if (ioh_valid) {
   1559       1.14   thorpej 			sc->vr_bst = iot;
   1560       1.14   thorpej 			sc->vr_bsh = ioh;
   1561        1.2  sakamoto 		}
   1562        1.2  sakamoto #endif
   1563        1.2  sakamoto 		else {
   1564  1.114.4.4     skrll 			aprint_error(": unable to map device registers\n");
   1565        1.2  sakamoto 			return;
   1566        1.2  sakamoto 		}
   1567        1.2  sakamoto 
   1568        1.2  sakamoto 		/* Allocate interrupt */
   1569       1.44  sommerfe 		if (pci_intr_map(pa, &intrhandle)) {
   1570       1.95     joerg 			aprint_error_dev(self, "couldn't map interrupt\n");
   1571       1.15   thorpej 			return;
   1572        1.2  sakamoto 		}
   1573  1.114.4.4     skrll 		intrstr = pci_intr_string(pa->pa_pc, intrhandle, intrbuf,
   1574  1.114.4.4     skrll 		    sizeof(intrbuf));
   1575        1.2  sakamoto 		sc->vr_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_NET,
   1576       1.16   thorpej 						vr_intr, sc);
   1577        1.2  sakamoto 		if (sc->vr_ih == NULL) {
   1578       1.95     joerg 			aprint_error_dev(self, "couldn't establish interrupt");
   1579        1.2  sakamoto 			if (intrstr != NULL)
   1580      1.100     njoly 				aprint_error(" at %s", intrstr);
   1581      1.100     njoly 			aprint_error("\n");
   1582        1.2  sakamoto 		}
   1583      1.100     njoly 		aprint_normal_dev(self, "interrupting at %s\n", intrstr);
   1584        1.2  sakamoto 	}
   1585       1.59       lha 
   1586       1.59       lha 	/*
   1587       1.59       lha 	 * Windows may put the chip in suspend mode when it
   1588       1.59       lha 	 * shuts down. Be sure to kick it in the head to wake it
   1589       1.59       lha 	 * up again.
   1590       1.81   tsutsui 	 *
   1591       1.81   tsutsui 	 * Don't touch this register on VT3043 since it causes
   1592       1.81   tsutsui 	 * kernel MCHK trap on macppc.
   1593       1.81   tsutsui 	 * (Note some VT86C100A chip returns a product ID of VT3043)
   1594       1.59       lha 	 */
   1595       1.81   tsutsui 	if (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_VIATECH_VT3043)
   1596       1.81   tsutsui 		VR_CLRBIT(sc, VR_STICKHW, (VR_STICKHW_DS0|VR_STICKHW_DS1));
   1597        1.2  sakamoto 
   1598        1.2  sakamoto 	/* Reset the adapter. */
   1599        1.2  sakamoto 	vr_reset(sc);
   1600        1.2  sakamoto 
   1601        1.2  sakamoto 	/*
   1602        1.2  sakamoto 	 * Get station address. The way the Rhine chips work,
   1603        1.2  sakamoto 	 * you're not allowed to directly access the EEPROM once
   1604        1.2  sakamoto 	 * they've been programmed a special way. Consequently,
   1605        1.2  sakamoto 	 * we need to read the node address from the PAR0 and PAR1
   1606        1.2  sakamoto 	 * registers.
   1607       1.66       scw 	 *
   1608       1.66       scw 	 * XXXSCW: On the Rhine III, setting VR_EECSR_LOAD forces a reload
   1609       1.66       scw 	 *         of the *whole* EEPROM, not just the MAC address. This is
   1610       1.66       scw 	 *         pretty pointless since the chip does this automatically
   1611       1.66       scw 	 *         at powerup/reset.
   1612       1.66       scw 	 *         I suspect the same thing applies to the other Rhine
   1613       1.66       scw 	 *         variants, but in the absence of a data sheet for those
   1614       1.66       scw 	 *         (and the lack of anyone else noticing the problems this
   1615       1.66       scw 	 *         causes) I'm going to retain the old behaviour for the
   1616       1.66       scw 	 *         other parts.
   1617       1.78       scw 	 *         In some cases, the chip really does startup without having
   1618       1.78       scw 	 *         read the EEPROM (kern/34812). To handle this case, we force
   1619       1.78       scw 	 *         a reload if we see an all-zeroes MAC address.
   1620        1.2  sakamoto 	 */
   1621       1.78       scw 	for (mac = 0, i = 0; i < ETHER_ADDR_LEN; i++)
   1622       1.78       scw 		mac |= (eaddr[i] = CSR_READ_1(sc, VR_PAR0 + i));
   1623       1.78       scw 
   1624       1.78       scw 	if (mac == 0 || (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_VIATECH_VT6105 &&
   1625       1.78       scw 	    PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_VIATECH_VT6102)) {
   1626       1.66       scw 		VR_SETBIT(sc, VR_EECSR, VR_EECSR_LOAD);
   1627       1.66       scw 		DELAY(200);
   1628       1.78       scw 		for (i = 0; i < ETHER_ADDR_LEN; i++)
   1629       1.78       scw 			eaddr[i] = CSR_READ_1(sc, VR_PAR0 + i);
   1630       1.66       scw 	}
   1631        1.2  sakamoto 
   1632        1.2  sakamoto 	/*
   1633        1.2  sakamoto 	 * A Rhine chip was detected. Inform the world.
   1634        1.2  sakamoto 	 */
   1635      1.105   hubertf 	aprint_normal("%s: Ethernet address: %s\n",
   1636       1.95     joerg 		device_xname(self), ether_sprintf(eaddr));
   1637        1.2  sakamoto 
   1638       1.49   thorpej 	memcpy(sc->vr_enaddr, eaddr, ETHER_ADDR_LEN);
   1639        1.2  sakamoto 
   1640       1.18   thorpej 	sc->vr_dmat = pa->pa_dmat;
   1641       1.18   thorpej 
   1642       1.18   thorpej 	/*
   1643       1.18   thorpej 	 * Allocate the control data structures, and create and load
   1644       1.18   thorpej 	 * the DMA map for it.
   1645       1.18   thorpej 	 */
   1646       1.18   thorpej 	if ((error = bus_dmamem_alloc(sc->vr_dmat,
   1647       1.18   thorpej 	    sizeof(struct vr_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
   1648       1.18   thorpej 	    0)) != 0) {
   1649  1.114.4.3     skrll 		aprint_error_dev(self,
   1650  1.114.4.3     skrll 		    "unable to allocate control data, error = %d\n", error);
   1651       1.18   thorpej 		goto fail_0;
   1652       1.18   thorpej 	}
   1653       1.18   thorpej 
   1654       1.18   thorpej 	if ((error = bus_dmamem_map(sc->vr_dmat, &seg, rseg,
   1655       1.85  christos 	    sizeof(struct vr_control_data), (void **)&sc->vr_control_data,
   1656       1.18   thorpej 	    BUS_DMA_COHERENT)) != 0) {
   1657  1.114.4.3     skrll 		aprint_error_dev(self,
   1658  1.114.4.3     skrll 		    "unable to map control data, error = %d\n", error);
   1659       1.18   thorpej 		goto fail_1;
   1660       1.18   thorpej 	}
   1661       1.18   thorpej 
   1662       1.18   thorpej 	if ((error = bus_dmamap_create(sc->vr_dmat,
   1663       1.18   thorpej 	    sizeof(struct vr_control_data), 1,
   1664       1.18   thorpej 	    sizeof(struct vr_control_data), 0, 0,
   1665       1.18   thorpej 	    &sc->vr_cddmamap)) != 0) {
   1666  1.114.4.3     skrll 		aprint_error_dev(self,
   1667  1.114.4.3     skrll 		    "unable to create control data DMA map, error = %d\n",
   1668  1.114.4.3     skrll 		    error);
   1669       1.18   thorpej 		goto fail_2;
   1670       1.18   thorpej 	}
   1671       1.18   thorpej 
   1672       1.18   thorpej 	if ((error = bus_dmamap_load(sc->vr_dmat, sc->vr_cddmamap,
   1673       1.18   thorpej 	    sc->vr_control_data, sizeof(struct vr_control_data), NULL,
   1674       1.18   thorpej 	    0)) != 0) {
   1675  1.114.4.4     skrll 		aprint_error_dev(self,
   1676  1.114.4.4     skrll 		    "unable to load control data DMA map, error = %d\n",
   1677       1.92    cegger 		    error);
   1678       1.18   thorpej 		goto fail_3;
   1679       1.18   thorpej 	}
   1680       1.18   thorpej 
   1681       1.18   thorpej 	/*
   1682       1.18   thorpej 	 * Create the transmit buffer DMA maps.
   1683       1.18   thorpej 	 */
   1684       1.18   thorpej 	for (i = 0; i < VR_NTXDESC; i++) {
   1685       1.18   thorpej 		if ((error = bus_dmamap_create(sc->vr_dmat, MCLBYTES,
   1686       1.18   thorpej 		    1, MCLBYTES, 0, 0,
   1687       1.18   thorpej 		    &VR_DSTX(sc, i)->ds_dmamap)) != 0) {
   1688  1.114.4.4     skrll 			aprint_error_dev(self,
   1689  1.114.4.4     skrll 			    "unable to create tx DMA map %d, error = %d\n", i,
   1690  1.114.4.4     skrll 			    error);
   1691       1.18   thorpej 			goto fail_4;
   1692       1.18   thorpej 		}
   1693       1.18   thorpej 	}
   1694       1.18   thorpej 
   1695       1.18   thorpej 	/*
   1696       1.18   thorpej 	 * Create the receive buffer DMA maps.
   1697       1.18   thorpej 	 */
   1698       1.18   thorpej 	for (i = 0; i < VR_NRXDESC; i++) {
   1699       1.18   thorpej 		if ((error = bus_dmamap_create(sc->vr_dmat, MCLBYTES, 1,
   1700       1.18   thorpej 		    MCLBYTES, 0, 0,
   1701       1.18   thorpej 		    &VR_DSRX(sc, i)->ds_dmamap)) != 0) {
   1702  1.114.4.4     skrll 			aprint_error_dev(self,
   1703  1.114.4.4     skrll 			    "unable to create rx DMA map %d, error = %d\n", i,
   1704  1.114.4.4     skrll 			    error);
   1705       1.18   thorpej 			goto fail_5;
   1706       1.18   thorpej 		}
   1707       1.23   thorpej 		VR_DSRX(sc, i)->ds_mbuf = NULL;
   1708        1.2  sakamoto 	}
   1709        1.2  sakamoto 
   1710        1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
   1711        1.2  sakamoto 	ifp->if_softc = sc;
   1712        1.2  sakamoto 	ifp->if_mtu = ETHERMTU;
   1713        1.2  sakamoto 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1714        1.2  sakamoto 	ifp->if_ioctl = vr_ioctl;
   1715        1.2  sakamoto 	ifp->if_start = vr_start;
   1716        1.2  sakamoto 	ifp->if_watchdog = vr_watchdog;
   1717       1.39   thorpej 	ifp->if_init = vr_init;
   1718       1.39   thorpej 	ifp->if_stop = vr_stop;
   1719       1.42   thorpej 	IFQ_SET_READY(&ifp->if_snd);
   1720       1.42   thorpej 
   1721       1.95     joerg 	strlcpy(ifp->if_xname, device_xname(self), IFNAMSIZ);
   1722        1.2  sakamoto 
   1723        1.2  sakamoto 	/*
   1724       1.11   thorpej 	 * Initialize MII/media info.
   1725        1.2  sakamoto 	 */
   1726       1.11   thorpej 	sc->vr_mii.mii_ifp = ifp;
   1727       1.11   thorpej 	sc->vr_mii.mii_readreg = vr_mii_readreg;
   1728       1.11   thorpej 	sc->vr_mii.mii_writereg = vr_mii_writereg;
   1729       1.11   thorpej 	sc->vr_mii.mii_statchg = vr_mii_statchg;
   1730       1.89    dyoung 
   1731       1.89    dyoung 	sc->vr_ec.ec_mii = &sc->vr_mii;
   1732       1.89    dyoung 	ifmedia_init(&sc->vr_mii.mii_media, IFM_IMASK, ether_mediachange,
   1733       1.89    dyoung 		ether_mediastatus);
   1734       1.95     joerg 	mii_attach(self, &sc->vr_mii, 0xffffffff, MII_PHY_ANY,
   1735       1.61  christos 	    MII_OFFSET_ANY, MIIF_FORCEANEG);
   1736       1.11   thorpej 	if (LIST_FIRST(&sc->vr_mii.mii_phys) == NULL) {
   1737       1.11   thorpej 		ifmedia_add(&sc->vr_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
   1738       1.11   thorpej 		ifmedia_set(&sc->vr_mii.mii_media, IFM_ETHER|IFM_NONE);
   1739       1.11   thorpej 	} else
   1740       1.11   thorpej 		ifmedia_set(&sc->vr_mii.mii_media, IFM_ETHER|IFM_AUTO);
   1741        1.2  sakamoto 
   1742      1.107  jakllsch 	sc->vr_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
   1743      1.107  jakllsch 
   1744        1.2  sakamoto 	/*
   1745        1.2  sakamoto 	 * Call MI attach routines.
   1746        1.2  sakamoto 	 */
   1747        1.2  sakamoto 	if_attach(ifp);
   1748        1.2  sakamoto 	ether_ifattach(ifp, sc->vr_enaddr);
   1749      1.110       tls 
   1750       1.95     joerg 	rnd_attach_source(&sc->rnd_source, device_xname(self),
   1751      1.114       tls 	    RND_TYPE_NET, RND_FLAG_DEFAULT);
   1752        1.2  sakamoto 
   1753       1.99  jmcneill 	if (pmf_device_register1(self, NULL, vr_resume, vr_shutdown))
   1754       1.98   tsutsui 		pmf_class_network_register(self, ifp);
   1755       1.98   tsutsui 	else
   1756       1.98   tsutsui 		aprint_error_dev(self, "couldn't establish power handler\n");
   1757       1.98   tsutsui 
   1758       1.18   thorpej 	return;
   1759       1.18   thorpej 
   1760       1.18   thorpej  fail_5:
   1761       1.18   thorpej 	for (i = 0; i < VR_NRXDESC; i++) {
   1762       1.18   thorpej 		if (sc->vr_rxsoft[i].ds_dmamap != NULL)
   1763       1.18   thorpej 			bus_dmamap_destroy(sc->vr_dmat,
   1764       1.18   thorpej 			    sc->vr_rxsoft[i].ds_dmamap);
   1765       1.18   thorpej 	}
   1766       1.18   thorpej  fail_4:
   1767       1.18   thorpej 	for (i = 0; i < VR_NTXDESC; i++) {
   1768       1.18   thorpej 		if (sc->vr_txsoft[i].ds_dmamap != NULL)
   1769       1.18   thorpej 			bus_dmamap_destroy(sc->vr_dmat,
   1770       1.18   thorpej 			    sc->vr_txsoft[i].ds_dmamap);
   1771       1.18   thorpej 	}
   1772       1.18   thorpej 	bus_dmamap_unload(sc->vr_dmat, sc->vr_cddmamap);
   1773       1.18   thorpej  fail_3:
   1774       1.18   thorpej 	bus_dmamap_destroy(sc->vr_dmat, sc->vr_cddmamap);
   1775       1.18   thorpej  fail_2:
   1776       1.85  christos 	bus_dmamem_unmap(sc->vr_dmat, (void *)sc->vr_control_data,
   1777       1.18   thorpej 	    sizeof(struct vr_control_data));
   1778       1.18   thorpej  fail_1:
   1779       1.18   thorpej 	bus_dmamem_free(sc->vr_dmat, &seg, rseg);
   1780       1.18   thorpej  fail_0:
   1781       1.18   thorpej 	return;
   1782        1.2  sakamoto }
   1783       1.76  christos 
   1784       1.76  christos static int
   1785       1.91    dyoung vr_restore_state(pci_chipset_tag_t pc, pcitag_t tag, device_t self,
   1786       1.91    dyoung     pcireg_t state)
   1787       1.76  christos {
   1788       1.91    dyoung 	struct vr_softc *sc = device_private(self);
   1789       1.76  christos 	int error;
   1790       1.76  christos 
   1791       1.76  christos 	if (state == PCI_PMCSR_STATE_D0)
   1792       1.76  christos 		return 0;
   1793       1.76  christos 	if ((error = pci_set_powerstate(pc, tag, PCI_PMCSR_STATE_D0)))
   1794       1.76  christos 		return error;
   1795       1.76  christos 
   1796       1.76  christos 	/* Restore PCI config data. */
   1797       1.76  christos 	PCI_CONF_WRITE(VR_PCI_LOIO, sc->vr_save_iobase);
   1798       1.76  christos 	PCI_CONF_WRITE(VR_PCI_LOMEM, sc->vr_save_membase);
   1799       1.76  christos 	PCI_CONF_WRITE(PCI_INTERRUPT_REG, sc->vr_save_irq);
   1800       1.76  christos 	return 0;
   1801       1.76  christos }
   1802       1.99  jmcneill 
   1803       1.99  jmcneill static bool
   1804      1.103    dyoung vr_resume(device_t self, const pmf_qual_t *qual)
   1805       1.99  jmcneill {
   1806       1.99  jmcneill 	struct vr_softc *sc = device_private(self);
   1807       1.99  jmcneill 
   1808       1.99  jmcneill 	if (PCI_PRODUCT(sc->vr_id) != PCI_PRODUCT_VIATECH_VT3043)
   1809       1.99  jmcneill 		VR_CLRBIT(sc, VR_STICKHW, (VR_STICKHW_DS0|VR_STICKHW_DS1));
   1810       1.99  jmcneill 
   1811       1.99  jmcneill 	return true;
   1812       1.99  jmcneill }
   1813