Home | History | Annotate | Line # | Download | only in pci
if_vr.c revision 1.26.2.4
      1  1.26.2.4    bouyer /*	$NetBSD: if_vr.c,v 1.26.2.4 2001/02/11 19:15:57 bouyer Exp $	*/
      2      1.18   thorpej 
      3      1.18   thorpej /*-
      4      1.18   thorpej  * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
      5      1.18   thorpej  * All rights reserved.
      6      1.18   thorpej  *
      7      1.18   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8      1.18   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9      1.18   thorpej  * NASA Ames Research Center.
     10      1.18   thorpej  *
     11      1.18   thorpej  * Redistribution and use in source and binary forms, with or without
     12      1.18   thorpej  * modification, are permitted provided that the following conditions
     13      1.18   thorpej  * are met:
     14      1.18   thorpej  * 1. Redistributions of source code must retain the above copyright
     15      1.18   thorpej  *    notice, this list of conditions and the following disclaimer.
     16      1.18   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17      1.18   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18      1.18   thorpej  *    documentation and/or other materials provided with the distribution.
     19      1.18   thorpej  * 3. All advertising materials mentioning features or use of this software
     20      1.18   thorpej  *    must display the following acknowledgement:
     21      1.18   thorpej  *	This product includes software developed by the NetBSD
     22      1.18   thorpej  *	Foundation, Inc. and its contributors.
     23      1.18   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24      1.18   thorpej  *    contributors may be used to endorse or promote products derived
     25      1.18   thorpej  *    from this software without specific prior written permission.
     26      1.18   thorpej  *
     27      1.18   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28      1.18   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29      1.18   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30      1.18   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31      1.18   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32      1.18   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33      1.18   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34      1.18   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35      1.18   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36      1.18   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37      1.18   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38      1.18   thorpej  */
     39       1.2  sakamoto 
     40       1.1  sakamoto /*
     41       1.1  sakamoto  * Copyright (c) 1997, 1998
     42       1.1  sakamoto  *	Bill Paul <wpaul (at) ctr.columbia.edu>.  All rights reserved.
     43       1.1  sakamoto  *
     44       1.1  sakamoto  * Redistribution and use in source and binary forms, with or without
     45       1.1  sakamoto  * modification, are permitted provided that the following conditions
     46       1.1  sakamoto  * are met:
     47       1.1  sakamoto  * 1. Redistributions of source code must retain the above copyright
     48       1.1  sakamoto  *    notice, this list of conditions and the following disclaimer.
     49       1.1  sakamoto  * 2. Redistributions in binary form must reproduce the above copyright
     50       1.1  sakamoto  *    notice, this list of conditions and the following disclaimer in the
     51       1.1  sakamoto  *    documentation and/or other materials provided with the distribution.
     52       1.1  sakamoto  * 3. All advertising materials mentioning features or use of this software
     53       1.1  sakamoto  *    must display the following acknowledgement:
     54       1.1  sakamoto  *	This product includes software developed by Bill Paul.
     55       1.1  sakamoto  * 4. Neither the name of the author nor the names of any co-contributors
     56       1.1  sakamoto  *    may be used to endorse or promote products derived from this software
     57       1.1  sakamoto  *    without specific prior written permission.
     58       1.1  sakamoto  *
     59       1.1  sakamoto  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     60       1.1  sakamoto  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     61       1.1  sakamoto  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     62       1.1  sakamoto  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     63       1.1  sakamoto  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     64       1.1  sakamoto  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     65       1.1  sakamoto  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     66       1.1  sakamoto  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     67       1.1  sakamoto  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     68       1.1  sakamoto  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     69       1.1  sakamoto  * THE POSSIBILITY OF SUCH DAMAGE.
     70       1.1  sakamoto  *
     71       1.2  sakamoto  *	$FreeBSD: if_vr.c,v 1.7 1999/01/10 18:51:49 wpaul Exp $
     72       1.1  sakamoto  */
     73       1.1  sakamoto 
     74       1.1  sakamoto /*
     75       1.1  sakamoto  * VIA Rhine fast ethernet PCI NIC driver
     76       1.1  sakamoto  *
     77       1.1  sakamoto  * Supports various network adapters based on the VIA Rhine
     78       1.1  sakamoto  * and Rhine II PCI controllers, including the D-Link DFE530TX.
     79       1.1  sakamoto  * Datasheets are available at http://www.via.com.tw.
     80       1.1  sakamoto  *
     81       1.1  sakamoto  * Written by Bill Paul <wpaul (at) ctr.columbia.edu>
     82       1.1  sakamoto  * Electrical Engineering Department
     83       1.1  sakamoto  * Columbia University, New York City
     84       1.1  sakamoto  */
     85       1.1  sakamoto 
     86       1.1  sakamoto /*
     87       1.1  sakamoto  * The VIA Rhine controllers are similar in some respects to the
     88       1.1  sakamoto  * the DEC tulip chips, except less complicated. The controller
     89       1.1  sakamoto  * uses an MII bus and an external physical layer interface. The
     90       1.1  sakamoto  * receiver has a one entry perfect filter and a 64-bit hash table
     91       1.1  sakamoto  * multicast filter. Transmit and receive descriptors are similar
     92       1.1  sakamoto  * to the tulip.
     93       1.1  sakamoto  *
     94       1.1  sakamoto  * The Rhine has a serious flaw in its transmit DMA mechanism:
     95       1.1  sakamoto  * transmit buffers must be longword aligned. Unfortunately,
     96      1.17   thorpej  * the kernel doesn't guarantee that mbufs will be filled in starting
     97       1.1  sakamoto  * at longword boundaries, so we have to do a buffer copy before
     98       1.1  sakamoto  * transmission.
     99      1.17   thorpej  *
    100      1.17   thorpej  * Apparently, the receive DMA mechanism also has the same flaw.  This
    101      1.17   thorpej  * means that on systems with struct alignment requirements, incoming
    102      1.17   thorpej  * frames must be copied to a new buffer which shifts the data forward
    103      1.17   thorpej  * 2 bytes so that the payload is aligned on a 4-byte boundary.
    104       1.1  sakamoto  */
    105       1.1  sakamoto 
    106       1.2  sakamoto #include "opt_inet.h"
    107       1.1  sakamoto 
    108       1.1  sakamoto #include <sys/param.h>
    109       1.1  sakamoto #include <sys/systm.h>
    110  1.26.2.1    bouyer #include <sys/callout.h>
    111       1.1  sakamoto #include <sys/sockio.h>
    112       1.1  sakamoto #include <sys/mbuf.h>
    113       1.1  sakamoto #include <sys/malloc.h>
    114       1.1  sakamoto #include <sys/kernel.h>
    115       1.1  sakamoto #include <sys/socket.h>
    116       1.6   thorpej #include <sys/device.h>
    117       1.1  sakamoto 
    118  1.26.2.1    bouyer #include <uvm/uvm_extern.h>		/* for PAGE_SIZE */
    119      1.18   thorpej 
    120       1.1  sakamoto #include <net/if.h>
    121       1.1  sakamoto #include <net/if_arp.h>
    122       1.1  sakamoto #include <net/if_dl.h>
    123       1.1  sakamoto #include <net/if_media.h>
    124       1.2  sakamoto #include <net/if_ether.h>
    125       1.6   thorpej 
    126       1.2  sakamoto #if defined(INET)
    127       1.2  sakamoto #include <netinet/in.h>
    128       1.2  sakamoto #include <netinet/if_inarp.h>
    129       1.2  sakamoto #endif
    130       1.1  sakamoto 
    131       1.2  sakamoto #include "bpfilter.h"
    132       1.1  sakamoto #if NBPFILTER > 0
    133       1.1  sakamoto #include <net/bpf.h>
    134       1.1  sakamoto #endif
    135       1.1  sakamoto 
    136       1.1  sakamoto #include <machine/bus.h>
    137       1.6   thorpej #include <machine/intr.h>
    138  1.26.2.1    bouyer #include <machine/endian.h>
    139       1.1  sakamoto 
    140      1.10   thorpej #include <dev/mii/mii.h>
    141      1.11   thorpej #include <dev/mii/miivar.h>
    142  1.26.2.1    bouyer #include <dev/mii/mii_bitbang.h>
    143      1.10   thorpej 
    144       1.2  sakamoto #include <dev/pci/pcireg.h>
    145       1.2  sakamoto #include <dev/pci/pcivar.h>
    146       1.8   thorpej #include <dev/pci/pcidevs.h>
    147       1.8   thorpej 
    148       1.2  sakamoto #include <dev/pci/if_vrreg.h>
    149       1.1  sakamoto 
    150       1.2  sakamoto #define	VR_USEIOSPACE
    151       1.1  sakamoto 
    152       1.1  sakamoto /*
    153       1.1  sakamoto  * Various supported device vendors/types and their names.
    154       1.1  sakamoto  */
    155       1.7   thorpej static struct vr_type {
    156       1.7   thorpej 	pci_vendor_id_t		vr_vid;
    157       1.7   thorpej 	pci_product_id_t	vr_did;
    158       1.7   thorpej 	const char		*vr_name;
    159       1.7   thorpej } vr_devs[] = {
    160       1.8   thorpej 	{ PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT3043,
    161      1.24       hwr 		"VIA VT3043 (Rhine) 10/100" },
    162  1.26.2.1    bouyer 	{ PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT6102,
    163  1.26.2.1    bouyer 		"VIA VT6102 (Rhine II) 10/100" },
    164       1.8   thorpej 	{ PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT86C100A,
    165      1.24       hwr 		"VIA VT86C100A (Rhine-II) 10/100" },
    166       1.1  sakamoto 	{ 0, 0, NULL }
    167       1.1  sakamoto };
    168       1.1  sakamoto 
    169      1.18   thorpej /*
    170      1.18   thorpej  * Transmit descriptor list size.
    171      1.18   thorpej  */
    172      1.18   thorpej #define	VR_NTXDESC		64
    173      1.18   thorpej #define	VR_NTXDESC_MASK		(VR_NTXDESC - 1)
    174      1.18   thorpej #define	VR_NEXTTX(x)		(((x) + 1) & VR_NTXDESC_MASK)
    175      1.18   thorpej 
    176      1.18   thorpej /*
    177      1.18   thorpej  * Receive descriptor list size.
    178      1.18   thorpej  */
    179      1.18   thorpej #define	VR_NRXDESC		64
    180      1.18   thorpej #define	VR_NRXDESC_MASK		(VR_NRXDESC - 1)
    181      1.18   thorpej #define	VR_NEXTRX(x)		(((x) + 1) & VR_NRXDESC_MASK)
    182       1.7   thorpej 
    183      1.18   thorpej /*
    184      1.18   thorpej  * Control data structres that are DMA'd to the Rhine chip.  We allocate
    185      1.18   thorpej  * them in a single clump that maps to a single DMA segment to make several
    186      1.18   thorpej  * things easier.
    187      1.18   thorpej  *
    188      1.18   thorpej  * Note that since we always copy outgoing packets to aligned transmit
    189      1.18   thorpej  * buffers, we can reduce the transmit descriptors to one per packet.
    190      1.18   thorpej  */
    191      1.18   thorpej struct vr_control_data {
    192      1.18   thorpej 	struct vr_desc		vr_txdescs[VR_NTXDESC];
    193      1.18   thorpej 	struct vr_desc		vr_rxdescs[VR_NRXDESC];
    194       1.7   thorpej };
    195       1.7   thorpej 
    196      1.18   thorpej #define	VR_CDOFF(x)		offsetof(struct vr_control_data, x)
    197      1.18   thorpej #define	VR_CDTXOFF(x)		VR_CDOFF(vr_txdescs[(x)])
    198      1.18   thorpej #define	VR_CDRXOFF(x)		VR_CDOFF(vr_rxdescs[(x)])
    199       1.7   thorpej 
    200      1.18   thorpej /*
    201      1.18   thorpej  * Software state of transmit and receive descriptors.
    202      1.18   thorpej  */
    203      1.18   thorpej struct vr_descsoft {
    204      1.18   thorpej 	struct mbuf		*ds_mbuf;	/* head of mbuf chain */
    205      1.18   thorpej 	bus_dmamap_t		ds_dmamap;	/* our DMA map */
    206       1.7   thorpej };
    207       1.7   thorpej 
    208       1.7   thorpej struct vr_softc {
    209      1.14   thorpej 	struct device		vr_dev;		/* generic device glue */
    210      1.14   thorpej 	void			*vr_ih;		/* interrupt cookie */
    211      1.14   thorpej 	void			*vr_ats;	/* shutdown hook */
    212      1.14   thorpej 	bus_space_tag_t		vr_bst;		/* bus space tag */
    213      1.14   thorpej 	bus_space_handle_t	vr_bsh;		/* bus space handle */
    214      1.18   thorpej 	bus_dma_tag_t		vr_dmat;	/* bus DMA tag */
    215      1.14   thorpej 	pci_chipset_tag_t	vr_pc;		/* PCI chipset info */
    216      1.14   thorpej 	struct ethercom		vr_ec;		/* Ethernet common info */
    217       1.7   thorpej 	u_int8_t 		vr_enaddr[ETHER_ADDR_LEN];
    218      1.11   thorpej 	struct mii_data		vr_mii;		/* MII/media info */
    219      1.18   thorpej 
    220  1.26.2.1    bouyer 	struct callout		vr_tick_ch;	/* tick callout */
    221  1.26.2.1    bouyer 
    222      1.18   thorpej 	bus_dmamap_t		vr_cddmamap;	/* control data DMA map */
    223      1.18   thorpej #define	vr_cddma	vr_cddmamap->dm_segs[0].ds_addr
    224      1.18   thorpej 
    225      1.18   thorpej 	/*
    226      1.18   thorpej 	 * Software state for transmit and receive descriptors.
    227      1.18   thorpej 	 */
    228      1.18   thorpej 	struct vr_descsoft	vr_txsoft[VR_NTXDESC];
    229      1.18   thorpej 	struct vr_descsoft	vr_rxsoft[VR_NRXDESC];
    230      1.18   thorpej 
    231      1.18   thorpej 	/*
    232      1.18   thorpej 	 * Control data structures.
    233      1.18   thorpej 	 */
    234      1.18   thorpej 	struct vr_control_data	*vr_control_data;
    235      1.18   thorpej 
    236      1.18   thorpej 	int	vr_txpending;		/* number of TX requests pending */
    237      1.18   thorpej 	int	vr_txdirty;		/* first dirty TX descriptor */
    238      1.18   thorpej 	int	vr_txlast;		/* last used TX descriptor */
    239      1.18   thorpej 
    240      1.18   thorpej 	int	vr_rxptr;		/* next ready RX descriptor */
    241       1.7   thorpej };
    242       1.7   thorpej 
    243      1.18   thorpej #define	VR_CDTXADDR(sc, x)	((sc)->vr_cddma + VR_CDTXOFF((x)))
    244      1.18   thorpej #define	VR_CDRXADDR(sc, x)	((sc)->vr_cddma + VR_CDRXOFF((x)))
    245      1.18   thorpej 
    246      1.18   thorpej #define	VR_CDTX(sc, x)		(&(sc)->vr_control_data->vr_txdescs[(x)])
    247      1.18   thorpej #define	VR_CDRX(sc, x)		(&(sc)->vr_control_data->vr_rxdescs[(x)])
    248      1.18   thorpej 
    249      1.18   thorpej #define	VR_DSTX(sc, x)		(&(sc)->vr_txsoft[(x)])
    250      1.18   thorpej #define	VR_DSRX(sc, x)		(&(sc)->vr_rxsoft[(x)])
    251      1.18   thorpej 
    252      1.18   thorpej #define	VR_CDTXSYNC(sc, x, ops)						\
    253      1.18   thorpej 	bus_dmamap_sync((sc)->vr_dmat, (sc)->vr_cddmamap,		\
    254      1.18   thorpej 	    VR_CDTXOFF((x)), sizeof(struct vr_desc), (ops))
    255      1.18   thorpej 
    256      1.18   thorpej #define	VR_CDRXSYNC(sc, x, ops)						\
    257      1.18   thorpej 	bus_dmamap_sync((sc)->vr_dmat, (sc)->vr_cddmamap,		\
    258      1.18   thorpej 	    VR_CDRXOFF((x)), sizeof(struct vr_desc), (ops))
    259      1.18   thorpej 
    260      1.18   thorpej /*
    261      1.18   thorpej  * Note we rely on MCLBYTES being a power of two below.
    262      1.18   thorpej  */
    263      1.18   thorpej #define	VR_INIT_RXDESC(sc, i)						\
    264      1.18   thorpej do {									\
    265      1.18   thorpej 	struct vr_desc *__d = VR_CDRX((sc), (i));			\
    266      1.18   thorpej 	struct vr_descsoft *__ds = VR_DSRX((sc), (i));			\
    267      1.18   thorpej 									\
    268  1.26.2.1    bouyer 	__d->vr_next = htole32(VR_CDRXADDR((sc), VR_NEXTRX((i))));	\
    269  1.26.2.1    bouyer 	__d->vr_status = htole32(VR_RXSTAT_FIRSTFRAG |			\
    270      1.21   thorpej 	    VR_RXSTAT_LASTFRAG | VR_RXSTAT_OWN);			\
    271  1.26.2.1    bouyer 	__d->vr_data = htole32(__ds->ds_dmamap->dm_segs[0].ds_addr);	\
    272  1.26.2.1    bouyer 	__d->vr_ctl = htole32(VR_RXCTL_CHAIN | VR_RXCTL_RX_INTR |	\
    273      1.21   thorpej 	    ((MCLBYTES - 1) & VR_RXCTL_BUFLEN));			\
    274      1.18   thorpej 	VR_CDRXSYNC((sc), (i), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
    275      1.18   thorpej } while (0)
    276      1.18   thorpej 
    277       1.7   thorpej /*
    278       1.7   thorpej  * register space access macros
    279       1.7   thorpej  */
    280      1.18   thorpej #define	CSR_WRITE_4(sc, reg, val)					\
    281      1.14   thorpej 	bus_space_write_4(sc->vr_bst, sc->vr_bsh, reg, val)
    282      1.18   thorpej #define	CSR_WRITE_2(sc, reg, val)					\
    283      1.14   thorpej 	bus_space_write_2(sc->vr_bst, sc->vr_bsh, reg, val)
    284      1.18   thorpej #define	CSR_WRITE_1(sc, reg, val)					\
    285      1.14   thorpej 	bus_space_write_1(sc->vr_bst, sc->vr_bsh, reg, val)
    286       1.7   thorpej 
    287      1.18   thorpej #define	CSR_READ_4(sc, reg)						\
    288      1.14   thorpej 	bus_space_read_4(sc->vr_bst, sc->vr_bsh, reg)
    289      1.18   thorpej #define	CSR_READ_2(sc, reg)						\
    290      1.14   thorpej 	bus_space_read_2(sc->vr_bst, sc->vr_bsh, reg)
    291      1.18   thorpej #define	CSR_READ_1(sc, reg)						\
    292      1.14   thorpej 	bus_space_read_1(sc->vr_bst, sc->vr_bsh, reg)
    293       1.7   thorpej 
    294       1.7   thorpej #define	VR_TIMEOUT		1000
    295       1.1  sakamoto 
    296      1.18   thorpej static int vr_add_rxbuf		__P((struct vr_softc *, int));
    297       1.1  sakamoto 
    298       1.1  sakamoto static void vr_rxeof		__P((struct vr_softc *));
    299       1.1  sakamoto static void vr_rxeoc		__P((struct vr_softc *));
    300       1.1  sakamoto static void vr_txeof		__P((struct vr_softc *));
    301      1.16   thorpej static int vr_intr		__P((void *));
    302       1.1  sakamoto static void vr_start		__P((struct ifnet *));
    303       1.1  sakamoto static int vr_ioctl		__P((struct ifnet *, u_long, caddr_t));
    304  1.26.2.1    bouyer static int vr_init		__P((struct ifnet *));
    305  1.26.2.1    bouyer static void vr_stop		__P((struct ifnet *, int));
    306      1.23   thorpej static void vr_rxdrain		__P((struct vr_softc *));
    307       1.1  sakamoto static void vr_watchdog		__P((struct ifnet *));
    308      1.11   thorpej static void vr_tick		__P((void *));
    309      1.11   thorpej 
    310       1.1  sakamoto static int vr_ifmedia_upd	__P((struct ifnet *));
    311       1.1  sakamoto static void vr_ifmedia_sts	__P((struct ifnet *, struct ifmediareq *));
    312       1.1  sakamoto 
    313      1.11   thorpej static int vr_mii_readreg	__P((struct device *, int, int));
    314      1.11   thorpej static void vr_mii_writereg	__P((struct device *, int, int, int));
    315      1.11   thorpej static void vr_mii_statchg	__P((struct device *));
    316      1.11   thorpej 
    317       1.1  sakamoto static void vr_setmulti		__P((struct vr_softc *));
    318       1.1  sakamoto static void vr_reset		__P((struct vr_softc *));
    319       1.1  sakamoto 
    320      1.23   thorpej int	vr_copy_small = 0;
    321      1.23   thorpej 
    322       1.2  sakamoto #define	VR_SETBIT(sc, reg, x)				\
    323       1.1  sakamoto 	CSR_WRITE_1(sc, reg,				\
    324       1.1  sakamoto 		CSR_READ_1(sc, reg) | x)
    325       1.1  sakamoto 
    326       1.2  sakamoto #define	VR_CLRBIT(sc, reg, x)				\
    327       1.1  sakamoto 	CSR_WRITE_1(sc, reg,				\
    328       1.1  sakamoto 		CSR_READ_1(sc, reg) & ~x)
    329       1.1  sakamoto 
    330       1.2  sakamoto #define	VR_SETBIT16(sc, reg, x)				\
    331       1.1  sakamoto 	CSR_WRITE_2(sc, reg,				\
    332       1.1  sakamoto 		CSR_READ_2(sc, reg) | x)
    333       1.1  sakamoto 
    334       1.2  sakamoto #define	VR_CLRBIT16(sc, reg, x)				\
    335       1.1  sakamoto 	CSR_WRITE_2(sc, reg,				\
    336       1.1  sakamoto 		CSR_READ_2(sc, reg) & ~x)
    337       1.1  sakamoto 
    338       1.2  sakamoto #define	VR_SETBIT32(sc, reg, x)				\
    339       1.1  sakamoto 	CSR_WRITE_4(sc, reg,				\
    340       1.1  sakamoto 		CSR_READ_4(sc, reg) | x)
    341       1.1  sakamoto 
    342       1.2  sakamoto #define	VR_CLRBIT32(sc, reg, x)				\
    343       1.1  sakamoto 	CSR_WRITE_4(sc, reg,				\
    344       1.1  sakamoto 		CSR_READ_4(sc, reg) & ~x)
    345       1.1  sakamoto 
    346       1.1  sakamoto /*
    347  1.26.2.1    bouyer  * MII bit-bang glue.
    348       1.1  sakamoto  */
    349  1.26.2.1    bouyer u_int32_t vr_mii_bitbang_read __P((struct device *));
    350  1.26.2.1    bouyer void vr_mii_bitbang_write __P((struct device *, u_int32_t));
    351       1.1  sakamoto 
    352  1.26.2.1    bouyer const struct mii_bitbang_ops vr_mii_bitbang_ops = {
    353  1.26.2.1    bouyer 	vr_mii_bitbang_read,
    354  1.26.2.1    bouyer 	vr_mii_bitbang_write,
    355  1.26.2.1    bouyer 	{
    356  1.26.2.1    bouyer 		VR_MIICMD_DATAOUT,	/* MII_BIT_MDO */
    357  1.26.2.1    bouyer 		VR_MIICMD_DATAIN,	/* MII_BIT_MDI */
    358  1.26.2.1    bouyer 		VR_MIICMD_CLK,		/* MII_BIT_MDC */
    359  1.26.2.1    bouyer 		VR_MIICMD_DIR,		/* MII_BIT_DIR_HOST_PHY */
    360  1.26.2.1    bouyer 		0,			/* MII_BIT_DIR_PHY_HOST */
    361       1.1  sakamoto 	}
    362  1.26.2.1    bouyer };
    363       1.1  sakamoto 
    364  1.26.2.1    bouyer u_int32_t
    365  1.26.2.1    bouyer vr_mii_bitbang_read(self)
    366  1.26.2.1    bouyer 	struct device *self;
    367       1.1  sakamoto {
    368  1.26.2.1    bouyer 	struct vr_softc *sc = (void *) self;
    369       1.1  sakamoto 
    370  1.26.2.1    bouyer 	return (CSR_READ_1(sc, VR_MIICMD));
    371  1.26.2.1    bouyer }
    372       1.1  sakamoto 
    373  1.26.2.1    bouyer void
    374  1.26.2.1    bouyer vr_mii_bitbang_write(self, val)
    375  1.26.2.1    bouyer 	struct device *self;
    376  1.26.2.1    bouyer 	u_int32_t val;
    377  1.26.2.1    bouyer {
    378  1.26.2.1    bouyer 	struct vr_softc *sc = (void *) self;
    379  1.26.2.1    bouyer 
    380  1.26.2.1    bouyer 	CSR_WRITE_1(sc, VR_MIICMD, (val & 0xff) | VR_MIICMD_DIRECTPGM);
    381       1.1  sakamoto }
    382       1.1  sakamoto 
    383       1.1  sakamoto /*
    384       1.1  sakamoto  * Read an PHY register through the MII.
    385       1.1  sakamoto  */
    386      1.15   thorpej static int
    387      1.15   thorpej vr_mii_readreg(self, phy, reg)
    388      1.11   thorpej 	struct device *self;
    389      1.11   thorpej 	int phy, reg;
    390       1.1  sakamoto {
    391  1.26.2.1    bouyer 	struct vr_softc *sc = (void *) self;
    392       1.1  sakamoto 
    393  1.26.2.1    bouyer 	CSR_WRITE_1(sc, VR_MIICMD, VR_MIICMD_DIRECTPGM);
    394  1.26.2.1    bouyer 	return (mii_bitbang_readreg(self, &vr_mii_bitbang_ops, phy, reg));
    395       1.1  sakamoto }
    396       1.1  sakamoto 
    397       1.1  sakamoto /*
    398       1.1  sakamoto  * Write to a PHY register through the MII.
    399       1.1  sakamoto  */
    400      1.15   thorpej static void
    401      1.15   thorpej vr_mii_writereg(self, phy, reg, val)
    402      1.11   thorpej 	struct device *self;
    403      1.11   thorpej 	int phy, reg, val;
    404       1.1  sakamoto {
    405  1.26.2.1    bouyer 	struct vr_softc *sc = (void *) self;
    406       1.1  sakamoto 
    407  1.26.2.1    bouyer 	CSR_WRITE_1(sc, VR_MIICMD, VR_MIICMD_DIRECTPGM);
    408  1.26.2.1    bouyer 	mii_bitbang_writereg(self, &vr_mii_bitbang_ops, phy, reg, val);
    409       1.1  sakamoto }
    410       1.1  sakamoto 
    411      1.15   thorpej static void
    412      1.15   thorpej vr_mii_statchg(self)
    413      1.11   thorpej 	struct device *self;
    414       1.1  sakamoto {
    415      1.11   thorpej 	struct vr_softc *sc = (struct vr_softc *)self;
    416       1.1  sakamoto 
    417      1.11   thorpej 	/*
    418      1.11   thorpej 	 * In order to fiddle with the 'full-duplex' bit in the netconfig
    419      1.11   thorpej 	 * register, we first have to put the transmit and/or receive logic
    420      1.11   thorpej 	 * in the idle state.
    421      1.11   thorpej 	 */
    422      1.18   thorpej 	VR_CLRBIT16(sc, VR_COMMAND, (VR_CMD_TX_ON|VR_CMD_RX_ON));
    423       1.1  sakamoto 
    424      1.11   thorpej 	if (sc->vr_mii.mii_media_active & IFM_FDX)
    425      1.11   thorpej 		VR_SETBIT16(sc, VR_COMMAND, VR_CMD_FULLDUPLEX);
    426      1.11   thorpej 	else
    427      1.11   thorpej 		VR_CLRBIT16(sc, VR_COMMAND, VR_CMD_FULLDUPLEX);
    428       1.1  sakamoto 
    429      1.18   thorpej 	if (sc->vr_ec.ec_if.if_flags & IFF_RUNNING)
    430      1.11   thorpej 		VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_ON|VR_CMD_RX_ON);
    431       1.1  sakamoto }
    432       1.1  sakamoto 
    433  1.26.2.4    bouyer #define	vr_calchash(addr) \
    434  1.26.2.4    bouyer 	(ether_crc32_be((addr), ETHER_ADDR_LEN) >> 26)
    435       1.1  sakamoto 
    436       1.1  sakamoto /*
    437       1.1  sakamoto  * Program the 64-bit multicast hash filter.
    438       1.1  sakamoto  */
    439      1.15   thorpej static void
    440      1.15   thorpej vr_setmulti(sc)
    441      1.15   thorpej 	struct vr_softc *sc;
    442       1.1  sakamoto {
    443      1.15   thorpej 	struct ifnet *ifp;
    444      1.15   thorpej 	int h = 0;
    445      1.15   thorpej 	u_int32_t hashes[2] = { 0, 0 };
    446      1.15   thorpej 	struct ether_multistep step;
    447      1.15   thorpej 	struct ether_multi *enm;
    448      1.15   thorpej 	int mcnt = 0;
    449      1.15   thorpej 	u_int8_t rxfilt;
    450       1.1  sakamoto 
    451       1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
    452       1.1  sakamoto 
    453       1.1  sakamoto 	rxfilt = CSR_READ_1(sc, VR_RXCFG);
    454       1.1  sakamoto 
    455  1.26.2.4    bouyer 	if (ifp->if_flags & IFF_PROMISC) {
    456  1.26.2.4    bouyer allmulti:
    457  1.26.2.4    bouyer 		ifp->if_flags |= IFF_ALLMULTI;
    458       1.1  sakamoto 		rxfilt |= VR_RXCFG_RX_MULTI;
    459       1.1  sakamoto 		CSR_WRITE_1(sc, VR_RXCFG, rxfilt);
    460       1.1  sakamoto 		CSR_WRITE_4(sc, VR_MAR0, 0xFFFFFFFF);
    461       1.1  sakamoto 		CSR_WRITE_4(sc, VR_MAR1, 0xFFFFFFFF);
    462       1.1  sakamoto 		return;
    463       1.1  sakamoto 	}
    464       1.1  sakamoto 
    465       1.1  sakamoto 	/* first, zot all the existing hash bits */
    466       1.1  sakamoto 	CSR_WRITE_4(sc, VR_MAR0, 0);
    467       1.1  sakamoto 	CSR_WRITE_4(sc, VR_MAR1, 0);
    468       1.1  sakamoto 
    469       1.1  sakamoto 	/* now program new ones */
    470       1.2  sakamoto 	ETHER_FIRST_MULTI(step, &sc->vr_ec, enm);
    471       1.2  sakamoto 	while (enm != NULL) {
    472  1.26.2.4    bouyer 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
    473  1.26.2.4    bouyer 		    ETHER_ADDR_LEN) != 0)
    474  1.26.2.4    bouyer 			goto allmulti;
    475       1.2  sakamoto 
    476       1.2  sakamoto 		h = vr_calchash(enm->enm_addrlo);
    477       1.2  sakamoto 
    478       1.1  sakamoto 		if (h < 32)
    479       1.1  sakamoto 			hashes[0] |= (1 << h);
    480       1.1  sakamoto 		else
    481       1.1  sakamoto 			hashes[1] |= (1 << (h - 32));
    482       1.2  sakamoto 		ETHER_NEXT_MULTI(step, enm);
    483       1.1  sakamoto 		mcnt++;
    484       1.1  sakamoto 	}
    485  1.26.2.4    bouyer 
    486  1.26.2.4    bouyer 	ifp->if_flags &= ~IFF_ALLMULTI;
    487       1.1  sakamoto 
    488       1.1  sakamoto 	if (mcnt)
    489       1.1  sakamoto 		rxfilt |= VR_RXCFG_RX_MULTI;
    490       1.1  sakamoto 	else
    491       1.1  sakamoto 		rxfilt &= ~VR_RXCFG_RX_MULTI;
    492       1.1  sakamoto 
    493       1.1  sakamoto 	CSR_WRITE_4(sc, VR_MAR0, hashes[0]);
    494       1.1  sakamoto 	CSR_WRITE_4(sc, VR_MAR1, hashes[1]);
    495       1.1  sakamoto 	CSR_WRITE_1(sc, VR_RXCFG, rxfilt);
    496       1.1  sakamoto }
    497       1.1  sakamoto 
    498      1.15   thorpej static void
    499      1.15   thorpej vr_reset(sc)
    500      1.15   thorpej 	struct vr_softc *sc;
    501       1.1  sakamoto {
    502      1.15   thorpej 	int i;
    503       1.1  sakamoto 
    504       1.1  sakamoto 	VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RESET);
    505       1.1  sakamoto 
    506       1.1  sakamoto 	for (i = 0; i < VR_TIMEOUT; i++) {
    507       1.1  sakamoto 		DELAY(10);
    508       1.1  sakamoto 		if (!(CSR_READ_2(sc, VR_COMMAND) & VR_CMD_RESET))
    509       1.1  sakamoto 			break;
    510       1.1  sakamoto 	}
    511       1.1  sakamoto 	if (i == VR_TIMEOUT)
    512       1.6   thorpej 		printf("%s: reset never completed!\n",
    513       1.6   thorpej 			sc->vr_dev.dv_xname);
    514       1.1  sakamoto 
    515       1.1  sakamoto 	/* Wait a little while for the chip to get its brains in order. */
    516       1.1  sakamoto 	DELAY(1000);
    517       1.1  sakamoto }
    518       1.1  sakamoto 
    519       1.1  sakamoto /*
    520       1.1  sakamoto  * Initialize an RX descriptor and attach an MBUF cluster.
    521       1.1  sakamoto  * Note: the length fields are only 11 bits wide, which means the
    522       1.1  sakamoto  * largest size we can specify is 2047. This is important because
    523       1.1  sakamoto  * MCLBYTES is 2048, so we have to subtract one otherwise we'll
    524       1.1  sakamoto  * overflow the field and make a mess.
    525       1.1  sakamoto  */
    526      1.15   thorpej static int
    527      1.18   thorpej vr_add_rxbuf(sc, i)
    528      1.15   thorpej 	struct vr_softc *sc;
    529      1.18   thorpej 	int i;
    530       1.1  sakamoto {
    531      1.18   thorpej 	struct vr_descsoft *ds = VR_DSRX(sc, i);
    532      1.18   thorpej 	struct mbuf *m_new;
    533      1.18   thorpej 	int error;
    534       1.1  sakamoto 
    535       1.1  sakamoto 	MGETHDR(m_new, M_DONTWAIT, MT_DATA);
    536      1.18   thorpej 	if (m_new == NULL)
    537       1.2  sakamoto 		return (ENOBUFS);
    538       1.1  sakamoto 
    539       1.1  sakamoto 	MCLGET(m_new, M_DONTWAIT);
    540      1.18   thorpej 	if ((m_new->m_flags & M_EXT) == 0) {
    541       1.1  sakamoto 		m_freem(m_new);
    542       1.2  sakamoto 		return (ENOBUFS);
    543       1.1  sakamoto 	}
    544       1.1  sakamoto 
    545      1.18   thorpej 	if (ds->ds_mbuf != NULL)
    546      1.18   thorpej 		bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
    547      1.18   thorpej 
    548      1.18   thorpej 	ds->ds_mbuf = m_new;
    549      1.18   thorpej 
    550      1.18   thorpej 	error = bus_dmamap_load(sc->vr_dmat, ds->ds_dmamap,
    551      1.18   thorpej 	    m_new->m_ext.ext_buf, m_new->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
    552      1.18   thorpej 	if (error) {
    553      1.18   thorpej 		printf("%s: unable to load rx DMA map %d, error = %d\n",
    554      1.18   thorpej 		    sc->vr_dev.dv_xname, i, error);
    555      1.18   thorpej 		panic("vr_add_rxbuf");		/* XXX */
    556      1.18   thorpej 	}
    557      1.18   thorpej 
    558      1.18   thorpej 	bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    559      1.18   thorpej 	    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
    560      1.18   thorpej 
    561      1.18   thorpej 	VR_INIT_RXDESC(sc, i);
    562       1.1  sakamoto 
    563       1.2  sakamoto 	return (0);
    564       1.1  sakamoto }
    565       1.1  sakamoto 
    566       1.1  sakamoto /*
    567       1.1  sakamoto  * A frame has been uploaded: pass the resulting mbuf chain up to
    568       1.1  sakamoto  * the higher level protocols.
    569       1.1  sakamoto  */
    570      1.15   thorpej static void
    571      1.15   thorpej vr_rxeof(sc)
    572      1.15   thorpej 	struct vr_softc *sc;
    573       1.1  sakamoto {
    574      1.15   thorpej 	struct mbuf *m;
    575      1.15   thorpej 	struct ifnet *ifp;
    576      1.18   thorpej 	struct vr_desc *d;
    577      1.18   thorpej 	struct vr_descsoft *ds;
    578      1.18   thorpej 	int i, total_len;
    579      1.15   thorpej 	u_int32_t rxstat;
    580       1.1  sakamoto 
    581       1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
    582       1.1  sakamoto 
    583      1.18   thorpej 	for (i = sc->vr_rxptr;; i = VR_NEXTRX(i)) {
    584      1.18   thorpej 		d = VR_CDRX(sc, i);
    585      1.18   thorpej 		ds = VR_DSRX(sc, i);
    586      1.18   thorpej 
    587      1.18   thorpej 		VR_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    588      1.18   thorpej 
    589  1.26.2.1    bouyer 		rxstat = le32toh(d->vr_status);
    590      1.18   thorpej 
    591      1.18   thorpej 		if (rxstat & VR_RXSTAT_OWN) {
    592      1.18   thorpej 			/*
    593      1.18   thorpej 			 * We have processed all of the receive buffers.
    594      1.18   thorpej 			 */
    595      1.18   thorpej 			break;
    596      1.18   thorpej 		}
    597       1.1  sakamoto 
    598       1.1  sakamoto 		/*
    599       1.1  sakamoto 		 * If an error occurs, update stats, clear the
    600       1.1  sakamoto 		 * status word and leave the mbuf cluster in place:
    601       1.1  sakamoto 		 * it should simply get re-used next time this descriptor
    602       1.2  sakamoto 		 * comes up in the ring.
    603       1.1  sakamoto 		 */
    604       1.1  sakamoto 		if (rxstat & VR_RXSTAT_RXERR) {
    605      1.18   thorpej 			const char *errstr;
    606      1.18   thorpej 
    607       1.1  sakamoto 			ifp->if_ierrors++;
    608       1.2  sakamoto 			switch (rxstat & 0x000000FF) {
    609       1.1  sakamoto 			case VR_RXSTAT_CRCERR:
    610      1.18   thorpej 				errstr = "crc error";
    611       1.1  sakamoto 				break;
    612       1.1  sakamoto 			case VR_RXSTAT_FRAMEALIGNERR:
    613      1.18   thorpej 				errstr = "frame alignment error";
    614       1.1  sakamoto 				break;
    615       1.1  sakamoto 			case VR_RXSTAT_FIFOOFLOW:
    616      1.18   thorpej 				errstr = "FIFO overflow";
    617       1.1  sakamoto 				break;
    618       1.1  sakamoto 			case VR_RXSTAT_GIANT:
    619      1.18   thorpej 				errstr = "received giant packet";
    620       1.1  sakamoto 				break;
    621       1.1  sakamoto 			case VR_RXSTAT_RUNT:
    622      1.18   thorpej 				errstr = "received runt packet";
    623       1.1  sakamoto 				break;
    624       1.1  sakamoto 			case VR_RXSTAT_BUSERR:
    625      1.18   thorpej 				errstr = "system bus error";
    626       1.1  sakamoto 				break;
    627       1.1  sakamoto 			case VR_RXSTAT_BUFFERR:
    628      1.18   thorpej 				errstr = "rx buffer error";
    629       1.1  sakamoto 				break;
    630       1.1  sakamoto 			default:
    631      1.18   thorpej 				errstr = "unknown rx error";
    632       1.1  sakamoto 				break;
    633       1.1  sakamoto 			}
    634      1.18   thorpej 			printf("%s: receive error: %s\n", sc->vr_dev.dv_xname,
    635      1.18   thorpej 			    errstr);
    636      1.18   thorpej 
    637      1.18   thorpej 			VR_INIT_RXDESC(sc, i);
    638      1.18   thorpej 
    639       1.1  sakamoto 			continue;
    640       1.1  sakamoto 		}
    641       1.1  sakamoto 
    642      1.18   thorpej 		bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    643      1.18   thorpej 		    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
    644      1.18   thorpej 
    645       1.2  sakamoto 		/* No errors; receive the packet. */
    646  1.26.2.1    bouyer 		total_len = VR_RXBYTES(le32toh(d->vr_status));
    647       1.1  sakamoto 
    648      1.17   thorpej #ifdef __NO_STRICT_ALIGNMENT
    649       1.1  sakamoto 		/*
    650      1.23   thorpej 		 * If the packet is small enough to fit in a
    651      1.23   thorpej 		 * single header mbuf, allocate one and copy
    652      1.23   thorpej 		 * the data into it.  This greatly reduces
    653      1.23   thorpej 		 * memory consumption when we receive lots
    654      1.23   thorpej 		 * of small packets.
    655      1.23   thorpej 		 *
    656      1.23   thorpej 		 * Otherwise, we add a new buffer to the receive
    657      1.23   thorpej 		 * chain.  If this fails, we drop the packet and
    658      1.23   thorpej 		 * recycle the old buffer.
    659       1.1  sakamoto 		 */
    660      1.23   thorpej 		if (vr_copy_small != 0 && total_len <= MHLEN) {
    661      1.23   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    662      1.23   thorpej 			if (m == NULL)
    663      1.23   thorpej 				goto dropit;
    664      1.23   thorpej 			memcpy(mtod(m, caddr_t),
    665      1.23   thorpej 			    mtod(ds->ds_mbuf, caddr_t), total_len);
    666      1.18   thorpej 			VR_INIT_RXDESC(sc, i);
    667      1.18   thorpej 			bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    668      1.23   thorpej 			    ds->ds_dmamap->dm_mapsize,
    669      1.23   thorpej 			    BUS_DMASYNC_PREREAD);
    670      1.23   thorpej 		} else {
    671      1.23   thorpej 			m = ds->ds_mbuf;
    672      1.23   thorpej 			if (vr_add_rxbuf(sc, i) == ENOBUFS) {
    673      1.23   thorpej  dropit:
    674      1.23   thorpej 				ifp->if_ierrors++;
    675      1.23   thorpej 				VR_INIT_RXDESC(sc, i);
    676      1.23   thorpej 				bus_dmamap_sync(sc->vr_dmat,
    677      1.23   thorpej 				    ds->ds_dmamap, 0,
    678      1.23   thorpej 				    ds->ds_dmamap->dm_mapsize,
    679      1.23   thorpej 				    BUS_DMASYNC_PREREAD);
    680      1.23   thorpej 				continue;
    681      1.23   thorpej 			}
    682       1.1  sakamoto 		}
    683      1.17   thorpej #else
    684      1.17   thorpej 		/*
    685      1.17   thorpej 		 * The Rhine's packet buffers must be 4-byte aligned.
    686      1.17   thorpej 		 * But this means that the data after the Ethernet header
    687      1.17   thorpej 		 * is misaligned.  We must allocate a new buffer and
    688      1.17   thorpej 		 * copy the data, shifted forward 2 bytes.
    689      1.17   thorpej 		 */
    690      1.17   thorpej 		MGETHDR(m, M_DONTWAIT, MT_DATA);
    691      1.17   thorpej 		if (m == NULL) {
    692      1.17   thorpej  dropit:
    693      1.17   thorpej 			ifp->if_ierrors++;
    694      1.18   thorpej 			VR_INIT_RXDESC(sc, i);
    695      1.18   thorpej 			bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    696      1.18   thorpej 			    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
    697      1.17   thorpej 			continue;
    698      1.17   thorpej 		}
    699      1.17   thorpej 		if (total_len > (MHLEN - 2)) {
    700      1.17   thorpej 			MCLGET(m, M_DONTWAIT);
    701      1.20   thorpej 			if ((m->m_flags & M_EXT) == 0) {
    702      1.20   thorpej 				m_freem(m);
    703      1.17   thorpej 				goto dropit;
    704      1.20   thorpej 			}
    705      1.17   thorpej 		}
    706      1.17   thorpej 		m->m_data += 2;
    707      1.17   thorpej 
    708      1.17   thorpej 		/*
    709      1.17   thorpej 		 * Note that we use clusters for incoming frames, so the
    710      1.17   thorpej 		 * buffer is virtually contiguous.
    711      1.17   thorpej 		 */
    712      1.18   thorpej 		memcpy(mtod(m, caddr_t), mtod(ds->ds_mbuf, caddr_t),
    713      1.17   thorpej 		    total_len);
    714      1.17   thorpej 
    715      1.17   thorpej 		/* Allow the recieve descriptor to continue using its mbuf. */
    716      1.18   thorpej 		VR_INIT_RXDESC(sc, i);
    717      1.18   thorpej 		bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    718      1.18   thorpej 		    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
    719      1.17   thorpej #endif /* __NO_STRICT_ALIGNMENT */
    720       1.1  sakamoto 
    721  1.26.2.1    bouyer 		/*
    722  1.26.2.1    bouyer 		 * The Rhine chip includes the FCS with every
    723  1.26.2.1    bouyer 		 * received packet.
    724  1.26.2.1    bouyer 		 */
    725  1.26.2.1    bouyer 		m->m_flags |= M_HASFCS;
    726  1.26.2.1    bouyer 
    727       1.1  sakamoto 		ifp->if_ipackets++;
    728       1.1  sakamoto 		m->m_pkthdr.rcvif = ifp;
    729       1.1  sakamoto 		m->m_pkthdr.len = m->m_len = total_len;
    730       1.1  sakamoto #if NBPFILTER > 0
    731       1.1  sakamoto 		/*
    732       1.1  sakamoto 		 * Handle BPF listeners. Let the BPF user see the packet, but
    733       1.1  sakamoto 		 * don't pass it up to the ether_input() layer unless it's
    734       1.1  sakamoto 		 * a broadcast packet, multicast packet, matches our ethernet
    735       1.1  sakamoto 		 * address or the interface is in promiscuous mode.
    736       1.1  sakamoto 		 */
    737  1.26.2.1    bouyer 		if (ifp->if_bpf)
    738       1.2  sakamoto 			bpf_mtap(ifp->if_bpf, m);
    739       1.1  sakamoto #endif
    740      1.22   thorpej 		/* Pass it on. */
    741      1.22   thorpej 		(*ifp->if_input)(ifp, m);
    742       1.1  sakamoto 	}
    743      1.18   thorpej 
    744      1.18   thorpej 	/* Update the receive pointer. */
    745      1.18   thorpej 	sc->vr_rxptr = i;
    746       1.1  sakamoto }
    747       1.1  sakamoto 
    748      1.15   thorpej void
    749      1.15   thorpej vr_rxeoc(sc)
    750      1.15   thorpej 	struct vr_softc *sc;
    751       1.1  sakamoto {
    752       1.1  sakamoto 
    753       1.1  sakamoto 	vr_rxeof(sc);
    754       1.1  sakamoto 	VR_CLRBIT16(sc, VR_COMMAND, VR_CMD_RX_ON);
    755      1.18   thorpej 	CSR_WRITE_4(sc, VR_RXADDR, VR_CDRXADDR(sc, sc->vr_rxptr));
    756       1.1  sakamoto 	VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RX_ON);
    757       1.1  sakamoto 	VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RX_GO);
    758       1.1  sakamoto }
    759       1.1  sakamoto 
    760       1.1  sakamoto /*
    761       1.1  sakamoto  * A frame was downloaded to the chip. It's safe for us to clean up
    762       1.1  sakamoto  * the list buffers.
    763       1.1  sakamoto  */
    764      1.15   thorpej static void
    765      1.15   thorpej vr_txeof(sc)
    766      1.15   thorpej 	struct vr_softc *sc;
    767       1.1  sakamoto {
    768      1.18   thorpej 	struct ifnet *ifp = &sc->vr_ec.ec_if;
    769      1.18   thorpej 	struct vr_desc *d;
    770      1.18   thorpej 	struct vr_descsoft *ds;
    771      1.18   thorpej 	u_int32_t txstat;
    772      1.18   thorpej 	int i;
    773       1.1  sakamoto 
    774      1.18   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
    775       1.1  sakamoto 
    776       1.1  sakamoto 	/*
    777       1.1  sakamoto 	 * Go through our tx list and free mbufs for those
    778       1.1  sakamoto 	 * frames that have been transmitted.
    779       1.1  sakamoto 	 */
    780      1.18   thorpej 	for (i = sc->vr_txdirty; sc->vr_txpending != 0;
    781      1.18   thorpej 	     i = VR_NEXTTX(i), sc->vr_txpending--) {
    782      1.18   thorpej 		d = VR_CDTX(sc, i);
    783      1.18   thorpej 		ds = VR_DSTX(sc, i);
    784       1.1  sakamoto 
    785      1.18   thorpej 		VR_CDTXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    786       1.1  sakamoto 
    787  1.26.2.1    bouyer 		txstat = le32toh(d->vr_status);
    788       1.1  sakamoto 		if (txstat & VR_TXSTAT_OWN)
    789       1.1  sakamoto 			break;
    790       1.1  sakamoto 
    791      1.18   thorpej 		bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap,
    792      1.18   thorpej 		    0, ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
    793      1.18   thorpej 		bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
    794      1.18   thorpej 		m_freem(ds->ds_mbuf);
    795      1.18   thorpej 		ds->ds_mbuf = NULL;
    796      1.18   thorpej 
    797       1.1  sakamoto 		if (txstat & VR_TXSTAT_ERRSUM) {
    798       1.1  sakamoto 			ifp->if_oerrors++;
    799       1.1  sakamoto 			if (txstat & VR_TXSTAT_DEFER)
    800       1.1  sakamoto 				ifp->if_collisions++;
    801       1.1  sakamoto 			if (txstat & VR_TXSTAT_LATECOLL)
    802       1.1  sakamoto 				ifp->if_collisions++;
    803       1.1  sakamoto 		}
    804       1.1  sakamoto 
    805      1.18   thorpej 		ifp->if_collisions += (txstat & VR_TXSTAT_COLLCNT) >> 3;
    806       1.1  sakamoto 		ifp->if_opackets++;
    807       1.1  sakamoto 	}
    808       1.1  sakamoto 
    809      1.18   thorpej 	/* Update the dirty transmit buffer pointer. */
    810      1.18   thorpej 	sc->vr_txdirty = i;
    811       1.1  sakamoto 
    812      1.18   thorpej 	/*
    813      1.18   thorpej 	 * Cancel the watchdog timer if there are no pending
    814      1.18   thorpej 	 * transmissions.
    815      1.18   thorpej 	 */
    816      1.18   thorpej 	if (sc->vr_txpending == 0)
    817      1.18   thorpej 		ifp->if_timer = 0;
    818       1.1  sakamoto }
    819       1.1  sakamoto 
    820      1.16   thorpej static int
    821      1.15   thorpej vr_intr(arg)
    822      1.15   thorpej 	void *arg;
    823       1.1  sakamoto {
    824      1.15   thorpej 	struct vr_softc *sc;
    825      1.15   thorpej 	struct ifnet *ifp;
    826      1.15   thorpej 	u_int16_t status;
    827      1.18   thorpej 	int handled = 0, dotx = 0;
    828       1.1  sakamoto 
    829       1.1  sakamoto 	sc = arg;
    830       1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
    831       1.1  sakamoto 
    832      1.18   thorpej 	/* Suppress unwanted interrupts. */
    833      1.16   thorpej 	if ((ifp->if_flags & IFF_UP) == 0) {
    834  1.26.2.1    bouyer 		vr_stop(ifp, 1);
    835      1.16   thorpej 		return (0);
    836       1.1  sakamoto 	}
    837       1.1  sakamoto 
    838       1.1  sakamoto 	/* Disable interrupts. */
    839       1.1  sakamoto 	CSR_WRITE_2(sc, VR_IMR, 0x0000);
    840       1.1  sakamoto 
    841       1.1  sakamoto 	for (;;) {
    842       1.1  sakamoto 		status = CSR_READ_2(sc, VR_ISR);
    843       1.1  sakamoto 		if (status)
    844       1.1  sakamoto 			CSR_WRITE_2(sc, VR_ISR, status);
    845       1.1  sakamoto 
    846       1.1  sakamoto 		if ((status & VR_INTRS) == 0)
    847       1.1  sakamoto 			break;
    848       1.1  sakamoto 
    849      1.16   thorpej 		handled = 1;
    850      1.16   thorpej 
    851       1.1  sakamoto 		if (status & VR_ISR_RX_OK)
    852       1.1  sakamoto 			vr_rxeof(sc);
    853       1.1  sakamoto 
    854      1.18   thorpej 		if (status &
    855      1.18   thorpej 		    (VR_ISR_RX_ERR | VR_ISR_RX_NOBUF | VR_ISR_RX_OFLOW |
    856      1.18   thorpej 		     VR_ISR_RX_DROPPED))
    857       1.1  sakamoto 			vr_rxeoc(sc);
    858       1.1  sakamoto 
    859       1.1  sakamoto 		if (status & VR_ISR_TX_OK) {
    860      1.18   thorpej 			dotx = 1;
    861       1.1  sakamoto 			vr_txeof(sc);
    862       1.1  sakamoto 		}
    863       1.1  sakamoto 
    864      1.18   thorpej 		if (status & (VR_ISR_TX_UNDERRUN | VR_ISR_TX_ABRT)) {
    865      1.18   thorpej 			if (status & VR_ISR_TX_UNDERRUN)
    866      1.18   thorpej 				printf("%s: transmit underrun\n",
    867      1.18   thorpej 				    sc->vr_dev.dv_xname);
    868      1.18   thorpej 			if (status & VR_ISR_TX_ABRT)
    869      1.18   thorpej 				printf("%s: transmit aborted\n",
    870      1.18   thorpej 				    sc->vr_dev.dv_xname);
    871       1.1  sakamoto 			ifp->if_oerrors++;
    872      1.18   thorpej 			dotx = 1;
    873       1.1  sakamoto 			vr_txeof(sc);
    874      1.18   thorpej 			if (sc->vr_txpending) {
    875       1.1  sakamoto 				VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_ON);
    876       1.1  sakamoto 				VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_GO);
    877       1.1  sakamoto 			}
    878       1.1  sakamoto 		}
    879       1.1  sakamoto 
    880       1.1  sakamoto 		if (status & VR_ISR_BUSERR) {
    881      1.18   thorpej 			printf("%s: PCI bus error\n", sc->vr_dev.dv_xname);
    882      1.18   thorpej 			/* vr_init() calls vr_start() */
    883      1.18   thorpej 			dotx = 0;
    884  1.26.2.1    bouyer 			(void) vr_init(ifp);
    885       1.1  sakamoto 		}
    886       1.1  sakamoto 	}
    887       1.1  sakamoto 
    888       1.1  sakamoto 	/* Re-enable interrupts. */
    889       1.1  sakamoto 	CSR_WRITE_2(sc, VR_IMR, VR_INTRS);
    890       1.1  sakamoto 
    891      1.18   thorpej 	if (dotx)
    892       1.1  sakamoto 		vr_start(ifp);
    893      1.16   thorpej 
    894      1.16   thorpej 	return (handled);
    895       1.1  sakamoto }
    896       1.1  sakamoto 
    897       1.1  sakamoto /*
    898       1.1  sakamoto  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
    899       1.1  sakamoto  * to the mbuf data regions directly in the transmit lists. We also save a
    900       1.1  sakamoto  * copy of the pointers since the transmit list fragment pointers are
    901       1.1  sakamoto  * physical addresses.
    902       1.1  sakamoto  */
    903      1.15   thorpej static void
    904      1.15   thorpej vr_start(ifp)
    905      1.15   thorpej 	struct ifnet *ifp;
    906       1.1  sakamoto {
    907      1.18   thorpej 	struct vr_softc *sc = ifp->if_softc;
    908      1.18   thorpej 	struct mbuf *m0, *m;
    909      1.18   thorpej 	struct vr_desc *d;
    910      1.18   thorpej 	struct vr_descsoft *ds;
    911      1.18   thorpej 	int error, firsttx, nexttx, opending;
    912       1.1  sakamoto 
    913      1.18   thorpej 	/*
    914      1.18   thorpej 	 * Remember the previous txpending and the first transmit
    915      1.18   thorpej 	 * descriptor we use.
    916      1.18   thorpej 	 */
    917      1.18   thorpej 	opending = sc->vr_txpending;
    918      1.18   thorpej 	firsttx = VR_NEXTTX(sc->vr_txlast);
    919       1.1  sakamoto 
    920       1.1  sakamoto 	/*
    921      1.18   thorpej 	 * Loop through the send queue, setting up transmit descriptors
    922      1.18   thorpej 	 * until we drain the queue, or use up all available transmit
    923      1.18   thorpej 	 * descriptors.
    924       1.1  sakamoto 	 */
    925      1.18   thorpej 	while (sc->vr_txpending < VR_NTXDESC) {
    926      1.18   thorpej 		/*
    927      1.18   thorpej 		 * Grab a packet off the queue.
    928      1.18   thorpej 		 */
    929  1.26.2.3    bouyer 		IFQ_POLL(&ifp->if_snd, m0);
    930      1.18   thorpej 		if (m0 == NULL)
    931      1.18   thorpej 			break;
    932  1.26.2.3    bouyer 		m = NULL;
    933       1.1  sakamoto 
    934      1.18   thorpej 		/*
    935      1.18   thorpej 		 * Get the next available transmit descriptor.
    936      1.18   thorpej 		 */
    937      1.18   thorpej 		nexttx = VR_NEXTTX(sc->vr_txlast);
    938      1.18   thorpej 		d = VR_CDTX(sc, nexttx);
    939      1.18   thorpej 		ds = VR_DSTX(sc, nexttx);
    940       1.1  sakamoto 
    941      1.18   thorpej 		/*
    942      1.18   thorpej 		 * Load the DMA map.  If this fails, the packet didn't
    943      1.18   thorpej 		 * fit in one DMA segment, and we need to copy.  Note,
    944      1.18   thorpej 		 * the packet must also be aligned.
    945      1.18   thorpej 		 */
    946      1.18   thorpej 		if ((mtod(m0, bus_addr_t) & 3) != 0 ||
    947      1.18   thorpej 		    bus_dmamap_load_mbuf(sc->vr_dmat, ds->ds_dmamap, m0,
    948      1.18   thorpej 		     BUS_DMA_NOWAIT) != 0) {
    949      1.18   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    950      1.18   thorpej 			if (m == NULL) {
    951      1.18   thorpej 				printf("%s: unable to allocate Tx mbuf\n",
    952      1.18   thorpej 				    sc->vr_dev.dv_xname);
    953      1.18   thorpej 				break;
    954      1.18   thorpej 			}
    955      1.18   thorpej 			if (m0->m_pkthdr.len > MHLEN) {
    956      1.18   thorpej 				MCLGET(m, M_DONTWAIT);
    957      1.18   thorpej 				if ((m->m_flags & M_EXT) == 0) {
    958      1.18   thorpej 					printf("%s: unable to allocate Tx "
    959      1.18   thorpej 					    "cluster\n", sc->vr_dev.dv_xname);
    960      1.18   thorpej 					m_freem(m);
    961      1.18   thorpej 					break;
    962      1.18   thorpej 				}
    963      1.18   thorpej 			}
    964      1.18   thorpej 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
    965      1.18   thorpej 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
    966      1.18   thorpej 			error = bus_dmamap_load_mbuf(sc->vr_dmat,
    967  1.26.2.3    bouyer 			    ds->ds_dmamap, m, BUS_DMA_NOWAIT);
    968      1.18   thorpej 			if (error) {
    969      1.18   thorpej 				printf("%s: unable to load Tx buffer, "
    970      1.18   thorpej 				    "error = %d\n", sc->vr_dev.dv_xname, error);
    971      1.18   thorpej 				break;
    972      1.18   thorpej 			}
    973      1.18   thorpej 		}
    974       1.1  sakamoto 
    975  1.26.2.3    bouyer 		IFQ_DEQUEUE(&ifp->if_snd, m0);
    976  1.26.2.3    bouyer 		if (m != NULL) {
    977  1.26.2.3    bouyer 			m_freem(m0);
    978  1.26.2.3    bouyer 			m0 = m;
    979  1.26.2.3    bouyer 		}
    980  1.26.2.3    bouyer 
    981      1.18   thorpej 		/* Sync the DMA map. */
    982      1.18   thorpej 		bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    983      1.18   thorpej 		    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREWRITE);
    984       1.1  sakamoto 
    985      1.18   thorpej 		/*
    986      1.18   thorpej 		 * Store a pointer to the packet so we can free it later.
    987      1.18   thorpej 		 */
    988      1.18   thorpej 		ds->ds_mbuf = m0;
    989       1.1  sakamoto 
    990       1.1  sakamoto #if NBPFILTER > 0
    991       1.1  sakamoto 		/*
    992       1.1  sakamoto 		 * If there's a BPF listener, bounce a copy of this frame
    993       1.1  sakamoto 		 * to him.
    994       1.1  sakamoto 		 */
    995       1.1  sakamoto 		if (ifp->if_bpf)
    996      1.18   thorpej 			bpf_mtap(ifp->if_bpf, m0);
    997       1.2  sakamoto #endif
    998      1.18   thorpej 
    999      1.18   thorpej 		/*
   1000      1.18   thorpej 		 * Fill in the transmit descriptor.  The Rhine
   1001      1.18   thorpej 		 * doesn't auto-pad, so we have to do this ourselves.
   1002      1.18   thorpej 		 */
   1003  1.26.2.1    bouyer 		d->vr_data = htole32(ds->ds_dmamap->dm_segs[0].ds_addr);
   1004  1.26.2.1    bouyer 		d->vr_ctl = htole32(m0->m_pkthdr.len < VR_MIN_FRAMELEN ?
   1005      1.21   thorpej 		    VR_MIN_FRAMELEN : m0->m_pkthdr.len);
   1006      1.18   thorpej 		d->vr_ctl |=
   1007  1.26.2.1    bouyer 		    htole32(VR_TXCTL_TLINK|VR_TXCTL_FIRSTFRAG|
   1008  1.26.2.1    bouyer 		    VR_TXCTL_LASTFRAG);
   1009      1.18   thorpej 
   1010      1.18   thorpej 		/*
   1011      1.18   thorpej 		 * If this is the first descriptor we're enqueuing,
   1012      1.18   thorpej 		 * don't give it to the Rhine yet.  That could cause
   1013      1.18   thorpej 		 * a race condition.  We'll do it below.
   1014      1.18   thorpej 		 */
   1015      1.18   thorpej 		if (nexttx == firsttx)
   1016      1.18   thorpej 			d->vr_status = 0;
   1017      1.18   thorpej 		else
   1018  1.26.2.1    bouyer 			d->vr_status = htole32(VR_TXSTAT_OWN);
   1019      1.18   thorpej 
   1020      1.18   thorpej 		VR_CDTXSYNC(sc, nexttx,
   1021      1.18   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1022      1.18   thorpej 
   1023      1.18   thorpej 		/* Advance the tx pointer. */
   1024      1.18   thorpej 		sc->vr_txpending++;
   1025      1.18   thorpej 		sc->vr_txlast = nexttx;
   1026      1.18   thorpej 	}
   1027      1.18   thorpej 
   1028      1.18   thorpej 	if (sc->vr_txpending == VR_NTXDESC) {
   1029      1.18   thorpej 		/* No more slots left; notify upper layer. */
   1030      1.18   thorpej 		ifp->if_flags |= IFF_OACTIVE;
   1031       1.1  sakamoto 	}
   1032       1.1  sakamoto 
   1033      1.18   thorpej 	if (sc->vr_txpending != opending) {
   1034      1.18   thorpej 		/*
   1035      1.18   thorpej 		 * We enqueued packets.  If the transmitter was idle,
   1036      1.18   thorpej 		 * reset the txdirty pointer.
   1037      1.18   thorpej 		 */
   1038      1.18   thorpej 		if (opending == 0)
   1039      1.18   thorpej 			sc->vr_txdirty = firsttx;
   1040      1.18   thorpej 
   1041      1.18   thorpej 		/*
   1042      1.18   thorpej 		 * Cause a transmit interrupt to happen on the
   1043      1.18   thorpej 		 * last packet we enqueued.
   1044      1.18   thorpej 		 */
   1045  1.26.2.1    bouyer 		VR_CDTX(sc, sc->vr_txlast)->vr_ctl |= htole32(VR_TXCTL_FINT);
   1046      1.18   thorpej 		VR_CDTXSYNC(sc, sc->vr_txlast,
   1047      1.18   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1048       1.1  sakamoto 
   1049      1.18   thorpej 		/*
   1050      1.18   thorpej 		 * The entire packet chain is set up.  Give the
   1051      1.18   thorpej 		 * first descriptor to the Rhine now.
   1052      1.18   thorpej 		 */
   1053  1.26.2.1    bouyer 		VR_CDTX(sc, firsttx)->vr_status = htole32(VR_TXSTAT_OWN);
   1054      1.18   thorpej 		VR_CDTXSYNC(sc, firsttx,
   1055      1.18   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1056       1.1  sakamoto 
   1057      1.18   thorpej 		/* Start the transmitter. */
   1058      1.18   thorpej 		VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_ON|VR_CMD_TX_GO);
   1059       1.1  sakamoto 
   1060      1.18   thorpej 		/* Set the watchdog timer in case the chip flakes out. */
   1061      1.18   thorpej 		ifp->if_timer = 5;
   1062      1.18   thorpej 	}
   1063       1.1  sakamoto }
   1064       1.1  sakamoto 
   1065      1.13   thorpej /*
   1066      1.13   thorpej  * Initialize the interface.  Must be called at splnet.
   1067      1.13   thorpej  */
   1068      1.23   thorpej static int
   1069  1.26.2.1    bouyer vr_init(ifp)
   1070  1.26.2.1    bouyer 	struct ifnet *ifp;
   1071       1.1  sakamoto {
   1072  1.26.2.1    bouyer 	struct vr_softc *sc = ifp->if_softc;
   1073      1.18   thorpej 	struct vr_desc *d;
   1074      1.23   thorpej 	struct vr_descsoft *ds;
   1075      1.25       hwr 	int i, error = 0;
   1076       1.1  sakamoto 
   1077      1.18   thorpej 	/* Cancel pending I/O. */
   1078  1.26.2.1    bouyer 	vr_stop(ifp, 0);
   1079      1.18   thorpej 
   1080      1.18   thorpej 	/* Reset the Rhine to a known state. */
   1081       1.1  sakamoto 	vr_reset(sc);
   1082       1.1  sakamoto 
   1083       1.1  sakamoto 	VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_THRESH);
   1084       1.1  sakamoto 	VR_SETBIT(sc, VR_RXCFG, VR_RXTHRESH_STORENFWD);
   1085       1.1  sakamoto 
   1086       1.1  sakamoto 	VR_CLRBIT(sc, VR_TXCFG, VR_TXCFG_TX_THRESH);
   1087       1.1  sakamoto 	VR_SETBIT(sc, VR_TXCFG, VR_TXTHRESH_STORENFWD);
   1088       1.1  sakamoto 
   1089       1.1  sakamoto 	/*
   1090      1.18   thorpej 	 * Initialize the transmit desciptor ring.  txlast is initialized
   1091      1.18   thorpej 	 * to the end of the list so that it will wrap around to the first
   1092      1.18   thorpej 	 * descriptor when the first packet is transmitted.
   1093      1.18   thorpej 	 */
   1094      1.18   thorpej 	for (i = 0; i < VR_NTXDESC; i++) {
   1095      1.18   thorpej 		d = VR_CDTX(sc, i);
   1096      1.18   thorpej 		memset(d, 0, sizeof(struct vr_desc));
   1097  1.26.2.1    bouyer 		d->vr_next = htole32(VR_CDTXADDR(sc, VR_NEXTTX(i)));
   1098      1.18   thorpej 		VR_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1099      1.18   thorpej 	}
   1100      1.18   thorpej 	sc->vr_txpending = 0;
   1101      1.18   thorpej 	sc->vr_txdirty = 0;
   1102      1.18   thorpej 	sc->vr_txlast = VR_NTXDESC - 1;
   1103      1.18   thorpej 
   1104      1.18   thorpej 	/*
   1105      1.23   thorpej 	 * Initialize the receive descriptor ring.
   1106      1.18   thorpej 	 */
   1107      1.23   thorpej 	for (i = 0; i < VR_NRXDESC; i++) {
   1108      1.23   thorpej 		ds = VR_DSRX(sc, i);
   1109      1.23   thorpej 		if (ds->ds_mbuf == NULL) {
   1110      1.23   thorpej 			if ((error = vr_add_rxbuf(sc, i)) != 0) {
   1111      1.23   thorpej 				printf("%s: unable to allocate or map rx "
   1112      1.23   thorpej 				    "buffer %d, error = %d\n",
   1113      1.23   thorpej 				    sc->vr_dev.dv_xname, i, error);
   1114      1.23   thorpej 				/*
   1115      1.23   thorpej 				 * XXX Should attempt to run with fewer receive
   1116      1.23   thorpej 				 * XXX buffers instead of just failing.
   1117      1.23   thorpej 				 */
   1118      1.23   thorpej 				vr_rxdrain(sc);
   1119      1.23   thorpej 				goto out;
   1120      1.23   thorpej 			}
   1121      1.23   thorpej 		}
   1122      1.23   thorpej 	}
   1123      1.18   thorpej 	sc->vr_rxptr = 0;
   1124       1.1  sakamoto 
   1125       1.1  sakamoto 	/* If we want promiscuous mode, set the allframes bit. */
   1126       1.1  sakamoto 	if (ifp->if_flags & IFF_PROMISC)
   1127       1.1  sakamoto 		VR_SETBIT(sc, VR_RXCFG, VR_RXCFG_RX_PROMISC);
   1128       1.1  sakamoto 	else
   1129       1.1  sakamoto 		VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_PROMISC);
   1130       1.1  sakamoto 
   1131       1.1  sakamoto 	/* Set capture broadcast bit to capture broadcast frames. */
   1132       1.1  sakamoto 	if (ifp->if_flags & IFF_BROADCAST)
   1133       1.1  sakamoto 		VR_SETBIT(sc, VR_RXCFG, VR_RXCFG_RX_BROAD);
   1134       1.1  sakamoto 	else
   1135       1.1  sakamoto 		VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_BROAD);
   1136       1.1  sakamoto 
   1137      1.18   thorpej 	/* Program the multicast filter, if necessary. */
   1138       1.1  sakamoto 	vr_setmulti(sc);
   1139       1.1  sakamoto 
   1140      1.18   thorpej 	/* Give the transmit and recieve rings to the Rhine. */
   1141      1.18   thorpej 	CSR_WRITE_4(sc, VR_RXADDR, VR_CDRXADDR(sc, sc->vr_rxptr));
   1142      1.18   thorpej 	CSR_WRITE_4(sc, VR_TXADDR, VR_CDTXADDR(sc, VR_NEXTTX(sc->vr_txlast)));
   1143      1.18   thorpej 
   1144      1.18   thorpej 	/* Set current media. */
   1145      1.18   thorpej 	mii_mediachg(&sc->vr_mii);
   1146       1.1  sakamoto 
   1147       1.1  sakamoto 	/* Enable receiver and transmitter. */
   1148       1.1  sakamoto 	CSR_WRITE_2(sc, VR_COMMAND, VR_CMD_TX_NOPOLL|VR_CMD_START|
   1149       1.1  sakamoto 				    VR_CMD_TX_ON|VR_CMD_RX_ON|
   1150       1.1  sakamoto 				    VR_CMD_RX_GO);
   1151       1.1  sakamoto 
   1152      1.18   thorpej 	/* Enable interrupts. */
   1153       1.1  sakamoto 	CSR_WRITE_2(sc, VR_ISR, 0xFFFF);
   1154       1.1  sakamoto 	CSR_WRITE_2(sc, VR_IMR, VR_INTRS);
   1155       1.1  sakamoto 
   1156       1.1  sakamoto 	ifp->if_flags |= IFF_RUNNING;
   1157       1.1  sakamoto 	ifp->if_flags &= ~IFF_OACTIVE;
   1158       1.1  sakamoto 
   1159      1.11   thorpej 	/* Start one second timer. */
   1160  1.26.2.1    bouyer 	callout_reset(&sc->vr_tick_ch, hz, vr_tick, sc);
   1161      1.18   thorpej 
   1162      1.18   thorpej 	/* Attempt to start output on the interface. */
   1163      1.18   thorpej 	vr_start(ifp);
   1164      1.23   thorpej 
   1165      1.23   thorpej  out:
   1166      1.23   thorpej 	if (error)
   1167      1.23   thorpej 		printf("%s: interface not running\n", sc->vr_dev.dv_xname);
   1168      1.23   thorpej 	return (error);
   1169       1.1  sakamoto }
   1170       1.1  sakamoto 
   1171       1.1  sakamoto /*
   1172       1.1  sakamoto  * Set media options.
   1173       1.1  sakamoto  */
   1174      1.15   thorpej static int
   1175      1.15   thorpej vr_ifmedia_upd(ifp)
   1176      1.15   thorpej 	struct ifnet *ifp;
   1177       1.1  sakamoto {
   1178      1.11   thorpej 	struct vr_softc *sc = ifp->if_softc;
   1179       1.1  sakamoto 
   1180      1.11   thorpej 	if (ifp->if_flags & IFF_UP)
   1181      1.11   thorpej 		mii_mediachg(&sc->vr_mii);
   1182       1.2  sakamoto 	return (0);
   1183       1.1  sakamoto }
   1184       1.1  sakamoto 
   1185       1.1  sakamoto /*
   1186       1.1  sakamoto  * Report current media status.
   1187       1.1  sakamoto  */
   1188      1.15   thorpej static void
   1189      1.15   thorpej vr_ifmedia_sts(ifp, ifmr)
   1190      1.15   thorpej 	struct ifnet *ifp;
   1191      1.15   thorpej 	struct ifmediareq *ifmr;
   1192       1.1  sakamoto {
   1193      1.11   thorpej 	struct vr_softc *sc = ifp->if_softc;
   1194       1.1  sakamoto 
   1195      1.11   thorpej 	mii_pollstat(&sc->vr_mii);
   1196      1.11   thorpej 	ifmr->ifm_status = sc->vr_mii.mii_media_status;
   1197      1.11   thorpej 	ifmr->ifm_active = sc->vr_mii.mii_media_active;
   1198       1.1  sakamoto }
   1199       1.1  sakamoto 
   1200      1.15   thorpej static int
   1201      1.15   thorpej vr_ioctl(ifp, command, data)
   1202      1.15   thorpej 	struct ifnet *ifp;
   1203      1.15   thorpej 	u_long command;
   1204      1.15   thorpej 	caddr_t data;
   1205      1.15   thorpej {
   1206      1.15   thorpej 	struct vr_softc *sc = ifp->if_softc;
   1207      1.15   thorpej 	struct ifreq *ifr = (struct ifreq *)data;
   1208      1.15   thorpej 	int s, error = 0;
   1209       1.1  sakamoto 
   1210      1.12   thorpej 	s = splnet();
   1211       1.1  sakamoto 
   1212       1.2  sakamoto 	switch (command) {
   1213  1.26.2.1    bouyer 	case SIOCGIFMEDIA:
   1214  1.26.2.1    bouyer 	case SIOCSIFMEDIA:
   1215  1.26.2.1    bouyer 		error = ifmedia_ioctl(ifp, ifr, &sc->vr_mii.mii_media, command);
   1216       1.1  sakamoto 		break;
   1217      1.18   thorpej 
   1218  1.26.2.1    bouyer 	default:
   1219  1.26.2.1    bouyer 		error = ether_ioctl(ifp, command, data);
   1220       1.2  sakamoto 		if (error == ENETRESET) {
   1221      1.18   thorpej 			/*
   1222      1.18   thorpej 			 * Multicast list has changed; set the hardware filter
   1223      1.18   thorpej 			 * accordingly.
   1224      1.18   thorpej 			 */
   1225       1.2  sakamoto 			vr_setmulti(sc);
   1226       1.2  sakamoto 			error = 0;
   1227       1.2  sakamoto 		}
   1228       1.1  sakamoto 		break;
   1229       1.1  sakamoto 	}
   1230       1.1  sakamoto 
   1231      1.13   thorpej 	splx(s);
   1232       1.2  sakamoto 	return (error);
   1233       1.1  sakamoto }
   1234       1.1  sakamoto 
   1235      1.15   thorpej static void
   1236      1.15   thorpej vr_watchdog(ifp)
   1237      1.15   thorpej 	struct ifnet *ifp;
   1238       1.1  sakamoto {
   1239      1.18   thorpej 	struct vr_softc *sc = ifp->if_softc;
   1240       1.1  sakamoto 
   1241      1.18   thorpej 	printf("%s: device timeout\n", sc->vr_dev.dv_xname);
   1242       1.1  sakamoto 	ifp->if_oerrors++;
   1243       1.1  sakamoto 
   1244  1.26.2.1    bouyer 	(void) vr_init(ifp);
   1245       1.1  sakamoto }
   1246       1.1  sakamoto 
   1247       1.1  sakamoto /*
   1248      1.11   thorpej  * One second timer, used to tick MII.
   1249      1.11   thorpej  */
   1250      1.11   thorpej static void
   1251      1.11   thorpej vr_tick(arg)
   1252      1.11   thorpej 	void *arg;
   1253      1.11   thorpej {
   1254      1.11   thorpej 	struct vr_softc *sc = arg;
   1255      1.11   thorpej 	int s;
   1256      1.11   thorpej 
   1257      1.12   thorpej 	s = splnet();
   1258      1.11   thorpej 	mii_tick(&sc->vr_mii);
   1259      1.11   thorpej 	splx(s);
   1260      1.11   thorpej 
   1261  1.26.2.1    bouyer 	callout_reset(&sc->vr_tick_ch, hz, vr_tick, sc);
   1262      1.11   thorpej }
   1263      1.11   thorpej 
   1264      1.11   thorpej /*
   1265      1.23   thorpej  * Drain the receive queue.
   1266      1.23   thorpej  */
   1267      1.23   thorpej static void
   1268      1.23   thorpej vr_rxdrain(sc)
   1269      1.23   thorpej 	struct vr_softc *sc;
   1270      1.23   thorpej {
   1271      1.23   thorpej 	struct vr_descsoft *ds;
   1272      1.23   thorpej 	int i;
   1273      1.23   thorpej 
   1274      1.23   thorpej 	for (i = 0; i < VR_NRXDESC; i++) {
   1275      1.23   thorpej 		ds = VR_DSRX(sc, i);
   1276      1.23   thorpej 		if (ds->ds_mbuf != NULL) {
   1277      1.23   thorpej 			bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
   1278      1.23   thorpej 			m_freem(ds->ds_mbuf);
   1279      1.23   thorpej 			ds->ds_mbuf = NULL;
   1280      1.23   thorpej 		}
   1281      1.23   thorpej 	}
   1282      1.23   thorpej }
   1283      1.23   thorpej 
   1284      1.23   thorpej /*
   1285       1.1  sakamoto  * Stop the adapter and free any mbufs allocated to the
   1286      1.18   thorpej  * transmit lists.
   1287       1.1  sakamoto  */
   1288      1.15   thorpej static void
   1289  1.26.2.1    bouyer vr_stop(ifp, disable)
   1290  1.26.2.1    bouyer 	struct ifnet *ifp;
   1291  1.26.2.1    bouyer 	int disable;
   1292       1.1  sakamoto {
   1293  1.26.2.1    bouyer 	struct vr_softc *sc = ifp->if_softc;
   1294      1.18   thorpej 	struct vr_descsoft *ds;
   1295      1.15   thorpej 	int i;
   1296       1.1  sakamoto 
   1297      1.11   thorpej 	/* Cancel one second timer. */
   1298  1.26.2.1    bouyer 	callout_stop(&sc->vr_tick_ch);
   1299  1.26.2.1    bouyer 
   1300  1.26.2.1    bouyer 	/* Down the MII. */
   1301  1.26.2.1    bouyer 	mii_down(&sc->vr_mii);
   1302      1.11   thorpej 
   1303       1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
   1304       1.1  sakamoto 	ifp->if_timer = 0;
   1305       1.1  sakamoto 
   1306       1.1  sakamoto 	VR_SETBIT16(sc, VR_COMMAND, VR_CMD_STOP);
   1307       1.1  sakamoto 	VR_CLRBIT16(sc, VR_COMMAND, (VR_CMD_RX_ON|VR_CMD_TX_ON));
   1308       1.1  sakamoto 	CSR_WRITE_2(sc, VR_IMR, 0x0000);
   1309       1.1  sakamoto 	CSR_WRITE_4(sc, VR_TXADDR, 0x00000000);
   1310       1.1  sakamoto 	CSR_WRITE_4(sc, VR_RXADDR, 0x00000000);
   1311       1.1  sakamoto 
   1312       1.1  sakamoto 	/*
   1313      1.18   thorpej 	 * Release any queued transmit buffers.
   1314       1.1  sakamoto 	 */
   1315      1.18   thorpej 	for (i = 0; i < VR_NTXDESC; i++) {
   1316      1.18   thorpej 		ds = VR_DSTX(sc, i);
   1317      1.18   thorpej 		if (ds->ds_mbuf != NULL) {
   1318      1.18   thorpej 			bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
   1319      1.18   thorpej 			m_freem(ds->ds_mbuf);
   1320      1.18   thorpej 			ds->ds_mbuf = NULL;
   1321       1.1  sakamoto 		}
   1322       1.1  sakamoto 	}
   1323       1.1  sakamoto 
   1324  1.26.2.1    bouyer 	if (disable)
   1325      1.23   thorpej 		vr_rxdrain(sc);
   1326      1.23   thorpej 
   1327       1.1  sakamoto 	/*
   1328      1.18   thorpej 	 * Mark the interface down and cancel the watchdog timer.
   1329       1.1  sakamoto 	 */
   1330       1.1  sakamoto 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1331      1.18   thorpej 	ifp->if_timer = 0;
   1332       1.1  sakamoto }
   1333       1.1  sakamoto 
   1334       1.3  sakamoto static struct vr_type *vr_lookup __P((struct pci_attach_args *));
   1335       1.2  sakamoto static int vr_probe __P((struct device *, struct cfdata *, void *));
   1336       1.2  sakamoto static void vr_attach __P((struct device *, struct device *, void *));
   1337       1.2  sakamoto static void vr_shutdown __P((void *));
   1338       1.2  sakamoto 
   1339       1.2  sakamoto struct cfattach vr_ca = {
   1340       1.2  sakamoto 	sizeof (struct vr_softc), vr_probe, vr_attach
   1341       1.2  sakamoto };
   1342       1.2  sakamoto 
   1343       1.3  sakamoto static struct vr_type *
   1344       1.3  sakamoto vr_lookup(pa)
   1345       1.3  sakamoto 	struct pci_attach_args *pa;
   1346       1.3  sakamoto {
   1347       1.3  sakamoto 	struct vr_type *vrt;
   1348       1.3  sakamoto 
   1349       1.3  sakamoto 	for (vrt = vr_devs; vrt->vr_name != NULL; vrt++) {
   1350       1.3  sakamoto 		if (PCI_VENDOR(pa->pa_id) == vrt->vr_vid &&
   1351       1.3  sakamoto 		    PCI_PRODUCT(pa->pa_id) == vrt->vr_did)
   1352       1.3  sakamoto 			return (vrt);
   1353       1.3  sakamoto 	}
   1354       1.3  sakamoto 	return (NULL);
   1355       1.3  sakamoto }
   1356       1.3  sakamoto 
   1357       1.2  sakamoto static int
   1358       1.2  sakamoto vr_probe(parent, match, aux)
   1359       1.2  sakamoto 	struct device *parent;
   1360       1.2  sakamoto 	struct cfdata *match;
   1361       1.2  sakamoto 	void *aux;
   1362       1.2  sakamoto {
   1363       1.2  sakamoto 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
   1364       1.2  sakamoto 
   1365       1.3  sakamoto 	if (vr_lookup(pa) != NULL)
   1366       1.3  sakamoto 		return (1);
   1367       1.2  sakamoto 
   1368       1.2  sakamoto 	return (0);
   1369       1.2  sakamoto }
   1370       1.2  sakamoto 
   1371       1.2  sakamoto /*
   1372       1.2  sakamoto  * Stop all chip I/O so that the kernel's probe routines don't
   1373       1.2  sakamoto  * get confused by errant DMAs when rebooting.
   1374       1.2  sakamoto  */
   1375      1.15   thorpej static void
   1376      1.15   thorpej vr_shutdown(arg)
   1377       1.2  sakamoto 	void *arg;
   1378       1.2  sakamoto {
   1379      1.15   thorpej 	struct vr_softc *sc = (struct vr_softc *)arg;
   1380       1.2  sakamoto 
   1381  1.26.2.1    bouyer 	vr_stop(&sc->vr_ec.ec_if, 1);
   1382       1.2  sakamoto }
   1383       1.2  sakamoto 
   1384       1.2  sakamoto /*
   1385       1.2  sakamoto  * Attach the interface. Allocate softc structures, do ifmedia
   1386       1.2  sakamoto  * setup and ethernet/BPF attach.
   1387       1.2  sakamoto  */
   1388       1.2  sakamoto static void
   1389       1.2  sakamoto vr_attach(parent, self, aux)
   1390      1.15   thorpej 	struct device *parent;
   1391      1.15   thorpej 	struct device *self;
   1392      1.15   thorpej 	void *aux;
   1393       1.2  sakamoto {
   1394      1.15   thorpej 	struct vr_softc *sc = (struct vr_softc *) self;
   1395      1.15   thorpej 	struct pci_attach_args *pa = (struct pci_attach_args *) aux;
   1396      1.18   thorpej 	bus_dma_segment_t seg;
   1397      1.15   thorpej 	struct vr_type *vrt;
   1398      1.15   thorpej 	u_int32_t command;
   1399      1.15   thorpej 	struct ifnet *ifp;
   1400      1.15   thorpej 	u_char eaddr[ETHER_ADDR_LEN];
   1401      1.18   thorpej 	int i, rseg, error;
   1402      1.15   thorpej 
   1403       1.2  sakamoto #define	PCI_CONF_WRITE(r, v)	pci_conf_write(pa->pa_pc, pa->pa_tag, (r), (v))
   1404       1.2  sakamoto #define	PCI_CONF_READ(r)	pci_conf_read(pa->pa_pc, pa->pa_tag, (r))
   1405       1.2  sakamoto 
   1406  1.26.2.1    bouyer 	callout_init(&sc->vr_tick_ch);
   1407  1.26.2.1    bouyer 
   1408       1.3  sakamoto 	vrt = vr_lookup(pa);
   1409       1.3  sakamoto 	if (vrt == NULL) {
   1410       1.3  sakamoto 		printf("\n");
   1411       1.3  sakamoto 		panic("vr_attach: impossible");
   1412       1.3  sakamoto 	}
   1413       1.3  sakamoto 
   1414       1.3  sakamoto 	printf(": %s Ethernet\n", vrt->vr_name);
   1415       1.2  sakamoto 
   1416       1.2  sakamoto 	/*
   1417       1.2  sakamoto 	 * Handle power management nonsense.
   1418       1.2  sakamoto 	 */
   1419       1.2  sakamoto 
   1420       1.2  sakamoto 	command = PCI_CONF_READ(VR_PCI_CAPID) & 0x000000FF;
   1421       1.2  sakamoto 	if (command == 0x01) {
   1422       1.2  sakamoto 		command = PCI_CONF_READ(VR_PCI_PWRMGMTCTRL);
   1423       1.2  sakamoto 		if (command & VR_PSTATE_MASK) {
   1424      1.15   thorpej 			u_int32_t iobase, membase, irq;
   1425       1.2  sakamoto 
   1426       1.2  sakamoto 			/* Save important PCI config data. */
   1427       1.2  sakamoto 			iobase = PCI_CONF_READ(VR_PCI_LOIO);
   1428       1.2  sakamoto 			membase = PCI_CONF_READ(VR_PCI_LOMEM);
   1429       1.2  sakamoto 			irq = PCI_CONF_READ(VR_PCI_INTLINE);
   1430       1.2  sakamoto 
   1431       1.2  sakamoto 			/* Reset the power state. */
   1432       1.6   thorpej 			printf("%s: chip is in D%d power mode "
   1433       1.2  sakamoto 				"-- setting to D0\n",
   1434       1.6   thorpej 				sc->vr_dev.dv_xname, command & VR_PSTATE_MASK);
   1435       1.2  sakamoto 			command &= 0xFFFFFFFC;
   1436       1.2  sakamoto 			PCI_CONF_WRITE(VR_PCI_PWRMGMTCTRL, command);
   1437       1.2  sakamoto 
   1438       1.2  sakamoto 			/* Restore PCI config data. */
   1439       1.2  sakamoto 			PCI_CONF_WRITE(VR_PCI_LOIO, iobase);
   1440       1.2  sakamoto 			PCI_CONF_WRITE(VR_PCI_LOMEM, membase);
   1441       1.2  sakamoto 			PCI_CONF_WRITE(VR_PCI_INTLINE, irq);
   1442       1.2  sakamoto 		}
   1443       1.2  sakamoto 	}
   1444       1.2  sakamoto 
   1445      1.19   thorpej 	/* Make sure bus mastering is enabled. */
   1446      1.19   thorpej 	command = PCI_CONF_READ(PCI_COMMAND_STATUS_REG);
   1447      1.19   thorpej 	command |= PCI_COMMAND_MASTER_ENABLE;
   1448      1.19   thorpej 	PCI_CONF_WRITE(PCI_COMMAND_STATUS_REG, command);
   1449      1.19   thorpej 
   1450       1.2  sakamoto 	/*
   1451       1.2  sakamoto 	 * Map control/status registers.
   1452       1.2  sakamoto 	 */
   1453       1.2  sakamoto 	{
   1454       1.2  sakamoto 		bus_space_tag_t iot, memt;
   1455       1.2  sakamoto 		bus_space_handle_t ioh, memh;
   1456       1.2  sakamoto 		int ioh_valid, memh_valid;
   1457       1.2  sakamoto 		pci_intr_handle_t intrhandle;
   1458       1.2  sakamoto 		const char *intrstr;
   1459       1.2  sakamoto 
   1460       1.2  sakamoto 		ioh_valid = (pci_mapreg_map(pa, VR_PCI_LOIO,
   1461       1.2  sakamoto 			PCI_MAPREG_TYPE_IO, 0,
   1462       1.2  sakamoto 			&iot, &ioh, NULL, NULL) == 0);
   1463       1.2  sakamoto 		memh_valid = (pci_mapreg_map(pa, VR_PCI_LOMEM,
   1464       1.2  sakamoto 			PCI_MAPREG_TYPE_MEM |
   1465       1.2  sakamoto 			PCI_MAPREG_MEM_TYPE_32BIT,
   1466       1.2  sakamoto 			0, &memt, &memh, NULL, NULL) == 0);
   1467       1.2  sakamoto #if defined(VR_USEIOSPACE)
   1468       1.2  sakamoto 		if (ioh_valid) {
   1469      1.14   thorpej 			sc->vr_bst = iot;
   1470      1.14   thorpej 			sc->vr_bsh = ioh;
   1471       1.2  sakamoto 		} else if (memh_valid) {
   1472      1.14   thorpej 			sc->vr_bst = memt;
   1473      1.14   thorpej 			sc->vr_bsh = memh;
   1474       1.2  sakamoto 		}
   1475       1.2  sakamoto #else
   1476       1.2  sakamoto 		if (memh_valid) {
   1477      1.14   thorpej 			sc->vr_bst = memt;
   1478      1.14   thorpej 			sc->vr_bsh = memh;
   1479       1.2  sakamoto 		} else if (ioh_valid) {
   1480      1.14   thorpej 			sc->vr_bst = iot;
   1481      1.14   thorpej 			sc->vr_bsh = ioh;
   1482       1.2  sakamoto 		}
   1483       1.2  sakamoto #endif
   1484       1.2  sakamoto 		else {
   1485       1.2  sakamoto 			printf(": unable to map device registers\n");
   1486       1.2  sakamoto 			return;
   1487       1.2  sakamoto 		}
   1488       1.2  sakamoto 
   1489       1.2  sakamoto 		/* Allocate interrupt */
   1490  1.26.2.3    bouyer 		if (pci_intr_map(pa, &intrhandle)) {
   1491       1.6   thorpej 			printf("%s: couldn't map interrupt\n",
   1492       1.6   thorpej 				sc->vr_dev.dv_xname);
   1493      1.15   thorpej 			return;
   1494       1.2  sakamoto 		}
   1495       1.2  sakamoto 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
   1496       1.2  sakamoto 		sc->vr_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_NET,
   1497      1.16   thorpej 						vr_intr, sc);
   1498       1.2  sakamoto 		if (sc->vr_ih == NULL) {
   1499       1.6   thorpej 			printf("%s: couldn't establish interrupt",
   1500       1.6   thorpej 				sc->vr_dev.dv_xname);
   1501       1.2  sakamoto 			if (intrstr != NULL)
   1502       1.2  sakamoto 				printf(" at %s", intrstr);
   1503       1.2  sakamoto 			printf("\n");
   1504       1.2  sakamoto 		}
   1505       1.6   thorpej 		printf("%s: interrupting at %s\n",
   1506       1.6   thorpej 			sc->vr_dev.dv_xname, intrstr);
   1507       1.2  sakamoto 	}
   1508       1.2  sakamoto 
   1509       1.2  sakamoto 	/* Reset the adapter. */
   1510       1.2  sakamoto 	vr_reset(sc);
   1511       1.2  sakamoto 
   1512       1.2  sakamoto 	/*
   1513       1.2  sakamoto 	 * Get station address. The way the Rhine chips work,
   1514       1.2  sakamoto 	 * you're not allowed to directly access the EEPROM once
   1515       1.2  sakamoto 	 * they've been programmed a special way. Consequently,
   1516       1.2  sakamoto 	 * we need to read the node address from the PAR0 and PAR1
   1517       1.2  sakamoto 	 * registers.
   1518       1.2  sakamoto 	 */
   1519       1.2  sakamoto 	VR_SETBIT(sc, VR_EECSR, VR_EECSR_LOAD);
   1520       1.2  sakamoto 	DELAY(200);
   1521       1.2  sakamoto 	for (i = 0; i < ETHER_ADDR_LEN; i++)
   1522       1.2  sakamoto 		eaddr[i] = CSR_READ_1(sc, VR_PAR0 + i);
   1523       1.2  sakamoto 
   1524       1.2  sakamoto 	/*
   1525       1.2  sakamoto 	 * A Rhine chip was detected. Inform the world.
   1526       1.2  sakamoto 	 */
   1527       1.6   thorpej 	printf("%s: Ethernet address: %s\n",
   1528       1.6   thorpej 		sc->vr_dev.dv_xname, ether_sprintf(eaddr));
   1529       1.2  sakamoto 
   1530       1.2  sakamoto 	bcopy(eaddr, sc->vr_enaddr, ETHER_ADDR_LEN);
   1531       1.2  sakamoto 
   1532      1.18   thorpej 	sc->vr_dmat = pa->pa_dmat;
   1533      1.18   thorpej 
   1534      1.18   thorpej 	/*
   1535      1.18   thorpej 	 * Allocate the control data structures, and create and load
   1536      1.18   thorpej 	 * the DMA map for it.
   1537      1.18   thorpej 	 */
   1538      1.18   thorpej 	if ((error = bus_dmamem_alloc(sc->vr_dmat,
   1539      1.18   thorpej 	    sizeof(struct vr_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
   1540      1.18   thorpej 	    0)) != 0) {
   1541      1.18   thorpej 		printf("%s: unable to allocate control data, error = %d\n",
   1542      1.18   thorpej 		    sc->vr_dev.dv_xname, error);
   1543      1.18   thorpej 		goto fail_0;
   1544      1.18   thorpej 	}
   1545      1.18   thorpej 
   1546      1.18   thorpej 	if ((error = bus_dmamem_map(sc->vr_dmat, &seg, rseg,
   1547      1.18   thorpej 	    sizeof(struct vr_control_data), (caddr_t *)&sc->vr_control_data,
   1548      1.18   thorpej 	    BUS_DMA_COHERENT)) != 0) {
   1549      1.18   thorpej 		printf("%s: unable to map control data, error = %d\n",
   1550      1.18   thorpej 		    sc->vr_dev.dv_xname, error);
   1551      1.18   thorpej 		goto fail_1;
   1552      1.18   thorpej 	}
   1553      1.18   thorpej 
   1554      1.18   thorpej 	if ((error = bus_dmamap_create(sc->vr_dmat,
   1555      1.18   thorpej 	    sizeof(struct vr_control_data), 1,
   1556      1.18   thorpej 	    sizeof(struct vr_control_data), 0, 0,
   1557      1.18   thorpej 	    &sc->vr_cddmamap)) != 0) {
   1558      1.18   thorpej 		printf("%s: unable to create control data DMA map, "
   1559      1.18   thorpej 		    "error = %d\n", sc->vr_dev.dv_xname, error);
   1560      1.18   thorpej 		goto fail_2;
   1561      1.18   thorpej 	}
   1562      1.18   thorpej 
   1563      1.18   thorpej 	if ((error = bus_dmamap_load(sc->vr_dmat, sc->vr_cddmamap,
   1564      1.18   thorpej 	    sc->vr_control_data, sizeof(struct vr_control_data), NULL,
   1565      1.18   thorpej 	    0)) != 0) {
   1566      1.18   thorpej 		printf("%s: unable to load control data DMA map, error = %d\n",
   1567      1.18   thorpej 		    sc->vr_dev.dv_xname, error);
   1568      1.18   thorpej 		goto fail_3;
   1569      1.18   thorpej 	}
   1570      1.18   thorpej 
   1571      1.18   thorpej 	/*
   1572      1.18   thorpej 	 * Create the transmit buffer DMA maps.
   1573      1.18   thorpej 	 */
   1574      1.18   thorpej 	for (i = 0; i < VR_NTXDESC; i++) {
   1575      1.18   thorpej 		if ((error = bus_dmamap_create(sc->vr_dmat, MCLBYTES,
   1576      1.18   thorpej 		    1, MCLBYTES, 0, 0,
   1577      1.18   thorpej 		    &VR_DSTX(sc, i)->ds_dmamap)) != 0) {
   1578      1.18   thorpej 			printf("%s: unable to create tx DMA map %d, "
   1579      1.18   thorpej 			    "error = %d\n", sc->vr_dev.dv_xname, i, error);
   1580      1.18   thorpej 			goto fail_4;
   1581      1.18   thorpej 		}
   1582      1.18   thorpej 	}
   1583      1.18   thorpej 
   1584      1.18   thorpej 	/*
   1585      1.18   thorpej 	 * Create the receive buffer DMA maps.
   1586      1.18   thorpej 	 */
   1587      1.18   thorpej 	for (i = 0; i < VR_NRXDESC; i++) {
   1588      1.18   thorpej 		if ((error = bus_dmamap_create(sc->vr_dmat, MCLBYTES, 1,
   1589      1.18   thorpej 		    MCLBYTES, 0, 0,
   1590      1.18   thorpej 		    &VR_DSRX(sc, i)->ds_dmamap)) != 0) {
   1591      1.18   thorpej 			printf("%s: unable to create rx DMA map %d, "
   1592      1.18   thorpej 			    "error = %d\n", sc->vr_dev.dv_xname, i, error);
   1593      1.18   thorpej 			goto fail_5;
   1594      1.18   thorpej 		}
   1595      1.23   thorpej 		VR_DSRX(sc, i)->ds_mbuf = NULL;
   1596       1.2  sakamoto 	}
   1597       1.2  sakamoto 
   1598       1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
   1599       1.2  sakamoto 	ifp->if_softc = sc;
   1600       1.2  sakamoto 	ifp->if_mtu = ETHERMTU;
   1601       1.2  sakamoto 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1602       1.2  sakamoto 	ifp->if_ioctl = vr_ioctl;
   1603       1.2  sakamoto 	ifp->if_start = vr_start;
   1604       1.2  sakamoto 	ifp->if_watchdog = vr_watchdog;
   1605  1.26.2.1    bouyer 	ifp->if_init = vr_init;
   1606  1.26.2.1    bouyer 	ifp->if_stop = vr_stop;
   1607  1.26.2.3    bouyer 	IFQ_SET_READY(&ifp->if_snd);
   1608  1.26.2.3    bouyer 
   1609       1.2  sakamoto 	bcopy(sc->vr_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
   1610       1.2  sakamoto 
   1611       1.2  sakamoto 	/*
   1612      1.11   thorpej 	 * Initialize MII/media info.
   1613       1.2  sakamoto 	 */
   1614      1.11   thorpej 	sc->vr_mii.mii_ifp = ifp;
   1615      1.11   thorpej 	sc->vr_mii.mii_readreg = vr_mii_readreg;
   1616      1.11   thorpej 	sc->vr_mii.mii_writereg = vr_mii_writereg;
   1617      1.11   thorpej 	sc->vr_mii.mii_statchg = vr_mii_statchg;
   1618      1.11   thorpej 	ifmedia_init(&sc->vr_mii.mii_media, 0, vr_ifmedia_upd, vr_ifmedia_sts);
   1619  1.26.2.1    bouyer 	mii_attach(&sc->vr_dev, &sc->vr_mii, 0xffffffff, MII_PHY_ANY,
   1620  1.26.2.1    bouyer 	    MII_OFFSET_ANY, 0);
   1621      1.11   thorpej 	if (LIST_FIRST(&sc->vr_mii.mii_phys) == NULL) {
   1622      1.11   thorpej 		ifmedia_add(&sc->vr_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
   1623      1.11   thorpej 		ifmedia_set(&sc->vr_mii.mii_media, IFM_ETHER|IFM_NONE);
   1624      1.11   thorpej 	} else
   1625      1.11   thorpej 		ifmedia_set(&sc->vr_mii.mii_media, IFM_ETHER|IFM_AUTO);
   1626       1.2  sakamoto 
   1627       1.2  sakamoto 	/*
   1628       1.2  sakamoto 	 * Call MI attach routines.
   1629       1.2  sakamoto 	 */
   1630       1.2  sakamoto 	if_attach(ifp);
   1631       1.2  sakamoto 	ether_ifattach(ifp, sc->vr_enaddr);
   1632       1.2  sakamoto 
   1633       1.2  sakamoto 	sc->vr_ats = shutdownhook_establish(vr_shutdown, sc);
   1634       1.2  sakamoto 	if (sc->vr_ats == NULL)
   1635       1.2  sakamoto 		printf("%s: warning: couldn't establish shutdown hook\n",
   1636       1.2  sakamoto 			sc->vr_dev.dv_xname);
   1637      1.18   thorpej 	return;
   1638      1.18   thorpej 
   1639      1.18   thorpej  fail_5:
   1640      1.18   thorpej 	for (i = 0; i < VR_NRXDESC; i++) {
   1641      1.18   thorpej 		if (sc->vr_rxsoft[i].ds_dmamap != NULL)
   1642      1.18   thorpej 			bus_dmamap_destroy(sc->vr_dmat,
   1643      1.18   thorpej 			    sc->vr_rxsoft[i].ds_dmamap);
   1644      1.18   thorpej 	}
   1645      1.18   thorpej  fail_4:
   1646      1.18   thorpej 	for (i = 0; i < VR_NTXDESC; i++) {
   1647      1.18   thorpej 		if (sc->vr_txsoft[i].ds_dmamap != NULL)
   1648      1.18   thorpej 			bus_dmamap_destroy(sc->vr_dmat,
   1649      1.18   thorpej 			    sc->vr_txsoft[i].ds_dmamap);
   1650      1.18   thorpej 	}
   1651      1.18   thorpej 	bus_dmamap_unload(sc->vr_dmat, sc->vr_cddmamap);
   1652      1.18   thorpej  fail_3:
   1653      1.18   thorpej 	bus_dmamap_destroy(sc->vr_dmat, sc->vr_cddmamap);
   1654      1.18   thorpej  fail_2:
   1655      1.18   thorpej 	bus_dmamem_unmap(sc->vr_dmat, (caddr_t)sc->vr_control_data,
   1656      1.18   thorpej 	    sizeof(struct vr_control_data));
   1657      1.18   thorpej  fail_1:
   1658      1.18   thorpej 	bus_dmamem_free(sc->vr_dmat, &seg, rseg);
   1659      1.18   thorpej  fail_0:
   1660      1.18   thorpej 	return;
   1661       1.2  sakamoto }
   1662