Home | History | Annotate | Line # | Download | only in pci
if_vr.c revision 1.33
      1  1.33   thorpej /*	$NetBSD: if_vr.c,v 1.33 2000/03/06 21:02:02 thorpej Exp $	*/
      2  1.18   thorpej 
      3  1.18   thorpej /*-
      4  1.18   thorpej  * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
      5  1.18   thorpej  * All rights reserved.
      6  1.18   thorpej  *
      7  1.18   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8  1.18   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9  1.18   thorpej  * NASA Ames Research Center.
     10  1.18   thorpej  *
     11  1.18   thorpej  * Redistribution and use in source and binary forms, with or without
     12  1.18   thorpej  * modification, are permitted provided that the following conditions
     13  1.18   thorpej  * are met:
     14  1.18   thorpej  * 1. Redistributions of source code must retain the above copyright
     15  1.18   thorpej  *    notice, this list of conditions and the following disclaimer.
     16  1.18   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17  1.18   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18  1.18   thorpej  *    documentation and/or other materials provided with the distribution.
     19  1.18   thorpej  * 3. All advertising materials mentioning features or use of this software
     20  1.18   thorpej  *    must display the following acknowledgement:
     21  1.18   thorpej  *	This product includes software developed by the NetBSD
     22  1.18   thorpej  *	Foundation, Inc. and its contributors.
     23  1.18   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24  1.18   thorpej  *    contributors may be used to endorse or promote products derived
     25  1.18   thorpej  *    from this software without specific prior written permission.
     26  1.18   thorpej  *
     27  1.18   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28  1.18   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29  1.18   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30  1.18   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31  1.18   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32  1.18   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33  1.18   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34  1.18   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35  1.18   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36  1.18   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37  1.18   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38  1.18   thorpej  */
     39   1.2  sakamoto 
     40   1.1  sakamoto /*
     41   1.1  sakamoto  * Copyright (c) 1997, 1998
     42   1.1  sakamoto  *	Bill Paul <wpaul (at) ctr.columbia.edu>.  All rights reserved.
     43   1.1  sakamoto  *
     44   1.1  sakamoto  * Redistribution and use in source and binary forms, with or without
     45   1.1  sakamoto  * modification, are permitted provided that the following conditions
     46   1.1  sakamoto  * are met:
     47   1.1  sakamoto  * 1. Redistributions of source code must retain the above copyright
     48   1.1  sakamoto  *    notice, this list of conditions and the following disclaimer.
     49   1.1  sakamoto  * 2. Redistributions in binary form must reproduce the above copyright
     50   1.1  sakamoto  *    notice, this list of conditions and the following disclaimer in the
     51   1.1  sakamoto  *    documentation and/or other materials provided with the distribution.
     52   1.1  sakamoto  * 3. All advertising materials mentioning features or use of this software
     53   1.1  sakamoto  *    must display the following acknowledgement:
     54   1.1  sakamoto  *	This product includes software developed by Bill Paul.
     55   1.1  sakamoto  * 4. Neither the name of the author nor the names of any co-contributors
     56   1.1  sakamoto  *    may be used to endorse or promote products derived from this software
     57   1.1  sakamoto  *    without specific prior written permission.
     58   1.1  sakamoto  *
     59   1.1  sakamoto  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     60   1.1  sakamoto  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     61   1.1  sakamoto  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     62   1.1  sakamoto  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     63   1.1  sakamoto  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     64   1.1  sakamoto  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     65   1.1  sakamoto  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     66   1.1  sakamoto  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     67   1.1  sakamoto  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     68   1.1  sakamoto  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     69   1.1  sakamoto  * THE POSSIBILITY OF SUCH DAMAGE.
     70   1.1  sakamoto  *
     71   1.2  sakamoto  *	$FreeBSD: if_vr.c,v 1.7 1999/01/10 18:51:49 wpaul Exp $
     72   1.1  sakamoto  */
     73   1.1  sakamoto 
     74   1.1  sakamoto /*
     75   1.1  sakamoto  * VIA Rhine fast ethernet PCI NIC driver
     76   1.1  sakamoto  *
     77   1.1  sakamoto  * Supports various network adapters based on the VIA Rhine
     78   1.1  sakamoto  * and Rhine II PCI controllers, including the D-Link DFE530TX.
     79   1.1  sakamoto  * Datasheets are available at http://www.via.com.tw.
     80   1.1  sakamoto  *
     81   1.1  sakamoto  * Written by Bill Paul <wpaul (at) ctr.columbia.edu>
     82   1.1  sakamoto  * Electrical Engineering Department
     83   1.1  sakamoto  * Columbia University, New York City
     84   1.1  sakamoto  */
     85   1.1  sakamoto 
     86   1.1  sakamoto /*
     87   1.1  sakamoto  * The VIA Rhine controllers are similar in some respects to the
     88   1.1  sakamoto  * the DEC tulip chips, except less complicated. The controller
     89   1.1  sakamoto  * uses an MII bus and an external physical layer interface. The
     90   1.1  sakamoto  * receiver has a one entry perfect filter and a 64-bit hash table
     91   1.1  sakamoto  * multicast filter. Transmit and receive descriptors are similar
     92   1.1  sakamoto  * to the tulip.
     93   1.1  sakamoto  *
     94   1.1  sakamoto  * The Rhine has a serious flaw in its transmit DMA mechanism:
     95   1.1  sakamoto  * transmit buffers must be longword aligned. Unfortunately,
     96  1.17   thorpej  * the kernel doesn't guarantee that mbufs will be filled in starting
     97   1.1  sakamoto  * at longword boundaries, so we have to do a buffer copy before
     98   1.1  sakamoto  * transmission.
     99  1.17   thorpej  *
    100  1.17   thorpej  * Apparently, the receive DMA mechanism also has the same flaw.  This
    101  1.17   thorpej  * means that on systems with struct alignment requirements, incoming
    102  1.17   thorpej  * frames must be copied to a new buffer which shifts the data forward
    103  1.17   thorpej  * 2 bytes so that the payload is aligned on a 4-byte boundary.
    104   1.1  sakamoto  */
    105   1.1  sakamoto 
    106   1.2  sakamoto #include "opt_inet.h"
    107   1.1  sakamoto 
    108   1.1  sakamoto #include <sys/param.h>
    109   1.1  sakamoto #include <sys/systm.h>
    110   1.1  sakamoto #include <sys/sockio.h>
    111   1.1  sakamoto #include <sys/mbuf.h>
    112   1.1  sakamoto #include <sys/malloc.h>
    113   1.1  sakamoto #include <sys/kernel.h>
    114   1.1  sakamoto #include <sys/socket.h>
    115   1.6   thorpej #include <sys/device.h>
    116   1.1  sakamoto 
    117  1.18   thorpej #include <vm/vm.h>		/* for PAGE_SIZE */
    118  1.18   thorpej 
    119   1.1  sakamoto #include <net/if.h>
    120   1.1  sakamoto #include <net/if_arp.h>
    121   1.1  sakamoto #include <net/if_dl.h>
    122   1.1  sakamoto #include <net/if_media.h>
    123   1.2  sakamoto #include <net/if_ether.h>
    124   1.6   thorpej 
    125   1.2  sakamoto #if defined(INET)
    126   1.2  sakamoto #include <netinet/in.h>
    127   1.2  sakamoto #include <netinet/if_inarp.h>
    128   1.2  sakamoto #endif
    129   1.1  sakamoto 
    130   1.2  sakamoto #include "bpfilter.h"
    131   1.1  sakamoto #if NBPFILTER > 0
    132   1.1  sakamoto #include <net/bpf.h>
    133   1.1  sakamoto #endif
    134   1.1  sakamoto 
    135   1.1  sakamoto #include <machine/bus.h>
    136   1.6   thorpej #include <machine/intr.h>
    137  1.30   thorpej #include <machine/endian.h>
    138   1.1  sakamoto 
    139  1.10   thorpej #include <dev/mii/mii.h>
    140  1.11   thorpej #include <dev/mii/miivar.h>
    141  1.29   thorpej #include <dev/mii/mii_bitbang.h>
    142  1.10   thorpej 
    143   1.2  sakamoto #include <dev/pci/pcireg.h>
    144   1.2  sakamoto #include <dev/pci/pcivar.h>
    145   1.8   thorpej #include <dev/pci/pcidevs.h>
    146   1.8   thorpej 
    147   1.2  sakamoto #include <dev/pci/if_vrreg.h>
    148   1.1  sakamoto 
    149   1.2  sakamoto #define	VR_USEIOSPACE
    150   1.1  sakamoto 
    151   1.1  sakamoto /*
    152   1.1  sakamoto  * Various supported device vendors/types and their names.
    153   1.1  sakamoto  */
    154   1.7   thorpej static struct vr_type {
    155   1.7   thorpej 	pci_vendor_id_t		vr_vid;
    156   1.7   thorpej 	pci_product_id_t	vr_did;
    157   1.7   thorpej 	const char		*vr_name;
    158   1.7   thorpej } vr_devs[] = {
    159   1.8   thorpej 	{ PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT3043,
    160  1.24       hwr 		"VIA VT3043 (Rhine) 10/100" },
    161   1.8   thorpej 	{ PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT86C100A,
    162  1.24       hwr 		"VIA VT86C100A (Rhine-II) 10/100" },
    163   1.1  sakamoto 	{ 0, 0, NULL }
    164   1.1  sakamoto };
    165   1.1  sakamoto 
    166  1.18   thorpej /*
    167  1.18   thorpej  * Transmit descriptor list size.
    168  1.18   thorpej  */
    169  1.18   thorpej #define	VR_NTXDESC		64
    170  1.18   thorpej #define	VR_NTXDESC_MASK		(VR_NTXDESC - 1)
    171  1.18   thorpej #define	VR_NEXTTX(x)		(((x) + 1) & VR_NTXDESC_MASK)
    172  1.18   thorpej 
    173  1.18   thorpej /*
    174  1.18   thorpej  * Receive descriptor list size.
    175  1.18   thorpej  */
    176  1.18   thorpej #define	VR_NRXDESC		64
    177  1.18   thorpej #define	VR_NRXDESC_MASK		(VR_NRXDESC - 1)
    178  1.18   thorpej #define	VR_NEXTRX(x)		(((x) + 1) & VR_NRXDESC_MASK)
    179   1.7   thorpej 
    180  1.18   thorpej /*
    181  1.18   thorpej  * Control data structres that are DMA'd to the Rhine chip.  We allocate
    182  1.18   thorpej  * them in a single clump that maps to a single DMA segment to make several
    183  1.18   thorpej  * things easier.
    184  1.18   thorpej  *
    185  1.18   thorpej  * Note that since we always copy outgoing packets to aligned transmit
    186  1.18   thorpej  * buffers, we can reduce the transmit descriptors to one per packet.
    187  1.18   thorpej  */
    188  1.18   thorpej struct vr_control_data {
    189  1.18   thorpej 	struct vr_desc		vr_txdescs[VR_NTXDESC];
    190  1.18   thorpej 	struct vr_desc		vr_rxdescs[VR_NRXDESC];
    191   1.7   thorpej };
    192   1.7   thorpej 
    193  1.18   thorpej #define	VR_CDOFF(x)		offsetof(struct vr_control_data, x)
    194  1.18   thorpej #define	VR_CDTXOFF(x)		VR_CDOFF(vr_txdescs[(x)])
    195  1.18   thorpej #define	VR_CDRXOFF(x)		VR_CDOFF(vr_rxdescs[(x)])
    196   1.7   thorpej 
    197  1.18   thorpej /*
    198  1.18   thorpej  * Software state of transmit and receive descriptors.
    199  1.18   thorpej  */
    200  1.18   thorpej struct vr_descsoft {
    201  1.18   thorpej 	struct mbuf		*ds_mbuf;	/* head of mbuf chain */
    202  1.18   thorpej 	bus_dmamap_t		ds_dmamap;	/* our DMA map */
    203   1.7   thorpej };
    204   1.7   thorpej 
    205   1.7   thorpej struct vr_softc {
    206  1.14   thorpej 	struct device		vr_dev;		/* generic device glue */
    207  1.14   thorpej 	void			*vr_ih;		/* interrupt cookie */
    208  1.14   thorpej 	void			*vr_ats;	/* shutdown hook */
    209  1.14   thorpej 	bus_space_tag_t		vr_bst;		/* bus space tag */
    210  1.14   thorpej 	bus_space_handle_t	vr_bsh;		/* bus space handle */
    211  1.18   thorpej 	bus_dma_tag_t		vr_dmat;	/* bus DMA tag */
    212  1.14   thorpej 	pci_chipset_tag_t	vr_pc;		/* PCI chipset info */
    213  1.14   thorpej 	struct ethercom		vr_ec;		/* Ethernet common info */
    214   1.7   thorpej 	u_int8_t 		vr_enaddr[ETHER_ADDR_LEN];
    215  1.11   thorpej 	struct mii_data		vr_mii;		/* MII/media info */
    216  1.18   thorpej 
    217  1.18   thorpej 	bus_dmamap_t		vr_cddmamap;	/* control data DMA map */
    218  1.18   thorpej #define	vr_cddma	vr_cddmamap->dm_segs[0].ds_addr
    219  1.18   thorpej 
    220  1.18   thorpej 	/*
    221  1.18   thorpej 	 * Software state for transmit and receive descriptors.
    222  1.18   thorpej 	 */
    223  1.18   thorpej 	struct vr_descsoft	vr_txsoft[VR_NTXDESC];
    224  1.18   thorpej 	struct vr_descsoft	vr_rxsoft[VR_NRXDESC];
    225  1.18   thorpej 
    226  1.18   thorpej 	/*
    227  1.18   thorpej 	 * Control data structures.
    228  1.18   thorpej 	 */
    229  1.18   thorpej 	struct vr_control_data	*vr_control_data;
    230  1.18   thorpej 
    231  1.18   thorpej 	int	vr_txpending;		/* number of TX requests pending */
    232  1.18   thorpej 	int	vr_txdirty;		/* first dirty TX descriptor */
    233  1.18   thorpej 	int	vr_txlast;		/* last used TX descriptor */
    234  1.18   thorpej 
    235  1.18   thorpej 	int	vr_rxptr;		/* next ready RX descriptor */
    236   1.7   thorpej };
    237   1.7   thorpej 
    238  1.18   thorpej #define	VR_CDTXADDR(sc, x)	((sc)->vr_cddma + VR_CDTXOFF((x)))
    239  1.18   thorpej #define	VR_CDRXADDR(sc, x)	((sc)->vr_cddma + VR_CDRXOFF((x)))
    240  1.18   thorpej 
    241  1.18   thorpej #define	VR_CDTX(sc, x)		(&(sc)->vr_control_data->vr_txdescs[(x)])
    242  1.18   thorpej #define	VR_CDRX(sc, x)		(&(sc)->vr_control_data->vr_rxdescs[(x)])
    243  1.18   thorpej 
    244  1.18   thorpej #define	VR_DSTX(sc, x)		(&(sc)->vr_txsoft[(x)])
    245  1.18   thorpej #define	VR_DSRX(sc, x)		(&(sc)->vr_rxsoft[(x)])
    246  1.18   thorpej 
    247  1.18   thorpej #define	VR_CDTXSYNC(sc, x, ops)						\
    248  1.18   thorpej 	bus_dmamap_sync((sc)->vr_dmat, (sc)->vr_cddmamap,		\
    249  1.18   thorpej 	    VR_CDTXOFF((x)), sizeof(struct vr_desc), (ops))
    250  1.18   thorpej 
    251  1.18   thorpej #define	VR_CDRXSYNC(sc, x, ops)						\
    252  1.18   thorpej 	bus_dmamap_sync((sc)->vr_dmat, (sc)->vr_cddmamap,		\
    253  1.18   thorpej 	    VR_CDRXOFF((x)), sizeof(struct vr_desc), (ops))
    254  1.18   thorpej 
    255  1.18   thorpej /*
    256  1.18   thorpej  * Note we rely on MCLBYTES being a power of two below.
    257  1.18   thorpej  */
    258  1.18   thorpej #define	VR_INIT_RXDESC(sc, i)						\
    259  1.18   thorpej do {									\
    260  1.18   thorpej 	struct vr_desc *__d = VR_CDRX((sc), (i));			\
    261  1.18   thorpej 	struct vr_descsoft *__ds = VR_DSRX((sc), (i));			\
    262  1.18   thorpej 									\
    263  1.30   thorpej 	__d->vr_next = htole32(VR_CDRXADDR((sc), VR_NEXTRX((i))));	\
    264  1.30   thorpej 	__d->vr_status = htole32(VR_RXSTAT_FIRSTFRAG |			\
    265  1.21   thorpej 	    VR_RXSTAT_LASTFRAG | VR_RXSTAT_OWN);			\
    266  1.30   thorpej 	__d->vr_data = htole32(__ds->ds_dmamap->dm_segs[0].ds_addr);	\
    267  1.30   thorpej 	__d->vr_ctl = htole32(VR_RXCTL_CHAIN | VR_RXCTL_RX_INTR |	\
    268  1.21   thorpej 	    ((MCLBYTES - 1) & VR_RXCTL_BUFLEN));			\
    269  1.18   thorpej 	VR_CDRXSYNC((sc), (i), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
    270  1.18   thorpej } while (0)
    271  1.18   thorpej 
    272   1.7   thorpej /*
    273   1.7   thorpej  * register space access macros
    274   1.7   thorpej  */
    275  1.18   thorpej #define	CSR_WRITE_4(sc, reg, val)					\
    276  1.14   thorpej 	bus_space_write_4(sc->vr_bst, sc->vr_bsh, reg, val)
    277  1.18   thorpej #define	CSR_WRITE_2(sc, reg, val)					\
    278  1.14   thorpej 	bus_space_write_2(sc->vr_bst, sc->vr_bsh, reg, val)
    279  1.18   thorpej #define	CSR_WRITE_1(sc, reg, val)					\
    280  1.14   thorpej 	bus_space_write_1(sc->vr_bst, sc->vr_bsh, reg, val)
    281   1.7   thorpej 
    282  1.18   thorpej #define	CSR_READ_4(sc, reg)						\
    283  1.14   thorpej 	bus_space_read_4(sc->vr_bst, sc->vr_bsh, reg)
    284  1.18   thorpej #define	CSR_READ_2(sc, reg)						\
    285  1.14   thorpej 	bus_space_read_2(sc->vr_bst, sc->vr_bsh, reg)
    286  1.18   thorpej #define	CSR_READ_1(sc, reg)						\
    287  1.14   thorpej 	bus_space_read_1(sc->vr_bst, sc->vr_bsh, reg)
    288   1.7   thorpej 
    289   1.7   thorpej #define	VR_TIMEOUT		1000
    290   1.1  sakamoto 
    291  1.18   thorpej static int vr_add_rxbuf		__P((struct vr_softc *, int));
    292   1.1  sakamoto 
    293   1.1  sakamoto static void vr_rxeof		__P((struct vr_softc *));
    294   1.1  sakamoto static void vr_rxeoc		__P((struct vr_softc *));
    295   1.1  sakamoto static void vr_txeof		__P((struct vr_softc *));
    296  1.16   thorpej static int vr_intr		__P((void *));
    297   1.1  sakamoto static void vr_start		__P((struct ifnet *));
    298   1.1  sakamoto static int vr_ioctl		__P((struct ifnet *, u_long, caddr_t));
    299  1.23   thorpej static int vr_init		__P((struct vr_softc *));
    300  1.23   thorpej static void vr_stop		__P((struct vr_softc *, int));
    301  1.23   thorpej static void vr_rxdrain		__P((struct vr_softc *));
    302   1.1  sakamoto static void vr_watchdog		__P((struct ifnet *));
    303  1.11   thorpej static void vr_tick		__P((void *));
    304  1.11   thorpej 
    305   1.1  sakamoto static int vr_ifmedia_upd	__P((struct ifnet *));
    306   1.1  sakamoto static void vr_ifmedia_sts	__P((struct ifnet *, struct ifmediareq *));
    307   1.1  sakamoto 
    308  1.11   thorpej static int vr_mii_readreg	__P((struct device *, int, int));
    309  1.11   thorpej static void vr_mii_writereg	__P((struct device *, int, int, int));
    310  1.11   thorpej static void vr_mii_statchg	__P((struct device *));
    311  1.11   thorpej 
    312   1.1  sakamoto static u_int8_t vr_calchash	__P((u_int8_t *));
    313   1.1  sakamoto static void vr_setmulti		__P((struct vr_softc *));
    314   1.1  sakamoto static void vr_reset		__P((struct vr_softc *));
    315   1.1  sakamoto 
    316  1.23   thorpej int	vr_copy_small = 0;
    317  1.23   thorpej 
    318   1.2  sakamoto #define	VR_SETBIT(sc, reg, x)				\
    319   1.1  sakamoto 	CSR_WRITE_1(sc, reg,				\
    320   1.1  sakamoto 		CSR_READ_1(sc, reg) | x)
    321   1.1  sakamoto 
    322   1.2  sakamoto #define	VR_CLRBIT(sc, reg, x)				\
    323   1.1  sakamoto 	CSR_WRITE_1(sc, reg,				\
    324   1.1  sakamoto 		CSR_READ_1(sc, reg) & ~x)
    325   1.1  sakamoto 
    326   1.2  sakamoto #define	VR_SETBIT16(sc, reg, x)				\
    327   1.1  sakamoto 	CSR_WRITE_2(sc, reg,				\
    328   1.1  sakamoto 		CSR_READ_2(sc, reg) | x)
    329   1.1  sakamoto 
    330   1.2  sakamoto #define	VR_CLRBIT16(sc, reg, x)				\
    331   1.1  sakamoto 	CSR_WRITE_2(sc, reg,				\
    332   1.1  sakamoto 		CSR_READ_2(sc, reg) & ~x)
    333   1.1  sakamoto 
    334   1.2  sakamoto #define	VR_SETBIT32(sc, reg, x)				\
    335   1.1  sakamoto 	CSR_WRITE_4(sc, reg,				\
    336   1.1  sakamoto 		CSR_READ_4(sc, reg) | x)
    337   1.1  sakamoto 
    338   1.2  sakamoto #define	VR_CLRBIT32(sc, reg, x)				\
    339   1.1  sakamoto 	CSR_WRITE_4(sc, reg,				\
    340   1.1  sakamoto 		CSR_READ_4(sc, reg) & ~x)
    341   1.1  sakamoto 
    342  1.29   thorpej /*
    343  1.29   thorpej  * MII bit-bang glue.
    344  1.29   thorpej  */
    345  1.29   thorpej u_int32_t vr_mii_bitbang_read __P((struct device *));
    346  1.29   thorpej void vr_mii_bitbang_write __P((struct device *, u_int32_t));
    347   1.1  sakamoto 
    348  1.29   thorpej const struct mii_bitbang_ops vr_mii_bitbang_ops = {
    349  1.29   thorpej 	vr_mii_bitbang_read,
    350  1.29   thorpej 	vr_mii_bitbang_write,
    351  1.29   thorpej 	{
    352  1.29   thorpej 		VR_MIICMD_DATAOUT,	/* MII_BIT_MDO */
    353  1.29   thorpej 		VR_MIICMD_DATAIN,	/* MII_BIT_MDI */
    354  1.29   thorpej 		VR_MIICMD_CLK,		/* MII_BIT_MDC */
    355  1.29   thorpej 		VR_MIICMD_DIR,		/* MII_BIT_DIR_HOST_PHY */
    356  1.29   thorpej 		0,			/* MII_BIT_DIR_PHY_HOST */
    357  1.29   thorpej 	}
    358  1.29   thorpej };
    359   1.1  sakamoto 
    360  1.29   thorpej u_int32_t
    361  1.29   thorpej vr_mii_bitbang_read(self)
    362  1.29   thorpej 	struct device *self;
    363   1.1  sakamoto {
    364  1.29   thorpej 	struct vr_softc *sc = (void *) self;
    365   1.1  sakamoto 
    366  1.29   thorpej 	return (CSR_READ_1(sc, VR_MIICMD));
    367   1.1  sakamoto }
    368   1.1  sakamoto 
    369  1.29   thorpej void
    370  1.29   thorpej vr_mii_bitbang_write(self, val)
    371  1.29   thorpej 	struct device *self;
    372  1.29   thorpej 	u_int32_t val;
    373   1.1  sakamoto {
    374  1.29   thorpej 	struct vr_softc *sc = (void *) self;
    375   1.1  sakamoto 
    376  1.29   thorpej 	CSR_WRITE_1(sc, VR_MIICMD, (val & 0xff) | VR_MIICMD_DIRECTPGM);
    377   1.1  sakamoto }
    378   1.1  sakamoto 
    379   1.1  sakamoto /*
    380   1.1  sakamoto  * Read an PHY register through the MII.
    381   1.1  sakamoto  */
    382  1.15   thorpej static int
    383  1.15   thorpej vr_mii_readreg(self, phy, reg)
    384  1.11   thorpej 	struct device *self;
    385  1.11   thorpej 	int phy, reg;
    386   1.1  sakamoto {
    387  1.29   thorpej 	struct vr_softc *sc = (void *) self;
    388   1.1  sakamoto 
    389  1.29   thorpej 	CSR_WRITE_1(sc, VR_MIICMD, VR_MIICMD_DIRECTPGM);
    390  1.29   thorpej 	return (mii_bitbang_readreg(self, &vr_mii_bitbang_ops, phy, reg));
    391   1.1  sakamoto }
    392   1.1  sakamoto 
    393   1.1  sakamoto /*
    394   1.1  sakamoto  * Write to a PHY register through the MII.
    395   1.1  sakamoto  */
    396  1.15   thorpej static void
    397  1.15   thorpej vr_mii_writereg(self, phy, reg, val)
    398  1.11   thorpej 	struct device *self;
    399  1.11   thorpej 	int phy, reg, val;
    400   1.1  sakamoto {
    401  1.29   thorpej 	struct vr_softc *sc = (void *) self;
    402   1.1  sakamoto 
    403  1.29   thorpej 	CSR_WRITE_1(sc, VR_MIICMD, VR_MIICMD_DIRECTPGM);
    404  1.29   thorpej 	mii_bitbang_writereg(self, &vr_mii_bitbang_ops, phy, reg, val);
    405   1.1  sakamoto }
    406   1.1  sakamoto 
    407  1.15   thorpej static void
    408  1.15   thorpej vr_mii_statchg(self)
    409  1.11   thorpej 	struct device *self;
    410   1.1  sakamoto {
    411  1.11   thorpej 	struct vr_softc *sc = (struct vr_softc *)self;
    412   1.1  sakamoto 
    413  1.11   thorpej 	/*
    414  1.11   thorpej 	 * In order to fiddle with the 'full-duplex' bit in the netconfig
    415  1.11   thorpej 	 * register, we first have to put the transmit and/or receive logic
    416  1.11   thorpej 	 * in the idle state.
    417  1.11   thorpej 	 */
    418  1.18   thorpej 	VR_CLRBIT16(sc, VR_COMMAND, (VR_CMD_TX_ON|VR_CMD_RX_ON));
    419   1.1  sakamoto 
    420  1.11   thorpej 	if (sc->vr_mii.mii_media_active & IFM_FDX)
    421  1.11   thorpej 		VR_SETBIT16(sc, VR_COMMAND, VR_CMD_FULLDUPLEX);
    422  1.11   thorpej 	else
    423  1.11   thorpej 		VR_CLRBIT16(sc, VR_COMMAND, VR_CMD_FULLDUPLEX);
    424   1.1  sakamoto 
    425  1.18   thorpej 	if (sc->vr_ec.ec_if.if_flags & IFF_RUNNING)
    426  1.11   thorpej 		VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_ON|VR_CMD_RX_ON);
    427   1.1  sakamoto }
    428   1.1  sakamoto 
    429   1.1  sakamoto /*
    430   1.1  sakamoto  * Calculate CRC of a multicast group address, return the lower 6 bits.
    431   1.1  sakamoto  */
    432  1.15   thorpej static u_int8_t
    433  1.15   thorpej vr_calchash(addr)
    434  1.15   thorpej 	u_int8_t *addr;
    435  1.15   thorpej {
    436  1.15   thorpej 	u_int32_t crc, carry;
    437  1.15   thorpej 	int i, j;
    438  1.15   thorpej 	u_int8_t c;
    439   1.1  sakamoto 
    440   1.1  sakamoto 	/* Compute CRC for the address value. */
    441   1.1  sakamoto 	crc = 0xFFFFFFFF; /* initial value */
    442   1.1  sakamoto 
    443   1.1  sakamoto 	for (i = 0; i < 6; i++) {
    444   1.1  sakamoto 		c = *(addr + i);
    445   1.1  sakamoto 		for (j = 0; j < 8; j++) {
    446   1.1  sakamoto 			carry = ((crc & 0x80000000) ? 1 : 0) ^ (c & 0x01);
    447   1.1  sakamoto 			crc <<= 1;
    448   1.1  sakamoto 			c >>= 1;
    449   1.1  sakamoto 			if (carry)
    450   1.1  sakamoto 				crc = (crc ^ 0x04c11db6) | carry;
    451   1.1  sakamoto 		}
    452   1.1  sakamoto 	}
    453   1.1  sakamoto 
    454   1.1  sakamoto 	/* return the filter bit position */
    455   1.2  sakamoto 	return ((crc >> 26) & 0x0000003F);
    456   1.1  sakamoto }
    457   1.1  sakamoto 
    458   1.1  sakamoto /*
    459   1.1  sakamoto  * Program the 64-bit multicast hash filter.
    460   1.1  sakamoto  */
    461  1.15   thorpej static void
    462  1.15   thorpej vr_setmulti(sc)
    463  1.15   thorpej 	struct vr_softc *sc;
    464   1.1  sakamoto {
    465  1.15   thorpej 	struct ifnet *ifp;
    466  1.15   thorpej 	int h = 0;
    467  1.15   thorpej 	u_int32_t hashes[2] = { 0, 0 };
    468  1.15   thorpej 	struct ether_multistep step;
    469  1.15   thorpej 	struct ether_multi *enm;
    470  1.15   thorpej 	int mcnt = 0;
    471  1.15   thorpej 	u_int8_t rxfilt;
    472   1.1  sakamoto 
    473   1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
    474   1.1  sakamoto 
    475   1.1  sakamoto 	rxfilt = CSR_READ_1(sc, VR_RXCFG);
    476   1.1  sakamoto 
    477   1.1  sakamoto 	if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
    478   1.1  sakamoto 		rxfilt |= VR_RXCFG_RX_MULTI;
    479   1.1  sakamoto 		CSR_WRITE_1(sc, VR_RXCFG, rxfilt);
    480   1.1  sakamoto 		CSR_WRITE_4(sc, VR_MAR0, 0xFFFFFFFF);
    481   1.1  sakamoto 		CSR_WRITE_4(sc, VR_MAR1, 0xFFFFFFFF);
    482   1.1  sakamoto 		return;
    483   1.1  sakamoto 	}
    484   1.1  sakamoto 
    485   1.1  sakamoto 	/* first, zot all the existing hash bits */
    486   1.1  sakamoto 	CSR_WRITE_4(sc, VR_MAR0, 0);
    487   1.1  sakamoto 	CSR_WRITE_4(sc, VR_MAR1, 0);
    488   1.1  sakamoto 
    489   1.1  sakamoto 	/* now program new ones */
    490   1.2  sakamoto 	ETHER_FIRST_MULTI(step, &sc->vr_ec, enm);
    491   1.2  sakamoto 	while (enm != NULL) {
    492   1.2  sakamoto 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, 6) != 0)
    493   1.2  sakamoto 			continue;
    494   1.2  sakamoto 
    495   1.2  sakamoto 		h = vr_calchash(enm->enm_addrlo);
    496   1.2  sakamoto 
    497   1.1  sakamoto 		if (h < 32)
    498   1.1  sakamoto 			hashes[0] |= (1 << h);
    499   1.1  sakamoto 		else
    500   1.1  sakamoto 			hashes[1] |= (1 << (h - 32));
    501   1.2  sakamoto 		ETHER_NEXT_MULTI(step, enm);
    502   1.1  sakamoto 		mcnt++;
    503   1.1  sakamoto 	}
    504   1.1  sakamoto 
    505   1.1  sakamoto 	if (mcnt)
    506   1.1  sakamoto 		rxfilt |= VR_RXCFG_RX_MULTI;
    507   1.1  sakamoto 	else
    508   1.1  sakamoto 		rxfilt &= ~VR_RXCFG_RX_MULTI;
    509   1.1  sakamoto 
    510   1.1  sakamoto 	CSR_WRITE_4(sc, VR_MAR0, hashes[0]);
    511   1.1  sakamoto 	CSR_WRITE_4(sc, VR_MAR1, hashes[1]);
    512   1.1  sakamoto 	CSR_WRITE_1(sc, VR_RXCFG, rxfilt);
    513   1.1  sakamoto }
    514   1.1  sakamoto 
    515  1.15   thorpej static void
    516  1.15   thorpej vr_reset(sc)
    517  1.15   thorpej 	struct vr_softc *sc;
    518   1.1  sakamoto {
    519  1.15   thorpej 	int i;
    520   1.1  sakamoto 
    521   1.1  sakamoto 	VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RESET);
    522   1.1  sakamoto 
    523   1.1  sakamoto 	for (i = 0; i < VR_TIMEOUT; i++) {
    524   1.1  sakamoto 		DELAY(10);
    525   1.1  sakamoto 		if (!(CSR_READ_2(sc, VR_COMMAND) & VR_CMD_RESET))
    526   1.1  sakamoto 			break;
    527   1.1  sakamoto 	}
    528   1.1  sakamoto 	if (i == VR_TIMEOUT)
    529   1.6   thorpej 		printf("%s: reset never completed!\n",
    530   1.6   thorpej 			sc->vr_dev.dv_xname);
    531   1.1  sakamoto 
    532   1.1  sakamoto 	/* Wait a little while for the chip to get its brains in order. */
    533   1.1  sakamoto 	DELAY(1000);
    534   1.1  sakamoto }
    535   1.1  sakamoto 
    536   1.1  sakamoto /*
    537   1.1  sakamoto  * Initialize an RX descriptor and attach an MBUF cluster.
    538   1.1  sakamoto  * Note: the length fields are only 11 bits wide, which means the
    539   1.1  sakamoto  * largest size we can specify is 2047. This is important because
    540   1.1  sakamoto  * MCLBYTES is 2048, so we have to subtract one otherwise we'll
    541   1.1  sakamoto  * overflow the field and make a mess.
    542   1.1  sakamoto  */
    543  1.15   thorpej static int
    544  1.18   thorpej vr_add_rxbuf(sc, i)
    545  1.15   thorpej 	struct vr_softc *sc;
    546  1.18   thorpej 	int i;
    547   1.1  sakamoto {
    548  1.18   thorpej 	struct vr_descsoft *ds = VR_DSRX(sc, i);
    549  1.18   thorpej 	struct mbuf *m_new;
    550  1.18   thorpej 	int error;
    551   1.1  sakamoto 
    552   1.1  sakamoto 	MGETHDR(m_new, M_DONTWAIT, MT_DATA);
    553  1.18   thorpej 	if (m_new == NULL)
    554   1.2  sakamoto 		return (ENOBUFS);
    555   1.1  sakamoto 
    556   1.1  sakamoto 	MCLGET(m_new, M_DONTWAIT);
    557  1.18   thorpej 	if ((m_new->m_flags & M_EXT) == 0) {
    558   1.1  sakamoto 		m_freem(m_new);
    559   1.2  sakamoto 		return (ENOBUFS);
    560   1.1  sakamoto 	}
    561   1.1  sakamoto 
    562  1.18   thorpej 	if (ds->ds_mbuf != NULL)
    563  1.18   thorpej 		bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
    564  1.18   thorpej 
    565  1.18   thorpej 	ds->ds_mbuf = m_new;
    566  1.18   thorpej 
    567  1.18   thorpej 	error = bus_dmamap_load(sc->vr_dmat, ds->ds_dmamap,
    568  1.18   thorpej 	    m_new->m_ext.ext_buf, m_new->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
    569  1.18   thorpej 	if (error) {
    570  1.18   thorpej 		printf("%s: unable to load rx DMA map %d, error = %d\n",
    571  1.18   thorpej 		    sc->vr_dev.dv_xname, i, error);
    572  1.18   thorpej 		panic("vr_add_rxbuf");		/* XXX */
    573  1.18   thorpej 	}
    574  1.18   thorpej 
    575  1.18   thorpej 	bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    576  1.18   thorpej 	    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
    577  1.18   thorpej 
    578  1.18   thorpej 	VR_INIT_RXDESC(sc, i);
    579   1.1  sakamoto 
    580   1.2  sakamoto 	return (0);
    581   1.1  sakamoto }
    582   1.1  sakamoto 
    583   1.1  sakamoto /*
    584   1.1  sakamoto  * A frame has been uploaded: pass the resulting mbuf chain up to
    585   1.1  sakamoto  * the higher level protocols.
    586   1.1  sakamoto  */
    587  1.15   thorpej static void
    588  1.15   thorpej vr_rxeof(sc)
    589  1.15   thorpej 	struct vr_softc *sc;
    590   1.1  sakamoto {
    591  1.15   thorpej 	struct ether_header *eh;
    592  1.15   thorpej 	struct mbuf *m;
    593  1.15   thorpej 	struct ifnet *ifp;
    594  1.18   thorpej 	struct vr_desc *d;
    595  1.18   thorpej 	struct vr_descsoft *ds;
    596  1.18   thorpej 	int i, total_len;
    597  1.15   thorpej 	u_int32_t rxstat;
    598   1.1  sakamoto 
    599   1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
    600   1.1  sakamoto 
    601  1.18   thorpej 	for (i = sc->vr_rxptr;; i = VR_NEXTRX(i)) {
    602  1.18   thorpej 		d = VR_CDRX(sc, i);
    603  1.18   thorpej 		ds = VR_DSRX(sc, i);
    604  1.18   thorpej 
    605  1.18   thorpej 		VR_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    606  1.18   thorpej 
    607  1.30   thorpej 		rxstat = le32toh(d->vr_status);
    608  1.18   thorpej 
    609  1.18   thorpej 		if (rxstat & VR_RXSTAT_OWN) {
    610  1.18   thorpej 			/*
    611  1.18   thorpej 			 * We have processed all of the receive buffers.
    612  1.18   thorpej 			 */
    613  1.18   thorpej 			break;
    614  1.18   thorpej 		}
    615   1.1  sakamoto 
    616   1.1  sakamoto 		/*
    617   1.1  sakamoto 		 * If an error occurs, update stats, clear the
    618   1.1  sakamoto 		 * status word and leave the mbuf cluster in place:
    619   1.1  sakamoto 		 * it should simply get re-used next time this descriptor
    620   1.2  sakamoto 		 * comes up in the ring.
    621   1.1  sakamoto 		 */
    622   1.1  sakamoto 		if (rxstat & VR_RXSTAT_RXERR) {
    623  1.18   thorpej 			const char *errstr;
    624  1.18   thorpej 
    625   1.1  sakamoto 			ifp->if_ierrors++;
    626   1.2  sakamoto 			switch (rxstat & 0x000000FF) {
    627   1.1  sakamoto 			case VR_RXSTAT_CRCERR:
    628  1.18   thorpej 				errstr = "crc error";
    629   1.1  sakamoto 				break;
    630   1.1  sakamoto 			case VR_RXSTAT_FRAMEALIGNERR:
    631  1.18   thorpej 				errstr = "frame alignment error";
    632   1.1  sakamoto 				break;
    633   1.1  sakamoto 			case VR_RXSTAT_FIFOOFLOW:
    634  1.18   thorpej 				errstr = "FIFO overflow";
    635   1.1  sakamoto 				break;
    636   1.1  sakamoto 			case VR_RXSTAT_GIANT:
    637  1.18   thorpej 				errstr = "received giant packet";
    638   1.1  sakamoto 				break;
    639   1.1  sakamoto 			case VR_RXSTAT_RUNT:
    640  1.18   thorpej 				errstr = "received runt packet";
    641   1.1  sakamoto 				break;
    642   1.1  sakamoto 			case VR_RXSTAT_BUSERR:
    643  1.18   thorpej 				errstr = "system bus error";
    644   1.1  sakamoto 				break;
    645   1.1  sakamoto 			case VR_RXSTAT_BUFFERR:
    646  1.18   thorpej 				errstr = "rx buffer error";
    647   1.1  sakamoto 				break;
    648   1.1  sakamoto 			default:
    649  1.18   thorpej 				errstr = "unknown rx error";
    650   1.1  sakamoto 				break;
    651   1.1  sakamoto 			}
    652  1.18   thorpej 			printf("%s: receive error: %s\n", sc->vr_dev.dv_xname,
    653  1.18   thorpej 			    errstr);
    654  1.18   thorpej 
    655  1.18   thorpej 			VR_INIT_RXDESC(sc, i);
    656  1.18   thorpej 
    657   1.1  sakamoto 			continue;
    658   1.1  sakamoto 		}
    659   1.1  sakamoto 
    660  1.18   thorpej 		bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    661  1.18   thorpej 		    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
    662  1.18   thorpej 
    663   1.2  sakamoto 		/* No errors; receive the packet. */
    664  1.30   thorpej 		total_len = VR_RXBYTES(le32toh(d->vr_status));
    665   1.1  sakamoto 
    666   1.1  sakamoto 		/*
    667   1.1  sakamoto 		 * XXX The VIA Rhine chip includes the CRC with every
    668   1.1  sakamoto 		 * received frame, and there's no way to turn this
    669   1.1  sakamoto 		 * behavior off (at least, I can't find anything in
    670   1.2  sakamoto 		 * the manual that explains how to do it) so we have
    671   1.1  sakamoto 		 * to trim off the CRC manually.
    672   1.1  sakamoto 		 */
    673   1.1  sakamoto 		total_len -= ETHER_CRC_LEN;
    674   1.1  sakamoto 
    675  1.17   thorpej #ifdef __NO_STRICT_ALIGNMENT
    676   1.1  sakamoto 		/*
    677  1.23   thorpej 		 * If the packet is small enough to fit in a
    678  1.23   thorpej 		 * single header mbuf, allocate one and copy
    679  1.23   thorpej 		 * the data into it.  This greatly reduces
    680  1.23   thorpej 		 * memory consumption when we receive lots
    681  1.23   thorpej 		 * of small packets.
    682  1.23   thorpej 		 *
    683  1.23   thorpej 		 * Otherwise, we add a new buffer to the receive
    684  1.23   thorpej 		 * chain.  If this fails, we drop the packet and
    685  1.23   thorpej 		 * recycle the old buffer.
    686   1.1  sakamoto 		 */
    687  1.23   thorpej 		if (vr_copy_small != 0 && total_len <= MHLEN) {
    688  1.23   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    689  1.23   thorpej 			if (m == NULL)
    690  1.23   thorpej 				goto dropit;
    691  1.23   thorpej 			memcpy(mtod(m, caddr_t),
    692  1.23   thorpej 			    mtod(ds->ds_mbuf, caddr_t), total_len);
    693  1.18   thorpej 			VR_INIT_RXDESC(sc, i);
    694  1.18   thorpej 			bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    695  1.23   thorpej 			    ds->ds_dmamap->dm_mapsize,
    696  1.23   thorpej 			    BUS_DMASYNC_PREREAD);
    697  1.23   thorpej 		} else {
    698  1.23   thorpej 			m = ds->ds_mbuf;
    699  1.23   thorpej 			if (vr_add_rxbuf(sc, i) == ENOBUFS) {
    700  1.23   thorpej  dropit:
    701  1.23   thorpej 				ifp->if_ierrors++;
    702  1.23   thorpej 				VR_INIT_RXDESC(sc, i);
    703  1.23   thorpej 				bus_dmamap_sync(sc->vr_dmat,
    704  1.23   thorpej 				    ds->ds_dmamap, 0,
    705  1.23   thorpej 				    ds->ds_dmamap->dm_mapsize,
    706  1.23   thorpej 				    BUS_DMASYNC_PREREAD);
    707  1.23   thorpej 				continue;
    708  1.23   thorpej 			}
    709   1.1  sakamoto 		}
    710  1.17   thorpej #else
    711  1.17   thorpej 		/*
    712  1.17   thorpej 		 * The Rhine's packet buffers must be 4-byte aligned.
    713  1.17   thorpej 		 * But this means that the data after the Ethernet header
    714  1.17   thorpej 		 * is misaligned.  We must allocate a new buffer and
    715  1.17   thorpej 		 * copy the data, shifted forward 2 bytes.
    716  1.17   thorpej 		 */
    717  1.17   thorpej 		MGETHDR(m, M_DONTWAIT, MT_DATA);
    718  1.17   thorpej 		if (m == NULL) {
    719  1.17   thorpej  dropit:
    720  1.17   thorpej 			ifp->if_ierrors++;
    721  1.18   thorpej 			VR_INIT_RXDESC(sc, i);
    722  1.18   thorpej 			bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    723  1.18   thorpej 			    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
    724  1.17   thorpej 			continue;
    725  1.17   thorpej 		}
    726  1.17   thorpej 		if (total_len > (MHLEN - 2)) {
    727  1.17   thorpej 			MCLGET(m, M_DONTWAIT);
    728  1.20   thorpej 			if ((m->m_flags & M_EXT) == 0) {
    729  1.20   thorpej 				m_freem(m);
    730  1.17   thorpej 				goto dropit;
    731  1.20   thorpej 			}
    732  1.17   thorpej 		}
    733  1.17   thorpej 		m->m_data += 2;
    734  1.17   thorpej 
    735  1.17   thorpej 		/*
    736  1.17   thorpej 		 * Note that we use clusters for incoming frames, so the
    737  1.17   thorpej 		 * buffer is virtually contiguous.
    738  1.17   thorpej 		 */
    739  1.18   thorpej 		memcpy(mtod(m, caddr_t), mtod(ds->ds_mbuf, caddr_t),
    740  1.17   thorpej 		    total_len);
    741  1.17   thorpej 
    742  1.17   thorpej 		/* Allow the recieve descriptor to continue using its mbuf. */
    743  1.18   thorpej 		VR_INIT_RXDESC(sc, i);
    744  1.18   thorpej 		bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    745  1.18   thorpej 		    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
    746  1.17   thorpej #endif /* __NO_STRICT_ALIGNMENT */
    747   1.1  sakamoto 
    748   1.1  sakamoto 		ifp->if_ipackets++;
    749   1.1  sakamoto 		eh = mtod(m, struct ether_header *);
    750   1.1  sakamoto 		m->m_pkthdr.rcvif = ifp;
    751   1.1  sakamoto 		m->m_pkthdr.len = m->m_len = total_len;
    752   1.1  sakamoto #if NBPFILTER > 0
    753   1.1  sakamoto 		/*
    754   1.1  sakamoto 		 * Handle BPF listeners. Let the BPF user see the packet, but
    755   1.1  sakamoto 		 * don't pass it up to the ether_input() layer unless it's
    756   1.1  sakamoto 		 * a broadcast packet, multicast packet, matches our ethernet
    757   1.1  sakamoto 		 * address or the interface is in promiscuous mode.
    758   1.1  sakamoto 		 */
    759   1.1  sakamoto 		if (ifp->if_bpf) {
    760   1.2  sakamoto 			bpf_mtap(ifp->if_bpf, m);
    761  1.18   thorpej 			if ((ifp->if_flags & IFF_PROMISC) != 0 &&
    762  1.26   thorpej 			    ETHER_IS_MULTICAST(eh->ether_dhost) == 0 &&
    763  1.26   thorpej 			    memcmp(eh->ether_dhost, LLADDR(ifp->if_sadl),
    764  1.26   thorpej 				   ETHER_ADDR_LEN) != 0) {
    765   1.1  sakamoto 				m_freem(m);
    766   1.1  sakamoto 				continue;
    767   1.1  sakamoto 			}
    768   1.1  sakamoto 		}
    769   1.1  sakamoto #endif
    770  1.22   thorpej 		/* Pass it on. */
    771  1.22   thorpej 		(*ifp->if_input)(ifp, m);
    772   1.1  sakamoto 	}
    773  1.18   thorpej 
    774  1.18   thorpej 	/* Update the receive pointer. */
    775  1.18   thorpej 	sc->vr_rxptr = i;
    776   1.1  sakamoto }
    777   1.1  sakamoto 
    778  1.15   thorpej void
    779  1.15   thorpej vr_rxeoc(sc)
    780  1.15   thorpej 	struct vr_softc *sc;
    781   1.1  sakamoto {
    782   1.1  sakamoto 
    783   1.1  sakamoto 	vr_rxeof(sc);
    784   1.1  sakamoto 	VR_CLRBIT16(sc, VR_COMMAND, VR_CMD_RX_ON);
    785  1.18   thorpej 	CSR_WRITE_4(sc, VR_RXADDR, VR_CDRXADDR(sc, sc->vr_rxptr));
    786   1.1  sakamoto 	VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RX_ON);
    787   1.1  sakamoto 	VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RX_GO);
    788   1.1  sakamoto }
    789   1.1  sakamoto 
    790   1.1  sakamoto /*
    791   1.1  sakamoto  * A frame was downloaded to the chip. It's safe for us to clean up
    792   1.1  sakamoto  * the list buffers.
    793   1.1  sakamoto  */
    794  1.15   thorpej static void
    795  1.15   thorpej vr_txeof(sc)
    796  1.15   thorpej 	struct vr_softc *sc;
    797   1.1  sakamoto {
    798  1.18   thorpej 	struct ifnet *ifp = &sc->vr_ec.ec_if;
    799  1.18   thorpej 	struct vr_desc *d;
    800  1.18   thorpej 	struct vr_descsoft *ds;
    801  1.18   thorpej 	u_int32_t txstat;
    802  1.18   thorpej 	int i;
    803   1.1  sakamoto 
    804  1.18   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
    805   1.1  sakamoto 
    806   1.1  sakamoto 	/*
    807   1.1  sakamoto 	 * Go through our tx list and free mbufs for those
    808   1.1  sakamoto 	 * frames that have been transmitted.
    809   1.1  sakamoto 	 */
    810  1.18   thorpej 	for (i = sc->vr_txdirty; sc->vr_txpending != 0;
    811  1.18   thorpej 	     i = VR_NEXTTX(i), sc->vr_txpending--) {
    812  1.18   thorpej 		d = VR_CDTX(sc, i);
    813  1.18   thorpej 		ds = VR_DSTX(sc, i);
    814   1.1  sakamoto 
    815  1.18   thorpej 		VR_CDTXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    816   1.1  sakamoto 
    817  1.30   thorpej 		txstat = le32toh(d->vr_status);
    818   1.1  sakamoto 		if (txstat & VR_TXSTAT_OWN)
    819   1.1  sakamoto 			break;
    820   1.1  sakamoto 
    821  1.18   thorpej 		bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap,
    822  1.18   thorpej 		    0, ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
    823  1.18   thorpej 		bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
    824  1.18   thorpej 		m_freem(ds->ds_mbuf);
    825  1.18   thorpej 		ds->ds_mbuf = NULL;
    826  1.18   thorpej 
    827   1.1  sakamoto 		if (txstat & VR_TXSTAT_ERRSUM) {
    828   1.1  sakamoto 			ifp->if_oerrors++;
    829   1.1  sakamoto 			if (txstat & VR_TXSTAT_DEFER)
    830   1.1  sakamoto 				ifp->if_collisions++;
    831   1.1  sakamoto 			if (txstat & VR_TXSTAT_LATECOLL)
    832   1.1  sakamoto 				ifp->if_collisions++;
    833   1.1  sakamoto 		}
    834   1.1  sakamoto 
    835  1.18   thorpej 		ifp->if_collisions += (txstat & VR_TXSTAT_COLLCNT) >> 3;
    836   1.1  sakamoto 		ifp->if_opackets++;
    837   1.1  sakamoto 	}
    838   1.1  sakamoto 
    839  1.18   thorpej 	/* Update the dirty transmit buffer pointer. */
    840  1.18   thorpej 	sc->vr_txdirty = i;
    841   1.1  sakamoto 
    842  1.18   thorpej 	/*
    843  1.18   thorpej 	 * Cancel the watchdog timer if there are no pending
    844  1.18   thorpej 	 * transmissions.
    845  1.18   thorpej 	 */
    846  1.18   thorpej 	if (sc->vr_txpending == 0)
    847  1.18   thorpej 		ifp->if_timer = 0;
    848   1.1  sakamoto }
    849   1.1  sakamoto 
    850  1.16   thorpej static int
    851  1.15   thorpej vr_intr(arg)
    852  1.15   thorpej 	void *arg;
    853   1.1  sakamoto {
    854  1.15   thorpej 	struct vr_softc *sc;
    855  1.15   thorpej 	struct ifnet *ifp;
    856  1.15   thorpej 	u_int16_t status;
    857  1.18   thorpej 	int handled = 0, dotx = 0;
    858   1.1  sakamoto 
    859   1.1  sakamoto 	sc = arg;
    860   1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
    861   1.1  sakamoto 
    862  1.18   thorpej 	/* Suppress unwanted interrupts. */
    863  1.16   thorpej 	if ((ifp->if_flags & IFF_UP) == 0) {
    864  1.23   thorpej 		vr_stop(sc, 1);
    865  1.16   thorpej 		return (0);
    866   1.1  sakamoto 	}
    867   1.1  sakamoto 
    868   1.1  sakamoto 	/* Disable interrupts. */
    869   1.1  sakamoto 	CSR_WRITE_2(sc, VR_IMR, 0x0000);
    870   1.1  sakamoto 
    871   1.1  sakamoto 	for (;;) {
    872   1.1  sakamoto 		status = CSR_READ_2(sc, VR_ISR);
    873   1.1  sakamoto 		if (status)
    874   1.1  sakamoto 			CSR_WRITE_2(sc, VR_ISR, status);
    875   1.1  sakamoto 
    876   1.1  sakamoto 		if ((status & VR_INTRS) == 0)
    877   1.1  sakamoto 			break;
    878   1.1  sakamoto 
    879  1.16   thorpej 		handled = 1;
    880  1.16   thorpej 
    881   1.1  sakamoto 		if (status & VR_ISR_RX_OK)
    882   1.1  sakamoto 			vr_rxeof(sc);
    883   1.1  sakamoto 
    884  1.18   thorpej 		if (status &
    885  1.18   thorpej 		    (VR_ISR_RX_ERR | VR_ISR_RX_NOBUF | VR_ISR_RX_OFLOW |
    886  1.18   thorpej 		     VR_ISR_RX_DROPPED))
    887   1.1  sakamoto 			vr_rxeoc(sc);
    888   1.1  sakamoto 
    889   1.1  sakamoto 		if (status & VR_ISR_TX_OK) {
    890  1.18   thorpej 			dotx = 1;
    891   1.1  sakamoto 			vr_txeof(sc);
    892   1.1  sakamoto 		}
    893   1.1  sakamoto 
    894  1.18   thorpej 		if (status & (VR_ISR_TX_UNDERRUN | VR_ISR_TX_ABRT)) {
    895  1.18   thorpej 			if (status & VR_ISR_TX_UNDERRUN)
    896  1.18   thorpej 				printf("%s: transmit underrun\n",
    897  1.18   thorpej 				    sc->vr_dev.dv_xname);
    898  1.18   thorpej 			if (status & VR_ISR_TX_ABRT)
    899  1.18   thorpej 				printf("%s: transmit aborted\n",
    900  1.18   thorpej 				    sc->vr_dev.dv_xname);
    901   1.1  sakamoto 			ifp->if_oerrors++;
    902  1.18   thorpej 			dotx = 1;
    903   1.1  sakamoto 			vr_txeof(sc);
    904  1.18   thorpej 			if (sc->vr_txpending) {
    905   1.1  sakamoto 				VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_ON);
    906   1.1  sakamoto 				VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_GO);
    907   1.1  sakamoto 			}
    908   1.1  sakamoto 		}
    909   1.1  sakamoto 
    910   1.1  sakamoto 		if (status & VR_ISR_BUSERR) {
    911  1.18   thorpej 			printf("%s: PCI bus error\n", sc->vr_dev.dv_xname);
    912  1.18   thorpej 			/* vr_init() calls vr_start() */
    913  1.18   thorpej 			dotx = 0;
    914  1.23   thorpej 			(void) vr_init(sc);
    915   1.1  sakamoto 		}
    916   1.1  sakamoto 	}
    917   1.1  sakamoto 
    918   1.1  sakamoto 	/* Re-enable interrupts. */
    919   1.1  sakamoto 	CSR_WRITE_2(sc, VR_IMR, VR_INTRS);
    920   1.1  sakamoto 
    921  1.18   thorpej 	if (dotx)
    922   1.1  sakamoto 		vr_start(ifp);
    923  1.16   thorpej 
    924  1.16   thorpej 	return (handled);
    925   1.1  sakamoto }
    926   1.1  sakamoto 
    927   1.1  sakamoto /*
    928   1.1  sakamoto  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
    929   1.1  sakamoto  * to the mbuf data regions directly in the transmit lists. We also save a
    930   1.1  sakamoto  * copy of the pointers since the transmit list fragment pointers are
    931   1.1  sakamoto  * physical addresses.
    932   1.1  sakamoto  */
    933  1.15   thorpej static void
    934  1.15   thorpej vr_start(ifp)
    935  1.15   thorpej 	struct ifnet *ifp;
    936   1.1  sakamoto {
    937  1.18   thorpej 	struct vr_softc *sc = ifp->if_softc;
    938  1.18   thorpej 	struct mbuf *m0, *m;
    939  1.18   thorpej 	struct vr_desc *d;
    940  1.18   thorpej 	struct vr_descsoft *ds;
    941  1.18   thorpej 	int error, firsttx, nexttx, opending;
    942   1.1  sakamoto 
    943  1.18   thorpej 	/*
    944  1.18   thorpej 	 * Remember the previous txpending and the first transmit
    945  1.18   thorpej 	 * descriptor we use.
    946  1.18   thorpej 	 */
    947  1.18   thorpej 	opending = sc->vr_txpending;
    948  1.18   thorpej 	firsttx = VR_NEXTTX(sc->vr_txlast);
    949   1.1  sakamoto 
    950   1.1  sakamoto 	/*
    951  1.18   thorpej 	 * Loop through the send queue, setting up transmit descriptors
    952  1.18   thorpej 	 * until we drain the queue, or use up all available transmit
    953  1.18   thorpej 	 * descriptors.
    954   1.1  sakamoto 	 */
    955  1.18   thorpej 	while (sc->vr_txpending < VR_NTXDESC) {
    956  1.18   thorpej 		/*
    957  1.18   thorpej 		 * Grab a packet off the queue.
    958  1.18   thorpej 		 */
    959  1.18   thorpej 		IF_DEQUEUE(&ifp->if_snd, m0);
    960  1.18   thorpej 		if (m0 == NULL)
    961  1.18   thorpej 			break;
    962   1.1  sakamoto 
    963  1.18   thorpej 		/*
    964  1.18   thorpej 		 * Get the next available transmit descriptor.
    965  1.18   thorpej 		 */
    966  1.18   thorpej 		nexttx = VR_NEXTTX(sc->vr_txlast);
    967  1.18   thorpej 		d = VR_CDTX(sc, nexttx);
    968  1.18   thorpej 		ds = VR_DSTX(sc, nexttx);
    969   1.1  sakamoto 
    970  1.18   thorpej 		/*
    971  1.18   thorpej 		 * Load the DMA map.  If this fails, the packet didn't
    972  1.18   thorpej 		 * fit in one DMA segment, and we need to copy.  Note,
    973  1.18   thorpej 		 * the packet must also be aligned.
    974  1.18   thorpej 		 */
    975  1.18   thorpej 		if ((mtod(m0, bus_addr_t) & 3) != 0 ||
    976  1.18   thorpej 		    bus_dmamap_load_mbuf(sc->vr_dmat, ds->ds_dmamap, m0,
    977  1.18   thorpej 		     BUS_DMA_NOWAIT) != 0) {
    978  1.18   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    979  1.18   thorpej 			if (m == NULL) {
    980  1.18   thorpej 				printf("%s: unable to allocate Tx mbuf\n",
    981  1.18   thorpej 				    sc->vr_dev.dv_xname);
    982  1.18   thorpej 				IF_PREPEND(&ifp->if_snd, m0);
    983  1.18   thorpej 				break;
    984  1.18   thorpej 			}
    985  1.18   thorpej 			if (m0->m_pkthdr.len > MHLEN) {
    986  1.18   thorpej 				MCLGET(m, M_DONTWAIT);
    987  1.18   thorpej 				if ((m->m_flags & M_EXT) == 0) {
    988  1.18   thorpej 					printf("%s: unable to allocate Tx "
    989  1.18   thorpej 					    "cluster\n", sc->vr_dev.dv_xname);
    990  1.18   thorpej 					m_freem(m);
    991  1.18   thorpej 					IF_PREPEND(&ifp->if_snd, m0);
    992  1.18   thorpej 					break;
    993  1.18   thorpej 				}
    994  1.18   thorpej 			}
    995  1.18   thorpej 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
    996  1.18   thorpej 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
    997  1.18   thorpej 			m_freem(m0);
    998  1.18   thorpej 			m0 = m;
    999  1.18   thorpej 			error = bus_dmamap_load_mbuf(sc->vr_dmat,
   1000  1.18   thorpej 			    ds->ds_dmamap, m0, BUS_DMA_NOWAIT);
   1001  1.18   thorpej 			if (error) {
   1002  1.18   thorpej 				printf("%s: unable to load Tx buffer, "
   1003  1.18   thorpej 				    "error = %d\n", sc->vr_dev.dv_xname, error);
   1004  1.18   thorpej 				IF_PREPEND(&ifp->if_snd, m0);
   1005  1.18   thorpej 				break;
   1006  1.18   thorpej 			}
   1007  1.18   thorpej 		}
   1008   1.1  sakamoto 
   1009  1.18   thorpej 		/* Sync the DMA map. */
   1010  1.18   thorpej 		bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
   1011  1.18   thorpej 		    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   1012   1.1  sakamoto 
   1013  1.18   thorpej 		/*
   1014  1.18   thorpej 		 * Store a pointer to the packet so we can free it later.
   1015  1.18   thorpej 		 */
   1016  1.18   thorpej 		ds->ds_mbuf = m0;
   1017   1.1  sakamoto 
   1018   1.1  sakamoto #if NBPFILTER > 0
   1019   1.1  sakamoto 		/*
   1020   1.1  sakamoto 		 * If there's a BPF listener, bounce a copy of this frame
   1021   1.1  sakamoto 		 * to him.
   1022   1.1  sakamoto 		 */
   1023   1.1  sakamoto 		if (ifp->if_bpf)
   1024  1.18   thorpej 			bpf_mtap(ifp->if_bpf, m0);
   1025   1.2  sakamoto #endif
   1026  1.18   thorpej 
   1027  1.18   thorpej 		/*
   1028  1.18   thorpej 		 * Fill in the transmit descriptor.  The Rhine
   1029  1.18   thorpej 		 * doesn't auto-pad, so we have to do this ourselves.
   1030  1.18   thorpej 		 */
   1031  1.30   thorpej 		d->vr_data = htole32(ds->ds_dmamap->dm_segs[0].ds_addr);
   1032  1.30   thorpej 		d->vr_ctl = htole32(m0->m_pkthdr.len < VR_MIN_FRAMELEN ?
   1033  1.21   thorpej 		    VR_MIN_FRAMELEN : m0->m_pkthdr.len);
   1034  1.18   thorpej 		d->vr_ctl |=
   1035  1.30   thorpej 		    htole32(VR_TXCTL_TLINK|VR_TXCTL_FIRSTFRAG|
   1036  1.30   thorpej 		    VR_TXCTL_LASTFRAG);
   1037  1.18   thorpej 
   1038  1.18   thorpej 		/*
   1039  1.18   thorpej 		 * If this is the first descriptor we're enqueuing,
   1040  1.18   thorpej 		 * don't give it to the Rhine yet.  That could cause
   1041  1.18   thorpej 		 * a race condition.  We'll do it below.
   1042  1.18   thorpej 		 */
   1043  1.18   thorpej 		if (nexttx == firsttx)
   1044  1.18   thorpej 			d->vr_status = 0;
   1045  1.18   thorpej 		else
   1046  1.30   thorpej 			d->vr_status = htole32(VR_TXSTAT_OWN);
   1047  1.18   thorpej 
   1048  1.18   thorpej 		VR_CDTXSYNC(sc, nexttx,
   1049  1.18   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1050  1.18   thorpej 
   1051  1.18   thorpej 		/* Advance the tx pointer. */
   1052  1.18   thorpej 		sc->vr_txpending++;
   1053  1.18   thorpej 		sc->vr_txlast = nexttx;
   1054  1.18   thorpej 	}
   1055  1.18   thorpej 
   1056  1.18   thorpej 	if (sc->vr_txpending == VR_NTXDESC) {
   1057  1.18   thorpej 		/* No more slots left; notify upper layer. */
   1058  1.18   thorpej 		ifp->if_flags |= IFF_OACTIVE;
   1059   1.1  sakamoto 	}
   1060   1.1  sakamoto 
   1061  1.18   thorpej 	if (sc->vr_txpending != opending) {
   1062  1.18   thorpej 		/*
   1063  1.18   thorpej 		 * We enqueued packets.  If the transmitter was idle,
   1064  1.18   thorpej 		 * reset the txdirty pointer.
   1065  1.18   thorpej 		 */
   1066  1.18   thorpej 		if (opending == 0)
   1067  1.18   thorpej 			sc->vr_txdirty = firsttx;
   1068  1.18   thorpej 
   1069  1.18   thorpej 		/*
   1070  1.18   thorpej 		 * Cause a transmit interrupt to happen on the
   1071  1.18   thorpej 		 * last packet we enqueued.
   1072  1.18   thorpej 		 */
   1073  1.30   thorpej 		VR_CDTX(sc, sc->vr_txlast)->vr_ctl |= htole32(VR_TXCTL_FINT);
   1074  1.18   thorpej 		VR_CDTXSYNC(sc, sc->vr_txlast,
   1075  1.18   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1076   1.1  sakamoto 
   1077  1.18   thorpej 		/*
   1078  1.18   thorpej 		 * The entire packet chain is set up.  Give the
   1079  1.18   thorpej 		 * first descriptor to the Rhine now.
   1080  1.18   thorpej 		 */
   1081  1.30   thorpej 		VR_CDTX(sc, firsttx)->vr_status = htole32(VR_TXSTAT_OWN);
   1082  1.18   thorpej 		VR_CDTXSYNC(sc, firsttx,
   1083  1.18   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1084   1.1  sakamoto 
   1085  1.18   thorpej 		/* Start the transmitter. */
   1086  1.18   thorpej 		VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_ON|VR_CMD_TX_GO);
   1087   1.1  sakamoto 
   1088  1.18   thorpej 		/* Set the watchdog timer in case the chip flakes out. */
   1089  1.18   thorpej 		ifp->if_timer = 5;
   1090  1.18   thorpej 	}
   1091   1.1  sakamoto }
   1092   1.1  sakamoto 
   1093  1.13   thorpej /*
   1094  1.13   thorpej  * Initialize the interface.  Must be called at splnet.
   1095  1.13   thorpej  */
   1096  1.23   thorpej static int
   1097  1.23   thorpej vr_init(sc)
   1098  1.23   thorpej 	struct vr_softc *sc;
   1099   1.1  sakamoto {
   1100  1.15   thorpej 	struct ifnet *ifp = &sc->vr_ec.ec_if;
   1101  1.18   thorpej 	struct vr_desc *d;
   1102  1.23   thorpej 	struct vr_descsoft *ds;
   1103  1.25       hwr 	int i, error = 0;
   1104   1.1  sakamoto 
   1105  1.18   thorpej 	/* Cancel pending I/O. */
   1106  1.23   thorpej 	vr_stop(sc, 0);
   1107  1.18   thorpej 
   1108  1.18   thorpej 	/* Reset the Rhine to a known state. */
   1109   1.1  sakamoto 	vr_reset(sc);
   1110   1.1  sakamoto 
   1111   1.1  sakamoto 	VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_THRESH);
   1112   1.1  sakamoto 	VR_SETBIT(sc, VR_RXCFG, VR_RXTHRESH_STORENFWD);
   1113   1.1  sakamoto 
   1114   1.1  sakamoto 	VR_CLRBIT(sc, VR_TXCFG, VR_TXCFG_TX_THRESH);
   1115   1.1  sakamoto 	VR_SETBIT(sc, VR_TXCFG, VR_TXTHRESH_STORENFWD);
   1116   1.1  sakamoto 
   1117   1.1  sakamoto 	/*
   1118  1.18   thorpej 	 * Initialize the transmit desciptor ring.  txlast is initialized
   1119  1.18   thorpej 	 * to the end of the list so that it will wrap around to the first
   1120  1.18   thorpej 	 * descriptor when the first packet is transmitted.
   1121  1.18   thorpej 	 */
   1122  1.18   thorpej 	for (i = 0; i < VR_NTXDESC; i++) {
   1123  1.18   thorpej 		d = VR_CDTX(sc, i);
   1124  1.18   thorpej 		memset(d, 0, sizeof(struct vr_desc));
   1125  1.30   thorpej 		d->vr_next = htole32(VR_CDTXADDR(sc, VR_NEXTTX(i)));
   1126  1.18   thorpej 		VR_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1127  1.18   thorpej 	}
   1128  1.18   thorpej 	sc->vr_txpending = 0;
   1129  1.18   thorpej 	sc->vr_txdirty = 0;
   1130  1.18   thorpej 	sc->vr_txlast = VR_NTXDESC - 1;
   1131  1.18   thorpej 
   1132  1.18   thorpej 	/*
   1133  1.23   thorpej 	 * Initialize the receive descriptor ring.
   1134  1.18   thorpej 	 */
   1135  1.23   thorpej 	for (i = 0; i < VR_NRXDESC; i++) {
   1136  1.23   thorpej 		ds = VR_DSRX(sc, i);
   1137  1.23   thorpej 		if (ds->ds_mbuf == NULL) {
   1138  1.23   thorpej 			if ((error = vr_add_rxbuf(sc, i)) != 0) {
   1139  1.23   thorpej 				printf("%s: unable to allocate or map rx "
   1140  1.23   thorpej 				    "buffer %d, error = %d\n",
   1141  1.23   thorpej 				    sc->vr_dev.dv_xname, i, error);
   1142  1.23   thorpej 				/*
   1143  1.23   thorpej 				 * XXX Should attempt to run with fewer receive
   1144  1.23   thorpej 				 * XXX buffers instead of just failing.
   1145  1.23   thorpej 				 */
   1146  1.23   thorpej 				vr_rxdrain(sc);
   1147  1.23   thorpej 				goto out;
   1148  1.23   thorpej 			}
   1149  1.23   thorpej 		}
   1150  1.23   thorpej 	}
   1151  1.18   thorpej 	sc->vr_rxptr = 0;
   1152   1.1  sakamoto 
   1153   1.1  sakamoto 	/* If we want promiscuous mode, set the allframes bit. */
   1154   1.1  sakamoto 	if (ifp->if_flags & IFF_PROMISC)
   1155   1.1  sakamoto 		VR_SETBIT(sc, VR_RXCFG, VR_RXCFG_RX_PROMISC);
   1156   1.1  sakamoto 	else
   1157   1.1  sakamoto 		VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_PROMISC);
   1158   1.1  sakamoto 
   1159   1.1  sakamoto 	/* Set capture broadcast bit to capture broadcast frames. */
   1160   1.1  sakamoto 	if (ifp->if_flags & IFF_BROADCAST)
   1161   1.1  sakamoto 		VR_SETBIT(sc, VR_RXCFG, VR_RXCFG_RX_BROAD);
   1162   1.1  sakamoto 	else
   1163   1.1  sakamoto 		VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_BROAD);
   1164   1.1  sakamoto 
   1165  1.18   thorpej 	/* Program the multicast filter, if necessary. */
   1166   1.1  sakamoto 	vr_setmulti(sc);
   1167   1.1  sakamoto 
   1168  1.18   thorpej 	/* Give the transmit and recieve rings to the Rhine. */
   1169  1.18   thorpej 	CSR_WRITE_4(sc, VR_RXADDR, VR_CDRXADDR(sc, sc->vr_rxptr));
   1170  1.18   thorpej 	CSR_WRITE_4(sc, VR_TXADDR, VR_CDTXADDR(sc, VR_NEXTTX(sc->vr_txlast)));
   1171  1.18   thorpej 
   1172  1.18   thorpej 	/* Set current media. */
   1173  1.18   thorpej 	mii_mediachg(&sc->vr_mii);
   1174   1.1  sakamoto 
   1175   1.1  sakamoto 	/* Enable receiver and transmitter. */
   1176   1.1  sakamoto 	CSR_WRITE_2(sc, VR_COMMAND, VR_CMD_TX_NOPOLL|VR_CMD_START|
   1177   1.1  sakamoto 				    VR_CMD_TX_ON|VR_CMD_RX_ON|
   1178   1.1  sakamoto 				    VR_CMD_RX_GO);
   1179   1.1  sakamoto 
   1180  1.18   thorpej 	/* Enable interrupts. */
   1181   1.1  sakamoto 	CSR_WRITE_2(sc, VR_ISR, 0xFFFF);
   1182   1.1  sakamoto 	CSR_WRITE_2(sc, VR_IMR, VR_INTRS);
   1183   1.1  sakamoto 
   1184   1.1  sakamoto 	ifp->if_flags |= IFF_RUNNING;
   1185   1.1  sakamoto 	ifp->if_flags &= ~IFF_OACTIVE;
   1186   1.1  sakamoto 
   1187  1.11   thorpej 	/* Start one second timer. */
   1188  1.11   thorpej 	timeout(vr_tick, sc, hz);
   1189  1.18   thorpej 
   1190  1.18   thorpej 	/* Attempt to start output on the interface. */
   1191  1.18   thorpej 	vr_start(ifp);
   1192  1.23   thorpej 
   1193  1.23   thorpej  out:
   1194  1.23   thorpej 	if (error)
   1195  1.23   thorpej 		printf("%s: interface not running\n", sc->vr_dev.dv_xname);
   1196  1.23   thorpej 	return (error);
   1197   1.1  sakamoto }
   1198   1.1  sakamoto 
   1199   1.1  sakamoto /*
   1200   1.1  sakamoto  * Set media options.
   1201   1.1  sakamoto  */
   1202  1.15   thorpej static int
   1203  1.15   thorpej vr_ifmedia_upd(ifp)
   1204  1.15   thorpej 	struct ifnet *ifp;
   1205   1.1  sakamoto {
   1206  1.11   thorpej 	struct vr_softc *sc = ifp->if_softc;
   1207   1.1  sakamoto 
   1208  1.11   thorpej 	if (ifp->if_flags & IFF_UP)
   1209  1.11   thorpej 		mii_mediachg(&sc->vr_mii);
   1210   1.2  sakamoto 	return (0);
   1211   1.1  sakamoto }
   1212   1.1  sakamoto 
   1213   1.1  sakamoto /*
   1214   1.1  sakamoto  * Report current media status.
   1215   1.1  sakamoto  */
   1216  1.15   thorpej static void
   1217  1.15   thorpej vr_ifmedia_sts(ifp, ifmr)
   1218  1.15   thorpej 	struct ifnet *ifp;
   1219  1.15   thorpej 	struct ifmediareq *ifmr;
   1220   1.1  sakamoto {
   1221  1.11   thorpej 	struct vr_softc *sc = ifp->if_softc;
   1222   1.1  sakamoto 
   1223  1.11   thorpej 	mii_pollstat(&sc->vr_mii);
   1224  1.11   thorpej 	ifmr->ifm_status = sc->vr_mii.mii_media_status;
   1225  1.11   thorpej 	ifmr->ifm_active = sc->vr_mii.mii_media_active;
   1226   1.1  sakamoto }
   1227   1.1  sakamoto 
   1228  1.15   thorpej static int
   1229  1.15   thorpej vr_ioctl(ifp, command, data)
   1230  1.15   thorpej 	struct ifnet *ifp;
   1231  1.15   thorpej 	u_long command;
   1232  1.15   thorpej 	caddr_t data;
   1233  1.15   thorpej {
   1234  1.15   thorpej 	struct vr_softc *sc = ifp->if_softc;
   1235  1.15   thorpej 	struct ifreq *ifr = (struct ifreq *)data;
   1236  1.15   thorpej 	struct ifaddr *ifa = (struct ifaddr *)data;
   1237  1.15   thorpej 	int s, error = 0;
   1238   1.1  sakamoto 
   1239  1.12   thorpej 	s = splnet();
   1240   1.1  sakamoto 
   1241   1.2  sakamoto 	switch (command) {
   1242   1.2  sakamoto 	case SIOCSIFADDR:
   1243   1.2  sakamoto 		ifp->if_flags |= IFF_UP;
   1244   1.2  sakamoto 
   1245   1.2  sakamoto 		switch (ifa->ifa_addr->sa_family) {
   1246   1.2  sakamoto #ifdef INET
   1247   1.2  sakamoto 		case AF_INET:
   1248  1.23   thorpej 			if ((error = vr_init(sc)) != 0)
   1249  1.23   thorpej 				break;
   1250   1.2  sakamoto 			arp_ifinit(ifp, ifa);
   1251   1.2  sakamoto 			break;
   1252   1.2  sakamoto #endif /* INET */
   1253   1.2  sakamoto 		default:
   1254  1.23   thorpej 			error = vr_init(sc);
   1255   1.2  sakamoto 			break;
   1256   1.2  sakamoto 		}
   1257   1.2  sakamoto 		break;
   1258   1.2  sakamoto 
   1259   1.2  sakamoto 	case SIOCGIFADDR:
   1260   1.2  sakamoto 		bcopy((caddr_t) sc->vr_enaddr,
   1261   1.2  sakamoto 			(caddr_t) ((struct sockaddr *)&ifr->ifr_data)->sa_data,
   1262   1.2  sakamoto 			ETHER_ADDR_LEN);
   1263   1.2  sakamoto 		break;
   1264   1.2  sakamoto 
   1265   1.2  sakamoto 	case SIOCSIFMTU:
   1266   1.2  sakamoto 		if (ifr->ifr_mtu > ETHERMTU)
   1267   1.2  sakamoto 			error = EINVAL;
   1268   1.2  sakamoto 		else
   1269   1.2  sakamoto 			ifp->if_mtu = ifr->ifr_mtu;
   1270   1.2  sakamoto 		break;
   1271   1.2  sakamoto 
   1272   1.1  sakamoto 	case SIOCSIFFLAGS:
   1273  1.18   thorpej 		if ((ifp->if_flags & IFF_UP) == 0 &&
   1274  1.18   thorpej 		    (ifp->if_flags & IFF_RUNNING) != 0) {
   1275  1.18   thorpej 			/*
   1276  1.18   thorpej 			 * If interface is marked down and it is running, then
   1277  1.18   thorpej 			 * stop it.
   1278  1.18   thorpej 			 */
   1279  1.23   thorpej 			vr_stop(sc, 1);
   1280  1.18   thorpej 		} else if ((ifp->if_flags & IFF_UP) != 0 &&
   1281  1.18   thorpej 			   (ifp->if_flags & IFF_RUNNING) == 0) {
   1282  1.18   thorpej 			/*
   1283  1.18   thorpej 			 * If interface is marked up and it is stopped, then
   1284  1.18   thorpej 			 * start it.
   1285  1.18   thorpej 			 */
   1286  1.23   thorpej 			error = vr_init(sc);
   1287  1.18   thorpej 		} else if ((ifp->if_flags & IFF_UP) != 0) {
   1288  1.18   thorpej 			/*
   1289  1.18   thorpej 			 * Reset the interface to pick up changes in any other
   1290  1.18   thorpej 			 * flags that affect the hardware state.
   1291  1.18   thorpej 			 */
   1292  1.23   thorpej 			error = vr_init(sc);
   1293   1.1  sakamoto 		}
   1294   1.1  sakamoto 		break;
   1295  1.18   thorpej 
   1296   1.1  sakamoto 	case SIOCADDMULTI:
   1297   1.1  sakamoto 	case SIOCDELMULTI:
   1298   1.2  sakamoto 		if (command == SIOCADDMULTI)
   1299   1.2  sakamoto 			error = ether_addmulti(ifr, &sc->vr_ec);
   1300   1.2  sakamoto 		else
   1301   1.2  sakamoto 			error = ether_delmulti(ifr, &sc->vr_ec);
   1302   1.2  sakamoto 
   1303   1.2  sakamoto 		if (error == ENETRESET) {
   1304  1.18   thorpej 			/*
   1305  1.18   thorpej 			 * Multicast list has changed; set the hardware filter
   1306  1.18   thorpej 			 * accordingly.
   1307  1.18   thorpej 			 */
   1308   1.2  sakamoto 			vr_setmulti(sc);
   1309   1.2  sakamoto 			error = 0;
   1310   1.2  sakamoto 		}
   1311   1.1  sakamoto 		break;
   1312  1.18   thorpej 
   1313   1.1  sakamoto 	case SIOCGIFMEDIA:
   1314   1.1  sakamoto 	case SIOCSIFMEDIA:
   1315  1.11   thorpej 		error = ifmedia_ioctl(ifp, ifr, &sc->vr_mii.mii_media, command);
   1316   1.1  sakamoto 		break;
   1317  1.18   thorpej 
   1318   1.1  sakamoto 	default:
   1319   1.1  sakamoto 		error = EINVAL;
   1320   1.1  sakamoto 		break;
   1321   1.1  sakamoto 	}
   1322   1.1  sakamoto 
   1323  1.13   thorpej 	splx(s);
   1324   1.2  sakamoto 	return (error);
   1325   1.1  sakamoto }
   1326   1.1  sakamoto 
   1327  1.15   thorpej static void
   1328  1.15   thorpej vr_watchdog(ifp)
   1329  1.15   thorpej 	struct ifnet *ifp;
   1330   1.1  sakamoto {
   1331  1.18   thorpej 	struct vr_softc *sc = ifp->if_softc;
   1332   1.1  sakamoto 
   1333  1.18   thorpej 	printf("%s: device timeout\n", sc->vr_dev.dv_xname);
   1334   1.1  sakamoto 	ifp->if_oerrors++;
   1335   1.1  sakamoto 
   1336  1.23   thorpej 	(void) vr_init(sc);
   1337   1.1  sakamoto }
   1338   1.1  sakamoto 
   1339   1.1  sakamoto /*
   1340  1.11   thorpej  * One second timer, used to tick MII.
   1341  1.11   thorpej  */
   1342  1.11   thorpej static void
   1343  1.11   thorpej vr_tick(arg)
   1344  1.11   thorpej 	void *arg;
   1345  1.11   thorpej {
   1346  1.11   thorpej 	struct vr_softc *sc = arg;
   1347  1.11   thorpej 	int s;
   1348  1.11   thorpej 
   1349  1.12   thorpej 	s = splnet();
   1350  1.11   thorpej 	mii_tick(&sc->vr_mii);
   1351  1.11   thorpej 	splx(s);
   1352  1.11   thorpej 
   1353  1.11   thorpej 	timeout(vr_tick, sc, hz);
   1354  1.11   thorpej }
   1355  1.11   thorpej 
   1356  1.11   thorpej /*
   1357  1.23   thorpej  * Drain the receive queue.
   1358  1.23   thorpej  */
   1359  1.23   thorpej static void
   1360  1.23   thorpej vr_rxdrain(sc)
   1361  1.23   thorpej 	struct vr_softc *sc;
   1362  1.23   thorpej {
   1363  1.23   thorpej 	struct vr_descsoft *ds;
   1364  1.23   thorpej 	int i;
   1365  1.23   thorpej 
   1366  1.23   thorpej 	for (i = 0; i < VR_NRXDESC; i++) {
   1367  1.23   thorpej 		ds = VR_DSRX(sc, i);
   1368  1.23   thorpej 		if (ds->ds_mbuf != NULL) {
   1369  1.23   thorpej 			bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
   1370  1.23   thorpej 			m_freem(ds->ds_mbuf);
   1371  1.23   thorpej 			ds->ds_mbuf = NULL;
   1372  1.23   thorpej 		}
   1373  1.23   thorpej 	}
   1374  1.23   thorpej }
   1375  1.23   thorpej 
   1376  1.23   thorpej /*
   1377   1.1  sakamoto  * Stop the adapter and free any mbufs allocated to the
   1378  1.18   thorpej  * transmit lists.
   1379   1.1  sakamoto  */
   1380  1.15   thorpej static void
   1381  1.23   thorpej vr_stop(sc, drain)
   1382  1.15   thorpej 	struct vr_softc *sc;
   1383  1.23   thorpej 	int drain;
   1384   1.1  sakamoto {
   1385  1.18   thorpej 	struct vr_descsoft *ds;
   1386  1.15   thorpej 	struct ifnet *ifp;
   1387  1.15   thorpej 	int i;
   1388   1.1  sakamoto 
   1389  1.11   thorpej 	/* Cancel one second timer. */
   1390  1.11   thorpej 	untimeout(vr_tick, sc);
   1391  1.28   thorpej 
   1392  1.28   thorpej 	/* Down the MII. */
   1393  1.28   thorpej 	mii_down(&sc->vr_mii);
   1394  1.11   thorpej 
   1395   1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
   1396   1.1  sakamoto 	ifp->if_timer = 0;
   1397   1.1  sakamoto 
   1398   1.1  sakamoto 	VR_SETBIT16(sc, VR_COMMAND, VR_CMD_STOP);
   1399   1.1  sakamoto 	VR_CLRBIT16(sc, VR_COMMAND, (VR_CMD_RX_ON|VR_CMD_TX_ON));
   1400   1.1  sakamoto 	CSR_WRITE_2(sc, VR_IMR, 0x0000);
   1401   1.1  sakamoto 	CSR_WRITE_4(sc, VR_TXADDR, 0x00000000);
   1402   1.1  sakamoto 	CSR_WRITE_4(sc, VR_RXADDR, 0x00000000);
   1403   1.1  sakamoto 
   1404   1.1  sakamoto 	/*
   1405  1.18   thorpej 	 * Release any queued transmit buffers.
   1406   1.1  sakamoto 	 */
   1407  1.18   thorpej 	for (i = 0; i < VR_NTXDESC; i++) {
   1408  1.18   thorpej 		ds = VR_DSTX(sc, i);
   1409  1.18   thorpej 		if (ds->ds_mbuf != NULL) {
   1410  1.18   thorpej 			bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
   1411  1.18   thorpej 			m_freem(ds->ds_mbuf);
   1412  1.18   thorpej 			ds->ds_mbuf = NULL;
   1413   1.1  sakamoto 		}
   1414   1.1  sakamoto 	}
   1415   1.1  sakamoto 
   1416  1.23   thorpej 	if (drain) {
   1417  1.23   thorpej 		/*
   1418  1.23   thorpej 		 * Release the receive buffers.
   1419  1.23   thorpej 		 */
   1420  1.23   thorpej 		vr_rxdrain(sc);
   1421  1.23   thorpej 	}
   1422  1.23   thorpej 
   1423   1.1  sakamoto 	/*
   1424  1.18   thorpej 	 * Mark the interface down and cancel the watchdog timer.
   1425   1.1  sakamoto 	 */
   1426   1.1  sakamoto 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1427  1.18   thorpej 	ifp->if_timer = 0;
   1428   1.1  sakamoto }
   1429   1.1  sakamoto 
   1430   1.3  sakamoto static struct vr_type *vr_lookup __P((struct pci_attach_args *));
   1431   1.2  sakamoto static int vr_probe __P((struct device *, struct cfdata *, void *));
   1432   1.2  sakamoto static void vr_attach __P((struct device *, struct device *, void *));
   1433   1.2  sakamoto static void vr_shutdown __P((void *));
   1434   1.2  sakamoto 
   1435   1.2  sakamoto struct cfattach vr_ca = {
   1436   1.2  sakamoto 	sizeof (struct vr_softc), vr_probe, vr_attach
   1437   1.2  sakamoto };
   1438   1.2  sakamoto 
   1439   1.3  sakamoto static struct vr_type *
   1440   1.3  sakamoto vr_lookup(pa)
   1441   1.3  sakamoto 	struct pci_attach_args *pa;
   1442   1.3  sakamoto {
   1443   1.3  sakamoto 	struct vr_type *vrt;
   1444   1.3  sakamoto 
   1445   1.3  sakamoto 	for (vrt = vr_devs; vrt->vr_name != NULL; vrt++) {
   1446   1.3  sakamoto 		if (PCI_VENDOR(pa->pa_id) == vrt->vr_vid &&
   1447   1.3  sakamoto 		    PCI_PRODUCT(pa->pa_id) == vrt->vr_did)
   1448   1.3  sakamoto 			return (vrt);
   1449   1.3  sakamoto 	}
   1450   1.3  sakamoto 	return (NULL);
   1451   1.3  sakamoto }
   1452   1.3  sakamoto 
   1453   1.2  sakamoto static int
   1454   1.2  sakamoto vr_probe(parent, match, aux)
   1455   1.2  sakamoto 	struct device *parent;
   1456   1.2  sakamoto 	struct cfdata *match;
   1457   1.2  sakamoto 	void *aux;
   1458   1.2  sakamoto {
   1459   1.2  sakamoto 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
   1460   1.2  sakamoto 
   1461   1.3  sakamoto 	if (vr_lookup(pa) != NULL)
   1462   1.3  sakamoto 		return (1);
   1463   1.2  sakamoto 
   1464   1.2  sakamoto 	return (0);
   1465   1.2  sakamoto }
   1466   1.2  sakamoto 
   1467   1.2  sakamoto /*
   1468   1.2  sakamoto  * Stop all chip I/O so that the kernel's probe routines don't
   1469   1.2  sakamoto  * get confused by errant DMAs when rebooting.
   1470   1.2  sakamoto  */
   1471  1.15   thorpej static void
   1472  1.15   thorpej vr_shutdown(arg)
   1473   1.2  sakamoto 	void *arg;
   1474   1.2  sakamoto {
   1475  1.15   thorpej 	struct vr_softc *sc = (struct vr_softc *)arg;
   1476   1.2  sakamoto 
   1477  1.23   thorpej 	vr_stop(sc, 1);
   1478   1.2  sakamoto }
   1479   1.2  sakamoto 
   1480   1.2  sakamoto /*
   1481   1.2  sakamoto  * Attach the interface. Allocate softc structures, do ifmedia
   1482   1.2  sakamoto  * setup and ethernet/BPF attach.
   1483   1.2  sakamoto  */
   1484   1.2  sakamoto static void
   1485   1.2  sakamoto vr_attach(parent, self, aux)
   1486  1.15   thorpej 	struct device *parent;
   1487  1.15   thorpej 	struct device *self;
   1488  1.15   thorpej 	void *aux;
   1489   1.2  sakamoto {
   1490  1.15   thorpej 	struct vr_softc *sc = (struct vr_softc *) self;
   1491  1.15   thorpej 	struct pci_attach_args *pa = (struct pci_attach_args *) aux;
   1492  1.18   thorpej 	bus_dma_segment_t seg;
   1493  1.15   thorpej 	struct vr_type *vrt;
   1494  1.15   thorpej 	u_int32_t command;
   1495  1.15   thorpej 	struct ifnet *ifp;
   1496  1.15   thorpej 	u_char eaddr[ETHER_ADDR_LEN];
   1497  1.18   thorpej 	int i, rseg, error;
   1498  1.15   thorpej 
   1499   1.2  sakamoto #define	PCI_CONF_WRITE(r, v)	pci_conf_write(pa->pa_pc, pa->pa_tag, (r), (v))
   1500   1.2  sakamoto #define	PCI_CONF_READ(r)	pci_conf_read(pa->pa_pc, pa->pa_tag, (r))
   1501   1.2  sakamoto 
   1502   1.3  sakamoto 	vrt = vr_lookup(pa);
   1503   1.3  sakamoto 	if (vrt == NULL) {
   1504   1.3  sakamoto 		printf("\n");
   1505   1.3  sakamoto 		panic("vr_attach: impossible");
   1506   1.3  sakamoto 	}
   1507   1.3  sakamoto 
   1508   1.3  sakamoto 	printf(": %s Ethernet\n", vrt->vr_name);
   1509   1.2  sakamoto 
   1510   1.2  sakamoto 	/*
   1511   1.2  sakamoto 	 * Handle power management nonsense.
   1512   1.2  sakamoto 	 */
   1513   1.2  sakamoto 
   1514   1.2  sakamoto 	command = PCI_CONF_READ(VR_PCI_CAPID) & 0x000000FF;
   1515   1.2  sakamoto 	if (command == 0x01) {
   1516   1.2  sakamoto 		command = PCI_CONF_READ(VR_PCI_PWRMGMTCTRL);
   1517   1.2  sakamoto 		if (command & VR_PSTATE_MASK) {
   1518  1.15   thorpej 			u_int32_t iobase, membase, irq;
   1519   1.2  sakamoto 
   1520   1.2  sakamoto 			/* Save important PCI config data. */
   1521   1.2  sakamoto 			iobase = PCI_CONF_READ(VR_PCI_LOIO);
   1522   1.2  sakamoto 			membase = PCI_CONF_READ(VR_PCI_LOMEM);
   1523   1.2  sakamoto 			irq = PCI_CONF_READ(VR_PCI_INTLINE);
   1524   1.2  sakamoto 
   1525   1.2  sakamoto 			/* Reset the power state. */
   1526   1.6   thorpej 			printf("%s: chip is in D%d power mode "
   1527   1.2  sakamoto 				"-- setting to D0\n",
   1528   1.6   thorpej 				sc->vr_dev.dv_xname, command & VR_PSTATE_MASK);
   1529   1.2  sakamoto 			command &= 0xFFFFFFFC;
   1530   1.2  sakamoto 			PCI_CONF_WRITE(VR_PCI_PWRMGMTCTRL, command);
   1531   1.2  sakamoto 
   1532   1.2  sakamoto 			/* Restore PCI config data. */
   1533   1.2  sakamoto 			PCI_CONF_WRITE(VR_PCI_LOIO, iobase);
   1534   1.2  sakamoto 			PCI_CONF_WRITE(VR_PCI_LOMEM, membase);
   1535   1.2  sakamoto 			PCI_CONF_WRITE(VR_PCI_INTLINE, irq);
   1536   1.2  sakamoto 		}
   1537   1.2  sakamoto 	}
   1538   1.2  sakamoto 
   1539  1.19   thorpej 	/* Make sure bus mastering is enabled. */
   1540  1.19   thorpej 	command = PCI_CONF_READ(PCI_COMMAND_STATUS_REG);
   1541  1.19   thorpej 	command |= PCI_COMMAND_MASTER_ENABLE;
   1542  1.19   thorpej 	PCI_CONF_WRITE(PCI_COMMAND_STATUS_REG, command);
   1543  1.19   thorpej 
   1544   1.2  sakamoto 	/*
   1545   1.2  sakamoto 	 * Map control/status registers.
   1546   1.2  sakamoto 	 */
   1547   1.2  sakamoto 	{
   1548   1.2  sakamoto 		bus_space_tag_t iot, memt;
   1549   1.2  sakamoto 		bus_space_handle_t ioh, memh;
   1550   1.2  sakamoto 		int ioh_valid, memh_valid;
   1551   1.2  sakamoto 		pci_intr_handle_t intrhandle;
   1552   1.2  sakamoto 		const char *intrstr;
   1553   1.2  sakamoto 
   1554   1.2  sakamoto 		ioh_valid = (pci_mapreg_map(pa, VR_PCI_LOIO,
   1555   1.2  sakamoto 			PCI_MAPREG_TYPE_IO, 0,
   1556   1.2  sakamoto 			&iot, &ioh, NULL, NULL) == 0);
   1557   1.2  sakamoto 		memh_valid = (pci_mapreg_map(pa, VR_PCI_LOMEM,
   1558   1.2  sakamoto 			PCI_MAPREG_TYPE_MEM |
   1559   1.2  sakamoto 			PCI_MAPREG_MEM_TYPE_32BIT,
   1560   1.2  sakamoto 			0, &memt, &memh, NULL, NULL) == 0);
   1561   1.2  sakamoto #if defined(VR_USEIOSPACE)
   1562   1.2  sakamoto 		if (ioh_valid) {
   1563  1.14   thorpej 			sc->vr_bst = iot;
   1564  1.14   thorpej 			sc->vr_bsh = ioh;
   1565   1.2  sakamoto 		} else if (memh_valid) {
   1566  1.14   thorpej 			sc->vr_bst = memt;
   1567  1.14   thorpej 			sc->vr_bsh = memh;
   1568   1.2  sakamoto 		}
   1569   1.2  sakamoto #else
   1570   1.2  sakamoto 		if (memh_valid) {
   1571  1.14   thorpej 			sc->vr_bst = memt;
   1572  1.14   thorpej 			sc->vr_bsh = memh;
   1573   1.2  sakamoto 		} else if (ioh_valid) {
   1574  1.14   thorpej 			sc->vr_bst = iot;
   1575  1.14   thorpej 			sc->vr_bsh = ioh;
   1576   1.2  sakamoto 		}
   1577   1.2  sakamoto #endif
   1578   1.2  sakamoto 		else {
   1579   1.2  sakamoto 			printf(": unable to map device registers\n");
   1580   1.2  sakamoto 			return;
   1581   1.2  sakamoto 		}
   1582   1.2  sakamoto 
   1583   1.2  sakamoto 		/* Allocate interrupt */
   1584   1.2  sakamoto 		if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
   1585   1.2  sakamoto 				pa->pa_intrline, &intrhandle)) {
   1586   1.6   thorpej 			printf("%s: couldn't map interrupt\n",
   1587   1.6   thorpej 				sc->vr_dev.dv_xname);
   1588  1.15   thorpej 			return;
   1589   1.2  sakamoto 		}
   1590   1.2  sakamoto 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
   1591   1.2  sakamoto 		sc->vr_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_NET,
   1592  1.16   thorpej 						vr_intr, sc);
   1593   1.2  sakamoto 		if (sc->vr_ih == NULL) {
   1594   1.6   thorpej 			printf("%s: couldn't establish interrupt",
   1595   1.6   thorpej 				sc->vr_dev.dv_xname);
   1596   1.2  sakamoto 			if (intrstr != NULL)
   1597   1.2  sakamoto 				printf(" at %s", intrstr);
   1598   1.2  sakamoto 			printf("\n");
   1599   1.2  sakamoto 		}
   1600   1.6   thorpej 		printf("%s: interrupting at %s\n",
   1601   1.6   thorpej 			sc->vr_dev.dv_xname, intrstr);
   1602   1.2  sakamoto 	}
   1603   1.2  sakamoto 
   1604   1.2  sakamoto 	/* Reset the adapter. */
   1605   1.2  sakamoto 	vr_reset(sc);
   1606   1.2  sakamoto 
   1607   1.2  sakamoto 	/*
   1608   1.2  sakamoto 	 * Get station address. The way the Rhine chips work,
   1609   1.2  sakamoto 	 * you're not allowed to directly access the EEPROM once
   1610   1.2  sakamoto 	 * they've been programmed a special way. Consequently,
   1611   1.2  sakamoto 	 * we need to read the node address from the PAR0 and PAR1
   1612   1.2  sakamoto 	 * registers.
   1613   1.2  sakamoto 	 */
   1614   1.2  sakamoto 	VR_SETBIT(sc, VR_EECSR, VR_EECSR_LOAD);
   1615   1.2  sakamoto 	DELAY(200);
   1616   1.2  sakamoto 	for (i = 0; i < ETHER_ADDR_LEN; i++)
   1617   1.2  sakamoto 		eaddr[i] = CSR_READ_1(sc, VR_PAR0 + i);
   1618   1.2  sakamoto 
   1619   1.2  sakamoto 	/*
   1620   1.2  sakamoto 	 * A Rhine chip was detected. Inform the world.
   1621   1.2  sakamoto 	 */
   1622   1.6   thorpej 	printf("%s: Ethernet address: %s\n",
   1623   1.6   thorpej 		sc->vr_dev.dv_xname, ether_sprintf(eaddr));
   1624   1.2  sakamoto 
   1625   1.2  sakamoto 	bcopy(eaddr, sc->vr_enaddr, ETHER_ADDR_LEN);
   1626   1.2  sakamoto 
   1627  1.18   thorpej 	sc->vr_dmat = pa->pa_dmat;
   1628  1.18   thorpej 
   1629  1.18   thorpej 	/*
   1630  1.18   thorpej 	 * Allocate the control data structures, and create and load
   1631  1.18   thorpej 	 * the DMA map for it.
   1632  1.18   thorpej 	 */
   1633  1.18   thorpej 	if ((error = bus_dmamem_alloc(sc->vr_dmat,
   1634  1.18   thorpej 	    sizeof(struct vr_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
   1635  1.18   thorpej 	    0)) != 0) {
   1636  1.18   thorpej 		printf("%s: unable to allocate control data, error = %d\n",
   1637  1.18   thorpej 		    sc->vr_dev.dv_xname, error);
   1638  1.18   thorpej 		goto fail_0;
   1639  1.18   thorpej 	}
   1640  1.18   thorpej 
   1641  1.18   thorpej 	if ((error = bus_dmamem_map(sc->vr_dmat, &seg, rseg,
   1642  1.18   thorpej 	    sizeof(struct vr_control_data), (caddr_t *)&sc->vr_control_data,
   1643  1.18   thorpej 	    BUS_DMA_COHERENT)) != 0) {
   1644  1.18   thorpej 		printf("%s: unable to map control data, error = %d\n",
   1645  1.18   thorpej 		    sc->vr_dev.dv_xname, error);
   1646  1.18   thorpej 		goto fail_1;
   1647  1.18   thorpej 	}
   1648  1.18   thorpej 
   1649  1.18   thorpej 	if ((error = bus_dmamap_create(sc->vr_dmat,
   1650  1.18   thorpej 	    sizeof(struct vr_control_data), 1,
   1651  1.18   thorpej 	    sizeof(struct vr_control_data), 0, 0,
   1652  1.18   thorpej 	    &sc->vr_cddmamap)) != 0) {
   1653  1.18   thorpej 		printf("%s: unable to create control data DMA map, "
   1654  1.18   thorpej 		    "error = %d\n", sc->vr_dev.dv_xname, error);
   1655  1.18   thorpej 		goto fail_2;
   1656  1.18   thorpej 	}
   1657  1.18   thorpej 
   1658  1.18   thorpej 	if ((error = bus_dmamap_load(sc->vr_dmat, sc->vr_cddmamap,
   1659  1.18   thorpej 	    sc->vr_control_data, sizeof(struct vr_control_data), NULL,
   1660  1.18   thorpej 	    0)) != 0) {
   1661  1.18   thorpej 		printf("%s: unable to load control data DMA map, error = %d\n",
   1662  1.18   thorpej 		    sc->vr_dev.dv_xname, error);
   1663  1.18   thorpej 		goto fail_3;
   1664  1.18   thorpej 	}
   1665  1.18   thorpej 
   1666  1.18   thorpej 	/*
   1667  1.18   thorpej 	 * Create the transmit buffer DMA maps.
   1668  1.18   thorpej 	 */
   1669  1.18   thorpej 	for (i = 0; i < VR_NTXDESC; i++) {
   1670  1.18   thorpej 		if ((error = bus_dmamap_create(sc->vr_dmat, MCLBYTES,
   1671  1.18   thorpej 		    1, MCLBYTES, 0, 0,
   1672  1.18   thorpej 		    &VR_DSTX(sc, i)->ds_dmamap)) != 0) {
   1673  1.18   thorpej 			printf("%s: unable to create tx DMA map %d, "
   1674  1.18   thorpej 			    "error = %d\n", sc->vr_dev.dv_xname, i, error);
   1675  1.18   thorpej 			goto fail_4;
   1676  1.18   thorpej 		}
   1677  1.18   thorpej 	}
   1678  1.18   thorpej 
   1679  1.18   thorpej 	/*
   1680  1.18   thorpej 	 * Create the receive buffer DMA maps.
   1681  1.18   thorpej 	 */
   1682  1.18   thorpej 	for (i = 0; i < VR_NRXDESC; i++) {
   1683  1.18   thorpej 		if ((error = bus_dmamap_create(sc->vr_dmat, MCLBYTES, 1,
   1684  1.18   thorpej 		    MCLBYTES, 0, 0,
   1685  1.18   thorpej 		    &VR_DSRX(sc, i)->ds_dmamap)) != 0) {
   1686  1.18   thorpej 			printf("%s: unable to create rx DMA map %d, "
   1687  1.18   thorpej 			    "error = %d\n", sc->vr_dev.dv_xname, i, error);
   1688  1.18   thorpej 			goto fail_5;
   1689  1.18   thorpej 		}
   1690  1.23   thorpej 		VR_DSRX(sc, i)->ds_mbuf = NULL;
   1691   1.2  sakamoto 	}
   1692   1.2  sakamoto 
   1693   1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
   1694   1.2  sakamoto 	ifp->if_softc = sc;
   1695   1.2  sakamoto 	ifp->if_mtu = ETHERMTU;
   1696   1.2  sakamoto 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1697   1.2  sakamoto 	ifp->if_ioctl = vr_ioctl;
   1698   1.2  sakamoto 	ifp->if_start = vr_start;
   1699   1.2  sakamoto 	ifp->if_watchdog = vr_watchdog;
   1700   1.2  sakamoto 	bcopy(sc->vr_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
   1701   1.2  sakamoto 
   1702   1.2  sakamoto 	/*
   1703  1.11   thorpej 	 * Initialize MII/media info.
   1704   1.2  sakamoto 	 */
   1705  1.11   thorpej 	sc->vr_mii.mii_ifp = ifp;
   1706  1.11   thorpej 	sc->vr_mii.mii_readreg = vr_mii_readreg;
   1707  1.11   thorpej 	sc->vr_mii.mii_writereg = vr_mii_writereg;
   1708  1.11   thorpej 	sc->vr_mii.mii_statchg = vr_mii_statchg;
   1709  1.11   thorpej 	ifmedia_init(&sc->vr_mii.mii_media, 0, vr_ifmedia_upd, vr_ifmedia_sts);
   1710  1.31   thorpej 	mii_attach(&sc->vr_dev, &sc->vr_mii, 0xffffffff, MII_PHY_ANY,
   1711  1.32   thorpej 	    MII_OFFSET_ANY, 0);
   1712  1.11   thorpej 	if (LIST_FIRST(&sc->vr_mii.mii_phys) == NULL) {
   1713  1.11   thorpej 		ifmedia_add(&sc->vr_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
   1714  1.11   thorpej 		ifmedia_set(&sc->vr_mii.mii_media, IFM_ETHER|IFM_NONE);
   1715  1.11   thorpej 	} else
   1716  1.11   thorpej 		ifmedia_set(&sc->vr_mii.mii_media, IFM_ETHER|IFM_AUTO);
   1717   1.2  sakamoto 
   1718   1.2  sakamoto 	/*
   1719   1.2  sakamoto 	 * Call MI attach routines.
   1720   1.2  sakamoto 	 */
   1721   1.2  sakamoto 	if_attach(ifp);
   1722   1.2  sakamoto 	ether_ifattach(ifp, sc->vr_enaddr);
   1723   1.2  sakamoto 
   1724   1.2  sakamoto #if NBPFILTER > 0
   1725   1.6   thorpej 	bpfattach(&sc->vr_ec.ec_if.if_bpf,
   1726   1.2  sakamoto 		ifp, DLT_EN10MB, sizeof (struct ether_header));
   1727   1.2  sakamoto #endif
   1728   1.2  sakamoto 
   1729   1.2  sakamoto 	sc->vr_ats = shutdownhook_establish(vr_shutdown, sc);
   1730   1.2  sakamoto 	if (sc->vr_ats == NULL)
   1731   1.2  sakamoto 		printf("%s: warning: couldn't establish shutdown hook\n",
   1732   1.2  sakamoto 			sc->vr_dev.dv_xname);
   1733  1.18   thorpej 	return;
   1734  1.18   thorpej 
   1735  1.18   thorpej  fail_5:
   1736  1.18   thorpej 	for (i = 0; i < VR_NRXDESC; i++) {
   1737  1.18   thorpej 		if (sc->vr_rxsoft[i].ds_dmamap != NULL)
   1738  1.18   thorpej 			bus_dmamap_destroy(sc->vr_dmat,
   1739  1.18   thorpej 			    sc->vr_rxsoft[i].ds_dmamap);
   1740  1.18   thorpej 	}
   1741  1.18   thorpej  fail_4:
   1742  1.18   thorpej 	for (i = 0; i < VR_NTXDESC; i++) {
   1743  1.18   thorpej 		if (sc->vr_txsoft[i].ds_dmamap != NULL)
   1744  1.18   thorpej 			bus_dmamap_destroy(sc->vr_dmat,
   1745  1.18   thorpej 			    sc->vr_txsoft[i].ds_dmamap);
   1746  1.18   thorpej 	}
   1747  1.18   thorpej 	bus_dmamap_unload(sc->vr_dmat, sc->vr_cddmamap);
   1748  1.18   thorpej  fail_3:
   1749  1.18   thorpej 	bus_dmamap_destroy(sc->vr_dmat, sc->vr_cddmamap);
   1750  1.18   thorpej  fail_2:
   1751  1.18   thorpej 	bus_dmamem_unmap(sc->vr_dmat, (caddr_t)sc->vr_control_data,
   1752  1.18   thorpej 	    sizeof(struct vr_control_data));
   1753  1.18   thorpej  fail_1:
   1754  1.18   thorpej 	bus_dmamem_free(sc->vr_dmat, &seg, rseg);
   1755  1.18   thorpej  fail_0:
   1756  1.18   thorpej 	return;
   1757   1.2  sakamoto }
   1758