if_vr.c revision 1.42 1 1.42 thorpej /* $NetBSD: if_vr.c,v 1.42 2000/12/14 06:42:57 thorpej Exp $ */
2 1.18 thorpej
3 1.18 thorpej /*-
4 1.18 thorpej * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
5 1.18 thorpej * All rights reserved.
6 1.18 thorpej *
7 1.18 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.18 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.18 thorpej * NASA Ames Research Center.
10 1.18 thorpej *
11 1.18 thorpej * Redistribution and use in source and binary forms, with or without
12 1.18 thorpej * modification, are permitted provided that the following conditions
13 1.18 thorpej * are met:
14 1.18 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.18 thorpej * notice, this list of conditions and the following disclaimer.
16 1.18 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.18 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.18 thorpej * documentation and/or other materials provided with the distribution.
19 1.18 thorpej * 3. All advertising materials mentioning features or use of this software
20 1.18 thorpej * must display the following acknowledgement:
21 1.18 thorpej * This product includes software developed by the NetBSD
22 1.18 thorpej * Foundation, Inc. and its contributors.
23 1.18 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.18 thorpej * contributors may be used to endorse or promote products derived
25 1.18 thorpej * from this software without specific prior written permission.
26 1.18 thorpej *
27 1.18 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.18 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.18 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.18 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.18 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.18 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.18 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.18 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.18 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.18 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.18 thorpej * POSSIBILITY OF SUCH DAMAGE.
38 1.18 thorpej */
39 1.2 sakamoto
40 1.1 sakamoto /*
41 1.1 sakamoto * Copyright (c) 1997, 1998
42 1.1 sakamoto * Bill Paul <wpaul (at) ctr.columbia.edu>. All rights reserved.
43 1.1 sakamoto *
44 1.1 sakamoto * Redistribution and use in source and binary forms, with or without
45 1.1 sakamoto * modification, are permitted provided that the following conditions
46 1.1 sakamoto * are met:
47 1.1 sakamoto * 1. Redistributions of source code must retain the above copyright
48 1.1 sakamoto * notice, this list of conditions and the following disclaimer.
49 1.1 sakamoto * 2. Redistributions in binary form must reproduce the above copyright
50 1.1 sakamoto * notice, this list of conditions and the following disclaimer in the
51 1.1 sakamoto * documentation and/or other materials provided with the distribution.
52 1.1 sakamoto * 3. All advertising materials mentioning features or use of this software
53 1.1 sakamoto * must display the following acknowledgement:
54 1.1 sakamoto * This product includes software developed by Bill Paul.
55 1.1 sakamoto * 4. Neither the name of the author nor the names of any co-contributors
56 1.1 sakamoto * may be used to endorse or promote products derived from this software
57 1.1 sakamoto * without specific prior written permission.
58 1.1 sakamoto *
59 1.1 sakamoto * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
60 1.1 sakamoto * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
61 1.1 sakamoto * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
62 1.1 sakamoto * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
63 1.1 sakamoto * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
64 1.1 sakamoto * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
65 1.1 sakamoto * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
66 1.1 sakamoto * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
67 1.1 sakamoto * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
68 1.1 sakamoto * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
69 1.1 sakamoto * THE POSSIBILITY OF SUCH DAMAGE.
70 1.1 sakamoto *
71 1.2 sakamoto * $FreeBSD: if_vr.c,v 1.7 1999/01/10 18:51:49 wpaul Exp $
72 1.1 sakamoto */
73 1.1 sakamoto
74 1.1 sakamoto /*
75 1.1 sakamoto * VIA Rhine fast ethernet PCI NIC driver
76 1.1 sakamoto *
77 1.1 sakamoto * Supports various network adapters based on the VIA Rhine
78 1.1 sakamoto * and Rhine II PCI controllers, including the D-Link DFE530TX.
79 1.1 sakamoto * Datasheets are available at http://www.via.com.tw.
80 1.1 sakamoto *
81 1.1 sakamoto * Written by Bill Paul <wpaul (at) ctr.columbia.edu>
82 1.1 sakamoto * Electrical Engineering Department
83 1.1 sakamoto * Columbia University, New York City
84 1.1 sakamoto */
85 1.1 sakamoto
86 1.1 sakamoto /*
87 1.1 sakamoto * The VIA Rhine controllers are similar in some respects to the
88 1.1 sakamoto * the DEC tulip chips, except less complicated. The controller
89 1.1 sakamoto * uses an MII bus and an external physical layer interface. The
90 1.1 sakamoto * receiver has a one entry perfect filter and a 64-bit hash table
91 1.1 sakamoto * multicast filter. Transmit and receive descriptors are similar
92 1.1 sakamoto * to the tulip.
93 1.1 sakamoto *
94 1.1 sakamoto * The Rhine has a serious flaw in its transmit DMA mechanism:
95 1.1 sakamoto * transmit buffers must be longword aligned. Unfortunately,
96 1.17 thorpej * the kernel doesn't guarantee that mbufs will be filled in starting
97 1.1 sakamoto * at longword boundaries, so we have to do a buffer copy before
98 1.1 sakamoto * transmission.
99 1.17 thorpej *
100 1.17 thorpej * Apparently, the receive DMA mechanism also has the same flaw. This
101 1.17 thorpej * means that on systems with struct alignment requirements, incoming
102 1.17 thorpej * frames must be copied to a new buffer which shifts the data forward
103 1.17 thorpej * 2 bytes so that the payload is aligned on a 4-byte boundary.
104 1.1 sakamoto */
105 1.1 sakamoto
106 1.2 sakamoto #include "opt_inet.h"
107 1.1 sakamoto
108 1.1 sakamoto #include <sys/param.h>
109 1.1 sakamoto #include <sys/systm.h>
110 1.34 thorpej #include <sys/callout.h>
111 1.1 sakamoto #include <sys/sockio.h>
112 1.1 sakamoto #include <sys/mbuf.h>
113 1.1 sakamoto #include <sys/malloc.h>
114 1.1 sakamoto #include <sys/kernel.h>
115 1.1 sakamoto #include <sys/socket.h>
116 1.6 thorpej #include <sys/device.h>
117 1.1 sakamoto
118 1.35 mrg #include <uvm/uvm_extern.h> /* for PAGE_SIZE */
119 1.18 thorpej
120 1.1 sakamoto #include <net/if.h>
121 1.1 sakamoto #include <net/if_arp.h>
122 1.1 sakamoto #include <net/if_dl.h>
123 1.1 sakamoto #include <net/if_media.h>
124 1.2 sakamoto #include <net/if_ether.h>
125 1.6 thorpej
126 1.2 sakamoto #if defined(INET)
127 1.2 sakamoto #include <netinet/in.h>
128 1.2 sakamoto #include <netinet/if_inarp.h>
129 1.2 sakamoto #endif
130 1.1 sakamoto
131 1.2 sakamoto #include "bpfilter.h"
132 1.1 sakamoto #if NBPFILTER > 0
133 1.1 sakamoto #include <net/bpf.h>
134 1.1 sakamoto #endif
135 1.1 sakamoto
136 1.1 sakamoto #include <machine/bus.h>
137 1.6 thorpej #include <machine/intr.h>
138 1.30 thorpej #include <machine/endian.h>
139 1.1 sakamoto
140 1.10 thorpej #include <dev/mii/mii.h>
141 1.11 thorpej #include <dev/mii/miivar.h>
142 1.29 thorpej #include <dev/mii/mii_bitbang.h>
143 1.10 thorpej
144 1.2 sakamoto #include <dev/pci/pcireg.h>
145 1.2 sakamoto #include <dev/pci/pcivar.h>
146 1.8 thorpej #include <dev/pci/pcidevs.h>
147 1.8 thorpej
148 1.2 sakamoto #include <dev/pci/if_vrreg.h>
149 1.1 sakamoto
150 1.2 sakamoto #define VR_USEIOSPACE
151 1.1 sakamoto
152 1.1 sakamoto /*
153 1.1 sakamoto * Various supported device vendors/types and their names.
154 1.1 sakamoto */
155 1.7 thorpej static struct vr_type {
156 1.7 thorpej pci_vendor_id_t vr_vid;
157 1.7 thorpej pci_product_id_t vr_did;
158 1.7 thorpej const char *vr_name;
159 1.7 thorpej } vr_devs[] = {
160 1.8 thorpej { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT3043,
161 1.24 hwr "VIA VT3043 (Rhine) 10/100" },
162 1.37 tron { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT6102,
163 1.36 tron "VIA VT6102 (Rhine II) 10/100" },
164 1.8 thorpej { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT86C100A,
165 1.24 hwr "VIA VT86C100A (Rhine-II) 10/100" },
166 1.1 sakamoto { 0, 0, NULL }
167 1.1 sakamoto };
168 1.1 sakamoto
169 1.18 thorpej /*
170 1.18 thorpej * Transmit descriptor list size.
171 1.18 thorpej */
172 1.18 thorpej #define VR_NTXDESC 64
173 1.18 thorpej #define VR_NTXDESC_MASK (VR_NTXDESC - 1)
174 1.18 thorpej #define VR_NEXTTX(x) (((x) + 1) & VR_NTXDESC_MASK)
175 1.18 thorpej
176 1.18 thorpej /*
177 1.18 thorpej * Receive descriptor list size.
178 1.18 thorpej */
179 1.18 thorpej #define VR_NRXDESC 64
180 1.18 thorpej #define VR_NRXDESC_MASK (VR_NRXDESC - 1)
181 1.18 thorpej #define VR_NEXTRX(x) (((x) + 1) & VR_NRXDESC_MASK)
182 1.7 thorpej
183 1.18 thorpej /*
184 1.18 thorpej * Control data structres that are DMA'd to the Rhine chip. We allocate
185 1.18 thorpej * them in a single clump that maps to a single DMA segment to make several
186 1.18 thorpej * things easier.
187 1.18 thorpej *
188 1.18 thorpej * Note that since we always copy outgoing packets to aligned transmit
189 1.18 thorpej * buffers, we can reduce the transmit descriptors to one per packet.
190 1.18 thorpej */
191 1.18 thorpej struct vr_control_data {
192 1.18 thorpej struct vr_desc vr_txdescs[VR_NTXDESC];
193 1.18 thorpej struct vr_desc vr_rxdescs[VR_NRXDESC];
194 1.7 thorpej };
195 1.7 thorpej
196 1.18 thorpej #define VR_CDOFF(x) offsetof(struct vr_control_data, x)
197 1.18 thorpej #define VR_CDTXOFF(x) VR_CDOFF(vr_txdescs[(x)])
198 1.18 thorpej #define VR_CDRXOFF(x) VR_CDOFF(vr_rxdescs[(x)])
199 1.7 thorpej
200 1.18 thorpej /*
201 1.18 thorpej * Software state of transmit and receive descriptors.
202 1.18 thorpej */
203 1.18 thorpej struct vr_descsoft {
204 1.18 thorpej struct mbuf *ds_mbuf; /* head of mbuf chain */
205 1.18 thorpej bus_dmamap_t ds_dmamap; /* our DMA map */
206 1.7 thorpej };
207 1.7 thorpej
208 1.7 thorpej struct vr_softc {
209 1.14 thorpej struct device vr_dev; /* generic device glue */
210 1.14 thorpej void *vr_ih; /* interrupt cookie */
211 1.14 thorpej void *vr_ats; /* shutdown hook */
212 1.14 thorpej bus_space_tag_t vr_bst; /* bus space tag */
213 1.14 thorpej bus_space_handle_t vr_bsh; /* bus space handle */
214 1.18 thorpej bus_dma_tag_t vr_dmat; /* bus DMA tag */
215 1.14 thorpej pci_chipset_tag_t vr_pc; /* PCI chipset info */
216 1.14 thorpej struct ethercom vr_ec; /* Ethernet common info */
217 1.7 thorpej u_int8_t vr_enaddr[ETHER_ADDR_LEN];
218 1.11 thorpej struct mii_data vr_mii; /* MII/media info */
219 1.18 thorpej
220 1.34 thorpej struct callout vr_tick_ch; /* tick callout */
221 1.34 thorpej
222 1.18 thorpej bus_dmamap_t vr_cddmamap; /* control data DMA map */
223 1.18 thorpej #define vr_cddma vr_cddmamap->dm_segs[0].ds_addr
224 1.18 thorpej
225 1.18 thorpej /*
226 1.18 thorpej * Software state for transmit and receive descriptors.
227 1.18 thorpej */
228 1.18 thorpej struct vr_descsoft vr_txsoft[VR_NTXDESC];
229 1.18 thorpej struct vr_descsoft vr_rxsoft[VR_NRXDESC];
230 1.18 thorpej
231 1.18 thorpej /*
232 1.18 thorpej * Control data structures.
233 1.18 thorpej */
234 1.18 thorpej struct vr_control_data *vr_control_data;
235 1.18 thorpej
236 1.18 thorpej int vr_txpending; /* number of TX requests pending */
237 1.18 thorpej int vr_txdirty; /* first dirty TX descriptor */
238 1.18 thorpej int vr_txlast; /* last used TX descriptor */
239 1.18 thorpej
240 1.18 thorpej int vr_rxptr; /* next ready RX descriptor */
241 1.7 thorpej };
242 1.7 thorpej
243 1.18 thorpej #define VR_CDTXADDR(sc, x) ((sc)->vr_cddma + VR_CDTXOFF((x)))
244 1.18 thorpej #define VR_CDRXADDR(sc, x) ((sc)->vr_cddma + VR_CDRXOFF((x)))
245 1.18 thorpej
246 1.18 thorpej #define VR_CDTX(sc, x) (&(sc)->vr_control_data->vr_txdescs[(x)])
247 1.18 thorpej #define VR_CDRX(sc, x) (&(sc)->vr_control_data->vr_rxdescs[(x)])
248 1.18 thorpej
249 1.18 thorpej #define VR_DSTX(sc, x) (&(sc)->vr_txsoft[(x)])
250 1.18 thorpej #define VR_DSRX(sc, x) (&(sc)->vr_rxsoft[(x)])
251 1.18 thorpej
252 1.18 thorpej #define VR_CDTXSYNC(sc, x, ops) \
253 1.18 thorpej bus_dmamap_sync((sc)->vr_dmat, (sc)->vr_cddmamap, \
254 1.18 thorpej VR_CDTXOFF((x)), sizeof(struct vr_desc), (ops))
255 1.18 thorpej
256 1.18 thorpej #define VR_CDRXSYNC(sc, x, ops) \
257 1.18 thorpej bus_dmamap_sync((sc)->vr_dmat, (sc)->vr_cddmamap, \
258 1.18 thorpej VR_CDRXOFF((x)), sizeof(struct vr_desc), (ops))
259 1.18 thorpej
260 1.18 thorpej /*
261 1.18 thorpej * Note we rely on MCLBYTES being a power of two below.
262 1.18 thorpej */
263 1.18 thorpej #define VR_INIT_RXDESC(sc, i) \
264 1.18 thorpej do { \
265 1.18 thorpej struct vr_desc *__d = VR_CDRX((sc), (i)); \
266 1.18 thorpej struct vr_descsoft *__ds = VR_DSRX((sc), (i)); \
267 1.18 thorpej \
268 1.30 thorpej __d->vr_next = htole32(VR_CDRXADDR((sc), VR_NEXTRX((i)))); \
269 1.30 thorpej __d->vr_status = htole32(VR_RXSTAT_FIRSTFRAG | \
270 1.21 thorpej VR_RXSTAT_LASTFRAG | VR_RXSTAT_OWN); \
271 1.30 thorpej __d->vr_data = htole32(__ds->ds_dmamap->dm_segs[0].ds_addr); \
272 1.30 thorpej __d->vr_ctl = htole32(VR_RXCTL_CHAIN | VR_RXCTL_RX_INTR | \
273 1.21 thorpej ((MCLBYTES - 1) & VR_RXCTL_BUFLEN)); \
274 1.18 thorpej VR_CDRXSYNC((sc), (i), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
275 1.18 thorpej } while (0)
276 1.18 thorpej
277 1.7 thorpej /*
278 1.7 thorpej * register space access macros
279 1.7 thorpej */
280 1.18 thorpej #define CSR_WRITE_4(sc, reg, val) \
281 1.14 thorpej bus_space_write_4(sc->vr_bst, sc->vr_bsh, reg, val)
282 1.18 thorpej #define CSR_WRITE_2(sc, reg, val) \
283 1.14 thorpej bus_space_write_2(sc->vr_bst, sc->vr_bsh, reg, val)
284 1.18 thorpej #define CSR_WRITE_1(sc, reg, val) \
285 1.14 thorpej bus_space_write_1(sc->vr_bst, sc->vr_bsh, reg, val)
286 1.7 thorpej
287 1.18 thorpej #define CSR_READ_4(sc, reg) \
288 1.14 thorpej bus_space_read_4(sc->vr_bst, sc->vr_bsh, reg)
289 1.18 thorpej #define CSR_READ_2(sc, reg) \
290 1.14 thorpej bus_space_read_2(sc->vr_bst, sc->vr_bsh, reg)
291 1.18 thorpej #define CSR_READ_1(sc, reg) \
292 1.14 thorpej bus_space_read_1(sc->vr_bst, sc->vr_bsh, reg)
293 1.7 thorpej
294 1.7 thorpej #define VR_TIMEOUT 1000
295 1.1 sakamoto
296 1.18 thorpej static int vr_add_rxbuf __P((struct vr_softc *, int));
297 1.1 sakamoto
298 1.1 sakamoto static void vr_rxeof __P((struct vr_softc *));
299 1.1 sakamoto static void vr_rxeoc __P((struct vr_softc *));
300 1.1 sakamoto static void vr_txeof __P((struct vr_softc *));
301 1.16 thorpej static int vr_intr __P((void *));
302 1.1 sakamoto static void vr_start __P((struct ifnet *));
303 1.1 sakamoto static int vr_ioctl __P((struct ifnet *, u_long, caddr_t));
304 1.39 thorpej static int vr_init __P((struct ifnet *));
305 1.39 thorpej static void vr_stop __P((struct ifnet *, int));
306 1.23 thorpej static void vr_rxdrain __P((struct vr_softc *));
307 1.1 sakamoto static void vr_watchdog __P((struct ifnet *));
308 1.11 thorpej static void vr_tick __P((void *));
309 1.11 thorpej
310 1.1 sakamoto static int vr_ifmedia_upd __P((struct ifnet *));
311 1.1 sakamoto static void vr_ifmedia_sts __P((struct ifnet *, struct ifmediareq *));
312 1.1 sakamoto
313 1.11 thorpej static int vr_mii_readreg __P((struct device *, int, int));
314 1.11 thorpej static void vr_mii_writereg __P((struct device *, int, int, int));
315 1.11 thorpej static void vr_mii_statchg __P((struct device *));
316 1.11 thorpej
317 1.1 sakamoto static u_int8_t vr_calchash __P((u_int8_t *));
318 1.1 sakamoto static void vr_setmulti __P((struct vr_softc *));
319 1.1 sakamoto static void vr_reset __P((struct vr_softc *));
320 1.1 sakamoto
321 1.23 thorpej int vr_copy_small = 0;
322 1.23 thorpej
323 1.2 sakamoto #define VR_SETBIT(sc, reg, x) \
324 1.1 sakamoto CSR_WRITE_1(sc, reg, \
325 1.1 sakamoto CSR_READ_1(sc, reg) | x)
326 1.1 sakamoto
327 1.2 sakamoto #define VR_CLRBIT(sc, reg, x) \
328 1.1 sakamoto CSR_WRITE_1(sc, reg, \
329 1.1 sakamoto CSR_READ_1(sc, reg) & ~x)
330 1.1 sakamoto
331 1.2 sakamoto #define VR_SETBIT16(sc, reg, x) \
332 1.1 sakamoto CSR_WRITE_2(sc, reg, \
333 1.1 sakamoto CSR_READ_2(sc, reg) | x)
334 1.1 sakamoto
335 1.2 sakamoto #define VR_CLRBIT16(sc, reg, x) \
336 1.1 sakamoto CSR_WRITE_2(sc, reg, \
337 1.1 sakamoto CSR_READ_2(sc, reg) & ~x)
338 1.1 sakamoto
339 1.2 sakamoto #define VR_SETBIT32(sc, reg, x) \
340 1.1 sakamoto CSR_WRITE_4(sc, reg, \
341 1.1 sakamoto CSR_READ_4(sc, reg) | x)
342 1.1 sakamoto
343 1.2 sakamoto #define VR_CLRBIT32(sc, reg, x) \
344 1.1 sakamoto CSR_WRITE_4(sc, reg, \
345 1.1 sakamoto CSR_READ_4(sc, reg) & ~x)
346 1.1 sakamoto
347 1.29 thorpej /*
348 1.29 thorpej * MII bit-bang glue.
349 1.29 thorpej */
350 1.29 thorpej u_int32_t vr_mii_bitbang_read __P((struct device *));
351 1.29 thorpej void vr_mii_bitbang_write __P((struct device *, u_int32_t));
352 1.1 sakamoto
353 1.29 thorpej const struct mii_bitbang_ops vr_mii_bitbang_ops = {
354 1.29 thorpej vr_mii_bitbang_read,
355 1.29 thorpej vr_mii_bitbang_write,
356 1.29 thorpej {
357 1.29 thorpej VR_MIICMD_DATAOUT, /* MII_BIT_MDO */
358 1.29 thorpej VR_MIICMD_DATAIN, /* MII_BIT_MDI */
359 1.29 thorpej VR_MIICMD_CLK, /* MII_BIT_MDC */
360 1.29 thorpej VR_MIICMD_DIR, /* MII_BIT_DIR_HOST_PHY */
361 1.29 thorpej 0, /* MII_BIT_DIR_PHY_HOST */
362 1.29 thorpej }
363 1.29 thorpej };
364 1.1 sakamoto
365 1.29 thorpej u_int32_t
366 1.29 thorpej vr_mii_bitbang_read(self)
367 1.29 thorpej struct device *self;
368 1.1 sakamoto {
369 1.29 thorpej struct vr_softc *sc = (void *) self;
370 1.1 sakamoto
371 1.29 thorpej return (CSR_READ_1(sc, VR_MIICMD));
372 1.1 sakamoto }
373 1.1 sakamoto
374 1.29 thorpej void
375 1.29 thorpej vr_mii_bitbang_write(self, val)
376 1.29 thorpej struct device *self;
377 1.29 thorpej u_int32_t val;
378 1.1 sakamoto {
379 1.29 thorpej struct vr_softc *sc = (void *) self;
380 1.1 sakamoto
381 1.29 thorpej CSR_WRITE_1(sc, VR_MIICMD, (val & 0xff) | VR_MIICMD_DIRECTPGM);
382 1.1 sakamoto }
383 1.1 sakamoto
384 1.1 sakamoto /*
385 1.1 sakamoto * Read an PHY register through the MII.
386 1.1 sakamoto */
387 1.15 thorpej static int
388 1.15 thorpej vr_mii_readreg(self, phy, reg)
389 1.11 thorpej struct device *self;
390 1.11 thorpej int phy, reg;
391 1.1 sakamoto {
392 1.29 thorpej struct vr_softc *sc = (void *) self;
393 1.1 sakamoto
394 1.29 thorpej CSR_WRITE_1(sc, VR_MIICMD, VR_MIICMD_DIRECTPGM);
395 1.29 thorpej return (mii_bitbang_readreg(self, &vr_mii_bitbang_ops, phy, reg));
396 1.1 sakamoto }
397 1.1 sakamoto
398 1.1 sakamoto /*
399 1.1 sakamoto * Write to a PHY register through the MII.
400 1.1 sakamoto */
401 1.15 thorpej static void
402 1.15 thorpej vr_mii_writereg(self, phy, reg, val)
403 1.11 thorpej struct device *self;
404 1.11 thorpej int phy, reg, val;
405 1.1 sakamoto {
406 1.29 thorpej struct vr_softc *sc = (void *) self;
407 1.1 sakamoto
408 1.29 thorpej CSR_WRITE_1(sc, VR_MIICMD, VR_MIICMD_DIRECTPGM);
409 1.29 thorpej mii_bitbang_writereg(self, &vr_mii_bitbang_ops, phy, reg, val);
410 1.1 sakamoto }
411 1.1 sakamoto
412 1.15 thorpej static void
413 1.15 thorpej vr_mii_statchg(self)
414 1.11 thorpej struct device *self;
415 1.1 sakamoto {
416 1.11 thorpej struct vr_softc *sc = (struct vr_softc *)self;
417 1.1 sakamoto
418 1.11 thorpej /*
419 1.11 thorpej * In order to fiddle with the 'full-duplex' bit in the netconfig
420 1.11 thorpej * register, we first have to put the transmit and/or receive logic
421 1.11 thorpej * in the idle state.
422 1.11 thorpej */
423 1.18 thorpej VR_CLRBIT16(sc, VR_COMMAND, (VR_CMD_TX_ON|VR_CMD_RX_ON));
424 1.1 sakamoto
425 1.11 thorpej if (sc->vr_mii.mii_media_active & IFM_FDX)
426 1.11 thorpej VR_SETBIT16(sc, VR_COMMAND, VR_CMD_FULLDUPLEX);
427 1.11 thorpej else
428 1.11 thorpej VR_CLRBIT16(sc, VR_COMMAND, VR_CMD_FULLDUPLEX);
429 1.1 sakamoto
430 1.18 thorpej if (sc->vr_ec.ec_if.if_flags & IFF_RUNNING)
431 1.11 thorpej VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_ON|VR_CMD_RX_ON);
432 1.1 sakamoto }
433 1.1 sakamoto
434 1.1 sakamoto /*
435 1.1 sakamoto * Calculate CRC of a multicast group address, return the lower 6 bits.
436 1.1 sakamoto */
437 1.15 thorpej static u_int8_t
438 1.15 thorpej vr_calchash(addr)
439 1.15 thorpej u_int8_t *addr;
440 1.15 thorpej {
441 1.15 thorpej u_int32_t crc, carry;
442 1.15 thorpej int i, j;
443 1.15 thorpej u_int8_t c;
444 1.1 sakamoto
445 1.1 sakamoto /* Compute CRC for the address value. */
446 1.1 sakamoto crc = 0xFFFFFFFF; /* initial value */
447 1.1 sakamoto
448 1.1 sakamoto for (i = 0; i < 6; i++) {
449 1.1 sakamoto c = *(addr + i);
450 1.1 sakamoto for (j = 0; j < 8; j++) {
451 1.1 sakamoto carry = ((crc & 0x80000000) ? 1 : 0) ^ (c & 0x01);
452 1.1 sakamoto crc <<= 1;
453 1.1 sakamoto c >>= 1;
454 1.1 sakamoto if (carry)
455 1.1 sakamoto crc = (crc ^ 0x04c11db6) | carry;
456 1.1 sakamoto }
457 1.1 sakamoto }
458 1.1 sakamoto
459 1.1 sakamoto /* return the filter bit position */
460 1.2 sakamoto return ((crc >> 26) & 0x0000003F);
461 1.1 sakamoto }
462 1.1 sakamoto
463 1.1 sakamoto /*
464 1.1 sakamoto * Program the 64-bit multicast hash filter.
465 1.1 sakamoto */
466 1.15 thorpej static void
467 1.15 thorpej vr_setmulti(sc)
468 1.15 thorpej struct vr_softc *sc;
469 1.1 sakamoto {
470 1.15 thorpej struct ifnet *ifp;
471 1.15 thorpej int h = 0;
472 1.15 thorpej u_int32_t hashes[2] = { 0, 0 };
473 1.15 thorpej struct ether_multistep step;
474 1.15 thorpej struct ether_multi *enm;
475 1.15 thorpej int mcnt = 0;
476 1.15 thorpej u_int8_t rxfilt;
477 1.1 sakamoto
478 1.6 thorpej ifp = &sc->vr_ec.ec_if;
479 1.1 sakamoto
480 1.1 sakamoto rxfilt = CSR_READ_1(sc, VR_RXCFG);
481 1.1 sakamoto
482 1.1 sakamoto if (ifp->if_flags & IFF_ALLMULTI || ifp->if_flags & IFF_PROMISC) {
483 1.1 sakamoto rxfilt |= VR_RXCFG_RX_MULTI;
484 1.1 sakamoto CSR_WRITE_1(sc, VR_RXCFG, rxfilt);
485 1.1 sakamoto CSR_WRITE_4(sc, VR_MAR0, 0xFFFFFFFF);
486 1.1 sakamoto CSR_WRITE_4(sc, VR_MAR1, 0xFFFFFFFF);
487 1.1 sakamoto return;
488 1.1 sakamoto }
489 1.1 sakamoto
490 1.1 sakamoto /* first, zot all the existing hash bits */
491 1.1 sakamoto CSR_WRITE_4(sc, VR_MAR0, 0);
492 1.1 sakamoto CSR_WRITE_4(sc, VR_MAR1, 0);
493 1.1 sakamoto
494 1.1 sakamoto /* now program new ones */
495 1.2 sakamoto ETHER_FIRST_MULTI(step, &sc->vr_ec, enm);
496 1.2 sakamoto while (enm != NULL) {
497 1.2 sakamoto if (memcmp(enm->enm_addrlo, enm->enm_addrhi, 6) != 0)
498 1.2 sakamoto continue;
499 1.2 sakamoto
500 1.2 sakamoto h = vr_calchash(enm->enm_addrlo);
501 1.2 sakamoto
502 1.1 sakamoto if (h < 32)
503 1.1 sakamoto hashes[0] |= (1 << h);
504 1.1 sakamoto else
505 1.1 sakamoto hashes[1] |= (1 << (h - 32));
506 1.2 sakamoto ETHER_NEXT_MULTI(step, enm);
507 1.1 sakamoto mcnt++;
508 1.1 sakamoto }
509 1.1 sakamoto
510 1.1 sakamoto if (mcnt)
511 1.1 sakamoto rxfilt |= VR_RXCFG_RX_MULTI;
512 1.1 sakamoto else
513 1.1 sakamoto rxfilt &= ~VR_RXCFG_RX_MULTI;
514 1.1 sakamoto
515 1.1 sakamoto CSR_WRITE_4(sc, VR_MAR0, hashes[0]);
516 1.1 sakamoto CSR_WRITE_4(sc, VR_MAR1, hashes[1]);
517 1.1 sakamoto CSR_WRITE_1(sc, VR_RXCFG, rxfilt);
518 1.1 sakamoto }
519 1.1 sakamoto
520 1.15 thorpej static void
521 1.15 thorpej vr_reset(sc)
522 1.15 thorpej struct vr_softc *sc;
523 1.1 sakamoto {
524 1.15 thorpej int i;
525 1.1 sakamoto
526 1.1 sakamoto VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RESET);
527 1.1 sakamoto
528 1.1 sakamoto for (i = 0; i < VR_TIMEOUT; i++) {
529 1.1 sakamoto DELAY(10);
530 1.1 sakamoto if (!(CSR_READ_2(sc, VR_COMMAND) & VR_CMD_RESET))
531 1.1 sakamoto break;
532 1.1 sakamoto }
533 1.1 sakamoto if (i == VR_TIMEOUT)
534 1.6 thorpej printf("%s: reset never completed!\n",
535 1.6 thorpej sc->vr_dev.dv_xname);
536 1.1 sakamoto
537 1.1 sakamoto /* Wait a little while for the chip to get its brains in order. */
538 1.1 sakamoto DELAY(1000);
539 1.1 sakamoto }
540 1.1 sakamoto
541 1.1 sakamoto /*
542 1.1 sakamoto * Initialize an RX descriptor and attach an MBUF cluster.
543 1.1 sakamoto * Note: the length fields are only 11 bits wide, which means the
544 1.1 sakamoto * largest size we can specify is 2047. This is important because
545 1.1 sakamoto * MCLBYTES is 2048, so we have to subtract one otherwise we'll
546 1.1 sakamoto * overflow the field and make a mess.
547 1.1 sakamoto */
548 1.15 thorpej static int
549 1.18 thorpej vr_add_rxbuf(sc, i)
550 1.15 thorpej struct vr_softc *sc;
551 1.18 thorpej int i;
552 1.1 sakamoto {
553 1.18 thorpej struct vr_descsoft *ds = VR_DSRX(sc, i);
554 1.18 thorpej struct mbuf *m_new;
555 1.18 thorpej int error;
556 1.1 sakamoto
557 1.1 sakamoto MGETHDR(m_new, M_DONTWAIT, MT_DATA);
558 1.18 thorpej if (m_new == NULL)
559 1.2 sakamoto return (ENOBUFS);
560 1.1 sakamoto
561 1.1 sakamoto MCLGET(m_new, M_DONTWAIT);
562 1.18 thorpej if ((m_new->m_flags & M_EXT) == 0) {
563 1.1 sakamoto m_freem(m_new);
564 1.2 sakamoto return (ENOBUFS);
565 1.1 sakamoto }
566 1.1 sakamoto
567 1.18 thorpej if (ds->ds_mbuf != NULL)
568 1.18 thorpej bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
569 1.18 thorpej
570 1.18 thorpej ds->ds_mbuf = m_new;
571 1.18 thorpej
572 1.18 thorpej error = bus_dmamap_load(sc->vr_dmat, ds->ds_dmamap,
573 1.18 thorpej m_new->m_ext.ext_buf, m_new->m_ext.ext_size, NULL, BUS_DMA_NOWAIT);
574 1.18 thorpej if (error) {
575 1.18 thorpej printf("%s: unable to load rx DMA map %d, error = %d\n",
576 1.18 thorpej sc->vr_dev.dv_xname, i, error);
577 1.18 thorpej panic("vr_add_rxbuf"); /* XXX */
578 1.18 thorpej }
579 1.18 thorpej
580 1.18 thorpej bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
581 1.18 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
582 1.18 thorpej
583 1.18 thorpej VR_INIT_RXDESC(sc, i);
584 1.1 sakamoto
585 1.2 sakamoto return (0);
586 1.1 sakamoto }
587 1.1 sakamoto
588 1.1 sakamoto /*
589 1.1 sakamoto * A frame has been uploaded: pass the resulting mbuf chain up to
590 1.1 sakamoto * the higher level protocols.
591 1.1 sakamoto */
592 1.15 thorpej static void
593 1.15 thorpej vr_rxeof(sc)
594 1.15 thorpej struct vr_softc *sc;
595 1.1 sakamoto {
596 1.15 thorpej struct mbuf *m;
597 1.15 thorpej struct ifnet *ifp;
598 1.18 thorpej struct vr_desc *d;
599 1.18 thorpej struct vr_descsoft *ds;
600 1.18 thorpej int i, total_len;
601 1.15 thorpej u_int32_t rxstat;
602 1.1 sakamoto
603 1.6 thorpej ifp = &sc->vr_ec.ec_if;
604 1.1 sakamoto
605 1.18 thorpej for (i = sc->vr_rxptr;; i = VR_NEXTRX(i)) {
606 1.18 thorpej d = VR_CDRX(sc, i);
607 1.18 thorpej ds = VR_DSRX(sc, i);
608 1.18 thorpej
609 1.18 thorpej VR_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
610 1.18 thorpej
611 1.30 thorpej rxstat = le32toh(d->vr_status);
612 1.18 thorpej
613 1.18 thorpej if (rxstat & VR_RXSTAT_OWN) {
614 1.18 thorpej /*
615 1.18 thorpej * We have processed all of the receive buffers.
616 1.18 thorpej */
617 1.18 thorpej break;
618 1.18 thorpej }
619 1.1 sakamoto
620 1.1 sakamoto /*
621 1.1 sakamoto * If an error occurs, update stats, clear the
622 1.1 sakamoto * status word and leave the mbuf cluster in place:
623 1.1 sakamoto * it should simply get re-used next time this descriptor
624 1.2 sakamoto * comes up in the ring.
625 1.1 sakamoto */
626 1.1 sakamoto if (rxstat & VR_RXSTAT_RXERR) {
627 1.18 thorpej const char *errstr;
628 1.18 thorpej
629 1.1 sakamoto ifp->if_ierrors++;
630 1.2 sakamoto switch (rxstat & 0x000000FF) {
631 1.1 sakamoto case VR_RXSTAT_CRCERR:
632 1.18 thorpej errstr = "crc error";
633 1.1 sakamoto break;
634 1.1 sakamoto case VR_RXSTAT_FRAMEALIGNERR:
635 1.18 thorpej errstr = "frame alignment error";
636 1.1 sakamoto break;
637 1.1 sakamoto case VR_RXSTAT_FIFOOFLOW:
638 1.18 thorpej errstr = "FIFO overflow";
639 1.1 sakamoto break;
640 1.1 sakamoto case VR_RXSTAT_GIANT:
641 1.18 thorpej errstr = "received giant packet";
642 1.1 sakamoto break;
643 1.1 sakamoto case VR_RXSTAT_RUNT:
644 1.18 thorpej errstr = "received runt packet";
645 1.1 sakamoto break;
646 1.1 sakamoto case VR_RXSTAT_BUSERR:
647 1.18 thorpej errstr = "system bus error";
648 1.1 sakamoto break;
649 1.1 sakamoto case VR_RXSTAT_BUFFERR:
650 1.18 thorpej errstr = "rx buffer error";
651 1.1 sakamoto break;
652 1.1 sakamoto default:
653 1.18 thorpej errstr = "unknown rx error";
654 1.1 sakamoto break;
655 1.1 sakamoto }
656 1.18 thorpej printf("%s: receive error: %s\n", sc->vr_dev.dv_xname,
657 1.18 thorpej errstr);
658 1.18 thorpej
659 1.18 thorpej VR_INIT_RXDESC(sc, i);
660 1.18 thorpej
661 1.1 sakamoto continue;
662 1.1 sakamoto }
663 1.1 sakamoto
664 1.18 thorpej bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
665 1.18 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
666 1.18 thorpej
667 1.2 sakamoto /* No errors; receive the packet. */
668 1.30 thorpej total_len = VR_RXBYTES(le32toh(d->vr_status));
669 1.1 sakamoto
670 1.17 thorpej #ifdef __NO_STRICT_ALIGNMENT
671 1.1 sakamoto /*
672 1.23 thorpej * If the packet is small enough to fit in a
673 1.23 thorpej * single header mbuf, allocate one and copy
674 1.23 thorpej * the data into it. This greatly reduces
675 1.23 thorpej * memory consumption when we receive lots
676 1.23 thorpej * of small packets.
677 1.23 thorpej *
678 1.23 thorpej * Otherwise, we add a new buffer to the receive
679 1.23 thorpej * chain. If this fails, we drop the packet and
680 1.23 thorpej * recycle the old buffer.
681 1.1 sakamoto */
682 1.23 thorpej if (vr_copy_small != 0 && total_len <= MHLEN) {
683 1.23 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
684 1.23 thorpej if (m == NULL)
685 1.23 thorpej goto dropit;
686 1.23 thorpej memcpy(mtod(m, caddr_t),
687 1.23 thorpej mtod(ds->ds_mbuf, caddr_t), total_len);
688 1.18 thorpej VR_INIT_RXDESC(sc, i);
689 1.18 thorpej bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
690 1.23 thorpej ds->ds_dmamap->dm_mapsize,
691 1.23 thorpej BUS_DMASYNC_PREREAD);
692 1.23 thorpej } else {
693 1.23 thorpej m = ds->ds_mbuf;
694 1.23 thorpej if (vr_add_rxbuf(sc, i) == ENOBUFS) {
695 1.23 thorpej dropit:
696 1.23 thorpej ifp->if_ierrors++;
697 1.23 thorpej VR_INIT_RXDESC(sc, i);
698 1.23 thorpej bus_dmamap_sync(sc->vr_dmat,
699 1.23 thorpej ds->ds_dmamap, 0,
700 1.23 thorpej ds->ds_dmamap->dm_mapsize,
701 1.23 thorpej BUS_DMASYNC_PREREAD);
702 1.23 thorpej continue;
703 1.23 thorpej }
704 1.1 sakamoto }
705 1.17 thorpej #else
706 1.17 thorpej /*
707 1.17 thorpej * The Rhine's packet buffers must be 4-byte aligned.
708 1.17 thorpej * But this means that the data after the Ethernet header
709 1.17 thorpej * is misaligned. We must allocate a new buffer and
710 1.17 thorpej * copy the data, shifted forward 2 bytes.
711 1.17 thorpej */
712 1.17 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
713 1.17 thorpej if (m == NULL) {
714 1.17 thorpej dropit:
715 1.17 thorpej ifp->if_ierrors++;
716 1.18 thorpej VR_INIT_RXDESC(sc, i);
717 1.18 thorpej bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
718 1.18 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
719 1.17 thorpej continue;
720 1.17 thorpej }
721 1.17 thorpej if (total_len > (MHLEN - 2)) {
722 1.17 thorpej MCLGET(m, M_DONTWAIT);
723 1.20 thorpej if ((m->m_flags & M_EXT) == 0) {
724 1.20 thorpej m_freem(m);
725 1.17 thorpej goto dropit;
726 1.20 thorpej }
727 1.17 thorpej }
728 1.17 thorpej m->m_data += 2;
729 1.17 thorpej
730 1.17 thorpej /*
731 1.17 thorpej * Note that we use clusters for incoming frames, so the
732 1.17 thorpej * buffer is virtually contiguous.
733 1.17 thorpej */
734 1.18 thorpej memcpy(mtod(m, caddr_t), mtod(ds->ds_mbuf, caddr_t),
735 1.17 thorpej total_len);
736 1.17 thorpej
737 1.17 thorpej /* Allow the recieve descriptor to continue using its mbuf. */
738 1.18 thorpej VR_INIT_RXDESC(sc, i);
739 1.18 thorpej bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
740 1.18 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
741 1.17 thorpej #endif /* __NO_STRICT_ALIGNMENT */
742 1.40 thorpej
743 1.40 thorpej /*
744 1.40 thorpej * The Rhine chip includes the FCS with every
745 1.40 thorpej * received packet.
746 1.40 thorpej */
747 1.40 thorpej m->m_flags |= M_HASFCS;
748 1.1 sakamoto
749 1.1 sakamoto ifp->if_ipackets++;
750 1.1 sakamoto m->m_pkthdr.rcvif = ifp;
751 1.1 sakamoto m->m_pkthdr.len = m->m_len = total_len;
752 1.1 sakamoto #if NBPFILTER > 0
753 1.1 sakamoto /*
754 1.1 sakamoto * Handle BPF listeners. Let the BPF user see the packet, but
755 1.1 sakamoto * don't pass it up to the ether_input() layer unless it's
756 1.1 sakamoto * a broadcast packet, multicast packet, matches our ethernet
757 1.1 sakamoto * address or the interface is in promiscuous mode.
758 1.1 sakamoto */
759 1.38 thorpej if (ifp->if_bpf)
760 1.2 sakamoto bpf_mtap(ifp->if_bpf, m);
761 1.1 sakamoto #endif
762 1.22 thorpej /* Pass it on. */
763 1.22 thorpej (*ifp->if_input)(ifp, m);
764 1.1 sakamoto }
765 1.18 thorpej
766 1.18 thorpej /* Update the receive pointer. */
767 1.18 thorpej sc->vr_rxptr = i;
768 1.1 sakamoto }
769 1.1 sakamoto
770 1.15 thorpej void
771 1.15 thorpej vr_rxeoc(sc)
772 1.15 thorpej struct vr_softc *sc;
773 1.1 sakamoto {
774 1.1 sakamoto
775 1.1 sakamoto vr_rxeof(sc);
776 1.1 sakamoto VR_CLRBIT16(sc, VR_COMMAND, VR_CMD_RX_ON);
777 1.18 thorpej CSR_WRITE_4(sc, VR_RXADDR, VR_CDRXADDR(sc, sc->vr_rxptr));
778 1.1 sakamoto VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RX_ON);
779 1.1 sakamoto VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RX_GO);
780 1.1 sakamoto }
781 1.1 sakamoto
782 1.1 sakamoto /*
783 1.1 sakamoto * A frame was downloaded to the chip. It's safe for us to clean up
784 1.1 sakamoto * the list buffers.
785 1.1 sakamoto */
786 1.15 thorpej static void
787 1.15 thorpej vr_txeof(sc)
788 1.15 thorpej struct vr_softc *sc;
789 1.1 sakamoto {
790 1.18 thorpej struct ifnet *ifp = &sc->vr_ec.ec_if;
791 1.18 thorpej struct vr_desc *d;
792 1.18 thorpej struct vr_descsoft *ds;
793 1.18 thorpej u_int32_t txstat;
794 1.18 thorpej int i;
795 1.1 sakamoto
796 1.18 thorpej ifp->if_flags &= ~IFF_OACTIVE;
797 1.1 sakamoto
798 1.1 sakamoto /*
799 1.1 sakamoto * Go through our tx list and free mbufs for those
800 1.1 sakamoto * frames that have been transmitted.
801 1.1 sakamoto */
802 1.18 thorpej for (i = sc->vr_txdirty; sc->vr_txpending != 0;
803 1.18 thorpej i = VR_NEXTTX(i), sc->vr_txpending--) {
804 1.18 thorpej d = VR_CDTX(sc, i);
805 1.18 thorpej ds = VR_DSTX(sc, i);
806 1.1 sakamoto
807 1.18 thorpej VR_CDTXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
808 1.1 sakamoto
809 1.30 thorpej txstat = le32toh(d->vr_status);
810 1.1 sakamoto if (txstat & VR_TXSTAT_OWN)
811 1.1 sakamoto break;
812 1.1 sakamoto
813 1.18 thorpej bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap,
814 1.18 thorpej 0, ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
815 1.18 thorpej bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
816 1.18 thorpej m_freem(ds->ds_mbuf);
817 1.18 thorpej ds->ds_mbuf = NULL;
818 1.18 thorpej
819 1.1 sakamoto if (txstat & VR_TXSTAT_ERRSUM) {
820 1.1 sakamoto ifp->if_oerrors++;
821 1.1 sakamoto if (txstat & VR_TXSTAT_DEFER)
822 1.1 sakamoto ifp->if_collisions++;
823 1.1 sakamoto if (txstat & VR_TXSTAT_LATECOLL)
824 1.1 sakamoto ifp->if_collisions++;
825 1.1 sakamoto }
826 1.1 sakamoto
827 1.18 thorpej ifp->if_collisions += (txstat & VR_TXSTAT_COLLCNT) >> 3;
828 1.1 sakamoto ifp->if_opackets++;
829 1.1 sakamoto }
830 1.1 sakamoto
831 1.18 thorpej /* Update the dirty transmit buffer pointer. */
832 1.18 thorpej sc->vr_txdirty = i;
833 1.1 sakamoto
834 1.18 thorpej /*
835 1.18 thorpej * Cancel the watchdog timer if there are no pending
836 1.18 thorpej * transmissions.
837 1.18 thorpej */
838 1.18 thorpej if (sc->vr_txpending == 0)
839 1.18 thorpej ifp->if_timer = 0;
840 1.1 sakamoto }
841 1.1 sakamoto
842 1.16 thorpej static int
843 1.15 thorpej vr_intr(arg)
844 1.15 thorpej void *arg;
845 1.1 sakamoto {
846 1.15 thorpej struct vr_softc *sc;
847 1.15 thorpej struct ifnet *ifp;
848 1.15 thorpej u_int16_t status;
849 1.18 thorpej int handled = 0, dotx = 0;
850 1.1 sakamoto
851 1.1 sakamoto sc = arg;
852 1.6 thorpej ifp = &sc->vr_ec.ec_if;
853 1.1 sakamoto
854 1.18 thorpej /* Suppress unwanted interrupts. */
855 1.16 thorpej if ((ifp->if_flags & IFF_UP) == 0) {
856 1.39 thorpej vr_stop(ifp, 1);
857 1.16 thorpej return (0);
858 1.1 sakamoto }
859 1.1 sakamoto
860 1.1 sakamoto /* Disable interrupts. */
861 1.1 sakamoto CSR_WRITE_2(sc, VR_IMR, 0x0000);
862 1.1 sakamoto
863 1.1 sakamoto for (;;) {
864 1.1 sakamoto status = CSR_READ_2(sc, VR_ISR);
865 1.1 sakamoto if (status)
866 1.1 sakamoto CSR_WRITE_2(sc, VR_ISR, status);
867 1.1 sakamoto
868 1.1 sakamoto if ((status & VR_INTRS) == 0)
869 1.1 sakamoto break;
870 1.1 sakamoto
871 1.16 thorpej handled = 1;
872 1.16 thorpej
873 1.1 sakamoto if (status & VR_ISR_RX_OK)
874 1.1 sakamoto vr_rxeof(sc);
875 1.1 sakamoto
876 1.18 thorpej if (status &
877 1.18 thorpej (VR_ISR_RX_ERR | VR_ISR_RX_NOBUF | VR_ISR_RX_OFLOW |
878 1.18 thorpej VR_ISR_RX_DROPPED))
879 1.1 sakamoto vr_rxeoc(sc);
880 1.1 sakamoto
881 1.1 sakamoto if (status & VR_ISR_TX_OK) {
882 1.18 thorpej dotx = 1;
883 1.1 sakamoto vr_txeof(sc);
884 1.1 sakamoto }
885 1.1 sakamoto
886 1.18 thorpej if (status & (VR_ISR_TX_UNDERRUN | VR_ISR_TX_ABRT)) {
887 1.18 thorpej if (status & VR_ISR_TX_UNDERRUN)
888 1.18 thorpej printf("%s: transmit underrun\n",
889 1.18 thorpej sc->vr_dev.dv_xname);
890 1.18 thorpej if (status & VR_ISR_TX_ABRT)
891 1.18 thorpej printf("%s: transmit aborted\n",
892 1.18 thorpej sc->vr_dev.dv_xname);
893 1.1 sakamoto ifp->if_oerrors++;
894 1.18 thorpej dotx = 1;
895 1.1 sakamoto vr_txeof(sc);
896 1.18 thorpej if (sc->vr_txpending) {
897 1.1 sakamoto VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_ON);
898 1.1 sakamoto VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_GO);
899 1.1 sakamoto }
900 1.1 sakamoto }
901 1.1 sakamoto
902 1.1 sakamoto if (status & VR_ISR_BUSERR) {
903 1.18 thorpej printf("%s: PCI bus error\n", sc->vr_dev.dv_xname);
904 1.18 thorpej /* vr_init() calls vr_start() */
905 1.18 thorpej dotx = 0;
906 1.39 thorpej (void) vr_init(ifp);
907 1.1 sakamoto }
908 1.1 sakamoto }
909 1.1 sakamoto
910 1.1 sakamoto /* Re-enable interrupts. */
911 1.1 sakamoto CSR_WRITE_2(sc, VR_IMR, VR_INTRS);
912 1.1 sakamoto
913 1.18 thorpej if (dotx)
914 1.1 sakamoto vr_start(ifp);
915 1.16 thorpej
916 1.16 thorpej return (handled);
917 1.1 sakamoto }
918 1.1 sakamoto
919 1.1 sakamoto /*
920 1.1 sakamoto * Main transmit routine. To avoid having to do mbuf copies, we put pointers
921 1.1 sakamoto * to the mbuf data regions directly in the transmit lists. We also save a
922 1.1 sakamoto * copy of the pointers since the transmit list fragment pointers are
923 1.1 sakamoto * physical addresses.
924 1.1 sakamoto */
925 1.15 thorpej static void
926 1.15 thorpej vr_start(ifp)
927 1.15 thorpej struct ifnet *ifp;
928 1.1 sakamoto {
929 1.18 thorpej struct vr_softc *sc = ifp->if_softc;
930 1.18 thorpej struct mbuf *m0, *m;
931 1.18 thorpej struct vr_desc *d;
932 1.18 thorpej struct vr_descsoft *ds;
933 1.18 thorpej int error, firsttx, nexttx, opending;
934 1.1 sakamoto
935 1.18 thorpej /*
936 1.18 thorpej * Remember the previous txpending and the first transmit
937 1.18 thorpej * descriptor we use.
938 1.18 thorpej */
939 1.18 thorpej opending = sc->vr_txpending;
940 1.18 thorpej firsttx = VR_NEXTTX(sc->vr_txlast);
941 1.1 sakamoto
942 1.1 sakamoto /*
943 1.18 thorpej * Loop through the send queue, setting up transmit descriptors
944 1.18 thorpej * until we drain the queue, or use up all available transmit
945 1.18 thorpej * descriptors.
946 1.1 sakamoto */
947 1.18 thorpej while (sc->vr_txpending < VR_NTXDESC) {
948 1.18 thorpej /*
949 1.18 thorpej * Grab a packet off the queue.
950 1.18 thorpej */
951 1.42 thorpej IFQ_POLL(&ifp->if_snd, m0);
952 1.18 thorpej if (m0 == NULL)
953 1.18 thorpej break;
954 1.1 sakamoto
955 1.18 thorpej /*
956 1.18 thorpej * Get the next available transmit descriptor.
957 1.18 thorpej */
958 1.18 thorpej nexttx = VR_NEXTTX(sc->vr_txlast);
959 1.18 thorpej d = VR_CDTX(sc, nexttx);
960 1.18 thorpej ds = VR_DSTX(sc, nexttx);
961 1.1 sakamoto
962 1.18 thorpej /*
963 1.18 thorpej * Load the DMA map. If this fails, the packet didn't
964 1.18 thorpej * fit in one DMA segment, and we need to copy. Note,
965 1.18 thorpej * the packet must also be aligned.
966 1.18 thorpej */
967 1.18 thorpej if ((mtod(m0, bus_addr_t) & 3) != 0 ||
968 1.18 thorpej bus_dmamap_load_mbuf(sc->vr_dmat, ds->ds_dmamap, m0,
969 1.18 thorpej BUS_DMA_NOWAIT) != 0) {
970 1.18 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
971 1.18 thorpej if (m == NULL) {
972 1.18 thorpej printf("%s: unable to allocate Tx mbuf\n",
973 1.18 thorpej sc->vr_dev.dv_xname);
974 1.18 thorpej break;
975 1.18 thorpej }
976 1.18 thorpej if (m0->m_pkthdr.len > MHLEN) {
977 1.18 thorpej MCLGET(m, M_DONTWAIT);
978 1.18 thorpej if ((m->m_flags & M_EXT) == 0) {
979 1.18 thorpej printf("%s: unable to allocate Tx "
980 1.18 thorpej "cluster\n", sc->vr_dev.dv_xname);
981 1.18 thorpej m_freem(m);
982 1.18 thorpej break;
983 1.18 thorpej }
984 1.18 thorpej }
985 1.18 thorpej m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
986 1.18 thorpej m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
987 1.18 thorpej m_freem(m0);
988 1.18 thorpej m0 = m;
989 1.18 thorpej error = bus_dmamap_load_mbuf(sc->vr_dmat,
990 1.18 thorpej ds->ds_dmamap, m0, BUS_DMA_NOWAIT);
991 1.18 thorpej if (error) {
992 1.18 thorpej printf("%s: unable to load Tx buffer, "
993 1.18 thorpej "error = %d\n", sc->vr_dev.dv_xname, error);
994 1.18 thorpej break;
995 1.18 thorpej }
996 1.18 thorpej }
997 1.1 sakamoto
998 1.42 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
999 1.42 thorpej
1000 1.18 thorpej /* Sync the DMA map. */
1001 1.18 thorpej bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
1002 1.18 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREWRITE);
1003 1.1 sakamoto
1004 1.18 thorpej /*
1005 1.18 thorpej * Store a pointer to the packet so we can free it later.
1006 1.18 thorpej */
1007 1.18 thorpej ds->ds_mbuf = m0;
1008 1.1 sakamoto
1009 1.1 sakamoto #if NBPFILTER > 0
1010 1.1 sakamoto /*
1011 1.1 sakamoto * If there's a BPF listener, bounce a copy of this frame
1012 1.1 sakamoto * to him.
1013 1.1 sakamoto */
1014 1.1 sakamoto if (ifp->if_bpf)
1015 1.18 thorpej bpf_mtap(ifp->if_bpf, m0);
1016 1.2 sakamoto #endif
1017 1.18 thorpej
1018 1.18 thorpej /*
1019 1.18 thorpej * Fill in the transmit descriptor. The Rhine
1020 1.18 thorpej * doesn't auto-pad, so we have to do this ourselves.
1021 1.18 thorpej */
1022 1.30 thorpej d->vr_data = htole32(ds->ds_dmamap->dm_segs[0].ds_addr);
1023 1.30 thorpej d->vr_ctl = htole32(m0->m_pkthdr.len < VR_MIN_FRAMELEN ?
1024 1.21 thorpej VR_MIN_FRAMELEN : m0->m_pkthdr.len);
1025 1.18 thorpej d->vr_ctl |=
1026 1.30 thorpej htole32(VR_TXCTL_TLINK|VR_TXCTL_FIRSTFRAG|
1027 1.30 thorpej VR_TXCTL_LASTFRAG);
1028 1.18 thorpej
1029 1.18 thorpej /*
1030 1.18 thorpej * If this is the first descriptor we're enqueuing,
1031 1.18 thorpej * don't give it to the Rhine yet. That could cause
1032 1.18 thorpej * a race condition. We'll do it below.
1033 1.18 thorpej */
1034 1.18 thorpej if (nexttx == firsttx)
1035 1.18 thorpej d->vr_status = 0;
1036 1.18 thorpej else
1037 1.30 thorpej d->vr_status = htole32(VR_TXSTAT_OWN);
1038 1.18 thorpej
1039 1.18 thorpej VR_CDTXSYNC(sc, nexttx,
1040 1.18 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1041 1.18 thorpej
1042 1.18 thorpej /* Advance the tx pointer. */
1043 1.18 thorpej sc->vr_txpending++;
1044 1.18 thorpej sc->vr_txlast = nexttx;
1045 1.18 thorpej }
1046 1.18 thorpej
1047 1.18 thorpej if (sc->vr_txpending == VR_NTXDESC) {
1048 1.18 thorpej /* No more slots left; notify upper layer. */
1049 1.18 thorpej ifp->if_flags |= IFF_OACTIVE;
1050 1.1 sakamoto }
1051 1.1 sakamoto
1052 1.18 thorpej if (sc->vr_txpending != opending) {
1053 1.18 thorpej /*
1054 1.18 thorpej * We enqueued packets. If the transmitter was idle,
1055 1.18 thorpej * reset the txdirty pointer.
1056 1.18 thorpej */
1057 1.18 thorpej if (opending == 0)
1058 1.18 thorpej sc->vr_txdirty = firsttx;
1059 1.18 thorpej
1060 1.18 thorpej /*
1061 1.18 thorpej * Cause a transmit interrupt to happen on the
1062 1.18 thorpej * last packet we enqueued.
1063 1.18 thorpej */
1064 1.30 thorpej VR_CDTX(sc, sc->vr_txlast)->vr_ctl |= htole32(VR_TXCTL_FINT);
1065 1.18 thorpej VR_CDTXSYNC(sc, sc->vr_txlast,
1066 1.18 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1067 1.1 sakamoto
1068 1.18 thorpej /*
1069 1.18 thorpej * The entire packet chain is set up. Give the
1070 1.18 thorpej * first descriptor to the Rhine now.
1071 1.18 thorpej */
1072 1.30 thorpej VR_CDTX(sc, firsttx)->vr_status = htole32(VR_TXSTAT_OWN);
1073 1.18 thorpej VR_CDTXSYNC(sc, firsttx,
1074 1.18 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1075 1.1 sakamoto
1076 1.18 thorpej /* Start the transmitter. */
1077 1.18 thorpej VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_ON|VR_CMD_TX_GO);
1078 1.1 sakamoto
1079 1.18 thorpej /* Set the watchdog timer in case the chip flakes out. */
1080 1.18 thorpej ifp->if_timer = 5;
1081 1.18 thorpej }
1082 1.1 sakamoto }
1083 1.1 sakamoto
1084 1.13 thorpej /*
1085 1.13 thorpej * Initialize the interface. Must be called at splnet.
1086 1.13 thorpej */
1087 1.23 thorpej static int
1088 1.39 thorpej vr_init(ifp)
1089 1.39 thorpej struct ifnet *ifp;
1090 1.1 sakamoto {
1091 1.39 thorpej struct vr_softc *sc = ifp->if_softc;
1092 1.18 thorpej struct vr_desc *d;
1093 1.23 thorpej struct vr_descsoft *ds;
1094 1.25 hwr int i, error = 0;
1095 1.1 sakamoto
1096 1.18 thorpej /* Cancel pending I/O. */
1097 1.39 thorpej vr_stop(ifp, 0);
1098 1.18 thorpej
1099 1.18 thorpej /* Reset the Rhine to a known state. */
1100 1.1 sakamoto vr_reset(sc);
1101 1.1 sakamoto
1102 1.1 sakamoto VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_THRESH);
1103 1.1 sakamoto VR_SETBIT(sc, VR_RXCFG, VR_RXTHRESH_STORENFWD);
1104 1.1 sakamoto
1105 1.1 sakamoto VR_CLRBIT(sc, VR_TXCFG, VR_TXCFG_TX_THRESH);
1106 1.1 sakamoto VR_SETBIT(sc, VR_TXCFG, VR_TXTHRESH_STORENFWD);
1107 1.1 sakamoto
1108 1.1 sakamoto /*
1109 1.18 thorpej * Initialize the transmit desciptor ring. txlast is initialized
1110 1.18 thorpej * to the end of the list so that it will wrap around to the first
1111 1.18 thorpej * descriptor when the first packet is transmitted.
1112 1.18 thorpej */
1113 1.18 thorpej for (i = 0; i < VR_NTXDESC; i++) {
1114 1.18 thorpej d = VR_CDTX(sc, i);
1115 1.18 thorpej memset(d, 0, sizeof(struct vr_desc));
1116 1.30 thorpej d->vr_next = htole32(VR_CDTXADDR(sc, VR_NEXTTX(i)));
1117 1.18 thorpej VR_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1118 1.18 thorpej }
1119 1.18 thorpej sc->vr_txpending = 0;
1120 1.18 thorpej sc->vr_txdirty = 0;
1121 1.18 thorpej sc->vr_txlast = VR_NTXDESC - 1;
1122 1.18 thorpej
1123 1.18 thorpej /*
1124 1.23 thorpej * Initialize the receive descriptor ring.
1125 1.18 thorpej */
1126 1.23 thorpej for (i = 0; i < VR_NRXDESC; i++) {
1127 1.23 thorpej ds = VR_DSRX(sc, i);
1128 1.23 thorpej if (ds->ds_mbuf == NULL) {
1129 1.23 thorpej if ((error = vr_add_rxbuf(sc, i)) != 0) {
1130 1.23 thorpej printf("%s: unable to allocate or map rx "
1131 1.23 thorpej "buffer %d, error = %d\n",
1132 1.23 thorpej sc->vr_dev.dv_xname, i, error);
1133 1.23 thorpej /*
1134 1.23 thorpej * XXX Should attempt to run with fewer receive
1135 1.23 thorpej * XXX buffers instead of just failing.
1136 1.23 thorpej */
1137 1.23 thorpej vr_rxdrain(sc);
1138 1.23 thorpej goto out;
1139 1.23 thorpej }
1140 1.23 thorpej }
1141 1.23 thorpej }
1142 1.18 thorpej sc->vr_rxptr = 0;
1143 1.1 sakamoto
1144 1.1 sakamoto /* If we want promiscuous mode, set the allframes bit. */
1145 1.1 sakamoto if (ifp->if_flags & IFF_PROMISC)
1146 1.1 sakamoto VR_SETBIT(sc, VR_RXCFG, VR_RXCFG_RX_PROMISC);
1147 1.1 sakamoto else
1148 1.1 sakamoto VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_PROMISC);
1149 1.1 sakamoto
1150 1.1 sakamoto /* Set capture broadcast bit to capture broadcast frames. */
1151 1.1 sakamoto if (ifp->if_flags & IFF_BROADCAST)
1152 1.1 sakamoto VR_SETBIT(sc, VR_RXCFG, VR_RXCFG_RX_BROAD);
1153 1.1 sakamoto else
1154 1.1 sakamoto VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_BROAD);
1155 1.1 sakamoto
1156 1.18 thorpej /* Program the multicast filter, if necessary. */
1157 1.1 sakamoto vr_setmulti(sc);
1158 1.1 sakamoto
1159 1.18 thorpej /* Give the transmit and recieve rings to the Rhine. */
1160 1.18 thorpej CSR_WRITE_4(sc, VR_RXADDR, VR_CDRXADDR(sc, sc->vr_rxptr));
1161 1.18 thorpej CSR_WRITE_4(sc, VR_TXADDR, VR_CDTXADDR(sc, VR_NEXTTX(sc->vr_txlast)));
1162 1.18 thorpej
1163 1.18 thorpej /* Set current media. */
1164 1.18 thorpej mii_mediachg(&sc->vr_mii);
1165 1.1 sakamoto
1166 1.1 sakamoto /* Enable receiver and transmitter. */
1167 1.1 sakamoto CSR_WRITE_2(sc, VR_COMMAND, VR_CMD_TX_NOPOLL|VR_CMD_START|
1168 1.1 sakamoto VR_CMD_TX_ON|VR_CMD_RX_ON|
1169 1.1 sakamoto VR_CMD_RX_GO);
1170 1.1 sakamoto
1171 1.18 thorpej /* Enable interrupts. */
1172 1.1 sakamoto CSR_WRITE_2(sc, VR_ISR, 0xFFFF);
1173 1.1 sakamoto CSR_WRITE_2(sc, VR_IMR, VR_INTRS);
1174 1.1 sakamoto
1175 1.1 sakamoto ifp->if_flags |= IFF_RUNNING;
1176 1.1 sakamoto ifp->if_flags &= ~IFF_OACTIVE;
1177 1.1 sakamoto
1178 1.11 thorpej /* Start one second timer. */
1179 1.34 thorpej callout_reset(&sc->vr_tick_ch, hz, vr_tick, sc);
1180 1.18 thorpej
1181 1.18 thorpej /* Attempt to start output on the interface. */
1182 1.18 thorpej vr_start(ifp);
1183 1.23 thorpej
1184 1.23 thorpej out:
1185 1.23 thorpej if (error)
1186 1.23 thorpej printf("%s: interface not running\n", sc->vr_dev.dv_xname);
1187 1.23 thorpej return (error);
1188 1.1 sakamoto }
1189 1.1 sakamoto
1190 1.1 sakamoto /*
1191 1.1 sakamoto * Set media options.
1192 1.1 sakamoto */
1193 1.15 thorpej static int
1194 1.15 thorpej vr_ifmedia_upd(ifp)
1195 1.15 thorpej struct ifnet *ifp;
1196 1.1 sakamoto {
1197 1.11 thorpej struct vr_softc *sc = ifp->if_softc;
1198 1.1 sakamoto
1199 1.11 thorpej if (ifp->if_flags & IFF_UP)
1200 1.11 thorpej mii_mediachg(&sc->vr_mii);
1201 1.2 sakamoto return (0);
1202 1.1 sakamoto }
1203 1.1 sakamoto
1204 1.1 sakamoto /*
1205 1.1 sakamoto * Report current media status.
1206 1.1 sakamoto */
1207 1.15 thorpej static void
1208 1.15 thorpej vr_ifmedia_sts(ifp, ifmr)
1209 1.15 thorpej struct ifnet *ifp;
1210 1.15 thorpej struct ifmediareq *ifmr;
1211 1.1 sakamoto {
1212 1.11 thorpej struct vr_softc *sc = ifp->if_softc;
1213 1.1 sakamoto
1214 1.11 thorpej mii_pollstat(&sc->vr_mii);
1215 1.11 thorpej ifmr->ifm_status = sc->vr_mii.mii_media_status;
1216 1.11 thorpej ifmr->ifm_active = sc->vr_mii.mii_media_active;
1217 1.1 sakamoto }
1218 1.1 sakamoto
1219 1.15 thorpej static int
1220 1.15 thorpej vr_ioctl(ifp, command, data)
1221 1.15 thorpej struct ifnet *ifp;
1222 1.15 thorpej u_long command;
1223 1.15 thorpej caddr_t data;
1224 1.15 thorpej {
1225 1.15 thorpej struct vr_softc *sc = ifp->if_softc;
1226 1.15 thorpej struct ifreq *ifr = (struct ifreq *)data;
1227 1.15 thorpej int s, error = 0;
1228 1.1 sakamoto
1229 1.12 thorpej s = splnet();
1230 1.1 sakamoto
1231 1.2 sakamoto switch (command) {
1232 1.39 thorpej case SIOCGIFMEDIA:
1233 1.39 thorpej case SIOCSIFMEDIA:
1234 1.39 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->vr_mii.mii_media, command);
1235 1.2 sakamoto break;
1236 1.2 sakamoto
1237 1.39 thorpej default:
1238 1.39 thorpej error = ether_ioctl(ifp, command, data);
1239 1.2 sakamoto if (error == ENETRESET) {
1240 1.18 thorpej /*
1241 1.18 thorpej * Multicast list has changed; set the hardware filter
1242 1.18 thorpej * accordingly.
1243 1.18 thorpej */
1244 1.2 sakamoto vr_setmulti(sc);
1245 1.2 sakamoto error = 0;
1246 1.2 sakamoto }
1247 1.1 sakamoto break;
1248 1.1 sakamoto }
1249 1.1 sakamoto
1250 1.13 thorpej splx(s);
1251 1.2 sakamoto return (error);
1252 1.1 sakamoto }
1253 1.1 sakamoto
1254 1.15 thorpej static void
1255 1.15 thorpej vr_watchdog(ifp)
1256 1.15 thorpej struct ifnet *ifp;
1257 1.1 sakamoto {
1258 1.18 thorpej struct vr_softc *sc = ifp->if_softc;
1259 1.1 sakamoto
1260 1.18 thorpej printf("%s: device timeout\n", sc->vr_dev.dv_xname);
1261 1.1 sakamoto ifp->if_oerrors++;
1262 1.1 sakamoto
1263 1.39 thorpej (void) vr_init(ifp);
1264 1.1 sakamoto }
1265 1.1 sakamoto
1266 1.1 sakamoto /*
1267 1.11 thorpej * One second timer, used to tick MII.
1268 1.11 thorpej */
1269 1.11 thorpej static void
1270 1.11 thorpej vr_tick(arg)
1271 1.11 thorpej void *arg;
1272 1.11 thorpej {
1273 1.11 thorpej struct vr_softc *sc = arg;
1274 1.11 thorpej int s;
1275 1.11 thorpej
1276 1.12 thorpej s = splnet();
1277 1.11 thorpej mii_tick(&sc->vr_mii);
1278 1.11 thorpej splx(s);
1279 1.11 thorpej
1280 1.34 thorpej callout_reset(&sc->vr_tick_ch, hz, vr_tick, sc);
1281 1.11 thorpej }
1282 1.11 thorpej
1283 1.11 thorpej /*
1284 1.23 thorpej * Drain the receive queue.
1285 1.23 thorpej */
1286 1.23 thorpej static void
1287 1.23 thorpej vr_rxdrain(sc)
1288 1.23 thorpej struct vr_softc *sc;
1289 1.23 thorpej {
1290 1.23 thorpej struct vr_descsoft *ds;
1291 1.23 thorpej int i;
1292 1.23 thorpej
1293 1.23 thorpej for (i = 0; i < VR_NRXDESC; i++) {
1294 1.23 thorpej ds = VR_DSRX(sc, i);
1295 1.23 thorpej if (ds->ds_mbuf != NULL) {
1296 1.23 thorpej bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
1297 1.23 thorpej m_freem(ds->ds_mbuf);
1298 1.23 thorpej ds->ds_mbuf = NULL;
1299 1.23 thorpej }
1300 1.23 thorpej }
1301 1.23 thorpej }
1302 1.23 thorpej
1303 1.23 thorpej /*
1304 1.1 sakamoto * Stop the adapter and free any mbufs allocated to the
1305 1.18 thorpej * transmit lists.
1306 1.1 sakamoto */
1307 1.15 thorpej static void
1308 1.39 thorpej vr_stop(ifp, disable)
1309 1.39 thorpej struct ifnet *ifp;
1310 1.39 thorpej int disable;
1311 1.1 sakamoto {
1312 1.39 thorpej struct vr_softc *sc = ifp->if_softc;
1313 1.18 thorpej struct vr_descsoft *ds;
1314 1.15 thorpej int i;
1315 1.1 sakamoto
1316 1.11 thorpej /* Cancel one second timer. */
1317 1.34 thorpej callout_stop(&sc->vr_tick_ch);
1318 1.28 thorpej
1319 1.28 thorpej /* Down the MII. */
1320 1.28 thorpej mii_down(&sc->vr_mii);
1321 1.11 thorpej
1322 1.6 thorpej ifp = &sc->vr_ec.ec_if;
1323 1.1 sakamoto ifp->if_timer = 0;
1324 1.1 sakamoto
1325 1.1 sakamoto VR_SETBIT16(sc, VR_COMMAND, VR_CMD_STOP);
1326 1.1 sakamoto VR_CLRBIT16(sc, VR_COMMAND, (VR_CMD_RX_ON|VR_CMD_TX_ON));
1327 1.1 sakamoto CSR_WRITE_2(sc, VR_IMR, 0x0000);
1328 1.1 sakamoto CSR_WRITE_4(sc, VR_TXADDR, 0x00000000);
1329 1.1 sakamoto CSR_WRITE_4(sc, VR_RXADDR, 0x00000000);
1330 1.1 sakamoto
1331 1.1 sakamoto /*
1332 1.18 thorpej * Release any queued transmit buffers.
1333 1.1 sakamoto */
1334 1.18 thorpej for (i = 0; i < VR_NTXDESC; i++) {
1335 1.18 thorpej ds = VR_DSTX(sc, i);
1336 1.18 thorpej if (ds->ds_mbuf != NULL) {
1337 1.18 thorpej bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
1338 1.18 thorpej m_freem(ds->ds_mbuf);
1339 1.18 thorpej ds->ds_mbuf = NULL;
1340 1.1 sakamoto }
1341 1.1 sakamoto }
1342 1.1 sakamoto
1343 1.39 thorpej if (disable)
1344 1.23 thorpej vr_rxdrain(sc);
1345 1.23 thorpej
1346 1.1 sakamoto /*
1347 1.18 thorpej * Mark the interface down and cancel the watchdog timer.
1348 1.1 sakamoto */
1349 1.1 sakamoto ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1350 1.18 thorpej ifp->if_timer = 0;
1351 1.1 sakamoto }
1352 1.1 sakamoto
1353 1.3 sakamoto static struct vr_type *vr_lookup __P((struct pci_attach_args *));
1354 1.2 sakamoto static int vr_probe __P((struct device *, struct cfdata *, void *));
1355 1.2 sakamoto static void vr_attach __P((struct device *, struct device *, void *));
1356 1.2 sakamoto static void vr_shutdown __P((void *));
1357 1.2 sakamoto
1358 1.2 sakamoto struct cfattach vr_ca = {
1359 1.2 sakamoto sizeof (struct vr_softc), vr_probe, vr_attach
1360 1.2 sakamoto };
1361 1.2 sakamoto
1362 1.3 sakamoto static struct vr_type *
1363 1.3 sakamoto vr_lookup(pa)
1364 1.3 sakamoto struct pci_attach_args *pa;
1365 1.3 sakamoto {
1366 1.3 sakamoto struct vr_type *vrt;
1367 1.3 sakamoto
1368 1.3 sakamoto for (vrt = vr_devs; vrt->vr_name != NULL; vrt++) {
1369 1.3 sakamoto if (PCI_VENDOR(pa->pa_id) == vrt->vr_vid &&
1370 1.3 sakamoto PCI_PRODUCT(pa->pa_id) == vrt->vr_did)
1371 1.3 sakamoto return (vrt);
1372 1.3 sakamoto }
1373 1.3 sakamoto return (NULL);
1374 1.3 sakamoto }
1375 1.3 sakamoto
1376 1.2 sakamoto static int
1377 1.2 sakamoto vr_probe(parent, match, aux)
1378 1.2 sakamoto struct device *parent;
1379 1.2 sakamoto struct cfdata *match;
1380 1.2 sakamoto void *aux;
1381 1.2 sakamoto {
1382 1.2 sakamoto struct pci_attach_args *pa = (struct pci_attach_args *)aux;
1383 1.2 sakamoto
1384 1.3 sakamoto if (vr_lookup(pa) != NULL)
1385 1.3 sakamoto return (1);
1386 1.2 sakamoto
1387 1.2 sakamoto return (0);
1388 1.2 sakamoto }
1389 1.2 sakamoto
1390 1.2 sakamoto /*
1391 1.2 sakamoto * Stop all chip I/O so that the kernel's probe routines don't
1392 1.2 sakamoto * get confused by errant DMAs when rebooting.
1393 1.2 sakamoto */
1394 1.15 thorpej static void
1395 1.15 thorpej vr_shutdown(arg)
1396 1.2 sakamoto void *arg;
1397 1.2 sakamoto {
1398 1.15 thorpej struct vr_softc *sc = (struct vr_softc *)arg;
1399 1.2 sakamoto
1400 1.39 thorpej vr_stop(&sc->vr_ec.ec_if, 1);
1401 1.2 sakamoto }
1402 1.2 sakamoto
1403 1.2 sakamoto /*
1404 1.2 sakamoto * Attach the interface. Allocate softc structures, do ifmedia
1405 1.2 sakamoto * setup and ethernet/BPF attach.
1406 1.2 sakamoto */
1407 1.2 sakamoto static void
1408 1.2 sakamoto vr_attach(parent, self, aux)
1409 1.15 thorpej struct device *parent;
1410 1.15 thorpej struct device *self;
1411 1.15 thorpej void *aux;
1412 1.2 sakamoto {
1413 1.15 thorpej struct vr_softc *sc = (struct vr_softc *) self;
1414 1.15 thorpej struct pci_attach_args *pa = (struct pci_attach_args *) aux;
1415 1.18 thorpej bus_dma_segment_t seg;
1416 1.15 thorpej struct vr_type *vrt;
1417 1.15 thorpej u_int32_t command;
1418 1.15 thorpej struct ifnet *ifp;
1419 1.15 thorpej u_char eaddr[ETHER_ADDR_LEN];
1420 1.18 thorpej int i, rseg, error;
1421 1.15 thorpej
1422 1.2 sakamoto #define PCI_CONF_WRITE(r, v) pci_conf_write(pa->pa_pc, pa->pa_tag, (r), (v))
1423 1.2 sakamoto #define PCI_CONF_READ(r) pci_conf_read(pa->pa_pc, pa->pa_tag, (r))
1424 1.34 thorpej
1425 1.34 thorpej callout_init(&sc->vr_tick_ch);
1426 1.2 sakamoto
1427 1.3 sakamoto vrt = vr_lookup(pa);
1428 1.3 sakamoto if (vrt == NULL) {
1429 1.3 sakamoto printf("\n");
1430 1.3 sakamoto panic("vr_attach: impossible");
1431 1.3 sakamoto }
1432 1.3 sakamoto
1433 1.3 sakamoto printf(": %s Ethernet\n", vrt->vr_name);
1434 1.2 sakamoto
1435 1.2 sakamoto /*
1436 1.2 sakamoto * Handle power management nonsense.
1437 1.2 sakamoto */
1438 1.2 sakamoto
1439 1.2 sakamoto command = PCI_CONF_READ(VR_PCI_CAPID) & 0x000000FF;
1440 1.2 sakamoto if (command == 0x01) {
1441 1.2 sakamoto command = PCI_CONF_READ(VR_PCI_PWRMGMTCTRL);
1442 1.2 sakamoto if (command & VR_PSTATE_MASK) {
1443 1.15 thorpej u_int32_t iobase, membase, irq;
1444 1.2 sakamoto
1445 1.2 sakamoto /* Save important PCI config data. */
1446 1.2 sakamoto iobase = PCI_CONF_READ(VR_PCI_LOIO);
1447 1.2 sakamoto membase = PCI_CONF_READ(VR_PCI_LOMEM);
1448 1.2 sakamoto irq = PCI_CONF_READ(VR_PCI_INTLINE);
1449 1.2 sakamoto
1450 1.2 sakamoto /* Reset the power state. */
1451 1.6 thorpej printf("%s: chip is in D%d power mode "
1452 1.2 sakamoto "-- setting to D0\n",
1453 1.6 thorpej sc->vr_dev.dv_xname, command & VR_PSTATE_MASK);
1454 1.2 sakamoto command &= 0xFFFFFFFC;
1455 1.2 sakamoto PCI_CONF_WRITE(VR_PCI_PWRMGMTCTRL, command);
1456 1.2 sakamoto
1457 1.2 sakamoto /* Restore PCI config data. */
1458 1.2 sakamoto PCI_CONF_WRITE(VR_PCI_LOIO, iobase);
1459 1.2 sakamoto PCI_CONF_WRITE(VR_PCI_LOMEM, membase);
1460 1.2 sakamoto PCI_CONF_WRITE(VR_PCI_INTLINE, irq);
1461 1.2 sakamoto }
1462 1.2 sakamoto }
1463 1.2 sakamoto
1464 1.19 thorpej /* Make sure bus mastering is enabled. */
1465 1.19 thorpej command = PCI_CONF_READ(PCI_COMMAND_STATUS_REG);
1466 1.19 thorpej command |= PCI_COMMAND_MASTER_ENABLE;
1467 1.19 thorpej PCI_CONF_WRITE(PCI_COMMAND_STATUS_REG, command);
1468 1.19 thorpej
1469 1.2 sakamoto /*
1470 1.2 sakamoto * Map control/status registers.
1471 1.2 sakamoto */
1472 1.2 sakamoto {
1473 1.2 sakamoto bus_space_tag_t iot, memt;
1474 1.2 sakamoto bus_space_handle_t ioh, memh;
1475 1.2 sakamoto int ioh_valid, memh_valid;
1476 1.2 sakamoto pci_intr_handle_t intrhandle;
1477 1.2 sakamoto const char *intrstr;
1478 1.2 sakamoto
1479 1.2 sakamoto ioh_valid = (pci_mapreg_map(pa, VR_PCI_LOIO,
1480 1.2 sakamoto PCI_MAPREG_TYPE_IO, 0,
1481 1.2 sakamoto &iot, &ioh, NULL, NULL) == 0);
1482 1.2 sakamoto memh_valid = (pci_mapreg_map(pa, VR_PCI_LOMEM,
1483 1.2 sakamoto PCI_MAPREG_TYPE_MEM |
1484 1.2 sakamoto PCI_MAPREG_MEM_TYPE_32BIT,
1485 1.2 sakamoto 0, &memt, &memh, NULL, NULL) == 0);
1486 1.2 sakamoto #if defined(VR_USEIOSPACE)
1487 1.2 sakamoto if (ioh_valid) {
1488 1.14 thorpej sc->vr_bst = iot;
1489 1.14 thorpej sc->vr_bsh = ioh;
1490 1.2 sakamoto } else if (memh_valid) {
1491 1.14 thorpej sc->vr_bst = memt;
1492 1.14 thorpej sc->vr_bsh = memh;
1493 1.2 sakamoto }
1494 1.2 sakamoto #else
1495 1.2 sakamoto if (memh_valid) {
1496 1.14 thorpej sc->vr_bst = memt;
1497 1.14 thorpej sc->vr_bsh = memh;
1498 1.2 sakamoto } else if (ioh_valid) {
1499 1.14 thorpej sc->vr_bst = iot;
1500 1.14 thorpej sc->vr_bsh = ioh;
1501 1.2 sakamoto }
1502 1.2 sakamoto #endif
1503 1.2 sakamoto else {
1504 1.2 sakamoto printf(": unable to map device registers\n");
1505 1.2 sakamoto return;
1506 1.2 sakamoto }
1507 1.2 sakamoto
1508 1.2 sakamoto /* Allocate interrupt */
1509 1.2 sakamoto if (pci_intr_map(pa->pa_pc, pa->pa_intrtag, pa->pa_intrpin,
1510 1.2 sakamoto pa->pa_intrline, &intrhandle)) {
1511 1.6 thorpej printf("%s: couldn't map interrupt\n",
1512 1.6 thorpej sc->vr_dev.dv_xname);
1513 1.15 thorpej return;
1514 1.2 sakamoto }
1515 1.2 sakamoto intrstr = pci_intr_string(pa->pa_pc, intrhandle);
1516 1.2 sakamoto sc->vr_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_NET,
1517 1.16 thorpej vr_intr, sc);
1518 1.2 sakamoto if (sc->vr_ih == NULL) {
1519 1.6 thorpej printf("%s: couldn't establish interrupt",
1520 1.6 thorpej sc->vr_dev.dv_xname);
1521 1.2 sakamoto if (intrstr != NULL)
1522 1.2 sakamoto printf(" at %s", intrstr);
1523 1.2 sakamoto printf("\n");
1524 1.2 sakamoto }
1525 1.6 thorpej printf("%s: interrupting at %s\n",
1526 1.6 thorpej sc->vr_dev.dv_xname, intrstr);
1527 1.2 sakamoto }
1528 1.2 sakamoto
1529 1.2 sakamoto /* Reset the adapter. */
1530 1.2 sakamoto vr_reset(sc);
1531 1.2 sakamoto
1532 1.2 sakamoto /*
1533 1.2 sakamoto * Get station address. The way the Rhine chips work,
1534 1.2 sakamoto * you're not allowed to directly access the EEPROM once
1535 1.2 sakamoto * they've been programmed a special way. Consequently,
1536 1.2 sakamoto * we need to read the node address from the PAR0 and PAR1
1537 1.2 sakamoto * registers.
1538 1.2 sakamoto */
1539 1.2 sakamoto VR_SETBIT(sc, VR_EECSR, VR_EECSR_LOAD);
1540 1.2 sakamoto DELAY(200);
1541 1.2 sakamoto for (i = 0; i < ETHER_ADDR_LEN; i++)
1542 1.2 sakamoto eaddr[i] = CSR_READ_1(sc, VR_PAR0 + i);
1543 1.2 sakamoto
1544 1.2 sakamoto /*
1545 1.2 sakamoto * A Rhine chip was detected. Inform the world.
1546 1.2 sakamoto */
1547 1.6 thorpej printf("%s: Ethernet address: %s\n",
1548 1.6 thorpej sc->vr_dev.dv_xname, ether_sprintf(eaddr));
1549 1.2 sakamoto
1550 1.2 sakamoto bcopy(eaddr, sc->vr_enaddr, ETHER_ADDR_LEN);
1551 1.2 sakamoto
1552 1.18 thorpej sc->vr_dmat = pa->pa_dmat;
1553 1.18 thorpej
1554 1.18 thorpej /*
1555 1.18 thorpej * Allocate the control data structures, and create and load
1556 1.18 thorpej * the DMA map for it.
1557 1.18 thorpej */
1558 1.18 thorpej if ((error = bus_dmamem_alloc(sc->vr_dmat,
1559 1.18 thorpej sizeof(struct vr_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
1560 1.18 thorpej 0)) != 0) {
1561 1.18 thorpej printf("%s: unable to allocate control data, error = %d\n",
1562 1.18 thorpej sc->vr_dev.dv_xname, error);
1563 1.18 thorpej goto fail_0;
1564 1.18 thorpej }
1565 1.18 thorpej
1566 1.18 thorpej if ((error = bus_dmamem_map(sc->vr_dmat, &seg, rseg,
1567 1.18 thorpej sizeof(struct vr_control_data), (caddr_t *)&sc->vr_control_data,
1568 1.18 thorpej BUS_DMA_COHERENT)) != 0) {
1569 1.18 thorpej printf("%s: unable to map control data, error = %d\n",
1570 1.18 thorpej sc->vr_dev.dv_xname, error);
1571 1.18 thorpej goto fail_1;
1572 1.18 thorpej }
1573 1.18 thorpej
1574 1.18 thorpej if ((error = bus_dmamap_create(sc->vr_dmat,
1575 1.18 thorpej sizeof(struct vr_control_data), 1,
1576 1.18 thorpej sizeof(struct vr_control_data), 0, 0,
1577 1.18 thorpej &sc->vr_cddmamap)) != 0) {
1578 1.18 thorpej printf("%s: unable to create control data DMA map, "
1579 1.18 thorpej "error = %d\n", sc->vr_dev.dv_xname, error);
1580 1.18 thorpej goto fail_2;
1581 1.18 thorpej }
1582 1.18 thorpej
1583 1.18 thorpej if ((error = bus_dmamap_load(sc->vr_dmat, sc->vr_cddmamap,
1584 1.18 thorpej sc->vr_control_data, sizeof(struct vr_control_data), NULL,
1585 1.18 thorpej 0)) != 0) {
1586 1.18 thorpej printf("%s: unable to load control data DMA map, error = %d\n",
1587 1.18 thorpej sc->vr_dev.dv_xname, error);
1588 1.18 thorpej goto fail_3;
1589 1.18 thorpej }
1590 1.18 thorpej
1591 1.18 thorpej /*
1592 1.18 thorpej * Create the transmit buffer DMA maps.
1593 1.18 thorpej */
1594 1.18 thorpej for (i = 0; i < VR_NTXDESC; i++) {
1595 1.18 thorpej if ((error = bus_dmamap_create(sc->vr_dmat, MCLBYTES,
1596 1.18 thorpej 1, MCLBYTES, 0, 0,
1597 1.18 thorpej &VR_DSTX(sc, i)->ds_dmamap)) != 0) {
1598 1.18 thorpej printf("%s: unable to create tx DMA map %d, "
1599 1.18 thorpej "error = %d\n", sc->vr_dev.dv_xname, i, error);
1600 1.18 thorpej goto fail_4;
1601 1.18 thorpej }
1602 1.18 thorpej }
1603 1.18 thorpej
1604 1.18 thorpej /*
1605 1.18 thorpej * Create the receive buffer DMA maps.
1606 1.18 thorpej */
1607 1.18 thorpej for (i = 0; i < VR_NRXDESC; i++) {
1608 1.18 thorpej if ((error = bus_dmamap_create(sc->vr_dmat, MCLBYTES, 1,
1609 1.18 thorpej MCLBYTES, 0, 0,
1610 1.18 thorpej &VR_DSRX(sc, i)->ds_dmamap)) != 0) {
1611 1.18 thorpej printf("%s: unable to create rx DMA map %d, "
1612 1.18 thorpej "error = %d\n", sc->vr_dev.dv_xname, i, error);
1613 1.18 thorpej goto fail_5;
1614 1.18 thorpej }
1615 1.23 thorpej VR_DSRX(sc, i)->ds_mbuf = NULL;
1616 1.2 sakamoto }
1617 1.2 sakamoto
1618 1.6 thorpej ifp = &sc->vr_ec.ec_if;
1619 1.2 sakamoto ifp->if_softc = sc;
1620 1.2 sakamoto ifp->if_mtu = ETHERMTU;
1621 1.2 sakamoto ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1622 1.2 sakamoto ifp->if_ioctl = vr_ioctl;
1623 1.2 sakamoto ifp->if_start = vr_start;
1624 1.2 sakamoto ifp->if_watchdog = vr_watchdog;
1625 1.39 thorpej ifp->if_init = vr_init;
1626 1.39 thorpej ifp->if_stop = vr_stop;
1627 1.42 thorpej IFQ_SET_READY(&ifp->if_snd);
1628 1.42 thorpej
1629 1.2 sakamoto bcopy(sc->vr_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
1630 1.2 sakamoto
1631 1.2 sakamoto /*
1632 1.11 thorpej * Initialize MII/media info.
1633 1.2 sakamoto */
1634 1.11 thorpej sc->vr_mii.mii_ifp = ifp;
1635 1.11 thorpej sc->vr_mii.mii_readreg = vr_mii_readreg;
1636 1.11 thorpej sc->vr_mii.mii_writereg = vr_mii_writereg;
1637 1.11 thorpej sc->vr_mii.mii_statchg = vr_mii_statchg;
1638 1.11 thorpej ifmedia_init(&sc->vr_mii.mii_media, 0, vr_ifmedia_upd, vr_ifmedia_sts);
1639 1.31 thorpej mii_attach(&sc->vr_dev, &sc->vr_mii, 0xffffffff, MII_PHY_ANY,
1640 1.32 thorpej MII_OFFSET_ANY, 0);
1641 1.11 thorpej if (LIST_FIRST(&sc->vr_mii.mii_phys) == NULL) {
1642 1.11 thorpej ifmedia_add(&sc->vr_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
1643 1.11 thorpej ifmedia_set(&sc->vr_mii.mii_media, IFM_ETHER|IFM_NONE);
1644 1.11 thorpej } else
1645 1.11 thorpej ifmedia_set(&sc->vr_mii.mii_media, IFM_ETHER|IFM_AUTO);
1646 1.2 sakamoto
1647 1.2 sakamoto /*
1648 1.2 sakamoto * Call MI attach routines.
1649 1.2 sakamoto */
1650 1.2 sakamoto if_attach(ifp);
1651 1.2 sakamoto ether_ifattach(ifp, sc->vr_enaddr);
1652 1.2 sakamoto
1653 1.2 sakamoto sc->vr_ats = shutdownhook_establish(vr_shutdown, sc);
1654 1.2 sakamoto if (sc->vr_ats == NULL)
1655 1.2 sakamoto printf("%s: warning: couldn't establish shutdown hook\n",
1656 1.2 sakamoto sc->vr_dev.dv_xname);
1657 1.18 thorpej return;
1658 1.18 thorpej
1659 1.18 thorpej fail_5:
1660 1.18 thorpej for (i = 0; i < VR_NRXDESC; i++) {
1661 1.18 thorpej if (sc->vr_rxsoft[i].ds_dmamap != NULL)
1662 1.18 thorpej bus_dmamap_destroy(sc->vr_dmat,
1663 1.18 thorpej sc->vr_rxsoft[i].ds_dmamap);
1664 1.18 thorpej }
1665 1.18 thorpej fail_4:
1666 1.18 thorpej for (i = 0; i < VR_NTXDESC; i++) {
1667 1.18 thorpej if (sc->vr_txsoft[i].ds_dmamap != NULL)
1668 1.18 thorpej bus_dmamap_destroy(sc->vr_dmat,
1669 1.18 thorpej sc->vr_txsoft[i].ds_dmamap);
1670 1.18 thorpej }
1671 1.18 thorpej bus_dmamap_unload(sc->vr_dmat, sc->vr_cddmamap);
1672 1.18 thorpej fail_3:
1673 1.18 thorpej bus_dmamap_destroy(sc->vr_dmat, sc->vr_cddmamap);
1674 1.18 thorpej fail_2:
1675 1.18 thorpej bus_dmamem_unmap(sc->vr_dmat, (caddr_t)sc->vr_control_data,
1676 1.18 thorpej sizeof(struct vr_control_data));
1677 1.18 thorpej fail_1:
1678 1.18 thorpej bus_dmamem_free(sc->vr_dmat, &seg, rseg);
1679 1.18 thorpej fail_0:
1680 1.18 thorpej return;
1681 1.2 sakamoto }
1682