Home | History | Annotate | Line # | Download | only in pci
if_vr.c revision 1.61.2.4
      1  1.61.2.4     skrll /*	$NetBSD: if_vr.c,v 1.61.2.4 2004/09/21 13:31:04 skrll Exp $	*/
      2      1.18   thorpej 
      3      1.18   thorpej /*-
      4      1.18   thorpej  * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
      5      1.18   thorpej  * All rights reserved.
      6      1.18   thorpej  *
      7      1.18   thorpej  * This code is derived from software contributed to The NetBSD Foundation
      8      1.18   thorpej  * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
      9      1.18   thorpej  * NASA Ames Research Center.
     10      1.18   thorpej  *
     11      1.18   thorpej  * Redistribution and use in source and binary forms, with or without
     12      1.18   thorpej  * modification, are permitted provided that the following conditions
     13      1.18   thorpej  * are met:
     14      1.18   thorpej  * 1. Redistributions of source code must retain the above copyright
     15      1.18   thorpej  *    notice, this list of conditions and the following disclaimer.
     16      1.18   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     17      1.18   thorpej  *    notice, this list of conditions and the following disclaimer in the
     18      1.18   thorpej  *    documentation and/or other materials provided with the distribution.
     19      1.18   thorpej  * 3. All advertising materials mentioning features or use of this software
     20      1.18   thorpej  *    must display the following acknowledgement:
     21      1.18   thorpej  *	This product includes software developed by the NetBSD
     22      1.18   thorpej  *	Foundation, Inc. and its contributors.
     23      1.18   thorpej  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24      1.18   thorpej  *    contributors may be used to endorse or promote products derived
     25      1.18   thorpej  *    from this software without specific prior written permission.
     26      1.18   thorpej  *
     27      1.18   thorpej  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28      1.18   thorpej  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29      1.18   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30      1.18   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31      1.18   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32      1.18   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33      1.18   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34      1.18   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35      1.18   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36      1.18   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37      1.18   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     38      1.18   thorpej  */
     39       1.2  sakamoto 
     40       1.1  sakamoto /*
     41       1.1  sakamoto  * Copyright (c) 1997, 1998
     42       1.1  sakamoto  *	Bill Paul <wpaul (at) ctr.columbia.edu>.  All rights reserved.
     43       1.1  sakamoto  *
     44       1.1  sakamoto  * Redistribution and use in source and binary forms, with or without
     45       1.1  sakamoto  * modification, are permitted provided that the following conditions
     46       1.1  sakamoto  * are met:
     47       1.1  sakamoto  * 1. Redistributions of source code must retain the above copyright
     48       1.1  sakamoto  *    notice, this list of conditions and the following disclaimer.
     49       1.1  sakamoto  * 2. Redistributions in binary form must reproduce the above copyright
     50       1.1  sakamoto  *    notice, this list of conditions and the following disclaimer in the
     51       1.1  sakamoto  *    documentation and/or other materials provided with the distribution.
     52       1.1  sakamoto  * 3. All advertising materials mentioning features or use of this software
     53       1.1  sakamoto  *    must display the following acknowledgement:
     54       1.1  sakamoto  *	This product includes software developed by Bill Paul.
     55       1.1  sakamoto  * 4. Neither the name of the author nor the names of any co-contributors
     56       1.1  sakamoto  *    may be used to endorse or promote products derived from this software
     57       1.1  sakamoto  *    without specific prior written permission.
     58       1.1  sakamoto  *
     59       1.1  sakamoto  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     60       1.1  sakamoto  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     61       1.1  sakamoto  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     62       1.1  sakamoto  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     63       1.1  sakamoto  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     64       1.1  sakamoto  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     65       1.1  sakamoto  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     66       1.1  sakamoto  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     67       1.1  sakamoto  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     68       1.1  sakamoto  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     69       1.1  sakamoto  * THE POSSIBILITY OF SUCH DAMAGE.
     70       1.1  sakamoto  *
     71       1.2  sakamoto  *	$FreeBSD: if_vr.c,v 1.7 1999/01/10 18:51:49 wpaul Exp $
     72       1.1  sakamoto  */
     73       1.1  sakamoto 
     74       1.1  sakamoto /*
     75       1.1  sakamoto  * VIA Rhine fast ethernet PCI NIC driver
     76       1.1  sakamoto  *
     77       1.1  sakamoto  * Supports various network adapters based on the VIA Rhine
     78       1.1  sakamoto  * and Rhine II PCI controllers, including the D-Link DFE530TX.
     79       1.1  sakamoto  * Datasheets are available at http://www.via.com.tw.
     80       1.1  sakamoto  *
     81       1.1  sakamoto  * Written by Bill Paul <wpaul (at) ctr.columbia.edu>
     82       1.1  sakamoto  * Electrical Engineering Department
     83       1.1  sakamoto  * Columbia University, New York City
     84       1.1  sakamoto  */
     85       1.1  sakamoto 
     86       1.1  sakamoto /*
     87       1.1  sakamoto  * The VIA Rhine controllers are similar in some respects to the
     88       1.1  sakamoto  * the DEC tulip chips, except less complicated. The controller
     89       1.1  sakamoto  * uses an MII bus and an external physical layer interface. The
     90       1.1  sakamoto  * receiver has a one entry perfect filter and a 64-bit hash table
     91       1.1  sakamoto  * multicast filter. Transmit and receive descriptors are similar
     92       1.1  sakamoto  * to the tulip.
     93       1.1  sakamoto  *
     94       1.1  sakamoto  * The Rhine has a serious flaw in its transmit DMA mechanism:
     95       1.1  sakamoto  * transmit buffers must be longword aligned. Unfortunately,
     96      1.17   thorpej  * the kernel doesn't guarantee that mbufs will be filled in starting
     97       1.1  sakamoto  * at longword boundaries, so we have to do a buffer copy before
     98       1.1  sakamoto  * transmission.
     99      1.17   thorpej  *
    100      1.17   thorpej  * Apparently, the receive DMA mechanism also has the same flaw.  This
    101      1.17   thorpej  * means that on systems with struct alignment requirements, incoming
    102      1.17   thorpej  * frames must be copied to a new buffer which shifts the data forward
    103      1.17   thorpej  * 2 bytes so that the payload is aligned on a 4-byte boundary.
    104       1.1  sakamoto  */
    105      1.53     lukem 
    106      1.53     lukem #include <sys/cdefs.h>
    107  1.61.2.4     skrll __KERNEL_RCSID(0, "$NetBSD: if_vr.c,v 1.61.2.4 2004/09/21 13:31:04 skrll Exp $");
    108  1.61.2.1     skrll 
    109  1.61.2.1     skrll #include "rnd.h"
    110       1.1  sakamoto 
    111       1.1  sakamoto #include <sys/param.h>
    112       1.1  sakamoto #include <sys/systm.h>
    113      1.34   thorpej #include <sys/callout.h>
    114       1.1  sakamoto #include <sys/sockio.h>
    115       1.1  sakamoto #include <sys/mbuf.h>
    116       1.1  sakamoto #include <sys/malloc.h>
    117       1.1  sakamoto #include <sys/kernel.h>
    118       1.1  sakamoto #include <sys/socket.h>
    119       1.6   thorpej #include <sys/device.h>
    120       1.1  sakamoto 
    121  1.61.2.1     skrll #if NRND > 0
    122  1.61.2.1     skrll #include <sys/rnd.h>
    123  1.61.2.1     skrll #endif
    124  1.61.2.1     skrll 
    125      1.35       mrg #include <uvm/uvm_extern.h>		/* for PAGE_SIZE */
    126      1.18   thorpej 
    127       1.1  sakamoto #include <net/if.h>
    128       1.1  sakamoto #include <net/if_arp.h>
    129       1.1  sakamoto #include <net/if_dl.h>
    130       1.1  sakamoto #include <net/if_media.h>
    131       1.2  sakamoto #include <net/if_ether.h>
    132       1.1  sakamoto 
    133       1.2  sakamoto #include "bpfilter.h"
    134       1.1  sakamoto #if NBPFILTER > 0
    135       1.1  sakamoto #include <net/bpf.h>
    136       1.1  sakamoto #endif
    137       1.1  sakamoto 
    138       1.1  sakamoto #include <machine/bus.h>
    139       1.6   thorpej #include <machine/intr.h>
    140      1.30   thorpej #include <machine/endian.h>
    141       1.1  sakamoto 
    142      1.10   thorpej #include <dev/mii/mii.h>
    143      1.11   thorpej #include <dev/mii/miivar.h>
    144      1.29   thorpej #include <dev/mii/mii_bitbang.h>
    145      1.10   thorpej 
    146       1.2  sakamoto #include <dev/pci/pcireg.h>
    147       1.2  sakamoto #include <dev/pci/pcivar.h>
    148       1.8   thorpej #include <dev/pci/pcidevs.h>
    149       1.8   thorpej 
    150       1.2  sakamoto #include <dev/pci/if_vrreg.h>
    151       1.1  sakamoto 
    152       1.2  sakamoto #define	VR_USEIOSPACE
    153       1.1  sakamoto 
    154       1.1  sakamoto /*
    155       1.1  sakamoto  * Various supported device vendors/types and their names.
    156       1.1  sakamoto  */
    157       1.7   thorpej static struct vr_type {
    158       1.7   thorpej 	pci_vendor_id_t		vr_vid;
    159       1.7   thorpej 	pci_product_id_t	vr_did;
    160       1.7   thorpej 	const char		*vr_name;
    161       1.7   thorpej } vr_devs[] = {
    162       1.8   thorpej 	{ PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT3043,
    163      1.24       hwr 		"VIA VT3043 (Rhine) 10/100" },
    164      1.37      tron 	{ PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT6102,
    165      1.36      tron 		"VIA VT6102 (Rhine II) 10/100" },
    166  1.61.2.1     skrll 	{ PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT6105,
    167  1.61.2.1     skrll 		"VIA VT6105 (Rhine III) 10/100" },
    168       1.8   thorpej 	{ PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT86C100A,
    169      1.24       hwr 		"VIA VT86C100A (Rhine-II) 10/100" },
    170       1.1  sakamoto 	{ 0, 0, NULL }
    171       1.1  sakamoto };
    172       1.1  sakamoto 
    173      1.18   thorpej /*
    174      1.18   thorpej  * Transmit descriptor list size.
    175      1.18   thorpej  */
    176      1.18   thorpej #define	VR_NTXDESC		64
    177      1.18   thorpej #define	VR_NTXDESC_MASK		(VR_NTXDESC - 1)
    178      1.18   thorpej #define	VR_NEXTTX(x)		(((x) + 1) & VR_NTXDESC_MASK)
    179      1.18   thorpej 
    180      1.18   thorpej /*
    181      1.18   thorpej  * Receive descriptor list size.
    182      1.18   thorpej  */
    183      1.18   thorpej #define	VR_NRXDESC		64
    184      1.18   thorpej #define	VR_NRXDESC_MASK		(VR_NRXDESC - 1)
    185      1.18   thorpej #define	VR_NEXTRX(x)		(((x) + 1) & VR_NRXDESC_MASK)
    186       1.7   thorpej 
    187      1.18   thorpej /*
    188      1.18   thorpej  * Control data structres that are DMA'd to the Rhine chip.  We allocate
    189      1.18   thorpej  * them in a single clump that maps to a single DMA segment to make several
    190      1.18   thorpej  * things easier.
    191      1.18   thorpej  *
    192      1.18   thorpej  * Note that since we always copy outgoing packets to aligned transmit
    193      1.18   thorpej  * buffers, we can reduce the transmit descriptors to one per packet.
    194      1.18   thorpej  */
    195      1.18   thorpej struct vr_control_data {
    196      1.18   thorpej 	struct vr_desc		vr_txdescs[VR_NTXDESC];
    197      1.18   thorpej 	struct vr_desc		vr_rxdescs[VR_NRXDESC];
    198       1.7   thorpej };
    199       1.7   thorpej 
    200      1.18   thorpej #define	VR_CDOFF(x)		offsetof(struct vr_control_data, x)
    201      1.18   thorpej #define	VR_CDTXOFF(x)		VR_CDOFF(vr_txdescs[(x)])
    202      1.18   thorpej #define	VR_CDRXOFF(x)		VR_CDOFF(vr_rxdescs[(x)])
    203       1.7   thorpej 
    204      1.18   thorpej /*
    205      1.18   thorpej  * Software state of transmit and receive descriptors.
    206      1.18   thorpej  */
    207      1.18   thorpej struct vr_descsoft {
    208      1.18   thorpej 	struct mbuf		*ds_mbuf;	/* head of mbuf chain */
    209      1.18   thorpej 	bus_dmamap_t		ds_dmamap;	/* our DMA map */
    210       1.7   thorpej };
    211       1.7   thorpej 
    212       1.7   thorpej struct vr_softc {
    213      1.14   thorpej 	struct device		vr_dev;		/* generic device glue */
    214      1.14   thorpej 	void			*vr_ih;		/* interrupt cookie */
    215      1.14   thorpej 	void			*vr_ats;	/* shutdown hook */
    216      1.14   thorpej 	bus_space_tag_t		vr_bst;		/* bus space tag */
    217      1.14   thorpej 	bus_space_handle_t	vr_bsh;		/* bus space handle */
    218      1.18   thorpej 	bus_dma_tag_t		vr_dmat;	/* bus DMA tag */
    219      1.14   thorpej 	pci_chipset_tag_t	vr_pc;		/* PCI chipset info */
    220      1.14   thorpej 	struct ethercom		vr_ec;		/* Ethernet common info */
    221       1.7   thorpej 	u_int8_t 		vr_enaddr[ETHER_ADDR_LEN];
    222      1.11   thorpej 	struct mii_data		vr_mii;		/* MII/media info */
    223      1.18   thorpej 
    224      1.59       lha 	u_int8_t		vr_revid;	/* Rhine chip revision */
    225      1.59       lha 
    226      1.34   thorpej 	struct callout		vr_tick_ch;	/* tick callout */
    227      1.34   thorpej 
    228      1.18   thorpej 	bus_dmamap_t		vr_cddmamap;	/* control data DMA map */
    229      1.18   thorpej #define	vr_cddma	vr_cddmamap->dm_segs[0].ds_addr
    230      1.18   thorpej 
    231      1.18   thorpej 	/*
    232      1.18   thorpej 	 * Software state for transmit and receive descriptors.
    233      1.18   thorpej 	 */
    234      1.18   thorpej 	struct vr_descsoft	vr_txsoft[VR_NTXDESC];
    235      1.18   thorpej 	struct vr_descsoft	vr_rxsoft[VR_NRXDESC];
    236      1.18   thorpej 
    237      1.18   thorpej 	/*
    238      1.18   thorpej 	 * Control data structures.
    239      1.18   thorpej 	 */
    240      1.18   thorpej 	struct vr_control_data	*vr_control_data;
    241      1.18   thorpej 
    242      1.18   thorpej 	int	vr_txpending;		/* number of TX requests pending */
    243      1.18   thorpej 	int	vr_txdirty;		/* first dirty TX descriptor */
    244      1.18   thorpej 	int	vr_txlast;		/* last used TX descriptor */
    245      1.18   thorpej 
    246      1.18   thorpej 	int	vr_rxptr;		/* next ready RX descriptor */
    247  1.61.2.1     skrll 
    248  1.61.2.1     skrll #if NRND > 0
    249  1.61.2.1     skrll 	rndsource_element_t rnd_source;	/* random source */
    250  1.61.2.1     skrll #endif
    251       1.7   thorpej };
    252       1.7   thorpej 
    253      1.18   thorpej #define	VR_CDTXADDR(sc, x)	((sc)->vr_cddma + VR_CDTXOFF((x)))
    254      1.18   thorpej #define	VR_CDRXADDR(sc, x)	((sc)->vr_cddma + VR_CDRXOFF((x)))
    255      1.18   thorpej 
    256      1.18   thorpej #define	VR_CDTX(sc, x)		(&(sc)->vr_control_data->vr_txdescs[(x)])
    257      1.18   thorpej #define	VR_CDRX(sc, x)		(&(sc)->vr_control_data->vr_rxdescs[(x)])
    258      1.18   thorpej 
    259      1.18   thorpej #define	VR_DSTX(sc, x)		(&(sc)->vr_txsoft[(x)])
    260      1.18   thorpej #define	VR_DSRX(sc, x)		(&(sc)->vr_rxsoft[(x)])
    261      1.18   thorpej 
    262      1.18   thorpej #define	VR_CDTXSYNC(sc, x, ops)						\
    263      1.18   thorpej 	bus_dmamap_sync((sc)->vr_dmat, (sc)->vr_cddmamap,		\
    264      1.18   thorpej 	    VR_CDTXOFF((x)), sizeof(struct vr_desc), (ops))
    265      1.18   thorpej 
    266      1.18   thorpej #define	VR_CDRXSYNC(sc, x, ops)						\
    267      1.18   thorpej 	bus_dmamap_sync((sc)->vr_dmat, (sc)->vr_cddmamap,		\
    268      1.18   thorpej 	    VR_CDRXOFF((x)), sizeof(struct vr_desc), (ops))
    269      1.18   thorpej 
    270      1.18   thorpej /*
    271      1.18   thorpej  * Note we rely on MCLBYTES being a power of two below.
    272      1.18   thorpej  */
    273      1.18   thorpej #define	VR_INIT_RXDESC(sc, i)						\
    274      1.18   thorpej do {									\
    275      1.18   thorpej 	struct vr_desc *__d = VR_CDRX((sc), (i));			\
    276      1.18   thorpej 	struct vr_descsoft *__ds = VR_DSRX((sc), (i));			\
    277      1.18   thorpej 									\
    278      1.30   thorpej 	__d->vr_next = htole32(VR_CDRXADDR((sc), VR_NEXTRX((i))));	\
    279      1.30   thorpej 	__d->vr_status = htole32(VR_RXSTAT_FIRSTFRAG |			\
    280      1.21   thorpej 	    VR_RXSTAT_LASTFRAG | VR_RXSTAT_OWN);			\
    281      1.30   thorpej 	__d->vr_data = htole32(__ds->ds_dmamap->dm_segs[0].ds_addr);	\
    282      1.30   thorpej 	__d->vr_ctl = htole32(VR_RXCTL_CHAIN | VR_RXCTL_RX_INTR |	\
    283      1.21   thorpej 	    ((MCLBYTES - 1) & VR_RXCTL_BUFLEN));			\
    284      1.18   thorpej 	VR_CDRXSYNC((sc), (i), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
    285  1.61.2.1     skrll } while (/* CONSTCOND */ 0)
    286      1.18   thorpej 
    287       1.7   thorpej /*
    288       1.7   thorpej  * register space access macros
    289       1.7   thorpej  */
    290      1.18   thorpej #define	CSR_WRITE_4(sc, reg, val)					\
    291      1.14   thorpej 	bus_space_write_4(sc->vr_bst, sc->vr_bsh, reg, val)
    292      1.18   thorpej #define	CSR_WRITE_2(sc, reg, val)					\
    293      1.14   thorpej 	bus_space_write_2(sc->vr_bst, sc->vr_bsh, reg, val)
    294      1.18   thorpej #define	CSR_WRITE_1(sc, reg, val)					\
    295      1.14   thorpej 	bus_space_write_1(sc->vr_bst, sc->vr_bsh, reg, val)
    296       1.7   thorpej 
    297      1.18   thorpej #define	CSR_READ_4(sc, reg)						\
    298      1.14   thorpej 	bus_space_read_4(sc->vr_bst, sc->vr_bsh, reg)
    299      1.18   thorpej #define	CSR_READ_2(sc, reg)						\
    300      1.14   thorpej 	bus_space_read_2(sc->vr_bst, sc->vr_bsh, reg)
    301      1.18   thorpej #define	CSR_READ_1(sc, reg)						\
    302      1.14   thorpej 	bus_space_read_1(sc->vr_bst, sc->vr_bsh, reg)
    303       1.7   thorpej 
    304       1.7   thorpej #define	VR_TIMEOUT		1000
    305       1.1  sakamoto 
    306  1.61.2.2     skrll static int	vr_add_rxbuf(struct vr_softc *, int);
    307       1.1  sakamoto 
    308  1.61.2.2     skrll static void	vr_rxeof(struct vr_softc *);
    309  1.61.2.2     skrll static void	vr_rxeoc(struct vr_softc *);
    310  1.61.2.2     skrll static void	vr_txeof(struct vr_softc *);
    311  1.61.2.2     skrll static int	vr_intr(void *);
    312  1.61.2.2     skrll static void	vr_start(struct ifnet *);
    313  1.61.2.2     skrll static int	vr_ioctl(struct ifnet *, u_long, caddr_t);
    314  1.61.2.2     skrll static int	vr_init(struct ifnet *);
    315  1.61.2.2     skrll static void	vr_stop(struct ifnet *, int);
    316  1.61.2.2     skrll static void	vr_rxdrain(struct vr_softc *);
    317  1.61.2.2     skrll static void	vr_watchdog(struct ifnet *);
    318  1.61.2.2     skrll static void	vr_tick(void *);
    319  1.61.2.2     skrll 
    320  1.61.2.2     skrll static int	vr_ifmedia_upd(struct ifnet *);
    321  1.61.2.2     skrll static void	vr_ifmedia_sts(struct ifnet *, struct ifmediareq *);
    322  1.61.2.2     skrll 
    323  1.61.2.2     skrll static int	vr_mii_readreg(struct device *, int, int);
    324  1.61.2.2     skrll static void	vr_mii_writereg(struct device *, int, int, int);
    325  1.61.2.2     skrll static void	vr_mii_statchg(struct device *);
    326      1.11   thorpej 
    327  1.61.2.2     skrll static void	vr_setmulti(struct vr_softc *);
    328  1.61.2.2     skrll static void	vr_reset(struct vr_softc *);
    329       1.1  sakamoto 
    330      1.23   thorpej int	vr_copy_small = 0;
    331      1.23   thorpej 
    332       1.2  sakamoto #define	VR_SETBIT(sc, reg, x)				\
    333       1.1  sakamoto 	CSR_WRITE_1(sc, reg,				\
    334  1.61.2.1     skrll 	    CSR_READ_1(sc, reg) | (x))
    335       1.1  sakamoto 
    336       1.2  sakamoto #define	VR_CLRBIT(sc, reg, x)				\
    337       1.1  sakamoto 	CSR_WRITE_1(sc, reg,				\
    338  1.61.2.1     skrll 	    CSR_READ_1(sc, reg) & ~(x))
    339       1.1  sakamoto 
    340       1.2  sakamoto #define	VR_SETBIT16(sc, reg, x)				\
    341       1.1  sakamoto 	CSR_WRITE_2(sc, reg,				\
    342  1.61.2.1     skrll 	    CSR_READ_2(sc, reg) | (x))
    343       1.1  sakamoto 
    344       1.2  sakamoto #define	VR_CLRBIT16(sc, reg, x)				\
    345       1.1  sakamoto 	CSR_WRITE_2(sc, reg,				\
    346  1.61.2.1     skrll 	    CSR_READ_2(sc, reg) & ~(x))
    347       1.1  sakamoto 
    348       1.2  sakamoto #define	VR_SETBIT32(sc, reg, x)				\
    349       1.1  sakamoto 	CSR_WRITE_4(sc, reg,				\
    350  1.61.2.1     skrll 	    CSR_READ_4(sc, reg) | (x))
    351       1.1  sakamoto 
    352       1.2  sakamoto #define	VR_CLRBIT32(sc, reg, x)				\
    353       1.1  sakamoto 	CSR_WRITE_4(sc, reg,				\
    354  1.61.2.1     skrll 	    CSR_READ_4(sc, reg) & ~(x))
    355       1.1  sakamoto 
    356      1.29   thorpej /*
    357      1.29   thorpej  * MII bit-bang glue.
    358      1.29   thorpej  */
    359  1.61.2.2     skrll static u_int32_t vr_mii_bitbang_read(struct device *);
    360  1.61.2.2     skrll static void	vr_mii_bitbang_write(struct device *, u_int32_t);
    361       1.1  sakamoto 
    362  1.61.2.2     skrll static const struct mii_bitbang_ops vr_mii_bitbang_ops = {
    363      1.29   thorpej 	vr_mii_bitbang_read,
    364      1.29   thorpej 	vr_mii_bitbang_write,
    365      1.29   thorpej 	{
    366      1.29   thorpej 		VR_MIICMD_DATAOUT,	/* MII_BIT_MDO */
    367      1.29   thorpej 		VR_MIICMD_DATAIN,	/* MII_BIT_MDI */
    368      1.29   thorpej 		VR_MIICMD_CLK,		/* MII_BIT_MDC */
    369      1.29   thorpej 		VR_MIICMD_DIR,		/* MII_BIT_DIR_HOST_PHY */
    370      1.29   thorpej 		0,			/* MII_BIT_DIR_PHY_HOST */
    371      1.29   thorpej 	}
    372      1.29   thorpej };
    373       1.1  sakamoto 
    374  1.61.2.2     skrll static u_int32_t
    375  1.61.2.2     skrll vr_mii_bitbang_read(struct device *self)
    376       1.1  sakamoto {
    377      1.29   thorpej 	struct vr_softc *sc = (void *) self;
    378       1.1  sakamoto 
    379      1.29   thorpej 	return (CSR_READ_1(sc, VR_MIICMD));
    380       1.1  sakamoto }
    381       1.1  sakamoto 
    382  1.61.2.2     skrll static void
    383  1.61.2.2     skrll vr_mii_bitbang_write(struct device *self, u_int32_t val)
    384       1.1  sakamoto {
    385      1.29   thorpej 	struct vr_softc *sc = (void *) self;
    386       1.1  sakamoto 
    387      1.29   thorpej 	CSR_WRITE_1(sc, VR_MIICMD, (val & 0xff) | VR_MIICMD_DIRECTPGM);
    388       1.1  sakamoto }
    389       1.1  sakamoto 
    390       1.1  sakamoto /*
    391       1.1  sakamoto  * Read an PHY register through the MII.
    392       1.1  sakamoto  */
    393      1.15   thorpej static int
    394  1.61.2.2     skrll vr_mii_readreg(struct device *self, int phy, int reg)
    395       1.1  sakamoto {
    396      1.29   thorpej 	struct vr_softc *sc = (void *) self;
    397       1.1  sakamoto 
    398      1.29   thorpej 	CSR_WRITE_1(sc, VR_MIICMD, VR_MIICMD_DIRECTPGM);
    399      1.29   thorpej 	return (mii_bitbang_readreg(self, &vr_mii_bitbang_ops, phy, reg));
    400       1.1  sakamoto }
    401       1.1  sakamoto 
    402       1.1  sakamoto /*
    403       1.1  sakamoto  * Write to a PHY register through the MII.
    404       1.1  sakamoto  */
    405      1.15   thorpej static void
    406  1.61.2.2     skrll vr_mii_writereg(struct device *self, int phy, int reg, int val)
    407       1.1  sakamoto {
    408      1.29   thorpej 	struct vr_softc *sc = (void *) self;
    409       1.1  sakamoto 
    410      1.29   thorpej 	CSR_WRITE_1(sc, VR_MIICMD, VR_MIICMD_DIRECTPGM);
    411      1.29   thorpej 	mii_bitbang_writereg(self, &vr_mii_bitbang_ops, phy, reg, val);
    412       1.1  sakamoto }
    413       1.1  sakamoto 
    414      1.15   thorpej static void
    415  1.61.2.2     skrll vr_mii_statchg(struct device *self)
    416       1.1  sakamoto {
    417      1.11   thorpej 	struct vr_softc *sc = (struct vr_softc *)self;
    418       1.1  sakamoto 
    419      1.11   thorpej 	/*
    420      1.11   thorpej 	 * In order to fiddle with the 'full-duplex' bit in the netconfig
    421      1.11   thorpej 	 * register, we first have to put the transmit and/or receive logic
    422      1.11   thorpej 	 * in the idle state.
    423      1.11   thorpej 	 */
    424      1.18   thorpej 	VR_CLRBIT16(sc, VR_COMMAND, (VR_CMD_TX_ON|VR_CMD_RX_ON));
    425       1.1  sakamoto 
    426      1.11   thorpej 	if (sc->vr_mii.mii_media_active & IFM_FDX)
    427      1.11   thorpej 		VR_SETBIT16(sc, VR_COMMAND, VR_CMD_FULLDUPLEX);
    428      1.11   thorpej 	else
    429      1.11   thorpej 		VR_CLRBIT16(sc, VR_COMMAND, VR_CMD_FULLDUPLEX);
    430       1.1  sakamoto 
    431      1.18   thorpej 	if (sc->vr_ec.ec_if.if_flags & IFF_RUNNING)
    432      1.11   thorpej 		VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_ON|VR_CMD_RX_ON);
    433       1.1  sakamoto }
    434       1.1  sakamoto 
    435      1.46   tsutsui #define	vr_calchash(addr) \
    436      1.46   tsutsui 	(ether_crc32_be((addr), ETHER_ADDR_LEN) >> 26)
    437       1.1  sakamoto 
    438       1.1  sakamoto /*
    439       1.1  sakamoto  * Program the 64-bit multicast hash filter.
    440       1.1  sakamoto  */
    441      1.15   thorpej static void
    442  1.61.2.2     skrll vr_setmulti(struct vr_softc *sc)
    443       1.1  sakamoto {
    444      1.15   thorpej 	struct ifnet *ifp;
    445      1.15   thorpej 	int h = 0;
    446      1.15   thorpej 	u_int32_t hashes[2] = { 0, 0 };
    447      1.15   thorpej 	struct ether_multistep step;
    448      1.15   thorpej 	struct ether_multi *enm;
    449      1.15   thorpej 	int mcnt = 0;
    450      1.15   thorpej 	u_int8_t rxfilt;
    451       1.1  sakamoto 
    452       1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
    453       1.1  sakamoto 
    454       1.1  sakamoto 	rxfilt = CSR_READ_1(sc, VR_RXCFG);
    455       1.1  sakamoto 
    456      1.45     enami 	if (ifp->if_flags & IFF_PROMISC) {
    457      1.45     enami allmulti:
    458      1.45     enami 		ifp->if_flags |= IFF_ALLMULTI;
    459       1.1  sakamoto 		rxfilt |= VR_RXCFG_RX_MULTI;
    460       1.1  sakamoto 		CSR_WRITE_1(sc, VR_RXCFG, rxfilt);
    461       1.1  sakamoto 		CSR_WRITE_4(sc, VR_MAR0, 0xFFFFFFFF);
    462       1.1  sakamoto 		CSR_WRITE_4(sc, VR_MAR1, 0xFFFFFFFF);
    463       1.1  sakamoto 		return;
    464       1.1  sakamoto 	}
    465       1.1  sakamoto 
    466       1.1  sakamoto 	/* first, zot all the existing hash bits */
    467       1.1  sakamoto 	CSR_WRITE_4(sc, VR_MAR0, 0);
    468       1.1  sakamoto 	CSR_WRITE_4(sc, VR_MAR1, 0);
    469       1.1  sakamoto 
    470       1.1  sakamoto 	/* now program new ones */
    471       1.2  sakamoto 	ETHER_FIRST_MULTI(step, &sc->vr_ec, enm);
    472       1.2  sakamoto 	while (enm != NULL) {
    473      1.45     enami 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
    474      1.45     enami 		    ETHER_ADDR_LEN) != 0)
    475      1.45     enami 			goto allmulti;
    476       1.2  sakamoto 
    477       1.2  sakamoto 		h = vr_calchash(enm->enm_addrlo);
    478       1.2  sakamoto 
    479       1.1  sakamoto 		if (h < 32)
    480       1.1  sakamoto 			hashes[0] |= (1 << h);
    481       1.1  sakamoto 		else
    482       1.1  sakamoto 			hashes[1] |= (1 << (h - 32));
    483       1.2  sakamoto 		ETHER_NEXT_MULTI(step, enm);
    484       1.1  sakamoto 		mcnt++;
    485       1.1  sakamoto 	}
    486      1.45     enami 
    487      1.45     enami 	ifp->if_flags &= ~IFF_ALLMULTI;
    488       1.1  sakamoto 
    489       1.1  sakamoto 	if (mcnt)
    490       1.1  sakamoto 		rxfilt |= VR_RXCFG_RX_MULTI;
    491       1.1  sakamoto 	else
    492       1.1  sakamoto 		rxfilt &= ~VR_RXCFG_RX_MULTI;
    493       1.1  sakamoto 
    494       1.1  sakamoto 	CSR_WRITE_4(sc, VR_MAR0, hashes[0]);
    495       1.1  sakamoto 	CSR_WRITE_4(sc, VR_MAR1, hashes[1]);
    496       1.1  sakamoto 	CSR_WRITE_1(sc, VR_RXCFG, rxfilt);
    497       1.1  sakamoto }
    498       1.1  sakamoto 
    499      1.15   thorpej static void
    500  1.61.2.2     skrll vr_reset(struct vr_softc *sc)
    501       1.1  sakamoto {
    502      1.15   thorpej 	int i;
    503       1.1  sakamoto 
    504       1.1  sakamoto 	VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RESET);
    505       1.1  sakamoto 
    506       1.1  sakamoto 	for (i = 0; i < VR_TIMEOUT; i++) {
    507       1.1  sakamoto 		DELAY(10);
    508       1.1  sakamoto 		if (!(CSR_READ_2(sc, VR_COMMAND) & VR_CMD_RESET))
    509       1.1  sakamoto 			break;
    510       1.1  sakamoto 	}
    511      1.59       lha 	if (i == VR_TIMEOUT) {
    512      1.59       lha 		if (sc->vr_revid < REV_ID_VT3065_A) {
    513      1.59       lha 			printf("%s: reset never completed!\n",
    514      1.59       lha 			    sc->vr_dev.dv_xname);
    515      1.59       lha 		} else {
    516      1.59       lha 			/* Use newer force reset command */
    517      1.59       lha 			printf("%s: using force reset command.\n",
    518      1.59       lha 			    sc->vr_dev.dv_xname);
    519      1.59       lha 			VR_SETBIT(sc, VR_MISC_CR1, VR_MISCCR1_FORSRST);
    520      1.59       lha 		}
    521  1.61.2.1     skrll 	}
    522       1.1  sakamoto 
    523       1.1  sakamoto 	/* Wait a little while for the chip to get its brains in order. */
    524       1.1  sakamoto 	DELAY(1000);
    525       1.1  sakamoto }
    526       1.1  sakamoto 
    527       1.1  sakamoto /*
    528       1.1  sakamoto  * Initialize an RX descriptor and attach an MBUF cluster.
    529       1.1  sakamoto  * Note: the length fields are only 11 bits wide, which means the
    530       1.1  sakamoto  * largest size we can specify is 2047. This is important because
    531       1.1  sakamoto  * MCLBYTES is 2048, so we have to subtract one otherwise we'll
    532       1.1  sakamoto  * overflow the field and make a mess.
    533       1.1  sakamoto  */
    534      1.15   thorpej static int
    535  1.61.2.2     skrll vr_add_rxbuf(struct vr_softc *sc, int i)
    536       1.1  sakamoto {
    537      1.18   thorpej 	struct vr_descsoft *ds = VR_DSRX(sc, i);
    538      1.18   thorpej 	struct mbuf *m_new;
    539      1.18   thorpej 	int error;
    540       1.1  sakamoto 
    541       1.1  sakamoto 	MGETHDR(m_new, M_DONTWAIT, MT_DATA);
    542      1.18   thorpej 	if (m_new == NULL)
    543       1.2  sakamoto 		return (ENOBUFS);
    544       1.1  sakamoto 
    545       1.1  sakamoto 	MCLGET(m_new, M_DONTWAIT);
    546      1.18   thorpej 	if ((m_new->m_flags & M_EXT) == 0) {
    547       1.1  sakamoto 		m_freem(m_new);
    548       1.2  sakamoto 		return (ENOBUFS);
    549       1.1  sakamoto 	}
    550       1.1  sakamoto 
    551      1.18   thorpej 	if (ds->ds_mbuf != NULL)
    552      1.18   thorpej 		bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
    553      1.18   thorpej 
    554      1.18   thorpej 	ds->ds_mbuf = m_new;
    555      1.18   thorpej 
    556      1.18   thorpej 	error = bus_dmamap_load(sc->vr_dmat, ds->ds_dmamap,
    557      1.50   thorpej 	    m_new->m_ext.ext_buf, m_new->m_ext.ext_size, NULL,
    558      1.50   thorpej 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
    559      1.18   thorpej 	if (error) {
    560      1.18   thorpej 		printf("%s: unable to load rx DMA map %d, error = %d\n",
    561      1.18   thorpej 		    sc->vr_dev.dv_xname, i, error);
    562      1.18   thorpej 		panic("vr_add_rxbuf");		/* XXX */
    563      1.18   thorpej 	}
    564      1.18   thorpej 
    565      1.18   thorpej 	bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    566      1.18   thorpej 	    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
    567      1.18   thorpej 
    568      1.18   thorpej 	VR_INIT_RXDESC(sc, i);
    569       1.1  sakamoto 
    570       1.2  sakamoto 	return (0);
    571       1.1  sakamoto }
    572       1.1  sakamoto 
    573       1.1  sakamoto /*
    574       1.1  sakamoto  * A frame has been uploaded: pass the resulting mbuf chain up to
    575       1.1  sakamoto  * the higher level protocols.
    576       1.1  sakamoto  */
    577      1.15   thorpej static void
    578  1.61.2.2     skrll vr_rxeof(struct vr_softc *sc)
    579       1.1  sakamoto {
    580      1.15   thorpej 	struct mbuf *m;
    581      1.15   thorpej 	struct ifnet *ifp;
    582      1.18   thorpej 	struct vr_desc *d;
    583      1.18   thorpej 	struct vr_descsoft *ds;
    584      1.18   thorpej 	int i, total_len;
    585      1.15   thorpej 	u_int32_t rxstat;
    586       1.1  sakamoto 
    587       1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
    588       1.1  sakamoto 
    589      1.18   thorpej 	for (i = sc->vr_rxptr;; i = VR_NEXTRX(i)) {
    590      1.18   thorpej 		d = VR_CDRX(sc, i);
    591      1.18   thorpej 		ds = VR_DSRX(sc, i);
    592      1.18   thorpej 
    593      1.18   thorpej 		VR_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    594      1.18   thorpej 
    595      1.30   thorpej 		rxstat = le32toh(d->vr_status);
    596      1.18   thorpej 
    597      1.18   thorpej 		if (rxstat & VR_RXSTAT_OWN) {
    598      1.18   thorpej 			/*
    599      1.18   thorpej 			 * We have processed all of the receive buffers.
    600      1.18   thorpej 			 */
    601      1.18   thorpej 			break;
    602      1.18   thorpej 		}
    603       1.1  sakamoto 
    604       1.1  sakamoto 		/*
    605       1.1  sakamoto 		 * If an error occurs, update stats, clear the
    606       1.1  sakamoto 		 * status word and leave the mbuf cluster in place:
    607       1.1  sakamoto 		 * it should simply get re-used next time this descriptor
    608       1.2  sakamoto 		 * comes up in the ring.
    609       1.1  sakamoto 		 */
    610       1.1  sakamoto 		if (rxstat & VR_RXSTAT_RXERR) {
    611      1.18   thorpej 			const char *errstr;
    612      1.18   thorpej 
    613       1.1  sakamoto 			ifp->if_ierrors++;
    614       1.2  sakamoto 			switch (rxstat & 0x000000FF) {
    615       1.1  sakamoto 			case VR_RXSTAT_CRCERR:
    616      1.18   thorpej 				errstr = "crc error";
    617       1.1  sakamoto 				break;
    618       1.1  sakamoto 			case VR_RXSTAT_FRAMEALIGNERR:
    619      1.18   thorpej 				errstr = "frame alignment error";
    620       1.1  sakamoto 				break;
    621       1.1  sakamoto 			case VR_RXSTAT_FIFOOFLOW:
    622      1.18   thorpej 				errstr = "FIFO overflow";
    623       1.1  sakamoto 				break;
    624       1.1  sakamoto 			case VR_RXSTAT_GIANT:
    625      1.18   thorpej 				errstr = "received giant packet";
    626       1.1  sakamoto 				break;
    627       1.1  sakamoto 			case VR_RXSTAT_RUNT:
    628      1.18   thorpej 				errstr = "received runt packet";
    629       1.1  sakamoto 				break;
    630       1.1  sakamoto 			case VR_RXSTAT_BUSERR:
    631      1.18   thorpej 				errstr = "system bus error";
    632       1.1  sakamoto 				break;
    633       1.1  sakamoto 			case VR_RXSTAT_BUFFERR:
    634      1.18   thorpej 				errstr = "rx buffer error";
    635       1.1  sakamoto 				break;
    636       1.1  sakamoto 			default:
    637      1.18   thorpej 				errstr = "unknown rx error";
    638       1.1  sakamoto 				break;
    639       1.1  sakamoto 			}
    640      1.18   thorpej 			printf("%s: receive error: %s\n", sc->vr_dev.dv_xname,
    641      1.18   thorpej 			    errstr);
    642      1.18   thorpej 
    643      1.18   thorpej 			VR_INIT_RXDESC(sc, i);
    644      1.18   thorpej 
    645       1.1  sakamoto 			continue;
    646       1.1  sakamoto 		}
    647       1.1  sakamoto 
    648      1.18   thorpej 		bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    649      1.18   thorpej 		    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
    650      1.18   thorpej 
    651       1.2  sakamoto 		/* No errors; receive the packet. */
    652      1.30   thorpej 		total_len = VR_RXBYTES(le32toh(d->vr_status));
    653       1.1  sakamoto 
    654      1.17   thorpej #ifdef __NO_STRICT_ALIGNMENT
    655       1.1  sakamoto 		/*
    656      1.23   thorpej 		 * If the packet is small enough to fit in a
    657      1.23   thorpej 		 * single header mbuf, allocate one and copy
    658      1.23   thorpej 		 * the data into it.  This greatly reduces
    659      1.23   thorpej 		 * memory consumption when we receive lots
    660      1.23   thorpej 		 * of small packets.
    661      1.23   thorpej 		 *
    662      1.23   thorpej 		 * Otherwise, we add a new buffer to the receive
    663      1.23   thorpej 		 * chain.  If this fails, we drop the packet and
    664      1.23   thorpej 		 * recycle the old buffer.
    665       1.1  sakamoto 		 */
    666      1.23   thorpej 		if (vr_copy_small != 0 && total_len <= MHLEN) {
    667      1.23   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    668      1.23   thorpej 			if (m == NULL)
    669      1.23   thorpej 				goto dropit;
    670      1.23   thorpej 			memcpy(mtod(m, caddr_t),
    671      1.23   thorpej 			    mtod(ds->ds_mbuf, caddr_t), total_len);
    672      1.18   thorpej 			VR_INIT_RXDESC(sc, i);
    673      1.18   thorpej 			bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    674      1.23   thorpej 			    ds->ds_dmamap->dm_mapsize,
    675      1.23   thorpej 			    BUS_DMASYNC_PREREAD);
    676      1.23   thorpej 		} else {
    677      1.23   thorpej 			m = ds->ds_mbuf;
    678      1.23   thorpej 			if (vr_add_rxbuf(sc, i) == ENOBUFS) {
    679      1.23   thorpej  dropit:
    680      1.23   thorpej 				ifp->if_ierrors++;
    681      1.23   thorpej 				VR_INIT_RXDESC(sc, i);
    682      1.23   thorpej 				bus_dmamap_sync(sc->vr_dmat,
    683      1.23   thorpej 				    ds->ds_dmamap, 0,
    684      1.23   thorpej 				    ds->ds_dmamap->dm_mapsize,
    685      1.23   thorpej 				    BUS_DMASYNC_PREREAD);
    686      1.23   thorpej 				continue;
    687      1.23   thorpej 			}
    688       1.1  sakamoto 		}
    689      1.17   thorpej #else
    690      1.17   thorpej 		/*
    691      1.17   thorpej 		 * The Rhine's packet buffers must be 4-byte aligned.
    692      1.17   thorpej 		 * But this means that the data after the Ethernet header
    693      1.17   thorpej 		 * is misaligned.  We must allocate a new buffer and
    694      1.17   thorpej 		 * copy the data, shifted forward 2 bytes.
    695      1.17   thorpej 		 */
    696      1.17   thorpej 		MGETHDR(m, M_DONTWAIT, MT_DATA);
    697      1.17   thorpej 		if (m == NULL) {
    698      1.17   thorpej  dropit:
    699      1.17   thorpej 			ifp->if_ierrors++;
    700      1.18   thorpej 			VR_INIT_RXDESC(sc, i);
    701      1.18   thorpej 			bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    702      1.18   thorpej 			    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
    703      1.17   thorpej 			continue;
    704      1.17   thorpej 		}
    705      1.17   thorpej 		if (total_len > (MHLEN - 2)) {
    706      1.17   thorpej 			MCLGET(m, M_DONTWAIT);
    707      1.20   thorpej 			if ((m->m_flags & M_EXT) == 0) {
    708      1.20   thorpej 				m_freem(m);
    709      1.17   thorpej 				goto dropit;
    710      1.20   thorpej 			}
    711      1.17   thorpej 		}
    712      1.17   thorpej 		m->m_data += 2;
    713      1.17   thorpej 
    714      1.17   thorpej 		/*
    715      1.17   thorpej 		 * Note that we use clusters for incoming frames, so the
    716      1.17   thorpej 		 * buffer is virtually contiguous.
    717      1.17   thorpej 		 */
    718      1.18   thorpej 		memcpy(mtod(m, caddr_t), mtod(ds->ds_mbuf, caddr_t),
    719      1.17   thorpej 		    total_len);
    720      1.17   thorpej 
    721      1.47       wiz 		/* Allow the receive descriptor to continue using its mbuf. */
    722      1.18   thorpej 		VR_INIT_RXDESC(sc, i);
    723      1.18   thorpej 		bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
    724      1.18   thorpej 		    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
    725      1.17   thorpej #endif /* __NO_STRICT_ALIGNMENT */
    726      1.40   thorpej 
    727      1.40   thorpej 		/*
    728      1.40   thorpej 		 * The Rhine chip includes the FCS with every
    729      1.40   thorpej 		 * received packet.
    730      1.40   thorpej 		 */
    731      1.40   thorpej 		m->m_flags |= M_HASFCS;
    732       1.1  sakamoto 
    733       1.1  sakamoto 		ifp->if_ipackets++;
    734       1.1  sakamoto 		m->m_pkthdr.rcvif = ifp;
    735       1.1  sakamoto 		m->m_pkthdr.len = m->m_len = total_len;
    736       1.1  sakamoto #if NBPFILTER > 0
    737       1.1  sakamoto 		/*
    738       1.1  sakamoto 		 * Handle BPF listeners. Let the BPF user see the packet, but
    739       1.1  sakamoto 		 * don't pass it up to the ether_input() layer unless it's
    740       1.1  sakamoto 		 * a broadcast packet, multicast packet, matches our ethernet
    741       1.1  sakamoto 		 * address or the interface is in promiscuous mode.
    742       1.1  sakamoto 		 */
    743      1.38   thorpej 		if (ifp->if_bpf)
    744       1.2  sakamoto 			bpf_mtap(ifp->if_bpf, m);
    745       1.1  sakamoto #endif
    746      1.22   thorpej 		/* Pass it on. */
    747      1.22   thorpej 		(*ifp->if_input)(ifp, m);
    748       1.1  sakamoto 	}
    749      1.18   thorpej 
    750      1.18   thorpej 	/* Update the receive pointer. */
    751      1.18   thorpej 	sc->vr_rxptr = i;
    752       1.1  sakamoto }
    753       1.1  sakamoto 
    754      1.15   thorpej void
    755  1.61.2.2     skrll vr_rxeoc(struct vr_softc *sc)
    756       1.1  sakamoto {
    757       1.1  sakamoto 
    758       1.1  sakamoto 	vr_rxeof(sc);
    759       1.1  sakamoto 	VR_CLRBIT16(sc, VR_COMMAND, VR_CMD_RX_ON);
    760      1.18   thorpej 	CSR_WRITE_4(sc, VR_RXADDR, VR_CDRXADDR(sc, sc->vr_rxptr));
    761       1.1  sakamoto 	VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RX_ON);
    762       1.1  sakamoto 	VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RX_GO);
    763       1.1  sakamoto }
    764       1.1  sakamoto 
    765       1.1  sakamoto /*
    766       1.1  sakamoto  * A frame was downloaded to the chip. It's safe for us to clean up
    767       1.1  sakamoto  * the list buffers.
    768       1.1  sakamoto  */
    769      1.15   thorpej static void
    770  1.61.2.2     skrll vr_txeof(struct vr_softc *sc)
    771       1.1  sakamoto {
    772      1.18   thorpej 	struct ifnet *ifp = &sc->vr_ec.ec_if;
    773      1.18   thorpej 	struct vr_desc *d;
    774      1.18   thorpej 	struct vr_descsoft *ds;
    775      1.18   thorpej 	u_int32_t txstat;
    776      1.18   thorpej 	int i;
    777       1.1  sakamoto 
    778      1.18   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
    779       1.1  sakamoto 
    780       1.1  sakamoto 	/*
    781       1.1  sakamoto 	 * Go through our tx list and free mbufs for those
    782       1.1  sakamoto 	 * frames that have been transmitted.
    783       1.1  sakamoto 	 */
    784      1.18   thorpej 	for (i = sc->vr_txdirty; sc->vr_txpending != 0;
    785      1.18   thorpej 	     i = VR_NEXTTX(i), sc->vr_txpending--) {
    786      1.18   thorpej 		d = VR_CDTX(sc, i);
    787      1.18   thorpej 		ds = VR_DSTX(sc, i);
    788       1.1  sakamoto 
    789      1.18   thorpej 		VR_CDTXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
    790       1.1  sakamoto 
    791      1.30   thorpej 		txstat = le32toh(d->vr_status);
    792       1.1  sakamoto 		if (txstat & VR_TXSTAT_OWN)
    793       1.1  sakamoto 			break;
    794       1.1  sakamoto 
    795      1.18   thorpej 		bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap,
    796      1.18   thorpej 		    0, ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
    797      1.18   thorpej 		bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
    798      1.18   thorpej 		m_freem(ds->ds_mbuf);
    799      1.18   thorpej 		ds->ds_mbuf = NULL;
    800      1.18   thorpej 
    801       1.1  sakamoto 		if (txstat & VR_TXSTAT_ERRSUM) {
    802       1.1  sakamoto 			ifp->if_oerrors++;
    803       1.1  sakamoto 			if (txstat & VR_TXSTAT_DEFER)
    804       1.1  sakamoto 				ifp->if_collisions++;
    805       1.1  sakamoto 			if (txstat & VR_TXSTAT_LATECOLL)
    806       1.1  sakamoto 				ifp->if_collisions++;
    807       1.1  sakamoto 		}
    808       1.1  sakamoto 
    809      1.18   thorpej 		ifp->if_collisions += (txstat & VR_TXSTAT_COLLCNT) >> 3;
    810       1.1  sakamoto 		ifp->if_opackets++;
    811       1.1  sakamoto 	}
    812       1.1  sakamoto 
    813      1.18   thorpej 	/* Update the dirty transmit buffer pointer. */
    814      1.18   thorpej 	sc->vr_txdirty = i;
    815       1.1  sakamoto 
    816      1.18   thorpej 	/*
    817      1.18   thorpej 	 * Cancel the watchdog timer if there are no pending
    818      1.18   thorpej 	 * transmissions.
    819      1.18   thorpej 	 */
    820      1.18   thorpej 	if (sc->vr_txpending == 0)
    821      1.18   thorpej 		ifp->if_timer = 0;
    822       1.1  sakamoto }
    823       1.1  sakamoto 
    824      1.16   thorpej static int
    825  1.61.2.2     skrll vr_intr(void *arg)
    826       1.1  sakamoto {
    827      1.15   thorpej 	struct vr_softc *sc;
    828      1.15   thorpej 	struct ifnet *ifp;
    829      1.15   thorpej 	u_int16_t status;
    830      1.18   thorpej 	int handled = 0, dotx = 0;
    831       1.1  sakamoto 
    832       1.1  sakamoto 	sc = arg;
    833       1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
    834       1.1  sakamoto 
    835      1.18   thorpej 	/* Suppress unwanted interrupts. */
    836      1.16   thorpej 	if ((ifp->if_flags & IFF_UP) == 0) {
    837      1.39   thorpej 		vr_stop(ifp, 1);
    838      1.16   thorpej 		return (0);
    839       1.1  sakamoto 	}
    840       1.1  sakamoto 
    841       1.1  sakamoto 	/* Disable interrupts. */
    842       1.1  sakamoto 	CSR_WRITE_2(sc, VR_IMR, 0x0000);
    843       1.1  sakamoto 
    844       1.1  sakamoto 	for (;;) {
    845       1.1  sakamoto 		status = CSR_READ_2(sc, VR_ISR);
    846       1.1  sakamoto 		if (status)
    847       1.1  sakamoto 			CSR_WRITE_2(sc, VR_ISR, status);
    848       1.1  sakamoto 
    849       1.1  sakamoto 		if ((status & VR_INTRS) == 0)
    850       1.1  sakamoto 			break;
    851       1.1  sakamoto 
    852      1.16   thorpej 		handled = 1;
    853      1.16   thorpej 
    854  1.61.2.1     skrll #if NRND > 0
    855  1.61.2.1     skrll 		if (RND_ENABLED(&sc->rnd_source))
    856  1.61.2.1     skrll 			rnd_add_uint32(&sc->rnd_source, status);
    857  1.61.2.1     skrll #endif
    858  1.61.2.1     skrll 
    859       1.1  sakamoto 		if (status & VR_ISR_RX_OK)
    860       1.1  sakamoto 			vr_rxeof(sc);
    861       1.1  sakamoto 
    862      1.18   thorpej 		if (status &
    863      1.18   thorpej 		    (VR_ISR_RX_ERR | VR_ISR_RX_NOBUF | VR_ISR_RX_OFLOW |
    864      1.18   thorpej 		     VR_ISR_RX_DROPPED))
    865       1.1  sakamoto 			vr_rxeoc(sc);
    866       1.1  sakamoto 
    867       1.1  sakamoto 		if (status & VR_ISR_TX_OK) {
    868      1.18   thorpej 			dotx = 1;
    869       1.1  sakamoto 			vr_txeof(sc);
    870       1.1  sakamoto 		}
    871       1.1  sakamoto 
    872      1.18   thorpej 		if (status & (VR_ISR_TX_UNDERRUN | VR_ISR_TX_ABRT)) {
    873      1.18   thorpej 			if (status & VR_ISR_TX_UNDERRUN)
    874      1.18   thorpej 				printf("%s: transmit underrun\n",
    875      1.18   thorpej 				    sc->vr_dev.dv_xname);
    876      1.18   thorpej 			if (status & VR_ISR_TX_ABRT)
    877      1.18   thorpej 				printf("%s: transmit aborted\n",
    878      1.18   thorpej 				    sc->vr_dev.dv_xname);
    879       1.1  sakamoto 			ifp->if_oerrors++;
    880      1.18   thorpej 			dotx = 1;
    881       1.1  sakamoto 			vr_txeof(sc);
    882      1.18   thorpej 			if (sc->vr_txpending) {
    883       1.1  sakamoto 				VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_ON);
    884       1.1  sakamoto 				VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_GO);
    885      1.54  christos 			}
    886      1.54  christos 			/*
    887      1.54  christos 			 * Unfortunately many cards get stuck after
    888      1.54  christos 			 * aborted transmits, so we reset them.
    889      1.54  christos 			 */
    890      1.54  christos 			if (status & VR_ISR_TX_ABRT) {
    891      1.54  christos 				printf("%s: restarting\n", sc->vr_dev.dv_xname);
    892      1.54  christos 				dotx = 0;
    893      1.54  christos 				(void) vr_init(ifp);
    894       1.1  sakamoto 			}
    895       1.1  sakamoto 		}
    896       1.1  sakamoto 
    897       1.1  sakamoto 		if (status & VR_ISR_BUSERR) {
    898      1.18   thorpej 			printf("%s: PCI bus error\n", sc->vr_dev.dv_xname);
    899      1.18   thorpej 			/* vr_init() calls vr_start() */
    900      1.18   thorpej 			dotx = 0;
    901      1.39   thorpej 			(void) vr_init(ifp);
    902       1.1  sakamoto 		}
    903       1.1  sakamoto 	}
    904       1.1  sakamoto 
    905       1.1  sakamoto 	/* Re-enable interrupts. */
    906       1.1  sakamoto 	CSR_WRITE_2(sc, VR_IMR, VR_INTRS);
    907       1.1  sakamoto 
    908      1.18   thorpej 	if (dotx)
    909       1.1  sakamoto 		vr_start(ifp);
    910      1.16   thorpej 
    911      1.16   thorpej 	return (handled);
    912       1.1  sakamoto }
    913       1.1  sakamoto 
    914       1.1  sakamoto /*
    915       1.1  sakamoto  * Main transmit routine. To avoid having to do mbuf copies, we put pointers
    916       1.1  sakamoto  * to the mbuf data regions directly in the transmit lists. We also save a
    917       1.1  sakamoto  * copy of the pointers since the transmit list fragment pointers are
    918       1.1  sakamoto  * physical addresses.
    919       1.1  sakamoto  */
    920      1.15   thorpej static void
    921  1.61.2.2     skrll vr_start(struct ifnet *ifp)
    922       1.1  sakamoto {
    923      1.18   thorpej 	struct vr_softc *sc = ifp->if_softc;
    924      1.18   thorpej 	struct mbuf *m0, *m;
    925      1.18   thorpej 	struct vr_desc *d;
    926      1.18   thorpej 	struct vr_descsoft *ds;
    927      1.18   thorpej 	int error, firsttx, nexttx, opending;
    928       1.1  sakamoto 
    929      1.18   thorpej 	/*
    930      1.18   thorpej 	 * Remember the previous txpending and the first transmit
    931      1.18   thorpej 	 * descriptor we use.
    932      1.18   thorpej 	 */
    933      1.18   thorpej 	opending = sc->vr_txpending;
    934      1.18   thorpej 	firsttx = VR_NEXTTX(sc->vr_txlast);
    935       1.1  sakamoto 
    936       1.1  sakamoto 	/*
    937      1.18   thorpej 	 * Loop through the send queue, setting up transmit descriptors
    938      1.18   thorpej 	 * until we drain the queue, or use up all available transmit
    939      1.18   thorpej 	 * descriptors.
    940       1.1  sakamoto 	 */
    941      1.18   thorpej 	while (sc->vr_txpending < VR_NTXDESC) {
    942      1.18   thorpej 		/*
    943      1.18   thorpej 		 * Grab a packet off the queue.
    944      1.18   thorpej 		 */
    945      1.42   thorpej 		IFQ_POLL(&ifp->if_snd, m0);
    946      1.18   thorpej 		if (m0 == NULL)
    947      1.18   thorpej 			break;
    948      1.43   thorpej 		m = NULL;
    949       1.1  sakamoto 
    950      1.18   thorpej 		/*
    951      1.18   thorpej 		 * Get the next available transmit descriptor.
    952      1.18   thorpej 		 */
    953      1.18   thorpej 		nexttx = VR_NEXTTX(sc->vr_txlast);
    954      1.18   thorpej 		d = VR_CDTX(sc, nexttx);
    955      1.18   thorpej 		ds = VR_DSTX(sc, nexttx);
    956       1.1  sakamoto 
    957      1.18   thorpej 		/*
    958      1.18   thorpej 		 * Load the DMA map.  If this fails, the packet didn't
    959      1.18   thorpej 		 * fit in one DMA segment, and we need to copy.  Note,
    960      1.18   thorpej 		 * the packet must also be aligned.
    961      1.60    bouyer 		 * if the packet is too small, copy it too, so we're sure
    962      1.60    bouyer 		 * so have enouth room for the pad buffer.
    963      1.18   thorpej 		 */
    964      1.52       mrg 		if ((mtod(m0, uintptr_t) & 3) != 0 ||
    965      1.60    bouyer 		    m0->m_pkthdr.len < VR_MIN_FRAMELEN ||
    966      1.18   thorpej 		    bus_dmamap_load_mbuf(sc->vr_dmat, ds->ds_dmamap, m0,
    967      1.50   thorpej 		     BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
    968      1.18   thorpej 			MGETHDR(m, M_DONTWAIT, MT_DATA);
    969      1.18   thorpej 			if (m == NULL) {
    970      1.18   thorpej 				printf("%s: unable to allocate Tx mbuf\n",
    971      1.18   thorpej 				    sc->vr_dev.dv_xname);
    972      1.18   thorpej 				break;
    973      1.18   thorpej 			}
    974      1.18   thorpej 			if (m0->m_pkthdr.len > MHLEN) {
    975      1.18   thorpej 				MCLGET(m, M_DONTWAIT);
    976      1.18   thorpej 				if ((m->m_flags & M_EXT) == 0) {
    977      1.18   thorpej 					printf("%s: unable to allocate Tx "
    978      1.18   thorpej 					    "cluster\n", sc->vr_dev.dv_xname);
    979      1.18   thorpej 					m_freem(m);
    980      1.18   thorpej 					break;
    981      1.18   thorpej 				}
    982      1.18   thorpej 			}
    983      1.18   thorpej 			m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
    984      1.18   thorpej 			m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
    985      1.60    bouyer 			/*
    986      1.60    bouyer 			 * The Rhine doesn't auto-pad, so we have to do this
    987      1.60    bouyer 			 * ourselves.
    988      1.60    bouyer 			 */
    989      1.60    bouyer 			if (m0->m_pkthdr.len < VR_MIN_FRAMELEN) {
    990      1.60    bouyer 				memset(mtod(m, caddr_t) + m0->m_pkthdr.len,
    991      1.60    bouyer 				    0, VR_MIN_FRAMELEN - m0->m_pkthdr.len);
    992      1.60    bouyer 				m->m_pkthdr.len = m->m_len = VR_MIN_FRAMELEN;
    993      1.60    bouyer 			}
    994      1.18   thorpej 			error = bus_dmamap_load_mbuf(sc->vr_dmat,
    995      1.50   thorpej 			    ds->ds_dmamap, m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
    996      1.18   thorpej 			if (error) {
    997      1.18   thorpej 				printf("%s: unable to load Tx buffer, "
    998      1.18   thorpej 				    "error = %d\n", sc->vr_dev.dv_xname, error);
    999      1.18   thorpej 				break;
   1000      1.18   thorpej 			}
   1001      1.18   thorpej 		}
   1002       1.1  sakamoto 
   1003      1.42   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m0);
   1004      1.43   thorpej 		if (m != NULL) {
   1005      1.43   thorpej 			m_freem(m0);
   1006      1.43   thorpej 			m0 = m;
   1007      1.43   thorpej 		}
   1008      1.42   thorpej 
   1009      1.18   thorpej 		/* Sync the DMA map. */
   1010      1.18   thorpej 		bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
   1011      1.18   thorpej 		    ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREWRITE);
   1012       1.1  sakamoto 
   1013      1.18   thorpej 		/*
   1014      1.18   thorpej 		 * Store a pointer to the packet so we can free it later.
   1015      1.18   thorpej 		 */
   1016      1.18   thorpej 		ds->ds_mbuf = m0;
   1017       1.1  sakamoto 
   1018       1.1  sakamoto #if NBPFILTER > 0
   1019       1.1  sakamoto 		/*
   1020       1.1  sakamoto 		 * If there's a BPF listener, bounce a copy of this frame
   1021       1.1  sakamoto 		 * to him.
   1022       1.1  sakamoto 		 */
   1023       1.1  sakamoto 		if (ifp->if_bpf)
   1024      1.18   thorpej 			bpf_mtap(ifp->if_bpf, m0);
   1025       1.2  sakamoto #endif
   1026      1.18   thorpej 
   1027      1.18   thorpej 		/*
   1028      1.60    bouyer 		 * Fill in the transmit descriptor.
   1029      1.18   thorpej 		 */
   1030      1.30   thorpej 		d->vr_data = htole32(ds->ds_dmamap->dm_segs[0].ds_addr);
   1031      1.60    bouyer 		d->vr_ctl = htole32(m0->m_pkthdr.len);
   1032  1.61.2.1     skrll 		d->vr_ctl |= htole32(VR_TXCTL_FIRSTFRAG | VR_TXCTL_LASTFRAG);
   1033  1.61.2.1     skrll 
   1034      1.18   thorpej 		/*
   1035      1.18   thorpej 		 * If this is the first descriptor we're enqueuing,
   1036      1.18   thorpej 		 * don't give it to the Rhine yet.  That could cause
   1037      1.18   thorpej 		 * a race condition.  We'll do it below.
   1038      1.18   thorpej 		 */
   1039      1.18   thorpej 		if (nexttx == firsttx)
   1040      1.18   thorpej 			d->vr_status = 0;
   1041      1.18   thorpej 		else
   1042      1.30   thorpej 			d->vr_status = htole32(VR_TXSTAT_OWN);
   1043      1.18   thorpej 
   1044      1.18   thorpej 		VR_CDTXSYNC(sc, nexttx,
   1045      1.18   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1046      1.18   thorpej 
   1047      1.18   thorpej 		/* Advance the tx pointer. */
   1048      1.18   thorpej 		sc->vr_txpending++;
   1049      1.18   thorpej 		sc->vr_txlast = nexttx;
   1050      1.18   thorpej 	}
   1051      1.18   thorpej 
   1052      1.18   thorpej 	if (sc->vr_txpending == VR_NTXDESC) {
   1053      1.18   thorpej 		/* No more slots left; notify upper layer. */
   1054      1.18   thorpej 		ifp->if_flags |= IFF_OACTIVE;
   1055       1.1  sakamoto 	}
   1056       1.1  sakamoto 
   1057      1.18   thorpej 	if (sc->vr_txpending != opending) {
   1058      1.18   thorpej 		/*
   1059      1.18   thorpej 		 * We enqueued packets.  If the transmitter was idle,
   1060      1.18   thorpej 		 * reset the txdirty pointer.
   1061      1.18   thorpej 		 */
   1062      1.18   thorpej 		if (opending == 0)
   1063      1.18   thorpej 			sc->vr_txdirty = firsttx;
   1064      1.18   thorpej 
   1065      1.18   thorpej 		/*
   1066      1.18   thorpej 		 * Cause a transmit interrupt to happen on the
   1067      1.18   thorpej 		 * last packet we enqueued.
   1068      1.18   thorpej 		 */
   1069      1.30   thorpej 		VR_CDTX(sc, sc->vr_txlast)->vr_ctl |= htole32(VR_TXCTL_FINT);
   1070      1.18   thorpej 		VR_CDTXSYNC(sc, sc->vr_txlast,
   1071      1.18   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1072       1.1  sakamoto 
   1073      1.18   thorpej 		/*
   1074      1.18   thorpej 		 * The entire packet chain is set up.  Give the
   1075      1.18   thorpej 		 * first descriptor to the Rhine now.
   1076      1.18   thorpej 		 */
   1077      1.30   thorpej 		VR_CDTX(sc, firsttx)->vr_status = htole32(VR_TXSTAT_OWN);
   1078      1.18   thorpej 		VR_CDTXSYNC(sc, firsttx,
   1079      1.18   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1080       1.1  sakamoto 
   1081      1.18   thorpej 		/* Start the transmitter. */
   1082  1.61.2.1     skrll 		VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_GO);
   1083       1.1  sakamoto 
   1084      1.18   thorpej 		/* Set the watchdog timer in case the chip flakes out. */
   1085      1.18   thorpej 		ifp->if_timer = 5;
   1086      1.18   thorpej 	}
   1087       1.1  sakamoto }
   1088       1.1  sakamoto 
   1089      1.13   thorpej /*
   1090      1.13   thorpej  * Initialize the interface.  Must be called at splnet.
   1091      1.13   thorpej  */
   1092      1.23   thorpej static int
   1093  1.61.2.2     skrll vr_init(struct ifnet *ifp)
   1094       1.1  sakamoto {
   1095      1.39   thorpej 	struct vr_softc *sc = ifp->if_softc;
   1096      1.18   thorpej 	struct vr_desc *d;
   1097      1.23   thorpej 	struct vr_descsoft *ds;
   1098      1.25       hwr 	int i, error = 0;
   1099       1.1  sakamoto 
   1100      1.18   thorpej 	/* Cancel pending I/O. */
   1101      1.39   thorpej 	vr_stop(ifp, 0);
   1102      1.18   thorpej 
   1103      1.18   thorpej 	/* Reset the Rhine to a known state. */
   1104       1.1  sakamoto 	vr_reset(sc);
   1105       1.1  sakamoto 
   1106  1.61.2.1     skrll 	/* set DMA length in BCR0 and BCR1 */
   1107  1.61.2.1     skrll 	VR_CLRBIT(sc, VR_BCR0, VR_BCR0_DMA_LENGTH);
   1108  1.61.2.1     skrll 	VR_SETBIT(sc, VR_BCR0, VR_BCR0_DMA_STORENFWD);
   1109  1.61.2.1     skrll 
   1110  1.61.2.1     skrll 	VR_CLRBIT(sc, VR_BCR0, VR_BCR0_RX_THRESH);
   1111  1.61.2.1     skrll 	VR_SETBIT(sc, VR_BCR0, VR_BCR0_RXTH_128BYTES);
   1112  1.61.2.1     skrll 
   1113  1.61.2.1     skrll 	VR_CLRBIT(sc, VR_BCR1, VR_BCR1_TX_THRESH);
   1114  1.61.2.1     skrll 	VR_SETBIT(sc, VR_BCR1, VR_BCR1_TXTH_STORENFWD);
   1115  1.61.2.1     skrll 
   1116  1.61.2.1     skrll 	/* set DMA threshold length in RXCFG and TXCFG */
   1117       1.1  sakamoto 	VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_THRESH);
   1118  1.61.2.1     skrll 	VR_SETBIT(sc, VR_RXCFG, VR_RXTHRESH_128BYTES);
   1119       1.1  sakamoto 
   1120       1.1  sakamoto 	VR_CLRBIT(sc, VR_TXCFG, VR_TXCFG_TX_THRESH);
   1121       1.1  sakamoto 	VR_SETBIT(sc, VR_TXCFG, VR_TXTHRESH_STORENFWD);
   1122       1.1  sakamoto 
   1123       1.1  sakamoto 	/*
   1124      1.18   thorpej 	 * Initialize the transmit desciptor ring.  txlast is initialized
   1125      1.18   thorpej 	 * to the end of the list so that it will wrap around to the first
   1126      1.18   thorpej 	 * descriptor when the first packet is transmitted.
   1127      1.18   thorpej 	 */
   1128      1.18   thorpej 	for (i = 0; i < VR_NTXDESC; i++) {
   1129      1.18   thorpej 		d = VR_CDTX(sc, i);
   1130      1.18   thorpej 		memset(d, 0, sizeof(struct vr_desc));
   1131      1.30   thorpej 		d->vr_next = htole32(VR_CDTXADDR(sc, VR_NEXTTX(i)));
   1132      1.18   thorpej 		VR_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   1133      1.18   thorpej 	}
   1134      1.18   thorpej 	sc->vr_txpending = 0;
   1135      1.18   thorpej 	sc->vr_txdirty = 0;
   1136      1.18   thorpej 	sc->vr_txlast = VR_NTXDESC - 1;
   1137      1.18   thorpej 
   1138      1.18   thorpej 	/*
   1139      1.23   thorpej 	 * Initialize the receive descriptor ring.
   1140      1.18   thorpej 	 */
   1141      1.23   thorpej 	for (i = 0; i < VR_NRXDESC; i++) {
   1142      1.23   thorpej 		ds = VR_DSRX(sc, i);
   1143      1.23   thorpej 		if (ds->ds_mbuf == NULL) {
   1144      1.23   thorpej 			if ((error = vr_add_rxbuf(sc, i)) != 0) {
   1145      1.23   thorpej 				printf("%s: unable to allocate or map rx "
   1146      1.23   thorpej 				    "buffer %d, error = %d\n",
   1147      1.23   thorpej 				    sc->vr_dev.dv_xname, i, error);
   1148      1.23   thorpej 				/*
   1149      1.23   thorpej 				 * XXX Should attempt to run with fewer receive
   1150      1.23   thorpej 				 * XXX buffers instead of just failing.
   1151      1.23   thorpej 				 */
   1152      1.23   thorpej 				vr_rxdrain(sc);
   1153      1.23   thorpej 				goto out;
   1154      1.23   thorpej 			}
   1155      1.51   thorpej 		} else
   1156      1.51   thorpej 			VR_INIT_RXDESC(sc, i);
   1157      1.23   thorpej 	}
   1158      1.18   thorpej 	sc->vr_rxptr = 0;
   1159       1.1  sakamoto 
   1160       1.1  sakamoto 	/* If we want promiscuous mode, set the allframes bit. */
   1161       1.1  sakamoto 	if (ifp->if_flags & IFF_PROMISC)
   1162       1.1  sakamoto 		VR_SETBIT(sc, VR_RXCFG, VR_RXCFG_RX_PROMISC);
   1163       1.1  sakamoto 	else
   1164       1.1  sakamoto 		VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_PROMISC);
   1165       1.1  sakamoto 
   1166       1.1  sakamoto 	/* Set capture broadcast bit to capture broadcast frames. */
   1167       1.1  sakamoto 	if (ifp->if_flags & IFF_BROADCAST)
   1168       1.1  sakamoto 		VR_SETBIT(sc, VR_RXCFG, VR_RXCFG_RX_BROAD);
   1169       1.1  sakamoto 	else
   1170       1.1  sakamoto 		VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_BROAD);
   1171       1.1  sakamoto 
   1172      1.18   thorpej 	/* Program the multicast filter, if necessary. */
   1173       1.1  sakamoto 	vr_setmulti(sc);
   1174       1.1  sakamoto 
   1175      1.47       wiz 	/* Give the transmit and receive rings to the Rhine. */
   1176      1.18   thorpej 	CSR_WRITE_4(sc, VR_RXADDR, VR_CDRXADDR(sc, sc->vr_rxptr));
   1177      1.18   thorpej 	CSR_WRITE_4(sc, VR_TXADDR, VR_CDTXADDR(sc, VR_NEXTTX(sc->vr_txlast)));
   1178      1.18   thorpej 
   1179      1.18   thorpej 	/* Set current media. */
   1180      1.18   thorpej 	mii_mediachg(&sc->vr_mii);
   1181       1.1  sakamoto 
   1182       1.1  sakamoto 	/* Enable receiver and transmitter. */
   1183       1.1  sakamoto 	CSR_WRITE_2(sc, VR_COMMAND, VR_CMD_TX_NOPOLL|VR_CMD_START|
   1184       1.1  sakamoto 				    VR_CMD_TX_ON|VR_CMD_RX_ON|
   1185       1.1  sakamoto 				    VR_CMD_RX_GO);
   1186       1.1  sakamoto 
   1187      1.18   thorpej 	/* Enable interrupts. */
   1188       1.1  sakamoto 	CSR_WRITE_2(sc, VR_ISR, 0xFFFF);
   1189       1.1  sakamoto 	CSR_WRITE_2(sc, VR_IMR, VR_INTRS);
   1190       1.1  sakamoto 
   1191       1.1  sakamoto 	ifp->if_flags |= IFF_RUNNING;
   1192       1.1  sakamoto 	ifp->if_flags &= ~IFF_OACTIVE;
   1193       1.1  sakamoto 
   1194      1.11   thorpej 	/* Start one second timer. */
   1195      1.34   thorpej 	callout_reset(&sc->vr_tick_ch, hz, vr_tick, sc);
   1196      1.18   thorpej 
   1197      1.18   thorpej 	/* Attempt to start output on the interface. */
   1198      1.18   thorpej 	vr_start(ifp);
   1199      1.23   thorpej 
   1200      1.23   thorpej  out:
   1201      1.23   thorpej 	if (error)
   1202      1.23   thorpej 		printf("%s: interface not running\n", sc->vr_dev.dv_xname);
   1203      1.23   thorpej 	return (error);
   1204       1.1  sakamoto }
   1205       1.1  sakamoto 
   1206       1.1  sakamoto /*
   1207       1.1  sakamoto  * Set media options.
   1208       1.1  sakamoto  */
   1209      1.15   thorpej static int
   1210  1.61.2.2     skrll vr_ifmedia_upd(struct ifnet *ifp)
   1211       1.1  sakamoto {
   1212      1.11   thorpej 	struct vr_softc *sc = ifp->if_softc;
   1213       1.1  sakamoto 
   1214      1.11   thorpej 	if (ifp->if_flags & IFF_UP)
   1215      1.11   thorpej 		mii_mediachg(&sc->vr_mii);
   1216       1.2  sakamoto 	return (0);
   1217       1.1  sakamoto }
   1218       1.1  sakamoto 
   1219       1.1  sakamoto /*
   1220       1.1  sakamoto  * Report current media status.
   1221       1.1  sakamoto  */
   1222      1.15   thorpej static void
   1223  1.61.2.2     skrll vr_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
   1224       1.1  sakamoto {
   1225      1.11   thorpej 	struct vr_softc *sc = ifp->if_softc;
   1226       1.1  sakamoto 
   1227      1.11   thorpej 	mii_pollstat(&sc->vr_mii);
   1228      1.11   thorpej 	ifmr->ifm_status = sc->vr_mii.mii_media_status;
   1229      1.11   thorpej 	ifmr->ifm_active = sc->vr_mii.mii_media_active;
   1230       1.1  sakamoto }
   1231       1.1  sakamoto 
   1232      1.15   thorpej static int
   1233  1.61.2.2     skrll vr_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
   1234      1.15   thorpej {
   1235      1.15   thorpej 	struct vr_softc *sc = ifp->if_softc;
   1236      1.15   thorpej 	struct ifreq *ifr = (struct ifreq *)data;
   1237      1.15   thorpej 	int s, error = 0;
   1238       1.1  sakamoto 
   1239      1.12   thorpej 	s = splnet();
   1240       1.1  sakamoto 
   1241       1.2  sakamoto 	switch (command) {
   1242      1.39   thorpej 	case SIOCGIFMEDIA:
   1243      1.39   thorpej 	case SIOCSIFMEDIA:
   1244      1.39   thorpej 		error = ifmedia_ioctl(ifp, ifr, &sc->vr_mii.mii_media, command);
   1245       1.2  sakamoto 		break;
   1246       1.2  sakamoto 
   1247      1.39   thorpej 	default:
   1248      1.39   thorpej 		error = ether_ioctl(ifp, command, data);
   1249       1.2  sakamoto 		if (error == ENETRESET) {
   1250      1.18   thorpej 			/*
   1251      1.18   thorpej 			 * Multicast list has changed; set the hardware filter
   1252      1.18   thorpej 			 * accordingly.
   1253      1.18   thorpej 			 */
   1254       1.2  sakamoto 			vr_setmulti(sc);
   1255       1.2  sakamoto 			error = 0;
   1256       1.2  sakamoto 		}
   1257       1.1  sakamoto 		break;
   1258       1.1  sakamoto 	}
   1259       1.1  sakamoto 
   1260      1.13   thorpej 	splx(s);
   1261       1.2  sakamoto 	return (error);
   1262       1.1  sakamoto }
   1263       1.1  sakamoto 
   1264      1.15   thorpej static void
   1265  1.61.2.2     skrll vr_watchdog(struct ifnet *ifp)
   1266       1.1  sakamoto {
   1267      1.18   thorpej 	struct vr_softc *sc = ifp->if_softc;
   1268       1.1  sakamoto 
   1269      1.18   thorpej 	printf("%s: device timeout\n", sc->vr_dev.dv_xname);
   1270       1.1  sakamoto 	ifp->if_oerrors++;
   1271       1.1  sakamoto 
   1272      1.39   thorpej 	(void) vr_init(ifp);
   1273       1.1  sakamoto }
   1274       1.1  sakamoto 
   1275       1.1  sakamoto /*
   1276      1.11   thorpej  * One second timer, used to tick MII.
   1277      1.11   thorpej  */
   1278      1.11   thorpej static void
   1279  1.61.2.2     skrll vr_tick(void *arg)
   1280      1.11   thorpej {
   1281      1.11   thorpej 	struct vr_softc *sc = arg;
   1282      1.11   thorpej 	int s;
   1283      1.11   thorpej 
   1284      1.12   thorpej 	s = splnet();
   1285      1.11   thorpej 	mii_tick(&sc->vr_mii);
   1286      1.11   thorpej 	splx(s);
   1287      1.11   thorpej 
   1288      1.34   thorpej 	callout_reset(&sc->vr_tick_ch, hz, vr_tick, sc);
   1289      1.11   thorpej }
   1290      1.11   thorpej 
   1291      1.11   thorpej /*
   1292      1.23   thorpej  * Drain the receive queue.
   1293      1.23   thorpej  */
   1294      1.23   thorpej static void
   1295  1.61.2.2     skrll vr_rxdrain(struct vr_softc *sc)
   1296      1.23   thorpej {
   1297      1.23   thorpej 	struct vr_descsoft *ds;
   1298      1.23   thorpej 	int i;
   1299      1.23   thorpej 
   1300      1.23   thorpej 	for (i = 0; i < VR_NRXDESC; i++) {
   1301      1.23   thorpej 		ds = VR_DSRX(sc, i);
   1302      1.23   thorpej 		if (ds->ds_mbuf != NULL) {
   1303      1.23   thorpej 			bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
   1304      1.23   thorpej 			m_freem(ds->ds_mbuf);
   1305      1.23   thorpej 			ds->ds_mbuf = NULL;
   1306      1.23   thorpej 		}
   1307      1.23   thorpej 	}
   1308      1.23   thorpej }
   1309      1.23   thorpej 
   1310      1.23   thorpej /*
   1311       1.1  sakamoto  * Stop the adapter and free any mbufs allocated to the
   1312      1.18   thorpej  * transmit lists.
   1313       1.1  sakamoto  */
   1314      1.15   thorpej static void
   1315  1.61.2.2     skrll vr_stop(struct ifnet *ifp, int disable)
   1316       1.1  sakamoto {
   1317      1.39   thorpej 	struct vr_softc *sc = ifp->if_softc;
   1318      1.18   thorpej 	struct vr_descsoft *ds;
   1319      1.15   thorpej 	int i;
   1320       1.1  sakamoto 
   1321      1.11   thorpej 	/* Cancel one second timer. */
   1322      1.34   thorpej 	callout_stop(&sc->vr_tick_ch);
   1323      1.28   thorpej 
   1324      1.28   thorpej 	/* Down the MII. */
   1325      1.28   thorpej 	mii_down(&sc->vr_mii);
   1326      1.11   thorpej 
   1327       1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
   1328       1.1  sakamoto 	ifp->if_timer = 0;
   1329       1.1  sakamoto 
   1330       1.1  sakamoto 	VR_SETBIT16(sc, VR_COMMAND, VR_CMD_STOP);
   1331       1.1  sakamoto 	VR_CLRBIT16(sc, VR_COMMAND, (VR_CMD_RX_ON|VR_CMD_TX_ON));
   1332       1.1  sakamoto 	CSR_WRITE_2(sc, VR_IMR, 0x0000);
   1333       1.1  sakamoto 	CSR_WRITE_4(sc, VR_TXADDR, 0x00000000);
   1334       1.1  sakamoto 	CSR_WRITE_4(sc, VR_RXADDR, 0x00000000);
   1335       1.1  sakamoto 
   1336       1.1  sakamoto 	/*
   1337      1.18   thorpej 	 * Release any queued transmit buffers.
   1338       1.1  sakamoto 	 */
   1339      1.18   thorpej 	for (i = 0; i < VR_NTXDESC; i++) {
   1340      1.18   thorpej 		ds = VR_DSTX(sc, i);
   1341      1.18   thorpej 		if (ds->ds_mbuf != NULL) {
   1342      1.18   thorpej 			bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
   1343      1.18   thorpej 			m_freem(ds->ds_mbuf);
   1344      1.18   thorpej 			ds->ds_mbuf = NULL;
   1345       1.1  sakamoto 		}
   1346       1.1  sakamoto 	}
   1347       1.1  sakamoto 
   1348      1.39   thorpej 	if (disable)
   1349      1.23   thorpej 		vr_rxdrain(sc);
   1350      1.23   thorpej 
   1351       1.1  sakamoto 	/*
   1352      1.18   thorpej 	 * Mark the interface down and cancel the watchdog timer.
   1353       1.1  sakamoto 	 */
   1354       1.1  sakamoto 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1355      1.18   thorpej 	ifp->if_timer = 0;
   1356       1.1  sakamoto }
   1357       1.1  sakamoto 
   1358  1.61.2.2     skrll static int	vr_probe(struct device *, struct cfdata *, void *);
   1359  1.61.2.2     skrll static void	vr_attach(struct device *, struct device *, void *);
   1360  1.61.2.2     skrll static void	vr_shutdown(void *);
   1361       1.2  sakamoto 
   1362      1.56   thorpej CFATTACH_DECL(vr, sizeof (struct vr_softc),
   1363      1.57   thorpej     vr_probe, vr_attach, NULL, NULL);
   1364       1.2  sakamoto 
   1365       1.3  sakamoto static struct vr_type *
   1366  1.61.2.2     skrll vr_lookup(struct pci_attach_args *pa)
   1367       1.3  sakamoto {
   1368       1.3  sakamoto 	struct vr_type *vrt;
   1369       1.3  sakamoto 
   1370       1.3  sakamoto 	for (vrt = vr_devs; vrt->vr_name != NULL; vrt++) {
   1371       1.3  sakamoto 		if (PCI_VENDOR(pa->pa_id) == vrt->vr_vid &&
   1372       1.3  sakamoto 		    PCI_PRODUCT(pa->pa_id) == vrt->vr_did)
   1373       1.3  sakamoto 			return (vrt);
   1374       1.3  sakamoto 	}
   1375       1.3  sakamoto 	return (NULL);
   1376       1.3  sakamoto }
   1377       1.3  sakamoto 
   1378       1.2  sakamoto static int
   1379  1.61.2.2     skrll vr_probe(struct device *parent, struct cfdata *match, void *aux)
   1380       1.2  sakamoto {
   1381       1.2  sakamoto 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
   1382       1.2  sakamoto 
   1383       1.3  sakamoto 	if (vr_lookup(pa) != NULL)
   1384       1.3  sakamoto 		return (1);
   1385       1.2  sakamoto 
   1386       1.2  sakamoto 	return (0);
   1387       1.2  sakamoto }
   1388       1.2  sakamoto 
   1389       1.2  sakamoto /*
   1390       1.2  sakamoto  * Stop all chip I/O so that the kernel's probe routines don't
   1391       1.2  sakamoto  * get confused by errant DMAs when rebooting.
   1392       1.2  sakamoto  */
   1393      1.15   thorpej static void
   1394  1.61.2.2     skrll vr_shutdown(void *arg)
   1395       1.2  sakamoto {
   1396      1.15   thorpej 	struct vr_softc *sc = (struct vr_softc *)arg;
   1397       1.2  sakamoto 
   1398      1.39   thorpej 	vr_stop(&sc->vr_ec.ec_if, 1);
   1399       1.2  sakamoto }
   1400       1.2  sakamoto 
   1401       1.2  sakamoto /*
   1402       1.2  sakamoto  * Attach the interface. Allocate softc structures, do ifmedia
   1403       1.2  sakamoto  * setup and ethernet/BPF attach.
   1404       1.2  sakamoto  */
   1405       1.2  sakamoto static void
   1406  1.61.2.2     skrll vr_attach(struct device *parent, struct device *self, void *aux)
   1407       1.2  sakamoto {
   1408      1.15   thorpej 	struct vr_softc *sc = (struct vr_softc *) self;
   1409      1.15   thorpej 	struct pci_attach_args *pa = (struct pci_attach_args *) aux;
   1410      1.18   thorpej 	bus_dma_segment_t seg;
   1411      1.15   thorpej 	struct vr_type *vrt;
   1412  1.61.2.1     skrll 	u_int32_t pmreg, reg;
   1413      1.15   thorpej 	struct ifnet *ifp;
   1414      1.15   thorpej 	u_char eaddr[ETHER_ADDR_LEN];
   1415      1.18   thorpej 	int i, rseg, error;
   1416      1.15   thorpej 
   1417       1.2  sakamoto #define	PCI_CONF_WRITE(r, v)	pci_conf_write(pa->pa_pc, pa->pa_tag, (r), (v))
   1418       1.2  sakamoto #define	PCI_CONF_READ(r)	pci_conf_read(pa->pa_pc, pa->pa_tag, (r))
   1419      1.34   thorpej 
   1420      1.34   thorpej 	callout_init(&sc->vr_tick_ch);
   1421       1.2  sakamoto 
   1422       1.3  sakamoto 	vrt = vr_lookup(pa);
   1423       1.3  sakamoto 	if (vrt == NULL) {
   1424       1.3  sakamoto 		printf("\n");
   1425       1.3  sakamoto 		panic("vr_attach: impossible");
   1426       1.3  sakamoto 	}
   1427       1.3  sakamoto 
   1428       1.3  sakamoto 	printf(": %s Ethernet\n", vrt->vr_name);
   1429       1.2  sakamoto 
   1430       1.2  sakamoto 	/*
   1431       1.2  sakamoto 	 * Handle power management nonsense.
   1432       1.2  sakamoto 	 */
   1433       1.2  sakamoto 
   1434  1.61.2.1     skrll 	if (pci_get_capability(pa->pa_pc, pa->pa_tag,
   1435  1.61.2.1     skrll 	    PCI_CAP_PWRMGMT, &pmreg, 0)) {
   1436  1.61.2.1     skrll 		reg = PCI_CONF_READ(pmreg + PCI_PMCSR);
   1437  1.61.2.1     skrll 		if ((reg & PCI_PMCSR_STATE_MASK) != PCI_PMCSR_STATE_D0) {
   1438      1.15   thorpej 			u_int32_t iobase, membase, irq;
   1439       1.2  sakamoto 
   1440       1.2  sakamoto 			/* Save important PCI config data. */
   1441       1.2  sakamoto 			iobase = PCI_CONF_READ(VR_PCI_LOIO);
   1442       1.2  sakamoto 			membase = PCI_CONF_READ(VR_PCI_LOMEM);
   1443  1.61.2.1     skrll 			irq = PCI_CONF_READ(PCI_INTERRUPT_REG);
   1444       1.2  sakamoto 
   1445       1.2  sakamoto 			/* Reset the power state. */
   1446       1.6   thorpej 			printf("%s: chip is in D%d power mode "
   1447  1.61.2.1     skrll 			    "-- setting to D0\n",
   1448  1.61.2.1     skrll 			    sc->vr_dev.dv_xname, reg & PCI_PMCSR_STATE_MASK);
   1449  1.61.2.1     skrll 			reg = (reg & ~PCI_PMCSR_STATE_MASK) |
   1450  1.61.2.1     skrll 			    PCI_PMCSR_STATE_D0;
   1451  1.61.2.1     skrll 			PCI_CONF_WRITE(pmreg + PCI_PMCSR, reg);
   1452       1.2  sakamoto 
   1453       1.2  sakamoto 			/* Restore PCI config data. */
   1454       1.2  sakamoto 			PCI_CONF_WRITE(VR_PCI_LOIO, iobase);
   1455       1.2  sakamoto 			PCI_CONF_WRITE(VR_PCI_LOMEM, membase);
   1456  1.61.2.1     skrll 			PCI_CONF_WRITE(PCI_INTERRUPT_REG, irq);
   1457       1.2  sakamoto 		}
   1458       1.2  sakamoto 	}
   1459       1.2  sakamoto 
   1460      1.19   thorpej 	/* Make sure bus mastering is enabled. */
   1461  1.61.2.1     skrll 	reg = PCI_CONF_READ(PCI_COMMAND_STATUS_REG);
   1462  1.61.2.1     skrll 	reg |= PCI_COMMAND_MASTER_ENABLE;
   1463  1.61.2.1     skrll 	PCI_CONF_WRITE(PCI_COMMAND_STATUS_REG, reg);
   1464      1.19   thorpej 
   1465      1.59       lha 	/* Get revision */
   1466  1.61.2.1     skrll 	sc->vr_revid = PCI_REVISION(pa->pa_class);
   1467  1.61.2.1     skrll 
   1468       1.2  sakamoto 	/*
   1469       1.2  sakamoto 	 * Map control/status registers.
   1470       1.2  sakamoto 	 */
   1471       1.2  sakamoto 	{
   1472       1.2  sakamoto 		bus_space_tag_t iot, memt;
   1473       1.2  sakamoto 		bus_space_handle_t ioh, memh;
   1474       1.2  sakamoto 		int ioh_valid, memh_valid;
   1475       1.2  sakamoto 		pci_intr_handle_t intrhandle;
   1476       1.2  sakamoto 		const char *intrstr;
   1477       1.2  sakamoto 
   1478       1.2  sakamoto 		ioh_valid = (pci_mapreg_map(pa, VR_PCI_LOIO,
   1479       1.2  sakamoto 			PCI_MAPREG_TYPE_IO, 0,
   1480       1.2  sakamoto 			&iot, &ioh, NULL, NULL) == 0);
   1481       1.2  sakamoto 		memh_valid = (pci_mapreg_map(pa, VR_PCI_LOMEM,
   1482       1.2  sakamoto 			PCI_MAPREG_TYPE_MEM |
   1483       1.2  sakamoto 			PCI_MAPREG_MEM_TYPE_32BIT,
   1484       1.2  sakamoto 			0, &memt, &memh, NULL, NULL) == 0);
   1485       1.2  sakamoto #if defined(VR_USEIOSPACE)
   1486       1.2  sakamoto 		if (ioh_valid) {
   1487      1.14   thorpej 			sc->vr_bst = iot;
   1488      1.14   thorpej 			sc->vr_bsh = ioh;
   1489       1.2  sakamoto 		} else if (memh_valid) {
   1490      1.14   thorpej 			sc->vr_bst = memt;
   1491      1.14   thorpej 			sc->vr_bsh = memh;
   1492       1.2  sakamoto 		}
   1493       1.2  sakamoto #else
   1494       1.2  sakamoto 		if (memh_valid) {
   1495      1.14   thorpej 			sc->vr_bst = memt;
   1496      1.14   thorpej 			sc->vr_bsh = memh;
   1497       1.2  sakamoto 		} else if (ioh_valid) {
   1498      1.14   thorpej 			sc->vr_bst = iot;
   1499      1.14   thorpej 			sc->vr_bsh = ioh;
   1500       1.2  sakamoto 		}
   1501       1.2  sakamoto #endif
   1502       1.2  sakamoto 		else {
   1503       1.2  sakamoto 			printf(": unable to map device registers\n");
   1504       1.2  sakamoto 			return;
   1505       1.2  sakamoto 		}
   1506       1.2  sakamoto 
   1507       1.2  sakamoto 		/* Allocate interrupt */
   1508      1.44  sommerfe 		if (pci_intr_map(pa, &intrhandle)) {
   1509       1.6   thorpej 			printf("%s: couldn't map interrupt\n",
   1510       1.6   thorpej 				sc->vr_dev.dv_xname);
   1511      1.15   thorpej 			return;
   1512       1.2  sakamoto 		}
   1513       1.2  sakamoto 		intrstr = pci_intr_string(pa->pa_pc, intrhandle);
   1514       1.2  sakamoto 		sc->vr_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_NET,
   1515      1.16   thorpej 						vr_intr, sc);
   1516       1.2  sakamoto 		if (sc->vr_ih == NULL) {
   1517       1.6   thorpej 			printf("%s: couldn't establish interrupt",
   1518       1.6   thorpej 				sc->vr_dev.dv_xname);
   1519       1.2  sakamoto 			if (intrstr != NULL)
   1520       1.2  sakamoto 				printf(" at %s", intrstr);
   1521       1.2  sakamoto 			printf("\n");
   1522       1.2  sakamoto 		}
   1523       1.6   thorpej 		printf("%s: interrupting at %s\n",
   1524       1.6   thorpej 			sc->vr_dev.dv_xname, intrstr);
   1525       1.2  sakamoto 	}
   1526      1.59       lha 
   1527      1.59       lha 	/*
   1528      1.59       lha 	 * Windows may put the chip in suspend mode when it
   1529      1.59       lha 	 * shuts down. Be sure to kick it in the head to wake it
   1530      1.59       lha 	 * up again.
   1531      1.59       lha 	 */
   1532      1.59       lha 	VR_CLRBIT(sc, VR_STICKHW, (VR_STICKHW_DS0|VR_STICKHW_DS1));
   1533       1.2  sakamoto 
   1534       1.2  sakamoto 	/* Reset the adapter. */
   1535       1.2  sakamoto 	vr_reset(sc);
   1536       1.2  sakamoto 
   1537       1.2  sakamoto 	/*
   1538       1.2  sakamoto 	 * Get station address. The way the Rhine chips work,
   1539       1.2  sakamoto 	 * you're not allowed to directly access the EEPROM once
   1540       1.2  sakamoto 	 * they've been programmed a special way. Consequently,
   1541       1.2  sakamoto 	 * we need to read the node address from the PAR0 and PAR1
   1542       1.2  sakamoto 	 * registers.
   1543  1.61.2.1     skrll 	 *
   1544  1.61.2.1     skrll 	 * XXXSCW: On the Rhine III, setting VR_EECSR_LOAD forces a reload
   1545  1.61.2.1     skrll 	 *         of the *whole* EEPROM, not just the MAC address. This is
   1546  1.61.2.1     skrll 	 *         pretty pointless since the chip does this automatically
   1547  1.61.2.1     skrll 	 *         at powerup/reset.
   1548  1.61.2.1     skrll 	 *         I suspect the same thing applies to the other Rhine
   1549  1.61.2.1     skrll 	 *         variants, but in the absence of a data sheet for those
   1550  1.61.2.1     skrll 	 *         (and the lack of anyone else noticing the problems this
   1551  1.61.2.1     skrll 	 *         causes) I'm going to retain the old behaviour for the
   1552  1.61.2.1     skrll 	 *         other parts.
   1553  1.61.2.1     skrll 	 */
   1554  1.61.2.1     skrll 	if (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_VIATECH_VT6105 &&
   1555  1.61.2.1     skrll 	    PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_VIATECH_VT6102) {
   1556  1.61.2.1     skrll 		VR_SETBIT(sc, VR_EECSR, VR_EECSR_LOAD);
   1557  1.61.2.1     skrll 		DELAY(200);
   1558  1.61.2.1     skrll 	}
   1559       1.2  sakamoto 	for (i = 0; i < ETHER_ADDR_LEN; i++)
   1560       1.2  sakamoto 		eaddr[i] = CSR_READ_1(sc, VR_PAR0 + i);
   1561       1.2  sakamoto 
   1562       1.2  sakamoto 	/*
   1563       1.2  sakamoto 	 * A Rhine chip was detected. Inform the world.
   1564       1.2  sakamoto 	 */
   1565       1.6   thorpej 	printf("%s: Ethernet address: %s\n",
   1566       1.6   thorpej 		sc->vr_dev.dv_xname, ether_sprintf(eaddr));
   1567       1.2  sakamoto 
   1568      1.49   thorpej 	memcpy(sc->vr_enaddr, eaddr, ETHER_ADDR_LEN);
   1569       1.2  sakamoto 
   1570      1.18   thorpej 	sc->vr_dmat = pa->pa_dmat;
   1571      1.18   thorpej 
   1572      1.18   thorpej 	/*
   1573      1.18   thorpej 	 * Allocate the control data structures, and create and load
   1574      1.18   thorpej 	 * the DMA map for it.
   1575      1.18   thorpej 	 */
   1576      1.18   thorpej 	if ((error = bus_dmamem_alloc(sc->vr_dmat,
   1577      1.18   thorpej 	    sizeof(struct vr_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
   1578      1.18   thorpej 	    0)) != 0) {
   1579      1.18   thorpej 		printf("%s: unable to allocate control data, error = %d\n",
   1580      1.18   thorpej 		    sc->vr_dev.dv_xname, error);
   1581      1.18   thorpej 		goto fail_0;
   1582      1.18   thorpej 	}
   1583      1.18   thorpej 
   1584      1.18   thorpej 	if ((error = bus_dmamem_map(sc->vr_dmat, &seg, rseg,
   1585      1.18   thorpej 	    sizeof(struct vr_control_data), (caddr_t *)&sc->vr_control_data,
   1586      1.18   thorpej 	    BUS_DMA_COHERENT)) != 0) {
   1587      1.18   thorpej 		printf("%s: unable to map control data, error = %d\n",
   1588      1.18   thorpej 		    sc->vr_dev.dv_xname, error);
   1589      1.18   thorpej 		goto fail_1;
   1590      1.18   thorpej 	}
   1591      1.18   thorpej 
   1592      1.18   thorpej 	if ((error = bus_dmamap_create(sc->vr_dmat,
   1593      1.18   thorpej 	    sizeof(struct vr_control_data), 1,
   1594      1.18   thorpej 	    sizeof(struct vr_control_data), 0, 0,
   1595      1.18   thorpej 	    &sc->vr_cddmamap)) != 0) {
   1596      1.18   thorpej 		printf("%s: unable to create control data DMA map, "
   1597      1.18   thorpej 		    "error = %d\n", sc->vr_dev.dv_xname, error);
   1598      1.18   thorpej 		goto fail_2;
   1599      1.18   thorpej 	}
   1600      1.18   thorpej 
   1601      1.18   thorpej 	if ((error = bus_dmamap_load(sc->vr_dmat, sc->vr_cddmamap,
   1602      1.18   thorpej 	    sc->vr_control_data, sizeof(struct vr_control_data), NULL,
   1603      1.18   thorpej 	    0)) != 0) {
   1604      1.18   thorpej 		printf("%s: unable to load control data DMA map, error = %d\n",
   1605      1.18   thorpej 		    sc->vr_dev.dv_xname, error);
   1606      1.18   thorpej 		goto fail_3;
   1607      1.18   thorpej 	}
   1608      1.18   thorpej 
   1609      1.18   thorpej 	/*
   1610      1.18   thorpej 	 * Create the transmit buffer DMA maps.
   1611      1.18   thorpej 	 */
   1612      1.18   thorpej 	for (i = 0; i < VR_NTXDESC; i++) {
   1613      1.18   thorpej 		if ((error = bus_dmamap_create(sc->vr_dmat, MCLBYTES,
   1614      1.18   thorpej 		    1, MCLBYTES, 0, 0,
   1615      1.18   thorpej 		    &VR_DSTX(sc, i)->ds_dmamap)) != 0) {
   1616      1.18   thorpej 			printf("%s: unable to create tx DMA map %d, "
   1617      1.18   thorpej 			    "error = %d\n", sc->vr_dev.dv_xname, i, error);
   1618      1.18   thorpej 			goto fail_4;
   1619      1.18   thorpej 		}
   1620      1.18   thorpej 	}
   1621      1.18   thorpej 
   1622      1.18   thorpej 	/*
   1623      1.18   thorpej 	 * Create the receive buffer DMA maps.
   1624      1.18   thorpej 	 */
   1625      1.18   thorpej 	for (i = 0; i < VR_NRXDESC; i++) {
   1626      1.18   thorpej 		if ((error = bus_dmamap_create(sc->vr_dmat, MCLBYTES, 1,
   1627      1.18   thorpej 		    MCLBYTES, 0, 0,
   1628      1.18   thorpej 		    &VR_DSRX(sc, i)->ds_dmamap)) != 0) {
   1629      1.18   thorpej 			printf("%s: unable to create rx DMA map %d, "
   1630      1.18   thorpej 			    "error = %d\n", sc->vr_dev.dv_xname, i, error);
   1631      1.18   thorpej 			goto fail_5;
   1632      1.18   thorpej 		}
   1633      1.23   thorpej 		VR_DSRX(sc, i)->ds_mbuf = NULL;
   1634       1.2  sakamoto 	}
   1635       1.2  sakamoto 
   1636       1.6   thorpej 	ifp = &sc->vr_ec.ec_if;
   1637       1.2  sakamoto 	ifp->if_softc = sc;
   1638       1.2  sakamoto 	ifp->if_mtu = ETHERMTU;
   1639       1.2  sakamoto 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1640       1.2  sakamoto 	ifp->if_ioctl = vr_ioctl;
   1641       1.2  sakamoto 	ifp->if_start = vr_start;
   1642       1.2  sakamoto 	ifp->if_watchdog = vr_watchdog;
   1643      1.39   thorpej 	ifp->if_init = vr_init;
   1644      1.39   thorpej 	ifp->if_stop = vr_stop;
   1645      1.42   thorpej 	IFQ_SET_READY(&ifp->if_snd);
   1646      1.42   thorpej 
   1647      1.49   thorpej 	strcpy(ifp->if_xname, sc->vr_dev.dv_xname);
   1648       1.2  sakamoto 
   1649       1.2  sakamoto 	/*
   1650      1.11   thorpej 	 * Initialize MII/media info.
   1651       1.2  sakamoto 	 */
   1652      1.11   thorpej 	sc->vr_mii.mii_ifp = ifp;
   1653      1.11   thorpej 	sc->vr_mii.mii_readreg = vr_mii_readreg;
   1654      1.11   thorpej 	sc->vr_mii.mii_writereg = vr_mii_writereg;
   1655      1.11   thorpej 	sc->vr_mii.mii_statchg = vr_mii_statchg;
   1656      1.58      fair 	ifmedia_init(&sc->vr_mii.mii_media, IFM_IMASK, vr_ifmedia_upd,
   1657      1.58      fair 		vr_ifmedia_sts);
   1658      1.31   thorpej 	mii_attach(&sc->vr_dev, &sc->vr_mii, 0xffffffff, MII_PHY_ANY,
   1659      1.61  christos 	    MII_OFFSET_ANY, MIIF_FORCEANEG);
   1660      1.11   thorpej 	if (LIST_FIRST(&sc->vr_mii.mii_phys) == NULL) {
   1661      1.11   thorpej 		ifmedia_add(&sc->vr_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
   1662      1.11   thorpej 		ifmedia_set(&sc->vr_mii.mii_media, IFM_ETHER|IFM_NONE);
   1663      1.11   thorpej 	} else
   1664      1.11   thorpej 		ifmedia_set(&sc->vr_mii.mii_media, IFM_ETHER|IFM_AUTO);
   1665       1.2  sakamoto 
   1666       1.2  sakamoto 	/*
   1667       1.2  sakamoto 	 * Call MI attach routines.
   1668       1.2  sakamoto 	 */
   1669       1.2  sakamoto 	if_attach(ifp);
   1670       1.2  sakamoto 	ether_ifattach(ifp, sc->vr_enaddr);
   1671  1.61.2.1     skrll #if NRND > 0
   1672  1.61.2.1     skrll 	rnd_attach_source(&sc->rnd_source, sc->vr_dev.dv_xname,
   1673  1.61.2.1     skrll 	    RND_TYPE_NET, 0);
   1674  1.61.2.1     skrll #endif
   1675       1.2  sakamoto 
   1676       1.2  sakamoto 	sc->vr_ats = shutdownhook_establish(vr_shutdown, sc);
   1677       1.2  sakamoto 	if (sc->vr_ats == NULL)
   1678       1.2  sakamoto 		printf("%s: warning: couldn't establish shutdown hook\n",
   1679       1.2  sakamoto 			sc->vr_dev.dv_xname);
   1680      1.18   thorpej 	return;
   1681      1.18   thorpej 
   1682      1.18   thorpej  fail_5:
   1683      1.18   thorpej 	for (i = 0; i < VR_NRXDESC; i++) {
   1684      1.18   thorpej 		if (sc->vr_rxsoft[i].ds_dmamap != NULL)
   1685      1.18   thorpej 			bus_dmamap_destroy(sc->vr_dmat,
   1686      1.18   thorpej 			    sc->vr_rxsoft[i].ds_dmamap);
   1687      1.18   thorpej 	}
   1688      1.18   thorpej  fail_4:
   1689      1.18   thorpej 	for (i = 0; i < VR_NTXDESC; i++) {
   1690      1.18   thorpej 		if (sc->vr_txsoft[i].ds_dmamap != NULL)
   1691      1.18   thorpej 			bus_dmamap_destroy(sc->vr_dmat,
   1692      1.18   thorpej 			    sc->vr_txsoft[i].ds_dmamap);
   1693      1.18   thorpej 	}
   1694      1.18   thorpej 	bus_dmamap_unload(sc->vr_dmat, sc->vr_cddmamap);
   1695      1.18   thorpej  fail_3:
   1696      1.18   thorpej 	bus_dmamap_destroy(sc->vr_dmat, sc->vr_cddmamap);
   1697      1.18   thorpej  fail_2:
   1698      1.18   thorpej 	bus_dmamem_unmap(sc->vr_dmat, (caddr_t)sc->vr_control_data,
   1699      1.18   thorpej 	    sizeof(struct vr_control_data));
   1700      1.18   thorpej  fail_1:
   1701      1.18   thorpej 	bus_dmamem_free(sc->vr_dmat, &seg, rseg);
   1702      1.18   thorpej  fail_0:
   1703      1.18   thorpej 	return;
   1704       1.2  sakamoto }
   1705