if_vr.c revision 1.98 1 1.98 tsutsui /* $NetBSD: if_vr.c,v 1.98 2009/09/06 14:10:42 tsutsui Exp $ */
2 1.18 thorpej
3 1.18 thorpej /*-
4 1.18 thorpej * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
5 1.18 thorpej * All rights reserved.
6 1.18 thorpej *
7 1.18 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.18 thorpej * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 1.18 thorpej * NASA Ames Research Center.
10 1.18 thorpej *
11 1.18 thorpej * Redistribution and use in source and binary forms, with or without
12 1.18 thorpej * modification, are permitted provided that the following conditions
13 1.18 thorpej * are met:
14 1.18 thorpej * 1. Redistributions of source code must retain the above copyright
15 1.18 thorpej * notice, this list of conditions and the following disclaimer.
16 1.18 thorpej * 2. Redistributions in binary form must reproduce the above copyright
17 1.18 thorpej * notice, this list of conditions and the following disclaimer in the
18 1.18 thorpej * documentation and/or other materials provided with the distribution.
19 1.18 thorpej *
20 1.18 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
21 1.18 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
22 1.18 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
23 1.18 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
24 1.18 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.18 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.18 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.18 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.18 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.18 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
30 1.18 thorpej * POSSIBILITY OF SUCH DAMAGE.
31 1.18 thorpej */
32 1.2 sakamoto
33 1.1 sakamoto /*
34 1.1 sakamoto * Copyright (c) 1997, 1998
35 1.1 sakamoto * Bill Paul <wpaul (at) ctr.columbia.edu>. All rights reserved.
36 1.1 sakamoto *
37 1.1 sakamoto * Redistribution and use in source and binary forms, with or without
38 1.1 sakamoto * modification, are permitted provided that the following conditions
39 1.1 sakamoto * are met:
40 1.1 sakamoto * 1. Redistributions of source code must retain the above copyright
41 1.1 sakamoto * notice, this list of conditions and the following disclaimer.
42 1.1 sakamoto * 2. Redistributions in binary form must reproduce the above copyright
43 1.1 sakamoto * notice, this list of conditions and the following disclaimer in the
44 1.1 sakamoto * documentation and/or other materials provided with the distribution.
45 1.1 sakamoto * 3. All advertising materials mentioning features or use of this software
46 1.1 sakamoto * must display the following acknowledgement:
47 1.1 sakamoto * This product includes software developed by Bill Paul.
48 1.1 sakamoto * 4. Neither the name of the author nor the names of any co-contributors
49 1.1 sakamoto * may be used to endorse or promote products derived from this software
50 1.1 sakamoto * without specific prior written permission.
51 1.1 sakamoto *
52 1.1 sakamoto * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
53 1.1 sakamoto * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
54 1.1 sakamoto * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
55 1.1 sakamoto * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
56 1.1 sakamoto * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
57 1.1 sakamoto * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
58 1.1 sakamoto * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
59 1.1 sakamoto * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
60 1.1 sakamoto * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
61 1.1 sakamoto * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
62 1.1 sakamoto * THE POSSIBILITY OF SUCH DAMAGE.
63 1.1 sakamoto *
64 1.2 sakamoto * $FreeBSD: if_vr.c,v 1.7 1999/01/10 18:51:49 wpaul Exp $
65 1.1 sakamoto */
66 1.1 sakamoto
67 1.1 sakamoto /*
68 1.1 sakamoto * VIA Rhine fast ethernet PCI NIC driver
69 1.1 sakamoto *
70 1.1 sakamoto * Supports various network adapters based on the VIA Rhine
71 1.1 sakamoto * and Rhine II PCI controllers, including the D-Link DFE530TX.
72 1.1 sakamoto * Datasheets are available at http://www.via.com.tw.
73 1.1 sakamoto *
74 1.1 sakamoto * Written by Bill Paul <wpaul (at) ctr.columbia.edu>
75 1.1 sakamoto * Electrical Engineering Department
76 1.1 sakamoto * Columbia University, New York City
77 1.1 sakamoto */
78 1.1 sakamoto
79 1.1 sakamoto /*
80 1.1 sakamoto * The VIA Rhine controllers are similar in some respects to the
81 1.1 sakamoto * the DEC tulip chips, except less complicated. The controller
82 1.1 sakamoto * uses an MII bus and an external physical layer interface. The
83 1.1 sakamoto * receiver has a one entry perfect filter and a 64-bit hash table
84 1.1 sakamoto * multicast filter. Transmit and receive descriptors are similar
85 1.1 sakamoto * to the tulip.
86 1.1 sakamoto *
87 1.1 sakamoto * The Rhine has a serious flaw in its transmit DMA mechanism:
88 1.1 sakamoto * transmit buffers must be longword aligned. Unfortunately,
89 1.17 thorpej * the kernel doesn't guarantee that mbufs will be filled in starting
90 1.1 sakamoto * at longword boundaries, so we have to do a buffer copy before
91 1.1 sakamoto * transmission.
92 1.17 thorpej *
93 1.17 thorpej * Apparently, the receive DMA mechanism also has the same flaw. This
94 1.17 thorpej * means that on systems with struct alignment requirements, incoming
95 1.17 thorpej * frames must be copied to a new buffer which shifts the data forward
96 1.17 thorpej * 2 bytes so that the payload is aligned on a 4-byte boundary.
97 1.1 sakamoto */
98 1.53 lukem
99 1.53 lukem #include <sys/cdefs.h>
100 1.98 tsutsui __KERNEL_RCSID(0, "$NetBSD: if_vr.c,v 1.98 2009/09/06 14:10:42 tsutsui Exp $");
101 1.68 jdolecek
102 1.68 jdolecek #include "rnd.h"
103 1.1 sakamoto
104 1.1 sakamoto #include <sys/param.h>
105 1.1 sakamoto #include <sys/systm.h>
106 1.34 thorpej #include <sys/callout.h>
107 1.1 sakamoto #include <sys/sockio.h>
108 1.1 sakamoto #include <sys/mbuf.h>
109 1.1 sakamoto #include <sys/malloc.h>
110 1.1 sakamoto #include <sys/kernel.h>
111 1.1 sakamoto #include <sys/socket.h>
112 1.6 thorpej #include <sys/device.h>
113 1.1 sakamoto
114 1.68 jdolecek #if NRND > 0
115 1.68 jdolecek #include <sys/rnd.h>
116 1.68 jdolecek #endif
117 1.68 jdolecek
118 1.35 mrg #include <uvm/uvm_extern.h> /* for PAGE_SIZE */
119 1.18 thorpej
120 1.1 sakamoto #include <net/if.h>
121 1.1 sakamoto #include <net/if_arp.h>
122 1.1 sakamoto #include <net/if_dl.h>
123 1.1 sakamoto #include <net/if_media.h>
124 1.2 sakamoto #include <net/if_ether.h>
125 1.1 sakamoto
126 1.2 sakamoto #include "bpfilter.h"
127 1.1 sakamoto #if NBPFILTER > 0
128 1.1 sakamoto #include <net/bpf.h>
129 1.1 sakamoto #endif
130 1.1 sakamoto
131 1.88 ad #include <sys/bus.h>
132 1.88 ad #include <sys/intr.h>
133 1.30 thorpej #include <machine/endian.h>
134 1.1 sakamoto
135 1.10 thorpej #include <dev/mii/mii.h>
136 1.11 thorpej #include <dev/mii/miivar.h>
137 1.29 thorpej #include <dev/mii/mii_bitbang.h>
138 1.10 thorpej
139 1.2 sakamoto #include <dev/pci/pcireg.h>
140 1.2 sakamoto #include <dev/pci/pcivar.h>
141 1.8 thorpej #include <dev/pci/pcidevs.h>
142 1.8 thorpej
143 1.2 sakamoto #include <dev/pci/if_vrreg.h>
144 1.1 sakamoto
145 1.2 sakamoto #define VR_USEIOSPACE
146 1.1 sakamoto
147 1.1 sakamoto /*
148 1.1 sakamoto * Various supported device vendors/types and their names.
149 1.1 sakamoto */
150 1.94 joerg static const struct vr_type {
151 1.7 thorpej pci_vendor_id_t vr_vid;
152 1.7 thorpej pci_product_id_t vr_did;
153 1.7 thorpej } vr_devs[] = {
154 1.97 jmcneill { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT3043 },
155 1.97 jmcneill { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT6102 },
156 1.97 jmcneill { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT6105 },
157 1.97 jmcneill { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT6105M },
158 1.97 jmcneill { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT86C100A }
159 1.1 sakamoto };
160 1.1 sakamoto
161 1.18 thorpej /*
162 1.18 thorpej * Transmit descriptor list size.
163 1.18 thorpej */
164 1.18 thorpej #define VR_NTXDESC 64
165 1.18 thorpej #define VR_NTXDESC_MASK (VR_NTXDESC - 1)
166 1.18 thorpej #define VR_NEXTTX(x) (((x) + 1) & VR_NTXDESC_MASK)
167 1.18 thorpej
168 1.18 thorpej /*
169 1.18 thorpej * Receive descriptor list size.
170 1.18 thorpej */
171 1.18 thorpej #define VR_NRXDESC 64
172 1.18 thorpej #define VR_NRXDESC_MASK (VR_NRXDESC - 1)
173 1.18 thorpej #define VR_NEXTRX(x) (((x) + 1) & VR_NRXDESC_MASK)
174 1.7 thorpej
175 1.18 thorpej /*
176 1.18 thorpej * Control data structres that are DMA'd to the Rhine chip. We allocate
177 1.18 thorpej * them in a single clump that maps to a single DMA segment to make several
178 1.18 thorpej * things easier.
179 1.18 thorpej *
180 1.18 thorpej * Note that since we always copy outgoing packets to aligned transmit
181 1.18 thorpej * buffers, we can reduce the transmit descriptors to one per packet.
182 1.18 thorpej */
183 1.18 thorpej struct vr_control_data {
184 1.18 thorpej struct vr_desc vr_txdescs[VR_NTXDESC];
185 1.18 thorpej struct vr_desc vr_rxdescs[VR_NRXDESC];
186 1.7 thorpej };
187 1.7 thorpej
188 1.18 thorpej #define VR_CDOFF(x) offsetof(struct vr_control_data, x)
189 1.18 thorpej #define VR_CDTXOFF(x) VR_CDOFF(vr_txdescs[(x)])
190 1.18 thorpej #define VR_CDRXOFF(x) VR_CDOFF(vr_rxdescs[(x)])
191 1.7 thorpej
192 1.18 thorpej /*
193 1.18 thorpej * Software state of transmit and receive descriptors.
194 1.18 thorpej */
195 1.18 thorpej struct vr_descsoft {
196 1.18 thorpej struct mbuf *ds_mbuf; /* head of mbuf chain */
197 1.18 thorpej bus_dmamap_t ds_dmamap; /* our DMA map */
198 1.7 thorpej };
199 1.7 thorpej
200 1.7 thorpej struct vr_softc {
201 1.95 joerg device_t vr_dev;
202 1.14 thorpej void *vr_ih; /* interrupt cookie */
203 1.14 thorpej bus_space_tag_t vr_bst; /* bus space tag */
204 1.14 thorpej bus_space_handle_t vr_bsh; /* bus space handle */
205 1.18 thorpej bus_dma_tag_t vr_dmat; /* bus DMA tag */
206 1.14 thorpej pci_chipset_tag_t vr_pc; /* PCI chipset info */
207 1.76 christos pcitag_t vr_tag; /* PCI tag */
208 1.14 thorpej struct ethercom vr_ec; /* Ethernet common info */
209 1.83 tsutsui uint8_t vr_enaddr[ETHER_ADDR_LEN];
210 1.11 thorpej struct mii_data vr_mii; /* MII/media info */
211 1.18 thorpej
212 1.83 tsutsui uint8_t vr_revid; /* Rhine chip revision */
213 1.59 lha
214 1.87 ad callout_t vr_tick_ch; /* tick callout */
215 1.34 thorpej
216 1.18 thorpej bus_dmamap_t vr_cddmamap; /* control data DMA map */
217 1.18 thorpej #define vr_cddma vr_cddmamap->dm_segs[0].ds_addr
218 1.18 thorpej
219 1.18 thorpej /*
220 1.18 thorpej * Software state for transmit and receive descriptors.
221 1.18 thorpej */
222 1.18 thorpej struct vr_descsoft vr_txsoft[VR_NTXDESC];
223 1.18 thorpej struct vr_descsoft vr_rxsoft[VR_NRXDESC];
224 1.18 thorpej
225 1.18 thorpej /*
226 1.18 thorpej * Control data structures.
227 1.18 thorpej */
228 1.18 thorpej struct vr_control_data *vr_control_data;
229 1.18 thorpej
230 1.18 thorpej int vr_txpending; /* number of TX requests pending */
231 1.18 thorpej int vr_txdirty; /* first dirty TX descriptor */
232 1.18 thorpej int vr_txlast; /* last used TX descriptor */
233 1.18 thorpej
234 1.18 thorpej int vr_rxptr; /* next ready RX descriptor */
235 1.68 jdolecek
236 1.83 tsutsui uint32_t vr_save_iobase;
237 1.83 tsutsui uint32_t vr_save_membase;
238 1.83 tsutsui uint32_t vr_save_irq;
239 1.76 christos
240 1.68 jdolecek #if NRND > 0
241 1.68 jdolecek rndsource_element_t rnd_source; /* random source */
242 1.68 jdolecek #endif
243 1.7 thorpej };
244 1.7 thorpej
245 1.18 thorpej #define VR_CDTXADDR(sc, x) ((sc)->vr_cddma + VR_CDTXOFF((x)))
246 1.18 thorpej #define VR_CDRXADDR(sc, x) ((sc)->vr_cddma + VR_CDRXOFF((x)))
247 1.18 thorpej
248 1.18 thorpej #define VR_CDTX(sc, x) (&(sc)->vr_control_data->vr_txdescs[(x)])
249 1.18 thorpej #define VR_CDRX(sc, x) (&(sc)->vr_control_data->vr_rxdescs[(x)])
250 1.18 thorpej
251 1.18 thorpej #define VR_DSTX(sc, x) (&(sc)->vr_txsoft[(x)])
252 1.18 thorpej #define VR_DSRX(sc, x) (&(sc)->vr_rxsoft[(x)])
253 1.18 thorpej
254 1.18 thorpej #define VR_CDTXSYNC(sc, x, ops) \
255 1.18 thorpej bus_dmamap_sync((sc)->vr_dmat, (sc)->vr_cddmamap, \
256 1.18 thorpej VR_CDTXOFF((x)), sizeof(struct vr_desc), (ops))
257 1.18 thorpej
258 1.18 thorpej #define VR_CDRXSYNC(sc, x, ops) \
259 1.18 thorpej bus_dmamap_sync((sc)->vr_dmat, (sc)->vr_cddmamap, \
260 1.18 thorpej VR_CDRXOFF((x)), sizeof(struct vr_desc), (ops))
261 1.18 thorpej
262 1.18 thorpej /*
263 1.18 thorpej * Note we rely on MCLBYTES being a power of two below.
264 1.18 thorpej */
265 1.18 thorpej #define VR_INIT_RXDESC(sc, i) \
266 1.18 thorpej do { \
267 1.18 thorpej struct vr_desc *__d = VR_CDRX((sc), (i)); \
268 1.18 thorpej struct vr_descsoft *__ds = VR_DSRX((sc), (i)); \
269 1.18 thorpej \
270 1.30 thorpej __d->vr_next = htole32(VR_CDRXADDR((sc), VR_NEXTRX((i)))); \
271 1.30 thorpej __d->vr_data = htole32(__ds->ds_dmamap->dm_segs[0].ds_addr); \
272 1.30 thorpej __d->vr_ctl = htole32(VR_RXCTL_CHAIN | VR_RXCTL_RX_INTR | \
273 1.21 thorpej ((MCLBYTES - 1) & VR_RXCTL_BUFLEN)); \
274 1.79 tsutsui __d->vr_status = htole32(VR_RXSTAT_FIRSTFRAG | \
275 1.79 tsutsui VR_RXSTAT_LASTFRAG | VR_RXSTAT_OWN); \
276 1.18 thorpej VR_CDRXSYNC((sc), (i), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
277 1.64 tsutsui } while (/* CONSTCOND */ 0)
278 1.18 thorpej
279 1.7 thorpej /*
280 1.7 thorpej * register space access macros
281 1.7 thorpej */
282 1.18 thorpej #define CSR_WRITE_4(sc, reg, val) \
283 1.14 thorpej bus_space_write_4(sc->vr_bst, sc->vr_bsh, reg, val)
284 1.18 thorpej #define CSR_WRITE_2(sc, reg, val) \
285 1.14 thorpej bus_space_write_2(sc->vr_bst, sc->vr_bsh, reg, val)
286 1.18 thorpej #define CSR_WRITE_1(sc, reg, val) \
287 1.14 thorpej bus_space_write_1(sc->vr_bst, sc->vr_bsh, reg, val)
288 1.7 thorpej
289 1.18 thorpej #define CSR_READ_4(sc, reg) \
290 1.14 thorpej bus_space_read_4(sc->vr_bst, sc->vr_bsh, reg)
291 1.18 thorpej #define CSR_READ_2(sc, reg) \
292 1.14 thorpej bus_space_read_2(sc->vr_bst, sc->vr_bsh, reg)
293 1.18 thorpej #define CSR_READ_1(sc, reg) \
294 1.14 thorpej bus_space_read_1(sc->vr_bst, sc->vr_bsh, reg)
295 1.7 thorpej
296 1.7 thorpej #define VR_TIMEOUT 1000
297 1.1 sakamoto
298 1.69 thorpej static int vr_add_rxbuf(struct vr_softc *, int);
299 1.1 sakamoto
300 1.69 thorpej static void vr_rxeof(struct vr_softc *);
301 1.69 thorpej static void vr_rxeoc(struct vr_softc *);
302 1.69 thorpej static void vr_txeof(struct vr_softc *);
303 1.69 thorpej static int vr_intr(void *);
304 1.69 thorpej static void vr_start(struct ifnet *);
305 1.85 christos static int vr_ioctl(struct ifnet *, u_long, void *);
306 1.69 thorpej static int vr_init(struct ifnet *);
307 1.69 thorpej static void vr_stop(struct ifnet *, int);
308 1.69 thorpej static void vr_rxdrain(struct vr_softc *);
309 1.69 thorpej static void vr_watchdog(struct ifnet *);
310 1.69 thorpej static void vr_tick(void *);
311 1.69 thorpej
312 1.91 dyoung static int vr_mii_readreg(device_t, int, int);
313 1.91 dyoung static void vr_mii_writereg(device_t, int, int, int);
314 1.91 dyoung static void vr_mii_statchg(device_t);
315 1.11 thorpej
316 1.69 thorpej static void vr_setmulti(struct vr_softc *);
317 1.69 thorpej static void vr_reset(struct vr_softc *);
318 1.91 dyoung static int vr_restore_state(pci_chipset_tag_t, pcitag_t, device_t,
319 1.91 dyoung pcireg_t);
320 1.1 sakamoto
321 1.23 thorpej int vr_copy_small = 0;
322 1.23 thorpej
323 1.2 sakamoto #define VR_SETBIT(sc, reg, x) \
324 1.1 sakamoto CSR_WRITE_1(sc, reg, \
325 1.64 tsutsui CSR_READ_1(sc, reg) | (x))
326 1.1 sakamoto
327 1.2 sakamoto #define VR_CLRBIT(sc, reg, x) \
328 1.1 sakamoto CSR_WRITE_1(sc, reg, \
329 1.64 tsutsui CSR_READ_1(sc, reg) & ~(x))
330 1.1 sakamoto
331 1.2 sakamoto #define VR_SETBIT16(sc, reg, x) \
332 1.1 sakamoto CSR_WRITE_2(sc, reg, \
333 1.64 tsutsui CSR_READ_2(sc, reg) | (x))
334 1.1 sakamoto
335 1.2 sakamoto #define VR_CLRBIT16(sc, reg, x) \
336 1.1 sakamoto CSR_WRITE_2(sc, reg, \
337 1.64 tsutsui CSR_READ_2(sc, reg) & ~(x))
338 1.1 sakamoto
339 1.2 sakamoto #define VR_SETBIT32(sc, reg, x) \
340 1.1 sakamoto CSR_WRITE_4(sc, reg, \
341 1.64 tsutsui CSR_READ_4(sc, reg) | (x))
342 1.1 sakamoto
343 1.2 sakamoto #define VR_CLRBIT32(sc, reg, x) \
344 1.1 sakamoto CSR_WRITE_4(sc, reg, \
345 1.64 tsutsui CSR_READ_4(sc, reg) & ~(x))
346 1.1 sakamoto
347 1.29 thorpej /*
348 1.29 thorpej * MII bit-bang glue.
349 1.29 thorpej */
350 1.91 dyoung static uint32_t vr_mii_bitbang_read(device_t);
351 1.91 dyoung static void vr_mii_bitbang_write(device_t, uint32_t);
352 1.1 sakamoto
353 1.69 thorpej static const struct mii_bitbang_ops vr_mii_bitbang_ops = {
354 1.29 thorpej vr_mii_bitbang_read,
355 1.29 thorpej vr_mii_bitbang_write,
356 1.29 thorpej {
357 1.29 thorpej VR_MIICMD_DATAOUT, /* MII_BIT_MDO */
358 1.29 thorpej VR_MIICMD_DATAIN, /* MII_BIT_MDI */
359 1.29 thorpej VR_MIICMD_CLK, /* MII_BIT_MDC */
360 1.29 thorpej VR_MIICMD_DIR, /* MII_BIT_DIR_HOST_PHY */
361 1.29 thorpej 0, /* MII_BIT_DIR_PHY_HOST */
362 1.29 thorpej }
363 1.29 thorpej };
364 1.1 sakamoto
365 1.83 tsutsui static uint32_t
366 1.91 dyoung vr_mii_bitbang_read(device_t self)
367 1.1 sakamoto {
368 1.91 dyoung struct vr_softc *sc = device_private(self);
369 1.1 sakamoto
370 1.29 thorpej return (CSR_READ_1(sc, VR_MIICMD));
371 1.1 sakamoto }
372 1.1 sakamoto
373 1.69 thorpej static void
374 1.91 dyoung vr_mii_bitbang_write(device_t self, uint32_t val)
375 1.1 sakamoto {
376 1.91 dyoung struct vr_softc *sc = device_private(self);
377 1.1 sakamoto
378 1.29 thorpej CSR_WRITE_1(sc, VR_MIICMD, (val & 0xff) | VR_MIICMD_DIRECTPGM);
379 1.1 sakamoto }
380 1.1 sakamoto
381 1.1 sakamoto /*
382 1.1 sakamoto * Read an PHY register through the MII.
383 1.1 sakamoto */
384 1.15 thorpej static int
385 1.91 dyoung vr_mii_readreg(device_t self, int phy, int reg)
386 1.1 sakamoto {
387 1.91 dyoung struct vr_softc *sc = device_private(self);
388 1.1 sakamoto
389 1.29 thorpej CSR_WRITE_1(sc, VR_MIICMD, VR_MIICMD_DIRECTPGM);
390 1.29 thorpej return (mii_bitbang_readreg(self, &vr_mii_bitbang_ops, phy, reg));
391 1.1 sakamoto }
392 1.1 sakamoto
393 1.1 sakamoto /*
394 1.1 sakamoto * Write to a PHY register through the MII.
395 1.1 sakamoto */
396 1.15 thorpej static void
397 1.91 dyoung vr_mii_writereg(device_t self, int phy, int reg, int val)
398 1.1 sakamoto {
399 1.91 dyoung struct vr_softc *sc = device_private(self);
400 1.1 sakamoto
401 1.29 thorpej CSR_WRITE_1(sc, VR_MIICMD, VR_MIICMD_DIRECTPGM);
402 1.29 thorpej mii_bitbang_writereg(self, &vr_mii_bitbang_ops, phy, reg, val);
403 1.1 sakamoto }
404 1.1 sakamoto
405 1.15 thorpej static void
406 1.91 dyoung vr_mii_statchg(device_t self)
407 1.1 sakamoto {
408 1.91 dyoung struct vr_softc *sc = device_private(self);
409 1.1 sakamoto
410 1.11 thorpej /*
411 1.11 thorpej * In order to fiddle with the 'full-duplex' bit in the netconfig
412 1.11 thorpej * register, we first have to put the transmit and/or receive logic
413 1.11 thorpej * in the idle state.
414 1.11 thorpej */
415 1.18 thorpej VR_CLRBIT16(sc, VR_COMMAND, (VR_CMD_TX_ON|VR_CMD_RX_ON));
416 1.1 sakamoto
417 1.11 thorpej if (sc->vr_mii.mii_media_active & IFM_FDX)
418 1.11 thorpej VR_SETBIT16(sc, VR_COMMAND, VR_CMD_FULLDUPLEX);
419 1.11 thorpej else
420 1.11 thorpej VR_CLRBIT16(sc, VR_COMMAND, VR_CMD_FULLDUPLEX);
421 1.1 sakamoto
422 1.18 thorpej if (sc->vr_ec.ec_if.if_flags & IFF_RUNNING)
423 1.11 thorpej VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_ON|VR_CMD_RX_ON);
424 1.1 sakamoto }
425 1.1 sakamoto
426 1.46 tsutsui #define vr_calchash(addr) \
427 1.46 tsutsui (ether_crc32_be((addr), ETHER_ADDR_LEN) >> 26)
428 1.1 sakamoto
429 1.1 sakamoto /*
430 1.1 sakamoto * Program the 64-bit multicast hash filter.
431 1.1 sakamoto */
432 1.15 thorpej static void
433 1.69 thorpej vr_setmulti(struct vr_softc *sc)
434 1.1 sakamoto {
435 1.15 thorpej struct ifnet *ifp;
436 1.15 thorpej int h = 0;
437 1.83 tsutsui uint32_t hashes[2] = { 0, 0 };
438 1.15 thorpej struct ether_multistep step;
439 1.15 thorpej struct ether_multi *enm;
440 1.15 thorpej int mcnt = 0;
441 1.83 tsutsui uint8_t rxfilt;
442 1.1 sakamoto
443 1.6 thorpej ifp = &sc->vr_ec.ec_if;
444 1.1 sakamoto
445 1.1 sakamoto rxfilt = CSR_READ_1(sc, VR_RXCFG);
446 1.1 sakamoto
447 1.45 enami if (ifp->if_flags & IFF_PROMISC) {
448 1.45 enami allmulti:
449 1.45 enami ifp->if_flags |= IFF_ALLMULTI;
450 1.1 sakamoto rxfilt |= VR_RXCFG_RX_MULTI;
451 1.1 sakamoto CSR_WRITE_1(sc, VR_RXCFG, rxfilt);
452 1.1 sakamoto CSR_WRITE_4(sc, VR_MAR0, 0xFFFFFFFF);
453 1.1 sakamoto CSR_WRITE_4(sc, VR_MAR1, 0xFFFFFFFF);
454 1.1 sakamoto return;
455 1.1 sakamoto }
456 1.1 sakamoto
457 1.1 sakamoto /* first, zot all the existing hash bits */
458 1.1 sakamoto CSR_WRITE_4(sc, VR_MAR0, 0);
459 1.1 sakamoto CSR_WRITE_4(sc, VR_MAR1, 0);
460 1.1 sakamoto
461 1.1 sakamoto /* now program new ones */
462 1.2 sakamoto ETHER_FIRST_MULTI(step, &sc->vr_ec, enm);
463 1.2 sakamoto while (enm != NULL) {
464 1.45 enami if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
465 1.45 enami ETHER_ADDR_LEN) != 0)
466 1.45 enami goto allmulti;
467 1.2 sakamoto
468 1.2 sakamoto h = vr_calchash(enm->enm_addrlo);
469 1.2 sakamoto
470 1.1 sakamoto if (h < 32)
471 1.1 sakamoto hashes[0] |= (1 << h);
472 1.1 sakamoto else
473 1.1 sakamoto hashes[1] |= (1 << (h - 32));
474 1.2 sakamoto ETHER_NEXT_MULTI(step, enm);
475 1.1 sakamoto mcnt++;
476 1.1 sakamoto }
477 1.45 enami
478 1.45 enami ifp->if_flags &= ~IFF_ALLMULTI;
479 1.1 sakamoto
480 1.1 sakamoto if (mcnt)
481 1.1 sakamoto rxfilt |= VR_RXCFG_RX_MULTI;
482 1.1 sakamoto else
483 1.1 sakamoto rxfilt &= ~VR_RXCFG_RX_MULTI;
484 1.1 sakamoto
485 1.1 sakamoto CSR_WRITE_4(sc, VR_MAR0, hashes[0]);
486 1.1 sakamoto CSR_WRITE_4(sc, VR_MAR1, hashes[1]);
487 1.1 sakamoto CSR_WRITE_1(sc, VR_RXCFG, rxfilt);
488 1.1 sakamoto }
489 1.1 sakamoto
490 1.15 thorpej static void
491 1.69 thorpej vr_reset(struct vr_softc *sc)
492 1.1 sakamoto {
493 1.15 thorpej int i;
494 1.1 sakamoto
495 1.1 sakamoto VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RESET);
496 1.1 sakamoto
497 1.1 sakamoto for (i = 0; i < VR_TIMEOUT; i++) {
498 1.1 sakamoto DELAY(10);
499 1.1 sakamoto if (!(CSR_READ_2(sc, VR_COMMAND) & VR_CMD_RESET))
500 1.1 sakamoto break;
501 1.1 sakamoto }
502 1.59 lha if (i == VR_TIMEOUT) {
503 1.59 lha if (sc->vr_revid < REV_ID_VT3065_A) {
504 1.59 lha printf("%s: reset never completed!\n",
505 1.95 joerg device_xname(sc->vr_dev));
506 1.59 lha } else {
507 1.59 lha /* Use newer force reset command */
508 1.59 lha printf("%s: using force reset command.\n",
509 1.95 joerg device_xname(sc->vr_dev));
510 1.59 lha VR_SETBIT(sc, VR_MISC_CR1, VR_MISCCR1_FORSRST);
511 1.59 lha }
512 1.64 tsutsui }
513 1.1 sakamoto
514 1.1 sakamoto /* Wait a little while for the chip to get its brains in order. */
515 1.1 sakamoto DELAY(1000);
516 1.1 sakamoto }
517 1.1 sakamoto
518 1.1 sakamoto /*
519 1.1 sakamoto * Initialize an RX descriptor and attach an MBUF cluster.
520 1.1 sakamoto * Note: the length fields are only 11 bits wide, which means the
521 1.1 sakamoto * largest size we can specify is 2047. This is important because
522 1.1 sakamoto * MCLBYTES is 2048, so we have to subtract one otherwise we'll
523 1.1 sakamoto * overflow the field and make a mess.
524 1.1 sakamoto */
525 1.15 thorpej static int
526 1.69 thorpej vr_add_rxbuf(struct vr_softc *sc, int i)
527 1.1 sakamoto {
528 1.18 thorpej struct vr_descsoft *ds = VR_DSRX(sc, i);
529 1.18 thorpej struct mbuf *m_new;
530 1.18 thorpej int error;
531 1.1 sakamoto
532 1.1 sakamoto MGETHDR(m_new, M_DONTWAIT, MT_DATA);
533 1.18 thorpej if (m_new == NULL)
534 1.2 sakamoto return (ENOBUFS);
535 1.1 sakamoto
536 1.1 sakamoto MCLGET(m_new, M_DONTWAIT);
537 1.18 thorpej if ((m_new->m_flags & M_EXT) == 0) {
538 1.1 sakamoto m_freem(m_new);
539 1.2 sakamoto return (ENOBUFS);
540 1.1 sakamoto }
541 1.1 sakamoto
542 1.18 thorpej if (ds->ds_mbuf != NULL)
543 1.18 thorpej bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
544 1.18 thorpej
545 1.18 thorpej ds->ds_mbuf = m_new;
546 1.18 thorpej
547 1.18 thorpej error = bus_dmamap_load(sc->vr_dmat, ds->ds_dmamap,
548 1.50 thorpej m_new->m_ext.ext_buf, m_new->m_ext.ext_size, NULL,
549 1.50 thorpej BUS_DMA_READ|BUS_DMA_NOWAIT);
550 1.18 thorpej if (error) {
551 1.95 joerg aprint_error_dev(sc->vr_dev, "unable to load rx DMA map %d, error = %d\n",
552 1.92 cegger i, error);
553 1.18 thorpej panic("vr_add_rxbuf"); /* XXX */
554 1.18 thorpej }
555 1.18 thorpej
556 1.18 thorpej bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
557 1.18 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
558 1.18 thorpej
559 1.18 thorpej VR_INIT_RXDESC(sc, i);
560 1.1 sakamoto
561 1.2 sakamoto return (0);
562 1.1 sakamoto }
563 1.1 sakamoto
564 1.1 sakamoto /*
565 1.1 sakamoto * A frame has been uploaded: pass the resulting mbuf chain up to
566 1.1 sakamoto * the higher level protocols.
567 1.1 sakamoto */
568 1.15 thorpej static void
569 1.69 thorpej vr_rxeof(struct vr_softc *sc)
570 1.1 sakamoto {
571 1.15 thorpej struct mbuf *m;
572 1.15 thorpej struct ifnet *ifp;
573 1.18 thorpej struct vr_desc *d;
574 1.18 thorpej struct vr_descsoft *ds;
575 1.18 thorpej int i, total_len;
576 1.83 tsutsui uint32_t rxstat;
577 1.1 sakamoto
578 1.6 thorpej ifp = &sc->vr_ec.ec_if;
579 1.1 sakamoto
580 1.18 thorpej for (i = sc->vr_rxptr;; i = VR_NEXTRX(i)) {
581 1.18 thorpej d = VR_CDRX(sc, i);
582 1.18 thorpej ds = VR_DSRX(sc, i);
583 1.18 thorpej
584 1.18 thorpej VR_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
585 1.18 thorpej
586 1.30 thorpej rxstat = le32toh(d->vr_status);
587 1.18 thorpej
588 1.18 thorpej if (rxstat & VR_RXSTAT_OWN) {
589 1.18 thorpej /*
590 1.18 thorpej * We have processed all of the receive buffers.
591 1.18 thorpej */
592 1.18 thorpej break;
593 1.18 thorpej }
594 1.1 sakamoto
595 1.1 sakamoto /*
596 1.1 sakamoto * If an error occurs, update stats, clear the
597 1.1 sakamoto * status word and leave the mbuf cluster in place:
598 1.1 sakamoto * it should simply get re-used next time this descriptor
599 1.2 sakamoto * comes up in the ring.
600 1.1 sakamoto */
601 1.1 sakamoto if (rxstat & VR_RXSTAT_RXERR) {
602 1.18 thorpej const char *errstr;
603 1.18 thorpej
604 1.1 sakamoto ifp->if_ierrors++;
605 1.2 sakamoto switch (rxstat & 0x000000FF) {
606 1.1 sakamoto case VR_RXSTAT_CRCERR:
607 1.18 thorpej errstr = "crc error";
608 1.1 sakamoto break;
609 1.1 sakamoto case VR_RXSTAT_FRAMEALIGNERR:
610 1.18 thorpej errstr = "frame alignment error";
611 1.1 sakamoto break;
612 1.1 sakamoto case VR_RXSTAT_FIFOOFLOW:
613 1.18 thorpej errstr = "FIFO overflow";
614 1.1 sakamoto break;
615 1.1 sakamoto case VR_RXSTAT_GIANT:
616 1.18 thorpej errstr = "received giant packet";
617 1.1 sakamoto break;
618 1.1 sakamoto case VR_RXSTAT_RUNT:
619 1.18 thorpej errstr = "received runt packet";
620 1.1 sakamoto break;
621 1.1 sakamoto case VR_RXSTAT_BUSERR:
622 1.18 thorpej errstr = "system bus error";
623 1.1 sakamoto break;
624 1.1 sakamoto case VR_RXSTAT_BUFFERR:
625 1.18 thorpej errstr = "rx buffer error";
626 1.1 sakamoto break;
627 1.1 sakamoto default:
628 1.18 thorpej errstr = "unknown rx error";
629 1.1 sakamoto break;
630 1.1 sakamoto }
631 1.95 joerg printf("%s: receive error: %s\n", device_xname(sc->vr_dev),
632 1.18 thorpej errstr);
633 1.18 thorpej
634 1.18 thorpej VR_INIT_RXDESC(sc, i);
635 1.18 thorpej
636 1.1 sakamoto continue;
637 1.72 jmmv } else if (!(rxstat & VR_RXSTAT_FIRSTFRAG) ||
638 1.72 jmmv !(rxstat & VR_RXSTAT_LASTFRAG)) {
639 1.72 jmmv /*
640 1.72 jmmv * This driver expects to receive whole packets every
641 1.72 jmmv * time. In case we receive a fragment that is not
642 1.72 jmmv * a complete packet, we discard it.
643 1.72 jmmv */
644 1.72 jmmv ifp->if_ierrors++;
645 1.72 jmmv
646 1.72 jmmv printf("%s: receive error: incomplete frame; "
647 1.72 jmmv "size = %d, status = 0x%x\n",
648 1.95 joerg device_xname(sc->vr_dev),
649 1.72 jmmv VR_RXBYTES(le32toh(d->vr_status)), rxstat);
650 1.72 jmmv
651 1.72 jmmv VR_INIT_RXDESC(sc, i);
652 1.72 jmmv
653 1.72 jmmv continue;
654 1.1 sakamoto }
655 1.1 sakamoto
656 1.18 thorpej bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
657 1.18 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
658 1.18 thorpej
659 1.2 sakamoto /* No errors; receive the packet. */
660 1.30 thorpej total_len = VR_RXBYTES(le32toh(d->vr_status));
661 1.72 jmmv #ifdef DIAGNOSTIC
662 1.72 jmmv if (total_len == 0) {
663 1.72 jmmv /*
664 1.72 jmmv * If we receive a zero-length packet, we probably
665 1.72 jmmv * missed to handle an error condition above.
666 1.72 jmmv * Discard it to avoid a later crash.
667 1.72 jmmv */
668 1.72 jmmv ifp->if_ierrors++;
669 1.72 jmmv
670 1.72 jmmv printf("%s: receive error: zero-length packet; "
671 1.72 jmmv "status = 0x%x\n",
672 1.95 joerg device_xname(sc->vr_dev), rxstat);
673 1.72 jmmv
674 1.72 jmmv VR_INIT_RXDESC(sc, i);
675 1.72 jmmv
676 1.72 jmmv continue;
677 1.72 jmmv }
678 1.72 jmmv #endif
679 1.1 sakamoto
680 1.74 thorpej /*
681 1.74 thorpej * The Rhine chip includes the CRC with every packet.
682 1.74 thorpej * Trim it off here.
683 1.74 thorpej */
684 1.74 thorpej total_len -= ETHER_CRC_LEN;
685 1.74 thorpej
686 1.17 thorpej #ifdef __NO_STRICT_ALIGNMENT
687 1.1 sakamoto /*
688 1.23 thorpej * If the packet is small enough to fit in a
689 1.23 thorpej * single header mbuf, allocate one and copy
690 1.23 thorpej * the data into it. This greatly reduces
691 1.23 thorpej * memory consumption when we receive lots
692 1.23 thorpej * of small packets.
693 1.23 thorpej *
694 1.23 thorpej * Otherwise, we add a new buffer to the receive
695 1.23 thorpej * chain. If this fails, we drop the packet and
696 1.23 thorpej * recycle the old buffer.
697 1.1 sakamoto */
698 1.23 thorpej if (vr_copy_small != 0 && total_len <= MHLEN) {
699 1.23 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
700 1.23 thorpej if (m == NULL)
701 1.23 thorpej goto dropit;
702 1.85 christos memcpy(mtod(m, void *),
703 1.85 christos mtod(ds->ds_mbuf, void *), total_len);
704 1.18 thorpej VR_INIT_RXDESC(sc, i);
705 1.18 thorpej bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
706 1.23 thorpej ds->ds_dmamap->dm_mapsize,
707 1.23 thorpej BUS_DMASYNC_PREREAD);
708 1.23 thorpej } else {
709 1.23 thorpej m = ds->ds_mbuf;
710 1.23 thorpej if (vr_add_rxbuf(sc, i) == ENOBUFS) {
711 1.23 thorpej dropit:
712 1.23 thorpej ifp->if_ierrors++;
713 1.23 thorpej VR_INIT_RXDESC(sc, i);
714 1.23 thorpej bus_dmamap_sync(sc->vr_dmat,
715 1.23 thorpej ds->ds_dmamap, 0,
716 1.23 thorpej ds->ds_dmamap->dm_mapsize,
717 1.23 thorpej BUS_DMASYNC_PREREAD);
718 1.23 thorpej continue;
719 1.23 thorpej }
720 1.1 sakamoto }
721 1.17 thorpej #else
722 1.17 thorpej /*
723 1.17 thorpej * The Rhine's packet buffers must be 4-byte aligned.
724 1.17 thorpej * But this means that the data after the Ethernet header
725 1.17 thorpej * is misaligned. We must allocate a new buffer and
726 1.17 thorpej * copy the data, shifted forward 2 bytes.
727 1.17 thorpej */
728 1.17 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
729 1.17 thorpej if (m == NULL) {
730 1.17 thorpej dropit:
731 1.17 thorpej ifp->if_ierrors++;
732 1.18 thorpej VR_INIT_RXDESC(sc, i);
733 1.18 thorpej bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
734 1.18 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
735 1.17 thorpej continue;
736 1.17 thorpej }
737 1.17 thorpej if (total_len > (MHLEN - 2)) {
738 1.17 thorpej MCLGET(m, M_DONTWAIT);
739 1.20 thorpej if ((m->m_flags & M_EXT) == 0) {
740 1.20 thorpej m_freem(m);
741 1.17 thorpej goto dropit;
742 1.20 thorpej }
743 1.17 thorpej }
744 1.17 thorpej m->m_data += 2;
745 1.17 thorpej
746 1.17 thorpej /*
747 1.17 thorpej * Note that we use clusters for incoming frames, so the
748 1.17 thorpej * buffer is virtually contiguous.
749 1.17 thorpej */
750 1.85 christos memcpy(mtod(m, void *), mtod(ds->ds_mbuf, void *),
751 1.17 thorpej total_len);
752 1.17 thorpej
753 1.47 wiz /* Allow the receive descriptor to continue using its mbuf. */
754 1.18 thorpej VR_INIT_RXDESC(sc, i);
755 1.18 thorpej bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
756 1.18 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
757 1.17 thorpej #endif /* __NO_STRICT_ALIGNMENT */
758 1.40 thorpej
759 1.1 sakamoto ifp->if_ipackets++;
760 1.1 sakamoto m->m_pkthdr.rcvif = ifp;
761 1.1 sakamoto m->m_pkthdr.len = m->m_len = total_len;
762 1.1 sakamoto #if NBPFILTER > 0
763 1.1 sakamoto /*
764 1.1 sakamoto * Handle BPF listeners. Let the BPF user see the packet, but
765 1.1 sakamoto * don't pass it up to the ether_input() layer unless it's
766 1.1 sakamoto * a broadcast packet, multicast packet, matches our ethernet
767 1.1 sakamoto * address or the interface is in promiscuous mode.
768 1.1 sakamoto */
769 1.38 thorpej if (ifp->if_bpf)
770 1.2 sakamoto bpf_mtap(ifp->if_bpf, m);
771 1.1 sakamoto #endif
772 1.22 thorpej /* Pass it on. */
773 1.22 thorpej (*ifp->if_input)(ifp, m);
774 1.1 sakamoto }
775 1.18 thorpej
776 1.18 thorpej /* Update the receive pointer. */
777 1.18 thorpej sc->vr_rxptr = i;
778 1.1 sakamoto }
779 1.1 sakamoto
780 1.15 thorpej void
781 1.69 thorpej vr_rxeoc(struct vr_softc *sc)
782 1.1 sakamoto {
783 1.80 tsutsui struct ifnet *ifp;
784 1.80 tsutsui int i;
785 1.80 tsutsui
786 1.80 tsutsui ifp = &sc->vr_ec.ec_if;
787 1.80 tsutsui
788 1.80 tsutsui ifp->if_ierrors++;
789 1.80 tsutsui
790 1.80 tsutsui VR_CLRBIT16(sc, VR_COMMAND, VR_CMD_RX_ON);
791 1.80 tsutsui for (i = 0; i < VR_TIMEOUT; i++) {
792 1.80 tsutsui DELAY(10);
793 1.80 tsutsui if ((CSR_READ_2(sc, VR_COMMAND) & VR_CMD_RX_ON) == 0)
794 1.80 tsutsui break;
795 1.80 tsutsui }
796 1.80 tsutsui if (i == VR_TIMEOUT) {
797 1.80 tsutsui /* XXX need reset? */
798 1.80 tsutsui printf("%s: RX shutdown never complete\n",
799 1.95 joerg device_xname(sc->vr_dev));
800 1.80 tsutsui }
801 1.1 sakamoto
802 1.1 sakamoto vr_rxeof(sc);
803 1.80 tsutsui
804 1.18 thorpej CSR_WRITE_4(sc, VR_RXADDR, VR_CDRXADDR(sc, sc->vr_rxptr));
805 1.1 sakamoto VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RX_ON);
806 1.1 sakamoto VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RX_GO);
807 1.1 sakamoto }
808 1.1 sakamoto
809 1.1 sakamoto /*
810 1.1 sakamoto * A frame was downloaded to the chip. It's safe for us to clean up
811 1.1 sakamoto * the list buffers.
812 1.1 sakamoto */
813 1.15 thorpej static void
814 1.69 thorpej vr_txeof(struct vr_softc *sc)
815 1.1 sakamoto {
816 1.18 thorpej struct ifnet *ifp = &sc->vr_ec.ec_if;
817 1.18 thorpej struct vr_desc *d;
818 1.18 thorpej struct vr_descsoft *ds;
819 1.83 tsutsui uint32_t txstat;
820 1.82 tsutsui int i, j;
821 1.1 sakamoto
822 1.18 thorpej ifp->if_flags &= ~IFF_OACTIVE;
823 1.1 sakamoto
824 1.1 sakamoto /*
825 1.1 sakamoto * Go through our tx list and free mbufs for those
826 1.1 sakamoto * frames that have been transmitted.
827 1.1 sakamoto */
828 1.18 thorpej for (i = sc->vr_txdirty; sc->vr_txpending != 0;
829 1.18 thorpej i = VR_NEXTTX(i), sc->vr_txpending--) {
830 1.18 thorpej d = VR_CDTX(sc, i);
831 1.18 thorpej ds = VR_DSTX(sc, i);
832 1.1 sakamoto
833 1.18 thorpej VR_CDTXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
834 1.1 sakamoto
835 1.30 thorpej txstat = le32toh(d->vr_status);
836 1.82 tsutsui
837 1.82 tsutsui if (txstat & (VR_TXSTAT_ABRT | VR_TXSTAT_UDF)) {
838 1.82 tsutsui VR_CLRBIT16(sc, VR_COMMAND, VR_CMD_TX_ON);
839 1.82 tsutsui for (j = 0; j < VR_TIMEOUT; j++) {
840 1.82 tsutsui DELAY(10);
841 1.82 tsutsui if ((CSR_READ_2(sc, VR_COMMAND) &
842 1.82 tsutsui VR_CMD_TX_ON) == 0)
843 1.82 tsutsui break;
844 1.82 tsutsui }
845 1.82 tsutsui if (j == VR_TIMEOUT) {
846 1.82 tsutsui /* XXX need reset? */
847 1.82 tsutsui printf("%s: TX shutdown never complete\n",
848 1.95 joerg device_xname(sc->vr_dev));
849 1.82 tsutsui }
850 1.82 tsutsui d->vr_status = htole32(VR_TXSTAT_OWN);
851 1.82 tsutsui CSR_WRITE_4(sc, VR_TXADDR, VR_CDTXADDR(sc, i));
852 1.82 tsutsui break;
853 1.82 tsutsui }
854 1.82 tsutsui
855 1.1 sakamoto if (txstat & VR_TXSTAT_OWN)
856 1.1 sakamoto break;
857 1.1 sakamoto
858 1.18 thorpej bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap,
859 1.18 thorpej 0, ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
860 1.18 thorpej bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
861 1.18 thorpej m_freem(ds->ds_mbuf);
862 1.18 thorpej ds->ds_mbuf = NULL;
863 1.18 thorpej
864 1.1 sakamoto if (txstat & VR_TXSTAT_ERRSUM) {
865 1.1 sakamoto ifp->if_oerrors++;
866 1.1 sakamoto if (txstat & VR_TXSTAT_DEFER)
867 1.1 sakamoto ifp->if_collisions++;
868 1.1 sakamoto if (txstat & VR_TXSTAT_LATECOLL)
869 1.1 sakamoto ifp->if_collisions++;
870 1.1 sakamoto }
871 1.1 sakamoto
872 1.18 thorpej ifp->if_collisions += (txstat & VR_TXSTAT_COLLCNT) >> 3;
873 1.1 sakamoto ifp->if_opackets++;
874 1.1 sakamoto }
875 1.1 sakamoto
876 1.18 thorpej /* Update the dirty transmit buffer pointer. */
877 1.18 thorpej sc->vr_txdirty = i;
878 1.1 sakamoto
879 1.18 thorpej /*
880 1.18 thorpej * Cancel the watchdog timer if there are no pending
881 1.18 thorpej * transmissions.
882 1.18 thorpej */
883 1.18 thorpej if (sc->vr_txpending == 0)
884 1.18 thorpej ifp->if_timer = 0;
885 1.1 sakamoto }
886 1.1 sakamoto
887 1.16 thorpej static int
888 1.69 thorpej vr_intr(void *arg)
889 1.1 sakamoto {
890 1.15 thorpej struct vr_softc *sc;
891 1.15 thorpej struct ifnet *ifp;
892 1.83 tsutsui uint16_t status;
893 1.18 thorpej int handled = 0, dotx = 0;
894 1.1 sakamoto
895 1.1 sakamoto sc = arg;
896 1.6 thorpej ifp = &sc->vr_ec.ec_if;
897 1.1 sakamoto
898 1.18 thorpej /* Suppress unwanted interrupts. */
899 1.16 thorpej if ((ifp->if_flags & IFF_UP) == 0) {
900 1.39 thorpej vr_stop(ifp, 1);
901 1.16 thorpej return (0);
902 1.1 sakamoto }
903 1.1 sakamoto
904 1.1 sakamoto /* Disable interrupts. */
905 1.1 sakamoto CSR_WRITE_2(sc, VR_IMR, 0x0000);
906 1.1 sakamoto
907 1.1 sakamoto for (;;) {
908 1.1 sakamoto status = CSR_READ_2(sc, VR_ISR);
909 1.1 sakamoto if (status)
910 1.1 sakamoto CSR_WRITE_2(sc, VR_ISR, status);
911 1.1 sakamoto
912 1.1 sakamoto if ((status & VR_INTRS) == 0)
913 1.1 sakamoto break;
914 1.1 sakamoto
915 1.16 thorpej handled = 1;
916 1.16 thorpej
917 1.68 jdolecek #if NRND > 0
918 1.68 jdolecek if (RND_ENABLED(&sc->rnd_source))
919 1.68 jdolecek rnd_add_uint32(&sc->rnd_source, status);
920 1.68 jdolecek #endif
921 1.68 jdolecek
922 1.1 sakamoto if (status & VR_ISR_RX_OK)
923 1.1 sakamoto vr_rxeof(sc);
924 1.1 sakamoto
925 1.80 tsutsui if (status & VR_ISR_RX_DROPPED) {
926 1.95 joerg printf("%s: rx packet lost\n", device_xname(sc->vr_dev));
927 1.80 tsutsui ifp->if_ierrors++;
928 1.80 tsutsui }
929 1.80 tsutsui
930 1.18 thorpej if (status &
931 1.80 tsutsui (VR_ISR_RX_ERR | VR_ISR_RX_NOBUF | VR_ISR_RX_OFLOW))
932 1.1 sakamoto vr_rxeoc(sc);
933 1.1 sakamoto
934 1.82 tsutsui
935 1.82 tsutsui if (status & (VR_ISR_BUSERR | VR_ISR_TX_UNDERRUN)) {
936 1.82 tsutsui if (status & VR_ISR_BUSERR)
937 1.82 tsutsui printf("%s: PCI bus error\n",
938 1.95 joerg device_xname(sc->vr_dev));
939 1.82 tsutsui if (status & VR_ISR_TX_UNDERRUN)
940 1.82 tsutsui printf("%s: transmit underrun\n",
941 1.95 joerg device_xname(sc->vr_dev));
942 1.82 tsutsui /* vr_init() calls vr_start() */
943 1.82 tsutsui dotx = 0;
944 1.82 tsutsui (void)vr_init(ifp);
945 1.82 tsutsui
946 1.82 tsutsui }
947 1.82 tsutsui
948 1.1 sakamoto if (status & VR_ISR_TX_OK) {
949 1.18 thorpej dotx = 1;
950 1.1 sakamoto vr_txeof(sc);
951 1.1 sakamoto }
952 1.1 sakamoto
953 1.82 tsutsui if (status &
954 1.82 tsutsui (VR_ISR_TX_ABRT | VR_ISR_TX_ABRT2 | VR_ISR_TX_UDFI)) {
955 1.82 tsutsui if (status & (VR_ISR_TX_ABRT | VR_ISR_TX_ABRT2))
956 1.82 tsutsui printf("%s: transmit aborted\n",
957 1.95 joerg device_xname(sc->vr_dev));
958 1.82 tsutsui if (status & VR_ISR_TX_UDFI)
959 1.82 tsutsui printf("%s: transmit underflow\n",
960 1.95 joerg device_xname(sc->vr_dev));
961 1.1 sakamoto ifp->if_oerrors++;
962 1.18 thorpej dotx = 1;
963 1.1 sakamoto vr_txeof(sc);
964 1.18 thorpej if (sc->vr_txpending) {
965 1.1 sakamoto VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_ON);
966 1.1 sakamoto VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_GO);
967 1.54 christos }
968 1.1 sakamoto }
969 1.1 sakamoto }
970 1.1 sakamoto
971 1.1 sakamoto /* Re-enable interrupts. */
972 1.1 sakamoto CSR_WRITE_2(sc, VR_IMR, VR_INTRS);
973 1.1 sakamoto
974 1.18 thorpej if (dotx)
975 1.1 sakamoto vr_start(ifp);
976 1.16 thorpej
977 1.16 thorpej return (handled);
978 1.1 sakamoto }
979 1.1 sakamoto
980 1.1 sakamoto /*
981 1.1 sakamoto * Main transmit routine. To avoid having to do mbuf copies, we put pointers
982 1.1 sakamoto * to the mbuf data regions directly in the transmit lists. We also save a
983 1.1 sakamoto * copy of the pointers since the transmit list fragment pointers are
984 1.1 sakamoto * physical addresses.
985 1.1 sakamoto */
986 1.15 thorpej static void
987 1.69 thorpej vr_start(struct ifnet *ifp)
988 1.1 sakamoto {
989 1.18 thorpej struct vr_softc *sc = ifp->if_softc;
990 1.18 thorpej struct mbuf *m0, *m;
991 1.18 thorpej struct vr_desc *d;
992 1.18 thorpej struct vr_descsoft *ds;
993 1.18 thorpej int error, firsttx, nexttx, opending;
994 1.1 sakamoto
995 1.18 thorpej /*
996 1.18 thorpej * Remember the previous txpending and the first transmit
997 1.18 thorpej * descriptor we use.
998 1.18 thorpej */
999 1.18 thorpej opending = sc->vr_txpending;
1000 1.18 thorpej firsttx = VR_NEXTTX(sc->vr_txlast);
1001 1.1 sakamoto
1002 1.1 sakamoto /*
1003 1.18 thorpej * Loop through the send queue, setting up transmit descriptors
1004 1.18 thorpej * until we drain the queue, or use up all available transmit
1005 1.18 thorpej * descriptors.
1006 1.1 sakamoto */
1007 1.18 thorpej while (sc->vr_txpending < VR_NTXDESC) {
1008 1.18 thorpej /*
1009 1.18 thorpej * Grab a packet off the queue.
1010 1.18 thorpej */
1011 1.42 thorpej IFQ_POLL(&ifp->if_snd, m0);
1012 1.18 thorpej if (m0 == NULL)
1013 1.18 thorpej break;
1014 1.43 thorpej m = NULL;
1015 1.1 sakamoto
1016 1.18 thorpej /*
1017 1.18 thorpej * Get the next available transmit descriptor.
1018 1.18 thorpej */
1019 1.18 thorpej nexttx = VR_NEXTTX(sc->vr_txlast);
1020 1.18 thorpej d = VR_CDTX(sc, nexttx);
1021 1.18 thorpej ds = VR_DSTX(sc, nexttx);
1022 1.1 sakamoto
1023 1.18 thorpej /*
1024 1.18 thorpej * Load the DMA map. If this fails, the packet didn't
1025 1.18 thorpej * fit in one DMA segment, and we need to copy. Note,
1026 1.18 thorpej * the packet must also be aligned.
1027 1.60 bouyer * if the packet is too small, copy it too, so we're sure
1028 1.71 jmmv * we have enough room for the pad buffer.
1029 1.18 thorpej */
1030 1.52 mrg if ((mtod(m0, uintptr_t) & 3) != 0 ||
1031 1.60 bouyer m0->m_pkthdr.len < VR_MIN_FRAMELEN ||
1032 1.18 thorpej bus_dmamap_load_mbuf(sc->vr_dmat, ds->ds_dmamap, m0,
1033 1.50 thorpej BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
1034 1.18 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
1035 1.18 thorpej if (m == NULL) {
1036 1.18 thorpej printf("%s: unable to allocate Tx mbuf\n",
1037 1.95 joerg device_xname(sc->vr_dev));
1038 1.18 thorpej break;
1039 1.18 thorpej }
1040 1.18 thorpej if (m0->m_pkthdr.len > MHLEN) {
1041 1.18 thorpej MCLGET(m, M_DONTWAIT);
1042 1.18 thorpej if ((m->m_flags & M_EXT) == 0) {
1043 1.18 thorpej printf("%s: unable to allocate Tx "
1044 1.95 joerg "cluster\n", device_xname(sc->vr_dev));
1045 1.18 thorpej m_freem(m);
1046 1.18 thorpej break;
1047 1.18 thorpej }
1048 1.18 thorpej }
1049 1.85 christos m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, void *));
1050 1.18 thorpej m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
1051 1.60 bouyer /*
1052 1.60 bouyer * The Rhine doesn't auto-pad, so we have to do this
1053 1.60 bouyer * ourselves.
1054 1.60 bouyer */
1055 1.60 bouyer if (m0->m_pkthdr.len < VR_MIN_FRAMELEN) {
1056 1.85 christos memset(mtod(m, char *) + m0->m_pkthdr.len,
1057 1.60 bouyer 0, VR_MIN_FRAMELEN - m0->m_pkthdr.len);
1058 1.60 bouyer m->m_pkthdr.len = m->m_len = VR_MIN_FRAMELEN;
1059 1.60 bouyer }
1060 1.18 thorpej error = bus_dmamap_load_mbuf(sc->vr_dmat,
1061 1.50 thorpej ds->ds_dmamap, m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1062 1.18 thorpej if (error) {
1063 1.73 scw m_freem(m);
1064 1.18 thorpej printf("%s: unable to load Tx buffer, "
1065 1.95 joerg "error = %d\n", device_xname(sc->vr_dev), error);
1066 1.18 thorpej break;
1067 1.18 thorpej }
1068 1.18 thorpej }
1069 1.1 sakamoto
1070 1.42 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
1071 1.43 thorpej if (m != NULL) {
1072 1.43 thorpej m_freem(m0);
1073 1.43 thorpej m0 = m;
1074 1.43 thorpej }
1075 1.42 thorpej
1076 1.18 thorpej /* Sync the DMA map. */
1077 1.18 thorpej bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
1078 1.18 thorpej ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREWRITE);
1079 1.1 sakamoto
1080 1.18 thorpej /*
1081 1.18 thorpej * Store a pointer to the packet so we can free it later.
1082 1.18 thorpej */
1083 1.18 thorpej ds->ds_mbuf = m0;
1084 1.1 sakamoto
1085 1.1 sakamoto #if NBPFILTER > 0
1086 1.1 sakamoto /*
1087 1.1 sakamoto * If there's a BPF listener, bounce a copy of this frame
1088 1.1 sakamoto * to him.
1089 1.1 sakamoto */
1090 1.1 sakamoto if (ifp->if_bpf)
1091 1.18 thorpej bpf_mtap(ifp->if_bpf, m0);
1092 1.2 sakamoto #endif
1093 1.18 thorpej
1094 1.18 thorpej /*
1095 1.60 bouyer * Fill in the transmit descriptor.
1096 1.18 thorpej */
1097 1.30 thorpej d->vr_data = htole32(ds->ds_dmamap->dm_segs[0].ds_addr);
1098 1.60 bouyer d->vr_ctl = htole32(m0->m_pkthdr.len);
1099 1.65 tsutsui d->vr_ctl |= htole32(VR_TXCTL_FIRSTFRAG | VR_TXCTL_LASTFRAG);
1100 1.64 tsutsui
1101 1.18 thorpej /*
1102 1.18 thorpej * If this is the first descriptor we're enqueuing,
1103 1.18 thorpej * don't give it to the Rhine yet. That could cause
1104 1.18 thorpej * a race condition. We'll do it below.
1105 1.18 thorpej */
1106 1.18 thorpej if (nexttx == firsttx)
1107 1.18 thorpej d->vr_status = 0;
1108 1.18 thorpej else
1109 1.30 thorpej d->vr_status = htole32(VR_TXSTAT_OWN);
1110 1.18 thorpej
1111 1.18 thorpej VR_CDTXSYNC(sc, nexttx,
1112 1.18 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1113 1.18 thorpej
1114 1.18 thorpej /* Advance the tx pointer. */
1115 1.18 thorpej sc->vr_txpending++;
1116 1.18 thorpej sc->vr_txlast = nexttx;
1117 1.18 thorpej }
1118 1.18 thorpej
1119 1.18 thorpej if (sc->vr_txpending == VR_NTXDESC) {
1120 1.18 thorpej /* No more slots left; notify upper layer. */
1121 1.18 thorpej ifp->if_flags |= IFF_OACTIVE;
1122 1.1 sakamoto }
1123 1.1 sakamoto
1124 1.18 thorpej if (sc->vr_txpending != opending) {
1125 1.18 thorpej /*
1126 1.18 thorpej * We enqueued packets. If the transmitter was idle,
1127 1.18 thorpej * reset the txdirty pointer.
1128 1.18 thorpej */
1129 1.18 thorpej if (opending == 0)
1130 1.18 thorpej sc->vr_txdirty = firsttx;
1131 1.18 thorpej
1132 1.18 thorpej /*
1133 1.18 thorpej * Cause a transmit interrupt to happen on the
1134 1.18 thorpej * last packet we enqueued.
1135 1.18 thorpej */
1136 1.30 thorpej VR_CDTX(sc, sc->vr_txlast)->vr_ctl |= htole32(VR_TXCTL_FINT);
1137 1.18 thorpej VR_CDTXSYNC(sc, sc->vr_txlast,
1138 1.18 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1139 1.1 sakamoto
1140 1.18 thorpej /*
1141 1.18 thorpej * The entire packet chain is set up. Give the
1142 1.18 thorpej * first descriptor to the Rhine now.
1143 1.18 thorpej */
1144 1.30 thorpej VR_CDTX(sc, firsttx)->vr_status = htole32(VR_TXSTAT_OWN);
1145 1.18 thorpej VR_CDTXSYNC(sc, firsttx,
1146 1.18 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1147 1.1 sakamoto
1148 1.18 thorpej /* Start the transmitter. */
1149 1.65 tsutsui VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_GO);
1150 1.1 sakamoto
1151 1.18 thorpej /* Set the watchdog timer in case the chip flakes out. */
1152 1.18 thorpej ifp->if_timer = 5;
1153 1.18 thorpej }
1154 1.1 sakamoto }
1155 1.1 sakamoto
1156 1.13 thorpej /*
1157 1.13 thorpej * Initialize the interface. Must be called at splnet.
1158 1.13 thorpej */
1159 1.23 thorpej static int
1160 1.69 thorpej vr_init(struct ifnet *ifp)
1161 1.1 sakamoto {
1162 1.39 thorpej struct vr_softc *sc = ifp->if_softc;
1163 1.18 thorpej struct vr_desc *d;
1164 1.23 thorpej struct vr_descsoft *ds;
1165 1.25 hwr int i, error = 0;
1166 1.1 sakamoto
1167 1.18 thorpej /* Cancel pending I/O. */
1168 1.39 thorpej vr_stop(ifp, 0);
1169 1.18 thorpej
1170 1.18 thorpej /* Reset the Rhine to a known state. */
1171 1.1 sakamoto vr_reset(sc);
1172 1.1 sakamoto
1173 1.65 tsutsui /* set DMA length in BCR0 and BCR1 */
1174 1.65 tsutsui VR_CLRBIT(sc, VR_BCR0, VR_BCR0_DMA_LENGTH);
1175 1.65 tsutsui VR_SETBIT(sc, VR_BCR0, VR_BCR0_DMA_STORENFWD);
1176 1.65 tsutsui
1177 1.65 tsutsui VR_CLRBIT(sc, VR_BCR0, VR_BCR0_RX_THRESH);
1178 1.65 tsutsui VR_SETBIT(sc, VR_BCR0, VR_BCR0_RXTH_128BYTES);
1179 1.65 tsutsui
1180 1.65 tsutsui VR_CLRBIT(sc, VR_BCR1, VR_BCR1_TX_THRESH);
1181 1.65 tsutsui VR_SETBIT(sc, VR_BCR1, VR_BCR1_TXTH_STORENFWD);
1182 1.65 tsutsui
1183 1.65 tsutsui /* set DMA threshold length in RXCFG and TXCFG */
1184 1.1 sakamoto VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_THRESH);
1185 1.65 tsutsui VR_SETBIT(sc, VR_RXCFG, VR_RXTHRESH_128BYTES);
1186 1.1 sakamoto
1187 1.1 sakamoto VR_CLRBIT(sc, VR_TXCFG, VR_TXCFG_TX_THRESH);
1188 1.1 sakamoto VR_SETBIT(sc, VR_TXCFG, VR_TXTHRESH_STORENFWD);
1189 1.1 sakamoto
1190 1.1 sakamoto /*
1191 1.72 jmmv * Initialize the transmit descriptor ring. txlast is initialized
1192 1.18 thorpej * to the end of the list so that it will wrap around to the first
1193 1.18 thorpej * descriptor when the first packet is transmitted.
1194 1.18 thorpej */
1195 1.18 thorpej for (i = 0; i < VR_NTXDESC; i++) {
1196 1.18 thorpej d = VR_CDTX(sc, i);
1197 1.18 thorpej memset(d, 0, sizeof(struct vr_desc));
1198 1.30 thorpej d->vr_next = htole32(VR_CDTXADDR(sc, VR_NEXTTX(i)));
1199 1.18 thorpej VR_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1200 1.18 thorpej }
1201 1.18 thorpej sc->vr_txpending = 0;
1202 1.18 thorpej sc->vr_txdirty = 0;
1203 1.18 thorpej sc->vr_txlast = VR_NTXDESC - 1;
1204 1.18 thorpej
1205 1.18 thorpej /*
1206 1.23 thorpej * Initialize the receive descriptor ring.
1207 1.18 thorpej */
1208 1.23 thorpej for (i = 0; i < VR_NRXDESC; i++) {
1209 1.23 thorpej ds = VR_DSRX(sc, i);
1210 1.23 thorpej if (ds->ds_mbuf == NULL) {
1211 1.23 thorpej if ((error = vr_add_rxbuf(sc, i)) != 0) {
1212 1.23 thorpej printf("%s: unable to allocate or map rx "
1213 1.23 thorpej "buffer %d, error = %d\n",
1214 1.95 joerg device_xname(sc->vr_dev), i, error);
1215 1.23 thorpej /*
1216 1.23 thorpej * XXX Should attempt to run with fewer receive
1217 1.23 thorpej * XXX buffers instead of just failing.
1218 1.23 thorpej */
1219 1.23 thorpej vr_rxdrain(sc);
1220 1.23 thorpej goto out;
1221 1.23 thorpej }
1222 1.51 thorpej } else
1223 1.51 thorpej VR_INIT_RXDESC(sc, i);
1224 1.23 thorpej }
1225 1.18 thorpej sc->vr_rxptr = 0;
1226 1.1 sakamoto
1227 1.1 sakamoto /* If we want promiscuous mode, set the allframes bit. */
1228 1.1 sakamoto if (ifp->if_flags & IFF_PROMISC)
1229 1.1 sakamoto VR_SETBIT(sc, VR_RXCFG, VR_RXCFG_RX_PROMISC);
1230 1.1 sakamoto else
1231 1.1 sakamoto VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_PROMISC);
1232 1.1 sakamoto
1233 1.1 sakamoto /* Set capture broadcast bit to capture broadcast frames. */
1234 1.1 sakamoto if (ifp->if_flags & IFF_BROADCAST)
1235 1.1 sakamoto VR_SETBIT(sc, VR_RXCFG, VR_RXCFG_RX_BROAD);
1236 1.1 sakamoto else
1237 1.1 sakamoto VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_BROAD);
1238 1.1 sakamoto
1239 1.18 thorpej /* Program the multicast filter, if necessary. */
1240 1.1 sakamoto vr_setmulti(sc);
1241 1.1 sakamoto
1242 1.47 wiz /* Give the transmit and receive rings to the Rhine. */
1243 1.18 thorpej CSR_WRITE_4(sc, VR_RXADDR, VR_CDRXADDR(sc, sc->vr_rxptr));
1244 1.18 thorpej CSR_WRITE_4(sc, VR_TXADDR, VR_CDTXADDR(sc, VR_NEXTTX(sc->vr_txlast)));
1245 1.18 thorpej
1246 1.18 thorpej /* Set current media. */
1247 1.89 dyoung if ((error = ether_mediachange(ifp)) != 0)
1248 1.89 dyoung goto out;
1249 1.1 sakamoto
1250 1.1 sakamoto /* Enable receiver and transmitter. */
1251 1.1 sakamoto CSR_WRITE_2(sc, VR_COMMAND, VR_CMD_TX_NOPOLL|VR_CMD_START|
1252 1.1 sakamoto VR_CMD_TX_ON|VR_CMD_RX_ON|
1253 1.1 sakamoto VR_CMD_RX_GO);
1254 1.1 sakamoto
1255 1.18 thorpej /* Enable interrupts. */
1256 1.1 sakamoto CSR_WRITE_2(sc, VR_ISR, 0xFFFF);
1257 1.1 sakamoto CSR_WRITE_2(sc, VR_IMR, VR_INTRS);
1258 1.1 sakamoto
1259 1.1 sakamoto ifp->if_flags |= IFF_RUNNING;
1260 1.1 sakamoto ifp->if_flags &= ~IFF_OACTIVE;
1261 1.1 sakamoto
1262 1.11 thorpej /* Start one second timer. */
1263 1.34 thorpej callout_reset(&sc->vr_tick_ch, hz, vr_tick, sc);
1264 1.18 thorpej
1265 1.18 thorpej /* Attempt to start output on the interface. */
1266 1.18 thorpej vr_start(ifp);
1267 1.23 thorpej
1268 1.23 thorpej out:
1269 1.23 thorpej if (error)
1270 1.95 joerg printf("%s: interface not running\n", device_xname(sc->vr_dev));
1271 1.23 thorpej return (error);
1272 1.1 sakamoto }
1273 1.1 sakamoto
1274 1.15 thorpej static int
1275 1.85 christos vr_ioctl(struct ifnet *ifp, u_long command, void *data)
1276 1.15 thorpej {
1277 1.15 thorpej struct vr_softc *sc = ifp->if_softc;
1278 1.15 thorpej int s, error = 0;
1279 1.1 sakamoto
1280 1.12 thorpej s = splnet();
1281 1.1 sakamoto
1282 1.89 dyoung error = ether_ioctl(ifp, command, data);
1283 1.89 dyoung if (error == ENETRESET) {
1284 1.89 dyoung /*
1285 1.89 dyoung * Multicast list has changed; set the hardware filter
1286 1.89 dyoung * accordingly.
1287 1.89 dyoung */
1288 1.89 dyoung if (ifp->if_flags & IFF_RUNNING)
1289 1.89 dyoung vr_setmulti(sc);
1290 1.89 dyoung error = 0;
1291 1.1 sakamoto }
1292 1.1 sakamoto
1293 1.13 thorpej splx(s);
1294 1.2 sakamoto return (error);
1295 1.1 sakamoto }
1296 1.1 sakamoto
1297 1.15 thorpej static void
1298 1.69 thorpej vr_watchdog(struct ifnet *ifp)
1299 1.1 sakamoto {
1300 1.18 thorpej struct vr_softc *sc = ifp->if_softc;
1301 1.1 sakamoto
1302 1.95 joerg printf("%s: device timeout\n", device_xname(sc->vr_dev));
1303 1.1 sakamoto ifp->if_oerrors++;
1304 1.1 sakamoto
1305 1.39 thorpej (void) vr_init(ifp);
1306 1.1 sakamoto }
1307 1.1 sakamoto
1308 1.1 sakamoto /*
1309 1.11 thorpej * One second timer, used to tick MII.
1310 1.11 thorpej */
1311 1.11 thorpej static void
1312 1.69 thorpej vr_tick(void *arg)
1313 1.11 thorpej {
1314 1.11 thorpej struct vr_softc *sc = arg;
1315 1.11 thorpej int s;
1316 1.11 thorpej
1317 1.12 thorpej s = splnet();
1318 1.11 thorpej mii_tick(&sc->vr_mii);
1319 1.11 thorpej splx(s);
1320 1.11 thorpej
1321 1.34 thorpej callout_reset(&sc->vr_tick_ch, hz, vr_tick, sc);
1322 1.11 thorpej }
1323 1.11 thorpej
1324 1.11 thorpej /*
1325 1.23 thorpej * Drain the receive queue.
1326 1.23 thorpej */
1327 1.23 thorpej static void
1328 1.69 thorpej vr_rxdrain(struct vr_softc *sc)
1329 1.23 thorpej {
1330 1.23 thorpej struct vr_descsoft *ds;
1331 1.23 thorpej int i;
1332 1.23 thorpej
1333 1.23 thorpej for (i = 0; i < VR_NRXDESC; i++) {
1334 1.23 thorpej ds = VR_DSRX(sc, i);
1335 1.23 thorpej if (ds->ds_mbuf != NULL) {
1336 1.23 thorpej bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
1337 1.23 thorpej m_freem(ds->ds_mbuf);
1338 1.23 thorpej ds->ds_mbuf = NULL;
1339 1.23 thorpej }
1340 1.23 thorpej }
1341 1.23 thorpej }
1342 1.23 thorpej
1343 1.23 thorpej /*
1344 1.1 sakamoto * Stop the adapter and free any mbufs allocated to the
1345 1.18 thorpej * transmit lists.
1346 1.1 sakamoto */
1347 1.15 thorpej static void
1348 1.69 thorpej vr_stop(struct ifnet *ifp, int disable)
1349 1.1 sakamoto {
1350 1.39 thorpej struct vr_softc *sc = ifp->if_softc;
1351 1.18 thorpej struct vr_descsoft *ds;
1352 1.15 thorpej int i;
1353 1.1 sakamoto
1354 1.11 thorpej /* Cancel one second timer. */
1355 1.34 thorpej callout_stop(&sc->vr_tick_ch);
1356 1.28 thorpej
1357 1.28 thorpej /* Down the MII. */
1358 1.28 thorpej mii_down(&sc->vr_mii);
1359 1.11 thorpej
1360 1.6 thorpej ifp = &sc->vr_ec.ec_if;
1361 1.1 sakamoto ifp->if_timer = 0;
1362 1.1 sakamoto
1363 1.1 sakamoto VR_SETBIT16(sc, VR_COMMAND, VR_CMD_STOP);
1364 1.1 sakamoto VR_CLRBIT16(sc, VR_COMMAND, (VR_CMD_RX_ON|VR_CMD_TX_ON));
1365 1.1 sakamoto CSR_WRITE_2(sc, VR_IMR, 0x0000);
1366 1.1 sakamoto CSR_WRITE_4(sc, VR_TXADDR, 0x00000000);
1367 1.1 sakamoto CSR_WRITE_4(sc, VR_RXADDR, 0x00000000);
1368 1.1 sakamoto
1369 1.1 sakamoto /*
1370 1.18 thorpej * Release any queued transmit buffers.
1371 1.1 sakamoto */
1372 1.18 thorpej for (i = 0; i < VR_NTXDESC; i++) {
1373 1.18 thorpej ds = VR_DSTX(sc, i);
1374 1.18 thorpej if (ds->ds_mbuf != NULL) {
1375 1.18 thorpej bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
1376 1.18 thorpej m_freem(ds->ds_mbuf);
1377 1.18 thorpej ds->ds_mbuf = NULL;
1378 1.1 sakamoto }
1379 1.1 sakamoto }
1380 1.1 sakamoto
1381 1.1 sakamoto /*
1382 1.18 thorpej * Mark the interface down and cancel the watchdog timer.
1383 1.1 sakamoto */
1384 1.1 sakamoto ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1385 1.18 thorpej ifp->if_timer = 0;
1386 1.90 dyoung
1387 1.90 dyoung if (disable)
1388 1.90 dyoung vr_rxdrain(sc);
1389 1.1 sakamoto }
1390 1.1 sakamoto
1391 1.96 cegger static int vr_probe(device_t, cfdata_t, void *);
1392 1.91 dyoung static void vr_attach(device_t, device_t, void *);
1393 1.98 tsutsui static bool vr_shutdown(device_t, int);
1394 1.2 sakamoto
1395 1.95 joerg CFATTACH_DECL_NEW(vr, sizeof (struct vr_softc),
1396 1.57 thorpej vr_probe, vr_attach, NULL, NULL);
1397 1.2 sakamoto
1398 1.94 joerg static const struct vr_type *
1399 1.69 thorpej vr_lookup(struct pci_attach_args *pa)
1400 1.3 sakamoto {
1401 1.94 joerg const struct vr_type *vrt;
1402 1.97 jmcneill int i;
1403 1.3 sakamoto
1404 1.97 jmcneill for (i = 0; i < __arraycount(vr_devs); i++) {
1405 1.97 jmcneill vrt = &vr_devs[i];
1406 1.3 sakamoto if (PCI_VENDOR(pa->pa_id) == vrt->vr_vid &&
1407 1.3 sakamoto PCI_PRODUCT(pa->pa_id) == vrt->vr_did)
1408 1.3 sakamoto return (vrt);
1409 1.3 sakamoto }
1410 1.3 sakamoto return (NULL);
1411 1.3 sakamoto }
1412 1.3 sakamoto
1413 1.2 sakamoto static int
1414 1.96 cegger vr_probe(device_t parent, cfdata_t match, void *aux)
1415 1.2 sakamoto {
1416 1.2 sakamoto struct pci_attach_args *pa = (struct pci_attach_args *)aux;
1417 1.2 sakamoto
1418 1.3 sakamoto if (vr_lookup(pa) != NULL)
1419 1.3 sakamoto return (1);
1420 1.2 sakamoto
1421 1.2 sakamoto return (0);
1422 1.2 sakamoto }
1423 1.2 sakamoto
1424 1.2 sakamoto /*
1425 1.2 sakamoto * Stop all chip I/O so that the kernel's probe routines don't
1426 1.2 sakamoto * get confused by errant DMAs when rebooting.
1427 1.2 sakamoto */
1428 1.98 tsutsui static bool
1429 1.98 tsutsui vr_shutdown(device_t self, int howto)
1430 1.2 sakamoto {
1431 1.98 tsutsui struct vr_softc *sc = device_private(self);
1432 1.2 sakamoto
1433 1.39 thorpej vr_stop(&sc->vr_ec.ec_if, 1);
1434 1.98 tsutsui
1435 1.98 tsutsui return true;
1436 1.2 sakamoto }
1437 1.2 sakamoto
1438 1.2 sakamoto /*
1439 1.2 sakamoto * Attach the interface. Allocate softc structures, do ifmedia
1440 1.2 sakamoto * setup and ethernet/BPF attach.
1441 1.2 sakamoto */
1442 1.2 sakamoto static void
1443 1.91 dyoung vr_attach(device_t parent, device_t self, void *aux)
1444 1.2 sakamoto {
1445 1.91 dyoung struct vr_softc *sc = device_private(self);
1446 1.15 thorpej struct pci_attach_args *pa = (struct pci_attach_args *) aux;
1447 1.18 thorpej bus_dma_segment_t seg;
1448 1.83 tsutsui uint32_t reg;
1449 1.15 thorpej struct ifnet *ifp;
1450 1.83 tsutsui uint8_t eaddr[ETHER_ADDR_LEN], mac;
1451 1.18 thorpej int i, rseg, error;
1452 1.97 jmcneill char devinfo[256];
1453 1.15 thorpej
1454 1.76 christos #define PCI_CONF_WRITE(r, v) pci_conf_write(sc->vr_pc, sc->vr_tag, (r), (v))
1455 1.76 christos #define PCI_CONF_READ(r) pci_conf_read(sc->vr_pc, sc->vr_tag, (r))
1456 1.34 thorpej
1457 1.95 joerg sc->vr_dev = self;
1458 1.76 christos sc->vr_pc = pa->pa_pc;
1459 1.76 christos sc->vr_tag = pa->pa_tag;
1460 1.87 ad callout_init(&sc->vr_tick_ch, 0);
1461 1.2 sakamoto
1462 1.97 jmcneill pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
1463 1.97 jmcneill aprint_naive("\n");
1464 1.97 jmcneill aprint_normal(": %s (rev. 0x%02x)\n", devinfo,
1465 1.97 jmcneill PCI_REVISION(pa->pa_class));
1466 1.2 sakamoto
1467 1.2 sakamoto /*
1468 1.2 sakamoto * Handle power management nonsense.
1469 1.2 sakamoto */
1470 1.2 sakamoto
1471 1.76 christos sc->vr_save_iobase = PCI_CONF_READ(VR_PCI_LOIO);
1472 1.76 christos sc->vr_save_membase = PCI_CONF_READ(VR_PCI_LOMEM);
1473 1.76 christos sc->vr_save_irq = PCI_CONF_READ(PCI_INTERRUPT_REG);
1474 1.76 christos
1475 1.76 christos /* power up chip */
1476 1.91 dyoung if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
1477 1.76 christos vr_restore_state)) && error != EOPNOTSUPP) {
1478 1.95 joerg aprint_error_dev(self, "cannot activate %d\n",
1479 1.76 christos error);
1480 1.76 christos return;
1481 1.2 sakamoto }
1482 1.2 sakamoto
1483 1.19 thorpej /* Make sure bus mastering is enabled. */
1484 1.63 tsutsui reg = PCI_CONF_READ(PCI_COMMAND_STATUS_REG);
1485 1.63 tsutsui reg |= PCI_COMMAND_MASTER_ENABLE;
1486 1.63 tsutsui PCI_CONF_WRITE(PCI_COMMAND_STATUS_REG, reg);
1487 1.19 thorpej
1488 1.59 lha /* Get revision */
1489 1.63 tsutsui sc->vr_revid = PCI_REVISION(pa->pa_class);
1490 1.64 tsutsui
1491 1.2 sakamoto /*
1492 1.2 sakamoto * Map control/status registers.
1493 1.2 sakamoto */
1494 1.2 sakamoto {
1495 1.2 sakamoto bus_space_tag_t iot, memt;
1496 1.2 sakamoto bus_space_handle_t ioh, memh;
1497 1.2 sakamoto int ioh_valid, memh_valid;
1498 1.2 sakamoto pci_intr_handle_t intrhandle;
1499 1.2 sakamoto const char *intrstr;
1500 1.2 sakamoto
1501 1.2 sakamoto ioh_valid = (pci_mapreg_map(pa, VR_PCI_LOIO,
1502 1.2 sakamoto PCI_MAPREG_TYPE_IO, 0,
1503 1.2 sakamoto &iot, &ioh, NULL, NULL) == 0);
1504 1.2 sakamoto memh_valid = (pci_mapreg_map(pa, VR_PCI_LOMEM,
1505 1.2 sakamoto PCI_MAPREG_TYPE_MEM |
1506 1.2 sakamoto PCI_MAPREG_MEM_TYPE_32BIT,
1507 1.2 sakamoto 0, &memt, &memh, NULL, NULL) == 0);
1508 1.2 sakamoto #if defined(VR_USEIOSPACE)
1509 1.2 sakamoto if (ioh_valid) {
1510 1.14 thorpej sc->vr_bst = iot;
1511 1.14 thorpej sc->vr_bsh = ioh;
1512 1.2 sakamoto } else if (memh_valid) {
1513 1.14 thorpej sc->vr_bst = memt;
1514 1.14 thorpej sc->vr_bsh = memh;
1515 1.2 sakamoto }
1516 1.2 sakamoto #else
1517 1.2 sakamoto if (memh_valid) {
1518 1.14 thorpej sc->vr_bst = memt;
1519 1.14 thorpej sc->vr_bsh = memh;
1520 1.2 sakamoto } else if (ioh_valid) {
1521 1.14 thorpej sc->vr_bst = iot;
1522 1.14 thorpej sc->vr_bsh = ioh;
1523 1.2 sakamoto }
1524 1.2 sakamoto #endif
1525 1.2 sakamoto else {
1526 1.2 sakamoto printf(": unable to map device registers\n");
1527 1.2 sakamoto return;
1528 1.2 sakamoto }
1529 1.2 sakamoto
1530 1.2 sakamoto /* Allocate interrupt */
1531 1.44 sommerfe if (pci_intr_map(pa, &intrhandle)) {
1532 1.95 joerg aprint_error_dev(self, "couldn't map interrupt\n");
1533 1.15 thorpej return;
1534 1.2 sakamoto }
1535 1.2 sakamoto intrstr = pci_intr_string(pa->pa_pc, intrhandle);
1536 1.2 sakamoto sc->vr_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_NET,
1537 1.16 thorpej vr_intr, sc);
1538 1.2 sakamoto if (sc->vr_ih == NULL) {
1539 1.95 joerg aprint_error_dev(self, "couldn't establish interrupt");
1540 1.2 sakamoto if (intrstr != NULL)
1541 1.2 sakamoto printf(" at %s", intrstr);
1542 1.2 sakamoto printf("\n");
1543 1.2 sakamoto }
1544 1.6 thorpej printf("%s: interrupting at %s\n",
1545 1.95 joerg device_xname(self), intrstr);
1546 1.2 sakamoto }
1547 1.59 lha
1548 1.59 lha /*
1549 1.59 lha * Windows may put the chip in suspend mode when it
1550 1.59 lha * shuts down. Be sure to kick it in the head to wake it
1551 1.59 lha * up again.
1552 1.81 tsutsui *
1553 1.81 tsutsui * Don't touch this register on VT3043 since it causes
1554 1.81 tsutsui * kernel MCHK trap on macppc.
1555 1.81 tsutsui * (Note some VT86C100A chip returns a product ID of VT3043)
1556 1.59 lha */
1557 1.81 tsutsui if (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_VIATECH_VT3043)
1558 1.81 tsutsui VR_CLRBIT(sc, VR_STICKHW, (VR_STICKHW_DS0|VR_STICKHW_DS1));
1559 1.2 sakamoto
1560 1.2 sakamoto /* Reset the adapter. */
1561 1.2 sakamoto vr_reset(sc);
1562 1.2 sakamoto
1563 1.2 sakamoto /*
1564 1.2 sakamoto * Get station address. The way the Rhine chips work,
1565 1.2 sakamoto * you're not allowed to directly access the EEPROM once
1566 1.2 sakamoto * they've been programmed a special way. Consequently,
1567 1.2 sakamoto * we need to read the node address from the PAR0 and PAR1
1568 1.2 sakamoto * registers.
1569 1.66 scw *
1570 1.66 scw * XXXSCW: On the Rhine III, setting VR_EECSR_LOAD forces a reload
1571 1.66 scw * of the *whole* EEPROM, not just the MAC address. This is
1572 1.66 scw * pretty pointless since the chip does this automatically
1573 1.66 scw * at powerup/reset.
1574 1.66 scw * I suspect the same thing applies to the other Rhine
1575 1.66 scw * variants, but in the absence of a data sheet for those
1576 1.66 scw * (and the lack of anyone else noticing the problems this
1577 1.66 scw * causes) I'm going to retain the old behaviour for the
1578 1.66 scw * other parts.
1579 1.78 scw * In some cases, the chip really does startup without having
1580 1.78 scw * read the EEPROM (kern/34812). To handle this case, we force
1581 1.78 scw * a reload if we see an all-zeroes MAC address.
1582 1.2 sakamoto */
1583 1.78 scw for (mac = 0, i = 0; i < ETHER_ADDR_LEN; i++)
1584 1.78 scw mac |= (eaddr[i] = CSR_READ_1(sc, VR_PAR0 + i));
1585 1.78 scw
1586 1.78 scw if (mac == 0 || (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_VIATECH_VT6105 &&
1587 1.78 scw PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_VIATECH_VT6102)) {
1588 1.66 scw VR_SETBIT(sc, VR_EECSR, VR_EECSR_LOAD);
1589 1.66 scw DELAY(200);
1590 1.78 scw for (i = 0; i < ETHER_ADDR_LEN; i++)
1591 1.78 scw eaddr[i] = CSR_READ_1(sc, VR_PAR0 + i);
1592 1.66 scw }
1593 1.2 sakamoto
1594 1.2 sakamoto /*
1595 1.2 sakamoto * A Rhine chip was detected. Inform the world.
1596 1.2 sakamoto */
1597 1.6 thorpej printf("%s: Ethernet address: %s\n",
1598 1.95 joerg device_xname(self), ether_sprintf(eaddr));
1599 1.2 sakamoto
1600 1.49 thorpej memcpy(sc->vr_enaddr, eaddr, ETHER_ADDR_LEN);
1601 1.2 sakamoto
1602 1.18 thorpej sc->vr_dmat = pa->pa_dmat;
1603 1.18 thorpej
1604 1.18 thorpej /*
1605 1.18 thorpej * Allocate the control data structures, and create and load
1606 1.18 thorpej * the DMA map for it.
1607 1.18 thorpej */
1608 1.18 thorpej if ((error = bus_dmamem_alloc(sc->vr_dmat,
1609 1.18 thorpej sizeof(struct vr_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
1610 1.18 thorpej 0)) != 0) {
1611 1.95 joerg aprint_error_dev(self, "unable to allocate control data, error = %d\n", error);
1612 1.18 thorpej goto fail_0;
1613 1.18 thorpej }
1614 1.18 thorpej
1615 1.18 thorpej if ((error = bus_dmamem_map(sc->vr_dmat, &seg, rseg,
1616 1.85 christos sizeof(struct vr_control_data), (void **)&sc->vr_control_data,
1617 1.18 thorpej BUS_DMA_COHERENT)) != 0) {
1618 1.95 joerg aprint_error_dev(self, "unable to map control data, error = %d\n", error);
1619 1.18 thorpej goto fail_1;
1620 1.18 thorpej }
1621 1.18 thorpej
1622 1.18 thorpej if ((error = bus_dmamap_create(sc->vr_dmat,
1623 1.18 thorpej sizeof(struct vr_control_data), 1,
1624 1.18 thorpej sizeof(struct vr_control_data), 0, 0,
1625 1.18 thorpej &sc->vr_cddmamap)) != 0) {
1626 1.95 joerg aprint_error_dev(self, "unable to create control data DMA map, "
1627 1.92 cegger "error = %d\n", error);
1628 1.18 thorpej goto fail_2;
1629 1.18 thorpej }
1630 1.18 thorpej
1631 1.18 thorpej if ((error = bus_dmamap_load(sc->vr_dmat, sc->vr_cddmamap,
1632 1.18 thorpej sc->vr_control_data, sizeof(struct vr_control_data), NULL,
1633 1.18 thorpej 0)) != 0) {
1634 1.95 joerg aprint_error_dev(self, "unable to load control data DMA map, error = %d\n",
1635 1.92 cegger error);
1636 1.18 thorpej goto fail_3;
1637 1.18 thorpej }
1638 1.18 thorpej
1639 1.18 thorpej /*
1640 1.18 thorpej * Create the transmit buffer DMA maps.
1641 1.18 thorpej */
1642 1.18 thorpej for (i = 0; i < VR_NTXDESC; i++) {
1643 1.18 thorpej if ((error = bus_dmamap_create(sc->vr_dmat, MCLBYTES,
1644 1.18 thorpej 1, MCLBYTES, 0, 0,
1645 1.18 thorpej &VR_DSTX(sc, i)->ds_dmamap)) != 0) {
1646 1.95 joerg aprint_error_dev(self, "unable to create tx DMA map %d, "
1647 1.92 cegger "error = %d\n", i, error);
1648 1.18 thorpej goto fail_4;
1649 1.18 thorpej }
1650 1.18 thorpej }
1651 1.18 thorpej
1652 1.18 thorpej /*
1653 1.18 thorpej * Create the receive buffer DMA maps.
1654 1.18 thorpej */
1655 1.18 thorpej for (i = 0; i < VR_NRXDESC; i++) {
1656 1.18 thorpej if ((error = bus_dmamap_create(sc->vr_dmat, MCLBYTES, 1,
1657 1.18 thorpej MCLBYTES, 0, 0,
1658 1.18 thorpej &VR_DSRX(sc, i)->ds_dmamap)) != 0) {
1659 1.95 joerg aprint_error_dev(self, "unable to create rx DMA map %d, "
1660 1.92 cegger "error = %d\n", i, error);
1661 1.18 thorpej goto fail_5;
1662 1.18 thorpej }
1663 1.23 thorpej VR_DSRX(sc, i)->ds_mbuf = NULL;
1664 1.2 sakamoto }
1665 1.2 sakamoto
1666 1.6 thorpej ifp = &sc->vr_ec.ec_if;
1667 1.2 sakamoto ifp->if_softc = sc;
1668 1.2 sakamoto ifp->if_mtu = ETHERMTU;
1669 1.2 sakamoto ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1670 1.2 sakamoto ifp->if_ioctl = vr_ioctl;
1671 1.2 sakamoto ifp->if_start = vr_start;
1672 1.2 sakamoto ifp->if_watchdog = vr_watchdog;
1673 1.39 thorpej ifp->if_init = vr_init;
1674 1.39 thorpej ifp->if_stop = vr_stop;
1675 1.42 thorpej IFQ_SET_READY(&ifp->if_snd);
1676 1.42 thorpej
1677 1.95 joerg strlcpy(ifp->if_xname, device_xname(self), IFNAMSIZ);
1678 1.2 sakamoto
1679 1.2 sakamoto /*
1680 1.11 thorpej * Initialize MII/media info.
1681 1.2 sakamoto */
1682 1.11 thorpej sc->vr_mii.mii_ifp = ifp;
1683 1.11 thorpej sc->vr_mii.mii_readreg = vr_mii_readreg;
1684 1.11 thorpej sc->vr_mii.mii_writereg = vr_mii_writereg;
1685 1.11 thorpej sc->vr_mii.mii_statchg = vr_mii_statchg;
1686 1.89 dyoung
1687 1.89 dyoung sc->vr_ec.ec_mii = &sc->vr_mii;
1688 1.89 dyoung ifmedia_init(&sc->vr_mii.mii_media, IFM_IMASK, ether_mediachange,
1689 1.89 dyoung ether_mediastatus);
1690 1.95 joerg mii_attach(self, &sc->vr_mii, 0xffffffff, MII_PHY_ANY,
1691 1.61 christos MII_OFFSET_ANY, MIIF_FORCEANEG);
1692 1.11 thorpej if (LIST_FIRST(&sc->vr_mii.mii_phys) == NULL) {
1693 1.11 thorpej ifmedia_add(&sc->vr_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
1694 1.11 thorpej ifmedia_set(&sc->vr_mii.mii_media, IFM_ETHER|IFM_NONE);
1695 1.11 thorpej } else
1696 1.11 thorpej ifmedia_set(&sc->vr_mii.mii_media, IFM_ETHER|IFM_AUTO);
1697 1.2 sakamoto
1698 1.2 sakamoto /*
1699 1.2 sakamoto * Call MI attach routines.
1700 1.2 sakamoto */
1701 1.2 sakamoto if_attach(ifp);
1702 1.2 sakamoto ether_ifattach(ifp, sc->vr_enaddr);
1703 1.68 jdolecek #if NRND > 0
1704 1.95 joerg rnd_attach_source(&sc->rnd_source, device_xname(self),
1705 1.68 jdolecek RND_TYPE_NET, 0);
1706 1.68 jdolecek #endif
1707 1.2 sakamoto
1708 1.98 tsutsui if (pmf_device_register1(self, NULL, NULL, vr_shutdown))
1709 1.98 tsutsui pmf_class_network_register(self, ifp);
1710 1.98 tsutsui else
1711 1.98 tsutsui aprint_error_dev(self, "couldn't establish power handler\n");
1712 1.98 tsutsui
1713 1.18 thorpej return;
1714 1.18 thorpej
1715 1.18 thorpej fail_5:
1716 1.18 thorpej for (i = 0; i < VR_NRXDESC; i++) {
1717 1.18 thorpej if (sc->vr_rxsoft[i].ds_dmamap != NULL)
1718 1.18 thorpej bus_dmamap_destroy(sc->vr_dmat,
1719 1.18 thorpej sc->vr_rxsoft[i].ds_dmamap);
1720 1.18 thorpej }
1721 1.18 thorpej fail_4:
1722 1.18 thorpej for (i = 0; i < VR_NTXDESC; i++) {
1723 1.18 thorpej if (sc->vr_txsoft[i].ds_dmamap != NULL)
1724 1.18 thorpej bus_dmamap_destroy(sc->vr_dmat,
1725 1.18 thorpej sc->vr_txsoft[i].ds_dmamap);
1726 1.18 thorpej }
1727 1.18 thorpej bus_dmamap_unload(sc->vr_dmat, sc->vr_cddmamap);
1728 1.18 thorpej fail_3:
1729 1.18 thorpej bus_dmamap_destroy(sc->vr_dmat, sc->vr_cddmamap);
1730 1.18 thorpej fail_2:
1731 1.85 christos bus_dmamem_unmap(sc->vr_dmat, (void *)sc->vr_control_data,
1732 1.18 thorpej sizeof(struct vr_control_data));
1733 1.18 thorpej fail_1:
1734 1.18 thorpej bus_dmamem_free(sc->vr_dmat, &seg, rseg);
1735 1.18 thorpej fail_0:
1736 1.18 thorpej return;
1737 1.2 sakamoto }
1738 1.76 christos
1739 1.76 christos static int
1740 1.91 dyoung vr_restore_state(pci_chipset_tag_t pc, pcitag_t tag, device_t self,
1741 1.91 dyoung pcireg_t state)
1742 1.76 christos {
1743 1.91 dyoung struct vr_softc *sc = device_private(self);
1744 1.76 christos int error;
1745 1.76 christos
1746 1.76 christos if (state == PCI_PMCSR_STATE_D0)
1747 1.76 christos return 0;
1748 1.76 christos if ((error = pci_set_powerstate(pc, tag, PCI_PMCSR_STATE_D0)))
1749 1.76 christos return error;
1750 1.76 christos
1751 1.76 christos /* Restore PCI config data. */
1752 1.76 christos PCI_CONF_WRITE(VR_PCI_LOIO, sc->vr_save_iobase);
1753 1.76 christos PCI_CONF_WRITE(VR_PCI_LOMEM, sc->vr_save_membase);
1754 1.76 christos PCI_CONF_WRITE(PCI_INTERRUPT_REG, sc->vr_save_irq);
1755 1.76 christos return 0;
1756 1.76 christos }
1757