if_vr.c revision 1.82 1 /* $NetBSD: if_vr.c,v 1.82 2006/11/03 08:41:05 tsutsui Exp $ */
2
3 /*-
4 * Copyright (c) 1998, 1999 The NetBSD Foundation, Inc.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to The NetBSD Foundation
8 * by Jason R. Thorpe of the Numerical Aerospace Simulation Facility,
9 * NASA Ames Research Center.
10 *
11 * Redistribution and use in source and binary forms, with or without
12 * modification, are permitted provided that the following conditions
13 * are met:
14 * 1. Redistributions of source code must retain the above copyright
15 * notice, this list of conditions and the following disclaimer.
16 * 2. Redistributions in binary form must reproduce the above copyright
17 * notice, this list of conditions and the following disclaimer in the
18 * documentation and/or other materials provided with the distribution.
19 * 3. All advertising materials mentioning features or use of this software
20 * must display the following acknowledgement:
21 * This product includes software developed by the NetBSD
22 * Foundation, Inc. and its contributors.
23 * 4. Neither the name of The NetBSD Foundation nor the names of its
24 * contributors may be used to endorse or promote products derived
25 * from this software without specific prior written permission.
26 *
27 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 * POSSIBILITY OF SUCH DAMAGE.
38 */
39
40 /*
41 * Copyright (c) 1997, 1998
42 * Bill Paul <wpaul (at) ctr.columbia.edu>. All rights reserved.
43 *
44 * Redistribution and use in source and binary forms, with or without
45 * modification, are permitted provided that the following conditions
46 * are met:
47 * 1. Redistributions of source code must retain the above copyright
48 * notice, this list of conditions and the following disclaimer.
49 * 2. Redistributions in binary form must reproduce the above copyright
50 * notice, this list of conditions and the following disclaimer in the
51 * documentation and/or other materials provided with the distribution.
52 * 3. All advertising materials mentioning features or use of this software
53 * must display the following acknowledgement:
54 * This product includes software developed by Bill Paul.
55 * 4. Neither the name of the author nor the names of any co-contributors
56 * may be used to endorse or promote products derived from this software
57 * without specific prior written permission.
58 *
59 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
60 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
61 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
62 * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
63 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
64 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
65 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
66 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
67 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
68 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
69 * THE POSSIBILITY OF SUCH DAMAGE.
70 *
71 * $FreeBSD: if_vr.c,v 1.7 1999/01/10 18:51:49 wpaul Exp $
72 */
73
74 /*
75 * VIA Rhine fast ethernet PCI NIC driver
76 *
77 * Supports various network adapters based on the VIA Rhine
78 * and Rhine II PCI controllers, including the D-Link DFE530TX.
79 * Datasheets are available at http://www.via.com.tw.
80 *
81 * Written by Bill Paul <wpaul (at) ctr.columbia.edu>
82 * Electrical Engineering Department
83 * Columbia University, New York City
84 */
85
86 /*
87 * The VIA Rhine controllers are similar in some respects to the
88 * the DEC tulip chips, except less complicated. The controller
89 * uses an MII bus and an external physical layer interface. The
90 * receiver has a one entry perfect filter and a 64-bit hash table
91 * multicast filter. Transmit and receive descriptors are similar
92 * to the tulip.
93 *
94 * The Rhine has a serious flaw in its transmit DMA mechanism:
95 * transmit buffers must be longword aligned. Unfortunately,
96 * the kernel doesn't guarantee that mbufs will be filled in starting
97 * at longword boundaries, so we have to do a buffer copy before
98 * transmission.
99 *
100 * Apparently, the receive DMA mechanism also has the same flaw. This
101 * means that on systems with struct alignment requirements, incoming
102 * frames must be copied to a new buffer which shifts the data forward
103 * 2 bytes so that the payload is aligned on a 4-byte boundary.
104 */
105
106 #include <sys/cdefs.h>
107 __KERNEL_RCSID(0, "$NetBSD: if_vr.c,v 1.82 2006/11/03 08:41:05 tsutsui Exp $");
108
109 #include "rnd.h"
110
111 #include <sys/param.h>
112 #include <sys/systm.h>
113 #include <sys/callout.h>
114 #include <sys/sockio.h>
115 #include <sys/mbuf.h>
116 #include <sys/malloc.h>
117 #include <sys/kernel.h>
118 #include <sys/socket.h>
119 #include <sys/device.h>
120
121 #if NRND > 0
122 #include <sys/rnd.h>
123 #endif
124
125 #include <uvm/uvm_extern.h> /* for PAGE_SIZE */
126
127 #include <net/if.h>
128 #include <net/if_arp.h>
129 #include <net/if_dl.h>
130 #include <net/if_media.h>
131 #include <net/if_ether.h>
132
133 #include "bpfilter.h"
134 #if NBPFILTER > 0
135 #include <net/bpf.h>
136 #endif
137
138 #include <machine/bus.h>
139 #include <machine/intr.h>
140 #include <machine/endian.h>
141
142 #include <dev/mii/mii.h>
143 #include <dev/mii/miivar.h>
144 #include <dev/mii/mii_bitbang.h>
145
146 #include <dev/pci/pcireg.h>
147 #include <dev/pci/pcivar.h>
148 #include <dev/pci/pcidevs.h>
149
150 #include <dev/pci/if_vrreg.h>
151
152 #define VR_USEIOSPACE
153
154 /*
155 * Various supported device vendors/types and their names.
156 */
157 static struct vr_type {
158 pci_vendor_id_t vr_vid;
159 pci_product_id_t vr_did;
160 const char *vr_name;
161 } vr_devs[] = {
162 { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT3043,
163 "VIA VT3043 (Rhine) 10/100" },
164 { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT6102,
165 "VIA VT6102 (Rhine II) 10/100" },
166 { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT6105,
167 "VIA VT6105 (Rhine III) 10/100" },
168 { PCI_VENDOR_VIATECH, PCI_PRODUCT_VIATECH_VT86C100A,
169 "VIA VT86C100A (Rhine-II) 10/100" },
170 { 0, 0, NULL }
171 };
172
173 /*
174 * Transmit descriptor list size.
175 */
176 #define VR_NTXDESC 64
177 #define VR_NTXDESC_MASK (VR_NTXDESC - 1)
178 #define VR_NEXTTX(x) (((x) + 1) & VR_NTXDESC_MASK)
179
180 /*
181 * Receive descriptor list size.
182 */
183 #define VR_NRXDESC 64
184 #define VR_NRXDESC_MASK (VR_NRXDESC - 1)
185 #define VR_NEXTRX(x) (((x) + 1) & VR_NRXDESC_MASK)
186
187 /*
188 * Control data structres that are DMA'd to the Rhine chip. We allocate
189 * them in a single clump that maps to a single DMA segment to make several
190 * things easier.
191 *
192 * Note that since we always copy outgoing packets to aligned transmit
193 * buffers, we can reduce the transmit descriptors to one per packet.
194 */
195 struct vr_control_data {
196 struct vr_desc vr_txdescs[VR_NTXDESC];
197 struct vr_desc vr_rxdescs[VR_NRXDESC];
198 };
199
200 #define VR_CDOFF(x) offsetof(struct vr_control_data, x)
201 #define VR_CDTXOFF(x) VR_CDOFF(vr_txdescs[(x)])
202 #define VR_CDRXOFF(x) VR_CDOFF(vr_rxdescs[(x)])
203
204 /*
205 * Software state of transmit and receive descriptors.
206 */
207 struct vr_descsoft {
208 struct mbuf *ds_mbuf; /* head of mbuf chain */
209 bus_dmamap_t ds_dmamap; /* our DMA map */
210 };
211
212 struct vr_softc {
213 struct device vr_dev; /* generic device glue */
214 void *vr_ih; /* interrupt cookie */
215 void *vr_ats; /* shutdown hook */
216 bus_space_tag_t vr_bst; /* bus space tag */
217 bus_space_handle_t vr_bsh; /* bus space handle */
218 bus_dma_tag_t vr_dmat; /* bus DMA tag */
219 pci_chipset_tag_t vr_pc; /* PCI chipset info */
220 pcitag_t vr_tag; /* PCI tag */
221 struct ethercom vr_ec; /* Ethernet common info */
222 u_int8_t vr_enaddr[ETHER_ADDR_LEN];
223 struct mii_data vr_mii; /* MII/media info */
224
225 u_int8_t vr_revid; /* Rhine chip revision */
226
227 struct callout vr_tick_ch; /* tick callout */
228
229 bus_dmamap_t vr_cddmamap; /* control data DMA map */
230 #define vr_cddma vr_cddmamap->dm_segs[0].ds_addr
231
232 /*
233 * Software state for transmit and receive descriptors.
234 */
235 struct vr_descsoft vr_txsoft[VR_NTXDESC];
236 struct vr_descsoft vr_rxsoft[VR_NRXDESC];
237
238 /*
239 * Control data structures.
240 */
241 struct vr_control_data *vr_control_data;
242
243 int vr_txpending; /* number of TX requests pending */
244 int vr_txdirty; /* first dirty TX descriptor */
245 int vr_txlast; /* last used TX descriptor */
246
247 int vr_rxptr; /* next ready RX descriptor */
248
249 u_int32_t vr_save_iobase;
250 u_int32_t vr_save_membase;
251 u_int32_t vr_save_irq;
252
253 #if NRND > 0
254 rndsource_element_t rnd_source; /* random source */
255 #endif
256 };
257
258 #define VR_CDTXADDR(sc, x) ((sc)->vr_cddma + VR_CDTXOFF((x)))
259 #define VR_CDRXADDR(sc, x) ((sc)->vr_cddma + VR_CDRXOFF((x)))
260
261 #define VR_CDTX(sc, x) (&(sc)->vr_control_data->vr_txdescs[(x)])
262 #define VR_CDRX(sc, x) (&(sc)->vr_control_data->vr_rxdescs[(x)])
263
264 #define VR_DSTX(sc, x) (&(sc)->vr_txsoft[(x)])
265 #define VR_DSRX(sc, x) (&(sc)->vr_rxsoft[(x)])
266
267 #define VR_CDTXSYNC(sc, x, ops) \
268 bus_dmamap_sync((sc)->vr_dmat, (sc)->vr_cddmamap, \
269 VR_CDTXOFF((x)), sizeof(struct vr_desc), (ops))
270
271 #define VR_CDRXSYNC(sc, x, ops) \
272 bus_dmamap_sync((sc)->vr_dmat, (sc)->vr_cddmamap, \
273 VR_CDRXOFF((x)), sizeof(struct vr_desc), (ops))
274
275 /*
276 * Note we rely on MCLBYTES being a power of two below.
277 */
278 #define VR_INIT_RXDESC(sc, i) \
279 do { \
280 struct vr_desc *__d = VR_CDRX((sc), (i)); \
281 struct vr_descsoft *__ds = VR_DSRX((sc), (i)); \
282 \
283 __d->vr_next = htole32(VR_CDRXADDR((sc), VR_NEXTRX((i)))); \
284 __d->vr_data = htole32(__ds->ds_dmamap->dm_segs[0].ds_addr); \
285 __d->vr_ctl = htole32(VR_RXCTL_CHAIN | VR_RXCTL_RX_INTR | \
286 ((MCLBYTES - 1) & VR_RXCTL_BUFLEN)); \
287 __d->vr_status = htole32(VR_RXSTAT_FIRSTFRAG | \
288 VR_RXSTAT_LASTFRAG | VR_RXSTAT_OWN); \
289 VR_CDRXSYNC((sc), (i), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
290 } while (/* CONSTCOND */ 0)
291
292 /*
293 * register space access macros
294 */
295 #define CSR_WRITE_4(sc, reg, val) \
296 bus_space_write_4(sc->vr_bst, sc->vr_bsh, reg, val)
297 #define CSR_WRITE_2(sc, reg, val) \
298 bus_space_write_2(sc->vr_bst, sc->vr_bsh, reg, val)
299 #define CSR_WRITE_1(sc, reg, val) \
300 bus_space_write_1(sc->vr_bst, sc->vr_bsh, reg, val)
301
302 #define CSR_READ_4(sc, reg) \
303 bus_space_read_4(sc->vr_bst, sc->vr_bsh, reg)
304 #define CSR_READ_2(sc, reg) \
305 bus_space_read_2(sc->vr_bst, sc->vr_bsh, reg)
306 #define CSR_READ_1(sc, reg) \
307 bus_space_read_1(sc->vr_bst, sc->vr_bsh, reg)
308
309 #define VR_TIMEOUT 1000
310
311 static int vr_add_rxbuf(struct vr_softc *, int);
312
313 static void vr_rxeof(struct vr_softc *);
314 static void vr_rxeoc(struct vr_softc *);
315 static void vr_txeof(struct vr_softc *);
316 static int vr_intr(void *);
317 static void vr_start(struct ifnet *);
318 static int vr_ioctl(struct ifnet *, u_long, caddr_t);
319 static int vr_init(struct ifnet *);
320 static void vr_stop(struct ifnet *, int);
321 static void vr_rxdrain(struct vr_softc *);
322 static void vr_watchdog(struct ifnet *);
323 static void vr_tick(void *);
324
325 static int vr_ifmedia_upd(struct ifnet *);
326 static void vr_ifmedia_sts(struct ifnet *, struct ifmediareq *);
327
328 static int vr_mii_readreg(struct device *, int, int);
329 static void vr_mii_writereg(struct device *, int, int, int);
330 static void vr_mii_statchg(struct device *);
331
332 static void vr_setmulti(struct vr_softc *);
333 static void vr_reset(struct vr_softc *);
334 static int vr_restore_state(pci_chipset_tag_t, pcitag_t, void *, pcireg_t);
335
336 int vr_copy_small = 0;
337
338 #define VR_SETBIT(sc, reg, x) \
339 CSR_WRITE_1(sc, reg, \
340 CSR_READ_1(sc, reg) | (x))
341
342 #define VR_CLRBIT(sc, reg, x) \
343 CSR_WRITE_1(sc, reg, \
344 CSR_READ_1(sc, reg) & ~(x))
345
346 #define VR_SETBIT16(sc, reg, x) \
347 CSR_WRITE_2(sc, reg, \
348 CSR_READ_2(sc, reg) | (x))
349
350 #define VR_CLRBIT16(sc, reg, x) \
351 CSR_WRITE_2(sc, reg, \
352 CSR_READ_2(sc, reg) & ~(x))
353
354 #define VR_SETBIT32(sc, reg, x) \
355 CSR_WRITE_4(sc, reg, \
356 CSR_READ_4(sc, reg) | (x))
357
358 #define VR_CLRBIT32(sc, reg, x) \
359 CSR_WRITE_4(sc, reg, \
360 CSR_READ_4(sc, reg) & ~(x))
361
362 /*
363 * MII bit-bang glue.
364 */
365 static u_int32_t vr_mii_bitbang_read(struct device *);
366 static void vr_mii_bitbang_write(struct device *, u_int32_t);
367
368 static const struct mii_bitbang_ops vr_mii_bitbang_ops = {
369 vr_mii_bitbang_read,
370 vr_mii_bitbang_write,
371 {
372 VR_MIICMD_DATAOUT, /* MII_BIT_MDO */
373 VR_MIICMD_DATAIN, /* MII_BIT_MDI */
374 VR_MIICMD_CLK, /* MII_BIT_MDC */
375 VR_MIICMD_DIR, /* MII_BIT_DIR_HOST_PHY */
376 0, /* MII_BIT_DIR_PHY_HOST */
377 }
378 };
379
380 static u_int32_t
381 vr_mii_bitbang_read(struct device *self)
382 {
383 struct vr_softc *sc = (void *) self;
384
385 return (CSR_READ_1(sc, VR_MIICMD));
386 }
387
388 static void
389 vr_mii_bitbang_write(struct device *self, u_int32_t val)
390 {
391 struct vr_softc *sc = (void *) self;
392
393 CSR_WRITE_1(sc, VR_MIICMD, (val & 0xff) | VR_MIICMD_DIRECTPGM);
394 }
395
396 /*
397 * Read an PHY register through the MII.
398 */
399 static int
400 vr_mii_readreg(struct device *self, int phy, int reg)
401 {
402 struct vr_softc *sc = (void *) self;
403
404 CSR_WRITE_1(sc, VR_MIICMD, VR_MIICMD_DIRECTPGM);
405 return (mii_bitbang_readreg(self, &vr_mii_bitbang_ops, phy, reg));
406 }
407
408 /*
409 * Write to a PHY register through the MII.
410 */
411 static void
412 vr_mii_writereg(struct device *self, int phy, int reg, int val)
413 {
414 struct vr_softc *sc = (void *) self;
415
416 CSR_WRITE_1(sc, VR_MIICMD, VR_MIICMD_DIRECTPGM);
417 mii_bitbang_writereg(self, &vr_mii_bitbang_ops, phy, reg, val);
418 }
419
420 static void
421 vr_mii_statchg(struct device *self)
422 {
423 struct vr_softc *sc = (struct vr_softc *)self;
424
425 /*
426 * In order to fiddle with the 'full-duplex' bit in the netconfig
427 * register, we first have to put the transmit and/or receive logic
428 * in the idle state.
429 */
430 VR_CLRBIT16(sc, VR_COMMAND, (VR_CMD_TX_ON|VR_CMD_RX_ON));
431
432 if (sc->vr_mii.mii_media_active & IFM_FDX)
433 VR_SETBIT16(sc, VR_COMMAND, VR_CMD_FULLDUPLEX);
434 else
435 VR_CLRBIT16(sc, VR_COMMAND, VR_CMD_FULLDUPLEX);
436
437 if (sc->vr_ec.ec_if.if_flags & IFF_RUNNING)
438 VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_ON|VR_CMD_RX_ON);
439 }
440
441 #define vr_calchash(addr) \
442 (ether_crc32_be((addr), ETHER_ADDR_LEN) >> 26)
443
444 /*
445 * Program the 64-bit multicast hash filter.
446 */
447 static void
448 vr_setmulti(struct vr_softc *sc)
449 {
450 struct ifnet *ifp;
451 int h = 0;
452 u_int32_t hashes[2] = { 0, 0 };
453 struct ether_multistep step;
454 struct ether_multi *enm;
455 int mcnt = 0;
456 u_int8_t rxfilt;
457
458 ifp = &sc->vr_ec.ec_if;
459
460 rxfilt = CSR_READ_1(sc, VR_RXCFG);
461
462 if (ifp->if_flags & IFF_PROMISC) {
463 allmulti:
464 ifp->if_flags |= IFF_ALLMULTI;
465 rxfilt |= VR_RXCFG_RX_MULTI;
466 CSR_WRITE_1(sc, VR_RXCFG, rxfilt);
467 CSR_WRITE_4(sc, VR_MAR0, 0xFFFFFFFF);
468 CSR_WRITE_4(sc, VR_MAR1, 0xFFFFFFFF);
469 return;
470 }
471
472 /* first, zot all the existing hash bits */
473 CSR_WRITE_4(sc, VR_MAR0, 0);
474 CSR_WRITE_4(sc, VR_MAR1, 0);
475
476 /* now program new ones */
477 ETHER_FIRST_MULTI(step, &sc->vr_ec, enm);
478 while (enm != NULL) {
479 if (memcmp(enm->enm_addrlo, enm->enm_addrhi,
480 ETHER_ADDR_LEN) != 0)
481 goto allmulti;
482
483 h = vr_calchash(enm->enm_addrlo);
484
485 if (h < 32)
486 hashes[0] |= (1 << h);
487 else
488 hashes[1] |= (1 << (h - 32));
489 ETHER_NEXT_MULTI(step, enm);
490 mcnt++;
491 }
492
493 ifp->if_flags &= ~IFF_ALLMULTI;
494
495 if (mcnt)
496 rxfilt |= VR_RXCFG_RX_MULTI;
497 else
498 rxfilt &= ~VR_RXCFG_RX_MULTI;
499
500 CSR_WRITE_4(sc, VR_MAR0, hashes[0]);
501 CSR_WRITE_4(sc, VR_MAR1, hashes[1]);
502 CSR_WRITE_1(sc, VR_RXCFG, rxfilt);
503 }
504
505 static void
506 vr_reset(struct vr_softc *sc)
507 {
508 int i;
509
510 VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RESET);
511
512 for (i = 0; i < VR_TIMEOUT; i++) {
513 DELAY(10);
514 if (!(CSR_READ_2(sc, VR_COMMAND) & VR_CMD_RESET))
515 break;
516 }
517 if (i == VR_TIMEOUT) {
518 if (sc->vr_revid < REV_ID_VT3065_A) {
519 printf("%s: reset never completed!\n",
520 sc->vr_dev.dv_xname);
521 } else {
522 /* Use newer force reset command */
523 printf("%s: using force reset command.\n",
524 sc->vr_dev.dv_xname);
525 VR_SETBIT(sc, VR_MISC_CR1, VR_MISCCR1_FORSRST);
526 }
527 }
528
529 /* Wait a little while for the chip to get its brains in order. */
530 DELAY(1000);
531 }
532
533 /*
534 * Initialize an RX descriptor and attach an MBUF cluster.
535 * Note: the length fields are only 11 bits wide, which means the
536 * largest size we can specify is 2047. This is important because
537 * MCLBYTES is 2048, so we have to subtract one otherwise we'll
538 * overflow the field and make a mess.
539 */
540 static int
541 vr_add_rxbuf(struct vr_softc *sc, int i)
542 {
543 struct vr_descsoft *ds = VR_DSRX(sc, i);
544 struct mbuf *m_new;
545 int error;
546
547 MGETHDR(m_new, M_DONTWAIT, MT_DATA);
548 if (m_new == NULL)
549 return (ENOBUFS);
550
551 MCLGET(m_new, M_DONTWAIT);
552 if ((m_new->m_flags & M_EXT) == 0) {
553 m_freem(m_new);
554 return (ENOBUFS);
555 }
556
557 if (ds->ds_mbuf != NULL)
558 bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
559
560 ds->ds_mbuf = m_new;
561
562 error = bus_dmamap_load(sc->vr_dmat, ds->ds_dmamap,
563 m_new->m_ext.ext_buf, m_new->m_ext.ext_size, NULL,
564 BUS_DMA_READ|BUS_DMA_NOWAIT);
565 if (error) {
566 printf("%s: unable to load rx DMA map %d, error = %d\n",
567 sc->vr_dev.dv_xname, i, error);
568 panic("vr_add_rxbuf"); /* XXX */
569 }
570
571 bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
572 ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
573
574 VR_INIT_RXDESC(sc, i);
575
576 return (0);
577 }
578
579 /*
580 * A frame has been uploaded: pass the resulting mbuf chain up to
581 * the higher level protocols.
582 */
583 static void
584 vr_rxeof(struct vr_softc *sc)
585 {
586 struct mbuf *m;
587 struct ifnet *ifp;
588 struct vr_desc *d;
589 struct vr_descsoft *ds;
590 int i, total_len;
591 u_int32_t rxstat;
592
593 ifp = &sc->vr_ec.ec_if;
594
595 for (i = sc->vr_rxptr;; i = VR_NEXTRX(i)) {
596 d = VR_CDRX(sc, i);
597 ds = VR_DSRX(sc, i);
598
599 VR_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
600
601 rxstat = le32toh(d->vr_status);
602
603 if (rxstat & VR_RXSTAT_OWN) {
604 /*
605 * We have processed all of the receive buffers.
606 */
607 break;
608 }
609
610 /*
611 * If an error occurs, update stats, clear the
612 * status word and leave the mbuf cluster in place:
613 * it should simply get re-used next time this descriptor
614 * comes up in the ring.
615 */
616 if (rxstat & VR_RXSTAT_RXERR) {
617 const char *errstr;
618
619 ifp->if_ierrors++;
620 switch (rxstat & 0x000000FF) {
621 case VR_RXSTAT_CRCERR:
622 errstr = "crc error";
623 break;
624 case VR_RXSTAT_FRAMEALIGNERR:
625 errstr = "frame alignment error";
626 break;
627 case VR_RXSTAT_FIFOOFLOW:
628 errstr = "FIFO overflow";
629 break;
630 case VR_RXSTAT_GIANT:
631 errstr = "received giant packet";
632 break;
633 case VR_RXSTAT_RUNT:
634 errstr = "received runt packet";
635 break;
636 case VR_RXSTAT_BUSERR:
637 errstr = "system bus error";
638 break;
639 case VR_RXSTAT_BUFFERR:
640 errstr = "rx buffer error";
641 break;
642 default:
643 errstr = "unknown rx error";
644 break;
645 }
646 printf("%s: receive error: %s\n", sc->vr_dev.dv_xname,
647 errstr);
648
649 VR_INIT_RXDESC(sc, i);
650
651 continue;
652 } else if (!(rxstat & VR_RXSTAT_FIRSTFRAG) ||
653 !(rxstat & VR_RXSTAT_LASTFRAG)) {
654 /*
655 * This driver expects to receive whole packets every
656 * time. In case we receive a fragment that is not
657 * a complete packet, we discard it.
658 */
659 ifp->if_ierrors++;
660
661 printf("%s: receive error: incomplete frame; "
662 "size = %d, status = 0x%x\n",
663 sc->vr_dev.dv_xname,
664 VR_RXBYTES(le32toh(d->vr_status)), rxstat);
665
666 VR_INIT_RXDESC(sc, i);
667
668 continue;
669 }
670
671 bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
672 ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
673
674 /* No errors; receive the packet. */
675 total_len = VR_RXBYTES(le32toh(d->vr_status));
676 #ifdef DIAGNOSTIC
677 if (total_len == 0) {
678 /*
679 * If we receive a zero-length packet, we probably
680 * missed to handle an error condition above.
681 * Discard it to avoid a later crash.
682 */
683 ifp->if_ierrors++;
684
685 printf("%s: receive error: zero-length packet; "
686 "status = 0x%x\n",
687 sc->vr_dev.dv_xname, rxstat);
688
689 VR_INIT_RXDESC(sc, i);
690
691 continue;
692 }
693 #endif
694
695 /*
696 * The Rhine chip includes the CRC with every packet.
697 * Trim it off here.
698 */
699 total_len -= ETHER_CRC_LEN;
700
701 #ifdef __NO_STRICT_ALIGNMENT
702 /*
703 * If the packet is small enough to fit in a
704 * single header mbuf, allocate one and copy
705 * the data into it. This greatly reduces
706 * memory consumption when we receive lots
707 * of small packets.
708 *
709 * Otherwise, we add a new buffer to the receive
710 * chain. If this fails, we drop the packet and
711 * recycle the old buffer.
712 */
713 if (vr_copy_small != 0 && total_len <= MHLEN) {
714 MGETHDR(m, M_DONTWAIT, MT_DATA);
715 if (m == NULL)
716 goto dropit;
717 memcpy(mtod(m, caddr_t),
718 mtod(ds->ds_mbuf, caddr_t), total_len);
719 VR_INIT_RXDESC(sc, i);
720 bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
721 ds->ds_dmamap->dm_mapsize,
722 BUS_DMASYNC_PREREAD);
723 } else {
724 m = ds->ds_mbuf;
725 if (vr_add_rxbuf(sc, i) == ENOBUFS) {
726 dropit:
727 ifp->if_ierrors++;
728 VR_INIT_RXDESC(sc, i);
729 bus_dmamap_sync(sc->vr_dmat,
730 ds->ds_dmamap, 0,
731 ds->ds_dmamap->dm_mapsize,
732 BUS_DMASYNC_PREREAD);
733 continue;
734 }
735 }
736 #else
737 /*
738 * The Rhine's packet buffers must be 4-byte aligned.
739 * But this means that the data after the Ethernet header
740 * is misaligned. We must allocate a new buffer and
741 * copy the data, shifted forward 2 bytes.
742 */
743 MGETHDR(m, M_DONTWAIT, MT_DATA);
744 if (m == NULL) {
745 dropit:
746 ifp->if_ierrors++;
747 VR_INIT_RXDESC(sc, i);
748 bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
749 ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
750 continue;
751 }
752 if (total_len > (MHLEN - 2)) {
753 MCLGET(m, M_DONTWAIT);
754 if ((m->m_flags & M_EXT) == 0) {
755 m_freem(m);
756 goto dropit;
757 }
758 }
759 m->m_data += 2;
760
761 /*
762 * Note that we use clusters for incoming frames, so the
763 * buffer is virtually contiguous.
764 */
765 memcpy(mtod(m, caddr_t), mtod(ds->ds_mbuf, caddr_t),
766 total_len);
767
768 /* Allow the receive descriptor to continue using its mbuf. */
769 VR_INIT_RXDESC(sc, i);
770 bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
771 ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
772 #endif /* __NO_STRICT_ALIGNMENT */
773
774 ifp->if_ipackets++;
775 m->m_pkthdr.rcvif = ifp;
776 m->m_pkthdr.len = m->m_len = total_len;
777 #if NBPFILTER > 0
778 /*
779 * Handle BPF listeners. Let the BPF user see the packet, but
780 * don't pass it up to the ether_input() layer unless it's
781 * a broadcast packet, multicast packet, matches our ethernet
782 * address or the interface is in promiscuous mode.
783 */
784 if (ifp->if_bpf)
785 bpf_mtap(ifp->if_bpf, m);
786 #endif
787 /* Pass it on. */
788 (*ifp->if_input)(ifp, m);
789 }
790
791 /* Update the receive pointer. */
792 sc->vr_rxptr = i;
793 }
794
795 void
796 vr_rxeoc(struct vr_softc *sc)
797 {
798 struct ifnet *ifp;
799 int i;
800
801 ifp = &sc->vr_ec.ec_if;
802
803 ifp->if_ierrors++;
804
805 VR_CLRBIT16(sc, VR_COMMAND, VR_CMD_RX_ON);
806 for (i = 0; i < VR_TIMEOUT; i++) {
807 DELAY(10);
808 if ((CSR_READ_2(sc, VR_COMMAND) & VR_CMD_RX_ON) == 0)
809 break;
810 }
811 if (i == VR_TIMEOUT) {
812 /* XXX need reset? */
813 printf("%s: RX shutdown never complete\n",
814 sc->vr_dev.dv_xname);
815 }
816
817 vr_rxeof(sc);
818
819 CSR_WRITE_4(sc, VR_RXADDR, VR_CDRXADDR(sc, sc->vr_rxptr));
820 VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RX_ON);
821 VR_SETBIT16(sc, VR_COMMAND, VR_CMD_RX_GO);
822 }
823
824 /*
825 * A frame was downloaded to the chip. It's safe for us to clean up
826 * the list buffers.
827 */
828 static void
829 vr_txeof(struct vr_softc *sc)
830 {
831 struct ifnet *ifp = &sc->vr_ec.ec_if;
832 struct vr_desc *d;
833 struct vr_descsoft *ds;
834 u_int32_t txstat;
835 int i, j;
836
837 ifp->if_flags &= ~IFF_OACTIVE;
838
839 /*
840 * Go through our tx list and free mbufs for those
841 * frames that have been transmitted.
842 */
843 for (i = sc->vr_txdirty; sc->vr_txpending != 0;
844 i = VR_NEXTTX(i), sc->vr_txpending--) {
845 d = VR_CDTX(sc, i);
846 ds = VR_DSTX(sc, i);
847
848 VR_CDTXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
849
850 txstat = le32toh(d->vr_status);
851
852 if (txstat & (VR_TXSTAT_ABRT | VR_TXSTAT_UDF)) {
853 VR_CLRBIT16(sc, VR_COMMAND, VR_CMD_TX_ON);
854 for (j = 0; j < VR_TIMEOUT; j++) {
855 DELAY(10);
856 if ((CSR_READ_2(sc, VR_COMMAND) &
857 VR_CMD_TX_ON) == 0)
858 break;
859 }
860 if (j == VR_TIMEOUT) {
861 /* XXX need reset? */
862 printf("%s: TX shutdown never complete\n",
863 sc->vr_dev.dv_xname);
864 }
865 d->vr_status = htole32(VR_TXSTAT_OWN);
866 CSR_WRITE_4(sc, VR_TXADDR, VR_CDTXADDR(sc, i));
867 break;
868 }
869
870 if (txstat & VR_TXSTAT_OWN)
871 break;
872
873 bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap,
874 0, ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
875 bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
876 m_freem(ds->ds_mbuf);
877 ds->ds_mbuf = NULL;
878
879 if (txstat & VR_TXSTAT_ERRSUM) {
880 ifp->if_oerrors++;
881 if (txstat & VR_TXSTAT_DEFER)
882 ifp->if_collisions++;
883 if (txstat & VR_TXSTAT_LATECOLL)
884 ifp->if_collisions++;
885 }
886
887 ifp->if_collisions += (txstat & VR_TXSTAT_COLLCNT) >> 3;
888 ifp->if_opackets++;
889 }
890
891 /* Update the dirty transmit buffer pointer. */
892 sc->vr_txdirty = i;
893
894 /*
895 * Cancel the watchdog timer if there are no pending
896 * transmissions.
897 */
898 if (sc->vr_txpending == 0)
899 ifp->if_timer = 0;
900 }
901
902 static int
903 vr_intr(void *arg)
904 {
905 struct vr_softc *sc;
906 struct ifnet *ifp;
907 u_int16_t status;
908 int handled = 0, dotx = 0;
909
910 sc = arg;
911 ifp = &sc->vr_ec.ec_if;
912
913 /* Suppress unwanted interrupts. */
914 if ((ifp->if_flags & IFF_UP) == 0) {
915 vr_stop(ifp, 1);
916 return (0);
917 }
918
919 /* Disable interrupts. */
920 CSR_WRITE_2(sc, VR_IMR, 0x0000);
921
922 for (;;) {
923 status = CSR_READ_2(sc, VR_ISR);
924 if (status)
925 CSR_WRITE_2(sc, VR_ISR, status);
926
927 if ((status & VR_INTRS) == 0)
928 break;
929
930 handled = 1;
931
932 #if NRND > 0
933 if (RND_ENABLED(&sc->rnd_source))
934 rnd_add_uint32(&sc->rnd_source, status);
935 #endif
936
937 if (status & VR_ISR_RX_OK)
938 vr_rxeof(sc);
939
940 if (status & VR_ISR_RX_DROPPED) {
941 printf("%s: rx packet lost\n", sc->vr_dev.dv_xname);
942 ifp->if_ierrors++;
943 }
944
945 if (status &
946 (VR_ISR_RX_ERR | VR_ISR_RX_NOBUF | VR_ISR_RX_OFLOW))
947 vr_rxeoc(sc);
948
949
950 if (status & (VR_ISR_BUSERR | VR_ISR_TX_UNDERRUN)) {
951 if (status & VR_ISR_BUSERR)
952 printf("%s: PCI bus error\n",
953 sc->vr_dev.dv_xname);
954 if (status & VR_ISR_TX_UNDERRUN)
955 printf("%s: transmit underrun\n",
956 sc->vr_dev.dv_xname);
957 /* vr_init() calls vr_start() */
958 dotx = 0;
959 (void)vr_init(ifp);
960
961 }
962
963 if (status & VR_ISR_TX_OK) {
964 dotx = 1;
965 vr_txeof(sc);
966 }
967
968 if (status &
969 (VR_ISR_TX_ABRT | VR_ISR_TX_ABRT2 | VR_ISR_TX_UDFI)) {
970 if (status & (VR_ISR_TX_ABRT | VR_ISR_TX_ABRT2))
971 printf("%s: transmit aborted\n",
972 sc->vr_dev.dv_xname);
973 if (status & VR_ISR_TX_UDFI)
974 printf("%s: transmit underflow\n",
975 sc->vr_dev.dv_xname);
976 ifp->if_oerrors++;
977 dotx = 1;
978 vr_txeof(sc);
979 if (sc->vr_txpending) {
980 VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_ON);
981 VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_GO);
982 }
983 }
984 }
985
986 /* Re-enable interrupts. */
987 CSR_WRITE_2(sc, VR_IMR, VR_INTRS);
988
989 if (dotx)
990 vr_start(ifp);
991
992 return (handled);
993 }
994
995 /*
996 * Main transmit routine. To avoid having to do mbuf copies, we put pointers
997 * to the mbuf data regions directly in the transmit lists. We also save a
998 * copy of the pointers since the transmit list fragment pointers are
999 * physical addresses.
1000 */
1001 static void
1002 vr_start(struct ifnet *ifp)
1003 {
1004 struct vr_softc *sc = ifp->if_softc;
1005 struct mbuf *m0, *m;
1006 struct vr_desc *d;
1007 struct vr_descsoft *ds;
1008 int error, firsttx, nexttx, opending;
1009
1010 /*
1011 * Remember the previous txpending and the first transmit
1012 * descriptor we use.
1013 */
1014 opending = sc->vr_txpending;
1015 firsttx = VR_NEXTTX(sc->vr_txlast);
1016
1017 /*
1018 * Loop through the send queue, setting up transmit descriptors
1019 * until we drain the queue, or use up all available transmit
1020 * descriptors.
1021 */
1022 while (sc->vr_txpending < VR_NTXDESC) {
1023 /*
1024 * Grab a packet off the queue.
1025 */
1026 IFQ_POLL(&ifp->if_snd, m0);
1027 if (m0 == NULL)
1028 break;
1029 m = NULL;
1030
1031 /*
1032 * Get the next available transmit descriptor.
1033 */
1034 nexttx = VR_NEXTTX(sc->vr_txlast);
1035 d = VR_CDTX(sc, nexttx);
1036 ds = VR_DSTX(sc, nexttx);
1037
1038 /*
1039 * Load the DMA map. If this fails, the packet didn't
1040 * fit in one DMA segment, and we need to copy. Note,
1041 * the packet must also be aligned.
1042 * if the packet is too small, copy it too, so we're sure
1043 * we have enough room for the pad buffer.
1044 */
1045 if ((mtod(m0, uintptr_t) & 3) != 0 ||
1046 m0->m_pkthdr.len < VR_MIN_FRAMELEN ||
1047 bus_dmamap_load_mbuf(sc->vr_dmat, ds->ds_dmamap, m0,
1048 BUS_DMA_WRITE|BUS_DMA_NOWAIT) != 0) {
1049 MGETHDR(m, M_DONTWAIT, MT_DATA);
1050 if (m == NULL) {
1051 printf("%s: unable to allocate Tx mbuf\n",
1052 sc->vr_dev.dv_xname);
1053 break;
1054 }
1055 if (m0->m_pkthdr.len > MHLEN) {
1056 MCLGET(m, M_DONTWAIT);
1057 if ((m->m_flags & M_EXT) == 0) {
1058 printf("%s: unable to allocate Tx "
1059 "cluster\n", sc->vr_dev.dv_xname);
1060 m_freem(m);
1061 break;
1062 }
1063 }
1064 m_copydata(m0, 0, m0->m_pkthdr.len, mtod(m, caddr_t));
1065 m->m_pkthdr.len = m->m_len = m0->m_pkthdr.len;
1066 /*
1067 * The Rhine doesn't auto-pad, so we have to do this
1068 * ourselves.
1069 */
1070 if (m0->m_pkthdr.len < VR_MIN_FRAMELEN) {
1071 memset(mtod(m, caddr_t) + m0->m_pkthdr.len,
1072 0, VR_MIN_FRAMELEN - m0->m_pkthdr.len);
1073 m->m_pkthdr.len = m->m_len = VR_MIN_FRAMELEN;
1074 }
1075 error = bus_dmamap_load_mbuf(sc->vr_dmat,
1076 ds->ds_dmamap, m, BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1077 if (error) {
1078 m_freem(m);
1079 printf("%s: unable to load Tx buffer, "
1080 "error = %d\n", sc->vr_dev.dv_xname, error);
1081 break;
1082 }
1083 }
1084
1085 IFQ_DEQUEUE(&ifp->if_snd, m0);
1086 if (m != NULL) {
1087 m_freem(m0);
1088 m0 = m;
1089 }
1090
1091 /* Sync the DMA map. */
1092 bus_dmamap_sync(sc->vr_dmat, ds->ds_dmamap, 0,
1093 ds->ds_dmamap->dm_mapsize, BUS_DMASYNC_PREWRITE);
1094
1095 /*
1096 * Store a pointer to the packet so we can free it later.
1097 */
1098 ds->ds_mbuf = m0;
1099
1100 #if NBPFILTER > 0
1101 /*
1102 * If there's a BPF listener, bounce a copy of this frame
1103 * to him.
1104 */
1105 if (ifp->if_bpf)
1106 bpf_mtap(ifp->if_bpf, m0);
1107 #endif
1108
1109 /*
1110 * Fill in the transmit descriptor.
1111 */
1112 d->vr_data = htole32(ds->ds_dmamap->dm_segs[0].ds_addr);
1113 d->vr_ctl = htole32(m0->m_pkthdr.len);
1114 d->vr_ctl |= htole32(VR_TXCTL_FIRSTFRAG | VR_TXCTL_LASTFRAG);
1115
1116 /*
1117 * If this is the first descriptor we're enqueuing,
1118 * don't give it to the Rhine yet. That could cause
1119 * a race condition. We'll do it below.
1120 */
1121 if (nexttx == firsttx)
1122 d->vr_status = 0;
1123 else
1124 d->vr_status = htole32(VR_TXSTAT_OWN);
1125
1126 VR_CDTXSYNC(sc, nexttx,
1127 BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1128
1129 /* Advance the tx pointer. */
1130 sc->vr_txpending++;
1131 sc->vr_txlast = nexttx;
1132 }
1133
1134 if (sc->vr_txpending == VR_NTXDESC) {
1135 /* No more slots left; notify upper layer. */
1136 ifp->if_flags |= IFF_OACTIVE;
1137 }
1138
1139 if (sc->vr_txpending != opending) {
1140 /*
1141 * We enqueued packets. If the transmitter was idle,
1142 * reset the txdirty pointer.
1143 */
1144 if (opending == 0)
1145 sc->vr_txdirty = firsttx;
1146
1147 /*
1148 * Cause a transmit interrupt to happen on the
1149 * last packet we enqueued.
1150 */
1151 VR_CDTX(sc, sc->vr_txlast)->vr_ctl |= htole32(VR_TXCTL_FINT);
1152 VR_CDTXSYNC(sc, sc->vr_txlast,
1153 BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1154
1155 /*
1156 * The entire packet chain is set up. Give the
1157 * first descriptor to the Rhine now.
1158 */
1159 VR_CDTX(sc, firsttx)->vr_status = htole32(VR_TXSTAT_OWN);
1160 VR_CDTXSYNC(sc, firsttx,
1161 BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1162
1163 /* Start the transmitter. */
1164 VR_SETBIT16(sc, VR_COMMAND, VR_CMD_TX_GO);
1165
1166 /* Set the watchdog timer in case the chip flakes out. */
1167 ifp->if_timer = 5;
1168 }
1169 }
1170
1171 /*
1172 * Initialize the interface. Must be called at splnet.
1173 */
1174 static int
1175 vr_init(struct ifnet *ifp)
1176 {
1177 struct vr_softc *sc = ifp->if_softc;
1178 struct vr_desc *d;
1179 struct vr_descsoft *ds;
1180 int i, error = 0;
1181
1182 /* Cancel pending I/O. */
1183 vr_stop(ifp, 0);
1184
1185 /* Reset the Rhine to a known state. */
1186 vr_reset(sc);
1187
1188 /* set DMA length in BCR0 and BCR1 */
1189 VR_CLRBIT(sc, VR_BCR0, VR_BCR0_DMA_LENGTH);
1190 VR_SETBIT(sc, VR_BCR0, VR_BCR0_DMA_STORENFWD);
1191
1192 VR_CLRBIT(sc, VR_BCR0, VR_BCR0_RX_THRESH);
1193 VR_SETBIT(sc, VR_BCR0, VR_BCR0_RXTH_128BYTES);
1194
1195 VR_CLRBIT(sc, VR_BCR1, VR_BCR1_TX_THRESH);
1196 VR_SETBIT(sc, VR_BCR1, VR_BCR1_TXTH_STORENFWD);
1197
1198 /* set DMA threshold length in RXCFG and TXCFG */
1199 VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_THRESH);
1200 VR_SETBIT(sc, VR_RXCFG, VR_RXTHRESH_128BYTES);
1201
1202 VR_CLRBIT(sc, VR_TXCFG, VR_TXCFG_TX_THRESH);
1203 VR_SETBIT(sc, VR_TXCFG, VR_TXTHRESH_STORENFWD);
1204
1205 /*
1206 * Initialize the transmit descriptor ring. txlast is initialized
1207 * to the end of the list so that it will wrap around to the first
1208 * descriptor when the first packet is transmitted.
1209 */
1210 for (i = 0; i < VR_NTXDESC; i++) {
1211 d = VR_CDTX(sc, i);
1212 memset(d, 0, sizeof(struct vr_desc));
1213 d->vr_next = htole32(VR_CDTXADDR(sc, VR_NEXTTX(i)));
1214 VR_CDTXSYNC(sc, i, BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
1215 }
1216 sc->vr_txpending = 0;
1217 sc->vr_txdirty = 0;
1218 sc->vr_txlast = VR_NTXDESC - 1;
1219
1220 /*
1221 * Initialize the receive descriptor ring.
1222 */
1223 for (i = 0; i < VR_NRXDESC; i++) {
1224 ds = VR_DSRX(sc, i);
1225 if (ds->ds_mbuf == NULL) {
1226 if ((error = vr_add_rxbuf(sc, i)) != 0) {
1227 printf("%s: unable to allocate or map rx "
1228 "buffer %d, error = %d\n",
1229 sc->vr_dev.dv_xname, i, error);
1230 /*
1231 * XXX Should attempt to run with fewer receive
1232 * XXX buffers instead of just failing.
1233 */
1234 vr_rxdrain(sc);
1235 goto out;
1236 }
1237 } else
1238 VR_INIT_RXDESC(sc, i);
1239 }
1240 sc->vr_rxptr = 0;
1241
1242 /* If we want promiscuous mode, set the allframes bit. */
1243 if (ifp->if_flags & IFF_PROMISC)
1244 VR_SETBIT(sc, VR_RXCFG, VR_RXCFG_RX_PROMISC);
1245 else
1246 VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_PROMISC);
1247
1248 /* Set capture broadcast bit to capture broadcast frames. */
1249 if (ifp->if_flags & IFF_BROADCAST)
1250 VR_SETBIT(sc, VR_RXCFG, VR_RXCFG_RX_BROAD);
1251 else
1252 VR_CLRBIT(sc, VR_RXCFG, VR_RXCFG_RX_BROAD);
1253
1254 /* Program the multicast filter, if necessary. */
1255 vr_setmulti(sc);
1256
1257 /* Give the transmit and receive rings to the Rhine. */
1258 CSR_WRITE_4(sc, VR_RXADDR, VR_CDRXADDR(sc, sc->vr_rxptr));
1259 CSR_WRITE_4(sc, VR_TXADDR, VR_CDTXADDR(sc, VR_NEXTTX(sc->vr_txlast)));
1260
1261 /* Set current media. */
1262 mii_mediachg(&sc->vr_mii);
1263
1264 /* Enable receiver and transmitter. */
1265 CSR_WRITE_2(sc, VR_COMMAND, VR_CMD_TX_NOPOLL|VR_CMD_START|
1266 VR_CMD_TX_ON|VR_CMD_RX_ON|
1267 VR_CMD_RX_GO);
1268
1269 /* Enable interrupts. */
1270 CSR_WRITE_2(sc, VR_ISR, 0xFFFF);
1271 CSR_WRITE_2(sc, VR_IMR, VR_INTRS);
1272
1273 ifp->if_flags |= IFF_RUNNING;
1274 ifp->if_flags &= ~IFF_OACTIVE;
1275
1276 /* Start one second timer. */
1277 callout_reset(&sc->vr_tick_ch, hz, vr_tick, sc);
1278
1279 /* Attempt to start output on the interface. */
1280 vr_start(ifp);
1281
1282 out:
1283 if (error)
1284 printf("%s: interface not running\n", sc->vr_dev.dv_xname);
1285 return (error);
1286 }
1287
1288 /*
1289 * Set media options.
1290 */
1291 static int
1292 vr_ifmedia_upd(struct ifnet *ifp)
1293 {
1294 struct vr_softc *sc = ifp->if_softc;
1295
1296 if (ifp->if_flags & IFF_UP)
1297 mii_mediachg(&sc->vr_mii);
1298 return (0);
1299 }
1300
1301 /*
1302 * Report current media status.
1303 */
1304 static void
1305 vr_ifmedia_sts(struct ifnet *ifp, struct ifmediareq *ifmr)
1306 {
1307 struct vr_softc *sc = ifp->if_softc;
1308
1309 mii_pollstat(&sc->vr_mii);
1310 ifmr->ifm_status = sc->vr_mii.mii_media_status;
1311 ifmr->ifm_active = sc->vr_mii.mii_media_active;
1312 }
1313
1314 static int
1315 vr_ioctl(struct ifnet *ifp, u_long command, caddr_t data)
1316 {
1317 struct vr_softc *sc = ifp->if_softc;
1318 struct ifreq *ifr = (struct ifreq *)data;
1319 int s, error = 0;
1320
1321 s = splnet();
1322
1323 switch (command) {
1324 case SIOCGIFMEDIA:
1325 case SIOCSIFMEDIA:
1326 error = ifmedia_ioctl(ifp, ifr, &sc->vr_mii.mii_media, command);
1327 break;
1328
1329 default:
1330 error = ether_ioctl(ifp, command, data);
1331 if (error == ENETRESET) {
1332 /*
1333 * Multicast list has changed; set the hardware filter
1334 * accordingly.
1335 */
1336 if (ifp->if_flags & IFF_RUNNING)
1337 vr_setmulti(sc);
1338 error = 0;
1339 }
1340 break;
1341 }
1342
1343 splx(s);
1344 return (error);
1345 }
1346
1347 static void
1348 vr_watchdog(struct ifnet *ifp)
1349 {
1350 struct vr_softc *sc = ifp->if_softc;
1351
1352 printf("%s: device timeout\n", sc->vr_dev.dv_xname);
1353 ifp->if_oerrors++;
1354
1355 (void) vr_init(ifp);
1356 }
1357
1358 /*
1359 * One second timer, used to tick MII.
1360 */
1361 static void
1362 vr_tick(void *arg)
1363 {
1364 struct vr_softc *sc = arg;
1365 int s;
1366
1367 s = splnet();
1368 mii_tick(&sc->vr_mii);
1369 splx(s);
1370
1371 callout_reset(&sc->vr_tick_ch, hz, vr_tick, sc);
1372 }
1373
1374 /*
1375 * Drain the receive queue.
1376 */
1377 static void
1378 vr_rxdrain(struct vr_softc *sc)
1379 {
1380 struct vr_descsoft *ds;
1381 int i;
1382
1383 for (i = 0; i < VR_NRXDESC; i++) {
1384 ds = VR_DSRX(sc, i);
1385 if (ds->ds_mbuf != NULL) {
1386 bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
1387 m_freem(ds->ds_mbuf);
1388 ds->ds_mbuf = NULL;
1389 }
1390 }
1391 }
1392
1393 /*
1394 * Stop the adapter and free any mbufs allocated to the
1395 * transmit lists.
1396 */
1397 static void
1398 vr_stop(struct ifnet *ifp, int disable)
1399 {
1400 struct vr_softc *sc = ifp->if_softc;
1401 struct vr_descsoft *ds;
1402 int i;
1403
1404 /* Cancel one second timer. */
1405 callout_stop(&sc->vr_tick_ch);
1406
1407 /* Down the MII. */
1408 mii_down(&sc->vr_mii);
1409
1410 ifp = &sc->vr_ec.ec_if;
1411 ifp->if_timer = 0;
1412
1413 VR_SETBIT16(sc, VR_COMMAND, VR_CMD_STOP);
1414 VR_CLRBIT16(sc, VR_COMMAND, (VR_CMD_RX_ON|VR_CMD_TX_ON));
1415 CSR_WRITE_2(sc, VR_IMR, 0x0000);
1416 CSR_WRITE_4(sc, VR_TXADDR, 0x00000000);
1417 CSR_WRITE_4(sc, VR_RXADDR, 0x00000000);
1418
1419 /*
1420 * Release any queued transmit buffers.
1421 */
1422 for (i = 0; i < VR_NTXDESC; i++) {
1423 ds = VR_DSTX(sc, i);
1424 if (ds->ds_mbuf != NULL) {
1425 bus_dmamap_unload(sc->vr_dmat, ds->ds_dmamap);
1426 m_freem(ds->ds_mbuf);
1427 ds->ds_mbuf = NULL;
1428 }
1429 }
1430
1431 if (disable)
1432 vr_rxdrain(sc);
1433
1434 /*
1435 * Mark the interface down and cancel the watchdog timer.
1436 */
1437 ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1438 ifp->if_timer = 0;
1439 }
1440
1441 static int vr_probe(struct device *, struct cfdata *, void *);
1442 static void vr_attach(struct device *, struct device *, void *);
1443 static void vr_shutdown(void *);
1444
1445 CFATTACH_DECL(vr, sizeof (struct vr_softc),
1446 vr_probe, vr_attach, NULL, NULL);
1447
1448 static struct vr_type *
1449 vr_lookup(struct pci_attach_args *pa)
1450 {
1451 struct vr_type *vrt;
1452
1453 for (vrt = vr_devs; vrt->vr_name != NULL; vrt++) {
1454 if (PCI_VENDOR(pa->pa_id) == vrt->vr_vid &&
1455 PCI_PRODUCT(pa->pa_id) == vrt->vr_did)
1456 return (vrt);
1457 }
1458 return (NULL);
1459 }
1460
1461 static int
1462 vr_probe(struct device *parent __unused, struct cfdata *match __unused,
1463 void *aux)
1464 {
1465 struct pci_attach_args *pa = (struct pci_attach_args *)aux;
1466
1467 if (vr_lookup(pa) != NULL)
1468 return (1);
1469
1470 return (0);
1471 }
1472
1473 /*
1474 * Stop all chip I/O so that the kernel's probe routines don't
1475 * get confused by errant DMAs when rebooting.
1476 */
1477 static void
1478 vr_shutdown(void *arg)
1479 {
1480 struct vr_softc *sc = (struct vr_softc *)arg;
1481
1482 vr_stop(&sc->vr_ec.ec_if, 1);
1483 }
1484
1485 /*
1486 * Attach the interface. Allocate softc structures, do ifmedia
1487 * setup and ethernet/BPF attach.
1488 */
1489 static void
1490 vr_attach(struct device *parent __unused, struct device *self, void *aux)
1491 {
1492 struct vr_softc *sc = (struct vr_softc *) self;
1493 struct pci_attach_args *pa = (struct pci_attach_args *) aux;
1494 bus_dma_segment_t seg;
1495 struct vr_type *vrt;
1496 u_int32_t reg;
1497 struct ifnet *ifp;
1498 u_char eaddr[ETHER_ADDR_LEN], mac;
1499 int i, rseg, error;
1500
1501 #define PCI_CONF_WRITE(r, v) pci_conf_write(sc->vr_pc, sc->vr_tag, (r), (v))
1502 #define PCI_CONF_READ(r) pci_conf_read(sc->vr_pc, sc->vr_tag, (r))
1503
1504 sc->vr_pc = pa->pa_pc;
1505 sc->vr_tag = pa->pa_tag;
1506 callout_init(&sc->vr_tick_ch);
1507
1508 vrt = vr_lookup(pa);
1509 if (vrt == NULL) {
1510 printf("\n");
1511 panic("vr_attach: impossible");
1512 }
1513
1514 printf(": %s Ethernet\n", vrt->vr_name);
1515
1516 /*
1517 * Handle power management nonsense.
1518 */
1519
1520 sc->vr_save_iobase = PCI_CONF_READ(VR_PCI_LOIO);
1521 sc->vr_save_membase = PCI_CONF_READ(VR_PCI_LOMEM);
1522 sc->vr_save_irq = PCI_CONF_READ(PCI_INTERRUPT_REG);
1523
1524 /* power up chip */
1525 if ((error = pci_activate(pa->pa_pc, pa->pa_tag, sc,
1526 vr_restore_state)) && error != EOPNOTSUPP) {
1527 aprint_error("%s: cannot activate %d\n", sc->vr_dev.dv_xname,
1528 error);
1529 return;
1530 }
1531
1532 /* Make sure bus mastering is enabled. */
1533 reg = PCI_CONF_READ(PCI_COMMAND_STATUS_REG);
1534 reg |= PCI_COMMAND_MASTER_ENABLE;
1535 PCI_CONF_WRITE(PCI_COMMAND_STATUS_REG, reg);
1536
1537 /* Get revision */
1538 sc->vr_revid = PCI_REVISION(pa->pa_class);
1539
1540 /*
1541 * Map control/status registers.
1542 */
1543 {
1544 bus_space_tag_t iot, memt;
1545 bus_space_handle_t ioh, memh;
1546 int ioh_valid, memh_valid;
1547 pci_intr_handle_t intrhandle;
1548 const char *intrstr;
1549
1550 ioh_valid = (pci_mapreg_map(pa, VR_PCI_LOIO,
1551 PCI_MAPREG_TYPE_IO, 0,
1552 &iot, &ioh, NULL, NULL) == 0);
1553 memh_valid = (pci_mapreg_map(pa, VR_PCI_LOMEM,
1554 PCI_MAPREG_TYPE_MEM |
1555 PCI_MAPREG_MEM_TYPE_32BIT,
1556 0, &memt, &memh, NULL, NULL) == 0);
1557 #if defined(VR_USEIOSPACE)
1558 if (ioh_valid) {
1559 sc->vr_bst = iot;
1560 sc->vr_bsh = ioh;
1561 } else if (memh_valid) {
1562 sc->vr_bst = memt;
1563 sc->vr_bsh = memh;
1564 }
1565 #else
1566 if (memh_valid) {
1567 sc->vr_bst = memt;
1568 sc->vr_bsh = memh;
1569 } else if (ioh_valid) {
1570 sc->vr_bst = iot;
1571 sc->vr_bsh = ioh;
1572 }
1573 #endif
1574 else {
1575 printf(": unable to map device registers\n");
1576 return;
1577 }
1578
1579 /* Allocate interrupt */
1580 if (pci_intr_map(pa, &intrhandle)) {
1581 printf("%s: couldn't map interrupt\n",
1582 sc->vr_dev.dv_xname);
1583 return;
1584 }
1585 intrstr = pci_intr_string(pa->pa_pc, intrhandle);
1586 sc->vr_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_NET,
1587 vr_intr, sc);
1588 if (sc->vr_ih == NULL) {
1589 printf("%s: couldn't establish interrupt",
1590 sc->vr_dev.dv_xname);
1591 if (intrstr != NULL)
1592 printf(" at %s", intrstr);
1593 printf("\n");
1594 }
1595 printf("%s: interrupting at %s\n",
1596 sc->vr_dev.dv_xname, intrstr);
1597 }
1598
1599 /*
1600 * Windows may put the chip in suspend mode when it
1601 * shuts down. Be sure to kick it in the head to wake it
1602 * up again.
1603 *
1604 * Don't touch this register on VT3043 since it causes
1605 * kernel MCHK trap on macppc.
1606 * (Note some VT86C100A chip returns a product ID of VT3043)
1607 */
1608 if (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_VIATECH_VT3043)
1609 VR_CLRBIT(sc, VR_STICKHW, (VR_STICKHW_DS0|VR_STICKHW_DS1));
1610
1611 /* Reset the adapter. */
1612 vr_reset(sc);
1613
1614 /*
1615 * Get station address. The way the Rhine chips work,
1616 * you're not allowed to directly access the EEPROM once
1617 * they've been programmed a special way. Consequently,
1618 * we need to read the node address from the PAR0 and PAR1
1619 * registers.
1620 *
1621 * XXXSCW: On the Rhine III, setting VR_EECSR_LOAD forces a reload
1622 * of the *whole* EEPROM, not just the MAC address. This is
1623 * pretty pointless since the chip does this automatically
1624 * at powerup/reset.
1625 * I suspect the same thing applies to the other Rhine
1626 * variants, but in the absence of a data sheet for those
1627 * (and the lack of anyone else noticing the problems this
1628 * causes) I'm going to retain the old behaviour for the
1629 * other parts.
1630 * In some cases, the chip really does startup without having
1631 * read the EEPROM (kern/34812). To handle this case, we force
1632 * a reload if we see an all-zeroes MAC address.
1633 */
1634 for (mac = 0, i = 0; i < ETHER_ADDR_LEN; i++)
1635 mac |= (eaddr[i] = CSR_READ_1(sc, VR_PAR0 + i));
1636
1637 if (mac == 0 || (PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_VIATECH_VT6105 &&
1638 PCI_PRODUCT(pa->pa_id) != PCI_PRODUCT_VIATECH_VT6102)) {
1639 VR_SETBIT(sc, VR_EECSR, VR_EECSR_LOAD);
1640 DELAY(200);
1641 for (i = 0; i < ETHER_ADDR_LEN; i++)
1642 eaddr[i] = CSR_READ_1(sc, VR_PAR0 + i);
1643 }
1644
1645 /*
1646 * A Rhine chip was detected. Inform the world.
1647 */
1648 printf("%s: Ethernet address: %s\n",
1649 sc->vr_dev.dv_xname, ether_sprintf(eaddr));
1650
1651 memcpy(sc->vr_enaddr, eaddr, ETHER_ADDR_LEN);
1652
1653 sc->vr_dmat = pa->pa_dmat;
1654
1655 /*
1656 * Allocate the control data structures, and create and load
1657 * the DMA map for it.
1658 */
1659 if ((error = bus_dmamem_alloc(sc->vr_dmat,
1660 sizeof(struct vr_control_data), PAGE_SIZE, 0, &seg, 1, &rseg,
1661 0)) != 0) {
1662 printf("%s: unable to allocate control data, error = %d\n",
1663 sc->vr_dev.dv_xname, error);
1664 goto fail_0;
1665 }
1666
1667 if ((error = bus_dmamem_map(sc->vr_dmat, &seg, rseg,
1668 sizeof(struct vr_control_data), (caddr_t *)&sc->vr_control_data,
1669 BUS_DMA_COHERENT)) != 0) {
1670 printf("%s: unable to map control data, error = %d\n",
1671 sc->vr_dev.dv_xname, error);
1672 goto fail_1;
1673 }
1674
1675 if ((error = bus_dmamap_create(sc->vr_dmat,
1676 sizeof(struct vr_control_data), 1,
1677 sizeof(struct vr_control_data), 0, 0,
1678 &sc->vr_cddmamap)) != 0) {
1679 printf("%s: unable to create control data DMA map, "
1680 "error = %d\n", sc->vr_dev.dv_xname, error);
1681 goto fail_2;
1682 }
1683
1684 if ((error = bus_dmamap_load(sc->vr_dmat, sc->vr_cddmamap,
1685 sc->vr_control_data, sizeof(struct vr_control_data), NULL,
1686 0)) != 0) {
1687 printf("%s: unable to load control data DMA map, error = %d\n",
1688 sc->vr_dev.dv_xname, error);
1689 goto fail_3;
1690 }
1691
1692 /*
1693 * Create the transmit buffer DMA maps.
1694 */
1695 for (i = 0; i < VR_NTXDESC; i++) {
1696 if ((error = bus_dmamap_create(sc->vr_dmat, MCLBYTES,
1697 1, MCLBYTES, 0, 0,
1698 &VR_DSTX(sc, i)->ds_dmamap)) != 0) {
1699 printf("%s: unable to create tx DMA map %d, "
1700 "error = %d\n", sc->vr_dev.dv_xname, i, error);
1701 goto fail_4;
1702 }
1703 }
1704
1705 /*
1706 * Create the receive buffer DMA maps.
1707 */
1708 for (i = 0; i < VR_NRXDESC; i++) {
1709 if ((error = bus_dmamap_create(sc->vr_dmat, MCLBYTES, 1,
1710 MCLBYTES, 0, 0,
1711 &VR_DSRX(sc, i)->ds_dmamap)) != 0) {
1712 printf("%s: unable to create rx DMA map %d, "
1713 "error = %d\n", sc->vr_dev.dv_xname, i, error);
1714 goto fail_5;
1715 }
1716 VR_DSRX(sc, i)->ds_mbuf = NULL;
1717 }
1718
1719 ifp = &sc->vr_ec.ec_if;
1720 ifp->if_softc = sc;
1721 ifp->if_mtu = ETHERMTU;
1722 ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1723 ifp->if_ioctl = vr_ioctl;
1724 ifp->if_start = vr_start;
1725 ifp->if_watchdog = vr_watchdog;
1726 ifp->if_init = vr_init;
1727 ifp->if_stop = vr_stop;
1728 IFQ_SET_READY(&ifp->if_snd);
1729
1730 strcpy(ifp->if_xname, sc->vr_dev.dv_xname);
1731
1732 /*
1733 * Initialize MII/media info.
1734 */
1735 sc->vr_mii.mii_ifp = ifp;
1736 sc->vr_mii.mii_readreg = vr_mii_readreg;
1737 sc->vr_mii.mii_writereg = vr_mii_writereg;
1738 sc->vr_mii.mii_statchg = vr_mii_statchg;
1739 ifmedia_init(&sc->vr_mii.mii_media, IFM_IMASK, vr_ifmedia_upd,
1740 vr_ifmedia_sts);
1741 mii_attach(&sc->vr_dev, &sc->vr_mii, 0xffffffff, MII_PHY_ANY,
1742 MII_OFFSET_ANY, MIIF_FORCEANEG);
1743 if (LIST_FIRST(&sc->vr_mii.mii_phys) == NULL) {
1744 ifmedia_add(&sc->vr_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
1745 ifmedia_set(&sc->vr_mii.mii_media, IFM_ETHER|IFM_NONE);
1746 } else
1747 ifmedia_set(&sc->vr_mii.mii_media, IFM_ETHER|IFM_AUTO);
1748
1749 /*
1750 * Call MI attach routines.
1751 */
1752 if_attach(ifp);
1753 ether_ifattach(ifp, sc->vr_enaddr);
1754 #if NRND > 0
1755 rnd_attach_source(&sc->rnd_source, sc->vr_dev.dv_xname,
1756 RND_TYPE_NET, 0);
1757 #endif
1758
1759 sc->vr_ats = shutdownhook_establish(vr_shutdown, sc);
1760 if (sc->vr_ats == NULL)
1761 printf("%s: warning: couldn't establish shutdown hook\n",
1762 sc->vr_dev.dv_xname);
1763 return;
1764
1765 fail_5:
1766 for (i = 0; i < VR_NRXDESC; i++) {
1767 if (sc->vr_rxsoft[i].ds_dmamap != NULL)
1768 bus_dmamap_destroy(sc->vr_dmat,
1769 sc->vr_rxsoft[i].ds_dmamap);
1770 }
1771 fail_4:
1772 for (i = 0; i < VR_NTXDESC; i++) {
1773 if (sc->vr_txsoft[i].ds_dmamap != NULL)
1774 bus_dmamap_destroy(sc->vr_dmat,
1775 sc->vr_txsoft[i].ds_dmamap);
1776 }
1777 bus_dmamap_unload(sc->vr_dmat, sc->vr_cddmamap);
1778 fail_3:
1779 bus_dmamap_destroy(sc->vr_dmat, sc->vr_cddmamap);
1780 fail_2:
1781 bus_dmamem_unmap(sc->vr_dmat, (caddr_t)sc->vr_control_data,
1782 sizeof(struct vr_control_data));
1783 fail_1:
1784 bus_dmamem_free(sc->vr_dmat, &seg, rseg);
1785 fail_0:
1786 return;
1787 }
1788
1789 static int
1790 vr_restore_state(pci_chipset_tag_t pc, pcitag_t tag, void *ssc, pcireg_t state)
1791 {
1792 struct vr_softc *sc = ssc;
1793 int error;
1794
1795 if (state == PCI_PMCSR_STATE_D0)
1796 return 0;
1797 if ((error = pci_set_powerstate(pc, tag, PCI_PMCSR_STATE_D0)))
1798 return error;
1799
1800 /* Restore PCI config data. */
1801 PCI_CONF_WRITE(VR_PCI_LOIO, sc->vr_save_iobase);
1802 PCI_CONF_WRITE(VR_PCI_LOMEM, sc->vr_save_membase);
1803 PCI_CONF_WRITE(PCI_INTERRUPT_REG, sc->vr_save_irq);
1804 return 0;
1805 }
1806