if_vrreg.h revision 1.1 1 1.1 sakamoto /*
2 1.1 sakamoto * Copyright (c) 1997, 1998
3 1.1 sakamoto * Bill Paul <wpaul (at) ctr.columbia.edu>. All rights reserved.
4 1.1 sakamoto *
5 1.1 sakamoto * Redistribution and use in source and binary forms, with or without
6 1.1 sakamoto * modification, are permitted provided that the following conditions
7 1.1 sakamoto * are met:
8 1.1 sakamoto * 1. Redistributions of source code must retain the above copyright
9 1.1 sakamoto * notice, this list of conditions and the following disclaimer.
10 1.1 sakamoto * 2. Redistributions in binary form must reproduce the above copyright
11 1.1 sakamoto * notice, this list of conditions and the following disclaimer in the
12 1.1 sakamoto * documentation and/or other materials provided with the distribution.
13 1.1 sakamoto * 3. All advertising materials mentioning features or use of this software
14 1.1 sakamoto * must display the following acknowledgement:
15 1.1 sakamoto * This product includes software developed by Bill Paul.
16 1.1 sakamoto * 4. Neither the name of the author nor the names of any co-contributors
17 1.1 sakamoto * may be used to endorse or promote products derived from this software
18 1.1 sakamoto * without specific prior written permission.
19 1.1 sakamoto *
20 1.1 sakamoto * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21 1.1 sakamoto * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 1.1 sakamoto * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 1.1 sakamoto * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24 1.1 sakamoto * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 1.1 sakamoto * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 1.1 sakamoto * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 1.1 sakamoto * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 1.1 sakamoto * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 1.1 sakamoto * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30 1.1 sakamoto * THE POSSIBILITY OF SUCH DAMAGE.
31 1.1 sakamoto *
32 1.1 sakamoto * $Id: if_vrreg.h,v 1.1 1999/01/21 11:55:22 sakamoto Exp $
33 1.1 sakamoto */
34 1.1 sakamoto
35 1.1 sakamoto /*
36 1.1 sakamoto * Rhine register definitions.
37 1.1 sakamoto */
38 1.1 sakamoto
39 1.1 sakamoto #define VR_PAR0 0x00 /* node address 0 to 4 */
40 1.1 sakamoto #define VR_PAR1 0x04 /* node address 2 to 6 */
41 1.1 sakamoto #define VR_RXCFG 0x06 /* receiver config register */
42 1.1 sakamoto #define VR_TXCFG 0x07 /* transmit config register */
43 1.1 sakamoto #define VR_COMMAND 0x08 /* command register */
44 1.1 sakamoto #define VR_ISR 0x0C /* interrupt/status register */
45 1.1 sakamoto #define VR_IMR 0x0E /* interrupt mask register */
46 1.1 sakamoto #define VR_MAR0 0x10 /* multicast hash 0 */
47 1.1 sakamoto #define VR_MAR1 0x14 /* multicast hash 1 */
48 1.1 sakamoto #define VR_RXADDR 0x18 /* rx descriptor list start addr */
49 1.1 sakamoto #define VR_TXADDR 0x1C /* tx descriptor list start addr */
50 1.1 sakamoto #define VR_CURRXDESC0 0x20
51 1.1 sakamoto #define VR_CURRXDESC1 0x24
52 1.1 sakamoto #define VR_CURRXDESC2 0x28
53 1.1 sakamoto #define VR_CURRXDESC3 0x2C
54 1.1 sakamoto #define VR_NEXTRXDESC0 0x30
55 1.1 sakamoto #define VR_NEXTRXDESC1 0x34
56 1.1 sakamoto #define VR_NEXTRXDESC2 0x38
57 1.1 sakamoto #define VR_NEXTRXDESC3 0x3C
58 1.1 sakamoto #define VR_CURTXDESC0 0x40
59 1.1 sakamoto #define VR_CURTXDESC1 0x44
60 1.1 sakamoto #define VR_CURTXDESC2 0x48
61 1.1 sakamoto #define VR_CURTXDESC3 0x4C
62 1.1 sakamoto #define VR_NEXTTXDESC0 0x50
63 1.1 sakamoto #define VR_NEXTTXDESC1 0x54
64 1.1 sakamoto #define VR_NEXTTXDESC2 0x58
65 1.1 sakamoto #define VR_NEXTTXDESC3 0x5C
66 1.1 sakamoto #define VR_CURRXDMA 0x60 /* current RX DMA address */
67 1.1 sakamoto #define VR_CURTXDMA 0x64 /* current TX DMA address */
68 1.1 sakamoto #define VR_TALLYCNT 0x68 /* tally counter test register */
69 1.1 sakamoto #define VR_PHYADDR 0x6C
70 1.1 sakamoto #define VR_MIISTAT 0x6D
71 1.1 sakamoto #define VR_BCR0 0x6E
72 1.1 sakamoto #define VR_BCR1 0x6F
73 1.1 sakamoto #define VR_MIICMD 0x70
74 1.1 sakamoto #define VR_MIIADDR 0x71
75 1.1 sakamoto #define VR_MIIDATA 0x72
76 1.1 sakamoto #define VR_EECSR 0x74
77 1.1 sakamoto #define VR_TEST 0x75
78 1.1 sakamoto #define VR_GPIO 0x76
79 1.1 sakamoto #define VR_CONFIG 0x78
80 1.1 sakamoto #define VR_MPA_CNT 0x7C
81 1.1 sakamoto #define VR_CRC_CNT 0x7E
82 1.1 sakamoto
83 1.1 sakamoto /*
84 1.1 sakamoto * RX config bits.
85 1.1 sakamoto */
86 1.1 sakamoto #define VR_RXCFG_RX_ERRPKTS 0x01
87 1.1 sakamoto #define VR_RXCFG_RX_RUNT 0x02
88 1.1 sakamoto #define VR_RXCFG_RX_MULTI 0x04
89 1.1 sakamoto #define VR_RXCFG_RX_BROAD 0x08
90 1.1 sakamoto #define VR_RXCFG_RX_PROMISC 0x10
91 1.1 sakamoto #define VR_RXCFG_RX_THRESH 0xE0
92 1.1 sakamoto
93 1.1 sakamoto #define VR_RXTHRESH_32BYTES 0x00
94 1.1 sakamoto #define VR_RXTHRESH_64BYTES 0x20
95 1.1 sakamoto #define VR_RXTHRESH_128BYTES 0x40
96 1.1 sakamoto #define VR_RXTHRESH_256BYTES 0x60
97 1.1 sakamoto #define VR_RXTHRESH_512BYTES 0x80
98 1.1 sakamoto #define VR_RXTHRESH_768BYTES 0xA0
99 1.1 sakamoto #define VR_RXTHRESH_1024BYTES 0xC0
100 1.1 sakamoto #define VR_RXTHRESH_STORENFWD 0xE0
101 1.1 sakamoto
102 1.1 sakamoto /*
103 1.1 sakamoto * TX config bits.
104 1.1 sakamoto */
105 1.1 sakamoto #define VR_TXCFG_RSVD0 0x01
106 1.1 sakamoto #define VR_TXCFG_LOOPBKMODE 0x06
107 1.1 sakamoto #define VR_TXCFG_BACKOFF 0x08
108 1.1 sakamoto #define VR_TXCFG_RSVD1 0x10
109 1.1 sakamoto #define VR_TXCFG_TX_THRESH 0xE0
110 1.1 sakamoto
111 1.1 sakamoto #define VR_TXTHRESH_32BYTES 0x00
112 1.1 sakamoto #define VR_TXTHRESH_64BYTES 0x20
113 1.1 sakamoto #define VR_TXTHRESH_128BYTES 0x40
114 1.1 sakamoto #define VR_TXTHRESH_256BYTES 0x60
115 1.1 sakamoto #define VR_TXTHRESH_512BYTES 0x80
116 1.1 sakamoto #define VR_TXTHRESH_768BYTES 0xA0
117 1.1 sakamoto #define VR_TXTHRESH_1024BYTES 0xC0
118 1.1 sakamoto #define VR_TXTHRESH_STORENFWD 0xE0
119 1.1 sakamoto
120 1.1 sakamoto /*
121 1.1 sakamoto * Command register bits.
122 1.1 sakamoto */
123 1.1 sakamoto #define VR_CMD_INIT 0x0001
124 1.1 sakamoto #define VR_CMD_START 0x0002
125 1.1 sakamoto #define VR_CMD_STOP 0x0004
126 1.1 sakamoto #define VR_CMD_RX_ON 0x0008
127 1.1 sakamoto #define VR_CMD_TX_ON 0x0010
128 1.1 sakamoto #define VR_CMD_TX_GO 0x0020
129 1.1 sakamoto #define VR_CMD_RX_GO 0x0040
130 1.1 sakamoto #define VR_CMD_RSVD 0x0080
131 1.1 sakamoto #define VR_CMD_RX_EARLY 0x0100
132 1.1 sakamoto #define VR_CMD_TX_EARLY 0x0200
133 1.1 sakamoto #define VR_CMD_FULLDUPLEX 0x0400
134 1.1 sakamoto #define VR_CMD_TX_NOPOLL 0x0800
135 1.1 sakamoto
136 1.1 sakamoto #define VR_CMD_RESET 0x8000
137 1.1 sakamoto
138 1.1 sakamoto /*
139 1.1 sakamoto * Interrupt status bits.
140 1.1 sakamoto */
141 1.1 sakamoto #define VR_ISR_RX_OK 0x0001 /* packet rx ok */
142 1.1 sakamoto #define VR_ISR_TX_OK 0x0002 /* packet tx ok */
143 1.1 sakamoto #define VR_ISR_RX_ERR 0x0004 /* packet rx with err */
144 1.1 sakamoto #define VR_ISR_TX_ABRT 0x0008 /* tx aborted due to excess colls */
145 1.1 sakamoto #define VR_ISR_TX_UNDERRUN 0x0010 /* tx buffer underflow */
146 1.1 sakamoto #define VR_ISR_RX_NOBUF 0x0020 /* no rx buffer available */
147 1.1 sakamoto #define VR_ISR_BUSERR 0x0040 /* PCI bus error */
148 1.1 sakamoto #define VR_ISR_STATSOFLOW 0x0080 /* stats counter oflow */
149 1.1 sakamoto #define VR_ISR_RX_EARLY 0x0100 /* rx early */
150 1.1 sakamoto #define VR_ISR_LINKSTAT 0x0200 /* MII status change */
151 1.1 sakamoto #define VR_ISR_RX_OFLOW 0x0400 /* rx FIFO overflow */
152 1.1 sakamoto #define VR_ISR_RX_DROPPED 0x0800
153 1.1 sakamoto #define VR_ISR_RX_NOBUF2 0x1000
154 1.1 sakamoto #define VR_ISR_TX_ABRT2 0x2000
155 1.1 sakamoto #define VR_ISR_LINKSTAT2 0x4000
156 1.1 sakamoto #define VR_ISR_MAGICPACKET 0x8000
157 1.1 sakamoto
158 1.1 sakamoto /*
159 1.1 sakamoto * Interrupt mask bits.
160 1.1 sakamoto */
161 1.1 sakamoto #define VR_IMR_RX_OK 0x0001 /* packet rx ok */
162 1.1 sakamoto #define VR_IMR_TX_OK 0x0002 /* packet tx ok */
163 1.1 sakamoto #define VR_IMR_RX_ERR 0x0004 /* packet rx with err */
164 1.1 sakamoto #define VR_IMR_TX_ABRT 0x0008 /* tx aborted due to excess colls */
165 1.1 sakamoto #define VR_IMR_TX_UNDERRUN 0x0010 /* tx buffer underflow */
166 1.1 sakamoto #define VR_IMR_RX_NOBUF 0x0020 /* no rx buffer available */
167 1.1 sakamoto #define VR_IMR_BUSERR 0x0040 /* PCI bus error */
168 1.1 sakamoto #define VR_IMR_STATSOFLOW 0x0080 /* stats counter oflow */
169 1.1 sakamoto #define VR_IMR_RX_EARLY 0x0100 /* rx early */
170 1.1 sakamoto #define VR_IMR_LINKSTAT 0x0200 /* MII status change */
171 1.1 sakamoto #define VR_IMR_RX_OFLOW 0x0400 /* rx FIFO overflow */
172 1.1 sakamoto #define VR_IMR_RX_DROPPED 0x0800
173 1.1 sakamoto #define VR_IMR_RX_NOBUF2 0x1000
174 1.1 sakamoto #define VR_IMR_TX_ABRT2 0x2000
175 1.1 sakamoto #define VR_IMR_LINKSTAT2 0x4000
176 1.1 sakamoto #define VR_IMR_MAGICPACKET 0x8000
177 1.1 sakamoto
178 1.1 sakamoto #define VR_INTRS \
179 1.1 sakamoto (VR_IMR_RX_OK|VR_IMR_TX_OK|VR_IMR_RX_NOBUF| \
180 1.1 sakamoto VR_IMR_TX_ABRT|VR_IMR_TX_UNDERRUN|VR_IMR_BUSERR| \
181 1.1 sakamoto VR_IMR_RX_ERR|VR_ISR_RX_DROPPED)
182 1.1 sakamoto
183 1.1 sakamoto /*
184 1.1 sakamoto * MII status register.
185 1.1 sakamoto */
186 1.1 sakamoto
187 1.1 sakamoto #define VR_MIISTAT_SPEED 0x01
188 1.1 sakamoto #define VR_MIISTAT_LINKFAULT 0x02
189 1.1 sakamoto #define VR_MIISTAT_MGTREADERR 0x04
190 1.1 sakamoto #define VR_MIISTAT_MIIERR 0x08
191 1.1 sakamoto #define VR_MIISTAT_PHYOPT 0x10
192 1.1 sakamoto #define VR_MIISTAT_MDC_SPEED 0x20
193 1.1 sakamoto #define VR_MIISTAT_RSVD 0x40
194 1.1 sakamoto #define VR_MIISTAT_GPIO1POLL 0x80
195 1.1 sakamoto
196 1.1 sakamoto /*
197 1.1 sakamoto * MII command register bits.
198 1.1 sakamoto */
199 1.1 sakamoto #define VR_MIICMD_CLK 0x01
200 1.1 sakamoto #define VR_MIICMD_DATAOUT 0x02
201 1.1 sakamoto #define VR_MIICMD_DATAIN 0x04
202 1.1 sakamoto #define VR_MIICMD_DIR 0x08
203 1.1 sakamoto #define VR_MIICMD_DIRECTPGM 0x10
204 1.1 sakamoto #define VR_MIICMD_WRITE_ENB 0x20
205 1.1 sakamoto #define VR_MIICMD_READ_ENB 0x40
206 1.1 sakamoto #define VR_MIICMD_AUTOPOLL 0x80
207 1.1 sakamoto
208 1.1 sakamoto /*
209 1.1 sakamoto * EEPROM control bits.
210 1.1 sakamoto */
211 1.1 sakamoto #define VR_EECSR_DATAIN 0x01 /* data out */
212 1.1 sakamoto #define VR_EECSR_DATAOUT 0x02 /* data in */
213 1.1 sakamoto #define VR_EECSR_CLK 0x04 /* clock */
214 1.1 sakamoto #define VR_EECSR_CS 0x08 /* chip select */
215 1.1 sakamoto #define VR_EECSR_DPM 0x10
216 1.1 sakamoto #define VR_EECSR_LOAD 0x20
217 1.1 sakamoto #define VR_EECSR_EMBP 0x40
218 1.1 sakamoto #define VR_EECSR_EEPR 0x80
219 1.1 sakamoto
220 1.1 sakamoto #define VR_EECMD_WRITE 0x140
221 1.1 sakamoto #define VR_EECMD_READ 0x180
222 1.1 sakamoto #define VR_EECMD_ERASE 0x1c0
223 1.1 sakamoto
224 1.1 sakamoto /*
225 1.1 sakamoto * Test register bits.
226 1.1 sakamoto */
227 1.1 sakamoto #define VR_TEST_TEST0 0x01
228 1.1 sakamoto #define VR_TEST_TEST1 0x02
229 1.1 sakamoto #define VR_TEST_TEST2 0x04
230 1.1 sakamoto #define VR_TEST_TSTUD 0x08
231 1.1 sakamoto #define VR_TEST_TSTOV 0x10
232 1.1 sakamoto #define VR_TEST_BKOFF 0x20
233 1.1 sakamoto #define VR_TEST_FCOL 0x40
234 1.1 sakamoto #define VR_TEST_HBDES 0x80
235 1.1 sakamoto
236 1.1 sakamoto /*
237 1.1 sakamoto * Config register bits.
238 1.1 sakamoto */
239 1.1 sakamoto #define VR_CFG_GPIO2OUTENB 0x00000001
240 1.1 sakamoto #define VR_CFG_GPIO2OUT 0x00000002 /* gen. purp. pin */
241 1.1 sakamoto #define VR_CFG_GPIO2IN 0x00000004 /* gen. purp. pin */
242 1.1 sakamoto #define VR_CFG_AUTOOPT 0x00000008 /* enable rx/tx autopoll */
243 1.1 sakamoto #define VR_CFG_MIIOPT 0x00000010
244 1.1 sakamoto #define VR_CFG_MMIENB 0x00000020 /* memory mapped mode enb */
245 1.1 sakamoto #define VR_CFG_JUMPER 0x00000040 /* PHY and oper. mode select */
246 1.1 sakamoto #define VR_CFG_EELOAD 0x00000080 /* enable EEPROM programming */
247 1.1 sakamoto #define VR_CFG_LATMENB 0x00000100 /* larency timer effect enb. */
248 1.1 sakamoto #define VR_CFG_MRREADWAIT 0x00000200
249 1.1 sakamoto #define VR_CFG_MRWRITEWAIT 0x00000400
250 1.1 sakamoto #define VR_CFG_RX_ARB 0x00000800
251 1.1 sakamoto #define VR_CFG_TX_ARB 0x00001000
252 1.1 sakamoto #define VR_CFG_READMULTI 0x00002000
253 1.1 sakamoto #define VR_CFG_TX_PACE 0x00004000
254 1.1 sakamoto #define VR_CFG_TX_QDIS 0x00008000
255 1.1 sakamoto #define VR_CFG_ROMSEL0 0x00010000
256 1.1 sakamoto #define VR_CFG_ROMSEL1 0x00020000
257 1.1 sakamoto #define VR_CFG_ROMSEL2 0x00040000
258 1.1 sakamoto #define VR_CFG_ROMTIMESEL 0x00080000
259 1.1 sakamoto #define VR_CFG_RSVD0 0x00100000
260 1.1 sakamoto #define VR_CFG_ROMDLY 0x00200000
261 1.1 sakamoto #define VR_CFG_ROMOPT 0x00400000
262 1.1 sakamoto #define VR_CFG_RSVD1 0x00800000
263 1.1 sakamoto #define VR_CFG_BACKOFFOPT 0x01000000
264 1.1 sakamoto #define VR_CFG_BACKOFFMOD 0x02000000
265 1.1 sakamoto #define VR_CFG_CAPEFFECT 0x04000000
266 1.1 sakamoto #define VR_CFG_BACKOFFRAND 0x08000000
267 1.1 sakamoto #define VR_CFG_MAGICKPACKET 0x10000000
268 1.1 sakamoto #define VR_CFG_PCIREADLINE 0x20000000
269 1.1 sakamoto #define VR_CFG_DIAG 0x40000000
270 1.1 sakamoto #define VR_CFG_GPIOEN 0x80000000
271 1.1 sakamoto
272 1.1 sakamoto /*
273 1.1 sakamoto * Rhine TX/RX list structure.
274 1.1 sakamoto */
275 1.1 sakamoto
276 1.1 sakamoto struct vr_desc {
277 1.1 sakamoto u_int32_t vr_status;
278 1.1 sakamoto u_int32_t vr_ctl;
279 1.1 sakamoto u_int32_t vr_ptr1;
280 1.1 sakamoto u_int32_t vr_ptr2;
281 1.1 sakamoto };
282 1.1 sakamoto
283 1.1 sakamoto #define vr_data vr_ptr1
284 1.1 sakamoto #define vr_next vr_ptr2
285 1.1 sakamoto
286 1.1 sakamoto
287 1.1 sakamoto #define VR_RXSTAT_RXERR 0x00000001
288 1.1 sakamoto #define VR_RXSTAT_CRCERR 0x00000002
289 1.1 sakamoto #define VR_RXSTAT_FRAMEALIGNERR 0x00000004
290 1.1 sakamoto #define VR_RXSTAT_FIFOOFLOW 0x00000008
291 1.1 sakamoto #define VR_RXSTAT_GIANT 0x00000010
292 1.1 sakamoto #define VR_RXSTAT_RUNT 0x00000020
293 1.1 sakamoto #define VR_RXSTAT_BUSERR 0x00000040
294 1.1 sakamoto #define VR_RXSTAT_BUFFERR 0x00000080
295 1.1 sakamoto #define VR_RXSTAT_LASTFRAG 0x00000100
296 1.1 sakamoto #define VR_RXSTAT_FIRSTFRAG 0x00000200
297 1.1 sakamoto #define VR_RXSTAT_RLINK 0x00000400
298 1.1 sakamoto #define VR_RXSTAT_RX_PHYS 0x00000800
299 1.1 sakamoto #define VR_RXSTAT_RX_BROAD 0x00001000
300 1.1 sakamoto #define VR_RXSTAT_RX_MULTI 0x00002000
301 1.1 sakamoto #define VR_RXSTAT_RX_OK 0x00004000
302 1.1 sakamoto #define VR_RXSTAT_RXLEN 0x07FF0000
303 1.1 sakamoto #define VR_RXSTAT_RXLEN_EXT 0x78000000
304 1.1 sakamoto #define VR_RXSTAT_OWN 0x80000000
305 1.1 sakamoto
306 1.1 sakamoto #define VR_RXBYTES(x) ((x & VR_RXSTAT_RXLEN) >> 16)
307 1.1 sakamoto #define VR_RXSTAT (VR_RXSTAT_FIRSTFRAG|VR_RXSTAT_LASTFRAG|VR_RXSTAT_OWN)
308 1.1 sakamoto
309 1.1 sakamoto #define VR_RXCTL_BUFLEN 0x000007FF
310 1.1 sakamoto #define VR_RXCTL_BUFLEN_EXT 0x00007800
311 1.1 sakamoto #define VR_RXCTL_CHAIN 0x00008000
312 1.1 sakamoto #define VR_RXCTL_RX_INTR 0x00800000
313 1.1 sakamoto
314 1.1 sakamoto #define VR_RXCTL (VR_RXCTL_CHAIN|VR_RXCTL_RX_INTR)
315 1.1 sakamoto
316 1.1 sakamoto #define VR_TXSTAT_DEFER 0x00000001
317 1.1 sakamoto #define VR_TXSTAT_UNDERRUN 0x00000002
318 1.1 sakamoto #define VR_TXSTAT_COLLCNT 0x00000078
319 1.1 sakamoto #define VR_TXSTAT_SQE 0x00000080
320 1.1 sakamoto #define VR_TXSTAT_ABRT 0x00000100
321 1.1 sakamoto #define VR_TXSTAT_LATECOLL 0x00000200
322 1.1 sakamoto #define VR_TXSTAT_CARRLOST 0x00000400
323 1.1 sakamoto #define VR_TXSTAT_BUSERR 0x00002000
324 1.1 sakamoto #define VR_TXSTAT_JABTIMEO 0x00004000
325 1.1 sakamoto #define VR_TXSTAT_ERRSUM 0x00008000
326 1.1 sakamoto #define VR_TXSTAT_OWN 0x80000000
327 1.1 sakamoto
328 1.1 sakamoto #define VR_TXCTL_BUFLEN 0x000007FF
329 1.1 sakamoto #define VR_TXCTL_BUFLEN_EXT 0x00007800
330 1.1 sakamoto #define VR_TXCTL_TLINK 0x00008000
331 1.1 sakamoto #define VR_TXCTL_FIRSTFRAG 0x00200000
332 1.1 sakamoto #define VR_TXCTL_LASTFRAG 0x00400000
333 1.1 sakamoto #define VR_TXCTL_FINT 0x00800000
334 1.1 sakamoto
335 1.1 sakamoto
336 1.1 sakamoto #define VR_MAXFRAGS 16
337 1.1 sakamoto #define VR_RX_LIST_CNT 64
338 1.1 sakamoto #define VR_TX_LIST_CNT 64
339 1.1 sakamoto #define VR_MIN_FRAMELEN 60
340 1.1 sakamoto #define VR_FRAMELEN 1536
341 1.1 sakamoto #define VR_RXLEN 1520
342 1.1 sakamoto
343 1.1 sakamoto #define VR_TXOWN(x) x->vr_ptr->vr_status
344 1.1 sakamoto
345 1.1 sakamoto struct vr_list_data {
346 1.1 sakamoto struct vr_desc vr_rx_list[VR_RX_LIST_CNT];
347 1.1 sakamoto struct vr_desc vr_tx_list[VR_TX_LIST_CNT];
348 1.1 sakamoto };
349 1.1 sakamoto
350 1.1 sakamoto struct vr_chain {
351 1.1 sakamoto struct vr_desc *vr_ptr;
352 1.1 sakamoto struct mbuf *vr_mbuf;
353 1.1 sakamoto struct vr_chain *vr_nextdesc;
354 1.1 sakamoto };
355 1.1 sakamoto
356 1.1 sakamoto struct vr_chain_onefrag {
357 1.1 sakamoto struct vr_desc *vr_ptr;
358 1.1 sakamoto struct mbuf *vr_mbuf;
359 1.1 sakamoto struct vr_chain_onefrag *vr_nextdesc;
360 1.1 sakamoto };
361 1.1 sakamoto
362 1.1 sakamoto struct vr_chain_data {
363 1.1 sakamoto struct vr_chain_onefrag vr_rx_chain[VR_RX_LIST_CNT];
364 1.1 sakamoto struct vr_chain vr_tx_chain[VR_TX_LIST_CNT];
365 1.1 sakamoto
366 1.1 sakamoto struct vr_chain_onefrag *vr_rx_head;
367 1.1 sakamoto
368 1.1 sakamoto struct vr_chain *vr_tx_head;
369 1.1 sakamoto struct vr_chain *vr_tx_tail;
370 1.1 sakamoto struct vr_chain *vr_tx_free;
371 1.1 sakamoto };
372 1.1 sakamoto
373 1.1 sakamoto struct vr_type {
374 1.1 sakamoto u_int16_t vr_vid;
375 1.1 sakamoto u_int16_t vr_did;
376 1.1 sakamoto char *vr_name;
377 1.1 sakamoto };
378 1.1 sakamoto
379 1.1 sakamoto struct vr_mii_frame {
380 1.1 sakamoto u_int8_t mii_stdelim;
381 1.1 sakamoto u_int8_t mii_opcode;
382 1.1 sakamoto u_int8_t mii_phyaddr;
383 1.1 sakamoto u_int8_t mii_regaddr;
384 1.1 sakamoto u_int8_t mii_turnaround;
385 1.1 sakamoto u_int16_t mii_data;
386 1.1 sakamoto };
387 1.1 sakamoto
388 1.1 sakamoto /*
389 1.1 sakamoto * MII constants
390 1.1 sakamoto */
391 1.1 sakamoto #define VR_MII_STARTDELIM 0x01
392 1.1 sakamoto #define VR_MII_READOP 0x02
393 1.1 sakamoto #define VR_MII_WRITEOP 0x01
394 1.1 sakamoto #define VR_MII_TURNAROUND 0x02
395 1.1 sakamoto
396 1.1 sakamoto #define VR_FLAG_FORCEDELAY 1
397 1.1 sakamoto #define VR_FLAG_SCHEDDELAY 2
398 1.1 sakamoto #define VR_FLAG_DELAYTIMEO 3
399 1.1 sakamoto
400 1.1 sakamoto struct vr_softc {
401 1.1 sakamoto struct arpcom arpcom; /* interface info */
402 1.1 sakamoto struct ifmedia ifmedia; /* media info */
403 1.1 sakamoto bus_space_handle_t vr_bhandle; /* bus space handle */
404 1.1 sakamoto bus_space_tag_t vr_btag; /* bus space tag */
405 1.1 sakamoto struct vr_type *vr_info; /* Rhine adapter info */
406 1.1 sakamoto struct vr_type *vr_pinfo; /* phy info */
407 1.1 sakamoto u_int8_t vr_unit; /* interface number */
408 1.1 sakamoto u_int8_t vr_type;
409 1.1 sakamoto u_int8_t vr_phy_addr; /* PHY address */
410 1.1 sakamoto u_int8_t vr_tx_pend; /* TX pending */
411 1.1 sakamoto u_int8_t vr_want_auto;
412 1.1 sakamoto u_int8_t vr_autoneg;
413 1.1 sakamoto caddr_t vr_ldata_ptr;
414 1.1 sakamoto struct vr_list_data *vr_ldata;
415 1.1 sakamoto struct vr_chain_data vr_cdata;
416 1.1 sakamoto };
417 1.1 sakamoto
418 1.1 sakamoto /*
419 1.1 sakamoto * register space access macros
420 1.1 sakamoto */
421 1.1 sakamoto #define CSR_WRITE_4(sc, reg, val) \
422 1.1 sakamoto bus_space_write_4(sc->vr_btag, sc->vr_bhandle, reg, val)
423 1.1 sakamoto #define CSR_WRITE_2(sc, reg, val) \
424 1.1 sakamoto bus_space_write_2(sc->vr_btag, sc->vr_bhandle, reg, val)
425 1.1 sakamoto #define CSR_WRITE_1(sc, reg, val) \
426 1.1 sakamoto bus_space_write_1(sc->vr_btag, sc->vr_bhandle, reg, val)
427 1.1 sakamoto
428 1.1 sakamoto #define CSR_READ_4(sc, reg) \
429 1.1 sakamoto bus_space_read_4(sc->vr_btag, sc->vr_bhandle, reg)
430 1.1 sakamoto #define CSR_READ_2(sc, reg) \
431 1.1 sakamoto bus_space_read_2(sc->vr_btag, sc->vr_bhandle, reg)
432 1.1 sakamoto #define CSR_READ_1(sc, reg) \
433 1.1 sakamoto bus_space_read_1(sc->vr_btag, sc->vr_bhandle, reg)
434 1.1 sakamoto
435 1.1 sakamoto #define VR_TIMEOUT 1000
436 1.1 sakamoto
437 1.1 sakamoto /*
438 1.1 sakamoto * General constants that are fun to know.
439 1.1 sakamoto *
440 1.1 sakamoto * VIA vendor ID
441 1.1 sakamoto */
442 1.1 sakamoto #define VIA_VENDORID 0x1106
443 1.1 sakamoto
444 1.1 sakamoto /*
445 1.1 sakamoto * VIA Rhine device IDs.
446 1.1 sakamoto */
447 1.1 sakamoto #define VIA_DEVICEID_RHINE 0x3043
448 1.1 sakamoto #define VIA_DEVICEID_RHINE_II 0x6100
449 1.1 sakamoto
450 1.1 sakamoto
451 1.1 sakamoto /*
452 1.1 sakamoto * Texas Instruments PHY identifiers
453 1.1 sakamoto */
454 1.1 sakamoto #define TI_PHY_VENDORID 0x4000
455 1.1 sakamoto #define TI_PHY_10BT 0x501F
456 1.1 sakamoto #define TI_PHY_100VGPMI 0x502F
457 1.1 sakamoto
458 1.1 sakamoto /*
459 1.1 sakamoto * These ID values are for the NS DP83840A 10/100 PHY
460 1.1 sakamoto */
461 1.1 sakamoto #define NS_PHY_VENDORID 0x2000
462 1.1 sakamoto #define NS_PHY_83840A 0x5C0F
463 1.1 sakamoto
464 1.1 sakamoto /*
465 1.1 sakamoto * Level 1 10/100 PHY
466 1.1 sakamoto */
467 1.1 sakamoto #define LEVEL1_PHY_VENDORID 0x7810
468 1.1 sakamoto #define LEVEL1_PHY_LXT970 0x000F
469 1.1 sakamoto
470 1.1 sakamoto /*
471 1.1 sakamoto * Intel 82555 10/100 PHY
472 1.1 sakamoto */
473 1.1 sakamoto #define INTEL_PHY_VENDORID 0x0A28
474 1.1 sakamoto #define INTEL_PHY_82555 0x015F
475 1.1 sakamoto
476 1.1 sakamoto /*
477 1.1 sakamoto * SEEQ 80220 10/100 PHY
478 1.1 sakamoto */
479 1.1 sakamoto #define SEEQ_PHY_VENDORID 0x0016
480 1.1 sakamoto #define SEEQ_PHY_80220 0xF83F
481 1.1 sakamoto
482 1.1 sakamoto
483 1.1 sakamoto /*
484 1.1 sakamoto * PCI low memory base and low I/O base register, and
485 1.1 sakamoto * other PCI registers.
486 1.1 sakamoto */
487 1.1 sakamoto
488 1.1 sakamoto #define VR_PCI_VENDOR_ID 0x00
489 1.1 sakamoto #define VR_PCI_DEVICE_ID 0x02
490 1.1 sakamoto #define VR_PCI_COMMAND 0x04
491 1.1 sakamoto #define VR_PCI_STATUS 0x06
492 1.1 sakamoto #define VR_PCI_CLASSCODE 0x09
493 1.1 sakamoto #define VR_PCI_LATENCY_TIMER 0x0D
494 1.1 sakamoto #define VR_PCI_HEADER_TYPE 0x0E
495 1.1 sakamoto #define VR_PCI_LOIO 0x10
496 1.1 sakamoto #define VR_PCI_LOMEM 0x14
497 1.1 sakamoto #define VR_PCI_BIOSROM 0x30
498 1.1 sakamoto #define VR_PCI_INTLINE 0x3C
499 1.1 sakamoto #define VR_PCI_INTPIN 0x3D
500 1.1 sakamoto #define VR_PCI_MINGNT 0x3E
501 1.1 sakamoto #define VR_PCI_MINLAT 0x0F
502 1.1 sakamoto #define VR_PCI_RESETOPT 0x48
503 1.1 sakamoto #define VR_PCI_EEPROM_DATA 0x4C
504 1.1 sakamoto
505 1.1 sakamoto /* power management registers */
506 1.1 sakamoto #define VR_PCI_CAPID 0xDC /* 8 bits */
507 1.1 sakamoto #define VR_PCI_NEXTPTR 0xDD /* 8 bits */
508 1.1 sakamoto #define VR_PCI_PWRMGMTCAP 0xDE /* 16 bits */
509 1.1 sakamoto #define VR_PCI_PWRMGMTCTRL 0xE0 /* 16 bits */
510 1.1 sakamoto
511 1.1 sakamoto #define VR_PSTATE_MASK 0x0003
512 1.1 sakamoto #define VR_PSTATE_D0 0x0000
513 1.1 sakamoto #define VR_PSTATE_D1 0x0002
514 1.1 sakamoto #define VR_PSTATE_D2 0x0002
515 1.1 sakamoto #define VR_PSTATE_D3 0x0003
516 1.1 sakamoto #define VR_PME_EN 0x0010
517 1.1 sakamoto #define VR_PME_STATUS 0x8000
518 1.1 sakamoto
519 1.1 sakamoto #define PHY_UNKNOWN 6
520 1.1 sakamoto
521 1.1 sakamoto #define VR_PHYADDR_MIN 0x00
522 1.1 sakamoto #define VR_PHYADDR_MAX 0x1F
523 1.1 sakamoto
524 1.1 sakamoto #define PHY_BMCR 0x00
525 1.1 sakamoto #define PHY_BMSR 0x01
526 1.1 sakamoto #define PHY_VENID 0x02
527 1.1 sakamoto #define PHY_DEVID 0x03
528 1.1 sakamoto #define PHY_ANAR 0x04
529 1.1 sakamoto #define PHY_LPAR 0x05
530 1.1 sakamoto #define PHY_ANEXP 0x06
531 1.1 sakamoto
532 1.1 sakamoto #define PHY_ANAR_NEXTPAGE 0x8000
533 1.1 sakamoto #define PHY_ANAR_RSVD0 0x4000
534 1.1 sakamoto #define PHY_ANAR_TLRFLT 0x2000
535 1.1 sakamoto #define PHY_ANAR_RSVD1 0x1000
536 1.1 sakamoto #define PHY_ANAR_RSVD2 0x0800
537 1.1 sakamoto #define PHY_ANAR_RSVD3 0x0400
538 1.1 sakamoto #define PHY_ANAR_100BT4 0x0200
539 1.1 sakamoto #define PHY_ANAR_100BTXFULL 0x0100
540 1.1 sakamoto #define PHY_ANAR_100BTXHALF 0x0080
541 1.1 sakamoto #define PHY_ANAR_10BTFULL 0x0040
542 1.1 sakamoto #define PHY_ANAR_10BTHALF 0x0020
543 1.1 sakamoto #define PHY_ANAR_PROTO4 0x0010
544 1.1 sakamoto #define PHY_ANAR_PROTO3 0x0008
545 1.1 sakamoto #define PHY_ANAR_PROTO2 0x0004
546 1.1 sakamoto #define PHY_ANAR_PROTO1 0x0002
547 1.1 sakamoto #define PHY_ANAR_PROTO0 0x0001
548 1.1 sakamoto
549 1.1 sakamoto /*
550 1.1 sakamoto * These are the register definitions for the PHY (physical layer
551 1.1 sakamoto * interface chip).
552 1.1 sakamoto */
553 1.1 sakamoto /*
554 1.1 sakamoto * PHY BMCR Basic Mode Control Register
555 1.1 sakamoto */
556 1.1 sakamoto #define PHY_BMCR_RESET 0x8000
557 1.1 sakamoto #define PHY_BMCR_LOOPBK 0x4000
558 1.1 sakamoto #define PHY_BMCR_SPEEDSEL 0x2000
559 1.1 sakamoto #define PHY_BMCR_AUTONEGENBL 0x1000
560 1.1 sakamoto #define PHY_BMCR_RSVD0 0x0800 /* write as zero */
561 1.1 sakamoto #define PHY_BMCR_ISOLATE 0x0400
562 1.1 sakamoto #define PHY_BMCR_AUTONEGRSTR 0x0200
563 1.1 sakamoto #define PHY_BMCR_DUPLEX 0x0100
564 1.1 sakamoto #define PHY_BMCR_COLLTEST 0x0080
565 1.1 sakamoto #define PHY_BMCR_RSVD1 0x0040 /* write as zero, don't care */
566 1.1 sakamoto #define PHY_BMCR_RSVD2 0x0020 /* write as zero, don't care */
567 1.1 sakamoto #define PHY_BMCR_RSVD3 0x0010 /* write as zero, don't care */
568 1.1 sakamoto #define PHY_BMCR_RSVD4 0x0008 /* write as zero, don't care */
569 1.1 sakamoto #define PHY_BMCR_RSVD5 0x0004 /* write as zero, don't care */
570 1.1 sakamoto #define PHY_BMCR_RSVD6 0x0002 /* write as zero, don't care */
571 1.1 sakamoto #define PHY_BMCR_RSVD7 0x0001 /* write as zero, don't care */
572 1.1 sakamoto /*
573 1.1 sakamoto * RESET: 1 == software reset, 0 == normal operation
574 1.1 sakamoto * Resets status and control registers to default values.
575 1.1 sakamoto * Relatches all hardware config values.
576 1.1 sakamoto *
577 1.1 sakamoto * LOOPBK: 1 == loopback operation enabled, 0 == normal operation
578 1.1 sakamoto *
579 1.1 sakamoto * SPEEDSEL: 1 == 100Mb/s, 0 == 10Mb/s
580 1.1 sakamoto * Link speed is selected byt his bit or if auto-negotiation if bit
581 1.1 sakamoto * 12 (AUTONEGENBL) is set (in which case the value of this register
582 1.1 sakamoto * is ignored).
583 1.1 sakamoto *
584 1.1 sakamoto * AUTONEGENBL: 1 == Autonegotiation enabled, 0 == Autonegotiation disabled
585 1.1 sakamoto * Bits 8 and 13 are ignored when autoneg is set, otherwise bits 8 and 13
586 1.1 sakamoto * determine speed and mode. Should be cleared and then set if PHY configured
587 1.1 sakamoto * for no autoneg on startup.
588 1.1 sakamoto *
589 1.1 sakamoto * ISOLATE: 1 == isolate PHY from MII, 0 == normal operation
590 1.1 sakamoto *
591 1.1 sakamoto * AUTONEGRSTR: 1 == restart autonegotiation, 0 = normal operation
592 1.1 sakamoto *
593 1.1 sakamoto * DUPLEX: 1 == full duplex mode, 0 == half duplex mode
594 1.1 sakamoto *
595 1.1 sakamoto * COLLTEST: 1 == collision test enabled, 0 == normal operation
596 1.1 sakamoto */
597 1.1 sakamoto
598 1.1 sakamoto /*
599 1.1 sakamoto * PHY, BMSR Basic Mode Status Register
600 1.1 sakamoto */
601 1.1 sakamoto #define PHY_BMSR_100BT4 0x8000
602 1.1 sakamoto #define PHY_BMSR_100BTXFULL 0x4000
603 1.1 sakamoto #define PHY_BMSR_100BTXHALF 0x2000
604 1.1 sakamoto #define PHY_BMSR_10BTFULL 0x1000
605 1.1 sakamoto #define PHY_BMSR_10BTHALF 0x0800
606 1.1 sakamoto #define PHY_BMSR_RSVD1 0x0400 /* write as zero, don't care */
607 1.1 sakamoto #define PHY_BMSR_RSVD2 0x0200 /* write as zero, don't care */
608 1.1 sakamoto #define PHY_BMSR_RSVD3 0x0100 /* write as zero, don't care */
609 1.1 sakamoto #define PHY_BMSR_RSVD4 0x0080 /* write as zero, don't care */
610 1.1 sakamoto #define PHY_BMSR_MFPRESUP 0x0040
611 1.1 sakamoto #define PHY_BMSR_AUTONEGCOMP 0x0020
612 1.1 sakamoto #define PHY_BMSR_REMFAULT 0x0010
613 1.1 sakamoto #define PHY_BMSR_CANAUTONEG 0x0008
614 1.1 sakamoto #define PHY_BMSR_LINKSTAT 0x0004
615 1.1 sakamoto #define PHY_BMSR_JABBER 0x0002
616 1.1 sakamoto #define PHY_BMSR_EXTENDED 0x0001
617