if_vrreg.h revision 1.12 1 1.12 tsutsui /* $NetBSD: if_vrreg.h,v 1.12 2003/10/17 17:42:35 tsutsui Exp $ */
2 1.2 sakamoto
3 1.1 sakamoto /*
4 1.1 sakamoto * Copyright (c) 1997, 1998
5 1.1 sakamoto * Bill Paul <wpaul (at) ctr.columbia.edu>. All rights reserved.
6 1.1 sakamoto *
7 1.1 sakamoto * Redistribution and use in source and binary forms, with or without
8 1.1 sakamoto * modification, are permitted provided that the following conditions
9 1.1 sakamoto * are met:
10 1.1 sakamoto * 1. Redistributions of source code must retain the above copyright
11 1.1 sakamoto * notice, this list of conditions and the following disclaimer.
12 1.1 sakamoto * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 sakamoto * notice, this list of conditions and the following disclaimer in the
14 1.1 sakamoto * documentation and/or other materials provided with the distribution.
15 1.1 sakamoto * 3. All advertising materials mentioning features or use of this software
16 1.1 sakamoto * must display the following acknowledgement:
17 1.1 sakamoto * This product includes software developed by Bill Paul.
18 1.1 sakamoto * 4. Neither the name of the author nor the names of any co-contributors
19 1.1 sakamoto * may be used to endorse or promote products derived from this software
20 1.1 sakamoto * without specific prior written permission.
21 1.1 sakamoto *
22 1.1 sakamoto * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
23 1.1 sakamoto * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
24 1.1 sakamoto * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
25 1.1 sakamoto * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
26 1.1 sakamoto * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
27 1.1 sakamoto * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
28 1.1 sakamoto * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
29 1.1 sakamoto * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
30 1.1 sakamoto * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
31 1.1 sakamoto * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
32 1.1 sakamoto * THE POSSIBILITY OF SUCH DAMAGE.
33 1.1 sakamoto *
34 1.2 sakamoto * $FreeBSD: if_vrreg.h,v 1.2 1999/01/10 18:51:49 wpaul Exp $
35 1.1 sakamoto */
36 1.1 sakamoto
37 1.1 sakamoto /*
38 1.1 sakamoto * Rhine register definitions.
39 1.1 sakamoto */
40 1.1 sakamoto
41 1.2 sakamoto #define VR_PAR0 0x00 /* node address 0 to 4 */
42 1.2 sakamoto #define VR_PAR1 0x04 /* node address 2 to 6 */
43 1.2 sakamoto #define VR_RXCFG 0x06 /* receiver config register */
44 1.2 sakamoto #define VR_TXCFG 0x07 /* transmit config register */
45 1.2 sakamoto #define VR_COMMAND 0x08 /* command register */
46 1.2 sakamoto #define VR_ISR 0x0C /* interrupt/status register */
47 1.2 sakamoto #define VR_IMR 0x0E /* interrupt mask register */
48 1.2 sakamoto #define VR_MAR0 0x10 /* multicast hash 0 */
49 1.2 sakamoto #define VR_MAR1 0x14 /* multicast hash 1 */
50 1.2 sakamoto #define VR_RXADDR 0x18 /* rx descriptor list start addr */
51 1.2 sakamoto #define VR_TXADDR 0x1C /* tx descriptor list start addr */
52 1.2 sakamoto #define VR_CURRXDESC0 0x20
53 1.2 sakamoto #define VR_CURRXDESC1 0x24
54 1.2 sakamoto #define VR_CURRXDESC2 0x28
55 1.2 sakamoto #define VR_CURRXDESC3 0x2C
56 1.2 sakamoto #define VR_NEXTRXDESC0 0x30
57 1.2 sakamoto #define VR_NEXTRXDESC1 0x34
58 1.2 sakamoto #define VR_NEXTRXDESC2 0x38
59 1.2 sakamoto #define VR_NEXTRXDESC3 0x3C
60 1.2 sakamoto #define VR_CURTXDESC0 0x40
61 1.2 sakamoto #define VR_CURTXDESC1 0x44
62 1.2 sakamoto #define VR_CURTXDESC2 0x48
63 1.2 sakamoto #define VR_CURTXDESC3 0x4C
64 1.2 sakamoto #define VR_NEXTTXDESC0 0x50
65 1.2 sakamoto #define VR_NEXTTXDESC1 0x54
66 1.2 sakamoto #define VR_NEXTTXDESC2 0x58
67 1.2 sakamoto #define VR_NEXTTXDESC3 0x5C
68 1.2 sakamoto #define VR_CURRXDMA 0x60 /* current RX DMA address */
69 1.2 sakamoto #define VR_CURTXDMA 0x64 /* current TX DMA address */
70 1.2 sakamoto #define VR_TALLYCNT 0x68 /* tally counter test register */
71 1.2 sakamoto #define VR_PHYADDR 0x6C
72 1.2 sakamoto #define VR_MIISTAT 0x6D
73 1.2 sakamoto #define VR_BCR0 0x6E
74 1.2 sakamoto #define VR_BCR1 0x6F
75 1.2 sakamoto #define VR_MIICMD 0x70
76 1.2 sakamoto #define VR_MIIADDR 0x71
77 1.2 sakamoto #define VR_MIIDATA 0x72
78 1.2 sakamoto #define VR_EECSR 0x74
79 1.2 sakamoto #define VR_TEST 0x75
80 1.2 sakamoto #define VR_GPIO 0x76
81 1.2 sakamoto #define VR_CONFIG 0x78
82 1.2 sakamoto #define VR_MPA_CNT 0x7C
83 1.2 sakamoto #define VR_CRC_CNT 0x7E
84 1.10 lha #define VR_STICKHW 0x83
85 1.10 lha
86 1.10 lha /* Misc Registers */
87 1.10 lha #define VR_MISC_CR1 0x81
88 1.10 lha #define VR_MISCCR1_FORSRST 0x40
89 1.1 sakamoto
90 1.1 sakamoto /*
91 1.1 sakamoto * RX config bits.
92 1.1 sakamoto */
93 1.2 sakamoto #define VR_RXCFG_RX_ERRPKTS 0x01
94 1.2 sakamoto #define VR_RXCFG_RX_RUNT 0x02
95 1.2 sakamoto #define VR_RXCFG_RX_MULTI 0x04
96 1.2 sakamoto #define VR_RXCFG_RX_BROAD 0x08
97 1.2 sakamoto #define VR_RXCFG_RX_PROMISC 0x10
98 1.2 sakamoto #define VR_RXCFG_RX_THRESH 0xE0
99 1.2 sakamoto
100 1.2 sakamoto #define VR_RXTHRESH_32BYTES 0x00
101 1.2 sakamoto #define VR_RXTHRESH_64BYTES 0x20
102 1.2 sakamoto #define VR_RXTHRESH_128BYTES 0x40
103 1.2 sakamoto #define VR_RXTHRESH_256BYTES 0x60
104 1.2 sakamoto #define VR_RXTHRESH_512BYTES 0x80
105 1.2 sakamoto #define VR_RXTHRESH_768BYTES 0xA0
106 1.2 sakamoto #define VR_RXTHRESH_1024BYTES 0xC0
107 1.2 sakamoto #define VR_RXTHRESH_STORENFWD 0xE0
108 1.1 sakamoto
109 1.1 sakamoto /*
110 1.1 sakamoto * TX config bits.
111 1.1 sakamoto */
112 1.2 sakamoto #define VR_TXCFG_RSVD0 0x01
113 1.2 sakamoto #define VR_TXCFG_LOOPBKMODE 0x06
114 1.2 sakamoto #define VR_TXCFG_BACKOFF 0x08
115 1.2 sakamoto #define VR_TXCFG_RSVD1 0x10
116 1.2 sakamoto #define VR_TXCFG_TX_THRESH 0xE0
117 1.2 sakamoto
118 1.2 sakamoto #define VR_TXTHRESH_32BYTES 0x00
119 1.2 sakamoto #define VR_TXTHRESH_64BYTES 0x20
120 1.2 sakamoto #define VR_TXTHRESH_128BYTES 0x40
121 1.2 sakamoto #define VR_TXTHRESH_256BYTES 0x60
122 1.2 sakamoto #define VR_TXTHRESH_512BYTES 0x80
123 1.2 sakamoto #define VR_TXTHRESH_768BYTES 0xA0
124 1.2 sakamoto #define VR_TXTHRESH_1024BYTES 0xC0
125 1.2 sakamoto #define VR_TXTHRESH_STORENFWD 0xE0
126 1.1 sakamoto
127 1.1 sakamoto /*
128 1.1 sakamoto * Command register bits.
129 1.1 sakamoto */
130 1.2 sakamoto #define VR_CMD_INIT 0x0001
131 1.2 sakamoto #define VR_CMD_START 0x0002
132 1.2 sakamoto #define VR_CMD_STOP 0x0004
133 1.2 sakamoto #define VR_CMD_RX_ON 0x0008
134 1.2 sakamoto #define VR_CMD_TX_ON 0x0010
135 1.1 sakamoto #define VR_CMD_TX_GO 0x0020
136 1.2 sakamoto #define VR_CMD_RX_GO 0x0040
137 1.2 sakamoto #define VR_CMD_RSVD 0x0080
138 1.2 sakamoto #define VR_CMD_RX_EARLY 0x0100
139 1.2 sakamoto #define VR_CMD_TX_EARLY 0x0200
140 1.2 sakamoto #define VR_CMD_FULLDUPLEX 0x0400
141 1.2 sakamoto #define VR_CMD_TX_NOPOLL 0x0800
142 1.1 sakamoto
143 1.2 sakamoto #define VR_CMD_RESET 0x8000
144 1.1 sakamoto
145 1.1 sakamoto /*
146 1.1 sakamoto * Interrupt status bits.
147 1.1 sakamoto */
148 1.2 sakamoto #define VR_ISR_RX_OK 0x0001 /* packet rx ok */
149 1.2 sakamoto #define VR_ISR_TX_OK 0x0002 /* packet tx ok */
150 1.2 sakamoto #define VR_ISR_RX_ERR 0x0004 /* packet rx with err */
151 1.2 sakamoto #define VR_ISR_TX_ABRT 0x0008 /* tx aborted due to excess colls */
152 1.2 sakamoto #define VR_ISR_TX_UNDERRUN 0x0010 /* tx buffer underflow */
153 1.2 sakamoto #define VR_ISR_RX_NOBUF 0x0020 /* no rx buffer available */
154 1.2 sakamoto #define VR_ISR_BUSERR 0x0040 /* PCI bus error */
155 1.2 sakamoto #define VR_ISR_STATSOFLOW 0x0080 /* stats counter oflow */
156 1.2 sakamoto #define VR_ISR_RX_EARLY 0x0100 /* rx early */
157 1.2 sakamoto #define VR_ISR_LINKSTAT 0x0200 /* MII status change */
158 1.2 sakamoto #define VR_ISR_RX_OFLOW 0x0400 /* rx FIFO overflow */
159 1.2 sakamoto #define VR_ISR_RX_DROPPED 0x0800
160 1.2 sakamoto #define VR_ISR_RX_NOBUF2 0x1000
161 1.2 sakamoto #define VR_ISR_TX_ABRT2 0x2000
162 1.2 sakamoto #define VR_ISR_LINKSTAT2 0x4000
163 1.2 sakamoto #define VR_ISR_MAGICPACKET 0x8000
164 1.1 sakamoto
165 1.1 sakamoto /*
166 1.1 sakamoto * Interrupt mask bits.
167 1.1 sakamoto */
168 1.2 sakamoto #define VR_IMR_RX_OK 0x0001 /* packet rx ok */
169 1.2 sakamoto #define VR_IMR_TX_OK 0x0002 /* packet tx ok */
170 1.2 sakamoto #define VR_IMR_RX_ERR 0x0004 /* packet rx with err */
171 1.2 sakamoto #define VR_IMR_TX_ABRT 0x0008 /* tx aborted due to excess colls */
172 1.2 sakamoto #define VR_IMR_TX_UNDERRUN 0x0010 /* tx buffer underflow */
173 1.2 sakamoto #define VR_IMR_RX_NOBUF 0x0020 /* no rx buffer available */
174 1.2 sakamoto #define VR_IMR_BUSERR 0x0040 /* PCI bus error */
175 1.2 sakamoto #define VR_IMR_STATSOFLOW 0x0080 /* stats counter oflow */
176 1.2 sakamoto #define VR_IMR_RX_EARLY 0x0100 /* rx early */
177 1.2 sakamoto #define VR_IMR_LINKSTAT 0x0200 /* MII status change */
178 1.2 sakamoto #define VR_IMR_RX_OFLOW 0x0400 /* rx FIFO overflow */
179 1.2 sakamoto #define VR_IMR_RX_DROPPED 0x0800
180 1.2 sakamoto #define VR_IMR_RX_NOBUF2 0x1000
181 1.2 sakamoto #define VR_IMR_TX_ABRT2 0x2000
182 1.2 sakamoto #define VR_IMR_LINKSTAT2 0x4000
183 1.2 sakamoto #define VR_IMR_MAGICPACKET 0x8000
184 1.1 sakamoto
185 1.2 sakamoto #define VR_INTRS \
186 1.1 sakamoto (VR_IMR_RX_OK|VR_IMR_TX_OK|VR_IMR_RX_NOBUF| \
187 1.1 sakamoto VR_IMR_TX_ABRT|VR_IMR_TX_UNDERRUN|VR_IMR_BUSERR| \
188 1.1 sakamoto VR_IMR_RX_ERR|VR_ISR_RX_DROPPED)
189 1.1 sakamoto
190 1.1 sakamoto /*
191 1.1 sakamoto * MII status register.
192 1.1 sakamoto */
193 1.1 sakamoto
194 1.2 sakamoto #define VR_MIISTAT_SPEED 0x01
195 1.2 sakamoto #define VR_MIISTAT_LINKFAULT 0x02
196 1.2 sakamoto #define VR_MIISTAT_MGTREADERR 0x04
197 1.2 sakamoto #define VR_MIISTAT_MIIERR 0x08
198 1.2 sakamoto #define VR_MIISTAT_PHYOPT 0x10
199 1.2 sakamoto #define VR_MIISTAT_MDC_SPEED 0x20
200 1.2 sakamoto #define VR_MIISTAT_RSVD 0x40
201 1.2 sakamoto #define VR_MIISTAT_GPIO1POLL 0x80
202 1.1 sakamoto
203 1.1 sakamoto /*
204 1.1 sakamoto * MII command register bits.
205 1.1 sakamoto */
206 1.2 sakamoto #define VR_MIICMD_CLK 0x01
207 1.8 thorpej #define VR_MIICMD_DATAIN 0x02
208 1.8 thorpej #define VR_MIICMD_DATAOUT 0x04
209 1.2 sakamoto #define VR_MIICMD_DIR 0x08
210 1.2 sakamoto #define VR_MIICMD_DIRECTPGM 0x10
211 1.2 sakamoto #define VR_MIICMD_WRITE_ENB 0x20
212 1.2 sakamoto #define VR_MIICMD_READ_ENB 0x40
213 1.2 sakamoto #define VR_MIICMD_AUTOPOLL 0x80
214 1.1 sakamoto
215 1.1 sakamoto /*
216 1.1 sakamoto * EEPROM control bits.
217 1.1 sakamoto */
218 1.2 sakamoto #define VR_EECSR_DATAIN 0x01 /* data out */
219 1.2 sakamoto #define VR_EECSR_DATAOUT 0x02 /* data in */
220 1.2 sakamoto #define VR_EECSR_CLK 0x04 /* clock */
221 1.2 sakamoto #define VR_EECSR_CS 0x08 /* chip select */
222 1.2 sakamoto #define VR_EECSR_DPM 0x10
223 1.2 sakamoto #define VR_EECSR_LOAD 0x20
224 1.2 sakamoto #define VR_EECSR_EMBP 0x40
225 1.2 sakamoto #define VR_EECSR_EEPR 0x80
226 1.2 sakamoto
227 1.2 sakamoto #define VR_EECMD_WRITE 0x140
228 1.2 sakamoto #define VR_EECMD_READ 0x180
229 1.2 sakamoto #define VR_EECMD_ERASE 0x1c0
230 1.1 sakamoto
231 1.1 sakamoto /*
232 1.1 sakamoto * Test register bits.
233 1.1 sakamoto */
234 1.2 sakamoto #define VR_TEST_TEST0 0x01
235 1.2 sakamoto #define VR_TEST_TEST1 0x02
236 1.2 sakamoto #define VR_TEST_TEST2 0x04
237 1.2 sakamoto #define VR_TEST_TSTUD 0x08
238 1.2 sakamoto #define VR_TEST_TSTOV 0x10
239 1.2 sakamoto #define VR_TEST_BKOFF 0x20
240 1.2 sakamoto #define VR_TEST_FCOL 0x40
241 1.2 sakamoto #define VR_TEST_HBDES 0x80
242 1.1 sakamoto
243 1.1 sakamoto /*
244 1.1 sakamoto * Config register bits.
245 1.1 sakamoto */
246 1.2 sakamoto #define VR_CFG_GPIO2OUTENB 0x00000001
247 1.2 sakamoto #define VR_CFG_GPIO2OUT 0x00000002 /* gen. purp. pin */
248 1.2 sakamoto #define VR_CFG_GPIO2IN 0x00000004 /* gen. purp. pin */
249 1.2 sakamoto #define VR_CFG_AUTOOPT 0x00000008 /* enable rx/tx autopoll */
250 1.2 sakamoto #define VR_CFG_MIIOPT 0x00000010
251 1.2 sakamoto #define VR_CFG_MMIENB 0x00000020 /* memory mapped mode enb */
252 1.2 sakamoto #define VR_CFG_JUMPER 0x00000040 /* PHY and oper. mode select */
253 1.2 sakamoto #define VR_CFG_EELOAD 0x00000080 /* enable EEPROM programming */
254 1.2 sakamoto #define VR_CFG_LATMENB 0x00000100 /* larency timer effect enb. */
255 1.2 sakamoto #define VR_CFG_MRREADWAIT 0x00000200
256 1.2 sakamoto #define VR_CFG_MRWRITEWAIT 0x00000400
257 1.2 sakamoto #define VR_CFG_RX_ARB 0x00000800
258 1.2 sakamoto #define VR_CFG_TX_ARB 0x00001000
259 1.2 sakamoto #define VR_CFG_READMULTI 0x00002000
260 1.2 sakamoto #define VR_CFG_TX_PACE 0x00004000
261 1.2 sakamoto #define VR_CFG_TX_QDIS 0x00008000
262 1.2 sakamoto #define VR_CFG_ROMSEL0 0x00010000
263 1.2 sakamoto #define VR_CFG_ROMSEL1 0x00020000
264 1.2 sakamoto #define VR_CFG_ROMSEL2 0x00040000
265 1.2 sakamoto #define VR_CFG_ROMTIMESEL 0x00080000
266 1.2 sakamoto #define VR_CFG_RSVD0 0x00100000
267 1.2 sakamoto #define VR_CFG_ROMDLY 0x00200000
268 1.2 sakamoto #define VR_CFG_ROMOPT 0x00400000
269 1.2 sakamoto #define VR_CFG_RSVD1 0x00800000
270 1.2 sakamoto #define VR_CFG_BACKOFFOPT 0x01000000
271 1.2 sakamoto #define VR_CFG_BACKOFFMOD 0x02000000
272 1.2 sakamoto #define VR_CFG_CAPEFFECT 0x04000000
273 1.2 sakamoto #define VR_CFG_BACKOFFRAND 0x08000000
274 1.2 sakamoto #define VR_CFG_MAGICKPACKET 0x10000000
275 1.2 sakamoto #define VR_CFG_PCIREADLINE 0x20000000
276 1.2 sakamoto #define VR_CFG_DIAG 0x40000000
277 1.2 sakamoto #define VR_CFG_GPIOEN 0x80000000
278 1.1 sakamoto
279 1.10 lha /* Sticky HW bits */
280 1.10 lha #define VR_STICKHW_DS0 0x01
281 1.10 lha #define VR_STICKHW_DS1 0x02
282 1.10 lha #define VR_STICKHW_WOL_ENB 0x04
283 1.10 lha #define VR_STICKHW_WOL_STS 0x08
284 1.10 lha #define VR_STICKHW_LEGWOL_ENB 0x80
285 1.12 tsutsui
286 1.12 tsutsui /*
287 1.12 tsutsui * BCR0 register bits.
288 1.12 tsutsui */
289 1.12 tsutsui #define VR_BCR0_DMA_LENGTH 0x07
290 1.12 tsutsui #define VR_BCR0_DMA_32BYTES 0x00
291 1.12 tsutsui #define VR_BCR0_DMA_64BYTES 0x01
292 1.12 tsutsui #define VR_BCR0_DMA_128BYTES 0x02
293 1.12 tsutsui #define VR_BCR0_DMA_256BYTES 0x03
294 1.12 tsutsui #define VR_BCR0_DMA_512BYTES 0x04
295 1.12 tsutsui #define VR_BCR0_DMA_1024BYTES 0x05
296 1.12 tsutsui #define VR_BCR0_DMA_STORENFWD 0x07
297 1.12 tsutsui
298 1.12 tsutsui #define VR_BCR0_RX_THRESH 0x38
299 1.12 tsutsui #define VR_BCR0_RXTH_CFG 0x00
300 1.12 tsutsui #define VR_BCR0_RXTH_64BYTES 0x08
301 1.12 tsutsui #define VR_BCR0_RXTH_128BYTES 0x10
302 1.12 tsutsui #define VR_BCR0_RXTH_256BYTES 0x18
303 1.12 tsutsui #define VR_BCR0_RXTH_512BYTES 0x20
304 1.12 tsutsui #define VR_BCR0_RXTH_1024BYTES 0x28
305 1.12 tsutsui #define VR_BCR0_RXTH_STORENFWD 0x38
306 1.12 tsutsui
307 1.12 tsutsui #define VR_BCR0_EXTLED 0x40
308 1.12 tsutsui #define VR_BCR0_MED2 0x80
309 1.12 tsutsui
310 1.12 tsutsui /*
311 1.12 tsutsui * BCR1 register bits.
312 1.12 tsutsui */
313 1.12 tsutsui #define VR_BCR1_POT0 0x01
314 1.12 tsutsui #define VR_BCR1_POT1 0x02
315 1.12 tsutsui #define VR_BCR1_POT2 0x04
316 1.12 tsutsui
317 1.12 tsutsui #define VR_BCR1_TX_THRESH 0x38
318 1.12 tsutsui #define VR_BCR1_TXTH_CFG 0x00
319 1.12 tsutsui #define VR_BCR1_TXTH_64BYTES 0x08
320 1.12 tsutsui #define VR_BCR1_TXTH_128BYTES 0x10
321 1.12 tsutsui #define VR_BCR1_TXTH_256BYTES 0x18
322 1.12 tsutsui #define VR_BCR1_TXTH_512BYTES 0x20
323 1.12 tsutsui #define VR_BCR1_TXTH_1024BYTES 0x28
324 1.12 tsutsui #define VR_BCR1_TXTH_STORENFWD 0x38
325 1.10 lha
326 1.1 sakamoto /*
327 1.1 sakamoto * Rhine TX/RX list structure.
328 1.1 sakamoto */
329 1.1 sakamoto
330 1.1 sakamoto struct vr_desc {
331 1.1 sakamoto u_int32_t vr_status;
332 1.1 sakamoto u_int32_t vr_ctl;
333 1.1 sakamoto u_int32_t vr_ptr1;
334 1.1 sakamoto u_int32_t vr_ptr2;
335 1.1 sakamoto };
336 1.1 sakamoto
337 1.2 sakamoto #define vr_data vr_ptr1
338 1.2 sakamoto #define vr_next vr_ptr2
339 1.1 sakamoto
340 1.1 sakamoto
341 1.2 sakamoto #define VR_RXSTAT_RXERR 0x00000001
342 1.2 sakamoto #define VR_RXSTAT_CRCERR 0x00000002
343 1.2 sakamoto #define VR_RXSTAT_FRAMEALIGNERR 0x00000004
344 1.2 sakamoto #define VR_RXSTAT_FIFOOFLOW 0x00000008
345 1.2 sakamoto #define VR_RXSTAT_GIANT 0x00000010
346 1.2 sakamoto #define VR_RXSTAT_RUNT 0x00000020
347 1.2 sakamoto #define VR_RXSTAT_BUSERR 0x00000040
348 1.2 sakamoto #define VR_RXSTAT_BUFFERR 0x00000080
349 1.2 sakamoto #define VR_RXSTAT_LASTFRAG 0x00000100
350 1.2 sakamoto #define VR_RXSTAT_FIRSTFRAG 0x00000200
351 1.2 sakamoto #define VR_RXSTAT_RLINK 0x00000400
352 1.2 sakamoto #define VR_RXSTAT_RX_PHYS 0x00000800
353 1.2 sakamoto #define VR_RXSTAT_RX_BROAD 0x00001000
354 1.2 sakamoto #define VR_RXSTAT_RX_MULTI 0x00002000
355 1.2 sakamoto #define VR_RXSTAT_RX_OK 0x00004000
356 1.2 sakamoto #define VR_RXSTAT_RXLEN 0x07FF0000
357 1.2 sakamoto #define VR_RXSTAT_RXLEN_EXT 0x78000000
358 1.2 sakamoto #define VR_RXSTAT_OWN 0x80000000
359 1.2 sakamoto
360 1.2 sakamoto #define VR_RXBYTES(x) ((x & VR_RXSTAT_RXLEN) >> 16)
361 1.2 sakamoto
362 1.2 sakamoto #define VR_RXCTL_BUFLEN 0x000007FF
363 1.2 sakamoto #define VR_RXCTL_BUFLEN_EXT 0x00007800
364 1.2 sakamoto #define VR_RXCTL_CHAIN 0x00008000
365 1.2 sakamoto #define VR_RXCTL_RX_INTR 0x00800000
366 1.2 sakamoto
367 1.2 sakamoto #define VR_TXSTAT_DEFER 0x00000001
368 1.2 sakamoto #define VR_TXSTAT_UNDERRUN 0x00000002
369 1.2 sakamoto #define VR_TXSTAT_COLLCNT 0x00000078
370 1.2 sakamoto #define VR_TXSTAT_SQE 0x00000080
371 1.2 sakamoto #define VR_TXSTAT_ABRT 0x00000100
372 1.2 sakamoto #define VR_TXSTAT_LATECOLL 0x00000200
373 1.2 sakamoto #define VR_TXSTAT_CARRLOST 0x00000400
374 1.2 sakamoto #define VR_TXSTAT_BUSERR 0x00002000
375 1.2 sakamoto #define VR_TXSTAT_JABTIMEO 0x00004000
376 1.2 sakamoto #define VR_TXSTAT_ERRSUM 0x00008000
377 1.2 sakamoto #define VR_TXSTAT_OWN 0x80000000
378 1.2 sakamoto
379 1.2 sakamoto #define VR_TXCTL_BUFLEN 0x000007FF
380 1.2 sakamoto #define VR_TXCTL_BUFLEN_EXT 0x00007800
381 1.2 sakamoto #define VR_TXCTL_TLINK 0x00008000
382 1.2 sakamoto #define VR_TXCTL_FIRSTFRAG 0x00200000
383 1.2 sakamoto #define VR_TXCTL_LASTFRAG 0x00400000
384 1.2 sakamoto #define VR_TXCTL_FINT 0x00800000
385 1.2 sakamoto
386 1.2 sakamoto
387 1.2 sakamoto #define VR_MIN_FRAMELEN 60
388 1.1 sakamoto
389 1.1 sakamoto /*
390 1.10 lha * VIA Rhine revision IDs
391 1.10 lha */
392 1.10 lha
393 1.10 lha #define REV_ID_VT3043_E 0x04
394 1.10 lha #define REV_ID_VT3071_A 0x20
395 1.10 lha #define REV_ID_VT3071_B 0x21
396 1.10 lha #define REV_ID_VT3065_A 0x40
397 1.10 lha #define REV_ID_VT3065_B 0x41
398 1.10 lha #define REV_ID_VT3065_C 0x42
399 1.10 lha #define REV_ID_VT3106 0x80
400 1.10 lha #define REV_ID_VT3106_J 0x80 /* 0x80-0x8F */
401 1.10 lha #define REV_ID_VT3106_S 0x90 /* 0x90-0xA0 */
402 1.10 lha
403 1.10 lha /*
404 1.1 sakamoto * PCI low memory base and low I/O base register, and
405 1.1 sakamoto * other PCI registers.
406 1.1 sakamoto */
407 1.1 sakamoto
408 1.2 sakamoto #define VR_PCI_LOIO 0x10
409 1.2 sakamoto #define VR_PCI_LOMEM 0x14
410 1.2 sakamoto #define VR_PCI_RESETOPT 0x48
411 1.2 sakamoto #define VR_PCI_EEPROM_DATA 0x4C
412