Home | History | Annotate | Line # | Download | only in pci
if_vrreg.h revision 1.8
      1  1.8   thorpej /*	$NetBSD: if_vrreg.h,v 1.8 1999/02/05 01:10:30 thorpej Exp $	*/
      2  1.2  sakamoto 
      3  1.1  sakamoto /*
      4  1.1  sakamoto  * Copyright (c) 1997, 1998
      5  1.1  sakamoto  *	Bill Paul <wpaul (at) ctr.columbia.edu>.  All rights reserved.
      6  1.1  sakamoto  *
      7  1.1  sakamoto  * Redistribution and use in source and binary forms, with or without
      8  1.1  sakamoto  * modification, are permitted provided that the following conditions
      9  1.1  sakamoto  * are met:
     10  1.1  sakamoto  * 1. Redistributions of source code must retain the above copyright
     11  1.1  sakamoto  *    notice, this list of conditions and the following disclaimer.
     12  1.1  sakamoto  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.1  sakamoto  *    notice, this list of conditions and the following disclaimer in the
     14  1.1  sakamoto  *    documentation and/or other materials provided with the distribution.
     15  1.1  sakamoto  * 3. All advertising materials mentioning features or use of this software
     16  1.1  sakamoto  *    must display the following acknowledgement:
     17  1.1  sakamoto  *	This product includes software developed by Bill Paul.
     18  1.1  sakamoto  * 4. Neither the name of the author nor the names of any co-contributors
     19  1.1  sakamoto  *    may be used to endorse or promote products derived from this software
     20  1.1  sakamoto  *    without specific prior written permission.
     21  1.1  sakamoto  *
     22  1.1  sakamoto  * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
     23  1.1  sakamoto  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     24  1.1  sakamoto  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     25  1.1  sakamoto  * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
     26  1.1  sakamoto  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     27  1.1  sakamoto  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     28  1.1  sakamoto  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     29  1.1  sakamoto  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     30  1.1  sakamoto  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     31  1.1  sakamoto  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
     32  1.1  sakamoto  * THE POSSIBILITY OF SUCH DAMAGE.
     33  1.1  sakamoto  *
     34  1.2  sakamoto  *	$FreeBSD: if_vrreg.h,v 1.2 1999/01/10 18:51:49 wpaul Exp $
     35  1.1  sakamoto  */
     36  1.1  sakamoto 
     37  1.1  sakamoto /*
     38  1.1  sakamoto  * Rhine register definitions.
     39  1.1  sakamoto  */
     40  1.1  sakamoto 
     41  1.2  sakamoto #define	VR_PAR0			0x00	/* node address 0 to 4 */
     42  1.2  sakamoto #define	VR_PAR1			0x04	/* node address 2 to 6 */
     43  1.2  sakamoto #define	VR_RXCFG		0x06	/* receiver config register */
     44  1.2  sakamoto #define	VR_TXCFG		0x07	/* transmit config register */
     45  1.2  sakamoto #define	VR_COMMAND		0x08	/* command register */
     46  1.2  sakamoto #define	VR_ISR			0x0C	/* interrupt/status register */
     47  1.2  sakamoto #define	VR_IMR			0x0E	/* interrupt mask register */
     48  1.2  sakamoto #define	VR_MAR0			0x10	/* multicast hash 0 */
     49  1.2  sakamoto #define	VR_MAR1			0x14	/* multicast hash 1 */
     50  1.2  sakamoto #define	VR_RXADDR		0x18	/* rx descriptor list start addr */
     51  1.2  sakamoto #define	VR_TXADDR		0x1C	/* tx descriptor list start addr */
     52  1.2  sakamoto #define	VR_CURRXDESC0		0x20
     53  1.2  sakamoto #define	VR_CURRXDESC1		0x24
     54  1.2  sakamoto #define	VR_CURRXDESC2		0x28
     55  1.2  sakamoto #define	VR_CURRXDESC3		0x2C
     56  1.2  sakamoto #define	VR_NEXTRXDESC0		0x30
     57  1.2  sakamoto #define	VR_NEXTRXDESC1		0x34
     58  1.2  sakamoto #define	VR_NEXTRXDESC2		0x38
     59  1.2  sakamoto #define	VR_NEXTRXDESC3		0x3C
     60  1.2  sakamoto #define	VR_CURTXDESC0		0x40
     61  1.2  sakamoto #define	VR_CURTXDESC1		0x44
     62  1.2  sakamoto #define	VR_CURTXDESC2		0x48
     63  1.2  sakamoto #define	VR_CURTXDESC3		0x4C
     64  1.2  sakamoto #define	VR_NEXTTXDESC0		0x50
     65  1.2  sakamoto #define	VR_NEXTTXDESC1		0x54
     66  1.2  sakamoto #define	VR_NEXTTXDESC2		0x58
     67  1.2  sakamoto #define	VR_NEXTTXDESC3		0x5C
     68  1.2  sakamoto #define	VR_CURRXDMA		0x60	/* current RX DMA address */
     69  1.2  sakamoto #define	VR_CURTXDMA		0x64	/* current TX DMA address */
     70  1.2  sakamoto #define	VR_TALLYCNT		0x68	/* tally counter test register */
     71  1.2  sakamoto #define	VR_PHYADDR		0x6C
     72  1.2  sakamoto #define	VR_MIISTAT		0x6D
     73  1.2  sakamoto #define	VR_BCR0			0x6E
     74  1.2  sakamoto #define	VR_BCR1			0x6F
     75  1.2  sakamoto #define	VR_MIICMD		0x70
     76  1.2  sakamoto #define	VR_MIIADDR		0x71
     77  1.2  sakamoto #define	VR_MIIDATA		0x72
     78  1.2  sakamoto #define	VR_EECSR		0x74
     79  1.2  sakamoto #define	VR_TEST			0x75
     80  1.2  sakamoto #define	VR_GPIO			0x76
     81  1.2  sakamoto #define	VR_CONFIG		0x78
     82  1.2  sakamoto #define	VR_MPA_CNT		0x7C
     83  1.2  sakamoto #define	VR_CRC_CNT		0x7E
     84  1.1  sakamoto 
     85  1.1  sakamoto /*
     86  1.1  sakamoto  * RX config bits.
     87  1.1  sakamoto  */
     88  1.2  sakamoto #define	VR_RXCFG_RX_ERRPKTS	0x01
     89  1.2  sakamoto #define	VR_RXCFG_RX_RUNT	0x02
     90  1.2  sakamoto #define	VR_RXCFG_RX_MULTI	0x04
     91  1.2  sakamoto #define	VR_RXCFG_RX_BROAD	0x08
     92  1.2  sakamoto #define	VR_RXCFG_RX_PROMISC	0x10
     93  1.2  sakamoto #define	VR_RXCFG_RX_THRESH	0xE0
     94  1.2  sakamoto 
     95  1.2  sakamoto #define	VR_RXTHRESH_32BYTES	0x00
     96  1.2  sakamoto #define	VR_RXTHRESH_64BYTES	0x20
     97  1.2  sakamoto #define	VR_RXTHRESH_128BYTES	0x40
     98  1.2  sakamoto #define	VR_RXTHRESH_256BYTES	0x60
     99  1.2  sakamoto #define	VR_RXTHRESH_512BYTES	0x80
    100  1.2  sakamoto #define	VR_RXTHRESH_768BYTES	0xA0
    101  1.2  sakamoto #define	VR_RXTHRESH_1024BYTES	0xC0
    102  1.2  sakamoto #define	VR_RXTHRESH_STORENFWD	0xE0
    103  1.1  sakamoto 
    104  1.1  sakamoto /*
    105  1.1  sakamoto  * TX config bits.
    106  1.1  sakamoto  */
    107  1.2  sakamoto #define	VR_TXCFG_RSVD0		0x01
    108  1.2  sakamoto #define	VR_TXCFG_LOOPBKMODE	0x06
    109  1.2  sakamoto #define	VR_TXCFG_BACKOFF	0x08
    110  1.2  sakamoto #define	VR_TXCFG_RSVD1		0x10
    111  1.2  sakamoto #define	VR_TXCFG_TX_THRESH	0xE0
    112  1.2  sakamoto 
    113  1.2  sakamoto #define	VR_TXTHRESH_32BYTES	0x00
    114  1.2  sakamoto #define	VR_TXTHRESH_64BYTES	0x20
    115  1.2  sakamoto #define	VR_TXTHRESH_128BYTES	0x40
    116  1.2  sakamoto #define	VR_TXTHRESH_256BYTES	0x60
    117  1.2  sakamoto #define	VR_TXTHRESH_512BYTES	0x80
    118  1.2  sakamoto #define	VR_TXTHRESH_768BYTES	0xA0
    119  1.2  sakamoto #define	VR_TXTHRESH_1024BYTES	0xC0
    120  1.2  sakamoto #define	VR_TXTHRESH_STORENFWD	0xE0
    121  1.1  sakamoto 
    122  1.1  sakamoto /*
    123  1.1  sakamoto  * Command register bits.
    124  1.1  sakamoto  */
    125  1.2  sakamoto #define	VR_CMD_INIT		0x0001
    126  1.2  sakamoto #define	VR_CMD_START		0x0002
    127  1.2  sakamoto #define	VR_CMD_STOP		0x0004
    128  1.2  sakamoto #define	VR_CMD_RX_ON		0x0008
    129  1.2  sakamoto #define	VR_CMD_TX_ON		0x0010
    130  1.1  sakamoto #define	VR_CMD_TX_GO		0x0020
    131  1.2  sakamoto #define	VR_CMD_RX_GO		0x0040
    132  1.2  sakamoto #define	VR_CMD_RSVD		0x0080
    133  1.2  sakamoto #define	VR_CMD_RX_EARLY		0x0100
    134  1.2  sakamoto #define	VR_CMD_TX_EARLY		0x0200
    135  1.2  sakamoto #define	VR_CMD_FULLDUPLEX	0x0400
    136  1.2  sakamoto #define	VR_CMD_TX_NOPOLL	0x0800
    137  1.1  sakamoto 
    138  1.2  sakamoto #define	VR_CMD_RESET		0x8000
    139  1.1  sakamoto 
    140  1.1  sakamoto /*
    141  1.1  sakamoto  * Interrupt status bits.
    142  1.1  sakamoto  */
    143  1.2  sakamoto #define	VR_ISR_RX_OK		0x0001	/* packet rx ok */
    144  1.2  sakamoto #define	VR_ISR_TX_OK		0x0002	/* packet tx ok */
    145  1.2  sakamoto #define	VR_ISR_RX_ERR		0x0004	/* packet rx with err */
    146  1.2  sakamoto #define	VR_ISR_TX_ABRT		0x0008	/* tx aborted due to excess colls */
    147  1.2  sakamoto #define	VR_ISR_TX_UNDERRUN	0x0010	/* tx buffer underflow */
    148  1.2  sakamoto #define	VR_ISR_RX_NOBUF		0x0020	/* no rx buffer available */
    149  1.2  sakamoto #define	VR_ISR_BUSERR		0x0040	/* PCI bus error */
    150  1.2  sakamoto #define	VR_ISR_STATSOFLOW	0x0080	/* stats counter oflow */
    151  1.2  sakamoto #define	VR_ISR_RX_EARLY		0x0100	/* rx early */
    152  1.2  sakamoto #define	VR_ISR_LINKSTAT		0x0200	/* MII status change */
    153  1.2  sakamoto #define	VR_ISR_RX_OFLOW		0x0400	/* rx FIFO overflow */
    154  1.2  sakamoto #define	VR_ISR_RX_DROPPED	0x0800
    155  1.2  sakamoto #define	VR_ISR_RX_NOBUF2	0x1000
    156  1.2  sakamoto #define	VR_ISR_TX_ABRT2		0x2000
    157  1.2  sakamoto #define	VR_ISR_LINKSTAT2	0x4000
    158  1.2  sakamoto #define	VR_ISR_MAGICPACKET	0x8000
    159  1.1  sakamoto 
    160  1.1  sakamoto /*
    161  1.1  sakamoto  * Interrupt mask bits.
    162  1.1  sakamoto  */
    163  1.2  sakamoto #define	VR_IMR_RX_OK		0x0001	/* packet rx ok */
    164  1.2  sakamoto #define	VR_IMR_TX_OK		0x0002	/* packet tx ok */
    165  1.2  sakamoto #define	VR_IMR_RX_ERR		0x0004	/* packet rx with err */
    166  1.2  sakamoto #define	VR_IMR_TX_ABRT		0x0008	/* tx aborted due to excess colls */
    167  1.2  sakamoto #define	VR_IMR_TX_UNDERRUN	0x0010	/* tx buffer underflow */
    168  1.2  sakamoto #define	VR_IMR_RX_NOBUF		0x0020	/* no rx buffer available */
    169  1.2  sakamoto #define	VR_IMR_BUSERR		0x0040	/* PCI bus error */
    170  1.2  sakamoto #define	VR_IMR_STATSOFLOW	0x0080	/* stats counter oflow */
    171  1.2  sakamoto #define	VR_IMR_RX_EARLY		0x0100	/* rx early */
    172  1.2  sakamoto #define	VR_IMR_LINKSTAT		0x0200	/* MII status change */
    173  1.2  sakamoto #define	VR_IMR_RX_OFLOW		0x0400	/* rx FIFO overflow */
    174  1.2  sakamoto #define	VR_IMR_RX_DROPPED	0x0800
    175  1.2  sakamoto #define	VR_IMR_RX_NOBUF2	0x1000
    176  1.2  sakamoto #define	VR_IMR_TX_ABRT2		0x2000
    177  1.2  sakamoto #define	VR_IMR_LINKSTAT2	0x4000
    178  1.2  sakamoto #define	VR_IMR_MAGICPACKET	0x8000
    179  1.1  sakamoto 
    180  1.2  sakamoto #define	VR_INTRS							\
    181  1.1  sakamoto 	(VR_IMR_RX_OK|VR_IMR_TX_OK|VR_IMR_RX_NOBUF|			\
    182  1.1  sakamoto 	VR_IMR_TX_ABRT|VR_IMR_TX_UNDERRUN|VR_IMR_BUSERR|		\
    183  1.1  sakamoto 	VR_IMR_RX_ERR|VR_ISR_RX_DROPPED)
    184  1.1  sakamoto 
    185  1.1  sakamoto /*
    186  1.1  sakamoto  * MII status register.
    187  1.1  sakamoto  */
    188  1.1  sakamoto 
    189  1.2  sakamoto #define	VR_MIISTAT_SPEED	0x01
    190  1.2  sakamoto #define	VR_MIISTAT_LINKFAULT	0x02
    191  1.2  sakamoto #define	VR_MIISTAT_MGTREADERR	0x04
    192  1.2  sakamoto #define	VR_MIISTAT_MIIERR	0x08
    193  1.2  sakamoto #define	VR_MIISTAT_PHYOPT	0x10
    194  1.2  sakamoto #define	VR_MIISTAT_MDC_SPEED	0x20
    195  1.2  sakamoto #define	VR_MIISTAT_RSVD		0x40
    196  1.2  sakamoto #define	VR_MIISTAT_GPIO1POLL	0x80
    197  1.1  sakamoto 
    198  1.1  sakamoto /*
    199  1.1  sakamoto  * MII command register bits.
    200  1.1  sakamoto  */
    201  1.2  sakamoto #define	VR_MIICMD_CLK		0x01
    202  1.8   thorpej #define	VR_MIICMD_DATAIN	0x02
    203  1.8   thorpej #define	VR_MIICMD_DATAOUT	0x04
    204  1.2  sakamoto #define	VR_MIICMD_DIR		0x08
    205  1.2  sakamoto #define	VR_MIICMD_DIRECTPGM	0x10
    206  1.2  sakamoto #define	VR_MIICMD_WRITE_ENB	0x20
    207  1.2  sakamoto #define	VR_MIICMD_READ_ENB	0x40
    208  1.2  sakamoto #define	VR_MIICMD_AUTOPOLL	0x80
    209  1.1  sakamoto 
    210  1.1  sakamoto /*
    211  1.1  sakamoto  * EEPROM control bits.
    212  1.1  sakamoto  */
    213  1.2  sakamoto #define	VR_EECSR_DATAIN		0x01	/* data out */
    214  1.2  sakamoto #define	VR_EECSR_DATAOUT	0x02	/* data in */
    215  1.2  sakamoto #define	VR_EECSR_CLK		0x04	/* clock */
    216  1.2  sakamoto #define	VR_EECSR_CS		0x08	/* chip select */
    217  1.2  sakamoto #define	VR_EECSR_DPM		0x10
    218  1.2  sakamoto #define	VR_EECSR_LOAD		0x20
    219  1.2  sakamoto #define	VR_EECSR_EMBP		0x40
    220  1.2  sakamoto #define	VR_EECSR_EEPR		0x80
    221  1.2  sakamoto 
    222  1.2  sakamoto #define	VR_EECMD_WRITE		0x140
    223  1.2  sakamoto #define	VR_EECMD_READ		0x180
    224  1.2  sakamoto #define	VR_EECMD_ERASE		0x1c0
    225  1.1  sakamoto 
    226  1.1  sakamoto /*
    227  1.1  sakamoto  * Test register bits.
    228  1.1  sakamoto  */
    229  1.2  sakamoto #define	VR_TEST_TEST0		0x01
    230  1.2  sakamoto #define	VR_TEST_TEST1		0x02
    231  1.2  sakamoto #define	VR_TEST_TEST2		0x04
    232  1.2  sakamoto #define	VR_TEST_TSTUD		0x08
    233  1.2  sakamoto #define	VR_TEST_TSTOV		0x10
    234  1.2  sakamoto #define	VR_TEST_BKOFF		0x20
    235  1.2  sakamoto #define	VR_TEST_FCOL		0x40
    236  1.2  sakamoto #define	VR_TEST_HBDES		0x80
    237  1.1  sakamoto 
    238  1.1  sakamoto /*
    239  1.1  sakamoto  * Config register bits.
    240  1.1  sakamoto  */
    241  1.2  sakamoto #define	VR_CFG_GPIO2OUTENB	0x00000001
    242  1.2  sakamoto #define	VR_CFG_GPIO2OUT		0x00000002	/* gen. purp. pin */
    243  1.2  sakamoto #define	VR_CFG_GPIO2IN		0x00000004	/* gen. purp. pin */
    244  1.2  sakamoto #define	VR_CFG_AUTOOPT		0x00000008	/* enable rx/tx autopoll */
    245  1.2  sakamoto #define	VR_CFG_MIIOPT		0x00000010
    246  1.2  sakamoto #define	VR_CFG_MMIENB		0x00000020	/* memory mapped mode enb */
    247  1.2  sakamoto #define	VR_CFG_JUMPER		0x00000040	/* PHY and oper. mode select */
    248  1.2  sakamoto #define	VR_CFG_EELOAD		0x00000080	/* enable EEPROM programming */
    249  1.2  sakamoto #define	VR_CFG_LATMENB		0x00000100	/* larency timer effect enb. */
    250  1.2  sakamoto #define	VR_CFG_MRREADWAIT	0x00000200
    251  1.2  sakamoto #define	VR_CFG_MRWRITEWAIT	0x00000400
    252  1.2  sakamoto #define	VR_CFG_RX_ARB		0x00000800
    253  1.2  sakamoto #define	VR_CFG_TX_ARB		0x00001000
    254  1.2  sakamoto #define	VR_CFG_READMULTI	0x00002000
    255  1.2  sakamoto #define	VR_CFG_TX_PACE		0x00004000
    256  1.2  sakamoto #define	VR_CFG_TX_QDIS		0x00008000
    257  1.2  sakamoto #define	VR_CFG_ROMSEL0		0x00010000
    258  1.2  sakamoto #define	VR_CFG_ROMSEL1		0x00020000
    259  1.2  sakamoto #define	VR_CFG_ROMSEL2		0x00040000
    260  1.2  sakamoto #define	VR_CFG_ROMTIMESEL	0x00080000
    261  1.2  sakamoto #define	VR_CFG_RSVD0		0x00100000
    262  1.2  sakamoto #define	VR_CFG_ROMDLY		0x00200000
    263  1.2  sakamoto #define	VR_CFG_ROMOPT		0x00400000
    264  1.2  sakamoto #define	VR_CFG_RSVD1		0x00800000
    265  1.2  sakamoto #define	VR_CFG_BACKOFFOPT	0x01000000
    266  1.2  sakamoto #define	VR_CFG_BACKOFFMOD	0x02000000
    267  1.2  sakamoto #define	VR_CFG_CAPEFFECT	0x04000000
    268  1.2  sakamoto #define	VR_CFG_BACKOFFRAND	0x08000000
    269  1.2  sakamoto #define	VR_CFG_MAGICKPACKET	0x10000000
    270  1.2  sakamoto #define	VR_CFG_PCIREADLINE	0x20000000
    271  1.2  sakamoto #define	VR_CFG_DIAG		0x40000000
    272  1.2  sakamoto #define	VR_CFG_GPIOEN		0x80000000
    273  1.1  sakamoto 
    274  1.1  sakamoto /*
    275  1.1  sakamoto  * Rhine TX/RX list structure.
    276  1.1  sakamoto  */
    277  1.1  sakamoto 
    278  1.1  sakamoto struct vr_desc {
    279  1.1  sakamoto 	u_int32_t		vr_status;
    280  1.1  sakamoto 	u_int32_t		vr_ctl;
    281  1.1  sakamoto 	u_int32_t		vr_ptr1;
    282  1.1  sakamoto 	u_int32_t		vr_ptr2;
    283  1.1  sakamoto };
    284  1.1  sakamoto 
    285  1.2  sakamoto #define	vr_data		vr_ptr1
    286  1.2  sakamoto #define	vr_next		vr_ptr2
    287  1.1  sakamoto 
    288  1.1  sakamoto 
    289  1.2  sakamoto #define	VR_RXSTAT_RXERR		0x00000001
    290  1.2  sakamoto #define	VR_RXSTAT_CRCERR	0x00000002
    291  1.2  sakamoto #define	VR_RXSTAT_FRAMEALIGNERR	0x00000004
    292  1.2  sakamoto #define	VR_RXSTAT_FIFOOFLOW	0x00000008
    293  1.2  sakamoto #define	VR_RXSTAT_GIANT		0x00000010
    294  1.2  sakamoto #define	VR_RXSTAT_RUNT		0x00000020
    295  1.2  sakamoto #define	VR_RXSTAT_BUSERR	0x00000040
    296  1.2  sakamoto #define	VR_RXSTAT_BUFFERR	0x00000080
    297  1.2  sakamoto #define	VR_RXSTAT_LASTFRAG	0x00000100
    298  1.2  sakamoto #define	VR_RXSTAT_FIRSTFRAG	0x00000200
    299  1.2  sakamoto #define	VR_RXSTAT_RLINK		0x00000400
    300  1.2  sakamoto #define	VR_RXSTAT_RX_PHYS	0x00000800
    301  1.2  sakamoto #define	VR_RXSTAT_RX_BROAD	0x00001000
    302  1.2  sakamoto #define	VR_RXSTAT_RX_MULTI	0x00002000
    303  1.2  sakamoto #define	VR_RXSTAT_RX_OK		0x00004000
    304  1.2  sakamoto #define	VR_RXSTAT_RXLEN		0x07FF0000
    305  1.2  sakamoto #define	VR_RXSTAT_RXLEN_EXT	0x78000000
    306  1.2  sakamoto #define	VR_RXSTAT_OWN		0x80000000
    307  1.2  sakamoto 
    308  1.2  sakamoto #define	VR_RXBYTES(x)		((x & VR_RXSTAT_RXLEN) >> 16)
    309  1.2  sakamoto #define	VR_RXSTAT (VR_RXSTAT_FIRSTFRAG|VR_RXSTAT_LASTFRAG|VR_RXSTAT_OWN)
    310  1.2  sakamoto 
    311  1.2  sakamoto #define	VR_RXCTL_BUFLEN		0x000007FF
    312  1.2  sakamoto #define	VR_RXCTL_BUFLEN_EXT	0x00007800
    313  1.2  sakamoto #define	VR_RXCTL_CHAIN		0x00008000
    314  1.2  sakamoto #define	VR_RXCTL_RX_INTR	0x00800000
    315  1.2  sakamoto 
    316  1.2  sakamoto #define	VR_RXCTL (VR_RXCTL_CHAIN|VR_RXCTL_RX_INTR)
    317  1.2  sakamoto 
    318  1.2  sakamoto #define	VR_TXSTAT_DEFER		0x00000001
    319  1.2  sakamoto #define	VR_TXSTAT_UNDERRUN	0x00000002
    320  1.2  sakamoto #define	VR_TXSTAT_COLLCNT	0x00000078
    321  1.2  sakamoto #define	VR_TXSTAT_SQE		0x00000080
    322  1.2  sakamoto #define	VR_TXSTAT_ABRT		0x00000100
    323  1.2  sakamoto #define	VR_TXSTAT_LATECOLL	0x00000200
    324  1.2  sakamoto #define	VR_TXSTAT_CARRLOST	0x00000400
    325  1.2  sakamoto #define	VR_TXSTAT_BUSERR	0x00002000
    326  1.2  sakamoto #define	VR_TXSTAT_JABTIMEO	0x00004000
    327  1.2  sakamoto #define	VR_TXSTAT_ERRSUM	0x00008000
    328  1.2  sakamoto #define	VR_TXSTAT_OWN		0x80000000
    329  1.2  sakamoto 
    330  1.2  sakamoto #define	VR_TXCTL_BUFLEN		0x000007FF
    331  1.2  sakamoto #define	VR_TXCTL_BUFLEN_EXT	0x00007800
    332  1.2  sakamoto #define	VR_TXCTL_TLINK		0x00008000
    333  1.2  sakamoto #define	VR_TXCTL_FIRSTFRAG	0x00200000
    334  1.2  sakamoto #define	VR_TXCTL_LASTFRAG	0x00400000
    335  1.2  sakamoto #define	VR_TXCTL_FINT		0x00800000
    336  1.2  sakamoto 
    337  1.2  sakamoto 
    338  1.2  sakamoto #define	VR_MAXFRAGS		16
    339  1.2  sakamoto #define	VR_RX_LIST_CNT		64
    340  1.2  sakamoto #define	VR_TX_LIST_CNT		64
    341  1.2  sakamoto #define	VR_MIN_FRAMELEN		60
    342  1.2  sakamoto #define	VR_FRAMELEN		1536
    343  1.2  sakamoto #define	VR_RXLEN		1520
    344  1.1  sakamoto 
    345  1.2  sakamoto #define	VR_TXOWN(x)		x->vr_ptr->vr_status
    346  1.1  sakamoto 
    347  1.1  sakamoto /*
    348  1.1  sakamoto  * Texas Instruments PHY identifiers
    349  1.1  sakamoto  */
    350  1.2  sakamoto #define	TI_PHY_VENDORID		0x4000
    351  1.2  sakamoto #define	TI_PHY_10BT		0x501F
    352  1.2  sakamoto #define	TI_PHY_100VGPMI		0x502F
    353  1.1  sakamoto 
    354  1.1  sakamoto /*
    355  1.1  sakamoto  * These ID values are for the NS DP83840A 10/100 PHY
    356  1.1  sakamoto  */
    357  1.2  sakamoto #define	NS_PHY_VENDORID		0x2000
    358  1.2  sakamoto #define	NS_PHY_83840A		0x5C0F
    359  1.1  sakamoto 
    360  1.1  sakamoto /*
    361  1.1  sakamoto  * Level 1 10/100 PHY
    362  1.1  sakamoto  */
    363  1.2  sakamoto #define	LEVEL1_PHY_VENDORID	0x7810
    364  1.2  sakamoto #define	LEVEL1_PHY_LXT970	0x000F
    365  1.1  sakamoto 
    366  1.1  sakamoto /*
    367  1.1  sakamoto  * Intel 82555 10/100 PHY
    368  1.1  sakamoto  */
    369  1.2  sakamoto #define	INTEL_PHY_VENDORID	0x0A28
    370  1.2  sakamoto #define	INTEL_PHY_82555		0x015F
    371  1.1  sakamoto 
    372  1.1  sakamoto /*
    373  1.1  sakamoto  * SEEQ 80220 10/100 PHY
    374  1.1  sakamoto  */
    375  1.2  sakamoto #define	SEEQ_PHY_VENDORID	0x0016
    376  1.2  sakamoto #define	SEEQ_PHY_80220		0xF83F
    377  1.1  sakamoto 
    378  1.1  sakamoto 
    379  1.1  sakamoto /*
    380  1.1  sakamoto  * PCI low memory base and low I/O base register, and
    381  1.1  sakamoto  * other PCI registers.
    382  1.1  sakamoto  */
    383  1.1  sakamoto 
    384  1.2  sakamoto #define	VR_PCI_VENDOR_ID	0x00
    385  1.2  sakamoto #define	VR_PCI_DEVICE_ID	0x02
    386  1.2  sakamoto #define	VR_PCI_COMMAND		0x04
    387  1.2  sakamoto #define	VR_PCI_STATUS		0x06
    388  1.2  sakamoto #define	VR_PCI_CLASSCODE	0x09
    389  1.2  sakamoto #define	VR_PCI_LATENCY_TIMER	0x0D
    390  1.2  sakamoto #define	VR_PCI_HEADER_TYPE	0x0E
    391  1.2  sakamoto #define	VR_PCI_LOIO		0x10
    392  1.2  sakamoto #define	VR_PCI_LOMEM		0x14
    393  1.2  sakamoto #define	VR_PCI_BIOSROM		0x30
    394  1.2  sakamoto #define	VR_PCI_INTLINE		0x3C
    395  1.2  sakamoto #define	VR_PCI_INTPIN		0x3D
    396  1.2  sakamoto #define	VR_PCI_MINGNT		0x3E
    397  1.2  sakamoto #define	VR_PCI_MINLAT		0x0F
    398  1.2  sakamoto #define	VR_PCI_RESETOPT		0x48
    399  1.2  sakamoto #define	VR_PCI_EEPROM_DATA	0x4C
    400  1.1  sakamoto 
    401  1.1  sakamoto /* power management registers */
    402  1.2  sakamoto #define	VR_PCI_CAPID		0xDC /* 8 bits */
    403  1.2  sakamoto #define	VR_PCI_NEXTPTR		0xDD /* 8 bits */
    404  1.2  sakamoto #define	VR_PCI_PWRMGMTCAP	0xDE /* 16 bits */
    405  1.2  sakamoto #define	VR_PCI_PWRMGMTCTRL	0xE0 /* 16 bits */
    406  1.2  sakamoto 
    407  1.2  sakamoto #define	VR_PSTATE_MASK		0x0003
    408  1.2  sakamoto #define	VR_PSTATE_D0		0x0000
    409  1.2  sakamoto #define	VR_PSTATE_D1		0x0002
    410  1.2  sakamoto #define	VR_PSTATE_D2		0x0002
    411  1.2  sakamoto #define	VR_PSTATE_D3		0x0003
    412  1.2  sakamoto #define	VR_PME_EN		0x0010
    413  1.2  sakamoto #define	VR_PME_STATUS		0x8000
    414  1.2  sakamoto 
    415  1.2  sakamoto #define	PHY_UNKNOWN		6
    416  1.2  sakamoto 
    417  1.2  sakamoto #define	VR_PHYADDR_MIN		0x00
    418  1.2  sakamoto #define	VR_PHYADDR_MAX		0x1F
    419  1.2  sakamoto 
    420  1.2  sakamoto #define	PHY_BMCR		0x00
    421  1.2  sakamoto #define	PHY_BMSR		0x01
    422  1.2  sakamoto #define	PHY_VENID		0x02
    423  1.2  sakamoto #define	PHY_DEVID		0x03
    424  1.2  sakamoto #define	PHY_ANAR		0x04
    425  1.2  sakamoto #define	PHY_LPAR		0x05
    426  1.2  sakamoto #define	PHY_ANEXP		0x06
    427  1.2  sakamoto 
    428  1.2  sakamoto #define	PHY_ANAR_NEXTPAGE	0x8000
    429  1.2  sakamoto #define	PHY_ANAR_RSVD0		0x4000
    430  1.2  sakamoto #define	PHY_ANAR_TLRFLT		0x2000
    431  1.2  sakamoto #define	PHY_ANAR_RSVD1		0x1000
    432  1.2  sakamoto #define	PHY_ANAR_RSVD2		0x0800
    433  1.2  sakamoto #define	PHY_ANAR_RSVD3		0x0400
    434  1.2  sakamoto #define	PHY_ANAR_100BT4		0x0200
    435  1.2  sakamoto #define	PHY_ANAR_100BTXFULL	0x0100
    436  1.2  sakamoto #define	PHY_ANAR_100BTXHALF	0x0080
    437  1.2  sakamoto #define	PHY_ANAR_10BTFULL	0x0040
    438  1.2  sakamoto #define	PHY_ANAR_10BTHALF	0x0020
    439  1.2  sakamoto #define	PHY_ANAR_PROTO4		0x0010
    440  1.2  sakamoto #define	PHY_ANAR_PROTO3		0x0008
    441  1.2  sakamoto #define	PHY_ANAR_PROTO2		0x0004
    442  1.2  sakamoto #define	PHY_ANAR_PROTO1		0x0002
    443  1.2  sakamoto #define	PHY_ANAR_PROTO0		0x0001
    444  1.1  sakamoto 
    445  1.1  sakamoto /*
    446  1.1  sakamoto  * These are the register definitions for the PHY (physical layer
    447  1.1  sakamoto  * interface chip).
    448  1.1  sakamoto  */
    449  1.1  sakamoto /*
    450  1.1  sakamoto  * PHY BMCR Basic Mode Control Register
    451  1.1  sakamoto  */
    452  1.2  sakamoto #define	PHY_BMCR_RESET			0x8000
    453  1.2  sakamoto #define	PHY_BMCR_LOOPBK			0x4000
    454  1.2  sakamoto #define	PHY_BMCR_SPEEDSEL		0x2000
    455  1.2  sakamoto #define	PHY_BMCR_AUTONEGENBL		0x1000
    456  1.2  sakamoto #define	PHY_BMCR_RSVD0			0x0800	/* write as zero */
    457  1.2  sakamoto #define	PHY_BMCR_ISOLATE		0x0400
    458  1.2  sakamoto #define	PHY_BMCR_AUTONEGRSTR		0x0200
    459  1.2  sakamoto #define	PHY_BMCR_DUPLEX			0x0100
    460  1.2  sakamoto #define	PHY_BMCR_COLLTEST		0x0080
    461  1.2  sakamoto #define	PHY_BMCR_RSVD1			0x0040	/* write as zero, don't care */
    462  1.2  sakamoto #define	PHY_BMCR_RSVD2			0x0020	/* write as zero, don't care */
    463  1.2  sakamoto #define	PHY_BMCR_RSVD3			0x0010	/* write as zero, don't care */
    464  1.2  sakamoto #define	PHY_BMCR_RSVD4			0x0008	/* write as zero, don't care */
    465  1.2  sakamoto #define	PHY_BMCR_RSVD5			0x0004	/* write as zero, don't care */
    466  1.2  sakamoto #define	PHY_BMCR_RSVD6			0x0002	/* write as zero, don't care */
    467  1.2  sakamoto #define	PHY_BMCR_RSVD7			0x0001	/* write as zero, don't care */
    468  1.1  sakamoto /*
    469  1.1  sakamoto  * RESET: 1 == software reset, 0 == normal operation
    470  1.1  sakamoto  * Resets status and control registers to default values.
    471  1.1  sakamoto  * Relatches all hardware config values.
    472  1.1  sakamoto  *
    473  1.1  sakamoto  * LOOPBK: 1 == loopback operation enabled, 0 == normal operation
    474  1.1  sakamoto  *
    475  1.1  sakamoto  * SPEEDSEL: 1 == 100Mb/s, 0 == 10Mb/s
    476  1.1  sakamoto  * Link speed is selected byt his bit or if auto-negotiation if bit
    477  1.1  sakamoto  * 12 (AUTONEGENBL) is set (in which case the value of this register
    478  1.1  sakamoto  * is ignored).
    479  1.1  sakamoto  *
    480  1.1  sakamoto  * AUTONEGENBL: 1 == Autonegotiation enabled, 0 == Autonegotiation disabled
    481  1.1  sakamoto  * Bits 8 and 13 are ignored when autoneg is set, otherwise bits 8 and 13
    482  1.1  sakamoto  * determine speed and mode. Should be cleared and then set if PHY configured
    483  1.1  sakamoto  * for no autoneg on startup.
    484  1.1  sakamoto  *
    485  1.1  sakamoto  * ISOLATE: 1 == isolate PHY from MII, 0 == normal operation
    486  1.1  sakamoto  *
    487  1.1  sakamoto  * AUTONEGRSTR: 1 == restart autonegotiation, 0 = normal operation
    488  1.1  sakamoto  *
    489  1.1  sakamoto  * DUPLEX: 1 == full duplex mode, 0 == half duplex mode
    490  1.1  sakamoto  *
    491  1.1  sakamoto  * COLLTEST: 1 == collision test enabled, 0 == normal operation
    492  1.1  sakamoto  */
    493  1.1  sakamoto 
    494  1.2  sakamoto /*
    495  1.2  sakamoto  * PHY, BMSR Basic Mode Status Register
    496  1.2  sakamoto  */
    497  1.2  sakamoto #define	PHY_BMSR_100BT4			0x8000
    498  1.2  sakamoto #define	PHY_BMSR_100BTXFULL		0x4000
    499  1.2  sakamoto #define	PHY_BMSR_100BTXHALF		0x2000
    500  1.2  sakamoto #define	PHY_BMSR_10BTFULL		0x1000
    501  1.2  sakamoto #define	PHY_BMSR_10BTHALF		0x0800
    502  1.2  sakamoto #define	PHY_BMSR_RSVD1			0x0400	/* write as zero, don't care */
    503  1.2  sakamoto #define	PHY_BMSR_RSVD2			0x0200	/* write as zero, don't care */
    504  1.2  sakamoto #define	PHY_BMSR_RSVD3			0x0100	/* write as zero, don't care */
    505  1.2  sakamoto #define	PHY_BMSR_RSVD4			0x0080	/* write as zero, don't care */
    506  1.2  sakamoto #define	PHY_BMSR_MFPRESUP		0x0040
    507  1.2  sakamoto #define	PHY_BMSR_AUTONEGCOMP		0x0020
    508  1.2  sakamoto #define	PHY_BMSR_REMFAULT		0x0010
    509  1.2  sakamoto #define	PHY_BMSR_CANAUTONEG		0x0008
    510  1.2  sakamoto #define	PHY_BMSR_LINKSTAT		0x0004
    511  1.2  sakamoto #define	PHY_BMSR_JABBER			0x0002
    512  1.2  sakamoto #define	PHY_BMSR_EXTENDED		0x0001
    513