if_vte.c revision 1.18.4.4 1 1.18.4.4 pgoyette /* $NetBSD: if_vte.c,v 1.18.4.4 2019/01/26 22:00:07 pgoyette Exp $ */
2 1.1 bouyer
3 1.1 bouyer /*
4 1.1 bouyer * Copyright (c) 2011 Manuel Bouyer. All rights reserved.
5 1.1 bouyer *
6 1.1 bouyer * Redistribution and use in source and binary forms, with or without
7 1.1 bouyer * modification, are permitted provided that the following conditions
8 1.1 bouyer * are met:
9 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.1 bouyer * notice, this list of conditions and the following disclaimer.
11 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.1 bouyer * documentation and/or other materials provided with the distribution.
14 1.1 bouyer *
15 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.1 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 1.1 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 1.1 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 1.1 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 1.1 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 1.1 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 1.1 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 1.1 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 1.1 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 1.1 bouyer */
26 1.1 bouyer
27 1.1 bouyer /*-
28 1.1 bouyer * Copyright (c) 2010, Pyun YongHyeon <yongari (at) FreeBSD.org>
29 1.1 bouyer * All rights reserved.
30 1.1 bouyer *
31 1.1 bouyer * Redistribution and use in source and binary forms, with or without
32 1.1 bouyer * modification, are permitted provided that the following conditions
33 1.1 bouyer * are met:
34 1.1 bouyer * 1. Redistributions of source code must retain the above copyright
35 1.1 bouyer * notice unmodified, this list of conditions, and the following
36 1.1 bouyer * disclaimer.
37 1.1 bouyer * 2. Redistributions in binary form must reproduce the above copyright
38 1.1 bouyer * notice, this list of conditions and the following disclaimer in the
39 1.1 bouyer * documentation and/or other materials provided with the distribution.
40 1.1 bouyer *
41 1.1 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
42 1.1 bouyer * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
43 1.1 bouyer * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
44 1.1 bouyer * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
45 1.1 bouyer * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
46 1.1 bouyer * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
47 1.1 bouyer * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
48 1.1 bouyer * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
49 1.1 bouyer * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
50 1.1 bouyer * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
51 1.1 bouyer * SUCH DAMAGE.
52 1.1 bouyer */
53 1.1 bouyer /* FreeBSD: src/sys/dev/vte/if_vte.c,v 1.2 2010/12/31 01:23:04 yongari Exp */
54 1.1 bouyer
55 1.1 bouyer /* Driver for DM&P Electronics, Inc, Vortex86 RDC R6040 FastEthernet. */
56 1.1 bouyer
57 1.1 bouyer #include <sys/cdefs.h>
58 1.18.4.4 pgoyette __KERNEL_RCSID(0, "$NetBSD: if_vte.c,v 1.18.4.4 2019/01/26 22:00:07 pgoyette Exp $");
59 1.1 bouyer
60 1.1 bouyer #include <sys/param.h>
61 1.1 bouyer #include <sys/systm.h>
62 1.1 bouyer #include <sys/mbuf.h>
63 1.1 bouyer #include <sys/protosw.h>
64 1.1 bouyer #include <sys/socket.h>
65 1.1 bouyer #include <sys/ioctl.h>
66 1.1 bouyer #include <sys/errno.h>
67 1.1 bouyer #include <sys/malloc.h>
68 1.1 bouyer #include <sys/kernel.h>
69 1.1 bouyer #include <sys/device.h>
70 1.1 bouyer #include <sys/sysctl.h>
71 1.1 bouyer
72 1.1 bouyer #include <net/if.h>
73 1.1 bouyer #include <net/if_media.h>
74 1.1 bouyer #include <net/if_types.h>
75 1.1 bouyer #include <net/if_dl.h>
76 1.1 bouyer #include <net/route.h>
77 1.1 bouyer #include <net/netisr.h>
78 1.1 bouyer #include <net/bpf.h>
79 1.1 bouyer
80 1.12 riastrad #include <sys/rndsource.h>
81 1.1 bouyer
82 1.1 bouyer #include "opt_inet.h"
83 1.1 bouyer #include <net/if_ether.h>
84 1.1 bouyer #ifdef INET
85 1.1 bouyer #include <netinet/in.h>
86 1.1 bouyer #include <netinet/in_systm.h>
87 1.1 bouyer #include <netinet/in_var.h>
88 1.1 bouyer #include <netinet/ip.h>
89 1.1 bouyer #include <netinet/if_inarp.h>
90 1.1 bouyer #endif
91 1.1 bouyer
92 1.1 bouyer #include <sys/bus.h>
93 1.1 bouyer #include <sys/intr.h>
94 1.1 bouyer
95 1.1 bouyer #include <dev/pci/pcireg.h>
96 1.1 bouyer #include <dev/pci/pcivar.h>
97 1.1 bouyer #include <dev/pci/pcidevs.h>
98 1.1 bouyer
99 1.1 bouyer #include <dev/mii/mii.h>
100 1.1 bouyer #include <dev/mii/miivar.h>
101 1.1 bouyer
102 1.1 bouyer #include <dev/pci/if_vtereg.h>
103 1.1 bouyer #include <dev/pci/if_vtevar.h>
104 1.1 bouyer
105 1.1 bouyer static int vte_match(device_t, cfdata_t, void *);
106 1.1 bouyer static void vte_attach(device_t, device_t, void *);
107 1.1 bouyer static int vte_detach(device_t, int);
108 1.1 bouyer static int vte_dma_alloc(struct vte_softc *);
109 1.1 bouyer static void vte_dma_free(struct vte_softc *);
110 1.1 bouyer static struct vte_txdesc *
111 1.1 bouyer vte_encap(struct vte_softc *, struct mbuf **);
112 1.1 bouyer static void vte_get_macaddr(struct vte_softc *);
113 1.1 bouyer static int vte_init(struct ifnet *);
114 1.1 bouyer static int vte_init_rx_ring(struct vte_softc *);
115 1.1 bouyer static int vte_init_tx_ring(struct vte_softc *);
116 1.1 bouyer static int vte_intr(void *);
117 1.1 bouyer static int vte_ifioctl(struct ifnet *, u_long, void *);
118 1.1 bouyer static void vte_mac_config(struct vte_softc *);
119 1.18.4.4 pgoyette static int vte_miibus_readreg(device_t, int, int, uint16_t *);
120 1.7 matt static void vte_miibus_statchg(struct ifnet *);
121 1.18.4.4 pgoyette static int vte_miibus_writereg(device_t, int, int, uint16_t);
122 1.1 bouyer static int vte_mediachange(struct ifnet *);
123 1.1 bouyer static int vte_newbuf(struct vte_softc *, struct vte_rxdesc *);
124 1.1 bouyer static void vte_reset(struct vte_softc *);
125 1.1 bouyer static void vte_rxeof(struct vte_softc *);
126 1.1 bouyer static void vte_rxfilter(struct vte_softc *);
127 1.1 bouyer static bool vte_shutdown(device_t, int);
128 1.1 bouyer static bool vte_suspend(device_t, const pmf_qual_t *);
129 1.1 bouyer static bool vte_resume(device_t, const pmf_qual_t *);
130 1.1 bouyer static void vte_ifstart(struct ifnet *);
131 1.1 bouyer static void vte_start_mac(struct vte_softc *);
132 1.1 bouyer static void vte_stats_clear(struct vte_softc *);
133 1.1 bouyer static void vte_stats_update(struct vte_softc *);
134 1.1 bouyer static void vte_stop(struct ifnet *, int);
135 1.1 bouyer static void vte_stop_mac(struct vte_softc *);
136 1.1 bouyer static void vte_tick(void *);
137 1.1 bouyer static void vte_txeof(struct vte_softc *);
138 1.1 bouyer static void vte_ifwatchdog(struct ifnet *);
139 1.1 bouyer
140 1.1 bouyer static int vte_sysctl_intrxct(SYSCTLFN_PROTO);
141 1.1 bouyer static int vte_sysctl_inttxct(SYSCTLFN_PROTO);
142 1.1 bouyer static int vte_root_num;
143 1.1 bouyer
144 1.1 bouyer #define DPRINTF(a)
145 1.1 bouyer
146 1.1 bouyer CFATTACH_DECL3_NEW(vte, sizeof(struct vte_softc),
147 1.1 bouyer vte_match, vte_attach, vte_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
148 1.1 bouyer
149 1.1 bouyer
150 1.1 bouyer static int
151 1.1 bouyer vte_match(device_t parent, cfdata_t cf, void *aux)
152 1.1 bouyer {
153 1.1 bouyer struct pci_attach_args *pa = (struct pci_attach_args *)aux;
154 1.1 bouyer
155 1.1 bouyer if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_RDC &&
156 1.1 bouyer PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_RDC_R6040)
157 1.1 bouyer return 1;
158 1.1 bouyer
159 1.1 bouyer return 0;
160 1.1 bouyer }
161 1.1 bouyer
162 1.1 bouyer static void
163 1.1 bouyer vte_attach(device_t parent, device_t self, void *aux)
164 1.1 bouyer {
165 1.1 bouyer struct vte_softc *sc = device_private(self);
166 1.1 bouyer struct pci_attach_args * const pa = (struct pci_attach_args *)aux;
167 1.1 bouyer struct ifnet * const ifp = &sc->vte_if;
168 1.1 bouyer int h_valid;
169 1.1 bouyer pcireg_t reg, csr;
170 1.1 bouyer pci_intr_handle_t intrhandle;
171 1.1 bouyer const char *intrstr;
172 1.1 bouyer int error;
173 1.1 bouyer const struct sysctlnode *node;
174 1.1 bouyer int vte_nodenum;
175 1.10 christos char intrbuf[PCI_INTRSTR_LEN];
176 1.1 bouyer
177 1.1 bouyer sc->vte_dev = self;
178 1.1 bouyer
179 1.1 bouyer callout_init(&sc->vte_tick_ch, 0);
180 1.1 bouyer
181 1.1 bouyer /* Map the device. */
182 1.1 bouyer h_valid = 0;
183 1.1 bouyer reg = pci_conf_read(pa->pa_pc, pa->pa_tag, VTE_PCI_BMEM);
184 1.1 bouyer if (PCI_MAPREG_TYPE(reg) == PCI_MAPREG_TYPE_MEM) {
185 1.1 bouyer h_valid = (pci_mapreg_map(pa, VTE_PCI_BMEM,
186 1.1 bouyer PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
187 1.1 bouyer 0, &sc->vte_bustag, &sc->vte_bushandle, NULL, NULL) == 0);
188 1.1 bouyer }
189 1.1 bouyer if (h_valid == 0) {
190 1.1 bouyer reg = pci_conf_read(pa->pa_pc, pa->pa_tag, VTE_PCI_BIO);
191 1.1 bouyer if (PCI_MAPREG_TYPE(reg) == PCI_MAPREG_TYPE_IO) {
192 1.1 bouyer h_valid = (pci_mapreg_map(pa, VTE_PCI_BIO,
193 1.1 bouyer PCI_MAPREG_TYPE_IO, 0, &sc->vte_bustag,
194 1.1 bouyer &sc->vte_bushandle, NULL, NULL) == 0);
195 1.1 bouyer }
196 1.1 bouyer }
197 1.1 bouyer if (h_valid == 0) {
198 1.1 bouyer aprint_error_dev(self, "unable to map device registers\n");
199 1.1 bouyer return;
200 1.1 bouyer }
201 1.1 bouyer sc->vte_dmatag = pa->pa_dmat;
202 1.1 bouyer /* Enable the device. */
203 1.1 bouyer csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
204 1.1 bouyer pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
205 1.1 bouyer csr | PCI_COMMAND_MASTER_ENABLE);
206 1.1 bouyer
207 1.4 drochner pci_aprint_devinfo(pa, NULL);
208 1.1 bouyer
209 1.1 bouyer /* Reset the ethernet controller. */
210 1.1 bouyer vte_reset(sc);
211 1.1 bouyer
212 1.2 mbalmer if ((error = vte_dma_alloc(sc)) != 0)
213 1.1 bouyer return;
214 1.1 bouyer
215 1.1 bouyer /* Load station address. */
216 1.1 bouyer vte_get_macaddr(sc);
217 1.1 bouyer
218 1.1 bouyer aprint_normal_dev(self, "Ethernet address %s\n",
219 1.1 bouyer ether_sprintf(sc->vte_eaddr));
220 1.1 bouyer
221 1.1 bouyer /* Map and establish interrupts */
222 1.1 bouyer if (pci_intr_map(pa, &intrhandle)) {
223 1.15 msaitoh aprint_error_dev(self, "couldn't map interrupt\n");
224 1.15 msaitoh return;
225 1.1 bouyer }
226 1.15 msaitoh intrstr = pci_intr_string(pa->pa_pc, intrhandle, intrbuf,
227 1.15 msaitoh sizeof(intrbuf));
228 1.18.4.3 pgoyette sc->vte_ih = pci_intr_establish_xname(pa->pa_pc, intrhandle, IPL_NET,
229 1.18.4.3 pgoyette vte_intr, sc, device_xname(self));
230 1.1 bouyer if (sc->vte_ih == NULL) {
231 1.1 bouyer aprint_error_dev(self, "couldn't establish interrupt");
232 1.1 bouyer if (intrstr != NULL)
233 1.1 bouyer aprint_error(" at %s", intrstr);
234 1.1 bouyer aprint_error("\n");
235 1.1 bouyer return;
236 1.1 bouyer }
237 1.1 bouyer aprint_normal_dev(self, "interrupting at %s\n", intrstr);
238 1.1 bouyer
239 1.1 bouyer sc->vte_if.if_softc = sc;
240 1.1 bouyer sc->vte_mii.mii_ifp = ifp;
241 1.1 bouyer sc->vte_mii.mii_readreg = vte_miibus_readreg;
242 1.1 bouyer sc->vte_mii.mii_writereg = vte_miibus_writereg;
243 1.1 bouyer sc->vte_mii.mii_statchg = vte_miibus_statchg;
244 1.1 bouyer sc->vte_ec.ec_mii = &sc->vte_mii;
245 1.1 bouyer ifmedia_init(&sc->vte_mii.mii_media, IFM_IMASK, vte_mediachange,
246 1.1 bouyer ether_mediastatus);
247 1.1 bouyer mii_attach(self, &sc->vte_mii, 0xffffffff, MII_PHY_ANY,
248 1.1 bouyer MII_OFFSET_ANY, 0);
249 1.1 bouyer if (LIST_FIRST(&sc->vte_mii.mii_phys) == NULL) {
250 1.1 bouyer ifmedia_add(&sc->vte_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
251 1.1 bouyer ifmedia_set(&sc->vte_mii.mii_media, IFM_ETHER|IFM_NONE);
252 1.1 bouyer } else
253 1.1 bouyer ifmedia_set(&sc->vte_mii.mii_media, IFM_ETHER|IFM_AUTO);
254 1.1 bouyer
255 1.1 bouyer /*
256 1.1 bouyer * We can support 802.1Q VLAN-sized frames.
257 1.1 bouyer */
258 1.1 bouyer sc->vte_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
259 1.1 bouyer
260 1.1 bouyer strlcpy(ifp->if_xname, device_xname(self), IFNAMSIZ);
261 1.1 bouyer ifp->if_flags = IFF_BROADCAST|IFF_SIMPLEX|IFF_NOTRAILERS|IFF_MULTICAST;
262 1.15 msaitoh ifp->if_ioctl = vte_ifioctl;
263 1.15 msaitoh ifp->if_start = vte_ifstart;
264 1.1 bouyer ifp->if_watchdog = vte_ifwatchdog;
265 1.15 msaitoh ifp->if_init = vte_init;
266 1.15 msaitoh ifp->if_stop = vte_stop;
267 1.1 bouyer ifp->if_timer = 0;
268 1.15 msaitoh IFQ_SET_READY(&ifp->if_snd);
269 1.1 bouyer if_attach(ifp);
270 1.17 ozaki if_deferred_start_init(ifp, NULL);
271 1.1 bouyer ether_ifattach(&(sc)->vte_if, (sc)->vte_eaddr);
272 1.1 bouyer
273 1.1 bouyer if (pmf_device_register1(self, vte_suspend, vte_resume, vte_shutdown))
274 1.1 bouyer pmf_class_network_register(self, ifp);
275 1.1 bouyer else
276 1.1 bouyer aprint_error_dev(self, "couldn't establish power handler\n");
277 1.1 bouyer
278 1.1 bouyer rnd_attach_source(&sc->rnd_source, device_xname(self),
279 1.11 tls RND_TYPE_NET, RND_FLAG_DEFAULT);
280 1.5 tls
281 1.1 bouyer if (sysctl_createv(&sc->vte_clog, 0, NULL, &node,
282 1.1 bouyer 0, CTLTYPE_NODE, device_xname(sc->vte_dev),
283 1.1 bouyer SYSCTL_DESCR("vte per-controller controls"),
284 1.1 bouyer NULL, 0, NULL, 0, CTL_HW, vte_root_num, CTL_CREATE,
285 1.1 bouyer CTL_EOL) != 0) {
286 1.1 bouyer aprint_normal_dev(sc->vte_dev, "couldn't create sysctl node\n");
287 1.1 bouyer return;
288 1.1 bouyer }
289 1.1 bouyer vte_nodenum = node->sysctl_num;
290 1.1 bouyer if (sysctl_createv(&sc->vte_clog, 0, NULL, &node,
291 1.1 bouyer CTLFLAG_READWRITE,
292 1.1 bouyer CTLTYPE_INT, "int_rxct",
293 1.1 bouyer SYSCTL_DESCR("vte RX interrupt moderation packet counter"),
294 1.6 dsl vte_sysctl_intrxct, 0, (void *)sc,
295 1.1 bouyer 0, CTL_HW, vte_root_num, vte_nodenum, CTL_CREATE,
296 1.1 bouyer CTL_EOL) != 0) {
297 1.1 bouyer aprint_normal_dev(sc->vte_dev,
298 1.1 bouyer "couldn't create int_rxct sysctl node\n");
299 1.1 bouyer }
300 1.1 bouyer if (sysctl_createv(&sc->vte_clog, 0, NULL, &node,
301 1.1 bouyer CTLFLAG_READWRITE,
302 1.1 bouyer CTLTYPE_INT, "int_txct",
303 1.1 bouyer SYSCTL_DESCR("vte TX interrupt moderation packet counter"),
304 1.6 dsl vte_sysctl_inttxct, 0, (void *)sc,
305 1.1 bouyer 0, CTL_HW, vte_root_num, vte_nodenum, CTL_CREATE,
306 1.1 bouyer CTL_EOL) != 0) {
307 1.1 bouyer aprint_normal_dev(sc->vte_dev,
308 1.1 bouyer "couldn't create int_txct sysctl node\n");
309 1.1 bouyer }
310 1.1 bouyer }
311 1.1 bouyer
312 1.1 bouyer static int
313 1.1 bouyer vte_detach(device_t dev, int flags __unused)
314 1.1 bouyer {
315 1.1 bouyer struct vte_softc *sc = device_private(dev);
316 1.1 bouyer struct ifnet *ifp = &sc->vte_if;
317 1.1 bouyer int s;
318 1.1 bouyer
319 1.1 bouyer s = splnet();
320 1.1 bouyer /* Stop the interface. Callouts are stopped in it. */
321 1.1 bouyer vte_stop(ifp, 1);
322 1.1 bouyer splx(s);
323 1.1 bouyer
324 1.1 bouyer pmf_device_deregister(dev);
325 1.1 bouyer
326 1.1 bouyer mii_detach(&sc->vte_mii, MII_PHY_ANY, MII_OFFSET_ANY);
327 1.1 bouyer ifmedia_delete_instance(&sc->vte_mii.mii_media, IFM_INST_ANY);
328 1.1 bouyer
329 1.1 bouyer ether_ifdetach(ifp);
330 1.1 bouyer if_detach(ifp);
331 1.1 bouyer
332 1.1 bouyer vte_dma_free(sc);
333 1.1 bouyer
334 1.1 bouyer return (0);
335 1.1 bouyer }
336 1.1 bouyer
337 1.1 bouyer static int
338 1.18.4.4 pgoyette vte_miibus_readreg(device_t dev, int phy, int reg, uint16_t *val)
339 1.1 bouyer {
340 1.1 bouyer struct vte_softc *sc = device_private(dev);
341 1.1 bouyer int i;
342 1.1 bouyer
343 1.1 bouyer CSR_WRITE_2(sc, VTE_MMDIO, MMDIO_READ |
344 1.1 bouyer (phy << MMDIO_PHY_ADDR_SHIFT) | (reg << MMDIO_REG_ADDR_SHIFT));
345 1.1 bouyer for (i = VTE_PHY_TIMEOUT; i > 0; i--) {
346 1.1 bouyer DELAY(5);
347 1.1 bouyer if ((CSR_READ_2(sc, VTE_MMDIO) & MMDIO_READ) == 0)
348 1.1 bouyer break;
349 1.1 bouyer }
350 1.1 bouyer
351 1.1 bouyer if (i == 0) {
352 1.1 bouyer aprint_error_dev(sc->vte_dev, "phy read timeout : %d\n", reg);
353 1.18.4.4 pgoyette return ETIMEDOUT;
354 1.1 bouyer }
355 1.1 bouyer
356 1.18.4.4 pgoyette *val = CSR_READ_2(sc, VTE_MMRD);
357 1.18.4.4 pgoyette return 0;
358 1.1 bouyer }
359 1.1 bouyer
360 1.18.4.4 pgoyette static int
361 1.18.4.4 pgoyette vte_miibus_writereg(device_t dev, int phy, int reg, uint16_t val)
362 1.1 bouyer {
363 1.1 bouyer struct vte_softc *sc = device_private(dev);
364 1.1 bouyer int i;
365 1.1 bouyer
366 1.1 bouyer CSR_WRITE_2(sc, VTE_MMWD, val);
367 1.1 bouyer CSR_WRITE_2(sc, VTE_MMDIO, MMDIO_WRITE |
368 1.1 bouyer (phy << MMDIO_PHY_ADDR_SHIFT) | (reg << MMDIO_REG_ADDR_SHIFT));
369 1.1 bouyer for (i = VTE_PHY_TIMEOUT; i > 0; i--) {
370 1.1 bouyer DELAY(5);
371 1.1 bouyer if ((CSR_READ_2(sc, VTE_MMDIO) & MMDIO_WRITE) == 0)
372 1.1 bouyer break;
373 1.1 bouyer }
374 1.1 bouyer
375 1.18.4.4 pgoyette if (i == 0) {
376 1.1 bouyer aprint_error_dev(sc->vte_dev, "phy write timeout : %d\n", reg);
377 1.18.4.4 pgoyette return ETIMEDOUT;
378 1.18.4.4 pgoyette }
379 1.1 bouyer
380 1.18.4.4 pgoyette return 0;
381 1.1 bouyer }
382 1.1 bouyer
383 1.1 bouyer static void
384 1.7 matt vte_miibus_statchg(struct ifnet *ifp)
385 1.1 bouyer {
386 1.7 matt struct vte_softc *sc = ifp->if_softc;
387 1.1 bouyer uint16_t val;
388 1.1 bouyer
389 1.1 bouyer DPRINTF(("vte_miibus_statchg 0x%x 0x%x\n",
390 1.1 bouyer sc->vte_mii.mii_media_status, sc->vte_mii.mii_media_active));
391 1.1 bouyer
392 1.1 bouyer sc->vte_flags &= ~VTE_FLAG_LINK;
393 1.1 bouyer if ((sc->vte_mii.mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
394 1.1 bouyer (IFM_ACTIVE | IFM_AVALID)) {
395 1.1 bouyer switch (IFM_SUBTYPE(sc->vte_mii.mii_media_active)) {
396 1.1 bouyer case IFM_10_T:
397 1.1 bouyer case IFM_100_TX:
398 1.1 bouyer sc->vte_flags |= VTE_FLAG_LINK;
399 1.1 bouyer break;
400 1.1 bouyer default:
401 1.1 bouyer break;
402 1.1 bouyer }
403 1.1 bouyer }
404 1.1 bouyer
405 1.1 bouyer /* Stop RX/TX MACs. */
406 1.1 bouyer vte_stop_mac(sc);
407 1.1 bouyer /* Program MACs with resolved duplex and flow control. */
408 1.1 bouyer if ((sc->vte_flags & VTE_FLAG_LINK) != 0) {
409 1.1 bouyer /*
410 1.1 bouyer * Timer waiting time : (63 + TIMER * 64) MII clock.
411 1.1 bouyer * MII clock : 25MHz(100Mbps) or 2.5MHz(10Mbps).
412 1.1 bouyer */
413 1.1 bouyer if (IFM_SUBTYPE(sc->vte_mii.mii_media_active) == IFM_100_TX)
414 1.1 bouyer val = 18 << VTE_IM_TIMER_SHIFT;
415 1.1 bouyer else
416 1.1 bouyer val = 1 << VTE_IM_TIMER_SHIFT;
417 1.1 bouyer val |= sc->vte_int_rx_mod << VTE_IM_BUNDLE_SHIFT;
418 1.1 bouyer /* 48.6us for 100Mbps, 50.8us for 10Mbps */
419 1.1 bouyer CSR_WRITE_2(sc, VTE_MRICR, val);
420 1.1 bouyer
421 1.1 bouyer if (IFM_SUBTYPE(sc->vte_mii.mii_media_active) == IFM_100_TX)
422 1.1 bouyer val = 18 << VTE_IM_TIMER_SHIFT;
423 1.1 bouyer else
424 1.1 bouyer val = 1 << VTE_IM_TIMER_SHIFT;
425 1.1 bouyer val |= sc->vte_int_tx_mod << VTE_IM_BUNDLE_SHIFT;
426 1.1 bouyer /* 48.6us for 100Mbps, 50.8us for 10Mbps */
427 1.1 bouyer CSR_WRITE_2(sc, VTE_MTICR, val);
428 1.1 bouyer
429 1.1 bouyer vte_mac_config(sc);
430 1.1 bouyer vte_start_mac(sc);
431 1.1 bouyer DPRINTF(("vte_miibus_statchg: link\n"));
432 1.1 bouyer }
433 1.1 bouyer }
434 1.1 bouyer
435 1.1 bouyer static void
436 1.1 bouyer vte_get_macaddr(struct vte_softc *sc)
437 1.1 bouyer {
438 1.1 bouyer uint16_t mid;
439 1.1 bouyer
440 1.1 bouyer /*
441 1.1 bouyer * It seems there is no way to reload station address and
442 1.1 bouyer * it is supposed to be set by BIOS.
443 1.1 bouyer */
444 1.1 bouyer mid = CSR_READ_2(sc, VTE_MID0L);
445 1.1 bouyer sc->vte_eaddr[0] = (mid >> 0) & 0xFF;
446 1.1 bouyer sc->vte_eaddr[1] = (mid >> 8) & 0xFF;
447 1.1 bouyer mid = CSR_READ_2(sc, VTE_MID0M);
448 1.1 bouyer sc->vte_eaddr[2] = (mid >> 0) & 0xFF;
449 1.1 bouyer sc->vte_eaddr[3] = (mid >> 8) & 0xFF;
450 1.1 bouyer mid = CSR_READ_2(sc, VTE_MID0H);
451 1.1 bouyer sc->vte_eaddr[4] = (mid >> 0) & 0xFF;
452 1.1 bouyer sc->vte_eaddr[5] = (mid >> 8) & 0xFF;
453 1.1 bouyer }
454 1.1 bouyer
455 1.1 bouyer
456 1.1 bouyer static int
457 1.1 bouyer vte_dma_alloc(struct vte_softc *sc)
458 1.1 bouyer {
459 1.1 bouyer struct vte_txdesc *txd;
460 1.1 bouyer struct vte_rxdesc *rxd;
461 1.1 bouyer int error, i, rseg;
462 1.1 bouyer
463 1.1 bouyer /* create DMA map for TX ring */
464 1.1 bouyer error = bus_dmamap_create(sc->vte_dmatag, VTE_TX_RING_SZ, 1,
465 1.1 bouyer VTE_TX_RING_SZ, 0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
466 1.1 bouyer &sc->vte_cdata.vte_tx_ring_map);
467 1.1 bouyer if (error) {
468 1.1 bouyer aprint_error_dev(sc->vte_dev,
469 1.1 bouyer "could not create dma map for TX ring (%d)\n",
470 1.1 bouyer error);
471 1.1 bouyer goto fail;
472 1.1 bouyer }
473 1.1 bouyer /* Allocate and map DMA'able memory and load the DMA map for TX ring. */
474 1.1 bouyer error = bus_dmamem_alloc(sc->vte_dmatag, VTE_TX_RING_SZ,
475 1.8 christos VTE_TX_RING_ALIGN, 0,
476 1.1 bouyer sc->vte_cdata.vte_tx_ring_seg, 1, &rseg,
477 1.1 bouyer BUS_DMA_NOWAIT);
478 1.1 bouyer if (error != 0) {
479 1.1 bouyer aprint_error_dev(sc->vte_dev,
480 1.1 bouyer "could not allocate DMA'able memory for TX ring (%d).\n",
481 1.1 bouyer error);
482 1.1 bouyer goto fail;
483 1.1 bouyer }
484 1.1 bouyer KASSERT(rseg == 1);
485 1.1 bouyer error = bus_dmamem_map(sc->vte_dmatag,
486 1.1 bouyer sc->vte_cdata.vte_tx_ring_seg, 1,
487 1.1 bouyer VTE_TX_RING_SZ, (void **)(&sc->vte_cdata.vte_tx_ring),
488 1.1 bouyer BUS_DMA_NOWAIT | BUS_DMA_COHERENT);
489 1.1 bouyer if (error != 0) {
490 1.1 bouyer aprint_error_dev(sc->vte_dev,
491 1.1 bouyer "could not map DMA'able memory for TX ring (%d).\n",
492 1.1 bouyer error);
493 1.1 bouyer goto fail;
494 1.1 bouyer }
495 1.1 bouyer memset(sc->vte_cdata.vte_tx_ring, 0, VTE_TX_RING_SZ);
496 1.1 bouyer error = bus_dmamap_load(sc->vte_dmatag,
497 1.1 bouyer sc->vte_cdata.vte_tx_ring_map, sc->vte_cdata.vte_tx_ring,
498 1.1 bouyer VTE_TX_RING_SZ, NULL,
499 1.1 bouyer BUS_DMA_NOWAIT | BUS_DMA_READ | BUS_DMA_WRITE);
500 1.1 bouyer if (error != 0) {
501 1.1 bouyer aprint_error_dev(sc->vte_dev,
502 1.1 bouyer "could not load DMA'able memory for TX ring.\n");
503 1.1 bouyer goto fail;
504 1.1 bouyer }
505 1.1 bouyer
506 1.1 bouyer /* create DMA map for RX ring */
507 1.1 bouyer error = bus_dmamap_create(sc->vte_dmatag, VTE_RX_RING_SZ, 1,
508 1.1 bouyer VTE_RX_RING_SZ, 0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
509 1.1 bouyer &sc->vte_cdata.vte_rx_ring_map);
510 1.1 bouyer if (error) {
511 1.1 bouyer aprint_error_dev(sc->vte_dev,
512 1.1 bouyer "could not create dma map for RX ring (%d)\n",
513 1.1 bouyer error);
514 1.1 bouyer goto fail;
515 1.1 bouyer }
516 1.1 bouyer /* Allocate and map DMA'able memory and load the DMA map for RX ring. */
517 1.1 bouyer error = bus_dmamem_alloc(sc->vte_dmatag, VTE_RX_RING_SZ,
518 1.8 christos VTE_RX_RING_ALIGN, 0,
519 1.1 bouyer sc->vte_cdata.vte_rx_ring_seg, 1, &rseg,
520 1.1 bouyer BUS_DMA_NOWAIT);
521 1.1 bouyer if (error != 0) {
522 1.1 bouyer aprint_error_dev(sc->vte_dev,
523 1.1 bouyer "could not allocate DMA'able memory for RX ring (%d).\n",
524 1.1 bouyer error);
525 1.1 bouyer goto fail;
526 1.1 bouyer }
527 1.1 bouyer KASSERT(rseg == 1);
528 1.1 bouyer error = bus_dmamem_map(sc->vte_dmatag,
529 1.1 bouyer sc->vte_cdata.vte_rx_ring_seg, 1,
530 1.1 bouyer VTE_RX_RING_SZ, (void **)(&sc->vte_cdata.vte_rx_ring),
531 1.1 bouyer BUS_DMA_NOWAIT | BUS_DMA_COHERENT);
532 1.1 bouyer if (error != 0) {
533 1.1 bouyer aprint_error_dev(sc->vte_dev,
534 1.1 bouyer "could not map DMA'able memory for RX ring (%d).\n",
535 1.1 bouyer error);
536 1.1 bouyer goto fail;
537 1.1 bouyer }
538 1.1 bouyer memset(sc->vte_cdata.vte_rx_ring, 0, VTE_RX_RING_SZ);
539 1.1 bouyer error = bus_dmamap_load(sc->vte_dmatag,
540 1.1 bouyer sc->vte_cdata.vte_rx_ring_map, sc->vte_cdata.vte_rx_ring,
541 1.1 bouyer VTE_RX_RING_SZ, NULL,
542 1.1 bouyer BUS_DMA_NOWAIT | BUS_DMA_READ | BUS_DMA_WRITE);
543 1.1 bouyer if (error != 0) {
544 1.1 bouyer aprint_error_dev(sc->vte_dev,
545 1.1 bouyer "could not load DMA'able memory for RX ring (%d).\n",
546 1.1 bouyer error);
547 1.1 bouyer goto fail;
548 1.1 bouyer }
549 1.1 bouyer
550 1.1 bouyer /* Create DMA maps for TX buffers. */
551 1.1 bouyer for (i = 0; i < VTE_TX_RING_CNT; i++) {
552 1.1 bouyer txd = &sc->vte_cdata.vte_txdesc[i];
553 1.1 bouyer txd->tx_m = NULL;
554 1.1 bouyer txd->tx_dmamap = NULL;
555 1.1 bouyer error = bus_dmamap_create(sc->vte_dmatag, MCLBYTES,
556 1.1 bouyer 1, MCLBYTES, 0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
557 1.1 bouyer &txd->tx_dmamap);
558 1.1 bouyer if (error != 0) {
559 1.1 bouyer aprint_error_dev(sc->vte_dev,
560 1.1 bouyer "could not create TX DMA map %d (%d).\n", i, error);
561 1.1 bouyer goto fail;
562 1.1 bouyer }
563 1.1 bouyer }
564 1.1 bouyer /* Create DMA maps for RX buffers. */
565 1.1 bouyer if ((error = bus_dmamap_create(sc->vte_dmatag, MCLBYTES,
566 1.1 bouyer 1, MCLBYTES, 0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
567 1.1 bouyer &sc->vte_cdata.vte_rx_sparemap)) != 0) {
568 1.1 bouyer aprint_error_dev(sc->vte_dev,
569 1.1 bouyer "could not create spare RX dmamap (%d).\n", error);
570 1.1 bouyer goto fail;
571 1.1 bouyer }
572 1.1 bouyer for (i = 0; i < VTE_RX_RING_CNT; i++) {
573 1.1 bouyer rxd = &sc->vte_cdata.vte_rxdesc[i];
574 1.1 bouyer rxd->rx_m = NULL;
575 1.1 bouyer rxd->rx_dmamap = NULL;
576 1.1 bouyer error = bus_dmamap_create(sc->vte_dmatag, MCLBYTES,
577 1.1 bouyer 1, MCLBYTES, 0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
578 1.1 bouyer &rxd->rx_dmamap);
579 1.1 bouyer if (error != 0) {
580 1.1 bouyer aprint_error_dev(sc->vte_dev,
581 1.1 bouyer "could not create RX dmamap %d (%d).\n", i, error);
582 1.1 bouyer goto fail;
583 1.1 bouyer }
584 1.1 bouyer }
585 1.1 bouyer return 0;
586 1.1 bouyer
587 1.1 bouyer fail:
588 1.1 bouyer vte_dma_free(sc);
589 1.1 bouyer return (error);
590 1.1 bouyer }
591 1.1 bouyer
592 1.1 bouyer static void
593 1.1 bouyer vte_dma_free(struct vte_softc *sc)
594 1.1 bouyer {
595 1.1 bouyer struct vte_txdesc *txd;
596 1.1 bouyer struct vte_rxdesc *rxd;
597 1.1 bouyer int i;
598 1.1 bouyer
599 1.1 bouyer /* TX buffers. */
600 1.1 bouyer for (i = 0; i < VTE_TX_RING_CNT; i++) {
601 1.1 bouyer txd = &sc->vte_cdata.vte_txdesc[i];
602 1.1 bouyer if (txd->tx_dmamap != NULL) {
603 1.1 bouyer bus_dmamap_destroy(sc->vte_dmatag, txd->tx_dmamap);
604 1.1 bouyer txd->tx_dmamap = NULL;
605 1.1 bouyer }
606 1.1 bouyer }
607 1.1 bouyer /* RX buffers */
608 1.1 bouyer for (i = 0; i < VTE_RX_RING_CNT; i++) {
609 1.1 bouyer rxd = &sc->vte_cdata.vte_rxdesc[i];
610 1.1 bouyer if (rxd->rx_dmamap != NULL) {
611 1.1 bouyer bus_dmamap_destroy(sc->vte_dmatag, rxd->rx_dmamap);
612 1.1 bouyer rxd->rx_dmamap = NULL;
613 1.1 bouyer }
614 1.1 bouyer }
615 1.1 bouyer if (sc->vte_cdata.vte_rx_sparemap != NULL) {
616 1.1 bouyer bus_dmamap_destroy(sc->vte_dmatag,
617 1.1 bouyer sc->vte_cdata.vte_rx_sparemap);
618 1.1 bouyer sc->vte_cdata.vte_rx_sparemap = NULL;
619 1.1 bouyer }
620 1.1 bouyer /* TX descriptor ring. */
621 1.1 bouyer if (sc->vte_cdata.vte_tx_ring_map != NULL) {
622 1.1 bouyer bus_dmamap_unload(sc->vte_dmatag,
623 1.1 bouyer sc->vte_cdata.vte_tx_ring_map);
624 1.1 bouyer bus_dmamap_destroy(sc->vte_dmatag,
625 1.1 bouyer sc->vte_cdata.vte_tx_ring_map);
626 1.1 bouyer }
627 1.1 bouyer if (sc->vte_cdata.vte_tx_ring != NULL) {
628 1.1 bouyer bus_dmamem_unmap(sc->vte_dmatag,
629 1.1 bouyer sc->vte_cdata.vte_tx_ring, VTE_TX_RING_SZ);
630 1.1 bouyer bus_dmamem_free(sc->vte_dmatag,
631 1.1 bouyer sc->vte_cdata.vte_tx_ring_seg, 1);
632 1.1 bouyer }
633 1.1 bouyer sc->vte_cdata.vte_tx_ring = NULL;
634 1.1 bouyer sc->vte_cdata.vte_tx_ring_map = NULL;
635 1.1 bouyer /* RX ring. */
636 1.1 bouyer if (sc->vte_cdata.vte_rx_ring_map != NULL) {
637 1.1 bouyer bus_dmamap_unload(sc->vte_dmatag,
638 1.1 bouyer sc->vte_cdata.vte_rx_ring_map);
639 1.1 bouyer bus_dmamap_destroy(sc->vte_dmatag,
640 1.1 bouyer sc->vte_cdata.vte_rx_ring_map);
641 1.1 bouyer }
642 1.1 bouyer if (sc->vte_cdata.vte_rx_ring != NULL) {
643 1.1 bouyer bus_dmamem_unmap(sc->vte_dmatag,
644 1.1 bouyer sc->vte_cdata.vte_rx_ring, VTE_RX_RING_SZ);
645 1.1 bouyer bus_dmamem_free(sc->vte_dmatag,
646 1.1 bouyer sc->vte_cdata.vte_rx_ring_seg, 1);
647 1.1 bouyer }
648 1.1 bouyer sc->vte_cdata.vte_rx_ring = NULL;
649 1.1 bouyer sc->vte_cdata.vte_rx_ring_map = NULL;
650 1.1 bouyer }
651 1.1 bouyer
652 1.1 bouyer static bool
653 1.1 bouyer vte_shutdown(device_t dev, int howto)
654 1.1 bouyer {
655 1.1 bouyer
656 1.1 bouyer return (vte_suspend(dev, NULL));
657 1.1 bouyer }
658 1.1 bouyer
659 1.1 bouyer static bool
660 1.1 bouyer vte_suspend(device_t dev, const pmf_qual_t *qual)
661 1.1 bouyer {
662 1.1 bouyer struct vte_softc *sc = device_private(dev);
663 1.1 bouyer struct ifnet *ifp = &sc->vte_if;
664 1.1 bouyer
665 1.1 bouyer DPRINTF(("vte_suspend if_flags 0x%x\n", ifp->if_flags));
666 1.1 bouyer if ((ifp->if_flags & IFF_RUNNING) != 0)
667 1.1 bouyer vte_stop(ifp, 1);
668 1.1 bouyer return (0);
669 1.1 bouyer }
670 1.1 bouyer
671 1.1 bouyer static bool
672 1.1 bouyer vte_resume(device_t dev, const pmf_qual_t *qual)
673 1.1 bouyer {
674 1.1 bouyer struct vte_softc *sc = device_private(dev);
675 1.1 bouyer struct ifnet *ifp;
676 1.1 bouyer
677 1.1 bouyer ifp = &sc->vte_if;
678 1.1 bouyer if ((ifp->if_flags & IFF_UP) != 0) {
679 1.1 bouyer ifp->if_flags &= ~IFF_RUNNING;
680 1.1 bouyer vte_init(ifp);
681 1.1 bouyer }
682 1.1 bouyer
683 1.1 bouyer return (0);
684 1.1 bouyer }
685 1.1 bouyer
686 1.1 bouyer static struct vte_txdesc *
687 1.1 bouyer vte_encap(struct vte_softc *sc, struct mbuf **m_head)
688 1.1 bouyer {
689 1.1 bouyer struct vte_txdesc *txd;
690 1.1 bouyer struct mbuf *m, *n;
691 1.1 bouyer int copy, error, padlen;
692 1.1 bouyer
693 1.1 bouyer txd = &sc->vte_cdata.vte_txdesc[sc->vte_cdata.vte_tx_prod];
694 1.1 bouyer m = *m_head;
695 1.1 bouyer /*
696 1.1 bouyer * Controller doesn't auto-pad, so we have to make sure pad
697 1.1 bouyer * short frames out to the minimum frame length.
698 1.1 bouyer */
699 1.1 bouyer if (m->m_pkthdr.len < VTE_MIN_FRAMELEN)
700 1.1 bouyer padlen = VTE_MIN_FRAMELEN - m->m_pkthdr.len;
701 1.1 bouyer else
702 1.1 bouyer padlen = 0;
703 1.1 bouyer
704 1.1 bouyer /*
705 1.1 bouyer * Controller does not support multi-fragmented TX buffers.
706 1.1 bouyer * Controller spends most of its TX processing time in
707 1.1 bouyer * de-fragmenting TX buffers. Either faster CPU or more
708 1.1 bouyer * advanced controller DMA engine is required to speed up
709 1.1 bouyer * TX path processing.
710 1.1 bouyer * To mitigate the de-fragmenting issue, perform deep copy
711 1.1 bouyer * from fragmented mbuf chains to a pre-allocated mbuf
712 1.1 bouyer * cluster with extra cost of kernel memory. For frames
713 1.1 bouyer * that is composed of single TX buffer, the deep copy is
714 1.1 bouyer * bypassed.
715 1.1 bouyer */
716 1.1 bouyer copy = 0;
717 1.1 bouyer if (m->m_next != NULL)
718 1.1 bouyer copy++;
719 1.1 bouyer if (padlen > 0 && (M_READONLY(m) ||
720 1.1 bouyer padlen > M_TRAILINGSPACE(m)))
721 1.1 bouyer copy++;
722 1.1 bouyer if (copy != 0) {
723 1.1 bouyer n = sc->vte_cdata.vte_txmbufs[sc->vte_cdata.vte_tx_prod];
724 1.1 bouyer m_copydata(m, 0, m->m_pkthdr.len, mtod(n, char *));
725 1.1 bouyer n->m_pkthdr.len = m->m_pkthdr.len;
726 1.1 bouyer n->m_len = m->m_pkthdr.len;
727 1.1 bouyer m = n;
728 1.1 bouyer txd->tx_flags |= VTE_TXMBUF;
729 1.1 bouyer }
730 1.1 bouyer
731 1.1 bouyer if (padlen > 0) {
732 1.1 bouyer /* Zero out the bytes in the pad area. */
733 1.1 bouyer bzero(mtod(m, char *) + m->m_pkthdr.len, padlen);
734 1.1 bouyer m->m_pkthdr.len += padlen;
735 1.1 bouyer m->m_len = m->m_pkthdr.len;
736 1.1 bouyer }
737 1.1 bouyer
738 1.18 christos error = bus_dmamap_load_mbuf(sc->vte_dmatag, txd->tx_dmamap, m,
739 1.18 christos BUS_DMA_NOWAIT);
740 1.1 bouyer if (error != 0) {
741 1.1 bouyer txd->tx_flags &= ~VTE_TXMBUF;
742 1.1 bouyer return (NULL);
743 1.1 bouyer }
744 1.1 bouyer KASSERT(txd->tx_dmamap->dm_nsegs == 1);
745 1.1 bouyer bus_dmamap_sync(sc->vte_dmatag, txd->tx_dmamap, 0,
746 1.1 bouyer txd->tx_dmamap->dm_mapsize, BUS_DMASYNC_PREWRITE);
747 1.1 bouyer
748 1.1 bouyer txd->tx_desc->dtlen =
749 1.1 bouyer htole16(VTE_TX_LEN(txd->tx_dmamap->dm_segs[0].ds_len));
750 1.1 bouyer txd->tx_desc->dtbp = htole32(txd->tx_dmamap->dm_segs[0].ds_addr);
751 1.1 bouyer sc->vte_cdata.vte_tx_cnt++;
752 1.1 bouyer /* Update producer index. */
753 1.1 bouyer VTE_DESC_INC(sc->vte_cdata.vte_tx_prod, VTE_TX_RING_CNT);
754 1.1 bouyer
755 1.1 bouyer /* Finally hand over ownership to controller. */
756 1.1 bouyer txd->tx_desc->dtst = htole16(VTE_DTST_TX_OWN);
757 1.1 bouyer txd->tx_m = m;
758 1.1 bouyer
759 1.1 bouyer return (txd);
760 1.1 bouyer }
761 1.1 bouyer
762 1.1 bouyer static void
763 1.1 bouyer vte_ifstart(struct ifnet *ifp)
764 1.1 bouyer {
765 1.1 bouyer struct vte_softc *sc = ifp->if_softc;
766 1.1 bouyer struct vte_txdesc *txd;
767 1.1 bouyer struct mbuf *m_head, *m;
768 1.1 bouyer int enq;
769 1.1 bouyer
770 1.1 bouyer ifp = &sc->vte_if;
771 1.1 bouyer
772 1.1 bouyer DPRINTF(("vte_ifstart 0x%x 0x%x\n", ifp->if_flags, sc->vte_flags));
773 1.1 bouyer
774 1.1 bouyer if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) !=
775 1.1 bouyer IFF_RUNNING || (sc->vte_flags & VTE_FLAG_LINK) == 0)
776 1.1 bouyer return;
777 1.1 bouyer
778 1.1 bouyer for (enq = 0; !IFQ_IS_EMPTY(&ifp->if_snd); ) {
779 1.1 bouyer /* Reserve one free TX descriptor. */
780 1.1 bouyer if (sc->vte_cdata.vte_tx_cnt >= VTE_TX_RING_CNT - 1) {
781 1.1 bouyer ifp->if_flags |= IFF_OACTIVE;
782 1.1 bouyer break;
783 1.1 bouyer }
784 1.1 bouyer IFQ_POLL(&ifp->if_snd, m_head);
785 1.1 bouyer if (m_head == NULL)
786 1.1 bouyer break;
787 1.1 bouyer /*
788 1.1 bouyer * Pack the data into the transmit ring. If we
789 1.1 bouyer * don't have room, set the OACTIVE flag and wait
790 1.1 bouyer * for the NIC to drain the ring.
791 1.1 bouyer */
792 1.1 bouyer DPRINTF(("vte_encap:"));
793 1.1 bouyer if ((txd = vte_encap(sc, &m_head)) == NULL) {
794 1.1 bouyer DPRINTF((" failed\n"));
795 1.1 bouyer break;
796 1.1 bouyer }
797 1.1 bouyer DPRINTF((" ok\n"));
798 1.1 bouyer IFQ_DEQUEUE(&ifp->if_snd, m);
799 1.1 bouyer KASSERT(m == m_head);
800 1.1 bouyer
801 1.1 bouyer enq++;
802 1.1 bouyer /*
803 1.1 bouyer * If there's a BPF listener, bounce a copy of this frame
804 1.1 bouyer * to him.
805 1.1 bouyer */
806 1.18.4.2 pgoyette bpf_mtap(ifp, m_head, BPF_D_OUT);
807 1.1 bouyer /* Free consumed TX frame. */
808 1.1 bouyer if ((txd->tx_flags & VTE_TXMBUF) != 0)
809 1.1 bouyer m_freem(m_head);
810 1.1 bouyer }
811 1.1 bouyer
812 1.1 bouyer if (enq > 0) {
813 1.1 bouyer bus_dmamap_sync(sc->vte_dmatag,
814 1.1 bouyer sc->vte_cdata.vte_tx_ring_map, 0,
815 1.1 bouyer sc->vte_cdata.vte_tx_ring_map->dm_mapsize,
816 1.1 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
817 1.1 bouyer CSR_WRITE_2(sc, VTE_TX_POLL, TX_POLL_START);
818 1.1 bouyer sc->vte_watchdog_timer = VTE_TX_TIMEOUT;
819 1.1 bouyer }
820 1.1 bouyer }
821 1.1 bouyer
822 1.1 bouyer static void
823 1.1 bouyer vte_ifwatchdog(struct ifnet *ifp)
824 1.1 bouyer {
825 1.1 bouyer struct vte_softc *sc = ifp->if_softc;
826 1.1 bouyer
827 1.1 bouyer if (sc->vte_watchdog_timer == 0 || --sc->vte_watchdog_timer)
828 1.1 bouyer return;
829 1.1 bouyer
830 1.1 bouyer aprint_error_dev(sc->vte_dev, "watchdog timeout -- resetting\n");
831 1.1 bouyer ifp->if_oerrors++;
832 1.1 bouyer vte_init(ifp);
833 1.1 bouyer if (!IFQ_IS_EMPTY(&ifp->if_snd))
834 1.1 bouyer vte_ifstart(ifp);
835 1.1 bouyer }
836 1.1 bouyer
837 1.1 bouyer static int
838 1.1 bouyer vte_mediachange(struct ifnet *ifp)
839 1.1 bouyer {
840 1.1 bouyer int error;
841 1.1 bouyer struct vte_softc *sc = ifp->if_softc;
842 1.1 bouyer
843 1.1 bouyer if ((error = mii_mediachg(&sc->vte_mii)) == ENXIO)
844 1.1 bouyer error = 0;
845 1.1 bouyer else if (error != 0) {
846 1.1 bouyer aprint_error_dev(sc->vte_dev, "could not set media\n");
847 1.1 bouyer return error;
848 1.1 bouyer }
849 1.1 bouyer return 0;
850 1.1 bouyer
851 1.1 bouyer }
852 1.1 bouyer
853 1.1 bouyer static int
854 1.1 bouyer vte_ifioctl(struct ifnet *ifp, u_long cmd, void *data)
855 1.1 bouyer {
856 1.1 bouyer struct vte_softc *sc = ifp->if_softc;
857 1.1 bouyer int error, s;
858 1.1 bouyer
859 1.1 bouyer s = splnet();
860 1.1 bouyer error = ether_ioctl(ifp, cmd, data);
861 1.1 bouyer if (error == ENETRESET) {
862 1.1 bouyer DPRINTF(("vte_ifioctl if_flags 0x%x\n", ifp->if_flags));
863 1.1 bouyer if (ifp->if_flags & IFF_RUNNING)
864 1.1 bouyer vte_rxfilter(sc);
865 1.1 bouyer error = 0;
866 1.1 bouyer }
867 1.1 bouyer splx(s);
868 1.1 bouyer return error;
869 1.1 bouyer }
870 1.1 bouyer
871 1.1 bouyer static void
872 1.1 bouyer vte_mac_config(struct vte_softc *sc)
873 1.1 bouyer {
874 1.1 bouyer uint16_t mcr;
875 1.1 bouyer
876 1.1 bouyer mcr = CSR_READ_2(sc, VTE_MCR0);
877 1.1 bouyer mcr &= ~(MCR0_FC_ENB | MCR0_FULL_DUPLEX);
878 1.1 bouyer if ((IFM_OPTIONS(sc->vte_mii.mii_media_active) & IFM_FDX) != 0) {
879 1.1 bouyer mcr |= MCR0_FULL_DUPLEX;
880 1.1 bouyer #ifdef notyet
881 1.1 bouyer if ((IFM_OPTIONS(sc->vte_mii.mii->mii_media_active) & IFM_ETH_TXPAUSE) != 0)
882 1.1 bouyer mcr |= MCR0_FC_ENB;
883 1.1 bouyer /*
884 1.1 bouyer * The data sheet is not clear whether the controller
885 1.1 bouyer * honors received pause frames or not. The is no
886 1.1 bouyer * separate control bit for RX pause frame so just
887 1.1 bouyer * enable MCR0_FC_ENB bit.
888 1.1 bouyer */
889 1.1 bouyer if ((IFM_OPTIONS(sc->vte_mii.mii->mii_media_active) & IFM_ETH_RXPAUSE) != 0)
890 1.1 bouyer mcr |= MCR0_FC_ENB;
891 1.1 bouyer #endif
892 1.1 bouyer }
893 1.1 bouyer CSR_WRITE_2(sc, VTE_MCR0, mcr);
894 1.1 bouyer }
895 1.1 bouyer
896 1.1 bouyer static void
897 1.1 bouyer vte_stats_clear(struct vte_softc *sc)
898 1.1 bouyer {
899 1.1 bouyer
900 1.1 bouyer /* Reading counter registers clears its contents. */
901 1.1 bouyer CSR_READ_2(sc, VTE_CNT_RX_DONE);
902 1.1 bouyer CSR_READ_2(sc, VTE_CNT_MECNT0);
903 1.1 bouyer CSR_READ_2(sc, VTE_CNT_MECNT1);
904 1.1 bouyer CSR_READ_2(sc, VTE_CNT_MECNT2);
905 1.1 bouyer CSR_READ_2(sc, VTE_CNT_MECNT3);
906 1.1 bouyer CSR_READ_2(sc, VTE_CNT_TX_DONE);
907 1.1 bouyer CSR_READ_2(sc, VTE_CNT_MECNT4);
908 1.1 bouyer CSR_READ_2(sc, VTE_CNT_PAUSE);
909 1.1 bouyer }
910 1.1 bouyer
911 1.1 bouyer static void
912 1.1 bouyer vte_stats_update(struct vte_softc *sc)
913 1.1 bouyer {
914 1.1 bouyer struct vte_hw_stats *stat;
915 1.1 bouyer struct ifnet *ifp = &sc->vte_if;
916 1.1 bouyer uint16_t value;
917 1.1 bouyer
918 1.1 bouyer stat = &sc->vte_stats;
919 1.1 bouyer
920 1.1 bouyer CSR_READ_2(sc, VTE_MECISR);
921 1.1 bouyer /* RX stats. */
922 1.1 bouyer stat->rx_frames += CSR_READ_2(sc, VTE_CNT_RX_DONE);
923 1.1 bouyer value = CSR_READ_2(sc, VTE_CNT_MECNT0);
924 1.1 bouyer stat->rx_bcast_frames += (value >> 8);
925 1.1 bouyer stat->rx_mcast_frames += (value & 0xFF);
926 1.1 bouyer value = CSR_READ_2(sc, VTE_CNT_MECNT1);
927 1.1 bouyer stat->rx_runts += (value >> 8);
928 1.1 bouyer stat->rx_crcerrs += (value & 0xFF);
929 1.1 bouyer value = CSR_READ_2(sc, VTE_CNT_MECNT2);
930 1.1 bouyer stat->rx_long_frames += (value & 0xFF);
931 1.1 bouyer value = CSR_READ_2(sc, VTE_CNT_MECNT3);
932 1.1 bouyer stat->rx_fifo_full += (value >> 8);
933 1.1 bouyer stat->rx_desc_unavail += (value & 0xFF);
934 1.1 bouyer
935 1.1 bouyer /* TX stats. */
936 1.1 bouyer stat->tx_frames += CSR_READ_2(sc, VTE_CNT_TX_DONE);
937 1.1 bouyer value = CSR_READ_2(sc, VTE_CNT_MECNT4);
938 1.1 bouyer stat->tx_underruns += (value >> 8);
939 1.1 bouyer stat->tx_late_colls += (value & 0xFF);
940 1.1 bouyer
941 1.1 bouyer value = CSR_READ_2(sc, VTE_CNT_PAUSE);
942 1.1 bouyer stat->tx_pause_frames += (value >> 8);
943 1.1 bouyer stat->rx_pause_frames += (value & 0xFF);
944 1.1 bouyer
945 1.1 bouyer /* Update ifp counters. */
946 1.1 bouyer ifp->if_opackets = stat->tx_frames;
947 1.1 bouyer ifp->if_oerrors = stat->tx_late_colls + stat->tx_underruns;
948 1.1 bouyer ifp->if_ipackets = stat->rx_frames;
949 1.1 bouyer ifp->if_ierrors = stat->rx_crcerrs + stat->rx_runts +
950 1.1 bouyer stat->rx_long_frames + stat->rx_fifo_full;
951 1.1 bouyer }
952 1.1 bouyer
953 1.1 bouyer static int
954 1.1 bouyer vte_intr(void *arg)
955 1.1 bouyer {
956 1.1 bouyer struct vte_softc *sc = (struct vte_softc *)arg;
957 1.1 bouyer struct ifnet *ifp = &sc->vte_if;
958 1.1 bouyer uint16_t status;
959 1.1 bouyer int n;
960 1.1 bouyer
961 1.1 bouyer /* Reading VTE_MISR acknowledges interrupts. */
962 1.1 bouyer status = CSR_READ_2(sc, VTE_MISR);
963 1.1 bouyer DPRINTF(("vte_intr status 0x%x\n", status));
964 1.1 bouyer if ((status & VTE_INTRS) == 0) {
965 1.1 bouyer /* Not ours. */
966 1.1 bouyer return 0;
967 1.1 bouyer }
968 1.1 bouyer
969 1.1 bouyer /* Disable interrupts. */
970 1.1 bouyer CSR_WRITE_2(sc, VTE_MIER, 0);
971 1.1 bouyer for (n = 8; (status & VTE_INTRS) != 0;) {
972 1.1 bouyer if ((ifp->if_flags & IFF_RUNNING) == 0)
973 1.1 bouyer break;
974 1.1 bouyer if ((status & (MISR_RX_DONE | MISR_RX_DESC_UNAVAIL |
975 1.1 bouyer MISR_RX_FIFO_FULL)) != 0)
976 1.1 bouyer vte_rxeof(sc);
977 1.1 bouyer if ((status & MISR_TX_DONE) != 0)
978 1.1 bouyer vte_txeof(sc);
979 1.1 bouyer if ((status & MISR_EVENT_CNT_OFLOW) != 0)
980 1.1 bouyer vte_stats_update(sc);
981 1.17 ozaki if_schedule_deferred_start(ifp);
982 1.1 bouyer if (--n > 0)
983 1.1 bouyer status = CSR_READ_2(sc, VTE_MISR);
984 1.1 bouyer else
985 1.1 bouyer break;
986 1.1 bouyer }
987 1.1 bouyer
988 1.1 bouyer if ((ifp->if_flags & IFF_RUNNING) != 0) {
989 1.1 bouyer /* Re-enable interrupts. */
990 1.1 bouyer CSR_WRITE_2(sc, VTE_MIER, VTE_INTRS);
991 1.1 bouyer }
992 1.1 bouyer return 1;
993 1.1 bouyer }
994 1.1 bouyer
995 1.1 bouyer static void
996 1.1 bouyer vte_txeof(struct vte_softc *sc)
997 1.1 bouyer {
998 1.1 bouyer struct ifnet *ifp;
999 1.1 bouyer struct vte_txdesc *txd;
1000 1.1 bouyer uint16_t status;
1001 1.1 bouyer int cons, prog;
1002 1.1 bouyer
1003 1.1 bouyer ifp = &sc->vte_if;
1004 1.1 bouyer
1005 1.1 bouyer if (sc->vte_cdata.vte_tx_cnt == 0)
1006 1.1 bouyer return;
1007 1.1 bouyer bus_dmamap_sync(sc->vte_dmatag,
1008 1.8 christos sc->vte_cdata.vte_tx_ring_map, 0,
1009 1.1 bouyer sc->vte_cdata.vte_tx_ring_map->dm_mapsize,
1010 1.1 bouyer BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1011 1.1 bouyer cons = sc->vte_cdata.vte_tx_cons;
1012 1.1 bouyer /*
1013 1.1 bouyer * Go through our TX list and free mbufs for those
1014 1.1 bouyer * frames which have been transmitted.
1015 1.1 bouyer */
1016 1.1 bouyer for (prog = 0; sc->vte_cdata.vte_tx_cnt > 0; prog++) {
1017 1.1 bouyer txd = &sc->vte_cdata.vte_txdesc[cons];
1018 1.1 bouyer status = le16toh(txd->tx_desc->dtst);
1019 1.1 bouyer if ((status & VTE_DTST_TX_OWN) != 0)
1020 1.1 bouyer break;
1021 1.3 bouyer if ((status & VTE_DTST_TX_OK) != 0)
1022 1.3 bouyer ifp->if_collisions += (status & 0xf);
1023 1.1 bouyer sc->vte_cdata.vte_tx_cnt--;
1024 1.1 bouyer /* Reclaim transmitted mbufs. */
1025 1.8 christos bus_dmamap_sync(sc->vte_dmatag, txd->tx_dmamap, 0,
1026 1.1 bouyer txd->tx_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1027 1.1 bouyer bus_dmamap_unload(sc->vte_dmatag, txd->tx_dmamap);
1028 1.1 bouyer if ((txd->tx_flags & VTE_TXMBUF) == 0)
1029 1.1 bouyer m_freem(txd->tx_m);
1030 1.1 bouyer txd->tx_flags &= ~VTE_TXMBUF;
1031 1.1 bouyer txd->tx_m = NULL;
1032 1.1 bouyer prog++;
1033 1.1 bouyer VTE_DESC_INC(cons, VTE_TX_RING_CNT);
1034 1.1 bouyer }
1035 1.1 bouyer
1036 1.1 bouyer if (prog > 0) {
1037 1.1 bouyer ifp->if_flags &= ~IFF_OACTIVE;
1038 1.1 bouyer sc->vte_cdata.vte_tx_cons = cons;
1039 1.1 bouyer /*
1040 1.1 bouyer * Unarm watchdog timer only when there is no pending
1041 1.1 bouyer * frames in TX queue.
1042 1.1 bouyer */
1043 1.1 bouyer if (sc->vte_cdata.vte_tx_cnt == 0)
1044 1.1 bouyer sc->vte_watchdog_timer = 0;
1045 1.1 bouyer }
1046 1.1 bouyer }
1047 1.1 bouyer
1048 1.1 bouyer static int
1049 1.1 bouyer vte_newbuf(struct vte_softc *sc, struct vte_rxdesc *rxd)
1050 1.1 bouyer {
1051 1.1 bouyer struct mbuf *m;
1052 1.1 bouyer bus_dmamap_t map;
1053 1.1 bouyer
1054 1.1 bouyer m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
1055 1.1 bouyer if (m == NULL)
1056 1.1 bouyer return (ENOBUFS);
1057 1.1 bouyer m->m_len = m->m_pkthdr.len = MCLBYTES;
1058 1.1 bouyer m_adj(m, sizeof(uint32_t));
1059 1.1 bouyer
1060 1.1 bouyer if (bus_dmamap_load_mbuf(sc->vte_dmatag,
1061 1.18 christos sc->vte_cdata.vte_rx_sparemap, m, BUS_DMA_NOWAIT) != 0) {
1062 1.1 bouyer m_freem(m);
1063 1.1 bouyer return (ENOBUFS);
1064 1.1 bouyer }
1065 1.1 bouyer KASSERT(sc->vte_cdata.vte_rx_sparemap->dm_nsegs == 1);
1066 1.1 bouyer
1067 1.1 bouyer if (rxd->rx_m != NULL) {
1068 1.1 bouyer bus_dmamap_sync(sc->vte_dmatag, rxd->rx_dmamap,
1069 1.1 bouyer 0, rxd->rx_dmamap->dm_mapsize,
1070 1.1 bouyer BUS_DMASYNC_POSTREAD);
1071 1.1 bouyer bus_dmamap_unload(sc->vte_dmatag, rxd->rx_dmamap);
1072 1.1 bouyer }
1073 1.1 bouyer map = rxd->rx_dmamap;
1074 1.1 bouyer rxd->rx_dmamap = sc->vte_cdata.vte_rx_sparemap;
1075 1.1 bouyer sc->vte_cdata.vte_rx_sparemap = map;
1076 1.1 bouyer bus_dmamap_sync(sc->vte_dmatag, rxd->rx_dmamap,
1077 1.1 bouyer 0, rxd->rx_dmamap->dm_mapsize,
1078 1.1 bouyer BUS_DMASYNC_PREREAD);
1079 1.1 bouyer rxd->rx_m = m;
1080 1.1 bouyer rxd->rx_desc->drbp =
1081 1.1 bouyer htole32(rxd->rx_dmamap->dm_segs[0].ds_addr);
1082 1.1 bouyer rxd->rx_desc->drlen = htole16(
1083 1.1 bouyer VTE_RX_LEN(rxd->rx_dmamap->dm_segs[0].ds_len));
1084 1.15 msaitoh DPRINTF(("rx data %p mbuf %p buf 0x%x/0x%x\n", rxd, m,
1085 1.15 msaitoh (u_int)rxd->rx_dmamap->dm_segs[0].ds_addr,
1086 1.15 msaitoh rxd->rx_dmamap->dm_segs[0].ds_len));
1087 1.1 bouyer rxd->rx_desc->drst = htole16(VTE_DRST_RX_OWN);
1088 1.1 bouyer
1089 1.1 bouyer return (0);
1090 1.1 bouyer }
1091 1.1 bouyer
1092 1.1 bouyer static void
1093 1.1 bouyer vte_rxeof(struct vte_softc *sc)
1094 1.1 bouyer {
1095 1.1 bouyer struct ifnet *ifp;
1096 1.1 bouyer struct vte_rxdesc *rxd;
1097 1.1 bouyer struct mbuf *m;
1098 1.1 bouyer uint16_t status, total_len;
1099 1.1 bouyer int cons, prog;
1100 1.1 bouyer
1101 1.1 bouyer bus_dmamap_sync(sc->vte_dmatag,
1102 1.1 bouyer sc->vte_cdata.vte_rx_ring_map, 0,
1103 1.1 bouyer sc->vte_cdata.vte_rx_ring_map->dm_mapsize,
1104 1.1 bouyer BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1105 1.1 bouyer cons = sc->vte_cdata.vte_rx_cons;
1106 1.1 bouyer ifp = &sc->vte_if;
1107 1.1 bouyer DPRINTF(("vte_rxeof if_flags 0x%x\n", ifp->if_flags));
1108 1.1 bouyer for (prog = 0; (ifp->if_flags & IFF_RUNNING) != 0; prog++,
1109 1.1 bouyer VTE_DESC_INC(cons, VTE_RX_RING_CNT)) {
1110 1.1 bouyer rxd = &sc->vte_cdata.vte_rxdesc[cons];
1111 1.1 bouyer status = le16toh(rxd->rx_desc->drst);
1112 1.15 msaitoh DPRINTF(("vte_rxoef rxd %d/%p mbuf %p status 0x%x len %d\n",
1113 1.15 msaitoh cons, rxd, rxd->rx_m, status,
1114 1.15 msaitoh VTE_RX_LEN(le16toh(rxd->rx_desc->drlen))));
1115 1.1 bouyer if ((status & VTE_DRST_RX_OWN) != 0)
1116 1.1 bouyer break;
1117 1.1 bouyer total_len = VTE_RX_LEN(le16toh(rxd->rx_desc->drlen));
1118 1.1 bouyer m = rxd->rx_m;
1119 1.1 bouyer if ((status & VTE_DRST_RX_OK) == 0) {
1120 1.1 bouyer /* Discard errored frame. */
1121 1.1 bouyer rxd->rx_desc->drlen =
1122 1.1 bouyer htole16(MCLBYTES - sizeof(uint32_t));
1123 1.1 bouyer rxd->rx_desc->drst = htole16(VTE_DRST_RX_OWN);
1124 1.1 bouyer continue;
1125 1.1 bouyer }
1126 1.1 bouyer if (vte_newbuf(sc, rxd) != 0) {
1127 1.1 bouyer DPRINTF(("vte_rxeof newbuf failed\n"));
1128 1.1 bouyer ifp->if_ierrors++;
1129 1.1 bouyer rxd->rx_desc->drlen =
1130 1.1 bouyer htole16(MCLBYTES - sizeof(uint32_t));
1131 1.1 bouyer rxd->rx_desc->drst = htole16(VTE_DRST_RX_OWN);
1132 1.1 bouyer continue;
1133 1.1 bouyer }
1134 1.1 bouyer
1135 1.1 bouyer /*
1136 1.1 bouyer * It seems there is no way to strip FCS bytes.
1137 1.1 bouyer */
1138 1.1 bouyer m->m_pkthdr.len = m->m_len = total_len - ETHER_CRC_LEN;
1139 1.14 ozaki m_set_rcvif(m, ifp);
1140 1.13 ozaki if_percpuq_enqueue(ifp->if_percpuq, m);
1141 1.1 bouyer }
1142 1.1 bouyer
1143 1.1 bouyer if (prog > 0) {
1144 1.1 bouyer /* Update the consumer index. */
1145 1.1 bouyer sc->vte_cdata.vte_rx_cons = cons;
1146 1.1 bouyer /*
1147 1.1 bouyer * Sync updated RX descriptors such that controller see
1148 1.1 bouyer * modified RX buffer addresses.
1149 1.1 bouyer */
1150 1.1 bouyer bus_dmamap_sync(sc->vte_dmatag,
1151 1.1 bouyer sc->vte_cdata.vte_rx_ring_map, 0,
1152 1.1 bouyer sc->vte_cdata.vte_rx_ring_map->dm_mapsize,
1153 1.1 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1154 1.1 bouyer #ifdef notyet
1155 1.1 bouyer /*
1156 1.1 bouyer * Update residue counter. Controller does not
1157 1.1 bouyer * keep track of number of available RX descriptors
1158 1.1 bouyer * such that driver should have to update VTE_MRDCR
1159 1.1 bouyer * to make controller know how many free RX
1160 1.1 bouyer * descriptors were added to controller. This is
1161 1.1 bouyer * a similar mechanism used in VIA velocity
1162 1.1 bouyer * controllers and it indicates controller just
1163 1.1 bouyer * polls OWN bit of current RX descriptor pointer.
1164 1.1 bouyer * A couple of severe issues were seen on sample
1165 1.1 bouyer * board where the controller continuously emits TX
1166 1.1 bouyer * pause frames once RX pause threshold crossed.
1167 1.1 bouyer * Once triggered it never recovered form that
1168 1.1 bouyer * state, I couldn't find a way to make it back to
1169 1.1 bouyer * work at least. This issue effectively
1170 1.1 bouyer * disconnected the system from network. Also, the
1171 1.1 bouyer * controller used 00:00:00:00:00:00 as source
1172 1.1 bouyer * station address of TX pause frame. Probably this
1173 1.1 bouyer * is one of reason why vendor recommends not to
1174 1.1 bouyer * enable flow control on R6040 controller.
1175 1.1 bouyer */
1176 1.1 bouyer CSR_WRITE_2(sc, VTE_MRDCR, prog |
1177 1.1 bouyer (((VTE_RX_RING_CNT * 2) / 10) <<
1178 1.1 bouyer VTE_MRDCR_RX_PAUSE_THRESH_SHIFT));
1179 1.1 bouyer #endif
1180 1.5 tls rnd_add_uint32(&sc->rnd_source, prog);
1181 1.1 bouyer }
1182 1.1 bouyer }
1183 1.1 bouyer
1184 1.1 bouyer static void
1185 1.1 bouyer vte_tick(void *arg)
1186 1.1 bouyer {
1187 1.1 bouyer struct vte_softc *sc;
1188 1.1 bouyer int s = splnet();
1189 1.1 bouyer
1190 1.1 bouyer sc = (struct vte_softc *)arg;
1191 1.1 bouyer
1192 1.1 bouyer mii_tick(&sc->vte_mii);
1193 1.1 bouyer vte_stats_update(sc);
1194 1.1 bouyer vte_txeof(sc);
1195 1.1 bouyer vte_ifwatchdog(&sc->vte_if);
1196 1.1 bouyer callout_reset(&sc->vte_tick_ch, hz, vte_tick, sc);
1197 1.1 bouyer splx(s);
1198 1.1 bouyer }
1199 1.1 bouyer
1200 1.1 bouyer static void
1201 1.1 bouyer vte_reset(struct vte_softc *sc)
1202 1.1 bouyer {
1203 1.1 bouyer uint16_t mcr;
1204 1.1 bouyer int i;
1205 1.1 bouyer
1206 1.1 bouyer mcr = CSR_READ_2(sc, VTE_MCR1);
1207 1.1 bouyer CSR_WRITE_2(sc, VTE_MCR1, mcr | MCR1_MAC_RESET);
1208 1.1 bouyer for (i = VTE_RESET_TIMEOUT; i > 0; i--) {
1209 1.1 bouyer DELAY(10);
1210 1.1 bouyer if ((CSR_READ_2(sc, VTE_MCR1) & MCR1_MAC_RESET) == 0)
1211 1.1 bouyer break;
1212 1.1 bouyer }
1213 1.1 bouyer if (i == 0)
1214 1.1 bouyer aprint_error_dev(sc->vte_dev, "reset timeout(0x%04x)!\n", mcr);
1215 1.1 bouyer /*
1216 1.1 bouyer * Follow the guide of vendor recommended way to reset MAC.
1217 1.1 bouyer * Vendor confirms relying on MCR1_MAC_RESET of VTE_MCR1 is
1218 1.1 bouyer * not reliable so manually reset internal state machine.
1219 1.1 bouyer */
1220 1.1 bouyer CSR_WRITE_2(sc, VTE_MACSM, 0x0002);
1221 1.1 bouyer CSR_WRITE_2(sc, VTE_MACSM, 0);
1222 1.1 bouyer DELAY(5000);
1223 1.1 bouyer }
1224 1.1 bouyer
1225 1.1 bouyer
1226 1.1 bouyer static int
1227 1.1 bouyer vte_init(struct ifnet *ifp)
1228 1.1 bouyer {
1229 1.1 bouyer struct vte_softc *sc = ifp->if_softc;
1230 1.1 bouyer bus_addr_t paddr;
1231 1.1 bouyer uint8_t eaddr[ETHER_ADDR_LEN];
1232 1.1 bouyer int s, error;
1233 1.1 bouyer
1234 1.1 bouyer s = splnet();
1235 1.1 bouyer /*
1236 1.1 bouyer * Cancel any pending I/O.
1237 1.1 bouyer */
1238 1.1 bouyer vte_stop(ifp, 1);
1239 1.1 bouyer /*
1240 1.1 bouyer * Reset the chip to a known state.
1241 1.1 bouyer */
1242 1.1 bouyer vte_reset(sc);
1243 1.1 bouyer
1244 1.1 bouyer if ((sc->vte_if.if_flags & IFF_UP) == 0) {
1245 1.1 bouyer splx(s);
1246 1.1 bouyer return 0;
1247 1.1 bouyer }
1248 1.1 bouyer
1249 1.1 bouyer /* Initialize RX descriptors. */
1250 1.1 bouyer if (vte_init_rx_ring(sc) != 0) {
1251 1.1 bouyer aprint_error_dev(sc->vte_dev, "no memory for RX buffers.\n");
1252 1.1 bouyer vte_stop(ifp, 1);
1253 1.1 bouyer splx(s);
1254 1.1 bouyer return ENOMEM;
1255 1.1 bouyer }
1256 1.1 bouyer if (vte_init_tx_ring(sc) != 0) {
1257 1.1 bouyer aprint_error_dev(sc->vte_dev, "no memory for TX buffers.\n");
1258 1.1 bouyer vte_stop(ifp, 1);
1259 1.1 bouyer splx(s);
1260 1.1 bouyer return ENOMEM;
1261 1.1 bouyer }
1262 1.1 bouyer
1263 1.1 bouyer /*
1264 1.1 bouyer * Reprogram the station address. Controller supports up
1265 1.1 bouyer * to 4 different station addresses so driver programs the
1266 1.1 bouyer * first station address as its own ethernet address and
1267 1.1 bouyer * configure the remaining three addresses as perfect
1268 1.1 bouyer * multicast addresses.
1269 1.1 bouyer */
1270 1.1 bouyer memcpy(eaddr, CLLADDR(ifp->if_sadl), ETHER_ADDR_LEN);
1271 1.1 bouyer CSR_WRITE_2(sc, VTE_MID0L, eaddr[1] << 8 | eaddr[0]);
1272 1.1 bouyer CSR_WRITE_2(sc, VTE_MID0M, eaddr[3] << 8 | eaddr[2]);
1273 1.1 bouyer CSR_WRITE_2(sc, VTE_MID0H, eaddr[5] << 8 | eaddr[4]);
1274 1.1 bouyer
1275 1.1 bouyer /* Set TX descriptor base addresses. */
1276 1.1 bouyer paddr = sc->vte_cdata.vte_tx_ring_map->dm_segs[0].ds_addr;
1277 1.1 bouyer DPRINTF(("tx paddr 0x%x\n", (u_int)paddr));
1278 1.1 bouyer CSR_WRITE_2(sc, VTE_MTDSA1, paddr >> 16);
1279 1.1 bouyer CSR_WRITE_2(sc, VTE_MTDSA0, paddr & 0xFFFF);
1280 1.1 bouyer
1281 1.1 bouyer /* Set RX descriptor base addresses. */
1282 1.1 bouyer paddr = sc->vte_cdata.vte_rx_ring_map->dm_segs[0].ds_addr;
1283 1.1 bouyer DPRINTF(("rx paddr 0x%x\n", (u_int)paddr));
1284 1.1 bouyer CSR_WRITE_2(sc, VTE_MRDSA1, paddr >> 16);
1285 1.1 bouyer CSR_WRITE_2(sc, VTE_MRDSA0, paddr & 0xFFFF);
1286 1.1 bouyer /*
1287 1.1 bouyer * Initialize RX descriptor residue counter and set RX
1288 1.1 bouyer * pause threshold to 20% of available RX descriptors.
1289 1.1 bouyer * See comments on vte_rxeof() for details on flow control
1290 1.1 bouyer * issues.
1291 1.1 bouyer */
1292 1.1 bouyer CSR_WRITE_2(sc, VTE_MRDCR, (VTE_RX_RING_CNT & VTE_MRDCR_RESIDUE_MASK) |
1293 1.1 bouyer (((VTE_RX_RING_CNT * 2) / 10) << VTE_MRDCR_RX_PAUSE_THRESH_SHIFT));
1294 1.1 bouyer
1295 1.1 bouyer /*
1296 1.1 bouyer * Always use maximum frame size that controller can
1297 1.1 bouyer * support. Otherwise received frames that has longer
1298 1.1 bouyer * frame length than vte(4) MTU would be silently dropped
1299 1.1 bouyer * in controller. This would break path-MTU discovery as
1300 1.1 bouyer * sender wouldn't get any responses from receiver. The
1301 1.1 bouyer * RX buffer size should be multiple of 4.
1302 1.1 bouyer * Note, jumbo frames are silently ignored by controller
1303 1.1 bouyer * and even MAC counters do not detect them.
1304 1.1 bouyer */
1305 1.1 bouyer CSR_WRITE_2(sc, VTE_MRBSR, VTE_RX_BUF_SIZE_MAX);
1306 1.1 bouyer
1307 1.1 bouyer /* Configure FIFO. */
1308 1.1 bouyer CSR_WRITE_2(sc, VTE_MBCR, MBCR_FIFO_XFER_LENGTH_16 |
1309 1.1 bouyer MBCR_TX_FIFO_THRESH_64 | MBCR_RX_FIFO_THRESH_16 |
1310 1.1 bouyer MBCR_SDRAM_BUS_REQ_TIMER_DEFAULT);
1311 1.1 bouyer
1312 1.1 bouyer /*
1313 1.1 bouyer * Configure TX/RX MACs. Actual resolved duplex and flow
1314 1.1 bouyer * control configuration is done after detecting a valid
1315 1.1 bouyer * link. Note, we don't generate early interrupt here
1316 1.1 bouyer * as well since FreeBSD does not have interrupt latency
1317 1.1 bouyer * problems like Windows.
1318 1.1 bouyer */
1319 1.1 bouyer CSR_WRITE_2(sc, VTE_MCR0, MCR0_ACCPT_LONG_PKT);
1320 1.1 bouyer /*
1321 1.1 bouyer * We manually keep track of PHY status changes to
1322 1.1 bouyer * configure resolved duplex and flow control since only
1323 1.1 bouyer * duplex configuration can be automatically reflected to
1324 1.1 bouyer * MCR0.
1325 1.1 bouyer */
1326 1.1 bouyer CSR_WRITE_2(sc, VTE_MCR1, MCR1_PKT_LENGTH_1537 |
1327 1.1 bouyer MCR1_EXCESS_COL_RETRY_16);
1328 1.1 bouyer
1329 1.1 bouyer /* Initialize RX filter. */
1330 1.1 bouyer vte_rxfilter(sc);
1331 1.1 bouyer
1332 1.1 bouyer /* Disable TX/RX interrupt moderation control. */
1333 1.1 bouyer CSR_WRITE_2(sc, VTE_MRICR, 0);
1334 1.1 bouyer CSR_WRITE_2(sc, VTE_MTICR, 0);
1335 1.1 bouyer
1336 1.1 bouyer /* Enable MAC event counter interrupts. */
1337 1.1 bouyer CSR_WRITE_2(sc, VTE_MECIER, VTE_MECIER_INTRS);
1338 1.1 bouyer /* Clear MAC statistics. */
1339 1.1 bouyer vte_stats_clear(sc);
1340 1.1 bouyer
1341 1.1 bouyer /* Acknowledge all pending interrupts and clear it. */
1342 1.1 bouyer CSR_WRITE_2(sc, VTE_MIER, VTE_INTRS);
1343 1.1 bouyer CSR_WRITE_2(sc, VTE_MISR, 0);
1344 1.15 msaitoh DPRINTF(("before ipend 0x%x 0x%x\n", CSR_READ_2(sc, VTE_MIER),
1345 1.15 msaitoh CSR_READ_2(sc, VTE_MISR)));
1346 1.1 bouyer
1347 1.1 bouyer sc->vte_flags &= ~VTE_FLAG_LINK;
1348 1.1 bouyer ifp->if_flags |= IFF_RUNNING;
1349 1.1 bouyer ifp->if_flags &= ~IFF_OACTIVE;
1350 1.1 bouyer
1351 1.3 bouyer /* calling mii_mediachg will call back vte_start_mac() */
1352 1.1 bouyer if ((error = mii_mediachg(&sc->vte_mii)) == ENXIO)
1353 1.1 bouyer error = 0;
1354 1.1 bouyer else if (error != 0) {
1355 1.1 bouyer aprint_error_dev(sc->vte_dev, "could not set media\n");
1356 1.1 bouyer splx(s);
1357 1.1 bouyer return error;
1358 1.1 bouyer }
1359 1.1 bouyer
1360 1.1 bouyer callout_reset(&sc->vte_tick_ch, hz, vte_tick, sc);
1361 1.1 bouyer
1362 1.15 msaitoh DPRINTF(("ipend 0x%x 0x%x\n", CSR_READ_2(sc, VTE_MIER),
1363 1.15 msaitoh CSR_READ_2(sc, VTE_MISR)));
1364 1.1 bouyer splx(s);
1365 1.1 bouyer return 0;
1366 1.1 bouyer }
1367 1.1 bouyer
1368 1.1 bouyer static void
1369 1.1 bouyer vte_stop(struct ifnet *ifp, int disable)
1370 1.1 bouyer {
1371 1.1 bouyer struct vte_softc *sc = ifp->if_softc;
1372 1.1 bouyer struct vte_txdesc *txd;
1373 1.1 bouyer struct vte_rxdesc *rxd;
1374 1.1 bouyer int i;
1375 1.1 bouyer
1376 1.1 bouyer DPRINTF(("vte_stop if_flags 0x%x\n", ifp->if_flags));
1377 1.1 bouyer if ((ifp->if_flags & IFF_RUNNING) == 0)
1378 1.1 bouyer return;
1379 1.1 bouyer /*
1380 1.1 bouyer * Mark the interface down and cancel the watchdog timer.
1381 1.1 bouyer */
1382 1.1 bouyer ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
1383 1.1 bouyer sc->vte_flags &= ~VTE_FLAG_LINK;
1384 1.1 bouyer callout_stop(&sc->vte_tick_ch);
1385 1.1 bouyer sc->vte_watchdog_timer = 0;
1386 1.1 bouyer vte_stats_update(sc);
1387 1.1 bouyer /* Disable interrupts. */
1388 1.1 bouyer CSR_WRITE_2(sc, VTE_MIER, 0);
1389 1.1 bouyer CSR_WRITE_2(sc, VTE_MECIER, 0);
1390 1.1 bouyer /* Stop RX/TX MACs. */
1391 1.1 bouyer vte_stop_mac(sc);
1392 1.1 bouyer /* Clear interrupts. */
1393 1.1 bouyer CSR_READ_2(sc, VTE_MISR);
1394 1.1 bouyer /*
1395 1.1 bouyer * Free TX/RX mbufs still in the queues.
1396 1.1 bouyer */
1397 1.1 bouyer for (i = 0; i < VTE_RX_RING_CNT; i++) {
1398 1.1 bouyer rxd = &sc->vte_cdata.vte_rxdesc[i];
1399 1.1 bouyer if (rxd->rx_m != NULL) {
1400 1.1 bouyer bus_dmamap_sync(sc->vte_dmatag,
1401 1.1 bouyer rxd->rx_dmamap, 0, rxd->rx_dmamap->dm_mapsize,
1402 1.1 bouyer BUS_DMASYNC_POSTREAD);
1403 1.1 bouyer bus_dmamap_unload(sc->vte_dmatag,
1404 1.1 bouyer rxd->rx_dmamap);
1405 1.1 bouyer m_freem(rxd->rx_m);
1406 1.1 bouyer rxd->rx_m = NULL;
1407 1.1 bouyer }
1408 1.1 bouyer }
1409 1.1 bouyer for (i = 0; i < VTE_TX_RING_CNT; i++) {
1410 1.1 bouyer txd = &sc->vte_cdata.vte_txdesc[i];
1411 1.1 bouyer if (txd->tx_m != NULL) {
1412 1.1 bouyer bus_dmamap_sync(sc->vte_dmatag,
1413 1.1 bouyer txd->tx_dmamap, 0, txd->tx_dmamap->dm_mapsize,
1414 1.1 bouyer BUS_DMASYNC_POSTWRITE);
1415 1.1 bouyer bus_dmamap_unload(sc->vte_dmatag,
1416 1.1 bouyer txd->tx_dmamap);
1417 1.1 bouyer if ((txd->tx_flags & VTE_TXMBUF) == 0)
1418 1.1 bouyer m_freem(txd->tx_m);
1419 1.1 bouyer txd->tx_m = NULL;
1420 1.1 bouyer txd->tx_flags &= ~VTE_TXMBUF;
1421 1.1 bouyer }
1422 1.1 bouyer }
1423 1.1 bouyer /* Free TX mbuf pools used for deep copy. */
1424 1.1 bouyer for (i = 0; i < VTE_TX_RING_CNT; i++) {
1425 1.1 bouyer if (sc->vte_cdata.vte_txmbufs[i] != NULL) {
1426 1.1 bouyer m_freem(sc->vte_cdata.vte_txmbufs[i]);
1427 1.1 bouyer sc->vte_cdata.vte_txmbufs[i] = NULL;
1428 1.1 bouyer }
1429 1.1 bouyer }
1430 1.1 bouyer }
1431 1.1 bouyer
1432 1.1 bouyer static void
1433 1.1 bouyer vte_start_mac(struct vte_softc *sc)
1434 1.1 bouyer {
1435 1.1 bouyer struct ifnet *ifp = &sc->vte_if;
1436 1.1 bouyer uint16_t mcr;
1437 1.1 bouyer int i;
1438 1.1 bouyer
1439 1.1 bouyer /* Enable RX/TX MACs. */
1440 1.1 bouyer mcr = CSR_READ_2(sc, VTE_MCR0);
1441 1.1 bouyer if ((mcr & (MCR0_RX_ENB | MCR0_TX_ENB)) !=
1442 1.1 bouyer (MCR0_RX_ENB | MCR0_TX_ENB) &&
1443 1.1 bouyer (ifp->if_flags & IFF_RUNNING) != 0) {
1444 1.1 bouyer mcr |= MCR0_RX_ENB | MCR0_TX_ENB;
1445 1.1 bouyer CSR_WRITE_2(sc, VTE_MCR0, mcr);
1446 1.1 bouyer for (i = VTE_TIMEOUT; i > 0; i--) {
1447 1.1 bouyer mcr = CSR_READ_2(sc, VTE_MCR0);
1448 1.1 bouyer if ((mcr & (MCR0_RX_ENB | MCR0_TX_ENB)) ==
1449 1.1 bouyer (MCR0_RX_ENB | MCR0_TX_ENB))
1450 1.1 bouyer break;
1451 1.1 bouyer DELAY(10);
1452 1.1 bouyer }
1453 1.1 bouyer if (i == 0)
1454 1.1 bouyer aprint_error_dev(sc->vte_dev,
1455 1.1 bouyer "could not enable RX/TX MAC(0x%04x)!\n", mcr);
1456 1.1 bouyer }
1457 1.3 bouyer vte_rxfilter(sc);
1458 1.1 bouyer }
1459 1.1 bouyer
1460 1.1 bouyer static void
1461 1.1 bouyer vte_stop_mac(struct vte_softc *sc)
1462 1.1 bouyer {
1463 1.1 bouyer uint16_t mcr;
1464 1.1 bouyer int i;
1465 1.1 bouyer
1466 1.1 bouyer /* Disable RX/TX MACs. */
1467 1.1 bouyer mcr = CSR_READ_2(sc, VTE_MCR0);
1468 1.1 bouyer if ((mcr & (MCR0_RX_ENB | MCR0_TX_ENB)) != 0) {
1469 1.1 bouyer mcr &= ~(MCR0_RX_ENB | MCR0_TX_ENB);
1470 1.1 bouyer CSR_WRITE_2(sc, VTE_MCR0, mcr);
1471 1.1 bouyer for (i = VTE_TIMEOUT; i > 0; i--) {
1472 1.1 bouyer mcr = CSR_READ_2(sc, VTE_MCR0);
1473 1.1 bouyer if ((mcr & (MCR0_RX_ENB | MCR0_TX_ENB)) == 0)
1474 1.1 bouyer break;
1475 1.1 bouyer DELAY(10);
1476 1.1 bouyer }
1477 1.1 bouyer if (i == 0)
1478 1.1 bouyer aprint_error_dev(sc->vte_dev,
1479 1.1 bouyer "could not disable RX/TX MAC(0x%04x)!\n", mcr);
1480 1.1 bouyer }
1481 1.1 bouyer }
1482 1.1 bouyer
1483 1.1 bouyer static int
1484 1.1 bouyer vte_init_tx_ring(struct vte_softc *sc)
1485 1.1 bouyer {
1486 1.1 bouyer struct vte_tx_desc *desc;
1487 1.1 bouyer struct vte_txdesc *txd;
1488 1.1 bouyer bus_addr_t addr;
1489 1.1 bouyer int i;
1490 1.1 bouyer
1491 1.1 bouyer sc->vte_cdata.vte_tx_prod = 0;
1492 1.1 bouyer sc->vte_cdata.vte_tx_cons = 0;
1493 1.1 bouyer sc->vte_cdata.vte_tx_cnt = 0;
1494 1.1 bouyer
1495 1.1 bouyer /* Pre-allocate TX mbufs for deep copy. */
1496 1.1 bouyer for (i = 0; i < VTE_TX_RING_CNT; i++) {
1497 1.1 bouyer sc->vte_cdata.vte_txmbufs[i] = m_getcl(M_DONTWAIT,
1498 1.1 bouyer MT_DATA, M_PKTHDR);
1499 1.1 bouyer if (sc->vte_cdata.vte_txmbufs[i] == NULL)
1500 1.1 bouyer return (ENOBUFS);
1501 1.1 bouyer sc->vte_cdata.vte_txmbufs[i]->m_pkthdr.len = MCLBYTES;
1502 1.1 bouyer sc->vte_cdata.vte_txmbufs[i]->m_len = MCLBYTES;
1503 1.1 bouyer }
1504 1.1 bouyer desc = sc->vte_cdata.vte_tx_ring;
1505 1.1 bouyer bzero(desc, VTE_TX_RING_SZ);
1506 1.1 bouyer for (i = 0; i < VTE_TX_RING_CNT; i++) {
1507 1.1 bouyer txd = &sc->vte_cdata.vte_txdesc[i];
1508 1.1 bouyer txd->tx_m = NULL;
1509 1.1 bouyer if (i != VTE_TX_RING_CNT - 1)
1510 1.1 bouyer addr = sc->vte_cdata.vte_tx_ring_map->dm_segs[0].ds_addr +
1511 1.1 bouyer sizeof(struct vte_tx_desc) * (i + 1);
1512 1.1 bouyer else
1513 1.1 bouyer addr = sc->vte_cdata.vte_tx_ring_map->dm_segs[0].ds_addr +
1514 1.1 bouyer sizeof(struct vte_tx_desc) * 0;
1515 1.1 bouyer desc = &sc->vte_cdata.vte_tx_ring[i];
1516 1.1 bouyer desc->dtnp = htole32(addr);
1517 1.1 bouyer DPRINTF(("tx ring desc %d addr 0x%x\n", i, (u_int)addr));
1518 1.1 bouyer txd->tx_desc = desc;
1519 1.1 bouyer }
1520 1.1 bouyer
1521 1.1 bouyer bus_dmamap_sync(sc->vte_dmatag,
1522 1.1 bouyer sc->vte_cdata.vte_tx_ring_map, 0,
1523 1.1 bouyer sc->vte_cdata.vte_tx_ring_map->dm_mapsize,
1524 1.1 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1525 1.1 bouyer return (0);
1526 1.1 bouyer }
1527 1.1 bouyer
1528 1.1 bouyer static int
1529 1.1 bouyer vte_init_rx_ring(struct vte_softc *sc)
1530 1.1 bouyer {
1531 1.1 bouyer struct vte_rx_desc *desc;
1532 1.1 bouyer struct vte_rxdesc *rxd;
1533 1.1 bouyer bus_addr_t addr;
1534 1.1 bouyer int i;
1535 1.1 bouyer
1536 1.1 bouyer sc->vte_cdata.vte_rx_cons = 0;
1537 1.1 bouyer desc = sc->vte_cdata.vte_rx_ring;
1538 1.1 bouyer bzero(desc, VTE_RX_RING_SZ);
1539 1.1 bouyer for (i = 0; i < VTE_RX_RING_CNT; i++) {
1540 1.1 bouyer rxd = &sc->vte_cdata.vte_rxdesc[i];
1541 1.1 bouyer rxd->rx_m = NULL;
1542 1.1 bouyer if (i != VTE_RX_RING_CNT - 1)
1543 1.1 bouyer addr = sc->vte_cdata.vte_rx_ring_map->dm_segs[0].ds_addr
1544 1.1 bouyer + sizeof(struct vte_rx_desc) * (i + 1);
1545 1.1 bouyer else
1546 1.1 bouyer addr = sc->vte_cdata.vte_rx_ring_map->dm_segs[0].ds_addr
1547 1.1 bouyer + sizeof(struct vte_rx_desc) * 0;
1548 1.1 bouyer desc = &sc->vte_cdata.vte_rx_ring[i];
1549 1.1 bouyer desc->drnp = htole32(addr);
1550 1.1 bouyer DPRINTF(("rx ring desc %d addr 0x%x\n", i, (u_int)addr));
1551 1.1 bouyer rxd->rx_desc = desc;
1552 1.1 bouyer if (vte_newbuf(sc, rxd) != 0)
1553 1.1 bouyer return (ENOBUFS);
1554 1.1 bouyer }
1555 1.1 bouyer
1556 1.1 bouyer bus_dmamap_sync(sc->vte_dmatag,
1557 1.1 bouyer sc->vte_cdata.vte_rx_ring_map, 0,
1558 1.1 bouyer sc->vte_cdata.vte_rx_ring_map->dm_mapsize,
1559 1.1 bouyer BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1560 1.1 bouyer
1561 1.1 bouyer return (0);
1562 1.1 bouyer }
1563 1.1 bouyer
1564 1.1 bouyer static void
1565 1.1 bouyer vte_rxfilter(struct vte_softc *sc)
1566 1.1 bouyer {
1567 1.1 bouyer struct ether_multistep step;
1568 1.1 bouyer struct ether_multi *enm;
1569 1.1 bouyer struct ifnet *ifp;
1570 1.1 bouyer uint8_t *eaddr;
1571 1.1 bouyer uint32_t crc;
1572 1.1 bouyer uint16_t rxfilt_perf[VTE_RXFILT_PERFECT_CNT][3];
1573 1.1 bouyer uint16_t mchash[4], mcr;
1574 1.1 bouyer int i, nperf;
1575 1.1 bouyer
1576 1.1 bouyer ifp = &sc->vte_if;
1577 1.1 bouyer
1578 1.1 bouyer DPRINTF(("vte_rxfilter\n"));
1579 1.3 bouyer memset(mchash, 0, sizeof(mchash));
1580 1.1 bouyer for (i = 0; i < VTE_RXFILT_PERFECT_CNT; i++) {
1581 1.1 bouyer rxfilt_perf[i][0] = 0xFFFF;
1582 1.1 bouyer rxfilt_perf[i][1] = 0xFFFF;
1583 1.1 bouyer rxfilt_perf[i][2] = 0xFFFF;
1584 1.1 bouyer }
1585 1.1 bouyer
1586 1.1 bouyer mcr = CSR_READ_2(sc, VTE_MCR0);
1587 1.1 bouyer DPRINTF(("vte_rxfilter mcr 0x%x\n", mcr));
1588 1.3 bouyer mcr &= ~(MCR0_PROMISC | MCR0_BROADCAST_DIS | MCR0_MULTICAST);
1589 1.3 bouyer if ((ifp->if_flags & IFF_BROADCAST) == 0)
1590 1.3 bouyer mcr |= MCR0_BROADCAST_DIS;
1591 1.1 bouyer if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
1592 1.1 bouyer if ((ifp->if_flags & IFF_PROMISC) != 0)
1593 1.1 bouyer mcr |= MCR0_PROMISC;
1594 1.1 bouyer if ((ifp->if_flags & IFF_ALLMULTI) != 0)
1595 1.1 bouyer mcr |= MCR0_MULTICAST;
1596 1.1 bouyer mchash[0] = 0xFFFF;
1597 1.1 bouyer mchash[1] = 0xFFFF;
1598 1.1 bouyer mchash[2] = 0xFFFF;
1599 1.1 bouyer mchash[3] = 0xFFFF;
1600 1.1 bouyer goto chipit;
1601 1.1 bouyer }
1602 1.1 bouyer
1603 1.1 bouyer ETHER_FIRST_MULTI(step, &sc->vte_ec, enm);
1604 1.1 bouyer nperf = 0;
1605 1.1 bouyer while (enm != NULL) {
1606 1.3 bouyer if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN) != 0) {
1607 1.1 bouyer sc->vte_if.if_flags |= IFF_ALLMULTI;
1608 1.1 bouyer mcr |= MCR0_MULTICAST;
1609 1.1 bouyer mchash[0] = 0xFFFF;
1610 1.1 bouyer mchash[1] = 0xFFFF;
1611 1.1 bouyer mchash[2] = 0xFFFF;
1612 1.1 bouyer mchash[3] = 0xFFFF;
1613 1.1 bouyer goto chipit;
1614 1.1 bouyer }
1615 1.1 bouyer /*
1616 1.1 bouyer * Program the first 3 multicast groups into
1617 1.1 bouyer * the perfect filter. For all others, use the
1618 1.1 bouyer * hash table.
1619 1.1 bouyer */
1620 1.1 bouyer if (nperf < VTE_RXFILT_PERFECT_CNT) {
1621 1.1 bouyer eaddr = enm->enm_addrlo;
1622 1.1 bouyer rxfilt_perf[nperf][0] = eaddr[1] << 8 | eaddr[0];
1623 1.1 bouyer rxfilt_perf[nperf][1] = eaddr[3] << 8 | eaddr[2];
1624 1.1 bouyer rxfilt_perf[nperf][2] = eaddr[5] << 8 | eaddr[4];
1625 1.1 bouyer nperf++;
1626 1.3 bouyer } else {
1627 1.3 bouyer crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
1628 1.3 bouyer mchash[crc >> 30] |= 1 << ((crc >> 26) & 0x0F);
1629 1.1 bouyer }
1630 1.1 bouyer ETHER_NEXT_MULTI(step, enm);
1631 1.1 bouyer }
1632 1.1 bouyer if (mchash[0] != 0 || mchash[1] != 0 || mchash[2] != 0 ||
1633 1.1 bouyer mchash[3] != 0)
1634 1.1 bouyer mcr |= MCR0_MULTICAST;
1635 1.1 bouyer
1636 1.1 bouyer chipit:
1637 1.1 bouyer /* Program multicast hash table. */
1638 1.1 bouyer DPRINTF(("chipit write multicast\n"));
1639 1.1 bouyer CSR_WRITE_2(sc, VTE_MAR0, mchash[0]);
1640 1.1 bouyer CSR_WRITE_2(sc, VTE_MAR1, mchash[1]);
1641 1.1 bouyer CSR_WRITE_2(sc, VTE_MAR2, mchash[2]);
1642 1.1 bouyer CSR_WRITE_2(sc, VTE_MAR3, mchash[3]);
1643 1.1 bouyer /* Program perfect filter table. */
1644 1.1 bouyer DPRINTF(("chipit write perfect filter\n"));
1645 1.1 bouyer for (i = 0; i < VTE_RXFILT_PERFECT_CNT; i++) {
1646 1.1 bouyer CSR_WRITE_2(sc, VTE_RXFILTER_PEEFECT_BASE + 8 * i + 0,
1647 1.1 bouyer rxfilt_perf[i][0]);
1648 1.1 bouyer CSR_WRITE_2(sc, VTE_RXFILTER_PEEFECT_BASE + 8 * i + 2,
1649 1.1 bouyer rxfilt_perf[i][1]);
1650 1.1 bouyer CSR_WRITE_2(sc, VTE_RXFILTER_PEEFECT_BASE + 8 * i + 4,
1651 1.1 bouyer rxfilt_perf[i][2]);
1652 1.1 bouyer }
1653 1.1 bouyer DPRINTF(("chipit mcr0 0x%x\n", mcr));
1654 1.1 bouyer CSR_WRITE_2(sc, VTE_MCR0, mcr);
1655 1.1 bouyer DPRINTF(("chipit read mcro\n"));
1656 1.1 bouyer CSR_READ_2(sc, VTE_MCR0);
1657 1.1 bouyer DPRINTF(("chipit done\n"));
1658 1.1 bouyer }
1659 1.1 bouyer
1660 1.1 bouyer /*
1661 1.1 bouyer * Set up sysctl(3) MIB, hw.vte.* - Individual controllers will be
1662 1.1 bouyer * set up in vte_pci_attach()
1663 1.1 bouyer */
1664 1.1 bouyer SYSCTL_SETUP(sysctl_vte, "sysctl vte subtree setup")
1665 1.1 bouyer {
1666 1.1 bouyer int rc;
1667 1.1 bouyer const struct sysctlnode *node;
1668 1.1 bouyer
1669 1.1 bouyer if ((rc = sysctl_createv(clog, 0, NULL, &node,
1670 1.1 bouyer 0, CTLTYPE_NODE, "vte",
1671 1.1 bouyer SYSCTL_DESCR("vte interface controls"),
1672 1.1 bouyer NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL)) != 0) {
1673 1.1 bouyer goto err;
1674 1.1 bouyer }
1675 1.1 bouyer
1676 1.1 bouyer vte_root_num = node->sysctl_num;
1677 1.1 bouyer return;
1678 1.1 bouyer
1679 1.1 bouyer err:
1680 1.1 bouyer aprint_error("%s: syctl_createv failed (rc = %d)\n", __func__, rc);
1681 1.1 bouyer }
1682 1.1 bouyer
1683 1.1 bouyer static int
1684 1.1 bouyer vte_sysctl_intrxct(SYSCTLFN_ARGS)
1685 1.1 bouyer {
1686 1.1 bouyer int error, t;
1687 1.1 bouyer struct sysctlnode node;
1688 1.1 bouyer struct vte_softc *sc;
1689 1.1 bouyer
1690 1.1 bouyer node = *rnode;
1691 1.1 bouyer sc = node.sysctl_data;
1692 1.1 bouyer t = sc->vte_int_rx_mod;
1693 1.1 bouyer node.sysctl_data = &t;
1694 1.1 bouyer error = sysctl_lookup(SYSCTLFN_CALL(&node));
1695 1.1 bouyer if (error || newp == NULL)
1696 1.1 bouyer return error;
1697 1.1 bouyer if (t < VTE_IM_BUNDLE_MIN || t > VTE_IM_BUNDLE_MAX)
1698 1.1 bouyer return EINVAL;
1699 1.1 bouyer
1700 1.1 bouyer sc->vte_int_rx_mod = t;
1701 1.7 matt vte_miibus_statchg(&sc->vte_if);
1702 1.1 bouyer return 0;
1703 1.1 bouyer }
1704 1.1 bouyer
1705 1.1 bouyer static int
1706 1.1 bouyer vte_sysctl_inttxct(SYSCTLFN_ARGS)
1707 1.1 bouyer {
1708 1.1 bouyer int error, t;
1709 1.1 bouyer struct sysctlnode node;
1710 1.1 bouyer struct vte_softc *sc;
1711 1.1 bouyer
1712 1.1 bouyer node = *rnode;
1713 1.1 bouyer sc = node.sysctl_data;
1714 1.1 bouyer t = sc->vte_int_tx_mod;
1715 1.1 bouyer node.sysctl_data = &t;
1716 1.1 bouyer error = sysctl_lookup(SYSCTLFN_CALL(&node));
1717 1.1 bouyer if (error || newp == NULL)
1718 1.1 bouyer return error;
1719 1.1 bouyer
1720 1.1 bouyer if (t < VTE_IM_BUNDLE_MIN || t > VTE_IM_BUNDLE_MAX)
1721 1.1 bouyer return EINVAL;
1722 1.1 bouyer sc->vte_int_tx_mod = t;
1723 1.7 matt vte_miibus_statchg(&sc->vte_if);
1724 1.1 bouyer return 0;
1725 1.1 bouyer }
1726