Home | History | Annotate | Line # | Download | only in pci
if_vte.c revision 1.7.2.3
      1  1.7.2.1       tls /*	$NetBSD: if_vte.c,v 1.7.2.3 2017/12/03 11:37:08 jdolecek Exp $	*/
      2      1.1    bouyer 
      3      1.1    bouyer /*
      4      1.1    bouyer  * Copyright (c) 2011 Manuel Bouyer.  All rights reserved.
      5      1.1    bouyer  *
      6      1.1    bouyer  * Redistribution and use in source and binary forms, with or without
      7      1.1    bouyer  * modification, are permitted provided that the following conditions
      8      1.1    bouyer  * are met:
      9      1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     10      1.1    bouyer  *    notice, this list of conditions and the following disclaimer.
     11      1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12      1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13      1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     14      1.1    bouyer  *
     15      1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     16      1.1    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     17      1.1    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     18      1.1    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     19      1.1    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     20      1.1    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     21      1.1    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     22      1.1    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     23      1.1    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     24      1.1    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     25      1.1    bouyer  */
     26      1.1    bouyer 
     27      1.1    bouyer /*-
     28      1.1    bouyer  * Copyright (c) 2010, Pyun YongHyeon <yongari (at) FreeBSD.org>
     29      1.1    bouyer  * All rights reserved.
     30      1.1    bouyer  *
     31      1.1    bouyer  * Redistribution and use in source and binary forms, with or without
     32      1.1    bouyer  * modification, are permitted provided that the following conditions
     33      1.1    bouyer  * are met:
     34      1.1    bouyer  * 1. Redistributions of source code must retain the above copyright
     35      1.1    bouyer  *    notice unmodified, this list of conditions, and the following
     36      1.1    bouyer  *    disclaimer.
     37      1.1    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     38      1.1    bouyer  *    notice, this list of conditions and the following disclaimer in the
     39      1.1    bouyer  *    documentation and/or other materials provided with the distribution.
     40      1.1    bouyer  *
     41      1.1    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
     42      1.1    bouyer  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     43      1.1    bouyer  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     44      1.1    bouyer  * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
     45      1.1    bouyer  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     46      1.1    bouyer  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     47      1.1    bouyer  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     48      1.1    bouyer  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     49      1.1    bouyer  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     50      1.1    bouyer  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     51      1.1    bouyer  * SUCH DAMAGE.
     52      1.1    bouyer  */
     53      1.1    bouyer /* FreeBSD: src/sys/dev/vte/if_vte.c,v 1.2 2010/12/31 01:23:04 yongari Exp */
     54      1.1    bouyer 
     55      1.1    bouyer /* Driver for DM&P Electronics, Inc, Vortex86 RDC R6040 FastEthernet. */
     56      1.1    bouyer 
     57      1.1    bouyer #include <sys/cdefs.h>
     58  1.7.2.1       tls __KERNEL_RCSID(0, "$NetBSD: if_vte.c,v 1.7.2.3 2017/12/03 11:37:08 jdolecek Exp $");
     59      1.1    bouyer 
     60      1.1    bouyer #include <sys/param.h>
     61      1.1    bouyer #include <sys/systm.h>
     62      1.1    bouyer #include <sys/mbuf.h>
     63      1.1    bouyer #include <sys/protosw.h>
     64      1.1    bouyer #include <sys/socket.h>
     65      1.1    bouyer #include <sys/ioctl.h>
     66      1.1    bouyer #include <sys/errno.h>
     67      1.1    bouyer #include <sys/malloc.h>
     68      1.1    bouyer #include <sys/kernel.h>
     69      1.1    bouyer #include <sys/device.h>
     70      1.1    bouyer #include <sys/sysctl.h>
     71      1.1    bouyer 
     72      1.1    bouyer #include <net/if.h>
     73      1.1    bouyer #include <net/if_media.h>
     74      1.1    bouyer #include <net/if_types.h>
     75      1.1    bouyer #include <net/if_dl.h>
     76      1.1    bouyer #include <net/route.h>
     77      1.1    bouyer #include <net/netisr.h>
     78      1.1    bouyer 
     79      1.1    bouyer #include <net/bpf.h>
     80      1.1    bouyer #include <net/bpfdesc.h>
     81      1.1    bouyer 
     82  1.7.2.3  jdolecek #include <sys/rndsource.h>
     83      1.1    bouyer 
     84      1.1    bouyer #include "opt_inet.h"
     85      1.1    bouyer #include <net/if_ether.h>
     86      1.1    bouyer #ifdef INET
     87      1.1    bouyer #include <netinet/in.h>
     88      1.1    bouyer #include <netinet/in_systm.h>
     89      1.1    bouyer #include <netinet/in_var.h>
     90      1.1    bouyer #include <netinet/ip.h>
     91      1.1    bouyer #include <netinet/if_inarp.h>
     92      1.1    bouyer #endif
     93      1.1    bouyer 
     94      1.1    bouyer #include <sys/bus.h>
     95      1.1    bouyer #include <sys/intr.h>
     96      1.1    bouyer 
     97      1.1    bouyer #include <dev/pci/pcireg.h>
     98      1.1    bouyer #include <dev/pci/pcivar.h>
     99      1.1    bouyer #include <dev/pci/pcidevs.h>
    100      1.1    bouyer 
    101      1.1    bouyer #include <dev/mii/mii.h>
    102      1.1    bouyer #include <dev/mii/miivar.h>
    103      1.1    bouyer 
    104      1.1    bouyer #include <dev/pci/if_vtereg.h>
    105      1.1    bouyer #include <dev/pci/if_vtevar.h>
    106      1.1    bouyer 
    107      1.1    bouyer static int	vte_match(device_t, cfdata_t, void *);
    108      1.1    bouyer static void	vte_attach(device_t, device_t, void *);
    109      1.1    bouyer static int	vte_detach(device_t, int);
    110      1.1    bouyer static int	vte_dma_alloc(struct vte_softc *);
    111      1.1    bouyer static void	vte_dma_free(struct vte_softc *);
    112      1.1    bouyer static struct vte_txdesc *
    113      1.1    bouyer 		vte_encap(struct vte_softc *, struct mbuf **);
    114      1.1    bouyer static void	vte_get_macaddr(struct vte_softc *);
    115      1.1    bouyer static int	vte_init(struct ifnet *);
    116      1.1    bouyer static int	vte_init_rx_ring(struct vte_softc *);
    117      1.1    bouyer static int	vte_init_tx_ring(struct vte_softc *);
    118      1.1    bouyer static int	vte_intr(void *);
    119      1.1    bouyer static int	vte_ifioctl(struct ifnet *, u_long, void *);
    120      1.1    bouyer static void	vte_mac_config(struct vte_softc *);
    121      1.1    bouyer static int	vte_miibus_readreg(device_t, int, int);
    122      1.7      matt static void	vte_miibus_statchg(struct ifnet *);
    123      1.1    bouyer static void	vte_miibus_writereg(device_t, int, int, int);
    124      1.1    bouyer static int	vte_mediachange(struct ifnet *);
    125      1.1    bouyer static int	vte_newbuf(struct vte_softc *, struct vte_rxdesc *);
    126      1.1    bouyer static void	vte_reset(struct vte_softc *);
    127      1.1    bouyer static void	vte_rxeof(struct vte_softc *);
    128      1.1    bouyer static void	vte_rxfilter(struct vte_softc *);
    129      1.1    bouyer static bool	vte_shutdown(device_t, int);
    130      1.1    bouyer static bool	vte_suspend(device_t, const pmf_qual_t *);
    131      1.1    bouyer static bool	vte_resume(device_t, const pmf_qual_t *);
    132      1.1    bouyer static void	vte_ifstart(struct ifnet *);
    133      1.1    bouyer static void	vte_start_mac(struct vte_softc *);
    134      1.1    bouyer static void	vte_stats_clear(struct vte_softc *);
    135      1.1    bouyer static void	vte_stats_update(struct vte_softc *);
    136      1.1    bouyer static void	vte_stop(struct ifnet *, int);
    137      1.1    bouyer static void	vte_stop_mac(struct vte_softc *);
    138      1.1    bouyer static void	vte_tick(void *);
    139      1.1    bouyer static void	vte_txeof(struct vte_softc *);
    140      1.1    bouyer static void	vte_ifwatchdog(struct ifnet *);
    141      1.1    bouyer 
    142      1.1    bouyer static int vte_sysctl_intrxct(SYSCTLFN_PROTO);
    143      1.1    bouyer static int vte_sysctl_inttxct(SYSCTLFN_PROTO);
    144      1.1    bouyer static int vte_root_num;
    145      1.1    bouyer 
    146      1.1    bouyer #define DPRINTF(a)
    147      1.1    bouyer 
    148      1.1    bouyer CFATTACH_DECL3_NEW(vte, sizeof(struct vte_softc),
    149      1.1    bouyer     vte_match, vte_attach, vte_detach, NULL, NULL, NULL, DVF_DETACH_SHUTDOWN);
    150      1.1    bouyer 
    151      1.1    bouyer 
    152      1.1    bouyer static int
    153      1.1    bouyer vte_match(device_t parent, cfdata_t cf, void *aux)
    154      1.1    bouyer {
    155      1.1    bouyer 	struct pci_attach_args *pa = (struct pci_attach_args *)aux;
    156      1.1    bouyer 
    157      1.1    bouyer 	if (PCI_VENDOR(pa->pa_id) == PCI_VENDOR_RDC &&
    158      1.1    bouyer 	    PCI_PRODUCT(pa->pa_id) == PCI_PRODUCT_RDC_R6040)
    159      1.1    bouyer 		return 1;
    160      1.1    bouyer 
    161      1.1    bouyer 	return 0;
    162      1.1    bouyer }
    163      1.1    bouyer 
    164      1.1    bouyer static void
    165      1.1    bouyer vte_attach(device_t parent, device_t self, void *aux)
    166      1.1    bouyer {
    167      1.1    bouyer 	struct vte_softc *sc = device_private(self);
    168      1.1    bouyer 	struct pci_attach_args * const pa = (struct pci_attach_args *)aux;
    169      1.1    bouyer 	struct ifnet * const ifp = &sc->vte_if;
    170      1.1    bouyer 	int h_valid;
    171      1.1    bouyer 	pcireg_t reg, csr;
    172      1.1    bouyer 	pci_intr_handle_t intrhandle;
    173      1.1    bouyer 	const char *intrstr;
    174      1.1    bouyer 	int error;
    175      1.1    bouyer 	const struct sysctlnode *node;
    176      1.1    bouyer 	int vte_nodenum;
    177  1.7.2.2       tls 	char intrbuf[PCI_INTRSTR_LEN];
    178      1.1    bouyer 
    179      1.1    bouyer 	sc->vte_dev = self;
    180      1.1    bouyer 
    181      1.1    bouyer 	callout_init(&sc->vte_tick_ch, 0);
    182      1.1    bouyer 
    183      1.1    bouyer 	/* Map the device. */
    184      1.1    bouyer 	h_valid = 0;
    185      1.1    bouyer 	reg = pci_conf_read(pa->pa_pc, pa->pa_tag, VTE_PCI_BMEM);
    186      1.1    bouyer 	if (PCI_MAPREG_TYPE(reg) == PCI_MAPREG_TYPE_MEM) {
    187      1.1    bouyer 		h_valid = (pci_mapreg_map(pa, VTE_PCI_BMEM,
    188      1.1    bouyer 		    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
    189      1.1    bouyer 		    0, &sc->vte_bustag, &sc->vte_bushandle, NULL, NULL) == 0);
    190      1.1    bouyer 	}
    191      1.1    bouyer 	if (h_valid == 0) {
    192      1.1    bouyer 		reg = pci_conf_read(pa->pa_pc, pa->pa_tag, VTE_PCI_BIO);
    193      1.1    bouyer 		if (PCI_MAPREG_TYPE(reg) == PCI_MAPREG_TYPE_IO) {
    194      1.1    bouyer 			h_valid = (pci_mapreg_map(pa, VTE_PCI_BIO,
    195      1.1    bouyer 			    PCI_MAPREG_TYPE_IO, 0, &sc->vte_bustag,
    196      1.1    bouyer 			    &sc->vte_bushandle, NULL, NULL) == 0);
    197      1.1    bouyer 		}
    198      1.1    bouyer 	}
    199      1.1    bouyer 	if (h_valid == 0) {
    200      1.1    bouyer 		aprint_error_dev(self, "unable to map device registers\n");
    201      1.1    bouyer 		return;
    202      1.1    bouyer 	}
    203      1.1    bouyer 	sc->vte_dmatag = pa->pa_dmat;
    204      1.1    bouyer 	/* Enable the device. */
    205      1.1    bouyer 	csr = pci_conf_read(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
    206      1.1    bouyer 	pci_conf_write(pa->pa_pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
    207      1.1    bouyer 	    csr | PCI_COMMAND_MASTER_ENABLE);
    208      1.1    bouyer 
    209      1.4  drochner 	pci_aprint_devinfo(pa, NULL);
    210      1.1    bouyer 
    211      1.1    bouyer 	/* Reset the ethernet controller. */
    212      1.1    bouyer 	vte_reset(sc);
    213      1.1    bouyer 
    214      1.2   mbalmer 	if ((error = vte_dma_alloc(sc)) != 0)
    215      1.1    bouyer 		return;
    216      1.1    bouyer 
    217      1.1    bouyer 	/* Load station address. */
    218      1.1    bouyer 	vte_get_macaddr(sc);
    219      1.1    bouyer 
    220      1.1    bouyer 	aprint_normal_dev(self, "Ethernet address %s\n",
    221      1.1    bouyer 	    ether_sprintf(sc->vte_eaddr));
    222      1.1    bouyer 
    223      1.1    bouyer 	/* Map and establish interrupts */
    224      1.1    bouyer 	if (pci_intr_map(pa, &intrhandle)) {
    225  1.7.2.3  jdolecek 		aprint_error_dev(self, "couldn't map interrupt\n");
    226  1.7.2.3  jdolecek 		return;
    227      1.1    bouyer 	}
    228  1.7.2.3  jdolecek 	intrstr = pci_intr_string(pa->pa_pc, intrhandle, intrbuf,
    229  1.7.2.3  jdolecek 	    sizeof(intrbuf));
    230      1.1    bouyer 	sc->vte_ih = pci_intr_establish(pa->pa_pc, intrhandle, IPL_NET,
    231      1.1    bouyer 	    vte_intr, sc);
    232      1.1    bouyer 	if (sc->vte_ih == NULL) {
    233      1.1    bouyer 		aprint_error_dev(self, "couldn't establish interrupt");
    234      1.1    bouyer 		if (intrstr != NULL)
    235      1.1    bouyer 			aprint_error(" at %s", intrstr);
    236      1.1    bouyer 		aprint_error("\n");
    237      1.1    bouyer 		return;
    238      1.1    bouyer 	}
    239      1.1    bouyer 	aprint_normal_dev(self, "interrupting at %s\n", intrstr);
    240      1.1    bouyer 
    241      1.1    bouyer 	sc->vte_if.if_softc = sc;
    242      1.1    bouyer 	sc->vte_mii.mii_ifp = ifp;
    243      1.1    bouyer 	sc->vte_mii.mii_readreg = vte_miibus_readreg;
    244      1.1    bouyer 	sc->vte_mii.mii_writereg = vte_miibus_writereg;
    245      1.1    bouyer 	sc->vte_mii.mii_statchg = vte_miibus_statchg;
    246      1.1    bouyer 	sc->vte_ec.ec_mii = &sc->vte_mii;
    247      1.1    bouyer 	ifmedia_init(&sc->vte_mii.mii_media, IFM_IMASK, vte_mediachange,
    248      1.1    bouyer 	    ether_mediastatus);
    249      1.1    bouyer 	mii_attach(self, &sc->vte_mii, 0xffffffff, MII_PHY_ANY,
    250      1.1    bouyer 	    MII_OFFSET_ANY, 0);
    251      1.1    bouyer 	if (LIST_FIRST(&sc->vte_mii.mii_phys) == NULL) {
    252      1.1    bouyer 		ifmedia_add(&sc->vte_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
    253      1.1    bouyer 		ifmedia_set(&sc->vte_mii.mii_media, IFM_ETHER|IFM_NONE);
    254      1.1    bouyer 	} else
    255      1.1    bouyer 		ifmedia_set(&sc->vte_mii.mii_media, IFM_ETHER|IFM_AUTO);
    256      1.1    bouyer 
    257      1.1    bouyer 	/*
    258      1.1    bouyer 	 * We can support 802.1Q VLAN-sized frames.
    259      1.1    bouyer 	 */
    260      1.1    bouyer 	sc->vte_ec.ec_capabilities |= ETHERCAP_VLAN_MTU;
    261      1.1    bouyer 
    262      1.1    bouyer         strlcpy(ifp->if_xname, device_xname(self), IFNAMSIZ);
    263      1.1    bouyer         ifp->if_flags = IFF_BROADCAST|IFF_SIMPLEX|IFF_NOTRAILERS|IFF_MULTICAST;
    264  1.7.2.3  jdolecek         ifp->if_ioctl = vte_ifioctl;
    265  1.7.2.3  jdolecek         ifp->if_start = vte_ifstart;
    266      1.1    bouyer         ifp->if_watchdog = vte_ifwatchdog;
    267  1.7.2.3  jdolecek         ifp->if_init = vte_init;
    268  1.7.2.3  jdolecek         ifp->if_stop = vte_stop;
    269      1.1    bouyer         ifp->if_timer = 0;
    270  1.7.2.3  jdolecek         IFQ_SET_READY(&ifp->if_snd);
    271      1.1    bouyer         if_attach(ifp);
    272  1.7.2.3  jdolecek 	if_deferred_start_init(ifp, NULL);
    273      1.1    bouyer         ether_ifattach(&(sc)->vte_if, (sc)->vte_eaddr);
    274      1.1    bouyer 
    275      1.1    bouyer 	if (pmf_device_register1(self, vte_suspend, vte_resume, vte_shutdown))
    276      1.1    bouyer 		pmf_class_network_register(self, ifp);
    277      1.1    bouyer 	else
    278      1.1    bouyer 		aprint_error_dev(self, "couldn't establish power handler\n");
    279      1.1    bouyer 
    280      1.1    bouyer         rnd_attach_source(&sc->rnd_source, device_xname(self),
    281  1.7.2.2       tls             RND_TYPE_NET, RND_FLAG_DEFAULT);
    282      1.5       tls 
    283      1.1    bouyer 	if (sysctl_createv(&sc->vte_clog, 0, NULL, &node,
    284      1.1    bouyer 	    0, CTLTYPE_NODE, device_xname(sc->vte_dev),
    285      1.1    bouyer 	    SYSCTL_DESCR("vte per-controller controls"),
    286      1.1    bouyer 	    NULL, 0, NULL, 0, CTL_HW, vte_root_num, CTL_CREATE,
    287      1.1    bouyer 	    CTL_EOL) != 0) {
    288      1.1    bouyer 		aprint_normal_dev(sc->vte_dev, "couldn't create sysctl node\n");
    289      1.1    bouyer 		return;
    290      1.1    bouyer 	}
    291      1.1    bouyer 	vte_nodenum = node->sysctl_num;
    292      1.1    bouyer 	if (sysctl_createv(&sc->vte_clog, 0, NULL, &node,
    293      1.1    bouyer 	    CTLFLAG_READWRITE,
    294      1.1    bouyer 	    CTLTYPE_INT, "int_rxct",
    295      1.1    bouyer 	    SYSCTL_DESCR("vte RX interrupt moderation packet counter"),
    296      1.6       dsl 	    vte_sysctl_intrxct, 0, (void *)sc,
    297      1.1    bouyer 	    0, CTL_HW, vte_root_num, vte_nodenum, CTL_CREATE,
    298      1.1    bouyer 	    CTL_EOL) != 0) {
    299      1.1    bouyer 		aprint_normal_dev(sc->vte_dev,
    300      1.1    bouyer 		    "couldn't create int_rxct sysctl node\n");
    301      1.1    bouyer 	}
    302      1.1    bouyer 	if (sysctl_createv(&sc->vte_clog, 0, NULL, &node,
    303      1.1    bouyer 	    CTLFLAG_READWRITE,
    304      1.1    bouyer 	    CTLTYPE_INT, "int_txct",
    305      1.1    bouyer 	    SYSCTL_DESCR("vte TX interrupt moderation packet counter"),
    306      1.6       dsl 	    vte_sysctl_inttxct, 0, (void *)sc,
    307      1.1    bouyer 	    0, CTL_HW, vte_root_num, vte_nodenum, CTL_CREATE,
    308      1.1    bouyer 	    CTL_EOL) != 0) {
    309      1.1    bouyer 		aprint_normal_dev(sc->vte_dev,
    310      1.1    bouyer 		    "couldn't create int_txct sysctl node\n");
    311      1.1    bouyer 	}
    312      1.1    bouyer }
    313      1.1    bouyer 
    314      1.1    bouyer static int
    315      1.1    bouyer vte_detach(device_t dev, int flags __unused)
    316      1.1    bouyer {
    317      1.1    bouyer 	struct vte_softc *sc = device_private(dev);
    318      1.1    bouyer 	struct ifnet *ifp = &sc->vte_if;
    319      1.1    bouyer 	int s;
    320      1.1    bouyer 
    321      1.1    bouyer 	s = splnet();
    322      1.1    bouyer 	/* Stop the interface. Callouts are stopped in it. */
    323      1.1    bouyer 	vte_stop(ifp, 1);
    324      1.1    bouyer 	splx(s);
    325      1.1    bouyer 
    326      1.1    bouyer 	pmf_device_deregister(dev);
    327      1.1    bouyer 
    328      1.1    bouyer 	mii_detach(&sc->vte_mii, MII_PHY_ANY, MII_OFFSET_ANY);
    329      1.1    bouyer 	ifmedia_delete_instance(&sc->vte_mii.mii_media, IFM_INST_ANY);
    330      1.1    bouyer 
    331      1.1    bouyer 	ether_ifdetach(ifp);
    332      1.1    bouyer 	if_detach(ifp);
    333      1.1    bouyer 
    334      1.1    bouyer 	vte_dma_free(sc);
    335      1.1    bouyer 
    336      1.1    bouyer 	return (0);
    337      1.1    bouyer }
    338      1.1    bouyer 
    339      1.1    bouyer static int
    340      1.1    bouyer vte_miibus_readreg(device_t dev, int phy, int reg)
    341      1.1    bouyer {
    342      1.1    bouyer 	struct vte_softc *sc = device_private(dev);
    343      1.1    bouyer 	int i;
    344      1.1    bouyer 
    345      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MMDIO, MMDIO_READ |
    346      1.1    bouyer 	    (phy << MMDIO_PHY_ADDR_SHIFT) | (reg << MMDIO_REG_ADDR_SHIFT));
    347      1.1    bouyer 	for (i = VTE_PHY_TIMEOUT; i > 0; i--) {
    348      1.1    bouyer 		DELAY(5);
    349      1.1    bouyer 		if ((CSR_READ_2(sc, VTE_MMDIO) & MMDIO_READ) == 0)
    350      1.1    bouyer 			break;
    351      1.1    bouyer 	}
    352      1.1    bouyer 
    353      1.1    bouyer 	if (i == 0) {
    354      1.1    bouyer 		aprint_error_dev(sc->vte_dev, "phy read timeout : %d\n", reg);
    355      1.1    bouyer 		return (0);
    356      1.1    bouyer 	}
    357      1.1    bouyer 
    358      1.1    bouyer 	return (CSR_READ_2(sc, VTE_MMRD));
    359      1.1    bouyer }
    360      1.1    bouyer 
    361      1.1    bouyer static void
    362      1.1    bouyer vte_miibus_writereg(device_t dev, int phy, int reg, int val)
    363      1.1    bouyer {
    364      1.1    bouyer 	struct vte_softc *sc = device_private(dev);
    365      1.1    bouyer 	int i;
    366      1.1    bouyer 
    367      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MMWD, val);
    368      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MMDIO, MMDIO_WRITE |
    369      1.1    bouyer 	    (phy << MMDIO_PHY_ADDR_SHIFT) | (reg << MMDIO_REG_ADDR_SHIFT));
    370      1.1    bouyer 	for (i = VTE_PHY_TIMEOUT; i > 0; i--) {
    371      1.1    bouyer 		DELAY(5);
    372      1.1    bouyer 		if ((CSR_READ_2(sc, VTE_MMDIO) & MMDIO_WRITE) == 0)
    373      1.1    bouyer 			break;
    374      1.1    bouyer 	}
    375      1.1    bouyer 
    376      1.1    bouyer 	if (i == 0)
    377      1.1    bouyer 		aprint_error_dev(sc->vte_dev, "phy write timeout : %d\n", reg);
    378      1.1    bouyer 
    379      1.1    bouyer }
    380      1.1    bouyer 
    381      1.1    bouyer static void
    382      1.7      matt vte_miibus_statchg(struct ifnet *ifp)
    383      1.1    bouyer {
    384      1.7      matt 	struct vte_softc *sc = ifp->if_softc;
    385      1.1    bouyer 	uint16_t val;
    386      1.1    bouyer 
    387      1.1    bouyer 	DPRINTF(("vte_miibus_statchg 0x%x 0x%x\n",
    388      1.1    bouyer 	    sc->vte_mii.mii_media_status, sc->vte_mii.mii_media_active));
    389      1.1    bouyer 
    390      1.1    bouyer 	sc->vte_flags &= ~VTE_FLAG_LINK;
    391      1.1    bouyer 	if ((sc->vte_mii.mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
    392      1.1    bouyer 	    (IFM_ACTIVE | IFM_AVALID)) {
    393      1.1    bouyer 		switch (IFM_SUBTYPE(sc->vte_mii.mii_media_active)) {
    394      1.1    bouyer 		case IFM_10_T:
    395      1.1    bouyer 		case IFM_100_TX:
    396      1.1    bouyer 			sc->vte_flags |= VTE_FLAG_LINK;
    397      1.1    bouyer 			break;
    398      1.1    bouyer 		default:
    399      1.1    bouyer 			break;
    400      1.1    bouyer 		}
    401      1.1    bouyer 	}
    402      1.1    bouyer 
    403      1.1    bouyer 	/* Stop RX/TX MACs. */
    404      1.1    bouyer 	vte_stop_mac(sc);
    405      1.1    bouyer 	/* Program MACs with resolved duplex and flow control. */
    406      1.1    bouyer 	if ((sc->vte_flags & VTE_FLAG_LINK) != 0) {
    407      1.1    bouyer 		/*
    408      1.1    bouyer 		 * Timer waiting time : (63 + TIMER * 64) MII clock.
    409      1.1    bouyer 		 * MII clock : 25MHz(100Mbps) or 2.5MHz(10Mbps).
    410      1.1    bouyer 		 */
    411      1.1    bouyer 		if (IFM_SUBTYPE(sc->vte_mii.mii_media_active) == IFM_100_TX)
    412      1.1    bouyer 			val = 18 << VTE_IM_TIMER_SHIFT;
    413      1.1    bouyer 		else
    414      1.1    bouyer 			val = 1 << VTE_IM_TIMER_SHIFT;
    415      1.1    bouyer 		val |= sc->vte_int_rx_mod << VTE_IM_BUNDLE_SHIFT;
    416      1.1    bouyer 		/* 48.6us for 100Mbps, 50.8us for 10Mbps */
    417      1.1    bouyer 		CSR_WRITE_2(sc, VTE_MRICR, val);
    418      1.1    bouyer 
    419      1.1    bouyer 		if (IFM_SUBTYPE(sc->vte_mii.mii_media_active) == IFM_100_TX)
    420      1.1    bouyer 			val = 18 << VTE_IM_TIMER_SHIFT;
    421      1.1    bouyer 		else
    422      1.1    bouyer 			val = 1 << VTE_IM_TIMER_SHIFT;
    423      1.1    bouyer 		val |= sc->vte_int_tx_mod << VTE_IM_BUNDLE_SHIFT;
    424      1.1    bouyer 		/* 48.6us for 100Mbps, 50.8us for 10Mbps */
    425      1.1    bouyer 		CSR_WRITE_2(sc, VTE_MTICR, val);
    426      1.1    bouyer 
    427      1.1    bouyer 		vte_mac_config(sc);
    428      1.1    bouyer 		vte_start_mac(sc);
    429      1.1    bouyer 		DPRINTF(("vte_miibus_statchg: link\n"));
    430      1.1    bouyer 	}
    431      1.1    bouyer }
    432      1.1    bouyer 
    433      1.1    bouyer static void
    434      1.1    bouyer vte_get_macaddr(struct vte_softc *sc)
    435      1.1    bouyer {
    436      1.1    bouyer 	uint16_t mid;
    437      1.1    bouyer 
    438      1.1    bouyer 	/*
    439      1.1    bouyer 	 * It seems there is no way to reload station address and
    440      1.1    bouyer 	 * it is supposed to be set by BIOS.
    441      1.1    bouyer 	 */
    442      1.1    bouyer 	mid = CSR_READ_2(sc, VTE_MID0L);
    443      1.1    bouyer 	sc->vte_eaddr[0] = (mid >> 0) & 0xFF;
    444      1.1    bouyer 	sc->vte_eaddr[1] = (mid >> 8) & 0xFF;
    445      1.1    bouyer 	mid = CSR_READ_2(sc, VTE_MID0M);
    446      1.1    bouyer 	sc->vte_eaddr[2] = (mid >> 0) & 0xFF;
    447      1.1    bouyer 	sc->vte_eaddr[3] = (mid >> 8) & 0xFF;
    448      1.1    bouyer 	mid = CSR_READ_2(sc, VTE_MID0H);
    449      1.1    bouyer 	sc->vte_eaddr[4] = (mid >> 0) & 0xFF;
    450      1.1    bouyer 	sc->vte_eaddr[5] = (mid >> 8) & 0xFF;
    451      1.1    bouyer }
    452      1.1    bouyer 
    453      1.1    bouyer 
    454      1.1    bouyer static int
    455      1.1    bouyer vte_dma_alloc(struct vte_softc *sc)
    456      1.1    bouyer {
    457      1.1    bouyer 	struct vte_txdesc *txd;
    458      1.1    bouyer 	struct vte_rxdesc *rxd;
    459      1.1    bouyer 	int error, i, rseg;
    460      1.1    bouyer 
    461      1.1    bouyer 	/* create DMA map for TX ring */
    462      1.1    bouyer 	error = bus_dmamap_create(sc->vte_dmatag, VTE_TX_RING_SZ, 1,
    463      1.1    bouyer 	    VTE_TX_RING_SZ, 0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    464      1.1    bouyer 	    &sc->vte_cdata.vte_tx_ring_map);
    465      1.1    bouyer 	if (error) {
    466      1.1    bouyer 		aprint_error_dev(sc->vte_dev,
    467      1.1    bouyer 		    "could not create dma map for TX ring (%d)\n",
    468      1.1    bouyer 		    error);
    469      1.1    bouyer 		goto fail;
    470      1.1    bouyer 	}
    471      1.1    bouyer 	/* Allocate and map DMA'able memory and load the DMA map for TX ring. */
    472      1.1    bouyer 	error = bus_dmamem_alloc(sc->vte_dmatag, VTE_TX_RING_SZ,
    473  1.7.2.1       tls 	    VTE_TX_RING_ALIGN, 0,
    474      1.1    bouyer 	    sc->vte_cdata.vte_tx_ring_seg, 1, &rseg,
    475      1.1    bouyer 	    BUS_DMA_NOWAIT);
    476      1.1    bouyer 	if (error != 0) {
    477      1.1    bouyer 		aprint_error_dev(sc->vte_dev,
    478      1.1    bouyer 		    "could not allocate DMA'able memory for TX ring (%d).\n",
    479      1.1    bouyer 		    error);
    480      1.1    bouyer 		goto fail;
    481      1.1    bouyer 	}
    482      1.1    bouyer 	KASSERT(rseg == 1);
    483      1.1    bouyer 	error = bus_dmamem_map(sc->vte_dmatag,
    484      1.1    bouyer 	    sc->vte_cdata.vte_tx_ring_seg, 1,
    485      1.1    bouyer 	    VTE_TX_RING_SZ, (void **)(&sc->vte_cdata.vte_tx_ring),
    486      1.1    bouyer 	    BUS_DMA_NOWAIT | BUS_DMA_COHERENT);
    487      1.1    bouyer 	if (error != 0) {
    488      1.1    bouyer 		aprint_error_dev(sc->vte_dev,
    489      1.1    bouyer 		    "could not map DMA'able memory for TX ring (%d).\n",
    490      1.1    bouyer 		    error);
    491      1.1    bouyer 		goto fail;
    492      1.1    bouyer 	}
    493      1.1    bouyer 	memset(sc->vte_cdata.vte_tx_ring, 0, VTE_TX_RING_SZ);
    494      1.1    bouyer 	error = bus_dmamap_load(sc->vte_dmatag,
    495      1.1    bouyer 	    sc->vte_cdata.vte_tx_ring_map, sc->vte_cdata.vte_tx_ring,
    496      1.1    bouyer 	    VTE_TX_RING_SZ, NULL,
    497      1.1    bouyer 	    BUS_DMA_NOWAIT | BUS_DMA_READ | BUS_DMA_WRITE);
    498      1.1    bouyer 	if (error != 0) {
    499      1.1    bouyer 		aprint_error_dev(sc->vte_dev,
    500      1.1    bouyer 		    "could not load DMA'able memory for TX ring.\n");
    501      1.1    bouyer 		goto fail;
    502      1.1    bouyer 	}
    503      1.1    bouyer 
    504      1.1    bouyer 	/* create DMA map for RX ring */
    505      1.1    bouyer 	error = bus_dmamap_create(sc->vte_dmatag, VTE_RX_RING_SZ, 1,
    506      1.1    bouyer 	    VTE_RX_RING_SZ, 0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    507      1.1    bouyer 	    &sc->vte_cdata.vte_rx_ring_map);
    508      1.1    bouyer 	if (error) {
    509      1.1    bouyer 		aprint_error_dev(sc->vte_dev,
    510      1.1    bouyer 		    "could not create dma map for RX ring (%d)\n",
    511      1.1    bouyer 		    error);
    512      1.1    bouyer 		goto fail;
    513      1.1    bouyer 	}
    514      1.1    bouyer 	/* Allocate and map DMA'able memory and load the DMA map for RX ring. */
    515      1.1    bouyer 	error = bus_dmamem_alloc(sc->vte_dmatag, VTE_RX_RING_SZ,
    516  1.7.2.1       tls 	    VTE_RX_RING_ALIGN, 0,
    517      1.1    bouyer 	    sc->vte_cdata.vte_rx_ring_seg, 1, &rseg,
    518      1.1    bouyer 	    BUS_DMA_NOWAIT);
    519      1.1    bouyer 	if (error != 0) {
    520      1.1    bouyer 		aprint_error_dev(sc->vte_dev,
    521      1.1    bouyer 		    "could not allocate DMA'able memory for RX ring (%d).\n",
    522      1.1    bouyer 		    error);
    523      1.1    bouyer 		goto fail;
    524      1.1    bouyer 	}
    525      1.1    bouyer 	KASSERT(rseg == 1);
    526      1.1    bouyer 	error = bus_dmamem_map(sc->vte_dmatag,
    527      1.1    bouyer 	    sc->vte_cdata.vte_rx_ring_seg, 1,
    528      1.1    bouyer 	    VTE_RX_RING_SZ, (void **)(&sc->vte_cdata.vte_rx_ring),
    529      1.1    bouyer 	    BUS_DMA_NOWAIT | BUS_DMA_COHERENT);
    530      1.1    bouyer 	if (error != 0) {
    531      1.1    bouyer 		aprint_error_dev(sc->vte_dev,
    532      1.1    bouyer 		    "could not map DMA'able memory for RX ring (%d).\n",
    533      1.1    bouyer 		    error);
    534      1.1    bouyer 		goto fail;
    535      1.1    bouyer 	}
    536      1.1    bouyer 	memset(sc->vte_cdata.vte_rx_ring, 0, VTE_RX_RING_SZ);
    537      1.1    bouyer 	error = bus_dmamap_load(sc->vte_dmatag,
    538      1.1    bouyer 	    sc->vte_cdata.vte_rx_ring_map, sc->vte_cdata.vte_rx_ring,
    539      1.1    bouyer 	    VTE_RX_RING_SZ, NULL,
    540      1.1    bouyer 	    BUS_DMA_NOWAIT | BUS_DMA_READ | BUS_DMA_WRITE);
    541      1.1    bouyer 	if (error != 0) {
    542      1.1    bouyer 		aprint_error_dev(sc->vte_dev,
    543      1.1    bouyer 		    "could not load DMA'able memory for RX ring (%d).\n",
    544      1.1    bouyer 		    error);
    545      1.1    bouyer 		goto fail;
    546      1.1    bouyer 	}
    547      1.1    bouyer 
    548      1.1    bouyer 	/* Create DMA maps for TX buffers. */
    549      1.1    bouyer 	for (i = 0; i < VTE_TX_RING_CNT; i++) {
    550      1.1    bouyer 		txd = &sc->vte_cdata.vte_txdesc[i];
    551      1.1    bouyer 		txd->tx_m = NULL;
    552      1.1    bouyer 		txd->tx_dmamap = NULL;
    553      1.1    bouyer 		error = bus_dmamap_create(sc->vte_dmatag, MCLBYTES,
    554      1.1    bouyer 		    1, MCLBYTES, 0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    555      1.1    bouyer 		    &txd->tx_dmamap);
    556      1.1    bouyer 		if (error != 0) {
    557      1.1    bouyer 			aprint_error_dev(sc->vte_dev,
    558      1.1    bouyer 			    "could not create TX DMA map %d (%d).\n", i, error);
    559      1.1    bouyer 			goto fail;
    560      1.1    bouyer 		}
    561      1.1    bouyer 	}
    562      1.1    bouyer 	/* Create DMA maps for RX buffers. */
    563      1.1    bouyer 	if ((error = bus_dmamap_create(sc->vte_dmatag, MCLBYTES,
    564      1.1    bouyer 	    1, MCLBYTES, 0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    565      1.1    bouyer 	    &sc->vte_cdata.vte_rx_sparemap)) != 0) {
    566      1.1    bouyer 		aprint_error_dev(sc->vte_dev,
    567      1.1    bouyer 		    "could not create spare RX dmamap (%d).\n", error);
    568      1.1    bouyer 		goto fail;
    569      1.1    bouyer 	}
    570      1.1    bouyer 	for (i = 0; i < VTE_RX_RING_CNT; i++) {
    571      1.1    bouyer 		rxd = &sc->vte_cdata.vte_rxdesc[i];
    572      1.1    bouyer 		rxd->rx_m = NULL;
    573      1.1    bouyer 		rxd->rx_dmamap = NULL;
    574      1.1    bouyer 		error = bus_dmamap_create(sc->vte_dmatag, MCLBYTES,
    575      1.1    bouyer 		    1, MCLBYTES, 0, BUS_DMA_NOWAIT | BUS_DMA_ALLOCNOW,
    576      1.1    bouyer 		    &rxd->rx_dmamap);
    577      1.1    bouyer 		if (error != 0) {
    578      1.1    bouyer 			aprint_error_dev(sc->vte_dev,
    579      1.1    bouyer 			    "could not create RX dmamap %d (%d).\n", i, error);
    580      1.1    bouyer 			goto fail;
    581      1.1    bouyer 		}
    582      1.1    bouyer 	}
    583      1.1    bouyer 	return 0;
    584      1.1    bouyer 
    585      1.1    bouyer fail:
    586      1.1    bouyer 	vte_dma_free(sc);
    587      1.1    bouyer 	return (error);
    588      1.1    bouyer }
    589      1.1    bouyer 
    590      1.1    bouyer static void
    591      1.1    bouyer vte_dma_free(struct vte_softc *sc)
    592      1.1    bouyer {
    593      1.1    bouyer 	struct vte_txdesc *txd;
    594      1.1    bouyer 	struct vte_rxdesc *rxd;
    595      1.1    bouyer 	int i;
    596      1.1    bouyer 
    597      1.1    bouyer 	/* TX buffers. */
    598      1.1    bouyer 	for (i = 0; i < VTE_TX_RING_CNT; i++) {
    599      1.1    bouyer 		txd = &sc->vte_cdata.vte_txdesc[i];
    600      1.1    bouyer 		if (txd->tx_dmamap != NULL) {
    601      1.1    bouyer 			bus_dmamap_destroy(sc->vte_dmatag, txd->tx_dmamap);
    602      1.1    bouyer 			txd->tx_dmamap = NULL;
    603      1.1    bouyer 		}
    604      1.1    bouyer 	}
    605      1.1    bouyer 	/* RX buffers */
    606      1.1    bouyer 	for (i = 0; i < VTE_RX_RING_CNT; i++) {
    607      1.1    bouyer 		rxd = &sc->vte_cdata.vte_rxdesc[i];
    608      1.1    bouyer 		if (rxd->rx_dmamap != NULL) {
    609      1.1    bouyer 			bus_dmamap_destroy(sc->vte_dmatag, rxd->rx_dmamap);
    610      1.1    bouyer 			rxd->rx_dmamap = NULL;
    611      1.1    bouyer 		}
    612      1.1    bouyer 	}
    613      1.1    bouyer 	if (sc->vte_cdata.vte_rx_sparemap != NULL) {
    614      1.1    bouyer 		bus_dmamap_destroy(sc->vte_dmatag,
    615      1.1    bouyer 		    sc->vte_cdata.vte_rx_sparemap);
    616      1.1    bouyer 		sc->vte_cdata.vte_rx_sparemap = NULL;
    617      1.1    bouyer 	}
    618      1.1    bouyer 	/* TX descriptor ring. */
    619      1.1    bouyer 	if (sc->vte_cdata.vte_tx_ring_map != NULL) {
    620      1.1    bouyer 		bus_dmamap_unload(sc->vte_dmatag,
    621      1.1    bouyer 		    sc->vte_cdata.vte_tx_ring_map);
    622      1.1    bouyer 		bus_dmamap_destroy(sc->vte_dmatag,
    623      1.1    bouyer 		    sc->vte_cdata.vte_tx_ring_map);
    624      1.1    bouyer 	}
    625      1.1    bouyer 	if (sc->vte_cdata.vte_tx_ring != NULL) {
    626      1.1    bouyer 		bus_dmamem_unmap(sc->vte_dmatag,
    627      1.1    bouyer 		    sc->vte_cdata.vte_tx_ring, VTE_TX_RING_SZ);
    628      1.1    bouyer 		bus_dmamem_free(sc->vte_dmatag,
    629      1.1    bouyer 		    sc->vte_cdata.vte_tx_ring_seg, 1);
    630      1.1    bouyer 	}
    631      1.1    bouyer 	sc->vte_cdata.vte_tx_ring = NULL;
    632      1.1    bouyer 	sc->vte_cdata.vte_tx_ring_map = NULL;
    633      1.1    bouyer 	/* RX ring. */
    634      1.1    bouyer 	if (sc->vte_cdata.vte_rx_ring_map != NULL) {
    635      1.1    bouyer 		bus_dmamap_unload(sc->vte_dmatag,
    636      1.1    bouyer 		    sc->vte_cdata.vte_rx_ring_map);
    637      1.1    bouyer 		bus_dmamap_destroy(sc->vte_dmatag,
    638      1.1    bouyer 		    sc->vte_cdata.vte_rx_ring_map);
    639      1.1    bouyer 	}
    640      1.1    bouyer 	if (sc->vte_cdata.vte_rx_ring != NULL) {
    641      1.1    bouyer 		bus_dmamem_unmap(sc->vte_dmatag,
    642      1.1    bouyer 		    sc->vte_cdata.vte_rx_ring, VTE_RX_RING_SZ);
    643      1.1    bouyer 		bus_dmamem_free(sc->vte_dmatag,
    644      1.1    bouyer 		    sc->vte_cdata.vte_rx_ring_seg, 1);
    645      1.1    bouyer 	}
    646      1.1    bouyer 	sc->vte_cdata.vte_rx_ring = NULL;
    647      1.1    bouyer 	sc->vte_cdata.vte_rx_ring_map = NULL;
    648      1.1    bouyer }
    649      1.1    bouyer 
    650      1.1    bouyer static bool
    651      1.1    bouyer vte_shutdown(device_t dev, int howto)
    652      1.1    bouyer {
    653      1.1    bouyer 
    654      1.1    bouyer 	return (vte_suspend(dev, NULL));
    655      1.1    bouyer }
    656      1.1    bouyer 
    657      1.1    bouyer static bool
    658      1.1    bouyer vte_suspend(device_t dev, const pmf_qual_t *qual)
    659      1.1    bouyer {
    660      1.1    bouyer 	struct vte_softc *sc = device_private(dev);
    661      1.1    bouyer 	struct ifnet *ifp = &sc->vte_if;
    662      1.1    bouyer 
    663      1.1    bouyer 	DPRINTF(("vte_suspend if_flags 0x%x\n", ifp->if_flags));
    664      1.1    bouyer 	if ((ifp->if_flags & IFF_RUNNING) != 0)
    665      1.1    bouyer 		vte_stop(ifp, 1);
    666      1.1    bouyer 	return (0);
    667      1.1    bouyer }
    668      1.1    bouyer 
    669      1.1    bouyer static bool
    670      1.1    bouyer vte_resume(device_t dev, const pmf_qual_t *qual)
    671      1.1    bouyer {
    672      1.1    bouyer 	struct vte_softc *sc = device_private(dev);
    673      1.1    bouyer 	struct ifnet *ifp;
    674      1.1    bouyer 
    675      1.1    bouyer 	ifp = &sc->vte_if;
    676      1.1    bouyer 	if ((ifp->if_flags & IFF_UP) != 0) {
    677      1.1    bouyer 		ifp->if_flags &= ~IFF_RUNNING;
    678      1.1    bouyer 		vte_init(ifp);
    679      1.1    bouyer 	}
    680      1.1    bouyer 
    681      1.1    bouyer 	return (0);
    682      1.1    bouyer }
    683      1.1    bouyer 
    684      1.1    bouyer static struct vte_txdesc *
    685      1.1    bouyer vte_encap(struct vte_softc *sc, struct mbuf **m_head)
    686      1.1    bouyer {
    687      1.1    bouyer 	struct vte_txdesc *txd;
    688      1.1    bouyer 	struct mbuf *m, *n;
    689      1.1    bouyer 	int copy, error, padlen;
    690      1.1    bouyer 
    691      1.1    bouyer 	txd = &sc->vte_cdata.vte_txdesc[sc->vte_cdata.vte_tx_prod];
    692      1.1    bouyer 	m = *m_head;
    693      1.1    bouyer 	/*
    694      1.1    bouyer 	 * Controller doesn't auto-pad, so we have to make sure pad
    695      1.1    bouyer 	 * short frames out to the minimum frame length.
    696      1.1    bouyer 	 */
    697      1.1    bouyer 	if (m->m_pkthdr.len < VTE_MIN_FRAMELEN)
    698      1.1    bouyer 		padlen = VTE_MIN_FRAMELEN - m->m_pkthdr.len;
    699      1.1    bouyer 	else
    700      1.1    bouyer 		padlen = 0;
    701      1.1    bouyer 
    702      1.1    bouyer 	/*
    703      1.1    bouyer 	 * Controller does not support multi-fragmented TX buffers.
    704      1.1    bouyer 	 * Controller spends most of its TX processing time in
    705      1.1    bouyer 	 * de-fragmenting TX buffers.  Either faster CPU or more
    706      1.1    bouyer 	 * advanced controller DMA engine is required to speed up
    707      1.1    bouyer 	 * TX path processing.
    708      1.1    bouyer 	 * To mitigate the de-fragmenting issue, perform deep copy
    709      1.1    bouyer 	 * from fragmented mbuf chains to a pre-allocated mbuf
    710      1.1    bouyer 	 * cluster with extra cost of kernel memory.  For frames
    711      1.1    bouyer 	 * that is composed of single TX buffer, the deep copy is
    712      1.1    bouyer 	 * bypassed.
    713      1.1    bouyer 	 */
    714      1.1    bouyer 	copy = 0;
    715      1.1    bouyer 	if (m->m_next != NULL)
    716      1.1    bouyer 		copy++;
    717      1.1    bouyer 	if (padlen > 0 && (M_READONLY(m) ||
    718      1.1    bouyer 	    padlen > M_TRAILINGSPACE(m)))
    719      1.1    bouyer 		copy++;
    720      1.1    bouyer 	if (copy != 0) {
    721      1.1    bouyer 		n = sc->vte_cdata.vte_txmbufs[sc->vte_cdata.vte_tx_prod];
    722      1.1    bouyer 		m_copydata(m, 0, m->m_pkthdr.len, mtod(n, char *));
    723      1.1    bouyer 		n->m_pkthdr.len = m->m_pkthdr.len;
    724      1.1    bouyer 		n->m_len = m->m_pkthdr.len;
    725      1.1    bouyer 		m = n;
    726      1.1    bouyer 		txd->tx_flags |= VTE_TXMBUF;
    727      1.1    bouyer 	}
    728      1.1    bouyer 
    729      1.1    bouyer 	if (padlen > 0) {
    730      1.1    bouyer 		/* Zero out the bytes in the pad area. */
    731      1.1    bouyer 		bzero(mtod(m, char *) + m->m_pkthdr.len, padlen);
    732      1.1    bouyer 		m->m_pkthdr.len += padlen;
    733      1.1    bouyer 		m->m_len = m->m_pkthdr.len;
    734      1.1    bouyer 	}
    735      1.1    bouyer 
    736  1.7.2.3  jdolecek 	error = bus_dmamap_load_mbuf(sc->vte_dmatag, txd->tx_dmamap, m,
    737  1.7.2.3  jdolecek 	    BUS_DMA_NOWAIT);
    738      1.1    bouyer 	if (error != 0) {
    739      1.1    bouyer 		txd->tx_flags &= ~VTE_TXMBUF;
    740      1.1    bouyer 		return (NULL);
    741      1.1    bouyer 	}
    742      1.1    bouyer 	KASSERT(txd->tx_dmamap->dm_nsegs == 1);
    743      1.1    bouyer 	bus_dmamap_sync(sc->vte_dmatag, txd->tx_dmamap, 0,
    744      1.1    bouyer 	    txd->tx_dmamap->dm_mapsize, BUS_DMASYNC_PREWRITE);
    745      1.1    bouyer 
    746      1.1    bouyer 	txd->tx_desc->dtlen =
    747      1.1    bouyer 	    htole16(VTE_TX_LEN(txd->tx_dmamap->dm_segs[0].ds_len));
    748      1.1    bouyer 	txd->tx_desc->dtbp = htole32(txd->tx_dmamap->dm_segs[0].ds_addr);
    749      1.1    bouyer 	sc->vte_cdata.vte_tx_cnt++;
    750      1.1    bouyer 	/* Update producer index. */
    751      1.1    bouyer 	VTE_DESC_INC(sc->vte_cdata.vte_tx_prod, VTE_TX_RING_CNT);
    752      1.1    bouyer 
    753      1.1    bouyer 	/* Finally hand over ownership to controller. */
    754      1.1    bouyer 	txd->tx_desc->dtst = htole16(VTE_DTST_TX_OWN);
    755      1.1    bouyer 	txd->tx_m = m;
    756      1.1    bouyer 
    757      1.1    bouyer 	return (txd);
    758      1.1    bouyer }
    759      1.1    bouyer 
    760      1.1    bouyer static void
    761      1.1    bouyer vte_ifstart(struct ifnet *ifp)
    762      1.1    bouyer {
    763      1.1    bouyer 	struct vte_softc *sc = ifp->if_softc;
    764      1.1    bouyer 	struct vte_txdesc *txd;
    765      1.1    bouyer 	struct mbuf *m_head, *m;
    766      1.1    bouyer 	int enq;
    767      1.1    bouyer 
    768      1.1    bouyer 	ifp = &sc->vte_if;
    769      1.1    bouyer 
    770      1.1    bouyer 	DPRINTF(("vte_ifstart 0x%x 0x%x\n", ifp->if_flags, sc->vte_flags));
    771      1.1    bouyer 
    772      1.1    bouyer 	if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) !=
    773      1.1    bouyer 	    IFF_RUNNING || (sc->vte_flags & VTE_FLAG_LINK) == 0)
    774      1.1    bouyer 		return;
    775      1.1    bouyer 
    776      1.1    bouyer 	for (enq = 0; !IFQ_IS_EMPTY(&ifp->if_snd); ) {
    777      1.1    bouyer 		/* Reserve one free TX descriptor. */
    778      1.1    bouyer 		if (sc->vte_cdata.vte_tx_cnt >= VTE_TX_RING_CNT - 1) {
    779      1.1    bouyer 			ifp->if_flags |= IFF_OACTIVE;
    780      1.1    bouyer 			break;
    781      1.1    bouyer 		}
    782      1.1    bouyer 		IFQ_POLL(&ifp->if_snd, m_head);
    783      1.1    bouyer 		if (m_head == NULL)
    784      1.1    bouyer 			break;
    785      1.1    bouyer 		/*
    786      1.1    bouyer 		 * Pack the data into the transmit ring. If we
    787      1.1    bouyer 		 * don't have room, set the OACTIVE flag and wait
    788      1.1    bouyer 		 * for the NIC to drain the ring.
    789      1.1    bouyer 		 */
    790      1.1    bouyer 		DPRINTF(("vte_encap:"));
    791      1.1    bouyer 		if ((txd = vte_encap(sc, &m_head)) == NULL) {
    792      1.1    bouyer 			DPRINTF((" failed\n"));
    793      1.1    bouyer 			break;
    794      1.1    bouyer 		}
    795      1.1    bouyer 		DPRINTF((" ok\n"));
    796      1.1    bouyer 		IFQ_DEQUEUE(&ifp->if_snd, m);
    797      1.1    bouyer 		KASSERT(m == m_head);
    798      1.1    bouyer 
    799      1.1    bouyer 		enq++;
    800      1.1    bouyer 		/*
    801      1.1    bouyer 		 * If there's a BPF listener, bounce a copy of this frame
    802      1.1    bouyer 		 * to him.
    803      1.1    bouyer 		 */
    804      1.1    bouyer 		bpf_mtap(ifp, m_head);
    805      1.1    bouyer 		/* Free consumed TX frame. */
    806      1.1    bouyer 		if ((txd->tx_flags & VTE_TXMBUF) != 0)
    807      1.1    bouyer 			m_freem(m_head);
    808      1.1    bouyer 	}
    809      1.1    bouyer 
    810      1.1    bouyer 	if (enq > 0) {
    811      1.1    bouyer 		bus_dmamap_sync(sc->vte_dmatag,
    812      1.1    bouyer 		    sc->vte_cdata.vte_tx_ring_map, 0,
    813      1.1    bouyer 		    sc->vte_cdata.vte_tx_ring_map->dm_mapsize,
    814      1.1    bouyer 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
    815      1.1    bouyer 		CSR_WRITE_2(sc, VTE_TX_POLL, TX_POLL_START);
    816      1.1    bouyer 		sc->vte_watchdog_timer = VTE_TX_TIMEOUT;
    817      1.1    bouyer 	}
    818      1.1    bouyer }
    819      1.1    bouyer 
    820      1.1    bouyer static void
    821      1.1    bouyer vte_ifwatchdog(struct ifnet *ifp)
    822      1.1    bouyer {
    823      1.1    bouyer 	struct vte_softc *sc = ifp->if_softc;
    824      1.1    bouyer 
    825      1.1    bouyer 	if (sc->vte_watchdog_timer == 0 || --sc->vte_watchdog_timer)
    826      1.1    bouyer 		return;
    827      1.1    bouyer 
    828      1.1    bouyer 	aprint_error_dev(sc->vte_dev, "watchdog timeout -- resetting\n");
    829      1.1    bouyer 	ifp->if_oerrors++;
    830      1.1    bouyer 	vte_init(ifp);
    831      1.1    bouyer 	if (!IFQ_IS_EMPTY(&ifp->if_snd))
    832      1.1    bouyer 		vte_ifstart(ifp);
    833      1.1    bouyer }
    834      1.1    bouyer 
    835      1.1    bouyer static int
    836      1.1    bouyer vte_mediachange(struct ifnet *ifp)
    837      1.1    bouyer {
    838      1.1    bouyer 	int error;
    839      1.1    bouyer 	struct vte_softc *sc = ifp->if_softc;
    840      1.1    bouyer 
    841      1.1    bouyer 	if ((error = mii_mediachg(&sc->vte_mii)) == ENXIO)
    842      1.1    bouyer 		error = 0;
    843      1.1    bouyer 	else if (error != 0) {
    844      1.1    bouyer 		aprint_error_dev(sc->vte_dev, "could not set media\n");
    845      1.1    bouyer 		return error;
    846      1.1    bouyer 	}
    847      1.1    bouyer 											return 0;
    848      1.1    bouyer 
    849      1.1    bouyer }
    850      1.1    bouyer 
    851      1.1    bouyer static int
    852      1.1    bouyer vte_ifioctl(struct ifnet *ifp, u_long cmd, void *data)
    853      1.1    bouyer {
    854      1.1    bouyer 	struct vte_softc *sc = ifp->if_softc;
    855      1.1    bouyer 	int error, s;
    856      1.1    bouyer 
    857      1.1    bouyer 	s = splnet();
    858      1.1    bouyer 	error = ether_ioctl(ifp, cmd, data);
    859      1.1    bouyer 	if (error == ENETRESET) {
    860      1.1    bouyer 		DPRINTF(("vte_ifioctl if_flags 0x%x\n", ifp->if_flags));
    861      1.1    bouyer 		if (ifp->if_flags & IFF_RUNNING)
    862      1.1    bouyer 			vte_rxfilter(sc);
    863      1.1    bouyer 		error = 0;
    864      1.1    bouyer 	}
    865      1.1    bouyer 	splx(s);
    866      1.1    bouyer 	return error;
    867      1.1    bouyer }
    868      1.1    bouyer 
    869      1.1    bouyer static void
    870      1.1    bouyer vte_mac_config(struct vte_softc *sc)
    871      1.1    bouyer {
    872      1.1    bouyer 	uint16_t mcr;
    873      1.1    bouyer 
    874      1.1    bouyer 	mcr = CSR_READ_2(sc, VTE_MCR0);
    875      1.1    bouyer 	mcr &= ~(MCR0_FC_ENB | MCR0_FULL_DUPLEX);
    876      1.1    bouyer 	if ((IFM_OPTIONS(sc->vte_mii.mii_media_active) & IFM_FDX) != 0) {
    877      1.1    bouyer 		mcr |= MCR0_FULL_DUPLEX;
    878      1.1    bouyer #ifdef notyet
    879      1.1    bouyer 		if ((IFM_OPTIONS(sc->vte_mii.mii->mii_media_active) & IFM_ETH_TXPAUSE) != 0)
    880      1.1    bouyer 			mcr |= MCR0_FC_ENB;
    881      1.1    bouyer 		/*
    882      1.1    bouyer 		 * The data sheet is not clear whether the controller
    883      1.1    bouyer 		 * honors received pause frames or not.  The is no
    884      1.1    bouyer 		 * separate control bit for RX pause frame so just
    885      1.1    bouyer 		 * enable MCR0_FC_ENB bit.
    886      1.1    bouyer 		 */
    887      1.1    bouyer 		if ((IFM_OPTIONS(sc->vte_mii.mii->mii_media_active) & IFM_ETH_RXPAUSE) != 0)
    888      1.1    bouyer 			mcr |= MCR0_FC_ENB;
    889      1.1    bouyer #endif
    890      1.1    bouyer 	}
    891      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MCR0, mcr);
    892      1.1    bouyer }
    893      1.1    bouyer 
    894      1.1    bouyer static void
    895      1.1    bouyer vte_stats_clear(struct vte_softc *sc)
    896      1.1    bouyer {
    897      1.1    bouyer 
    898      1.1    bouyer 	/* Reading counter registers clears its contents. */
    899      1.1    bouyer 	CSR_READ_2(sc, VTE_CNT_RX_DONE);
    900      1.1    bouyer 	CSR_READ_2(sc, VTE_CNT_MECNT0);
    901      1.1    bouyer 	CSR_READ_2(sc, VTE_CNT_MECNT1);
    902      1.1    bouyer 	CSR_READ_2(sc, VTE_CNT_MECNT2);
    903      1.1    bouyer 	CSR_READ_2(sc, VTE_CNT_MECNT3);
    904      1.1    bouyer 	CSR_READ_2(sc, VTE_CNT_TX_DONE);
    905      1.1    bouyer 	CSR_READ_2(sc, VTE_CNT_MECNT4);
    906      1.1    bouyer 	CSR_READ_2(sc, VTE_CNT_PAUSE);
    907      1.1    bouyer }
    908      1.1    bouyer 
    909      1.1    bouyer static void
    910      1.1    bouyer vte_stats_update(struct vte_softc *sc)
    911      1.1    bouyer {
    912      1.1    bouyer 	struct vte_hw_stats *stat;
    913      1.1    bouyer 	struct ifnet *ifp = &sc->vte_if;
    914      1.1    bouyer 	uint16_t value;
    915      1.1    bouyer 
    916      1.1    bouyer 	stat = &sc->vte_stats;
    917      1.1    bouyer 
    918      1.1    bouyer 	CSR_READ_2(sc, VTE_MECISR);
    919      1.1    bouyer 	/* RX stats. */
    920      1.1    bouyer 	stat->rx_frames += CSR_READ_2(sc, VTE_CNT_RX_DONE);
    921      1.1    bouyer 	value = CSR_READ_2(sc, VTE_CNT_MECNT0);
    922      1.1    bouyer 	stat->rx_bcast_frames += (value >> 8);
    923      1.1    bouyer 	stat->rx_mcast_frames += (value & 0xFF);
    924      1.1    bouyer 	value = CSR_READ_2(sc, VTE_CNT_MECNT1);
    925      1.1    bouyer 	stat->rx_runts += (value >> 8);
    926      1.1    bouyer 	stat->rx_crcerrs += (value & 0xFF);
    927      1.1    bouyer 	value = CSR_READ_2(sc, VTE_CNT_MECNT2);
    928      1.1    bouyer 	stat->rx_long_frames += (value & 0xFF);
    929      1.1    bouyer 	value = CSR_READ_2(sc, VTE_CNT_MECNT3);
    930      1.1    bouyer 	stat->rx_fifo_full += (value >> 8);
    931      1.1    bouyer 	stat->rx_desc_unavail += (value & 0xFF);
    932      1.1    bouyer 
    933      1.1    bouyer 	/* TX stats. */
    934      1.1    bouyer 	stat->tx_frames += CSR_READ_2(sc, VTE_CNT_TX_DONE);
    935      1.1    bouyer 	value = CSR_READ_2(sc, VTE_CNT_MECNT4);
    936      1.1    bouyer 	stat->tx_underruns += (value >> 8);
    937      1.1    bouyer 	stat->tx_late_colls += (value & 0xFF);
    938      1.1    bouyer 
    939      1.1    bouyer 	value = CSR_READ_2(sc, VTE_CNT_PAUSE);
    940      1.1    bouyer 	stat->tx_pause_frames += (value >> 8);
    941      1.1    bouyer 	stat->rx_pause_frames += (value & 0xFF);
    942      1.1    bouyer 
    943      1.1    bouyer 	/* Update ifp counters. */
    944      1.1    bouyer 	ifp->if_opackets = stat->tx_frames;
    945      1.1    bouyer 	ifp->if_oerrors = stat->tx_late_colls + stat->tx_underruns;
    946      1.1    bouyer 	ifp->if_ipackets = stat->rx_frames;
    947      1.1    bouyer 	ifp->if_ierrors = stat->rx_crcerrs + stat->rx_runts +
    948      1.1    bouyer 	    stat->rx_long_frames + stat->rx_fifo_full;
    949      1.1    bouyer }
    950      1.1    bouyer 
    951      1.1    bouyer static int
    952      1.1    bouyer vte_intr(void *arg)
    953      1.1    bouyer {
    954      1.1    bouyer 	struct vte_softc *sc = (struct vte_softc *)arg;
    955      1.1    bouyer 	struct ifnet *ifp = &sc->vte_if;
    956      1.1    bouyer 	uint16_t status;
    957      1.1    bouyer 	int n;
    958      1.1    bouyer 
    959      1.1    bouyer 	/* Reading VTE_MISR acknowledges interrupts. */
    960      1.1    bouyer 	status = CSR_READ_2(sc, VTE_MISR);
    961      1.1    bouyer 	DPRINTF(("vte_intr status 0x%x\n", status));
    962      1.1    bouyer 	if ((status & VTE_INTRS) == 0) {
    963      1.1    bouyer 		/* Not ours. */
    964      1.1    bouyer 		return 0;
    965      1.1    bouyer 	}
    966      1.1    bouyer 
    967      1.1    bouyer 	/* Disable interrupts. */
    968      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MIER, 0);
    969      1.1    bouyer 	for (n = 8; (status & VTE_INTRS) != 0;) {
    970      1.1    bouyer 		if ((ifp->if_flags & IFF_RUNNING) == 0)
    971      1.1    bouyer 			break;
    972      1.1    bouyer 		if ((status & (MISR_RX_DONE | MISR_RX_DESC_UNAVAIL |
    973      1.1    bouyer 		    MISR_RX_FIFO_FULL)) != 0)
    974      1.1    bouyer 			vte_rxeof(sc);
    975      1.1    bouyer 		if ((status & MISR_TX_DONE) != 0)
    976      1.1    bouyer 			vte_txeof(sc);
    977      1.1    bouyer 		if ((status & MISR_EVENT_CNT_OFLOW) != 0)
    978      1.1    bouyer 			vte_stats_update(sc);
    979  1.7.2.3  jdolecek 		if_schedule_deferred_start(ifp);
    980      1.1    bouyer 		if (--n > 0)
    981      1.1    bouyer 			status = CSR_READ_2(sc, VTE_MISR);
    982      1.1    bouyer 		else
    983      1.1    bouyer 			break;
    984      1.1    bouyer 	}
    985      1.1    bouyer 
    986      1.1    bouyer 	if ((ifp->if_flags & IFF_RUNNING) != 0) {
    987      1.1    bouyer 		/* Re-enable interrupts. */
    988      1.1    bouyer 		CSR_WRITE_2(sc, VTE_MIER, VTE_INTRS);
    989      1.1    bouyer 	}
    990      1.1    bouyer 	return 1;
    991      1.1    bouyer }
    992      1.1    bouyer 
    993      1.1    bouyer static void
    994      1.1    bouyer vte_txeof(struct vte_softc *sc)
    995      1.1    bouyer {
    996      1.1    bouyer 	struct ifnet *ifp;
    997      1.1    bouyer 	struct vte_txdesc *txd;
    998      1.1    bouyer 	uint16_t status;
    999      1.1    bouyer 	int cons, prog;
   1000      1.1    bouyer 
   1001      1.1    bouyer 	ifp = &sc->vte_if;
   1002      1.1    bouyer 
   1003      1.1    bouyer 	if (sc->vte_cdata.vte_tx_cnt == 0)
   1004      1.1    bouyer 		return;
   1005      1.1    bouyer 	bus_dmamap_sync(sc->vte_dmatag,
   1006  1.7.2.1       tls 	    sc->vte_cdata.vte_tx_ring_map, 0,
   1007      1.1    bouyer 	    sc->vte_cdata.vte_tx_ring_map->dm_mapsize,
   1008      1.1    bouyer 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1009      1.1    bouyer 	cons = sc->vte_cdata.vte_tx_cons;
   1010      1.1    bouyer 	/*
   1011      1.1    bouyer 	 * Go through our TX list and free mbufs for those
   1012      1.1    bouyer 	 * frames which have been transmitted.
   1013      1.1    bouyer 	 */
   1014      1.1    bouyer 	for (prog = 0; sc->vte_cdata.vte_tx_cnt > 0; prog++) {
   1015      1.1    bouyer 		txd = &sc->vte_cdata.vte_txdesc[cons];
   1016      1.1    bouyer 		status = le16toh(txd->tx_desc->dtst);
   1017      1.1    bouyer 		if ((status & VTE_DTST_TX_OWN) != 0)
   1018      1.1    bouyer 			break;
   1019      1.3    bouyer 		if ((status & VTE_DTST_TX_OK) != 0)
   1020      1.3    bouyer 			ifp->if_collisions += (status & 0xf);
   1021      1.1    bouyer 		sc->vte_cdata.vte_tx_cnt--;
   1022      1.1    bouyer 		/* Reclaim transmitted mbufs. */
   1023  1.7.2.1       tls 		bus_dmamap_sync(sc->vte_dmatag, txd->tx_dmamap, 0,
   1024      1.1    bouyer 		    txd->tx_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   1025      1.1    bouyer 		bus_dmamap_unload(sc->vte_dmatag, txd->tx_dmamap);
   1026      1.1    bouyer 		if ((txd->tx_flags & VTE_TXMBUF) == 0)
   1027      1.1    bouyer 			m_freem(txd->tx_m);
   1028      1.1    bouyer 		txd->tx_flags &= ~VTE_TXMBUF;
   1029      1.1    bouyer 		txd->tx_m = NULL;
   1030      1.1    bouyer 		prog++;
   1031      1.1    bouyer 		VTE_DESC_INC(cons, VTE_TX_RING_CNT);
   1032      1.1    bouyer 	}
   1033      1.1    bouyer 
   1034      1.1    bouyer 	if (prog > 0) {
   1035      1.1    bouyer 		ifp->if_flags &= ~IFF_OACTIVE;
   1036      1.1    bouyer 		sc->vte_cdata.vte_tx_cons = cons;
   1037      1.1    bouyer 		/*
   1038      1.1    bouyer 		 * Unarm watchdog timer only when there is no pending
   1039      1.1    bouyer 		 * frames in TX queue.
   1040      1.1    bouyer 		 */
   1041      1.1    bouyer 		if (sc->vte_cdata.vte_tx_cnt == 0)
   1042      1.1    bouyer 			sc->vte_watchdog_timer = 0;
   1043      1.1    bouyer 	}
   1044      1.1    bouyer }
   1045      1.1    bouyer 
   1046      1.1    bouyer static int
   1047      1.1    bouyer vte_newbuf(struct vte_softc *sc, struct vte_rxdesc *rxd)
   1048      1.1    bouyer {
   1049      1.1    bouyer 	struct mbuf *m;
   1050      1.1    bouyer 	bus_dmamap_t map;
   1051      1.1    bouyer 
   1052      1.1    bouyer 	m = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
   1053      1.1    bouyer 	if (m == NULL)
   1054      1.1    bouyer 		return (ENOBUFS);
   1055      1.1    bouyer 	m->m_len = m->m_pkthdr.len = MCLBYTES;
   1056      1.1    bouyer 	m_adj(m, sizeof(uint32_t));
   1057      1.1    bouyer 
   1058      1.1    bouyer 	if (bus_dmamap_load_mbuf(sc->vte_dmatag,
   1059  1.7.2.3  jdolecek 	    sc->vte_cdata.vte_rx_sparemap, m, BUS_DMA_NOWAIT) != 0) {
   1060      1.1    bouyer 		m_freem(m);
   1061      1.1    bouyer 		return (ENOBUFS);
   1062      1.1    bouyer 	}
   1063      1.1    bouyer 	KASSERT(sc->vte_cdata.vte_rx_sparemap->dm_nsegs == 1);
   1064      1.1    bouyer 
   1065      1.1    bouyer 	if (rxd->rx_m != NULL) {
   1066      1.1    bouyer 		bus_dmamap_sync(sc->vte_dmatag, rxd->rx_dmamap,
   1067      1.1    bouyer 		    0, rxd->rx_dmamap->dm_mapsize,
   1068      1.1    bouyer 		    BUS_DMASYNC_POSTREAD);
   1069      1.1    bouyer 		bus_dmamap_unload(sc->vte_dmatag, rxd->rx_dmamap);
   1070      1.1    bouyer 	}
   1071      1.1    bouyer 	map = rxd->rx_dmamap;
   1072      1.1    bouyer 	rxd->rx_dmamap = sc->vte_cdata.vte_rx_sparemap;
   1073      1.1    bouyer 	sc->vte_cdata.vte_rx_sparemap = map;
   1074      1.1    bouyer 	bus_dmamap_sync(sc->vte_dmatag, rxd->rx_dmamap,
   1075      1.1    bouyer 	    0, rxd->rx_dmamap->dm_mapsize,
   1076      1.1    bouyer 	    BUS_DMASYNC_PREREAD);
   1077      1.1    bouyer 	rxd->rx_m = m;
   1078      1.1    bouyer 	rxd->rx_desc->drbp =
   1079      1.1    bouyer 	    htole32(rxd->rx_dmamap->dm_segs[0].ds_addr);
   1080      1.1    bouyer 	rxd->rx_desc->drlen = htole16(
   1081      1.1    bouyer 	    VTE_RX_LEN(rxd->rx_dmamap->dm_segs[0].ds_len));
   1082  1.7.2.3  jdolecek 	DPRINTF(("rx data %p mbuf %p buf 0x%x/0x%x\n", rxd, m,
   1083  1.7.2.3  jdolecek 		(u_int)rxd->rx_dmamap->dm_segs[0].ds_addr,
   1084  1.7.2.3  jdolecek 		rxd->rx_dmamap->dm_segs[0].ds_len));
   1085      1.1    bouyer 	rxd->rx_desc->drst = htole16(VTE_DRST_RX_OWN);
   1086      1.1    bouyer 
   1087      1.1    bouyer 	return (0);
   1088      1.1    bouyer }
   1089      1.1    bouyer 
   1090      1.1    bouyer static void
   1091      1.1    bouyer vte_rxeof(struct vte_softc *sc)
   1092      1.1    bouyer {
   1093      1.1    bouyer 	struct ifnet *ifp;
   1094      1.1    bouyer 	struct vte_rxdesc *rxd;
   1095      1.1    bouyer 	struct mbuf *m;
   1096      1.1    bouyer 	uint16_t status, total_len;
   1097      1.1    bouyer 	int cons, prog;
   1098      1.1    bouyer 
   1099      1.1    bouyer 	bus_dmamap_sync(sc->vte_dmatag,
   1100      1.1    bouyer 	    sc->vte_cdata.vte_rx_ring_map, 0,
   1101      1.1    bouyer 	    sc->vte_cdata.vte_rx_ring_map->dm_mapsize,
   1102      1.1    bouyer 	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
   1103      1.1    bouyer 	cons = sc->vte_cdata.vte_rx_cons;
   1104      1.1    bouyer 	ifp = &sc->vte_if;
   1105      1.1    bouyer 	DPRINTF(("vte_rxeof if_flags 0x%x\n", ifp->if_flags));
   1106      1.1    bouyer 	for (prog = 0; (ifp->if_flags & IFF_RUNNING) != 0; prog++,
   1107      1.1    bouyer 	    VTE_DESC_INC(cons, VTE_RX_RING_CNT)) {
   1108      1.1    bouyer 		rxd = &sc->vte_cdata.vte_rxdesc[cons];
   1109      1.1    bouyer 		status = le16toh(rxd->rx_desc->drst);
   1110  1.7.2.3  jdolecek 		DPRINTF(("vte_rxoef rxd %d/%p mbuf %p status 0x%x len %d\n",
   1111  1.7.2.3  jdolecek 			cons, rxd, rxd->rx_m, status,
   1112  1.7.2.3  jdolecek 			VTE_RX_LEN(le16toh(rxd->rx_desc->drlen))));
   1113      1.1    bouyer 		if ((status & VTE_DRST_RX_OWN) != 0)
   1114      1.1    bouyer 			break;
   1115      1.1    bouyer 		total_len = VTE_RX_LEN(le16toh(rxd->rx_desc->drlen));
   1116      1.1    bouyer 		m = rxd->rx_m;
   1117      1.1    bouyer 		if ((status & VTE_DRST_RX_OK) == 0) {
   1118      1.1    bouyer 			/* Discard errored frame. */
   1119      1.1    bouyer 			rxd->rx_desc->drlen =
   1120      1.1    bouyer 			    htole16(MCLBYTES - sizeof(uint32_t));
   1121      1.1    bouyer 			rxd->rx_desc->drst = htole16(VTE_DRST_RX_OWN);
   1122      1.1    bouyer 			continue;
   1123      1.1    bouyer 		}
   1124      1.1    bouyer 		if (vte_newbuf(sc, rxd) != 0) {
   1125      1.1    bouyer 			DPRINTF(("vte_rxeof newbuf failed\n"));
   1126      1.1    bouyer 			ifp->if_ierrors++;
   1127      1.1    bouyer 			rxd->rx_desc->drlen =
   1128      1.1    bouyer 			    htole16(MCLBYTES - sizeof(uint32_t));
   1129      1.1    bouyer 			rxd->rx_desc->drst = htole16(VTE_DRST_RX_OWN);
   1130      1.1    bouyer 			continue;
   1131      1.1    bouyer 		}
   1132      1.1    bouyer 
   1133      1.1    bouyer 		/*
   1134      1.1    bouyer 		 * It seems there is no way to strip FCS bytes.
   1135      1.1    bouyer 		 */
   1136      1.1    bouyer 		m->m_pkthdr.len = m->m_len = total_len - ETHER_CRC_LEN;
   1137  1.7.2.3  jdolecek 		m_set_rcvif(m, ifp);
   1138  1.7.2.3  jdolecek 		if_percpuq_enqueue(ifp->if_percpuq, m);
   1139      1.1    bouyer 	}
   1140      1.1    bouyer 
   1141      1.1    bouyer 	if (prog > 0) {
   1142      1.1    bouyer 		/* Update the consumer index. */
   1143      1.1    bouyer 		sc->vte_cdata.vte_rx_cons = cons;
   1144      1.1    bouyer 		/*
   1145      1.1    bouyer 		 * Sync updated RX descriptors such that controller see
   1146      1.1    bouyer 		 * modified RX buffer addresses.
   1147      1.1    bouyer 		 */
   1148      1.1    bouyer 		bus_dmamap_sync(sc->vte_dmatag,
   1149      1.1    bouyer 		    sc->vte_cdata.vte_rx_ring_map, 0,
   1150      1.1    bouyer 		    sc->vte_cdata.vte_rx_ring_map->dm_mapsize,
   1151      1.1    bouyer 		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1152      1.1    bouyer #ifdef notyet
   1153      1.1    bouyer 		/*
   1154      1.1    bouyer 		 * Update residue counter.  Controller does not
   1155      1.1    bouyer 		 * keep track of number of available RX descriptors
   1156      1.1    bouyer 		 * such that driver should have to update VTE_MRDCR
   1157      1.1    bouyer 		 * to make controller know how many free RX
   1158      1.1    bouyer 		 * descriptors were added to controller.  This is
   1159      1.1    bouyer 		 * a similar mechanism used in VIA velocity
   1160      1.1    bouyer 		 * controllers and it indicates controller just
   1161      1.1    bouyer 		 * polls OWN bit of current RX descriptor pointer.
   1162      1.1    bouyer 		 * A couple of severe issues were seen on sample
   1163      1.1    bouyer 		 * board where the controller continuously emits TX
   1164      1.1    bouyer 		 * pause frames once RX pause threshold crossed.
   1165      1.1    bouyer 		 * Once triggered it never recovered form that
   1166      1.1    bouyer 		 * state, I couldn't find a way to make it back to
   1167      1.1    bouyer 		 * work at least.  This issue effectively
   1168      1.1    bouyer 		 * disconnected the system from network.  Also, the
   1169      1.1    bouyer 		 * controller used 00:00:00:00:00:00 as source
   1170      1.1    bouyer 		 * station address of TX pause frame. Probably this
   1171      1.1    bouyer 		 * is one of reason why vendor recommends not to
   1172      1.1    bouyer 		 * enable flow control on R6040 controller.
   1173      1.1    bouyer 		 */
   1174      1.1    bouyer 		CSR_WRITE_2(sc, VTE_MRDCR, prog |
   1175      1.1    bouyer 		    (((VTE_RX_RING_CNT * 2) / 10) <<
   1176      1.1    bouyer 		    VTE_MRDCR_RX_PAUSE_THRESH_SHIFT));
   1177      1.1    bouyer #endif
   1178      1.5       tls 	rnd_add_uint32(&sc->rnd_source, prog);
   1179      1.1    bouyer 	}
   1180      1.1    bouyer }
   1181      1.1    bouyer 
   1182      1.1    bouyer static void
   1183      1.1    bouyer vte_tick(void *arg)
   1184      1.1    bouyer {
   1185      1.1    bouyer 	struct vte_softc *sc;
   1186      1.1    bouyer 	int s = splnet();
   1187      1.1    bouyer 
   1188      1.1    bouyer 	sc = (struct vte_softc *)arg;
   1189      1.1    bouyer 
   1190      1.1    bouyer 	mii_tick(&sc->vte_mii);
   1191      1.1    bouyer 	vte_stats_update(sc);
   1192      1.1    bouyer 	vte_txeof(sc);
   1193      1.1    bouyer 	vte_ifwatchdog(&sc->vte_if);
   1194      1.1    bouyer 	callout_reset(&sc->vte_tick_ch, hz, vte_tick, sc);
   1195      1.1    bouyer 	splx(s);
   1196      1.1    bouyer }
   1197      1.1    bouyer 
   1198      1.1    bouyer static void
   1199      1.1    bouyer vte_reset(struct vte_softc *sc)
   1200      1.1    bouyer {
   1201      1.1    bouyer 	uint16_t mcr;
   1202      1.1    bouyer 	int i;
   1203      1.1    bouyer 
   1204      1.1    bouyer 	mcr = CSR_READ_2(sc, VTE_MCR1);
   1205      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MCR1, mcr | MCR1_MAC_RESET);
   1206      1.1    bouyer 	for (i = VTE_RESET_TIMEOUT; i > 0; i--) {
   1207      1.1    bouyer 		DELAY(10);
   1208      1.1    bouyer 		if ((CSR_READ_2(sc, VTE_MCR1) & MCR1_MAC_RESET) == 0)
   1209      1.1    bouyer 			break;
   1210      1.1    bouyer 	}
   1211      1.1    bouyer 	if (i == 0)
   1212      1.1    bouyer 		aprint_error_dev(sc->vte_dev, "reset timeout(0x%04x)!\n", mcr);
   1213      1.1    bouyer 	/*
   1214      1.1    bouyer 	 * Follow the guide of vendor recommended way to reset MAC.
   1215      1.1    bouyer 	 * Vendor confirms relying on MCR1_MAC_RESET of VTE_MCR1 is
   1216      1.1    bouyer 	 * not reliable so manually reset internal state machine.
   1217      1.1    bouyer 	 */
   1218      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MACSM, 0x0002);
   1219      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MACSM, 0);
   1220      1.1    bouyer 	DELAY(5000);
   1221      1.1    bouyer }
   1222      1.1    bouyer 
   1223      1.1    bouyer 
   1224      1.1    bouyer static int
   1225      1.1    bouyer vte_init(struct ifnet *ifp)
   1226      1.1    bouyer {
   1227      1.1    bouyer 	struct vte_softc *sc = ifp->if_softc;
   1228      1.1    bouyer 	bus_addr_t paddr;
   1229      1.1    bouyer 	uint8_t eaddr[ETHER_ADDR_LEN];
   1230      1.1    bouyer 	int s, error;
   1231      1.1    bouyer 
   1232      1.1    bouyer 	s = splnet();
   1233      1.1    bouyer 	/*
   1234      1.1    bouyer 	 * Cancel any pending I/O.
   1235      1.1    bouyer 	 */
   1236      1.1    bouyer 	vte_stop(ifp, 1);
   1237      1.1    bouyer 	/*
   1238      1.1    bouyer 	 * Reset the chip to a known state.
   1239      1.1    bouyer 	 */
   1240      1.1    bouyer 	vte_reset(sc);
   1241      1.1    bouyer 
   1242      1.1    bouyer 	if ((sc->vte_if.if_flags & IFF_UP) == 0) {
   1243      1.1    bouyer 		splx(s);
   1244      1.1    bouyer 		return 0;
   1245      1.1    bouyer 	}
   1246      1.1    bouyer 
   1247      1.1    bouyer 	/* Initialize RX descriptors. */
   1248      1.1    bouyer 	if (vte_init_rx_ring(sc) != 0) {
   1249      1.1    bouyer 		aprint_error_dev(sc->vte_dev, "no memory for RX buffers.\n");
   1250      1.1    bouyer 		vte_stop(ifp, 1);
   1251      1.1    bouyer 		splx(s);
   1252      1.1    bouyer 		return ENOMEM;
   1253      1.1    bouyer 	}
   1254      1.1    bouyer 	if (vte_init_tx_ring(sc) != 0) {
   1255      1.1    bouyer 		aprint_error_dev(sc->vte_dev, "no memory for TX buffers.\n");
   1256      1.1    bouyer 		vte_stop(ifp, 1);
   1257      1.1    bouyer 		splx(s);
   1258      1.1    bouyer 		return ENOMEM;
   1259      1.1    bouyer 	}
   1260      1.1    bouyer 
   1261      1.1    bouyer 	/*
   1262      1.1    bouyer 	 * Reprogram the station address.  Controller supports up
   1263      1.1    bouyer 	 * to 4 different station addresses so driver programs the
   1264      1.1    bouyer 	 * first station address as its own ethernet address and
   1265      1.1    bouyer 	 * configure the remaining three addresses as perfect
   1266      1.1    bouyer 	 * multicast addresses.
   1267      1.1    bouyer 	 */
   1268      1.1    bouyer 	memcpy(eaddr, CLLADDR(ifp->if_sadl), ETHER_ADDR_LEN);
   1269      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MID0L, eaddr[1] << 8 | eaddr[0]);
   1270      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MID0M, eaddr[3] << 8 | eaddr[2]);
   1271      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MID0H, eaddr[5] << 8 | eaddr[4]);
   1272      1.1    bouyer 
   1273      1.1    bouyer 	/* Set TX descriptor base addresses. */
   1274      1.1    bouyer 	paddr = sc->vte_cdata.vte_tx_ring_map->dm_segs[0].ds_addr;
   1275      1.1    bouyer 	DPRINTF(("tx paddr 0x%x\n", (u_int)paddr));
   1276      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MTDSA1, paddr >> 16);
   1277      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MTDSA0, paddr & 0xFFFF);
   1278      1.1    bouyer 
   1279      1.1    bouyer 	/* Set RX descriptor base addresses. */
   1280      1.1    bouyer 	paddr = sc->vte_cdata.vte_rx_ring_map->dm_segs[0].ds_addr;
   1281      1.1    bouyer 	DPRINTF(("rx paddr 0x%x\n", (u_int)paddr));
   1282      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MRDSA1, paddr >> 16);
   1283      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MRDSA0, paddr & 0xFFFF);
   1284      1.1    bouyer 	/*
   1285      1.1    bouyer 	 * Initialize RX descriptor residue counter and set RX
   1286      1.1    bouyer 	 * pause threshold to 20% of available RX descriptors.
   1287      1.1    bouyer 	 * See comments on vte_rxeof() for details on flow control
   1288      1.1    bouyer 	 * issues.
   1289      1.1    bouyer 	 */
   1290      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MRDCR, (VTE_RX_RING_CNT & VTE_MRDCR_RESIDUE_MASK) |
   1291      1.1    bouyer 	    (((VTE_RX_RING_CNT * 2) / 10) << VTE_MRDCR_RX_PAUSE_THRESH_SHIFT));
   1292      1.1    bouyer 
   1293      1.1    bouyer 	/*
   1294      1.1    bouyer 	 * Always use maximum frame size that controller can
   1295      1.1    bouyer 	 * support.  Otherwise received frames that has longer
   1296      1.1    bouyer 	 * frame length than vte(4) MTU would be silently dropped
   1297      1.1    bouyer 	 * in controller.  This would break path-MTU discovery as
   1298      1.1    bouyer 	 * sender wouldn't get any responses from receiver. The
   1299      1.1    bouyer 	 * RX buffer size should be multiple of 4.
   1300      1.1    bouyer 	 * Note, jumbo frames are silently ignored by controller
   1301      1.1    bouyer 	 * and even MAC counters do not detect them.
   1302      1.1    bouyer 	 */
   1303      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MRBSR, VTE_RX_BUF_SIZE_MAX);
   1304      1.1    bouyer 
   1305      1.1    bouyer 	/* Configure FIFO. */
   1306      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MBCR, MBCR_FIFO_XFER_LENGTH_16 |
   1307      1.1    bouyer 	    MBCR_TX_FIFO_THRESH_64 | MBCR_RX_FIFO_THRESH_16 |
   1308      1.1    bouyer 	    MBCR_SDRAM_BUS_REQ_TIMER_DEFAULT);
   1309      1.1    bouyer 
   1310      1.1    bouyer 	/*
   1311      1.1    bouyer 	 * Configure TX/RX MACs.  Actual resolved duplex and flow
   1312      1.1    bouyer 	 * control configuration is done after detecting a valid
   1313      1.1    bouyer 	 * link.  Note, we don't generate early interrupt here
   1314      1.1    bouyer 	 * as well since FreeBSD does not have interrupt latency
   1315      1.1    bouyer 	 * problems like Windows.
   1316      1.1    bouyer 	 */
   1317      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MCR0, MCR0_ACCPT_LONG_PKT);
   1318      1.1    bouyer 	/*
   1319      1.1    bouyer 	 * We manually keep track of PHY status changes to
   1320      1.1    bouyer 	 * configure resolved duplex and flow control since only
   1321      1.1    bouyer 	 * duplex configuration can be automatically reflected to
   1322      1.1    bouyer 	 * MCR0.
   1323      1.1    bouyer 	 */
   1324      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MCR1, MCR1_PKT_LENGTH_1537 |
   1325      1.1    bouyer 	    MCR1_EXCESS_COL_RETRY_16);
   1326      1.1    bouyer 
   1327      1.1    bouyer 	/* Initialize RX filter. */
   1328      1.1    bouyer 	vte_rxfilter(sc);
   1329      1.1    bouyer 
   1330      1.1    bouyer 	/* Disable TX/RX interrupt moderation control. */
   1331      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MRICR, 0);
   1332      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MTICR, 0);
   1333      1.1    bouyer 
   1334      1.1    bouyer 	/* Enable MAC event counter interrupts. */
   1335      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MECIER, VTE_MECIER_INTRS);
   1336      1.1    bouyer 	/* Clear MAC statistics. */
   1337      1.1    bouyer 	vte_stats_clear(sc);
   1338      1.1    bouyer 
   1339      1.1    bouyer 	/* Acknowledge all pending interrupts and clear it. */
   1340      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MIER, VTE_INTRS);
   1341      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MISR, 0);
   1342  1.7.2.3  jdolecek 	DPRINTF(("before ipend 0x%x 0x%x\n", CSR_READ_2(sc, VTE_MIER),
   1343  1.7.2.3  jdolecek 		CSR_READ_2(sc, VTE_MISR)));
   1344      1.1    bouyer 
   1345      1.1    bouyer 	sc->vte_flags &= ~VTE_FLAG_LINK;
   1346      1.1    bouyer 	ifp->if_flags |= IFF_RUNNING;
   1347      1.1    bouyer 	ifp->if_flags &= ~IFF_OACTIVE;
   1348      1.1    bouyer 
   1349      1.3    bouyer 	/* calling mii_mediachg will call back vte_start_mac() */
   1350      1.1    bouyer 	if ((error = mii_mediachg(&sc->vte_mii)) == ENXIO)
   1351      1.1    bouyer 		error = 0;
   1352      1.1    bouyer 	else if (error != 0) {
   1353      1.1    bouyer 		aprint_error_dev(sc->vte_dev, "could not set media\n");
   1354      1.1    bouyer 		splx(s);
   1355      1.1    bouyer 		return error;
   1356      1.1    bouyer 	}
   1357      1.1    bouyer 
   1358      1.1    bouyer 	callout_reset(&sc->vte_tick_ch, hz, vte_tick, sc);
   1359      1.1    bouyer 
   1360  1.7.2.3  jdolecek 	DPRINTF(("ipend 0x%x 0x%x\n", CSR_READ_2(sc, VTE_MIER),
   1361  1.7.2.3  jdolecek 		CSR_READ_2(sc, VTE_MISR)));
   1362      1.1    bouyer 	splx(s);
   1363      1.1    bouyer 	return 0;
   1364      1.1    bouyer }
   1365      1.1    bouyer 
   1366      1.1    bouyer static void
   1367      1.1    bouyer vte_stop(struct ifnet *ifp, int disable)
   1368      1.1    bouyer {
   1369      1.1    bouyer 	struct vte_softc *sc = ifp->if_softc;
   1370      1.1    bouyer 	struct vte_txdesc *txd;
   1371      1.1    bouyer 	struct vte_rxdesc *rxd;
   1372      1.1    bouyer 	int i;
   1373      1.1    bouyer 
   1374      1.1    bouyer 	DPRINTF(("vte_stop if_flags 0x%x\n", ifp->if_flags));
   1375      1.1    bouyer 	if ((ifp->if_flags & IFF_RUNNING) == 0)
   1376      1.1    bouyer 		return;
   1377      1.1    bouyer 	/*
   1378      1.1    bouyer 	 * Mark the interface down and cancel the watchdog timer.
   1379      1.1    bouyer 	 */
   1380      1.1    bouyer 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   1381      1.1    bouyer 	sc->vte_flags &= ~VTE_FLAG_LINK;
   1382      1.1    bouyer 	callout_stop(&sc->vte_tick_ch);
   1383      1.1    bouyer 	sc->vte_watchdog_timer = 0;
   1384      1.1    bouyer 	vte_stats_update(sc);
   1385      1.1    bouyer 	/* Disable interrupts. */
   1386      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MIER, 0);
   1387      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MECIER, 0);
   1388      1.1    bouyer 	/* Stop RX/TX MACs. */
   1389      1.1    bouyer 	vte_stop_mac(sc);
   1390      1.1    bouyer 	/* Clear interrupts. */
   1391      1.1    bouyer 	CSR_READ_2(sc, VTE_MISR);
   1392      1.1    bouyer 	/*
   1393      1.1    bouyer 	 * Free TX/RX mbufs still in the queues.
   1394      1.1    bouyer 	 */
   1395      1.1    bouyer 	for (i = 0; i < VTE_RX_RING_CNT; i++) {
   1396      1.1    bouyer 		rxd = &sc->vte_cdata.vte_rxdesc[i];
   1397      1.1    bouyer 		if (rxd->rx_m != NULL) {
   1398      1.1    bouyer 			bus_dmamap_sync(sc->vte_dmatag,
   1399      1.1    bouyer 			    rxd->rx_dmamap, 0, rxd->rx_dmamap->dm_mapsize,
   1400      1.1    bouyer 			    BUS_DMASYNC_POSTREAD);
   1401      1.1    bouyer 			bus_dmamap_unload(sc->vte_dmatag,
   1402      1.1    bouyer 			    rxd->rx_dmamap);
   1403      1.1    bouyer 			m_freem(rxd->rx_m);
   1404      1.1    bouyer 			rxd->rx_m = NULL;
   1405      1.1    bouyer 		}
   1406      1.1    bouyer 	}
   1407      1.1    bouyer 	for (i = 0; i < VTE_TX_RING_CNT; i++) {
   1408      1.1    bouyer 		txd = &sc->vte_cdata.vte_txdesc[i];
   1409      1.1    bouyer 		if (txd->tx_m != NULL) {
   1410      1.1    bouyer 			bus_dmamap_sync(sc->vte_dmatag,
   1411      1.1    bouyer 			    txd->tx_dmamap, 0, txd->tx_dmamap->dm_mapsize,
   1412      1.1    bouyer 			    BUS_DMASYNC_POSTWRITE);
   1413      1.1    bouyer 			bus_dmamap_unload(sc->vte_dmatag,
   1414      1.1    bouyer 			    txd->tx_dmamap);
   1415      1.1    bouyer 			if ((txd->tx_flags & VTE_TXMBUF) == 0)
   1416      1.1    bouyer 				m_freem(txd->tx_m);
   1417      1.1    bouyer 			txd->tx_m = NULL;
   1418      1.1    bouyer 			txd->tx_flags &= ~VTE_TXMBUF;
   1419      1.1    bouyer 		}
   1420      1.1    bouyer 	}
   1421      1.1    bouyer 	/* Free TX mbuf pools used for deep copy. */
   1422      1.1    bouyer 	for (i = 0; i < VTE_TX_RING_CNT; i++) {
   1423      1.1    bouyer 		if (sc->vte_cdata.vte_txmbufs[i] != NULL) {
   1424      1.1    bouyer 			m_freem(sc->vte_cdata.vte_txmbufs[i]);
   1425      1.1    bouyer 			sc->vte_cdata.vte_txmbufs[i] = NULL;
   1426      1.1    bouyer 		}
   1427      1.1    bouyer 	}
   1428      1.1    bouyer }
   1429      1.1    bouyer 
   1430      1.1    bouyer static void
   1431      1.1    bouyer vte_start_mac(struct vte_softc *sc)
   1432      1.1    bouyer {
   1433      1.1    bouyer 	struct ifnet *ifp = &sc->vte_if;
   1434      1.1    bouyer 	uint16_t mcr;
   1435      1.1    bouyer 	int i;
   1436      1.1    bouyer 
   1437      1.1    bouyer 	/* Enable RX/TX MACs. */
   1438      1.1    bouyer 	mcr = CSR_READ_2(sc, VTE_MCR0);
   1439      1.1    bouyer 	if ((mcr & (MCR0_RX_ENB | MCR0_TX_ENB)) !=
   1440      1.1    bouyer 	    (MCR0_RX_ENB | MCR0_TX_ENB) &&
   1441      1.1    bouyer 	    (ifp->if_flags & IFF_RUNNING) != 0) {
   1442      1.1    bouyer 		mcr |= MCR0_RX_ENB | MCR0_TX_ENB;
   1443      1.1    bouyer 		CSR_WRITE_2(sc, VTE_MCR0, mcr);
   1444      1.1    bouyer 		for (i = VTE_TIMEOUT; i > 0; i--) {
   1445      1.1    bouyer 			mcr = CSR_READ_2(sc, VTE_MCR0);
   1446      1.1    bouyer 			if ((mcr & (MCR0_RX_ENB | MCR0_TX_ENB)) ==
   1447      1.1    bouyer 			    (MCR0_RX_ENB | MCR0_TX_ENB))
   1448      1.1    bouyer 				break;
   1449      1.1    bouyer 			DELAY(10);
   1450      1.1    bouyer 		}
   1451      1.1    bouyer 		if (i == 0)
   1452      1.1    bouyer 			aprint_error_dev(sc->vte_dev,
   1453      1.1    bouyer 			    "could not enable RX/TX MAC(0x%04x)!\n", mcr);
   1454      1.1    bouyer 	}
   1455      1.3    bouyer 	vte_rxfilter(sc);
   1456      1.1    bouyer }
   1457      1.1    bouyer 
   1458      1.1    bouyer static void
   1459      1.1    bouyer vte_stop_mac(struct vte_softc *sc)
   1460      1.1    bouyer {
   1461      1.1    bouyer 	uint16_t mcr;
   1462      1.1    bouyer 	int i;
   1463      1.1    bouyer 
   1464      1.1    bouyer 	/* Disable RX/TX MACs. */
   1465      1.1    bouyer 	mcr = CSR_READ_2(sc, VTE_MCR0);
   1466      1.1    bouyer 	if ((mcr & (MCR0_RX_ENB | MCR0_TX_ENB)) != 0) {
   1467      1.1    bouyer 		mcr &= ~(MCR0_RX_ENB | MCR0_TX_ENB);
   1468      1.1    bouyer 		CSR_WRITE_2(sc, VTE_MCR0, mcr);
   1469      1.1    bouyer 		for (i = VTE_TIMEOUT; i > 0; i--) {
   1470      1.1    bouyer 			mcr = CSR_READ_2(sc, VTE_MCR0);
   1471      1.1    bouyer 			if ((mcr & (MCR0_RX_ENB | MCR0_TX_ENB)) == 0)
   1472      1.1    bouyer 				break;
   1473      1.1    bouyer 			DELAY(10);
   1474      1.1    bouyer 		}
   1475      1.1    bouyer 		if (i == 0)
   1476      1.1    bouyer 			aprint_error_dev(sc->vte_dev,
   1477      1.1    bouyer 			    "could not disable RX/TX MAC(0x%04x)!\n", mcr);
   1478      1.1    bouyer 	}
   1479      1.1    bouyer }
   1480      1.1    bouyer 
   1481      1.1    bouyer static int
   1482      1.1    bouyer vte_init_tx_ring(struct vte_softc *sc)
   1483      1.1    bouyer {
   1484      1.1    bouyer 	struct vte_tx_desc *desc;
   1485      1.1    bouyer 	struct vte_txdesc *txd;
   1486      1.1    bouyer 	bus_addr_t addr;
   1487      1.1    bouyer 	int i;
   1488      1.1    bouyer 
   1489      1.1    bouyer 	sc->vte_cdata.vte_tx_prod = 0;
   1490      1.1    bouyer 	sc->vte_cdata.vte_tx_cons = 0;
   1491      1.1    bouyer 	sc->vte_cdata.vte_tx_cnt = 0;
   1492      1.1    bouyer 
   1493      1.1    bouyer 	/* Pre-allocate TX mbufs for deep copy. */
   1494      1.1    bouyer 	for (i = 0; i < VTE_TX_RING_CNT; i++) {
   1495      1.1    bouyer 		sc->vte_cdata.vte_txmbufs[i] = m_getcl(M_DONTWAIT,
   1496      1.1    bouyer 		    MT_DATA, M_PKTHDR);
   1497      1.1    bouyer 		if (sc->vte_cdata.vte_txmbufs[i] == NULL)
   1498      1.1    bouyer 			return (ENOBUFS);
   1499      1.1    bouyer 		sc->vte_cdata.vte_txmbufs[i]->m_pkthdr.len = MCLBYTES;
   1500      1.1    bouyer 		sc->vte_cdata.vte_txmbufs[i]->m_len = MCLBYTES;
   1501      1.1    bouyer 	}
   1502      1.1    bouyer 	desc = sc->vte_cdata.vte_tx_ring;
   1503      1.1    bouyer 	bzero(desc, VTE_TX_RING_SZ);
   1504      1.1    bouyer 	for (i = 0; i < VTE_TX_RING_CNT; i++) {
   1505      1.1    bouyer 		txd = &sc->vte_cdata.vte_txdesc[i];
   1506      1.1    bouyer 		txd->tx_m = NULL;
   1507      1.1    bouyer 		if (i != VTE_TX_RING_CNT - 1)
   1508      1.1    bouyer 			addr = sc->vte_cdata.vte_tx_ring_map->dm_segs[0].ds_addr +
   1509      1.1    bouyer 			    sizeof(struct vte_tx_desc) * (i + 1);
   1510      1.1    bouyer 		else
   1511      1.1    bouyer 			addr = sc->vte_cdata.vte_tx_ring_map->dm_segs[0].ds_addr +
   1512      1.1    bouyer 			    sizeof(struct vte_tx_desc) * 0;
   1513      1.1    bouyer 		desc = &sc->vte_cdata.vte_tx_ring[i];
   1514      1.1    bouyer 		desc->dtnp = htole32(addr);
   1515      1.1    bouyer 		DPRINTF(("tx ring desc %d addr 0x%x\n", i, (u_int)addr));
   1516      1.1    bouyer 		txd->tx_desc = desc;
   1517      1.1    bouyer 	}
   1518      1.1    bouyer 
   1519      1.1    bouyer 	bus_dmamap_sync(sc->vte_dmatag,
   1520      1.1    bouyer 	    sc->vte_cdata.vte_tx_ring_map, 0,
   1521      1.1    bouyer 	    sc->vte_cdata.vte_tx_ring_map->dm_mapsize,
   1522      1.1    bouyer 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1523      1.1    bouyer 	return (0);
   1524      1.1    bouyer }
   1525      1.1    bouyer 
   1526      1.1    bouyer static int
   1527      1.1    bouyer vte_init_rx_ring(struct vte_softc *sc)
   1528      1.1    bouyer {
   1529      1.1    bouyer 	struct vte_rx_desc *desc;
   1530      1.1    bouyer 	struct vte_rxdesc *rxd;
   1531      1.1    bouyer 	bus_addr_t addr;
   1532      1.1    bouyer 	int i;
   1533      1.1    bouyer 
   1534      1.1    bouyer 	sc->vte_cdata.vte_rx_cons = 0;
   1535      1.1    bouyer 	desc = sc->vte_cdata.vte_rx_ring;
   1536      1.1    bouyer 	bzero(desc, VTE_RX_RING_SZ);
   1537      1.1    bouyer 	for (i = 0; i < VTE_RX_RING_CNT; i++) {
   1538      1.1    bouyer 		rxd = &sc->vte_cdata.vte_rxdesc[i];
   1539      1.1    bouyer 		rxd->rx_m = NULL;
   1540      1.1    bouyer 		if (i != VTE_RX_RING_CNT - 1)
   1541      1.1    bouyer 			addr = sc->vte_cdata.vte_rx_ring_map->dm_segs[0].ds_addr
   1542      1.1    bouyer 			    + sizeof(struct vte_rx_desc) * (i + 1);
   1543      1.1    bouyer 		else
   1544      1.1    bouyer 			addr = sc->vte_cdata.vte_rx_ring_map->dm_segs[0].ds_addr
   1545      1.1    bouyer 			    + sizeof(struct vte_rx_desc) * 0;
   1546      1.1    bouyer 		desc = &sc->vte_cdata.vte_rx_ring[i];
   1547      1.1    bouyer 		desc->drnp = htole32(addr);
   1548      1.1    bouyer 		DPRINTF(("rx ring desc %d addr 0x%x\n", i, (u_int)addr));
   1549      1.1    bouyer 		rxd->rx_desc = desc;
   1550      1.1    bouyer 		if (vte_newbuf(sc, rxd) != 0)
   1551      1.1    bouyer 			return (ENOBUFS);
   1552      1.1    bouyer 	}
   1553      1.1    bouyer 
   1554      1.1    bouyer 	bus_dmamap_sync(sc->vte_dmatag,
   1555      1.1    bouyer 	    sc->vte_cdata.vte_rx_ring_map, 0,
   1556      1.1    bouyer 	    sc->vte_cdata.vte_rx_ring_map->dm_mapsize,
   1557      1.1    bouyer 	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
   1558      1.1    bouyer 
   1559      1.1    bouyer 	return (0);
   1560      1.1    bouyer }
   1561      1.1    bouyer 
   1562      1.1    bouyer static void
   1563      1.1    bouyer vte_rxfilter(struct vte_softc *sc)
   1564      1.1    bouyer {
   1565      1.1    bouyer 	struct ether_multistep step;
   1566      1.1    bouyer 	struct ether_multi *enm;
   1567      1.1    bouyer 	struct ifnet *ifp;
   1568      1.1    bouyer 	uint8_t *eaddr;
   1569      1.1    bouyer 	uint32_t crc;
   1570      1.1    bouyer 	uint16_t rxfilt_perf[VTE_RXFILT_PERFECT_CNT][3];
   1571      1.1    bouyer 	uint16_t mchash[4], mcr;
   1572      1.1    bouyer 	int i, nperf;
   1573      1.1    bouyer 
   1574      1.1    bouyer 	ifp = &sc->vte_if;
   1575      1.1    bouyer 
   1576      1.1    bouyer 	DPRINTF(("vte_rxfilter\n"));
   1577      1.3    bouyer 	memset(mchash, 0, sizeof(mchash));
   1578      1.1    bouyer 	for (i = 0; i < VTE_RXFILT_PERFECT_CNT; i++) {
   1579      1.1    bouyer 		rxfilt_perf[i][0] = 0xFFFF;
   1580      1.1    bouyer 		rxfilt_perf[i][1] = 0xFFFF;
   1581      1.1    bouyer 		rxfilt_perf[i][2] = 0xFFFF;
   1582      1.1    bouyer 	}
   1583      1.1    bouyer 
   1584      1.1    bouyer 	mcr = CSR_READ_2(sc, VTE_MCR0);
   1585      1.1    bouyer 	DPRINTF(("vte_rxfilter mcr 0x%x\n", mcr));
   1586      1.3    bouyer 	mcr &= ~(MCR0_PROMISC | MCR0_BROADCAST_DIS | MCR0_MULTICAST);
   1587      1.3    bouyer 	if ((ifp->if_flags & IFF_BROADCAST) == 0)
   1588      1.3    bouyer 		mcr |= MCR0_BROADCAST_DIS;
   1589      1.1    bouyer 	if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
   1590      1.1    bouyer 		if ((ifp->if_flags & IFF_PROMISC) != 0)
   1591      1.1    bouyer 			mcr |= MCR0_PROMISC;
   1592      1.1    bouyer 		if ((ifp->if_flags & IFF_ALLMULTI) != 0)
   1593      1.1    bouyer 			mcr |= MCR0_MULTICAST;
   1594      1.1    bouyer 		mchash[0] = 0xFFFF;
   1595      1.1    bouyer 		mchash[1] = 0xFFFF;
   1596      1.1    bouyer 		mchash[2] = 0xFFFF;
   1597      1.1    bouyer 		mchash[3] = 0xFFFF;
   1598      1.1    bouyer 		goto chipit;
   1599      1.1    bouyer 	}
   1600      1.1    bouyer 
   1601      1.1    bouyer 	ETHER_FIRST_MULTI(step, &sc->vte_ec, enm);
   1602      1.1    bouyer 	nperf = 0;
   1603      1.1    bouyer 	while (enm != NULL) {
   1604      1.3    bouyer 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN) != 0) {
   1605      1.1    bouyer 			sc->vte_if.if_flags |= IFF_ALLMULTI;
   1606      1.1    bouyer 			mcr |= MCR0_MULTICAST;
   1607      1.1    bouyer 			mchash[0] = 0xFFFF;
   1608      1.1    bouyer 			mchash[1] = 0xFFFF;
   1609      1.1    bouyer 			mchash[2] = 0xFFFF;
   1610      1.1    bouyer 			mchash[3] = 0xFFFF;
   1611      1.1    bouyer 			goto chipit;
   1612      1.1    bouyer 		}
   1613      1.1    bouyer 		/*
   1614      1.1    bouyer 		 * Program the first 3 multicast groups into
   1615      1.1    bouyer 		 * the perfect filter.  For all others, use the
   1616      1.1    bouyer 		 * hash table.
   1617      1.1    bouyer 		 */
   1618      1.1    bouyer 		if (nperf < VTE_RXFILT_PERFECT_CNT) {
   1619      1.1    bouyer 			eaddr = enm->enm_addrlo;
   1620      1.1    bouyer 			rxfilt_perf[nperf][0] = eaddr[1] << 8 | eaddr[0];
   1621      1.1    bouyer 			rxfilt_perf[nperf][1] = eaddr[3] << 8 | eaddr[2];
   1622      1.1    bouyer 			rxfilt_perf[nperf][2] = eaddr[5] << 8 | eaddr[4];
   1623      1.1    bouyer 			nperf++;
   1624      1.3    bouyer 		} else {
   1625      1.3    bouyer 			crc = ether_crc32_be(enm->enm_addrlo, ETHER_ADDR_LEN);
   1626      1.3    bouyer 			mchash[crc >> 30] |= 1 << ((crc >> 26) & 0x0F);
   1627      1.1    bouyer 		}
   1628      1.1    bouyer 		ETHER_NEXT_MULTI(step, enm);
   1629      1.1    bouyer 	}
   1630      1.1    bouyer 	if (mchash[0] != 0 || mchash[1] != 0 || mchash[2] != 0 ||
   1631      1.1    bouyer 	    mchash[3] != 0)
   1632      1.1    bouyer 		mcr |= MCR0_MULTICAST;
   1633      1.1    bouyer 
   1634      1.1    bouyer chipit:
   1635      1.1    bouyer 	/* Program multicast hash table. */
   1636      1.1    bouyer 	DPRINTF(("chipit write multicast\n"));
   1637      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MAR0, mchash[0]);
   1638      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MAR1, mchash[1]);
   1639      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MAR2, mchash[2]);
   1640      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MAR3, mchash[3]);
   1641      1.1    bouyer 	/* Program perfect filter table. */
   1642      1.1    bouyer 	DPRINTF(("chipit write perfect filter\n"));
   1643      1.1    bouyer 	for (i = 0; i < VTE_RXFILT_PERFECT_CNT; i++) {
   1644      1.1    bouyer 		CSR_WRITE_2(sc, VTE_RXFILTER_PEEFECT_BASE + 8 * i + 0,
   1645      1.1    bouyer 		    rxfilt_perf[i][0]);
   1646      1.1    bouyer 		CSR_WRITE_2(sc, VTE_RXFILTER_PEEFECT_BASE + 8 * i + 2,
   1647      1.1    bouyer 		    rxfilt_perf[i][1]);
   1648      1.1    bouyer 		CSR_WRITE_2(sc, VTE_RXFILTER_PEEFECT_BASE + 8 * i + 4,
   1649      1.1    bouyer 		    rxfilt_perf[i][2]);
   1650      1.1    bouyer 	}
   1651      1.1    bouyer 	DPRINTF(("chipit mcr0 0x%x\n", mcr));
   1652      1.1    bouyer 	CSR_WRITE_2(sc, VTE_MCR0, mcr);
   1653      1.1    bouyer 	DPRINTF(("chipit read mcro\n"));
   1654      1.1    bouyer 	CSR_READ_2(sc, VTE_MCR0);
   1655      1.1    bouyer 	DPRINTF(("chipit done\n"));
   1656      1.1    bouyer }
   1657      1.1    bouyer 
   1658      1.1    bouyer /*
   1659      1.1    bouyer  * Set up sysctl(3) MIB, hw.vte.* - Individual controllers will be
   1660      1.1    bouyer  * set up in vte_pci_attach()
   1661      1.1    bouyer  */
   1662      1.1    bouyer SYSCTL_SETUP(sysctl_vte, "sysctl vte subtree setup")
   1663      1.1    bouyer {
   1664      1.1    bouyer 	int rc;
   1665      1.1    bouyer 	const struct sysctlnode *node;
   1666      1.1    bouyer 
   1667      1.1    bouyer 	if ((rc = sysctl_createv(clog, 0, NULL, &node,
   1668      1.1    bouyer 	    0, CTLTYPE_NODE, "vte",
   1669      1.1    bouyer 	    SYSCTL_DESCR("vte interface controls"),
   1670      1.1    bouyer 	    NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL)) != 0) {
   1671      1.1    bouyer 		goto err;
   1672      1.1    bouyer 	}
   1673      1.1    bouyer 
   1674      1.1    bouyer 	vte_root_num = node->sysctl_num;
   1675      1.1    bouyer 	return;
   1676      1.1    bouyer 
   1677      1.1    bouyer err:
   1678      1.1    bouyer 	aprint_error("%s: syctl_createv failed (rc = %d)\n", __func__, rc);
   1679      1.1    bouyer }
   1680      1.1    bouyer 
   1681      1.1    bouyer static int
   1682      1.1    bouyer vte_sysctl_intrxct(SYSCTLFN_ARGS)
   1683      1.1    bouyer {
   1684      1.1    bouyer 	int error, t;
   1685      1.1    bouyer 	struct sysctlnode node;
   1686      1.1    bouyer 	struct vte_softc *sc;
   1687      1.1    bouyer 
   1688      1.1    bouyer 	node = *rnode;
   1689      1.1    bouyer 	sc = node.sysctl_data;
   1690      1.1    bouyer 	t = sc->vte_int_rx_mod;
   1691      1.1    bouyer 	node.sysctl_data = &t;
   1692      1.1    bouyer 	error = sysctl_lookup(SYSCTLFN_CALL(&node));
   1693      1.1    bouyer 	if (error || newp == NULL)
   1694      1.1    bouyer 		return error;
   1695      1.1    bouyer 	if (t < VTE_IM_BUNDLE_MIN || t > VTE_IM_BUNDLE_MAX)
   1696      1.1    bouyer 		return EINVAL;
   1697      1.1    bouyer 
   1698      1.1    bouyer 	sc->vte_int_rx_mod = t;
   1699      1.7      matt 	vte_miibus_statchg(&sc->vte_if);
   1700      1.1    bouyer 	return 0;
   1701      1.1    bouyer }
   1702      1.1    bouyer 
   1703      1.1    bouyer static int
   1704      1.1    bouyer vte_sysctl_inttxct(SYSCTLFN_ARGS)
   1705      1.1    bouyer {
   1706      1.1    bouyer 	int error, t;
   1707      1.1    bouyer 	struct sysctlnode node;
   1708      1.1    bouyer 	struct vte_softc *sc;
   1709      1.1    bouyer 
   1710      1.1    bouyer 	node = *rnode;
   1711      1.1    bouyer 	sc = node.sysctl_data;
   1712      1.1    bouyer 	t = sc->vte_int_tx_mod;
   1713      1.1    bouyer 	node.sysctl_data = &t;
   1714      1.1    bouyer 	error = sysctl_lookup(SYSCTLFN_CALL(&node));
   1715      1.1    bouyer 	if (error || newp == NULL)
   1716      1.1    bouyer 		return error;
   1717      1.1    bouyer 
   1718      1.1    bouyer 	if (t < VTE_IM_BUNDLE_MIN || t > VTE_IM_BUNDLE_MAX)
   1719      1.1    bouyer 		return EINVAL;
   1720      1.1    bouyer 	sc->vte_int_tx_mod = t;
   1721      1.7      matt 	vte_miibus_statchg(&sc->vte_if);
   1722      1.1    bouyer 	return 0;
   1723      1.1    bouyer }
   1724