if_wi_pci.c revision 1.11 1 1.11 thorpej /* $NetBSD: if_wi_pci.c,v 1.11 2002/09/30 20:37:43 thorpej Exp $ */
2 1.1 ichiro
3 1.1 ichiro /*-
4 1.1 ichiro * Copyright (c) 2001 The NetBSD Foundation, Inc.
5 1.1 ichiro * All rights reserved.
6 1.1 ichiro *
7 1.1 ichiro * This code is derived from software contributed to The NetBSD Foundation
8 1.1 ichiro * by Hideaki Imaizumi <hiddy (at) sfc.wide.ad.jp>
9 1.1 ichiro * and Ichiro FUKUHARA (ichiro (at) ichiro.org).
10 1.1 ichiro *
11 1.1 ichiro * Redistribution and use in source and binary forms, with or without
12 1.1 ichiro * modification, are permitted provided that the following conditions
13 1.1 ichiro * are met:
14 1.1 ichiro * 1. Redistributions of source code must retain the above copyright
15 1.1 ichiro * notice, this list of conditions and the following disclaimer.
16 1.1 ichiro * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 ichiro * notice, this list of conditions and the following disclaimer in the
18 1.1 ichiro * documentation and/or other materials provided with the distribution.
19 1.1 ichiro * 3. All advertising materials mentioning features or use of this software
20 1.1 ichiro * must display the following acknowledgement:
21 1.1 ichiro * This product includes software developed by the NetBSD
22 1.1 ichiro * Foundation, Inc. and its contributors.
23 1.1 ichiro * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 ichiro * contributors may be used to endorse or promote products derived
25 1.1 ichiro * from this software without specific prior written permission.
26 1.1 ichiro *
27 1.1 ichiro * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 ichiro * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 ichiro * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 ichiro * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 ichiro * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 ichiro * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 ichiro * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 ichiro * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 ichiro * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 ichiro * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 ichiro * POSSIBILITY OF SUCH DAMAGE.
38 1.1 ichiro */
39 1.1 ichiro
40 1.1 ichiro /*
41 1.1 ichiro * PCI bus front-end for the Intersil PCI WaveLan.
42 1.1 ichiro * Works with Prism2.5 Mini-PCI wavelan.
43 1.1 ichiro */
44 1.2 lukem
45 1.2 lukem #include <sys/cdefs.h>
46 1.11 thorpej __KERNEL_RCSID(0, "$NetBSD: if_wi_pci.c,v 1.11 2002/09/30 20:37:43 thorpej Exp $");
47 1.1 ichiro
48 1.1 ichiro #include <sys/param.h>
49 1.1 ichiro #include <sys/systm.h>
50 1.1 ichiro #include <sys/mbuf.h>
51 1.1 ichiro #include <sys/syslog.h>
52 1.1 ichiro #include <sys/socket.h>
53 1.1 ichiro #include <sys/device.h>
54 1.1 ichiro #include <sys/callout.h>
55 1.1 ichiro
56 1.1 ichiro #include <net/if.h>
57 1.1 ichiro #include <net/if_ether.h>
58 1.1 ichiro #include <net/if_media.h>
59 1.1 ichiro #include <net/if_ieee80211.h>
60 1.1 ichiro
61 1.1 ichiro #include <machine/bus.h>
62 1.1 ichiro #include <machine/intr.h>
63 1.1 ichiro
64 1.1 ichiro #include <dev/pci/pcireg.h>
65 1.1 ichiro #include <dev/pci/pcivar.h>
66 1.1 ichiro #include <dev/pci/pcidevs.h>
67 1.1 ichiro
68 1.1 ichiro #include <dev/ic/wi_ieee.h>
69 1.1 ichiro #include <dev/ic/wireg.h>
70 1.1 ichiro #include <dev/ic/wivar.h>
71 1.1 ichiro
72 1.3 augustss #define WI_PCI_PLX_LOMEM 0x10 /* PLX chip membase */
73 1.3 augustss #define WI_PCI_PLX_LOIO 0x14 /* PLX chip iobase */
74 1.3 augustss #define WI_PCI_LOMEM 0x18 /* ISA membase */
75 1.3 augustss #define WI_PCI_LOIO 0x1C /* ISA iobase */
76 1.3 augustss
77 1.3 augustss #define WI_PLX_COR_OFFSET 0x3E0
78 1.3 augustss #define WI_PLX_COR_VALUE 0x41
79 1.3 augustss
80 1.1 ichiro struct wi_pci_softc {
81 1.1 ichiro struct wi_softc psc_wi; /* real "wi" softc */
82 1.1 ichiro
83 1.1 ichiro /* PCI-specific goo */
84 1.1 ichiro pci_intr_handle_t psc_ih;
85 1.1 ichiro struct pci_attach_args *psc_pa;
86 1.1 ichiro
87 1.1 ichiro void *sc_powerhook; /* power hook descriptor */
88 1.1 ichiro };
89 1.1 ichiro
90 1.1 ichiro static int wi_pci_match __P((struct device *, struct cfdata *, void *));
91 1.1 ichiro static void wi_pci_attach __P((struct device *, struct device *, void *));
92 1.1 ichiro static int wi_pci_enable __P((struct wi_softc *));
93 1.1 ichiro static void wi_pci_disable __P((struct wi_softc *));
94 1.7 jdolecek static void wi_pci_reset __P((struct wi_softc *));
95 1.1 ichiro static void wi_pci_powerhook __P((int, void *));
96 1.1 ichiro
97 1.1 ichiro static const struct wi_pci_product
98 1.1 ichiro *wi_pci_lookup __P((struct pci_attach_args *));
99 1.1 ichiro
100 1.11 thorpej CFATTACH_DECL(wi_pci, sizeof(struct wi_pci_softc),
101 1.11 thorpej wi_pci_match, wi_pci_attach, NULL, NULL)
102 1.1 ichiro
103 1.1 ichiro const struct wi_pci_product {
104 1.1 ichiro pci_vendor_id_t wpp_vendor; /* vendor ID */
105 1.1 ichiro pci_product_id_t wpp_product; /* product ID */
106 1.1 ichiro const char *wpp_name; /* product name */
107 1.3 augustss int wpp_plx; /* uses PLX chip */
108 1.1 ichiro } wi_pci_products[] = {
109 1.3 augustss { PCI_VENDOR_GLOBALSUN, PCI_PRODUCT_GLOBALSUN_GL24110P,
110 1.3 augustss NULL, 1 },
111 1.3 augustss { PCI_VENDOR_GLOBALSUN, PCI_PRODUCT_GLOBALSUN_GL24110P02,
112 1.3 augustss NULL, 1 },
113 1.3 augustss { PCI_VENDOR_EUMITCOM, PCI_PRODUCT_EUMITCOM_WL11000P,
114 1.3 augustss NULL, 1 },
115 1.3 augustss { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3CRWE777A,
116 1.3 augustss NULL, 1 },
117 1.3 augustss { PCI_VENDOR_NETGEAR, PCI_PRODUCT_NETGEAR_MA301,
118 1.3 augustss NULL, 1 },
119 1.1 ichiro { PCI_VENDOR_INTERSIL, PCI_PRODUCT_INTERSIL_MINI_PCI_WLAN,
120 1.3 augustss "Intersil Prism2.5", 0 },
121 1.1 ichiro { 0, 0,
122 1.3 augustss NULL, 0},
123 1.1 ichiro };
124 1.1 ichiro
125 1.1 ichiro static int
126 1.1 ichiro wi_pci_enable(sc)
127 1.1 ichiro struct wi_softc *sc;
128 1.1 ichiro {
129 1.1 ichiro struct wi_pci_softc *psc = (struct wi_pci_softc *)sc;
130 1.1 ichiro
131 1.1 ichiro /* establish the interrupt. */
132 1.1 ichiro sc->sc_ih = pci_intr_establish(psc->psc_pa->pa_pc,
133 1.1 ichiro psc->psc_ih, IPL_NET, wi_intr, sc);
134 1.1 ichiro if (sc->sc_ih == NULL) {
135 1.1 ichiro printf("%s: couldn't establish interrupt\n",
136 1.1 ichiro sc->sc_dev.dv_xname);
137 1.1 ichiro return (EIO);
138 1.1 ichiro }
139 1.1 ichiro
140 1.1 ichiro /* reset HFA3842 MAC core */
141 1.1 ichiro wi_pci_reset(sc);
142 1.1 ichiro
143 1.1 ichiro return (0);
144 1.1 ichiro }
145 1.1 ichiro
146 1.1 ichiro static void
147 1.1 ichiro wi_pci_disable(sc)
148 1.1 ichiro struct wi_softc *sc;
149 1.1 ichiro {
150 1.1 ichiro struct wi_pci_softc *psc = (struct wi_pci_softc *)sc;
151 1.1 ichiro
152 1.1 ichiro pci_intr_disestablish(psc->psc_pa->pa_pc, sc->sc_ih);
153 1.7 jdolecek }
154 1.7 jdolecek
155 1.7 jdolecek static void
156 1.7 jdolecek wi_pci_reset(sc)
157 1.7 jdolecek struct wi_softc *sc;
158 1.7 jdolecek {
159 1.8 thorpej int i, secs, usecs;
160 1.7 jdolecek
161 1.10 onoe CSR_WRITE_2(sc, WI_PCI_COR, WI_COR_SOFT_RESET);
162 1.8 thorpej DELAY(250*1000); /* 1/4 second */
163 1.8 thorpej
164 1.10 onoe CSR_WRITE_2(sc, WI_PCI_COR, WI_COR_CLEAR);
165 1.8 thorpej DELAY(500*1000); /* 1/2 second */
166 1.8 thorpej
167 1.8 thorpej /* wait 2 seconds for firmware to complete initialization. */
168 1.8 thorpej
169 1.8 thorpej for (i = 200000; i--; DELAY(10))
170 1.8 thorpej if (!(CSR_READ_2(sc, WI_COMMAND) & WI_CMD_BUSY))
171 1.8 thorpej break;
172 1.8 thorpej
173 1.8 thorpej if (i < 0) {
174 1.8 thorpej printf("%s: PCI reset timed out\n", sc->sc_dev.dv_xname);
175 1.10 onoe } else if (sc->sc_if.if_flags & IFF_DEBUG) {
176 1.8 thorpej usecs = (200000 - i) * 10;
177 1.8 thorpej secs = usecs / 1000000;
178 1.8 thorpej usecs %= 1000000;
179 1.8 thorpej
180 1.8 thorpej printf("%s: PCI reset in %d.%06d seconds\n",
181 1.8 thorpej sc->sc_dev.dv_xname, secs, usecs);
182 1.8 thorpej }
183 1.7 jdolecek
184 1.7 jdolecek return;
185 1.1 ichiro }
186 1.1 ichiro
187 1.1 ichiro static const struct wi_pci_product *
188 1.1 ichiro wi_pci_lookup(pa)
189 1.1 ichiro struct pci_attach_args *pa;
190 1.1 ichiro {
191 1.1 ichiro const struct wi_pci_product *wpp;
192 1.1 ichiro
193 1.3 augustss for (wpp = wi_pci_products; wpp->wpp_vendor != 0; wpp++) {
194 1.1 ichiro if (PCI_VENDOR(pa->pa_id) == wpp->wpp_vendor &&
195 1.1 ichiro PCI_PRODUCT(pa->pa_id) == wpp->wpp_product)
196 1.1 ichiro return (wpp);
197 1.1 ichiro }
198 1.1 ichiro return (NULL);
199 1.1 ichiro }
200 1.1 ichiro
201 1.1 ichiro static int
202 1.1 ichiro wi_pci_match(parent, match, aux)
203 1.1 ichiro struct device *parent;
204 1.1 ichiro struct cfdata *match;
205 1.1 ichiro void *aux;
206 1.1 ichiro {
207 1.1 ichiro struct pci_attach_args *pa = aux;
208 1.1 ichiro
209 1.1 ichiro if (wi_pci_lookup(pa) != NULL)
210 1.1 ichiro return (1);
211 1.1 ichiro return (0);
212 1.1 ichiro }
213 1.1 ichiro
214 1.1 ichiro static void
215 1.1 ichiro wi_pci_attach(parent, self, aux)
216 1.1 ichiro struct device *parent, *self;
217 1.1 ichiro void *aux;
218 1.1 ichiro {
219 1.1 ichiro struct wi_pci_softc *psc = (struct wi_pci_softc *)self;
220 1.1 ichiro struct wi_softc *sc = &psc->psc_wi;
221 1.1 ichiro struct pci_attach_args *pa = aux;
222 1.1 ichiro pci_chipset_tag_t pc = pa->pa_pc;
223 1.1 ichiro const char *intrstr;
224 1.1 ichiro const struct wi_pci_product *wpp;
225 1.1 ichiro pci_intr_handle_t ih;
226 1.3 augustss bus_space_tag_t memt, iot;
227 1.3 augustss bus_space_handle_t memh, ioh;
228 1.1 ichiro
229 1.1 ichiro psc->psc_pa = pa;
230 1.1 ichiro
231 1.5 augustss wpp = wi_pci_lookup(pa);
232 1.5 augustss #ifdef DIAGNOSTIC
233 1.5 augustss if (wpp == NULL) {
234 1.5 augustss printf("\n");
235 1.5 augustss panic("wi_pci_attach: impossible");
236 1.5 augustss }
237 1.5 augustss #endif
238 1.5 augustss
239 1.3 augustss if (wpp->wpp_plx) {
240 1.3 augustss /* Map memory and I/O registers. */
241 1.3 augustss if (pci_mapreg_map(pa, WI_PCI_LOMEM, PCI_MAPREG_TYPE_MEM, 0,
242 1.3 augustss &memt, &memh, NULL, NULL) != 0) {
243 1.3 augustss printf(": can't map mem space\n");
244 1.3 augustss return;
245 1.3 augustss }
246 1.3 augustss if (pci_mapreg_map(pa, WI_PCI_LOIO, PCI_MAPREG_TYPE_IO, 0,
247 1.3 augustss &iot, &ioh, NULL, NULL) != 0) {
248 1.3 augustss printf(": can't map I/O space\n");
249 1.3 augustss return;
250 1.3 augustss }
251 1.3 augustss } else {
252 1.3 augustss if (pci_mapreg_map(pa, WI_PCI_CBMA,
253 1.3 augustss PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
254 1.3 augustss 0, &iot, &ioh, NULL, NULL) != 0) {
255 1.3 augustss printf(": can't map mem space\n");
256 1.3 augustss return;
257 1.3 augustss }
258 1.3 augustss
259 1.3 augustss memt = iot;
260 1.3 augustss memh = ioh;
261 1.3 augustss sc->sc_pci = 1;
262 1.1 ichiro }
263 1.1 ichiro
264 1.3 augustss if (wpp->wpp_name != NULL) {
265 1.3 augustss printf(": %s Wireless Lan\n", wpp->wpp_name);
266 1.3 augustss } else {
267 1.3 augustss char devinfo[256];
268 1.3 augustss
269 1.3 augustss pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo);
270 1.3 augustss printf(": %s (rev. 0x%02x)\n", devinfo,
271 1.3 augustss PCI_REVISION(pa->pa_class));
272 1.3 augustss }
273 1.1 ichiro
274 1.1 ichiro sc->sc_enabled = 1;
275 1.1 ichiro sc->sc_enable = wi_pci_enable;
276 1.1 ichiro sc->sc_disable = wi_pci_disable;
277 1.1 ichiro
278 1.1 ichiro /* Enable the card. */
279 1.1 ichiro pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG,
280 1.1 ichiro pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG) |
281 1.1 ichiro PCI_COMMAND_MASTER_ENABLE);
282 1.1 ichiro
283 1.3 augustss sc->sc_iot = iot;
284 1.3 augustss sc->sc_ioh = ioh;
285 1.3 augustss /* Make sure interrupts are disabled. */
286 1.3 augustss CSR_WRITE_2(sc, WI_INT_EN, 0);
287 1.3 augustss CSR_WRITE_2(sc, WI_EVENT_ACK, 0xFFFF);
288 1.1 ichiro
289 1.1 ichiro /* Map and establish the interrupt. */
290 1.1 ichiro if (pci_intr_map(pa, &ih)) {
291 1.1 ichiro printf("%s: couldn't map interrupt\n", sc->sc_dev.dv_xname);
292 1.1 ichiro return;
293 1.1 ichiro }
294 1.1 ichiro intrstr = pci_intr_string(pc, ih);
295 1.1 ichiro
296 1.1 ichiro psc->psc_ih = ih;
297 1.1 ichiro sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, wi_intr, sc);
298 1.1 ichiro if (sc->sc_ih == NULL) {
299 1.1 ichiro printf("%s: couldn't establish interrupt",
300 1.1 ichiro sc->sc_dev.dv_xname);
301 1.1 ichiro if (intrstr != NULL)
302 1.1 ichiro printf(" at %s", intrstr);
303 1.1 ichiro printf("\n");
304 1.1 ichiro return;
305 1.1 ichiro }
306 1.1 ichiro
307 1.1 ichiro printf("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
308 1.1 ichiro
309 1.3 augustss if (wpp->wpp_plx) {
310 1.3 augustss /*
311 1.3 augustss * Setup the PLX chip for level interrupts and config index 1
312 1.3 augustss * XXX - should really reset the PLX chip too.
313 1.3 augustss */
314 1.3 augustss bus_space_write_1(memt, memh,
315 1.3 augustss WI_PLX_COR_OFFSET, WI_PLX_COR_VALUE);
316 1.3 augustss } else {
317 1.3 augustss /* reset HFA3842 MAC core */
318 1.3 augustss wi_pci_reset(sc);
319 1.3 augustss }
320 1.1 ichiro
321 1.3 augustss printf("%s:", sc->sc_dev.dv_xname);
322 1.1 ichiro if (wi_attach(sc) != 0) {
323 1.6 jdolecek printf("%s: failed to attach controller\n",
324 1.6 jdolecek sc->sc_dev.dv_xname);
325 1.1 ichiro pci_intr_disestablish(pa->pa_pc, sc->sc_ih);
326 1.1 ichiro return;
327 1.1 ichiro }
328 1.1 ichiro
329 1.1 ichiro /* Add a suspend hook to restore PCI config state */
330 1.1 ichiro psc->sc_powerhook = powerhook_establish(wi_pci_powerhook, psc);
331 1.1 ichiro if (psc->sc_powerhook == NULL)
332 1.1 ichiro printf ("%s: WARNING: unable to establish pci power hook\n",
333 1.1 ichiro sc->sc_dev.dv_xname);
334 1.1 ichiro }
335 1.1 ichiro
336 1.1 ichiro static void
337 1.1 ichiro wi_pci_powerhook(why, arg)
338 1.1 ichiro int why;
339 1.1 ichiro void *arg;
340 1.1 ichiro {
341 1.1 ichiro struct wi_pci_softc *psc = arg;
342 1.1 ichiro struct wi_softc *sc = &psc->psc_wi;
343 1.1 ichiro
344 1.1 ichiro wi_power(sc, why);
345 1.1 ichiro }
346