if_wi_pci.c revision 1.44 1 1.44 cegger /* $NetBSD: if_wi_pci.c,v 1.44 2008/04/10 19:13:37 cegger Exp $ */
2 1.1 ichiro
3 1.1 ichiro /*-
4 1.1 ichiro * Copyright (c) 2001 The NetBSD Foundation, Inc.
5 1.1 ichiro * All rights reserved.
6 1.1 ichiro *
7 1.1 ichiro * This code is derived from software contributed to The NetBSD Foundation
8 1.1 ichiro * by Hideaki Imaizumi <hiddy (at) sfc.wide.ad.jp>
9 1.1 ichiro * and Ichiro FUKUHARA (ichiro (at) ichiro.org).
10 1.1 ichiro *
11 1.1 ichiro * Redistribution and use in source and binary forms, with or without
12 1.1 ichiro * modification, are permitted provided that the following conditions
13 1.1 ichiro * are met:
14 1.1 ichiro * 1. Redistributions of source code must retain the above copyright
15 1.1 ichiro * notice, this list of conditions and the following disclaimer.
16 1.1 ichiro * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 ichiro * notice, this list of conditions and the following disclaimer in the
18 1.1 ichiro * documentation and/or other materials provided with the distribution.
19 1.1 ichiro * 3. All advertising materials mentioning features or use of this software
20 1.1 ichiro * must display the following acknowledgement:
21 1.1 ichiro * This product includes software developed by the NetBSD
22 1.1 ichiro * Foundation, Inc. and its contributors.
23 1.1 ichiro * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.1 ichiro * contributors may be used to endorse or promote products derived
25 1.1 ichiro * from this software without specific prior written permission.
26 1.1 ichiro *
27 1.1 ichiro * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.1 ichiro * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.1 ichiro * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.1 ichiro * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.1 ichiro * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.1 ichiro * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.1 ichiro * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.1 ichiro * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.1 ichiro * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.1 ichiro * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.1 ichiro * POSSIBILITY OF SUCH DAMAGE.
38 1.1 ichiro */
39 1.1 ichiro
40 1.1 ichiro /*
41 1.1 ichiro * PCI bus front-end for the Intersil PCI WaveLan.
42 1.1 ichiro * Works with Prism2.5 Mini-PCI wavelan.
43 1.1 ichiro */
44 1.2 lukem
45 1.2 lukem #include <sys/cdefs.h>
46 1.44 cegger __KERNEL_RCSID(0, "$NetBSD: if_wi_pci.c,v 1.44 2008/04/10 19:13:37 cegger Exp $");
47 1.1 ichiro
48 1.1 ichiro #include <sys/param.h>
49 1.1 ichiro #include <sys/systm.h>
50 1.1 ichiro #include <sys/mbuf.h>
51 1.1 ichiro #include <sys/syslog.h>
52 1.1 ichiro #include <sys/socket.h>
53 1.1 ichiro #include <sys/device.h>
54 1.1 ichiro #include <sys/callout.h>
55 1.1 ichiro
56 1.1 ichiro #include <net/if.h>
57 1.1 ichiro #include <net/if_ether.h>
58 1.1 ichiro #include <net/if_media.h>
59 1.27 dyoung
60 1.37 dyoung #include <net80211/ieee80211_netbsd.h>
61 1.27 dyoung #include <net80211/ieee80211_var.h>
62 1.28 dyoung #include <net80211/ieee80211_radiotap.h>
63 1.29 dyoung #include <net80211/ieee80211_rssadapt.h>
64 1.1 ichiro
65 1.42 ad #include <sys/bus.h>
66 1.42 ad #include <sys/intr.h>
67 1.1 ichiro
68 1.1 ichiro #include <dev/pci/pcireg.h>
69 1.1 ichiro #include <dev/pci/pcivar.h>
70 1.1 ichiro #include <dev/pci/pcidevs.h>
71 1.1 ichiro
72 1.1 ichiro #include <dev/ic/wi_ieee.h>
73 1.1 ichiro #include <dev/ic/wireg.h>
74 1.1 ichiro #include <dev/ic/wivar.h>
75 1.1 ichiro
76 1.13 soren #define WI_PCI_CBMA 0x10 /* Configuration Base Memory Address */
77 1.3 augustss #define WI_PCI_PLX_LOMEM 0x10 /* PLX chip membase */
78 1.3 augustss #define WI_PCI_PLX_LOIO 0x14 /* PLX chip iobase */
79 1.3 augustss #define WI_PCI_LOMEM 0x18 /* ISA membase */
80 1.3 augustss #define WI_PCI_LOIO 0x1C /* ISA iobase */
81 1.3 augustss
82 1.23 christos #define CHIP_PLX_OTHER 0x01
83 1.23 christos #define CHIP_PLX_9052 0x02
84 1.30 dyoung #define CHIP_TMD_7160 0x03
85 1.23 christos
86 1.3 augustss #define WI_PLX_COR_OFFSET 0x3E0
87 1.3 augustss #define WI_PLX_COR_VALUE 0x41
88 1.3 augustss
89 1.1 ichiro struct wi_pci_softc {
90 1.1 ichiro struct wi_softc psc_wi; /* real "wi" softc */
91 1.1 ichiro
92 1.1 ichiro /* PCI-specific goo */
93 1.36 perry pci_intr_handle_t psc_ih;
94 1.26 scw pci_chipset_tag_t psc_pc;
95 1.43 jmcneill pcitag_t psc_pcitag;
96 1.1 ichiro };
97 1.1 ichiro
98 1.35 thorpej static int wi_pci_match(struct device *, struct cfdata *, void *);
99 1.35 thorpej static void wi_pci_attach(struct device *, struct device *, void *);
100 1.35 thorpej static int wi_pci_enable(struct wi_softc *);
101 1.35 thorpej static void wi_pci_disable(struct wi_softc *);
102 1.35 thorpej static void wi_pci_reset(struct wi_softc *);
103 1.1 ichiro
104 1.1 ichiro static const struct wi_pci_product
105 1.35 thorpej *wi_pci_lookup(struct pci_attach_args *);
106 1.1 ichiro
107 1.11 thorpej CFATTACH_DECL(wi_pci, sizeof(struct wi_pci_softc),
108 1.12 thorpej wi_pci_match, wi_pci_attach, NULL, NULL);
109 1.1 ichiro
110 1.35 thorpej static const struct wi_pci_product {
111 1.1 ichiro pci_vendor_id_t wpp_vendor; /* vendor ID */
112 1.1 ichiro pci_product_id_t wpp_product; /* product ID */
113 1.30 dyoung int wpp_chip; /* uses other chip */
114 1.1 ichiro } wi_pci_products[] = {
115 1.3 augustss { PCI_VENDOR_GLOBALSUN, PCI_PRODUCT_GLOBALSUN_GL24110P,
116 1.33 mycroft CHIP_PLX_OTHER },
117 1.3 augustss { PCI_VENDOR_GLOBALSUN, PCI_PRODUCT_GLOBALSUN_GL24110P02,
118 1.33 mycroft CHIP_PLX_OTHER },
119 1.3 augustss { PCI_VENDOR_EUMITCOM, PCI_PRODUCT_EUMITCOM_WL11000P,
120 1.33 mycroft CHIP_PLX_OTHER },
121 1.3 augustss { PCI_VENDOR_3COM, PCI_PRODUCT_3COM_3CRWE777A,
122 1.33 mycroft CHIP_PLX_OTHER },
123 1.3 augustss { PCI_VENDOR_NETGEAR, PCI_PRODUCT_NETGEAR_MA301,
124 1.33 mycroft CHIP_PLX_OTHER },
125 1.1 ichiro { PCI_VENDOR_INTERSIL, PCI_PRODUCT_INTERSIL_MINI_PCI_WLAN,
126 1.33 mycroft 0 },
127 1.20 perry { PCI_VENDOR_NDC, PCI_PRODUCT_NDC_NCP130,
128 1.33 mycroft CHIP_PLX_9052 },
129 1.22 jdc { PCI_VENDOR_USR2, PCI_PRODUCT_USR2_2415,
130 1.33 mycroft CHIP_PLX_OTHER },
131 1.30 dyoung { PCI_VENDOR_NDC, PCI_PRODUCT_NDC_NCP130A2,
132 1.33 mycroft CHIP_TMD_7160 },
133 1.1 ichiro { 0, 0,
134 1.33 mycroft 0},
135 1.1 ichiro };
136 1.1 ichiro
137 1.1 ichiro static int
138 1.35 thorpej wi_pci_enable(struct wi_softc *sc)
139 1.1 ichiro {
140 1.1 ichiro struct wi_pci_softc *psc = (struct wi_pci_softc *)sc;
141 1.1 ichiro
142 1.1 ichiro /* establish the interrupt. */
143 1.36 perry sc->sc_ih = pci_intr_establish(psc->psc_pc,
144 1.1 ichiro psc->psc_ih, IPL_NET, wi_intr, sc);
145 1.1 ichiro if (sc->sc_ih == NULL) {
146 1.44 cegger aprint_error_dev(&sc->sc_dev, "couldn't establish interrupt\n");
147 1.1 ichiro return (EIO);
148 1.1 ichiro }
149 1.1 ichiro
150 1.1 ichiro /* reset HFA3842 MAC core */
151 1.31 nakayama if (sc->sc_reset != NULL)
152 1.31 nakayama wi_pci_reset(sc);
153 1.1 ichiro
154 1.1 ichiro return (0);
155 1.1 ichiro }
156 1.1 ichiro
157 1.1 ichiro static void
158 1.35 thorpej wi_pci_disable(struct wi_softc *sc)
159 1.1 ichiro {
160 1.1 ichiro struct wi_pci_softc *psc = (struct wi_pci_softc *)sc;
161 1.1 ichiro
162 1.26 scw pci_intr_disestablish(psc->psc_pc, sc->sc_ih);
163 1.7 jdolecek }
164 1.7 jdolecek
165 1.7 jdolecek static void
166 1.35 thorpej wi_pci_reset(struct wi_softc *sc)
167 1.7 jdolecek {
168 1.8 thorpej int i, secs, usecs;
169 1.7 jdolecek
170 1.25 fvdl bus_space_write_2(sc->sc_iot, sc->sc_ioh,
171 1.25 fvdl WI_PCI_COR, WI_COR_SOFT_RESET);
172 1.8 thorpej DELAY(250*1000); /* 1/4 second */
173 1.8 thorpej
174 1.25 fvdl bus_space_write_2(sc->sc_iot, sc->sc_ioh,
175 1.25 fvdl WI_PCI_COR, WI_COR_CLEAR);
176 1.8 thorpej DELAY(500*1000); /* 1/2 second */
177 1.8 thorpej
178 1.8 thorpej /* wait 2 seconds for firmware to complete initialization. */
179 1.8 thorpej
180 1.8 thorpej for (i = 200000; i--; DELAY(10))
181 1.8 thorpej if (!(CSR_READ_2(sc, WI_COMMAND) & WI_CMD_BUSY))
182 1.8 thorpej break;
183 1.36 perry
184 1.8 thorpej if (i < 0) {
185 1.44 cegger printf("%s: PCI reset timed out\n", device_xname(&sc->sc_dev));
186 1.10 onoe } else if (sc->sc_if.if_flags & IFF_DEBUG) {
187 1.8 thorpej usecs = (200000 - i) * 10;
188 1.8 thorpej secs = usecs / 1000000;
189 1.8 thorpej usecs %= 1000000;
190 1.8 thorpej
191 1.8 thorpej printf("%s: PCI reset in %d.%06d seconds\n",
192 1.44 cegger device_xname(&sc->sc_dev), secs, usecs);
193 1.8 thorpej }
194 1.7 jdolecek
195 1.7 jdolecek return;
196 1.1 ichiro }
197 1.1 ichiro
198 1.1 ichiro static const struct wi_pci_product *
199 1.35 thorpej wi_pci_lookup(struct pci_attach_args *pa)
200 1.1 ichiro {
201 1.1 ichiro const struct wi_pci_product *wpp;
202 1.1 ichiro
203 1.3 augustss for (wpp = wi_pci_products; wpp->wpp_vendor != 0; wpp++) {
204 1.1 ichiro if (PCI_VENDOR(pa->pa_id) == wpp->wpp_vendor &&
205 1.1 ichiro PCI_PRODUCT(pa->pa_id) == wpp->wpp_product)
206 1.1 ichiro return (wpp);
207 1.1 ichiro }
208 1.1 ichiro return (NULL);
209 1.1 ichiro }
210 1.1 ichiro
211 1.1 ichiro static int
212 1.41 christos wi_pci_match(struct device *parent, struct cfdata *match,
213 1.40 christos void *aux)
214 1.1 ichiro {
215 1.1 ichiro struct pci_attach_args *pa = aux;
216 1.1 ichiro
217 1.1 ichiro if (wi_pci_lookup(pa) != NULL)
218 1.1 ichiro return (1);
219 1.1 ichiro return (0);
220 1.1 ichiro }
221 1.1 ichiro
222 1.1 ichiro static void
223 1.41 christos wi_pci_attach(struct device *parent, struct device *self, void *aux)
224 1.1 ichiro {
225 1.1 ichiro struct wi_pci_softc *psc = (struct wi_pci_softc *)self;
226 1.1 ichiro struct wi_softc *sc = &psc->psc_wi;
227 1.1 ichiro struct pci_attach_args *pa = aux;
228 1.1 ichiro pci_chipset_tag_t pc = pa->pa_pc;
229 1.1 ichiro const char *intrstr;
230 1.1 ichiro const struct wi_pci_product *wpp;
231 1.1 ichiro pci_intr_handle_t ih;
232 1.30 dyoung bus_space_tag_t memt, iot, plxt, tmdt;
233 1.30 dyoung bus_space_handle_t memh, ioh, plxh, tmdh;
234 1.1 ichiro
235 1.26 scw psc->psc_pc = pc;
236 1.43 jmcneill psc->psc_pcitag = pa->pa_tag;
237 1.1 ichiro
238 1.5 augustss wpp = wi_pci_lookup(pa);
239 1.5 augustss #ifdef DIAGNOSTIC
240 1.5 augustss if (wpp == NULL) {
241 1.5 augustss printf("\n");
242 1.5 augustss panic("wi_pci_attach: impossible");
243 1.5 augustss }
244 1.5 augustss #endif
245 1.5 augustss
246 1.30 dyoung switch (wpp->wpp_chip) {
247 1.30 dyoung case CHIP_PLX_OTHER:
248 1.30 dyoung case CHIP_PLX_9052:
249 1.3 augustss /* Map memory and I/O registers. */
250 1.3 augustss if (pci_mapreg_map(pa, WI_PCI_LOMEM, PCI_MAPREG_TYPE_MEM, 0,
251 1.3 augustss &memt, &memh, NULL, NULL) != 0) {
252 1.3 augustss printf(": can't map mem space\n");
253 1.3 augustss return;
254 1.3 augustss }
255 1.3 augustss if (pci_mapreg_map(pa, WI_PCI_LOIO, PCI_MAPREG_TYPE_IO, 0,
256 1.3 augustss &iot, &ioh, NULL, NULL) != 0) {
257 1.3 augustss printf(": can't map I/O space\n");
258 1.3 augustss return;
259 1.3 augustss }
260 1.23 christos
261 1.30 dyoung if (wpp->wpp_chip == CHIP_PLX_OTHER) {
262 1.23 christos /* The PLX 9052 doesn't have IO at 0x14. Perhaps
263 1.23 christos other chips have, so we'll make this conditional. */
264 1.23 christos if (pci_mapreg_map(pa, WI_PCI_PLX_LOIO,
265 1.23 christos PCI_MAPREG_TYPE_IO, 0, &plxt,
266 1.23 christos &plxh, NULL, NULL) != 0) {
267 1.23 christos printf(": can't map PLX\n");
268 1.23 christos return;
269 1.23 christos }
270 1.21 dyoung }
271 1.30 dyoung break;
272 1.30 dyoung case CHIP_TMD_7160:
273 1.30 dyoung /* Used instead of PLX on at least one revision of
274 1.30 dyoung * the National Datacomm Corporation NCP130. Values
275 1.30 dyoung * for registers acquired from OpenBSD, which in
276 1.30 dyoung * turn got them from a Linux driver.
277 1.36 perry */
278 1.30 dyoung /* Map COR and I/O registers. */
279 1.30 dyoung if (pci_mapreg_map(pa, WI_TMD_COR, PCI_MAPREG_TYPE_IO, 0,
280 1.30 dyoung &tmdt, &tmdh, NULL, NULL) != 0) {
281 1.30 dyoung printf(": can't map TMD\n");
282 1.30 dyoung return;
283 1.30 dyoung }
284 1.30 dyoung if (pci_mapreg_map(pa, WI_TMD_IO, PCI_MAPREG_TYPE_IO, 0,
285 1.30 dyoung &iot, &ioh, NULL, NULL) != 0) {
286 1.30 dyoung printf(": can't map I/O space\n");
287 1.30 dyoung return;
288 1.30 dyoung }
289 1.30 dyoung break;
290 1.30 dyoung default:
291 1.3 augustss if (pci_mapreg_map(pa, WI_PCI_CBMA,
292 1.3 augustss PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
293 1.3 augustss 0, &iot, &ioh, NULL, NULL) != 0) {
294 1.3 augustss printf(": can't map mem space\n");
295 1.3 augustss return;
296 1.3 augustss }
297 1.3 augustss
298 1.3 augustss memt = iot;
299 1.3 augustss memh = ioh;
300 1.3 augustss sc->sc_pci = 1;
301 1.30 dyoung break;
302 1.1 ichiro }
303 1.1 ichiro
304 1.33 mycroft {
305 1.3 augustss char devinfo[256];
306 1.3 augustss
307 1.32 itojun pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
308 1.3 augustss printf(": %s (rev. 0x%02x)\n", devinfo,
309 1.3 augustss PCI_REVISION(pa->pa_class));
310 1.3 augustss }
311 1.1 ichiro
312 1.1 ichiro sc->sc_enabled = 1;
313 1.1 ichiro sc->sc_enable = wi_pci_enable;
314 1.1 ichiro sc->sc_disable = wi_pci_disable;
315 1.1 ichiro
316 1.3 augustss sc->sc_iot = iot;
317 1.3 augustss sc->sc_ioh = ioh;
318 1.3 augustss /* Make sure interrupts are disabled. */
319 1.3 augustss CSR_WRITE_2(sc, WI_INT_EN, 0);
320 1.3 augustss CSR_WRITE_2(sc, WI_EVENT_ACK, 0xFFFF);
321 1.21 dyoung
322 1.30 dyoung if (wpp->wpp_chip == CHIP_PLX_OTHER) {
323 1.21 dyoung uint32_t command;
324 1.21 dyoung #define WI_LOCAL_INTCSR 0x4c
325 1.21 dyoung #define WI_LOCAL_INTEN 0x40 /* poke this into INTCSR */
326 1.21 dyoung
327 1.21 dyoung command = bus_space_read_4(plxt, plxh, WI_LOCAL_INTCSR);
328 1.21 dyoung command |= WI_LOCAL_INTEN;
329 1.21 dyoung bus_space_write_4(plxt, plxh, WI_LOCAL_INTCSR, command);
330 1.21 dyoung }
331 1.1 ichiro
332 1.1 ichiro /* Map and establish the interrupt. */
333 1.1 ichiro if (pci_intr_map(pa, &ih)) {
334 1.44 cegger aprint_error_dev(self, "couldn't map interrupt\n");
335 1.1 ichiro return;
336 1.1 ichiro }
337 1.1 ichiro intrstr = pci_intr_string(pc, ih);
338 1.1 ichiro
339 1.1 ichiro psc->psc_ih = ih;
340 1.1 ichiro sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, wi_intr, sc);
341 1.1 ichiro if (sc->sc_ih == NULL) {
342 1.44 cegger aprint_error_dev(self, "couldn't establish interrupt");
343 1.1 ichiro if (intrstr != NULL)
344 1.1 ichiro printf(" at %s", intrstr);
345 1.1 ichiro printf("\n");
346 1.1 ichiro return;
347 1.1 ichiro }
348 1.1 ichiro
349 1.44 cegger printf("%s: interrupting at %s\n", device_xname(self), intrstr);
350 1.1 ichiro
351 1.30 dyoung switch (wpp->wpp_chip) {
352 1.30 dyoung case CHIP_PLX_OTHER:
353 1.30 dyoung case CHIP_PLX_9052:
354 1.3 augustss /*
355 1.3 augustss * Setup the PLX chip for level interrupts and config index 1
356 1.3 augustss * XXX - should really reset the PLX chip too.
357 1.3 augustss */
358 1.3 augustss bus_space_write_1(memt, memh,
359 1.3 augustss WI_PLX_COR_OFFSET, WI_PLX_COR_VALUE);
360 1.30 dyoung break;
361 1.30 dyoung case CHIP_TMD_7160:
362 1.30 dyoung /* Enable I/O mode and level interrupts on the embedded
363 1.30 dyoung * card. The card's COR is the first byte of BAR 0.
364 1.30 dyoung */
365 1.30 dyoung bus_space_write_1(tmdt, tmdh, 0, WI_COR_IOMODE);
366 1.30 dyoung break;
367 1.30 dyoung default:
368 1.3 augustss /* reset HFA3842 MAC core */
369 1.3 augustss wi_pci_reset(sc);
370 1.30 dyoung break;
371 1.3 augustss }
372 1.1 ichiro
373 1.44 cegger printf("%s:", device_xname(self));
374 1.34 mycroft
375 1.34 mycroft if (wi_attach(sc, 0) != 0) {
376 1.44 cegger aprint_error_dev(self, "failed to attach controller\n");
377 1.1 ichiro pci_intr_disestablish(pa->pa_pc, sc->sc_ih);
378 1.1 ichiro return;
379 1.1 ichiro }
380 1.17 dyoung
381 1.31 nakayama if (!wpp->wpp_chip)
382 1.31 nakayama sc->sc_reset = wi_pci_reset;
383 1.1 ichiro
384 1.43 jmcneill if (!pmf_device_register(self, NULL, NULL))
385 1.43 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
386 1.43 jmcneill else
387 1.43 jmcneill pmf_class_network_register(self, &sc->sc_if);
388 1.1 ichiro }
389