Home | History | Annotate | Line # | Download | only in pci
if_wi_pci.c revision 1.43
      1 /*      $NetBSD: if_wi_pci.c,v 1.43 2007/12/09 20:28:10 jmcneill Exp $  */
      2 
      3 /*-
      4  * Copyright (c) 2001 The NetBSD Foundation, Inc.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to The NetBSD Foundation
      8  * by Hideaki Imaizumi <hiddy (at) sfc.wide.ad.jp>
      9  * and Ichiro FUKUHARA (ichiro (at) ichiro.org).
     10  *
     11  * Redistribution and use in source and binary forms, with or without
     12  * modification, are permitted provided that the following conditions
     13  * are met:
     14  * 1. Redistributions of source code must retain the above copyright
     15  *    notice, this list of conditions and the following disclaimer.
     16  * 2. Redistributions in binary form must reproduce the above copyright
     17  *    notice, this list of conditions and the following disclaimer in the
     18  *    documentation and/or other materials provided with the distribution.
     19  * 3. All advertising materials mentioning features or use of this software
     20  *    must display the following acknowledgement:
     21  *        This product includes software developed by the NetBSD
     22  *        Foundation, Inc. and its contributors.
     23  * 4. Neither the name of The NetBSD Foundation nor the names of its
     24  *    contributors may be used to endorse or promote products derived
     25  *    from this software without specific prior written permission.
     26  *
     27  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     28  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     29  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     30  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     31  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     32  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     33  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     34  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     35  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     36  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     37  * POSSIBILITY OF SUCH DAMAGE.
     38  */
     39 
     40 /*
     41  * PCI bus front-end for the Intersil PCI WaveLan.
     42  * Works with Prism2.5 Mini-PCI wavelan.
     43  */
     44 
     45 #include <sys/cdefs.h>
     46 __KERNEL_RCSID(0, "$NetBSD: if_wi_pci.c,v 1.43 2007/12/09 20:28:10 jmcneill Exp $");
     47 
     48 #include <sys/param.h>
     49 #include <sys/systm.h>
     50 #include <sys/mbuf.h>
     51 #include <sys/syslog.h>
     52 #include <sys/socket.h>
     53 #include <sys/device.h>
     54 #include <sys/callout.h>
     55 
     56 #include <net/if.h>
     57 #include <net/if_ether.h>
     58 #include <net/if_media.h>
     59 
     60 #include <net80211/ieee80211_netbsd.h>
     61 #include <net80211/ieee80211_var.h>
     62 #include <net80211/ieee80211_radiotap.h>
     63 #include <net80211/ieee80211_rssadapt.h>
     64 
     65 #include <sys/bus.h>
     66 #include <sys/intr.h>
     67 
     68 #include <dev/pci/pcireg.h>
     69 #include <dev/pci/pcivar.h>
     70 #include <dev/pci/pcidevs.h>
     71 
     72 #include <dev/ic/wi_ieee.h>
     73 #include <dev/ic/wireg.h>
     74 #include <dev/ic/wivar.h>
     75 
     76 #define WI_PCI_CBMA		0x10	/* Configuration Base Memory Address */
     77 #define WI_PCI_PLX_LOMEM	0x10	/* PLX chip membase */
     78 #define WI_PCI_PLX_LOIO		0x14	/* PLX chip iobase */
     79 #define WI_PCI_LOMEM		0x18	/* ISA membase */
     80 #define WI_PCI_LOIO		0x1C	/* ISA iobase */
     81 
     82 #define CHIP_PLX_OTHER		0x01
     83 #define CHIP_PLX_9052		0x02
     84 #define CHIP_TMD_7160		0x03
     85 
     86 #define WI_PLX_COR_OFFSET       0x3E0
     87 #define WI_PLX_COR_VALUE        0x41
     88 
     89 struct wi_pci_softc {
     90 	struct wi_softc psc_wi;		/* real "wi" softc */
     91 
     92 	/* PCI-specific goo */
     93 	pci_intr_handle_t psc_ih;
     94 	pci_chipset_tag_t psc_pc;
     95 	pcitag_t psc_pcitag;
     96 };
     97 
     98 static int	wi_pci_match(struct device *, struct cfdata *, void *);
     99 static void	wi_pci_attach(struct device *, struct device *, void *);
    100 static int	wi_pci_enable(struct wi_softc *);
    101 static void	wi_pci_disable(struct wi_softc *);
    102 static void	wi_pci_reset(struct wi_softc *);
    103 
    104 static const struct wi_pci_product
    105 	*wi_pci_lookup(struct pci_attach_args *);
    106 
    107 CFATTACH_DECL(wi_pci, sizeof(struct wi_pci_softc),
    108     wi_pci_match, wi_pci_attach, NULL, NULL);
    109 
    110 static const struct wi_pci_product {
    111 	pci_vendor_id_t		wpp_vendor;	/* vendor ID */
    112 	pci_product_id_t	wpp_product;	/* product ID */
    113 	int			wpp_chip;	/* uses other chip */
    114 } wi_pci_products[] = {
    115 	{ PCI_VENDOR_GLOBALSUN,		PCI_PRODUCT_GLOBALSUN_GL24110P,
    116 	  CHIP_PLX_OTHER },
    117 	{ PCI_VENDOR_GLOBALSUN,		PCI_PRODUCT_GLOBALSUN_GL24110P02,
    118 	  CHIP_PLX_OTHER },
    119 	{ PCI_VENDOR_EUMITCOM,		PCI_PRODUCT_EUMITCOM_WL11000P,
    120 	  CHIP_PLX_OTHER },
    121 	{ PCI_VENDOR_3COM,		PCI_PRODUCT_3COM_3CRWE777A,
    122 	  CHIP_PLX_OTHER },
    123 	{ PCI_VENDOR_NETGEAR,		PCI_PRODUCT_NETGEAR_MA301,
    124 	  CHIP_PLX_OTHER },
    125 	{ PCI_VENDOR_INTERSIL,		PCI_PRODUCT_INTERSIL_MINI_PCI_WLAN,
    126 	  0 },
    127 	{ PCI_VENDOR_NDC,		PCI_PRODUCT_NDC_NCP130,
    128 	  CHIP_PLX_9052 },
    129 	{ PCI_VENDOR_USR2,		PCI_PRODUCT_USR2_2415,
    130 	  CHIP_PLX_OTHER },
    131 	{ PCI_VENDOR_NDC,		PCI_PRODUCT_NDC_NCP130A2,
    132 	  CHIP_TMD_7160 },
    133 	{ 0,				0,
    134 	  0},
    135 };
    136 
    137 static int
    138 wi_pci_enable(struct wi_softc *sc)
    139 {
    140 	struct wi_pci_softc *psc = (struct wi_pci_softc *)sc;
    141 
    142 	/* establish the interrupt. */
    143 	sc->sc_ih = pci_intr_establish(psc->psc_pc,
    144 					psc->psc_ih, IPL_NET, wi_intr, sc);
    145 	if (sc->sc_ih == NULL) {
    146 		printf("%s: couldn't establish interrupt\n",
    147 		    sc->sc_dev.dv_xname);
    148 		return (EIO);
    149 	}
    150 
    151 	/* reset HFA3842 MAC core */
    152 	if (sc->sc_reset != NULL)
    153 		wi_pci_reset(sc);
    154 
    155 	return (0);
    156 }
    157 
    158 static void
    159 wi_pci_disable(struct wi_softc *sc)
    160 {
    161 	struct wi_pci_softc *psc = (struct wi_pci_softc *)sc;
    162 
    163 	pci_intr_disestablish(psc->psc_pc, sc->sc_ih);
    164 }
    165 
    166 static void
    167 wi_pci_reset(struct wi_softc *sc)
    168 {
    169 	int i, secs, usecs;
    170 
    171 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    172 	    WI_PCI_COR, WI_COR_SOFT_RESET);
    173 	DELAY(250*1000); /* 1/4 second */
    174 
    175 	bus_space_write_2(sc->sc_iot, sc->sc_ioh,
    176 	    WI_PCI_COR, WI_COR_CLEAR);
    177 	DELAY(500*1000); /* 1/2 second */
    178 
    179 	/* wait 2 seconds for firmware to complete initialization. */
    180 
    181 	for (i = 200000; i--; DELAY(10))
    182 		if (!(CSR_READ_2(sc, WI_COMMAND) & WI_CMD_BUSY))
    183 			break;
    184 
    185 	if (i < 0) {
    186 		printf("%s: PCI reset timed out\n", sc->sc_dev.dv_xname);
    187 	} else if (sc->sc_if.if_flags & IFF_DEBUG) {
    188 		usecs = (200000 - i) * 10;
    189 		secs = usecs / 1000000;
    190 		usecs %= 1000000;
    191 
    192 		printf("%s: PCI reset in %d.%06d seconds\n",
    193                        sc->sc_dev.dv_xname, secs, usecs);
    194 	}
    195 
    196 	return;
    197 }
    198 
    199 static const struct wi_pci_product *
    200 wi_pci_lookup(struct pci_attach_args *pa)
    201 {
    202 	const struct wi_pci_product *wpp;
    203 
    204 	for (wpp = wi_pci_products; wpp->wpp_vendor != 0; wpp++) {
    205 		if (PCI_VENDOR(pa->pa_id) == wpp->wpp_vendor &&
    206 		    PCI_PRODUCT(pa->pa_id) == wpp->wpp_product)
    207 			return (wpp);
    208 	}
    209 	return (NULL);
    210 }
    211 
    212 static int
    213 wi_pci_match(struct device *parent, struct cfdata *match,
    214     void *aux)
    215 {
    216 	struct pci_attach_args *pa = aux;
    217 
    218 	if (wi_pci_lookup(pa) != NULL)
    219 		return (1);
    220 	return (0);
    221 }
    222 
    223 static void
    224 wi_pci_attach(struct device *parent, struct device *self, void *aux)
    225 {
    226 	struct wi_pci_softc *psc = (struct wi_pci_softc *)self;
    227 	struct wi_softc *sc = &psc->psc_wi;
    228 	struct pci_attach_args *pa = aux;
    229 	pci_chipset_tag_t pc = pa->pa_pc;
    230 	const char *intrstr;
    231 	const struct wi_pci_product *wpp;
    232 	pci_intr_handle_t ih;
    233 	bus_space_tag_t memt, iot, plxt, tmdt;
    234 	bus_space_handle_t memh, ioh, plxh, tmdh;
    235 
    236 	psc->psc_pc = pc;
    237 	psc->psc_pcitag = pa->pa_tag;
    238 
    239 	wpp = wi_pci_lookup(pa);
    240 #ifdef DIAGNOSTIC
    241 	if (wpp == NULL) {
    242 		printf("\n");
    243 		panic("wi_pci_attach: impossible");
    244 	}
    245 #endif
    246 
    247 	switch (wpp->wpp_chip) {
    248 	case CHIP_PLX_OTHER:
    249 	case CHIP_PLX_9052:
    250 		/* Map memory and I/O registers. */
    251 		if (pci_mapreg_map(pa, WI_PCI_LOMEM, PCI_MAPREG_TYPE_MEM, 0,
    252 		    &memt, &memh, NULL, NULL) != 0) {
    253 			printf(": can't map mem space\n");
    254 			return;
    255 		}
    256 		if (pci_mapreg_map(pa, WI_PCI_LOIO, PCI_MAPREG_TYPE_IO, 0,
    257 		    &iot, &ioh, NULL, NULL) != 0) {
    258 			printf(": can't map I/O space\n");
    259 			return;
    260 		}
    261 
    262 		if (wpp->wpp_chip == CHIP_PLX_OTHER) {
    263 			/* The PLX 9052 doesn't have IO at 0x14.  Perhaps
    264 			   other chips have, so we'll make this conditional. */
    265 			if (pci_mapreg_map(pa, WI_PCI_PLX_LOIO,
    266 				PCI_MAPREG_TYPE_IO, 0, &plxt,
    267 				&plxh, NULL, NULL) != 0) {
    268 					printf(": can't map PLX\n");
    269 					return;
    270 				}
    271 		}
    272 		break;
    273 	case CHIP_TMD_7160:
    274 		/* Used instead of PLX on at least one revision of
    275 		 * the National Datacomm Corporation NCP130. Values
    276 		 * for registers acquired from OpenBSD, which in
    277 		 * turn got them from a Linux driver.
    278 		 */
    279 		/* Map COR and I/O registers. */
    280 		if (pci_mapreg_map(pa, WI_TMD_COR, PCI_MAPREG_TYPE_IO, 0,
    281 		    &tmdt, &tmdh, NULL, NULL) != 0) {
    282 			printf(": can't map TMD\n");
    283 			return;
    284 		}
    285 		if (pci_mapreg_map(pa, WI_TMD_IO, PCI_MAPREG_TYPE_IO, 0,
    286 		    &iot, &ioh, NULL, NULL) != 0) {
    287 			printf(": can't map I/O space\n");
    288 			return;
    289 		}
    290 		break;
    291 	default:
    292 		if (pci_mapreg_map(pa, WI_PCI_CBMA,
    293 		    PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT,
    294 		    0, &iot, &ioh, NULL, NULL) != 0) {
    295 			printf(": can't map mem space\n");
    296 			return;
    297 		}
    298 
    299 		memt = iot;
    300 		memh = ioh;
    301 		sc->sc_pci = 1;
    302 		break;
    303 	}
    304 
    305 	{
    306 		char devinfo[256];
    307 
    308 		pci_devinfo(pa->pa_id, pa->pa_class, 0, devinfo, sizeof(devinfo));
    309 		printf(": %s (rev. 0x%02x)\n", devinfo,
    310 		       PCI_REVISION(pa->pa_class));
    311 	}
    312 
    313 	sc->sc_enabled = 1;
    314 	sc->sc_enable = wi_pci_enable;
    315 	sc->sc_disable = wi_pci_disable;
    316 
    317 	sc->sc_iot = iot;
    318 	sc->sc_ioh = ioh;
    319 	/* Make sure interrupts are disabled. */
    320 	CSR_WRITE_2(sc, WI_INT_EN, 0);
    321 	CSR_WRITE_2(sc, WI_EVENT_ACK, 0xFFFF);
    322 
    323 	if (wpp->wpp_chip == CHIP_PLX_OTHER) {
    324 		uint32_t command;
    325 #define	WI_LOCAL_INTCSR		0x4c
    326 #define	WI_LOCAL_INTEN		0x40	/* poke this into INTCSR */
    327 
    328 		command = bus_space_read_4(plxt, plxh, WI_LOCAL_INTCSR);
    329 		command |= WI_LOCAL_INTEN;
    330 		bus_space_write_4(plxt, plxh, WI_LOCAL_INTCSR, command);
    331 	}
    332 
    333 	/* Map and establish the interrupt. */
    334 	if (pci_intr_map(pa, &ih)) {
    335 		printf("%s: couldn't map interrupt\n", self->dv_xname);
    336 		return;
    337 	}
    338 	intrstr = pci_intr_string(pc, ih);
    339 
    340 	psc->psc_ih = ih;
    341 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, wi_intr, sc);
    342 	if (sc->sc_ih == NULL) {
    343 		printf("%s: couldn't establish interrupt", self->dv_xname);
    344 		if (intrstr != NULL)
    345 			printf(" at %s", intrstr);
    346 		printf("\n");
    347 		return;
    348 	}
    349 
    350 	printf("%s: interrupting at %s\n", self->dv_xname, intrstr);
    351 
    352 	switch (wpp->wpp_chip) {
    353 	case CHIP_PLX_OTHER:
    354 	case CHIP_PLX_9052:
    355 		/*
    356 		 * Setup the PLX chip for level interrupts and config index 1
    357 		 * XXX - should really reset the PLX chip too.
    358 		 */
    359 		bus_space_write_1(memt, memh,
    360 		    WI_PLX_COR_OFFSET, WI_PLX_COR_VALUE);
    361 		break;
    362 	case CHIP_TMD_7160:
    363 		/* Enable I/O mode and level interrupts on the embedded
    364 		 * card. The card's COR is the first byte of BAR 0.
    365 		 */
    366 		bus_space_write_1(tmdt, tmdh, 0, WI_COR_IOMODE);
    367 		break;
    368 	default:
    369 		/* reset HFA3842 MAC core */
    370 		wi_pci_reset(sc);
    371 		break;
    372 	}
    373 
    374 	printf("%s:", self->dv_xname);
    375 
    376 	if (wi_attach(sc, 0) != 0) {
    377 		printf("%s: failed to attach controller\n", self->dv_xname);
    378 		pci_intr_disestablish(pa->pa_pc, sc->sc_ih);
    379 		return;
    380 	}
    381 
    382 	if (!wpp->wpp_chip)
    383 		sc->sc_reset = wi_pci_reset;
    384 
    385 	if (!pmf_device_register(self, NULL, NULL))
    386 		aprint_error_dev(self, "couldn't establish power handler\n");
    387 	else
    388 		pmf_class_network_register(self, &sc->sc_if);
    389 }
    390