if_wm.c revision 1.125 1 1.125 jmcneill /* $NetBSD: if_wm.c,v 1.125 2006/09/24 03:53:09 jmcneill Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.69 thorpej * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.1 thorpej /*
39 1.11 thorpej * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
40 1.1 thorpej *
41 1.1 thorpej * TODO (in order of importance):
42 1.1 thorpej *
43 1.61 thorpej * - Rework how parameters are loaded from the EEPROM.
44 1.56 thorpej * - Figure out what to do with the i82545GM and i82546GB
45 1.56 thorpej * SERDES controllers.
46 1.61 thorpej * - Fix hw VLAN assist.
47 1.1 thorpej */
48 1.38 lukem
49 1.38 lukem #include <sys/cdefs.h>
50 1.125 jmcneill __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.125 2006/09/24 03:53:09 jmcneill Exp $");
51 1.1 thorpej
52 1.1 thorpej #include "bpfilter.h"
53 1.21 itojun #include "rnd.h"
54 1.1 thorpej
55 1.1 thorpej #include <sys/param.h>
56 1.1 thorpej #include <sys/systm.h>
57 1.96 perry #include <sys/callout.h>
58 1.1 thorpej #include <sys/mbuf.h>
59 1.1 thorpej #include <sys/malloc.h>
60 1.1 thorpej #include <sys/kernel.h>
61 1.1 thorpej #include <sys/socket.h>
62 1.1 thorpej #include <sys/ioctl.h>
63 1.1 thorpej #include <sys/errno.h>
64 1.1 thorpej #include <sys/device.h>
65 1.1 thorpej #include <sys/queue.h>
66 1.84 thorpej #include <sys/syslog.h>
67 1.1 thorpej
68 1.1 thorpej #include <uvm/uvm_extern.h> /* for PAGE_SIZE */
69 1.1 thorpej
70 1.21 itojun #if NRND > 0
71 1.21 itojun #include <sys/rnd.h>
72 1.21 itojun #endif
73 1.21 itojun
74 1.1 thorpej #include <net/if.h>
75 1.96 perry #include <net/if_dl.h>
76 1.1 thorpej #include <net/if_media.h>
77 1.1 thorpej #include <net/if_ether.h>
78 1.1 thorpej
79 1.96 perry #if NBPFILTER > 0
80 1.1 thorpej #include <net/bpf.h>
81 1.1 thorpej #endif
82 1.1 thorpej
83 1.1 thorpej #include <netinet/in.h> /* XXX for struct ip */
84 1.1 thorpej #include <netinet/in_systm.h> /* XXX for struct ip */
85 1.1 thorpej #include <netinet/ip.h> /* XXX for struct ip */
86 1.13 thorpej #include <netinet/tcp.h> /* XXX for struct tcphdr */
87 1.1 thorpej
88 1.1 thorpej #include <machine/bus.h>
89 1.1 thorpej #include <machine/intr.h>
90 1.1 thorpej #include <machine/endian.h>
91 1.1 thorpej
92 1.1 thorpej #include <dev/mii/mii.h>
93 1.1 thorpej #include <dev/mii/miivar.h>
94 1.1 thorpej #include <dev/mii/mii_bitbang.h>
95 1.1 thorpej
96 1.1 thorpej #include <dev/pci/pcireg.h>
97 1.1 thorpej #include <dev/pci/pcivar.h>
98 1.1 thorpej #include <dev/pci/pcidevs.h>
99 1.1 thorpej
100 1.1 thorpej #include <dev/pci/if_wmreg.h>
101 1.1 thorpej
102 1.1 thorpej #ifdef WM_DEBUG
103 1.1 thorpej #define WM_DEBUG_LINK 0x01
104 1.1 thorpej #define WM_DEBUG_TX 0x02
105 1.1 thorpej #define WM_DEBUG_RX 0x04
106 1.1 thorpej #define WM_DEBUG_GMII 0x08
107 1.1 thorpej int wm_debug = WM_DEBUG_TX|WM_DEBUG_RX|WM_DEBUG_LINK;
108 1.1 thorpej
109 1.1 thorpej #define DPRINTF(x, y) if (wm_debug & (x)) printf y
110 1.1 thorpej #else
111 1.1 thorpej #define DPRINTF(x, y) /* nothing */
112 1.1 thorpej #endif /* WM_DEBUG */
113 1.1 thorpej
114 1.1 thorpej /*
115 1.2 thorpej * Transmit descriptor list size. Due to errata, we can only have
116 1.75 thorpej * 256 hardware descriptors in the ring on < 82544, but we use 4096
117 1.75 thorpej * on >= 82544. We tell the upper layers that they can queue a lot
118 1.75 thorpej * of packets, and we go ahead and manage up to 64 (16 for the i82547)
119 1.75 thorpej * of them at a time.
120 1.75 thorpej *
121 1.75 thorpej * We allow up to 256 (!) DMA segments per packet. Pathological packet
122 1.75 thorpej * chains containing many small mbufs have been observed in zero-copy
123 1.75 thorpej * situations with jumbo frames.
124 1.1 thorpej */
125 1.75 thorpej #define WM_NTXSEGS 256
126 1.2 thorpej #define WM_IFQUEUELEN 256
127 1.74 tron #define WM_TXQUEUELEN_MAX 64
128 1.74 tron #define WM_TXQUEUELEN_MAX_82547 16
129 1.74 tron #define WM_TXQUEUELEN(sc) ((sc)->sc_txnum)
130 1.74 tron #define WM_TXQUEUELEN_MASK(sc) (WM_TXQUEUELEN(sc) - 1)
131 1.74 tron #define WM_TXQUEUE_GC(sc) (WM_TXQUEUELEN(sc) / 8)
132 1.75 thorpej #define WM_NTXDESC_82542 256
133 1.75 thorpej #define WM_NTXDESC_82544 4096
134 1.75 thorpej #define WM_NTXDESC(sc) ((sc)->sc_ntxdesc)
135 1.75 thorpej #define WM_NTXDESC_MASK(sc) (WM_NTXDESC(sc) - 1)
136 1.75 thorpej #define WM_TXDESCSIZE(sc) (WM_NTXDESC(sc) * sizeof(wiseman_txdesc_t))
137 1.75 thorpej #define WM_NEXTTX(sc, x) (((x) + 1) & WM_NTXDESC_MASK(sc))
138 1.74 tron #define WM_NEXTTXS(sc, x) (((x) + 1) & WM_TXQUEUELEN_MASK(sc))
139 1.1 thorpej
140 1.99 matt #define WM_MAXTXDMA round_page(IP_MAXPACKET) /* for TSO */
141 1.82 thorpej
142 1.1 thorpej /*
143 1.1 thorpej * Receive descriptor list size. We have one Rx buffer for normal
144 1.1 thorpej * sized packets. Jumbo packets consume 5 Rx buffers for a full-sized
145 1.10 thorpej * packet. We allocate 256 receive descriptors, each with a 2k
146 1.10 thorpej * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
147 1.1 thorpej */
148 1.10 thorpej #define WM_NRXDESC 256
149 1.1 thorpej #define WM_NRXDESC_MASK (WM_NRXDESC - 1)
150 1.1 thorpej #define WM_NEXTRX(x) (((x) + 1) & WM_NRXDESC_MASK)
151 1.1 thorpej #define WM_PREVRX(x) (((x) - 1) & WM_NRXDESC_MASK)
152 1.1 thorpej
153 1.1 thorpej /*
154 1.1 thorpej * Control structures are DMA'd to the i82542 chip. We allocate them in
155 1.105 skrll * a single clump that maps to a single DMA segment to make several things
156 1.1 thorpej * easier.
157 1.1 thorpej */
158 1.75 thorpej struct wm_control_data_82544 {
159 1.1 thorpej /*
160 1.75 thorpej * The receive descriptors.
161 1.1 thorpej */
162 1.75 thorpej wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
163 1.1 thorpej
164 1.1 thorpej /*
165 1.75 thorpej * The transmit descriptors. Put these at the end, because
166 1.75 thorpej * we might use a smaller number of them.
167 1.1 thorpej */
168 1.75 thorpej wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82544];
169 1.75 thorpej };
170 1.75 thorpej
171 1.75 thorpej struct wm_control_data_82542 {
172 1.1 thorpej wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
173 1.75 thorpej wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82542];
174 1.1 thorpej };
175 1.1 thorpej
176 1.75 thorpej #define WM_CDOFF(x) offsetof(struct wm_control_data_82544, x)
177 1.1 thorpej #define WM_CDTXOFF(x) WM_CDOFF(wcd_txdescs[(x)])
178 1.1 thorpej #define WM_CDRXOFF(x) WM_CDOFF(wcd_rxdescs[(x)])
179 1.1 thorpej
180 1.1 thorpej /*
181 1.1 thorpej * Software state for transmit jobs.
182 1.1 thorpej */
183 1.1 thorpej struct wm_txsoft {
184 1.1 thorpej struct mbuf *txs_mbuf; /* head of our mbuf chain */
185 1.1 thorpej bus_dmamap_t txs_dmamap; /* our DMA map */
186 1.1 thorpej int txs_firstdesc; /* first descriptor in packet */
187 1.1 thorpej int txs_lastdesc; /* last descriptor in packet */
188 1.4 thorpej int txs_ndesc; /* # of descriptors used */
189 1.1 thorpej };
190 1.1 thorpej
191 1.1 thorpej /*
192 1.1 thorpej * Software state for receive buffers. Each descriptor gets a
193 1.1 thorpej * 2k (MCLBYTES) buffer and a DMA map. For packets which fill
194 1.1 thorpej * more than one buffer, we chain them together.
195 1.1 thorpej */
196 1.1 thorpej struct wm_rxsoft {
197 1.1 thorpej struct mbuf *rxs_mbuf; /* head of our mbuf chain */
198 1.1 thorpej bus_dmamap_t rxs_dmamap; /* our DMA map */
199 1.1 thorpej };
200 1.1 thorpej
201 1.43 thorpej typedef enum {
202 1.43 thorpej WM_T_unknown = 0,
203 1.43 thorpej WM_T_82542_2_0, /* i82542 2.0 (really old) */
204 1.43 thorpej WM_T_82542_2_1, /* i82542 2.1+ (old) */
205 1.43 thorpej WM_T_82543, /* i82543 */
206 1.43 thorpej WM_T_82544, /* i82544 */
207 1.43 thorpej WM_T_82540, /* i82540 */
208 1.43 thorpej WM_T_82545, /* i82545 */
209 1.43 thorpej WM_T_82545_3, /* i82545 3.0+ */
210 1.43 thorpej WM_T_82546, /* i82546 */
211 1.43 thorpej WM_T_82546_3, /* i82546 3.0+ */
212 1.43 thorpej WM_T_82541, /* i82541 */
213 1.43 thorpej WM_T_82541_2, /* i82541 2.0+ */
214 1.43 thorpej WM_T_82547, /* i82547 */
215 1.43 thorpej WM_T_82547_2, /* i82547 2.0+ */
216 1.117 msaitoh WM_T_82571, /* i82571 */
217 1.117 msaitoh WM_T_82572, /* i82572 */
218 1.117 msaitoh WM_T_82573, /* i82573 */
219 1.43 thorpej } wm_chip_type;
220 1.43 thorpej
221 1.1 thorpej /*
222 1.1 thorpej * Software state per device.
223 1.1 thorpej */
224 1.1 thorpej struct wm_softc {
225 1.1 thorpej struct device sc_dev; /* generic device information */
226 1.1 thorpej bus_space_tag_t sc_st; /* bus space tag */
227 1.1 thorpej bus_space_handle_t sc_sh; /* bus space handle */
228 1.53 thorpej bus_space_tag_t sc_iot; /* I/O space tag */
229 1.53 thorpej bus_space_handle_t sc_ioh; /* I/O space handle */
230 1.1 thorpej bus_dma_tag_t sc_dmat; /* bus DMA tag */
231 1.1 thorpej struct ethercom sc_ethercom; /* ethernet common data */
232 1.1 thorpej void *sc_sdhook; /* shutdown hook */
233 1.123 jmcneill void *sc_powerhook; /* power hook */
234 1.123 jmcneill pci_chipset_tag_t sc_pc;
235 1.123 jmcneill pcitag_t sc_pcitag;
236 1.123 jmcneill struct pci_conf_state sc_pciconf;
237 1.1 thorpej
238 1.43 thorpej wm_chip_type sc_type; /* chip type */
239 1.1 thorpej int sc_flags; /* flags; see below */
240 1.52 thorpej int sc_bus_speed; /* PCI/PCIX bus speed */
241 1.54 thorpej int sc_pcix_offset; /* PCIX capability register offset */
242 1.71 thorpej int sc_flowflags; /* 802.3x flow control flags */
243 1.1 thorpej
244 1.1 thorpej void *sc_ih; /* interrupt cookie */
245 1.1 thorpej
246 1.44 thorpej int sc_ee_addrbits; /* EEPROM address bits */
247 1.44 thorpej
248 1.1 thorpej struct mii_data sc_mii; /* MII/media information */
249 1.1 thorpej
250 1.1 thorpej struct callout sc_tick_ch; /* tick callout */
251 1.1 thorpej
252 1.1 thorpej bus_dmamap_t sc_cddmamap; /* control data DMA map */
253 1.1 thorpej #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
254 1.1 thorpej
255 1.42 thorpej int sc_align_tweak;
256 1.42 thorpej
257 1.1 thorpej /*
258 1.1 thorpej * Software state for the transmit and receive descriptors.
259 1.1 thorpej */
260 1.74 tron int sc_txnum; /* must be a power of two */
261 1.74 tron struct wm_txsoft sc_txsoft[WM_TXQUEUELEN_MAX];
262 1.74 tron struct wm_rxsoft sc_rxsoft[WM_NRXDESC];
263 1.1 thorpej
264 1.1 thorpej /*
265 1.1 thorpej * Control data structures.
266 1.1 thorpej */
267 1.75 thorpej int sc_ntxdesc; /* must be a power of two */
268 1.75 thorpej struct wm_control_data_82544 *sc_control_data;
269 1.1 thorpej #define sc_txdescs sc_control_data->wcd_txdescs
270 1.1 thorpej #define sc_rxdescs sc_control_data->wcd_rxdescs
271 1.1 thorpej
272 1.1 thorpej #ifdef WM_EVENT_COUNTERS
273 1.1 thorpej /* Event counters. */
274 1.1 thorpej struct evcnt sc_ev_txsstall; /* Tx stalled due to no txs */
275 1.1 thorpej struct evcnt sc_ev_txdstall; /* Tx stalled due to no txd */
276 1.78 thorpej struct evcnt sc_ev_txfifo_stall;/* Tx FIFO stalls (82547) */
277 1.4 thorpej struct evcnt sc_ev_txdw; /* Tx descriptor interrupts */
278 1.4 thorpej struct evcnt sc_ev_txqe; /* Tx queue empty interrupts */
279 1.1 thorpej struct evcnt sc_ev_rxintr; /* Rx interrupts */
280 1.1 thorpej struct evcnt sc_ev_linkintr; /* Link interrupts */
281 1.1 thorpej
282 1.1 thorpej struct evcnt sc_ev_rxipsum; /* IP checksums checked in-bound */
283 1.1 thorpej struct evcnt sc_ev_rxtusum; /* TCP/UDP cksums checked in-bound */
284 1.1 thorpej struct evcnt sc_ev_txipsum; /* IP checksums comp. out-bound */
285 1.1 thorpej struct evcnt sc_ev_txtusum; /* TCP/UDP cksums comp. out-bound */
286 1.107 yamt struct evcnt sc_ev_txtusum6; /* TCP/UDP v6 cksums comp. out-bound */
287 1.99 matt struct evcnt sc_ev_txtso; /* TCP seg offload out-bound */
288 1.99 matt struct evcnt sc_ev_txtsopain; /* painful header manip. for TSO */
289 1.1 thorpej
290 1.2 thorpej struct evcnt sc_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
291 1.1 thorpej struct evcnt sc_ev_txdrop; /* Tx packets dropped (too many segs) */
292 1.1 thorpej
293 1.1 thorpej struct evcnt sc_ev_tu; /* Tx underrun */
294 1.71 thorpej
295 1.71 thorpej struct evcnt sc_ev_tx_xoff; /* Tx PAUSE(!0) frames */
296 1.71 thorpej struct evcnt sc_ev_tx_xon; /* Tx PAUSE(0) frames */
297 1.71 thorpej struct evcnt sc_ev_rx_xoff; /* Rx PAUSE(!0) frames */
298 1.71 thorpej struct evcnt sc_ev_rx_xon; /* Rx PAUSE(0) frames */
299 1.71 thorpej struct evcnt sc_ev_rx_macctl; /* Rx Unsupported */
300 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
301 1.1 thorpej
302 1.1 thorpej bus_addr_t sc_tdt_reg; /* offset of TDT register */
303 1.1 thorpej
304 1.1 thorpej int sc_txfree; /* number of free Tx descriptors */
305 1.1 thorpej int sc_txnext; /* next ready Tx descriptor */
306 1.1 thorpej
307 1.1 thorpej int sc_txsfree; /* number of free Tx jobs */
308 1.1 thorpej int sc_txsnext; /* next free Tx job */
309 1.1 thorpej int sc_txsdirty; /* dirty Tx jobs */
310 1.1 thorpej
311 1.78 thorpej /* These 5 variables are used only on the 82547. */
312 1.78 thorpej int sc_txfifo_size; /* Tx FIFO size */
313 1.78 thorpej int sc_txfifo_head; /* current head of FIFO */
314 1.78 thorpej uint32_t sc_txfifo_addr; /* internal address of start of FIFO */
315 1.78 thorpej int sc_txfifo_stall; /* Tx FIFO is stalled */
316 1.78 thorpej struct callout sc_txfifo_ch; /* Tx FIFO stall work-around timer */
317 1.78 thorpej
318 1.1 thorpej bus_addr_t sc_rdt_reg; /* offset of RDT register */
319 1.1 thorpej
320 1.1 thorpej int sc_rxptr; /* next ready Rx descriptor/queue ent */
321 1.1 thorpej int sc_rxdiscard;
322 1.1 thorpej int sc_rxlen;
323 1.1 thorpej struct mbuf *sc_rxhead;
324 1.1 thorpej struct mbuf *sc_rxtail;
325 1.1 thorpej struct mbuf **sc_rxtailp;
326 1.1 thorpej
327 1.1 thorpej uint32_t sc_ctrl; /* prototype CTRL register */
328 1.1 thorpej #if 0
329 1.1 thorpej uint32_t sc_ctrl_ext; /* prototype CTRL_EXT register */
330 1.1 thorpej #endif
331 1.1 thorpej uint32_t sc_icr; /* prototype interrupt bits */
332 1.92 briggs uint32_t sc_itr; /* prototype intr throttling reg */
333 1.1 thorpej uint32_t sc_tctl; /* prototype TCTL register */
334 1.1 thorpej uint32_t sc_rctl; /* prototype RCTL register */
335 1.1 thorpej uint32_t sc_txcw; /* prototype TXCW register */
336 1.1 thorpej uint32_t sc_tipg; /* prototype TIPG register */
337 1.71 thorpej uint32_t sc_fcrtl; /* prototype FCRTL register */
338 1.78 thorpej uint32_t sc_pba; /* prototype PBA register */
339 1.1 thorpej
340 1.1 thorpej int sc_tbi_linkup; /* TBI link status */
341 1.1 thorpej int sc_tbi_anstate; /* autonegotiation state */
342 1.1 thorpej
343 1.1 thorpej int sc_mchash_type; /* multicast filter offset */
344 1.21 itojun
345 1.21 itojun #if NRND > 0
346 1.21 itojun rndsource_element_t rnd_source; /* random source */
347 1.21 itojun #endif
348 1.1 thorpej };
349 1.1 thorpej
350 1.1 thorpej #define WM_RXCHAIN_RESET(sc) \
351 1.1 thorpej do { \
352 1.1 thorpej (sc)->sc_rxtailp = &(sc)->sc_rxhead; \
353 1.1 thorpej *(sc)->sc_rxtailp = NULL; \
354 1.1 thorpej (sc)->sc_rxlen = 0; \
355 1.1 thorpej } while (/*CONSTCOND*/0)
356 1.1 thorpej
357 1.1 thorpej #define WM_RXCHAIN_LINK(sc, m) \
358 1.1 thorpej do { \
359 1.1 thorpej *(sc)->sc_rxtailp = (sc)->sc_rxtail = (m); \
360 1.1 thorpej (sc)->sc_rxtailp = &(m)->m_next; \
361 1.1 thorpej } while (/*CONSTCOND*/0)
362 1.1 thorpej
363 1.1 thorpej /* sc_flags */
364 1.117 msaitoh #define WM_F_HAS_MII 0x001 /* has MII */
365 1.117 msaitoh #define WM_F_EEPROM_HANDSHAKE 0x002 /* requires EEPROM handshake */
366 1.117 msaitoh #define WM_F_EEPROM_SEMAPHORE 0x004 /* EEPROM with semaphore */
367 1.117 msaitoh #define WM_F_EEPROM_EERDEEWR 0x008 /* EEPROM access via EERD/EEWR */
368 1.117 msaitoh #define WM_F_EEPROM_SPI 0x010 /* EEPROM is SPI */
369 1.117 msaitoh #define WM_F_EEPROM_FLASH 0x020 /* EEPROM is FLASH */
370 1.117 msaitoh #define WM_F_EEPROM_INVALID 0x040 /* EEPROM not present (bad checksum) */
371 1.117 msaitoh #define WM_F_IOH_VALID 0x080 /* I/O handle is valid */
372 1.117 msaitoh #define WM_F_BUS64 0x100 /* bus is 64-bit */
373 1.117 msaitoh #define WM_F_PCIX 0x200 /* bus is PCI-X */
374 1.117 msaitoh #define WM_F_CSA 0x400 /* bus is CSA */
375 1.117 msaitoh #define WM_F_PCIE 0x800 /* bus is PCI-Express */
376 1.1 thorpej
377 1.1 thorpej #ifdef WM_EVENT_COUNTERS
378 1.1 thorpej #define WM_EVCNT_INCR(ev) (ev)->ev_count++
379 1.71 thorpej #define WM_EVCNT_ADD(ev, val) (ev)->ev_count += (val)
380 1.1 thorpej #else
381 1.1 thorpej #define WM_EVCNT_INCR(ev) /* nothing */
382 1.71 thorpej #define WM_EVCNT_ADD(ev, val) /* nothing */
383 1.1 thorpej #endif
384 1.1 thorpej
385 1.1 thorpej #define CSR_READ(sc, reg) \
386 1.1 thorpej bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
387 1.1 thorpej #define CSR_WRITE(sc, reg, val) \
388 1.1 thorpej bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
389 1.78 thorpej #define CSR_WRITE_FLUSH(sc) \
390 1.78 thorpej (void) CSR_READ((sc), WMREG_STATUS)
391 1.1 thorpej
392 1.1 thorpej #define WM_CDTXADDR(sc, x) ((sc)->sc_cddma + WM_CDTXOFF((x)))
393 1.1 thorpej #define WM_CDRXADDR(sc, x) ((sc)->sc_cddma + WM_CDRXOFF((x)))
394 1.1 thorpej
395 1.69 thorpej #define WM_CDTXADDR_LO(sc, x) (WM_CDTXADDR((sc), (x)) & 0xffffffffU)
396 1.69 thorpej #define WM_CDTXADDR_HI(sc, x) \
397 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
398 1.69 thorpej (uint64_t)WM_CDTXADDR((sc), (x)) >> 32 : 0)
399 1.69 thorpej
400 1.69 thorpej #define WM_CDRXADDR_LO(sc, x) (WM_CDRXADDR((sc), (x)) & 0xffffffffU)
401 1.69 thorpej #define WM_CDRXADDR_HI(sc, x) \
402 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
403 1.69 thorpej (uint64_t)WM_CDRXADDR((sc), (x)) >> 32 : 0)
404 1.69 thorpej
405 1.1 thorpej #define WM_CDTXSYNC(sc, x, n, ops) \
406 1.1 thorpej do { \
407 1.1 thorpej int __x, __n; \
408 1.1 thorpej \
409 1.1 thorpej __x = (x); \
410 1.1 thorpej __n = (n); \
411 1.1 thorpej \
412 1.1 thorpej /* If it will wrap around, sync to the end of the ring. */ \
413 1.75 thorpej if ((__x + __n) > WM_NTXDESC(sc)) { \
414 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
415 1.1 thorpej WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * \
416 1.75 thorpej (WM_NTXDESC(sc) - __x), (ops)); \
417 1.75 thorpej __n -= (WM_NTXDESC(sc) - __x); \
418 1.1 thorpej __x = 0; \
419 1.1 thorpej } \
420 1.1 thorpej \
421 1.1 thorpej /* Now sync whatever is left. */ \
422 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
423 1.1 thorpej WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * __n, (ops)); \
424 1.1 thorpej } while (/*CONSTCOND*/0)
425 1.1 thorpej
426 1.1 thorpej #define WM_CDRXSYNC(sc, x, ops) \
427 1.1 thorpej do { \
428 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
429 1.1 thorpej WM_CDRXOFF((x)), sizeof(wiseman_rxdesc_t), (ops)); \
430 1.1 thorpej } while (/*CONSTCOND*/0)
431 1.1 thorpej
432 1.1 thorpej #define WM_INIT_RXDESC(sc, x) \
433 1.1 thorpej do { \
434 1.1 thorpej struct wm_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)]; \
435 1.1 thorpej wiseman_rxdesc_t *__rxd = &(sc)->sc_rxdescs[(x)]; \
436 1.1 thorpej struct mbuf *__m = __rxs->rxs_mbuf; \
437 1.1 thorpej \
438 1.1 thorpej /* \
439 1.1 thorpej * Note: We scoot the packet forward 2 bytes in the buffer \
440 1.1 thorpej * so that the payload after the Ethernet header is aligned \
441 1.1 thorpej * to a 4-byte boundary. \
442 1.1 thorpej * \
443 1.1 thorpej * XXX BRAINDAMAGE ALERT! \
444 1.1 thorpej * The stupid chip uses the same size for every buffer, which \
445 1.1 thorpej * is set in the Receive Control register. We are using the 2K \
446 1.1 thorpej * size option, but what we REALLY want is (2K - 2)! For this \
447 1.41 tls * reason, we can't "scoot" packets longer than the standard \
448 1.41 tls * Ethernet MTU. On strict-alignment platforms, if the total \
449 1.42 thorpej * size exceeds (2K - 2) we set align_tweak to 0 and let \
450 1.41 tls * the upper layer copy the headers. \
451 1.1 thorpej */ \
452 1.42 thorpej __m->m_data = __m->m_ext.ext_buf + (sc)->sc_align_tweak; \
453 1.1 thorpej \
454 1.69 thorpej wm_set_dma_addr(&__rxd->wrx_addr, \
455 1.69 thorpej __rxs->rxs_dmamap->dm_segs[0].ds_addr + (sc)->sc_align_tweak); \
456 1.1 thorpej __rxd->wrx_len = 0; \
457 1.1 thorpej __rxd->wrx_cksum = 0; \
458 1.1 thorpej __rxd->wrx_status = 0; \
459 1.1 thorpej __rxd->wrx_errors = 0; \
460 1.1 thorpej __rxd->wrx_special = 0; \
461 1.1 thorpej WM_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
462 1.1 thorpej \
463 1.1 thorpej CSR_WRITE((sc), (sc)->sc_rdt_reg, (x)); \
464 1.1 thorpej } while (/*CONSTCOND*/0)
465 1.1 thorpej
466 1.47 thorpej static void wm_start(struct ifnet *);
467 1.47 thorpej static void wm_watchdog(struct ifnet *);
468 1.47 thorpej static int wm_ioctl(struct ifnet *, u_long, caddr_t);
469 1.47 thorpej static int wm_init(struct ifnet *);
470 1.47 thorpej static void wm_stop(struct ifnet *, int);
471 1.1 thorpej
472 1.47 thorpej static void wm_shutdown(void *);
473 1.123 jmcneill static void wm_powerhook(int, void *);
474 1.1 thorpej
475 1.47 thorpej static void wm_reset(struct wm_softc *);
476 1.47 thorpej static void wm_rxdrain(struct wm_softc *);
477 1.47 thorpej static int wm_add_rxbuf(struct wm_softc *, int);
478 1.51 thorpej static int wm_read_eeprom(struct wm_softc *, int, int, u_int16_t *);
479 1.117 msaitoh static int wm_read_eeprom_eerd(struct wm_softc *, int, int, u_int16_t *);
480 1.112 gavan static int wm_validate_eeprom_checksum(struct wm_softc *);
481 1.47 thorpej static void wm_tick(void *);
482 1.1 thorpej
483 1.47 thorpej static void wm_set_filter(struct wm_softc *);
484 1.1 thorpej
485 1.47 thorpej static int wm_intr(void *);
486 1.47 thorpej static void wm_txintr(struct wm_softc *);
487 1.47 thorpej static void wm_rxintr(struct wm_softc *);
488 1.47 thorpej static void wm_linkintr(struct wm_softc *, uint32_t);
489 1.1 thorpej
490 1.47 thorpej static void wm_tbi_mediainit(struct wm_softc *);
491 1.47 thorpej static int wm_tbi_mediachange(struct ifnet *);
492 1.47 thorpej static void wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
493 1.1 thorpej
494 1.47 thorpej static void wm_tbi_set_linkled(struct wm_softc *);
495 1.47 thorpej static void wm_tbi_check_link(struct wm_softc *);
496 1.1 thorpej
497 1.47 thorpej static void wm_gmii_reset(struct wm_softc *);
498 1.1 thorpej
499 1.47 thorpej static int wm_gmii_i82543_readreg(struct device *, int, int);
500 1.47 thorpej static void wm_gmii_i82543_writereg(struct device *, int, int, int);
501 1.1 thorpej
502 1.47 thorpej static int wm_gmii_i82544_readreg(struct device *, int, int);
503 1.47 thorpej static void wm_gmii_i82544_writereg(struct device *, int, int, int);
504 1.1 thorpej
505 1.47 thorpej static void wm_gmii_statchg(struct device *);
506 1.1 thorpej
507 1.47 thorpej static void wm_gmii_mediainit(struct wm_softc *);
508 1.47 thorpej static int wm_gmii_mediachange(struct ifnet *);
509 1.47 thorpej static void wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
510 1.1 thorpej
511 1.47 thorpej static int wm_match(struct device *, struct cfdata *, void *);
512 1.47 thorpej static void wm_attach(struct device *, struct device *, void *);
513 1.117 msaitoh static int wm_is_onboard_nvm_eeprom(struct wm_softc *);
514 1.117 msaitoh static int wm_get_eeprom_semaphore(struct wm_softc *);
515 1.117 msaitoh static void wm_put_eeprom_semaphore(struct wm_softc *);
516 1.117 msaitoh static int wm_poll_eerd_eewr_done(struct wm_softc *, int);
517 1.1 thorpej
518 1.24 thorpej CFATTACH_DECL(wm, sizeof(struct wm_softc),
519 1.25 thorpej wm_match, wm_attach, NULL, NULL);
520 1.1 thorpej
521 1.78 thorpej static void wm_82547_txfifo_stall(void *);
522 1.78 thorpej
523 1.1 thorpej /*
524 1.1 thorpej * Devices supported by this driver.
525 1.1 thorpej */
526 1.76 thorpej static const struct wm_product {
527 1.1 thorpej pci_vendor_id_t wmp_vendor;
528 1.1 thorpej pci_product_id_t wmp_product;
529 1.1 thorpej const char *wmp_name;
530 1.43 thorpej wm_chip_type wmp_type;
531 1.1 thorpej int wmp_flags;
532 1.1 thorpej #define WMP_F_1000X 0x01
533 1.1 thorpej #define WMP_F_1000T 0x02
534 1.1 thorpej } wm_products[] = {
535 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82542,
536 1.1 thorpej "Intel i82542 1000BASE-X Ethernet",
537 1.11 thorpej WM_T_82542_2_1, WMP_F_1000X },
538 1.1 thorpej
539 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_FIBER,
540 1.11 thorpej "Intel i82543GC 1000BASE-X Ethernet",
541 1.11 thorpej WM_T_82543, WMP_F_1000X },
542 1.1 thorpej
543 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_COPPER,
544 1.11 thorpej "Intel i82543GC 1000BASE-T Ethernet",
545 1.11 thorpej WM_T_82543, WMP_F_1000T },
546 1.1 thorpej
547 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_COPPER,
548 1.11 thorpej "Intel i82544EI 1000BASE-T Ethernet",
549 1.11 thorpej WM_T_82544, WMP_F_1000T },
550 1.1 thorpej
551 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_FIBER,
552 1.11 thorpej "Intel i82544EI 1000BASE-X Ethernet",
553 1.11 thorpej WM_T_82544, WMP_F_1000X },
554 1.1 thorpej
555 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_COPPER,
556 1.1 thorpej "Intel i82544GC 1000BASE-T Ethernet",
557 1.11 thorpej WM_T_82544, WMP_F_1000T },
558 1.1 thorpej
559 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_LOM,
560 1.11 thorpej "Intel i82544GC (LOM) 1000BASE-T Ethernet",
561 1.11 thorpej WM_T_82544, WMP_F_1000T },
562 1.1 thorpej
563 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM,
564 1.17 thorpej "Intel i82540EM 1000BASE-T Ethernet",
565 1.34 kent WM_T_82540, WMP_F_1000T },
566 1.34 kent
567 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM_LOM,
568 1.55 thorpej "Intel i82540EM (LOM) 1000BASE-T Ethernet",
569 1.55 thorpej WM_T_82540, WMP_F_1000T },
570 1.55 thorpej
571 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LOM,
572 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
573 1.34 kent WM_T_82540, WMP_F_1000T },
574 1.34 kent
575 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP,
576 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
577 1.33 kent WM_T_82540, WMP_F_1000T },
578 1.33 kent
579 1.33 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LP,
580 1.33 kent "Intel i82540EP 1000BASE-T Ethernet",
581 1.17 thorpej WM_T_82540, WMP_F_1000T },
582 1.17 thorpej
583 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_COPPER,
584 1.17 thorpej "Intel i82545EM 1000BASE-T Ethernet",
585 1.17 thorpej WM_T_82545, WMP_F_1000T },
586 1.17 thorpej
587 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_COPPER,
588 1.55 thorpej "Intel i82545GM 1000BASE-T Ethernet",
589 1.55 thorpej WM_T_82545_3, WMP_F_1000T },
590 1.55 thorpej
591 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_FIBER,
592 1.55 thorpej "Intel i82545GM 1000BASE-X Ethernet",
593 1.55 thorpej WM_T_82545_3, WMP_F_1000X },
594 1.55 thorpej #if 0
595 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_SERDES,
596 1.55 thorpej "Intel i82545GM Gigabit Ethernet (SERDES)",
597 1.55 thorpej WM_T_82545_3, WMP_F_SERDES },
598 1.55 thorpej #endif
599 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_COPPER,
600 1.39 thorpej "Intel i82546EB 1000BASE-T Ethernet",
601 1.39 thorpej WM_T_82546, WMP_F_1000T },
602 1.39 thorpej
603 1.39 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_QUAD,
604 1.17 thorpej "Intel i82546EB 1000BASE-T Ethernet",
605 1.17 thorpej WM_T_82546, WMP_F_1000T },
606 1.17 thorpej
607 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_FIBER,
608 1.17 thorpej "Intel i82545EM 1000BASE-X Ethernet",
609 1.17 thorpej WM_T_82545, WMP_F_1000X },
610 1.17 thorpej
611 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_FIBER,
612 1.17 thorpej "Intel i82546EB 1000BASE-X Ethernet",
613 1.17 thorpej WM_T_82546, WMP_F_1000X },
614 1.17 thorpej
615 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_COPPER,
616 1.55 thorpej "Intel i82546GB 1000BASE-T Ethernet",
617 1.55 thorpej WM_T_82546_3, WMP_F_1000T },
618 1.55 thorpej
619 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_FIBER,
620 1.55 thorpej "Intel i82546GB 1000BASE-X Ethernet",
621 1.55 thorpej WM_T_82546_3, WMP_F_1000X },
622 1.55 thorpej #if 0
623 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_SERDES,
624 1.55 thorpej "Intel i82546GB Gigabit Ethernet (SERDES)",
625 1.55 thorpej WM_T_82546_3, WMP_F_SERDES },
626 1.55 thorpej #endif
627 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_PCIE,
628 1.116 msaitoh "Intel PRO/1000MT (82546GB)",
629 1.116 msaitoh WM_T_82546_3, WMP_F_1000T },
630 1.116 msaitoh
631 1.63 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI,
632 1.63 thorpej "Intel i82541EI 1000BASE-T Ethernet",
633 1.63 thorpej WM_T_82541, WMP_F_1000T },
634 1.63 thorpej
635 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER_LOM,
636 1.116 msaitoh "Intel i82541ER (LOM) 1000BASE-T Ethernet",
637 1.116 msaitoh WM_T_82541, WMP_F_1000T },
638 1.116 msaitoh
639 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI_MOBILE,
640 1.57 thorpej "Intel i82541EI Mobile 1000BASE-T Ethernet",
641 1.57 thorpej WM_T_82541, WMP_F_1000T },
642 1.57 thorpej
643 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER,
644 1.57 thorpej "Intel i82541ER 1000BASE-T Ethernet",
645 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
646 1.57 thorpej
647 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI,
648 1.57 thorpej "Intel i82541GI 1000BASE-T Ethernet",
649 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
650 1.57 thorpej
651 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI_MOBILE,
652 1.57 thorpej "Intel i82541GI Mobile 1000BASE-T Ethernet",
653 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
654 1.57 thorpej
655 1.101 tron { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541PI,
656 1.101 tron "Intel i82541PI 1000BASE-T Ethernet",
657 1.101 tron WM_T_82541_2, WMP_F_1000T },
658 1.101 tron
659 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI,
660 1.57 thorpej "Intel i82547EI 1000BASE-T Ethernet",
661 1.57 thorpej WM_T_82547, WMP_F_1000T },
662 1.57 thorpej
663 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI_MOBILE,
664 1.116 msaitoh "Intel i82547EI Moblie 1000BASE-T Ethernet",
665 1.116 msaitoh WM_T_82547, WMP_F_1000T },
666 1.116 msaitoh
667 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547GI,
668 1.57 thorpej "Intel i82547GI 1000BASE-T Ethernet",
669 1.57 thorpej WM_T_82547_2, WMP_F_1000T },
670 1.116 msaitoh
671 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_COPPER,
672 1.116 msaitoh "Intel PRO/1000 PT (82571EB)",
673 1.116 msaitoh WM_T_82571, WMP_F_1000T },
674 1.116 msaitoh
675 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_FIBER,
676 1.116 msaitoh "Intel PRO/1000 PF (82571EB)",
677 1.116 msaitoh WM_T_82571, WMP_F_1000X },
678 1.116 msaitoh #if 0
679 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_SERDES,
680 1.116 msaitoh "Intel PRO/1000 PB (82571EB)",
681 1.116 msaitoh WM_T_82571, WMP_F_SERDES },
682 1.116 msaitoh #endif
683 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_COPPER,
684 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
685 1.116 msaitoh WM_T_82572, WMP_F_1000T },
686 1.116 msaitoh
687 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_FIBER,
688 1.116 msaitoh "Intel i82572EI 1000baseX Ethernet",
689 1.116 msaitoh WM_T_82572, WMP_F_1000X },
690 1.116 msaitoh #if 0
691 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_SERDES,
692 1.116 msaitoh "Intel i82572EI Gigabit Ethernet (SERDES)",
693 1.116 msaitoh WM_T_82572, WMP_F_SERDES },
694 1.116 msaitoh #endif
695 1.116 msaitoh
696 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI,
697 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
698 1.116 msaitoh WM_T_82572, WMP_F_1000T },
699 1.116 msaitoh
700 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E,
701 1.116 msaitoh "Intel i82573E",
702 1.116 msaitoh WM_T_82573, WMP_F_1000T },
703 1.116 msaitoh
704 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E_IAMT,
705 1.117 msaitoh "Intel i82573E IAMT",
706 1.116 msaitoh WM_T_82573, WMP_F_1000T },
707 1.116 msaitoh
708 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573L,
709 1.116 msaitoh "Intel i82573L Gigabit Ethernet",
710 1.116 msaitoh WM_T_82573, WMP_F_1000T },
711 1.116 msaitoh
712 1.1 thorpej { 0, 0,
713 1.1 thorpej NULL,
714 1.1 thorpej 0, 0 },
715 1.1 thorpej };
716 1.1 thorpej
717 1.2 thorpej #ifdef WM_EVENT_COUNTERS
718 1.75 thorpej static char wm_txseg_evcnt_names[WM_NTXSEGS][sizeof("txsegXXX")];
719 1.2 thorpej #endif /* WM_EVENT_COUNTERS */
720 1.2 thorpej
721 1.53 thorpej #if 0 /* Not currently used */
722 1.110 perry static inline uint32_t
723 1.53 thorpej wm_io_read(struct wm_softc *sc, int reg)
724 1.53 thorpej {
725 1.53 thorpej
726 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
727 1.53 thorpej return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
728 1.53 thorpej }
729 1.53 thorpej #endif
730 1.53 thorpej
731 1.110 perry static inline void
732 1.53 thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
733 1.53 thorpej {
734 1.53 thorpej
735 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
736 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
737 1.53 thorpej }
738 1.53 thorpej
739 1.110 perry static inline void
740 1.110 perry wm_set_dma_addr(volatile wiseman_addr_t *wa, bus_addr_t v)
741 1.69 thorpej {
742 1.69 thorpej wa->wa_low = htole32(v & 0xffffffffU);
743 1.69 thorpej if (sizeof(bus_addr_t) == 8)
744 1.69 thorpej wa->wa_high = htole32((uint64_t) v >> 32);
745 1.69 thorpej else
746 1.69 thorpej wa->wa_high = 0;
747 1.69 thorpej }
748 1.69 thorpej
749 1.1 thorpej static const struct wm_product *
750 1.1 thorpej wm_lookup(const struct pci_attach_args *pa)
751 1.1 thorpej {
752 1.1 thorpej const struct wm_product *wmp;
753 1.1 thorpej
754 1.1 thorpej for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
755 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
756 1.1 thorpej PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
757 1.1 thorpej return (wmp);
758 1.1 thorpej }
759 1.1 thorpej return (NULL);
760 1.1 thorpej }
761 1.1 thorpej
762 1.47 thorpej static int
763 1.1 thorpej wm_match(struct device *parent, struct cfdata *cf, void *aux)
764 1.1 thorpej {
765 1.1 thorpej struct pci_attach_args *pa = aux;
766 1.1 thorpej
767 1.1 thorpej if (wm_lookup(pa) != NULL)
768 1.1 thorpej return (1);
769 1.1 thorpej
770 1.1 thorpej return (0);
771 1.1 thorpej }
772 1.1 thorpej
773 1.47 thorpej static void
774 1.1 thorpej wm_attach(struct device *parent, struct device *self, void *aux)
775 1.1 thorpej {
776 1.1 thorpej struct wm_softc *sc = (void *) self;
777 1.1 thorpej struct pci_attach_args *pa = aux;
778 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
779 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
780 1.1 thorpej pci_intr_handle_t ih;
781 1.75 thorpej size_t cdata_size;
782 1.1 thorpej const char *intrstr = NULL;
783 1.44 thorpej const char *eetype;
784 1.1 thorpej bus_space_tag_t memt;
785 1.1 thorpej bus_space_handle_t memh;
786 1.1 thorpej bus_dma_segment_t seg;
787 1.1 thorpej int memh_valid;
788 1.1 thorpej int i, rseg, error;
789 1.1 thorpej const struct wm_product *wmp;
790 1.115 thorpej prop_data_t ea;
791 1.115 thorpej prop_number_t pn;
792 1.1 thorpej uint8_t enaddr[ETHER_ADDR_LEN];
793 1.1 thorpej uint16_t myea[ETHER_ADDR_LEN / 2], cfg1, cfg2, swdpin;
794 1.1 thorpej pcireg_t preg, memtype;
795 1.44 thorpej uint32_t reg;
796 1.1 thorpej
797 1.1 thorpej callout_init(&sc->sc_tick_ch);
798 1.1 thorpej
799 1.1 thorpej wmp = wm_lookup(pa);
800 1.1 thorpej if (wmp == NULL) {
801 1.1 thorpej printf("\n");
802 1.1 thorpej panic("wm_attach: impossible");
803 1.1 thorpej }
804 1.1 thorpej
805 1.123 jmcneill sc->sc_pc = pa->pa_pc;
806 1.123 jmcneill sc->sc_pcitag = pa->pa_tag;
807 1.123 jmcneill
808 1.69 thorpej if (pci_dma64_available(pa))
809 1.69 thorpej sc->sc_dmat = pa->pa_dmat64;
810 1.69 thorpej else
811 1.69 thorpej sc->sc_dmat = pa->pa_dmat;
812 1.1 thorpej
813 1.1 thorpej preg = PCI_REVISION(pci_conf_read(pc, pa->pa_tag, PCI_CLASS_REG));
814 1.37 thorpej aprint_naive(": Ethernet controller\n");
815 1.37 thorpej aprint_normal(": %s, rev. %d\n", wmp->wmp_name, preg);
816 1.1 thorpej
817 1.1 thorpej sc->sc_type = wmp->wmp_type;
818 1.11 thorpej if (sc->sc_type < WM_T_82543) {
819 1.1 thorpej if (preg < 2) {
820 1.37 thorpej aprint_error("%s: i82542 must be at least rev. 2\n",
821 1.1 thorpej sc->sc_dev.dv_xname);
822 1.1 thorpej return;
823 1.1 thorpej }
824 1.1 thorpej if (preg < 3)
825 1.11 thorpej sc->sc_type = WM_T_82542_2_0;
826 1.1 thorpej }
827 1.1 thorpej
828 1.1 thorpej /*
829 1.53 thorpej * Map the device. All devices support memory-mapped acccess,
830 1.53 thorpej * and it is really required for normal operation.
831 1.1 thorpej */
832 1.1 thorpej memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
833 1.1 thorpej switch (memtype) {
834 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
835 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
836 1.1 thorpej memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
837 1.1 thorpej memtype, 0, &memt, &memh, NULL, NULL) == 0);
838 1.1 thorpej break;
839 1.1 thorpej default:
840 1.1 thorpej memh_valid = 0;
841 1.1 thorpej }
842 1.1 thorpej
843 1.1 thorpej if (memh_valid) {
844 1.1 thorpej sc->sc_st = memt;
845 1.1 thorpej sc->sc_sh = memh;
846 1.1 thorpej } else {
847 1.37 thorpej aprint_error("%s: unable to map device registers\n",
848 1.1 thorpej sc->sc_dev.dv_xname);
849 1.1 thorpej return;
850 1.1 thorpej }
851 1.1 thorpej
852 1.53 thorpej /*
853 1.53 thorpej * In addition, i82544 and later support I/O mapped indirect
854 1.53 thorpej * register access. It is not desirable (nor supported in
855 1.53 thorpej * this driver) to use it for normal operation, though it is
856 1.53 thorpej * required to work around bugs in some chip versions.
857 1.53 thorpej */
858 1.53 thorpej if (sc->sc_type >= WM_T_82544) {
859 1.53 thorpej /* First we have to find the I/O BAR. */
860 1.53 thorpej for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
861 1.53 thorpej if (pci_mapreg_type(pa->pa_pc, pa->pa_tag, i) ==
862 1.53 thorpej PCI_MAPREG_TYPE_IO)
863 1.53 thorpej break;
864 1.53 thorpej }
865 1.53 thorpej if (i == PCI_MAPREG_END)
866 1.53 thorpej aprint_error("%s: WARNING: unable to find I/O BAR\n",
867 1.53 thorpej sc->sc_dev.dv_xname);
868 1.88 briggs else {
869 1.88 briggs /*
870 1.88 briggs * The i8254x doesn't apparently respond when the
871 1.88 briggs * I/O BAR is 0, which looks somewhat like it's not
872 1.88 briggs * been configured.
873 1.88 briggs */
874 1.88 briggs preg = pci_conf_read(pc, pa->pa_tag, i);
875 1.88 briggs if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
876 1.93 thorpej aprint_error("%s: WARNING: I/O BAR at zero.\n",
877 1.88 briggs sc->sc_dev.dv_xname);
878 1.88 briggs } else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
879 1.53 thorpej 0, &sc->sc_iot, &sc->sc_ioh,
880 1.88 briggs NULL, NULL) == 0) {
881 1.88 briggs sc->sc_flags |= WM_F_IOH_VALID;
882 1.88 briggs } else {
883 1.88 briggs aprint_error("%s: WARNING: unable to map "
884 1.88 briggs "I/O space\n", sc->sc_dev.dv_xname);
885 1.88 briggs }
886 1.88 briggs }
887 1.88 briggs
888 1.53 thorpej }
889 1.53 thorpej
890 1.11 thorpej /* Enable bus mastering. Disable MWI on the i82542 2.0. */
891 1.1 thorpej preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
892 1.1 thorpej preg |= PCI_COMMAND_MASTER_ENABLE;
893 1.11 thorpej if (sc->sc_type < WM_T_82542_2_1)
894 1.1 thorpej preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
895 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
896 1.1 thorpej
897 1.122 christos /* power up chip */
898 1.122 christos if ((error = pci_activate(pa->pa_pc, pa->pa_tag, sc,
899 1.122 christos NULL)) && error != EOPNOTSUPP) {
900 1.122 christos aprint_error("%s: cannot activate %d\n", sc->sc_dev.dv_xname,
901 1.122 christos error);
902 1.122 christos return;
903 1.1 thorpej }
904 1.1 thorpej
905 1.1 thorpej /*
906 1.1 thorpej * Map and establish our interrupt.
907 1.1 thorpej */
908 1.1 thorpej if (pci_intr_map(pa, &ih)) {
909 1.37 thorpej aprint_error("%s: unable to map interrupt\n",
910 1.37 thorpej sc->sc_dev.dv_xname);
911 1.1 thorpej return;
912 1.1 thorpej }
913 1.1 thorpej intrstr = pci_intr_string(pc, ih);
914 1.1 thorpej sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, wm_intr, sc);
915 1.1 thorpej if (sc->sc_ih == NULL) {
916 1.37 thorpej aprint_error("%s: unable to establish interrupt",
917 1.1 thorpej sc->sc_dev.dv_xname);
918 1.1 thorpej if (intrstr != NULL)
919 1.37 thorpej aprint_normal(" at %s", intrstr);
920 1.37 thorpej aprint_normal("\n");
921 1.1 thorpej return;
922 1.1 thorpej }
923 1.37 thorpej aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
924 1.52 thorpej
925 1.52 thorpej /*
926 1.52 thorpej * Determine a few things about the bus we're connected to.
927 1.52 thorpej */
928 1.52 thorpej if (sc->sc_type < WM_T_82543) {
929 1.52 thorpej /* We don't really know the bus characteristics here. */
930 1.52 thorpej sc->sc_bus_speed = 33;
931 1.73 tron } else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
932 1.73 tron /*
933 1.73 tron * CSA (Communication Streaming Architecture) is about as fast
934 1.73 tron * a 32-bit 66MHz PCI Bus.
935 1.73 tron */
936 1.73 tron sc->sc_flags |= WM_F_CSA;
937 1.73 tron sc->sc_bus_speed = 66;
938 1.73 tron aprint_verbose("%s: Communication Streaming Architecture\n",
939 1.73 tron sc->sc_dev.dv_xname);
940 1.78 thorpej if (sc->sc_type == WM_T_82547) {
941 1.78 thorpej callout_init(&sc->sc_txfifo_ch);
942 1.78 thorpej callout_setfunc(&sc->sc_txfifo_ch,
943 1.78 thorpej wm_82547_txfifo_stall, sc);
944 1.78 thorpej aprint_verbose("%s: using 82547 Tx FIFO stall "
945 1.78 thorpej "work-around\n", sc->sc_dev.dv_xname);
946 1.78 thorpej }
947 1.116 msaitoh } else if (sc->sc_type >= WM_T_82571) {
948 1.117 msaitoh sc->sc_flags |= WM_F_PCIE | WM_F_EEPROM_SEMAPHORE;
949 1.116 msaitoh aprint_verbose("%s: PCI-Express bus\n", sc->sc_dev.dv_xname);
950 1.73 tron } else {
951 1.52 thorpej reg = CSR_READ(sc, WMREG_STATUS);
952 1.52 thorpej if (reg & STATUS_BUS64)
953 1.52 thorpej sc->sc_flags |= WM_F_BUS64;
954 1.52 thorpej if (sc->sc_type >= WM_T_82544 &&
955 1.54 thorpej (reg & STATUS_PCIX_MODE) != 0) {
956 1.54 thorpej pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
957 1.54 thorpej
958 1.52 thorpej sc->sc_flags |= WM_F_PCIX;
959 1.54 thorpej if (pci_get_capability(pa->pa_pc, pa->pa_tag,
960 1.54 thorpej PCI_CAP_PCIX,
961 1.54 thorpej &sc->sc_pcix_offset, NULL) == 0)
962 1.54 thorpej aprint_error("%s: unable to find PCIX "
963 1.54 thorpej "capability\n", sc->sc_dev.dv_xname);
964 1.54 thorpej else if (sc->sc_type != WM_T_82545_3 &&
965 1.54 thorpej sc->sc_type != WM_T_82546_3) {
966 1.54 thorpej /*
967 1.54 thorpej * Work around a problem caused by the BIOS
968 1.54 thorpej * setting the max memory read byte count
969 1.54 thorpej * incorrectly.
970 1.54 thorpej */
971 1.54 thorpej pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
972 1.54 thorpej sc->sc_pcix_offset + PCI_PCIX_CMD);
973 1.54 thorpej pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
974 1.54 thorpej sc->sc_pcix_offset + PCI_PCIX_STATUS);
975 1.54 thorpej
976 1.54 thorpej bytecnt =
977 1.54 thorpej (pcix_cmd & PCI_PCIX_CMD_BYTECNT_MASK) >>
978 1.54 thorpej PCI_PCIX_CMD_BYTECNT_SHIFT;
979 1.54 thorpej maxb =
980 1.54 thorpej (pcix_sts & PCI_PCIX_STATUS_MAXB_MASK) >>
981 1.54 thorpej PCI_PCIX_STATUS_MAXB_SHIFT;
982 1.54 thorpej if (bytecnt > maxb) {
983 1.54 thorpej aprint_verbose("%s: resetting PCI-X "
984 1.54 thorpej "MMRBC: %d -> %d\n",
985 1.54 thorpej sc->sc_dev.dv_xname,
986 1.54 thorpej 512 << bytecnt, 512 << maxb);
987 1.54 thorpej pcix_cmd = (pcix_cmd &
988 1.54 thorpej ~PCI_PCIX_CMD_BYTECNT_MASK) |
989 1.54 thorpej (maxb << PCI_PCIX_CMD_BYTECNT_SHIFT);
990 1.54 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag,
991 1.54 thorpej sc->sc_pcix_offset + PCI_PCIX_CMD,
992 1.54 thorpej pcix_cmd);
993 1.54 thorpej }
994 1.54 thorpej }
995 1.54 thorpej }
996 1.52 thorpej /*
997 1.52 thorpej * The quad port adapter is special; it has a PCIX-PCIX
998 1.52 thorpej * bridge on the board, and can run the secondary bus at
999 1.52 thorpej * a higher speed.
1000 1.52 thorpej */
1001 1.52 thorpej if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
1002 1.52 thorpej sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
1003 1.52 thorpej : 66;
1004 1.52 thorpej } else if (sc->sc_flags & WM_F_PCIX) {
1005 1.62 thorpej switch (reg & STATUS_PCIXSPD_MASK) {
1006 1.52 thorpej case STATUS_PCIXSPD_50_66:
1007 1.52 thorpej sc->sc_bus_speed = 66;
1008 1.52 thorpej break;
1009 1.52 thorpej case STATUS_PCIXSPD_66_100:
1010 1.52 thorpej sc->sc_bus_speed = 100;
1011 1.52 thorpej break;
1012 1.52 thorpej case STATUS_PCIXSPD_100_133:
1013 1.52 thorpej sc->sc_bus_speed = 133;
1014 1.52 thorpej break;
1015 1.52 thorpej default:
1016 1.52 thorpej aprint_error(
1017 1.52 thorpej "%s: unknown PCIXSPD %d; assuming 66MHz\n",
1018 1.62 thorpej sc->sc_dev.dv_xname,
1019 1.62 thorpej reg & STATUS_PCIXSPD_MASK);
1020 1.52 thorpej sc->sc_bus_speed = 66;
1021 1.52 thorpej }
1022 1.52 thorpej } else
1023 1.52 thorpej sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
1024 1.52 thorpej aprint_verbose("%s: %d-bit %dMHz %s bus\n", sc->sc_dev.dv_xname,
1025 1.52 thorpej (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
1026 1.52 thorpej (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
1027 1.52 thorpej }
1028 1.1 thorpej
1029 1.1 thorpej /*
1030 1.1 thorpej * Allocate the control data structures, and create and load the
1031 1.1 thorpej * DMA map for it.
1032 1.69 thorpej *
1033 1.69 thorpej * NOTE: All Tx descriptors must be in the same 4G segment of
1034 1.69 thorpej * memory. So must Rx descriptors. We simplify by allocating
1035 1.69 thorpej * both sets within the same 4G segment.
1036 1.1 thorpej */
1037 1.75 thorpej WM_NTXDESC(sc) = sc->sc_type < WM_T_82544 ?
1038 1.75 thorpej WM_NTXDESC_82542 : WM_NTXDESC_82544;
1039 1.75 thorpej cdata_size = sc->sc_type < WM_T_82544 ?
1040 1.75 thorpej sizeof(struct wm_control_data_82542) :
1041 1.75 thorpej sizeof(struct wm_control_data_82544);
1042 1.75 thorpej if ((error = bus_dmamem_alloc(sc->sc_dmat, cdata_size, PAGE_SIZE,
1043 1.75 thorpej (bus_size_t) 0x100000000ULL,
1044 1.69 thorpej &seg, 1, &rseg, 0)) != 0) {
1045 1.37 thorpej aprint_error(
1046 1.37 thorpej "%s: unable to allocate control data, error = %d\n",
1047 1.1 thorpej sc->sc_dev.dv_xname, error);
1048 1.1 thorpej goto fail_0;
1049 1.1 thorpej }
1050 1.1 thorpej
1051 1.75 thorpej if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg, cdata_size,
1052 1.69 thorpej (caddr_t *)&sc->sc_control_data, 0)) != 0) {
1053 1.37 thorpej aprint_error("%s: unable to map control data, error = %d\n",
1054 1.1 thorpej sc->sc_dev.dv_xname, error);
1055 1.1 thorpej goto fail_1;
1056 1.1 thorpej }
1057 1.1 thorpej
1058 1.75 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, cdata_size, 1, cdata_size,
1059 1.75 thorpej 0, 0, &sc->sc_cddmamap)) != 0) {
1060 1.37 thorpej aprint_error("%s: unable to create control data DMA map, "
1061 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, error);
1062 1.1 thorpej goto fail_2;
1063 1.1 thorpej }
1064 1.1 thorpej
1065 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
1066 1.75 thorpej sc->sc_control_data, cdata_size, NULL,
1067 1.69 thorpej 0)) != 0) {
1068 1.37 thorpej aprint_error(
1069 1.37 thorpej "%s: unable to load control data DMA map, error = %d\n",
1070 1.1 thorpej sc->sc_dev.dv_xname, error);
1071 1.1 thorpej goto fail_3;
1072 1.1 thorpej }
1073 1.1 thorpej
1074 1.74 tron
1075 1.1 thorpej /*
1076 1.1 thorpej * Create the transmit buffer DMA maps.
1077 1.1 thorpej */
1078 1.74 tron WM_TXQUEUELEN(sc) =
1079 1.74 tron (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
1080 1.74 tron WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
1081 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
1082 1.82 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
1083 1.79 thorpej WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
1084 1.69 thorpej &sc->sc_txsoft[i].txs_dmamap)) != 0) {
1085 1.37 thorpej aprint_error("%s: unable to create Tx DMA map %d, "
1086 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
1087 1.1 thorpej goto fail_4;
1088 1.1 thorpej }
1089 1.1 thorpej }
1090 1.1 thorpej
1091 1.1 thorpej /*
1092 1.1 thorpej * Create the receive buffer DMA maps.
1093 1.1 thorpej */
1094 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
1095 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
1096 1.69 thorpej MCLBYTES, 0, 0,
1097 1.69 thorpej &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
1098 1.37 thorpej aprint_error("%s: unable to create Rx DMA map %d, "
1099 1.1 thorpej "error = %d\n", sc->sc_dev.dv_xname, i, error);
1100 1.1 thorpej goto fail_5;
1101 1.1 thorpej }
1102 1.1 thorpej sc->sc_rxsoft[i].rxs_mbuf = NULL;
1103 1.1 thorpej }
1104 1.1 thorpej
1105 1.1 thorpej /*
1106 1.1 thorpej * Reset the chip to a known state.
1107 1.1 thorpej */
1108 1.1 thorpej wm_reset(sc);
1109 1.1 thorpej
1110 1.1 thorpej /*
1111 1.44 thorpej * Get some information about the EEPROM.
1112 1.44 thorpej */
1113 1.117 msaitoh if (sc->sc_type == WM_T_82573)
1114 1.117 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR;
1115 1.117 msaitoh else if (sc->sc_type > WM_T_82544)
1116 1.44 thorpej sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1117 1.117 msaitoh
1118 1.44 thorpej if (sc->sc_type <= WM_T_82544)
1119 1.44 thorpej sc->sc_ee_addrbits = 6;
1120 1.44 thorpej else if (sc->sc_type <= WM_T_82546_3) {
1121 1.44 thorpej reg = CSR_READ(sc, WMREG_EECD);
1122 1.44 thorpej if (reg & EECD_EE_SIZE)
1123 1.44 thorpej sc->sc_ee_addrbits = 8;
1124 1.44 thorpej else
1125 1.44 thorpej sc->sc_ee_addrbits = 6;
1126 1.57 thorpej } else if (sc->sc_type <= WM_T_82547_2) {
1127 1.57 thorpej reg = CSR_READ(sc, WMREG_EECD);
1128 1.57 thorpej if (reg & EECD_EE_TYPE) {
1129 1.57 thorpej sc->sc_flags |= WM_F_EEPROM_SPI;
1130 1.57 thorpej sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
1131 1.57 thorpej } else
1132 1.57 thorpej sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 8 : 6;
1133 1.117 msaitoh } else if ((sc->sc_type == WM_T_82573) &&
1134 1.117 msaitoh (wm_is_onboard_nvm_eeprom(sc) == 0)) {
1135 1.117 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH;
1136 1.57 thorpej } else {
1137 1.57 thorpej /* Assume everything else is SPI. */
1138 1.57 thorpej reg = CSR_READ(sc, WMREG_EECD);
1139 1.57 thorpej sc->sc_flags |= WM_F_EEPROM_SPI;
1140 1.57 thorpej sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
1141 1.44 thorpej }
1142 1.112 gavan
1143 1.112 gavan /*
1144 1.112 gavan * Defer printing the EEPROM type until after verifying the checksum
1145 1.112 gavan * This allows the EEPROM type to be printed correctly in the case
1146 1.112 gavan * that no EEPROM is attached.
1147 1.112 gavan */
1148 1.112 gavan
1149 1.112 gavan
1150 1.112 gavan /*
1151 1.113 gavan * Validate the EEPROM checksum. If the checksum fails, flag this for
1152 1.113 gavan * later, so we can fail future reads from the EEPROM.
1153 1.1 thorpej */
1154 1.113 gavan if (wm_validate_eeprom_checksum(sc))
1155 1.113 gavan sc->sc_flags |= WM_F_EEPROM_INVALID;
1156 1.112 gavan
1157 1.113 gavan if (sc->sc_flags & WM_F_EEPROM_INVALID)
1158 1.112 gavan aprint_verbose("%s: No EEPROM\n", sc->sc_dev.dv_xname);
1159 1.117 msaitoh else if (sc->sc_flags & WM_F_EEPROM_FLASH) {
1160 1.118 msaitoh aprint_verbose("%s: FLASH\n", sc->sc_dev.dv_xname);
1161 1.117 msaitoh } else {
1162 1.112 gavan if (sc->sc_flags & WM_F_EEPROM_SPI)
1163 1.112 gavan eetype = "SPI";
1164 1.112 gavan else
1165 1.112 gavan eetype = "MicroWire";
1166 1.112 gavan aprint_verbose("%s: %u word (%d address bits) %s EEPROM\n",
1167 1.112 gavan sc->sc_dev.dv_xname, 1U << sc->sc_ee_addrbits,
1168 1.112 gavan sc->sc_ee_addrbits, eetype);
1169 1.112 gavan }
1170 1.112 gavan
1171 1.113 gavan /*
1172 1.113 gavan * Read the Ethernet address from the EEPROM, if not first found
1173 1.113 gavan * in device properties.
1174 1.113 gavan */
1175 1.115 thorpej ea = prop_dictionary_get(device_properties(&sc->sc_dev), "mac-addr");
1176 1.115 thorpej if (ea != NULL) {
1177 1.115 thorpej KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
1178 1.115 thorpej KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
1179 1.115 thorpej memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
1180 1.115 thorpej } else {
1181 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_MACADDR,
1182 1.113 gavan sizeof(myea) / sizeof(myea[0]), myea)) {
1183 1.113 gavan aprint_error("%s: unable to read Ethernet address\n",
1184 1.113 gavan sc->sc_dev.dv_xname);
1185 1.113 gavan return;
1186 1.113 gavan }
1187 1.113 gavan enaddr[0] = myea[0] & 0xff;
1188 1.113 gavan enaddr[1] = myea[0] >> 8;
1189 1.113 gavan enaddr[2] = myea[1] & 0xff;
1190 1.113 gavan enaddr[3] = myea[1] >> 8;
1191 1.113 gavan enaddr[4] = myea[2] & 0xff;
1192 1.113 gavan enaddr[5] = myea[2] >> 8;
1193 1.113 gavan }
1194 1.1 thorpej
1195 1.17 thorpej /*
1196 1.17 thorpej * Toggle the LSB of the MAC address on the second port
1197 1.121 msaitoh * of the dual port controller.
1198 1.17 thorpej */
1199 1.121 msaitoh if (sc->sc_type == WM_T_82546 || sc->sc_type == WM_T_82546_3
1200 1.121 msaitoh || sc->sc_type == WM_T_82571) {
1201 1.17 thorpej if ((CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1)
1202 1.17 thorpej enaddr[5] ^= 1;
1203 1.17 thorpej }
1204 1.17 thorpej
1205 1.37 thorpej aprint_normal("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
1206 1.1 thorpej ether_sprintf(enaddr));
1207 1.1 thorpej
1208 1.1 thorpej /*
1209 1.1 thorpej * Read the config info from the EEPROM, and set up various
1210 1.1 thorpej * bits in the control registers based on their contents.
1211 1.1 thorpej */
1212 1.115 thorpej pn = prop_dictionary_get(device_properties(&sc->sc_dev),
1213 1.115 thorpej "i82543-cfg1");
1214 1.115 thorpej if (pn != NULL) {
1215 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1216 1.115 thorpej cfg1 = (uint16_t) prop_number_integer_value(pn);
1217 1.115 thorpej } else {
1218 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_CFG1, 1, &cfg1)) {
1219 1.113 gavan aprint_error("%s: unable to read CFG1\n",
1220 1.113 gavan sc->sc_dev.dv_xname);
1221 1.113 gavan return;
1222 1.113 gavan }
1223 1.51 thorpej }
1224 1.115 thorpej
1225 1.115 thorpej pn = prop_dictionary_get(device_properties(&sc->sc_dev),
1226 1.115 thorpej "i82543-cfg2");
1227 1.115 thorpej if (pn != NULL) {
1228 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1229 1.115 thorpej cfg2 = (uint16_t) prop_number_integer_value(pn);
1230 1.115 thorpej } else {
1231 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &cfg2)) {
1232 1.113 gavan aprint_error("%s: unable to read CFG2\n",
1233 1.113 gavan sc->sc_dev.dv_xname);
1234 1.113 gavan return;
1235 1.113 gavan }
1236 1.51 thorpej }
1237 1.115 thorpej
1238 1.51 thorpej if (sc->sc_type >= WM_T_82544) {
1239 1.115 thorpej pn = prop_dictionary_get(device_properties(&sc->sc_dev),
1240 1.115 thorpej "i82543-swdpin");
1241 1.115 thorpej if (pn != NULL) {
1242 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1243 1.115 thorpej swdpin = (uint16_t) prop_number_integer_value(pn);
1244 1.115 thorpej } else {
1245 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_SWDPIN, 1, &swdpin)) {
1246 1.113 gavan aprint_error("%s: unable to read SWDPIN\n",
1247 1.113 gavan sc->sc_dev.dv_xname);
1248 1.113 gavan return;
1249 1.113 gavan }
1250 1.51 thorpej }
1251 1.51 thorpej }
1252 1.1 thorpej
1253 1.1 thorpej if (cfg1 & EEPROM_CFG1_ILOS)
1254 1.1 thorpej sc->sc_ctrl |= CTRL_ILOS;
1255 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
1256 1.1 thorpej sc->sc_ctrl |=
1257 1.1 thorpej ((swdpin >> EEPROM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
1258 1.1 thorpej CTRL_SWDPIO_SHIFT;
1259 1.1 thorpej sc->sc_ctrl |=
1260 1.1 thorpej ((swdpin >> EEPROM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
1261 1.1 thorpej CTRL_SWDPINS_SHIFT;
1262 1.1 thorpej } else {
1263 1.1 thorpej sc->sc_ctrl |=
1264 1.1 thorpej ((cfg1 >> EEPROM_CFG1_SWDPIO_SHIFT) & 0xf) <<
1265 1.1 thorpej CTRL_SWDPIO_SHIFT;
1266 1.1 thorpej }
1267 1.1 thorpej
1268 1.1 thorpej #if 0
1269 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
1270 1.1 thorpej if (cfg1 & EEPROM_CFG1_IPS0)
1271 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS;
1272 1.1 thorpej if (cfg1 & EEPROM_CFG1_IPS1)
1273 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
1274 1.1 thorpej sc->sc_ctrl_ext |=
1275 1.1 thorpej ((swdpin >> (EEPROM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
1276 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
1277 1.1 thorpej sc->sc_ctrl_ext |=
1278 1.1 thorpej ((swdpin >> (EEPROM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
1279 1.1 thorpej CTRL_EXT_SWDPINS_SHIFT;
1280 1.1 thorpej } else {
1281 1.1 thorpej sc->sc_ctrl_ext |=
1282 1.1 thorpej ((cfg2 >> EEPROM_CFG2_SWDPIO_SHIFT) & 0xf) <<
1283 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
1284 1.1 thorpej }
1285 1.1 thorpej #endif
1286 1.1 thorpej
1287 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
1288 1.1 thorpej #if 0
1289 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
1290 1.1 thorpej #endif
1291 1.1 thorpej
1292 1.1 thorpej /*
1293 1.1 thorpej * Set up some register offsets that are different between
1294 1.11 thorpej * the i82542 and the i82543 and later chips.
1295 1.1 thorpej */
1296 1.11 thorpej if (sc->sc_type < WM_T_82543) {
1297 1.1 thorpej sc->sc_rdt_reg = WMREG_OLD_RDT0;
1298 1.1 thorpej sc->sc_tdt_reg = WMREG_OLD_TDT;
1299 1.1 thorpej } else {
1300 1.1 thorpej sc->sc_rdt_reg = WMREG_RDT;
1301 1.1 thorpej sc->sc_tdt_reg = WMREG_TDT;
1302 1.1 thorpej }
1303 1.1 thorpej
1304 1.1 thorpej /*
1305 1.1 thorpej * Determine if we're TBI or GMII mode, and initialize the
1306 1.1 thorpej * media structures accordingly.
1307 1.1 thorpej */
1308 1.11 thorpej if (sc->sc_type < WM_T_82543 ||
1309 1.1 thorpej (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
1310 1.1 thorpej if (wmp->wmp_flags & WMP_F_1000T)
1311 1.37 thorpej aprint_error("%s: WARNING: TBIMODE set on 1000BASE-T "
1312 1.1 thorpej "product!\n", sc->sc_dev.dv_xname);
1313 1.1 thorpej wm_tbi_mediainit(sc);
1314 1.1 thorpej } else {
1315 1.1 thorpej if (wmp->wmp_flags & WMP_F_1000X)
1316 1.37 thorpej aprint_error("%s: WARNING: TBIMODE clear on 1000BASE-X "
1317 1.1 thorpej "product!\n", sc->sc_dev.dv_xname);
1318 1.1 thorpej wm_gmii_mediainit(sc);
1319 1.1 thorpej }
1320 1.1 thorpej
1321 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
1322 1.1 thorpej strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
1323 1.1 thorpej ifp->if_softc = sc;
1324 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1325 1.1 thorpej ifp->if_ioctl = wm_ioctl;
1326 1.1 thorpej ifp->if_start = wm_start;
1327 1.1 thorpej ifp->if_watchdog = wm_watchdog;
1328 1.1 thorpej ifp->if_init = wm_init;
1329 1.1 thorpej ifp->if_stop = wm_stop;
1330 1.58 ragge IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
1331 1.1 thorpej IFQ_SET_READY(&ifp->if_snd);
1332 1.1 thorpej
1333 1.120 msaitoh if (sc->sc_type != WM_T_82573)
1334 1.120 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1335 1.41 tls
1336 1.1 thorpej /*
1337 1.11 thorpej * If we're a i82543 or greater, we can support VLANs.
1338 1.1 thorpej */
1339 1.11 thorpej if (sc->sc_type >= WM_T_82543)
1340 1.1 thorpej sc->sc_ethercom.ec_capabilities |=
1341 1.1 thorpej ETHERCAP_VLAN_MTU /* XXXJRT | ETHERCAP_VLAN_HWTAGGING */;
1342 1.1 thorpej
1343 1.1 thorpej /*
1344 1.1 thorpej * We can perform TCPv4 and UDPv4 checkums in-bound. Only
1345 1.11 thorpej * on i82543 and later.
1346 1.1 thorpej */
1347 1.11 thorpej if (sc->sc_type >= WM_T_82543)
1348 1.1 thorpej ifp->if_capabilities |=
1349 1.103 yamt IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
1350 1.103 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
1351 1.107 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
1352 1.107 yamt IFCAP_CSUM_TCPv6_Tx |
1353 1.107 yamt IFCAP_CSUM_UDPv6_Tx;
1354 1.1 thorpej
1355 1.99 matt /*
1356 1.99 matt * If we're a i82544 or greater (except i82547), we can do
1357 1.99 matt * TCP segmentation offload.
1358 1.99 matt */
1359 1.99 matt if (sc->sc_type >= WM_T_82544 && sc->sc_type != WM_T_82547)
1360 1.99 matt ifp->if_capabilities |= IFCAP_TSOv4;
1361 1.99 matt
1362 1.1 thorpej /*
1363 1.1 thorpej * Attach the interface.
1364 1.1 thorpej */
1365 1.1 thorpej if_attach(ifp);
1366 1.1 thorpej ether_ifattach(ifp, enaddr);
1367 1.21 itojun #if NRND > 0
1368 1.21 itojun rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
1369 1.21 itojun RND_TYPE_NET, 0);
1370 1.21 itojun #endif
1371 1.1 thorpej
1372 1.1 thorpej #ifdef WM_EVENT_COUNTERS
1373 1.1 thorpej /* Attach event counters. */
1374 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
1375 1.1 thorpej NULL, sc->sc_dev.dv_xname, "txsstall");
1376 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
1377 1.1 thorpej NULL, sc->sc_dev.dv_xname, "txdstall");
1378 1.78 thorpej evcnt_attach_dynamic(&sc->sc_ev_txfifo_stall, EVCNT_TYPE_MISC,
1379 1.78 thorpej NULL, sc->sc_dev.dv_xname, "txfifo_stall");
1380 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdw, EVCNT_TYPE_INTR,
1381 1.4 thorpej NULL, sc->sc_dev.dv_xname, "txdw");
1382 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txqe, EVCNT_TYPE_INTR,
1383 1.4 thorpej NULL, sc->sc_dev.dv_xname, "txqe");
1384 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
1385 1.1 thorpej NULL, sc->sc_dev.dv_xname, "rxintr");
1386 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
1387 1.1 thorpej NULL, sc->sc_dev.dv_xname, "linkintr");
1388 1.1 thorpej
1389 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
1390 1.1 thorpej NULL, sc->sc_dev.dv_xname, "rxipsum");
1391 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxtusum, EVCNT_TYPE_MISC,
1392 1.1 thorpej NULL, sc->sc_dev.dv_xname, "rxtusum");
1393 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
1394 1.1 thorpej NULL, sc->sc_dev.dv_xname, "txipsum");
1395 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txtusum, EVCNT_TYPE_MISC,
1396 1.1 thorpej NULL, sc->sc_dev.dv_xname, "txtusum");
1397 1.107 yamt evcnt_attach_dynamic(&sc->sc_ev_txtusum6, EVCNT_TYPE_MISC,
1398 1.107 yamt NULL, sc->sc_dev.dv_xname, "txtusum6");
1399 1.1 thorpej
1400 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtso, EVCNT_TYPE_MISC,
1401 1.99 matt NULL, sc->sc_dev.dv_xname, "txtso");
1402 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtsopain, EVCNT_TYPE_MISC,
1403 1.99 matt NULL, sc->sc_dev.dv_xname, "txtsopain");
1404 1.99 matt
1405 1.75 thorpej for (i = 0; i < WM_NTXSEGS; i++) {
1406 1.75 thorpej sprintf(wm_txseg_evcnt_names[i], "txseg%d", i);
1407 1.2 thorpej evcnt_attach_dynamic(&sc->sc_ev_txseg[i], EVCNT_TYPE_MISC,
1408 1.2 thorpej NULL, sc->sc_dev.dv_xname, wm_txseg_evcnt_names[i]);
1409 1.75 thorpej }
1410 1.2 thorpej
1411 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdrop, EVCNT_TYPE_MISC,
1412 1.1 thorpej NULL, sc->sc_dev.dv_xname, "txdrop");
1413 1.1 thorpej
1414 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_tu, EVCNT_TYPE_MISC,
1415 1.1 thorpej NULL, sc->sc_dev.dv_xname, "tu");
1416 1.71 thorpej
1417 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
1418 1.71 thorpej NULL, sc->sc_dev.dv_xname, "tx_xoff");
1419 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
1420 1.71 thorpej NULL, sc->sc_dev.dv_xname, "tx_xon");
1421 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
1422 1.71 thorpej NULL, sc->sc_dev.dv_xname, "rx_xoff");
1423 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
1424 1.71 thorpej NULL, sc->sc_dev.dv_xname, "rx_xon");
1425 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
1426 1.71 thorpej NULL, sc->sc_dev.dv_xname, "rx_macctl");
1427 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
1428 1.1 thorpej
1429 1.1 thorpej /*
1430 1.1 thorpej * Make sure the interface is shutdown during reboot.
1431 1.1 thorpej */
1432 1.1 thorpej sc->sc_sdhook = shutdownhook_establish(wm_shutdown, sc);
1433 1.1 thorpej if (sc->sc_sdhook == NULL)
1434 1.37 thorpej aprint_error("%s: WARNING: unable to establish shutdown hook\n",
1435 1.1 thorpej sc->sc_dev.dv_xname);
1436 1.123 jmcneill
1437 1.125 jmcneill sc->sc_powerhook = powerhook_establish(sc->sc_dev.dv_xname,
1438 1.125 jmcneill wm_powerhook, sc);
1439 1.123 jmcneill if (sc->sc_powerhook == NULL)
1440 1.123 jmcneill aprint_error("%s: can't establish powerhook\n",
1441 1.123 jmcneill sc->sc_dev.dv_xname);
1442 1.1 thorpej return;
1443 1.1 thorpej
1444 1.1 thorpej /*
1445 1.1 thorpej * Free any resources we've allocated during the failed attach
1446 1.1 thorpej * attempt. Do this in reverse order and fall through.
1447 1.1 thorpej */
1448 1.1 thorpej fail_5:
1449 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
1450 1.1 thorpej if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
1451 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
1452 1.1 thorpej sc->sc_rxsoft[i].rxs_dmamap);
1453 1.1 thorpej }
1454 1.1 thorpej fail_4:
1455 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
1456 1.1 thorpej if (sc->sc_txsoft[i].txs_dmamap != NULL)
1457 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
1458 1.1 thorpej sc->sc_txsoft[i].txs_dmamap);
1459 1.1 thorpej }
1460 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
1461 1.1 thorpej fail_3:
1462 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
1463 1.1 thorpej fail_2:
1464 1.1 thorpej bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_control_data,
1465 1.75 thorpej cdata_size);
1466 1.1 thorpej fail_1:
1467 1.1 thorpej bus_dmamem_free(sc->sc_dmat, &seg, rseg);
1468 1.1 thorpej fail_0:
1469 1.1 thorpej return;
1470 1.1 thorpej }
1471 1.1 thorpej
1472 1.1 thorpej /*
1473 1.1 thorpej * wm_shutdown:
1474 1.1 thorpej *
1475 1.1 thorpej * Make sure the interface is stopped at reboot time.
1476 1.1 thorpej */
1477 1.47 thorpej static void
1478 1.1 thorpej wm_shutdown(void *arg)
1479 1.1 thorpej {
1480 1.1 thorpej struct wm_softc *sc = arg;
1481 1.1 thorpej
1482 1.1 thorpej wm_stop(&sc->sc_ethercom.ec_if, 1);
1483 1.1 thorpej }
1484 1.1 thorpej
1485 1.123 jmcneill static void
1486 1.123 jmcneill wm_powerhook(int why, void *arg)
1487 1.123 jmcneill {
1488 1.123 jmcneill struct wm_softc *sc = arg;
1489 1.123 jmcneill struct ifnet *ifp = &sc->sc_ethercom.ec_if;
1490 1.123 jmcneill pci_chipset_tag_t pc = sc->sc_pc;
1491 1.123 jmcneill pcitag_t tag = sc->sc_pcitag;
1492 1.123 jmcneill
1493 1.123 jmcneill switch (why) {
1494 1.123 jmcneill case PWR_SOFTSUSPEND:
1495 1.123 jmcneill wm_shutdown(sc);
1496 1.123 jmcneill break;
1497 1.123 jmcneill case PWR_SOFTRESUME:
1498 1.123 jmcneill ifp->if_flags &= ~IFF_RUNNING;
1499 1.123 jmcneill wm_init(ifp);
1500 1.123 jmcneill if (ifp->if_flags & IFF_RUNNING)
1501 1.123 jmcneill wm_start(ifp);
1502 1.123 jmcneill break;
1503 1.123 jmcneill case PWR_SUSPEND:
1504 1.123 jmcneill pci_conf_capture(pc, tag, &sc->sc_pciconf);
1505 1.123 jmcneill break;
1506 1.123 jmcneill case PWR_RESUME:
1507 1.123 jmcneill pci_conf_restore(pc, tag, &sc->sc_pciconf);
1508 1.123 jmcneill break;
1509 1.123 jmcneill }
1510 1.123 jmcneill
1511 1.123 jmcneill return;
1512 1.123 jmcneill }
1513 1.123 jmcneill
1514 1.1 thorpej /*
1515 1.86 thorpej * wm_tx_offload:
1516 1.1 thorpej *
1517 1.1 thorpej * Set up TCP/IP checksumming parameters for the
1518 1.1 thorpej * specified packet.
1519 1.1 thorpej */
1520 1.1 thorpej static int
1521 1.86 thorpej wm_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs, uint32_t *cmdp,
1522 1.65 tsutsui uint8_t *fieldsp)
1523 1.1 thorpej {
1524 1.4 thorpej struct mbuf *m0 = txs->txs_mbuf;
1525 1.1 thorpej struct livengood_tcpip_ctxdesc *t;
1526 1.98 thorpej uint32_t ipcs, tucs, cmd, cmdlen, seg;
1527 1.13 thorpej struct ether_header *eh;
1528 1.1 thorpej int offset, iphl;
1529 1.98 thorpej uint8_t fields;
1530 1.1 thorpej
1531 1.1 thorpej /*
1532 1.1 thorpej * XXX It would be nice if the mbuf pkthdr had offset
1533 1.1 thorpej * fields for the protocol headers.
1534 1.1 thorpej */
1535 1.1 thorpej
1536 1.13 thorpej eh = mtod(m0, struct ether_header *);
1537 1.13 thorpej switch (htons(eh->ether_type)) {
1538 1.13 thorpej case ETHERTYPE_IP:
1539 1.107 yamt case ETHERTYPE_IPV6:
1540 1.13 thorpej offset = ETHER_HDR_LEN;
1541 1.35 thorpej break;
1542 1.35 thorpej
1543 1.35 thorpej case ETHERTYPE_VLAN:
1544 1.35 thorpej offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
1545 1.13 thorpej break;
1546 1.13 thorpej
1547 1.13 thorpej default:
1548 1.13 thorpej /*
1549 1.13 thorpej * Don't support this protocol or encapsulation.
1550 1.13 thorpej */
1551 1.13 thorpej *fieldsp = 0;
1552 1.13 thorpej *cmdp = 0;
1553 1.13 thorpej return (0);
1554 1.13 thorpej }
1555 1.1 thorpej
1556 1.107 yamt if ((m0->m_pkthdr.csum_flags &
1557 1.107 yamt (M_CSUM_TSOv4|M_CSUM_UDPv4|M_CSUM_TCPv4)) != 0) {
1558 1.107 yamt iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
1559 1.107 yamt } else {
1560 1.107 yamt iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
1561 1.107 yamt }
1562 1.1 thorpej
1563 1.98 thorpej cmd = WTX_CMD_DEXT | WTX_DTYP_D;
1564 1.98 thorpej cmdlen = WTX_CMD_DEXT | WTX_DTYP_C | WTX_CMD_IDE;
1565 1.98 thorpej seg = 0;
1566 1.98 thorpej fields = 0;
1567 1.98 thorpej
1568 1.99 matt if (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) {
1569 1.99 matt int hlen = offset + iphl;
1570 1.99 matt WM_EVCNT_INCR(&sc->sc_ev_txtso);
1571 1.99 matt if (__predict_false(m0->m_len <
1572 1.99 matt (hlen + sizeof(struct tcphdr)))) {
1573 1.99 matt /*
1574 1.99 matt * TCP/IP headers are not in the first mbuf; we need
1575 1.99 matt * to do this the slow and painful way. Let's just
1576 1.99 matt * hope this doesn't happen very often.
1577 1.99 matt */
1578 1.99 matt struct ip ip;
1579 1.99 matt struct tcphdr th;
1580 1.99 matt
1581 1.99 matt WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
1582 1.99 matt
1583 1.99 matt m_copydata(m0, offset, sizeof(ip), &ip);
1584 1.99 matt m_copydata(m0, hlen, sizeof(th), &th);
1585 1.99 matt
1586 1.100 matt ip.ip_len = 0;
1587 1.100 matt
1588 1.100 matt m_copyback(m0, hlen + offsetof(struct ip, ip_len),
1589 1.100 matt sizeof(ip.ip_len), &ip.ip_len);
1590 1.100 matt
1591 1.99 matt th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
1592 1.99 matt ip.ip_dst.s_addr, htons(IPPROTO_TCP));
1593 1.99 matt
1594 1.99 matt m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
1595 1.99 matt sizeof(th.th_sum), &th.th_sum);
1596 1.99 matt
1597 1.99 matt hlen += th.th_off << 2;
1598 1.99 matt } else {
1599 1.99 matt /*
1600 1.99 matt * TCP/IP headers are in the first mbuf; we can do
1601 1.99 matt * this the easy way.
1602 1.99 matt */
1603 1.99 matt struct ip *ip =
1604 1.99 matt (struct ip *) (mtod(m0, caddr_t) + offset);
1605 1.99 matt struct tcphdr *th =
1606 1.99 matt (struct tcphdr *) (mtod(m0, caddr_t) + hlen);
1607 1.99 matt
1608 1.100 matt ip->ip_len = 0;
1609 1.99 matt th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
1610 1.99 matt ip->ip_dst.s_addr, htons(IPPROTO_TCP));
1611 1.99 matt
1612 1.99 matt hlen += th->th_off << 2;
1613 1.99 matt }
1614 1.99 matt
1615 1.99 matt cmd |= WTX_TCPIP_CMD_TSE;
1616 1.99 matt cmdlen |= WTX_TCPIP_CMD_TSE | WTX_TCPIP_CMD_IP |
1617 1.99 matt WTX_TCPIP_CMD_TCP | (m0->m_pkthdr.len - hlen);
1618 1.99 matt seg = WTX_TCPIP_SEG_HDRLEN(hlen) |
1619 1.99 matt WTX_TCPIP_SEG_MSS(m0->m_pkthdr.segsz);
1620 1.99 matt }
1621 1.99 matt
1622 1.13 thorpej /*
1623 1.13 thorpej * NOTE: Even if we're not using the IP or TCP/UDP checksum
1624 1.13 thorpej * offload feature, if we load the context descriptor, we
1625 1.13 thorpej * MUST provide valid values for IPCSS and TUCSS fields.
1626 1.13 thorpej */
1627 1.13 thorpej
1628 1.87 thorpej ipcs = WTX_TCPIP_IPCSS(offset) |
1629 1.87 thorpej WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
1630 1.87 thorpej WTX_TCPIP_IPCSE(offset + iphl - 1);
1631 1.99 matt if (m0->m_pkthdr.csum_flags & (M_CSUM_IPv4|M_CSUM_TSOv4)) {
1632 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txipsum);
1633 1.65 tsutsui fields |= WTX_IXSM;
1634 1.13 thorpej }
1635 1.1 thorpej
1636 1.1 thorpej offset += iphl;
1637 1.1 thorpej
1638 1.99 matt if (m0->m_pkthdr.csum_flags &
1639 1.99 matt (M_CSUM_TCPv4|M_CSUM_UDPv4|M_CSUM_TSOv4)) {
1640 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txtusum);
1641 1.65 tsutsui fields |= WTX_TXSM;
1642 1.65 tsutsui tucs = WTX_TCPIP_TUCSS(offset) |
1643 1.107 yamt WTX_TCPIP_TUCSO(offset +
1644 1.107 yamt M_CSUM_DATA_IPv4_OFFSET(m0->m_pkthdr.csum_data)) |
1645 1.107 yamt WTX_TCPIP_TUCSE(0) /* rest of packet */;
1646 1.107 yamt } else if ((m0->m_pkthdr.csum_flags &
1647 1.107 yamt (M_CSUM_TCPv6|M_CSUM_UDPv6)) != 0) {
1648 1.107 yamt WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
1649 1.107 yamt fields |= WTX_TXSM;
1650 1.107 yamt tucs = WTX_TCPIP_TUCSS(offset) |
1651 1.107 yamt WTX_TCPIP_TUCSO(offset +
1652 1.107 yamt M_CSUM_DATA_IPv6_OFFSET(m0->m_pkthdr.csum_data)) |
1653 1.107 yamt WTX_TCPIP_TUCSE(0) /* rest of packet */;
1654 1.13 thorpej } else {
1655 1.13 thorpej /* Just initialize it to a valid TCP context. */
1656 1.65 tsutsui tucs = WTX_TCPIP_TUCSS(offset) |
1657 1.13 thorpej WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
1658 1.65 tsutsui WTX_TCPIP_TUCSE(0) /* rest of packet */;
1659 1.13 thorpej }
1660 1.1 thorpej
1661 1.87 thorpej /* Fill in the context descriptor. */
1662 1.87 thorpej t = (struct livengood_tcpip_ctxdesc *)
1663 1.87 thorpej &sc->sc_txdescs[sc->sc_txnext];
1664 1.87 thorpej t->tcpip_ipcs = htole32(ipcs);
1665 1.87 thorpej t->tcpip_tucs = htole32(tucs);
1666 1.98 thorpej t->tcpip_cmdlen = htole32(cmdlen);
1667 1.98 thorpej t->tcpip_seg = htole32(seg);
1668 1.87 thorpej WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
1669 1.5 thorpej
1670 1.87 thorpej sc->sc_txnext = WM_NEXTTX(sc, sc->sc_txnext);
1671 1.87 thorpej txs->txs_ndesc++;
1672 1.1 thorpej
1673 1.98 thorpej *cmdp = cmd;
1674 1.1 thorpej *fieldsp = fields;
1675 1.1 thorpej
1676 1.1 thorpej return (0);
1677 1.1 thorpej }
1678 1.1 thorpej
1679 1.75 thorpej static void
1680 1.75 thorpej wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
1681 1.75 thorpej {
1682 1.75 thorpej struct mbuf *m;
1683 1.75 thorpej int i;
1684 1.75 thorpej
1685 1.84 thorpej log(LOG_DEBUG, "%s: mbuf chain:\n", sc->sc_dev.dv_xname);
1686 1.75 thorpej for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
1687 1.84 thorpej log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
1688 1.84 thorpej "m_flags = 0x%08x\n", sc->sc_dev.dv_xname,
1689 1.75 thorpej m->m_data, m->m_len, m->m_flags);
1690 1.84 thorpej log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", sc->sc_dev.dv_xname,
1691 1.84 thorpej i, i == 1 ? "" : "s");
1692 1.75 thorpej }
1693 1.75 thorpej
1694 1.1 thorpej /*
1695 1.78 thorpej * wm_82547_txfifo_stall:
1696 1.78 thorpej *
1697 1.78 thorpej * Callout used to wait for the 82547 Tx FIFO to drain,
1698 1.78 thorpej * reset the FIFO pointers, and restart packet transmission.
1699 1.78 thorpej */
1700 1.78 thorpej static void
1701 1.78 thorpej wm_82547_txfifo_stall(void *arg)
1702 1.78 thorpej {
1703 1.78 thorpej struct wm_softc *sc = arg;
1704 1.78 thorpej int s;
1705 1.78 thorpej
1706 1.78 thorpej s = splnet();
1707 1.78 thorpej
1708 1.78 thorpej if (sc->sc_txfifo_stall) {
1709 1.78 thorpej if (CSR_READ(sc, WMREG_TDT) == CSR_READ(sc, WMREG_TDH) &&
1710 1.78 thorpej CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
1711 1.78 thorpej CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
1712 1.78 thorpej /*
1713 1.78 thorpej * Packets have drained. Stop transmitter, reset
1714 1.78 thorpej * FIFO pointers, restart transmitter, and kick
1715 1.78 thorpej * the packet queue.
1716 1.78 thorpej */
1717 1.78 thorpej uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
1718 1.78 thorpej CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
1719 1.78 thorpej CSR_WRITE(sc, WMREG_TDFT, sc->sc_txfifo_addr);
1720 1.78 thorpej CSR_WRITE(sc, WMREG_TDFH, sc->sc_txfifo_addr);
1721 1.78 thorpej CSR_WRITE(sc, WMREG_TDFTS, sc->sc_txfifo_addr);
1722 1.78 thorpej CSR_WRITE(sc, WMREG_TDFHS, sc->sc_txfifo_addr);
1723 1.78 thorpej CSR_WRITE(sc, WMREG_TCTL, tctl);
1724 1.78 thorpej CSR_WRITE_FLUSH(sc);
1725 1.78 thorpej
1726 1.78 thorpej sc->sc_txfifo_head = 0;
1727 1.78 thorpej sc->sc_txfifo_stall = 0;
1728 1.78 thorpej wm_start(&sc->sc_ethercom.ec_if);
1729 1.78 thorpej } else {
1730 1.78 thorpej /*
1731 1.78 thorpej * Still waiting for packets to drain; try again in
1732 1.78 thorpej * another tick.
1733 1.78 thorpej */
1734 1.78 thorpej callout_schedule(&sc->sc_txfifo_ch, 1);
1735 1.78 thorpej }
1736 1.78 thorpej }
1737 1.78 thorpej
1738 1.78 thorpej splx(s);
1739 1.78 thorpej }
1740 1.78 thorpej
1741 1.78 thorpej /*
1742 1.78 thorpej * wm_82547_txfifo_bugchk:
1743 1.78 thorpej *
1744 1.78 thorpej * Check for bug condition in the 82547 Tx FIFO. We need to
1745 1.78 thorpej * prevent enqueueing a packet that would wrap around the end
1746 1.78 thorpej * if the Tx FIFO ring buffer, otherwise the chip will croak.
1747 1.78 thorpej *
1748 1.78 thorpej * We do this by checking the amount of space before the end
1749 1.78 thorpej * of the Tx FIFO buffer. If the packet will not fit, we "stall"
1750 1.78 thorpej * the Tx FIFO, wait for all remaining packets to drain, reset
1751 1.78 thorpej * the internal FIFO pointers to the beginning, and restart
1752 1.78 thorpej * transmission on the interface.
1753 1.78 thorpej */
1754 1.78 thorpej #define WM_FIFO_HDR 0x10
1755 1.78 thorpej #define WM_82547_PAD_LEN 0x3e0
1756 1.78 thorpej static int
1757 1.78 thorpej wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
1758 1.78 thorpej {
1759 1.78 thorpej int space = sc->sc_txfifo_size - sc->sc_txfifo_head;
1760 1.78 thorpej int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
1761 1.78 thorpej
1762 1.78 thorpej /* Just return if already stalled. */
1763 1.78 thorpej if (sc->sc_txfifo_stall)
1764 1.78 thorpej return (1);
1765 1.78 thorpej
1766 1.78 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX) {
1767 1.78 thorpej /* Stall only occurs in half-duplex mode. */
1768 1.78 thorpej goto send_packet;
1769 1.78 thorpej }
1770 1.78 thorpej
1771 1.78 thorpej if (len >= WM_82547_PAD_LEN + space) {
1772 1.78 thorpej sc->sc_txfifo_stall = 1;
1773 1.78 thorpej callout_schedule(&sc->sc_txfifo_ch, 1);
1774 1.78 thorpej return (1);
1775 1.78 thorpej }
1776 1.78 thorpej
1777 1.78 thorpej send_packet:
1778 1.78 thorpej sc->sc_txfifo_head += len;
1779 1.78 thorpej if (sc->sc_txfifo_head >= sc->sc_txfifo_size)
1780 1.78 thorpej sc->sc_txfifo_head -= sc->sc_txfifo_size;
1781 1.78 thorpej
1782 1.78 thorpej return (0);
1783 1.78 thorpej }
1784 1.78 thorpej
1785 1.78 thorpej /*
1786 1.1 thorpej * wm_start: [ifnet interface function]
1787 1.1 thorpej *
1788 1.1 thorpej * Start packet transmission on the interface.
1789 1.1 thorpej */
1790 1.47 thorpej static void
1791 1.1 thorpej wm_start(struct ifnet *ifp)
1792 1.1 thorpej {
1793 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
1794 1.30 itojun struct mbuf *m0;
1795 1.30 itojun #if 0 /* XXXJRT */
1796 1.30 itojun struct m_tag *mtag;
1797 1.30 itojun #endif
1798 1.1 thorpej struct wm_txsoft *txs;
1799 1.1 thorpej bus_dmamap_t dmamap;
1800 1.99 matt int error, nexttx, lasttx = -1, ofree, seg, segs_needed, use_tso;
1801 1.80 thorpej bus_addr_t curaddr;
1802 1.80 thorpej bus_size_t seglen, curlen;
1803 1.65 tsutsui uint32_t cksumcmd;
1804 1.65 tsutsui uint8_t cksumfields;
1805 1.1 thorpej
1806 1.1 thorpej if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
1807 1.1 thorpej return;
1808 1.1 thorpej
1809 1.1 thorpej /*
1810 1.1 thorpej * Remember the previous number of free descriptors.
1811 1.1 thorpej */
1812 1.1 thorpej ofree = sc->sc_txfree;
1813 1.1 thorpej
1814 1.1 thorpej /*
1815 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
1816 1.1 thorpej * until we drain the queue, or use up all available transmit
1817 1.1 thorpej * descriptors.
1818 1.1 thorpej */
1819 1.1 thorpej for (;;) {
1820 1.1 thorpej /* Grab a packet off the queue. */
1821 1.1 thorpej IFQ_POLL(&ifp->if_snd, m0);
1822 1.1 thorpej if (m0 == NULL)
1823 1.1 thorpej break;
1824 1.1 thorpej
1825 1.1 thorpej DPRINTF(WM_DEBUG_TX,
1826 1.1 thorpej ("%s: TX: have packet to transmit: %p\n",
1827 1.1 thorpej sc->sc_dev.dv_xname, m0));
1828 1.1 thorpej
1829 1.1 thorpej /* Get a work queue entry. */
1830 1.74 tron if (sc->sc_txsfree < WM_TXQUEUE_GC(sc)) {
1831 1.10 thorpej wm_txintr(sc);
1832 1.10 thorpej if (sc->sc_txsfree == 0) {
1833 1.10 thorpej DPRINTF(WM_DEBUG_TX,
1834 1.10 thorpej ("%s: TX: no free job descriptors\n",
1835 1.10 thorpej sc->sc_dev.dv_xname));
1836 1.10 thorpej WM_EVCNT_INCR(&sc->sc_ev_txsstall);
1837 1.10 thorpej break;
1838 1.10 thorpej }
1839 1.1 thorpej }
1840 1.1 thorpej
1841 1.1 thorpej txs = &sc->sc_txsoft[sc->sc_txsnext];
1842 1.1 thorpej dmamap = txs->txs_dmamap;
1843 1.1 thorpej
1844 1.99 matt use_tso = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
1845 1.99 matt
1846 1.99 matt /*
1847 1.99 matt * So says the Linux driver:
1848 1.99 matt * The controller does a simple calculation to make sure
1849 1.99 matt * there is enough room in the FIFO before initiating the
1850 1.99 matt * DMA for each buffer. The calc is:
1851 1.99 matt * 4 = ceil(buffer len / MSS)
1852 1.99 matt * To make sure we don't overrun the FIFO, adjust the max
1853 1.99 matt * buffer len if the MSS drops.
1854 1.99 matt */
1855 1.99 matt dmamap->dm_maxsegsz =
1856 1.99 matt (use_tso && (m0->m_pkthdr.segsz << 2) < WTX_MAX_LEN)
1857 1.99 matt ? m0->m_pkthdr.segsz << 2
1858 1.99 matt : WTX_MAX_LEN;
1859 1.99 matt
1860 1.1 thorpej /*
1861 1.1 thorpej * Load the DMA map. If this fails, the packet either
1862 1.1 thorpej * didn't fit in the allotted number of segments, or we
1863 1.1 thorpej * were short on resources. For the too-many-segments
1864 1.1 thorpej * case, we simply report an error and drop the packet,
1865 1.1 thorpej * since we can't sanely copy a jumbo packet to a single
1866 1.1 thorpej * buffer.
1867 1.1 thorpej */
1868 1.1 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
1869 1.1 thorpej BUS_DMA_WRITE|BUS_DMA_NOWAIT);
1870 1.1 thorpej if (error) {
1871 1.1 thorpej if (error == EFBIG) {
1872 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdrop);
1873 1.84 thorpej log(LOG_ERR, "%s: Tx packet consumes too many "
1874 1.1 thorpej "DMA segments, dropping...\n",
1875 1.1 thorpej sc->sc_dev.dv_xname);
1876 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
1877 1.75 thorpej wm_dump_mbuf_chain(sc, m0);
1878 1.1 thorpej m_freem(m0);
1879 1.1 thorpej continue;
1880 1.1 thorpej }
1881 1.1 thorpej /*
1882 1.1 thorpej * Short on resources, just stop for now.
1883 1.1 thorpej */
1884 1.1 thorpej DPRINTF(WM_DEBUG_TX,
1885 1.1 thorpej ("%s: TX: dmamap load failed: %d\n",
1886 1.1 thorpej sc->sc_dev.dv_xname, error));
1887 1.1 thorpej break;
1888 1.1 thorpej }
1889 1.1 thorpej
1890 1.80 thorpej segs_needed = dmamap->dm_nsegs;
1891 1.99 matt if (use_tso) {
1892 1.99 matt /* For sentinel descriptor; see below. */
1893 1.99 matt segs_needed++;
1894 1.99 matt }
1895 1.80 thorpej
1896 1.1 thorpej /*
1897 1.1 thorpej * Ensure we have enough descriptors free to describe
1898 1.1 thorpej * the packet. Note, we always reserve one descriptor
1899 1.1 thorpej * at the end of the ring due to the semantics of the
1900 1.1 thorpej * TDT register, plus one more in the event we need
1901 1.87 thorpej * to load offload context.
1902 1.1 thorpej */
1903 1.80 thorpej if (segs_needed > sc->sc_txfree - 2) {
1904 1.1 thorpej /*
1905 1.1 thorpej * Not enough free descriptors to transmit this
1906 1.1 thorpej * packet. We haven't committed anything yet,
1907 1.1 thorpej * so just unload the DMA map, put the packet
1908 1.1 thorpej * pack on the queue, and punt. Notify the upper
1909 1.1 thorpej * layer that there are no more slots left.
1910 1.1 thorpej */
1911 1.1 thorpej DPRINTF(WM_DEBUG_TX,
1912 1.104 ross ("%s: TX: need %d (%d) descriptors, have %d\n",
1913 1.80 thorpej sc->sc_dev.dv_xname, dmamap->dm_nsegs, segs_needed,
1914 1.1 thorpej sc->sc_txfree - 1));
1915 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
1916 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
1917 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdstall);
1918 1.1 thorpej break;
1919 1.1 thorpej }
1920 1.1 thorpej
1921 1.78 thorpej /*
1922 1.78 thorpej * Check for 82547 Tx FIFO bug. We need to do this
1923 1.78 thorpej * once we know we can transmit the packet, since we
1924 1.78 thorpej * do some internal FIFO space accounting here.
1925 1.78 thorpej */
1926 1.78 thorpej if (sc->sc_type == WM_T_82547 &&
1927 1.78 thorpej wm_82547_txfifo_bugchk(sc, m0)) {
1928 1.78 thorpej DPRINTF(WM_DEBUG_TX,
1929 1.78 thorpej ("%s: TX: 82547 Tx FIFO bug detected\n",
1930 1.78 thorpej sc->sc_dev.dv_xname));
1931 1.78 thorpej ifp->if_flags |= IFF_OACTIVE;
1932 1.78 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
1933 1.78 thorpej WM_EVCNT_INCR(&sc->sc_ev_txfifo_stall);
1934 1.78 thorpej break;
1935 1.78 thorpej }
1936 1.78 thorpej
1937 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
1938 1.1 thorpej
1939 1.1 thorpej /*
1940 1.1 thorpej * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
1941 1.1 thorpej */
1942 1.1 thorpej
1943 1.1 thorpej DPRINTF(WM_DEBUG_TX,
1944 1.80 thorpej ("%s: TX: packet has %d (%d) DMA segments\n",
1945 1.80 thorpej sc->sc_dev.dv_xname, dmamap->dm_nsegs, segs_needed));
1946 1.1 thorpej
1947 1.2 thorpej WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
1948 1.1 thorpej
1949 1.1 thorpej /*
1950 1.4 thorpej * Store a pointer to the packet so that we can free it
1951 1.4 thorpej * later.
1952 1.4 thorpej *
1953 1.4 thorpej * Initially, we consider the number of descriptors the
1954 1.4 thorpej * packet uses the number of DMA segments. This may be
1955 1.4 thorpej * incremented by 1 if we do checksum offload (a descriptor
1956 1.4 thorpej * is used to set the checksum context).
1957 1.4 thorpej */
1958 1.4 thorpej txs->txs_mbuf = m0;
1959 1.6 thorpej txs->txs_firstdesc = sc->sc_txnext;
1960 1.80 thorpej txs->txs_ndesc = segs_needed;
1961 1.4 thorpej
1962 1.86 thorpej /* Set up offload parameters for this packet. */
1963 1.1 thorpej if (m0->m_pkthdr.csum_flags &
1964 1.107 yamt (M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4|
1965 1.107 yamt M_CSUM_TCPv6|M_CSUM_UDPv6)) {
1966 1.86 thorpej if (wm_tx_offload(sc, txs, &cksumcmd,
1967 1.86 thorpej &cksumfields) != 0) {
1968 1.1 thorpej /* Error message already displayed. */
1969 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
1970 1.1 thorpej continue;
1971 1.1 thorpej }
1972 1.1 thorpej } else {
1973 1.1 thorpej cksumcmd = 0;
1974 1.1 thorpej cksumfields = 0;
1975 1.1 thorpej }
1976 1.1 thorpej
1977 1.98 thorpej cksumcmd |= WTX_CMD_IDE | WTX_CMD_IFCS;
1978 1.6 thorpej
1979 1.81 thorpej /* Sync the DMA map. */
1980 1.81 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
1981 1.81 thorpej BUS_DMASYNC_PREWRITE);
1982 1.81 thorpej
1983 1.1 thorpej /*
1984 1.1 thorpej * Initialize the transmit descriptor.
1985 1.1 thorpej */
1986 1.1 thorpej for (nexttx = sc->sc_txnext, seg = 0;
1987 1.80 thorpej seg < dmamap->dm_nsegs; seg++) {
1988 1.80 thorpej for (seglen = dmamap->dm_segs[seg].ds_len,
1989 1.80 thorpej curaddr = dmamap->dm_segs[seg].ds_addr;
1990 1.80 thorpej seglen != 0;
1991 1.80 thorpej curaddr += curlen, seglen -= curlen,
1992 1.80 thorpej nexttx = WM_NEXTTX(sc, nexttx)) {
1993 1.80 thorpej curlen = seglen;
1994 1.80 thorpej
1995 1.99 matt /*
1996 1.99 matt * So says the Linux driver:
1997 1.99 matt * Work around for premature descriptor
1998 1.99 matt * write-backs in TSO mode. Append a
1999 1.99 matt * 4-byte sentinel descriptor.
2000 1.99 matt */
2001 1.99 matt if (use_tso &&
2002 1.99 matt seg == dmamap->dm_nsegs - 1 &&
2003 1.99 matt curlen > 8)
2004 1.99 matt curlen -= 4;
2005 1.99 matt
2006 1.80 thorpej wm_set_dma_addr(
2007 1.80 thorpej &sc->sc_txdescs[nexttx].wtx_addr,
2008 1.80 thorpej curaddr);
2009 1.80 thorpej sc->sc_txdescs[nexttx].wtx_cmdlen =
2010 1.80 thorpej htole32(cksumcmd | curlen);
2011 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_status =
2012 1.80 thorpej 0;
2013 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_options =
2014 1.80 thorpej cksumfields;
2015 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
2016 1.80 thorpej lasttx = nexttx;
2017 1.1 thorpej
2018 1.80 thorpej DPRINTF(WM_DEBUG_TX,
2019 1.104 ross ("%s: TX: desc %d: low 0x%08lx, "
2020 1.80 thorpej "len 0x%04x\n",
2021 1.80 thorpej sc->sc_dev.dv_xname, nexttx,
2022 1.104 ross curaddr & 0xffffffffUL, (unsigned)curlen));
2023 1.80 thorpej }
2024 1.1 thorpej }
2025 1.59 christos
2026 1.59 christos KASSERT(lasttx != -1);
2027 1.1 thorpej
2028 1.1 thorpej /*
2029 1.1 thorpej * Set up the command byte on the last descriptor of
2030 1.1 thorpej * the packet. If we're in the interrupt delay window,
2031 1.1 thorpej * delay the interrupt.
2032 1.1 thorpej */
2033 1.1 thorpej sc->sc_txdescs[lasttx].wtx_cmdlen |=
2034 1.98 thorpej htole32(WTX_CMD_EOP | WTX_CMD_RS);
2035 1.1 thorpej
2036 1.1 thorpej #if 0 /* XXXJRT */
2037 1.1 thorpej /*
2038 1.1 thorpej * If VLANs are enabled and the packet has a VLAN tag, set
2039 1.1 thorpej * up the descriptor to encapsulate the packet for us.
2040 1.1 thorpej *
2041 1.1 thorpej * This is only valid on the last descriptor of the packet.
2042 1.1 thorpej */
2043 1.94 jdolecek if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
2044 1.1 thorpej sc->sc_txdescs[lasttx].wtx_cmdlen |=
2045 1.1 thorpej htole32(WTX_CMD_VLE);
2046 1.65 tsutsui sc->sc_txdescs[lasttx].wtx_fields.wtxu_vlan
2047 1.94 jdolecek = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
2048 1.1 thorpej }
2049 1.1 thorpej #endif /* XXXJRT */
2050 1.1 thorpej
2051 1.6 thorpej txs->txs_lastdesc = lasttx;
2052 1.6 thorpej
2053 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2054 1.1 thorpej ("%s: TX: desc %d: cmdlen 0x%08x\n", sc->sc_dev.dv_xname,
2055 1.65 tsutsui lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
2056 1.1 thorpej
2057 1.1 thorpej /* Sync the descriptors we're using. */
2058 1.80 thorpej WM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndesc,
2059 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
2060 1.1 thorpej
2061 1.1 thorpej /* Give the packet to the chip. */
2062 1.1 thorpej CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
2063 1.1 thorpej
2064 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2065 1.1 thorpej ("%s: TX: TDT -> %d\n", sc->sc_dev.dv_xname, nexttx));
2066 1.1 thorpej
2067 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2068 1.1 thorpej ("%s: TX: finished transmitting packet, job %d\n",
2069 1.1 thorpej sc->sc_dev.dv_xname, sc->sc_txsnext));
2070 1.1 thorpej
2071 1.1 thorpej /* Advance the tx pointer. */
2072 1.4 thorpej sc->sc_txfree -= txs->txs_ndesc;
2073 1.1 thorpej sc->sc_txnext = nexttx;
2074 1.1 thorpej
2075 1.1 thorpej sc->sc_txsfree--;
2076 1.74 tron sc->sc_txsnext = WM_NEXTTXS(sc, sc->sc_txsnext);
2077 1.1 thorpej
2078 1.1 thorpej #if NBPFILTER > 0
2079 1.1 thorpej /* Pass the packet to any BPF listeners. */
2080 1.1 thorpej if (ifp->if_bpf)
2081 1.1 thorpej bpf_mtap(ifp->if_bpf, m0);
2082 1.1 thorpej #endif /* NBPFILTER > 0 */
2083 1.1 thorpej }
2084 1.1 thorpej
2085 1.6 thorpej if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
2086 1.1 thorpej /* No more slots; notify upper layer. */
2087 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
2088 1.1 thorpej }
2089 1.1 thorpej
2090 1.1 thorpej if (sc->sc_txfree != ofree) {
2091 1.1 thorpej /* Set a watchdog timer in case the chip flakes out. */
2092 1.1 thorpej ifp->if_timer = 5;
2093 1.1 thorpej }
2094 1.1 thorpej }
2095 1.1 thorpej
2096 1.1 thorpej /*
2097 1.1 thorpej * wm_watchdog: [ifnet interface function]
2098 1.1 thorpej *
2099 1.1 thorpej * Watchdog timer handler.
2100 1.1 thorpej */
2101 1.47 thorpej static void
2102 1.1 thorpej wm_watchdog(struct ifnet *ifp)
2103 1.1 thorpej {
2104 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2105 1.1 thorpej
2106 1.1 thorpej /*
2107 1.1 thorpej * Since we're using delayed interrupts, sweep up
2108 1.1 thorpej * before we report an error.
2109 1.1 thorpej */
2110 1.1 thorpej wm_txintr(sc);
2111 1.1 thorpej
2112 1.75 thorpej if (sc->sc_txfree != WM_NTXDESC(sc)) {
2113 1.84 thorpej log(LOG_ERR,
2114 1.84 thorpej "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
2115 1.2 thorpej sc->sc_dev.dv_xname, sc->sc_txfree, sc->sc_txsfree,
2116 1.2 thorpej sc->sc_txnext);
2117 1.1 thorpej ifp->if_oerrors++;
2118 1.1 thorpej
2119 1.1 thorpej /* Reset the interface. */
2120 1.1 thorpej (void) wm_init(ifp);
2121 1.1 thorpej }
2122 1.1 thorpej
2123 1.1 thorpej /* Try to get more packets going. */
2124 1.1 thorpej wm_start(ifp);
2125 1.1 thorpej }
2126 1.1 thorpej
2127 1.1 thorpej /*
2128 1.1 thorpej * wm_ioctl: [ifnet interface function]
2129 1.1 thorpej *
2130 1.1 thorpej * Handle control requests from the operator.
2131 1.1 thorpej */
2132 1.47 thorpej static int
2133 1.1 thorpej wm_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
2134 1.1 thorpej {
2135 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2136 1.1 thorpej struct ifreq *ifr = (struct ifreq *) data;
2137 1.1 thorpej int s, error;
2138 1.1 thorpej
2139 1.1 thorpej s = splnet();
2140 1.1 thorpej
2141 1.1 thorpej switch (cmd) {
2142 1.1 thorpej case SIOCSIFMEDIA:
2143 1.1 thorpej case SIOCGIFMEDIA:
2144 1.71 thorpej /* Flow control requires full-duplex mode. */
2145 1.71 thorpej if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
2146 1.71 thorpej (ifr->ifr_media & IFM_FDX) == 0)
2147 1.71 thorpej ifr->ifr_media &= ~IFM_ETH_FMASK;
2148 1.71 thorpej if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
2149 1.71 thorpej if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
2150 1.71 thorpej /* We can do both TXPAUSE and RXPAUSE. */
2151 1.71 thorpej ifr->ifr_media |=
2152 1.71 thorpej IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
2153 1.71 thorpej }
2154 1.71 thorpej sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
2155 1.71 thorpej }
2156 1.1 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
2157 1.1 thorpej break;
2158 1.1 thorpej default:
2159 1.1 thorpej error = ether_ioctl(ifp, cmd, data);
2160 1.1 thorpej if (error == ENETRESET) {
2161 1.1 thorpej /*
2162 1.1 thorpej * Multicast list has changed; set the hardware filter
2163 1.1 thorpej * accordingly.
2164 1.1 thorpej */
2165 1.83 thorpej if (ifp->if_flags & IFF_RUNNING)
2166 1.83 thorpej wm_set_filter(sc);
2167 1.1 thorpej error = 0;
2168 1.1 thorpej }
2169 1.1 thorpej break;
2170 1.1 thorpej }
2171 1.1 thorpej
2172 1.1 thorpej /* Try to get more packets going. */
2173 1.1 thorpej wm_start(ifp);
2174 1.1 thorpej
2175 1.1 thorpej splx(s);
2176 1.1 thorpej return (error);
2177 1.1 thorpej }
2178 1.1 thorpej
2179 1.1 thorpej /*
2180 1.1 thorpej * wm_intr:
2181 1.1 thorpej *
2182 1.1 thorpej * Interrupt service routine.
2183 1.1 thorpej */
2184 1.47 thorpej static int
2185 1.1 thorpej wm_intr(void *arg)
2186 1.1 thorpej {
2187 1.1 thorpej struct wm_softc *sc = arg;
2188 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2189 1.1 thorpej uint32_t icr;
2190 1.108 yamt int handled = 0;
2191 1.1 thorpej
2192 1.108 yamt while (1 /* CONSTCOND */) {
2193 1.1 thorpej icr = CSR_READ(sc, WMREG_ICR);
2194 1.1 thorpej if ((icr & sc->sc_icr) == 0)
2195 1.1 thorpej break;
2196 1.21 itojun
2197 1.22 itojun #if 0 /*NRND > 0*/
2198 1.21 itojun if (RND_ENABLED(&sc->rnd_source))
2199 1.21 itojun rnd_add_uint32(&sc->rnd_source, icr);
2200 1.21 itojun #endif
2201 1.1 thorpej
2202 1.1 thorpej handled = 1;
2203 1.1 thorpej
2204 1.10 thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
2205 1.1 thorpej if (icr & (ICR_RXDMT0|ICR_RXT0)) {
2206 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2207 1.1 thorpej ("%s: RX: got Rx intr 0x%08x\n",
2208 1.1 thorpej sc->sc_dev.dv_xname,
2209 1.1 thorpej icr & (ICR_RXDMT0|ICR_RXT0)));
2210 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_rxintr);
2211 1.1 thorpej }
2212 1.10 thorpej #endif
2213 1.10 thorpej wm_rxintr(sc);
2214 1.1 thorpej
2215 1.10 thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
2216 1.10 thorpej if (icr & ICR_TXDW) {
2217 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2218 1.67 thorpej ("%s: TX: got TXDW interrupt\n",
2219 1.1 thorpej sc->sc_dev.dv_xname));
2220 1.10 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdw);
2221 1.10 thorpej }
2222 1.4 thorpej #endif
2223 1.10 thorpej wm_txintr(sc);
2224 1.1 thorpej
2225 1.1 thorpej if (icr & (ICR_LSC|ICR_RXSEQ|ICR_RXCFG)) {
2226 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_linkintr);
2227 1.1 thorpej wm_linkintr(sc, icr);
2228 1.1 thorpej }
2229 1.1 thorpej
2230 1.1 thorpej if (icr & ICR_RXO) {
2231 1.108 yamt ifp->if_ierrors++;
2232 1.108 yamt #if defined(WM_DEBUG)
2233 1.84 thorpej log(LOG_WARNING, "%s: Receive overrun\n",
2234 1.84 thorpej sc->sc_dev.dv_xname);
2235 1.108 yamt #endif /* defined(WM_DEBUG) */
2236 1.1 thorpej }
2237 1.1 thorpej }
2238 1.1 thorpej
2239 1.1 thorpej if (handled) {
2240 1.1 thorpej /* Try to get more packets going. */
2241 1.1 thorpej wm_start(ifp);
2242 1.1 thorpej }
2243 1.1 thorpej
2244 1.1 thorpej return (handled);
2245 1.1 thorpej }
2246 1.1 thorpej
2247 1.1 thorpej /*
2248 1.1 thorpej * wm_txintr:
2249 1.1 thorpej *
2250 1.1 thorpej * Helper; handle transmit interrupts.
2251 1.1 thorpej */
2252 1.47 thorpej static void
2253 1.1 thorpej wm_txintr(struct wm_softc *sc)
2254 1.1 thorpej {
2255 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2256 1.1 thorpej struct wm_txsoft *txs;
2257 1.1 thorpej uint8_t status;
2258 1.1 thorpej int i;
2259 1.1 thorpej
2260 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
2261 1.1 thorpej
2262 1.1 thorpej /*
2263 1.1 thorpej * Go through the Tx list and free mbufs for those
2264 1.16 simonb * frames which have been transmitted.
2265 1.1 thorpej */
2266 1.74 tron for (i = sc->sc_txsdirty; sc->sc_txsfree != WM_TXQUEUELEN(sc);
2267 1.74 tron i = WM_NEXTTXS(sc, i), sc->sc_txsfree++) {
2268 1.1 thorpej txs = &sc->sc_txsoft[i];
2269 1.1 thorpej
2270 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2271 1.1 thorpej ("%s: TX: checking job %d\n", sc->sc_dev.dv_xname, i));
2272 1.1 thorpej
2273 1.80 thorpej WM_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_ndesc,
2274 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
2275 1.1 thorpej
2276 1.65 tsutsui status =
2277 1.65 tsutsui sc->sc_txdescs[txs->txs_lastdesc].wtx_fields.wtxu_status;
2278 1.20 thorpej if ((status & WTX_ST_DD) == 0) {
2279 1.20 thorpej WM_CDTXSYNC(sc, txs->txs_lastdesc, 1,
2280 1.20 thorpej BUS_DMASYNC_PREREAD);
2281 1.1 thorpej break;
2282 1.20 thorpej }
2283 1.1 thorpej
2284 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2285 1.1 thorpej ("%s: TX: job %d done: descs %d..%d\n",
2286 1.1 thorpej sc->sc_dev.dv_xname, i, txs->txs_firstdesc,
2287 1.1 thorpej txs->txs_lastdesc));
2288 1.1 thorpej
2289 1.1 thorpej /*
2290 1.1 thorpej * XXX We should probably be using the statistics
2291 1.1 thorpej * XXX registers, but I don't know if they exist
2292 1.11 thorpej * XXX on chips before the i82544.
2293 1.1 thorpej */
2294 1.1 thorpej
2295 1.1 thorpej #ifdef WM_EVENT_COUNTERS
2296 1.1 thorpej if (status & WTX_ST_TU)
2297 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_tu);
2298 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
2299 1.1 thorpej
2300 1.1 thorpej if (status & (WTX_ST_EC|WTX_ST_LC)) {
2301 1.1 thorpej ifp->if_oerrors++;
2302 1.1 thorpej if (status & WTX_ST_LC)
2303 1.84 thorpej log(LOG_WARNING, "%s: late collision\n",
2304 1.1 thorpej sc->sc_dev.dv_xname);
2305 1.1 thorpej else if (status & WTX_ST_EC) {
2306 1.1 thorpej ifp->if_collisions += 16;
2307 1.84 thorpej log(LOG_WARNING, "%s: excessive collisions\n",
2308 1.1 thorpej sc->sc_dev.dv_xname);
2309 1.1 thorpej }
2310 1.1 thorpej } else
2311 1.1 thorpej ifp->if_opackets++;
2312 1.1 thorpej
2313 1.4 thorpej sc->sc_txfree += txs->txs_ndesc;
2314 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
2315 1.1 thorpej 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
2316 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
2317 1.1 thorpej m_freem(txs->txs_mbuf);
2318 1.1 thorpej txs->txs_mbuf = NULL;
2319 1.1 thorpej }
2320 1.1 thorpej
2321 1.1 thorpej /* Update the dirty transmit buffer pointer. */
2322 1.1 thorpej sc->sc_txsdirty = i;
2323 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2324 1.1 thorpej ("%s: TX: txsdirty -> %d\n", sc->sc_dev.dv_xname, i));
2325 1.1 thorpej
2326 1.1 thorpej /*
2327 1.1 thorpej * If there are no more pending transmissions, cancel the watchdog
2328 1.1 thorpej * timer.
2329 1.1 thorpej */
2330 1.74 tron if (sc->sc_txsfree == WM_TXQUEUELEN(sc))
2331 1.1 thorpej ifp->if_timer = 0;
2332 1.1 thorpej }
2333 1.1 thorpej
2334 1.1 thorpej /*
2335 1.1 thorpej * wm_rxintr:
2336 1.1 thorpej *
2337 1.1 thorpej * Helper; handle receive interrupts.
2338 1.1 thorpej */
2339 1.47 thorpej static void
2340 1.1 thorpej wm_rxintr(struct wm_softc *sc)
2341 1.1 thorpej {
2342 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2343 1.1 thorpej struct wm_rxsoft *rxs;
2344 1.1 thorpej struct mbuf *m;
2345 1.1 thorpej int i, len;
2346 1.1 thorpej uint8_t status, errors;
2347 1.1 thorpej
2348 1.1 thorpej for (i = sc->sc_rxptr;; i = WM_NEXTRX(i)) {
2349 1.1 thorpej rxs = &sc->sc_rxsoft[i];
2350 1.1 thorpej
2351 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2352 1.1 thorpej ("%s: RX: checking descriptor %d\n",
2353 1.1 thorpej sc->sc_dev.dv_xname, i));
2354 1.1 thorpej
2355 1.1 thorpej WM_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
2356 1.1 thorpej
2357 1.1 thorpej status = sc->sc_rxdescs[i].wrx_status;
2358 1.1 thorpej errors = sc->sc_rxdescs[i].wrx_errors;
2359 1.1 thorpej len = le16toh(sc->sc_rxdescs[i].wrx_len);
2360 1.1 thorpej
2361 1.1 thorpej if ((status & WRX_ST_DD) == 0) {
2362 1.1 thorpej /*
2363 1.1 thorpej * We have processed all of the receive descriptors.
2364 1.1 thorpej */
2365 1.20 thorpej WM_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD);
2366 1.1 thorpej break;
2367 1.1 thorpej }
2368 1.1 thorpej
2369 1.1 thorpej if (__predict_false(sc->sc_rxdiscard)) {
2370 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2371 1.1 thorpej ("%s: RX: discarding contents of descriptor %d\n",
2372 1.1 thorpej sc->sc_dev.dv_xname, i));
2373 1.1 thorpej WM_INIT_RXDESC(sc, i);
2374 1.1 thorpej if (status & WRX_ST_EOP) {
2375 1.1 thorpej /* Reset our state. */
2376 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2377 1.1 thorpej ("%s: RX: resetting rxdiscard -> 0\n",
2378 1.1 thorpej sc->sc_dev.dv_xname));
2379 1.1 thorpej sc->sc_rxdiscard = 0;
2380 1.1 thorpej }
2381 1.1 thorpej continue;
2382 1.1 thorpej }
2383 1.1 thorpej
2384 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2385 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
2386 1.1 thorpej
2387 1.1 thorpej m = rxs->rxs_mbuf;
2388 1.1 thorpej
2389 1.1 thorpej /*
2390 1.124 wrstuden * Add a new receive buffer to the ring, unless of
2391 1.124 wrstuden * course the length is zero. Treat the latter as a
2392 1.124 wrstuden * failed mapping.
2393 1.1 thorpej */
2394 1.124 wrstuden if ((len == 0) || (wm_add_rxbuf(sc, i) != 0)) {
2395 1.1 thorpej /*
2396 1.1 thorpej * Failed, throw away what we've done so
2397 1.1 thorpej * far, and discard the rest of the packet.
2398 1.1 thorpej */
2399 1.1 thorpej ifp->if_ierrors++;
2400 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2401 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
2402 1.1 thorpej WM_INIT_RXDESC(sc, i);
2403 1.1 thorpej if ((status & WRX_ST_EOP) == 0)
2404 1.1 thorpej sc->sc_rxdiscard = 1;
2405 1.1 thorpej if (sc->sc_rxhead != NULL)
2406 1.1 thorpej m_freem(sc->sc_rxhead);
2407 1.1 thorpej WM_RXCHAIN_RESET(sc);
2408 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2409 1.1 thorpej ("%s: RX: Rx buffer allocation failed, "
2410 1.1 thorpej "dropping packet%s\n", sc->sc_dev.dv_xname,
2411 1.1 thorpej sc->sc_rxdiscard ? " (discard)" : ""));
2412 1.1 thorpej continue;
2413 1.1 thorpej }
2414 1.1 thorpej
2415 1.1 thorpej WM_RXCHAIN_LINK(sc, m);
2416 1.1 thorpej
2417 1.1 thorpej m->m_len = len;
2418 1.1 thorpej
2419 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2420 1.1 thorpej ("%s: RX: buffer at %p len %d\n",
2421 1.1 thorpej sc->sc_dev.dv_xname, m->m_data, len));
2422 1.1 thorpej
2423 1.1 thorpej /*
2424 1.1 thorpej * If this is not the end of the packet, keep
2425 1.1 thorpej * looking.
2426 1.1 thorpej */
2427 1.1 thorpej if ((status & WRX_ST_EOP) == 0) {
2428 1.1 thorpej sc->sc_rxlen += len;
2429 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2430 1.1 thorpej ("%s: RX: not yet EOP, rxlen -> %d\n",
2431 1.1 thorpej sc->sc_dev.dv_xname, sc->sc_rxlen));
2432 1.1 thorpej continue;
2433 1.1 thorpej }
2434 1.1 thorpej
2435 1.1 thorpej /*
2436 1.93 thorpej * Okay, we have the entire packet now. The chip is
2437 1.93 thorpej * configured to include the FCS (not all chips can
2438 1.93 thorpej * be configured to strip it), so we need to trim it.
2439 1.1 thorpej */
2440 1.93 thorpej m->m_len -= ETHER_CRC_LEN;
2441 1.93 thorpej
2442 1.1 thorpej *sc->sc_rxtailp = NULL;
2443 1.111 thorpej len = m->m_len + sc->sc_rxlen;
2444 1.1 thorpej m = sc->sc_rxhead;
2445 1.1 thorpej
2446 1.1 thorpej WM_RXCHAIN_RESET(sc);
2447 1.1 thorpej
2448 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2449 1.1 thorpej ("%s: RX: have entire packet, len -> %d\n",
2450 1.1 thorpej sc->sc_dev.dv_xname, len));
2451 1.1 thorpej
2452 1.1 thorpej /*
2453 1.1 thorpej * If an error occurred, update stats and drop the packet.
2454 1.1 thorpej */
2455 1.1 thorpej if (errors &
2456 1.1 thorpej (WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE)) {
2457 1.1 thorpej ifp->if_ierrors++;
2458 1.1 thorpej if (errors & WRX_ER_SE)
2459 1.84 thorpej log(LOG_WARNING, "%s: symbol error\n",
2460 1.1 thorpej sc->sc_dev.dv_xname);
2461 1.1 thorpej else if (errors & WRX_ER_SEQ)
2462 1.84 thorpej log(LOG_WARNING, "%s: receive sequence error\n",
2463 1.1 thorpej sc->sc_dev.dv_xname);
2464 1.1 thorpej else if (errors & WRX_ER_CE)
2465 1.84 thorpej log(LOG_WARNING, "%s: CRC error\n",
2466 1.1 thorpej sc->sc_dev.dv_xname);
2467 1.1 thorpej m_freem(m);
2468 1.1 thorpej continue;
2469 1.1 thorpej }
2470 1.1 thorpej
2471 1.1 thorpej /*
2472 1.1 thorpej * No errors. Receive the packet.
2473 1.1 thorpej */
2474 1.1 thorpej m->m_pkthdr.rcvif = ifp;
2475 1.1 thorpej m->m_pkthdr.len = len;
2476 1.1 thorpej
2477 1.1 thorpej #if 0 /* XXXJRT */
2478 1.1 thorpej /*
2479 1.1 thorpej * If VLANs are enabled, VLAN packets have been unwrapped
2480 1.1 thorpej * for us. Associate the tag with the packet.
2481 1.1 thorpej */
2482 1.94 jdolecek if ((status & WRX_ST_VP) != 0) {
2483 1.94 jdolecek VLAN_INPUT_TAG(ifp, m,
2484 1.94 jdolecek le16toh(sc->sc_rxdescs[i].wrx_special,
2485 1.94 jdolecek continue);
2486 1.1 thorpej }
2487 1.1 thorpej #endif /* XXXJRT */
2488 1.1 thorpej
2489 1.1 thorpej /*
2490 1.1 thorpej * Set up checksum info for this packet.
2491 1.1 thorpej */
2492 1.106 yamt if ((status & WRX_ST_IXSM) == 0) {
2493 1.106 yamt if (status & WRX_ST_IPCS) {
2494 1.106 yamt WM_EVCNT_INCR(&sc->sc_ev_rxipsum);
2495 1.106 yamt m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
2496 1.106 yamt if (errors & WRX_ER_IPE)
2497 1.106 yamt m->m_pkthdr.csum_flags |=
2498 1.106 yamt M_CSUM_IPv4_BAD;
2499 1.106 yamt }
2500 1.106 yamt if (status & WRX_ST_TCPCS) {
2501 1.106 yamt /*
2502 1.106 yamt * Note: we don't know if this was TCP or UDP,
2503 1.106 yamt * so we just set both bits, and expect the
2504 1.106 yamt * upper layers to deal.
2505 1.106 yamt */
2506 1.106 yamt WM_EVCNT_INCR(&sc->sc_ev_rxtusum);
2507 1.106 yamt m->m_pkthdr.csum_flags |=
2508 1.106 yamt M_CSUM_TCPv4|M_CSUM_UDPv4;
2509 1.106 yamt if (errors & WRX_ER_TCPE)
2510 1.106 yamt m->m_pkthdr.csum_flags |=
2511 1.106 yamt M_CSUM_TCP_UDP_BAD;
2512 1.106 yamt }
2513 1.1 thorpej }
2514 1.1 thorpej
2515 1.1 thorpej ifp->if_ipackets++;
2516 1.1 thorpej
2517 1.1 thorpej #if NBPFILTER > 0
2518 1.1 thorpej /* Pass this up to any BPF listeners. */
2519 1.1 thorpej if (ifp->if_bpf)
2520 1.1 thorpej bpf_mtap(ifp->if_bpf, m);
2521 1.1 thorpej #endif /* NBPFILTER > 0 */
2522 1.1 thorpej
2523 1.1 thorpej /* Pass it on. */
2524 1.1 thorpej (*ifp->if_input)(ifp, m);
2525 1.1 thorpej }
2526 1.1 thorpej
2527 1.1 thorpej /* Update the receive pointer. */
2528 1.1 thorpej sc->sc_rxptr = i;
2529 1.1 thorpej
2530 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2531 1.1 thorpej ("%s: RX: rxptr -> %d\n", sc->sc_dev.dv_xname, i));
2532 1.1 thorpej }
2533 1.1 thorpej
2534 1.1 thorpej /*
2535 1.1 thorpej * wm_linkintr:
2536 1.1 thorpej *
2537 1.1 thorpej * Helper; handle link interrupts.
2538 1.1 thorpej */
2539 1.47 thorpej static void
2540 1.1 thorpej wm_linkintr(struct wm_softc *sc, uint32_t icr)
2541 1.1 thorpej {
2542 1.1 thorpej uint32_t status;
2543 1.1 thorpej
2544 1.1 thorpej /*
2545 1.1 thorpej * If we get a link status interrupt on a 1000BASE-T
2546 1.1 thorpej * device, just fall into the normal MII tick path.
2547 1.1 thorpej */
2548 1.1 thorpej if (sc->sc_flags & WM_F_HAS_MII) {
2549 1.1 thorpej if (icr & ICR_LSC) {
2550 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
2551 1.1 thorpej ("%s: LINK: LSC -> mii_tick\n",
2552 1.1 thorpej sc->sc_dev.dv_xname));
2553 1.1 thorpej mii_tick(&sc->sc_mii);
2554 1.1 thorpej } else if (icr & ICR_RXSEQ) {
2555 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
2556 1.1 thorpej ("%s: LINK Receive sequence error\n",
2557 1.1 thorpej sc->sc_dev.dv_xname));
2558 1.1 thorpej }
2559 1.1 thorpej return;
2560 1.1 thorpej }
2561 1.1 thorpej
2562 1.1 thorpej /*
2563 1.1 thorpej * If we are now receiving /C/, check for link again in
2564 1.1 thorpej * a couple of link clock ticks.
2565 1.1 thorpej */
2566 1.1 thorpej if (icr & ICR_RXCFG) {
2567 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: receiving /C/\n",
2568 1.1 thorpej sc->sc_dev.dv_xname));
2569 1.1 thorpej sc->sc_tbi_anstate = 2;
2570 1.1 thorpej }
2571 1.1 thorpej
2572 1.1 thorpej if (icr & ICR_LSC) {
2573 1.1 thorpej status = CSR_READ(sc, WMREG_STATUS);
2574 1.1 thorpej if (status & STATUS_LU) {
2575 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
2576 1.1 thorpej sc->sc_dev.dv_xname,
2577 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
2578 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
2579 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
2580 1.1 thorpej if (status & STATUS_FD)
2581 1.1 thorpej sc->sc_tctl |=
2582 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
2583 1.1 thorpej else
2584 1.1 thorpej sc->sc_tctl |=
2585 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
2586 1.71 thorpej if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
2587 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
2588 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
2589 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
2590 1.71 thorpej WMREG_OLD_FCRTL : WMREG_FCRTL,
2591 1.71 thorpej sc->sc_fcrtl);
2592 1.1 thorpej sc->sc_tbi_linkup = 1;
2593 1.1 thorpej } else {
2594 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
2595 1.1 thorpej sc->sc_dev.dv_xname));
2596 1.1 thorpej sc->sc_tbi_linkup = 0;
2597 1.1 thorpej }
2598 1.1 thorpej sc->sc_tbi_anstate = 2;
2599 1.1 thorpej wm_tbi_set_linkled(sc);
2600 1.1 thorpej } else if (icr & ICR_RXSEQ) {
2601 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
2602 1.1 thorpej ("%s: LINK: Receive sequence error\n",
2603 1.1 thorpej sc->sc_dev.dv_xname));
2604 1.1 thorpej }
2605 1.1 thorpej }
2606 1.1 thorpej
2607 1.1 thorpej /*
2608 1.1 thorpej * wm_tick:
2609 1.1 thorpej *
2610 1.1 thorpej * One second timer, used to check link status, sweep up
2611 1.1 thorpej * completed transmit jobs, etc.
2612 1.1 thorpej */
2613 1.47 thorpej static void
2614 1.1 thorpej wm_tick(void *arg)
2615 1.1 thorpej {
2616 1.1 thorpej struct wm_softc *sc = arg;
2617 1.1 thorpej int s;
2618 1.1 thorpej
2619 1.1 thorpej s = splnet();
2620 1.1 thorpej
2621 1.71 thorpej if (sc->sc_type >= WM_T_82542_2_1) {
2622 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
2623 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
2624 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
2625 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
2626 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
2627 1.71 thorpej }
2628 1.71 thorpej
2629 1.1 thorpej if (sc->sc_flags & WM_F_HAS_MII)
2630 1.1 thorpej mii_tick(&sc->sc_mii);
2631 1.1 thorpej else
2632 1.1 thorpej wm_tbi_check_link(sc);
2633 1.1 thorpej
2634 1.1 thorpej splx(s);
2635 1.1 thorpej
2636 1.1 thorpej callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
2637 1.1 thorpej }
2638 1.1 thorpej
2639 1.1 thorpej /*
2640 1.1 thorpej * wm_reset:
2641 1.1 thorpej *
2642 1.1 thorpej * Reset the i82542 chip.
2643 1.1 thorpej */
2644 1.47 thorpej static void
2645 1.1 thorpej wm_reset(struct wm_softc *sc)
2646 1.1 thorpej {
2647 1.1 thorpej int i;
2648 1.1 thorpej
2649 1.78 thorpej /*
2650 1.78 thorpej * Allocate on-chip memory according to the MTU size.
2651 1.78 thorpej * The Packet Buffer Allocation register must be written
2652 1.78 thorpej * before the chip is reset.
2653 1.78 thorpej */
2654 1.120 msaitoh switch (sc->sc_type) {
2655 1.120 msaitoh case WM_T_82547:
2656 1.120 msaitoh case WM_T_82547_2:
2657 1.78 thorpej sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
2658 1.78 thorpej PBA_22K : PBA_30K;
2659 1.78 thorpej sc->sc_txfifo_head = 0;
2660 1.78 thorpej sc->sc_txfifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
2661 1.78 thorpej sc->sc_txfifo_size =
2662 1.78 thorpej (PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
2663 1.78 thorpej sc->sc_txfifo_stall = 0;
2664 1.120 msaitoh break;
2665 1.120 msaitoh case WM_T_82571:
2666 1.120 msaitoh case WM_T_82572:
2667 1.120 msaitoh sc->sc_pba = PBA_32K;
2668 1.120 msaitoh break;
2669 1.120 msaitoh case WM_T_82573:
2670 1.120 msaitoh sc->sc_pba = PBA_12K;
2671 1.120 msaitoh break;
2672 1.120 msaitoh default:
2673 1.120 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
2674 1.120 msaitoh PBA_40K : PBA_48K;
2675 1.120 msaitoh break;
2676 1.78 thorpej }
2677 1.78 thorpej CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
2678 1.78 thorpej
2679 1.53 thorpej switch (sc->sc_type) {
2680 1.53 thorpej case WM_T_82544:
2681 1.53 thorpej case WM_T_82540:
2682 1.53 thorpej case WM_T_82545:
2683 1.53 thorpej case WM_T_82546:
2684 1.53 thorpej case WM_T_82541:
2685 1.53 thorpej case WM_T_82541_2:
2686 1.53 thorpej /*
2687 1.88 briggs * On some chipsets, a reset through a memory-mapped write
2688 1.88 briggs * cycle can cause the chip to reset before completing the
2689 1.88 briggs * write cycle. This causes major headache that can be
2690 1.88 briggs * avoided by issuing the reset via indirect register writes
2691 1.88 briggs * through I/O space.
2692 1.88 briggs *
2693 1.88 briggs * So, if we successfully mapped the I/O BAR at attach time,
2694 1.88 briggs * use that. Otherwise, try our luck with a memory-mapped
2695 1.88 briggs * reset.
2696 1.53 thorpej */
2697 1.53 thorpej if (sc->sc_flags & WM_F_IOH_VALID)
2698 1.53 thorpej wm_io_write(sc, WMREG_CTRL, CTRL_RST);
2699 1.53 thorpej else
2700 1.53 thorpej CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
2701 1.53 thorpej break;
2702 1.53 thorpej
2703 1.53 thorpej case WM_T_82545_3:
2704 1.53 thorpej case WM_T_82546_3:
2705 1.53 thorpej /* Use the shadow control register on these chips. */
2706 1.53 thorpej CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
2707 1.53 thorpej break;
2708 1.53 thorpej
2709 1.53 thorpej default:
2710 1.53 thorpej /* Everything else can safely use the documented method. */
2711 1.53 thorpej CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
2712 1.53 thorpej break;
2713 1.53 thorpej }
2714 1.1 thorpej delay(10000);
2715 1.1 thorpej
2716 1.1 thorpej for (i = 0; i < 1000; i++) {
2717 1.1 thorpej if ((CSR_READ(sc, WMREG_CTRL) & CTRL_RST) == 0)
2718 1.1 thorpej return;
2719 1.1 thorpej delay(20);
2720 1.1 thorpej }
2721 1.1 thorpej
2722 1.1 thorpej if (CSR_READ(sc, WMREG_CTRL) & CTRL_RST)
2723 1.84 thorpej log(LOG_ERR, "%s: reset failed to complete\n",
2724 1.1 thorpej sc->sc_dev.dv_xname);
2725 1.1 thorpej }
2726 1.1 thorpej
2727 1.1 thorpej /*
2728 1.1 thorpej * wm_init: [ifnet interface function]
2729 1.1 thorpej *
2730 1.1 thorpej * Initialize the interface. Must be called at splnet().
2731 1.1 thorpej */
2732 1.47 thorpej static int
2733 1.1 thorpej wm_init(struct ifnet *ifp)
2734 1.1 thorpej {
2735 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2736 1.1 thorpej struct wm_rxsoft *rxs;
2737 1.1 thorpej int i, error = 0;
2738 1.1 thorpej uint32_t reg;
2739 1.1 thorpej
2740 1.42 thorpej /*
2741 1.42 thorpej * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
2742 1.42 thorpej * There is a small but measurable benefit to avoiding the adjusment
2743 1.42 thorpej * of the descriptor so that the headers are aligned, for normal mtu,
2744 1.42 thorpej * on such platforms. One possibility is that the DMA itself is
2745 1.42 thorpej * slightly more efficient if the front of the entire packet (instead
2746 1.42 thorpej * of the front of the headers) is aligned.
2747 1.42 thorpej *
2748 1.42 thorpej * Note we must always set align_tweak to 0 if we are using
2749 1.42 thorpej * jumbo frames.
2750 1.42 thorpej */
2751 1.42 thorpej #ifdef __NO_STRICT_ALIGNMENT
2752 1.42 thorpej sc->sc_align_tweak = 0;
2753 1.41 tls #else
2754 1.42 thorpej if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
2755 1.42 thorpej sc->sc_align_tweak = 0;
2756 1.42 thorpej else
2757 1.42 thorpej sc->sc_align_tweak = 2;
2758 1.42 thorpej #endif /* __NO_STRICT_ALIGNMENT */
2759 1.41 tls
2760 1.1 thorpej /* Cancel any pending I/O. */
2761 1.1 thorpej wm_stop(ifp, 0);
2762 1.1 thorpej
2763 1.1 thorpej /* Reset the chip to a known state. */
2764 1.1 thorpej wm_reset(sc);
2765 1.1 thorpej
2766 1.1 thorpej /* Initialize the transmit descriptor ring. */
2767 1.75 thorpej memset(sc->sc_txdescs, 0, WM_TXDESCSIZE(sc));
2768 1.75 thorpej WM_CDTXSYNC(sc, 0, WM_NTXDESC(sc),
2769 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
2770 1.75 thorpej sc->sc_txfree = WM_NTXDESC(sc);
2771 1.1 thorpej sc->sc_txnext = 0;
2772 1.5 thorpej
2773 1.11 thorpej if (sc->sc_type < WM_T_82543) {
2774 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_TBDAH, WM_CDTXADDR_HI(sc, 0));
2775 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_TBDAL, WM_CDTXADDR_LO(sc, 0));
2776 1.75 thorpej CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCSIZE(sc));
2777 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_TDH, 0);
2778 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_TDT, 0);
2779 1.10 thorpej CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
2780 1.1 thorpej } else {
2781 1.69 thorpej CSR_WRITE(sc, WMREG_TBDAH, WM_CDTXADDR_HI(sc, 0));
2782 1.69 thorpej CSR_WRITE(sc, WMREG_TBDAL, WM_CDTXADDR_LO(sc, 0));
2783 1.75 thorpej CSR_WRITE(sc, WMREG_TDLEN, WM_TXDESCSIZE(sc));
2784 1.1 thorpej CSR_WRITE(sc, WMREG_TDH, 0);
2785 1.1 thorpej CSR_WRITE(sc, WMREG_TDT, 0);
2786 1.92 briggs CSR_WRITE(sc, WMREG_TIDV, 64);
2787 1.92 briggs CSR_WRITE(sc, WMREG_TADV, 128);
2788 1.1 thorpej
2789 1.1 thorpej CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_PTHRESH(0) |
2790 1.1 thorpej TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
2791 1.1 thorpej CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_PTHRESH(0) |
2792 1.1 thorpej RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
2793 1.1 thorpej }
2794 1.1 thorpej CSR_WRITE(sc, WMREG_TQSA_LO, 0);
2795 1.1 thorpej CSR_WRITE(sc, WMREG_TQSA_HI, 0);
2796 1.1 thorpej
2797 1.1 thorpej /* Initialize the transmit job descriptors. */
2798 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++)
2799 1.1 thorpej sc->sc_txsoft[i].txs_mbuf = NULL;
2800 1.74 tron sc->sc_txsfree = WM_TXQUEUELEN(sc);
2801 1.1 thorpej sc->sc_txsnext = 0;
2802 1.1 thorpej sc->sc_txsdirty = 0;
2803 1.1 thorpej
2804 1.1 thorpej /*
2805 1.1 thorpej * Initialize the receive descriptor and receive job
2806 1.1 thorpej * descriptor rings.
2807 1.1 thorpej */
2808 1.11 thorpej if (sc->sc_type < WM_T_82543) {
2809 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(sc, 0));
2810 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(sc, 0));
2811 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDLEN0, sizeof(sc->sc_rxdescs));
2812 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
2813 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
2814 1.10 thorpej CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
2815 1.1 thorpej
2816 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
2817 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
2818 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
2819 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
2820 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
2821 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
2822 1.1 thorpej } else {
2823 1.69 thorpej CSR_WRITE(sc, WMREG_RDBAH, WM_CDRXADDR_HI(sc, 0));
2824 1.69 thorpej CSR_WRITE(sc, WMREG_RDBAL, WM_CDRXADDR_LO(sc, 0));
2825 1.1 thorpej CSR_WRITE(sc, WMREG_RDLEN, sizeof(sc->sc_rxdescs));
2826 1.1 thorpej CSR_WRITE(sc, WMREG_RDH, 0);
2827 1.1 thorpej CSR_WRITE(sc, WMREG_RDT, 0);
2828 1.92 briggs CSR_WRITE(sc, WMREG_RDTR, 0 | RDTR_FPD);
2829 1.92 briggs CSR_WRITE(sc, WMREG_RADV, 128);
2830 1.1 thorpej }
2831 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
2832 1.1 thorpej rxs = &sc->sc_rxsoft[i];
2833 1.1 thorpej if (rxs->rxs_mbuf == NULL) {
2834 1.1 thorpej if ((error = wm_add_rxbuf(sc, i)) != 0) {
2835 1.84 thorpej log(LOG_ERR, "%s: unable to allocate or map rx "
2836 1.1 thorpej "buffer %d, error = %d\n",
2837 1.1 thorpej sc->sc_dev.dv_xname, i, error);
2838 1.1 thorpej /*
2839 1.1 thorpej * XXX Should attempt to run with fewer receive
2840 1.1 thorpej * XXX buffers instead of just failing.
2841 1.1 thorpej */
2842 1.1 thorpej wm_rxdrain(sc);
2843 1.1 thorpej goto out;
2844 1.1 thorpej }
2845 1.1 thorpej } else
2846 1.1 thorpej WM_INIT_RXDESC(sc, i);
2847 1.1 thorpej }
2848 1.1 thorpej sc->sc_rxptr = 0;
2849 1.1 thorpej sc->sc_rxdiscard = 0;
2850 1.1 thorpej WM_RXCHAIN_RESET(sc);
2851 1.1 thorpej
2852 1.1 thorpej /*
2853 1.1 thorpej * Clear out the VLAN table -- we don't use it (yet).
2854 1.1 thorpej */
2855 1.1 thorpej CSR_WRITE(sc, WMREG_VET, 0);
2856 1.1 thorpej for (i = 0; i < WM_VLAN_TABSIZE; i++)
2857 1.1 thorpej CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
2858 1.1 thorpej
2859 1.1 thorpej /*
2860 1.1 thorpej * Set up flow-control parameters.
2861 1.1 thorpej *
2862 1.1 thorpej * XXX Values could probably stand some tuning.
2863 1.1 thorpej */
2864 1.71 thorpej CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
2865 1.71 thorpej CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
2866 1.71 thorpej CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
2867 1.71 thorpej
2868 1.71 thorpej sc->sc_fcrtl = FCRTL_DFLT;
2869 1.71 thorpej if (sc->sc_type < WM_T_82543) {
2870 1.71 thorpej CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
2871 1.71 thorpej CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
2872 1.71 thorpej } else {
2873 1.71 thorpej CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
2874 1.71 thorpej CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
2875 1.1 thorpej }
2876 1.71 thorpej CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
2877 1.1 thorpej
2878 1.1 thorpej #if 0 /* XXXJRT */
2879 1.1 thorpej /* Deal with VLAN enables. */
2880 1.94 jdolecek if (VLAN_ATTACHED(&sc->sc_ethercom))
2881 1.1 thorpej sc->sc_ctrl |= CTRL_VME;
2882 1.1 thorpej else
2883 1.1 thorpej #endif /* XXXJRT */
2884 1.1 thorpej sc->sc_ctrl &= ~CTRL_VME;
2885 1.1 thorpej
2886 1.1 thorpej /* Write the control registers. */
2887 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
2888 1.1 thorpej #if 0
2889 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
2890 1.1 thorpej #endif
2891 1.1 thorpej
2892 1.1 thorpej /*
2893 1.1 thorpej * Set up checksum offload parameters.
2894 1.1 thorpej */
2895 1.1 thorpej reg = CSR_READ(sc, WMREG_RXCSUM);
2896 1.103 yamt if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
2897 1.1 thorpej reg |= RXCSUM_IPOFL;
2898 1.1 thorpej else
2899 1.1 thorpej reg &= ~RXCSUM_IPOFL;
2900 1.103 yamt if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
2901 1.12 thorpej reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
2902 1.12 thorpej else {
2903 1.1 thorpej reg &= ~RXCSUM_TUOFL;
2904 1.103 yamt if ((ifp->if_capenable & IFCAP_CSUM_IPv4_Rx) == 0)
2905 1.12 thorpej reg &= ~RXCSUM_IPOFL;
2906 1.12 thorpej }
2907 1.1 thorpej CSR_WRITE(sc, WMREG_RXCSUM, reg);
2908 1.1 thorpej
2909 1.1 thorpej /*
2910 1.1 thorpej * Set up the interrupt registers.
2911 1.1 thorpej */
2912 1.1 thorpej CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
2913 1.10 thorpej sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
2914 1.1 thorpej ICR_RXO | ICR_RXT0;
2915 1.1 thorpej if ((sc->sc_flags & WM_F_HAS_MII) == 0)
2916 1.1 thorpej sc->sc_icr |= ICR_RXCFG;
2917 1.1 thorpej CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
2918 1.1 thorpej
2919 1.1 thorpej /* Set up the inter-packet gap. */
2920 1.1 thorpej CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
2921 1.1 thorpej
2922 1.92 briggs if (sc->sc_type >= WM_T_82543) {
2923 1.92 briggs /* Set up the interrupt throttling register (units of 256ns) */
2924 1.92 briggs sc->sc_itr = 1000000000 / (7000 * 256);
2925 1.92 briggs CSR_WRITE(sc, WMREG_ITR, sc->sc_itr);
2926 1.92 briggs }
2927 1.92 briggs
2928 1.1 thorpej #if 0 /* XXXJRT */
2929 1.1 thorpej /* Set the VLAN ethernetype. */
2930 1.1 thorpej CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
2931 1.1 thorpej #endif
2932 1.1 thorpej
2933 1.1 thorpej /*
2934 1.1 thorpej * Set up the transmit control register; we start out with
2935 1.1 thorpej * a collision distance suitable for FDX, but update it whe
2936 1.1 thorpej * we resolve the media type.
2937 1.1 thorpej */
2938 1.1 thorpej sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_CT(TX_COLLISION_THRESHOLD) |
2939 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
2940 1.120 msaitoh if (sc->sc_type >= WM_T_82571)
2941 1.120 msaitoh sc->sc_tctl |= TCTL_MULR;
2942 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
2943 1.1 thorpej
2944 1.1 thorpej /* Set the media. */
2945 1.1 thorpej (void) (*sc->sc_mii.mii_media.ifm_change)(ifp);
2946 1.1 thorpej
2947 1.1 thorpej /*
2948 1.1 thorpej * Set up the receive control register; we actually program
2949 1.1 thorpej * the register when we set the receive filter. Use multicast
2950 1.1 thorpej * address offset type 0.
2951 1.1 thorpej *
2952 1.11 thorpej * Only the i82544 has the ability to strip the incoming
2953 1.1 thorpej * CRC, so we don't enable that feature.
2954 1.1 thorpej */
2955 1.1 thorpej sc->sc_mchash_type = 0;
2956 1.120 msaitoh sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_DPF
2957 1.120 msaitoh | RCTL_MO(sc->sc_mchash_type);
2958 1.120 msaitoh
2959 1.120 msaitoh /* 82573 doesn't support jumbo frame */
2960 1.120 msaitoh if (sc->sc_type != WM_T_82573)
2961 1.120 msaitoh sc->sc_rctl |= RCTL_LPE;
2962 1.41 tls
2963 1.119 uebayasi if (MCLBYTES == 2048) {
2964 1.41 tls sc->sc_rctl |= RCTL_2k;
2965 1.41 tls } else {
2966 1.119 uebayasi if (sc->sc_type >= WM_T_82543) {
2967 1.41 tls switch(MCLBYTES) {
2968 1.41 tls case 4096:
2969 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
2970 1.41 tls break;
2971 1.41 tls case 8192:
2972 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
2973 1.41 tls break;
2974 1.41 tls case 16384:
2975 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
2976 1.41 tls break;
2977 1.41 tls default:
2978 1.41 tls panic("wm_init: MCLBYTES %d unsupported",
2979 1.41 tls MCLBYTES);
2980 1.41 tls break;
2981 1.41 tls }
2982 1.41 tls } else panic("wm_init: i82542 requires MCLBYTES = 2048");
2983 1.41 tls }
2984 1.1 thorpej
2985 1.1 thorpej /* Set the receive filter. */
2986 1.1 thorpej wm_set_filter(sc);
2987 1.1 thorpej
2988 1.1 thorpej /* Start the one second link check clock. */
2989 1.1 thorpej callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
2990 1.1 thorpej
2991 1.1 thorpej /* ...all done! */
2992 1.96 perry ifp->if_flags |= IFF_RUNNING;
2993 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
2994 1.1 thorpej
2995 1.1 thorpej out:
2996 1.1 thorpej if (error)
2997 1.84 thorpej log(LOG_ERR, "%s: interface not running\n",
2998 1.84 thorpej sc->sc_dev.dv_xname);
2999 1.1 thorpej return (error);
3000 1.1 thorpej }
3001 1.1 thorpej
3002 1.1 thorpej /*
3003 1.1 thorpej * wm_rxdrain:
3004 1.1 thorpej *
3005 1.1 thorpej * Drain the receive queue.
3006 1.1 thorpej */
3007 1.47 thorpej static void
3008 1.1 thorpej wm_rxdrain(struct wm_softc *sc)
3009 1.1 thorpej {
3010 1.1 thorpej struct wm_rxsoft *rxs;
3011 1.1 thorpej int i;
3012 1.1 thorpej
3013 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
3014 1.1 thorpej rxs = &sc->sc_rxsoft[i];
3015 1.1 thorpej if (rxs->rxs_mbuf != NULL) {
3016 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
3017 1.1 thorpej m_freem(rxs->rxs_mbuf);
3018 1.1 thorpej rxs->rxs_mbuf = NULL;
3019 1.1 thorpej }
3020 1.1 thorpej }
3021 1.1 thorpej }
3022 1.1 thorpej
3023 1.1 thorpej /*
3024 1.1 thorpej * wm_stop: [ifnet interface function]
3025 1.1 thorpej *
3026 1.1 thorpej * Stop transmission on the interface.
3027 1.1 thorpej */
3028 1.47 thorpej static void
3029 1.1 thorpej wm_stop(struct ifnet *ifp, int disable)
3030 1.1 thorpej {
3031 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
3032 1.1 thorpej struct wm_txsoft *txs;
3033 1.1 thorpej int i;
3034 1.1 thorpej
3035 1.1 thorpej /* Stop the one second clock. */
3036 1.1 thorpej callout_stop(&sc->sc_tick_ch);
3037 1.1 thorpej
3038 1.78 thorpej /* Stop the 82547 Tx FIFO stall check timer. */
3039 1.78 thorpej if (sc->sc_type == WM_T_82547)
3040 1.78 thorpej callout_stop(&sc->sc_txfifo_ch);
3041 1.78 thorpej
3042 1.1 thorpej if (sc->sc_flags & WM_F_HAS_MII) {
3043 1.1 thorpej /* Down the MII. */
3044 1.1 thorpej mii_down(&sc->sc_mii);
3045 1.1 thorpej }
3046 1.1 thorpej
3047 1.1 thorpej /* Stop the transmit and receive processes. */
3048 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, 0);
3049 1.1 thorpej CSR_WRITE(sc, WMREG_RCTL, 0);
3050 1.1 thorpej
3051 1.102 scw /*
3052 1.102 scw * Clear the interrupt mask to ensure the device cannot assert its
3053 1.102 scw * interrupt line.
3054 1.102 scw * Clear sc->sc_icr to ensure wm_intr() makes no attempt to service
3055 1.102 scw * any currently pending or shared interrupt.
3056 1.102 scw */
3057 1.102 scw CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
3058 1.102 scw sc->sc_icr = 0;
3059 1.102 scw
3060 1.1 thorpej /* Release any queued transmit buffers. */
3061 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
3062 1.1 thorpej txs = &sc->sc_txsoft[i];
3063 1.1 thorpej if (txs->txs_mbuf != NULL) {
3064 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
3065 1.1 thorpej m_freem(txs->txs_mbuf);
3066 1.1 thorpej txs->txs_mbuf = NULL;
3067 1.1 thorpej }
3068 1.1 thorpej }
3069 1.1 thorpej
3070 1.1 thorpej if (disable)
3071 1.1 thorpej wm_rxdrain(sc);
3072 1.1 thorpej
3073 1.1 thorpej /* Mark the interface as down and cancel the watchdog timer. */
3074 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
3075 1.1 thorpej ifp->if_timer = 0;
3076 1.1 thorpej }
3077 1.1 thorpej
3078 1.1 thorpej /*
3079 1.45 thorpej * wm_acquire_eeprom:
3080 1.45 thorpej *
3081 1.45 thorpej * Perform the EEPROM handshake required on some chips.
3082 1.45 thorpej */
3083 1.45 thorpej static int
3084 1.45 thorpej wm_acquire_eeprom(struct wm_softc *sc)
3085 1.45 thorpej {
3086 1.45 thorpej uint32_t reg;
3087 1.45 thorpej int x;
3088 1.45 thorpej
3089 1.117 msaitoh /* always success */
3090 1.117 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
3091 1.117 msaitoh return 0;
3092 1.117 msaitoh
3093 1.117 msaitoh if (wm_get_eeprom_semaphore(sc))
3094 1.117 msaitoh return 1;
3095 1.117 msaitoh
3096 1.45 thorpej if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
3097 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
3098 1.45 thorpej
3099 1.45 thorpej /* Request EEPROM access. */
3100 1.45 thorpej reg |= EECD_EE_REQ;
3101 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
3102 1.45 thorpej
3103 1.45 thorpej /* ..and wait for it to be granted. */
3104 1.117 msaitoh for (x = 0; x < 1000; x++) {
3105 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
3106 1.45 thorpej if (reg & EECD_EE_GNT)
3107 1.45 thorpej break;
3108 1.45 thorpej delay(5);
3109 1.45 thorpej }
3110 1.45 thorpej if ((reg & EECD_EE_GNT) == 0) {
3111 1.51 thorpej aprint_error("%s: could not acquire EEPROM GNT\n",
3112 1.45 thorpej sc->sc_dev.dv_xname);
3113 1.45 thorpej reg &= ~EECD_EE_REQ;
3114 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
3115 1.117 msaitoh wm_put_eeprom_semaphore(sc);
3116 1.45 thorpej return (1);
3117 1.45 thorpej }
3118 1.45 thorpej }
3119 1.45 thorpej
3120 1.45 thorpej return (0);
3121 1.45 thorpej }
3122 1.45 thorpej
3123 1.45 thorpej /*
3124 1.45 thorpej * wm_release_eeprom:
3125 1.45 thorpej *
3126 1.45 thorpej * Release the EEPROM mutex.
3127 1.45 thorpej */
3128 1.45 thorpej static void
3129 1.45 thorpej wm_release_eeprom(struct wm_softc *sc)
3130 1.45 thorpej {
3131 1.45 thorpej uint32_t reg;
3132 1.45 thorpej
3133 1.117 msaitoh /* always success */
3134 1.117 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
3135 1.117 msaitoh return;
3136 1.117 msaitoh
3137 1.45 thorpej if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
3138 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
3139 1.45 thorpej reg &= ~EECD_EE_REQ;
3140 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
3141 1.45 thorpej }
3142 1.117 msaitoh
3143 1.117 msaitoh wm_put_eeprom_semaphore(sc);
3144 1.45 thorpej }
3145 1.45 thorpej
3146 1.45 thorpej /*
3147 1.46 thorpej * wm_eeprom_sendbits:
3148 1.46 thorpej *
3149 1.46 thorpej * Send a series of bits to the EEPROM.
3150 1.46 thorpej */
3151 1.46 thorpej static void
3152 1.46 thorpej wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
3153 1.46 thorpej {
3154 1.46 thorpej uint32_t reg;
3155 1.46 thorpej int x;
3156 1.46 thorpej
3157 1.46 thorpej reg = CSR_READ(sc, WMREG_EECD);
3158 1.46 thorpej
3159 1.46 thorpej for (x = nbits; x > 0; x--) {
3160 1.46 thorpej if (bits & (1U << (x - 1)))
3161 1.46 thorpej reg |= EECD_DI;
3162 1.46 thorpej else
3163 1.46 thorpej reg &= ~EECD_DI;
3164 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
3165 1.46 thorpej delay(2);
3166 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
3167 1.46 thorpej delay(2);
3168 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
3169 1.46 thorpej delay(2);
3170 1.46 thorpej }
3171 1.46 thorpej }
3172 1.46 thorpej
3173 1.46 thorpej /*
3174 1.48 thorpej * wm_eeprom_recvbits:
3175 1.48 thorpej *
3176 1.48 thorpej * Receive a series of bits from the EEPROM.
3177 1.48 thorpej */
3178 1.48 thorpej static void
3179 1.48 thorpej wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
3180 1.48 thorpej {
3181 1.48 thorpej uint32_t reg, val;
3182 1.48 thorpej int x;
3183 1.48 thorpej
3184 1.48 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
3185 1.48 thorpej
3186 1.48 thorpej val = 0;
3187 1.48 thorpej for (x = nbits; x > 0; x--) {
3188 1.48 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
3189 1.48 thorpej delay(2);
3190 1.48 thorpej if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
3191 1.48 thorpej val |= (1U << (x - 1));
3192 1.48 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
3193 1.48 thorpej delay(2);
3194 1.48 thorpej }
3195 1.48 thorpej *valp = val;
3196 1.48 thorpej }
3197 1.48 thorpej
3198 1.48 thorpej /*
3199 1.50 thorpej * wm_read_eeprom_uwire:
3200 1.50 thorpej *
3201 1.50 thorpej * Read a word from the EEPROM using the MicroWire protocol.
3202 1.50 thorpej */
3203 1.51 thorpej static int
3204 1.51 thorpej wm_read_eeprom_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
3205 1.50 thorpej {
3206 1.50 thorpej uint32_t reg, val;
3207 1.51 thorpej int i;
3208 1.51 thorpej
3209 1.51 thorpej for (i = 0; i < wordcnt; i++) {
3210 1.51 thorpej /* Clear SK and DI. */
3211 1.51 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
3212 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
3213 1.50 thorpej
3214 1.51 thorpej /* Set CHIP SELECT. */
3215 1.51 thorpej reg |= EECD_CS;
3216 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
3217 1.51 thorpej delay(2);
3218 1.51 thorpej
3219 1.51 thorpej /* Shift in the READ command. */
3220 1.51 thorpej wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
3221 1.51 thorpej
3222 1.51 thorpej /* Shift in address. */
3223 1.51 thorpej wm_eeprom_sendbits(sc, word + i, sc->sc_ee_addrbits);
3224 1.51 thorpej
3225 1.51 thorpej /* Shift out the data. */
3226 1.51 thorpej wm_eeprom_recvbits(sc, &val, 16);
3227 1.51 thorpej data[i] = val & 0xffff;
3228 1.51 thorpej
3229 1.51 thorpej /* Clear CHIP SELECT. */
3230 1.51 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
3231 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
3232 1.51 thorpej delay(2);
3233 1.51 thorpej }
3234 1.51 thorpej
3235 1.51 thorpej return (0);
3236 1.50 thorpej }
3237 1.50 thorpej
3238 1.50 thorpej /*
3239 1.57 thorpej * wm_spi_eeprom_ready:
3240 1.57 thorpej *
3241 1.57 thorpej * Wait for a SPI EEPROM to be ready for commands.
3242 1.57 thorpej */
3243 1.57 thorpej static int
3244 1.57 thorpej wm_spi_eeprom_ready(struct wm_softc *sc)
3245 1.57 thorpej {
3246 1.57 thorpej uint32_t val;
3247 1.57 thorpej int usec;
3248 1.57 thorpej
3249 1.57 thorpej for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
3250 1.57 thorpej wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
3251 1.57 thorpej wm_eeprom_recvbits(sc, &val, 8);
3252 1.57 thorpej if ((val & SPI_SR_RDY) == 0)
3253 1.57 thorpej break;
3254 1.57 thorpej }
3255 1.57 thorpej if (usec >= SPI_MAX_RETRIES) {
3256 1.57 thorpej aprint_error("%s: EEPROM failed to become ready\n",
3257 1.57 thorpej sc->sc_dev.dv_xname);
3258 1.57 thorpej return (1);
3259 1.57 thorpej }
3260 1.57 thorpej return (0);
3261 1.57 thorpej }
3262 1.57 thorpej
3263 1.57 thorpej /*
3264 1.57 thorpej * wm_read_eeprom_spi:
3265 1.57 thorpej *
3266 1.57 thorpej * Read a work from the EEPROM using the SPI protocol.
3267 1.57 thorpej */
3268 1.57 thorpej static int
3269 1.57 thorpej wm_read_eeprom_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
3270 1.57 thorpej {
3271 1.57 thorpej uint32_t reg, val;
3272 1.57 thorpej int i;
3273 1.57 thorpej uint8_t opc;
3274 1.57 thorpej
3275 1.57 thorpej /* Clear SK and CS. */
3276 1.57 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
3277 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
3278 1.57 thorpej delay(2);
3279 1.57 thorpej
3280 1.57 thorpej if (wm_spi_eeprom_ready(sc))
3281 1.57 thorpej return (1);
3282 1.57 thorpej
3283 1.57 thorpej /* Toggle CS to flush commands. */
3284 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
3285 1.57 thorpej delay(2);
3286 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
3287 1.57 thorpej delay(2);
3288 1.57 thorpej
3289 1.57 thorpej opc = SPI_OPC_READ;
3290 1.57 thorpej if (sc->sc_ee_addrbits == 8 && word >= 128)
3291 1.57 thorpej opc |= SPI_OPC_A8;
3292 1.57 thorpej
3293 1.57 thorpej wm_eeprom_sendbits(sc, opc, 8);
3294 1.57 thorpej wm_eeprom_sendbits(sc, word << 1, sc->sc_ee_addrbits);
3295 1.57 thorpej
3296 1.57 thorpej for (i = 0; i < wordcnt; i++) {
3297 1.57 thorpej wm_eeprom_recvbits(sc, &val, 16);
3298 1.57 thorpej data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
3299 1.57 thorpej }
3300 1.57 thorpej
3301 1.57 thorpej /* Raise CS and clear SK. */
3302 1.57 thorpej reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
3303 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
3304 1.57 thorpej delay(2);
3305 1.57 thorpej
3306 1.57 thorpej return (0);
3307 1.57 thorpej }
3308 1.57 thorpej
3309 1.112 gavan #define EEPROM_CHECKSUM 0xBABA
3310 1.112 gavan #define EEPROM_SIZE 0x0040
3311 1.112 gavan
3312 1.112 gavan /*
3313 1.112 gavan * wm_validate_eeprom_checksum
3314 1.112 gavan *
3315 1.112 gavan * The checksum is defined as the sum of the first 64 (16 bit) words.
3316 1.112 gavan */
3317 1.112 gavan static int
3318 1.112 gavan wm_validate_eeprom_checksum(struct wm_softc *sc)
3319 1.112 gavan {
3320 1.112 gavan uint16_t checksum;
3321 1.112 gavan uint16_t eeprom_data;
3322 1.112 gavan int i;
3323 1.112 gavan
3324 1.112 gavan checksum = 0;
3325 1.112 gavan
3326 1.112 gavan for (i = 0; i < EEPROM_SIZE; i++) {
3327 1.119 uebayasi if (wm_read_eeprom(sc, i, 1, &eeprom_data))
3328 1.112 gavan return 1;
3329 1.112 gavan checksum += eeprom_data;
3330 1.112 gavan }
3331 1.112 gavan
3332 1.112 gavan if (checksum != (uint16_t) EEPROM_CHECKSUM)
3333 1.112 gavan return 1;
3334 1.112 gavan
3335 1.112 gavan return 0;
3336 1.112 gavan }
3337 1.112 gavan
3338 1.57 thorpej /*
3339 1.1 thorpej * wm_read_eeprom:
3340 1.1 thorpej *
3341 1.1 thorpej * Read data from the serial EEPROM.
3342 1.1 thorpej */
3343 1.51 thorpej static int
3344 1.1 thorpej wm_read_eeprom(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
3345 1.1 thorpej {
3346 1.51 thorpej int rv;
3347 1.1 thorpej
3348 1.113 gavan if (sc->sc_flags & WM_F_EEPROM_INVALID)
3349 1.113 gavan return 1;
3350 1.112 gavan
3351 1.51 thorpej if (wm_acquire_eeprom(sc))
3352 1.113 gavan return 1;
3353 1.17 thorpej
3354 1.117 msaitoh if (sc->sc_flags & WM_F_EEPROM_EERDEEWR)
3355 1.117 msaitoh rv = wm_read_eeprom_eerd(sc, word, wordcnt, data);
3356 1.117 msaitoh else if (sc->sc_flags & WM_F_EEPROM_SPI)
3357 1.57 thorpej rv = wm_read_eeprom_spi(sc, word, wordcnt, data);
3358 1.57 thorpej else
3359 1.57 thorpej rv = wm_read_eeprom_uwire(sc, word, wordcnt, data);
3360 1.17 thorpej
3361 1.51 thorpej wm_release_eeprom(sc);
3362 1.113 gavan return rv;
3363 1.1 thorpej }
3364 1.1 thorpej
3365 1.117 msaitoh static int
3366 1.117 msaitoh wm_read_eeprom_eerd(struct wm_softc *sc, int offset, int wordcnt,
3367 1.117 msaitoh uint16_t *data)
3368 1.117 msaitoh {
3369 1.117 msaitoh int i, eerd = 0;
3370 1.117 msaitoh int error = 0;
3371 1.117 msaitoh
3372 1.117 msaitoh for (i = 0; i < wordcnt; i++) {
3373 1.117 msaitoh eerd = ((offset + i) << EERD_ADDR_SHIFT) | EERD_START;
3374 1.117 msaitoh
3375 1.117 msaitoh CSR_WRITE(sc, WMREG_EERD, eerd);
3376 1.117 msaitoh error = wm_poll_eerd_eewr_done(sc, WMREG_EERD);
3377 1.117 msaitoh if (error != 0)
3378 1.117 msaitoh break;
3379 1.117 msaitoh
3380 1.117 msaitoh data[i] = (CSR_READ(sc, WMREG_EERD) >> EERD_DATA_SHIFT);
3381 1.117 msaitoh }
3382 1.119 uebayasi
3383 1.117 msaitoh return error;
3384 1.117 msaitoh }
3385 1.117 msaitoh
3386 1.117 msaitoh static int
3387 1.117 msaitoh wm_poll_eerd_eewr_done(struct wm_softc *sc, int rw)
3388 1.117 msaitoh {
3389 1.117 msaitoh uint32_t attempts = 100000;
3390 1.117 msaitoh uint32_t i, reg = 0;
3391 1.117 msaitoh int32_t done = -1;
3392 1.117 msaitoh
3393 1.119 uebayasi for (i = 0; i < attempts; i++) {
3394 1.117 msaitoh reg = CSR_READ(sc, rw);
3395 1.117 msaitoh
3396 1.119 uebayasi if (reg & EERD_DONE) {
3397 1.117 msaitoh done = 0;
3398 1.117 msaitoh break;
3399 1.117 msaitoh }
3400 1.117 msaitoh delay(5);
3401 1.117 msaitoh }
3402 1.117 msaitoh
3403 1.117 msaitoh return done;
3404 1.117 msaitoh }
3405 1.117 msaitoh
3406 1.1 thorpej /*
3407 1.1 thorpej * wm_add_rxbuf:
3408 1.1 thorpej *
3409 1.1 thorpej * Add a receive buffer to the indiciated descriptor.
3410 1.1 thorpej */
3411 1.47 thorpej static int
3412 1.1 thorpej wm_add_rxbuf(struct wm_softc *sc, int idx)
3413 1.1 thorpej {
3414 1.1 thorpej struct wm_rxsoft *rxs = &sc->sc_rxsoft[idx];
3415 1.1 thorpej struct mbuf *m;
3416 1.1 thorpej int error;
3417 1.1 thorpej
3418 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
3419 1.1 thorpej if (m == NULL)
3420 1.1 thorpej return (ENOBUFS);
3421 1.1 thorpej
3422 1.1 thorpej MCLGET(m, M_DONTWAIT);
3423 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
3424 1.1 thorpej m_freem(m);
3425 1.1 thorpej return (ENOBUFS);
3426 1.1 thorpej }
3427 1.1 thorpej
3428 1.1 thorpej if (rxs->rxs_mbuf != NULL)
3429 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
3430 1.1 thorpej
3431 1.1 thorpej rxs->rxs_mbuf = m;
3432 1.1 thorpej
3433 1.32 thorpej m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
3434 1.32 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
3435 1.1 thorpej BUS_DMA_READ|BUS_DMA_NOWAIT);
3436 1.1 thorpej if (error) {
3437 1.84 thorpej /* XXX XXX XXX */
3438 1.1 thorpej printf("%s: unable to load rx DMA map %d, error = %d\n",
3439 1.1 thorpej sc->sc_dev.dv_xname, idx, error);
3440 1.84 thorpej panic("wm_add_rxbuf");
3441 1.1 thorpej }
3442 1.1 thorpej
3443 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
3444 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
3445 1.1 thorpej
3446 1.1 thorpej WM_INIT_RXDESC(sc, idx);
3447 1.1 thorpej
3448 1.1 thorpej return (0);
3449 1.1 thorpej }
3450 1.1 thorpej
3451 1.1 thorpej /*
3452 1.1 thorpej * wm_set_ral:
3453 1.1 thorpej *
3454 1.1 thorpej * Set an entery in the receive address list.
3455 1.1 thorpej */
3456 1.1 thorpej static void
3457 1.1 thorpej wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
3458 1.1 thorpej {
3459 1.1 thorpej uint32_t ral_lo, ral_hi;
3460 1.1 thorpej
3461 1.1 thorpej if (enaddr != NULL) {
3462 1.1 thorpej ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
3463 1.1 thorpej (enaddr[3] << 24);
3464 1.1 thorpej ral_hi = enaddr[4] | (enaddr[5] << 8);
3465 1.1 thorpej ral_hi |= RAL_AV;
3466 1.1 thorpej } else {
3467 1.1 thorpej ral_lo = 0;
3468 1.1 thorpej ral_hi = 0;
3469 1.1 thorpej }
3470 1.1 thorpej
3471 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
3472 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_LO(WMREG_CORDOVA_RAL_BASE, idx),
3473 1.1 thorpej ral_lo);
3474 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_HI(WMREG_CORDOVA_RAL_BASE, idx),
3475 1.1 thorpej ral_hi);
3476 1.1 thorpej } else {
3477 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_LO(WMREG_RAL_BASE, idx), ral_lo);
3478 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_HI(WMREG_RAL_BASE, idx), ral_hi);
3479 1.1 thorpej }
3480 1.1 thorpej }
3481 1.1 thorpej
3482 1.1 thorpej /*
3483 1.1 thorpej * wm_mchash:
3484 1.1 thorpej *
3485 1.1 thorpej * Compute the hash of the multicast address for the 4096-bit
3486 1.1 thorpej * multicast filter.
3487 1.1 thorpej */
3488 1.1 thorpej static uint32_t
3489 1.1 thorpej wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
3490 1.1 thorpej {
3491 1.1 thorpej static const int lo_shift[4] = { 4, 3, 2, 0 };
3492 1.1 thorpej static const int hi_shift[4] = { 4, 5, 6, 8 };
3493 1.1 thorpej uint32_t hash;
3494 1.1 thorpej
3495 1.1 thorpej hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
3496 1.1 thorpej (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
3497 1.1 thorpej
3498 1.1 thorpej return (hash & 0xfff);
3499 1.1 thorpej }
3500 1.1 thorpej
3501 1.1 thorpej /*
3502 1.1 thorpej * wm_set_filter:
3503 1.1 thorpej *
3504 1.1 thorpej * Set up the receive filter.
3505 1.1 thorpej */
3506 1.47 thorpej static void
3507 1.1 thorpej wm_set_filter(struct wm_softc *sc)
3508 1.1 thorpej {
3509 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
3510 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
3511 1.1 thorpej struct ether_multi *enm;
3512 1.1 thorpej struct ether_multistep step;
3513 1.1 thorpej bus_addr_t mta_reg;
3514 1.1 thorpej uint32_t hash, reg, bit;
3515 1.1 thorpej int i;
3516 1.1 thorpej
3517 1.11 thorpej if (sc->sc_type >= WM_T_82544)
3518 1.1 thorpej mta_reg = WMREG_CORDOVA_MTA;
3519 1.1 thorpej else
3520 1.1 thorpej mta_reg = WMREG_MTA;
3521 1.1 thorpej
3522 1.1 thorpej sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
3523 1.1 thorpej
3524 1.1 thorpej if (ifp->if_flags & IFF_BROADCAST)
3525 1.1 thorpej sc->sc_rctl |= RCTL_BAM;
3526 1.1 thorpej if (ifp->if_flags & IFF_PROMISC) {
3527 1.1 thorpej sc->sc_rctl |= RCTL_UPE;
3528 1.1 thorpej goto allmulti;
3529 1.1 thorpej }
3530 1.1 thorpej
3531 1.1 thorpej /*
3532 1.1 thorpej * Set the station address in the first RAL slot, and
3533 1.1 thorpej * clear the remaining slots.
3534 1.1 thorpej */
3535 1.1 thorpej wm_set_ral(sc, LLADDR(ifp->if_sadl), 0);
3536 1.1 thorpej for (i = 1; i < WM_RAL_TABSIZE; i++)
3537 1.1 thorpej wm_set_ral(sc, NULL, i);
3538 1.1 thorpej
3539 1.1 thorpej /* Clear out the multicast table. */
3540 1.1 thorpej for (i = 0; i < WM_MC_TABSIZE; i++)
3541 1.1 thorpej CSR_WRITE(sc, mta_reg + (i << 2), 0);
3542 1.1 thorpej
3543 1.1 thorpej ETHER_FIRST_MULTI(step, ec, enm);
3544 1.1 thorpej while (enm != NULL) {
3545 1.1 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
3546 1.1 thorpej /*
3547 1.1 thorpej * We must listen to a range of multicast addresses.
3548 1.1 thorpej * For now, just accept all multicasts, rather than
3549 1.1 thorpej * trying to set only those filter bits needed to match
3550 1.1 thorpej * the range. (At this time, the only use of address
3551 1.1 thorpej * ranges is for IP multicast routing, for which the
3552 1.1 thorpej * range is big enough to require all bits set.)
3553 1.1 thorpej */
3554 1.1 thorpej goto allmulti;
3555 1.1 thorpej }
3556 1.1 thorpej
3557 1.1 thorpej hash = wm_mchash(sc, enm->enm_addrlo);
3558 1.1 thorpej
3559 1.1 thorpej reg = (hash >> 5) & 0x7f;
3560 1.1 thorpej bit = hash & 0x1f;
3561 1.1 thorpej
3562 1.1 thorpej hash = CSR_READ(sc, mta_reg + (reg << 2));
3563 1.1 thorpej hash |= 1U << bit;
3564 1.1 thorpej
3565 1.1 thorpej /* XXX Hardware bug?? */
3566 1.11 thorpej if (sc->sc_type == WM_T_82544 && (reg & 0xe) == 1) {
3567 1.1 thorpej bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
3568 1.1 thorpej CSR_WRITE(sc, mta_reg + (reg << 2), hash);
3569 1.1 thorpej CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
3570 1.1 thorpej } else
3571 1.1 thorpej CSR_WRITE(sc, mta_reg + (reg << 2), hash);
3572 1.1 thorpej
3573 1.1 thorpej ETHER_NEXT_MULTI(step, enm);
3574 1.1 thorpej }
3575 1.1 thorpej
3576 1.1 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
3577 1.1 thorpej goto setit;
3578 1.1 thorpej
3579 1.1 thorpej allmulti:
3580 1.1 thorpej ifp->if_flags |= IFF_ALLMULTI;
3581 1.1 thorpej sc->sc_rctl |= RCTL_MPE;
3582 1.1 thorpej
3583 1.1 thorpej setit:
3584 1.1 thorpej CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
3585 1.1 thorpej }
3586 1.1 thorpej
3587 1.1 thorpej /*
3588 1.1 thorpej * wm_tbi_mediainit:
3589 1.1 thorpej *
3590 1.1 thorpej * Initialize media for use on 1000BASE-X devices.
3591 1.1 thorpej */
3592 1.47 thorpej static void
3593 1.1 thorpej wm_tbi_mediainit(struct wm_softc *sc)
3594 1.1 thorpej {
3595 1.1 thorpej const char *sep = "";
3596 1.1 thorpej
3597 1.11 thorpej if (sc->sc_type < WM_T_82543)
3598 1.1 thorpej sc->sc_tipg = TIPG_WM_DFLT;
3599 1.1 thorpej else
3600 1.1 thorpej sc->sc_tipg = TIPG_LG_DFLT;
3601 1.1 thorpej
3602 1.26 fair ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_tbi_mediachange,
3603 1.1 thorpej wm_tbi_mediastatus);
3604 1.1 thorpej
3605 1.1 thorpej /*
3606 1.1 thorpej * SWD Pins:
3607 1.1 thorpej *
3608 1.1 thorpej * 0 = Link LED (output)
3609 1.1 thorpej * 1 = Loss Of Signal (input)
3610 1.1 thorpej */
3611 1.1 thorpej sc->sc_ctrl |= CTRL_SWDPIO(0);
3612 1.1 thorpej sc->sc_ctrl &= ~CTRL_SWDPIO(1);
3613 1.1 thorpej
3614 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3615 1.1 thorpej
3616 1.27 christos #define ADD(ss, mm, dd) \
3617 1.1 thorpej do { \
3618 1.84 thorpej aprint_normal("%s%s", sep, ss); \
3619 1.27 christos ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|(mm), (dd), NULL); \
3620 1.1 thorpej sep = ", "; \
3621 1.1 thorpej } while (/*CONSTCOND*/0)
3622 1.1 thorpej
3623 1.84 thorpej aprint_normal("%s: ", sc->sc_dev.dv_xname);
3624 1.1 thorpej ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
3625 1.1 thorpej ADD("1000baseSX-FDX", IFM_1000_SX|IFM_FDX, ANAR_X_FD);
3626 1.1 thorpej ADD("auto", IFM_AUTO, ANAR_X_FD|ANAR_X_HD);
3627 1.84 thorpej aprint_normal("\n");
3628 1.1 thorpej
3629 1.1 thorpej #undef ADD
3630 1.1 thorpej
3631 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
3632 1.1 thorpej }
3633 1.1 thorpej
3634 1.1 thorpej /*
3635 1.1 thorpej * wm_tbi_mediastatus: [ifmedia interface function]
3636 1.1 thorpej *
3637 1.1 thorpej * Get the current interface media status on a 1000BASE-X device.
3638 1.1 thorpej */
3639 1.47 thorpej static void
3640 1.1 thorpej wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
3641 1.1 thorpej {
3642 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
3643 1.71 thorpej uint32_t ctrl;
3644 1.1 thorpej
3645 1.1 thorpej ifmr->ifm_status = IFM_AVALID;
3646 1.1 thorpej ifmr->ifm_active = IFM_ETHER;
3647 1.1 thorpej
3648 1.1 thorpej if (sc->sc_tbi_linkup == 0) {
3649 1.1 thorpej ifmr->ifm_active |= IFM_NONE;
3650 1.1 thorpej return;
3651 1.1 thorpej }
3652 1.1 thorpej
3653 1.1 thorpej ifmr->ifm_status |= IFM_ACTIVE;
3654 1.1 thorpej ifmr->ifm_active |= IFM_1000_SX;
3655 1.1 thorpej if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
3656 1.1 thorpej ifmr->ifm_active |= IFM_FDX;
3657 1.71 thorpej ctrl = CSR_READ(sc, WMREG_CTRL);
3658 1.71 thorpej if (ctrl & CTRL_RFCE)
3659 1.71 thorpej ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
3660 1.71 thorpej if (ctrl & CTRL_TFCE)
3661 1.71 thorpej ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
3662 1.1 thorpej }
3663 1.1 thorpej
3664 1.1 thorpej /*
3665 1.1 thorpej * wm_tbi_mediachange: [ifmedia interface function]
3666 1.1 thorpej *
3667 1.1 thorpej * Set hardware to newly-selected media on a 1000BASE-X device.
3668 1.1 thorpej */
3669 1.47 thorpej static int
3670 1.1 thorpej wm_tbi_mediachange(struct ifnet *ifp)
3671 1.1 thorpej {
3672 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
3673 1.1 thorpej struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
3674 1.1 thorpej uint32_t status;
3675 1.1 thorpej int i;
3676 1.1 thorpej
3677 1.1 thorpej sc->sc_txcw = ife->ifm_data;
3678 1.71 thorpej if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO ||
3679 1.71 thorpej (sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
3680 1.71 thorpej sc->sc_txcw |= ANAR_X_PAUSE_SYM | ANAR_X_PAUSE_ASYM;
3681 1.1 thorpej sc->sc_txcw |= TXCW_ANE;
3682 1.1 thorpej
3683 1.1 thorpej CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
3684 1.1 thorpej delay(10000);
3685 1.1 thorpej
3686 1.71 thorpej /* NOTE: CTRL will update TFCE and RFCE automatically. */
3687 1.71 thorpej
3688 1.1 thorpej sc->sc_tbi_anstate = 0;
3689 1.1 thorpej
3690 1.1 thorpej if ((CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1)) == 0) {
3691 1.1 thorpej /* Have signal; wait for the link to come up. */
3692 1.1 thorpej for (i = 0; i < 50; i++) {
3693 1.1 thorpej delay(10000);
3694 1.1 thorpej if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
3695 1.1 thorpej break;
3696 1.1 thorpej }
3697 1.1 thorpej
3698 1.1 thorpej status = CSR_READ(sc, WMREG_STATUS);
3699 1.1 thorpej if (status & STATUS_LU) {
3700 1.1 thorpej /* Link is up. */
3701 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
3702 1.1 thorpej ("%s: LINK: set media -> link up %s\n",
3703 1.1 thorpej sc->sc_dev.dv_xname,
3704 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
3705 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
3706 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
3707 1.1 thorpej if (status & STATUS_FD)
3708 1.1 thorpej sc->sc_tctl |=
3709 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
3710 1.1 thorpej else
3711 1.1 thorpej sc->sc_tctl |=
3712 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
3713 1.71 thorpej if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
3714 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
3715 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
3716 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
3717 1.71 thorpej WMREG_OLD_FCRTL : WMREG_FCRTL,
3718 1.71 thorpej sc->sc_fcrtl);
3719 1.1 thorpej sc->sc_tbi_linkup = 1;
3720 1.1 thorpej } else {
3721 1.1 thorpej /* Link is down. */
3722 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
3723 1.1 thorpej ("%s: LINK: set media -> link down\n",
3724 1.1 thorpej sc->sc_dev.dv_xname));
3725 1.1 thorpej sc->sc_tbi_linkup = 0;
3726 1.1 thorpej }
3727 1.1 thorpej } else {
3728 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
3729 1.1 thorpej sc->sc_dev.dv_xname));
3730 1.1 thorpej sc->sc_tbi_linkup = 0;
3731 1.1 thorpej }
3732 1.1 thorpej
3733 1.1 thorpej wm_tbi_set_linkled(sc);
3734 1.1 thorpej
3735 1.1 thorpej return (0);
3736 1.1 thorpej }
3737 1.1 thorpej
3738 1.1 thorpej /*
3739 1.1 thorpej * wm_tbi_set_linkled:
3740 1.1 thorpej *
3741 1.1 thorpej * Update the link LED on 1000BASE-X devices.
3742 1.1 thorpej */
3743 1.47 thorpej static void
3744 1.1 thorpej wm_tbi_set_linkled(struct wm_softc *sc)
3745 1.1 thorpej {
3746 1.1 thorpej
3747 1.1 thorpej if (sc->sc_tbi_linkup)
3748 1.1 thorpej sc->sc_ctrl |= CTRL_SWDPIN(0);
3749 1.1 thorpej else
3750 1.1 thorpej sc->sc_ctrl &= ~CTRL_SWDPIN(0);
3751 1.1 thorpej
3752 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3753 1.1 thorpej }
3754 1.1 thorpej
3755 1.1 thorpej /*
3756 1.1 thorpej * wm_tbi_check_link:
3757 1.1 thorpej *
3758 1.1 thorpej * Check the link on 1000BASE-X devices.
3759 1.1 thorpej */
3760 1.47 thorpej static void
3761 1.1 thorpej wm_tbi_check_link(struct wm_softc *sc)
3762 1.1 thorpej {
3763 1.1 thorpej uint32_t rxcw, ctrl, status;
3764 1.1 thorpej
3765 1.1 thorpej if (sc->sc_tbi_anstate == 0)
3766 1.1 thorpej return;
3767 1.1 thorpej else if (sc->sc_tbi_anstate > 1) {
3768 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
3769 1.1 thorpej ("%s: LINK: anstate %d\n", sc->sc_dev.dv_xname,
3770 1.1 thorpej sc->sc_tbi_anstate));
3771 1.1 thorpej sc->sc_tbi_anstate--;
3772 1.1 thorpej return;
3773 1.1 thorpej }
3774 1.1 thorpej
3775 1.1 thorpej sc->sc_tbi_anstate = 0;
3776 1.1 thorpej
3777 1.1 thorpej rxcw = CSR_READ(sc, WMREG_RXCW);
3778 1.1 thorpej ctrl = CSR_READ(sc, WMREG_CTRL);
3779 1.1 thorpej status = CSR_READ(sc, WMREG_STATUS);
3780 1.1 thorpej
3781 1.1 thorpej if ((status & STATUS_LU) == 0) {
3782 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
3783 1.1 thorpej ("%s: LINK: checklink -> down\n", sc->sc_dev.dv_xname));
3784 1.1 thorpej sc->sc_tbi_linkup = 0;
3785 1.1 thorpej } else {
3786 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
3787 1.1 thorpej ("%s: LINK: checklink -> up %s\n", sc->sc_dev.dv_xname,
3788 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
3789 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
3790 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
3791 1.1 thorpej if (status & STATUS_FD)
3792 1.1 thorpej sc->sc_tctl |=
3793 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
3794 1.1 thorpej else
3795 1.1 thorpej sc->sc_tctl |=
3796 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
3797 1.71 thorpej if (ctrl & CTRL_TFCE)
3798 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
3799 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
3800 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
3801 1.71 thorpej WMREG_OLD_FCRTL : WMREG_FCRTL,
3802 1.71 thorpej sc->sc_fcrtl);
3803 1.1 thorpej sc->sc_tbi_linkup = 1;
3804 1.1 thorpej }
3805 1.1 thorpej
3806 1.1 thorpej wm_tbi_set_linkled(sc);
3807 1.1 thorpej }
3808 1.1 thorpej
3809 1.1 thorpej /*
3810 1.1 thorpej * wm_gmii_reset:
3811 1.1 thorpej *
3812 1.1 thorpej * Reset the PHY.
3813 1.1 thorpej */
3814 1.47 thorpej static void
3815 1.1 thorpej wm_gmii_reset(struct wm_softc *sc)
3816 1.1 thorpej {
3817 1.1 thorpej uint32_t reg;
3818 1.1 thorpej
3819 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
3820 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
3821 1.1 thorpej delay(20000);
3822 1.1 thorpej
3823 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3824 1.1 thorpej delay(20000);
3825 1.1 thorpej } else {
3826 1.1 thorpej /* The PHY reset pin is active-low. */
3827 1.1 thorpej reg = CSR_READ(sc, WMREG_CTRL_EXT);
3828 1.1 thorpej reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
3829 1.1 thorpej CTRL_EXT_SWDPIN(4));
3830 1.1 thorpej reg |= CTRL_EXT_SWDPIO(4);
3831 1.1 thorpej
3832 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
3833 1.1 thorpej delay(10);
3834 1.1 thorpej
3835 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3836 1.1 thorpej delay(10);
3837 1.1 thorpej
3838 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
3839 1.1 thorpej delay(10);
3840 1.1 thorpej #if 0
3841 1.1 thorpej sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
3842 1.1 thorpej #endif
3843 1.1 thorpej }
3844 1.1 thorpej }
3845 1.1 thorpej
3846 1.1 thorpej /*
3847 1.1 thorpej * wm_gmii_mediainit:
3848 1.1 thorpej *
3849 1.1 thorpej * Initialize media for use on 1000BASE-T devices.
3850 1.1 thorpej */
3851 1.47 thorpej static void
3852 1.1 thorpej wm_gmii_mediainit(struct wm_softc *sc)
3853 1.1 thorpej {
3854 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
3855 1.1 thorpej
3856 1.1 thorpej /* We have MII. */
3857 1.1 thorpej sc->sc_flags |= WM_F_HAS_MII;
3858 1.1 thorpej
3859 1.1 thorpej sc->sc_tipg = TIPG_1000T_DFLT;
3860 1.1 thorpej
3861 1.1 thorpej /*
3862 1.1 thorpej * Let the chip set speed/duplex on its own based on
3863 1.1 thorpej * signals from the PHY.
3864 1.1 thorpej */
3865 1.1 thorpej sc->sc_ctrl |= CTRL_SLU | CTRL_ASDE;
3866 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3867 1.1 thorpej
3868 1.1 thorpej /* Initialize our media structures and probe the GMII. */
3869 1.1 thorpej sc->sc_mii.mii_ifp = ifp;
3870 1.1 thorpej
3871 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
3872 1.11 thorpej sc->sc_mii.mii_readreg = wm_gmii_i82544_readreg;
3873 1.11 thorpej sc->sc_mii.mii_writereg = wm_gmii_i82544_writereg;
3874 1.1 thorpej } else {
3875 1.11 thorpej sc->sc_mii.mii_readreg = wm_gmii_i82543_readreg;
3876 1.11 thorpej sc->sc_mii.mii_writereg = wm_gmii_i82543_writereg;
3877 1.1 thorpej }
3878 1.1 thorpej sc->sc_mii.mii_statchg = wm_gmii_statchg;
3879 1.1 thorpej
3880 1.1 thorpej wm_gmii_reset(sc);
3881 1.1 thorpej
3882 1.26 fair ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_gmii_mediachange,
3883 1.1 thorpej wm_gmii_mediastatus);
3884 1.1 thorpej
3885 1.1 thorpej mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
3886 1.71 thorpej MII_OFFSET_ANY, MIIF_DOPAUSE);
3887 1.1 thorpej if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
3888 1.1 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
3889 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
3890 1.1 thorpej } else
3891 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
3892 1.1 thorpej }
3893 1.1 thorpej
3894 1.1 thorpej /*
3895 1.1 thorpej * wm_gmii_mediastatus: [ifmedia interface function]
3896 1.1 thorpej *
3897 1.1 thorpej * Get the current interface media status on a 1000BASE-T device.
3898 1.1 thorpej */
3899 1.47 thorpej static void
3900 1.1 thorpej wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
3901 1.1 thorpej {
3902 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
3903 1.1 thorpej
3904 1.1 thorpej mii_pollstat(&sc->sc_mii);
3905 1.1 thorpej ifmr->ifm_status = sc->sc_mii.mii_media_status;
3906 1.71 thorpej ifmr->ifm_active = (sc->sc_mii.mii_media_active & ~IFM_ETH_FMASK) |
3907 1.71 thorpej sc->sc_flowflags;
3908 1.1 thorpej }
3909 1.1 thorpej
3910 1.1 thorpej /*
3911 1.1 thorpej * wm_gmii_mediachange: [ifmedia interface function]
3912 1.1 thorpej *
3913 1.1 thorpej * Set hardware to newly-selected media on a 1000BASE-T device.
3914 1.1 thorpej */
3915 1.47 thorpej static int
3916 1.1 thorpej wm_gmii_mediachange(struct ifnet *ifp)
3917 1.1 thorpej {
3918 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
3919 1.1 thorpej
3920 1.1 thorpej if (ifp->if_flags & IFF_UP)
3921 1.1 thorpej mii_mediachg(&sc->sc_mii);
3922 1.1 thorpej return (0);
3923 1.1 thorpej }
3924 1.1 thorpej
3925 1.1 thorpej #define MDI_IO CTRL_SWDPIN(2)
3926 1.1 thorpej #define MDI_DIR CTRL_SWDPIO(2) /* host -> PHY */
3927 1.1 thorpej #define MDI_CLK CTRL_SWDPIN(3)
3928 1.1 thorpej
3929 1.1 thorpej static void
3930 1.11 thorpej i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
3931 1.1 thorpej {
3932 1.1 thorpej uint32_t i, v;
3933 1.1 thorpej
3934 1.1 thorpej v = CSR_READ(sc, WMREG_CTRL);
3935 1.1 thorpej v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
3936 1.1 thorpej v |= MDI_DIR | CTRL_SWDPIO(3);
3937 1.1 thorpej
3938 1.1 thorpej for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
3939 1.1 thorpej if (data & i)
3940 1.1 thorpej v |= MDI_IO;
3941 1.1 thorpej else
3942 1.1 thorpej v &= ~MDI_IO;
3943 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
3944 1.1 thorpej delay(10);
3945 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
3946 1.1 thorpej delay(10);
3947 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
3948 1.1 thorpej delay(10);
3949 1.1 thorpej }
3950 1.1 thorpej }
3951 1.1 thorpej
3952 1.1 thorpej static uint32_t
3953 1.11 thorpej i82543_mii_recvbits(struct wm_softc *sc)
3954 1.1 thorpej {
3955 1.1 thorpej uint32_t v, i, data = 0;
3956 1.1 thorpej
3957 1.1 thorpej v = CSR_READ(sc, WMREG_CTRL);
3958 1.1 thorpej v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
3959 1.1 thorpej v |= CTRL_SWDPIO(3);
3960 1.1 thorpej
3961 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
3962 1.1 thorpej delay(10);
3963 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
3964 1.1 thorpej delay(10);
3965 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
3966 1.1 thorpej delay(10);
3967 1.1 thorpej
3968 1.1 thorpej for (i = 0; i < 16; i++) {
3969 1.1 thorpej data <<= 1;
3970 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
3971 1.1 thorpej delay(10);
3972 1.1 thorpej if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
3973 1.1 thorpej data |= 1;
3974 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
3975 1.1 thorpej delay(10);
3976 1.1 thorpej }
3977 1.1 thorpej
3978 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
3979 1.1 thorpej delay(10);
3980 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
3981 1.1 thorpej delay(10);
3982 1.1 thorpej
3983 1.1 thorpej return (data);
3984 1.1 thorpej }
3985 1.1 thorpej
3986 1.1 thorpej #undef MDI_IO
3987 1.1 thorpej #undef MDI_DIR
3988 1.1 thorpej #undef MDI_CLK
3989 1.1 thorpej
3990 1.1 thorpej /*
3991 1.11 thorpej * wm_gmii_i82543_readreg: [mii interface function]
3992 1.1 thorpej *
3993 1.11 thorpej * Read a PHY register on the GMII (i82543 version).
3994 1.1 thorpej */
3995 1.47 thorpej static int
3996 1.11 thorpej wm_gmii_i82543_readreg(struct device *self, int phy, int reg)
3997 1.1 thorpej {
3998 1.1 thorpej struct wm_softc *sc = (void *) self;
3999 1.1 thorpej int rv;
4000 1.1 thorpej
4001 1.11 thorpej i82543_mii_sendbits(sc, 0xffffffffU, 32);
4002 1.11 thorpej i82543_mii_sendbits(sc, reg | (phy << 5) |
4003 1.1 thorpej (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
4004 1.11 thorpej rv = i82543_mii_recvbits(sc) & 0xffff;
4005 1.1 thorpej
4006 1.1 thorpej DPRINTF(WM_DEBUG_GMII,
4007 1.1 thorpej ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
4008 1.1 thorpej sc->sc_dev.dv_xname, phy, reg, rv));
4009 1.1 thorpej
4010 1.1 thorpej return (rv);
4011 1.1 thorpej }
4012 1.1 thorpej
4013 1.1 thorpej /*
4014 1.11 thorpej * wm_gmii_i82543_writereg: [mii interface function]
4015 1.1 thorpej *
4016 1.11 thorpej * Write a PHY register on the GMII (i82543 version).
4017 1.1 thorpej */
4018 1.47 thorpej static void
4019 1.11 thorpej wm_gmii_i82543_writereg(struct device *self, int phy, int reg, int val)
4020 1.1 thorpej {
4021 1.1 thorpej struct wm_softc *sc = (void *) self;
4022 1.1 thorpej
4023 1.11 thorpej i82543_mii_sendbits(sc, 0xffffffffU, 32);
4024 1.11 thorpej i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
4025 1.1 thorpej (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
4026 1.1 thorpej (MII_COMMAND_START << 30), 32);
4027 1.1 thorpej }
4028 1.1 thorpej
4029 1.1 thorpej /*
4030 1.11 thorpej * wm_gmii_i82544_readreg: [mii interface function]
4031 1.1 thorpej *
4032 1.1 thorpej * Read a PHY register on the GMII.
4033 1.1 thorpej */
4034 1.47 thorpej static int
4035 1.11 thorpej wm_gmii_i82544_readreg(struct device *self, int phy, int reg)
4036 1.1 thorpej {
4037 1.1 thorpej struct wm_softc *sc = (void *) self;
4038 1.60 ichiro uint32_t mdic = 0;
4039 1.1 thorpej int i, rv;
4040 1.1 thorpej
4041 1.1 thorpej CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
4042 1.1 thorpej MDIC_REGADD(reg));
4043 1.1 thorpej
4044 1.1 thorpej for (i = 0; i < 100; i++) {
4045 1.1 thorpej mdic = CSR_READ(sc, WMREG_MDIC);
4046 1.1 thorpej if (mdic & MDIC_READY)
4047 1.1 thorpej break;
4048 1.1 thorpej delay(10);
4049 1.1 thorpej }
4050 1.1 thorpej
4051 1.1 thorpej if ((mdic & MDIC_READY) == 0) {
4052 1.84 thorpej log(LOG_WARNING, "%s: MDIC read timed out: phy %d reg %d\n",
4053 1.1 thorpej sc->sc_dev.dv_xname, phy, reg);
4054 1.1 thorpej rv = 0;
4055 1.1 thorpej } else if (mdic & MDIC_E) {
4056 1.1 thorpej #if 0 /* This is normal if no PHY is present. */
4057 1.84 thorpej log(LOG_WARNING, "%s: MDIC read error: phy %d reg %d\n",
4058 1.1 thorpej sc->sc_dev.dv_xname, phy, reg);
4059 1.1 thorpej #endif
4060 1.1 thorpej rv = 0;
4061 1.1 thorpej } else {
4062 1.1 thorpej rv = MDIC_DATA(mdic);
4063 1.1 thorpej if (rv == 0xffff)
4064 1.1 thorpej rv = 0;
4065 1.1 thorpej }
4066 1.1 thorpej
4067 1.1 thorpej return (rv);
4068 1.1 thorpej }
4069 1.1 thorpej
4070 1.1 thorpej /*
4071 1.11 thorpej * wm_gmii_i82544_writereg: [mii interface function]
4072 1.1 thorpej *
4073 1.1 thorpej * Write a PHY register on the GMII.
4074 1.1 thorpej */
4075 1.47 thorpej static void
4076 1.11 thorpej wm_gmii_i82544_writereg(struct device *self, int phy, int reg, int val)
4077 1.1 thorpej {
4078 1.1 thorpej struct wm_softc *sc = (void *) self;
4079 1.60 ichiro uint32_t mdic = 0;
4080 1.1 thorpej int i;
4081 1.1 thorpej
4082 1.1 thorpej CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
4083 1.1 thorpej MDIC_REGADD(reg) | MDIC_DATA(val));
4084 1.1 thorpej
4085 1.1 thorpej for (i = 0; i < 100; i++) {
4086 1.1 thorpej mdic = CSR_READ(sc, WMREG_MDIC);
4087 1.1 thorpej if (mdic & MDIC_READY)
4088 1.1 thorpej break;
4089 1.1 thorpej delay(10);
4090 1.1 thorpej }
4091 1.1 thorpej
4092 1.1 thorpej if ((mdic & MDIC_READY) == 0)
4093 1.84 thorpej log(LOG_WARNING, "%s: MDIC write timed out: phy %d reg %d\n",
4094 1.1 thorpej sc->sc_dev.dv_xname, phy, reg);
4095 1.1 thorpej else if (mdic & MDIC_E)
4096 1.84 thorpej log(LOG_WARNING, "%s: MDIC write error: phy %d reg %d\n",
4097 1.1 thorpej sc->sc_dev.dv_xname, phy, reg);
4098 1.1 thorpej }
4099 1.1 thorpej
4100 1.1 thorpej /*
4101 1.1 thorpej * wm_gmii_statchg: [mii interface function]
4102 1.1 thorpej *
4103 1.1 thorpej * Callback from MII layer when media changes.
4104 1.1 thorpej */
4105 1.47 thorpej static void
4106 1.1 thorpej wm_gmii_statchg(struct device *self)
4107 1.1 thorpej {
4108 1.1 thorpej struct wm_softc *sc = (void *) self;
4109 1.71 thorpej struct mii_data *mii = &sc->sc_mii;
4110 1.1 thorpej
4111 1.71 thorpej sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
4112 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
4113 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
4114 1.71 thorpej
4115 1.71 thorpej /*
4116 1.71 thorpej * Get flow control negotiation result.
4117 1.71 thorpej */
4118 1.71 thorpej if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
4119 1.71 thorpej (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
4120 1.71 thorpej sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
4121 1.71 thorpej mii->mii_media_active &= ~IFM_ETH_FMASK;
4122 1.71 thorpej }
4123 1.71 thorpej
4124 1.71 thorpej if (sc->sc_flowflags & IFM_FLOW) {
4125 1.71 thorpej if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
4126 1.71 thorpej sc->sc_ctrl |= CTRL_TFCE;
4127 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
4128 1.71 thorpej }
4129 1.71 thorpej if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
4130 1.71 thorpej sc->sc_ctrl |= CTRL_RFCE;
4131 1.71 thorpej }
4132 1.1 thorpej
4133 1.1 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX) {
4134 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
4135 1.1 thorpej ("%s: LINK: statchg: FDX\n", sc->sc_dev.dv_xname));
4136 1.1 thorpej sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
4137 1.1 thorpej } else {
4138 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
4139 1.1 thorpej ("%s: LINK: statchg: HDX\n", sc->sc_dev.dv_xname));
4140 1.1 thorpej sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
4141 1.1 thorpej }
4142 1.1 thorpej
4143 1.71 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4144 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
4145 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
4146 1.71 thorpej : WMREG_FCRTL, sc->sc_fcrtl);
4147 1.1 thorpej }
4148 1.117 msaitoh
4149 1.117 msaitoh static int
4150 1.117 msaitoh wm_is_onboard_nvm_eeprom(struct wm_softc *sc)
4151 1.117 msaitoh {
4152 1.117 msaitoh uint32_t eecd = 0;
4153 1.117 msaitoh
4154 1.119 uebayasi if (sc->sc_type == WM_T_82573) {
4155 1.117 msaitoh eecd = CSR_READ(sc, WMREG_EECD);
4156 1.117 msaitoh
4157 1.117 msaitoh /* Isolate bits 15 & 16 */
4158 1.117 msaitoh eecd = ((eecd >> 15) & 0x03);
4159 1.117 msaitoh
4160 1.117 msaitoh /* If both bits are set, device is Flash type */
4161 1.119 uebayasi if (eecd == 0x03) {
4162 1.117 msaitoh return 0;
4163 1.117 msaitoh }
4164 1.117 msaitoh }
4165 1.117 msaitoh return 1;
4166 1.117 msaitoh }
4167 1.117 msaitoh
4168 1.117 msaitoh static int
4169 1.117 msaitoh wm_get_eeprom_semaphore(struct wm_softc *sc)
4170 1.117 msaitoh {
4171 1.117 msaitoh int32_t timeout;
4172 1.117 msaitoh uint32_t swsm;
4173 1.117 msaitoh
4174 1.119 uebayasi if ((sc->sc_flags & WM_F_EEPROM_SEMAPHORE) == 0)
4175 1.117 msaitoh return 0;
4176 1.117 msaitoh
4177 1.117 msaitoh /* Get the FW semaphore. */
4178 1.117 msaitoh timeout = 1000 + 1; /* XXX */
4179 1.117 msaitoh while (timeout) {
4180 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
4181 1.117 msaitoh swsm |= SWSM_SWESMBI;
4182 1.117 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
4183 1.117 msaitoh /* if we managed to set the bit we got the semaphore. */
4184 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
4185 1.119 uebayasi if (swsm & SWSM_SWESMBI)
4186 1.117 msaitoh break;
4187 1.117 msaitoh
4188 1.117 msaitoh delay(50);
4189 1.117 msaitoh timeout--;
4190 1.117 msaitoh }
4191 1.117 msaitoh
4192 1.117 msaitoh if (timeout == 0) {
4193 1.117 msaitoh /* Release semaphores */
4194 1.117 msaitoh wm_put_eeprom_semaphore(sc);
4195 1.117 msaitoh return 1;
4196 1.117 msaitoh }
4197 1.117 msaitoh
4198 1.117 msaitoh return 0;
4199 1.117 msaitoh }
4200 1.117 msaitoh
4201 1.117 msaitoh static void
4202 1.117 msaitoh wm_put_eeprom_semaphore(struct wm_softc *sc)
4203 1.117 msaitoh {
4204 1.117 msaitoh uint32_t swsm;
4205 1.117 msaitoh
4206 1.119 uebayasi if ((sc->sc_flags & WM_F_EEPROM_SEMAPHORE) == 0)
4207 1.117 msaitoh return;
4208 1.117 msaitoh
4209 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
4210 1.119 uebayasi swsm &= ~(SWSM_SWESMBI);
4211 1.117 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
4212 1.117 msaitoh }
4213