Home | History | Annotate | Line # | Download | only in pci
if_wm.c revision 1.145
      1  1.145   msaitoh /*	$NetBSD: if_wm.c,v 1.145 2007/08/30 03:02:23 msaitoh Exp $	*/
      2    1.1   thorpej 
      3    1.1   thorpej /*
      4   1.69   thorpej  * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
      5    1.1   thorpej  * All rights reserved.
      6    1.1   thorpej  *
      7    1.1   thorpej  * Written by Jason R. Thorpe for Wasabi Systems, Inc.
      8    1.1   thorpej  *
      9    1.1   thorpej  * Redistribution and use in source and binary forms, with or without
     10    1.1   thorpej  * modification, are permitted provided that the following conditions
     11    1.1   thorpej  * are met:
     12    1.1   thorpej  * 1. Redistributions of source code must retain the above copyright
     13    1.1   thorpej  *    notice, this list of conditions and the following disclaimer.
     14    1.1   thorpej  * 2. Redistributions in binary form must reproduce the above copyright
     15    1.1   thorpej  *    notice, this list of conditions and the following disclaimer in the
     16    1.1   thorpej  *    documentation and/or other materials provided with the distribution.
     17    1.1   thorpej  * 3. All advertising materials mentioning features or use of this software
     18    1.1   thorpej  *    must display the following acknowledgement:
     19    1.1   thorpej  *	This product includes software developed for the NetBSD Project by
     20    1.1   thorpej  *	Wasabi Systems, Inc.
     21    1.1   thorpej  * 4. The name of Wasabi Systems, Inc. may not be used to endorse
     22    1.1   thorpej  *    or promote products derived from this software without specific prior
     23    1.1   thorpej  *    written permission.
     24    1.1   thorpej  *
     25    1.1   thorpej  * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
     26    1.1   thorpej  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     27    1.1   thorpej  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     28    1.1   thorpej  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
     29    1.1   thorpej  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     30    1.1   thorpej  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     31    1.1   thorpej  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     32    1.1   thorpej  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     33    1.1   thorpej  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     34    1.1   thorpej  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     35    1.1   thorpej  * POSSIBILITY OF SUCH DAMAGE.
     36    1.1   thorpej  */
     37    1.1   thorpej 
     38  1.139    bouyer /*******************************************************************************
     39  1.139    bouyer 
     40  1.139    bouyer   Copyright (c) 2001-2005, Intel Corporation
     41  1.139    bouyer   All rights reserved.
     42  1.139    bouyer 
     43  1.139    bouyer   Redistribution and use in source and binary forms, with or without
     44  1.139    bouyer   modification, are permitted provided that the following conditions are met:
     45  1.139    bouyer 
     46  1.139    bouyer    1. Redistributions of source code must retain the above copyright notice,
     47  1.139    bouyer       this list of conditions and the following disclaimer.
     48  1.139    bouyer 
     49  1.139    bouyer    2. Redistributions in binary form must reproduce the above copyright
     50  1.139    bouyer       notice, this list of conditions and the following disclaimer in the
     51  1.139    bouyer       documentation and/or other materials provided with the distribution.
     52  1.139    bouyer 
     53  1.139    bouyer    3. Neither the name of the Intel Corporation nor the names of its
     54  1.139    bouyer       contributors may be used to endorse or promote products derived from
     55  1.139    bouyer       this software without specific prior written permission.
     56  1.139    bouyer 
     57  1.139    bouyer   THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
     58  1.139    bouyer   AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     59  1.139    bouyer   IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     60  1.139    bouyer   ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
     61  1.139    bouyer   LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     62  1.139    bouyer   CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     63  1.139    bouyer   SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     64  1.139    bouyer   INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     65  1.139    bouyer   CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     66  1.139    bouyer   ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     67  1.139    bouyer   POSSIBILITY OF SUCH DAMAGE.
     68  1.139    bouyer 
     69  1.139    bouyer *******************************************************************************/
     70    1.1   thorpej /*
     71   1.11   thorpej  * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
     72    1.1   thorpej  *
     73    1.1   thorpej  * TODO (in order of importance):
     74    1.1   thorpej  *
     75   1.61   thorpej  *	- Rework how parameters are loaded from the EEPROM.
     76   1.56   thorpej  *	- Figure out what to do with the i82545GM and i82546GB
     77   1.56   thorpej  *	  SERDES controllers.
     78   1.61   thorpej  *	- Fix hw VLAN assist.
     79    1.1   thorpej  */
     80   1.38     lukem 
     81   1.38     lukem #include <sys/cdefs.h>
     82  1.145   msaitoh __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.145 2007/08/30 03:02:23 msaitoh Exp $");
     83    1.1   thorpej 
     84    1.1   thorpej #include "bpfilter.h"
     85   1.21    itojun #include "rnd.h"
     86    1.1   thorpej 
     87    1.1   thorpej #include <sys/param.h>
     88    1.1   thorpej #include <sys/systm.h>
     89   1.96     perry #include <sys/callout.h>
     90    1.1   thorpej #include <sys/mbuf.h>
     91    1.1   thorpej #include <sys/malloc.h>
     92    1.1   thorpej #include <sys/kernel.h>
     93    1.1   thorpej #include <sys/socket.h>
     94    1.1   thorpej #include <sys/ioctl.h>
     95    1.1   thorpej #include <sys/errno.h>
     96    1.1   thorpej #include <sys/device.h>
     97    1.1   thorpej #include <sys/queue.h>
     98   1.84   thorpej #include <sys/syslog.h>
     99    1.1   thorpej 
    100    1.1   thorpej #include <uvm/uvm_extern.h>		/* for PAGE_SIZE */
    101    1.1   thorpej 
    102   1.21    itojun #if NRND > 0
    103   1.21    itojun #include <sys/rnd.h>
    104   1.21    itojun #endif
    105   1.21    itojun 
    106    1.1   thorpej #include <net/if.h>
    107   1.96     perry #include <net/if_dl.h>
    108    1.1   thorpej #include <net/if_media.h>
    109    1.1   thorpej #include <net/if_ether.h>
    110    1.1   thorpej 
    111   1.96     perry #if NBPFILTER > 0
    112    1.1   thorpej #include <net/bpf.h>
    113    1.1   thorpej #endif
    114    1.1   thorpej 
    115    1.1   thorpej #include <netinet/in.h>			/* XXX for struct ip */
    116    1.1   thorpej #include <netinet/in_systm.h>		/* XXX for struct ip */
    117    1.1   thorpej #include <netinet/ip.h>			/* XXX for struct ip */
    118  1.131      yamt #include <netinet/ip6.h>		/* XXX for struct ip6_hdr */
    119   1.13   thorpej #include <netinet/tcp.h>		/* XXX for struct tcphdr */
    120    1.1   thorpej 
    121    1.1   thorpej #include <machine/bus.h>
    122    1.1   thorpej #include <machine/intr.h>
    123    1.1   thorpej #include <machine/endian.h>
    124    1.1   thorpej 
    125    1.1   thorpej #include <dev/mii/mii.h>
    126    1.1   thorpej #include <dev/mii/miivar.h>
    127    1.1   thorpej #include <dev/mii/mii_bitbang.h>
    128  1.127    bouyer #include <dev/mii/ikphyreg.h>
    129    1.1   thorpej 
    130    1.1   thorpej #include <dev/pci/pcireg.h>
    131    1.1   thorpej #include <dev/pci/pcivar.h>
    132    1.1   thorpej #include <dev/pci/pcidevs.h>
    133    1.1   thorpej 
    134    1.1   thorpej #include <dev/pci/if_wmreg.h>
    135    1.1   thorpej 
    136    1.1   thorpej #ifdef WM_DEBUG
    137    1.1   thorpej #define	WM_DEBUG_LINK		0x01
    138    1.1   thorpej #define	WM_DEBUG_TX		0x02
    139    1.1   thorpej #define	WM_DEBUG_RX		0x04
    140    1.1   thorpej #define	WM_DEBUG_GMII		0x08
    141  1.127    bouyer int	wm_debug = WM_DEBUG_TX|WM_DEBUG_RX|WM_DEBUG_LINK|WM_DEBUG_GMII;
    142    1.1   thorpej 
    143    1.1   thorpej #define	DPRINTF(x, y)	if (wm_debug & (x)) printf y
    144    1.1   thorpej #else
    145    1.1   thorpej #define	DPRINTF(x, y)	/* nothing */
    146    1.1   thorpej #endif /* WM_DEBUG */
    147    1.1   thorpej 
    148    1.1   thorpej /*
    149    1.2   thorpej  * Transmit descriptor list size.  Due to errata, we can only have
    150   1.75   thorpej  * 256 hardware descriptors in the ring on < 82544, but we use 4096
    151   1.75   thorpej  * on >= 82544.  We tell the upper layers that they can queue a lot
    152   1.75   thorpej  * of packets, and we go ahead and manage up to 64 (16 for the i82547)
    153   1.75   thorpej  * of them at a time.
    154   1.75   thorpej  *
    155   1.75   thorpej  * We allow up to 256 (!) DMA segments per packet.  Pathological packet
    156   1.75   thorpej  * chains containing many small mbufs have been observed in zero-copy
    157   1.75   thorpej  * situations with jumbo frames.
    158    1.1   thorpej  */
    159   1.75   thorpej #define	WM_NTXSEGS		256
    160    1.2   thorpej #define	WM_IFQUEUELEN		256
    161   1.74      tron #define	WM_TXQUEUELEN_MAX	64
    162   1.74      tron #define	WM_TXQUEUELEN_MAX_82547	16
    163   1.74      tron #define	WM_TXQUEUELEN(sc)	((sc)->sc_txnum)
    164   1.74      tron #define	WM_TXQUEUELEN_MASK(sc)	(WM_TXQUEUELEN(sc) - 1)
    165   1.74      tron #define	WM_TXQUEUE_GC(sc)	(WM_TXQUEUELEN(sc) / 8)
    166   1.75   thorpej #define	WM_NTXDESC_82542	256
    167   1.75   thorpej #define	WM_NTXDESC_82544	4096
    168   1.75   thorpej #define	WM_NTXDESC(sc)		((sc)->sc_ntxdesc)
    169   1.75   thorpej #define	WM_NTXDESC_MASK(sc)	(WM_NTXDESC(sc) - 1)
    170   1.75   thorpej #define	WM_TXDESCSIZE(sc)	(WM_NTXDESC(sc) * sizeof(wiseman_txdesc_t))
    171   1.75   thorpej #define	WM_NEXTTX(sc, x)	(((x) + 1) & WM_NTXDESC_MASK(sc))
    172   1.74      tron #define	WM_NEXTTXS(sc, x)	(((x) + 1) & WM_TXQUEUELEN_MASK(sc))
    173    1.1   thorpej 
    174   1.99      matt #define	WM_MAXTXDMA		round_page(IP_MAXPACKET) /* for TSO */
    175   1.82   thorpej 
    176    1.1   thorpej /*
    177    1.1   thorpej  * Receive descriptor list size.  We have one Rx buffer for normal
    178    1.1   thorpej  * sized packets.  Jumbo packets consume 5 Rx buffers for a full-sized
    179   1.10   thorpej  * packet.  We allocate 256 receive descriptors, each with a 2k
    180   1.10   thorpej  * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
    181    1.1   thorpej  */
    182   1.10   thorpej #define	WM_NRXDESC		256
    183    1.1   thorpej #define	WM_NRXDESC_MASK		(WM_NRXDESC - 1)
    184    1.1   thorpej #define	WM_NEXTRX(x)		(((x) + 1) & WM_NRXDESC_MASK)
    185    1.1   thorpej #define	WM_PREVRX(x)		(((x) - 1) & WM_NRXDESC_MASK)
    186    1.1   thorpej 
    187    1.1   thorpej /*
    188    1.1   thorpej  * Control structures are DMA'd to the i82542 chip.  We allocate them in
    189  1.105     skrll  * a single clump that maps to a single DMA segment to make several things
    190    1.1   thorpej  * easier.
    191    1.1   thorpej  */
    192   1.75   thorpej struct wm_control_data_82544 {
    193    1.1   thorpej 	/*
    194   1.75   thorpej 	 * The receive descriptors.
    195    1.1   thorpej 	 */
    196   1.75   thorpej 	wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
    197    1.1   thorpej 
    198    1.1   thorpej 	/*
    199   1.75   thorpej 	 * The transmit descriptors.  Put these at the end, because
    200   1.75   thorpej 	 * we might use a smaller number of them.
    201    1.1   thorpej 	 */
    202   1.75   thorpej 	wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82544];
    203   1.75   thorpej };
    204   1.75   thorpej 
    205   1.75   thorpej struct wm_control_data_82542 {
    206    1.1   thorpej 	wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
    207   1.75   thorpej 	wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82542];
    208    1.1   thorpej };
    209    1.1   thorpej 
    210   1.75   thorpej #define	WM_CDOFF(x)	offsetof(struct wm_control_data_82544, x)
    211    1.1   thorpej #define	WM_CDTXOFF(x)	WM_CDOFF(wcd_txdescs[(x)])
    212    1.1   thorpej #define	WM_CDRXOFF(x)	WM_CDOFF(wcd_rxdescs[(x)])
    213    1.1   thorpej 
    214    1.1   thorpej /*
    215    1.1   thorpej  * Software state for transmit jobs.
    216    1.1   thorpej  */
    217    1.1   thorpej struct wm_txsoft {
    218    1.1   thorpej 	struct mbuf *txs_mbuf;		/* head of our mbuf chain */
    219    1.1   thorpej 	bus_dmamap_t txs_dmamap;	/* our DMA map */
    220    1.1   thorpej 	int txs_firstdesc;		/* first descriptor in packet */
    221    1.1   thorpej 	int txs_lastdesc;		/* last descriptor in packet */
    222    1.4   thorpej 	int txs_ndesc;			/* # of descriptors used */
    223    1.1   thorpej };
    224    1.1   thorpej 
    225    1.1   thorpej /*
    226    1.1   thorpej  * Software state for receive buffers.  Each descriptor gets a
    227    1.1   thorpej  * 2k (MCLBYTES) buffer and a DMA map.  For packets which fill
    228    1.1   thorpej  * more than one buffer, we chain them together.
    229    1.1   thorpej  */
    230    1.1   thorpej struct wm_rxsoft {
    231    1.1   thorpej 	struct mbuf *rxs_mbuf;		/* head of our mbuf chain */
    232    1.1   thorpej 	bus_dmamap_t rxs_dmamap;	/* our DMA map */
    233    1.1   thorpej };
    234    1.1   thorpej 
    235   1.43   thorpej typedef enum {
    236   1.43   thorpej 	WM_T_unknown		= 0,
    237   1.43   thorpej 	WM_T_82542_2_0,			/* i82542 2.0 (really old) */
    238   1.43   thorpej 	WM_T_82542_2_1,			/* i82542 2.1+ (old) */
    239   1.43   thorpej 	WM_T_82543,			/* i82543 */
    240   1.43   thorpej 	WM_T_82544,			/* i82544 */
    241   1.43   thorpej 	WM_T_82540,			/* i82540 */
    242   1.43   thorpej 	WM_T_82545,			/* i82545 */
    243   1.43   thorpej 	WM_T_82545_3,			/* i82545 3.0+ */
    244   1.43   thorpej 	WM_T_82546,			/* i82546 */
    245   1.43   thorpej 	WM_T_82546_3,			/* i82546 3.0+ */
    246   1.43   thorpej 	WM_T_82541,			/* i82541 */
    247   1.43   thorpej 	WM_T_82541_2,			/* i82541 2.0+ */
    248   1.43   thorpej 	WM_T_82547,			/* i82547 */
    249   1.43   thorpej 	WM_T_82547_2,			/* i82547 2.0+ */
    250  1.117   msaitoh 	WM_T_82571,			/* i82571 */
    251  1.117   msaitoh 	WM_T_82572,			/* i82572 */
    252  1.117   msaitoh 	WM_T_82573,			/* i82573 */
    253  1.127    bouyer 	WM_T_80003,			/* i80003 */
    254  1.139    bouyer 	WM_T_ICH8,			/* ICH8 LAN */
    255  1.144   msaitoh 	WM_T_ICH9,			/* ICH9 LAN */
    256   1.43   thorpej } wm_chip_type;
    257   1.43   thorpej 
    258    1.1   thorpej /*
    259    1.1   thorpej  * Software state per device.
    260    1.1   thorpej  */
    261    1.1   thorpej struct wm_softc {
    262    1.1   thorpej 	struct device sc_dev;		/* generic device information */
    263    1.1   thorpej 	bus_space_tag_t sc_st;		/* bus space tag */
    264    1.1   thorpej 	bus_space_handle_t sc_sh;	/* bus space handle */
    265   1.53   thorpej 	bus_space_tag_t sc_iot;		/* I/O space tag */
    266   1.53   thorpej 	bus_space_handle_t sc_ioh;	/* I/O space handle */
    267  1.139    bouyer 	bus_space_tag_t sc_flasht;	/* flash registers space tag */
    268  1.139    bouyer 	bus_space_handle_t sc_flashh;	/* flash registers space handle */
    269    1.1   thorpej 	bus_dma_tag_t sc_dmat;		/* bus DMA tag */
    270    1.1   thorpej 	struct ethercom sc_ethercom;	/* ethernet common data */
    271    1.1   thorpej 	void *sc_sdhook;		/* shutdown hook */
    272  1.123  jmcneill 	void *sc_powerhook;		/* power hook */
    273  1.123  jmcneill 	pci_chipset_tag_t sc_pc;
    274  1.123  jmcneill 	pcitag_t sc_pcitag;
    275  1.123  jmcneill 	struct pci_conf_state sc_pciconf;
    276    1.1   thorpej 
    277   1.43   thorpej 	wm_chip_type sc_type;		/* chip type */
    278    1.1   thorpej 	int sc_flags;			/* flags; see below */
    279   1.52   thorpej 	int sc_bus_speed;		/* PCI/PCIX bus speed */
    280   1.54   thorpej 	int sc_pcix_offset;		/* PCIX capability register offset */
    281   1.71   thorpej 	int sc_flowflags;		/* 802.3x flow control flags */
    282    1.1   thorpej 
    283    1.1   thorpej 	void *sc_ih;			/* interrupt cookie */
    284    1.1   thorpej 
    285   1.44   thorpej 	int sc_ee_addrbits;		/* EEPROM address bits */
    286   1.44   thorpej 
    287    1.1   thorpej 	struct mii_data sc_mii;		/* MII/media information */
    288    1.1   thorpej 
    289  1.142        ad 	callout_t sc_tick_ch;		/* tick callout */
    290    1.1   thorpej 
    291    1.1   thorpej 	bus_dmamap_t sc_cddmamap;	/* control data DMA map */
    292    1.1   thorpej #define	sc_cddma	sc_cddmamap->dm_segs[0].ds_addr
    293    1.1   thorpej 
    294   1.42   thorpej 	int		sc_align_tweak;
    295   1.42   thorpej 
    296    1.1   thorpej 	/*
    297    1.1   thorpej 	 * Software state for the transmit and receive descriptors.
    298    1.1   thorpej 	 */
    299   1.74      tron 	int			sc_txnum;	/* must be a power of two */
    300   1.74      tron 	struct wm_txsoft	sc_txsoft[WM_TXQUEUELEN_MAX];
    301   1.74      tron 	struct wm_rxsoft	sc_rxsoft[WM_NRXDESC];
    302    1.1   thorpej 
    303    1.1   thorpej 	/*
    304    1.1   thorpej 	 * Control data structures.
    305    1.1   thorpej 	 */
    306   1.75   thorpej 	int			sc_ntxdesc;	/* must be a power of two */
    307   1.75   thorpej 	struct wm_control_data_82544 *sc_control_data;
    308    1.1   thorpej #define	sc_txdescs	sc_control_data->wcd_txdescs
    309    1.1   thorpej #define	sc_rxdescs	sc_control_data->wcd_rxdescs
    310    1.1   thorpej 
    311    1.1   thorpej #ifdef WM_EVENT_COUNTERS
    312    1.1   thorpej 	/* Event counters. */
    313    1.1   thorpej 	struct evcnt sc_ev_txsstall;	/* Tx stalled due to no txs */
    314    1.1   thorpej 	struct evcnt sc_ev_txdstall;	/* Tx stalled due to no txd */
    315   1.78   thorpej 	struct evcnt sc_ev_txfifo_stall;/* Tx FIFO stalls (82547) */
    316    1.4   thorpej 	struct evcnt sc_ev_txdw;	/* Tx descriptor interrupts */
    317    1.4   thorpej 	struct evcnt sc_ev_txqe;	/* Tx queue empty interrupts */
    318    1.1   thorpej 	struct evcnt sc_ev_rxintr;	/* Rx interrupts */
    319    1.1   thorpej 	struct evcnt sc_ev_linkintr;	/* Link interrupts */
    320    1.1   thorpej 
    321    1.1   thorpej 	struct evcnt sc_ev_rxipsum;	/* IP checksums checked in-bound */
    322    1.1   thorpej 	struct evcnt sc_ev_rxtusum;	/* TCP/UDP cksums checked in-bound */
    323    1.1   thorpej 	struct evcnt sc_ev_txipsum;	/* IP checksums comp. out-bound */
    324    1.1   thorpej 	struct evcnt sc_ev_txtusum;	/* TCP/UDP cksums comp. out-bound */
    325  1.107      yamt 	struct evcnt sc_ev_txtusum6;	/* TCP/UDP v6 cksums comp. out-bound */
    326  1.131      yamt 	struct evcnt sc_ev_txtso;	/* TCP seg offload out-bound (IPv4) */
    327  1.131      yamt 	struct evcnt sc_ev_txtso6;	/* TCP seg offload out-bound (IPv6) */
    328   1.99      matt 	struct evcnt sc_ev_txtsopain;	/* painful header manip. for TSO */
    329    1.1   thorpej 
    330    1.2   thorpej 	struct evcnt sc_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
    331    1.1   thorpej 	struct evcnt sc_ev_txdrop;	/* Tx packets dropped (too many segs) */
    332    1.1   thorpej 
    333    1.1   thorpej 	struct evcnt sc_ev_tu;		/* Tx underrun */
    334   1.71   thorpej 
    335   1.71   thorpej 	struct evcnt sc_ev_tx_xoff;	/* Tx PAUSE(!0) frames */
    336   1.71   thorpej 	struct evcnt sc_ev_tx_xon;	/* Tx PAUSE(0) frames */
    337   1.71   thorpej 	struct evcnt sc_ev_rx_xoff;	/* Rx PAUSE(!0) frames */
    338   1.71   thorpej 	struct evcnt sc_ev_rx_xon;	/* Rx PAUSE(0) frames */
    339   1.71   thorpej 	struct evcnt sc_ev_rx_macctl;	/* Rx Unsupported */
    340    1.1   thorpej #endif /* WM_EVENT_COUNTERS */
    341    1.1   thorpej 
    342    1.1   thorpej 	bus_addr_t sc_tdt_reg;		/* offset of TDT register */
    343    1.1   thorpej 
    344    1.1   thorpej 	int	sc_txfree;		/* number of free Tx descriptors */
    345    1.1   thorpej 	int	sc_txnext;		/* next ready Tx descriptor */
    346    1.1   thorpej 
    347    1.1   thorpej 	int	sc_txsfree;		/* number of free Tx jobs */
    348    1.1   thorpej 	int	sc_txsnext;		/* next free Tx job */
    349    1.1   thorpej 	int	sc_txsdirty;		/* dirty Tx jobs */
    350    1.1   thorpej 
    351   1.78   thorpej 	/* These 5 variables are used only on the 82547. */
    352   1.78   thorpej 	int	sc_txfifo_size;		/* Tx FIFO size */
    353   1.78   thorpej 	int	sc_txfifo_head;		/* current head of FIFO */
    354   1.78   thorpej 	uint32_t sc_txfifo_addr;	/* internal address of start of FIFO */
    355   1.78   thorpej 	int	sc_txfifo_stall;	/* Tx FIFO is stalled */
    356  1.142        ad 	callout_t sc_txfifo_ch;		/* Tx FIFO stall work-around timer */
    357   1.78   thorpej 
    358    1.1   thorpej 	bus_addr_t sc_rdt_reg;		/* offset of RDT register */
    359    1.1   thorpej 
    360    1.1   thorpej 	int	sc_rxptr;		/* next ready Rx descriptor/queue ent */
    361    1.1   thorpej 	int	sc_rxdiscard;
    362    1.1   thorpej 	int	sc_rxlen;
    363    1.1   thorpej 	struct mbuf *sc_rxhead;
    364    1.1   thorpej 	struct mbuf *sc_rxtail;
    365    1.1   thorpej 	struct mbuf **sc_rxtailp;
    366    1.1   thorpej 
    367    1.1   thorpej 	uint32_t sc_ctrl;		/* prototype CTRL register */
    368    1.1   thorpej #if 0
    369    1.1   thorpej 	uint32_t sc_ctrl_ext;		/* prototype CTRL_EXT register */
    370    1.1   thorpej #endif
    371    1.1   thorpej 	uint32_t sc_icr;		/* prototype interrupt bits */
    372   1.92    briggs 	uint32_t sc_itr;		/* prototype intr throttling reg */
    373    1.1   thorpej 	uint32_t sc_tctl;		/* prototype TCTL register */
    374    1.1   thorpej 	uint32_t sc_rctl;		/* prototype RCTL register */
    375    1.1   thorpej 	uint32_t sc_txcw;		/* prototype TXCW register */
    376    1.1   thorpej 	uint32_t sc_tipg;		/* prototype TIPG register */
    377   1.71   thorpej 	uint32_t sc_fcrtl;		/* prototype FCRTL register */
    378   1.78   thorpej 	uint32_t sc_pba;		/* prototype PBA register */
    379    1.1   thorpej 
    380    1.1   thorpej 	int sc_tbi_linkup;		/* TBI link status */
    381    1.1   thorpej 	int sc_tbi_anstate;		/* autonegotiation state */
    382    1.1   thorpej 
    383    1.1   thorpej 	int sc_mchash_type;		/* multicast filter offset */
    384   1.21    itojun 
    385   1.21    itojun #if NRND > 0
    386   1.21    itojun 	rndsource_element_t rnd_source;	/* random source */
    387   1.21    itojun #endif
    388  1.139    bouyer 	int sc_ich8_flash_base;
    389  1.139    bouyer 	int sc_ich8_flash_bank_size;
    390    1.1   thorpej };
    391    1.1   thorpej 
    392    1.1   thorpej #define	WM_RXCHAIN_RESET(sc)						\
    393    1.1   thorpej do {									\
    394    1.1   thorpej 	(sc)->sc_rxtailp = &(sc)->sc_rxhead;				\
    395    1.1   thorpej 	*(sc)->sc_rxtailp = NULL;					\
    396    1.1   thorpej 	(sc)->sc_rxlen = 0;						\
    397    1.1   thorpej } while (/*CONSTCOND*/0)
    398    1.1   thorpej 
    399    1.1   thorpej #define	WM_RXCHAIN_LINK(sc, m)						\
    400    1.1   thorpej do {									\
    401    1.1   thorpej 	*(sc)->sc_rxtailp = (sc)->sc_rxtail = (m);			\
    402    1.1   thorpej 	(sc)->sc_rxtailp = &(m)->m_next;				\
    403    1.1   thorpej } while (/*CONSTCOND*/0)
    404    1.1   thorpej 
    405    1.1   thorpej /* sc_flags */
    406  1.127    bouyer #define	WM_F_HAS_MII		0x0001	/* has MII */
    407  1.127    bouyer #define	WM_F_EEPROM_HANDSHAKE	0x0002	/* requires EEPROM handshake */
    408  1.127    bouyer #define	WM_F_EEPROM_SEMAPHORE	0x0004	/* EEPROM with semaphore */
    409  1.127    bouyer #define	WM_F_EEPROM_EERDEEWR	0x0008	/* EEPROM access via EERD/EEWR */
    410  1.127    bouyer #define	WM_F_EEPROM_SPI		0x0010	/* EEPROM is SPI */
    411  1.127    bouyer #define	WM_F_EEPROM_FLASH	0x0020	/* EEPROM is FLASH */
    412  1.127    bouyer #define	WM_F_EEPROM_INVALID	0x0040	/* EEPROM not present (bad checksum) */
    413  1.127    bouyer #define	WM_F_IOH_VALID		0x0080	/* I/O handle is valid */
    414  1.127    bouyer #define	WM_F_BUS64		0x0100	/* bus is 64-bit */
    415  1.127    bouyer #define	WM_F_PCIX		0x0200	/* bus is PCI-X */
    416  1.127    bouyer #define	WM_F_CSA		0x0400	/* bus is CSA */
    417  1.127    bouyer #define	WM_F_PCIE		0x0800	/* bus is PCI-Express */
    418  1.127    bouyer #define WM_F_SWFW_SYNC		0x1000  /* Software-Firmware synchronisation */
    419  1.139    bouyer #define WM_F_SWFWHW_SYNC	0x2000  /* Software-Firmware synchronisation */
    420    1.1   thorpej 
    421    1.1   thorpej #ifdef WM_EVENT_COUNTERS
    422    1.1   thorpej #define	WM_EVCNT_INCR(ev)	(ev)->ev_count++
    423   1.71   thorpej #define	WM_EVCNT_ADD(ev, val)	(ev)->ev_count += (val)
    424    1.1   thorpej #else
    425    1.1   thorpej #define	WM_EVCNT_INCR(ev)	/* nothing */
    426   1.71   thorpej #define	WM_EVCNT_ADD(ev, val)	/* nothing */
    427    1.1   thorpej #endif
    428    1.1   thorpej 
    429    1.1   thorpej #define	CSR_READ(sc, reg)						\
    430    1.1   thorpej 	bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
    431    1.1   thorpej #define	CSR_WRITE(sc, reg, val)						\
    432    1.1   thorpej 	bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
    433   1.78   thorpej #define	CSR_WRITE_FLUSH(sc)						\
    434   1.78   thorpej 	(void) CSR_READ((sc), WMREG_STATUS)
    435    1.1   thorpej 
    436  1.139    bouyer #define ICH8_FLASH_READ32(sc, reg) \
    437  1.139    bouyer 	bus_space_read_4((sc)->sc_flasht, (sc)->sc_flashh, (reg))
    438  1.139    bouyer #define ICH8_FLASH_WRITE32(sc, reg, data) \
    439  1.139    bouyer 	bus_space_write_4((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
    440  1.139    bouyer 
    441  1.139    bouyer #define ICH8_FLASH_READ16(sc, reg) \
    442  1.139    bouyer 	bus_space_read_2((sc)->sc_flasht, (sc)->sc_flashh, (reg))
    443  1.139    bouyer #define ICH8_FLASH_WRITE16(sc, reg, data) \
    444  1.139    bouyer 	bus_space_write_2((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
    445  1.139    bouyer 
    446    1.1   thorpej #define	WM_CDTXADDR(sc, x)	((sc)->sc_cddma + WM_CDTXOFF((x)))
    447    1.1   thorpej #define	WM_CDRXADDR(sc, x)	((sc)->sc_cddma + WM_CDRXOFF((x)))
    448    1.1   thorpej 
    449   1.69   thorpej #define	WM_CDTXADDR_LO(sc, x)	(WM_CDTXADDR((sc), (x)) & 0xffffffffU)
    450   1.69   thorpej #define	WM_CDTXADDR_HI(sc, x)						\
    451   1.69   thorpej 	(sizeof(bus_addr_t) == 8 ?					\
    452   1.69   thorpej 	 (uint64_t)WM_CDTXADDR((sc), (x)) >> 32 : 0)
    453   1.69   thorpej 
    454   1.69   thorpej #define	WM_CDRXADDR_LO(sc, x)	(WM_CDRXADDR((sc), (x)) & 0xffffffffU)
    455   1.69   thorpej #define	WM_CDRXADDR_HI(sc, x)						\
    456   1.69   thorpej 	(sizeof(bus_addr_t) == 8 ?					\
    457   1.69   thorpej 	 (uint64_t)WM_CDRXADDR((sc), (x)) >> 32 : 0)
    458   1.69   thorpej 
    459    1.1   thorpej #define	WM_CDTXSYNC(sc, x, n, ops)					\
    460    1.1   thorpej do {									\
    461    1.1   thorpej 	int __x, __n;							\
    462    1.1   thorpej 									\
    463    1.1   thorpej 	__x = (x);							\
    464    1.1   thorpej 	__n = (n);							\
    465    1.1   thorpej 									\
    466    1.1   thorpej 	/* If it will wrap around, sync to the end of the ring. */	\
    467   1.75   thorpej 	if ((__x + __n) > WM_NTXDESC(sc)) {				\
    468    1.1   thorpej 		bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,	\
    469    1.1   thorpej 		    WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) *		\
    470   1.75   thorpej 		    (WM_NTXDESC(sc) - __x), (ops));			\
    471   1.75   thorpej 		__n -= (WM_NTXDESC(sc) - __x);				\
    472    1.1   thorpej 		__x = 0;						\
    473    1.1   thorpej 	}								\
    474    1.1   thorpej 									\
    475    1.1   thorpej 	/* Now sync whatever is left. */				\
    476    1.1   thorpej 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    477    1.1   thorpej 	    WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * __n, (ops));	\
    478    1.1   thorpej } while (/*CONSTCOND*/0)
    479    1.1   thorpej 
    480    1.1   thorpej #define	WM_CDRXSYNC(sc, x, ops)						\
    481    1.1   thorpej do {									\
    482    1.1   thorpej 	bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap,		\
    483    1.1   thorpej 	   WM_CDRXOFF((x)), sizeof(wiseman_rxdesc_t), (ops));		\
    484    1.1   thorpej } while (/*CONSTCOND*/0)
    485    1.1   thorpej 
    486    1.1   thorpej #define	WM_INIT_RXDESC(sc, x)						\
    487    1.1   thorpej do {									\
    488    1.1   thorpej 	struct wm_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)];		\
    489    1.1   thorpej 	wiseman_rxdesc_t *__rxd = &(sc)->sc_rxdescs[(x)];		\
    490    1.1   thorpej 	struct mbuf *__m = __rxs->rxs_mbuf;				\
    491    1.1   thorpej 									\
    492    1.1   thorpej 	/*								\
    493    1.1   thorpej 	 * Note: We scoot the packet forward 2 bytes in the buffer	\
    494    1.1   thorpej 	 * so that the payload after the Ethernet header is aligned	\
    495    1.1   thorpej 	 * to a 4-byte boundary.					\
    496    1.1   thorpej 	 *								\
    497    1.1   thorpej 	 * XXX BRAINDAMAGE ALERT!					\
    498    1.1   thorpej 	 * The stupid chip uses the same size for every buffer, which	\
    499    1.1   thorpej 	 * is set in the Receive Control register.  We are using the 2K	\
    500    1.1   thorpej 	 * size option, but what we REALLY want is (2K - 2)!  For this	\
    501   1.41       tls 	 * reason, we can't "scoot" packets longer than the standard	\
    502   1.41       tls 	 * Ethernet MTU.  On strict-alignment platforms, if the total	\
    503   1.42   thorpej 	 * size exceeds (2K - 2) we set align_tweak to 0 and let	\
    504   1.41       tls 	 * the upper layer copy the headers.				\
    505    1.1   thorpej 	 */								\
    506   1.42   thorpej 	__m->m_data = __m->m_ext.ext_buf + (sc)->sc_align_tweak;	\
    507    1.1   thorpej 									\
    508   1.69   thorpej 	wm_set_dma_addr(&__rxd->wrx_addr,				\
    509   1.69   thorpej 	    __rxs->rxs_dmamap->dm_segs[0].ds_addr + (sc)->sc_align_tweak); \
    510    1.1   thorpej 	__rxd->wrx_len = 0;						\
    511    1.1   thorpej 	__rxd->wrx_cksum = 0;						\
    512    1.1   thorpej 	__rxd->wrx_status = 0;						\
    513    1.1   thorpej 	__rxd->wrx_errors = 0;						\
    514    1.1   thorpej 	__rxd->wrx_special = 0;						\
    515    1.1   thorpej 	WM_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
    516    1.1   thorpej 									\
    517    1.1   thorpej 	CSR_WRITE((sc), (sc)->sc_rdt_reg, (x));				\
    518    1.1   thorpej } while (/*CONSTCOND*/0)
    519    1.1   thorpej 
    520   1.47   thorpej static void	wm_start(struct ifnet *);
    521   1.47   thorpej static void	wm_watchdog(struct ifnet *);
    522  1.135  christos static int	wm_ioctl(struct ifnet *, u_long, void *);
    523   1.47   thorpej static int	wm_init(struct ifnet *);
    524   1.47   thorpej static void	wm_stop(struct ifnet *, int);
    525    1.1   thorpej 
    526   1.47   thorpej static void	wm_shutdown(void *);
    527  1.123  jmcneill static void	wm_powerhook(int, void *);
    528    1.1   thorpej 
    529   1.47   thorpej static void	wm_reset(struct wm_softc *);
    530   1.47   thorpej static void	wm_rxdrain(struct wm_softc *);
    531   1.47   thorpej static int	wm_add_rxbuf(struct wm_softc *, int);
    532   1.51   thorpej static int	wm_read_eeprom(struct wm_softc *, int, int, u_int16_t *);
    533  1.117   msaitoh static int	wm_read_eeprom_eerd(struct wm_softc *, int, int, u_int16_t *);
    534  1.112     gavan static int	wm_validate_eeprom_checksum(struct wm_softc *);
    535   1.47   thorpej static void	wm_tick(void *);
    536    1.1   thorpej 
    537   1.47   thorpej static void	wm_set_filter(struct wm_softc *);
    538    1.1   thorpej 
    539   1.47   thorpej static int	wm_intr(void *);
    540   1.47   thorpej static void	wm_txintr(struct wm_softc *);
    541   1.47   thorpej static void	wm_rxintr(struct wm_softc *);
    542   1.47   thorpej static void	wm_linkintr(struct wm_softc *, uint32_t);
    543    1.1   thorpej 
    544   1.47   thorpej static void	wm_tbi_mediainit(struct wm_softc *);
    545   1.47   thorpej static int	wm_tbi_mediachange(struct ifnet *);
    546   1.47   thorpej static void	wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
    547    1.1   thorpej 
    548   1.47   thorpej static void	wm_tbi_set_linkled(struct wm_softc *);
    549   1.47   thorpej static void	wm_tbi_check_link(struct wm_softc *);
    550    1.1   thorpej 
    551   1.47   thorpej static void	wm_gmii_reset(struct wm_softc *);
    552    1.1   thorpej 
    553   1.47   thorpej static int	wm_gmii_i82543_readreg(struct device *, int, int);
    554   1.47   thorpej static void	wm_gmii_i82543_writereg(struct device *, int, int, int);
    555    1.1   thorpej 
    556   1.47   thorpej static int	wm_gmii_i82544_readreg(struct device *, int, int);
    557   1.47   thorpej static void	wm_gmii_i82544_writereg(struct device *, int, int, int);
    558    1.1   thorpej 
    559  1.127    bouyer static int	wm_gmii_i80003_readreg(struct device *, int, int);
    560  1.127    bouyer static void	wm_gmii_i80003_writereg(struct device *, int, int, int);
    561  1.127    bouyer 
    562   1.47   thorpej static void	wm_gmii_statchg(struct device *);
    563    1.1   thorpej 
    564   1.47   thorpej static void	wm_gmii_mediainit(struct wm_softc *);
    565   1.47   thorpej static int	wm_gmii_mediachange(struct ifnet *);
    566   1.47   thorpej static void	wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
    567    1.1   thorpej 
    568  1.127    bouyer static int	wm_kmrn_i80003_readreg(struct wm_softc *, int);
    569  1.127    bouyer static void	wm_kmrn_i80003_writereg(struct wm_softc *, int, int);
    570  1.127    bouyer 
    571   1.47   thorpej static int	wm_match(struct device *, struct cfdata *, void *);
    572   1.47   thorpej static void	wm_attach(struct device *, struct device *, void *);
    573  1.117   msaitoh static int	wm_is_onboard_nvm_eeprom(struct wm_softc *);
    574  1.145   msaitoh static void	wm_get_auto_rd_dome(struct wm_softc *);
    575  1.127    bouyer static int	wm_get_swsm_semaphore(struct wm_softc *);
    576  1.127    bouyer static void	wm_put_swsm_semaphore(struct wm_softc *);
    577  1.117   msaitoh static int	wm_poll_eerd_eewr_done(struct wm_softc *, int);
    578  1.127    bouyer static int	wm_get_swfw_semaphore(struct wm_softc *, uint16_t);
    579  1.127    bouyer static void	wm_put_swfw_semaphore(struct wm_softc *, uint16_t);
    580  1.139    bouyer static int	wm_get_swfwhw_semaphore(struct wm_softc *);
    581  1.139    bouyer static void	wm_put_swfwhw_semaphore(struct wm_softc *);
    582  1.139    bouyer 
    583  1.139    bouyer static int	wm_read_eeprom_ich8(struct wm_softc *, int, int, uint16_t *);
    584  1.139    bouyer static int32_t	wm_ich8_cycle_init(struct wm_softc *);
    585  1.139    bouyer static int32_t	wm_ich8_flash_cycle(struct wm_softc *, uint32_t);
    586  1.139    bouyer static int32_t	wm_read_ich8_data(struct wm_softc *, uint32_t,
    587  1.139    bouyer                      uint32_t, uint16_t *);
    588  1.139    bouyer static int32_t	wm_read_ich8_word(struct wm_softc *sc, uint32_t, uint16_t *);
    589    1.1   thorpej 
    590   1.24   thorpej CFATTACH_DECL(wm, sizeof(struct wm_softc),
    591   1.25   thorpej     wm_match, wm_attach, NULL, NULL);
    592    1.1   thorpej 
    593   1.78   thorpej static void	wm_82547_txfifo_stall(void *);
    594   1.78   thorpej 
    595    1.1   thorpej /*
    596    1.1   thorpej  * Devices supported by this driver.
    597    1.1   thorpej  */
    598   1.76   thorpej static const struct wm_product {
    599    1.1   thorpej 	pci_vendor_id_t		wmp_vendor;
    600    1.1   thorpej 	pci_product_id_t	wmp_product;
    601    1.1   thorpej 	const char		*wmp_name;
    602   1.43   thorpej 	wm_chip_type		wmp_type;
    603    1.1   thorpej 	int			wmp_flags;
    604    1.1   thorpej #define	WMP_F_1000X		0x01
    605    1.1   thorpej #define	WMP_F_1000T		0x02
    606    1.1   thorpej } wm_products[] = {
    607    1.1   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82542,
    608    1.1   thorpej 	  "Intel i82542 1000BASE-X Ethernet",
    609   1.11   thorpej 	  WM_T_82542_2_1,	WMP_F_1000X },
    610    1.1   thorpej 
    611   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82543GC_FIBER,
    612   1.11   thorpej 	  "Intel i82543GC 1000BASE-X Ethernet",
    613   1.11   thorpej 	  WM_T_82543,		WMP_F_1000X },
    614    1.1   thorpej 
    615   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82543GC_COPPER,
    616   1.11   thorpej 	  "Intel i82543GC 1000BASE-T Ethernet",
    617   1.11   thorpej 	  WM_T_82543,		WMP_F_1000T },
    618    1.1   thorpej 
    619   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544EI_COPPER,
    620   1.11   thorpej 	  "Intel i82544EI 1000BASE-T Ethernet",
    621   1.11   thorpej 	  WM_T_82544,		WMP_F_1000T },
    622    1.1   thorpej 
    623   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544EI_FIBER,
    624   1.11   thorpej 	  "Intel i82544EI 1000BASE-X Ethernet",
    625   1.11   thorpej 	  WM_T_82544,		WMP_F_1000X },
    626    1.1   thorpej 
    627   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544GC_COPPER,
    628    1.1   thorpej 	  "Intel i82544GC 1000BASE-T Ethernet",
    629   1.11   thorpej 	  WM_T_82544,		WMP_F_1000T },
    630    1.1   thorpej 
    631   1.11   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82544GC_LOM,
    632   1.11   thorpej 	  "Intel i82544GC (LOM) 1000BASE-T Ethernet",
    633   1.11   thorpej 	  WM_T_82544,		WMP_F_1000T },
    634    1.1   thorpej 
    635   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EM,
    636   1.17   thorpej 	  "Intel i82540EM 1000BASE-T Ethernet",
    637   1.34      kent 	  WM_T_82540,		WMP_F_1000T },
    638   1.34      kent 
    639   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EM_LOM,
    640   1.55   thorpej 	  "Intel i82540EM (LOM) 1000BASE-T Ethernet",
    641   1.55   thorpej 	  WM_T_82540,		WMP_F_1000T },
    642   1.55   thorpej 
    643   1.34      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP_LOM,
    644   1.34      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    645   1.34      kent 	  WM_T_82540,		WMP_F_1000T },
    646   1.34      kent 
    647   1.34      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP,
    648   1.34      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    649   1.33      kent 	  WM_T_82540,		WMP_F_1000T },
    650   1.33      kent 
    651   1.33      kent 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82540EP_LP,
    652   1.33      kent 	  "Intel i82540EP 1000BASE-T Ethernet",
    653   1.17   thorpej 	  WM_T_82540,		WMP_F_1000T },
    654   1.17   thorpej 
    655   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545EM_COPPER,
    656   1.17   thorpej 	  "Intel i82545EM 1000BASE-T Ethernet",
    657   1.17   thorpej 	  WM_T_82545,		WMP_F_1000T },
    658   1.17   thorpej 
    659   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_COPPER,
    660   1.55   thorpej 	  "Intel i82545GM 1000BASE-T Ethernet",
    661   1.55   thorpej 	  WM_T_82545_3,		WMP_F_1000T },
    662   1.55   thorpej 
    663   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_FIBER,
    664   1.55   thorpej 	  "Intel i82545GM 1000BASE-X Ethernet",
    665   1.55   thorpej 	  WM_T_82545_3,		WMP_F_1000X },
    666   1.55   thorpej #if 0
    667   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545GM_SERDES,
    668   1.55   thorpej 	  "Intel i82545GM Gigabit Ethernet (SERDES)",
    669   1.55   thorpej 	  WM_T_82545_3,		WMP_F_SERDES },
    670   1.55   thorpej #endif
    671   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_COPPER,
    672   1.39   thorpej 	  "Intel i82546EB 1000BASE-T Ethernet",
    673   1.39   thorpej 	  WM_T_82546,		WMP_F_1000T },
    674   1.39   thorpej 
    675   1.39   thorpej 	{ PCI_VENDOR_INTEL,     PCI_PRODUCT_INTEL_82546EB_QUAD,
    676   1.17   thorpej 	  "Intel i82546EB 1000BASE-T Ethernet",
    677   1.17   thorpej 	  WM_T_82546,		WMP_F_1000T },
    678   1.17   thorpej 
    679   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82545EM_FIBER,
    680   1.17   thorpej 	  "Intel i82545EM 1000BASE-X Ethernet",
    681   1.17   thorpej 	  WM_T_82545,		WMP_F_1000X },
    682   1.17   thorpej 
    683   1.17   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546EB_FIBER,
    684   1.17   thorpej 	  "Intel i82546EB 1000BASE-X Ethernet",
    685   1.17   thorpej 	  WM_T_82546,		WMP_F_1000X },
    686   1.17   thorpej 
    687   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_COPPER,
    688   1.55   thorpej 	  "Intel i82546GB 1000BASE-T Ethernet",
    689   1.55   thorpej 	  WM_T_82546_3,		WMP_F_1000T },
    690   1.55   thorpej 
    691   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_FIBER,
    692   1.55   thorpej 	  "Intel i82546GB 1000BASE-X Ethernet",
    693   1.55   thorpej 	  WM_T_82546_3,		WMP_F_1000X },
    694   1.55   thorpej #if 0
    695   1.55   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_SERDES,
    696   1.55   thorpej 	  "Intel i82546GB Gigabit Ethernet (SERDES)",
    697   1.55   thorpej 	  WM_T_82546_3,		WMP_F_SERDES },
    698   1.55   thorpej #endif
    699  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER,
    700  1.127    bouyer 	  "i82546GB quad-port Gigabit Ethernet",
    701  1.127    bouyer 	  WM_T_82546_3,		WMP_F_1000T },
    702  1.127    bouyer 
    703  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3,
    704  1.127    bouyer 	  "i82546GB quad-port Gigabit Ethernet (KSP3)",
    705  1.127    bouyer 	  WM_T_82546_3,		WMP_F_1000T },
    706  1.127    bouyer 
    707  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82546GB_PCIE,
    708  1.116   msaitoh 	  "Intel PRO/1000MT (82546GB)",
    709  1.116   msaitoh 	  WM_T_82546_3,		WMP_F_1000T },
    710  1.116   msaitoh 
    711   1.63   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541EI,
    712   1.63   thorpej 	  "Intel i82541EI 1000BASE-T Ethernet",
    713   1.63   thorpej 	  WM_T_82541,		WMP_F_1000T },
    714   1.63   thorpej 
    715  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541ER_LOM,
    716  1.116   msaitoh 	  "Intel i82541ER (LOM) 1000BASE-T Ethernet",
    717  1.116   msaitoh 	  WM_T_82541,		WMP_F_1000T },
    718  1.116   msaitoh 
    719   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541EI_MOBILE,
    720   1.57   thorpej 	  "Intel i82541EI Mobile 1000BASE-T Ethernet",
    721   1.57   thorpej 	  WM_T_82541,		WMP_F_1000T },
    722   1.57   thorpej 
    723   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541ER,
    724   1.57   thorpej 	  "Intel i82541ER 1000BASE-T Ethernet",
    725   1.57   thorpej 	  WM_T_82541_2,		WMP_F_1000T },
    726   1.57   thorpej 
    727   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541GI,
    728   1.57   thorpej 	  "Intel i82541GI 1000BASE-T Ethernet",
    729   1.57   thorpej 	  WM_T_82541_2,		WMP_F_1000T },
    730   1.57   thorpej 
    731   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541GI_MOBILE,
    732   1.57   thorpej 	  "Intel i82541GI Mobile 1000BASE-T Ethernet",
    733   1.57   thorpej 	  WM_T_82541_2,		WMP_F_1000T },
    734   1.57   thorpej 
    735  1.101      tron 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82541PI,
    736  1.101      tron 	  "Intel i82541PI 1000BASE-T Ethernet",
    737  1.101      tron 	  WM_T_82541_2,		WMP_F_1000T },
    738  1.101      tron 
    739   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547EI,
    740   1.57   thorpej 	  "Intel i82547EI 1000BASE-T Ethernet",
    741   1.57   thorpej 	  WM_T_82547,		WMP_F_1000T },
    742   1.57   thorpej 
    743  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547EI_MOBILE,
    744  1.141    simonb 	  "Intel i82547EI Mobile 1000BASE-T Ethernet",
    745  1.116   msaitoh 	  WM_T_82547,		WMP_F_1000T },
    746  1.116   msaitoh 
    747   1.57   thorpej 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82547GI,
    748   1.57   thorpej 	  "Intel i82547GI 1000BASE-T Ethernet",
    749   1.57   thorpej 	  WM_T_82547_2,		WMP_F_1000T },
    750  1.116   msaitoh 
    751  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_COPPER,
    752  1.116   msaitoh 	  "Intel PRO/1000 PT (82571EB)",
    753  1.116   msaitoh 	  WM_T_82571,		WMP_F_1000T },
    754  1.116   msaitoh 
    755  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_FIBER,
    756  1.116   msaitoh 	  "Intel PRO/1000 PF (82571EB)",
    757  1.116   msaitoh 	  WM_T_82571,		WMP_F_1000X },
    758  1.116   msaitoh #if 0
    759  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_SERDES,
    760  1.116   msaitoh 	  "Intel PRO/1000 PB (82571EB)",
    761  1.116   msaitoh 	  WM_T_82571,		WMP_F_SERDES },
    762  1.116   msaitoh #endif
    763  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82571EB_QUAD_COPPER,
    764  1.127    bouyer 	  "Intel PRO/1000 QT (82571EB)",
    765  1.127    bouyer 	  WM_T_82571,		WMP_F_1000T },
    766  1.127    bouyer 
    767  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_COPPER,
    768  1.116   msaitoh 	  "Intel i82572EI 1000baseT Ethernet",
    769  1.116   msaitoh 	  WM_T_82572,		WMP_F_1000T },
    770  1.116   msaitoh 
    771  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_FIBER,
    772  1.116   msaitoh 	  "Intel i82572EI 1000baseX Ethernet",
    773  1.116   msaitoh 	  WM_T_82572,		WMP_F_1000X },
    774  1.116   msaitoh #if 0
    775  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI_SERDES,
    776  1.116   msaitoh 	  "Intel i82572EI Gigabit Ethernet (SERDES)",
    777  1.116   msaitoh 	  WM_T_82572,		WMP_F_SERDES },
    778  1.116   msaitoh #endif
    779  1.116   msaitoh 
    780  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82572EI,
    781  1.116   msaitoh 	  "Intel i82572EI 1000baseT Ethernet",
    782  1.116   msaitoh 	  WM_T_82572,		WMP_F_1000T },
    783  1.116   msaitoh 
    784  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573E,
    785  1.116   msaitoh 	  "Intel i82573E",
    786  1.116   msaitoh 	  WM_T_82573,		WMP_F_1000T },
    787  1.116   msaitoh 
    788  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573E_IAMT,
    789  1.117   msaitoh 	  "Intel i82573E IAMT",
    790  1.116   msaitoh 	  WM_T_82573,		WMP_F_1000T },
    791  1.116   msaitoh 
    792  1.116   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82573L,
    793  1.116   msaitoh 	  "Intel i82573L Gigabit Ethernet",
    794  1.116   msaitoh 	  WM_T_82573,		WMP_F_1000T },
    795  1.116   msaitoh 
    796  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_CPR_DPT,
    797  1.127    bouyer 	  "i80003 dual 1000baseT Ethernet",
    798  1.127    bouyer 	  WM_T_80003,		WMP_F_1000T },
    799  1.127    bouyer 
    800  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_FIB_DPT,
    801  1.127    bouyer 	  "i80003 dual 1000baseX Ethernet",
    802  1.127    bouyer 	  WM_T_80003,		WMP_F_1000T },
    803  1.127    bouyer #if 0
    804  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_SDS_DPT,
    805  1.127    bouyer 	  "Intel i80003ES2 dual Gigabit Ethernet (SERDES)",
    806  1.127    bouyer 	  WM_T_80003,		WMP_F_SERDES },
    807  1.127    bouyer #endif
    808  1.127    bouyer 
    809  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_CPR_SPT,
    810  1.127    bouyer 	  "Intel i80003 1000baseT Ethernet",
    811  1.127    bouyer 	  WM_T_80003,		WMP_F_1000T },
    812  1.127    bouyer #if 0
    813  1.127    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_80K3LAN_SDS_SPT,
    814  1.127    bouyer 	  "Intel i80003 Gigabit Ethernet (SERDES)",
    815  1.127    bouyer 	  WM_T_80003,		WMP_F_SERDES },
    816  1.127    bouyer #endif
    817  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_M_AMT,
    818  1.139    bouyer 	  "Intel i82801H (M_AMT) LAN Controller",
    819  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    820  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_AMT,
    821  1.139    bouyer 	  "Intel i82801H (AMT) LAN Controller",
    822  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    823  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_LAN,
    824  1.139    bouyer 	  "Intel i82801H LAN Controller",
    825  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    826  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_LAN,
    827  1.139    bouyer 	  "Intel i82801H (IFE) LAN Controller",
    828  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    829  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_M_LAN,
    830  1.139    bouyer 	  "Intel i82801H (M) LAN Controller",
    831  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    832  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_GT,
    833  1.139    bouyer 	  "Intel i82801H IFE (GT) LAN Controller",
    834  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    835  1.139    bouyer 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801H_IFE_G,
    836  1.139    bouyer 	  "Intel i82801H IFE (G) LAN Controller",
    837  1.139    bouyer 	  WM_T_ICH8,		WMP_F_1000T },
    838  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_AMT,
    839  1.144   msaitoh 	  "82801I (AMT) LAN Controller",
    840  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    841  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE,
    842  1.144   msaitoh 	  "82801I LAN Controller",
    843  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    844  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE_G,
    845  1.144   msaitoh 	  "82801I (G) LAN Controller",
    846  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    847  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IFE_GT,
    848  1.144   msaitoh 	  "82801I (GT) LAN Controller",
    849  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    850  1.144   msaitoh 	{ PCI_VENDOR_INTEL,	PCI_PRODUCT_INTEL_82801I_IGP_C,
    851  1.144   msaitoh 	  "82801I (C) LAN Controller",
    852  1.144   msaitoh 	  WM_T_ICH9,		WMP_F_1000T },
    853    1.1   thorpej 	{ 0,			0,
    854    1.1   thorpej 	  NULL,
    855    1.1   thorpej 	  0,			0 },
    856    1.1   thorpej };
    857    1.1   thorpej 
    858    1.2   thorpej #ifdef WM_EVENT_COUNTERS
    859   1.75   thorpej static char wm_txseg_evcnt_names[WM_NTXSEGS][sizeof("txsegXXX")];
    860    1.2   thorpej #endif /* WM_EVENT_COUNTERS */
    861    1.2   thorpej 
    862   1.53   thorpej #if 0 /* Not currently used */
    863  1.110     perry static inline uint32_t
    864   1.53   thorpej wm_io_read(struct wm_softc *sc, int reg)
    865   1.53   thorpej {
    866   1.53   thorpej 
    867   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
    868   1.53   thorpej 	return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
    869   1.53   thorpej }
    870   1.53   thorpej #endif
    871   1.53   thorpej 
    872  1.110     perry static inline void
    873   1.53   thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
    874   1.53   thorpej {
    875   1.53   thorpej 
    876   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
    877   1.53   thorpej 	bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
    878   1.53   thorpej }
    879   1.53   thorpej 
    880  1.110     perry static inline void
    881  1.110     perry wm_set_dma_addr(volatile wiseman_addr_t *wa, bus_addr_t v)
    882   1.69   thorpej {
    883   1.69   thorpej 	wa->wa_low = htole32(v & 0xffffffffU);
    884   1.69   thorpej 	if (sizeof(bus_addr_t) == 8)
    885   1.69   thorpej 		wa->wa_high = htole32((uint64_t) v >> 32);
    886   1.69   thorpej 	else
    887   1.69   thorpej 		wa->wa_high = 0;
    888   1.69   thorpej }
    889   1.69   thorpej 
    890    1.1   thorpej static const struct wm_product *
    891    1.1   thorpej wm_lookup(const struct pci_attach_args *pa)
    892    1.1   thorpej {
    893    1.1   thorpej 	const struct wm_product *wmp;
    894    1.1   thorpej 
    895    1.1   thorpej 	for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
    896    1.1   thorpej 		if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
    897    1.1   thorpej 		    PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
    898    1.1   thorpej 			return (wmp);
    899    1.1   thorpej 	}
    900    1.1   thorpej 	return (NULL);
    901    1.1   thorpej }
    902    1.1   thorpej 
    903   1.47   thorpej static int
    904  1.128      yamt wm_match(struct device *parent, struct cfdata *cf, void *aux)
    905    1.1   thorpej {
    906    1.1   thorpej 	struct pci_attach_args *pa = aux;
    907    1.1   thorpej 
    908    1.1   thorpej 	if (wm_lookup(pa) != NULL)
    909    1.1   thorpej 		return (1);
    910    1.1   thorpej 
    911    1.1   thorpej 	return (0);
    912    1.1   thorpej }
    913    1.1   thorpej 
    914   1.47   thorpej static void
    915  1.128      yamt wm_attach(struct device *parent, struct device *self, void *aux)
    916    1.1   thorpej {
    917    1.1   thorpej 	struct wm_softc *sc = (void *) self;
    918    1.1   thorpej 	struct pci_attach_args *pa = aux;
    919    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
    920    1.1   thorpej 	pci_chipset_tag_t pc = pa->pa_pc;
    921    1.1   thorpej 	pci_intr_handle_t ih;
    922   1.75   thorpej 	size_t cdata_size;
    923    1.1   thorpej 	const char *intrstr = NULL;
    924   1.44   thorpej 	const char *eetype;
    925    1.1   thorpej 	bus_space_tag_t memt;
    926    1.1   thorpej 	bus_space_handle_t memh;
    927    1.1   thorpej 	bus_dma_segment_t seg;
    928    1.1   thorpej 	int memh_valid;
    929    1.1   thorpej 	int i, rseg, error;
    930    1.1   thorpej 	const struct wm_product *wmp;
    931  1.115   thorpej 	prop_data_t ea;
    932  1.115   thorpej 	prop_number_t pn;
    933    1.1   thorpej 	uint8_t enaddr[ETHER_ADDR_LEN];
    934    1.1   thorpej 	uint16_t myea[ETHER_ADDR_LEN / 2], cfg1, cfg2, swdpin;
    935    1.1   thorpej 	pcireg_t preg, memtype;
    936   1.44   thorpej 	uint32_t reg;
    937    1.1   thorpej 
    938  1.142        ad 	callout_init(&sc->sc_tick_ch, 0);
    939    1.1   thorpej 
    940    1.1   thorpej 	wmp = wm_lookup(pa);
    941    1.1   thorpej 	if (wmp == NULL) {
    942    1.1   thorpej 		printf("\n");
    943    1.1   thorpej 		panic("wm_attach: impossible");
    944    1.1   thorpej 	}
    945    1.1   thorpej 
    946  1.123  jmcneill 	sc->sc_pc = pa->pa_pc;
    947  1.123  jmcneill 	sc->sc_pcitag = pa->pa_tag;
    948  1.123  jmcneill 
    949   1.69   thorpej 	if (pci_dma64_available(pa))
    950   1.69   thorpej 		sc->sc_dmat = pa->pa_dmat64;
    951   1.69   thorpej 	else
    952   1.69   thorpej 		sc->sc_dmat = pa->pa_dmat;
    953    1.1   thorpej 
    954    1.1   thorpej 	preg = PCI_REVISION(pci_conf_read(pc, pa->pa_tag, PCI_CLASS_REG));
    955   1.37   thorpej 	aprint_naive(": Ethernet controller\n");
    956   1.37   thorpej 	aprint_normal(": %s, rev. %d\n", wmp->wmp_name, preg);
    957    1.1   thorpej 
    958    1.1   thorpej 	sc->sc_type = wmp->wmp_type;
    959   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
    960    1.1   thorpej 		if (preg < 2) {
    961   1.37   thorpej 			aprint_error("%s: i82542 must be at least rev. 2\n",
    962    1.1   thorpej 			    sc->sc_dev.dv_xname);
    963    1.1   thorpej 			return;
    964    1.1   thorpej 		}
    965    1.1   thorpej 		if (preg < 3)
    966   1.11   thorpej 			sc->sc_type = WM_T_82542_2_0;
    967    1.1   thorpej 	}
    968    1.1   thorpej 
    969    1.1   thorpej 	/*
    970   1.53   thorpej 	 * Map the device.  All devices support memory-mapped acccess,
    971   1.53   thorpej 	 * and it is really required for normal operation.
    972    1.1   thorpej 	 */
    973    1.1   thorpej 	memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
    974    1.1   thorpej 	switch (memtype) {
    975    1.1   thorpej 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
    976    1.1   thorpej 	case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
    977    1.1   thorpej 		memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
    978    1.1   thorpej 		    memtype, 0, &memt, &memh, NULL, NULL) == 0);
    979    1.1   thorpej 		break;
    980    1.1   thorpej 	default:
    981    1.1   thorpej 		memh_valid = 0;
    982    1.1   thorpej 	}
    983    1.1   thorpej 
    984    1.1   thorpej 	if (memh_valid) {
    985    1.1   thorpej 		sc->sc_st = memt;
    986    1.1   thorpej 		sc->sc_sh = memh;
    987    1.1   thorpej 	} else {
    988   1.37   thorpej 		aprint_error("%s: unable to map device registers\n",
    989    1.1   thorpej 		    sc->sc_dev.dv_xname);
    990    1.1   thorpej 		return;
    991    1.1   thorpej 	}
    992    1.1   thorpej 
    993   1.53   thorpej 	/*
    994   1.53   thorpej 	 * In addition, i82544 and later support I/O mapped indirect
    995   1.53   thorpej 	 * register access.  It is not desirable (nor supported in
    996   1.53   thorpej 	 * this driver) to use it for normal operation, though it is
    997   1.53   thorpej 	 * required to work around bugs in some chip versions.
    998   1.53   thorpej 	 */
    999   1.53   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1000   1.53   thorpej 		/* First we have to find the I/O BAR. */
   1001   1.53   thorpej 		for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
   1002   1.53   thorpej 			if (pci_mapreg_type(pa->pa_pc, pa->pa_tag, i) ==
   1003   1.53   thorpej 			    PCI_MAPREG_TYPE_IO)
   1004   1.53   thorpej 				break;
   1005   1.53   thorpej 		}
   1006   1.53   thorpej 		if (i == PCI_MAPREG_END)
   1007   1.53   thorpej 			aprint_error("%s: WARNING: unable to find I/O BAR\n",
   1008   1.53   thorpej 			    sc->sc_dev.dv_xname);
   1009   1.88    briggs 		else {
   1010   1.88    briggs 			/*
   1011   1.88    briggs 			 * The i8254x doesn't apparently respond when the
   1012   1.88    briggs 			 * I/O BAR is 0, which looks somewhat like it's not
   1013   1.88    briggs 			 * been configured.
   1014   1.88    briggs 			 */
   1015   1.88    briggs 			preg = pci_conf_read(pc, pa->pa_tag, i);
   1016   1.88    briggs 			if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
   1017   1.93   thorpej 				aprint_error("%s: WARNING: I/O BAR at zero.\n",
   1018   1.88    briggs 				    sc->sc_dev.dv_xname);
   1019   1.88    briggs 			} else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
   1020   1.53   thorpej 					0, &sc->sc_iot, &sc->sc_ioh,
   1021   1.88    briggs 					NULL, NULL) == 0) {
   1022   1.88    briggs 				sc->sc_flags |= WM_F_IOH_VALID;
   1023   1.88    briggs 			} else {
   1024   1.88    briggs 				aprint_error("%s: WARNING: unable to map "
   1025   1.88    briggs 				    "I/O space\n", sc->sc_dev.dv_xname);
   1026   1.88    briggs 			}
   1027   1.88    briggs 		}
   1028   1.88    briggs 
   1029   1.53   thorpej 	}
   1030   1.53   thorpej 
   1031   1.11   thorpej 	/* Enable bus mastering.  Disable MWI on the i82542 2.0. */
   1032    1.1   thorpej 	preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
   1033    1.1   thorpej 	preg |= PCI_COMMAND_MASTER_ENABLE;
   1034   1.11   thorpej 	if (sc->sc_type < WM_T_82542_2_1)
   1035    1.1   thorpej 		preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
   1036    1.1   thorpej 	pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
   1037    1.1   thorpej 
   1038  1.122  christos 	/* power up chip */
   1039  1.122  christos 	if ((error = pci_activate(pa->pa_pc, pa->pa_tag, sc,
   1040  1.122  christos 	    NULL)) && error != EOPNOTSUPP) {
   1041  1.122  christos 		aprint_error("%s: cannot activate %d\n", sc->sc_dev.dv_xname,
   1042  1.122  christos 		    error);
   1043  1.122  christos 		return;
   1044    1.1   thorpej 	}
   1045    1.1   thorpej 
   1046    1.1   thorpej 	/*
   1047    1.1   thorpej 	 * Map and establish our interrupt.
   1048    1.1   thorpej 	 */
   1049    1.1   thorpej 	if (pci_intr_map(pa, &ih)) {
   1050   1.37   thorpej 		aprint_error("%s: unable to map interrupt\n",
   1051   1.37   thorpej 		    sc->sc_dev.dv_xname);
   1052    1.1   thorpej 		return;
   1053    1.1   thorpej 	}
   1054    1.1   thorpej 	intrstr = pci_intr_string(pc, ih);
   1055    1.1   thorpej 	sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, wm_intr, sc);
   1056    1.1   thorpej 	if (sc->sc_ih == NULL) {
   1057   1.37   thorpej 		aprint_error("%s: unable to establish interrupt",
   1058    1.1   thorpej 		    sc->sc_dev.dv_xname);
   1059    1.1   thorpej 		if (intrstr != NULL)
   1060   1.37   thorpej 			aprint_normal(" at %s", intrstr);
   1061   1.37   thorpej 		aprint_normal("\n");
   1062    1.1   thorpej 		return;
   1063    1.1   thorpej 	}
   1064   1.37   thorpej 	aprint_normal("%s: interrupting at %s\n", sc->sc_dev.dv_xname, intrstr);
   1065   1.52   thorpej 
   1066   1.52   thorpej 	/*
   1067   1.52   thorpej 	 * Determine a few things about the bus we're connected to.
   1068   1.52   thorpej 	 */
   1069   1.52   thorpej 	if (sc->sc_type < WM_T_82543) {
   1070   1.52   thorpej 		/* We don't really know the bus characteristics here. */
   1071   1.52   thorpej 		sc->sc_bus_speed = 33;
   1072   1.73      tron 	} else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
   1073   1.73      tron 		/*
   1074   1.73      tron 		 * CSA (Communication Streaming Architecture) is about as fast
   1075   1.73      tron 		 * a 32-bit 66MHz PCI Bus.
   1076   1.73      tron 		 */
   1077   1.73      tron 		sc->sc_flags |= WM_F_CSA;
   1078   1.73      tron 		sc->sc_bus_speed = 66;
   1079   1.73      tron 		aprint_verbose("%s: Communication Streaming Architecture\n",
   1080   1.73      tron 		    sc->sc_dev.dv_xname);
   1081   1.78   thorpej 		if (sc->sc_type == WM_T_82547) {
   1082  1.142        ad 			callout_init(&sc->sc_txfifo_ch, 0);
   1083   1.78   thorpej 			callout_setfunc(&sc->sc_txfifo_ch,
   1084   1.78   thorpej 					wm_82547_txfifo_stall, sc);
   1085   1.78   thorpej 			aprint_verbose("%s: using 82547 Tx FIFO stall "
   1086   1.78   thorpej 				       "work-around\n", sc->sc_dev.dv_xname);
   1087   1.78   thorpej 		}
   1088  1.116   msaitoh 	} else if (sc->sc_type >= WM_T_82571) {
   1089  1.139    bouyer 		sc->sc_flags |= WM_F_PCIE;
   1090  1.144   msaitoh 		if ((sc->sc_type != WM_T_ICH8) || (sc->sc_type != WM_T_ICH9))
   1091  1.139    bouyer 			sc->sc_flags |= WM_F_EEPROM_SEMAPHORE;
   1092  1.116   msaitoh 		aprint_verbose("%s: PCI-Express bus\n", sc->sc_dev.dv_xname);
   1093   1.73      tron 	} else {
   1094   1.52   thorpej 		reg = CSR_READ(sc, WMREG_STATUS);
   1095   1.52   thorpej 		if (reg & STATUS_BUS64)
   1096   1.52   thorpej 			sc->sc_flags |= WM_F_BUS64;
   1097   1.52   thorpej 		if (sc->sc_type >= WM_T_82544 &&
   1098   1.54   thorpej 		    (reg & STATUS_PCIX_MODE) != 0) {
   1099   1.54   thorpej 			pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
   1100   1.54   thorpej 
   1101   1.52   thorpej 			sc->sc_flags |= WM_F_PCIX;
   1102   1.54   thorpej 			if (pci_get_capability(pa->pa_pc, pa->pa_tag,
   1103   1.54   thorpej 					       PCI_CAP_PCIX,
   1104   1.54   thorpej 					       &sc->sc_pcix_offset, NULL) == 0)
   1105   1.54   thorpej 				aprint_error("%s: unable to find PCIX "
   1106   1.54   thorpej 				    "capability\n", sc->sc_dev.dv_xname);
   1107   1.54   thorpej 			else if (sc->sc_type != WM_T_82545_3 &&
   1108   1.54   thorpej 				 sc->sc_type != WM_T_82546_3) {
   1109   1.54   thorpej 				/*
   1110   1.54   thorpej 				 * Work around a problem caused by the BIOS
   1111   1.54   thorpej 				 * setting the max memory read byte count
   1112   1.54   thorpej 				 * incorrectly.
   1113   1.54   thorpej 				 */
   1114   1.54   thorpej 				pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
   1115   1.54   thorpej 				    sc->sc_pcix_offset + PCI_PCIX_CMD);
   1116   1.54   thorpej 				pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
   1117   1.54   thorpej 				    sc->sc_pcix_offset + PCI_PCIX_STATUS);
   1118   1.54   thorpej 
   1119   1.54   thorpej 				bytecnt =
   1120   1.54   thorpej 				    (pcix_cmd & PCI_PCIX_CMD_BYTECNT_MASK) >>
   1121   1.54   thorpej 				    PCI_PCIX_CMD_BYTECNT_SHIFT;
   1122   1.54   thorpej 				maxb =
   1123   1.54   thorpej 				    (pcix_sts & PCI_PCIX_STATUS_MAXB_MASK) >>
   1124   1.54   thorpej 				    PCI_PCIX_STATUS_MAXB_SHIFT;
   1125   1.54   thorpej 				if (bytecnt > maxb) {
   1126   1.54   thorpej 					aprint_verbose("%s: resetting PCI-X "
   1127   1.54   thorpej 					    "MMRBC: %d -> %d\n",
   1128   1.54   thorpej 					    sc->sc_dev.dv_xname,
   1129   1.54   thorpej 					    512 << bytecnt, 512 << maxb);
   1130   1.54   thorpej 					pcix_cmd = (pcix_cmd &
   1131   1.54   thorpej 					    ~PCI_PCIX_CMD_BYTECNT_MASK) |
   1132   1.54   thorpej 					   (maxb << PCI_PCIX_CMD_BYTECNT_SHIFT);
   1133   1.54   thorpej 					pci_conf_write(pa->pa_pc, pa->pa_tag,
   1134   1.54   thorpej 					    sc->sc_pcix_offset + PCI_PCIX_CMD,
   1135   1.54   thorpej 					    pcix_cmd);
   1136   1.54   thorpej 				}
   1137   1.54   thorpej 			}
   1138   1.54   thorpej 		}
   1139   1.52   thorpej 		/*
   1140   1.52   thorpej 		 * The quad port adapter is special; it has a PCIX-PCIX
   1141   1.52   thorpej 		 * bridge on the board, and can run the secondary bus at
   1142   1.52   thorpej 		 * a higher speed.
   1143   1.52   thorpej 		 */
   1144   1.52   thorpej 		if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
   1145   1.52   thorpej 			sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
   1146   1.52   thorpej 								      : 66;
   1147   1.52   thorpej 		} else if (sc->sc_flags & WM_F_PCIX) {
   1148   1.62   thorpej 			switch (reg & STATUS_PCIXSPD_MASK) {
   1149   1.52   thorpej 			case STATUS_PCIXSPD_50_66:
   1150   1.52   thorpej 				sc->sc_bus_speed = 66;
   1151   1.52   thorpej 				break;
   1152   1.52   thorpej 			case STATUS_PCIXSPD_66_100:
   1153   1.52   thorpej 				sc->sc_bus_speed = 100;
   1154   1.52   thorpej 				break;
   1155   1.52   thorpej 			case STATUS_PCIXSPD_100_133:
   1156   1.52   thorpej 				sc->sc_bus_speed = 133;
   1157   1.52   thorpej 				break;
   1158   1.52   thorpej 			default:
   1159   1.52   thorpej 				aprint_error(
   1160   1.52   thorpej 				    "%s: unknown PCIXSPD %d; assuming 66MHz\n",
   1161   1.62   thorpej 				    sc->sc_dev.dv_xname,
   1162   1.62   thorpej 				    reg & STATUS_PCIXSPD_MASK);
   1163   1.52   thorpej 				sc->sc_bus_speed = 66;
   1164   1.52   thorpej 			}
   1165   1.52   thorpej 		} else
   1166   1.52   thorpej 			sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
   1167   1.52   thorpej 		aprint_verbose("%s: %d-bit %dMHz %s bus\n", sc->sc_dev.dv_xname,
   1168   1.52   thorpej 		    (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
   1169   1.52   thorpej 		    (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
   1170   1.52   thorpej 	}
   1171    1.1   thorpej 
   1172    1.1   thorpej 	/*
   1173    1.1   thorpej 	 * Allocate the control data structures, and create and load the
   1174    1.1   thorpej 	 * DMA map for it.
   1175   1.69   thorpej 	 *
   1176   1.69   thorpej 	 * NOTE: All Tx descriptors must be in the same 4G segment of
   1177   1.69   thorpej 	 * memory.  So must Rx descriptors.  We simplify by allocating
   1178   1.69   thorpej 	 * both sets within the same 4G segment.
   1179    1.1   thorpej 	 */
   1180   1.75   thorpej 	WM_NTXDESC(sc) = sc->sc_type < WM_T_82544 ?
   1181   1.75   thorpej 	    WM_NTXDESC_82542 : WM_NTXDESC_82544;
   1182   1.75   thorpej 	cdata_size = sc->sc_type < WM_T_82544 ?
   1183   1.75   thorpej 	    sizeof(struct wm_control_data_82542) :
   1184   1.75   thorpej 	    sizeof(struct wm_control_data_82544);
   1185   1.75   thorpej 	if ((error = bus_dmamem_alloc(sc->sc_dmat, cdata_size, PAGE_SIZE,
   1186   1.75   thorpej 				      (bus_size_t) 0x100000000ULL,
   1187   1.69   thorpej 				      &seg, 1, &rseg, 0)) != 0) {
   1188   1.37   thorpej 		aprint_error(
   1189   1.37   thorpej 		    "%s: unable to allocate control data, error = %d\n",
   1190    1.1   thorpej 		    sc->sc_dev.dv_xname, error);
   1191    1.1   thorpej 		goto fail_0;
   1192    1.1   thorpej 	}
   1193    1.1   thorpej 
   1194   1.75   thorpej 	if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg, cdata_size,
   1195  1.135  christos 				    (void **)&sc->sc_control_data, 0)) != 0) {
   1196   1.37   thorpej 		aprint_error("%s: unable to map control data, error = %d\n",
   1197    1.1   thorpej 		    sc->sc_dev.dv_xname, error);
   1198    1.1   thorpej 		goto fail_1;
   1199    1.1   thorpej 	}
   1200    1.1   thorpej 
   1201   1.75   thorpej 	if ((error = bus_dmamap_create(sc->sc_dmat, cdata_size, 1, cdata_size,
   1202   1.75   thorpej 				       0, 0, &sc->sc_cddmamap)) != 0) {
   1203   1.37   thorpej 		aprint_error("%s: unable to create control data DMA map, "
   1204    1.1   thorpej 		    "error = %d\n", sc->sc_dev.dv_xname, error);
   1205    1.1   thorpej 		goto fail_2;
   1206    1.1   thorpej 	}
   1207    1.1   thorpej 
   1208    1.1   thorpej 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
   1209   1.75   thorpej 				     sc->sc_control_data, cdata_size, NULL,
   1210   1.69   thorpej 				     0)) != 0) {
   1211   1.37   thorpej 		aprint_error(
   1212   1.37   thorpej 		    "%s: unable to load control data DMA map, error = %d\n",
   1213    1.1   thorpej 		    sc->sc_dev.dv_xname, error);
   1214    1.1   thorpej 		goto fail_3;
   1215    1.1   thorpej 	}
   1216    1.1   thorpej 
   1217   1.74      tron 
   1218    1.1   thorpej 	/*
   1219    1.1   thorpej 	 * Create the transmit buffer DMA maps.
   1220    1.1   thorpej 	 */
   1221   1.74      tron 	WM_TXQUEUELEN(sc) =
   1222   1.74      tron 	    (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
   1223   1.74      tron 	    WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
   1224   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   1225   1.82   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
   1226   1.79   thorpej 					       WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
   1227   1.69   thorpej 					  &sc->sc_txsoft[i].txs_dmamap)) != 0) {
   1228   1.37   thorpej 			aprint_error("%s: unable to create Tx DMA map %d, "
   1229    1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
   1230    1.1   thorpej 			goto fail_4;
   1231    1.1   thorpej 		}
   1232    1.1   thorpej 	}
   1233    1.1   thorpej 
   1234    1.1   thorpej 	/*
   1235    1.1   thorpej 	 * Create the receive buffer DMA maps.
   1236    1.1   thorpej 	 */
   1237    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   1238    1.1   thorpej 		if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
   1239   1.69   thorpej 					       MCLBYTES, 0, 0,
   1240   1.69   thorpej 					  &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
   1241   1.37   thorpej 			aprint_error("%s: unable to create Rx DMA map %d, "
   1242    1.1   thorpej 			    "error = %d\n", sc->sc_dev.dv_xname, i, error);
   1243    1.1   thorpej 			goto fail_5;
   1244    1.1   thorpej 		}
   1245    1.1   thorpej 		sc->sc_rxsoft[i].rxs_mbuf = NULL;
   1246    1.1   thorpej 	}
   1247    1.1   thorpej 
   1248  1.127    bouyer 	/* clear interesting stat counters */
   1249  1.127    bouyer 	CSR_READ(sc, WMREG_COLC);
   1250  1.127    bouyer 	CSR_READ(sc, WMREG_RXERRC);
   1251  1.127    bouyer 
   1252    1.1   thorpej 	/*
   1253    1.1   thorpej 	 * Reset the chip to a known state.
   1254    1.1   thorpej 	 */
   1255    1.1   thorpej 	wm_reset(sc);
   1256    1.1   thorpej 
   1257    1.1   thorpej 	/*
   1258   1.44   thorpej 	 * Get some information about the EEPROM.
   1259   1.44   thorpej 	 */
   1260  1.144   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)) {
   1261  1.139    bouyer 		uint32_t flash_size;
   1262  1.139    bouyer 		sc->sc_flags |= WM_F_SWFWHW_SYNC | WM_F_EEPROM_FLASH;
   1263  1.139    bouyer 		memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_ICH8_FLASH);
   1264  1.139    bouyer 		if (pci_mapreg_map(pa, WM_ICH8_FLASH, memtype, 0,
   1265  1.139    bouyer 		    &sc->sc_flasht, &sc->sc_flashh, NULL, NULL)) {
   1266  1.139    bouyer 			printf("%s: can't map FLASH registers\n",
   1267  1.139    bouyer 			    sc->sc_dev.dv_xname);
   1268  1.139    bouyer 			return;
   1269  1.139    bouyer 		}
   1270  1.139    bouyer 		flash_size = ICH8_FLASH_READ32(sc, ICH_FLASH_GFPREG);
   1271  1.139    bouyer 		sc->sc_ich8_flash_base = (flash_size & ICH_GFPREG_BASE_MASK) *
   1272  1.139    bouyer 						ICH_FLASH_SECTOR_SIZE;
   1273  1.139    bouyer 		sc->sc_ich8_flash_bank_size =
   1274  1.139    bouyer 			((flash_size >> 16) & ICH_GFPREG_BASE_MASK) + 1;
   1275  1.139    bouyer 		sc->sc_ich8_flash_bank_size -=
   1276  1.139    bouyer 			(flash_size & ICH_GFPREG_BASE_MASK);
   1277  1.139    bouyer 		sc->sc_ich8_flash_bank_size *= ICH_FLASH_SECTOR_SIZE;
   1278  1.139    bouyer 		sc->sc_ich8_flash_bank_size /= 2 * sizeof(uint16_t);
   1279  1.139    bouyer 	} else if (sc->sc_type == WM_T_80003)
   1280  1.136   msaitoh 		sc->sc_flags |= WM_F_EEPROM_EERDEEWR |  WM_F_SWFW_SYNC;
   1281  1.127    bouyer 	else if (sc->sc_type == WM_T_82573)
   1282  1.136   msaitoh 		sc->sc_flags |= WM_F_EEPROM_EERDEEWR;
   1283  1.117   msaitoh 	else if (sc->sc_type > WM_T_82544)
   1284   1.44   thorpej 		sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
   1285  1.117   msaitoh 
   1286   1.44   thorpej 	if (sc->sc_type <= WM_T_82544)
   1287   1.44   thorpej 		sc->sc_ee_addrbits = 6;
   1288   1.44   thorpej 	else if (sc->sc_type <= WM_T_82546_3) {
   1289   1.44   thorpej 		reg = CSR_READ(sc, WMREG_EECD);
   1290   1.44   thorpej 		if (reg & EECD_EE_SIZE)
   1291   1.44   thorpej 			sc->sc_ee_addrbits = 8;
   1292   1.44   thorpej 		else
   1293   1.44   thorpej 			sc->sc_ee_addrbits = 6;
   1294   1.57   thorpej 	} else if (sc->sc_type <= WM_T_82547_2) {
   1295   1.57   thorpej 		reg = CSR_READ(sc, WMREG_EECD);
   1296   1.57   thorpej 		if (reg & EECD_EE_TYPE) {
   1297   1.57   thorpej 			sc->sc_flags |= WM_F_EEPROM_SPI;
   1298   1.57   thorpej 			sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
   1299   1.57   thorpej 		} else
   1300   1.57   thorpej 			sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 8 : 6;
   1301  1.117   msaitoh 	} else if ((sc->sc_type == WM_T_82573) &&
   1302  1.117   msaitoh 	    (wm_is_onboard_nvm_eeprom(sc) == 0)) {
   1303  1.117   msaitoh 		sc->sc_flags |= WM_F_EEPROM_FLASH;
   1304   1.57   thorpej 	} else {
   1305   1.57   thorpej 		/* Assume everything else is SPI. */
   1306   1.57   thorpej 		reg = CSR_READ(sc, WMREG_EECD);
   1307   1.57   thorpej 		sc->sc_flags |= WM_F_EEPROM_SPI;
   1308   1.57   thorpej 		sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
   1309   1.44   thorpej 	}
   1310  1.112     gavan 
   1311  1.112     gavan 	/*
   1312  1.112     gavan 	 * Defer printing the EEPROM type until after verifying the checksum
   1313  1.112     gavan 	 * This allows the EEPROM type to be printed correctly in the case
   1314  1.112     gavan 	 * that no EEPROM is attached.
   1315  1.112     gavan 	 */
   1316  1.112     gavan 
   1317  1.112     gavan 
   1318  1.112     gavan 	/*
   1319  1.113     gavan 	 * Validate the EEPROM checksum. If the checksum fails, flag this for
   1320  1.113     gavan 	 * later, so we can fail future reads from the EEPROM.
   1321    1.1   thorpej 	 */
   1322  1.113     gavan 	if (wm_validate_eeprom_checksum(sc))
   1323  1.113     gavan 		sc->sc_flags |= WM_F_EEPROM_INVALID;
   1324  1.112     gavan 
   1325  1.113     gavan 	if (sc->sc_flags & WM_F_EEPROM_INVALID)
   1326  1.112     gavan 		aprint_verbose("%s: No EEPROM\n", sc->sc_dev.dv_xname);
   1327  1.117   msaitoh 	else if (sc->sc_flags & WM_F_EEPROM_FLASH) {
   1328  1.118   msaitoh 		aprint_verbose("%s: FLASH\n", sc->sc_dev.dv_xname);
   1329  1.117   msaitoh 	} else {
   1330  1.112     gavan 		if (sc->sc_flags & WM_F_EEPROM_SPI)
   1331  1.112     gavan 			eetype = "SPI";
   1332  1.112     gavan 		else
   1333  1.112     gavan 			eetype = "MicroWire";
   1334  1.112     gavan 		aprint_verbose("%s: %u word (%d address bits) %s EEPROM\n",
   1335  1.112     gavan 		    sc->sc_dev.dv_xname, 1U << sc->sc_ee_addrbits,
   1336  1.112     gavan 		    sc->sc_ee_addrbits, eetype);
   1337  1.112     gavan 	}
   1338  1.112     gavan 
   1339  1.113     gavan 	/*
   1340  1.113     gavan 	 * Read the Ethernet address from the EEPROM, if not first found
   1341  1.113     gavan 	 * in device properties.
   1342  1.113     gavan 	 */
   1343  1.115   thorpej 	ea = prop_dictionary_get(device_properties(&sc->sc_dev), "mac-addr");
   1344  1.115   thorpej 	if (ea != NULL) {
   1345  1.115   thorpej 		KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
   1346  1.115   thorpej 		KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
   1347  1.115   thorpej 		memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
   1348  1.115   thorpej 	} else {
   1349  1.113     gavan 		if (wm_read_eeprom(sc, EEPROM_OFF_MACADDR,
   1350  1.113     gavan 		    sizeof(myea) / sizeof(myea[0]), myea)) {
   1351  1.113     gavan 			aprint_error("%s: unable to read Ethernet address\n",
   1352  1.113     gavan 			    sc->sc_dev.dv_xname);
   1353  1.113     gavan 			return;
   1354  1.113     gavan 		}
   1355  1.113     gavan 		enaddr[0] = myea[0] & 0xff;
   1356  1.113     gavan 		enaddr[1] = myea[0] >> 8;
   1357  1.113     gavan 		enaddr[2] = myea[1] & 0xff;
   1358  1.113     gavan 		enaddr[3] = myea[1] >> 8;
   1359  1.113     gavan 		enaddr[4] = myea[2] & 0xff;
   1360  1.113     gavan 		enaddr[5] = myea[2] >> 8;
   1361  1.113     gavan 	}
   1362    1.1   thorpej 
   1363   1.17   thorpej 	/*
   1364   1.17   thorpej 	 * Toggle the LSB of the MAC address on the second port
   1365  1.121   msaitoh 	 * of the dual port controller.
   1366   1.17   thorpej 	 */
   1367  1.121   msaitoh 	if (sc->sc_type == WM_T_82546 || sc->sc_type == WM_T_82546_3
   1368  1.127    bouyer 	    || sc->sc_type ==  WM_T_82571 || sc->sc_type == WM_T_80003) {
   1369   1.17   thorpej 		if ((CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1)
   1370   1.17   thorpej 			enaddr[5] ^= 1;
   1371   1.17   thorpej 	}
   1372   1.17   thorpej 
   1373   1.37   thorpej 	aprint_normal("%s: Ethernet address %s\n", sc->sc_dev.dv_xname,
   1374    1.1   thorpej 	    ether_sprintf(enaddr));
   1375    1.1   thorpej 
   1376    1.1   thorpej 	/*
   1377    1.1   thorpej 	 * Read the config info from the EEPROM, and set up various
   1378    1.1   thorpej 	 * bits in the control registers based on their contents.
   1379    1.1   thorpej 	 */
   1380  1.115   thorpej 	pn = prop_dictionary_get(device_properties(&sc->sc_dev),
   1381  1.115   thorpej 				 "i82543-cfg1");
   1382  1.115   thorpej 	if (pn != NULL) {
   1383  1.115   thorpej 		KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   1384  1.115   thorpej 		cfg1 = (uint16_t) prop_number_integer_value(pn);
   1385  1.115   thorpej 	} else {
   1386  1.113     gavan 		if (wm_read_eeprom(sc, EEPROM_OFF_CFG1, 1, &cfg1)) {
   1387  1.113     gavan 			aprint_error("%s: unable to read CFG1\n",
   1388  1.113     gavan 			    sc->sc_dev.dv_xname);
   1389  1.113     gavan 			return;
   1390  1.113     gavan 		}
   1391   1.51   thorpej 	}
   1392  1.115   thorpej 
   1393  1.115   thorpej 	pn = prop_dictionary_get(device_properties(&sc->sc_dev),
   1394  1.115   thorpej 				 "i82543-cfg2");
   1395  1.115   thorpej 	if (pn != NULL) {
   1396  1.115   thorpej 		KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   1397  1.115   thorpej 		cfg2 = (uint16_t) prop_number_integer_value(pn);
   1398  1.115   thorpej 	} else {
   1399  1.113     gavan 		if (wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &cfg2)) {
   1400  1.113     gavan 			aprint_error("%s: unable to read CFG2\n",
   1401  1.113     gavan 			    sc->sc_dev.dv_xname);
   1402  1.113     gavan 			return;
   1403  1.113     gavan 		}
   1404   1.51   thorpej 	}
   1405  1.115   thorpej 
   1406   1.51   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1407  1.115   thorpej 		pn = prop_dictionary_get(device_properties(&sc->sc_dev),
   1408  1.115   thorpej 					 "i82543-swdpin");
   1409  1.115   thorpej 		if (pn != NULL) {
   1410  1.115   thorpej 			KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
   1411  1.115   thorpej 			swdpin = (uint16_t) prop_number_integer_value(pn);
   1412  1.115   thorpej 		} else {
   1413  1.113     gavan 			if (wm_read_eeprom(sc, EEPROM_OFF_SWDPIN, 1, &swdpin)) {
   1414  1.113     gavan 				aprint_error("%s: unable to read SWDPIN\n",
   1415  1.113     gavan 				    sc->sc_dev.dv_xname);
   1416  1.113     gavan 				return;
   1417  1.113     gavan 			}
   1418   1.51   thorpej 		}
   1419   1.51   thorpej 	}
   1420    1.1   thorpej 
   1421    1.1   thorpej 	if (cfg1 & EEPROM_CFG1_ILOS)
   1422    1.1   thorpej 		sc->sc_ctrl |= CTRL_ILOS;
   1423   1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1424    1.1   thorpej 		sc->sc_ctrl |=
   1425    1.1   thorpej 		    ((swdpin >> EEPROM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
   1426    1.1   thorpej 		    CTRL_SWDPIO_SHIFT;
   1427    1.1   thorpej 		sc->sc_ctrl |=
   1428    1.1   thorpej 		    ((swdpin >> EEPROM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
   1429    1.1   thorpej 		    CTRL_SWDPINS_SHIFT;
   1430    1.1   thorpej 	} else {
   1431    1.1   thorpej 		sc->sc_ctrl |=
   1432    1.1   thorpej 		    ((cfg1 >> EEPROM_CFG1_SWDPIO_SHIFT) & 0xf) <<
   1433    1.1   thorpej 		    CTRL_SWDPIO_SHIFT;
   1434    1.1   thorpej 	}
   1435    1.1   thorpej 
   1436    1.1   thorpej #if 0
   1437   1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   1438    1.1   thorpej 		if (cfg1 & EEPROM_CFG1_IPS0)
   1439    1.1   thorpej 			sc->sc_ctrl_ext |= CTRL_EXT_IPS;
   1440    1.1   thorpej 		if (cfg1 & EEPROM_CFG1_IPS1)
   1441    1.1   thorpej 			sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
   1442    1.1   thorpej 		sc->sc_ctrl_ext |=
   1443    1.1   thorpej 		    ((swdpin >> (EEPROM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
   1444    1.1   thorpej 		    CTRL_EXT_SWDPIO_SHIFT;
   1445    1.1   thorpej 		sc->sc_ctrl_ext |=
   1446    1.1   thorpej 		    ((swdpin >> (EEPROM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
   1447    1.1   thorpej 		    CTRL_EXT_SWDPINS_SHIFT;
   1448    1.1   thorpej 	} else {
   1449    1.1   thorpej 		sc->sc_ctrl_ext |=
   1450    1.1   thorpej 		    ((cfg2 >> EEPROM_CFG2_SWDPIO_SHIFT) & 0xf) <<
   1451    1.1   thorpej 		    CTRL_EXT_SWDPIO_SHIFT;
   1452    1.1   thorpej 	}
   1453    1.1   thorpej #endif
   1454    1.1   thorpej 
   1455    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   1456    1.1   thorpej #if 0
   1457    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
   1458    1.1   thorpej #endif
   1459    1.1   thorpej 
   1460    1.1   thorpej 	/*
   1461    1.1   thorpej 	 * Set up some register offsets that are different between
   1462   1.11   thorpej 	 * the i82542 and the i82543 and later chips.
   1463    1.1   thorpej 	 */
   1464   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   1465    1.1   thorpej 		sc->sc_rdt_reg = WMREG_OLD_RDT0;
   1466    1.1   thorpej 		sc->sc_tdt_reg = WMREG_OLD_TDT;
   1467    1.1   thorpej 	} else {
   1468    1.1   thorpej 		sc->sc_rdt_reg = WMREG_RDT;
   1469    1.1   thorpej 		sc->sc_tdt_reg = WMREG_TDT;
   1470    1.1   thorpej 	}
   1471    1.1   thorpej 
   1472    1.1   thorpej 	/*
   1473    1.1   thorpej 	 * Determine if we're TBI or GMII mode, and initialize the
   1474    1.1   thorpej 	 * media structures accordingly.
   1475    1.1   thorpej 	 */
   1476  1.144   msaitoh 	if (sc->sc_type == WM_T_ICH8 || sc->sc_type == WM_T_ICH9
   1477  1.144   msaitoh 	    || sc->sc_type == WM_T_82573) {
   1478  1.139    bouyer 		/* STATUS_TBIMODE reserved/reused, can't rely on it */
   1479  1.139    bouyer 		wm_gmii_mediainit(sc);
   1480  1.139    bouyer 	} else if (sc->sc_type < WM_T_82543 ||
   1481    1.1   thorpej 	    (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
   1482    1.1   thorpej 		if (wmp->wmp_flags & WMP_F_1000T)
   1483   1.37   thorpej 			aprint_error("%s: WARNING: TBIMODE set on 1000BASE-T "
   1484    1.1   thorpej 			    "product!\n", sc->sc_dev.dv_xname);
   1485    1.1   thorpej 		wm_tbi_mediainit(sc);
   1486    1.1   thorpej 	} else {
   1487    1.1   thorpej 		if (wmp->wmp_flags & WMP_F_1000X)
   1488   1.37   thorpej 			aprint_error("%s: WARNING: TBIMODE clear on 1000BASE-X "
   1489    1.1   thorpej 			    "product!\n", sc->sc_dev.dv_xname);
   1490    1.1   thorpej 		wm_gmii_mediainit(sc);
   1491    1.1   thorpej 	}
   1492    1.1   thorpej 
   1493    1.1   thorpej 	ifp = &sc->sc_ethercom.ec_if;
   1494    1.1   thorpej 	strcpy(ifp->if_xname, sc->sc_dev.dv_xname);
   1495    1.1   thorpej 	ifp->if_softc = sc;
   1496    1.1   thorpej 	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
   1497    1.1   thorpej 	ifp->if_ioctl = wm_ioctl;
   1498    1.1   thorpej 	ifp->if_start = wm_start;
   1499    1.1   thorpej 	ifp->if_watchdog = wm_watchdog;
   1500    1.1   thorpej 	ifp->if_init = wm_init;
   1501    1.1   thorpej 	ifp->if_stop = wm_stop;
   1502   1.58     ragge 	IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
   1503    1.1   thorpej 	IFQ_SET_READY(&ifp->if_snd);
   1504    1.1   thorpej 
   1505  1.139    bouyer 	if (sc->sc_type != WM_T_82573 && sc->sc_type != WM_T_ICH8)
   1506  1.120   msaitoh 		sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
   1507   1.41       tls 
   1508    1.1   thorpej 	/*
   1509   1.11   thorpej 	 * If we're a i82543 or greater, we can support VLANs.
   1510    1.1   thorpej 	 */
   1511   1.11   thorpej 	if (sc->sc_type >= WM_T_82543)
   1512    1.1   thorpej 		sc->sc_ethercom.ec_capabilities |=
   1513    1.1   thorpej 		    ETHERCAP_VLAN_MTU /* XXXJRT | ETHERCAP_VLAN_HWTAGGING */;
   1514    1.1   thorpej 
   1515    1.1   thorpej 	/*
   1516    1.1   thorpej 	 * We can perform TCPv4 and UDPv4 checkums in-bound.  Only
   1517   1.11   thorpej 	 * on i82543 and later.
   1518    1.1   thorpej 	 */
   1519  1.130      yamt 	if (sc->sc_type >= WM_T_82543) {
   1520    1.1   thorpej 		ifp->if_capabilities |=
   1521  1.103      yamt 		    IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
   1522  1.103      yamt 		    IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
   1523  1.107      yamt 		    IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
   1524  1.107      yamt 		    IFCAP_CSUM_TCPv6_Tx |
   1525  1.107      yamt 		    IFCAP_CSUM_UDPv6_Tx;
   1526  1.130      yamt 	}
   1527  1.130      yamt 
   1528  1.130      yamt 	/*
   1529  1.130      yamt 	 * XXXyamt: i'm not sure which chips support RXCSUM_IPV6OFL.
   1530  1.130      yamt 	 *
   1531  1.130      yamt 	 *	82541GI (8086:1076) ... no
   1532  1.130      yamt 	 *	82572EI (8086:10b9) ... yes
   1533  1.130      yamt 	 */
   1534  1.130      yamt 	if (sc->sc_type >= WM_T_82571) {
   1535  1.130      yamt 		ifp->if_capabilities |=
   1536  1.130      yamt 		    IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
   1537  1.130      yamt 	}
   1538    1.1   thorpej 
   1539   1.99      matt 	/*
   1540   1.99      matt 	 * If we're a i82544 or greater (except i82547), we can do
   1541   1.99      matt 	 * TCP segmentation offload.
   1542   1.99      matt 	 */
   1543  1.131      yamt 	if (sc->sc_type >= WM_T_82544 && sc->sc_type != WM_T_82547) {
   1544   1.99      matt 		ifp->if_capabilities |= IFCAP_TSOv4;
   1545  1.131      yamt 	}
   1546  1.131      yamt 
   1547  1.131      yamt 	if (sc->sc_type >= WM_T_82571) {
   1548  1.131      yamt 		ifp->if_capabilities |= IFCAP_TSOv6;
   1549  1.131      yamt 	}
   1550   1.99      matt 
   1551    1.1   thorpej 	/*
   1552    1.1   thorpej 	 * Attach the interface.
   1553    1.1   thorpej 	 */
   1554    1.1   thorpej 	if_attach(ifp);
   1555    1.1   thorpej 	ether_ifattach(ifp, enaddr);
   1556   1.21    itojun #if NRND > 0
   1557   1.21    itojun 	rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
   1558   1.21    itojun 	    RND_TYPE_NET, 0);
   1559   1.21    itojun #endif
   1560    1.1   thorpej 
   1561    1.1   thorpej #ifdef WM_EVENT_COUNTERS
   1562    1.1   thorpej 	/* Attach event counters. */
   1563    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
   1564    1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "txsstall");
   1565    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
   1566    1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "txdstall");
   1567   1.78   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txfifo_stall, EVCNT_TYPE_MISC,
   1568   1.78   thorpej 	    NULL, sc->sc_dev.dv_xname, "txfifo_stall");
   1569    1.4   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdw, EVCNT_TYPE_INTR,
   1570    1.4   thorpej 	    NULL, sc->sc_dev.dv_xname, "txdw");
   1571    1.4   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txqe, EVCNT_TYPE_INTR,
   1572    1.4   thorpej 	    NULL, sc->sc_dev.dv_xname, "txqe");
   1573    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
   1574    1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "rxintr");
   1575    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
   1576    1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "linkintr");
   1577    1.1   thorpej 
   1578    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
   1579    1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "rxipsum");
   1580    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rxtusum, EVCNT_TYPE_MISC,
   1581    1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "rxtusum");
   1582    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
   1583    1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "txipsum");
   1584    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txtusum, EVCNT_TYPE_MISC,
   1585    1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "txtusum");
   1586  1.107      yamt 	evcnt_attach_dynamic(&sc->sc_ev_txtusum6, EVCNT_TYPE_MISC,
   1587  1.107      yamt 	    NULL, sc->sc_dev.dv_xname, "txtusum6");
   1588    1.1   thorpej 
   1589   1.99      matt 	evcnt_attach_dynamic(&sc->sc_ev_txtso, EVCNT_TYPE_MISC,
   1590   1.99      matt 	    NULL, sc->sc_dev.dv_xname, "txtso");
   1591  1.131      yamt 	evcnt_attach_dynamic(&sc->sc_ev_txtso6, EVCNT_TYPE_MISC,
   1592  1.131      yamt 	    NULL, sc->sc_dev.dv_xname, "txtso6");
   1593   1.99      matt 	evcnt_attach_dynamic(&sc->sc_ev_txtsopain, EVCNT_TYPE_MISC,
   1594   1.99      matt 	    NULL, sc->sc_dev.dv_xname, "txtsopain");
   1595   1.99      matt 
   1596   1.75   thorpej 	for (i = 0; i < WM_NTXSEGS; i++) {
   1597   1.75   thorpej 		sprintf(wm_txseg_evcnt_names[i], "txseg%d", i);
   1598    1.2   thorpej 		evcnt_attach_dynamic(&sc->sc_ev_txseg[i], EVCNT_TYPE_MISC,
   1599    1.2   thorpej 		    NULL, sc->sc_dev.dv_xname, wm_txseg_evcnt_names[i]);
   1600   1.75   thorpej 	}
   1601    1.2   thorpej 
   1602    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_txdrop, EVCNT_TYPE_MISC,
   1603    1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "txdrop");
   1604    1.1   thorpej 
   1605    1.1   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tu, EVCNT_TYPE_MISC,
   1606    1.1   thorpej 	    NULL, sc->sc_dev.dv_xname, "tu");
   1607   1.71   thorpej 
   1608   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
   1609   1.71   thorpej 	    NULL, sc->sc_dev.dv_xname, "tx_xoff");
   1610   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
   1611   1.71   thorpej 	    NULL, sc->sc_dev.dv_xname, "tx_xon");
   1612   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
   1613   1.71   thorpej 	    NULL, sc->sc_dev.dv_xname, "rx_xoff");
   1614   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
   1615   1.71   thorpej 	    NULL, sc->sc_dev.dv_xname, "rx_xon");
   1616   1.71   thorpej 	evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
   1617   1.71   thorpej 	    NULL, sc->sc_dev.dv_xname, "rx_macctl");
   1618    1.1   thorpej #endif /* WM_EVENT_COUNTERS */
   1619    1.1   thorpej 
   1620    1.1   thorpej 	/*
   1621    1.1   thorpej 	 * Make sure the interface is shutdown during reboot.
   1622    1.1   thorpej 	 */
   1623    1.1   thorpej 	sc->sc_sdhook = shutdownhook_establish(wm_shutdown, sc);
   1624    1.1   thorpej 	if (sc->sc_sdhook == NULL)
   1625   1.37   thorpej 		aprint_error("%s: WARNING: unable to establish shutdown hook\n",
   1626    1.1   thorpej 		    sc->sc_dev.dv_xname);
   1627  1.123  jmcneill 
   1628  1.125  jmcneill 	sc->sc_powerhook = powerhook_establish(sc->sc_dev.dv_xname,
   1629  1.125  jmcneill 	    wm_powerhook, sc);
   1630  1.123  jmcneill 	if (sc->sc_powerhook == NULL)
   1631  1.123  jmcneill 		aprint_error("%s: can't establish powerhook\n",
   1632  1.123  jmcneill 		    sc->sc_dev.dv_xname);
   1633    1.1   thorpej 	return;
   1634    1.1   thorpej 
   1635    1.1   thorpej 	/*
   1636    1.1   thorpej 	 * Free any resources we've allocated during the failed attach
   1637    1.1   thorpej 	 * attempt.  Do this in reverse order and fall through.
   1638    1.1   thorpej 	 */
   1639    1.1   thorpej  fail_5:
   1640    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   1641    1.1   thorpej 		if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
   1642    1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
   1643    1.1   thorpej 			    sc->sc_rxsoft[i].rxs_dmamap);
   1644    1.1   thorpej 	}
   1645    1.1   thorpej  fail_4:
   1646   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   1647    1.1   thorpej 		if (sc->sc_txsoft[i].txs_dmamap != NULL)
   1648    1.1   thorpej 			bus_dmamap_destroy(sc->sc_dmat,
   1649    1.1   thorpej 			    sc->sc_txsoft[i].txs_dmamap);
   1650    1.1   thorpej 	}
   1651    1.1   thorpej 	bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
   1652    1.1   thorpej  fail_3:
   1653    1.1   thorpej 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
   1654    1.1   thorpej  fail_2:
   1655  1.135  christos 	bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
   1656   1.75   thorpej 	    cdata_size);
   1657    1.1   thorpej  fail_1:
   1658    1.1   thorpej 	bus_dmamem_free(sc->sc_dmat, &seg, rseg);
   1659    1.1   thorpej  fail_0:
   1660    1.1   thorpej 	return;
   1661    1.1   thorpej }
   1662    1.1   thorpej 
   1663    1.1   thorpej /*
   1664    1.1   thorpej  * wm_shutdown:
   1665    1.1   thorpej  *
   1666    1.1   thorpej  *	Make sure the interface is stopped at reboot time.
   1667    1.1   thorpej  */
   1668   1.47   thorpej static void
   1669    1.1   thorpej wm_shutdown(void *arg)
   1670    1.1   thorpej {
   1671    1.1   thorpej 	struct wm_softc *sc = arg;
   1672    1.1   thorpej 
   1673    1.1   thorpej 	wm_stop(&sc->sc_ethercom.ec_if, 1);
   1674    1.1   thorpej }
   1675    1.1   thorpej 
   1676  1.123  jmcneill static void
   1677  1.123  jmcneill wm_powerhook(int why, void *arg)
   1678  1.123  jmcneill {
   1679  1.123  jmcneill 	struct wm_softc *sc = arg;
   1680  1.123  jmcneill 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   1681  1.123  jmcneill 	pci_chipset_tag_t pc = sc->sc_pc;
   1682  1.123  jmcneill 	pcitag_t tag = sc->sc_pcitag;
   1683  1.123  jmcneill 
   1684  1.123  jmcneill 	switch (why) {
   1685  1.123  jmcneill 	case PWR_SOFTSUSPEND:
   1686  1.123  jmcneill 		wm_shutdown(sc);
   1687  1.123  jmcneill 		break;
   1688  1.123  jmcneill 	case PWR_SOFTRESUME:
   1689  1.123  jmcneill 		ifp->if_flags &= ~IFF_RUNNING;
   1690  1.123  jmcneill 		wm_init(ifp);
   1691  1.123  jmcneill 		if (ifp->if_flags & IFF_RUNNING)
   1692  1.123  jmcneill 			wm_start(ifp);
   1693  1.123  jmcneill 		break;
   1694  1.123  jmcneill 	case PWR_SUSPEND:
   1695  1.123  jmcneill 		pci_conf_capture(pc, tag, &sc->sc_pciconf);
   1696  1.123  jmcneill 		break;
   1697  1.123  jmcneill 	case PWR_RESUME:
   1698  1.123  jmcneill 		pci_conf_restore(pc, tag, &sc->sc_pciconf);
   1699  1.123  jmcneill 		break;
   1700  1.123  jmcneill 	}
   1701  1.123  jmcneill 
   1702  1.123  jmcneill 	return;
   1703  1.123  jmcneill }
   1704  1.123  jmcneill 
   1705    1.1   thorpej /*
   1706   1.86   thorpej  * wm_tx_offload:
   1707    1.1   thorpej  *
   1708    1.1   thorpej  *	Set up TCP/IP checksumming parameters for the
   1709    1.1   thorpej  *	specified packet.
   1710    1.1   thorpej  */
   1711    1.1   thorpej static int
   1712   1.86   thorpej wm_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs, uint32_t *cmdp,
   1713   1.65   tsutsui     uint8_t *fieldsp)
   1714    1.1   thorpej {
   1715    1.4   thorpej 	struct mbuf *m0 = txs->txs_mbuf;
   1716    1.1   thorpej 	struct livengood_tcpip_ctxdesc *t;
   1717   1.98   thorpej 	uint32_t ipcs, tucs, cmd, cmdlen, seg;
   1718  1.131      yamt 	uint32_t ipcse;
   1719   1.13   thorpej 	struct ether_header *eh;
   1720    1.1   thorpej 	int offset, iphl;
   1721   1.98   thorpej 	uint8_t fields;
   1722    1.1   thorpej 
   1723    1.1   thorpej 	/*
   1724    1.1   thorpej 	 * XXX It would be nice if the mbuf pkthdr had offset
   1725    1.1   thorpej 	 * fields for the protocol headers.
   1726    1.1   thorpej 	 */
   1727    1.1   thorpej 
   1728   1.13   thorpej 	eh = mtod(m0, struct ether_header *);
   1729   1.13   thorpej 	switch (htons(eh->ether_type)) {
   1730   1.13   thorpej 	case ETHERTYPE_IP:
   1731  1.107      yamt 	case ETHERTYPE_IPV6:
   1732   1.13   thorpej 		offset = ETHER_HDR_LEN;
   1733   1.35   thorpej 		break;
   1734   1.35   thorpej 
   1735   1.35   thorpej 	case ETHERTYPE_VLAN:
   1736   1.35   thorpej 		offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
   1737   1.13   thorpej 		break;
   1738   1.13   thorpej 
   1739   1.13   thorpej 	default:
   1740   1.13   thorpej 		/*
   1741   1.13   thorpej 		 * Don't support this protocol or encapsulation.
   1742   1.13   thorpej 		 */
   1743   1.13   thorpej 		*fieldsp = 0;
   1744   1.13   thorpej 		*cmdp = 0;
   1745   1.13   thorpej 		return (0);
   1746   1.13   thorpej 	}
   1747    1.1   thorpej 
   1748  1.107      yamt 	if ((m0->m_pkthdr.csum_flags &
   1749  1.107      yamt 	    (M_CSUM_TSOv4|M_CSUM_UDPv4|M_CSUM_TCPv4)) != 0) {
   1750  1.107      yamt 		iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
   1751  1.107      yamt 	} else {
   1752  1.107      yamt 		iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
   1753  1.107      yamt 	}
   1754  1.131      yamt 	ipcse = offset + iphl - 1;
   1755    1.1   thorpej 
   1756   1.98   thorpej 	cmd = WTX_CMD_DEXT | WTX_DTYP_D;
   1757   1.98   thorpej 	cmdlen = WTX_CMD_DEXT | WTX_DTYP_C | WTX_CMD_IDE;
   1758   1.98   thorpej 	seg = 0;
   1759   1.98   thorpej 	fields = 0;
   1760   1.98   thorpej 
   1761  1.131      yamt 	if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
   1762   1.99      matt 		int hlen = offset + iphl;
   1763  1.132   thorpej 		bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
   1764  1.131      yamt 
   1765   1.99      matt 		if (__predict_false(m0->m_len <
   1766   1.99      matt 				    (hlen + sizeof(struct tcphdr)))) {
   1767   1.99      matt 			/*
   1768   1.99      matt 			 * TCP/IP headers are not in the first mbuf; we need
   1769   1.99      matt 			 * to do this the slow and painful way.  Let's just
   1770   1.99      matt 			 * hope this doesn't happen very often.
   1771   1.99      matt 			 */
   1772   1.99      matt 			struct tcphdr th;
   1773   1.99      matt 
   1774   1.99      matt 			WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
   1775   1.99      matt 
   1776   1.99      matt 			m_copydata(m0, hlen, sizeof(th), &th);
   1777  1.131      yamt 			if (v4) {
   1778  1.131      yamt 				struct ip ip;
   1779   1.99      matt 
   1780  1.131      yamt 				m_copydata(m0, offset, sizeof(ip), &ip);
   1781  1.131      yamt 				ip.ip_len = 0;
   1782  1.131      yamt 				m_copyback(m0,
   1783  1.131      yamt 				    offset + offsetof(struct ip, ip_len),
   1784  1.131      yamt 				    sizeof(ip.ip_len), &ip.ip_len);
   1785  1.131      yamt 				th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
   1786  1.131      yamt 				    ip.ip_dst.s_addr, htons(IPPROTO_TCP));
   1787  1.131      yamt 			} else {
   1788  1.131      yamt 				struct ip6_hdr ip6;
   1789   1.99      matt 
   1790  1.131      yamt 				m_copydata(m0, offset, sizeof(ip6), &ip6);
   1791  1.131      yamt 				ip6.ip6_plen = 0;
   1792  1.131      yamt 				m_copyback(m0,
   1793  1.131      yamt 				    offset + offsetof(struct ip6_hdr, ip6_plen),
   1794  1.131      yamt 				    sizeof(ip6.ip6_plen), &ip6.ip6_plen);
   1795  1.131      yamt 				th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
   1796  1.131      yamt 				    &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
   1797  1.131      yamt 			}
   1798   1.99      matt 			m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
   1799   1.99      matt 			    sizeof(th.th_sum), &th.th_sum);
   1800   1.99      matt 
   1801   1.99      matt 			hlen += th.th_off << 2;
   1802   1.99      matt 		} else {
   1803   1.99      matt 			/*
   1804   1.99      matt 			 * TCP/IP headers are in the first mbuf; we can do
   1805   1.99      matt 			 * this the easy way.
   1806   1.99      matt 			 */
   1807  1.131      yamt 			struct tcphdr *th;
   1808   1.99      matt 
   1809  1.131      yamt 			if (v4) {
   1810  1.131      yamt 				struct ip *ip =
   1811  1.135  christos 				    (void *)(mtod(m0, char *) + offset);
   1812  1.135  christos 				th = (void *)(mtod(m0, char *) + hlen);
   1813  1.131      yamt 
   1814  1.131      yamt 				ip->ip_len = 0;
   1815  1.131      yamt 				th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
   1816  1.131      yamt 				    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
   1817  1.131      yamt 			} else {
   1818  1.131      yamt 				struct ip6_hdr *ip6 =
   1819  1.131      yamt 				    (void *)(mtod(m0, char *) + offset);
   1820  1.131      yamt 				th = (void *)(mtod(m0, char *) + hlen);
   1821  1.131      yamt 
   1822  1.131      yamt 				ip6->ip6_plen = 0;
   1823  1.131      yamt 				th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
   1824  1.131      yamt 				    &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
   1825  1.131      yamt 			}
   1826   1.99      matt 			hlen += th->th_off << 2;
   1827   1.99      matt 		}
   1828   1.99      matt 
   1829  1.131      yamt 		if (v4) {
   1830  1.131      yamt 			WM_EVCNT_INCR(&sc->sc_ev_txtso);
   1831  1.131      yamt 			cmdlen |= WTX_TCPIP_CMD_IP;
   1832  1.131      yamt 		} else {
   1833  1.131      yamt 			WM_EVCNT_INCR(&sc->sc_ev_txtso6);
   1834  1.131      yamt 			ipcse = 0;
   1835  1.131      yamt 		}
   1836   1.99      matt 		cmd |= WTX_TCPIP_CMD_TSE;
   1837  1.131      yamt 		cmdlen |= WTX_TCPIP_CMD_TSE |
   1838   1.99      matt 		    WTX_TCPIP_CMD_TCP | (m0->m_pkthdr.len - hlen);
   1839   1.99      matt 		seg = WTX_TCPIP_SEG_HDRLEN(hlen) |
   1840   1.99      matt 		    WTX_TCPIP_SEG_MSS(m0->m_pkthdr.segsz);
   1841   1.99      matt 	}
   1842   1.99      matt 
   1843   1.13   thorpej 	/*
   1844   1.13   thorpej 	 * NOTE: Even if we're not using the IP or TCP/UDP checksum
   1845   1.13   thorpej 	 * offload feature, if we load the context descriptor, we
   1846   1.13   thorpej 	 * MUST provide valid values for IPCSS and TUCSS fields.
   1847   1.13   thorpej 	 */
   1848   1.13   thorpej 
   1849   1.87   thorpej 	ipcs = WTX_TCPIP_IPCSS(offset) |
   1850   1.87   thorpej 	    WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
   1851  1.131      yamt 	    WTX_TCPIP_IPCSE(ipcse);
   1852   1.99      matt 	if (m0->m_pkthdr.csum_flags & (M_CSUM_IPv4|M_CSUM_TSOv4)) {
   1853    1.1   thorpej 		WM_EVCNT_INCR(&sc->sc_ev_txipsum);
   1854   1.65   tsutsui 		fields |= WTX_IXSM;
   1855   1.13   thorpej 	}
   1856    1.1   thorpej 
   1857    1.1   thorpej 	offset += iphl;
   1858    1.1   thorpej 
   1859   1.99      matt 	if (m0->m_pkthdr.csum_flags &
   1860   1.99      matt 	    (M_CSUM_TCPv4|M_CSUM_UDPv4|M_CSUM_TSOv4)) {
   1861    1.1   thorpej 		WM_EVCNT_INCR(&sc->sc_ev_txtusum);
   1862   1.65   tsutsui 		fields |= WTX_TXSM;
   1863   1.65   tsutsui 		tucs = WTX_TCPIP_TUCSS(offset) |
   1864  1.107      yamt 		    WTX_TCPIP_TUCSO(offset +
   1865  1.107      yamt 		    M_CSUM_DATA_IPv4_OFFSET(m0->m_pkthdr.csum_data)) |
   1866  1.107      yamt 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   1867  1.107      yamt 	} else if ((m0->m_pkthdr.csum_flags &
   1868  1.131      yamt 	    (M_CSUM_TCPv6|M_CSUM_UDPv6|M_CSUM_TSOv6)) != 0) {
   1869  1.107      yamt 		WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
   1870  1.107      yamt 		fields |= WTX_TXSM;
   1871  1.107      yamt 		tucs = WTX_TCPIP_TUCSS(offset) |
   1872  1.107      yamt 		    WTX_TCPIP_TUCSO(offset +
   1873  1.107      yamt 		    M_CSUM_DATA_IPv6_OFFSET(m0->m_pkthdr.csum_data)) |
   1874  1.107      yamt 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   1875   1.13   thorpej 	} else {
   1876   1.13   thorpej 		/* Just initialize it to a valid TCP context. */
   1877   1.65   tsutsui 		tucs = WTX_TCPIP_TUCSS(offset) |
   1878   1.13   thorpej 		    WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
   1879   1.65   tsutsui 		    WTX_TCPIP_TUCSE(0) /* rest of packet */;
   1880   1.13   thorpej 	}
   1881    1.1   thorpej 
   1882   1.87   thorpej 	/* Fill in the context descriptor. */
   1883   1.87   thorpej 	t = (struct livengood_tcpip_ctxdesc *)
   1884   1.87   thorpej 	    &sc->sc_txdescs[sc->sc_txnext];
   1885   1.87   thorpej 	t->tcpip_ipcs = htole32(ipcs);
   1886   1.87   thorpej 	t->tcpip_tucs = htole32(tucs);
   1887   1.98   thorpej 	t->tcpip_cmdlen = htole32(cmdlen);
   1888   1.98   thorpej 	t->tcpip_seg = htole32(seg);
   1889   1.87   thorpej 	WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
   1890    1.5   thorpej 
   1891   1.87   thorpej 	sc->sc_txnext = WM_NEXTTX(sc, sc->sc_txnext);
   1892   1.87   thorpej 	txs->txs_ndesc++;
   1893    1.1   thorpej 
   1894   1.98   thorpej 	*cmdp = cmd;
   1895    1.1   thorpej 	*fieldsp = fields;
   1896    1.1   thorpej 
   1897    1.1   thorpej 	return (0);
   1898    1.1   thorpej }
   1899    1.1   thorpej 
   1900   1.75   thorpej static void
   1901   1.75   thorpej wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
   1902   1.75   thorpej {
   1903   1.75   thorpej 	struct mbuf *m;
   1904   1.75   thorpej 	int i;
   1905   1.75   thorpej 
   1906   1.84   thorpej 	log(LOG_DEBUG, "%s: mbuf chain:\n", sc->sc_dev.dv_xname);
   1907   1.75   thorpej 	for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
   1908   1.84   thorpej 		log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
   1909   1.84   thorpej 		    "m_flags = 0x%08x\n", sc->sc_dev.dv_xname,
   1910   1.75   thorpej 		    m->m_data, m->m_len, m->m_flags);
   1911   1.84   thorpej 	log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", sc->sc_dev.dv_xname,
   1912   1.84   thorpej 	    i, i == 1 ? "" : "s");
   1913   1.75   thorpej }
   1914   1.75   thorpej 
   1915    1.1   thorpej /*
   1916   1.78   thorpej  * wm_82547_txfifo_stall:
   1917   1.78   thorpej  *
   1918   1.78   thorpej  *	Callout used to wait for the 82547 Tx FIFO to drain,
   1919   1.78   thorpej  *	reset the FIFO pointers, and restart packet transmission.
   1920   1.78   thorpej  */
   1921   1.78   thorpej static void
   1922   1.78   thorpej wm_82547_txfifo_stall(void *arg)
   1923   1.78   thorpej {
   1924   1.78   thorpej 	struct wm_softc *sc = arg;
   1925   1.78   thorpej 	int s;
   1926   1.78   thorpej 
   1927   1.78   thorpej 	s = splnet();
   1928   1.78   thorpej 
   1929   1.78   thorpej 	if (sc->sc_txfifo_stall) {
   1930   1.78   thorpej 		if (CSR_READ(sc, WMREG_TDT) == CSR_READ(sc, WMREG_TDH) &&
   1931   1.78   thorpej 		    CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
   1932   1.78   thorpej 		    CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
   1933   1.78   thorpej 			/*
   1934   1.78   thorpej 			 * Packets have drained.  Stop transmitter, reset
   1935   1.78   thorpej 			 * FIFO pointers, restart transmitter, and kick
   1936   1.78   thorpej 			 * the packet queue.
   1937   1.78   thorpej 			 */
   1938   1.78   thorpej 			uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
   1939   1.78   thorpej 			CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
   1940   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFT, sc->sc_txfifo_addr);
   1941   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFH, sc->sc_txfifo_addr);
   1942   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFTS, sc->sc_txfifo_addr);
   1943   1.78   thorpej 			CSR_WRITE(sc, WMREG_TDFHS, sc->sc_txfifo_addr);
   1944   1.78   thorpej 			CSR_WRITE(sc, WMREG_TCTL, tctl);
   1945   1.78   thorpej 			CSR_WRITE_FLUSH(sc);
   1946   1.78   thorpej 
   1947   1.78   thorpej 			sc->sc_txfifo_head = 0;
   1948   1.78   thorpej 			sc->sc_txfifo_stall = 0;
   1949   1.78   thorpej 			wm_start(&sc->sc_ethercom.ec_if);
   1950   1.78   thorpej 		} else {
   1951   1.78   thorpej 			/*
   1952   1.78   thorpej 			 * Still waiting for packets to drain; try again in
   1953   1.78   thorpej 			 * another tick.
   1954   1.78   thorpej 			 */
   1955   1.78   thorpej 			callout_schedule(&sc->sc_txfifo_ch, 1);
   1956   1.78   thorpej 		}
   1957   1.78   thorpej 	}
   1958   1.78   thorpej 
   1959   1.78   thorpej 	splx(s);
   1960   1.78   thorpej }
   1961   1.78   thorpej 
   1962   1.78   thorpej /*
   1963   1.78   thorpej  * wm_82547_txfifo_bugchk:
   1964   1.78   thorpej  *
   1965   1.78   thorpej  *	Check for bug condition in the 82547 Tx FIFO.  We need to
   1966   1.78   thorpej  *	prevent enqueueing a packet that would wrap around the end
   1967   1.78   thorpej  *	if the Tx FIFO ring buffer, otherwise the chip will croak.
   1968   1.78   thorpej  *
   1969   1.78   thorpej  *	We do this by checking the amount of space before the end
   1970   1.78   thorpej  *	of the Tx FIFO buffer.  If the packet will not fit, we "stall"
   1971   1.78   thorpej  *	the Tx FIFO, wait for all remaining packets to drain, reset
   1972   1.78   thorpej  *	the internal FIFO pointers to the beginning, and restart
   1973   1.78   thorpej  *	transmission on the interface.
   1974   1.78   thorpej  */
   1975   1.78   thorpej #define	WM_FIFO_HDR		0x10
   1976   1.78   thorpej #define	WM_82547_PAD_LEN	0x3e0
   1977   1.78   thorpej static int
   1978   1.78   thorpej wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
   1979   1.78   thorpej {
   1980   1.78   thorpej 	int space = sc->sc_txfifo_size - sc->sc_txfifo_head;
   1981   1.78   thorpej 	int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
   1982   1.78   thorpej 
   1983   1.78   thorpej 	/* Just return if already stalled. */
   1984   1.78   thorpej 	if (sc->sc_txfifo_stall)
   1985   1.78   thorpej 		return (1);
   1986   1.78   thorpej 
   1987   1.78   thorpej 	if (sc->sc_mii.mii_media_active & IFM_FDX) {
   1988   1.78   thorpej 		/* Stall only occurs in half-duplex mode. */
   1989   1.78   thorpej 		goto send_packet;
   1990   1.78   thorpej 	}
   1991   1.78   thorpej 
   1992   1.78   thorpej 	if (len >= WM_82547_PAD_LEN + space) {
   1993   1.78   thorpej 		sc->sc_txfifo_stall = 1;
   1994   1.78   thorpej 		callout_schedule(&sc->sc_txfifo_ch, 1);
   1995   1.78   thorpej 		return (1);
   1996   1.78   thorpej 	}
   1997   1.78   thorpej 
   1998   1.78   thorpej  send_packet:
   1999   1.78   thorpej 	sc->sc_txfifo_head += len;
   2000   1.78   thorpej 	if (sc->sc_txfifo_head >= sc->sc_txfifo_size)
   2001   1.78   thorpej 		sc->sc_txfifo_head -= sc->sc_txfifo_size;
   2002   1.78   thorpej 
   2003   1.78   thorpej 	return (0);
   2004   1.78   thorpej }
   2005   1.78   thorpej 
   2006   1.78   thorpej /*
   2007    1.1   thorpej  * wm_start:		[ifnet interface function]
   2008    1.1   thorpej  *
   2009    1.1   thorpej  *	Start packet transmission on the interface.
   2010    1.1   thorpej  */
   2011   1.47   thorpej static void
   2012    1.1   thorpej wm_start(struct ifnet *ifp)
   2013    1.1   thorpej {
   2014    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   2015   1.30    itojun 	struct mbuf *m0;
   2016   1.30    itojun #if 0 /* XXXJRT */
   2017   1.30    itojun 	struct m_tag *mtag;
   2018   1.30    itojun #endif
   2019    1.1   thorpej 	struct wm_txsoft *txs;
   2020    1.1   thorpej 	bus_dmamap_t dmamap;
   2021   1.99      matt 	int error, nexttx, lasttx = -1, ofree, seg, segs_needed, use_tso;
   2022   1.80   thorpej 	bus_addr_t curaddr;
   2023   1.80   thorpej 	bus_size_t seglen, curlen;
   2024   1.65   tsutsui 	uint32_t cksumcmd;
   2025   1.65   tsutsui 	uint8_t cksumfields;
   2026    1.1   thorpej 
   2027    1.1   thorpej 	if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
   2028    1.1   thorpej 		return;
   2029    1.1   thorpej 
   2030    1.1   thorpej 	/*
   2031    1.1   thorpej 	 * Remember the previous number of free descriptors.
   2032    1.1   thorpej 	 */
   2033    1.1   thorpej 	ofree = sc->sc_txfree;
   2034    1.1   thorpej 
   2035    1.1   thorpej 	/*
   2036    1.1   thorpej 	 * Loop through the send queue, setting up transmit descriptors
   2037    1.1   thorpej 	 * until we drain the queue, or use up all available transmit
   2038    1.1   thorpej 	 * descriptors.
   2039    1.1   thorpej 	 */
   2040    1.1   thorpej 	for (;;) {
   2041    1.1   thorpej 		/* Grab a packet off the queue. */
   2042    1.1   thorpej 		IFQ_POLL(&ifp->if_snd, m0);
   2043    1.1   thorpej 		if (m0 == NULL)
   2044    1.1   thorpej 			break;
   2045    1.1   thorpej 
   2046    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2047    1.1   thorpej 		    ("%s: TX: have packet to transmit: %p\n",
   2048    1.1   thorpej 		    sc->sc_dev.dv_xname, m0));
   2049    1.1   thorpej 
   2050    1.1   thorpej 		/* Get a work queue entry. */
   2051   1.74      tron 		if (sc->sc_txsfree < WM_TXQUEUE_GC(sc)) {
   2052   1.10   thorpej 			wm_txintr(sc);
   2053   1.10   thorpej 			if (sc->sc_txsfree == 0) {
   2054   1.10   thorpej 				DPRINTF(WM_DEBUG_TX,
   2055   1.10   thorpej 				    ("%s: TX: no free job descriptors\n",
   2056   1.10   thorpej 					sc->sc_dev.dv_xname));
   2057   1.10   thorpej 				WM_EVCNT_INCR(&sc->sc_ev_txsstall);
   2058   1.10   thorpej 				break;
   2059   1.10   thorpej 			}
   2060    1.1   thorpej 		}
   2061    1.1   thorpej 
   2062    1.1   thorpej 		txs = &sc->sc_txsoft[sc->sc_txsnext];
   2063    1.1   thorpej 		dmamap = txs->txs_dmamap;
   2064    1.1   thorpej 
   2065  1.131      yamt 		use_tso = (m0->m_pkthdr.csum_flags &
   2066  1.131      yamt 		    (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0;
   2067   1.99      matt 
   2068   1.99      matt 		/*
   2069   1.99      matt 		 * So says the Linux driver:
   2070   1.99      matt 		 * The controller does a simple calculation to make sure
   2071   1.99      matt 		 * there is enough room in the FIFO before initiating the
   2072   1.99      matt 		 * DMA for each buffer.  The calc is:
   2073   1.99      matt 		 *	4 = ceil(buffer len / MSS)
   2074   1.99      matt 		 * To make sure we don't overrun the FIFO, adjust the max
   2075   1.99      matt 		 * buffer len if the MSS drops.
   2076   1.99      matt 		 */
   2077   1.99      matt 		dmamap->dm_maxsegsz =
   2078   1.99      matt 		    (use_tso && (m0->m_pkthdr.segsz << 2) < WTX_MAX_LEN)
   2079   1.99      matt 		    ? m0->m_pkthdr.segsz << 2
   2080   1.99      matt 		    : WTX_MAX_LEN;
   2081   1.99      matt 
   2082    1.1   thorpej 		/*
   2083    1.1   thorpej 		 * Load the DMA map.  If this fails, the packet either
   2084    1.1   thorpej 		 * didn't fit in the allotted number of segments, or we
   2085    1.1   thorpej 		 * were short on resources.  For the too-many-segments
   2086    1.1   thorpej 		 * case, we simply report an error and drop the packet,
   2087    1.1   thorpej 		 * since we can't sanely copy a jumbo packet to a single
   2088    1.1   thorpej 		 * buffer.
   2089    1.1   thorpej 		 */
   2090    1.1   thorpej 		error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
   2091    1.1   thorpej 		    BUS_DMA_WRITE|BUS_DMA_NOWAIT);
   2092    1.1   thorpej 		if (error) {
   2093    1.1   thorpej 			if (error == EFBIG) {
   2094    1.1   thorpej 				WM_EVCNT_INCR(&sc->sc_ev_txdrop);
   2095   1.84   thorpej 				log(LOG_ERR, "%s: Tx packet consumes too many "
   2096    1.1   thorpej 				    "DMA segments, dropping...\n",
   2097    1.1   thorpej 				    sc->sc_dev.dv_xname);
   2098    1.1   thorpej 				IFQ_DEQUEUE(&ifp->if_snd, m0);
   2099   1.75   thorpej 				wm_dump_mbuf_chain(sc, m0);
   2100    1.1   thorpej 				m_freem(m0);
   2101    1.1   thorpej 				continue;
   2102    1.1   thorpej 			}
   2103    1.1   thorpej 			/*
   2104    1.1   thorpej 			 * Short on resources, just stop for now.
   2105    1.1   thorpej 			 */
   2106    1.1   thorpej 			DPRINTF(WM_DEBUG_TX,
   2107    1.1   thorpej 			    ("%s: TX: dmamap load failed: %d\n",
   2108    1.1   thorpej 			    sc->sc_dev.dv_xname, error));
   2109    1.1   thorpej 			break;
   2110    1.1   thorpej 		}
   2111    1.1   thorpej 
   2112   1.80   thorpej 		segs_needed = dmamap->dm_nsegs;
   2113   1.99      matt 		if (use_tso) {
   2114   1.99      matt 			/* For sentinel descriptor; see below. */
   2115   1.99      matt 			segs_needed++;
   2116   1.99      matt 		}
   2117   1.80   thorpej 
   2118    1.1   thorpej 		/*
   2119    1.1   thorpej 		 * Ensure we have enough descriptors free to describe
   2120    1.1   thorpej 		 * the packet.  Note, we always reserve one descriptor
   2121    1.1   thorpej 		 * at the end of the ring due to the semantics of the
   2122    1.1   thorpej 		 * TDT register, plus one more in the event we need
   2123   1.87   thorpej 		 * to load offload context.
   2124    1.1   thorpej 		 */
   2125   1.80   thorpej 		if (segs_needed > sc->sc_txfree - 2) {
   2126    1.1   thorpej 			/*
   2127    1.1   thorpej 			 * Not enough free descriptors to transmit this
   2128    1.1   thorpej 			 * packet.  We haven't committed anything yet,
   2129    1.1   thorpej 			 * so just unload the DMA map, put the packet
   2130    1.1   thorpej 			 * pack on the queue, and punt.  Notify the upper
   2131    1.1   thorpej 			 * layer that there are no more slots left.
   2132    1.1   thorpej 			 */
   2133    1.1   thorpej 			DPRINTF(WM_DEBUG_TX,
   2134  1.104      ross 			    ("%s: TX: need %d (%d) descriptors, have %d\n",
   2135   1.80   thorpej 			    sc->sc_dev.dv_xname, dmamap->dm_nsegs, segs_needed,
   2136    1.1   thorpej 			    sc->sc_txfree - 1));
   2137    1.1   thorpej 			ifp->if_flags |= IFF_OACTIVE;
   2138    1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   2139    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_txdstall);
   2140    1.1   thorpej 			break;
   2141    1.1   thorpej 		}
   2142    1.1   thorpej 
   2143   1.78   thorpej 		/*
   2144   1.78   thorpej 		 * Check for 82547 Tx FIFO bug.  We need to do this
   2145   1.78   thorpej 		 * once we know we can transmit the packet, since we
   2146   1.78   thorpej 		 * do some internal FIFO space accounting here.
   2147   1.78   thorpej 		 */
   2148   1.78   thorpej 		if (sc->sc_type == WM_T_82547 &&
   2149   1.78   thorpej 		    wm_82547_txfifo_bugchk(sc, m0)) {
   2150   1.78   thorpej 			DPRINTF(WM_DEBUG_TX,
   2151   1.78   thorpej 			    ("%s: TX: 82547 Tx FIFO bug detected\n",
   2152   1.78   thorpej 			    sc->sc_dev.dv_xname));
   2153   1.78   thorpej 			ifp->if_flags |= IFF_OACTIVE;
   2154   1.78   thorpej 			bus_dmamap_unload(sc->sc_dmat, dmamap);
   2155   1.78   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_txfifo_stall);
   2156   1.78   thorpej 			break;
   2157   1.78   thorpej 		}
   2158   1.78   thorpej 
   2159    1.1   thorpej 		IFQ_DEQUEUE(&ifp->if_snd, m0);
   2160    1.1   thorpej 
   2161    1.1   thorpej 		/*
   2162    1.1   thorpej 		 * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
   2163    1.1   thorpej 		 */
   2164    1.1   thorpej 
   2165    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2166   1.80   thorpej 		    ("%s: TX: packet has %d (%d) DMA segments\n",
   2167   1.80   thorpej 		    sc->sc_dev.dv_xname, dmamap->dm_nsegs, segs_needed));
   2168    1.1   thorpej 
   2169    1.2   thorpej 		WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
   2170    1.1   thorpej 
   2171    1.1   thorpej 		/*
   2172    1.4   thorpej 		 * Store a pointer to the packet so that we can free it
   2173    1.4   thorpej 		 * later.
   2174    1.4   thorpej 		 *
   2175    1.4   thorpej 		 * Initially, we consider the number of descriptors the
   2176    1.4   thorpej 		 * packet uses the number of DMA segments.  This may be
   2177    1.4   thorpej 		 * incremented by 1 if we do checksum offload (a descriptor
   2178    1.4   thorpej 		 * is used to set the checksum context).
   2179    1.4   thorpej 		 */
   2180    1.4   thorpej 		txs->txs_mbuf = m0;
   2181    1.6   thorpej 		txs->txs_firstdesc = sc->sc_txnext;
   2182   1.80   thorpej 		txs->txs_ndesc = segs_needed;
   2183    1.4   thorpej 
   2184   1.86   thorpej 		/* Set up offload parameters for this packet. */
   2185    1.1   thorpej 		if (m0->m_pkthdr.csum_flags &
   2186  1.131      yamt 		    (M_CSUM_TSOv4|M_CSUM_TSOv6|
   2187  1.131      yamt 		    M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4|
   2188  1.107      yamt 		    M_CSUM_TCPv6|M_CSUM_UDPv6)) {
   2189   1.86   thorpej 			if (wm_tx_offload(sc, txs, &cksumcmd,
   2190   1.86   thorpej 					  &cksumfields) != 0) {
   2191    1.1   thorpej 				/* Error message already displayed. */
   2192    1.1   thorpej 				bus_dmamap_unload(sc->sc_dmat, dmamap);
   2193    1.1   thorpej 				continue;
   2194    1.1   thorpej 			}
   2195    1.1   thorpej 		} else {
   2196    1.1   thorpej 			cksumcmd = 0;
   2197    1.1   thorpej 			cksumfields = 0;
   2198    1.1   thorpej 		}
   2199    1.1   thorpej 
   2200   1.98   thorpej 		cksumcmd |= WTX_CMD_IDE | WTX_CMD_IFCS;
   2201    1.6   thorpej 
   2202   1.81   thorpej 		/* Sync the DMA map. */
   2203   1.81   thorpej 		bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
   2204   1.81   thorpej 		    BUS_DMASYNC_PREWRITE);
   2205   1.81   thorpej 
   2206    1.1   thorpej 		/*
   2207    1.1   thorpej 		 * Initialize the transmit descriptor.
   2208    1.1   thorpej 		 */
   2209    1.1   thorpej 		for (nexttx = sc->sc_txnext, seg = 0;
   2210   1.80   thorpej 		     seg < dmamap->dm_nsegs; seg++) {
   2211   1.80   thorpej 			for (seglen = dmamap->dm_segs[seg].ds_len,
   2212   1.80   thorpej 			     curaddr = dmamap->dm_segs[seg].ds_addr;
   2213   1.80   thorpej 			     seglen != 0;
   2214   1.80   thorpej 			     curaddr += curlen, seglen -= curlen,
   2215   1.80   thorpej 			     nexttx = WM_NEXTTX(sc, nexttx)) {
   2216   1.80   thorpej 				curlen = seglen;
   2217   1.80   thorpej 
   2218   1.99      matt 				/*
   2219   1.99      matt 				 * So says the Linux driver:
   2220   1.99      matt 				 * Work around for premature descriptor
   2221   1.99      matt 				 * write-backs in TSO mode.  Append a
   2222   1.99      matt 				 * 4-byte sentinel descriptor.
   2223   1.99      matt 				 */
   2224   1.99      matt 				if (use_tso &&
   2225   1.99      matt 				    seg == dmamap->dm_nsegs - 1 &&
   2226   1.99      matt 				    curlen > 8)
   2227   1.99      matt 					curlen -= 4;
   2228   1.99      matt 
   2229   1.80   thorpej 				wm_set_dma_addr(
   2230   1.80   thorpej 				    &sc->sc_txdescs[nexttx].wtx_addr,
   2231   1.80   thorpej 				    curaddr);
   2232   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_cmdlen =
   2233   1.80   thorpej 				    htole32(cksumcmd | curlen);
   2234   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_status =
   2235   1.80   thorpej 				    0;
   2236   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_options =
   2237   1.80   thorpej 				    cksumfields;
   2238   1.80   thorpej 				sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
   2239   1.80   thorpej 				lasttx = nexttx;
   2240    1.1   thorpej 
   2241   1.80   thorpej 				DPRINTF(WM_DEBUG_TX,
   2242  1.104      ross 				    ("%s: TX: desc %d: low 0x%08lx, "
   2243   1.80   thorpej 				     "len 0x%04x\n",
   2244   1.80   thorpej 				    sc->sc_dev.dv_xname, nexttx,
   2245  1.104      ross 				    curaddr & 0xffffffffUL, (unsigned)curlen));
   2246   1.80   thorpej 			}
   2247    1.1   thorpej 		}
   2248   1.59  christos 
   2249   1.59  christos 		KASSERT(lasttx != -1);
   2250    1.1   thorpej 
   2251    1.1   thorpej 		/*
   2252    1.1   thorpej 		 * Set up the command byte on the last descriptor of
   2253    1.1   thorpej 		 * the packet.  If we're in the interrupt delay window,
   2254    1.1   thorpej 		 * delay the interrupt.
   2255    1.1   thorpej 		 */
   2256    1.1   thorpej 		sc->sc_txdescs[lasttx].wtx_cmdlen |=
   2257   1.98   thorpej 		    htole32(WTX_CMD_EOP | WTX_CMD_RS);
   2258    1.1   thorpej 
   2259    1.1   thorpej #if 0 /* XXXJRT */
   2260    1.1   thorpej 		/*
   2261    1.1   thorpej 		 * If VLANs are enabled and the packet has a VLAN tag, set
   2262    1.1   thorpej 		 * up the descriptor to encapsulate the packet for us.
   2263    1.1   thorpej 		 *
   2264    1.1   thorpej 		 * This is only valid on the last descriptor of the packet.
   2265    1.1   thorpej 		 */
   2266   1.94  jdolecek 		if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
   2267    1.1   thorpej 			sc->sc_txdescs[lasttx].wtx_cmdlen |=
   2268    1.1   thorpej 			    htole32(WTX_CMD_VLE);
   2269   1.65   tsutsui 			sc->sc_txdescs[lasttx].wtx_fields.wtxu_vlan
   2270   1.94  jdolecek 			    = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
   2271    1.1   thorpej 		}
   2272    1.1   thorpej #endif /* XXXJRT */
   2273    1.1   thorpej 
   2274    1.6   thorpej 		txs->txs_lastdesc = lasttx;
   2275    1.6   thorpej 
   2276    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2277    1.1   thorpej 		    ("%s: TX: desc %d: cmdlen 0x%08x\n", sc->sc_dev.dv_xname,
   2278   1.65   tsutsui 		    lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
   2279    1.1   thorpej 
   2280    1.1   thorpej 		/* Sync the descriptors we're using. */
   2281   1.80   thorpej 		WM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndesc,
   2282    1.1   thorpej 		    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   2283    1.1   thorpej 
   2284    1.1   thorpej 		/* Give the packet to the chip. */
   2285    1.1   thorpej 		CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
   2286    1.1   thorpej 
   2287    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2288    1.1   thorpej 		    ("%s: TX: TDT -> %d\n", sc->sc_dev.dv_xname, nexttx));
   2289    1.1   thorpej 
   2290    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2291    1.1   thorpej 		    ("%s: TX: finished transmitting packet, job %d\n",
   2292    1.1   thorpej 		    sc->sc_dev.dv_xname, sc->sc_txsnext));
   2293    1.1   thorpej 
   2294    1.1   thorpej 		/* Advance the tx pointer. */
   2295    1.4   thorpej 		sc->sc_txfree -= txs->txs_ndesc;
   2296    1.1   thorpej 		sc->sc_txnext = nexttx;
   2297    1.1   thorpej 
   2298    1.1   thorpej 		sc->sc_txsfree--;
   2299   1.74      tron 		sc->sc_txsnext = WM_NEXTTXS(sc, sc->sc_txsnext);
   2300    1.1   thorpej 
   2301    1.1   thorpej #if NBPFILTER > 0
   2302    1.1   thorpej 		/* Pass the packet to any BPF listeners. */
   2303    1.1   thorpej 		if (ifp->if_bpf)
   2304    1.1   thorpej 			bpf_mtap(ifp->if_bpf, m0);
   2305    1.1   thorpej #endif /* NBPFILTER > 0 */
   2306    1.1   thorpej 	}
   2307    1.1   thorpej 
   2308    1.6   thorpej 	if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
   2309    1.1   thorpej 		/* No more slots; notify upper layer. */
   2310    1.1   thorpej 		ifp->if_flags |= IFF_OACTIVE;
   2311    1.1   thorpej 	}
   2312    1.1   thorpej 
   2313    1.1   thorpej 	if (sc->sc_txfree != ofree) {
   2314    1.1   thorpej 		/* Set a watchdog timer in case the chip flakes out. */
   2315    1.1   thorpej 		ifp->if_timer = 5;
   2316    1.1   thorpej 	}
   2317    1.1   thorpej }
   2318    1.1   thorpej 
   2319    1.1   thorpej /*
   2320    1.1   thorpej  * wm_watchdog:		[ifnet interface function]
   2321    1.1   thorpej  *
   2322    1.1   thorpej  *	Watchdog timer handler.
   2323    1.1   thorpej  */
   2324   1.47   thorpej static void
   2325    1.1   thorpej wm_watchdog(struct ifnet *ifp)
   2326    1.1   thorpej {
   2327    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   2328    1.1   thorpej 
   2329    1.1   thorpej 	/*
   2330    1.1   thorpej 	 * Since we're using delayed interrupts, sweep up
   2331    1.1   thorpej 	 * before we report an error.
   2332    1.1   thorpej 	 */
   2333    1.1   thorpej 	wm_txintr(sc);
   2334    1.1   thorpej 
   2335   1.75   thorpej 	if (sc->sc_txfree != WM_NTXDESC(sc)) {
   2336   1.84   thorpej 		log(LOG_ERR,
   2337   1.84   thorpej 		    "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
   2338    1.2   thorpej 		    sc->sc_dev.dv_xname, sc->sc_txfree, sc->sc_txsfree,
   2339    1.2   thorpej 		    sc->sc_txnext);
   2340    1.1   thorpej 		ifp->if_oerrors++;
   2341    1.1   thorpej 
   2342    1.1   thorpej 		/* Reset the interface. */
   2343    1.1   thorpej 		(void) wm_init(ifp);
   2344    1.1   thorpej 	}
   2345    1.1   thorpej 
   2346    1.1   thorpej 	/* Try to get more packets going. */
   2347    1.1   thorpej 	wm_start(ifp);
   2348    1.1   thorpej }
   2349    1.1   thorpej 
   2350    1.1   thorpej /*
   2351    1.1   thorpej  * wm_ioctl:		[ifnet interface function]
   2352    1.1   thorpej  *
   2353    1.1   thorpej  *	Handle control requests from the operator.
   2354    1.1   thorpej  */
   2355   1.47   thorpej static int
   2356  1.135  christos wm_ioctl(struct ifnet *ifp, u_long cmd, void *data)
   2357    1.1   thorpej {
   2358    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   2359    1.1   thorpej 	struct ifreq *ifr = (struct ifreq *) data;
   2360    1.1   thorpej 	int s, error;
   2361    1.1   thorpej 
   2362    1.1   thorpej 	s = splnet();
   2363    1.1   thorpej 
   2364    1.1   thorpej 	switch (cmd) {
   2365    1.1   thorpej 	case SIOCSIFMEDIA:
   2366    1.1   thorpej 	case SIOCGIFMEDIA:
   2367   1.71   thorpej 		/* Flow control requires full-duplex mode. */
   2368   1.71   thorpej 		if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
   2369   1.71   thorpej 		    (ifr->ifr_media & IFM_FDX) == 0)
   2370   1.71   thorpej 			ifr->ifr_media &= ~IFM_ETH_FMASK;
   2371   1.71   thorpej 		if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
   2372   1.71   thorpej 			if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
   2373   1.71   thorpej 				/* We can do both TXPAUSE and RXPAUSE. */
   2374   1.71   thorpej 				ifr->ifr_media |=
   2375   1.71   thorpej 				    IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
   2376   1.71   thorpej 			}
   2377   1.71   thorpej 			sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
   2378   1.71   thorpej 		}
   2379    1.1   thorpej 		error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
   2380    1.1   thorpej 		break;
   2381    1.1   thorpej 	default:
   2382    1.1   thorpej 		error = ether_ioctl(ifp, cmd, data);
   2383    1.1   thorpej 		if (error == ENETRESET) {
   2384    1.1   thorpej 			/*
   2385    1.1   thorpej 			 * Multicast list has changed; set the hardware filter
   2386    1.1   thorpej 			 * accordingly.
   2387    1.1   thorpej 			 */
   2388   1.83   thorpej 			if (ifp->if_flags & IFF_RUNNING)
   2389   1.83   thorpej 				wm_set_filter(sc);
   2390    1.1   thorpej 			error = 0;
   2391    1.1   thorpej 		}
   2392    1.1   thorpej 		break;
   2393    1.1   thorpej 	}
   2394    1.1   thorpej 
   2395    1.1   thorpej 	/* Try to get more packets going. */
   2396    1.1   thorpej 	wm_start(ifp);
   2397    1.1   thorpej 
   2398    1.1   thorpej 	splx(s);
   2399    1.1   thorpej 	return (error);
   2400    1.1   thorpej }
   2401    1.1   thorpej 
   2402    1.1   thorpej /*
   2403    1.1   thorpej  * wm_intr:
   2404    1.1   thorpej  *
   2405    1.1   thorpej  *	Interrupt service routine.
   2406    1.1   thorpej  */
   2407   1.47   thorpej static int
   2408    1.1   thorpej wm_intr(void *arg)
   2409    1.1   thorpej {
   2410    1.1   thorpej 	struct wm_softc *sc = arg;
   2411    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2412    1.1   thorpej 	uint32_t icr;
   2413  1.108      yamt 	int handled = 0;
   2414    1.1   thorpej 
   2415  1.108      yamt 	while (1 /* CONSTCOND */) {
   2416    1.1   thorpej 		icr = CSR_READ(sc, WMREG_ICR);
   2417    1.1   thorpej 		if ((icr & sc->sc_icr) == 0)
   2418    1.1   thorpej 			break;
   2419   1.22    itojun #if 0 /*NRND > 0*/
   2420   1.21    itojun 		if (RND_ENABLED(&sc->rnd_source))
   2421   1.21    itojun 			rnd_add_uint32(&sc->rnd_source, icr);
   2422   1.21    itojun #endif
   2423    1.1   thorpej 
   2424    1.1   thorpej 		handled = 1;
   2425    1.1   thorpej 
   2426   1.10   thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
   2427    1.1   thorpej 		if (icr & (ICR_RXDMT0|ICR_RXT0)) {
   2428    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   2429    1.1   thorpej 			    ("%s: RX: got Rx intr 0x%08x\n",
   2430    1.1   thorpej 			    sc->sc_dev.dv_xname,
   2431    1.1   thorpej 			    icr & (ICR_RXDMT0|ICR_RXT0)));
   2432    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_rxintr);
   2433    1.1   thorpej 		}
   2434   1.10   thorpej #endif
   2435   1.10   thorpej 		wm_rxintr(sc);
   2436    1.1   thorpej 
   2437   1.10   thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
   2438   1.10   thorpej 		if (icr & ICR_TXDW) {
   2439    1.1   thorpej 			DPRINTF(WM_DEBUG_TX,
   2440   1.67   thorpej 			    ("%s: TX: got TXDW interrupt\n",
   2441    1.1   thorpej 			    sc->sc_dev.dv_xname));
   2442   1.10   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_txdw);
   2443   1.10   thorpej 		}
   2444    1.4   thorpej #endif
   2445   1.10   thorpej 		wm_txintr(sc);
   2446    1.1   thorpej 
   2447    1.1   thorpej 		if (icr & (ICR_LSC|ICR_RXSEQ|ICR_RXCFG)) {
   2448    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_linkintr);
   2449    1.1   thorpej 			wm_linkintr(sc, icr);
   2450    1.1   thorpej 		}
   2451    1.1   thorpej 
   2452    1.1   thorpej 		if (icr & ICR_RXO) {
   2453  1.108      yamt 			ifp->if_ierrors++;
   2454  1.108      yamt #if defined(WM_DEBUG)
   2455   1.84   thorpej 			log(LOG_WARNING, "%s: Receive overrun\n",
   2456   1.84   thorpej 			    sc->sc_dev.dv_xname);
   2457  1.108      yamt #endif /* defined(WM_DEBUG) */
   2458    1.1   thorpej 		}
   2459    1.1   thorpej 	}
   2460    1.1   thorpej 
   2461    1.1   thorpej 	if (handled) {
   2462    1.1   thorpej 		/* Try to get more packets going. */
   2463    1.1   thorpej 		wm_start(ifp);
   2464    1.1   thorpej 	}
   2465    1.1   thorpej 
   2466    1.1   thorpej 	return (handled);
   2467    1.1   thorpej }
   2468    1.1   thorpej 
   2469    1.1   thorpej /*
   2470    1.1   thorpej  * wm_txintr:
   2471    1.1   thorpej  *
   2472    1.1   thorpej  *	Helper; handle transmit interrupts.
   2473    1.1   thorpej  */
   2474   1.47   thorpej static void
   2475    1.1   thorpej wm_txintr(struct wm_softc *sc)
   2476    1.1   thorpej {
   2477    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2478    1.1   thorpej 	struct wm_txsoft *txs;
   2479    1.1   thorpej 	uint8_t status;
   2480    1.1   thorpej 	int i;
   2481    1.1   thorpej 
   2482    1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   2483    1.1   thorpej 
   2484    1.1   thorpej 	/*
   2485    1.1   thorpej 	 * Go through the Tx list and free mbufs for those
   2486   1.16    simonb 	 * frames which have been transmitted.
   2487    1.1   thorpej 	 */
   2488   1.74      tron 	for (i = sc->sc_txsdirty; sc->sc_txsfree != WM_TXQUEUELEN(sc);
   2489   1.74      tron 	     i = WM_NEXTTXS(sc, i), sc->sc_txsfree++) {
   2490    1.1   thorpej 		txs = &sc->sc_txsoft[i];
   2491    1.1   thorpej 
   2492    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2493    1.1   thorpej 		    ("%s: TX: checking job %d\n", sc->sc_dev.dv_xname, i));
   2494    1.1   thorpej 
   2495   1.80   thorpej 		WM_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_ndesc,
   2496    1.1   thorpej 		    BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2497    1.1   thorpej 
   2498   1.65   tsutsui 		status =
   2499   1.65   tsutsui 		    sc->sc_txdescs[txs->txs_lastdesc].wtx_fields.wtxu_status;
   2500   1.20   thorpej 		if ((status & WTX_ST_DD) == 0) {
   2501   1.20   thorpej 			WM_CDTXSYNC(sc, txs->txs_lastdesc, 1,
   2502   1.20   thorpej 			    BUS_DMASYNC_PREREAD);
   2503    1.1   thorpej 			break;
   2504   1.20   thorpej 		}
   2505    1.1   thorpej 
   2506    1.1   thorpej 		DPRINTF(WM_DEBUG_TX,
   2507    1.1   thorpej 		    ("%s: TX: job %d done: descs %d..%d\n",
   2508    1.1   thorpej 		    sc->sc_dev.dv_xname, i, txs->txs_firstdesc,
   2509    1.1   thorpej 		    txs->txs_lastdesc));
   2510    1.1   thorpej 
   2511    1.1   thorpej 		/*
   2512    1.1   thorpej 		 * XXX We should probably be using the statistics
   2513    1.1   thorpej 		 * XXX registers, but I don't know if they exist
   2514   1.11   thorpej 		 * XXX on chips before the i82544.
   2515    1.1   thorpej 		 */
   2516    1.1   thorpej 
   2517    1.1   thorpej #ifdef WM_EVENT_COUNTERS
   2518    1.1   thorpej 		if (status & WTX_ST_TU)
   2519    1.1   thorpej 			WM_EVCNT_INCR(&sc->sc_ev_tu);
   2520    1.1   thorpej #endif /* WM_EVENT_COUNTERS */
   2521    1.1   thorpej 
   2522    1.1   thorpej 		if (status & (WTX_ST_EC|WTX_ST_LC)) {
   2523    1.1   thorpej 			ifp->if_oerrors++;
   2524    1.1   thorpej 			if (status & WTX_ST_LC)
   2525   1.84   thorpej 				log(LOG_WARNING, "%s: late collision\n",
   2526    1.1   thorpej 				    sc->sc_dev.dv_xname);
   2527    1.1   thorpej 			else if (status & WTX_ST_EC) {
   2528    1.1   thorpej 				ifp->if_collisions += 16;
   2529   1.84   thorpej 				log(LOG_WARNING, "%s: excessive collisions\n",
   2530    1.1   thorpej 				    sc->sc_dev.dv_xname);
   2531    1.1   thorpej 			}
   2532    1.1   thorpej 		} else
   2533    1.1   thorpej 			ifp->if_opackets++;
   2534    1.1   thorpej 
   2535    1.4   thorpej 		sc->sc_txfree += txs->txs_ndesc;
   2536    1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
   2537    1.1   thorpej 		    0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
   2538    1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   2539    1.1   thorpej 		m_freem(txs->txs_mbuf);
   2540    1.1   thorpej 		txs->txs_mbuf = NULL;
   2541    1.1   thorpej 	}
   2542    1.1   thorpej 
   2543    1.1   thorpej 	/* Update the dirty transmit buffer pointer. */
   2544    1.1   thorpej 	sc->sc_txsdirty = i;
   2545    1.1   thorpej 	DPRINTF(WM_DEBUG_TX,
   2546    1.1   thorpej 	    ("%s: TX: txsdirty -> %d\n", sc->sc_dev.dv_xname, i));
   2547    1.1   thorpej 
   2548    1.1   thorpej 	/*
   2549    1.1   thorpej 	 * If there are no more pending transmissions, cancel the watchdog
   2550    1.1   thorpej 	 * timer.
   2551    1.1   thorpej 	 */
   2552   1.74      tron 	if (sc->sc_txsfree == WM_TXQUEUELEN(sc))
   2553    1.1   thorpej 		ifp->if_timer = 0;
   2554    1.1   thorpej }
   2555    1.1   thorpej 
   2556    1.1   thorpej /*
   2557    1.1   thorpej  * wm_rxintr:
   2558    1.1   thorpej  *
   2559    1.1   thorpej  *	Helper; handle receive interrupts.
   2560    1.1   thorpej  */
   2561   1.47   thorpej static void
   2562    1.1   thorpej wm_rxintr(struct wm_softc *sc)
   2563    1.1   thorpej {
   2564    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2565    1.1   thorpej 	struct wm_rxsoft *rxs;
   2566    1.1   thorpej 	struct mbuf *m;
   2567    1.1   thorpej 	int i, len;
   2568    1.1   thorpej 	uint8_t status, errors;
   2569    1.1   thorpej 
   2570    1.1   thorpej 	for (i = sc->sc_rxptr;; i = WM_NEXTRX(i)) {
   2571    1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   2572    1.1   thorpej 
   2573    1.1   thorpej 		DPRINTF(WM_DEBUG_RX,
   2574    1.1   thorpej 		    ("%s: RX: checking descriptor %d\n",
   2575    1.1   thorpej 		    sc->sc_dev.dv_xname, i));
   2576    1.1   thorpej 
   2577    1.1   thorpej 		WM_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
   2578    1.1   thorpej 
   2579    1.1   thorpej 		status = sc->sc_rxdescs[i].wrx_status;
   2580    1.1   thorpej 		errors = sc->sc_rxdescs[i].wrx_errors;
   2581    1.1   thorpej 		len = le16toh(sc->sc_rxdescs[i].wrx_len);
   2582    1.1   thorpej 
   2583    1.1   thorpej 		if ((status & WRX_ST_DD) == 0) {
   2584    1.1   thorpej 			/*
   2585    1.1   thorpej 			 * We have processed all of the receive descriptors.
   2586    1.1   thorpej 			 */
   2587   1.20   thorpej 			WM_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD);
   2588    1.1   thorpej 			break;
   2589    1.1   thorpej 		}
   2590    1.1   thorpej 
   2591    1.1   thorpej 		if (__predict_false(sc->sc_rxdiscard)) {
   2592    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   2593    1.1   thorpej 			    ("%s: RX: discarding contents of descriptor %d\n",
   2594    1.1   thorpej 			    sc->sc_dev.dv_xname, i));
   2595    1.1   thorpej 			WM_INIT_RXDESC(sc, i);
   2596    1.1   thorpej 			if (status & WRX_ST_EOP) {
   2597    1.1   thorpej 				/* Reset our state. */
   2598    1.1   thorpej 				DPRINTF(WM_DEBUG_RX,
   2599    1.1   thorpej 				    ("%s: RX: resetting rxdiscard -> 0\n",
   2600    1.1   thorpej 				    sc->sc_dev.dv_xname));
   2601    1.1   thorpej 				sc->sc_rxdiscard = 0;
   2602    1.1   thorpej 			}
   2603    1.1   thorpej 			continue;
   2604    1.1   thorpej 		}
   2605    1.1   thorpej 
   2606    1.1   thorpej 		bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2607    1.1   thorpej 		    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
   2608    1.1   thorpej 
   2609    1.1   thorpej 		m = rxs->rxs_mbuf;
   2610    1.1   thorpej 
   2611    1.1   thorpej 		/*
   2612  1.124  wrstuden 		 * Add a new receive buffer to the ring, unless of
   2613  1.124  wrstuden 		 * course the length is zero. Treat the latter as a
   2614  1.124  wrstuden 		 * failed mapping.
   2615    1.1   thorpej 		 */
   2616  1.124  wrstuden 		if ((len == 0) || (wm_add_rxbuf(sc, i) != 0)) {
   2617    1.1   thorpej 			/*
   2618    1.1   thorpej 			 * Failed, throw away what we've done so
   2619    1.1   thorpej 			 * far, and discard the rest of the packet.
   2620    1.1   thorpej 			 */
   2621    1.1   thorpej 			ifp->if_ierrors++;
   2622    1.1   thorpej 			bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   2623    1.1   thorpej 			    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   2624    1.1   thorpej 			WM_INIT_RXDESC(sc, i);
   2625    1.1   thorpej 			if ((status & WRX_ST_EOP) == 0)
   2626    1.1   thorpej 				sc->sc_rxdiscard = 1;
   2627    1.1   thorpej 			if (sc->sc_rxhead != NULL)
   2628    1.1   thorpej 				m_freem(sc->sc_rxhead);
   2629    1.1   thorpej 			WM_RXCHAIN_RESET(sc);
   2630    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   2631    1.1   thorpej 			    ("%s: RX: Rx buffer allocation failed, "
   2632    1.1   thorpej 			    "dropping packet%s\n", sc->sc_dev.dv_xname,
   2633    1.1   thorpej 			    sc->sc_rxdiscard ? " (discard)" : ""));
   2634    1.1   thorpej 			continue;
   2635    1.1   thorpej 		}
   2636    1.1   thorpej 
   2637    1.1   thorpej 		WM_RXCHAIN_LINK(sc, m);
   2638    1.1   thorpej 
   2639    1.1   thorpej 		m->m_len = len;
   2640    1.1   thorpej 
   2641    1.1   thorpej 		DPRINTF(WM_DEBUG_RX,
   2642    1.1   thorpej 		    ("%s: RX: buffer at %p len %d\n",
   2643    1.1   thorpej 		    sc->sc_dev.dv_xname, m->m_data, len));
   2644    1.1   thorpej 
   2645    1.1   thorpej 		/*
   2646    1.1   thorpej 		 * If this is not the end of the packet, keep
   2647    1.1   thorpej 		 * looking.
   2648    1.1   thorpej 		 */
   2649    1.1   thorpej 		if ((status & WRX_ST_EOP) == 0) {
   2650    1.1   thorpej 			sc->sc_rxlen += len;
   2651    1.1   thorpej 			DPRINTF(WM_DEBUG_RX,
   2652    1.1   thorpej 			    ("%s: RX: not yet EOP, rxlen -> %d\n",
   2653    1.1   thorpej 			    sc->sc_dev.dv_xname, sc->sc_rxlen));
   2654    1.1   thorpej 			continue;
   2655    1.1   thorpej 		}
   2656    1.1   thorpej 
   2657    1.1   thorpej 		/*
   2658   1.93   thorpej 		 * Okay, we have the entire packet now.  The chip is
   2659   1.93   thorpej 		 * configured to include the FCS (not all chips can
   2660   1.93   thorpej 		 * be configured to strip it), so we need to trim it.
   2661    1.1   thorpej 		 */
   2662   1.93   thorpej 		m->m_len -= ETHER_CRC_LEN;
   2663   1.93   thorpej 
   2664    1.1   thorpej 		*sc->sc_rxtailp = NULL;
   2665  1.111   thorpej 		len = m->m_len + sc->sc_rxlen;
   2666    1.1   thorpej 		m = sc->sc_rxhead;
   2667    1.1   thorpej 
   2668    1.1   thorpej 		WM_RXCHAIN_RESET(sc);
   2669    1.1   thorpej 
   2670    1.1   thorpej 		DPRINTF(WM_DEBUG_RX,
   2671    1.1   thorpej 		    ("%s: RX: have entire packet, len -> %d\n",
   2672    1.1   thorpej 		    sc->sc_dev.dv_xname, len));
   2673    1.1   thorpej 
   2674    1.1   thorpej 		/*
   2675    1.1   thorpej 		 * If an error occurred, update stats and drop the packet.
   2676    1.1   thorpej 		 */
   2677    1.1   thorpej 		if (errors &
   2678    1.1   thorpej 		     (WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE)) {
   2679    1.1   thorpej 			ifp->if_ierrors++;
   2680    1.1   thorpej 			if (errors & WRX_ER_SE)
   2681   1.84   thorpej 				log(LOG_WARNING, "%s: symbol error\n",
   2682    1.1   thorpej 				    sc->sc_dev.dv_xname);
   2683    1.1   thorpej 			else if (errors & WRX_ER_SEQ)
   2684   1.84   thorpej 				log(LOG_WARNING, "%s: receive sequence error\n",
   2685    1.1   thorpej 				    sc->sc_dev.dv_xname);
   2686    1.1   thorpej 			else if (errors & WRX_ER_CE)
   2687   1.84   thorpej 				log(LOG_WARNING, "%s: CRC error\n",
   2688    1.1   thorpej 				    sc->sc_dev.dv_xname);
   2689    1.1   thorpej 			m_freem(m);
   2690    1.1   thorpej 			continue;
   2691    1.1   thorpej 		}
   2692    1.1   thorpej 
   2693    1.1   thorpej 		/*
   2694    1.1   thorpej 		 * No errors.  Receive the packet.
   2695    1.1   thorpej 		 */
   2696    1.1   thorpej 		m->m_pkthdr.rcvif = ifp;
   2697    1.1   thorpej 		m->m_pkthdr.len = len;
   2698    1.1   thorpej 
   2699    1.1   thorpej #if 0 /* XXXJRT */
   2700    1.1   thorpej 		/*
   2701    1.1   thorpej 		 * If VLANs are enabled, VLAN packets have been unwrapped
   2702    1.1   thorpej 		 * for us.  Associate the tag with the packet.
   2703    1.1   thorpej 		 */
   2704   1.94  jdolecek 		if ((status & WRX_ST_VP) != 0) {
   2705   1.94  jdolecek 			VLAN_INPUT_TAG(ifp, m,
   2706   1.94  jdolecek 			    le16toh(sc->sc_rxdescs[i].wrx_special,
   2707   1.94  jdolecek 			    continue);
   2708    1.1   thorpej 		}
   2709    1.1   thorpej #endif /* XXXJRT */
   2710    1.1   thorpej 
   2711    1.1   thorpej 		/*
   2712    1.1   thorpej 		 * Set up checksum info for this packet.
   2713    1.1   thorpej 		 */
   2714  1.106      yamt 		if ((status & WRX_ST_IXSM) == 0) {
   2715  1.106      yamt 			if (status & WRX_ST_IPCS) {
   2716  1.106      yamt 				WM_EVCNT_INCR(&sc->sc_ev_rxipsum);
   2717  1.106      yamt 				m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
   2718  1.106      yamt 				if (errors & WRX_ER_IPE)
   2719  1.106      yamt 					m->m_pkthdr.csum_flags |=
   2720  1.106      yamt 					    M_CSUM_IPv4_BAD;
   2721  1.106      yamt 			}
   2722  1.106      yamt 			if (status & WRX_ST_TCPCS) {
   2723  1.106      yamt 				/*
   2724  1.106      yamt 				 * Note: we don't know if this was TCP or UDP,
   2725  1.106      yamt 				 * so we just set both bits, and expect the
   2726  1.106      yamt 				 * upper layers to deal.
   2727  1.106      yamt 				 */
   2728  1.106      yamt 				WM_EVCNT_INCR(&sc->sc_ev_rxtusum);
   2729  1.106      yamt 				m->m_pkthdr.csum_flags |=
   2730  1.130      yamt 				    M_CSUM_TCPv4 | M_CSUM_UDPv4 |
   2731  1.130      yamt 				    M_CSUM_TCPv6 | M_CSUM_UDPv6;
   2732  1.106      yamt 				if (errors & WRX_ER_TCPE)
   2733  1.106      yamt 					m->m_pkthdr.csum_flags |=
   2734  1.106      yamt 					    M_CSUM_TCP_UDP_BAD;
   2735  1.106      yamt 			}
   2736    1.1   thorpej 		}
   2737    1.1   thorpej 
   2738    1.1   thorpej 		ifp->if_ipackets++;
   2739    1.1   thorpej 
   2740    1.1   thorpej #if NBPFILTER > 0
   2741    1.1   thorpej 		/* Pass this up to any BPF listeners. */
   2742    1.1   thorpej 		if (ifp->if_bpf)
   2743    1.1   thorpej 			bpf_mtap(ifp->if_bpf, m);
   2744    1.1   thorpej #endif /* NBPFILTER > 0 */
   2745    1.1   thorpej 
   2746    1.1   thorpej 		/* Pass it on. */
   2747    1.1   thorpej 		(*ifp->if_input)(ifp, m);
   2748    1.1   thorpej 	}
   2749    1.1   thorpej 
   2750    1.1   thorpej 	/* Update the receive pointer. */
   2751    1.1   thorpej 	sc->sc_rxptr = i;
   2752    1.1   thorpej 
   2753    1.1   thorpej 	DPRINTF(WM_DEBUG_RX,
   2754    1.1   thorpej 	    ("%s: RX: rxptr -> %d\n", sc->sc_dev.dv_xname, i));
   2755    1.1   thorpej }
   2756    1.1   thorpej 
   2757    1.1   thorpej /*
   2758    1.1   thorpej  * wm_linkintr:
   2759    1.1   thorpej  *
   2760    1.1   thorpej  *	Helper; handle link interrupts.
   2761    1.1   thorpej  */
   2762   1.47   thorpej static void
   2763    1.1   thorpej wm_linkintr(struct wm_softc *sc, uint32_t icr)
   2764    1.1   thorpej {
   2765    1.1   thorpej 	uint32_t status;
   2766    1.1   thorpej 
   2767    1.1   thorpej 	/*
   2768    1.1   thorpej 	 * If we get a link status interrupt on a 1000BASE-T
   2769    1.1   thorpej 	 * device, just fall into the normal MII tick path.
   2770    1.1   thorpej 	 */
   2771    1.1   thorpej 	if (sc->sc_flags & WM_F_HAS_MII) {
   2772    1.1   thorpej 		if (icr & ICR_LSC) {
   2773    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK,
   2774    1.1   thorpej 			    ("%s: LINK: LSC -> mii_tick\n",
   2775    1.1   thorpej 			    sc->sc_dev.dv_xname));
   2776    1.1   thorpej 			mii_tick(&sc->sc_mii);
   2777    1.1   thorpej 		} else if (icr & ICR_RXSEQ) {
   2778    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK,
   2779    1.1   thorpej 			    ("%s: LINK Receive sequence error\n",
   2780    1.1   thorpej 			    sc->sc_dev.dv_xname));
   2781    1.1   thorpej 		}
   2782    1.1   thorpej 		return;
   2783    1.1   thorpej 	}
   2784    1.1   thorpej 
   2785    1.1   thorpej 	/*
   2786    1.1   thorpej 	 * If we are now receiving /C/, check for link again in
   2787    1.1   thorpej 	 * a couple of link clock ticks.
   2788    1.1   thorpej 	 */
   2789    1.1   thorpej 	if (icr & ICR_RXCFG) {
   2790    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: receiving /C/\n",
   2791    1.1   thorpej 		    sc->sc_dev.dv_xname));
   2792    1.1   thorpej 		sc->sc_tbi_anstate = 2;
   2793    1.1   thorpej 	}
   2794    1.1   thorpej 
   2795    1.1   thorpej 	if (icr & ICR_LSC) {
   2796    1.1   thorpej 		status = CSR_READ(sc, WMREG_STATUS);
   2797    1.1   thorpej 		if (status & STATUS_LU) {
   2798    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
   2799    1.1   thorpej 			    sc->sc_dev.dv_xname,
   2800    1.1   thorpej 			    (status & STATUS_FD) ? "FDX" : "HDX"));
   2801    1.1   thorpej 			sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   2802   1.71   thorpej 			sc->sc_fcrtl &= ~FCRTL_XONE;
   2803    1.1   thorpej 			if (status & STATUS_FD)
   2804    1.1   thorpej 				sc->sc_tctl |=
   2805    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   2806    1.1   thorpej 			else
   2807    1.1   thorpej 				sc->sc_tctl |=
   2808    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   2809   1.71   thorpej 			if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
   2810   1.71   thorpej 				sc->sc_fcrtl |= FCRTL_XONE;
   2811    1.1   thorpej 			CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   2812   1.71   thorpej 			CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
   2813   1.71   thorpej 				      WMREG_OLD_FCRTL : WMREG_FCRTL,
   2814   1.71   thorpej 				      sc->sc_fcrtl);
   2815    1.1   thorpej 			sc->sc_tbi_linkup = 1;
   2816    1.1   thorpej 		} else {
   2817    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
   2818    1.1   thorpej 			    sc->sc_dev.dv_xname));
   2819    1.1   thorpej 			sc->sc_tbi_linkup = 0;
   2820    1.1   thorpej 		}
   2821    1.1   thorpej 		sc->sc_tbi_anstate = 2;
   2822    1.1   thorpej 		wm_tbi_set_linkled(sc);
   2823    1.1   thorpej 	} else if (icr & ICR_RXSEQ) {
   2824    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   2825    1.1   thorpej 		    ("%s: LINK: Receive sequence error\n",
   2826    1.1   thorpej 		    sc->sc_dev.dv_xname));
   2827    1.1   thorpej 	}
   2828    1.1   thorpej }
   2829    1.1   thorpej 
   2830    1.1   thorpej /*
   2831    1.1   thorpej  * wm_tick:
   2832    1.1   thorpej  *
   2833    1.1   thorpej  *	One second timer, used to check link status, sweep up
   2834    1.1   thorpej  *	completed transmit jobs, etc.
   2835    1.1   thorpej  */
   2836   1.47   thorpej static void
   2837    1.1   thorpej wm_tick(void *arg)
   2838    1.1   thorpej {
   2839    1.1   thorpej 	struct wm_softc *sc = arg;
   2840  1.127    bouyer 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   2841    1.1   thorpej 	int s;
   2842    1.1   thorpej 
   2843    1.1   thorpej 	s = splnet();
   2844    1.1   thorpej 
   2845   1.71   thorpej 	if (sc->sc_type >= WM_T_82542_2_1) {
   2846   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
   2847   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
   2848   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
   2849   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
   2850   1.71   thorpej 		WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
   2851   1.71   thorpej 	}
   2852   1.71   thorpej 
   2853  1.127    bouyer 	ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
   2854  1.127    bouyer 	ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
   2855  1.127    bouyer 
   2856  1.127    bouyer 
   2857    1.1   thorpej 	if (sc->sc_flags & WM_F_HAS_MII)
   2858    1.1   thorpej 		mii_tick(&sc->sc_mii);
   2859    1.1   thorpej 	else
   2860    1.1   thorpej 		wm_tbi_check_link(sc);
   2861    1.1   thorpej 
   2862    1.1   thorpej 	splx(s);
   2863    1.1   thorpej 
   2864    1.1   thorpej 	callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
   2865    1.1   thorpej }
   2866    1.1   thorpej 
   2867    1.1   thorpej /*
   2868    1.1   thorpej  * wm_reset:
   2869    1.1   thorpej  *
   2870    1.1   thorpej  *	Reset the i82542 chip.
   2871    1.1   thorpej  */
   2872   1.47   thorpej static void
   2873    1.1   thorpej wm_reset(struct wm_softc *sc)
   2874    1.1   thorpej {
   2875    1.1   thorpej 
   2876   1.78   thorpej 	/*
   2877   1.78   thorpej 	 * Allocate on-chip memory according to the MTU size.
   2878   1.78   thorpej 	 * The Packet Buffer Allocation register must be written
   2879   1.78   thorpej 	 * before the chip is reset.
   2880   1.78   thorpej 	 */
   2881  1.120   msaitoh 	switch (sc->sc_type) {
   2882  1.120   msaitoh 	case WM_T_82547:
   2883  1.120   msaitoh 	case WM_T_82547_2:
   2884   1.78   thorpej 		sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
   2885   1.78   thorpej 		    PBA_22K : PBA_30K;
   2886   1.78   thorpej 		sc->sc_txfifo_head = 0;
   2887   1.78   thorpej 		sc->sc_txfifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
   2888   1.78   thorpej 		sc->sc_txfifo_size =
   2889   1.78   thorpej 		    (PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
   2890   1.78   thorpej 		sc->sc_txfifo_stall = 0;
   2891  1.120   msaitoh 		break;
   2892  1.120   msaitoh 	case WM_T_82571:
   2893  1.120   msaitoh 	case WM_T_82572:
   2894  1.127    bouyer 	case WM_T_80003:
   2895  1.120   msaitoh 		sc->sc_pba = PBA_32K;
   2896  1.120   msaitoh 		break;
   2897  1.120   msaitoh 	case WM_T_82573:
   2898  1.120   msaitoh 		sc->sc_pba = PBA_12K;
   2899  1.120   msaitoh 		break;
   2900  1.139    bouyer 	case WM_T_ICH8:
   2901  1.139    bouyer 		sc->sc_pba = PBA_8K;
   2902  1.139    bouyer 		CSR_WRITE(sc, WMREG_PBS, PBA_16K);
   2903  1.139    bouyer 		break;
   2904  1.144   msaitoh 	case WM_T_ICH9:
   2905  1.144   msaitoh 		sc->sc_pba = PBA_10K;
   2906  1.144   msaitoh 		break;
   2907  1.120   msaitoh 	default:
   2908  1.120   msaitoh 		sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
   2909  1.120   msaitoh 		    PBA_40K : PBA_48K;
   2910  1.120   msaitoh 		break;
   2911   1.78   thorpej 	}
   2912   1.78   thorpej 	CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
   2913   1.78   thorpej 
   2914  1.144   msaitoh 	if (sc->sc_flags & WM_F_PCIE) {
   2915  1.144   msaitoh 		int timeout = 800;
   2916  1.144   msaitoh 
   2917  1.144   msaitoh 		sc->sc_ctrl |= CTRL_GIO_M_DIS;
   2918  1.144   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   2919  1.144   msaitoh 
   2920  1.144   msaitoh 		while (timeout) {
   2921  1.144   msaitoh 			if ((CSR_READ(sc, WMREG_STATUS) & STATUS_GIO_M_ENA) == 0)
   2922  1.144   msaitoh 				break;
   2923  1.144   msaitoh 			delay(100);
   2924  1.144   msaitoh 		}
   2925  1.144   msaitoh 	}
   2926  1.144   msaitoh 
   2927  1.144   msaitoh 	/* clear interrupt */
   2928  1.144   msaitoh 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   2929  1.144   msaitoh 
   2930  1.137   msaitoh 	/*
   2931  1.138      salo 	 * 82541 Errata 29? & 82547 Errata 28?
   2932  1.137   msaitoh 	 * See also the description about PHY_RST bit in CTRL register
   2933  1.137   msaitoh 	 * in 8254x_GBe_SDM.pdf.
   2934  1.137   msaitoh 	 */
   2935  1.137   msaitoh 	if ((sc->sc_type == WM_T_82541) || (sc->sc_type == WM_T_82547)) {
   2936  1.137   msaitoh 		CSR_WRITE(sc, WMREG_CTRL,
   2937  1.137   msaitoh 		    CSR_READ(sc, WMREG_CTRL) | CTRL_PHY_RESET);
   2938  1.137   msaitoh 		delay(5000);
   2939  1.137   msaitoh 	}
   2940  1.137   msaitoh 
   2941   1.53   thorpej 	switch (sc->sc_type) {
   2942   1.53   thorpej 	case WM_T_82544:
   2943   1.53   thorpej 	case WM_T_82540:
   2944   1.53   thorpej 	case WM_T_82545:
   2945   1.53   thorpej 	case WM_T_82546:
   2946   1.53   thorpej 	case WM_T_82541:
   2947   1.53   thorpej 	case WM_T_82541_2:
   2948   1.53   thorpej 		/*
   2949   1.88    briggs 		 * On some chipsets, a reset through a memory-mapped write
   2950   1.88    briggs 		 * cycle can cause the chip to reset before completing the
   2951   1.88    briggs 		 * write cycle.  This causes major headache that can be
   2952   1.88    briggs 		 * avoided by issuing the reset via indirect register writes
   2953   1.88    briggs 		 * through I/O space.
   2954   1.88    briggs 		 *
   2955   1.88    briggs 		 * So, if we successfully mapped the I/O BAR at attach time,
   2956   1.88    briggs 		 * use that.  Otherwise, try our luck with a memory-mapped
   2957   1.88    briggs 		 * reset.
   2958   1.53   thorpej 		 */
   2959   1.53   thorpej 		if (sc->sc_flags & WM_F_IOH_VALID)
   2960   1.53   thorpej 			wm_io_write(sc, WMREG_CTRL, CTRL_RST);
   2961   1.53   thorpej 		else
   2962   1.53   thorpej 			CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
   2963   1.53   thorpej 		break;
   2964   1.53   thorpej 
   2965   1.53   thorpej 	case WM_T_82545_3:
   2966   1.53   thorpej 	case WM_T_82546_3:
   2967   1.53   thorpej 		/* Use the shadow control register on these chips. */
   2968   1.53   thorpej 		CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
   2969   1.53   thorpej 		break;
   2970   1.53   thorpej 
   2971  1.139    bouyer 	case WM_T_ICH8:
   2972  1.144   msaitoh 	case WM_T_ICH9:
   2973  1.139    bouyer 		wm_get_swfwhw_semaphore(sc);
   2974  1.139    bouyer 		CSR_WRITE(sc, WMREG_CTRL, CTRL_RST | CTRL_PHY_RESET);
   2975  1.144   msaitoh 		delay(10000);
   2976  1.139    bouyer 
   2977   1.53   thorpej 	default:
   2978   1.53   thorpej 		/* Everything else can safely use the documented method. */
   2979   1.53   thorpej 		CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
   2980   1.53   thorpej 		break;
   2981   1.53   thorpej 	}
   2982    1.1   thorpej 	delay(10000);
   2983    1.1   thorpej 
   2984  1.144   msaitoh 	switch(sc->sc_type) {
   2985  1.144   msaitoh 	case WM_T_82542_2_0:
   2986  1.144   msaitoh 	case WM_T_82542_2_1:
   2987  1.144   msaitoh 	case WM_T_82543:
   2988  1.144   msaitoh 	case WM_T_82544:
   2989  1.144   msaitoh 		delay(10);
   2990  1.144   msaitoh 		delay(2000);
   2991  1.144   msaitoh 		break;
   2992  1.144   msaitoh 	case WM_T_82541:
   2993  1.144   msaitoh 	case WM_T_82541_2:
   2994  1.144   msaitoh 	case WM_T_82547:
   2995  1.144   msaitoh 	case WM_T_82547_2:
   2996  1.144   msaitoh 		delay(20000);
   2997  1.144   msaitoh 		break;
   2998  1.144   msaitoh 	case WM_T_82573:
   2999  1.144   msaitoh 		delay(10);
   3000  1.144   msaitoh 		/* FALLTHROUGH */
   3001  1.144   msaitoh 	default:
   3002  1.145   msaitoh 		/* check EECD_EE_AUTORD */
   3003  1.145   msaitoh 		wm_get_auto_rd_dome(sc);
   3004  1.127    bouyer 	}
   3005  1.144   msaitoh 
   3006  1.144   msaitoh #if 0
   3007  1.144   msaitoh 	for (i = 0; i < 1000; i++) {
   3008  1.144   msaitoh 		if ((CSR_READ(sc, WMREG_CTRL) & CTRL_RST) == 0) {
   3009  1.144   msaitoh 			return;
   3010  1.144   msaitoh 		}
   3011  1.144   msaitoh 		delay(20);
   3012  1.144   msaitoh 	}
   3013  1.144   msaitoh 
   3014  1.144   msaitoh 	if (CSR_READ(sc, WMREG_CTRL) & CTRL_RST)
   3015  1.144   msaitoh 		log(LOG_ERR, "%s: reset failed to complete\n",
   3016  1.144   msaitoh 		    sc->sc_dev.dv_xname);
   3017  1.144   msaitoh #endif
   3018    1.1   thorpej }
   3019    1.1   thorpej 
   3020    1.1   thorpej /*
   3021    1.1   thorpej  * wm_init:		[ifnet interface function]
   3022    1.1   thorpej  *
   3023    1.1   thorpej  *	Initialize the interface.  Must be called at splnet().
   3024    1.1   thorpej  */
   3025   1.47   thorpej static int
   3026    1.1   thorpej wm_init(struct ifnet *ifp)
   3027    1.1   thorpej {
   3028    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   3029    1.1   thorpej 	struct wm_rxsoft *rxs;
   3030    1.1   thorpej 	int i, error = 0;
   3031    1.1   thorpej 	uint32_t reg;
   3032    1.1   thorpej 
   3033   1.42   thorpej 	/*
   3034   1.42   thorpej 	 * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
   3035   1.42   thorpej 	 * There is a small but measurable benefit to avoiding the adjusment
   3036   1.42   thorpej 	 * of the descriptor so that the headers are aligned, for normal mtu,
   3037   1.42   thorpej 	 * on such platforms.  One possibility is that the DMA itself is
   3038   1.42   thorpej 	 * slightly more efficient if the front of the entire packet (instead
   3039   1.42   thorpej 	 * of the front of the headers) is aligned.
   3040   1.42   thorpej 	 *
   3041   1.42   thorpej 	 * Note we must always set align_tweak to 0 if we are using
   3042   1.42   thorpej 	 * jumbo frames.
   3043   1.42   thorpej 	 */
   3044   1.42   thorpej #ifdef __NO_STRICT_ALIGNMENT
   3045   1.42   thorpej 	sc->sc_align_tweak = 0;
   3046   1.41       tls #else
   3047   1.42   thorpej 	if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
   3048   1.42   thorpej 		sc->sc_align_tweak = 0;
   3049   1.42   thorpej 	else
   3050   1.42   thorpej 		sc->sc_align_tweak = 2;
   3051   1.42   thorpej #endif /* __NO_STRICT_ALIGNMENT */
   3052   1.41       tls 
   3053    1.1   thorpej 	/* Cancel any pending I/O. */
   3054    1.1   thorpej 	wm_stop(ifp, 0);
   3055    1.1   thorpej 
   3056  1.127    bouyer 	/* update statistics before reset */
   3057  1.127    bouyer 	ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
   3058  1.127    bouyer 	ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
   3059  1.127    bouyer 
   3060    1.1   thorpej 	/* Reset the chip to a known state. */
   3061    1.1   thorpej 	wm_reset(sc);
   3062    1.1   thorpej 
   3063    1.1   thorpej 	/* Initialize the transmit descriptor ring. */
   3064   1.75   thorpej 	memset(sc->sc_txdescs, 0, WM_TXDESCSIZE(sc));
   3065   1.75   thorpej 	WM_CDTXSYNC(sc, 0, WM_NTXDESC(sc),
   3066    1.1   thorpej 	    BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
   3067   1.75   thorpej 	sc->sc_txfree = WM_NTXDESC(sc);
   3068    1.1   thorpej 	sc->sc_txnext = 0;
   3069    1.5   thorpej 
   3070   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   3071   1.69   thorpej 		CSR_WRITE(sc, WMREG_OLD_TBDAH, WM_CDTXADDR_HI(sc, 0));
   3072   1.69   thorpej 		CSR_WRITE(sc, WMREG_OLD_TBDAL, WM_CDTXADDR_LO(sc, 0));
   3073   1.75   thorpej 		CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCSIZE(sc));
   3074    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_TDH, 0);
   3075    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_TDT, 0);
   3076   1.10   thorpej 		CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
   3077    1.1   thorpej 	} else {
   3078   1.69   thorpej 		CSR_WRITE(sc, WMREG_TBDAH, WM_CDTXADDR_HI(sc, 0));
   3079   1.69   thorpej 		CSR_WRITE(sc, WMREG_TBDAL, WM_CDTXADDR_LO(sc, 0));
   3080   1.75   thorpej 		CSR_WRITE(sc, WMREG_TDLEN, WM_TXDESCSIZE(sc));
   3081    1.1   thorpej 		CSR_WRITE(sc, WMREG_TDH, 0);
   3082    1.1   thorpej 		CSR_WRITE(sc, WMREG_TDT, 0);
   3083   1.92    briggs 		CSR_WRITE(sc, WMREG_TIDV, 64);
   3084   1.92    briggs 		CSR_WRITE(sc, WMREG_TADV, 128);
   3085    1.1   thorpej 
   3086    1.1   thorpej 		CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_PTHRESH(0) |
   3087    1.1   thorpej 		    TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
   3088    1.1   thorpej 		CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_PTHRESH(0) |
   3089    1.1   thorpej 		    RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
   3090    1.1   thorpej 	}
   3091    1.1   thorpej 	CSR_WRITE(sc, WMREG_TQSA_LO, 0);
   3092    1.1   thorpej 	CSR_WRITE(sc, WMREG_TQSA_HI, 0);
   3093    1.1   thorpej 
   3094    1.1   thorpej 	/* Initialize the transmit job descriptors. */
   3095   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++)
   3096    1.1   thorpej 		sc->sc_txsoft[i].txs_mbuf = NULL;
   3097   1.74      tron 	sc->sc_txsfree = WM_TXQUEUELEN(sc);
   3098    1.1   thorpej 	sc->sc_txsnext = 0;
   3099    1.1   thorpej 	sc->sc_txsdirty = 0;
   3100    1.1   thorpej 
   3101    1.1   thorpej 	/*
   3102    1.1   thorpej 	 * Initialize the receive descriptor and receive job
   3103    1.1   thorpej 	 * descriptor rings.
   3104    1.1   thorpej 	 */
   3105   1.11   thorpej 	if (sc->sc_type < WM_T_82543) {
   3106   1.69   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(sc, 0));
   3107   1.69   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(sc, 0));
   3108    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDLEN0, sizeof(sc->sc_rxdescs));
   3109    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
   3110    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
   3111   1.10   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
   3112    1.1   thorpej 
   3113    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
   3114    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
   3115    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
   3116    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
   3117    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
   3118    1.1   thorpej 		CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
   3119    1.1   thorpej 	} else {
   3120   1.69   thorpej 		CSR_WRITE(sc, WMREG_RDBAH, WM_CDRXADDR_HI(sc, 0));
   3121   1.69   thorpej 		CSR_WRITE(sc, WMREG_RDBAL, WM_CDRXADDR_LO(sc, 0));
   3122    1.1   thorpej 		CSR_WRITE(sc, WMREG_RDLEN, sizeof(sc->sc_rxdescs));
   3123    1.1   thorpej 		CSR_WRITE(sc, WMREG_RDH, 0);
   3124    1.1   thorpej 		CSR_WRITE(sc, WMREG_RDT, 0);
   3125   1.92    briggs 		CSR_WRITE(sc, WMREG_RDTR, 0 | RDTR_FPD);
   3126   1.92    briggs 		CSR_WRITE(sc, WMREG_RADV, 128);
   3127    1.1   thorpej 	}
   3128    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   3129    1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   3130    1.1   thorpej 		if (rxs->rxs_mbuf == NULL) {
   3131    1.1   thorpej 			if ((error = wm_add_rxbuf(sc, i)) != 0) {
   3132   1.84   thorpej 				log(LOG_ERR, "%s: unable to allocate or map rx "
   3133    1.1   thorpej 				    "buffer %d, error = %d\n",
   3134    1.1   thorpej 				    sc->sc_dev.dv_xname, i, error);
   3135    1.1   thorpej 				/*
   3136    1.1   thorpej 				 * XXX Should attempt to run with fewer receive
   3137    1.1   thorpej 				 * XXX buffers instead of just failing.
   3138    1.1   thorpej 				 */
   3139    1.1   thorpej 				wm_rxdrain(sc);
   3140    1.1   thorpej 				goto out;
   3141    1.1   thorpej 			}
   3142    1.1   thorpej 		} else
   3143    1.1   thorpej 			WM_INIT_RXDESC(sc, i);
   3144    1.1   thorpej 	}
   3145    1.1   thorpej 	sc->sc_rxptr = 0;
   3146    1.1   thorpej 	sc->sc_rxdiscard = 0;
   3147    1.1   thorpej 	WM_RXCHAIN_RESET(sc);
   3148    1.1   thorpej 
   3149    1.1   thorpej 	/*
   3150    1.1   thorpej 	 * Clear out the VLAN table -- we don't use it (yet).
   3151    1.1   thorpej 	 */
   3152    1.1   thorpej 	CSR_WRITE(sc, WMREG_VET, 0);
   3153    1.1   thorpej 	for (i = 0; i < WM_VLAN_TABSIZE; i++)
   3154    1.1   thorpej 		CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
   3155    1.1   thorpej 
   3156    1.1   thorpej 	/*
   3157    1.1   thorpej 	 * Set up flow-control parameters.
   3158    1.1   thorpej 	 *
   3159    1.1   thorpej 	 * XXX Values could probably stand some tuning.
   3160    1.1   thorpej 	 */
   3161  1.139    bouyer 	if (sc->sc_type != WM_T_ICH8) {
   3162  1.139    bouyer 		CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
   3163  1.139    bouyer 		CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
   3164  1.139    bouyer 		CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
   3165  1.139    bouyer 	}
   3166   1.71   thorpej 
   3167   1.71   thorpej 	sc->sc_fcrtl = FCRTL_DFLT;
   3168   1.71   thorpej 	if (sc->sc_type < WM_T_82543) {
   3169   1.71   thorpej 		CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
   3170   1.71   thorpej 		CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
   3171   1.71   thorpej 	} else {
   3172   1.71   thorpej 		CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
   3173   1.71   thorpej 		CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
   3174    1.1   thorpej 	}
   3175   1.71   thorpej 	CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
   3176    1.1   thorpej 
   3177    1.1   thorpej #if 0 /* XXXJRT */
   3178    1.1   thorpej 	/* Deal with VLAN enables. */
   3179   1.94  jdolecek 	if (VLAN_ATTACHED(&sc->sc_ethercom))
   3180    1.1   thorpej 		sc->sc_ctrl |= CTRL_VME;
   3181    1.1   thorpej 	else
   3182    1.1   thorpej #endif /* XXXJRT */
   3183    1.1   thorpej 		sc->sc_ctrl &= ~CTRL_VME;
   3184    1.1   thorpej 
   3185    1.1   thorpej 	/* Write the control registers. */
   3186    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   3187  1.127    bouyer 	if (sc->sc_type >= WM_T_80003 && (sc->sc_flags & WM_F_HAS_MII)) {
   3188  1.127    bouyer 		int val;
   3189  1.127    bouyer 		val = CSR_READ(sc, WMREG_CTRL_EXT);
   3190  1.127    bouyer 		val &= ~CTRL_EXT_LINK_MODE_MASK;
   3191  1.127    bouyer 		CSR_WRITE(sc, WMREG_CTRL_EXT, val);
   3192  1.127    bouyer 
   3193  1.127    bouyer 		/* Bypass RX and TX FIFO's */
   3194  1.127    bouyer 		wm_kmrn_i80003_writereg(sc, KUMCTRLSTA_OFFSET_FIFO_CTRL,
   3195  1.127    bouyer 		    KUMCTRLSTA_FIFO_CTRL_RX_BYPASS |
   3196  1.127    bouyer 		    KUMCTRLSTA_FIFO_CTRL_TX_BYPASS);
   3197  1.127    bouyer 
   3198  1.127    bouyer 		wm_kmrn_i80003_writereg(sc, KUMCTRLSTA_OFFSET_INB_CTRL,
   3199  1.127    bouyer 		    KUMCTRLSTA_INB_CTRL_DIS_PADDING |
   3200  1.127    bouyer 		    KUMCTRLSTA_INB_CTRL_LINK_TMOUT_DFLT);
   3201  1.127    bouyer 		/*
   3202  1.127    bouyer 		 * Set the mac to wait the maximum time between each
   3203  1.127    bouyer 		 * iteration and increase the max iterations when
   3204  1.127    bouyer 		 * polling the phy; this fixes erroneous timeouts at 10Mbps.
   3205  1.127    bouyer 		 */
   3206  1.127    bouyer 		wm_kmrn_i80003_writereg(sc, KUMCTRLSTA_OFFSET_TIMEOUTS, 0xFFFF);
   3207  1.127    bouyer 		val = wm_kmrn_i80003_readreg(sc, KUMCTRLSTA_OFFSET_INB_PARAM);
   3208  1.127    bouyer 		val |= 0x3F;
   3209  1.127    bouyer 		wm_kmrn_i80003_writereg(sc, KUMCTRLSTA_OFFSET_INB_PARAM, val);
   3210  1.127    bouyer 	}
   3211    1.1   thorpej #if 0
   3212    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
   3213    1.1   thorpej #endif
   3214    1.1   thorpej 
   3215    1.1   thorpej 	/*
   3216    1.1   thorpej 	 * Set up checksum offload parameters.
   3217    1.1   thorpej 	 */
   3218    1.1   thorpej 	reg = CSR_READ(sc, WMREG_RXCSUM);
   3219  1.130      yamt 	reg &= ~(RXCSUM_IPOFL | RXCSUM_IPV6OFL | RXCSUM_TUOFL);
   3220  1.103      yamt 	if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
   3221    1.1   thorpej 		reg |= RXCSUM_IPOFL;
   3222  1.103      yamt 	if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
   3223   1.12   thorpej 		reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
   3224  1.130      yamt 	if (ifp->if_capenable & (IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx))
   3225  1.130      yamt 		reg |= RXCSUM_IPV6OFL | RXCSUM_TUOFL;
   3226    1.1   thorpej 	CSR_WRITE(sc, WMREG_RXCSUM, reg);
   3227    1.1   thorpej 
   3228    1.1   thorpej 	/*
   3229    1.1   thorpej 	 * Set up the interrupt registers.
   3230    1.1   thorpej 	 */
   3231    1.1   thorpej 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   3232   1.10   thorpej 	sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
   3233    1.1   thorpej 	    ICR_RXO | ICR_RXT0;
   3234    1.1   thorpej 	if ((sc->sc_flags & WM_F_HAS_MII) == 0)
   3235    1.1   thorpej 		sc->sc_icr |= ICR_RXCFG;
   3236    1.1   thorpej 	CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
   3237    1.1   thorpej 
   3238    1.1   thorpej 	/* Set up the inter-packet gap. */
   3239    1.1   thorpej 	CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
   3240    1.1   thorpej 
   3241   1.92    briggs 	if (sc->sc_type >= WM_T_82543) {
   3242   1.92    briggs 		/* Set up the interrupt throttling register (units of 256ns) */
   3243   1.92    briggs 		sc->sc_itr = 1000000000 / (7000 * 256);
   3244   1.92    briggs 		CSR_WRITE(sc, WMREG_ITR, sc->sc_itr);
   3245   1.92    briggs 	}
   3246   1.92    briggs 
   3247    1.1   thorpej #if 0 /* XXXJRT */
   3248    1.1   thorpej 	/* Set the VLAN ethernetype. */
   3249    1.1   thorpej 	CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
   3250    1.1   thorpej #endif
   3251    1.1   thorpej 
   3252    1.1   thorpej 	/*
   3253    1.1   thorpej 	 * Set up the transmit control register; we start out with
   3254    1.1   thorpej 	 * a collision distance suitable for FDX, but update it whe
   3255    1.1   thorpej 	 * we resolve the media type.
   3256    1.1   thorpej 	 */
   3257    1.1   thorpej 	sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_CT(TX_COLLISION_THRESHOLD) |
   3258    1.1   thorpej 	    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   3259  1.120   msaitoh 	if (sc->sc_type >= WM_T_82571)
   3260  1.120   msaitoh 		sc->sc_tctl |= TCTL_MULR;
   3261  1.127    bouyer 	if (sc->sc_type >= WM_T_80003)
   3262  1.127    bouyer 		sc->sc_tctl |= TCTL_RTLC;
   3263    1.1   thorpej 	CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   3264    1.1   thorpej 
   3265    1.1   thorpej 	/* Set the media. */
   3266    1.1   thorpej 	(void) (*sc->sc_mii.mii_media.ifm_change)(ifp);
   3267    1.1   thorpej 
   3268    1.1   thorpej 	/*
   3269    1.1   thorpej 	 * Set up the receive control register; we actually program
   3270    1.1   thorpej 	 * the register when we set the receive filter.  Use multicast
   3271    1.1   thorpej 	 * address offset type 0.
   3272    1.1   thorpej 	 *
   3273   1.11   thorpej 	 * Only the i82544 has the ability to strip the incoming
   3274    1.1   thorpej 	 * CRC, so we don't enable that feature.
   3275    1.1   thorpej 	 */
   3276    1.1   thorpej 	sc->sc_mchash_type = 0;
   3277  1.120   msaitoh 	sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_DPF
   3278  1.120   msaitoh 	    | RCTL_MO(sc->sc_mchash_type);
   3279  1.120   msaitoh 
   3280  1.120   msaitoh 	/* 82573 doesn't support jumbo frame */
   3281  1.139    bouyer 	if (sc->sc_type != WM_T_82573 && sc->sc_type != WM_T_ICH8)
   3282  1.120   msaitoh 		sc->sc_rctl |= RCTL_LPE;
   3283   1.41       tls 
   3284  1.119  uebayasi 	if (MCLBYTES == 2048) {
   3285   1.41       tls 		sc->sc_rctl |= RCTL_2k;
   3286   1.41       tls 	} else {
   3287  1.119  uebayasi 		if (sc->sc_type >= WM_T_82543) {
   3288   1.41       tls 			switch(MCLBYTES) {
   3289   1.41       tls 			case 4096:
   3290   1.41       tls 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
   3291   1.41       tls 				break;
   3292   1.41       tls 			case 8192:
   3293   1.41       tls 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
   3294   1.41       tls 				break;
   3295   1.41       tls 			case 16384:
   3296   1.41       tls 				sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
   3297   1.41       tls 				break;
   3298   1.41       tls 			default:
   3299   1.41       tls 				panic("wm_init: MCLBYTES %d unsupported",
   3300   1.41       tls 				    MCLBYTES);
   3301   1.41       tls 				break;
   3302   1.41       tls 			}
   3303   1.41       tls 		} else panic("wm_init: i82542 requires MCLBYTES = 2048");
   3304   1.41       tls 	}
   3305    1.1   thorpej 
   3306    1.1   thorpej 	/* Set the receive filter. */
   3307    1.1   thorpej 	wm_set_filter(sc);
   3308    1.1   thorpej 
   3309    1.1   thorpej 	/* Start the one second link check clock. */
   3310    1.1   thorpej 	callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
   3311    1.1   thorpej 
   3312    1.1   thorpej 	/* ...all done! */
   3313   1.96     perry 	ifp->if_flags |= IFF_RUNNING;
   3314    1.1   thorpej 	ifp->if_flags &= ~IFF_OACTIVE;
   3315    1.1   thorpej 
   3316    1.1   thorpej  out:
   3317    1.1   thorpej 	if (error)
   3318   1.84   thorpej 		log(LOG_ERR, "%s: interface not running\n",
   3319   1.84   thorpej 		    sc->sc_dev.dv_xname);
   3320    1.1   thorpej 	return (error);
   3321    1.1   thorpej }
   3322    1.1   thorpej 
   3323    1.1   thorpej /*
   3324    1.1   thorpej  * wm_rxdrain:
   3325    1.1   thorpej  *
   3326    1.1   thorpej  *	Drain the receive queue.
   3327    1.1   thorpej  */
   3328   1.47   thorpej static void
   3329    1.1   thorpej wm_rxdrain(struct wm_softc *sc)
   3330    1.1   thorpej {
   3331    1.1   thorpej 	struct wm_rxsoft *rxs;
   3332    1.1   thorpej 	int i;
   3333    1.1   thorpej 
   3334    1.1   thorpej 	for (i = 0; i < WM_NRXDESC; i++) {
   3335    1.1   thorpej 		rxs = &sc->sc_rxsoft[i];
   3336    1.1   thorpej 		if (rxs->rxs_mbuf != NULL) {
   3337    1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   3338    1.1   thorpej 			m_freem(rxs->rxs_mbuf);
   3339    1.1   thorpej 			rxs->rxs_mbuf = NULL;
   3340    1.1   thorpej 		}
   3341    1.1   thorpej 	}
   3342    1.1   thorpej }
   3343    1.1   thorpej 
   3344    1.1   thorpej /*
   3345    1.1   thorpej  * wm_stop:		[ifnet interface function]
   3346    1.1   thorpej  *
   3347    1.1   thorpej  *	Stop transmission on the interface.
   3348    1.1   thorpej  */
   3349   1.47   thorpej static void
   3350    1.1   thorpej wm_stop(struct ifnet *ifp, int disable)
   3351    1.1   thorpej {
   3352    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   3353    1.1   thorpej 	struct wm_txsoft *txs;
   3354    1.1   thorpej 	int i;
   3355    1.1   thorpej 
   3356    1.1   thorpej 	/* Stop the one second clock. */
   3357    1.1   thorpej 	callout_stop(&sc->sc_tick_ch);
   3358    1.1   thorpej 
   3359   1.78   thorpej 	/* Stop the 82547 Tx FIFO stall check timer. */
   3360   1.78   thorpej 	if (sc->sc_type == WM_T_82547)
   3361   1.78   thorpej 		callout_stop(&sc->sc_txfifo_ch);
   3362   1.78   thorpej 
   3363    1.1   thorpej 	if (sc->sc_flags & WM_F_HAS_MII) {
   3364    1.1   thorpej 		/* Down the MII. */
   3365    1.1   thorpej 		mii_down(&sc->sc_mii);
   3366    1.1   thorpej 	}
   3367    1.1   thorpej 
   3368    1.1   thorpej 	/* Stop the transmit and receive processes. */
   3369    1.1   thorpej 	CSR_WRITE(sc, WMREG_TCTL, 0);
   3370    1.1   thorpej 	CSR_WRITE(sc, WMREG_RCTL, 0);
   3371    1.1   thorpej 
   3372  1.102       scw 	/*
   3373  1.102       scw 	 * Clear the interrupt mask to ensure the device cannot assert its
   3374  1.102       scw 	 * interrupt line.
   3375  1.102       scw 	 * Clear sc->sc_icr to ensure wm_intr() makes no attempt to service
   3376  1.102       scw 	 * any currently pending or shared interrupt.
   3377  1.102       scw 	 */
   3378  1.102       scw 	CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
   3379  1.102       scw 	sc->sc_icr = 0;
   3380  1.102       scw 
   3381    1.1   thorpej 	/* Release any queued transmit buffers. */
   3382   1.74      tron 	for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
   3383    1.1   thorpej 		txs = &sc->sc_txsoft[i];
   3384    1.1   thorpej 		if (txs->txs_mbuf != NULL) {
   3385    1.1   thorpej 			bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
   3386    1.1   thorpej 			m_freem(txs->txs_mbuf);
   3387    1.1   thorpej 			txs->txs_mbuf = NULL;
   3388    1.1   thorpej 		}
   3389    1.1   thorpej 	}
   3390    1.1   thorpej 
   3391    1.1   thorpej 	if (disable)
   3392    1.1   thorpej 		wm_rxdrain(sc);
   3393    1.1   thorpej 
   3394    1.1   thorpej 	/* Mark the interface as down and cancel the watchdog timer. */
   3395    1.1   thorpej 	ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
   3396    1.1   thorpej 	ifp->if_timer = 0;
   3397    1.1   thorpej }
   3398    1.1   thorpej 
   3399  1.145   msaitoh void
   3400  1.145   msaitoh wm_get_auto_rd_dome(struct wm_softc *sc)
   3401  1.145   msaitoh {
   3402  1.145   msaitoh 	int i;
   3403  1.145   msaitoh 
   3404  1.145   msaitoh 	/* wait for eeprom to reload */
   3405  1.145   msaitoh 	switch (sc->sc_type) {
   3406  1.145   msaitoh 	case WM_T_82571:
   3407  1.145   msaitoh 	case WM_T_82572:
   3408  1.145   msaitoh 	case WM_T_82573:
   3409  1.145   msaitoh 	case WM_T_80003:
   3410  1.145   msaitoh 	case WM_T_ICH8:
   3411  1.145   msaitoh 	case WM_T_ICH9:
   3412  1.145   msaitoh 		for (i = 10; i > 0; i--) {
   3413  1.145   msaitoh 			if (CSR_READ(sc, WMREG_EECD) & EECD_EE_AUTORD)
   3414  1.145   msaitoh 				break;
   3415  1.145   msaitoh 			delay(1000);
   3416  1.145   msaitoh 		}
   3417  1.145   msaitoh 		if (i == 0) {
   3418  1.145   msaitoh 			log(LOG_ERR, "%s: auto read from eeprom failed to "
   3419  1.145   msaitoh 			    "complete\n", sc->sc_dev.dv_xname);
   3420  1.145   msaitoh 		}
   3421  1.145   msaitoh 		break;
   3422  1.145   msaitoh 	default:
   3423  1.145   msaitoh 		delay(5000);
   3424  1.145   msaitoh 		break;
   3425  1.145   msaitoh 	}
   3426  1.145   msaitoh 
   3427  1.145   msaitoh 	/* Phy configuration starts after EECD_AUTO_RD is set */
   3428  1.145   msaitoh 	if (sc->sc_type == WM_T_82573)
   3429  1.145   msaitoh 		delay(25000);
   3430  1.145   msaitoh }
   3431  1.145   msaitoh 
   3432    1.1   thorpej /*
   3433   1.45   thorpej  * wm_acquire_eeprom:
   3434   1.45   thorpej  *
   3435   1.45   thorpej  *	Perform the EEPROM handshake required on some chips.
   3436   1.45   thorpej  */
   3437   1.45   thorpej static int
   3438   1.45   thorpej wm_acquire_eeprom(struct wm_softc *sc)
   3439   1.45   thorpej {
   3440   1.45   thorpej 	uint32_t reg;
   3441   1.45   thorpej 	int x;
   3442  1.127    bouyer 	int ret = 0;
   3443   1.45   thorpej 
   3444  1.117   msaitoh 	/* always success */
   3445  1.117   msaitoh 	if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
   3446  1.117   msaitoh 		return 0;
   3447  1.117   msaitoh 
   3448  1.139    bouyer 	if (sc->sc_flags & WM_F_SWFWHW_SYNC) {
   3449  1.139    bouyer 		ret = wm_get_swfwhw_semaphore(sc);
   3450  1.139    bouyer 	} else if (sc->sc_flags & WM_F_SWFW_SYNC) {
   3451  1.127    bouyer 		/* this will also do wm_get_swsm_semaphore() if needed */
   3452  1.127    bouyer 		ret = wm_get_swfw_semaphore(sc, SWFW_EEP_SM);
   3453  1.127    bouyer 	} else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
   3454  1.127    bouyer 		ret = wm_get_swsm_semaphore(sc);
   3455  1.127    bouyer 	}
   3456  1.127    bouyer 
   3457  1.127    bouyer 	if (ret)
   3458  1.117   msaitoh 		return 1;
   3459  1.117   msaitoh 
   3460   1.45   thorpej 	if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE)  {
   3461   1.45   thorpej 		reg = CSR_READ(sc, WMREG_EECD);
   3462   1.45   thorpej 
   3463   1.45   thorpej 		/* Request EEPROM access. */
   3464   1.45   thorpej 		reg |= EECD_EE_REQ;
   3465   1.45   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   3466   1.45   thorpej 
   3467   1.45   thorpej 		/* ..and wait for it to be granted. */
   3468  1.117   msaitoh 		for (x = 0; x < 1000; x++) {
   3469   1.45   thorpej 			reg = CSR_READ(sc, WMREG_EECD);
   3470   1.45   thorpej 			if (reg & EECD_EE_GNT)
   3471   1.45   thorpej 				break;
   3472   1.45   thorpej 			delay(5);
   3473   1.45   thorpej 		}
   3474   1.45   thorpej 		if ((reg & EECD_EE_GNT) == 0) {
   3475   1.51   thorpej 			aprint_error("%s: could not acquire EEPROM GNT\n",
   3476   1.45   thorpej 			    sc->sc_dev.dv_xname);
   3477   1.45   thorpej 			reg &= ~EECD_EE_REQ;
   3478   1.45   thorpej 			CSR_WRITE(sc, WMREG_EECD, reg);
   3479  1.139    bouyer 			if (sc->sc_flags & WM_F_SWFWHW_SYNC)
   3480  1.139    bouyer 				wm_put_swfwhw_semaphore(sc);
   3481  1.127    bouyer 			if (sc->sc_flags & WM_F_SWFW_SYNC)
   3482  1.127    bouyer 				wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
   3483  1.127    bouyer 			else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   3484  1.127    bouyer 				wm_put_swsm_semaphore(sc);
   3485   1.45   thorpej 			return (1);
   3486   1.45   thorpej 		}
   3487   1.45   thorpej 	}
   3488   1.45   thorpej 
   3489   1.45   thorpej 	return (0);
   3490   1.45   thorpej }
   3491   1.45   thorpej 
   3492   1.45   thorpej /*
   3493   1.45   thorpej  * wm_release_eeprom:
   3494   1.45   thorpej  *
   3495   1.45   thorpej  *	Release the EEPROM mutex.
   3496   1.45   thorpej  */
   3497   1.45   thorpej static void
   3498   1.45   thorpej wm_release_eeprom(struct wm_softc *sc)
   3499   1.45   thorpej {
   3500   1.45   thorpej 	uint32_t reg;
   3501   1.45   thorpej 
   3502  1.117   msaitoh 	/* always success */
   3503  1.117   msaitoh 	if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
   3504  1.117   msaitoh 		return;
   3505  1.117   msaitoh 
   3506   1.45   thorpej 	if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
   3507   1.45   thorpej 		reg = CSR_READ(sc, WMREG_EECD);
   3508   1.45   thorpej 		reg &= ~EECD_EE_REQ;
   3509   1.45   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   3510   1.45   thorpej 	}
   3511  1.117   msaitoh 
   3512  1.139    bouyer 	if (sc->sc_flags & WM_F_SWFWHW_SYNC)
   3513  1.139    bouyer 		wm_put_swfwhw_semaphore(sc);
   3514  1.127    bouyer 	if (sc->sc_flags & WM_F_SWFW_SYNC)
   3515  1.127    bouyer 		wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
   3516  1.127    bouyer 	else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   3517  1.127    bouyer 		wm_put_swsm_semaphore(sc);
   3518   1.45   thorpej }
   3519   1.45   thorpej 
   3520   1.45   thorpej /*
   3521   1.46   thorpej  * wm_eeprom_sendbits:
   3522   1.46   thorpej  *
   3523   1.46   thorpej  *	Send a series of bits to the EEPROM.
   3524   1.46   thorpej  */
   3525   1.46   thorpej static void
   3526   1.46   thorpej wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
   3527   1.46   thorpej {
   3528   1.46   thorpej 	uint32_t reg;
   3529   1.46   thorpej 	int x;
   3530   1.46   thorpej 
   3531   1.46   thorpej 	reg = CSR_READ(sc, WMREG_EECD);
   3532   1.46   thorpej 
   3533   1.46   thorpej 	for (x = nbits; x > 0; x--) {
   3534   1.46   thorpej 		if (bits & (1U << (x - 1)))
   3535   1.46   thorpej 			reg |= EECD_DI;
   3536   1.46   thorpej 		else
   3537   1.46   thorpej 			reg &= ~EECD_DI;
   3538   1.46   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   3539   1.46   thorpej 		delay(2);
   3540   1.46   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
   3541   1.46   thorpej 		delay(2);
   3542   1.46   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   3543   1.46   thorpej 		delay(2);
   3544   1.46   thorpej 	}
   3545   1.46   thorpej }
   3546   1.46   thorpej 
   3547   1.46   thorpej /*
   3548   1.48   thorpej  * wm_eeprom_recvbits:
   3549   1.48   thorpej  *
   3550   1.48   thorpej  *	Receive a series of bits from the EEPROM.
   3551   1.48   thorpej  */
   3552   1.48   thorpej static void
   3553   1.48   thorpej wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
   3554   1.48   thorpej {
   3555   1.48   thorpej 	uint32_t reg, val;
   3556   1.48   thorpej 	int x;
   3557   1.48   thorpej 
   3558   1.48   thorpej 	reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
   3559   1.48   thorpej 
   3560   1.48   thorpej 	val = 0;
   3561   1.48   thorpej 	for (x = nbits; x > 0; x--) {
   3562   1.48   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
   3563   1.48   thorpej 		delay(2);
   3564   1.48   thorpej 		if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
   3565   1.48   thorpej 			val |= (1U << (x - 1));
   3566   1.48   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   3567   1.48   thorpej 		delay(2);
   3568   1.48   thorpej 	}
   3569   1.48   thorpej 	*valp = val;
   3570   1.48   thorpej }
   3571   1.48   thorpej 
   3572   1.48   thorpej /*
   3573   1.50   thorpej  * wm_read_eeprom_uwire:
   3574   1.50   thorpej  *
   3575   1.50   thorpej  *	Read a word from the EEPROM using the MicroWire protocol.
   3576   1.50   thorpej  */
   3577   1.51   thorpej static int
   3578   1.51   thorpej wm_read_eeprom_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   3579   1.50   thorpej {
   3580   1.50   thorpej 	uint32_t reg, val;
   3581   1.51   thorpej 	int i;
   3582   1.51   thorpej 
   3583   1.51   thorpej 	for (i = 0; i < wordcnt; i++) {
   3584   1.51   thorpej 		/* Clear SK and DI. */
   3585   1.51   thorpej 		reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
   3586   1.51   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   3587   1.50   thorpej 
   3588   1.51   thorpej 		/* Set CHIP SELECT. */
   3589   1.51   thorpej 		reg |= EECD_CS;
   3590   1.51   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   3591   1.51   thorpej 		delay(2);
   3592   1.51   thorpej 
   3593   1.51   thorpej 		/* Shift in the READ command. */
   3594   1.51   thorpej 		wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
   3595   1.51   thorpej 
   3596   1.51   thorpej 		/* Shift in address. */
   3597   1.51   thorpej 		wm_eeprom_sendbits(sc, word + i, sc->sc_ee_addrbits);
   3598   1.51   thorpej 
   3599   1.51   thorpej 		/* Shift out the data. */
   3600   1.51   thorpej 		wm_eeprom_recvbits(sc, &val, 16);
   3601   1.51   thorpej 		data[i] = val & 0xffff;
   3602   1.51   thorpej 
   3603   1.51   thorpej 		/* Clear CHIP SELECT. */
   3604   1.51   thorpej 		reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
   3605   1.51   thorpej 		CSR_WRITE(sc, WMREG_EECD, reg);
   3606   1.51   thorpej 		delay(2);
   3607   1.51   thorpej 	}
   3608   1.51   thorpej 
   3609   1.51   thorpej 	return (0);
   3610   1.50   thorpej }
   3611   1.50   thorpej 
   3612   1.50   thorpej /*
   3613   1.57   thorpej  * wm_spi_eeprom_ready:
   3614   1.57   thorpej  *
   3615   1.57   thorpej  *	Wait for a SPI EEPROM to be ready for commands.
   3616   1.57   thorpej  */
   3617   1.57   thorpej static int
   3618   1.57   thorpej wm_spi_eeprom_ready(struct wm_softc *sc)
   3619   1.57   thorpej {
   3620   1.57   thorpej 	uint32_t val;
   3621   1.57   thorpej 	int usec;
   3622   1.57   thorpej 
   3623   1.57   thorpej 	for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
   3624   1.57   thorpej 		wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
   3625   1.57   thorpej 		wm_eeprom_recvbits(sc, &val, 8);
   3626   1.57   thorpej 		if ((val & SPI_SR_RDY) == 0)
   3627   1.57   thorpej 			break;
   3628   1.57   thorpej 	}
   3629   1.57   thorpej 	if (usec >= SPI_MAX_RETRIES) {
   3630   1.57   thorpej 		aprint_error("%s: EEPROM failed to become ready\n",
   3631   1.57   thorpej 		    sc->sc_dev.dv_xname);
   3632   1.57   thorpej 		return (1);
   3633   1.57   thorpej 	}
   3634   1.57   thorpej 	return (0);
   3635   1.57   thorpej }
   3636   1.57   thorpej 
   3637   1.57   thorpej /*
   3638   1.57   thorpej  * wm_read_eeprom_spi:
   3639   1.57   thorpej  *
   3640   1.57   thorpej  *	Read a work from the EEPROM using the SPI protocol.
   3641   1.57   thorpej  */
   3642   1.57   thorpej static int
   3643   1.57   thorpej wm_read_eeprom_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   3644   1.57   thorpej {
   3645   1.57   thorpej 	uint32_t reg, val;
   3646   1.57   thorpej 	int i;
   3647   1.57   thorpej 	uint8_t opc;
   3648   1.57   thorpej 
   3649   1.57   thorpej 	/* Clear SK and CS. */
   3650   1.57   thorpej 	reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
   3651   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg);
   3652   1.57   thorpej 	delay(2);
   3653   1.57   thorpej 
   3654   1.57   thorpej 	if (wm_spi_eeprom_ready(sc))
   3655   1.57   thorpej 		return (1);
   3656   1.57   thorpej 
   3657   1.57   thorpej 	/* Toggle CS to flush commands. */
   3658   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
   3659   1.57   thorpej 	delay(2);
   3660   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg);
   3661   1.57   thorpej 	delay(2);
   3662   1.57   thorpej 
   3663   1.57   thorpej 	opc = SPI_OPC_READ;
   3664   1.57   thorpej 	if (sc->sc_ee_addrbits == 8 && word >= 128)
   3665   1.57   thorpej 		opc |= SPI_OPC_A8;
   3666   1.57   thorpej 
   3667   1.57   thorpej 	wm_eeprom_sendbits(sc, opc, 8);
   3668   1.57   thorpej 	wm_eeprom_sendbits(sc, word << 1, sc->sc_ee_addrbits);
   3669   1.57   thorpej 
   3670   1.57   thorpej 	for (i = 0; i < wordcnt; i++) {
   3671   1.57   thorpej 		wm_eeprom_recvbits(sc, &val, 16);
   3672   1.57   thorpej 		data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
   3673   1.57   thorpej 	}
   3674   1.57   thorpej 
   3675   1.57   thorpej 	/* Raise CS and clear SK. */
   3676   1.57   thorpej 	reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
   3677   1.57   thorpej 	CSR_WRITE(sc, WMREG_EECD, reg);
   3678   1.57   thorpej 	delay(2);
   3679   1.57   thorpej 
   3680   1.57   thorpej 	return (0);
   3681   1.57   thorpej }
   3682   1.57   thorpej 
   3683  1.112     gavan #define EEPROM_CHECKSUM		0xBABA
   3684  1.112     gavan #define EEPROM_SIZE		0x0040
   3685  1.112     gavan 
   3686  1.112     gavan /*
   3687  1.112     gavan  * wm_validate_eeprom_checksum
   3688  1.112     gavan  *
   3689  1.112     gavan  * The checksum is defined as the sum of the first 64 (16 bit) words.
   3690  1.112     gavan  */
   3691  1.112     gavan static int
   3692  1.112     gavan wm_validate_eeprom_checksum(struct wm_softc *sc)
   3693  1.112     gavan {
   3694  1.112     gavan 	uint16_t checksum;
   3695  1.112     gavan 	uint16_t eeprom_data;
   3696  1.112     gavan 	int i;
   3697  1.112     gavan 
   3698  1.112     gavan 	checksum = 0;
   3699  1.112     gavan 
   3700  1.112     gavan 	for (i = 0; i < EEPROM_SIZE; i++) {
   3701  1.119  uebayasi 		if (wm_read_eeprom(sc, i, 1, &eeprom_data))
   3702  1.112     gavan 			return 1;
   3703  1.112     gavan 		checksum += eeprom_data;
   3704  1.112     gavan 	}
   3705  1.112     gavan 
   3706  1.112     gavan 	if (checksum != (uint16_t) EEPROM_CHECKSUM)
   3707  1.112     gavan 		return 1;
   3708  1.112     gavan 
   3709  1.112     gavan 	return 0;
   3710  1.112     gavan }
   3711  1.112     gavan 
   3712   1.57   thorpej /*
   3713    1.1   thorpej  * wm_read_eeprom:
   3714    1.1   thorpej  *
   3715    1.1   thorpej  *	Read data from the serial EEPROM.
   3716    1.1   thorpej  */
   3717   1.51   thorpej static int
   3718    1.1   thorpej wm_read_eeprom(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
   3719    1.1   thorpej {
   3720   1.51   thorpej 	int rv;
   3721    1.1   thorpej 
   3722  1.113     gavan 	if (sc->sc_flags & WM_F_EEPROM_INVALID)
   3723  1.113     gavan 		return 1;
   3724  1.112     gavan 
   3725   1.51   thorpej 	if (wm_acquire_eeprom(sc))
   3726  1.113     gavan 		return 1;
   3727   1.17   thorpej 
   3728  1.144   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9))
   3729  1.139    bouyer 		rv = wm_read_eeprom_ich8(sc, word, wordcnt, data);
   3730  1.139    bouyer 	else if (sc->sc_flags & WM_F_EEPROM_EERDEEWR)
   3731  1.117   msaitoh 		rv = wm_read_eeprom_eerd(sc, word, wordcnt, data);
   3732  1.117   msaitoh 	else if (sc->sc_flags & WM_F_EEPROM_SPI)
   3733   1.57   thorpej 		rv = wm_read_eeprom_spi(sc, word, wordcnt, data);
   3734   1.57   thorpej 	else
   3735   1.57   thorpej 		rv = wm_read_eeprom_uwire(sc, word, wordcnt, data);
   3736   1.17   thorpej 
   3737   1.51   thorpej 	wm_release_eeprom(sc);
   3738  1.113     gavan 	return rv;
   3739    1.1   thorpej }
   3740    1.1   thorpej 
   3741  1.117   msaitoh static int
   3742  1.117   msaitoh wm_read_eeprom_eerd(struct wm_softc *sc, int offset, int wordcnt,
   3743  1.117   msaitoh     uint16_t *data)
   3744  1.117   msaitoh {
   3745  1.117   msaitoh 	int i, eerd = 0;
   3746  1.117   msaitoh 	int error = 0;
   3747  1.117   msaitoh 
   3748  1.117   msaitoh 	for (i = 0; i < wordcnt; i++) {
   3749  1.117   msaitoh 		eerd = ((offset + i) << EERD_ADDR_SHIFT) | EERD_START;
   3750  1.117   msaitoh 
   3751  1.117   msaitoh 		CSR_WRITE(sc, WMREG_EERD, eerd);
   3752  1.117   msaitoh 		error = wm_poll_eerd_eewr_done(sc, WMREG_EERD);
   3753  1.117   msaitoh 		if (error != 0)
   3754  1.117   msaitoh 			break;
   3755  1.117   msaitoh 
   3756  1.117   msaitoh 		data[i] = (CSR_READ(sc, WMREG_EERD) >> EERD_DATA_SHIFT);
   3757  1.117   msaitoh 	}
   3758  1.119  uebayasi 
   3759  1.117   msaitoh 	return error;
   3760  1.117   msaitoh }
   3761  1.117   msaitoh 
   3762  1.117   msaitoh static int
   3763  1.117   msaitoh wm_poll_eerd_eewr_done(struct wm_softc *sc, int rw)
   3764  1.117   msaitoh {
   3765  1.117   msaitoh 	uint32_t attempts = 100000;
   3766  1.117   msaitoh 	uint32_t i, reg = 0;
   3767  1.117   msaitoh 	int32_t done = -1;
   3768  1.117   msaitoh 
   3769  1.119  uebayasi 	for (i = 0; i < attempts; i++) {
   3770  1.117   msaitoh 		reg = CSR_READ(sc, rw);
   3771  1.117   msaitoh 
   3772  1.119  uebayasi 		if (reg & EERD_DONE) {
   3773  1.117   msaitoh 			done = 0;
   3774  1.117   msaitoh 			break;
   3775  1.117   msaitoh 		}
   3776  1.117   msaitoh 		delay(5);
   3777  1.117   msaitoh 	}
   3778  1.117   msaitoh 
   3779  1.117   msaitoh 	return done;
   3780  1.117   msaitoh }
   3781  1.117   msaitoh 
   3782    1.1   thorpej /*
   3783    1.1   thorpej  * wm_add_rxbuf:
   3784    1.1   thorpej  *
   3785    1.1   thorpej  *	Add a receive buffer to the indiciated descriptor.
   3786    1.1   thorpej  */
   3787   1.47   thorpej static int
   3788    1.1   thorpej wm_add_rxbuf(struct wm_softc *sc, int idx)
   3789    1.1   thorpej {
   3790    1.1   thorpej 	struct wm_rxsoft *rxs = &sc->sc_rxsoft[idx];
   3791    1.1   thorpej 	struct mbuf *m;
   3792    1.1   thorpej 	int error;
   3793    1.1   thorpej 
   3794    1.1   thorpej 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   3795    1.1   thorpej 	if (m == NULL)
   3796    1.1   thorpej 		return (ENOBUFS);
   3797    1.1   thorpej 
   3798    1.1   thorpej 	MCLGET(m, M_DONTWAIT);
   3799    1.1   thorpej 	if ((m->m_flags & M_EXT) == 0) {
   3800    1.1   thorpej 		m_freem(m);
   3801    1.1   thorpej 		return (ENOBUFS);
   3802    1.1   thorpej 	}
   3803    1.1   thorpej 
   3804    1.1   thorpej 	if (rxs->rxs_mbuf != NULL)
   3805    1.1   thorpej 		bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
   3806    1.1   thorpej 
   3807    1.1   thorpej 	rxs->rxs_mbuf = m;
   3808    1.1   thorpej 
   3809   1.32   thorpej 	m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
   3810   1.32   thorpej 	error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
   3811    1.1   thorpej 	    BUS_DMA_READ|BUS_DMA_NOWAIT);
   3812    1.1   thorpej 	if (error) {
   3813   1.84   thorpej 		/* XXX XXX XXX */
   3814    1.1   thorpej 		printf("%s: unable to load rx DMA map %d, error = %d\n",
   3815    1.1   thorpej 		    sc->sc_dev.dv_xname, idx, error);
   3816   1.84   thorpej 		panic("wm_add_rxbuf");
   3817    1.1   thorpej 	}
   3818    1.1   thorpej 
   3819    1.1   thorpej 	bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
   3820    1.1   thorpej 	    rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
   3821    1.1   thorpej 
   3822    1.1   thorpej 	WM_INIT_RXDESC(sc, idx);
   3823    1.1   thorpej 
   3824    1.1   thorpej 	return (0);
   3825    1.1   thorpej }
   3826    1.1   thorpej 
   3827    1.1   thorpej /*
   3828    1.1   thorpej  * wm_set_ral:
   3829    1.1   thorpej  *
   3830    1.1   thorpej  *	Set an entery in the receive address list.
   3831    1.1   thorpej  */
   3832    1.1   thorpej static void
   3833    1.1   thorpej wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
   3834    1.1   thorpej {
   3835    1.1   thorpej 	uint32_t ral_lo, ral_hi;
   3836    1.1   thorpej 
   3837    1.1   thorpej 	if (enaddr != NULL) {
   3838    1.1   thorpej 		ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
   3839    1.1   thorpej 		    (enaddr[3] << 24);
   3840    1.1   thorpej 		ral_hi = enaddr[4] | (enaddr[5] << 8);
   3841    1.1   thorpej 		ral_hi |= RAL_AV;
   3842    1.1   thorpej 	} else {
   3843    1.1   thorpej 		ral_lo = 0;
   3844    1.1   thorpej 		ral_hi = 0;
   3845    1.1   thorpej 	}
   3846    1.1   thorpej 
   3847   1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   3848    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_LO(WMREG_CORDOVA_RAL_BASE, idx),
   3849    1.1   thorpej 		    ral_lo);
   3850    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_HI(WMREG_CORDOVA_RAL_BASE, idx),
   3851    1.1   thorpej 		    ral_hi);
   3852    1.1   thorpej 	} else {
   3853    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_LO(WMREG_RAL_BASE, idx), ral_lo);
   3854    1.1   thorpej 		CSR_WRITE(sc, WMREG_RAL_HI(WMREG_RAL_BASE, idx), ral_hi);
   3855    1.1   thorpej 	}
   3856    1.1   thorpej }
   3857    1.1   thorpej 
   3858    1.1   thorpej /*
   3859    1.1   thorpej  * wm_mchash:
   3860    1.1   thorpej  *
   3861    1.1   thorpej  *	Compute the hash of the multicast address for the 4096-bit
   3862    1.1   thorpej  *	multicast filter.
   3863    1.1   thorpej  */
   3864    1.1   thorpej static uint32_t
   3865    1.1   thorpej wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
   3866    1.1   thorpej {
   3867    1.1   thorpej 	static const int lo_shift[4] = { 4, 3, 2, 0 };
   3868    1.1   thorpej 	static const int hi_shift[4] = { 4, 5, 6, 8 };
   3869  1.139    bouyer 	static const int ich8_lo_shift[4] = { 6, 5, 4, 2 };
   3870  1.139    bouyer 	static const int ich8_hi_shift[4] = { 2, 3, 4, 6 };
   3871    1.1   thorpej 	uint32_t hash;
   3872    1.1   thorpej 
   3873  1.139    bouyer 	if (sc->sc_type == WM_T_ICH8) {
   3874  1.139    bouyer 		hash = (enaddr[4] >> ich8_lo_shift[sc->sc_mchash_type]) |
   3875  1.139    bouyer 		    (((uint16_t) enaddr[5]) << ich8_hi_shift[sc->sc_mchash_type]);
   3876  1.139    bouyer 		return (hash & 0x3ff);
   3877  1.139    bouyer 	}
   3878    1.1   thorpej 	hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
   3879    1.1   thorpej 	    (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
   3880    1.1   thorpej 
   3881    1.1   thorpej 	return (hash & 0xfff);
   3882    1.1   thorpej }
   3883    1.1   thorpej 
   3884    1.1   thorpej /*
   3885    1.1   thorpej  * wm_set_filter:
   3886    1.1   thorpej  *
   3887    1.1   thorpej  *	Set up the receive filter.
   3888    1.1   thorpej  */
   3889   1.47   thorpej static void
   3890    1.1   thorpej wm_set_filter(struct wm_softc *sc)
   3891    1.1   thorpej {
   3892    1.1   thorpej 	struct ethercom *ec = &sc->sc_ethercom;
   3893    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   3894    1.1   thorpej 	struct ether_multi *enm;
   3895    1.1   thorpej 	struct ether_multistep step;
   3896    1.1   thorpej 	bus_addr_t mta_reg;
   3897    1.1   thorpej 	uint32_t hash, reg, bit;
   3898  1.139    bouyer 	int i, size;
   3899    1.1   thorpej 
   3900   1.11   thorpej 	if (sc->sc_type >= WM_T_82544)
   3901    1.1   thorpej 		mta_reg = WMREG_CORDOVA_MTA;
   3902    1.1   thorpej 	else
   3903    1.1   thorpej 		mta_reg = WMREG_MTA;
   3904    1.1   thorpej 
   3905    1.1   thorpej 	sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
   3906    1.1   thorpej 
   3907    1.1   thorpej 	if (ifp->if_flags & IFF_BROADCAST)
   3908    1.1   thorpej 		sc->sc_rctl |= RCTL_BAM;
   3909    1.1   thorpej 	if (ifp->if_flags & IFF_PROMISC) {
   3910    1.1   thorpej 		sc->sc_rctl |= RCTL_UPE;
   3911    1.1   thorpej 		goto allmulti;
   3912    1.1   thorpej 	}
   3913    1.1   thorpej 
   3914    1.1   thorpej 	/*
   3915    1.1   thorpej 	 * Set the station address in the first RAL slot, and
   3916    1.1   thorpej 	 * clear the remaining slots.
   3917    1.1   thorpej 	 */
   3918  1.139    bouyer 	if (sc->sc_type == WM_T_ICH8)
   3919  1.139    bouyer 		size = WM_ICH8_RAL_TABSIZE;
   3920  1.139    bouyer 	else
   3921  1.139    bouyer 		size = WM_RAL_TABSIZE;
   3922  1.143    dyoung 	wm_set_ral(sc, CLLADDR(ifp->if_sadl), 0);
   3923  1.139    bouyer 	for (i = 1; i < size; i++)
   3924    1.1   thorpej 		wm_set_ral(sc, NULL, i);
   3925    1.1   thorpej 
   3926  1.144   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9))
   3927  1.139    bouyer 		size = WM_ICH8_MC_TABSIZE;
   3928  1.139    bouyer 	else
   3929  1.139    bouyer 		size = WM_MC_TABSIZE;
   3930    1.1   thorpej 	/* Clear out the multicast table. */
   3931  1.139    bouyer 	for (i = 0; i < size; i++)
   3932    1.1   thorpej 		CSR_WRITE(sc, mta_reg + (i << 2), 0);
   3933    1.1   thorpej 
   3934    1.1   thorpej 	ETHER_FIRST_MULTI(step, ec, enm);
   3935    1.1   thorpej 	while (enm != NULL) {
   3936    1.1   thorpej 		if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
   3937    1.1   thorpej 			/*
   3938    1.1   thorpej 			 * We must listen to a range of multicast addresses.
   3939    1.1   thorpej 			 * For now, just accept all multicasts, rather than
   3940    1.1   thorpej 			 * trying to set only those filter bits needed to match
   3941    1.1   thorpej 			 * the range.  (At this time, the only use of address
   3942    1.1   thorpej 			 * ranges is for IP multicast routing, for which the
   3943    1.1   thorpej 			 * range is big enough to require all bits set.)
   3944    1.1   thorpej 			 */
   3945    1.1   thorpej 			goto allmulti;
   3946    1.1   thorpej 		}
   3947    1.1   thorpej 
   3948    1.1   thorpej 		hash = wm_mchash(sc, enm->enm_addrlo);
   3949    1.1   thorpej 
   3950  1.139    bouyer 		reg = (hash >> 5);
   3951  1.144   msaitoh 		if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9))
   3952  1.139    bouyer 			reg &= 0x1f;
   3953  1.139    bouyer 		else
   3954  1.139    bouyer 			reg &= 0x7f;
   3955    1.1   thorpej 		bit = hash & 0x1f;
   3956    1.1   thorpej 
   3957    1.1   thorpej 		hash = CSR_READ(sc, mta_reg + (reg << 2));
   3958    1.1   thorpej 		hash |= 1U << bit;
   3959    1.1   thorpej 
   3960    1.1   thorpej 		/* XXX Hardware bug?? */
   3961   1.11   thorpej 		if (sc->sc_type == WM_T_82544 && (reg & 0xe) == 1) {
   3962    1.1   thorpej 			bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
   3963    1.1   thorpej 			CSR_WRITE(sc, mta_reg + (reg << 2), hash);
   3964    1.1   thorpej 			CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
   3965    1.1   thorpej 		} else
   3966    1.1   thorpej 			CSR_WRITE(sc, mta_reg + (reg << 2), hash);
   3967    1.1   thorpej 
   3968    1.1   thorpej 		ETHER_NEXT_MULTI(step, enm);
   3969    1.1   thorpej 	}
   3970    1.1   thorpej 
   3971    1.1   thorpej 	ifp->if_flags &= ~IFF_ALLMULTI;
   3972    1.1   thorpej 	goto setit;
   3973    1.1   thorpej 
   3974    1.1   thorpej  allmulti:
   3975    1.1   thorpej 	ifp->if_flags |= IFF_ALLMULTI;
   3976    1.1   thorpej 	sc->sc_rctl |= RCTL_MPE;
   3977    1.1   thorpej 
   3978    1.1   thorpej  setit:
   3979    1.1   thorpej 	CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
   3980    1.1   thorpej }
   3981    1.1   thorpej 
   3982    1.1   thorpej /*
   3983    1.1   thorpej  * wm_tbi_mediainit:
   3984    1.1   thorpej  *
   3985    1.1   thorpej  *	Initialize media for use on 1000BASE-X devices.
   3986    1.1   thorpej  */
   3987   1.47   thorpej static void
   3988    1.1   thorpej wm_tbi_mediainit(struct wm_softc *sc)
   3989    1.1   thorpej {
   3990    1.1   thorpej 	const char *sep = "";
   3991    1.1   thorpej 
   3992   1.11   thorpej 	if (sc->sc_type < WM_T_82543)
   3993    1.1   thorpej 		sc->sc_tipg = TIPG_WM_DFLT;
   3994    1.1   thorpej 	else
   3995    1.1   thorpej 		sc->sc_tipg = TIPG_LG_DFLT;
   3996    1.1   thorpej 
   3997   1.26      fair 	ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_tbi_mediachange,
   3998    1.1   thorpej 	    wm_tbi_mediastatus);
   3999    1.1   thorpej 
   4000    1.1   thorpej 	/*
   4001    1.1   thorpej 	 * SWD Pins:
   4002    1.1   thorpej 	 *
   4003    1.1   thorpej 	 *	0 = Link LED (output)
   4004    1.1   thorpej 	 *	1 = Loss Of Signal (input)
   4005    1.1   thorpej 	 */
   4006    1.1   thorpej 	sc->sc_ctrl |= CTRL_SWDPIO(0);
   4007    1.1   thorpej 	sc->sc_ctrl &= ~CTRL_SWDPIO(1);
   4008    1.1   thorpej 
   4009    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4010    1.1   thorpej 
   4011   1.27  christos #define	ADD(ss, mm, dd)							\
   4012    1.1   thorpej do {									\
   4013   1.84   thorpej 	aprint_normal("%s%s", sep, ss);					\
   4014   1.27  christos 	ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|(mm), (dd), NULL);	\
   4015    1.1   thorpej 	sep = ", ";							\
   4016    1.1   thorpej } while (/*CONSTCOND*/0)
   4017    1.1   thorpej 
   4018   1.84   thorpej 	aprint_normal("%s: ", sc->sc_dev.dv_xname);
   4019    1.1   thorpej 	ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
   4020    1.1   thorpej 	ADD("1000baseSX-FDX", IFM_1000_SX|IFM_FDX, ANAR_X_FD);
   4021    1.1   thorpej 	ADD("auto", IFM_AUTO, ANAR_X_FD|ANAR_X_HD);
   4022   1.84   thorpej 	aprint_normal("\n");
   4023    1.1   thorpej 
   4024    1.1   thorpej #undef ADD
   4025    1.1   thorpej 
   4026    1.1   thorpej 	ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
   4027    1.1   thorpej }
   4028    1.1   thorpej 
   4029    1.1   thorpej /*
   4030    1.1   thorpej  * wm_tbi_mediastatus:	[ifmedia interface function]
   4031    1.1   thorpej  *
   4032    1.1   thorpej  *	Get the current interface media status on a 1000BASE-X device.
   4033    1.1   thorpej  */
   4034   1.47   thorpej static void
   4035    1.1   thorpej wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   4036    1.1   thorpej {
   4037    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   4038   1.71   thorpej 	uint32_t ctrl;
   4039    1.1   thorpej 
   4040    1.1   thorpej 	ifmr->ifm_status = IFM_AVALID;
   4041    1.1   thorpej 	ifmr->ifm_active = IFM_ETHER;
   4042    1.1   thorpej 
   4043    1.1   thorpej 	if (sc->sc_tbi_linkup == 0) {
   4044    1.1   thorpej 		ifmr->ifm_active |= IFM_NONE;
   4045    1.1   thorpej 		return;
   4046    1.1   thorpej 	}
   4047    1.1   thorpej 
   4048    1.1   thorpej 	ifmr->ifm_status |= IFM_ACTIVE;
   4049    1.1   thorpej 	ifmr->ifm_active |= IFM_1000_SX;
   4050    1.1   thorpej 	if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
   4051    1.1   thorpej 		ifmr->ifm_active |= IFM_FDX;
   4052   1.71   thorpej 	ctrl = CSR_READ(sc, WMREG_CTRL);
   4053   1.71   thorpej 	if (ctrl & CTRL_RFCE)
   4054   1.71   thorpej 		ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
   4055   1.71   thorpej 	if (ctrl & CTRL_TFCE)
   4056   1.71   thorpej 		ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
   4057    1.1   thorpej }
   4058    1.1   thorpej 
   4059    1.1   thorpej /*
   4060    1.1   thorpej  * wm_tbi_mediachange:	[ifmedia interface function]
   4061    1.1   thorpej  *
   4062    1.1   thorpej  *	Set hardware to newly-selected media on a 1000BASE-X device.
   4063    1.1   thorpej  */
   4064   1.47   thorpej static int
   4065    1.1   thorpej wm_tbi_mediachange(struct ifnet *ifp)
   4066    1.1   thorpej {
   4067    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   4068    1.1   thorpej 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   4069    1.1   thorpej 	uint32_t status;
   4070    1.1   thorpej 	int i;
   4071    1.1   thorpej 
   4072    1.1   thorpej 	sc->sc_txcw = ife->ifm_data;
   4073  1.134   msaitoh 	DPRINTF(WM_DEBUG_LINK,("%s: sc_txcw = 0x%x on entry\n",
   4074  1.134   msaitoh 		    sc->sc_dev.dv_xname,sc->sc_txcw));
   4075   1.71   thorpej 	if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO ||
   4076   1.71   thorpej 	    (sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
   4077   1.71   thorpej 		sc->sc_txcw |= ANAR_X_PAUSE_SYM | ANAR_X_PAUSE_ASYM;
   4078  1.134   msaitoh 	if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   4079  1.134   msaitoh 		sc->sc_txcw |= TXCW_ANE;
   4080  1.134   msaitoh 	} else {
   4081  1.134   msaitoh 		/*If autonegotiation is turned off, force link up and turn on full duplex*/
   4082  1.134   msaitoh 		sc->sc_txcw &= ~TXCW_ANE;
   4083  1.134   msaitoh 		sc->sc_ctrl |= CTRL_SLU | CTRL_FD;
   4084  1.134   msaitoh 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4085  1.134   msaitoh 		delay(1000);
   4086  1.134   msaitoh 	}
   4087    1.1   thorpej 
   4088  1.134   msaitoh 	DPRINTF(WM_DEBUG_LINK,("%s: sc_txcw = 0x%x after autoneg check\n",
   4089  1.134   msaitoh 		    sc->sc_dev.dv_xname,sc->sc_txcw));
   4090    1.1   thorpej 	CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
   4091    1.1   thorpej 	delay(10000);
   4092    1.1   thorpej 
   4093   1.71   thorpej 	/* NOTE: CTRL will update TFCE and RFCE automatically. */
   4094   1.71   thorpej 
   4095    1.1   thorpej 	sc->sc_tbi_anstate = 0;
   4096    1.1   thorpej 
   4097  1.134   msaitoh 	i = CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1);
   4098  1.134   msaitoh 	DPRINTF(WM_DEBUG_LINK,("%s: i = 0x%x\n", sc->sc_dev.dv_xname,i));
   4099  1.134   msaitoh 
   4100  1.134   msaitoh 	/*
   4101  1.134   msaitoh 	 * On 82544 chips and later, the CTRL_SWDPIN(1) bit will be set if the
   4102  1.134   msaitoh 	 * optics detect a signal, 0 if they don't.
   4103  1.134   msaitoh 	 */
   4104  1.134   msaitoh 	if (((i != 0) && (sc->sc_type >= WM_T_82544)) || (i == 0)) {
   4105    1.1   thorpej 		/* Have signal; wait for the link to come up. */
   4106  1.134   msaitoh 
   4107  1.134   msaitoh 		if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
   4108  1.134   msaitoh 			/*
   4109  1.134   msaitoh 			 * Reset the link, and let autonegotiation do its thing
   4110  1.134   msaitoh 			 */
   4111  1.134   msaitoh 			sc->sc_ctrl |= CTRL_LRST;
   4112  1.134   msaitoh 			CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4113  1.134   msaitoh 			delay(1000);
   4114  1.134   msaitoh 			sc->sc_ctrl &= ~CTRL_LRST;
   4115  1.134   msaitoh 			CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4116  1.134   msaitoh 			delay(1000);
   4117  1.134   msaitoh 		}
   4118  1.134   msaitoh 
   4119    1.1   thorpej 		for (i = 0; i < 50; i++) {
   4120    1.1   thorpej 			delay(10000);
   4121    1.1   thorpej 			if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
   4122    1.1   thorpej 				break;
   4123    1.1   thorpej 		}
   4124    1.1   thorpej 
   4125  1.134   msaitoh 		DPRINTF(WM_DEBUG_LINK,("%s: i = %d after waiting for link\n",
   4126  1.134   msaitoh 			    sc->sc_dev.dv_xname,i));
   4127  1.134   msaitoh 
   4128    1.1   thorpej 		status = CSR_READ(sc, WMREG_STATUS);
   4129  1.134   msaitoh 		DPRINTF(WM_DEBUG_LINK,
   4130  1.134   msaitoh 		    ("%s: status after final read = 0x%x, STATUS_LU = 0x%x\n",
   4131  1.134   msaitoh 			sc->sc_dev.dv_xname,status, STATUS_LU));
   4132    1.1   thorpej 		if (status & STATUS_LU) {
   4133    1.1   thorpej 			/* Link is up. */
   4134    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK,
   4135    1.1   thorpej 			    ("%s: LINK: set media -> link up %s\n",
   4136    1.1   thorpej 			    sc->sc_dev.dv_xname,
   4137    1.1   thorpej 			    (status & STATUS_FD) ? "FDX" : "HDX"));
   4138    1.1   thorpej 			sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   4139   1.71   thorpej 			sc->sc_fcrtl &= ~FCRTL_XONE;
   4140    1.1   thorpej 			if (status & STATUS_FD)
   4141    1.1   thorpej 				sc->sc_tctl |=
   4142    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   4143    1.1   thorpej 			else
   4144    1.1   thorpej 				sc->sc_tctl |=
   4145    1.1   thorpej 				    TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   4146   1.71   thorpej 			if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
   4147   1.71   thorpej 				sc->sc_fcrtl |= FCRTL_XONE;
   4148    1.1   thorpej 			CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   4149   1.71   thorpej 			CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
   4150   1.71   thorpej 				      WMREG_OLD_FCRTL : WMREG_FCRTL,
   4151   1.71   thorpej 				      sc->sc_fcrtl);
   4152    1.1   thorpej 			sc->sc_tbi_linkup = 1;
   4153    1.1   thorpej 		} else {
   4154    1.1   thorpej 			/* Link is down. */
   4155    1.1   thorpej 			DPRINTF(WM_DEBUG_LINK,
   4156    1.1   thorpej 			    ("%s: LINK: set media -> link down\n",
   4157    1.1   thorpej 			    sc->sc_dev.dv_xname));
   4158    1.1   thorpej 			sc->sc_tbi_linkup = 0;
   4159    1.1   thorpej 		}
   4160    1.1   thorpej 	} else {
   4161    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
   4162    1.1   thorpej 		    sc->sc_dev.dv_xname));
   4163    1.1   thorpej 		sc->sc_tbi_linkup = 0;
   4164    1.1   thorpej 	}
   4165    1.1   thorpej 
   4166    1.1   thorpej 	wm_tbi_set_linkled(sc);
   4167    1.1   thorpej 
   4168    1.1   thorpej 	return (0);
   4169    1.1   thorpej }
   4170    1.1   thorpej 
   4171    1.1   thorpej /*
   4172    1.1   thorpej  * wm_tbi_set_linkled:
   4173    1.1   thorpej  *
   4174    1.1   thorpej  *	Update the link LED on 1000BASE-X devices.
   4175    1.1   thorpej  */
   4176   1.47   thorpej static void
   4177    1.1   thorpej wm_tbi_set_linkled(struct wm_softc *sc)
   4178    1.1   thorpej {
   4179    1.1   thorpej 
   4180    1.1   thorpej 	if (sc->sc_tbi_linkup)
   4181    1.1   thorpej 		sc->sc_ctrl |= CTRL_SWDPIN(0);
   4182    1.1   thorpej 	else
   4183    1.1   thorpej 		sc->sc_ctrl &= ~CTRL_SWDPIN(0);
   4184    1.1   thorpej 
   4185    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4186    1.1   thorpej }
   4187    1.1   thorpej 
   4188    1.1   thorpej /*
   4189    1.1   thorpej  * wm_tbi_check_link:
   4190    1.1   thorpej  *
   4191    1.1   thorpej  *	Check the link on 1000BASE-X devices.
   4192    1.1   thorpej  */
   4193   1.47   thorpej static void
   4194    1.1   thorpej wm_tbi_check_link(struct wm_softc *sc)
   4195    1.1   thorpej {
   4196    1.1   thorpej 	uint32_t rxcw, ctrl, status;
   4197    1.1   thorpej 
   4198    1.1   thorpej 	if (sc->sc_tbi_anstate == 0)
   4199    1.1   thorpej 		return;
   4200    1.1   thorpej 	else if (sc->sc_tbi_anstate > 1) {
   4201    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   4202    1.1   thorpej 		    ("%s: LINK: anstate %d\n", sc->sc_dev.dv_xname,
   4203    1.1   thorpej 		    sc->sc_tbi_anstate));
   4204    1.1   thorpej 		sc->sc_tbi_anstate--;
   4205    1.1   thorpej 		return;
   4206    1.1   thorpej 	}
   4207    1.1   thorpej 
   4208    1.1   thorpej 	sc->sc_tbi_anstate = 0;
   4209    1.1   thorpej 
   4210    1.1   thorpej 	rxcw = CSR_READ(sc, WMREG_RXCW);
   4211    1.1   thorpej 	ctrl = CSR_READ(sc, WMREG_CTRL);
   4212    1.1   thorpej 	status = CSR_READ(sc, WMREG_STATUS);
   4213    1.1   thorpej 
   4214    1.1   thorpej 	if ((status & STATUS_LU) == 0) {
   4215    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   4216    1.1   thorpej 		    ("%s: LINK: checklink -> down\n", sc->sc_dev.dv_xname));
   4217    1.1   thorpej 		sc->sc_tbi_linkup = 0;
   4218    1.1   thorpej 	} else {
   4219    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   4220    1.1   thorpej 		    ("%s: LINK: checklink -> up %s\n", sc->sc_dev.dv_xname,
   4221    1.1   thorpej 		    (status & STATUS_FD) ? "FDX" : "HDX"));
   4222    1.1   thorpej 		sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   4223   1.71   thorpej 		sc->sc_fcrtl &= ~FCRTL_XONE;
   4224    1.1   thorpej 		if (status & STATUS_FD)
   4225    1.1   thorpej 			sc->sc_tctl |=
   4226    1.1   thorpej 			    TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   4227    1.1   thorpej 		else
   4228    1.1   thorpej 			sc->sc_tctl |=
   4229    1.1   thorpej 			    TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   4230   1.71   thorpej 		if (ctrl & CTRL_TFCE)
   4231   1.71   thorpej 			sc->sc_fcrtl |= FCRTL_XONE;
   4232    1.1   thorpej 		CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   4233   1.71   thorpej 		CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
   4234   1.71   thorpej 			      WMREG_OLD_FCRTL : WMREG_FCRTL,
   4235   1.71   thorpej 			      sc->sc_fcrtl);
   4236    1.1   thorpej 		sc->sc_tbi_linkup = 1;
   4237    1.1   thorpej 	}
   4238    1.1   thorpej 
   4239    1.1   thorpej 	wm_tbi_set_linkled(sc);
   4240    1.1   thorpej }
   4241    1.1   thorpej 
   4242    1.1   thorpej /*
   4243    1.1   thorpej  * wm_gmii_reset:
   4244    1.1   thorpej  *
   4245    1.1   thorpej  *	Reset the PHY.
   4246    1.1   thorpej  */
   4247   1.47   thorpej static void
   4248    1.1   thorpej wm_gmii_reset(struct wm_softc *sc)
   4249    1.1   thorpej {
   4250    1.1   thorpej 	uint32_t reg;
   4251  1.127    bouyer 	int func = 0; /* XXX gcc */
   4252    1.1   thorpej 
   4253  1.144   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)) {
   4254  1.139    bouyer 		if (wm_get_swfwhw_semaphore(sc))
   4255  1.139    bouyer 			return;
   4256  1.139    bouyer 	}
   4257  1.139    bouyer 	if (sc->sc_type == WM_T_80003) {
   4258  1.127    bouyer 		func = (CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1;
   4259  1.127    bouyer 		if (wm_get_swfw_semaphore(sc,
   4260  1.127    bouyer 		    func ? SWFW_PHY1_SM : SWFW_PHY0_SM))
   4261  1.127    bouyer 			return;
   4262  1.127    bouyer 	}
   4263   1.11   thorpej 	if (sc->sc_type >= WM_T_82544) {
   4264    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
   4265    1.1   thorpej 		delay(20000);
   4266    1.1   thorpej 
   4267    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4268    1.1   thorpej 		delay(20000);
   4269    1.1   thorpej 	} else {
   4270  1.133   msaitoh                 /*
   4271  1.133   msaitoh                  * With 82543, we need to force speed and duplex on the MAC
   4272  1.133   msaitoh                  * equal to what the PHY speed and duplex configuration is.
   4273  1.133   msaitoh                  * In addition, we need to perform a hardware reset on the PHY
   4274  1.133   msaitoh                  * to take it out of reset.
   4275  1.133   msaitoh                  */
   4276  1.133   msaitoh                 sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
   4277  1.133   msaitoh                 CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4278  1.133   msaitoh 
   4279    1.1   thorpej 		/* The PHY reset pin is active-low. */
   4280    1.1   thorpej 		reg = CSR_READ(sc, WMREG_CTRL_EXT);
   4281    1.1   thorpej 		reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
   4282    1.1   thorpej 		    CTRL_EXT_SWDPIN(4));
   4283    1.1   thorpej 		reg |= CTRL_EXT_SWDPIO(4);
   4284    1.1   thorpej 
   4285    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
   4286    1.1   thorpej 		delay(10);
   4287    1.1   thorpej 
   4288    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
   4289  1.133   msaitoh 		delay(10000);
   4290    1.1   thorpej 
   4291    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
   4292    1.1   thorpej 		delay(10);
   4293    1.1   thorpej #if 0
   4294    1.1   thorpej 		sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
   4295    1.1   thorpej #endif
   4296    1.1   thorpej 	}
   4297  1.144   msaitoh 	if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9))
   4298  1.139    bouyer 		wm_put_swfwhw_semaphore(sc);
   4299  1.139    bouyer 	if (sc->sc_type == WM_T_80003)
   4300  1.127    bouyer 		wm_put_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM);
   4301    1.1   thorpej }
   4302    1.1   thorpej 
   4303    1.1   thorpej /*
   4304    1.1   thorpej  * wm_gmii_mediainit:
   4305    1.1   thorpej  *
   4306    1.1   thorpej  *	Initialize media for use on 1000BASE-T devices.
   4307    1.1   thorpej  */
   4308   1.47   thorpej static void
   4309    1.1   thorpej wm_gmii_mediainit(struct wm_softc *sc)
   4310    1.1   thorpej {
   4311    1.1   thorpej 	struct ifnet *ifp = &sc->sc_ethercom.ec_if;
   4312    1.1   thorpej 
   4313    1.1   thorpej 	/* We have MII. */
   4314    1.1   thorpej 	sc->sc_flags |= WM_F_HAS_MII;
   4315    1.1   thorpej 
   4316  1.127    bouyer 	if (sc->sc_type >= WM_T_80003)
   4317  1.127    bouyer 		sc->sc_tipg =  TIPG_1000T_80003_DFLT;
   4318  1.127    bouyer 	else
   4319  1.127    bouyer 		sc->sc_tipg = TIPG_1000T_DFLT;
   4320    1.1   thorpej 
   4321    1.1   thorpej 	/*
   4322    1.1   thorpej 	 * Let the chip set speed/duplex on its own based on
   4323    1.1   thorpej 	 * signals from the PHY.
   4324  1.127    bouyer 	 * XXXbouyer - I'm not sure this is right for the 80003,
   4325  1.127    bouyer 	 * the em driver only sets CTRL_SLU here - but it seems to work.
   4326    1.1   thorpej 	 */
   4327  1.133   msaitoh 	sc->sc_ctrl |= CTRL_SLU;
   4328    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4329    1.1   thorpej 
   4330    1.1   thorpej 	/* Initialize our media structures and probe the GMII. */
   4331    1.1   thorpej 	sc->sc_mii.mii_ifp = ifp;
   4332    1.1   thorpej 
   4333  1.127    bouyer 	if (sc->sc_type >= WM_T_80003) {
   4334  1.127    bouyer 		sc->sc_mii.mii_readreg = wm_gmii_i80003_readreg;
   4335  1.127    bouyer 		sc->sc_mii.mii_writereg = wm_gmii_i80003_writereg;
   4336  1.127    bouyer 	} else if (sc->sc_type >= WM_T_82544) {
   4337   1.11   thorpej 		sc->sc_mii.mii_readreg = wm_gmii_i82544_readreg;
   4338   1.11   thorpej 		sc->sc_mii.mii_writereg = wm_gmii_i82544_writereg;
   4339    1.1   thorpej 	} else {
   4340   1.11   thorpej 		sc->sc_mii.mii_readreg = wm_gmii_i82543_readreg;
   4341   1.11   thorpej 		sc->sc_mii.mii_writereg = wm_gmii_i82543_writereg;
   4342    1.1   thorpej 	}
   4343    1.1   thorpej 	sc->sc_mii.mii_statchg = wm_gmii_statchg;
   4344    1.1   thorpej 
   4345    1.1   thorpej 	wm_gmii_reset(sc);
   4346    1.1   thorpej 
   4347   1.26      fair 	ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_gmii_mediachange,
   4348    1.1   thorpej 	    wm_gmii_mediastatus);
   4349    1.1   thorpej 
   4350    1.1   thorpej 	mii_attach(&sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
   4351   1.71   thorpej 	    MII_OFFSET_ANY, MIIF_DOPAUSE);
   4352    1.1   thorpej 	if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
   4353    1.1   thorpej 		ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
   4354    1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
   4355    1.1   thorpej 	} else
   4356    1.1   thorpej 		ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
   4357    1.1   thorpej }
   4358    1.1   thorpej 
   4359    1.1   thorpej /*
   4360    1.1   thorpej  * wm_gmii_mediastatus:	[ifmedia interface function]
   4361    1.1   thorpej  *
   4362    1.1   thorpej  *	Get the current interface media status on a 1000BASE-T device.
   4363    1.1   thorpej  */
   4364   1.47   thorpej static void
   4365    1.1   thorpej wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
   4366    1.1   thorpej {
   4367    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   4368    1.1   thorpej 
   4369    1.1   thorpej 	mii_pollstat(&sc->sc_mii);
   4370    1.1   thorpej 	ifmr->ifm_status = sc->sc_mii.mii_media_status;
   4371   1.71   thorpej 	ifmr->ifm_active = (sc->sc_mii.mii_media_active & ~IFM_ETH_FMASK) |
   4372   1.71   thorpej 			   sc->sc_flowflags;
   4373    1.1   thorpej }
   4374    1.1   thorpej 
   4375    1.1   thorpej /*
   4376    1.1   thorpej  * wm_gmii_mediachange:	[ifmedia interface function]
   4377    1.1   thorpej  *
   4378    1.1   thorpej  *	Set hardware to newly-selected media on a 1000BASE-T device.
   4379    1.1   thorpej  */
   4380   1.47   thorpej static int
   4381    1.1   thorpej wm_gmii_mediachange(struct ifnet *ifp)
   4382    1.1   thorpej {
   4383    1.1   thorpej 	struct wm_softc *sc = ifp->if_softc;
   4384  1.127    bouyer 	struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
   4385    1.1   thorpej 
   4386  1.127    bouyer 	if (ifp->if_flags & IFF_UP) {
   4387  1.127    bouyer 		sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
   4388  1.127    bouyer 		sc->sc_ctrl |= CTRL_SLU;
   4389  1.133   msaitoh 		if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
   4390  1.133   msaitoh 		    || (sc->sc_type > WM_T_82543)) {
   4391  1.133   msaitoh 			sc->sc_ctrl &= ~(CTRL_FRCSPD | CTRL_FRCFDX);
   4392  1.127    bouyer 		} else {
   4393  1.127    bouyer 			sc->sc_ctrl &= ~CTRL_ASDE;
   4394  1.127    bouyer 			sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
   4395  1.127    bouyer 			if (ife->ifm_media & IFM_FDX)
   4396  1.127    bouyer 				sc->sc_ctrl |= CTRL_FD;
   4397  1.127    bouyer 			switch(IFM_SUBTYPE(ife->ifm_media)) {
   4398  1.127    bouyer 			case IFM_10_T:
   4399  1.127    bouyer 				sc->sc_ctrl |= CTRL_SPEED_10;
   4400  1.127    bouyer 				break;
   4401  1.127    bouyer 			case IFM_100_TX:
   4402  1.127    bouyer 				sc->sc_ctrl |= CTRL_SPEED_100;
   4403  1.127    bouyer 				break;
   4404  1.127    bouyer 			case IFM_1000_T:
   4405  1.127    bouyer 				sc->sc_ctrl |= CTRL_SPEED_1000;
   4406  1.127    bouyer 				break;
   4407  1.127    bouyer 			default:
   4408  1.127    bouyer 				panic("wm_gmii_mediachange: bad media 0x%x",
   4409  1.127    bouyer 				    ife->ifm_media);
   4410  1.127    bouyer 			}
   4411  1.127    bouyer 		}
   4412  1.127    bouyer 		CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4413  1.133   msaitoh 		if (sc->sc_type <= WM_T_82543)
   4414  1.133   msaitoh 			wm_gmii_reset(sc);
   4415    1.1   thorpej 		mii_mediachg(&sc->sc_mii);
   4416  1.127    bouyer 	}
   4417    1.1   thorpej 	return (0);
   4418    1.1   thorpej }
   4419    1.1   thorpej 
   4420    1.1   thorpej #define	MDI_IO		CTRL_SWDPIN(2)
   4421    1.1   thorpej #define	MDI_DIR		CTRL_SWDPIO(2)	/* host -> PHY */
   4422    1.1   thorpej #define	MDI_CLK		CTRL_SWDPIN(3)
   4423    1.1   thorpej 
   4424    1.1   thorpej static void
   4425   1.11   thorpej i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
   4426    1.1   thorpej {
   4427    1.1   thorpej 	uint32_t i, v;
   4428    1.1   thorpej 
   4429    1.1   thorpej 	v = CSR_READ(sc, WMREG_CTRL);
   4430    1.1   thorpej 	v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
   4431    1.1   thorpej 	v |= MDI_DIR | CTRL_SWDPIO(3);
   4432    1.1   thorpej 
   4433    1.1   thorpej 	for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
   4434    1.1   thorpej 		if (data & i)
   4435    1.1   thorpej 			v |= MDI_IO;
   4436    1.1   thorpej 		else
   4437    1.1   thorpej 			v &= ~MDI_IO;
   4438    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v);
   4439    1.1   thorpej 		delay(10);
   4440    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   4441    1.1   thorpej 		delay(10);
   4442    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v);
   4443    1.1   thorpej 		delay(10);
   4444    1.1   thorpej 	}
   4445    1.1   thorpej }
   4446    1.1   thorpej 
   4447    1.1   thorpej static uint32_t
   4448   1.11   thorpej i82543_mii_recvbits(struct wm_softc *sc)
   4449    1.1   thorpej {
   4450    1.1   thorpej 	uint32_t v, i, data = 0;
   4451    1.1   thorpej 
   4452    1.1   thorpej 	v = CSR_READ(sc, WMREG_CTRL);
   4453    1.1   thorpej 	v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
   4454    1.1   thorpej 	v |= CTRL_SWDPIO(3);
   4455    1.1   thorpej 
   4456    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v);
   4457    1.1   thorpej 	delay(10);
   4458    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   4459    1.1   thorpej 	delay(10);
   4460    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v);
   4461    1.1   thorpej 	delay(10);
   4462    1.1   thorpej 
   4463    1.1   thorpej 	for (i = 0; i < 16; i++) {
   4464    1.1   thorpej 		data <<= 1;
   4465    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   4466    1.1   thorpej 		delay(10);
   4467    1.1   thorpej 		if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
   4468    1.1   thorpej 			data |= 1;
   4469    1.1   thorpej 		CSR_WRITE(sc, WMREG_CTRL, v);
   4470    1.1   thorpej 		delay(10);
   4471    1.1   thorpej 	}
   4472    1.1   thorpej 
   4473    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
   4474    1.1   thorpej 	delay(10);
   4475    1.1   thorpej 	CSR_WRITE(sc, WMREG_CTRL, v);
   4476    1.1   thorpej 	delay(10);
   4477    1.1   thorpej 
   4478    1.1   thorpej 	return (data);
   4479    1.1   thorpej }
   4480    1.1   thorpej 
   4481    1.1   thorpej #undef MDI_IO
   4482    1.1   thorpej #undef MDI_DIR
   4483    1.1   thorpej #undef MDI_CLK
   4484    1.1   thorpej 
   4485    1.1   thorpej /*
   4486   1.11   thorpej  * wm_gmii_i82543_readreg:	[mii interface function]
   4487    1.1   thorpej  *
   4488   1.11   thorpej  *	Read a PHY register on the GMII (i82543 version).
   4489    1.1   thorpej  */
   4490   1.47   thorpej static int
   4491   1.11   thorpej wm_gmii_i82543_readreg(struct device *self, int phy, int reg)
   4492    1.1   thorpej {
   4493    1.1   thorpej 	struct wm_softc *sc = (void *) self;
   4494    1.1   thorpej 	int rv;
   4495    1.1   thorpej 
   4496   1.11   thorpej 	i82543_mii_sendbits(sc, 0xffffffffU, 32);
   4497   1.11   thorpej 	i82543_mii_sendbits(sc, reg | (phy << 5) |
   4498    1.1   thorpej 	    (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
   4499   1.11   thorpej 	rv = i82543_mii_recvbits(sc) & 0xffff;
   4500    1.1   thorpej 
   4501    1.1   thorpej 	DPRINTF(WM_DEBUG_GMII,
   4502    1.1   thorpej 	    ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
   4503    1.1   thorpej 	    sc->sc_dev.dv_xname, phy, reg, rv));
   4504    1.1   thorpej 
   4505    1.1   thorpej 	return (rv);
   4506    1.1   thorpej }
   4507    1.1   thorpej 
   4508    1.1   thorpej /*
   4509   1.11   thorpej  * wm_gmii_i82543_writereg:	[mii interface function]
   4510    1.1   thorpej  *
   4511   1.11   thorpej  *	Write a PHY register on the GMII (i82543 version).
   4512    1.1   thorpej  */
   4513   1.47   thorpej static void
   4514   1.11   thorpej wm_gmii_i82543_writereg(struct device *self, int phy, int reg, int val)
   4515    1.1   thorpej {
   4516    1.1   thorpej 	struct wm_softc *sc = (void *) self;
   4517    1.1   thorpej 
   4518   1.11   thorpej 	i82543_mii_sendbits(sc, 0xffffffffU, 32);
   4519   1.11   thorpej 	i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
   4520    1.1   thorpej 	    (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
   4521    1.1   thorpej 	    (MII_COMMAND_START << 30), 32);
   4522    1.1   thorpej }
   4523    1.1   thorpej 
   4524    1.1   thorpej /*
   4525   1.11   thorpej  * wm_gmii_i82544_readreg:	[mii interface function]
   4526    1.1   thorpej  *
   4527    1.1   thorpej  *	Read a PHY register on the GMII.
   4528    1.1   thorpej  */
   4529   1.47   thorpej static int
   4530   1.11   thorpej wm_gmii_i82544_readreg(struct device *self, int phy, int reg)
   4531    1.1   thorpej {
   4532    1.1   thorpej 	struct wm_softc *sc = (void *) self;
   4533   1.60    ichiro 	uint32_t mdic = 0;
   4534    1.1   thorpej 	int i, rv;
   4535    1.1   thorpej 
   4536    1.1   thorpej 	CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
   4537    1.1   thorpej 	    MDIC_REGADD(reg));
   4538    1.1   thorpej 
   4539  1.127    bouyer 	for (i = 0; i < 320; i++) {
   4540    1.1   thorpej 		mdic = CSR_READ(sc, WMREG_MDIC);
   4541    1.1   thorpej 		if (mdic & MDIC_READY)
   4542    1.1   thorpej 			break;
   4543    1.1   thorpej 		delay(10);
   4544    1.1   thorpej 	}
   4545    1.1   thorpej 
   4546    1.1   thorpej 	if ((mdic & MDIC_READY) == 0) {
   4547   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC read timed out: phy %d reg %d\n",
   4548    1.1   thorpej 		    sc->sc_dev.dv_xname, phy, reg);
   4549    1.1   thorpej 		rv = 0;
   4550    1.1   thorpej 	} else if (mdic & MDIC_E) {
   4551    1.1   thorpej #if 0 /* This is normal if no PHY is present. */
   4552   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC read error: phy %d reg %d\n",
   4553    1.1   thorpej 		    sc->sc_dev.dv_xname, phy, reg);
   4554    1.1   thorpej #endif
   4555    1.1   thorpej 		rv = 0;
   4556    1.1   thorpej 	} else {
   4557    1.1   thorpej 		rv = MDIC_DATA(mdic);
   4558    1.1   thorpej 		if (rv == 0xffff)
   4559    1.1   thorpej 			rv = 0;
   4560    1.1   thorpej 	}
   4561    1.1   thorpej 
   4562    1.1   thorpej 	return (rv);
   4563    1.1   thorpej }
   4564    1.1   thorpej 
   4565    1.1   thorpej /*
   4566   1.11   thorpej  * wm_gmii_i82544_writereg:	[mii interface function]
   4567    1.1   thorpej  *
   4568    1.1   thorpej  *	Write a PHY register on the GMII.
   4569    1.1   thorpej  */
   4570   1.47   thorpej static void
   4571   1.11   thorpej wm_gmii_i82544_writereg(struct device *self, int phy, int reg, int val)
   4572    1.1   thorpej {
   4573    1.1   thorpej 	struct wm_softc *sc = (void *) self;
   4574   1.60    ichiro 	uint32_t mdic = 0;
   4575    1.1   thorpej 	int i;
   4576    1.1   thorpej 
   4577    1.1   thorpej 	CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
   4578    1.1   thorpej 	    MDIC_REGADD(reg) | MDIC_DATA(val));
   4579    1.1   thorpej 
   4580  1.127    bouyer 	for (i = 0; i < 320; i++) {
   4581    1.1   thorpej 		mdic = CSR_READ(sc, WMREG_MDIC);
   4582    1.1   thorpej 		if (mdic & MDIC_READY)
   4583    1.1   thorpej 			break;
   4584    1.1   thorpej 		delay(10);
   4585    1.1   thorpej 	}
   4586    1.1   thorpej 
   4587    1.1   thorpej 	if ((mdic & MDIC_READY) == 0)
   4588   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC write timed out: phy %d reg %d\n",
   4589    1.1   thorpej 		    sc->sc_dev.dv_xname, phy, reg);
   4590    1.1   thorpej 	else if (mdic & MDIC_E)
   4591   1.84   thorpej 		log(LOG_WARNING, "%s: MDIC write error: phy %d reg %d\n",
   4592    1.1   thorpej 		    sc->sc_dev.dv_xname, phy, reg);
   4593    1.1   thorpej }
   4594    1.1   thorpej 
   4595    1.1   thorpej /*
   4596  1.127    bouyer  * wm_gmii_i80003_readreg:	[mii interface function]
   4597  1.127    bouyer  *
   4598  1.127    bouyer  *	Read a PHY register on the kumeran
   4599  1.127    bouyer  * This could be handled by the PHY layer if we didn't have to lock the
   4600  1.127    bouyer  * ressource ...
   4601  1.127    bouyer  */
   4602  1.127    bouyer static int
   4603  1.127    bouyer wm_gmii_i80003_readreg(struct device *self, int phy, int reg)
   4604  1.127    bouyer {
   4605  1.127    bouyer 	struct wm_softc *sc = (void *) self;
   4606  1.127    bouyer 	int func = ((CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1);
   4607  1.127    bouyer 	int rv;
   4608  1.127    bouyer 
   4609  1.127    bouyer 	if (phy != 1) /* only one PHY on kumeran bus */
   4610  1.127    bouyer 		return 0;
   4611  1.127    bouyer 
   4612  1.127    bouyer 	if (wm_get_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM))
   4613  1.127    bouyer 		return 0;
   4614  1.127    bouyer 
   4615  1.127    bouyer 	if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
   4616  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
   4617  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   4618  1.127    bouyer 	} else {
   4619  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
   4620  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   4621  1.127    bouyer 	}
   4622  1.127    bouyer 
   4623  1.127    bouyer 	rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
   4624  1.127    bouyer 	wm_put_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM);
   4625  1.127    bouyer 	return (rv);
   4626  1.127    bouyer }
   4627  1.127    bouyer 
   4628  1.127    bouyer /*
   4629  1.127    bouyer  * wm_gmii_i80003_writereg:	[mii interface function]
   4630  1.127    bouyer  *
   4631  1.127    bouyer  *	Write a PHY register on the kumeran.
   4632  1.127    bouyer  * This could be handled by the PHY layer if we didn't have to lock the
   4633  1.127    bouyer  * ressource ...
   4634  1.127    bouyer  */
   4635  1.127    bouyer static void
   4636  1.127    bouyer wm_gmii_i80003_writereg(struct device *self, int phy, int reg, int val)
   4637  1.127    bouyer {
   4638  1.127    bouyer 	struct wm_softc *sc = (void *) self;
   4639  1.127    bouyer 	int func = ((CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1);
   4640  1.127    bouyer 
   4641  1.127    bouyer 	if (phy != 1) /* only one PHY on kumeran bus */
   4642  1.127    bouyer 		return;
   4643  1.127    bouyer 
   4644  1.127    bouyer 	if (wm_get_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM))
   4645  1.127    bouyer 		return;
   4646  1.127    bouyer 
   4647  1.127    bouyer 	if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
   4648  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
   4649  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   4650  1.127    bouyer 	} else {
   4651  1.127    bouyer 		wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
   4652  1.127    bouyer 		    reg >> GG82563_PAGE_SHIFT);
   4653  1.127    bouyer 	}
   4654  1.127    bouyer 
   4655  1.127    bouyer 	wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
   4656  1.127    bouyer 	wm_put_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM);
   4657  1.127    bouyer }
   4658  1.127    bouyer 
   4659  1.127    bouyer /*
   4660    1.1   thorpej  * wm_gmii_statchg:	[mii interface function]
   4661    1.1   thorpej  *
   4662    1.1   thorpej  *	Callback from MII layer when media changes.
   4663    1.1   thorpej  */
   4664   1.47   thorpej static void
   4665    1.1   thorpej wm_gmii_statchg(struct device *self)
   4666    1.1   thorpej {
   4667    1.1   thorpej 	struct wm_softc *sc = (void *) self;
   4668   1.71   thorpej 	struct mii_data *mii = &sc->sc_mii;
   4669    1.1   thorpej 
   4670   1.71   thorpej 	sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
   4671    1.1   thorpej 	sc->sc_tctl &= ~TCTL_COLD(0x3ff);
   4672   1.71   thorpej 	sc->sc_fcrtl &= ~FCRTL_XONE;
   4673   1.71   thorpej 
   4674   1.71   thorpej 	/*
   4675   1.71   thorpej 	 * Get flow control negotiation result.
   4676   1.71   thorpej 	 */
   4677   1.71   thorpej 	if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
   4678   1.71   thorpej 	    (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
   4679   1.71   thorpej 		sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
   4680   1.71   thorpej 		mii->mii_media_active &= ~IFM_ETH_FMASK;
   4681   1.71   thorpej 	}
   4682   1.71   thorpej 
   4683   1.71   thorpej 	if (sc->sc_flowflags & IFM_FLOW) {
   4684   1.71   thorpej 		if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
   4685   1.71   thorpej 			sc->sc_ctrl |= CTRL_TFCE;
   4686   1.71   thorpej 			sc->sc_fcrtl |= FCRTL_XONE;
   4687   1.71   thorpej 		}
   4688   1.71   thorpej 		if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
   4689   1.71   thorpej 			sc->sc_ctrl |= CTRL_RFCE;
   4690   1.71   thorpej 	}
   4691    1.1   thorpej 
   4692    1.1   thorpej 	if (sc->sc_mii.mii_media_active & IFM_FDX) {
   4693    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   4694    1.1   thorpej 		    ("%s: LINK: statchg: FDX\n", sc->sc_dev.dv_xname));
   4695    1.1   thorpej 		sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
   4696    1.1   thorpej 	} else  {
   4697    1.1   thorpej 		DPRINTF(WM_DEBUG_LINK,
   4698    1.1   thorpej 		    ("%s: LINK: statchg: HDX\n", sc->sc_dev.dv_xname));
   4699    1.1   thorpej 		sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
   4700    1.1   thorpej 	}
   4701    1.1   thorpej 
   4702   1.71   thorpej 	CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
   4703    1.1   thorpej 	CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
   4704   1.71   thorpej 	CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
   4705   1.71   thorpej 						 : WMREG_FCRTL, sc->sc_fcrtl);
   4706  1.127    bouyer 	if (sc->sc_type >= WM_T_80003) {
   4707  1.127    bouyer 		switch(IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
   4708  1.127    bouyer 		case IFM_1000_T:
   4709  1.127    bouyer 			wm_kmrn_i80003_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
   4710  1.127    bouyer 			    KUMCTRLSTA_HD_CTRL_1000_DEFAULT);
   4711  1.127    bouyer 			sc->sc_tipg =  TIPG_1000T_80003_DFLT;
   4712  1.127    bouyer 			break;
   4713  1.127    bouyer 		default:
   4714  1.127    bouyer 			wm_kmrn_i80003_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
   4715  1.127    bouyer 			    KUMCTRLSTA_HD_CTRL_10_100_DEFAULT);
   4716  1.127    bouyer 			sc->sc_tipg =  TIPG_10_100_80003_DFLT;
   4717  1.127    bouyer 			break;
   4718  1.127    bouyer 		}
   4719  1.127    bouyer 		CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
   4720  1.127    bouyer 	}
   4721  1.127    bouyer }
   4722  1.127    bouyer 
   4723  1.127    bouyer /*
   4724  1.127    bouyer  * wm_kmrn_i80003_readreg:
   4725  1.127    bouyer  *
   4726  1.127    bouyer  *	Read a kumeran register
   4727  1.127    bouyer  */
   4728  1.127    bouyer static int
   4729  1.127    bouyer wm_kmrn_i80003_readreg(struct wm_softc *sc, int reg)
   4730  1.127    bouyer {
   4731  1.127    bouyer 	int func = ((CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1);
   4732  1.127    bouyer 	int rv;
   4733  1.127    bouyer 
   4734  1.127    bouyer 	if (wm_get_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM))
   4735  1.127    bouyer 		return 0;
   4736  1.127    bouyer 
   4737  1.127    bouyer 	CSR_WRITE(sc, WMREG_KUMCTRLSTA,
   4738  1.127    bouyer 	    ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
   4739  1.127    bouyer 	    KUMCTRLSTA_REN);
   4740  1.127    bouyer 	delay(2);
   4741  1.127    bouyer 
   4742  1.127    bouyer 	rv = CSR_READ(sc, WMREG_KUMCTRLSTA) & KUMCTRLSTA_MASK;
   4743  1.127    bouyer 	wm_put_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM);
   4744  1.127    bouyer 	return (rv);
   4745  1.127    bouyer }
   4746  1.127    bouyer 
   4747  1.127    bouyer /*
   4748  1.127    bouyer  * wm_kmrn_i80003_writereg:
   4749  1.127    bouyer  *
   4750  1.127    bouyer  *	Write a kumeran register
   4751  1.127    bouyer  */
   4752  1.127    bouyer static void
   4753  1.127    bouyer wm_kmrn_i80003_writereg(struct wm_softc *sc, int reg, int val)
   4754  1.127    bouyer {
   4755  1.127    bouyer 	int func = ((CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1);
   4756  1.127    bouyer 
   4757  1.127    bouyer 	if (wm_get_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM))
   4758  1.127    bouyer 		return;
   4759  1.127    bouyer 
   4760  1.127    bouyer 	CSR_WRITE(sc, WMREG_KUMCTRLSTA,
   4761  1.127    bouyer 	    ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
   4762  1.127    bouyer 	    (val & KUMCTRLSTA_MASK));
   4763  1.127    bouyer 	wm_put_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM);
   4764    1.1   thorpej }
   4765  1.117   msaitoh 
   4766  1.117   msaitoh static int
   4767  1.117   msaitoh wm_is_onboard_nvm_eeprom(struct wm_softc *sc)
   4768  1.117   msaitoh {
   4769  1.117   msaitoh 	uint32_t eecd = 0;
   4770  1.117   msaitoh 
   4771  1.119  uebayasi 	if (sc->sc_type == WM_T_82573) {
   4772  1.117   msaitoh 		eecd = CSR_READ(sc, WMREG_EECD);
   4773  1.117   msaitoh 
   4774  1.117   msaitoh 		/* Isolate bits 15 & 16 */
   4775  1.117   msaitoh 		eecd = ((eecd >> 15) & 0x03);
   4776  1.117   msaitoh 
   4777  1.117   msaitoh 		/* If both bits are set, device is Flash type */
   4778  1.119  uebayasi 		if (eecd == 0x03) {
   4779  1.117   msaitoh 			return 0;
   4780  1.117   msaitoh 		}
   4781  1.117   msaitoh 	}
   4782  1.117   msaitoh 	return 1;
   4783  1.117   msaitoh }
   4784  1.117   msaitoh 
   4785  1.117   msaitoh static int
   4786  1.127    bouyer wm_get_swsm_semaphore(struct wm_softc *sc)
   4787  1.117   msaitoh {
   4788  1.117   msaitoh 	int32_t timeout;
   4789  1.117   msaitoh 	uint32_t swsm;
   4790  1.117   msaitoh 
   4791  1.117   msaitoh 	/* Get the FW semaphore. */
   4792  1.117   msaitoh 	timeout = 1000 + 1; /* XXX */
   4793  1.117   msaitoh 	while (timeout) {
   4794  1.117   msaitoh 		swsm = CSR_READ(sc, WMREG_SWSM);
   4795  1.117   msaitoh 		swsm |= SWSM_SWESMBI;
   4796  1.117   msaitoh 		CSR_WRITE(sc, WMREG_SWSM, swsm);
   4797  1.117   msaitoh 		/* if we managed to set the bit we got the semaphore. */
   4798  1.117   msaitoh 		swsm = CSR_READ(sc, WMREG_SWSM);
   4799  1.119  uebayasi 		if (swsm & SWSM_SWESMBI)
   4800  1.117   msaitoh 			break;
   4801  1.117   msaitoh 
   4802  1.117   msaitoh 		delay(50);
   4803  1.117   msaitoh 		timeout--;
   4804  1.117   msaitoh 	}
   4805  1.117   msaitoh 
   4806  1.117   msaitoh 	if (timeout == 0) {
   4807  1.127    bouyer 		aprint_error("%s: could not acquire EEPROM GNT\n",
   4808  1.127    bouyer 		    sc->sc_dev.dv_xname);
   4809  1.117   msaitoh 		/* Release semaphores */
   4810  1.127    bouyer 		wm_put_swsm_semaphore(sc);
   4811  1.117   msaitoh 		return 1;
   4812  1.117   msaitoh 	}
   4813  1.117   msaitoh 	return 0;
   4814  1.117   msaitoh }
   4815  1.117   msaitoh 
   4816  1.117   msaitoh static void
   4817  1.127    bouyer wm_put_swsm_semaphore(struct wm_softc *sc)
   4818  1.117   msaitoh {
   4819  1.117   msaitoh 	uint32_t swsm;
   4820  1.117   msaitoh 
   4821  1.117   msaitoh 	swsm = CSR_READ(sc, WMREG_SWSM);
   4822  1.119  uebayasi 	swsm &= ~(SWSM_SWESMBI);
   4823  1.117   msaitoh 	CSR_WRITE(sc, WMREG_SWSM, swsm);
   4824  1.117   msaitoh }
   4825  1.127    bouyer 
   4826  1.127    bouyer static int
   4827  1.136   msaitoh wm_get_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
   4828  1.136   msaitoh {
   4829  1.127    bouyer 	uint32_t swfw_sync;
   4830  1.127    bouyer 	uint32_t swmask = mask << SWFW_SOFT_SHIFT;
   4831  1.127    bouyer 	uint32_t fwmask = mask << SWFW_FIRM_SHIFT;
   4832  1.127    bouyer 	int timeout = 200;
   4833  1.127    bouyer 
   4834  1.127    bouyer 	for(timeout = 0; timeout < 200; timeout++) {
   4835  1.127    bouyer 		if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
   4836  1.127    bouyer 			if (wm_get_swsm_semaphore(sc))
   4837  1.127    bouyer 				return 1;
   4838  1.127    bouyer 		}
   4839  1.127    bouyer 		swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
   4840  1.127    bouyer 		if ((swfw_sync & (swmask | fwmask)) == 0) {
   4841  1.127    bouyer 			swfw_sync |= swmask;
   4842  1.127    bouyer 			CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
   4843  1.127    bouyer 			if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   4844  1.127    bouyer 				wm_put_swsm_semaphore(sc);
   4845  1.127    bouyer 			return 0;
   4846  1.127    bouyer 		}
   4847  1.127    bouyer 		if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   4848  1.127    bouyer 			wm_put_swsm_semaphore(sc);
   4849  1.127    bouyer 		delay(5000);
   4850  1.127    bouyer 	}
   4851  1.127    bouyer 	printf("%s: failed to get swfw semaphore mask 0x%x swfw 0x%x\n",
   4852  1.127    bouyer 	    sc->sc_dev.dv_xname, mask, swfw_sync);
   4853  1.127    bouyer 	return 1;
   4854  1.127    bouyer }
   4855  1.127    bouyer 
   4856  1.127    bouyer static void
   4857  1.136   msaitoh wm_put_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
   4858  1.136   msaitoh {
   4859  1.127    bouyer 	uint32_t swfw_sync;
   4860  1.127    bouyer 
   4861  1.127    bouyer 	if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
   4862  1.127    bouyer 		while (wm_get_swsm_semaphore(sc) != 0)
   4863  1.127    bouyer 			continue;
   4864  1.127    bouyer 	}
   4865  1.127    bouyer 	swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
   4866  1.127    bouyer 	swfw_sync &= ~(mask << SWFW_SOFT_SHIFT);
   4867  1.127    bouyer 	CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
   4868  1.127    bouyer 	if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
   4869  1.127    bouyer 		wm_put_swsm_semaphore(sc);
   4870  1.127    bouyer }
   4871  1.139    bouyer 
   4872  1.139    bouyer static int
   4873  1.139    bouyer wm_get_swfwhw_semaphore(struct wm_softc *sc)
   4874  1.139    bouyer {
   4875  1.139    bouyer 	uint32_t ext_ctrl;
   4876  1.139    bouyer 	int timeout = 200;
   4877  1.139    bouyer 
   4878  1.139    bouyer 	for(timeout = 0; timeout < 200; timeout++) {
   4879  1.139    bouyer 		ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   4880  1.139    bouyer 		ext_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
   4881  1.139    bouyer 		CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   4882  1.139    bouyer 
   4883  1.139    bouyer 		ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   4884  1.139    bouyer 		if (ext_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
   4885  1.139    bouyer 			return 0;
   4886  1.139    bouyer 		delay(5000);
   4887  1.139    bouyer 	}
   4888  1.139    bouyer 	printf("%s: failed to get swfwgw semaphore ext_ctrl 0x%x\n",
   4889  1.139    bouyer 	    sc->sc_dev.dv_xname, ext_ctrl);
   4890  1.139    bouyer 	return 1;
   4891  1.139    bouyer }
   4892  1.139    bouyer 
   4893  1.139    bouyer static void
   4894  1.139    bouyer wm_put_swfwhw_semaphore(struct wm_softc *sc)
   4895  1.139    bouyer {
   4896  1.139    bouyer 	uint32_t ext_ctrl;
   4897  1.139    bouyer 	ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
   4898  1.139    bouyer 	ext_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
   4899  1.139    bouyer 	CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
   4900  1.139    bouyer }
   4901  1.139    bouyer 
   4902  1.139    bouyer /******************************************************************************
   4903  1.139    bouyer  * Reads a 16 bit word or words from the EEPROM using the ICH8's flash access
   4904  1.139    bouyer  * register.
   4905  1.139    bouyer  *
   4906  1.139    bouyer  * sc - Struct containing variables accessed by shared code
   4907  1.139    bouyer  * offset - offset of word in the EEPROM to read
   4908  1.139    bouyer  * data - word read from the EEPROM
   4909  1.139    bouyer  * words - number of words to read
   4910  1.139    bouyer  *****************************************************************************/
   4911  1.139    bouyer static int
   4912  1.139    bouyer wm_read_eeprom_ich8(struct wm_softc *sc, int offset, int words, uint16_t *data)
   4913  1.139    bouyer {
   4914  1.139    bouyer     int32_t  error = 0;
   4915  1.139    bouyer     uint32_t flash_bank = 0;
   4916  1.139    bouyer     uint32_t act_offset = 0;
   4917  1.139    bouyer     uint32_t bank_offset = 0;
   4918  1.139    bouyer     uint16_t word = 0;
   4919  1.139    bouyer     uint16_t i = 0;
   4920  1.139    bouyer 
   4921  1.139    bouyer     /* We need to know which is the valid flash bank.  In the event
   4922  1.139    bouyer      * that we didn't allocate eeprom_shadow_ram, we may not be
   4923  1.139    bouyer      * managing flash_bank.  So it cannot be trusted and needs
   4924  1.139    bouyer      * to be updated with each read.
   4925  1.139    bouyer      */
   4926  1.139    bouyer     /* Value of bit 22 corresponds to the flash bank we're on. */
   4927  1.139    bouyer     flash_bank = (CSR_READ(sc, WMREG_EECD) & EECD_SEC1VAL) ? 1 : 0;
   4928  1.139    bouyer 
   4929  1.139    bouyer     /* Adjust offset appropriately if we're on bank 1 - adjust for word size */
   4930  1.139    bouyer     bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
   4931  1.139    bouyer 
   4932  1.139    bouyer     error = wm_get_swfwhw_semaphore(sc);
   4933  1.139    bouyer     if (error)
   4934  1.139    bouyer         return error;
   4935  1.139    bouyer 
   4936  1.139    bouyer     for (i = 0; i < words; i++) {
   4937  1.139    bouyer             /* The NVM part needs a byte offset, hence * 2 */
   4938  1.139    bouyer             act_offset = bank_offset + ((offset + i) * 2);
   4939  1.139    bouyer             error = wm_read_ich8_word(sc, act_offset, &word);
   4940  1.139    bouyer             if (error)
   4941  1.139    bouyer                 break;
   4942  1.139    bouyer             data[i] = word;
   4943  1.139    bouyer     }
   4944  1.139    bouyer 
   4945  1.139    bouyer     wm_put_swfwhw_semaphore(sc);
   4946  1.139    bouyer     return error;
   4947  1.139    bouyer }
   4948  1.139    bouyer 
   4949  1.139    bouyer /******************************************************************************
   4950  1.139    bouyer  * This function does initial flash setup so that a new read/write/erase cycle
   4951  1.139    bouyer  * can be started.
   4952  1.139    bouyer  *
   4953  1.139    bouyer  * sc - The pointer to the hw structure
   4954  1.139    bouyer  ****************************************************************************/
   4955  1.139    bouyer static int32_t
   4956  1.139    bouyer wm_ich8_cycle_init(struct wm_softc *sc)
   4957  1.139    bouyer {
   4958  1.139    bouyer     uint16_t hsfsts;
   4959  1.139    bouyer     int32_t error = 1;
   4960  1.139    bouyer     int32_t i     = 0;
   4961  1.139    bouyer 
   4962  1.139    bouyer     hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   4963  1.139    bouyer 
   4964  1.139    bouyer     /* May be check the Flash Des Valid bit in Hw status */
   4965  1.139    bouyer     if ((hsfsts & HSFSTS_FLDVAL) == 0) {
   4966  1.139    bouyer         return error;
   4967  1.139    bouyer     }
   4968  1.139    bouyer 
   4969  1.139    bouyer     /* Clear FCERR in Hw status by writing 1 */
   4970  1.139    bouyer     /* Clear DAEL in Hw status by writing a 1 */
   4971  1.139    bouyer     hsfsts |= HSFSTS_ERR | HSFSTS_DAEL;
   4972  1.139    bouyer 
   4973  1.139    bouyer     ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   4974  1.139    bouyer 
   4975  1.139    bouyer     /* Either we should have a hardware SPI cycle in progress bit to check
   4976  1.139    bouyer      * against, in order to start a new cycle or FDONE bit should be changed
   4977  1.139    bouyer      * in the hardware so that it is 1 after harware reset, which can then be
   4978  1.139    bouyer      * used as an indication whether a cycle is in progress or has been
   4979  1.139    bouyer      * completed .. we should also have some software semaphore mechanism to
   4980  1.139    bouyer      * guard FDONE or the cycle in progress bit so that two threads access to
   4981  1.139    bouyer      * those bits can be sequentiallized or a way so that 2 threads dont
   4982  1.139    bouyer      * start the cycle at the same time */
   4983  1.139    bouyer 
   4984  1.139    bouyer     if ((hsfsts & HSFSTS_FLINPRO) == 0) {
   4985  1.139    bouyer         /* There is no cycle running at present, so we can start a cycle */
   4986  1.139    bouyer         /* Begin by setting Flash Cycle Done. */
   4987  1.139    bouyer         hsfsts |= HSFSTS_DONE;
   4988  1.139    bouyer         ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   4989  1.139    bouyer         error = 0;
   4990  1.139    bouyer     } else {
   4991  1.139    bouyer         /* otherwise poll for sometime so the current cycle has a chance
   4992  1.139    bouyer          * to end before giving up. */
   4993  1.139    bouyer         for (i = 0; i < ICH_FLASH_COMMAND_TIMEOUT; i++) {
   4994  1.139    bouyer             hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   4995  1.139    bouyer             if ((hsfsts & HSFSTS_FLINPRO) == 0) {
   4996  1.139    bouyer                 error = 0;
   4997  1.139    bouyer                 break;
   4998  1.139    bouyer             }
   4999  1.139    bouyer             delay(1);
   5000  1.139    bouyer         }
   5001  1.139    bouyer         if (error == 0) {
   5002  1.139    bouyer             /* Successful in waiting for previous cycle to timeout,
   5003  1.139    bouyer              * now set the Flash Cycle Done. */
   5004  1.139    bouyer             hsfsts |= HSFSTS_DONE;
   5005  1.139    bouyer             ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
   5006  1.139    bouyer         }
   5007  1.139    bouyer     }
   5008  1.139    bouyer     return error;
   5009  1.139    bouyer }
   5010  1.139    bouyer 
   5011  1.139    bouyer /******************************************************************************
   5012  1.139    bouyer  * This function starts a flash cycle and waits for its completion
   5013  1.139    bouyer  *
   5014  1.139    bouyer  * sc - The pointer to the hw structure
   5015  1.139    bouyer  ****************************************************************************/
   5016  1.139    bouyer static int32_t
   5017  1.139    bouyer wm_ich8_flash_cycle(struct wm_softc *sc, uint32_t timeout)
   5018  1.139    bouyer {
   5019  1.139    bouyer     uint16_t hsflctl;
   5020  1.139    bouyer     uint16_t hsfsts;
   5021  1.139    bouyer     int32_t error = 1;
   5022  1.139    bouyer     uint32_t i = 0;
   5023  1.139    bouyer 
   5024  1.139    bouyer     /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
   5025  1.139    bouyer     hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
   5026  1.139    bouyer     hsflctl |= HSFCTL_GO;
   5027  1.139    bouyer     ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
   5028  1.139    bouyer 
   5029  1.139    bouyer     /* wait till FDONE bit is set to 1 */
   5030  1.139    bouyer     do {
   5031  1.139    bouyer         hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   5032  1.139    bouyer         if (hsfsts & HSFSTS_DONE)
   5033  1.139    bouyer             break;
   5034  1.139    bouyer         delay(1);
   5035  1.139    bouyer         i++;
   5036  1.139    bouyer     } while (i < timeout);
   5037  1.139    bouyer     if ((hsfsts & HSFSTS_DONE) == 1 && (hsfsts & HSFSTS_ERR) == 0) {
   5038  1.139    bouyer         error = 0;
   5039  1.139    bouyer     }
   5040  1.139    bouyer     return error;
   5041  1.139    bouyer }
   5042  1.139    bouyer 
   5043  1.139    bouyer /******************************************************************************
   5044  1.139    bouyer  * Reads a byte or word from the NVM using the ICH8 flash access registers.
   5045  1.139    bouyer  *
   5046  1.139    bouyer  * sc - The pointer to the hw structure
   5047  1.139    bouyer  * index - The index of the byte or word to read.
   5048  1.139    bouyer  * size - Size of data to read, 1=byte 2=word
   5049  1.139    bouyer  * data - Pointer to the word to store the value read.
   5050  1.139    bouyer  *****************************************************************************/
   5051  1.139    bouyer static int32_t
   5052  1.139    bouyer wm_read_ich8_data(struct wm_softc *sc, uint32_t index,
   5053  1.139    bouyer                      uint32_t size, uint16_t* data)
   5054  1.139    bouyer {
   5055  1.139    bouyer     uint16_t hsfsts;
   5056  1.139    bouyer     uint16_t hsflctl;
   5057  1.139    bouyer     uint32_t flash_linear_address;
   5058  1.139    bouyer     uint32_t flash_data = 0;
   5059  1.139    bouyer     int32_t error = 1;
   5060  1.139    bouyer     int32_t count = 0;
   5061  1.139    bouyer 
   5062  1.139    bouyer     if (size < 1  || size > 2 || data == 0x0 ||
   5063  1.139    bouyer         index > ICH_FLASH_LINEAR_ADDR_MASK)
   5064  1.139    bouyer         return error;
   5065  1.139    bouyer 
   5066  1.139    bouyer     flash_linear_address = (ICH_FLASH_LINEAR_ADDR_MASK & index) +
   5067  1.139    bouyer                            sc->sc_ich8_flash_base;
   5068  1.139    bouyer 
   5069  1.139    bouyer     do {
   5070  1.139    bouyer         delay(1);
   5071  1.139    bouyer         /* Steps */
   5072  1.139    bouyer         error = wm_ich8_cycle_init(sc);
   5073  1.139    bouyer         if (error)
   5074  1.139    bouyer             break;
   5075  1.139    bouyer 
   5076  1.139    bouyer         hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
   5077  1.139    bouyer         /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
   5078  1.139    bouyer         hsflctl |=  ((size - 1) << HSFCTL_BCOUNT_SHIFT) & HSFCTL_BCOUNT_MASK;
   5079  1.139    bouyer         hsflctl |= ICH_CYCLE_READ << HSFCTL_CYCLE_SHIFT;
   5080  1.139    bouyer         ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
   5081  1.139    bouyer 
   5082  1.139    bouyer         /* Write the last 24 bits of index into Flash Linear address field in
   5083  1.139    bouyer          * Flash Address */
   5084  1.139    bouyer         /* TODO: TBD maybe check the index against the size of flash */
   5085  1.139    bouyer 
   5086  1.139    bouyer         ICH8_FLASH_WRITE32(sc, ICH_FLASH_FADDR, flash_linear_address);
   5087  1.139    bouyer 
   5088  1.139    bouyer         error = wm_ich8_flash_cycle(sc, ICH_FLASH_COMMAND_TIMEOUT);
   5089  1.139    bouyer 
   5090  1.139    bouyer         /* Check if FCERR is set to 1, if set to 1, clear it and try the whole
   5091  1.139    bouyer          * sequence a few more times, else read in (shift in) the Flash Data0,
   5092  1.139    bouyer          * the order is least significant byte first msb to lsb */
   5093  1.139    bouyer         if (error == 0) {
   5094  1.139    bouyer             flash_data = ICH8_FLASH_READ32(sc, ICH_FLASH_FDATA0);
   5095  1.139    bouyer             if (size == 1) {
   5096  1.139    bouyer                 *data = (uint8_t)(flash_data & 0x000000FF);
   5097  1.139    bouyer             } else if (size == 2) {
   5098  1.139    bouyer                 *data = (uint16_t)(flash_data & 0x0000FFFF);
   5099  1.139    bouyer             }
   5100  1.139    bouyer             break;
   5101  1.139    bouyer         } else {
   5102  1.139    bouyer             /* If we've gotten here, then things are probably completely hosed,
   5103  1.139    bouyer              * but if the error condition is detected, it won't hurt to give
   5104  1.139    bouyer              * it another try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
   5105  1.139    bouyer              */
   5106  1.139    bouyer             hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
   5107  1.139    bouyer             if (hsfsts & HSFSTS_ERR) {
   5108  1.139    bouyer                 /* Repeat for some time before giving up. */
   5109  1.139    bouyer                 continue;
   5110  1.139    bouyer             } else if ((hsfsts & HSFSTS_DONE) == 0) {
   5111  1.139    bouyer                 break;
   5112  1.139    bouyer             }
   5113  1.139    bouyer         }
   5114  1.139    bouyer     } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
   5115  1.139    bouyer 
   5116  1.139    bouyer     return error;
   5117  1.139    bouyer }
   5118  1.139    bouyer 
   5119  1.139    bouyer #if 0
   5120  1.139    bouyer /******************************************************************************
   5121  1.139    bouyer  * Reads a single byte from the NVM using the ICH8 flash access registers.
   5122  1.139    bouyer  *
   5123  1.139    bouyer  * sc - pointer to wm_hw structure
   5124  1.139    bouyer  * index - The index of the byte to read.
   5125  1.139    bouyer  * data - Pointer to a byte to store the value read.
   5126  1.139    bouyer  *****************************************************************************/
   5127  1.139    bouyer static int32_t
   5128  1.139    bouyer wm_read_ich8_byte(struct wm_softc *sc, uint32_t index, uint8_t* data)
   5129  1.139    bouyer {
   5130  1.144   msaitoh     int32_t status;
   5131  1.139    bouyer     uint16_t word = 0;
   5132  1.139    bouyer 
   5133  1.139    bouyer     status = wm_read_ich8_data(sc, index, 1, &word);
   5134  1.139    bouyer     if (status == 0) {
   5135  1.139    bouyer         *data = (uint8_t)word;
   5136  1.139    bouyer     }
   5137  1.139    bouyer 
   5138  1.139    bouyer     return status;
   5139  1.139    bouyer }
   5140  1.139    bouyer #endif
   5141  1.139    bouyer 
   5142  1.139    bouyer /******************************************************************************
   5143  1.139    bouyer  * Reads a word from the NVM using the ICH8 flash access registers.
   5144  1.139    bouyer  *
   5145  1.139    bouyer  * sc - pointer to wm_hw structure
   5146  1.139    bouyer  * index - The starting byte index of the word to read.
   5147  1.139    bouyer  * data - Pointer to a word to store the value read.
   5148  1.139    bouyer  *****************************************************************************/
   5149  1.139    bouyer static int32_t
   5150  1.139    bouyer wm_read_ich8_word(struct wm_softc *sc, uint32_t index, uint16_t *data)
   5151  1.139    bouyer {
   5152  1.144   msaitoh     int32_t status;
   5153  1.144   msaitoh 
   5154  1.139    bouyer     status = wm_read_ich8_data(sc, index, 2, data);
   5155  1.139    bouyer     return status;
   5156  1.139    bouyer }
   5157