if_wm.c revision 1.190 1 1.190 msaitoh /* $NetBSD: if_wm.c,v 1.190 2010/01/11 12:29:28 msaitoh Exp $ */
2 1.1 thorpej
3 1.1 thorpej /*
4 1.69 thorpej * Copyright (c) 2001, 2002, 2003, 2004 Wasabi Systems, Inc.
5 1.1 thorpej * All rights reserved.
6 1.1 thorpej *
7 1.1 thorpej * Written by Jason R. Thorpe for Wasabi Systems, Inc.
8 1.1 thorpej *
9 1.1 thorpej * Redistribution and use in source and binary forms, with or without
10 1.1 thorpej * modification, are permitted provided that the following conditions
11 1.1 thorpej * are met:
12 1.1 thorpej * 1. Redistributions of source code must retain the above copyright
13 1.1 thorpej * notice, this list of conditions and the following disclaimer.
14 1.1 thorpej * 2. Redistributions in binary form must reproduce the above copyright
15 1.1 thorpej * notice, this list of conditions and the following disclaimer in the
16 1.1 thorpej * documentation and/or other materials provided with the distribution.
17 1.1 thorpej * 3. All advertising materials mentioning features or use of this software
18 1.1 thorpej * must display the following acknowledgement:
19 1.1 thorpej * This product includes software developed for the NetBSD Project by
20 1.1 thorpej * Wasabi Systems, Inc.
21 1.1 thorpej * 4. The name of Wasabi Systems, Inc. may not be used to endorse
22 1.1 thorpej * or promote products derived from this software without specific prior
23 1.1 thorpej * written permission.
24 1.1 thorpej *
25 1.1 thorpej * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
26 1.1 thorpej * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
27 1.1 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
28 1.1 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL WASABI SYSTEMS, INC
29 1.1 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
30 1.1 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
31 1.1 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
32 1.1 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
33 1.1 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
34 1.1 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
35 1.1 thorpej * POSSIBILITY OF SUCH DAMAGE.
36 1.1 thorpej */
37 1.1 thorpej
38 1.139 bouyer /*******************************************************************************
39 1.139 bouyer
40 1.139 bouyer Copyright (c) 2001-2005, Intel Corporation
41 1.139 bouyer All rights reserved.
42 1.139 bouyer
43 1.139 bouyer Redistribution and use in source and binary forms, with or without
44 1.139 bouyer modification, are permitted provided that the following conditions are met:
45 1.139 bouyer
46 1.139 bouyer 1. Redistributions of source code must retain the above copyright notice,
47 1.139 bouyer this list of conditions and the following disclaimer.
48 1.139 bouyer
49 1.139 bouyer 2. Redistributions in binary form must reproduce the above copyright
50 1.139 bouyer notice, this list of conditions and the following disclaimer in the
51 1.139 bouyer documentation and/or other materials provided with the distribution.
52 1.139 bouyer
53 1.139 bouyer 3. Neither the name of the Intel Corporation nor the names of its
54 1.139 bouyer contributors may be used to endorse or promote products derived from
55 1.139 bouyer this software without specific prior written permission.
56 1.139 bouyer
57 1.139 bouyer THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
58 1.139 bouyer AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
59 1.139 bouyer IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
60 1.139 bouyer ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
61 1.139 bouyer LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
62 1.139 bouyer CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
63 1.139 bouyer SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
64 1.139 bouyer INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
65 1.139 bouyer CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
66 1.139 bouyer ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
67 1.139 bouyer POSSIBILITY OF SUCH DAMAGE.
68 1.139 bouyer
69 1.139 bouyer *******************************************************************************/
70 1.1 thorpej /*
71 1.11 thorpej * Device driver for the Intel i8254x family of Gigabit Ethernet chips.
72 1.1 thorpej *
73 1.1 thorpej * TODO (in order of importance):
74 1.1 thorpej *
75 1.61 thorpej * - Rework how parameters are loaded from the EEPROM.
76 1.1 thorpej */
77 1.38 lukem
78 1.38 lukem #include <sys/cdefs.h>
79 1.190 msaitoh __KERNEL_RCSID(0, "$NetBSD: if_wm.c,v 1.190 2010/01/11 12:29:28 msaitoh Exp $");
80 1.1 thorpej
81 1.1 thorpej #include "bpfilter.h"
82 1.21 itojun #include "rnd.h"
83 1.1 thorpej
84 1.1 thorpej #include <sys/param.h>
85 1.1 thorpej #include <sys/systm.h>
86 1.96 perry #include <sys/callout.h>
87 1.1 thorpej #include <sys/mbuf.h>
88 1.1 thorpej #include <sys/malloc.h>
89 1.1 thorpej #include <sys/kernel.h>
90 1.1 thorpej #include <sys/socket.h>
91 1.1 thorpej #include <sys/ioctl.h>
92 1.1 thorpej #include <sys/errno.h>
93 1.1 thorpej #include <sys/device.h>
94 1.1 thorpej #include <sys/queue.h>
95 1.84 thorpej #include <sys/syslog.h>
96 1.1 thorpej
97 1.1 thorpej #include <uvm/uvm_extern.h> /* for PAGE_SIZE */
98 1.1 thorpej
99 1.21 itojun #if NRND > 0
100 1.21 itojun #include <sys/rnd.h>
101 1.21 itojun #endif
102 1.21 itojun
103 1.1 thorpej #include <net/if.h>
104 1.96 perry #include <net/if_dl.h>
105 1.1 thorpej #include <net/if_media.h>
106 1.1 thorpej #include <net/if_ether.h>
107 1.1 thorpej
108 1.96 perry #if NBPFILTER > 0
109 1.1 thorpej #include <net/bpf.h>
110 1.1 thorpej #endif
111 1.1 thorpej
112 1.1 thorpej #include <netinet/in.h> /* XXX for struct ip */
113 1.1 thorpej #include <netinet/in_systm.h> /* XXX for struct ip */
114 1.1 thorpej #include <netinet/ip.h> /* XXX for struct ip */
115 1.131 yamt #include <netinet/ip6.h> /* XXX for struct ip6_hdr */
116 1.13 thorpej #include <netinet/tcp.h> /* XXX for struct tcphdr */
117 1.1 thorpej
118 1.147 ad #include <sys/bus.h>
119 1.147 ad #include <sys/intr.h>
120 1.1 thorpej #include <machine/endian.h>
121 1.1 thorpej
122 1.1 thorpej #include <dev/mii/mii.h>
123 1.1 thorpej #include <dev/mii/miivar.h>
124 1.1 thorpej #include <dev/mii/mii_bitbang.h>
125 1.127 bouyer #include <dev/mii/ikphyreg.h>
126 1.1 thorpej
127 1.1 thorpej #include <dev/pci/pcireg.h>
128 1.1 thorpej #include <dev/pci/pcivar.h>
129 1.1 thorpej #include <dev/pci/pcidevs.h>
130 1.1 thorpej
131 1.1 thorpej #include <dev/pci/if_wmreg.h>
132 1.182 msaitoh #include <dev/pci/if_wmvar.h>
133 1.1 thorpej
134 1.1 thorpej #ifdef WM_DEBUG
135 1.1 thorpej #define WM_DEBUG_LINK 0x01
136 1.1 thorpej #define WM_DEBUG_TX 0x02
137 1.1 thorpej #define WM_DEBUG_RX 0x04
138 1.1 thorpej #define WM_DEBUG_GMII 0x08
139 1.127 bouyer int wm_debug = WM_DEBUG_TX|WM_DEBUG_RX|WM_DEBUG_LINK|WM_DEBUG_GMII;
140 1.1 thorpej
141 1.1 thorpej #define DPRINTF(x, y) if (wm_debug & (x)) printf y
142 1.1 thorpej #else
143 1.1 thorpej #define DPRINTF(x, y) /* nothing */
144 1.1 thorpej #endif /* WM_DEBUG */
145 1.1 thorpej
146 1.1 thorpej /*
147 1.2 thorpej * Transmit descriptor list size. Due to errata, we can only have
148 1.75 thorpej * 256 hardware descriptors in the ring on < 82544, but we use 4096
149 1.75 thorpej * on >= 82544. We tell the upper layers that they can queue a lot
150 1.75 thorpej * of packets, and we go ahead and manage up to 64 (16 for the i82547)
151 1.75 thorpej * of them at a time.
152 1.75 thorpej *
153 1.75 thorpej * We allow up to 256 (!) DMA segments per packet. Pathological packet
154 1.75 thorpej * chains containing many small mbufs have been observed in zero-copy
155 1.75 thorpej * situations with jumbo frames.
156 1.1 thorpej */
157 1.75 thorpej #define WM_NTXSEGS 256
158 1.2 thorpej #define WM_IFQUEUELEN 256
159 1.74 tron #define WM_TXQUEUELEN_MAX 64
160 1.74 tron #define WM_TXQUEUELEN_MAX_82547 16
161 1.74 tron #define WM_TXQUEUELEN(sc) ((sc)->sc_txnum)
162 1.74 tron #define WM_TXQUEUELEN_MASK(sc) (WM_TXQUEUELEN(sc) - 1)
163 1.74 tron #define WM_TXQUEUE_GC(sc) (WM_TXQUEUELEN(sc) / 8)
164 1.75 thorpej #define WM_NTXDESC_82542 256
165 1.75 thorpej #define WM_NTXDESC_82544 4096
166 1.75 thorpej #define WM_NTXDESC(sc) ((sc)->sc_ntxdesc)
167 1.75 thorpej #define WM_NTXDESC_MASK(sc) (WM_NTXDESC(sc) - 1)
168 1.75 thorpej #define WM_TXDESCSIZE(sc) (WM_NTXDESC(sc) * sizeof(wiseman_txdesc_t))
169 1.75 thorpej #define WM_NEXTTX(sc, x) (((x) + 1) & WM_NTXDESC_MASK(sc))
170 1.74 tron #define WM_NEXTTXS(sc, x) (((x) + 1) & WM_TXQUEUELEN_MASK(sc))
171 1.1 thorpej
172 1.99 matt #define WM_MAXTXDMA round_page(IP_MAXPACKET) /* for TSO */
173 1.82 thorpej
174 1.1 thorpej /*
175 1.1 thorpej * Receive descriptor list size. We have one Rx buffer for normal
176 1.1 thorpej * sized packets. Jumbo packets consume 5 Rx buffers for a full-sized
177 1.10 thorpej * packet. We allocate 256 receive descriptors, each with a 2k
178 1.10 thorpej * buffer (MCLBYTES), which gives us room for 50 jumbo packets.
179 1.1 thorpej */
180 1.10 thorpej #define WM_NRXDESC 256
181 1.1 thorpej #define WM_NRXDESC_MASK (WM_NRXDESC - 1)
182 1.1 thorpej #define WM_NEXTRX(x) (((x) + 1) & WM_NRXDESC_MASK)
183 1.1 thorpej #define WM_PREVRX(x) (((x) - 1) & WM_NRXDESC_MASK)
184 1.1 thorpej
185 1.1 thorpej /*
186 1.1 thorpej * Control structures are DMA'd to the i82542 chip. We allocate them in
187 1.105 skrll * a single clump that maps to a single DMA segment to make several things
188 1.1 thorpej * easier.
189 1.1 thorpej */
190 1.75 thorpej struct wm_control_data_82544 {
191 1.1 thorpej /*
192 1.75 thorpej * The receive descriptors.
193 1.1 thorpej */
194 1.75 thorpej wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
195 1.1 thorpej
196 1.1 thorpej /*
197 1.75 thorpej * The transmit descriptors. Put these at the end, because
198 1.75 thorpej * we might use a smaller number of them.
199 1.1 thorpej */
200 1.75 thorpej wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82544];
201 1.75 thorpej };
202 1.75 thorpej
203 1.75 thorpej struct wm_control_data_82542 {
204 1.1 thorpej wiseman_rxdesc_t wcd_rxdescs[WM_NRXDESC];
205 1.75 thorpej wiseman_txdesc_t wcd_txdescs[WM_NTXDESC_82542];
206 1.1 thorpej };
207 1.1 thorpej
208 1.75 thorpej #define WM_CDOFF(x) offsetof(struct wm_control_data_82544, x)
209 1.1 thorpej #define WM_CDTXOFF(x) WM_CDOFF(wcd_txdescs[(x)])
210 1.1 thorpej #define WM_CDRXOFF(x) WM_CDOFF(wcd_rxdescs[(x)])
211 1.1 thorpej
212 1.1 thorpej /*
213 1.1 thorpej * Software state for transmit jobs.
214 1.1 thorpej */
215 1.1 thorpej struct wm_txsoft {
216 1.1 thorpej struct mbuf *txs_mbuf; /* head of our mbuf chain */
217 1.1 thorpej bus_dmamap_t txs_dmamap; /* our DMA map */
218 1.1 thorpej int txs_firstdesc; /* first descriptor in packet */
219 1.1 thorpej int txs_lastdesc; /* last descriptor in packet */
220 1.4 thorpej int txs_ndesc; /* # of descriptors used */
221 1.1 thorpej };
222 1.1 thorpej
223 1.1 thorpej /*
224 1.1 thorpej * Software state for receive buffers. Each descriptor gets a
225 1.1 thorpej * 2k (MCLBYTES) buffer and a DMA map. For packets which fill
226 1.1 thorpej * more than one buffer, we chain them together.
227 1.1 thorpej */
228 1.1 thorpej struct wm_rxsoft {
229 1.1 thorpej struct mbuf *rxs_mbuf; /* head of our mbuf chain */
230 1.1 thorpej bus_dmamap_t rxs_dmamap; /* our DMA map */
231 1.1 thorpej };
232 1.1 thorpej
233 1.173 msaitoh #define WM_LINKUP_TIMEOUT 50
234 1.173 msaitoh
235 1.1 thorpej /*
236 1.1 thorpej * Software state per device.
237 1.1 thorpej */
238 1.1 thorpej struct wm_softc {
239 1.160 christos device_t sc_dev; /* generic device information */
240 1.1 thorpej bus_space_tag_t sc_st; /* bus space tag */
241 1.1 thorpej bus_space_handle_t sc_sh; /* bus space handle */
242 1.53 thorpej bus_space_tag_t sc_iot; /* I/O space tag */
243 1.53 thorpej bus_space_handle_t sc_ioh; /* I/O space handle */
244 1.139 bouyer bus_space_tag_t sc_flasht; /* flash registers space tag */
245 1.139 bouyer bus_space_handle_t sc_flashh; /* flash registers space handle */
246 1.1 thorpej bus_dma_tag_t sc_dmat; /* bus DMA tag */
247 1.1 thorpej struct ethercom sc_ethercom; /* ethernet common data */
248 1.123 jmcneill pci_chipset_tag_t sc_pc;
249 1.123 jmcneill pcitag_t sc_pcitag;
250 1.1 thorpej
251 1.43 thorpej wm_chip_type sc_type; /* chip type */
252 1.1 thorpej int sc_flags; /* flags; see below */
253 1.179 msaitoh int sc_if_flags; /* last if_flags */
254 1.52 thorpej int sc_bus_speed; /* PCI/PCIX bus speed */
255 1.54 thorpej int sc_pcix_offset; /* PCIX capability register offset */
256 1.71 thorpej int sc_flowflags; /* 802.3x flow control flags */
257 1.1 thorpej
258 1.1 thorpej void *sc_ih; /* interrupt cookie */
259 1.1 thorpej
260 1.44 thorpej int sc_ee_addrbits; /* EEPROM address bits */
261 1.44 thorpej
262 1.1 thorpej struct mii_data sc_mii; /* MII/media information */
263 1.1 thorpej
264 1.142 ad callout_t sc_tick_ch; /* tick callout */
265 1.1 thorpej
266 1.1 thorpej bus_dmamap_t sc_cddmamap; /* control data DMA map */
267 1.1 thorpej #define sc_cddma sc_cddmamap->dm_segs[0].ds_addr
268 1.1 thorpej
269 1.42 thorpej int sc_align_tweak;
270 1.42 thorpej
271 1.1 thorpej /*
272 1.1 thorpej * Software state for the transmit and receive descriptors.
273 1.1 thorpej */
274 1.74 tron int sc_txnum; /* must be a power of two */
275 1.74 tron struct wm_txsoft sc_txsoft[WM_TXQUEUELEN_MAX];
276 1.74 tron struct wm_rxsoft sc_rxsoft[WM_NRXDESC];
277 1.1 thorpej
278 1.1 thorpej /*
279 1.1 thorpej * Control data structures.
280 1.1 thorpej */
281 1.75 thorpej int sc_ntxdesc; /* must be a power of two */
282 1.75 thorpej struct wm_control_data_82544 *sc_control_data;
283 1.1 thorpej #define sc_txdescs sc_control_data->wcd_txdescs
284 1.1 thorpej #define sc_rxdescs sc_control_data->wcd_rxdescs
285 1.1 thorpej
286 1.1 thorpej #ifdef WM_EVENT_COUNTERS
287 1.1 thorpej /* Event counters. */
288 1.1 thorpej struct evcnt sc_ev_txsstall; /* Tx stalled due to no txs */
289 1.1 thorpej struct evcnt sc_ev_txdstall; /* Tx stalled due to no txd */
290 1.78 thorpej struct evcnt sc_ev_txfifo_stall;/* Tx FIFO stalls (82547) */
291 1.4 thorpej struct evcnt sc_ev_txdw; /* Tx descriptor interrupts */
292 1.4 thorpej struct evcnt sc_ev_txqe; /* Tx queue empty interrupts */
293 1.1 thorpej struct evcnt sc_ev_rxintr; /* Rx interrupts */
294 1.1 thorpej struct evcnt sc_ev_linkintr; /* Link interrupts */
295 1.1 thorpej
296 1.1 thorpej struct evcnt sc_ev_rxipsum; /* IP checksums checked in-bound */
297 1.1 thorpej struct evcnt sc_ev_rxtusum; /* TCP/UDP cksums checked in-bound */
298 1.1 thorpej struct evcnt sc_ev_txipsum; /* IP checksums comp. out-bound */
299 1.1 thorpej struct evcnt sc_ev_txtusum; /* TCP/UDP cksums comp. out-bound */
300 1.107 yamt struct evcnt sc_ev_txtusum6; /* TCP/UDP v6 cksums comp. out-bound */
301 1.131 yamt struct evcnt sc_ev_txtso; /* TCP seg offload out-bound (IPv4) */
302 1.131 yamt struct evcnt sc_ev_txtso6; /* TCP seg offload out-bound (IPv6) */
303 1.99 matt struct evcnt sc_ev_txtsopain; /* painful header manip. for TSO */
304 1.1 thorpej
305 1.2 thorpej struct evcnt sc_ev_txseg[WM_NTXSEGS]; /* Tx packets w/ N segments */
306 1.1 thorpej struct evcnt sc_ev_txdrop; /* Tx packets dropped (too many segs) */
307 1.1 thorpej
308 1.1 thorpej struct evcnt sc_ev_tu; /* Tx underrun */
309 1.71 thorpej
310 1.71 thorpej struct evcnt sc_ev_tx_xoff; /* Tx PAUSE(!0) frames */
311 1.71 thorpej struct evcnt sc_ev_tx_xon; /* Tx PAUSE(0) frames */
312 1.71 thorpej struct evcnt sc_ev_rx_xoff; /* Rx PAUSE(!0) frames */
313 1.71 thorpej struct evcnt sc_ev_rx_xon; /* Rx PAUSE(0) frames */
314 1.71 thorpej struct evcnt sc_ev_rx_macctl; /* Rx Unsupported */
315 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
316 1.1 thorpej
317 1.1 thorpej bus_addr_t sc_tdt_reg; /* offset of TDT register */
318 1.1 thorpej
319 1.1 thorpej int sc_txfree; /* number of free Tx descriptors */
320 1.1 thorpej int sc_txnext; /* next ready Tx descriptor */
321 1.1 thorpej
322 1.1 thorpej int sc_txsfree; /* number of free Tx jobs */
323 1.1 thorpej int sc_txsnext; /* next free Tx job */
324 1.1 thorpej int sc_txsdirty; /* dirty Tx jobs */
325 1.1 thorpej
326 1.78 thorpej /* These 5 variables are used only on the 82547. */
327 1.78 thorpej int sc_txfifo_size; /* Tx FIFO size */
328 1.78 thorpej int sc_txfifo_head; /* current head of FIFO */
329 1.78 thorpej uint32_t sc_txfifo_addr; /* internal address of start of FIFO */
330 1.78 thorpej int sc_txfifo_stall; /* Tx FIFO is stalled */
331 1.142 ad callout_t sc_txfifo_ch; /* Tx FIFO stall work-around timer */
332 1.78 thorpej
333 1.1 thorpej bus_addr_t sc_rdt_reg; /* offset of RDT register */
334 1.1 thorpej
335 1.1 thorpej int sc_rxptr; /* next ready Rx descriptor/queue ent */
336 1.1 thorpej int sc_rxdiscard;
337 1.1 thorpej int sc_rxlen;
338 1.1 thorpej struct mbuf *sc_rxhead;
339 1.1 thorpej struct mbuf *sc_rxtail;
340 1.1 thorpej struct mbuf **sc_rxtailp;
341 1.1 thorpej
342 1.1 thorpej uint32_t sc_ctrl; /* prototype CTRL register */
343 1.1 thorpej #if 0
344 1.1 thorpej uint32_t sc_ctrl_ext; /* prototype CTRL_EXT register */
345 1.1 thorpej #endif
346 1.1 thorpej uint32_t sc_icr; /* prototype interrupt bits */
347 1.92 briggs uint32_t sc_itr; /* prototype intr throttling reg */
348 1.1 thorpej uint32_t sc_tctl; /* prototype TCTL register */
349 1.1 thorpej uint32_t sc_rctl; /* prototype RCTL register */
350 1.1 thorpej uint32_t sc_txcw; /* prototype TXCW register */
351 1.1 thorpej uint32_t sc_tipg; /* prototype TIPG register */
352 1.71 thorpej uint32_t sc_fcrtl; /* prototype FCRTL register */
353 1.78 thorpej uint32_t sc_pba; /* prototype PBA register */
354 1.1 thorpej
355 1.1 thorpej int sc_tbi_linkup; /* TBI link status */
356 1.173 msaitoh int sc_tbi_anegticks; /* autonegotiation ticks */
357 1.173 msaitoh int sc_tbi_ticks; /* tbi ticks */
358 1.173 msaitoh int sc_tbi_nrxcfg; /* count of ICR_RXCFG */
359 1.173 msaitoh int sc_tbi_lastnrxcfg; /* count of ICR_RXCFG (on last tick) */
360 1.1 thorpej
361 1.1 thorpej int sc_mchash_type; /* multicast filter offset */
362 1.21 itojun
363 1.21 itojun #if NRND > 0
364 1.21 itojun rndsource_element_t rnd_source; /* random source */
365 1.21 itojun #endif
366 1.139 bouyer int sc_ich8_flash_base;
367 1.139 bouyer int sc_ich8_flash_bank_size;
368 1.1 thorpej };
369 1.1 thorpej
370 1.1 thorpej #define WM_RXCHAIN_RESET(sc) \
371 1.1 thorpej do { \
372 1.1 thorpej (sc)->sc_rxtailp = &(sc)->sc_rxhead; \
373 1.1 thorpej *(sc)->sc_rxtailp = NULL; \
374 1.1 thorpej (sc)->sc_rxlen = 0; \
375 1.1 thorpej } while (/*CONSTCOND*/0)
376 1.1 thorpej
377 1.1 thorpej #define WM_RXCHAIN_LINK(sc, m) \
378 1.1 thorpej do { \
379 1.1 thorpej *(sc)->sc_rxtailp = (sc)->sc_rxtail = (m); \
380 1.1 thorpej (sc)->sc_rxtailp = &(m)->m_next; \
381 1.1 thorpej } while (/*CONSTCOND*/0)
382 1.1 thorpej
383 1.1 thorpej #ifdef WM_EVENT_COUNTERS
384 1.1 thorpej #define WM_EVCNT_INCR(ev) (ev)->ev_count++
385 1.71 thorpej #define WM_EVCNT_ADD(ev, val) (ev)->ev_count += (val)
386 1.1 thorpej #else
387 1.1 thorpej #define WM_EVCNT_INCR(ev) /* nothing */
388 1.71 thorpej #define WM_EVCNT_ADD(ev, val) /* nothing */
389 1.1 thorpej #endif
390 1.1 thorpej
391 1.1 thorpej #define CSR_READ(sc, reg) \
392 1.1 thorpej bus_space_read_4((sc)->sc_st, (sc)->sc_sh, (reg))
393 1.1 thorpej #define CSR_WRITE(sc, reg, val) \
394 1.1 thorpej bus_space_write_4((sc)->sc_st, (sc)->sc_sh, (reg), (val))
395 1.78 thorpej #define CSR_WRITE_FLUSH(sc) \
396 1.78 thorpej (void) CSR_READ((sc), WMREG_STATUS)
397 1.1 thorpej
398 1.139 bouyer #define ICH8_FLASH_READ32(sc, reg) \
399 1.139 bouyer bus_space_read_4((sc)->sc_flasht, (sc)->sc_flashh, (reg))
400 1.139 bouyer #define ICH8_FLASH_WRITE32(sc, reg, data) \
401 1.139 bouyer bus_space_write_4((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
402 1.139 bouyer
403 1.139 bouyer #define ICH8_FLASH_READ16(sc, reg) \
404 1.139 bouyer bus_space_read_2((sc)->sc_flasht, (sc)->sc_flashh, (reg))
405 1.139 bouyer #define ICH8_FLASH_WRITE16(sc, reg, data) \
406 1.139 bouyer bus_space_write_2((sc)->sc_flasht, (sc)->sc_flashh, (reg), (data))
407 1.139 bouyer
408 1.1 thorpej #define WM_CDTXADDR(sc, x) ((sc)->sc_cddma + WM_CDTXOFF((x)))
409 1.1 thorpej #define WM_CDRXADDR(sc, x) ((sc)->sc_cddma + WM_CDRXOFF((x)))
410 1.1 thorpej
411 1.69 thorpej #define WM_CDTXADDR_LO(sc, x) (WM_CDTXADDR((sc), (x)) & 0xffffffffU)
412 1.69 thorpej #define WM_CDTXADDR_HI(sc, x) \
413 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
414 1.69 thorpej (uint64_t)WM_CDTXADDR((sc), (x)) >> 32 : 0)
415 1.69 thorpej
416 1.69 thorpej #define WM_CDRXADDR_LO(sc, x) (WM_CDRXADDR((sc), (x)) & 0xffffffffU)
417 1.69 thorpej #define WM_CDRXADDR_HI(sc, x) \
418 1.69 thorpej (sizeof(bus_addr_t) == 8 ? \
419 1.69 thorpej (uint64_t)WM_CDRXADDR((sc), (x)) >> 32 : 0)
420 1.69 thorpej
421 1.1 thorpej #define WM_CDTXSYNC(sc, x, n, ops) \
422 1.1 thorpej do { \
423 1.1 thorpej int __x, __n; \
424 1.1 thorpej \
425 1.1 thorpej __x = (x); \
426 1.1 thorpej __n = (n); \
427 1.1 thorpej \
428 1.1 thorpej /* If it will wrap around, sync to the end of the ring. */ \
429 1.75 thorpej if ((__x + __n) > WM_NTXDESC(sc)) { \
430 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
431 1.1 thorpej WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * \
432 1.75 thorpej (WM_NTXDESC(sc) - __x), (ops)); \
433 1.75 thorpej __n -= (WM_NTXDESC(sc) - __x); \
434 1.1 thorpej __x = 0; \
435 1.1 thorpej } \
436 1.1 thorpej \
437 1.1 thorpej /* Now sync whatever is left. */ \
438 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
439 1.1 thorpej WM_CDTXOFF(__x), sizeof(wiseman_txdesc_t) * __n, (ops)); \
440 1.1 thorpej } while (/*CONSTCOND*/0)
441 1.1 thorpej
442 1.1 thorpej #define WM_CDRXSYNC(sc, x, ops) \
443 1.1 thorpej do { \
444 1.1 thorpej bus_dmamap_sync((sc)->sc_dmat, (sc)->sc_cddmamap, \
445 1.1 thorpej WM_CDRXOFF((x)), sizeof(wiseman_rxdesc_t), (ops)); \
446 1.1 thorpej } while (/*CONSTCOND*/0)
447 1.1 thorpej
448 1.1 thorpej #define WM_INIT_RXDESC(sc, x) \
449 1.1 thorpej do { \
450 1.1 thorpej struct wm_rxsoft *__rxs = &(sc)->sc_rxsoft[(x)]; \
451 1.1 thorpej wiseman_rxdesc_t *__rxd = &(sc)->sc_rxdescs[(x)]; \
452 1.1 thorpej struct mbuf *__m = __rxs->rxs_mbuf; \
453 1.1 thorpej \
454 1.1 thorpej /* \
455 1.1 thorpej * Note: We scoot the packet forward 2 bytes in the buffer \
456 1.1 thorpej * so that the payload after the Ethernet header is aligned \
457 1.1 thorpej * to a 4-byte boundary. \
458 1.1 thorpej * \
459 1.1 thorpej * XXX BRAINDAMAGE ALERT! \
460 1.1 thorpej * The stupid chip uses the same size for every buffer, which \
461 1.1 thorpej * is set in the Receive Control register. We are using the 2K \
462 1.1 thorpej * size option, but what we REALLY want is (2K - 2)! For this \
463 1.41 tls * reason, we can't "scoot" packets longer than the standard \
464 1.41 tls * Ethernet MTU. On strict-alignment platforms, if the total \
465 1.42 thorpej * size exceeds (2K - 2) we set align_tweak to 0 and let \
466 1.41 tls * the upper layer copy the headers. \
467 1.1 thorpej */ \
468 1.42 thorpej __m->m_data = __m->m_ext.ext_buf + (sc)->sc_align_tweak; \
469 1.1 thorpej \
470 1.69 thorpej wm_set_dma_addr(&__rxd->wrx_addr, \
471 1.69 thorpej __rxs->rxs_dmamap->dm_segs[0].ds_addr + (sc)->sc_align_tweak); \
472 1.1 thorpej __rxd->wrx_len = 0; \
473 1.1 thorpej __rxd->wrx_cksum = 0; \
474 1.1 thorpej __rxd->wrx_status = 0; \
475 1.1 thorpej __rxd->wrx_errors = 0; \
476 1.1 thorpej __rxd->wrx_special = 0; \
477 1.1 thorpej WM_CDRXSYNC((sc), (x), BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE); \
478 1.1 thorpej \
479 1.1 thorpej CSR_WRITE((sc), (sc)->sc_rdt_reg, (x)); \
480 1.1 thorpej } while (/*CONSTCOND*/0)
481 1.1 thorpej
482 1.47 thorpej static void wm_start(struct ifnet *);
483 1.47 thorpej static void wm_watchdog(struct ifnet *);
484 1.135 christos static int wm_ioctl(struct ifnet *, u_long, void *);
485 1.47 thorpej static int wm_init(struct ifnet *);
486 1.47 thorpej static void wm_stop(struct ifnet *, int);
487 1.1 thorpej
488 1.47 thorpej static void wm_reset(struct wm_softc *);
489 1.47 thorpej static void wm_rxdrain(struct wm_softc *);
490 1.47 thorpej static int wm_add_rxbuf(struct wm_softc *, int);
491 1.51 thorpej static int wm_read_eeprom(struct wm_softc *, int, int, u_int16_t *);
492 1.117 msaitoh static int wm_read_eeprom_eerd(struct wm_softc *, int, int, u_int16_t *);
493 1.112 gavan static int wm_validate_eeprom_checksum(struct wm_softc *);
494 1.47 thorpej static void wm_tick(void *);
495 1.1 thorpej
496 1.47 thorpej static void wm_set_filter(struct wm_softc *);
497 1.1 thorpej
498 1.47 thorpej static int wm_intr(void *);
499 1.47 thorpej static void wm_txintr(struct wm_softc *);
500 1.47 thorpej static void wm_rxintr(struct wm_softc *);
501 1.47 thorpej static void wm_linkintr(struct wm_softc *, uint32_t);
502 1.1 thorpej
503 1.47 thorpej static void wm_tbi_mediainit(struct wm_softc *);
504 1.47 thorpej static int wm_tbi_mediachange(struct ifnet *);
505 1.47 thorpej static void wm_tbi_mediastatus(struct ifnet *, struct ifmediareq *);
506 1.1 thorpej
507 1.47 thorpej static void wm_tbi_set_linkled(struct wm_softc *);
508 1.47 thorpej static void wm_tbi_check_link(struct wm_softc *);
509 1.1 thorpej
510 1.47 thorpej static void wm_gmii_reset(struct wm_softc *);
511 1.1 thorpej
512 1.157 dyoung static int wm_gmii_i82543_readreg(device_t, int, int);
513 1.157 dyoung static void wm_gmii_i82543_writereg(device_t, int, int, int);
514 1.1 thorpej
515 1.157 dyoung static int wm_gmii_i82544_readreg(device_t, int, int);
516 1.157 dyoung static void wm_gmii_i82544_writereg(device_t, int, int, int);
517 1.1 thorpej
518 1.157 dyoung static int wm_gmii_i80003_readreg(device_t, int, int);
519 1.157 dyoung static void wm_gmii_i80003_writereg(device_t, int, int, int);
520 1.127 bouyer
521 1.167 msaitoh static int wm_gmii_bm_readreg(device_t, int, int);
522 1.167 msaitoh static void wm_gmii_bm_writereg(device_t, int, int, int);
523 1.167 msaitoh
524 1.157 dyoung static void wm_gmii_statchg(device_t);
525 1.1 thorpej
526 1.47 thorpej static void wm_gmii_mediainit(struct wm_softc *);
527 1.47 thorpej static int wm_gmii_mediachange(struct ifnet *);
528 1.47 thorpej static void wm_gmii_mediastatus(struct ifnet *, struct ifmediareq *);
529 1.1 thorpej
530 1.178 msaitoh static int wm_kmrn_readreg(struct wm_softc *, int);
531 1.178 msaitoh static void wm_kmrn_writereg(struct wm_softc *, int, int);
532 1.127 bouyer
533 1.185 msaitoh static void wm_set_spiaddrsize(struct wm_softc *);
534 1.160 christos static int wm_match(device_t, cfdata_t, void *);
535 1.157 dyoung static void wm_attach(device_t, device_t, void *);
536 1.117 msaitoh static int wm_is_onboard_nvm_eeprom(struct wm_softc *);
537 1.146 msaitoh static void wm_get_auto_rd_done(struct wm_softc *);
538 1.189 msaitoh static void wm_lan_init_done(struct wm_softc *);
539 1.189 msaitoh static void wm_get_cfg_done(struct wm_softc *);
540 1.127 bouyer static int wm_get_swsm_semaphore(struct wm_softc *);
541 1.127 bouyer static void wm_put_swsm_semaphore(struct wm_softc *);
542 1.117 msaitoh static int wm_poll_eerd_eewr_done(struct wm_softc *, int);
543 1.127 bouyer static int wm_get_swfw_semaphore(struct wm_softc *, uint16_t);
544 1.127 bouyer static void wm_put_swfw_semaphore(struct wm_softc *, uint16_t);
545 1.139 bouyer static int wm_get_swfwhw_semaphore(struct wm_softc *);
546 1.139 bouyer static void wm_put_swfwhw_semaphore(struct wm_softc *);
547 1.139 bouyer
548 1.139 bouyer static int wm_read_eeprom_ich8(struct wm_softc *, int, int, uint16_t *);
549 1.139 bouyer static int32_t wm_ich8_cycle_init(struct wm_softc *);
550 1.139 bouyer static int32_t wm_ich8_flash_cycle(struct wm_softc *, uint32_t);
551 1.139 bouyer static int32_t wm_read_ich8_data(struct wm_softc *, uint32_t,
552 1.148 simonb uint32_t, uint16_t *);
553 1.185 msaitoh static int32_t wm_read_ich8_byte(struct wm_softc *, uint32_t, uint8_t *);
554 1.185 msaitoh static int32_t wm_read_ich8_word(struct wm_softc *, uint32_t, uint16_t *);
555 1.169 msaitoh static void wm_82547_txfifo_stall(void *);
556 1.169 msaitoh static int wm_check_mng_mode(struct wm_softc *);
557 1.169 msaitoh static int wm_check_mng_mode_ich8lan(struct wm_softc *);
558 1.169 msaitoh static int wm_check_mng_mode_82574(struct wm_softc *);
559 1.169 msaitoh static int wm_check_mng_mode_generic(struct wm_softc *);
560 1.189 msaitoh static int wm_check_reset_block(struct wm_softc *);
561 1.169 msaitoh static void wm_get_hw_control(struct wm_softc *);
562 1.173 msaitoh static int wm_check_for_link(struct wm_softc *);
563 1.1 thorpej
564 1.160 christos CFATTACH_DECL_NEW(wm, sizeof(struct wm_softc),
565 1.25 thorpej wm_match, wm_attach, NULL, NULL);
566 1.1 thorpej
567 1.1 thorpej /*
568 1.1 thorpej * Devices supported by this driver.
569 1.1 thorpej */
570 1.76 thorpej static const struct wm_product {
571 1.1 thorpej pci_vendor_id_t wmp_vendor;
572 1.1 thorpej pci_product_id_t wmp_product;
573 1.1 thorpej const char *wmp_name;
574 1.43 thorpej wm_chip_type wmp_type;
575 1.1 thorpej int wmp_flags;
576 1.1 thorpej #define WMP_F_1000X 0x01
577 1.1 thorpej #define WMP_F_1000T 0x02
578 1.1 thorpej } wm_products[] = {
579 1.1 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82542,
580 1.1 thorpej "Intel i82542 1000BASE-X Ethernet",
581 1.11 thorpej WM_T_82542_2_1, WMP_F_1000X },
582 1.1 thorpej
583 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_FIBER,
584 1.11 thorpej "Intel i82543GC 1000BASE-X Ethernet",
585 1.11 thorpej WM_T_82543, WMP_F_1000X },
586 1.1 thorpej
587 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82543GC_COPPER,
588 1.11 thorpej "Intel i82543GC 1000BASE-T Ethernet",
589 1.11 thorpej WM_T_82543, WMP_F_1000T },
590 1.1 thorpej
591 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_COPPER,
592 1.11 thorpej "Intel i82544EI 1000BASE-T Ethernet",
593 1.11 thorpej WM_T_82544, WMP_F_1000T },
594 1.1 thorpej
595 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544EI_FIBER,
596 1.11 thorpej "Intel i82544EI 1000BASE-X Ethernet",
597 1.11 thorpej WM_T_82544, WMP_F_1000X },
598 1.1 thorpej
599 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_COPPER,
600 1.1 thorpej "Intel i82544GC 1000BASE-T Ethernet",
601 1.11 thorpej WM_T_82544, WMP_F_1000T },
602 1.1 thorpej
603 1.11 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82544GC_LOM,
604 1.11 thorpej "Intel i82544GC (LOM) 1000BASE-T Ethernet",
605 1.11 thorpej WM_T_82544, WMP_F_1000T },
606 1.1 thorpej
607 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM,
608 1.17 thorpej "Intel i82540EM 1000BASE-T Ethernet",
609 1.34 kent WM_T_82540, WMP_F_1000T },
610 1.34 kent
611 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EM_LOM,
612 1.55 thorpej "Intel i82540EM (LOM) 1000BASE-T Ethernet",
613 1.55 thorpej WM_T_82540, WMP_F_1000T },
614 1.55 thorpej
615 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LOM,
616 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
617 1.34 kent WM_T_82540, WMP_F_1000T },
618 1.34 kent
619 1.34 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP,
620 1.34 kent "Intel i82540EP 1000BASE-T Ethernet",
621 1.33 kent WM_T_82540, WMP_F_1000T },
622 1.33 kent
623 1.33 kent { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82540EP_LP,
624 1.33 kent "Intel i82540EP 1000BASE-T Ethernet",
625 1.17 thorpej WM_T_82540, WMP_F_1000T },
626 1.17 thorpej
627 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_COPPER,
628 1.17 thorpej "Intel i82545EM 1000BASE-T Ethernet",
629 1.17 thorpej WM_T_82545, WMP_F_1000T },
630 1.17 thorpej
631 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_COPPER,
632 1.55 thorpej "Intel i82545GM 1000BASE-T Ethernet",
633 1.55 thorpej WM_T_82545_3, WMP_F_1000T },
634 1.55 thorpej
635 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_FIBER,
636 1.55 thorpej "Intel i82545GM 1000BASE-X Ethernet",
637 1.55 thorpej WM_T_82545_3, WMP_F_1000X },
638 1.55 thorpej #if 0
639 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545GM_SERDES,
640 1.55 thorpej "Intel i82545GM Gigabit Ethernet (SERDES)",
641 1.55 thorpej WM_T_82545_3, WMP_F_SERDES },
642 1.55 thorpej #endif
643 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_COPPER,
644 1.39 thorpej "Intel i82546EB 1000BASE-T Ethernet",
645 1.39 thorpej WM_T_82546, WMP_F_1000T },
646 1.39 thorpej
647 1.39 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_QUAD,
648 1.17 thorpej "Intel i82546EB 1000BASE-T Ethernet",
649 1.17 thorpej WM_T_82546, WMP_F_1000T },
650 1.17 thorpej
651 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82545EM_FIBER,
652 1.17 thorpej "Intel i82545EM 1000BASE-X Ethernet",
653 1.17 thorpej WM_T_82545, WMP_F_1000X },
654 1.17 thorpej
655 1.17 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546EB_FIBER,
656 1.17 thorpej "Intel i82546EB 1000BASE-X Ethernet",
657 1.17 thorpej WM_T_82546, WMP_F_1000X },
658 1.17 thorpej
659 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_COPPER,
660 1.55 thorpej "Intel i82546GB 1000BASE-T Ethernet",
661 1.55 thorpej WM_T_82546_3, WMP_F_1000T },
662 1.55 thorpej
663 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_FIBER,
664 1.55 thorpej "Intel i82546GB 1000BASE-X Ethernet",
665 1.55 thorpej WM_T_82546_3, WMP_F_1000X },
666 1.55 thorpej #if 0
667 1.55 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_SERDES,
668 1.55 thorpej "Intel i82546GB Gigabit Ethernet (SERDES)",
669 1.55 thorpej WM_T_82546_3, WMP_F_SERDES },
670 1.55 thorpej #endif
671 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER,
672 1.127 bouyer "i82546GB quad-port Gigabit Ethernet",
673 1.127 bouyer WM_T_82546_3, WMP_F_1000T },
674 1.127 bouyer
675 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_QUAD_COPPER_KSP3,
676 1.127 bouyer "i82546GB quad-port Gigabit Ethernet (KSP3)",
677 1.127 bouyer WM_T_82546_3, WMP_F_1000T },
678 1.127 bouyer
679 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82546GB_PCIE,
680 1.116 msaitoh "Intel PRO/1000MT (82546GB)",
681 1.116 msaitoh WM_T_82546_3, WMP_F_1000T },
682 1.116 msaitoh
683 1.63 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI,
684 1.63 thorpej "Intel i82541EI 1000BASE-T Ethernet",
685 1.63 thorpej WM_T_82541, WMP_F_1000T },
686 1.63 thorpej
687 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER_LOM,
688 1.116 msaitoh "Intel i82541ER (LOM) 1000BASE-T Ethernet",
689 1.116 msaitoh WM_T_82541, WMP_F_1000T },
690 1.116 msaitoh
691 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541EI_MOBILE,
692 1.57 thorpej "Intel i82541EI Mobile 1000BASE-T Ethernet",
693 1.57 thorpej WM_T_82541, WMP_F_1000T },
694 1.57 thorpej
695 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541ER,
696 1.57 thorpej "Intel i82541ER 1000BASE-T Ethernet",
697 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
698 1.57 thorpej
699 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI,
700 1.57 thorpej "Intel i82541GI 1000BASE-T Ethernet",
701 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
702 1.57 thorpej
703 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541GI_MOBILE,
704 1.57 thorpej "Intel i82541GI Mobile 1000BASE-T Ethernet",
705 1.57 thorpej WM_T_82541_2, WMP_F_1000T },
706 1.57 thorpej
707 1.101 tron { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82541PI,
708 1.101 tron "Intel i82541PI 1000BASE-T Ethernet",
709 1.101 tron WM_T_82541_2, WMP_F_1000T },
710 1.101 tron
711 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI,
712 1.57 thorpej "Intel i82547EI 1000BASE-T Ethernet",
713 1.57 thorpej WM_T_82547, WMP_F_1000T },
714 1.57 thorpej
715 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547EI_MOBILE,
716 1.141 simonb "Intel i82547EI Mobile 1000BASE-T Ethernet",
717 1.116 msaitoh WM_T_82547, WMP_F_1000T },
718 1.116 msaitoh
719 1.57 thorpej { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82547GI,
720 1.57 thorpej "Intel i82547GI 1000BASE-T Ethernet",
721 1.57 thorpej WM_T_82547_2, WMP_F_1000T },
722 1.116 msaitoh
723 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_COPPER,
724 1.116 msaitoh "Intel PRO/1000 PT (82571EB)",
725 1.116 msaitoh WM_T_82571, WMP_F_1000T },
726 1.116 msaitoh
727 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_FIBER,
728 1.116 msaitoh "Intel PRO/1000 PF (82571EB)",
729 1.116 msaitoh WM_T_82571, WMP_F_1000X },
730 1.116 msaitoh #if 0
731 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_SERDES,
732 1.116 msaitoh "Intel PRO/1000 PB (82571EB)",
733 1.116 msaitoh WM_T_82571, WMP_F_SERDES },
734 1.116 msaitoh #endif
735 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571EB_QUAD_COPPER,
736 1.127 bouyer "Intel PRO/1000 QT (82571EB)",
737 1.127 bouyer WM_T_82571, WMP_F_1000T },
738 1.127 bouyer
739 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_COPPER,
740 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
741 1.116 msaitoh WM_T_82572, WMP_F_1000T },
742 1.116 msaitoh
743 1.151 ragge { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82571GB_QUAD_COPPER,
744 1.151 ragge "Intel PRO/1000 PT Quad Port Server Adapter",
745 1.151 ragge WM_T_82571, WMP_F_1000T, },
746 1.151 ragge
747 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_FIBER,
748 1.116 msaitoh "Intel i82572EI 1000baseX Ethernet",
749 1.116 msaitoh WM_T_82572, WMP_F_1000X },
750 1.116 msaitoh #if 0
751 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI_SERDES,
752 1.116 msaitoh "Intel i82572EI Gigabit Ethernet (SERDES)",
753 1.116 msaitoh WM_T_82572, WMP_F_SERDES },
754 1.116 msaitoh #endif
755 1.116 msaitoh
756 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82572EI,
757 1.116 msaitoh "Intel i82572EI 1000baseT Ethernet",
758 1.116 msaitoh WM_T_82572, WMP_F_1000T },
759 1.116 msaitoh
760 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E,
761 1.116 msaitoh "Intel i82573E",
762 1.116 msaitoh WM_T_82573, WMP_F_1000T },
763 1.116 msaitoh
764 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573E_IAMT,
765 1.117 msaitoh "Intel i82573E IAMT",
766 1.116 msaitoh WM_T_82573, WMP_F_1000T },
767 1.116 msaitoh
768 1.116 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82573L,
769 1.116 msaitoh "Intel i82573L Gigabit Ethernet",
770 1.116 msaitoh WM_T_82573, WMP_F_1000T },
771 1.116 msaitoh
772 1.165 sborrill { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82574L,
773 1.165 sborrill "Intel i82574L",
774 1.165 sborrill WM_T_82574, WMP_F_1000T },
775 1.165 sborrill
776 1.185 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82583V,
777 1.185 msaitoh "Intel i82583V",
778 1.185 msaitoh WM_T_82583, WMP_F_1000T },
779 1.185 msaitoh
780 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_DPT,
781 1.127 bouyer "i80003 dual 1000baseT Ethernet",
782 1.127 bouyer WM_T_80003, WMP_F_1000T },
783 1.127 bouyer
784 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_FIB_DPT,
785 1.127 bouyer "i80003 dual 1000baseX Ethernet",
786 1.127 bouyer WM_T_80003, WMP_F_1000T },
787 1.127 bouyer #if 0
788 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_DPT,
789 1.127 bouyer "Intel i80003ES2 dual Gigabit Ethernet (SERDES)",
790 1.127 bouyer WM_T_80003, WMP_F_SERDES },
791 1.127 bouyer #endif
792 1.127 bouyer
793 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_CPR_SPT,
794 1.127 bouyer "Intel i80003 1000baseT Ethernet",
795 1.127 bouyer WM_T_80003, WMP_F_1000T },
796 1.127 bouyer #if 0
797 1.127 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_80K3LAN_SDS_SPT,
798 1.127 bouyer "Intel i80003 Gigabit Ethernet (SERDES)",
799 1.127 bouyer WM_T_80003, WMP_F_SERDES },
800 1.127 bouyer #endif
801 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_AMT,
802 1.139 bouyer "Intel i82801H (M_AMT) LAN Controller",
803 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
804 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_AMT,
805 1.139 bouyer "Intel i82801H (AMT) LAN Controller",
806 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
807 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_LAN,
808 1.139 bouyer "Intel i82801H LAN Controller",
809 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
810 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_LAN,
811 1.139 bouyer "Intel i82801H (IFE) LAN Controller",
812 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
813 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_M_LAN,
814 1.139 bouyer "Intel i82801H (M) LAN Controller",
815 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
816 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_GT,
817 1.139 bouyer "Intel i82801H IFE (GT) LAN Controller",
818 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
819 1.139 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IFE_G,
820 1.139 bouyer "Intel i82801H IFE (G) LAN Controller",
821 1.139 bouyer WM_T_ICH8, WMP_F_1000T },
822 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_AMT,
823 1.144 msaitoh "82801I (AMT) LAN Controller",
824 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
825 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE,
826 1.144 msaitoh "82801I LAN Controller",
827 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
828 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_G,
829 1.144 msaitoh "82801I (G) LAN Controller",
830 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
831 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IFE_GT,
832 1.144 msaitoh "82801I (GT) LAN Controller",
833 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
834 1.144 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_C,
835 1.144 msaitoh "82801I (C) LAN Controller",
836 1.144 msaitoh WM_T_ICH9, WMP_F_1000T },
837 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M,
838 1.162 bouyer "82801I mobile LAN Controller",
839 1.162 bouyer WM_T_ICH9, WMP_F_1000T },
840 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801H_IGP_M_V,
841 1.162 bouyer "82801I mobile (V) LAN Controller",
842 1.162 bouyer WM_T_ICH9, WMP_F_1000T },
843 1.162 bouyer { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801I_IGP_M_AMT,
844 1.162 bouyer "82801I mobile (AMT) LAN Controller",
845 1.162 bouyer WM_T_ICH9, WMP_F_1000T },
846 1.164 markd { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82567LM_3,
847 1.164 markd "82567LM-3 LAN Controller",
848 1.167 msaitoh WM_T_ICH10, WMP_F_1000T },
849 1.167 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82567LF_3,
850 1.167 msaitoh "82567LF-3 LAN Controller",
851 1.167 msaitoh WM_T_ICH10, WMP_F_1000T },
852 1.174 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_82801J_D_BM_LF,
853 1.174 msaitoh "i82801J (LF) LAN Controller",
854 1.174 msaitoh WM_T_ICH10, WMP_F_1000T },
855 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LM,
856 1.190 msaitoh "PCH LAN (82578LM) Controller",
857 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
858 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_M_LC,
859 1.190 msaitoh "PCH LAN (82578LC) Controller",
860 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
861 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DM,
862 1.190 msaitoh "PCH LAN (82578DM) Controller",
863 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
864 1.190 msaitoh { PCI_VENDOR_INTEL, PCI_PRODUCT_INTEL_PCH_D_DC,
865 1.190 msaitoh "PCH LAN (82578DC) Controller",
866 1.190 msaitoh WM_T_PCH, WMP_F_1000T },
867 1.1 thorpej { 0, 0,
868 1.1 thorpej NULL,
869 1.1 thorpej 0, 0 },
870 1.1 thorpej };
871 1.1 thorpej
872 1.2 thorpej #ifdef WM_EVENT_COUNTERS
873 1.75 thorpej static char wm_txseg_evcnt_names[WM_NTXSEGS][sizeof("txsegXXX")];
874 1.2 thorpej #endif /* WM_EVENT_COUNTERS */
875 1.2 thorpej
876 1.53 thorpej #if 0 /* Not currently used */
877 1.110 perry static inline uint32_t
878 1.53 thorpej wm_io_read(struct wm_softc *sc, int reg)
879 1.53 thorpej {
880 1.53 thorpej
881 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
882 1.53 thorpej return (bus_space_read_4(sc->sc_iot, sc->sc_ioh, 4));
883 1.53 thorpej }
884 1.53 thorpej #endif
885 1.53 thorpej
886 1.110 perry static inline void
887 1.53 thorpej wm_io_write(struct wm_softc *sc, int reg, uint32_t val)
888 1.53 thorpej {
889 1.53 thorpej
890 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 0, reg);
891 1.53 thorpej bus_space_write_4(sc->sc_iot, sc->sc_ioh, 4, val);
892 1.53 thorpej }
893 1.53 thorpej
894 1.110 perry static inline void
895 1.110 perry wm_set_dma_addr(volatile wiseman_addr_t *wa, bus_addr_t v)
896 1.69 thorpej {
897 1.69 thorpej wa->wa_low = htole32(v & 0xffffffffU);
898 1.69 thorpej if (sizeof(bus_addr_t) == 8)
899 1.69 thorpej wa->wa_high = htole32((uint64_t) v >> 32);
900 1.69 thorpej else
901 1.69 thorpej wa->wa_high = 0;
902 1.69 thorpej }
903 1.69 thorpej
904 1.185 msaitoh static void
905 1.185 msaitoh wm_set_spiaddrsize(struct wm_softc *sc)
906 1.185 msaitoh {
907 1.185 msaitoh uint32_t reg;
908 1.185 msaitoh
909 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_SPI;
910 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
911 1.185 msaitoh sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 16 : 8;
912 1.185 msaitoh }
913 1.185 msaitoh
914 1.1 thorpej static const struct wm_product *
915 1.1 thorpej wm_lookup(const struct pci_attach_args *pa)
916 1.1 thorpej {
917 1.1 thorpej const struct wm_product *wmp;
918 1.1 thorpej
919 1.1 thorpej for (wmp = wm_products; wmp->wmp_name != NULL; wmp++) {
920 1.1 thorpej if (PCI_VENDOR(pa->pa_id) == wmp->wmp_vendor &&
921 1.1 thorpej PCI_PRODUCT(pa->pa_id) == wmp->wmp_product)
922 1.1 thorpej return (wmp);
923 1.1 thorpej }
924 1.1 thorpej return (NULL);
925 1.1 thorpej }
926 1.1 thorpej
927 1.47 thorpej static int
928 1.160 christos wm_match(device_t parent, cfdata_t cf, void *aux)
929 1.1 thorpej {
930 1.1 thorpej struct pci_attach_args *pa = aux;
931 1.1 thorpej
932 1.1 thorpej if (wm_lookup(pa) != NULL)
933 1.1 thorpej return (1);
934 1.1 thorpej
935 1.1 thorpej return (0);
936 1.1 thorpej }
937 1.1 thorpej
938 1.47 thorpej static void
939 1.157 dyoung wm_attach(device_t parent, device_t self, void *aux)
940 1.1 thorpej {
941 1.157 dyoung struct wm_softc *sc = device_private(self);
942 1.1 thorpej struct pci_attach_args *pa = aux;
943 1.182 msaitoh prop_dictionary_t dict;
944 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
945 1.1 thorpej pci_chipset_tag_t pc = pa->pa_pc;
946 1.1 thorpej pci_intr_handle_t ih;
947 1.75 thorpej size_t cdata_size;
948 1.1 thorpej const char *intrstr = NULL;
949 1.160 christos const char *eetype, *xname;
950 1.1 thorpej bus_space_tag_t memt;
951 1.1 thorpej bus_space_handle_t memh;
952 1.1 thorpej bus_dma_segment_t seg;
953 1.1 thorpej int memh_valid;
954 1.1 thorpej int i, rseg, error;
955 1.1 thorpej const struct wm_product *wmp;
956 1.115 thorpej prop_data_t ea;
957 1.115 thorpej prop_number_t pn;
958 1.1 thorpej uint8_t enaddr[ETHER_ADDR_LEN];
959 1.187 msaitoh uint16_t myea[ETHER_ADDR_LEN / 2], cfg1, cfg2, swdpin, io3;
960 1.1 thorpej pcireg_t preg, memtype;
961 1.44 thorpej uint32_t reg;
962 1.1 thorpej
963 1.160 christos sc->sc_dev = self;
964 1.142 ad callout_init(&sc->sc_tick_ch, 0);
965 1.1 thorpej
966 1.1 thorpej wmp = wm_lookup(pa);
967 1.1 thorpej if (wmp == NULL) {
968 1.1 thorpej printf("\n");
969 1.1 thorpej panic("wm_attach: impossible");
970 1.1 thorpej }
971 1.1 thorpej
972 1.123 jmcneill sc->sc_pc = pa->pa_pc;
973 1.123 jmcneill sc->sc_pcitag = pa->pa_tag;
974 1.123 jmcneill
975 1.69 thorpej if (pci_dma64_available(pa))
976 1.69 thorpej sc->sc_dmat = pa->pa_dmat64;
977 1.69 thorpej else
978 1.69 thorpej sc->sc_dmat = pa->pa_dmat;
979 1.1 thorpej
980 1.1 thorpej preg = PCI_REVISION(pci_conf_read(pc, pa->pa_tag, PCI_CLASS_REG));
981 1.37 thorpej aprint_naive(": Ethernet controller\n");
982 1.37 thorpej aprint_normal(": %s, rev. %d\n", wmp->wmp_name, preg);
983 1.1 thorpej
984 1.1 thorpej sc->sc_type = wmp->wmp_type;
985 1.11 thorpej if (sc->sc_type < WM_T_82543) {
986 1.1 thorpej if (preg < 2) {
987 1.160 christos aprint_error_dev(sc->sc_dev,
988 1.160 christos "i82542 must be at least rev. 2\n");
989 1.1 thorpej return;
990 1.1 thorpej }
991 1.1 thorpej if (preg < 3)
992 1.11 thorpej sc->sc_type = WM_T_82542_2_0;
993 1.1 thorpej }
994 1.1 thorpej
995 1.184 msaitoh /* Set device properties (mactype) */
996 1.182 msaitoh dict = device_properties(sc->sc_dev);
997 1.182 msaitoh prop_dictionary_set_uint32(dict, "mactype", sc->sc_type);
998 1.182 msaitoh
999 1.1 thorpej /*
1000 1.53 thorpej * Map the device. All devices support memory-mapped acccess,
1001 1.53 thorpej * and it is really required for normal operation.
1002 1.1 thorpej */
1003 1.1 thorpej memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_PCI_MMBA);
1004 1.1 thorpej switch (memtype) {
1005 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_32BIT:
1006 1.1 thorpej case PCI_MAPREG_TYPE_MEM | PCI_MAPREG_MEM_TYPE_64BIT:
1007 1.1 thorpej memh_valid = (pci_mapreg_map(pa, WM_PCI_MMBA,
1008 1.1 thorpej memtype, 0, &memt, &memh, NULL, NULL) == 0);
1009 1.1 thorpej break;
1010 1.1 thorpej default:
1011 1.1 thorpej memh_valid = 0;
1012 1.189 msaitoh break;
1013 1.1 thorpej }
1014 1.1 thorpej
1015 1.1 thorpej if (memh_valid) {
1016 1.1 thorpej sc->sc_st = memt;
1017 1.1 thorpej sc->sc_sh = memh;
1018 1.1 thorpej } else {
1019 1.160 christos aprint_error_dev(sc->sc_dev,
1020 1.160 christos "unable to map device registers\n");
1021 1.1 thorpej return;
1022 1.1 thorpej }
1023 1.1 thorpej
1024 1.53 thorpej /*
1025 1.53 thorpej * In addition, i82544 and later support I/O mapped indirect
1026 1.53 thorpej * register access. It is not desirable (nor supported in
1027 1.53 thorpej * this driver) to use it for normal operation, though it is
1028 1.53 thorpej * required to work around bugs in some chip versions.
1029 1.53 thorpej */
1030 1.53 thorpej if (sc->sc_type >= WM_T_82544) {
1031 1.53 thorpej /* First we have to find the I/O BAR. */
1032 1.53 thorpej for (i = PCI_MAPREG_START; i < PCI_MAPREG_END; i += 4) {
1033 1.53 thorpej if (pci_mapreg_type(pa->pa_pc, pa->pa_tag, i) ==
1034 1.53 thorpej PCI_MAPREG_TYPE_IO)
1035 1.53 thorpej break;
1036 1.53 thorpej }
1037 1.53 thorpej if (i == PCI_MAPREG_END)
1038 1.160 christos aprint_error_dev(sc->sc_dev,
1039 1.160 christos "WARNING: unable to find I/O BAR\n");
1040 1.88 briggs else {
1041 1.88 briggs /*
1042 1.88 briggs * The i8254x doesn't apparently respond when the
1043 1.88 briggs * I/O BAR is 0, which looks somewhat like it's not
1044 1.88 briggs * been configured.
1045 1.88 briggs */
1046 1.88 briggs preg = pci_conf_read(pc, pa->pa_tag, i);
1047 1.88 briggs if (PCI_MAPREG_MEM_ADDR(preg) == 0) {
1048 1.160 christos aprint_error_dev(sc->sc_dev,
1049 1.160 christos "WARNING: I/O BAR at zero.\n");
1050 1.88 briggs } else if (pci_mapreg_map(pa, i, PCI_MAPREG_TYPE_IO,
1051 1.53 thorpej 0, &sc->sc_iot, &sc->sc_ioh,
1052 1.88 briggs NULL, NULL) == 0) {
1053 1.88 briggs sc->sc_flags |= WM_F_IOH_VALID;
1054 1.88 briggs } else {
1055 1.160 christos aprint_error_dev(sc->sc_dev,
1056 1.160 christos "WARNING: unable to map I/O space\n");
1057 1.88 briggs }
1058 1.88 briggs }
1059 1.88 briggs
1060 1.53 thorpej }
1061 1.53 thorpej
1062 1.11 thorpej /* Enable bus mastering. Disable MWI on the i82542 2.0. */
1063 1.1 thorpej preg = pci_conf_read(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG);
1064 1.1 thorpej preg |= PCI_COMMAND_MASTER_ENABLE;
1065 1.11 thorpej if (sc->sc_type < WM_T_82542_2_1)
1066 1.1 thorpej preg &= ~PCI_COMMAND_INVALIDATE_ENABLE;
1067 1.1 thorpej pci_conf_write(pc, pa->pa_tag, PCI_COMMAND_STATUS_REG, preg);
1068 1.1 thorpej
1069 1.122 christos /* power up chip */
1070 1.157 dyoung if ((error = pci_activate(pa->pa_pc, pa->pa_tag, self,
1071 1.122 christos NULL)) && error != EOPNOTSUPP) {
1072 1.160 christos aprint_error_dev(sc->sc_dev, "cannot activate %d\n", error);
1073 1.122 christos return;
1074 1.1 thorpej }
1075 1.1 thorpej
1076 1.1 thorpej /*
1077 1.1 thorpej * Map and establish our interrupt.
1078 1.1 thorpej */
1079 1.1 thorpej if (pci_intr_map(pa, &ih)) {
1080 1.160 christos aprint_error_dev(sc->sc_dev, "unable to map interrupt\n");
1081 1.1 thorpej return;
1082 1.1 thorpej }
1083 1.1 thorpej intrstr = pci_intr_string(pc, ih);
1084 1.1 thorpej sc->sc_ih = pci_intr_establish(pc, ih, IPL_NET, wm_intr, sc);
1085 1.1 thorpej if (sc->sc_ih == NULL) {
1086 1.160 christos aprint_error_dev(sc->sc_dev, "unable to establish interrupt");
1087 1.1 thorpej if (intrstr != NULL)
1088 1.181 njoly aprint_error(" at %s", intrstr);
1089 1.181 njoly aprint_error("\n");
1090 1.1 thorpej return;
1091 1.1 thorpej }
1092 1.160 christos aprint_normal_dev(sc->sc_dev, "interrupting at %s\n", intrstr);
1093 1.52 thorpej
1094 1.52 thorpej /*
1095 1.52 thorpej * Determine a few things about the bus we're connected to.
1096 1.52 thorpej */
1097 1.52 thorpej if (sc->sc_type < WM_T_82543) {
1098 1.52 thorpej /* We don't really know the bus characteristics here. */
1099 1.52 thorpej sc->sc_bus_speed = 33;
1100 1.73 tron } else if (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) {
1101 1.73 tron /*
1102 1.73 tron * CSA (Communication Streaming Architecture) is about as fast
1103 1.73 tron * a 32-bit 66MHz PCI Bus.
1104 1.73 tron */
1105 1.73 tron sc->sc_flags |= WM_F_CSA;
1106 1.73 tron sc->sc_bus_speed = 66;
1107 1.160 christos aprint_verbose_dev(sc->sc_dev,
1108 1.160 christos "Communication Streaming Architecture\n");
1109 1.78 thorpej if (sc->sc_type == WM_T_82547) {
1110 1.142 ad callout_init(&sc->sc_txfifo_ch, 0);
1111 1.78 thorpej callout_setfunc(&sc->sc_txfifo_ch,
1112 1.78 thorpej wm_82547_txfifo_stall, sc);
1113 1.160 christos aprint_verbose_dev(sc->sc_dev,
1114 1.160 christos "using 82547 Tx FIFO stall work-around\n");
1115 1.78 thorpej }
1116 1.116 msaitoh } else if (sc->sc_type >= WM_T_82571) {
1117 1.139 bouyer sc->sc_flags |= WM_F_PCIE;
1118 1.167 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
1119 1.190 msaitoh && (sc->sc_type != WM_T_ICH10)
1120 1.190 msaitoh && (sc->sc_type != WM_T_PCH))
1121 1.139 bouyer sc->sc_flags |= WM_F_EEPROM_SEMAPHORE;
1122 1.160 christos aprint_verbose_dev(sc->sc_dev, "PCI-Express bus\n");
1123 1.73 tron } else {
1124 1.52 thorpej reg = CSR_READ(sc, WMREG_STATUS);
1125 1.52 thorpej if (reg & STATUS_BUS64)
1126 1.52 thorpej sc->sc_flags |= WM_F_BUS64;
1127 1.176 msaitoh if ((reg & STATUS_PCIX_MODE) != 0) {
1128 1.54 thorpej pcireg_t pcix_cmd, pcix_sts, bytecnt, maxb;
1129 1.54 thorpej
1130 1.52 thorpej sc->sc_flags |= WM_F_PCIX;
1131 1.54 thorpej if (pci_get_capability(pa->pa_pc, pa->pa_tag,
1132 1.54 thorpej PCI_CAP_PCIX,
1133 1.54 thorpej &sc->sc_pcix_offset, NULL) == 0)
1134 1.160 christos aprint_error_dev(sc->sc_dev,
1135 1.160 christos "unable to find PCIX capability\n");
1136 1.54 thorpej else if (sc->sc_type != WM_T_82545_3 &&
1137 1.54 thorpej sc->sc_type != WM_T_82546_3) {
1138 1.54 thorpej /*
1139 1.54 thorpej * Work around a problem caused by the BIOS
1140 1.54 thorpej * setting the max memory read byte count
1141 1.54 thorpej * incorrectly.
1142 1.54 thorpej */
1143 1.54 thorpej pcix_cmd = pci_conf_read(pa->pa_pc, pa->pa_tag,
1144 1.54 thorpej sc->sc_pcix_offset + PCI_PCIX_CMD);
1145 1.54 thorpej pcix_sts = pci_conf_read(pa->pa_pc, pa->pa_tag,
1146 1.54 thorpej sc->sc_pcix_offset + PCI_PCIX_STATUS);
1147 1.54 thorpej
1148 1.54 thorpej bytecnt =
1149 1.54 thorpej (pcix_cmd & PCI_PCIX_CMD_BYTECNT_MASK) >>
1150 1.54 thorpej PCI_PCIX_CMD_BYTECNT_SHIFT;
1151 1.54 thorpej maxb =
1152 1.54 thorpej (pcix_sts & PCI_PCIX_STATUS_MAXB_MASK) >>
1153 1.54 thorpej PCI_PCIX_STATUS_MAXB_SHIFT;
1154 1.54 thorpej if (bytecnt > maxb) {
1155 1.160 christos aprint_verbose_dev(sc->sc_dev,
1156 1.160 christos "resetting PCI-X MMRBC: %d -> %d\n",
1157 1.54 thorpej 512 << bytecnt, 512 << maxb);
1158 1.54 thorpej pcix_cmd = (pcix_cmd &
1159 1.54 thorpej ~PCI_PCIX_CMD_BYTECNT_MASK) |
1160 1.54 thorpej (maxb << PCI_PCIX_CMD_BYTECNT_SHIFT);
1161 1.54 thorpej pci_conf_write(pa->pa_pc, pa->pa_tag,
1162 1.54 thorpej sc->sc_pcix_offset + PCI_PCIX_CMD,
1163 1.54 thorpej pcix_cmd);
1164 1.54 thorpej }
1165 1.54 thorpej }
1166 1.54 thorpej }
1167 1.52 thorpej /*
1168 1.52 thorpej * The quad port adapter is special; it has a PCIX-PCIX
1169 1.52 thorpej * bridge on the board, and can run the secondary bus at
1170 1.52 thorpej * a higher speed.
1171 1.52 thorpej */
1172 1.52 thorpej if (wmp->wmp_product == PCI_PRODUCT_INTEL_82546EB_QUAD) {
1173 1.52 thorpej sc->sc_bus_speed = (sc->sc_flags & WM_F_PCIX) ? 120
1174 1.52 thorpej : 66;
1175 1.52 thorpej } else if (sc->sc_flags & WM_F_PCIX) {
1176 1.62 thorpej switch (reg & STATUS_PCIXSPD_MASK) {
1177 1.52 thorpej case STATUS_PCIXSPD_50_66:
1178 1.52 thorpej sc->sc_bus_speed = 66;
1179 1.52 thorpej break;
1180 1.52 thorpej case STATUS_PCIXSPD_66_100:
1181 1.52 thorpej sc->sc_bus_speed = 100;
1182 1.52 thorpej break;
1183 1.52 thorpej case STATUS_PCIXSPD_100_133:
1184 1.52 thorpej sc->sc_bus_speed = 133;
1185 1.52 thorpej break;
1186 1.52 thorpej default:
1187 1.160 christos aprint_error_dev(sc->sc_dev,
1188 1.158 cegger "unknown PCIXSPD %d; assuming 66MHz\n",
1189 1.62 thorpej reg & STATUS_PCIXSPD_MASK);
1190 1.52 thorpej sc->sc_bus_speed = 66;
1191 1.189 msaitoh break;
1192 1.52 thorpej }
1193 1.52 thorpej } else
1194 1.52 thorpej sc->sc_bus_speed = (reg & STATUS_PCI66) ? 66 : 33;
1195 1.160 christos aprint_verbose_dev(sc->sc_dev, "%d-bit %dMHz %s bus\n",
1196 1.52 thorpej (sc->sc_flags & WM_F_BUS64) ? 64 : 32, sc->sc_bus_speed,
1197 1.52 thorpej (sc->sc_flags & WM_F_PCIX) ? "PCIX" : "PCI");
1198 1.52 thorpej }
1199 1.1 thorpej
1200 1.1 thorpej /*
1201 1.1 thorpej * Allocate the control data structures, and create and load the
1202 1.1 thorpej * DMA map for it.
1203 1.69 thorpej *
1204 1.69 thorpej * NOTE: All Tx descriptors must be in the same 4G segment of
1205 1.69 thorpej * memory. So must Rx descriptors. We simplify by allocating
1206 1.69 thorpej * both sets within the same 4G segment.
1207 1.1 thorpej */
1208 1.75 thorpej WM_NTXDESC(sc) = sc->sc_type < WM_T_82544 ?
1209 1.75 thorpej WM_NTXDESC_82542 : WM_NTXDESC_82544;
1210 1.75 thorpej cdata_size = sc->sc_type < WM_T_82544 ?
1211 1.75 thorpej sizeof(struct wm_control_data_82542) :
1212 1.75 thorpej sizeof(struct wm_control_data_82544);
1213 1.75 thorpej if ((error = bus_dmamem_alloc(sc->sc_dmat, cdata_size, PAGE_SIZE,
1214 1.75 thorpej (bus_size_t) 0x100000000ULL,
1215 1.69 thorpej &seg, 1, &rseg, 0)) != 0) {
1216 1.160 christos aprint_error_dev(sc->sc_dev,
1217 1.158 cegger "unable to allocate control data, error = %d\n",
1218 1.158 cegger error);
1219 1.1 thorpej goto fail_0;
1220 1.1 thorpej }
1221 1.1 thorpej
1222 1.75 thorpej if ((error = bus_dmamem_map(sc->sc_dmat, &seg, rseg, cdata_size,
1223 1.155 rafal (void **)&sc->sc_control_data,
1224 1.155 rafal BUS_DMA_COHERENT)) != 0) {
1225 1.160 christos aprint_error_dev(sc->sc_dev,
1226 1.160 christos "unable to map control data, error = %d\n", error);
1227 1.1 thorpej goto fail_1;
1228 1.1 thorpej }
1229 1.1 thorpej
1230 1.75 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, cdata_size, 1, cdata_size,
1231 1.75 thorpej 0, 0, &sc->sc_cddmamap)) != 0) {
1232 1.160 christos aprint_error_dev(sc->sc_dev,
1233 1.160 christos "unable to create control data DMA map, error = %d\n",
1234 1.160 christos error);
1235 1.1 thorpej goto fail_2;
1236 1.1 thorpej }
1237 1.1 thorpej
1238 1.1 thorpej if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_cddmamap,
1239 1.75 thorpej sc->sc_control_data, cdata_size, NULL,
1240 1.69 thorpej 0)) != 0) {
1241 1.160 christos aprint_error_dev(sc->sc_dev,
1242 1.158 cegger "unable to load control data DMA map, error = %d\n",
1243 1.158 cegger error);
1244 1.1 thorpej goto fail_3;
1245 1.1 thorpej }
1246 1.1 thorpej
1247 1.1 thorpej /*
1248 1.1 thorpej * Create the transmit buffer DMA maps.
1249 1.1 thorpej */
1250 1.74 tron WM_TXQUEUELEN(sc) =
1251 1.74 tron (sc->sc_type == WM_T_82547 || sc->sc_type == WM_T_82547_2) ?
1252 1.74 tron WM_TXQUEUELEN_MAX_82547 : WM_TXQUEUELEN_MAX;
1253 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
1254 1.82 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, WM_MAXTXDMA,
1255 1.79 thorpej WM_NTXSEGS, WTX_MAX_LEN, 0, 0,
1256 1.69 thorpej &sc->sc_txsoft[i].txs_dmamap)) != 0) {
1257 1.160 christos aprint_error_dev(sc->sc_dev,
1258 1.160 christos "unable to create Tx DMA map %d, error = %d\n",
1259 1.160 christos i, error);
1260 1.1 thorpej goto fail_4;
1261 1.1 thorpej }
1262 1.1 thorpej }
1263 1.1 thorpej
1264 1.1 thorpej /*
1265 1.1 thorpej * Create the receive buffer DMA maps.
1266 1.1 thorpej */
1267 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
1268 1.1 thorpej if ((error = bus_dmamap_create(sc->sc_dmat, MCLBYTES, 1,
1269 1.69 thorpej MCLBYTES, 0, 0,
1270 1.69 thorpej &sc->sc_rxsoft[i].rxs_dmamap)) != 0) {
1271 1.160 christos aprint_error_dev(sc->sc_dev,
1272 1.160 christos "unable to create Rx DMA map %d error = %d\n",
1273 1.160 christos i, error);
1274 1.1 thorpej goto fail_5;
1275 1.1 thorpej }
1276 1.1 thorpej sc->sc_rxsoft[i].rxs_mbuf = NULL;
1277 1.1 thorpej }
1278 1.1 thorpej
1279 1.127 bouyer /* clear interesting stat counters */
1280 1.127 bouyer CSR_READ(sc, WMREG_COLC);
1281 1.127 bouyer CSR_READ(sc, WMREG_RXERRC);
1282 1.127 bouyer
1283 1.1 thorpej /*
1284 1.1 thorpej * Reset the chip to a known state.
1285 1.1 thorpej */
1286 1.1 thorpej wm_reset(sc);
1287 1.1 thorpej
1288 1.169 msaitoh switch (sc->sc_type) {
1289 1.169 msaitoh case WM_T_82571:
1290 1.169 msaitoh case WM_T_82572:
1291 1.169 msaitoh case WM_T_82573:
1292 1.169 msaitoh case WM_T_82574:
1293 1.185 msaitoh case WM_T_82583:
1294 1.169 msaitoh case WM_T_80003:
1295 1.169 msaitoh case WM_T_ICH8:
1296 1.169 msaitoh case WM_T_ICH9:
1297 1.169 msaitoh case WM_T_ICH10:
1298 1.190 msaitoh case WM_T_PCH:
1299 1.169 msaitoh if (wm_check_mng_mode(sc) != 0)
1300 1.169 msaitoh wm_get_hw_control(sc);
1301 1.169 msaitoh break;
1302 1.169 msaitoh default:
1303 1.169 msaitoh break;
1304 1.169 msaitoh }
1305 1.169 msaitoh
1306 1.1 thorpej /*
1307 1.44 thorpej * Get some information about the EEPROM.
1308 1.44 thorpej */
1309 1.185 msaitoh switch (sc->sc_type) {
1310 1.185 msaitoh case WM_T_82542_2_0:
1311 1.185 msaitoh case WM_T_82542_2_1:
1312 1.185 msaitoh case WM_T_82543:
1313 1.185 msaitoh case WM_T_82544:
1314 1.185 msaitoh /* Microwire */
1315 1.185 msaitoh sc->sc_ee_addrbits = 6;
1316 1.185 msaitoh break;
1317 1.185 msaitoh case WM_T_82540:
1318 1.185 msaitoh case WM_T_82545:
1319 1.185 msaitoh case WM_T_82545_3:
1320 1.185 msaitoh case WM_T_82546:
1321 1.185 msaitoh case WM_T_82546_3:
1322 1.185 msaitoh /* Microwire */
1323 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1324 1.185 msaitoh if (reg & EECD_EE_SIZE)
1325 1.185 msaitoh sc->sc_ee_addrbits = 8;
1326 1.185 msaitoh else
1327 1.185 msaitoh sc->sc_ee_addrbits = 6;
1328 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1329 1.185 msaitoh break;
1330 1.185 msaitoh case WM_T_82541:
1331 1.185 msaitoh case WM_T_82541_2:
1332 1.185 msaitoh case WM_T_82547:
1333 1.185 msaitoh case WM_T_82547_2:
1334 1.185 msaitoh reg = CSR_READ(sc, WMREG_EECD);
1335 1.185 msaitoh if (reg & EECD_EE_TYPE) {
1336 1.185 msaitoh /* SPI */
1337 1.185 msaitoh wm_set_spiaddrsize(sc);
1338 1.185 msaitoh } else
1339 1.185 msaitoh /* Microwire */
1340 1.185 msaitoh sc->sc_ee_addrbits = (reg & EECD_EE_ABITS) ? 8 : 6;
1341 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1342 1.185 msaitoh break;
1343 1.185 msaitoh case WM_T_82571:
1344 1.185 msaitoh case WM_T_82572:
1345 1.185 msaitoh /* SPI */
1346 1.185 msaitoh wm_set_spiaddrsize(sc);
1347 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_HANDSHAKE;
1348 1.185 msaitoh break;
1349 1.185 msaitoh case WM_T_82573:
1350 1.185 msaitoh case WM_T_82574:
1351 1.185 msaitoh case WM_T_82583:
1352 1.185 msaitoh if (wm_is_onboard_nvm_eeprom(sc) == 0)
1353 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH;
1354 1.185 msaitoh else {
1355 1.185 msaitoh /* SPI */
1356 1.185 msaitoh wm_set_spiaddrsize(sc);
1357 1.185 msaitoh }
1358 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR;
1359 1.185 msaitoh break;
1360 1.185 msaitoh case WM_T_80003:
1361 1.185 msaitoh /* SPI */
1362 1.185 msaitoh wm_set_spiaddrsize(sc);
1363 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_EERDEEWR | WM_F_SWFW_SYNC;
1364 1.185 msaitoh break;
1365 1.185 msaitoh case WM_T_ICH8:
1366 1.185 msaitoh case WM_T_ICH9:
1367 1.185 msaitoh /* Check whether EEPROM is present or not */
1368 1.185 msaitoh if ((CSR_READ(sc, WMREG_EECD) & EECD_EE_PRES) == 0) {
1369 1.185 msaitoh /* Not found */
1370 1.185 msaitoh aprint_error_dev(sc->sc_dev,
1371 1.185 msaitoh "EEPROM PRESENT bit isn't set\n");
1372 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
1373 1.185 msaitoh }
1374 1.185 msaitoh /* FALLTHROUGH */
1375 1.185 msaitoh case WM_T_ICH10:
1376 1.190 msaitoh case WM_T_PCH:
1377 1.185 msaitoh /* FLASH */
1378 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_FLASH | WM_F_SWFWHW_SYNC;
1379 1.139 bouyer memtype = pci_mapreg_type(pa->pa_pc, pa->pa_tag, WM_ICH8_FLASH);
1380 1.139 bouyer if (pci_mapreg_map(pa, WM_ICH8_FLASH, memtype, 0,
1381 1.139 bouyer &sc->sc_flasht, &sc->sc_flashh, NULL, NULL)) {
1382 1.160 christos aprint_error_dev(sc->sc_dev,
1383 1.160 christos "can't map FLASH registers\n");
1384 1.139 bouyer return;
1385 1.139 bouyer }
1386 1.185 msaitoh reg = ICH8_FLASH_READ32(sc, ICH_FLASH_GFPREG);
1387 1.185 msaitoh sc->sc_ich8_flash_base = (reg & ICH_GFPREG_BASE_MASK) *
1388 1.139 bouyer ICH_FLASH_SECTOR_SIZE;
1389 1.139 bouyer sc->sc_ich8_flash_bank_size =
1390 1.185 msaitoh ((reg >> 16) & ICH_GFPREG_BASE_MASK) + 1;
1391 1.139 bouyer sc->sc_ich8_flash_bank_size -=
1392 1.185 msaitoh (reg & ICH_GFPREG_BASE_MASK);
1393 1.139 bouyer sc->sc_ich8_flash_bank_size *= ICH_FLASH_SECTOR_SIZE;
1394 1.139 bouyer sc->sc_ich8_flash_bank_size /= 2 * sizeof(uint16_t);
1395 1.185 msaitoh break;
1396 1.185 msaitoh default:
1397 1.185 msaitoh break;
1398 1.44 thorpej }
1399 1.112 gavan
1400 1.112 gavan /*
1401 1.112 gavan * Defer printing the EEPROM type until after verifying the checksum
1402 1.112 gavan * This allows the EEPROM type to be printed correctly in the case
1403 1.112 gavan * that no EEPROM is attached.
1404 1.112 gavan */
1405 1.185 msaitoh /*
1406 1.185 msaitoh * Validate the EEPROM checksum. If the checksum fails, flag
1407 1.185 msaitoh * this for later, so we can fail future reads from the EEPROM.
1408 1.185 msaitoh */
1409 1.185 msaitoh if (wm_validate_eeprom_checksum(sc)) {
1410 1.169 msaitoh /*
1411 1.185 msaitoh * Read twice again because some PCI-e parts fail the
1412 1.185 msaitoh * first check due to the link being in sleep state.
1413 1.169 msaitoh */
1414 1.185 msaitoh if (wm_validate_eeprom_checksum(sc))
1415 1.185 msaitoh sc->sc_flags |= WM_F_EEPROM_INVALID;
1416 1.169 msaitoh }
1417 1.185 msaitoh
1418 1.184 msaitoh /* Set device properties (macflags) */
1419 1.183 msaitoh prop_dictionary_set_uint32(dict, "macflags", sc->sc_flags);
1420 1.112 gavan
1421 1.113 gavan if (sc->sc_flags & WM_F_EEPROM_INVALID)
1422 1.160 christos aprint_verbose_dev(sc->sc_dev, "No EEPROM\n");
1423 1.117 msaitoh else if (sc->sc_flags & WM_F_EEPROM_FLASH) {
1424 1.160 christos aprint_verbose_dev(sc->sc_dev, "FLASH\n");
1425 1.117 msaitoh } else {
1426 1.112 gavan if (sc->sc_flags & WM_F_EEPROM_SPI)
1427 1.112 gavan eetype = "SPI";
1428 1.112 gavan else
1429 1.112 gavan eetype = "MicroWire";
1430 1.160 christos aprint_verbose_dev(sc->sc_dev,
1431 1.160 christos "%u word (%d address bits) %s EEPROM\n",
1432 1.158 cegger 1U << sc->sc_ee_addrbits,
1433 1.112 gavan sc->sc_ee_addrbits, eetype);
1434 1.112 gavan }
1435 1.112 gavan
1436 1.113 gavan /*
1437 1.113 gavan * Read the Ethernet address from the EEPROM, if not first found
1438 1.113 gavan * in device properties.
1439 1.113 gavan */
1440 1.182 msaitoh ea = prop_dictionary_get(dict, "mac-addr");
1441 1.115 thorpej if (ea != NULL) {
1442 1.115 thorpej KASSERT(prop_object_type(ea) == PROP_TYPE_DATA);
1443 1.115 thorpej KASSERT(prop_data_size(ea) == ETHER_ADDR_LEN);
1444 1.115 thorpej memcpy(enaddr, prop_data_data_nocopy(ea), ETHER_ADDR_LEN);
1445 1.115 thorpej } else {
1446 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_MACADDR,
1447 1.113 gavan sizeof(myea) / sizeof(myea[0]), myea)) {
1448 1.160 christos aprint_error_dev(sc->sc_dev,
1449 1.160 christos "unable to read Ethernet address\n");
1450 1.113 gavan return;
1451 1.113 gavan }
1452 1.113 gavan enaddr[0] = myea[0] & 0xff;
1453 1.113 gavan enaddr[1] = myea[0] >> 8;
1454 1.113 gavan enaddr[2] = myea[1] & 0xff;
1455 1.113 gavan enaddr[3] = myea[1] >> 8;
1456 1.113 gavan enaddr[4] = myea[2] & 0xff;
1457 1.113 gavan enaddr[5] = myea[2] >> 8;
1458 1.113 gavan }
1459 1.1 thorpej
1460 1.17 thorpej /*
1461 1.17 thorpej * Toggle the LSB of the MAC address on the second port
1462 1.121 msaitoh * of the dual port controller.
1463 1.17 thorpej */
1464 1.121 msaitoh if (sc->sc_type == WM_T_82546 || sc->sc_type == WM_T_82546_3
1465 1.127 bouyer || sc->sc_type == WM_T_82571 || sc->sc_type == WM_T_80003) {
1466 1.17 thorpej if ((CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1)
1467 1.17 thorpej enaddr[5] ^= 1;
1468 1.17 thorpej }
1469 1.17 thorpej
1470 1.160 christos aprint_normal_dev(sc->sc_dev, "Ethernet address %s\n",
1471 1.1 thorpej ether_sprintf(enaddr));
1472 1.1 thorpej
1473 1.1 thorpej /*
1474 1.1 thorpej * Read the config info from the EEPROM, and set up various
1475 1.1 thorpej * bits in the control registers based on their contents.
1476 1.1 thorpej */
1477 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg1");
1478 1.115 thorpej if (pn != NULL) {
1479 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1480 1.115 thorpej cfg1 = (uint16_t) prop_number_integer_value(pn);
1481 1.115 thorpej } else {
1482 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_CFG1, 1, &cfg1)) {
1483 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG1\n");
1484 1.113 gavan return;
1485 1.113 gavan }
1486 1.51 thorpej }
1487 1.115 thorpej
1488 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-cfg2");
1489 1.115 thorpej if (pn != NULL) {
1490 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1491 1.115 thorpej cfg2 = (uint16_t) prop_number_integer_value(pn);
1492 1.115 thorpej } else {
1493 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &cfg2)) {
1494 1.160 christos aprint_error_dev(sc->sc_dev, "unable to read CFG2\n");
1495 1.113 gavan return;
1496 1.113 gavan }
1497 1.51 thorpej }
1498 1.115 thorpej
1499 1.51 thorpej if (sc->sc_type >= WM_T_82544) {
1500 1.182 msaitoh pn = prop_dictionary_get(dict, "i82543-swdpin");
1501 1.115 thorpej if (pn != NULL) {
1502 1.115 thorpej KASSERT(prop_object_type(pn) == PROP_TYPE_NUMBER);
1503 1.115 thorpej swdpin = (uint16_t) prop_number_integer_value(pn);
1504 1.115 thorpej } else {
1505 1.113 gavan if (wm_read_eeprom(sc, EEPROM_OFF_SWDPIN, 1, &swdpin)) {
1506 1.160 christos aprint_error_dev(sc->sc_dev,
1507 1.160 christos "unable to read SWDPIN\n");
1508 1.113 gavan return;
1509 1.113 gavan }
1510 1.51 thorpej }
1511 1.51 thorpej }
1512 1.1 thorpej
1513 1.1 thorpej if (cfg1 & EEPROM_CFG1_ILOS)
1514 1.1 thorpej sc->sc_ctrl |= CTRL_ILOS;
1515 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
1516 1.1 thorpej sc->sc_ctrl |=
1517 1.1 thorpej ((swdpin >> EEPROM_SWDPIN_SWDPIO_SHIFT) & 0xf) <<
1518 1.1 thorpej CTRL_SWDPIO_SHIFT;
1519 1.1 thorpej sc->sc_ctrl |=
1520 1.1 thorpej ((swdpin >> EEPROM_SWDPIN_SWDPIN_SHIFT) & 0xf) <<
1521 1.1 thorpej CTRL_SWDPINS_SHIFT;
1522 1.1 thorpej } else {
1523 1.1 thorpej sc->sc_ctrl |=
1524 1.1 thorpej ((cfg1 >> EEPROM_CFG1_SWDPIO_SHIFT) & 0xf) <<
1525 1.1 thorpej CTRL_SWDPIO_SHIFT;
1526 1.1 thorpej }
1527 1.1 thorpej
1528 1.1 thorpej #if 0
1529 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
1530 1.1 thorpej if (cfg1 & EEPROM_CFG1_IPS0)
1531 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS;
1532 1.1 thorpej if (cfg1 & EEPROM_CFG1_IPS1)
1533 1.1 thorpej sc->sc_ctrl_ext |= CTRL_EXT_IPS1;
1534 1.1 thorpej sc->sc_ctrl_ext |=
1535 1.1 thorpej ((swdpin >> (EEPROM_SWDPIN_SWDPIO_SHIFT + 4)) & 0xd) <<
1536 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
1537 1.1 thorpej sc->sc_ctrl_ext |=
1538 1.1 thorpej ((swdpin >> (EEPROM_SWDPIN_SWDPIN_SHIFT + 4)) & 0xd) <<
1539 1.1 thorpej CTRL_EXT_SWDPINS_SHIFT;
1540 1.1 thorpej } else {
1541 1.1 thorpej sc->sc_ctrl_ext |=
1542 1.1 thorpej ((cfg2 >> EEPROM_CFG2_SWDPIO_SHIFT) & 0xf) <<
1543 1.1 thorpej CTRL_EXT_SWDPIO_SHIFT;
1544 1.1 thorpej }
1545 1.1 thorpej #endif
1546 1.1 thorpej
1547 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
1548 1.1 thorpej #if 0
1549 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
1550 1.1 thorpej #endif
1551 1.1 thorpej
1552 1.1 thorpej /*
1553 1.1 thorpej * Set up some register offsets that are different between
1554 1.11 thorpej * the i82542 and the i82543 and later chips.
1555 1.1 thorpej */
1556 1.11 thorpej if (sc->sc_type < WM_T_82543) {
1557 1.1 thorpej sc->sc_rdt_reg = WMREG_OLD_RDT0;
1558 1.1 thorpej sc->sc_tdt_reg = WMREG_OLD_TDT;
1559 1.1 thorpej } else {
1560 1.1 thorpej sc->sc_rdt_reg = WMREG_RDT;
1561 1.1 thorpej sc->sc_tdt_reg = WMREG_TDT;
1562 1.1 thorpej }
1563 1.1 thorpej
1564 1.1 thorpej /*
1565 1.1 thorpej * Determine if we're TBI or GMII mode, and initialize the
1566 1.1 thorpej * media structures accordingly.
1567 1.1 thorpej */
1568 1.144 msaitoh if (sc->sc_type == WM_T_ICH8 || sc->sc_type == WM_T_ICH9
1569 1.190 msaitoh || sc->sc_type == WM_T_ICH10 || sc->sc_type == WM_T_PCH
1570 1.190 msaitoh || sc->sc_type == WM_T_82573
1571 1.185 msaitoh || sc->sc_type == WM_T_82574 || sc->sc_type == WM_T_82583) {
1572 1.139 bouyer /* STATUS_TBIMODE reserved/reused, can't rely on it */
1573 1.139 bouyer wm_gmii_mediainit(sc);
1574 1.139 bouyer } else if (sc->sc_type < WM_T_82543 ||
1575 1.1 thorpej (CSR_READ(sc, WMREG_STATUS) & STATUS_TBIMODE) != 0) {
1576 1.1 thorpej if (wmp->wmp_flags & WMP_F_1000T)
1577 1.160 christos aprint_error_dev(sc->sc_dev,
1578 1.160 christos "WARNING: TBIMODE set on 1000BASE-T product!\n");
1579 1.1 thorpej wm_tbi_mediainit(sc);
1580 1.1 thorpej } else {
1581 1.1 thorpej if (wmp->wmp_flags & WMP_F_1000X)
1582 1.160 christos aprint_error_dev(sc->sc_dev,
1583 1.160 christos "WARNING: TBIMODE clear on 1000BASE-X product!\n");
1584 1.1 thorpej wm_gmii_mediainit(sc);
1585 1.1 thorpej }
1586 1.1 thorpej
1587 1.1 thorpej ifp = &sc->sc_ethercom.ec_if;
1588 1.160 christos xname = device_xname(sc->sc_dev);
1589 1.160 christos strlcpy(ifp->if_xname, xname, IFNAMSIZ);
1590 1.1 thorpej ifp->if_softc = sc;
1591 1.1 thorpej ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
1592 1.1 thorpej ifp->if_ioctl = wm_ioctl;
1593 1.1 thorpej ifp->if_start = wm_start;
1594 1.1 thorpej ifp->if_watchdog = wm_watchdog;
1595 1.1 thorpej ifp->if_init = wm_init;
1596 1.1 thorpej ifp->if_stop = wm_stop;
1597 1.58 ragge IFQ_SET_MAXLEN(&ifp->if_snd, max(WM_IFQUEUELEN, IFQ_MAXLEN));
1598 1.1 thorpej IFQ_SET_READY(&ifp->if_snd);
1599 1.1 thorpej
1600 1.187 msaitoh /* Check for jumbo frame */
1601 1.187 msaitoh switch (sc->sc_type) {
1602 1.187 msaitoh case WM_T_82573:
1603 1.187 msaitoh /* XXX limited to 9234 if ASPM is disabled */
1604 1.187 msaitoh wm_read_eeprom(sc, EEPROM_INIT_3GIO_3, 1, &io3);
1605 1.187 msaitoh if ((io3 & EEPROM_3GIO_3_ASPM_MASK) != 0)
1606 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1607 1.187 msaitoh break;
1608 1.187 msaitoh case WM_T_82571:
1609 1.187 msaitoh case WM_T_82572:
1610 1.187 msaitoh case WM_T_82574:
1611 1.187 msaitoh case WM_T_80003:
1612 1.187 msaitoh case WM_T_ICH9:
1613 1.187 msaitoh case WM_T_ICH10:
1614 1.187 msaitoh /* XXX limited to 9234 */
1615 1.120 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1616 1.187 msaitoh break;
1617 1.190 msaitoh case WM_T_PCH:
1618 1.190 msaitoh /* XXX limited to 4096 */
1619 1.190 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1620 1.190 msaitoh break;
1621 1.187 msaitoh case WM_T_82542_2_0:
1622 1.187 msaitoh case WM_T_82542_2_1:
1623 1.187 msaitoh case WM_T_82583:
1624 1.187 msaitoh case WM_T_ICH8:
1625 1.187 msaitoh /* No support for jumbo frame */
1626 1.187 msaitoh break;
1627 1.187 msaitoh default:
1628 1.187 msaitoh /* ETHER_MAX_LEN_JUMBO */
1629 1.187 msaitoh sc->sc_ethercom.ec_capabilities |= ETHERCAP_JUMBO_MTU;
1630 1.187 msaitoh break;
1631 1.187 msaitoh }
1632 1.41 tls
1633 1.1 thorpej /*
1634 1.11 thorpej * If we're a i82543 or greater, we can support VLANs.
1635 1.1 thorpej */
1636 1.11 thorpej if (sc->sc_type >= WM_T_82543)
1637 1.1 thorpej sc->sc_ethercom.ec_capabilities |=
1638 1.172 darran ETHERCAP_VLAN_MTU | ETHERCAP_VLAN_HWTAGGING;
1639 1.1 thorpej
1640 1.1 thorpej /*
1641 1.1 thorpej * We can perform TCPv4 and UDPv4 checkums in-bound. Only
1642 1.11 thorpej * on i82543 and later.
1643 1.1 thorpej */
1644 1.130 yamt if (sc->sc_type >= WM_T_82543) {
1645 1.1 thorpej ifp->if_capabilities |=
1646 1.103 yamt IFCAP_CSUM_IPv4_Tx | IFCAP_CSUM_IPv4_Rx |
1647 1.103 yamt IFCAP_CSUM_TCPv4_Tx | IFCAP_CSUM_TCPv4_Rx |
1648 1.107 yamt IFCAP_CSUM_UDPv4_Tx | IFCAP_CSUM_UDPv4_Rx |
1649 1.107 yamt IFCAP_CSUM_TCPv6_Tx |
1650 1.107 yamt IFCAP_CSUM_UDPv6_Tx;
1651 1.130 yamt }
1652 1.130 yamt
1653 1.130 yamt /*
1654 1.130 yamt * XXXyamt: i'm not sure which chips support RXCSUM_IPV6OFL.
1655 1.130 yamt *
1656 1.130 yamt * 82541GI (8086:1076) ... no
1657 1.130 yamt * 82572EI (8086:10b9) ... yes
1658 1.130 yamt */
1659 1.130 yamt if (sc->sc_type >= WM_T_82571) {
1660 1.130 yamt ifp->if_capabilities |=
1661 1.130 yamt IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx;
1662 1.130 yamt }
1663 1.1 thorpej
1664 1.99 matt /*
1665 1.99 matt * If we're a i82544 or greater (except i82547), we can do
1666 1.99 matt * TCP segmentation offload.
1667 1.99 matt */
1668 1.131 yamt if (sc->sc_type >= WM_T_82544 && sc->sc_type != WM_T_82547) {
1669 1.99 matt ifp->if_capabilities |= IFCAP_TSOv4;
1670 1.131 yamt }
1671 1.131 yamt
1672 1.131 yamt if (sc->sc_type >= WM_T_82571) {
1673 1.131 yamt ifp->if_capabilities |= IFCAP_TSOv6;
1674 1.131 yamt }
1675 1.99 matt
1676 1.1 thorpej /*
1677 1.1 thorpej * Attach the interface.
1678 1.1 thorpej */
1679 1.1 thorpej if_attach(ifp);
1680 1.1 thorpej ether_ifattach(ifp, enaddr);
1681 1.21 itojun #if NRND > 0
1682 1.160 christos rnd_attach_source(&sc->rnd_source, xname, RND_TYPE_NET, 0);
1683 1.21 itojun #endif
1684 1.1 thorpej
1685 1.1 thorpej #ifdef WM_EVENT_COUNTERS
1686 1.1 thorpej /* Attach event counters. */
1687 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txsstall, EVCNT_TYPE_MISC,
1688 1.160 christos NULL, xname, "txsstall");
1689 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdstall, EVCNT_TYPE_MISC,
1690 1.160 christos NULL, xname, "txdstall");
1691 1.78 thorpej evcnt_attach_dynamic(&sc->sc_ev_txfifo_stall, EVCNT_TYPE_MISC,
1692 1.160 christos NULL, xname, "txfifo_stall");
1693 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdw, EVCNT_TYPE_INTR,
1694 1.160 christos NULL, xname, "txdw");
1695 1.4 thorpej evcnt_attach_dynamic(&sc->sc_ev_txqe, EVCNT_TYPE_INTR,
1696 1.160 christos NULL, xname, "txqe");
1697 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxintr, EVCNT_TYPE_INTR,
1698 1.160 christos NULL, xname, "rxintr");
1699 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_linkintr, EVCNT_TYPE_INTR,
1700 1.160 christos NULL, xname, "linkintr");
1701 1.1 thorpej
1702 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxipsum, EVCNT_TYPE_MISC,
1703 1.160 christos NULL, xname, "rxipsum");
1704 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_rxtusum, EVCNT_TYPE_MISC,
1705 1.160 christos NULL, xname, "rxtusum");
1706 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txipsum, EVCNT_TYPE_MISC,
1707 1.160 christos NULL, xname, "txipsum");
1708 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txtusum, EVCNT_TYPE_MISC,
1709 1.160 christos NULL, xname, "txtusum");
1710 1.107 yamt evcnt_attach_dynamic(&sc->sc_ev_txtusum6, EVCNT_TYPE_MISC,
1711 1.160 christos NULL, xname, "txtusum6");
1712 1.1 thorpej
1713 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtso, EVCNT_TYPE_MISC,
1714 1.160 christos NULL, xname, "txtso");
1715 1.131 yamt evcnt_attach_dynamic(&sc->sc_ev_txtso6, EVCNT_TYPE_MISC,
1716 1.160 christos NULL, xname, "txtso6");
1717 1.99 matt evcnt_attach_dynamic(&sc->sc_ev_txtsopain, EVCNT_TYPE_MISC,
1718 1.160 christos NULL, xname, "txtsopain");
1719 1.99 matt
1720 1.75 thorpej for (i = 0; i < WM_NTXSEGS; i++) {
1721 1.75 thorpej sprintf(wm_txseg_evcnt_names[i], "txseg%d", i);
1722 1.2 thorpej evcnt_attach_dynamic(&sc->sc_ev_txseg[i], EVCNT_TYPE_MISC,
1723 1.160 christos NULL, xname, wm_txseg_evcnt_names[i]);
1724 1.75 thorpej }
1725 1.2 thorpej
1726 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_txdrop, EVCNT_TYPE_MISC,
1727 1.160 christos NULL, xname, "txdrop");
1728 1.1 thorpej
1729 1.1 thorpej evcnt_attach_dynamic(&sc->sc_ev_tu, EVCNT_TYPE_MISC,
1730 1.160 christos NULL, xname, "tu");
1731 1.71 thorpej
1732 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xoff, EVCNT_TYPE_MISC,
1733 1.160 christos NULL, xname, "tx_xoff");
1734 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_tx_xon, EVCNT_TYPE_MISC,
1735 1.160 christos NULL, xname, "tx_xon");
1736 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xoff, EVCNT_TYPE_MISC,
1737 1.160 christos NULL, xname, "rx_xoff");
1738 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_xon, EVCNT_TYPE_MISC,
1739 1.160 christos NULL, xname, "rx_xon");
1740 1.71 thorpej evcnt_attach_dynamic(&sc->sc_ev_rx_macctl, EVCNT_TYPE_MISC,
1741 1.160 christos NULL, xname, "rx_macctl");
1742 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
1743 1.1 thorpej
1744 1.180 tsutsui if (pmf_device_register(self, NULL, NULL))
1745 1.180 tsutsui pmf_class_network_register(self, ifp);
1746 1.180 tsutsui else
1747 1.149 jmcneill aprint_error_dev(self, "couldn't establish power handler\n");
1748 1.123 jmcneill
1749 1.1 thorpej return;
1750 1.1 thorpej
1751 1.1 thorpej /*
1752 1.1 thorpej * Free any resources we've allocated during the failed attach
1753 1.1 thorpej * attempt. Do this in reverse order and fall through.
1754 1.1 thorpej */
1755 1.1 thorpej fail_5:
1756 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
1757 1.1 thorpej if (sc->sc_rxsoft[i].rxs_dmamap != NULL)
1758 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
1759 1.1 thorpej sc->sc_rxsoft[i].rxs_dmamap);
1760 1.1 thorpej }
1761 1.1 thorpej fail_4:
1762 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
1763 1.1 thorpej if (sc->sc_txsoft[i].txs_dmamap != NULL)
1764 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat,
1765 1.1 thorpej sc->sc_txsoft[i].txs_dmamap);
1766 1.1 thorpej }
1767 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, sc->sc_cddmamap);
1768 1.1 thorpej fail_3:
1769 1.1 thorpej bus_dmamap_destroy(sc->sc_dmat, sc->sc_cddmamap);
1770 1.1 thorpej fail_2:
1771 1.135 christos bus_dmamem_unmap(sc->sc_dmat, (void *)sc->sc_control_data,
1772 1.75 thorpej cdata_size);
1773 1.1 thorpej fail_1:
1774 1.1 thorpej bus_dmamem_free(sc->sc_dmat, &seg, rseg);
1775 1.1 thorpej fail_0:
1776 1.1 thorpej return;
1777 1.1 thorpej }
1778 1.1 thorpej
1779 1.1 thorpej /*
1780 1.86 thorpej * wm_tx_offload:
1781 1.1 thorpej *
1782 1.1 thorpej * Set up TCP/IP checksumming parameters for the
1783 1.1 thorpej * specified packet.
1784 1.1 thorpej */
1785 1.1 thorpej static int
1786 1.86 thorpej wm_tx_offload(struct wm_softc *sc, struct wm_txsoft *txs, uint32_t *cmdp,
1787 1.65 tsutsui uint8_t *fieldsp)
1788 1.1 thorpej {
1789 1.4 thorpej struct mbuf *m0 = txs->txs_mbuf;
1790 1.1 thorpej struct livengood_tcpip_ctxdesc *t;
1791 1.98 thorpej uint32_t ipcs, tucs, cmd, cmdlen, seg;
1792 1.131 yamt uint32_t ipcse;
1793 1.13 thorpej struct ether_header *eh;
1794 1.1 thorpej int offset, iphl;
1795 1.98 thorpej uint8_t fields;
1796 1.1 thorpej
1797 1.1 thorpej /*
1798 1.1 thorpej * XXX It would be nice if the mbuf pkthdr had offset
1799 1.1 thorpej * fields for the protocol headers.
1800 1.1 thorpej */
1801 1.1 thorpej
1802 1.13 thorpej eh = mtod(m0, struct ether_header *);
1803 1.13 thorpej switch (htons(eh->ether_type)) {
1804 1.13 thorpej case ETHERTYPE_IP:
1805 1.107 yamt case ETHERTYPE_IPV6:
1806 1.13 thorpej offset = ETHER_HDR_LEN;
1807 1.35 thorpej break;
1808 1.35 thorpej
1809 1.35 thorpej case ETHERTYPE_VLAN:
1810 1.35 thorpej offset = ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN;
1811 1.13 thorpej break;
1812 1.13 thorpej
1813 1.13 thorpej default:
1814 1.13 thorpej /*
1815 1.13 thorpej * Don't support this protocol or encapsulation.
1816 1.13 thorpej */
1817 1.13 thorpej *fieldsp = 0;
1818 1.13 thorpej *cmdp = 0;
1819 1.13 thorpej return (0);
1820 1.13 thorpej }
1821 1.1 thorpej
1822 1.107 yamt if ((m0->m_pkthdr.csum_flags &
1823 1.107 yamt (M_CSUM_TSOv4|M_CSUM_UDPv4|M_CSUM_TCPv4)) != 0) {
1824 1.107 yamt iphl = M_CSUM_DATA_IPv4_IPHL(m0->m_pkthdr.csum_data);
1825 1.107 yamt } else {
1826 1.107 yamt iphl = M_CSUM_DATA_IPv6_HL(m0->m_pkthdr.csum_data);
1827 1.107 yamt }
1828 1.131 yamt ipcse = offset + iphl - 1;
1829 1.1 thorpej
1830 1.98 thorpej cmd = WTX_CMD_DEXT | WTX_DTYP_D;
1831 1.98 thorpej cmdlen = WTX_CMD_DEXT | WTX_DTYP_C | WTX_CMD_IDE;
1832 1.98 thorpej seg = 0;
1833 1.98 thorpej fields = 0;
1834 1.98 thorpej
1835 1.131 yamt if ((m0->m_pkthdr.csum_flags & (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0) {
1836 1.99 matt int hlen = offset + iphl;
1837 1.132 thorpej bool v4 = (m0->m_pkthdr.csum_flags & M_CSUM_TSOv4) != 0;
1838 1.131 yamt
1839 1.99 matt if (__predict_false(m0->m_len <
1840 1.99 matt (hlen + sizeof(struct tcphdr)))) {
1841 1.99 matt /*
1842 1.99 matt * TCP/IP headers are not in the first mbuf; we need
1843 1.99 matt * to do this the slow and painful way. Let's just
1844 1.99 matt * hope this doesn't happen very often.
1845 1.99 matt */
1846 1.99 matt struct tcphdr th;
1847 1.99 matt
1848 1.99 matt WM_EVCNT_INCR(&sc->sc_ev_txtsopain);
1849 1.99 matt
1850 1.99 matt m_copydata(m0, hlen, sizeof(th), &th);
1851 1.131 yamt if (v4) {
1852 1.131 yamt struct ip ip;
1853 1.99 matt
1854 1.131 yamt m_copydata(m0, offset, sizeof(ip), &ip);
1855 1.131 yamt ip.ip_len = 0;
1856 1.131 yamt m_copyback(m0,
1857 1.131 yamt offset + offsetof(struct ip, ip_len),
1858 1.131 yamt sizeof(ip.ip_len), &ip.ip_len);
1859 1.131 yamt th.th_sum = in_cksum_phdr(ip.ip_src.s_addr,
1860 1.131 yamt ip.ip_dst.s_addr, htons(IPPROTO_TCP));
1861 1.131 yamt } else {
1862 1.131 yamt struct ip6_hdr ip6;
1863 1.99 matt
1864 1.131 yamt m_copydata(m0, offset, sizeof(ip6), &ip6);
1865 1.131 yamt ip6.ip6_plen = 0;
1866 1.131 yamt m_copyback(m0,
1867 1.131 yamt offset + offsetof(struct ip6_hdr, ip6_plen),
1868 1.131 yamt sizeof(ip6.ip6_plen), &ip6.ip6_plen);
1869 1.131 yamt th.th_sum = in6_cksum_phdr(&ip6.ip6_src,
1870 1.131 yamt &ip6.ip6_dst, 0, htonl(IPPROTO_TCP));
1871 1.131 yamt }
1872 1.99 matt m_copyback(m0, hlen + offsetof(struct tcphdr, th_sum),
1873 1.99 matt sizeof(th.th_sum), &th.th_sum);
1874 1.99 matt
1875 1.99 matt hlen += th.th_off << 2;
1876 1.99 matt } else {
1877 1.99 matt /*
1878 1.99 matt * TCP/IP headers are in the first mbuf; we can do
1879 1.99 matt * this the easy way.
1880 1.99 matt */
1881 1.131 yamt struct tcphdr *th;
1882 1.99 matt
1883 1.131 yamt if (v4) {
1884 1.131 yamt struct ip *ip =
1885 1.135 christos (void *)(mtod(m0, char *) + offset);
1886 1.135 christos th = (void *)(mtod(m0, char *) + hlen);
1887 1.131 yamt
1888 1.131 yamt ip->ip_len = 0;
1889 1.131 yamt th->th_sum = in_cksum_phdr(ip->ip_src.s_addr,
1890 1.131 yamt ip->ip_dst.s_addr, htons(IPPROTO_TCP));
1891 1.131 yamt } else {
1892 1.131 yamt struct ip6_hdr *ip6 =
1893 1.131 yamt (void *)(mtod(m0, char *) + offset);
1894 1.131 yamt th = (void *)(mtod(m0, char *) + hlen);
1895 1.131 yamt
1896 1.131 yamt ip6->ip6_plen = 0;
1897 1.131 yamt th->th_sum = in6_cksum_phdr(&ip6->ip6_src,
1898 1.131 yamt &ip6->ip6_dst, 0, htonl(IPPROTO_TCP));
1899 1.131 yamt }
1900 1.99 matt hlen += th->th_off << 2;
1901 1.99 matt }
1902 1.99 matt
1903 1.131 yamt if (v4) {
1904 1.131 yamt WM_EVCNT_INCR(&sc->sc_ev_txtso);
1905 1.131 yamt cmdlen |= WTX_TCPIP_CMD_IP;
1906 1.131 yamt } else {
1907 1.131 yamt WM_EVCNT_INCR(&sc->sc_ev_txtso6);
1908 1.131 yamt ipcse = 0;
1909 1.131 yamt }
1910 1.99 matt cmd |= WTX_TCPIP_CMD_TSE;
1911 1.131 yamt cmdlen |= WTX_TCPIP_CMD_TSE |
1912 1.99 matt WTX_TCPIP_CMD_TCP | (m0->m_pkthdr.len - hlen);
1913 1.99 matt seg = WTX_TCPIP_SEG_HDRLEN(hlen) |
1914 1.99 matt WTX_TCPIP_SEG_MSS(m0->m_pkthdr.segsz);
1915 1.99 matt }
1916 1.99 matt
1917 1.13 thorpej /*
1918 1.13 thorpej * NOTE: Even if we're not using the IP or TCP/UDP checksum
1919 1.13 thorpej * offload feature, if we load the context descriptor, we
1920 1.13 thorpej * MUST provide valid values for IPCSS and TUCSS fields.
1921 1.13 thorpej */
1922 1.13 thorpej
1923 1.87 thorpej ipcs = WTX_TCPIP_IPCSS(offset) |
1924 1.87 thorpej WTX_TCPIP_IPCSO(offset + offsetof(struct ip, ip_sum)) |
1925 1.131 yamt WTX_TCPIP_IPCSE(ipcse);
1926 1.99 matt if (m0->m_pkthdr.csum_flags & (M_CSUM_IPv4|M_CSUM_TSOv4)) {
1927 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txipsum);
1928 1.65 tsutsui fields |= WTX_IXSM;
1929 1.13 thorpej }
1930 1.1 thorpej
1931 1.1 thorpej offset += iphl;
1932 1.1 thorpej
1933 1.99 matt if (m0->m_pkthdr.csum_flags &
1934 1.99 matt (M_CSUM_TCPv4|M_CSUM_UDPv4|M_CSUM_TSOv4)) {
1935 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txtusum);
1936 1.65 tsutsui fields |= WTX_TXSM;
1937 1.65 tsutsui tucs = WTX_TCPIP_TUCSS(offset) |
1938 1.107 yamt WTX_TCPIP_TUCSO(offset +
1939 1.107 yamt M_CSUM_DATA_IPv4_OFFSET(m0->m_pkthdr.csum_data)) |
1940 1.107 yamt WTX_TCPIP_TUCSE(0) /* rest of packet */;
1941 1.107 yamt } else if ((m0->m_pkthdr.csum_flags &
1942 1.131 yamt (M_CSUM_TCPv6|M_CSUM_UDPv6|M_CSUM_TSOv6)) != 0) {
1943 1.107 yamt WM_EVCNT_INCR(&sc->sc_ev_txtusum6);
1944 1.107 yamt fields |= WTX_TXSM;
1945 1.107 yamt tucs = WTX_TCPIP_TUCSS(offset) |
1946 1.107 yamt WTX_TCPIP_TUCSO(offset +
1947 1.107 yamt M_CSUM_DATA_IPv6_OFFSET(m0->m_pkthdr.csum_data)) |
1948 1.107 yamt WTX_TCPIP_TUCSE(0) /* rest of packet */;
1949 1.13 thorpej } else {
1950 1.13 thorpej /* Just initialize it to a valid TCP context. */
1951 1.65 tsutsui tucs = WTX_TCPIP_TUCSS(offset) |
1952 1.13 thorpej WTX_TCPIP_TUCSO(offset + offsetof(struct tcphdr, th_sum)) |
1953 1.65 tsutsui WTX_TCPIP_TUCSE(0) /* rest of packet */;
1954 1.13 thorpej }
1955 1.1 thorpej
1956 1.87 thorpej /* Fill in the context descriptor. */
1957 1.87 thorpej t = (struct livengood_tcpip_ctxdesc *)
1958 1.87 thorpej &sc->sc_txdescs[sc->sc_txnext];
1959 1.87 thorpej t->tcpip_ipcs = htole32(ipcs);
1960 1.87 thorpej t->tcpip_tucs = htole32(tucs);
1961 1.98 thorpej t->tcpip_cmdlen = htole32(cmdlen);
1962 1.98 thorpej t->tcpip_seg = htole32(seg);
1963 1.87 thorpej WM_CDTXSYNC(sc, sc->sc_txnext, 1, BUS_DMASYNC_PREWRITE);
1964 1.5 thorpej
1965 1.87 thorpej sc->sc_txnext = WM_NEXTTX(sc, sc->sc_txnext);
1966 1.87 thorpej txs->txs_ndesc++;
1967 1.1 thorpej
1968 1.98 thorpej *cmdp = cmd;
1969 1.1 thorpej *fieldsp = fields;
1970 1.1 thorpej
1971 1.1 thorpej return (0);
1972 1.1 thorpej }
1973 1.1 thorpej
1974 1.75 thorpej static void
1975 1.75 thorpej wm_dump_mbuf_chain(struct wm_softc *sc, struct mbuf *m0)
1976 1.75 thorpej {
1977 1.75 thorpej struct mbuf *m;
1978 1.75 thorpej int i;
1979 1.75 thorpej
1980 1.160 christos log(LOG_DEBUG, "%s: mbuf chain:\n", device_xname(sc->sc_dev));
1981 1.75 thorpej for (m = m0, i = 0; m != NULL; m = m->m_next, i++)
1982 1.84 thorpej log(LOG_DEBUG, "%s:\tm_data = %p, m_len = %d, "
1983 1.160 christos "m_flags = 0x%08x\n", device_xname(sc->sc_dev),
1984 1.75 thorpej m->m_data, m->m_len, m->m_flags);
1985 1.160 christos log(LOG_DEBUG, "%s:\t%d mbuf%s in chain\n", device_xname(sc->sc_dev),
1986 1.84 thorpej i, i == 1 ? "" : "s");
1987 1.75 thorpej }
1988 1.75 thorpej
1989 1.1 thorpej /*
1990 1.78 thorpej * wm_82547_txfifo_stall:
1991 1.78 thorpej *
1992 1.78 thorpej * Callout used to wait for the 82547 Tx FIFO to drain,
1993 1.78 thorpej * reset the FIFO pointers, and restart packet transmission.
1994 1.78 thorpej */
1995 1.78 thorpej static void
1996 1.78 thorpej wm_82547_txfifo_stall(void *arg)
1997 1.78 thorpej {
1998 1.78 thorpej struct wm_softc *sc = arg;
1999 1.78 thorpej int s;
2000 1.78 thorpej
2001 1.78 thorpej s = splnet();
2002 1.78 thorpej
2003 1.78 thorpej if (sc->sc_txfifo_stall) {
2004 1.78 thorpej if (CSR_READ(sc, WMREG_TDT) == CSR_READ(sc, WMREG_TDH) &&
2005 1.78 thorpej CSR_READ(sc, WMREG_TDFT) == CSR_READ(sc, WMREG_TDFH) &&
2006 1.78 thorpej CSR_READ(sc, WMREG_TDFTS) == CSR_READ(sc, WMREG_TDFHS)) {
2007 1.78 thorpej /*
2008 1.78 thorpej * Packets have drained. Stop transmitter, reset
2009 1.78 thorpej * FIFO pointers, restart transmitter, and kick
2010 1.78 thorpej * the packet queue.
2011 1.78 thorpej */
2012 1.78 thorpej uint32_t tctl = CSR_READ(sc, WMREG_TCTL);
2013 1.78 thorpej CSR_WRITE(sc, WMREG_TCTL, tctl & ~TCTL_EN);
2014 1.78 thorpej CSR_WRITE(sc, WMREG_TDFT, sc->sc_txfifo_addr);
2015 1.78 thorpej CSR_WRITE(sc, WMREG_TDFH, sc->sc_txfifo_addr);
2016 1.78 thorpej CSR_WRITE(sc, WMREG_TDFTS, sc->sc_txfifo_addr);
2017 1.78 thorpej CSR_WRITE(sc, WMREG_TDFHS, sc->sc_txfifo_addr);
2018 1.78 thorpej CSR_WRITE(sc, WMREG_TCTL, tctl);
2019 1.78 thorpej CSR_WRITE_FLUSH(sc);
2020 1.78 thorpej
2021 1.78 thorpej sc->sc_txfifo_head = 0;
2022 1.78 thorpej sc->sc_txfifo_stall = 0;
2023 1.78 thorpej wm_start(&sc->sc_ethercom.ec_if);
2024 1.78 thorpej } else {
2025 1.78 thorpej /*
2026 1.78 thorpej * Still waiting for packets to drain; try again in
2027 1.78 thorpej * another tick.
2028 1.78 thorpej */
2029 1.78 thorpej callout_schedule(&sc->sc_txfifo_ch, 1);
2030 1.78 thorpej }
2031 1.78 thorpej }
2032 1.78 thorpej
2033 1.78 thorpej splx(s);
2034 1.78 thorpej }
2035 1.78 thorpej
2036 1.78 thorpej /*
2037 1.78 thorpej * wm_82547_txfifo_bugchk:
2038 1.78 thorpej *
2039 1.78 thorpej * Check for bug condition in the 82547 Tx FIFO. We need to
2040 1.78 thorpej * prevent enqueueing a packet that would wrap around the end
2041 1.78 thorpej * if the Tx FIFO ring buffer, otherwise the chip will croak.
2042 1.78 thorpej *
2043 1.78 thorpej * We do this by checking the amount of space before the end
2044 1.78 thorpej * of the Tx FIFO buffer. If the packet will not fit, we "stall"
2045 1.78 thorpej * the Tx FIFO, wait for all remaining packets to drain, reset
2046 1.78 thorpej * the internal FIFO pointers to the beginning, and restart
2047 1.78 thorpej * transmission on the interface.
2048 1.78 thorpej */
2049 1.78 thorpej #define WM_FIFO_HDR 0x10
2050 1.78 thorpej #define WM_82547_PAD_LEN 0x3e0
2051 1.78 thorpej static int
2052 1.78 thorpej wm_82547_txfifo_bugchk(struct wm_softc *sc, struct mbuf *m0)
2053 1.78 thorpej {
2054 1.78 thorpej int space = sc->sc_txfifo_size - sc->sc_txfifo_head;
2055 1.78 thorpej int len = roundup(m0->m_pkthdr.len + WM_FIFO_HDR, WM_FIFO_HDR);
2056 1.78 thorpej
2057 1.78 thorpej /* Just return if already stalled. */
2058 1.78 thorpej if (sc->sc_txfifo_stall)
2059 1.78 thorpej return (1);
2060 1.78 thorpej
2061 1.78 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX) {
2062 1.78 thorpej /* Stall only occurs in half-duplex mode. */
2063 1.78 thorpej goto send_packet;
2064 1.78 thorpej }
2065 1.78 thorpej
2066 1.78 thorpej if (len >= WM_82547_PAD_LEN + space) {
2067 1.78 thorpej sc->sc_txfifo_stall = 1;
2068 1.78 thorpej callout_schedule(&sc->sc_txfifo_ch, 1);
2069 1.78 thorpej return (1);
2070 1.78 thorpej }
2071 1.78 thorpej
2072 1.78 thorpej send_packet:
2073 1.78 thorpej sc->sc_txfifo_head += len;
2074 1.78 thorpej if (sc->sc_txfifo_head >= sc->sc_txfifo_size)
2075 1.78 thorpej sc->sc_txfifo_head -= sc->sc_txfifo_size;
2076 1.78 thorpej
2077 1.78 thorpej return (0);
2078 1.78 thorpej }
2079 1.78 thorpej
2080 1.78 thorpej /*
2081 1.1 thorpej * wm_start: [ifnet interface function]
2082 1.1 thorpej *
2083 1.1 thorpej * Start packet transmission on the interface.
2084 1.1 thorpej */
2085 1.47 thorpej static void
2086 1.1 thorpej wm_start(struct ifnet *ifp)
2087 1.1 thorpej {
2088 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2089 1.30 itojun struct mbuf *m0;
2090 1.30 itojun struct m_tag *mtag;
2091 1.1 thorpej struct wm_txsoft *txs;
2092 1.1 thorpej bus_dmamap_t dmamap;
2093 1.99 matt int error, nexttx, lasttx = -1, ofree, seg, segs_needed, use_tso;
2094 1.80 thorpej bus_addr_t curaddr;
2095 1.80 thorpej bus_size_t seglen, curlen;
2096 1.65 tsutsui uint32_t cksumcmd;
2097 1.65 tsutsui uint8_t cksumfields;
2098 1.1 thorpej
2099 1.1 thorpej if ((ifp->if_flags & (IFF_RUNNING|IFF_OACTIVE)) != IFF_RUNNING)
2100 1.1 thorpej return;
2101 1.1 thorpej
2102 1.1 thorpej /*
2103 1.1 thorpej * Remember the previous number of free descriptors.
2104 1.1 thorpej */
2105 1.1 thorpej ofree = sc->sc_txfree;
2106 1.1 thorpej
2107 1.1 thorpej /*
2108 1.1 thorpej * Loop through the send queue, setting up transmit descriptors
2109 1.1 thorpej * until we drain the queue, or use up all available transmit
2110 1.1 thorpej * descriptors.
2111 1.1 thorpej */
2112 1.1 thorpej for (;;) {
2113 1.1 thorpej /* Grab a packet off the queue. */
2114 1.1 thorpej IFQ_POLL(&ifp->if_snd, m0);
2115 1.1 thorpej if (m0 == NULL)
2116 1.1 thorpej break;
2117 1.1 thorpej
2118 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2119 1.1 thorpej ("%s: TX: have packet to transmit: %p\n",
2120 1.160 christos device_xname(sc->sc_dev), m0));
2121 1.1 thorpej
2122 1.1 thorpej /* Get a work queue entry. */
2123 1.74 tron if (sc->sc_txsfree < WM_TXQUEUE_GC(sc)) {
2124 1.10 thorpej wm_txintr(sc);
2125 1.10 thorpej if (sc->sc_txsfree == 0) {
2126 1.10 thorpej DPRINTF(WM_DEBUG_TX,
2127 1.10 thorpej ("%s: TX: no free job descriptors\n",
2128 1.160 christos device_xname(sc->sc_dev)));
2129 1.10 thorpej WM_EVCNT_INCR(&sc->sc_ev_txsstall);
2130 1.10 thorpej break;
2131 1.10 thorpej }
2132 1.1 thorpej }
2133 1.1 thorpej
2134 1.1 thorpej txs = &sc->sc_txsoft[sc->sc_txsnext];
2135 1.1 thorpej dmamap = txs->txs_dmamap;
2136 1.1 thorpej
2137 1.131 yamt use_tso = (m0->m_pkthdr.csum_flags &
2138 1.131 yamt (M_CSUM_TSOv4 | M_CSUM_TSOv6)) != 0;
2139 1.99 matt
2140 1.99 matt /*
2141 1.99 matt * So says the Linux driver:
2142 1.99 matt * The controller does a simple calculation to make sure
2143 1.99 matt * there is enough room in the FIFO before initiating the
2144 1.99 matt * DMA for each buffer. The calc is:
2145 1.99 matt * 4 = ceil(buffer len / MSS)
2146 1.99 matt * To make sure we don't overrun the FIFO, adjust the max
2147 1.99 matt * buffer len if the MSS drops.
2148 1.99 matt */
2149 1.99 matt dmamap->dm_maxsegsz =
2150 1.99 matt (use_tso && (m0->m_pkthdr.segsz << 2) < WTX_MAX_LEN)
2151 1.99 matt ? m0->m_pkthdr.segsz << 2
2152 1.99 matt : WTX_MAX_LEN;
2153 1.99 matt
2154 1.1 thorpej /*
2155 1.1 thorpej * Load the DMA map. If this fails, the packet either
2156 1.1 thorpej * didn't fit in the allotted number of segments, or we
2157 1.1 thorpej * were short on resources. For the too-many-segments
2158 1.1 thorpej * case, we simply report an error and drop the packet,
2159 1.1 thorpej * since we can't sanely copy a jumbo packet to a single
2160 1.1 thorpej * buffer.
2161 1.1 thorpej */
2162 1.1 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, dmamap, m0,
2163 1.1 thorpej BUS_DMA_WRITE|BUS_DMA_NOWAIT);
2164 1.1 thorpej if (error) {
2165 1.1 thorpej if (error == EFBIG) {
2166 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdrop);
2167 1.84 thorpej log(LOG_ERR, "%s: Tx packet consumes too many "
2168 1.1 thorpej "DMA segments, dropping...\n",
2169 1.160 christos device_xname(sc->sc_dev));
2170 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
2171 1.75 thorpej wm_dump_mbuf_chain(sc, m0);
2172 1.1 thorpej m_freem(m0);
2173 1.1 thorpej continue;
2174 1.1 thorpej }
2175 1.1 thorpej /*
2176 1.1 thorpej * Short on resources, just stop for now.
2177 1.1 thorpej */
2178 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2179 1.1 thorpej ("%s: TX: dmamap load failed: %d\n",
2180 1.160 christos device_xname(sc->sc_dev), error));
2181 1.1 thorpej break;
2182 1.1 thorpej }
2183 1.1 thorpej
2184 1.80 thorpej segs_needed = dmamap->dm_nsegs;
2185 1.99 matt if (use_tso) {
2186 1.99 matt /* For sentinel descriptor; see below. */
2187 1.99 matt segs_needed++;
2188 1.99 matt }
2189 1.80 thorpej
2190 1.1 thorpej /*
2191 1.1 thorpej * Ensure we have enough descriptors free to describe
2192 1.1 thorpej * the packet. Note, we always reserve one descriptor
2193 1.1 thorpej * at the end of the ring due to the semantics of the
2194 1.1 thorpej * TDT register, plus one more in the event we need
2195 1.87 thorpej * to load offload context.
2196 1.1 thorpej */
2197 1.80 thorpej if (segs_needed > sc->sc_txfree - 2) {
2198 1.1 thorpej /*
2199 1.1 thorpej * Not enough free descriptors to transmit this
2200 1.1 thorpej * packet. We haven't committed anything yet,
2201 1.1 thorpej * so just unload the DMA map, put the packet
2202 1.1 thorpej * pack on the queue, and punt. Notify the upper
2203 1.1 thorpej * layer that there are no more slots left.
2204 1.1 thorpej */
2205 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2206 1.104 ross ("%s: TX: need %d (%d) descriptors, have %d\n",
2207 1.160 christos device_xname(sc->sc_dev), dmamap->dm_nsegs,
2208 1.160 christos segs_needed, sc->sc_txfree - 1));
2209 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
2210 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
2211 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdstall);
2212 1.1 thorpej break;
2213 1.1 thorpej }
2214 1.1 thorpej
2215 1.78 thorpej /*
2216 1.78 thorpej * Check for 82547 Tx FIFO bug. We need to do this
2217 1.78 thorpej * once we know we can transmit the packet, since we
2218 1.78 thorpej * do some internal FIFO space accounting here.
2219 1.78 thorpej */
2220 1.78 thorpej if (sc->sc_type == WM_T_82547 &&
2221 1.78 thorpej wm_82547_txfifo_bugchk(sc, m0)) {
2222 1.78 thorpej DPRINTF(WM_DEBUG_TX,
2223 1.78 thorpej ("%s: TX: 82547 Tx FIFO bug detected\n",
2224 1.160 christos device_xname(sc->sc_dev)));
2225 1.78 thorpej ifp->if_flags |= IFF_OACTIVE;
2226 1.78 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
2227 1.78 thorpej WM_EVCNT_INCR(&sc->sc_ev_txfifo_stall);
2228 1.78 thorpej break;
2229 1.78 thorpej }
2230 1.78 thorpej
2231 1.1 thorpej IFQ_DEQUEUE(&ifp->if_snd, m0);
2232 1.1 thorpej
2233 1.1 thorpej /*
2234 1.1 thorpej * WE ARE NOW COMMITTED TO TRANSMITTING THE PACKET.
2235 1.1 thorpej */
2236 1.1 thorpej
2237 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2238 1.80 thorpej ("%s: TX: packet has %d (%d) DMA segments\n",
2239 1.160 christos device_xname(sc->sc_dev), dmamap->dm_nsegs, segs_needed));
2240 1.1 thorpej
2241 1.2 thorpej WM_EVCNT_INCR(&sc->sc_ev_txseg[dmamap->dm_nsegs - 1]);
2242 1.1 thorpej
2243 1.1 thorpej /*
2244 1.4 thorpej * Store a pointer to the packet so that we can free it
2245 1.4 thorpej * later.
2246 1.4 thorpej *
2247 1.4 thorpej * Initially, we consider the number of descriptors the
2248 1.4 thorpej * packet uses the number of DMA segments. This may be
2249 1.4 thorpej * incremented by 1 if we do checksum offload (a descriptor
2250 1.4 thorpej * is used to set the checksum context).
2251 1.4 thorpej */
2252 1.4 thorpej txs->txs_mbuf = m0;
2253 1.6 thorpej txs->txs_firstdesc = sc->sc_txnext;
2254 1.80 thorpej txs->txs_ndesc = segs_needed;
2255 1.4 thorpej
2256 1.86 thorpej /* Set up offload parameters for this packet. */
2257 1.1 thorpej if (m0->m_pkthdr.csum_flags &
2258 1.131 yamt (M_CSUM_TSOv4|M_CSUM_TSOv6|
2259 1.131 yamt M_CSUM_IPv4|M_CSUM_TCPv4|M_CSUM_UDPv4|
2260 1.107 yamt M_CSUM_TCPv6|M_CSUM_UDPv6)) {
2261 1.86 thorpej if (wm_tx_offload(sc, txs, &cksumcmd,
2262 1.86 thorpej &cksumfields) != 0) {
2263 1.1 thorpej /* Error message already displayed. */
2264 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, dmamap);
2265 1.1 thorpej continue;
2266 1.1 thorpej }
2267 1.1 thorpej } else {
2268 1.1 thorpej cksumcmd = 0;
2269 1.1 thorpej cksumfields = 0;
2270 1.1 thorpej }
2271 1.1 thorpej
2272 1.98 thorpej cksumcmd |= WTX_CMD_IDE | WTX_CMD_IFCS;
2273 1.6 thorpej
2274 1.81 thorpej /* Sync the DMA map. */
2275 1.81 thorpej bus_dmamap_sync(sc->sc_dmat, dmamap, 0, dmamap->dm_mapsize,
2276 1.81 thorpej BUS_DMASYNC_PREWRITE);
2277 1.81 thorpej
2278 1.1 thorpej /*
2279 1.1 thorpej * Initialize the transmit descriptor.
2280 1.1 thorpej */
2281 1.1 thorpej for (nexttx = sc->sc_txnext, seg = 0;
2282 1.80 thorpej seg < dmamap->dm_nsegs; seg++) {
2283 1.80 thorpej for (seglen = dmamap->dm_segs[seg].ds_len,
2284 1.80 thorpej curaddr = dmamap->dm_segs[seg].ds_addr;
2285 1.80 thorpej seglen != 0;
2286 1.80 thorpej curaddr += curlen, seglen -= curlen,
2287 1.80 thorpej nexttx = WM_NEXTTX(sc, nexttx)) {
2288 1.80 thorpej curlen = seglen;
2289 1.80 thorpej
2290 1.99 matt /*
2291 1.99 matt * So says the Linux driver:
2292 1.99 matt * Work around for premature descriptor
2293 1.99 matt * write-backs in TSO mode. Append a
2294 1.99 matt * 4-byte sentinel descriptor.
2295 1.99 matt */
2296 1.99 matt if (use_tso &&
2297 1.99 matt seg == dmamap->dm_nsegs - 1 &&
2298 1.99 matt curlen > 8)
2299 1.99 matt curlen -= 4;
2300 1.99 matt
2301 1.80 thorpej wm_set_dma_addr(
2302 1.80 thorpej &sc->sc_txdescs[nexttx].wtx_addr,
2303 1.80 thorpej curaddr);
2304 1.80 thorpej sc->sc_txdescs[nexttx].wtx_cmdlen =
2305 1.80 thorpej htole32(cksumcmd | curlen);
2306 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_status =
2307 1.80 thorpej 0;
2308 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_options =
2309 1.80 thorpej cksumfields;
2310 1.80 thorpej sc->sc_txdescs[nexttx].wtx_fields.wtxu_vlan = 0;
2311 1.80 thorpej lasttx = nexttx;
2312 1.1 thorpej
2313 1.80 thorpej DPRINTF(WM_DEBUG_TX,
2314 1.104 ross ("%s: TX: desc %d: low 0x%08lx, "
2315 1.80 thorpej "len 0x%04x\n",
2316 1.160 christos device_xname(sc->sc_dev), nexttx,
2317 1.104 ross curaddr & 0xffffffffUL, (unsigned)curlen));
2318 1.80 thorpej }
2319 1.1 thorpej }
2320 1.59 christos
2321 1.59 christos KASSERT(lasttx != -1);
2322 1.1 thorpej
2323 1.1 thorpej /*
2324 1.1 thorpej * Set up the command byte on the last descriptor of
2325 1.1 thorpej * the packet. If we're in the interrupt delay window,
2326 1.1 thorpej * delay the interrupt.
2327 1.1 thorpej */
2328 1.1 thorpej sc->sc_txdescs[lasttx].wtx_cmdlen |=
2329 1.98 thorpej htole32(WTX_CMD_EOP | WTX_CMD_RS);
2330 1.1 thorpej
2331 1.1 thorpej /*
2332 1.1 thorpej * If VLANs are enabled and the packet has a VLAN tag, set
2333 1.1 thorpej * up the descriptor to encapsulate the packet for us.
2334 1.1 thorpej *
2335 1.1 thorpej * This is only valid on the last descriptor of the packet.
2336 1.1 thorpej */
2337 1.94 jdolecek if ((mtag = VLAN_OUTPUT_TAG(&sc->sc_ethercom, m0)) != NULL) {
2338 1.1 thorpej sc->sc_txdescs[lasttx].wtx_cmdlen |=
2339 1.1 thorpej htole32(WTX_CMD_VLE);
2340 1.65 tsutsui sc->sc_txdescs[lasttx].wtx_fields.wtxu_vlan
2341 1.94 jdolecek = htole16(VLAN_TAG_VALUE(mtag) & 0xffff);
2342 1.1 thorpej }
2343 1.1 thorpej
2344 1.6 thorpej txs->txs_lastdesc = lasttx;
2345 1.6 thorpej
2346 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2347 1.160 christos ("%s: TX: desc %d: cmdlen 0x%08x\n",
2348 1.160 christos device_xname(sc->sc_dev),
2349 1.65 tsutsui lasttx, le32toh(sc->sc_txdescs[lasttx].wtx_cmdlen)));
2350 1.1 thorpej
2351 1.1 thorpej /* Sync the descriptors we're using. */
2352 1.80 thorpej WM_CDTXSYNC(sc, sc->sc_txnext, txs->txs_ndesc,
2353 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
2354 1.1 thorpej
2355 1.1 thorpej /* Give the packet to the chip. */
2356 1.1 thorpej CSR_WRITE(sc, sc->sc_tdt_reg, nexttx);
2357 1.1 thorpej
2358 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2359 1.160 christos ("%s: TX: TDT -> %d\n", device_xname(sc->sc_dev), nexttx));
2360 1.1 thorpej
2361 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2362 1.1 thorpej ("%s: TX: finished transmitting packet, job %d\n",
2363 1.160 christos device_xname(sc->sc_dev), sc->sc_txsnext));
2364 1.1 thorpej
2365 1.1 thorpej /* Advance the tx pointer. */
2366 1.4 thorpej sc->sc_txfree -= txs->txs_ndesc;
2367 1.1 thorpej sc->sc_txnext = nexttx;
2368 1.1 thorpej
2369 1.1 thorpej sc->sc_txsfree--;
2370 1.74 tron sc->sc_txsnext = WM_NEXTTXS(sc, sc->sc_txsnext);
2371 1.1 thorpej
2372 1.1 thorpej #if NBPFILTER > 0
2373 1.1 thorpej /* Pass the packet to any BPF listeners. */
2374 1.1 thorpej if (ifp->if_bpf)
2375 1.1 thorpej bpf_mtap(ifp->if_bpf, m0);
2376 1.1 thorpej #endif /* NBPFILTER > 0 */
2377 1.1 thorpej }
2378 1.1 thorpej
2379 1.6 thorpej if (sc->sc_txsfree == 0 || sc->sc_txfree <= 2) {
2380 1.1 thorpej /* No more slots; notify upper layer. */
2381 1.1 thorpej ifp->if_flags |= IFF_OACTIVE;
2382 1.1 thorpej }
2383 1.1 thorpej
2384 1.1 thorpej if (sc->sc_txfree != ofree) {
2385 1.1 thorpej /* Set a watchdog timer in case the chip flakes out. */
2386 1.1 thorpej ifp->if_timer = 5;
2387 1.1 thorpej }
2388 1.1 thorpej }
2389 1.1 thorpej
2390 1.1 thorpej /*
2391 1.1 thorpej * wm_watchdog: [ifnet interface function]
2392 1.1 thorpej *
2393 1.1 thorpej * Watchdog timer handler.
2394 1.1 thorpej */
2395 1.47 thorpej static void
2396 1.1 thorpej wm_watchdog(struct ifnet *ifp)
2397 1.1 thorpej {
2398 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2399 1.1 thorpej
2400 1.1 thorpej /*
2401 1.1 thorpej * Since we're using delayed interrupts, sweep up
2402 1.1 thorpej * before we report an error.
2403 1.1 thorpej */
2404 1.1 thorpej wm_txintr(sc);
2405 1.1 thorpej
2406 1.75 thorpej if (sc->sc_txfree != WM_NTXDESC(sc)) {
2407 1.84 thorpej log(LOG_ERR,
2408 1.84 thorpej "%s: device timeout (txfree %d txsfree %d txnext %d)\n",
2409 1.160 christos device_xname(sc->sc_dev), sc->sc_txfree, sc->sc_txsfree,
2410 1.2 thorpej sc->sc_txnext);
2411 1.1 thorpej ifp->if_oerrors++;
2412 1.1 thorpej
2413 1.1 thorpej /* Reset the interface. */
2414 1.1 thorpej (void) wm_init(ifp);
2415 1.1 thorpej }
2416 1.1 thorpej
2417 1.1 thorpej /* Try to get more packets going. */
2418 1.1 thorpej wm_start(ifp);
2419 1.1 thorpej }
2420 1.1 thorpej
2421 1.1 thorpej /*
2422 1.1 thorpej * wm_ioctl: [ifnet interface function]
2423 1.1 thorpej *
2424 1.1 thorpej * Handle control requests from the operator.
2425 1.1 thorpej */
2426 1.47 thorpej static int
2427 1.135 christos wm_ioctl(struct ifnet *ifp, u_long cmd, void *data)
2428 1.1 thorpej {
2429 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
2430 1.1 thorpej struct ifreq *ifr = (struct ifreq *) data;
2431 1.175 darran struct ifaddr *ifa = (struct ifaddr *)data;
2432 1.175 darran struct sockaddr_dl *sdl;
2433 1.179 msaitoh int diff, s, error;
2434 1.1 thorpej
2435 1.1 thorpej s = splnet();
2436 1.1 thorpej
2437 1.1 thorpej switch (cmd) {
2438 1.179 msaitoh case SIOCSIFFLAGS:
2439 1.179 msaitoh if ((error = ifioctl_common(ifp, cmd, data)) != 0)
2440 1.179 msaitoh break;
2441 1.179 msaitoh if (ifp->if_flags & IFF_UP) {
2442 1.179 msaitoh diff = (ifp->if_flags ^ sc->sc_if_flags)
2443 1.179 msaitoh & (IFF_PROMISC | IFF_ALLMULTI);
2444 1.179 msaitoh if ((diff & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
2445 1.179 msaitoh /*
2446 1.179 msaitoh * If the difference bettween last flag and
2447 1.179 msaitoh * new flag is only IFF_PROMISC or
2448 1.179 msaitoh * IFF_ALLMULTI, set multicast filter only
2449 1.179 msaitoh * (don't reset to prevent link down).
2450 1.179 msaitoh */
2451 1.179 msaitoh wm_set_filter(sc);
2452 1.179 msaitoh } else {
2453 1.179 msaitoh /*
2454 1.179 msaitoh * Reset the interface to pick up changes in
2455 1.179 msaitoh * any other flags that affect the hardware
2456 1.179 msaitoh * state.
2457 1.179 msaitoh */
2458 1.179 msaitoh wm_init(ifp);
2459 1.179 msaitoh }
2460 1.179 msaitoh } else {
2461 1.179 msaitoh if (ifp->if_flags & IFF_RUNNING)
2462 1.179 msaitoh wm_stop(ifp, 1);
2463 1.179 msaitoh }
2464 1.179 msaitoh sc->sc_if_flags = ifp->if_flags;
2465 1.179 msaitoh error = 0;
2466 1.179 msaitoh break;
2467 1.1 thorpej case SIOCSIFMEDIA:
2468 1.1 thorpej case SIOCGIFMEDIA:
2469 1.71 thorpej /* Flow control requires full-duplex mode. */
2470 1.71 thorpej if (IFM_SUBTYPE(ifr->ifr_media) == IFM_AUTO ||
2471 1.71 thorpej (ifr->ifr_media & IFM_FDX) == 0)
2472 1.71 thorpej ifr->ifr_media &= ~IFM_ETH_FMASK;
2473 1.71 thorpej if (IFM_SUBTYPE(ifr->ifr_media) != IFM_AUTO) {
2474 1.71 thorpej if ((ifr->ifr_media & IFM_ETH_FMASK) == IFM_FLOW) {
2475 1.71 thorpej /* We can do both TXPAUSE and RXPAUSE. */
2476 1.71 thorpej ifr->ifr_media |=
2477 1.71 thorpej IFM_ETH_TXPAUSE | IFM_ETH_RXPAUSE;
2478 1.71 thorpej }
2479 1.71 thorpej sc->sc_flowflags = ifr->ifr_media & IFM_ETH_FMASK;
2480 1.71 thorpej }
2481 1.1 thorpej error = ifmedia_ioctl(ifp, ifr, &sc->sc_mii.mii_media, cmd);
2482 1.1 thorpej break;
2483 1.175 darran case SIOCINITIFADDR:
2484 1.175 darran if (ifa->ifa_addr->sa_family == AF_LINK) {
2485 1.175 darran sdl = satosdl(ifp->if_dl->ifa_addr);
2486 1.175 darran (void)sockaddr_dl_setaddr(sdl, sdl->sdl_len,
2487 1.175 darran LLADDR(satosdl(ifa->ifa_addr)),
2488 1.175 darran ifp->if_addrlen);
2489 1.175 darran /* unicast address is first multicast entry */
2490 1.175 darran wm_set_filter(sc);
2491 1.175 darran error = 0;
2492 1.175 darran break;
2493 1.175 darran }
2494 1.175 darran /* Fall through for rest */
2495 1.1 thorpej default:
2496 1.154 dyoung if ((error = ether_ioctl(ifp, cmd, data)) != ENETRESET)
2497 1.154 dyoung break;
2498 1.154 dyoung
2499 1.154 dyoung error = 0;
2500 1.154 dyoung
2501 1.154 dyoung if (cmd == SIOCSIFCAP)
2502 1.154 dyoung error = (*ifp->if_init)(ifp);
2503 1.154 dyoung else if (cmd != SIOCADDMULTI && cmd != SIOCDELMULTI)
2504 1.154 dyoung ;
2505 1.154 dyoung else if (ifp->if_flags & IFF_RUNNING) {
2506 1.1 thorpej /*
2507 1.1 thorpej * Multicast list has changed; set the hardware filter
2508 1.1 thorpej * accordingly.
2509 1.1 thorpej */
2510 1.154 dyoung wm_set_filter(sc);
2511 1.1 thorpej }
2512 1.1 thorpej break;
2513 1.1 thorpej }
2514 1.1 thorpej
2515 1.1 thorpej /* Try to get more packets going. */
2516 1.1 thorpej wm_start(ifp);
2517 1.1 thorpej
2518 1.1 thorpej splx(s);
2519 1.1 thorpej return (error);
2520 1.1 thorpej }
2521 1.1 thorpej
2522 1.1 thorpej /*
2523 1.1 thorpej * wm_intr:
2524 1.1 thorpej *
2525 1.1 thorpej * Interrupt service routine.
2526 1.1 thorpej */
2527 1.47 thorpej static int
2528 1.1 thorpej wm_intr(void *arg)
2529 1.1 thorpej {
2530 1.1 thorpej struct wm_softc *sc = arg;
2531 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2532 1.1 thorpej uint32_t icr;
2533 1.108 yamt int handled = 0;
2534 1.1 thorpej
2535 1.108 yamt while (1 /* CONSTCOND */) {
2536 1.1 thorpej icr = CSR_READ(sc, WMREG_ICR);
2537 1.1 thorpej if ((icr & sc->sc_icr) == 0)
2538 1.1 thorpej break;
2539 1.22 itojun #if 0 /*NRND > 0*/
2540 1.21 itojun if (RND_ENABLED(&sc->rnd_source))
2541 1.21 itojun rnd_add_uint32(&sc->rnd_source, icr);
2542 1.21 itojun #endif
2543 1.1 thorpej
2544 1.1 thorpej handled = 1;
2545 1.1 thorpej
2546 1.10 thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
2547 1.1 thorpej if (icr & (ICR_RXDMT0|ICR_RXT0)) {
2548 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2549 1.1 thorpej ("%s: RX: got Rx intr 0x%08x\n",
2550 1.160 christos device_xname(sc->sc_dev),
2551 1.1 thorpej icr & (ICR_RXDMT0|ICR_RXT0)));
2552 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_rxintr);
2553 1.1 thorpej }
2554 1.10 thorpej #endif
2555 1.10 thorpej wm_rxintr(sc);
2556 1.1 thorpej
2557 1.10 thorpej #if defined(WM_DEBUG) || defined(WM_EVENT_COUNTERS)
2558 1.10 thorpej if (icr & ICR_TXDW) {
2559 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2560 1.67 thorpej ("%s: TX: got TXDW interrupt\n",
2561 1.160 christos device_xname(sc->sc_dev)));
2562 1.10 thorpej WM_EVCNT_INCR(&sc->sc_ev_txdw);
2563 1.10 thorpej }
2564 1.4 thorpej #endif
2565 1.10 thorpej wm_txintr(sc);
2566 1.1 thorpej
2567 1.1 thorpej if (icr & (ICR_LSC|ICR_RXSEQ|ICR_RXCFG)) {
2568 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_linkintr);
2569 1.1 thorpej wm_linkintr(sc, icr);
2570 1.1 thorpej }
2571 1.1 thorpej
2572 1.1 thorpej if (icr & ICR_RXO) {
2573 1.108 yamt ifp->if_ierrors++;
2574 1.108 yamt #if defined(WM_DEBUG)
2575 1.84 thorpej log(LOG_WARNING, "%s: Receive overrun\n",
2576 1.160 christos device_xname(sc->sc_dev));
2577 1.108 yamt #endif /* defined(WM_DEBUG) */
2578 1.1 thorpej }
2579 1.1 thorpej }
2580 1.1 thorpej
2581 1.1 thorpej if (handled) {
2582 1.1 thorpej /* Try to get more packets going. */
2583 1.1 thorpej wm_start(ifp);
2584 1.1 thorpej }
2585 1.1 thorpej
2586 1.1 thorpej return (handled);
2587 1.1 thorpej }
2588 1.1 thorpej
2589 1.1 thorpej /*
2590 1.1 thorpej * wm_txintr:
2591 1.1 thorpej *
2592 1.1 thorpej * Helper; handle transmit interrupts.
2593 1.1 thorpej */
2594 1.47 thorpej static void
2595 1.1 thorpej wm_txintr(struct wm_softc *sc)
2596 1.1 thorpej {
2597 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2598 1.1 thorpej struct wm_txsoft *txs;
2599 1.1 thorpej uint8_t status;
2600 1.1 thorpej int i;
2601 1.1 thorpej
2602 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
2603 1.1 thorpej
2604 1.1 thorpej /*
2605 1.1 thorpej * Go through the Tx list and free mbufs for those
2606 1.16 simonb * frames which have been transmitted.
2607 1.1 thorpej */
2608 1.74 tron for (i = sc->sc_txsdirty; sc->sc_txsfree != WM_TXQUEUELEN(sc);
2609 1.74 tron i = WM_NEXTTXS(sc, i), sc->sc_txsfree++) {
2610 1.1 thorpej txs = &sc->sc_txsoft[i];
2611 1.1 thorpej
2612 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2613 1.160 christos ("%s: TX: checking job %d\n", device_xname(sc->sc_dev), i));
2614 1.1 thorpej
2615 1.80 thorpej WM_CDTXSYNC(sc, txs->txs_firstdesc, txs->txs_ndesc,
2616 1.1 thorpej BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
2617 1.1 thorpej
2618 1.65 tsutsui status =
2619 1.65 tsutsui sc->sc_txdescs[txs->txs_lastdesc].wtx_fields.wtxu_status;
2620 1.20 thorpej if ((status & WTX_ST_DD) == 0) {
2621 1.20 thorpej WM_CDTXSYNC(sc, txs->txs_lastdesc, 1,
2622 1.20 thorpej BUS_DMASYNC_PREREAD);
2623 1.1 thorpej break;
2624 1.20 thorpej }
2625 1.1 thorpej
2626 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2627 1.1 thorpej ("%s: TX: job %d done: descs %d..%d\n",
2628 1.160 christos device_xname(sc->sc_dev), i, txs->txs_firstdesc,
2629 1.1 thorpej txs->txs_lastdesc));
2630 1.1 thorpej
2631 1.1 thorpej /*
2632 1.1 thorpej * XXX We should probably be using the statistics
2633 1.1 thorpej * XXX registers, but I don't know if they exist
2634 1.11 thorpej * XXX on chips before the i82544.
2635 1.1 thorpej */
2636 1.1 thorpej
2637 1.1 thorpej #ifdef WM_EVENT_COUNTERS
2638 1.1 thorpej if (status & WTX_ST_TU)
2639 1.1 thorpej WM_EVCNT_INCR(&sc->sc_ev_tu);
2640 1.1 thorpej #endif /* WM_EVENT_COUNTERS */
2641 1.1 thorpej
2642 1.1 thorpej if (status & (WTX_ST_EC|WTX_ST_LC)) {
2643 1.1 thorpej ifp->if_oerrors++;
2644 1.1 thorpej if (status & WTX_ST_LC)
2645 1.84 thorpej log(LOG_WARNING, "%s: late collision\n",
2646 1.160 christos device_xname(sc->sc_dev));
2647 1.1 thorpej else if (status & WTX_ST_EC) {
2648 1.1 thorpej ifp->if_collisions += 16;
2649 1.84 thorpej log(LOG_WARNING, "%s: excessive collisions\n",
2650 1.160 christos device_xname(sc->sc_dev));
2651 1.1 thorpej }
2652 1.1 thorpej } else
2653 1.1 thorpej ifp->if_opackets++;
2654 1.1 thorpej
2655 1.4 thorpej sc->sc_txfree += txs->txs_ndesc;
2656 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, txs->txs_dmamap,
2657 1.1 thorpej 0, txs->txs_dmamap->dm_mapsize, BUS_DMASYNC_POSTWRITE);
2658 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
2659 1.1 thorpej m_freem(txs->txs_mbuf);
2660 1.1 thorpej txs->txs_mbuf = NULL;
2661 1.1 thorpej }
2662 1.1 thorpej
2663 1.1 thorpej /* Update the dirty transmit buffer pointer. */
2664 1.1 thorpej sc->sc_txsdirty = i;
2665 1.1 thorpej DPRINTF(WM_DEBUG_TX,
2666 1.160 christos ("%s: TX: txsdirty -> %d\n", device_xname(sc->sc_dev), i));
2667 1.1 thorpej
2668 1.1 thorpej /*
2669 1.1 thorpej * If there are no more pending transmissions, cancel the watchdog
2670 1.1 thorpej * timer.
2671 1.1 thorpej */
2672 1.74 tron if (sc->sc_txsfree == WM_TXQUEUELEN(sc))
2673 1.1 thorpej ifp->if_timer = 0;
2674 1.1 thorpej }
2675 1.1 thorpej
2676 1.1 thorpej /*
2677 1.1 thorpej * wm_rxintr:
2678 1.1 thorpej *
2679 1.1 thorpej * Helper; handle receive interrupts.
2680 1.1 thorpej */
2681 1.47 thorpej static void
2682 1.1 thorpej wm_rxintr(struct wm_softc *sc)
2683 1.1 thorpej {
2684 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
2685 1.1 thorpej struct wm_rxsoft *rxs;
2686 1.1 thorpej struct mbuf *m;
2687 1.1 thorpej int i, len;
2688 1.1 thorpej uint8_t status, errors;
2689 1.171 darran uint16_t vlantag;
2690 1.1 thorpej
2691 1.1 thorpej for (i = sc->sc_rxptr;; i = WM_NEXTRX(i)) {
2692 1.1 thorpej rxs = &sc->sc_rxsoft[i];
2693 1.1 thorpej
2694 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2695 1.1 thorpej ("%s: RX: checking descriptor %d\n",
2696 1.160 christos device_xname(sc->sc_dev), i));
2697 1.1 thorpej
2698 1.1 thorpej WM_CDRXSYNC(sc, i, BUS_DMASYNC_POSTREAD|BUS_DMASYNC_POSTWRITE);
2699 1.1 thorpej
2700 1.1 thorpej status = sc->sc_rxdescs[i].wrx_status;
2701 1.1 thorpej errors = sc->sc_rxdescs[i].wrx_errors;
2702 1.1 thorpej len = le16toh(sc->sc_rxdescs[i].wrx_len);
2703 1.171 darran vlantag = sc->sc_rxdescs[i].wrx_special;
2704 1.1 thorpej
2705 1.1 thorpej if ((status & WRX_ST_DD) == 0) {
2706 1.1 thorpej /*
2707 1.1 thorpej * We have processed all of the receive descriptors.
2708 1.1 thorpej */
2709 1.20 thorpej WM_CDRXSYNC(sc, i, BUS_DMASYNC_PREREAD);
2710 1.1 thorpej break;
2711 1.1 thorpej }
2712 1.1 thorpej
2713 1.1 thorpej if (__predict_false(sc->sc_rxdiscard)) {
2714 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2715 1.1 thorpej ("%s: RX: discarding contents of descriptor %d\n",
2716 1.160 christos device_xname(sc->sc_dev), i));
2717 1.1 thorpej WM_INIT_RXDESC(sc, i);
2718 1.1 thorpej if (status & WRX_ST_EOP) {
2719 1.1 thorpej /* Reset our state. */
2720 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2721 1.1 thorpej ("%s: RX: resetting rxdiscard -> 0\n",
2722 1.160 christos device_xname(sc->sc_dev)));
2723 1.1 thorpej sc->sc_rxdiscard = 0;
2724 1.1 thorpej }
2725 1.1 thorpej continue;
2726 1.1 thorpej }
2727 1.1 thorpej
2728 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2729 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_POSTREAD);
2730 1.1 thorpej
2731 1.1 thorpej m = rxs->rxs_mbuf;
2732 1.1 thorpej
2733 1.1 thorpej /*
2734 1.124 wrstuden * Add a new receive buffer to the ring, unless of
2735 1.124 wrstuden * course the length is zero. Treat the latter as a
2736 1.124 wrstuden * failed mapping.
2737 1.1 thorpej */
2738 1.124 wrstuden if ((len == 0) || (wm_add_rxbuf(sc, i) != 0)) {
2739 1.1 thorpej /*
2740 1.1 thorpej * Failed, throw away what we've done so
2741 1.1 thorpej * far, and discard the rest of the packet.
2742 1.1 thorpej */
2743 1.1 thorpej ifp->if_ierrors++;
2744 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
2745 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
2746 1.1 thorpej WM_INIT_RXDESC(sc, i);
2747 1.1 thorpej if ((status & WRX_ST_EOP) == 0)
2748 1.1 thorpej sc->sc_rxdiscard = 1;
2749 1.1 thorpej if (sc->sc_rxhead != NULL)
2750 1.1 thorpej m_freem(sc->sc_rxhead);
2751 1.1 thorpej WM_RXCHAIN_RESET(sc);
2752 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2753 1.1 thorpej ("%s: RX: Rx buffer allocation failed, "
2754 1.160 christos "dropping packet%s\n", device_xname(sc->sc_dev),
2755 1.1 thorpej sc->sc_rxdiscard ? " (discard)" : ""));
2756 1.1 thorpej continue;
2757 1.1 thorpej }
2758 1.1 thorpej
2759 1.1 thorpej m->m_len = len;
2760 1.159 simonb sc->sc_rxlen += len;
2761 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2762 1.1 thorpej ("%s: RX: buffer at %p len %d\n",
2763 1.160 christos device_xname(sc->sc_dev), m->m_data, len));
2764 1.1 thorpej
2765 1.1 thorpej /*
2766 1.1 thorpej * If this is not the end of the packet, keep
2767 1.1 thorpej * looking.
2768 1.1 thorpej */
2769 1.1 thorpej if ((status & WRX_ST_EOP) == 0) {
2770 1.159 simonb WM_RXCHAIN_LINK(sc, m);
2771 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2772 1.1 thorpej ("%s: RX: not yet EOP, rxlen -> %d\n",
2773 1.160 christos device_xname(sc->sc_dev), sc->sc_rxlen));
2774 1.1 thorpej continue;
2775 1.1 thorpej }
2776 1.1 thorpej
2777 1.1 thorpej /*
2778 1.93 thorpej * Okay, we have the entire packet now. The chip is
2779 1.93 thorpej * configured to include the FCS (not all chips can
2780 1.93 thorpej * be configured to strip it), so we need to trim it.
2781 1.159 simonb * May need to adjust length of previous mbuf in the
2782 1.159 simonb * chain if the current mbuf is too short.
2783 1.1 thorpej */
2784 1.159 simonb if (m->m_len < ETHER_CRC_LEN) {
2785 1.159 simonb sc->sc_rxtail->m_len -= (ETHER_CRC_LEN - m->m_len);
2786 1.159 simonb m->m_len = 0;
2787 1.159 simonb } else {
2788 1.159 simonb m->m_len -= ETHER_CRC_LEN;
2789 1.159 simonb }
2790 1.159 simonb len = sc->sc_rxlen - ETHER_CRC_LEN;
2791 1.159 simonb
2792 1.159 simonb WM_RXCHAIN_LINK(sc, m);
2793 1.93 thorpej
2794 1.1 thorpej *sc->sc_rxtailp = NULL;
2795 1.1 thorpej m = sc->sc_rxhead;
2796 1.1 thorpej
2797 1.1 thorpej WM_RXCHAIN_RESET(sc);
2798 1.1 thorpej
2799 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2800 1.1 thorpej ("%s: RX: have entire packet, len -> %d\n",
2801 1.160 christos device_xname(sc->sc_dev), len));
2802 1.1 thorpej
2803 1.1 thorpej /*
2804 1.1 thorpej * If an error occurred, update stats and drop the packet.
2805 1.1 thorpej */
2806 1.1 thorpej if (errors &
2807 1.1 thorpej (WRX_ER_CE|WRX_ER_SE|WRX_ER_SEQ|WRX_ER_CXE|WRX_ER_RXE)) {
2808 1.1 thorpej ifp->if_ierrors++;
2809 1.1 thorpej if (errors & WRX_ER_SE)
2810 1.84 thorpej log(LOG_WARNING, "%s: symbol error\n",
2811 1.160 christos device_xname(sc->sc_dev));
2812 1.1 thorpej else if (errors & WRX_ER_SEQ)
2813 1.84 thorpej log(LOG_WARNING, "%s: receive sequence error\n",
2814 1.160 christos device_xname(sc->sc_dev));
2815 1.1 thorpej else if (errors & WRX_ER_CE)
2816 1.84 thorpej log(LOG_WARNING, "%s: CRC error\n",
2817 1.160 christos device_xname(sc->sc_dev));
2818 1.1 thorpej m_freem(m);
2819 1.1 thorpej continue;
2820 1.1 thorpej }
2821 1.1 thorpej
2822 1.1 thorpej /*
2823 1.1 thorpej * No errors. Receive the packet.
2824 1.1 thorpej */
2825 1.1 thorpej m->m_pkthdr.rcvif = ifp;
2826 1.1 thorpej m->m_pkthdr.len = len;
2827 1.1 thorpej
2828 1.1 thorpej /*
2829 1.1 thorpej * If VLANs are enabled, VLAN packets have been unwrapped
2830 1.1 thorpej * for us. Associate the tag with the packet.
2831 1.1 thorpej */
2832 1.94 jdolecek if ((status & WRX_ST_VP) != 0) {
2833 1.94 jdolecek VLAN_INPUT_TAG(ifp, m,
2834 1.171 darran le16toh(vlantag),
2835 1.94 jdolecek continue);
2836 1.1 thorpej }
2837 1.1 thorpej
2838 1.1 thorpej /*
2839 1.1 thorpej * Set up checksum info for this packet.
2840 1.1 thorpej */
2841 1.106 yamt if ((status & WRX_ST_IXSM) == 0) {
2842 1.106 yamt if (status & WRX_ST_IPCS) {
2843 1.106 yamt WM_EVCNT_INCR(&sc->sc_ev_rxipsum);
2844 1.106 yamt m->m_pkthdr.csum_flags |= M_CSUM_IPv4;
2845 1.106 yamt if (errors & WRX_ER_IPE)
2846 1.106 yamt m->m_pkthdr.csum_flags |=
2847 1.106 yamt M_CSUM_IPv4_BAD;
2848 1.106 yamt }
2849 1.106 yamt if (status & WRX_ST_TCPCS) {
2850 1.106 yamt /*
2851 1.106 yamt * Note: we don't know if this was TCP or UDP,
2852 1.106 yamt * so we just set both bits, and expect the
2853 1.106 yamt * upper layers to deal.
2854 1.106 yamt */
2855 1.106 yamt WM_EVCNT_INCR(&sc->sc_ev_rxtusum);
2856 1.106 yamt m->m_pkthdr.csum_flags |=
2857 1.130 yamt M_CSUM_TCPv4 | M_CSUM_UDPv4 |
2858 1.130 yamt M_CSUM_TCPv6 | M_CSUM_UDPv6;
2859 1.106 yamt if (errors & WRX_ER_TCPE)
2860 1.106 yamt m->m_pkthdr.csum_flags |=
2861 1.106 yamt M_CSUM_TCP_UDP_BAD;
2862 1.106 yamt }
2863 1.1 thorpej }
2864 1.1 thorpej
2865 1.1 thorpej ifp->if_ipackets++;
2866 1.1 thorpej
2867 1.1 thorpej #if NBPFILTER > 0
2868 1.1 thorpej /* Pass this up to any BPF listeners. */
2869 1.1 thorpej if (ifp->if_bpf)
2870 1.1 thorpej bpf_mtap(ifp->if_bpf, m);
2871 1.1 thorpej #endif /* NBPFILTER > 0 */
2872 1.1 thorpej
2873 1.1 thorpej /* Pass it on. */
2874 1.1 thorpej (*ifp->if_input)(ifp, m);
2875 1.1 thorpej }
2876 1.1 thorpej
2877 1.1 thorpej /* Update the receive pointer. */
2878 1.1 thorpej sc->sc_rxptr = i;
2879 1.1 thorpej
2880 1.1 thorpej DPRINTF(WM_DEBUG_RX,
2881 1.160 christos ("%s: RX: rxptr -> %d\n", device_xname(sc->sc_dev), i));
2882 1.1 thorpej }
2883 1.1 thorpej
2884 1.1 thorpej /*
2885 1.1 thorpej * wm_linkintr:
2886 1.1 thorpej *
2887 1.1 thorpej * Helper; handle link interrupts.
2888 1.1 thorpej */
2889 1.47 thorpej static void
2890 1.1 thorpej wm_linkintr(struct wm_softc *sc, uint32_t icr)
2891 1.1 thorpej {
2892 1.1 thorpej uint32_t status;
2893 1.1 thorpej
2894 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s:\n", device_xname(sc->sc_dev),
2895 1.173 msaitoh __func__));
2896 1.1 thorpej /*
2897 1.1 thorpej * If we get a link status interrupt on a 1000BASE-T
2898 1.1 thorpej * device, just fall into the normal MII tick path.
2899 1.1 thorpej */
2900 1.1 thorpej if (sc->sc_flags & WM_F_HAS_MII) {
2901 1.1 thorpej if (icr & ICR_LSC) {
2902 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
2903 1.1 thorpej ("%s: LINK: LSC -> mii_tick\n",
2904 1.160 christos device_xname(sc->sc_dev)));
2905 1.1 thorpej mii_tick(&sc->sc_mii);
2906 1.170 msaitoh if (sc->sc_type == WM_T_82543) {
2907 1.170 msaitoh int miistatus, active;
2908 1.170 msaitoh
2909 1.170 msaitoh /*
2910 1.170 msaitoh * With 82543, we need to force speed and
2911 1.170 msaitoh * duplex on the MAC equal to what the PHY
2912 1.170 msaitoh * speed and duplex configuration is.
2913 1.170 msaitoh */
2914 1.170 msaitoh miistatus = sc->sc_mii.mii_media_status;
2915 1.170 msaitoh
2916 1.170 msaitoh if (miistatus & IFM_ACTIVE) {
2917 1.170 msaitoh active = sc->sc_mii.mii_media_active;
2918 1.170 msaitoh sc->sc_ctrl &= ~(CTRL_SPEED_MASK
2919 1.170 msaitoh | CTRL_FD);
2920 1.170 msaitoh switch (IFM_SUBTYPE(active)) {
2921 1.170 msaitoh case IFM_10_T:
2922 1.170 msaitoh sc->sc_ctrl |= CTRL_SPEED_10;
2923 1.170 msaitoh break;
2924 1.170 msaitoh case IFM_100_TX:
2925 1.170 msaitoh sc->sc_ctrl |= CTRL_SPEED_100;
2926 1.170 msaitoh break;
2927 1.170 msaitoh case IFM_1000_T:
2928 1.170 msaitoh sc->sc_ctrl |= CTRL_SPEED_1000;
2929 1.170 msaitoh break;
2930 1.170 msaitoh default:
2931 1.170 msaitoh /*
2932 1.170 msaitoh * fiber?
2933 1.170 msaitoh * Shoud not enter here.
2934 1.170 msaitoh */
2935 1.170 msaitoh printf("unknown media (%x)\n",
2936 1.170 msaitoh active);
2937 1.170 msaitoh break;
2938 1.170 msaitoh }
2939 1.170 msaitoh if (active & IFM_FDX)
2940 1.170 msaitoh sc->sc_ctrl |= CTRL_FD;
2941 1.170 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
2942 1.170 msaitoh }
2943 1.170 msaitoh }
2944 1.1 thorpej } else if (icr & ICR_RXSEQ) {
2945 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
2946 1.1 thorpej ("%s: LINK Receive sequence error\n",
2947 1.160 christos device_xname(sc->sc_dev)));
2948 1.1 thorpej }
2949 1.1 thorpej return;
2950 1.1 thorpej }
2951 1.1 thorpej
2952 1.190 msaitoh /* TBI mode */
2953 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
2954 1.1 thorpej if (icr & ICR_LSC) {
2955 1.1 thorpej if (status & STATUS_LU) {
2956 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> up %s\n",
2957 1.160 christos device_xname(sc->sc_dev),
2958 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
2959 1.173 msaitoh /*
2960 1.173 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
2961 1.173 msaitoh * so we should update sc->sc_ctrl
2962 1.173 msaitoh */
2963 1.173 msaitoh
2964 1.173 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
2965 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
2966 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
2967 1.1 thorpej if (status & STATUS_FD)
2968 1.1 thorpej sc->sc_tctl |=
2969 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
2970 1.1 thorpej else
2971 1.1 thorpej sc->sc_tctl |=
2972 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
2973 1.173 msaitoh if (sc->sc_ctrl & CTRL_TFCE)
2974 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
2975 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
2976 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
2977 1.71 thorpej WMREG_OLD_FCRTL : WMREG_FCRTL,
2978 1.71 thorpej sc->sc_fcrtl);
2979 1.1 thorpej sc->sc_tbi_linkup = 1;
2980 1.1 thorpej } else {
2981 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: LSC -> down\n",
2982 1.161 cegger device_xname(sc->sc_dev)));
2983 1.1 thorpej sc->sc_tbi_linkup = 0;
2984 1.1 thorpej }
2985 1.1 thorpej wm_tbi_set_linkled(sc);
2986 1.173 msaitoh } else if (icr & ICR_RXCFG) {
2987 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: LINK: receiving /C/\n",
2988 1.173 msaitoh device_xname(sc->sc_dev)));
2989 1.173 msaitoh sc->sc_tbi_nrxcfg++;
2990 1.173 msaitoh wm_check_for_link(sc);
2991 1.1 thorpej } else if (icr & ICR_RXSEQ) {
2992 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
2993 1.1 thorpej ("%s: LINK: Receive sequence error\n",
2994 1.160 christos device_xname(sc->sc_dev)));
2995 1.1 thorpej }
2996 1.1 thorpej }
2997 1.1 thorpej
2998 1.1 thorpej /*
2999 1.1 thorpej * wm_tick:
3000 1.1 thorpej *
3001 1.1 thorpej * One second timer, used to check link status, sweep up
3002 1.1 thorpej * completed transmit jobs, etc.
3003 1.1 thorpej */
3004 1.47 thorpej static void
3005 1.1 thorpej wm_tick(void *arg)
3006 1.1 thorpej {
3007 1.1 thorpej struct wm_softc *sc = arg;
3008 1.127 bouyer struct ifnet *ifp = &sc->sc_ethercom.ec_if;
3009 1.1 thorpej int s;
3010 1.1 thorpej
3011 1.1 thorpej s = splnet();
3012 1.1 thorpej
3013 1.71 thorpej if (sc->sc_type >= WM_T_82542_2_1) {
3014 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_xon, CSR_READ(sc, WMREG_XONRXC));
3015 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_tx_xon, CSR_READ(sc, WMREG_XONTXC));
3016 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_xoff, CSR_READ(sc, WMREG_XOFFRXC));
3017 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_tx_xoff, CSR_READ(sc, WMREG_XOFFTXC));
3018 1.71 thorpej WM_EVCNT_ADD(&sc->sc_ev_rx_macctl, CSR_READ(sc, WMREG_FCRUC));
3019 1.71 thorpej }
3020 1.71 thorpej
3021 1.127 bouyer ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
3022 1.127 bouyer ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
3023 1.127 bouyer
3024 1.1 thorpej if (sc->sc_flags & WM_F_HAS_MII)
3025 1.1 thorpej mii_tick(&sc->sc_mii);
3026 1.1 thorpej else
3027 1.1 thorpej wm_tbi_check_link(sc);
3028 1.1 thorpej
3029 1.1 thorpej splx(s);
3030 1.1 thorpej
3031 1.1 thorpej callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
3032 1.1 thorpej }
3033 1.1 thorpej
3034 1.1 thorpej /*
3035 1.1 thorpej * wm_reset:
3036 1.1 thorpej *
3037 1.1 thorpej * Reset the i82542 chip.
3038 1.1 thorpej */
3039 1.47 thorpej static void
3040 1.1 thorpej wm_reset(struct wm_softc *sc)
3041 1.1 thorpej {
3042 1.189 msaitoh int phy_reset = 0;
3043 1.189 msaitoh uint32_t reg, func, mask;
3044 1.189 msaitoh int i;
3045 1.1 thorpej
3046 1.78 thorpej /*
3047 1.78 thorpej * Allocate on-chip memory according to the MTU size.
3048 1.78 thorpej * The Packet Buffer Allocation register must be written
3049 1.78 thorpej * before the chip is reset.
3050 1.78 thorpej */
3051 1.120 msaitoh switch (sc->sc_type) {
3052 1.120 msaitoh case WM_T_82547:
3053 1.120 msaitoh case WM_T_82547_2:
3054 1.78 thorpej sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
3055 1.78 thorpej PBA_22K : PBA_30K;
3056 1.78 thorpej sc->sc_txfifo_head = 0;
3057 1.78 thorpej sc->sc_txfifo_addr = sc->sc_pba << PBA_ADDR_SHIFT;
3058 1.78 thorpej sc->sc_txfifo_size =
3059 1.78 thorpej (PBA_40K - sc->sc_pba) << PBA_BYTE_SHIFT;
3060 1.78 thorpej sc->sc_txfifo_stall = 0;
3061 1.120 msaitoh break;
3062 1.120 msaitoh case WM_T_82571:
3063 1.120 msaitoh case WM_T_82572:
3064 1.127 bouyer case WM_T_80003:
3065 1.120 msaitoh sc->sc_pba = PBA_32K;
3066 1.120 msaitoh break;
3067 1.120 msaitoh case WM_T_82573:
3068 1.185 msaitoh sc->sc_pba = PBA_12K;
3069 1.185 msaitoh break;
3070 1.165 sborrill case WM_T_82574:
3071 1.185 msaitoh case WM_T_82583:
3072 1.185 msaitoh sc->sc_pba = PBA_20K;
3073 1.120 msaitoh break;
3074 1.139 bouyer case WM_T_ICH8:
3075 1.139 bouyer sc->sc_pba = PBA_8K;
3076 1.139 bouyer CSR_WRITE(sc, WMREG_PBS, PBA_16K);
3077 1.139 bouyer break;
3078 1.144 msaitoh case WM_T_ICH9:
3079 1.167 msaitoh case WM_T_ICH10:
3080 1.190 msaitoh case WM_T_PCH:
3081 1.144 msaitoh sc->sc_pba = PBA_10K;
3082 1.144 msaitoh break;
3083 1.120 msaitoh default:
3084 1.120 msaitoh sc->sc_pba = sc->sc_ethercom.ec_if.if_mtu > 8192 ?
3085 1.120 msaitoh PBA_40K : PBA_48K;
3086 1.120 msaitoh break;
3087 1.78 thorpej }
3088 1.78 thorpej CSR_WRITE(sc, WMREG_PBA, sc->sc_pba);
3089 1.78 thorpej
3090 1.144 msaitoh if (sc->sc_flags & WM_F_PCIE) {
3091 1.144 msaitoh int timeout = 800;
3092 1.144 msaitoh
3093 1.144 msaitoh sc->sc_ctrl |= CTRL_GIO_M_DIS;
3094 1.144 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3095 1.144 msaitoh
3096 1.185 msaitoh while (timeout--) {
3097 1.144 msaitoh if ((CSR_READ(sc, WMREG_STATUS) & STATUS_GIO_M_ENA) == 0)
3098 1.144 msaitoh break;
3099 1.144 msaitoh delay(100);
3100 1.144 msaitoh }
3101 1.144 msaitoh }
3102 1.144 msaitoh
3103 1.144 msaitoh /* clear interrupt */
3104 1.144 msaitoh CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
3105 1.144 msaitoh
3106 1.189 msaitoh /* Stop the transmit and receive processes. */
3107 1.189 msaitoh CSR_WRITE(sc, WMREG_RCTL, 0);
3108 1.189 msaitoh CSR_WRITE(sc, WMREG_TCTL, TCTL_PSP);
3109 1.189 msaitoh
3110 1.189 msaitoh /* set_tbi_sbp_82543() */
3111 1.189 msaitoh
3112 1.189 msaitoh delay(10*1000);
3113 1.189 msaitoh
3114 1.189 msaitoh /* Must acquire the MDIO ownership before MAC reset */
3115 1.189 msaitoh switch(sc->sc_type) {
3116 1.189 msaitoh case WM_T_82573:
3117 1.189 msaitoh case WM_T_82574:
3118 1.189 msaitoh case WM_T_82583:
3119 1.189 msaitoh i = 0;
3120 1.189 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR)
3121 1.189 msaitoh | EXTCNFCTR_MDIO_SW_OWNERSHIP;
3122 1.189 msaitoh do {
3123 1.189 msaitoh CSR_WRITE(sc, WMREG_EXTCNFCTR,
3124 1.189 msaitoh reg | EXTCNFCTR_MDIO_SW_OWNERSHIP);
3125 1.189 msaitoh reg = CSR_READ(sc, WMREG_EXTCNFCTR);
3126 1.189 msaitoh if ((reg & EXTCNFCTR_MDIO_SW_OWNERSHIP) != 0)
3127 1.189 msaitoh break;
3128 1.189 msaitoh reg |= EXTCNFCTR_MDIO_SW_OWNERSHIP;
3129 1.189 msaitoh delay(2*1000);
3130 1.189 msaitoh i++;
3131 1.189 msaitoh } while (i < WM_MDIO_OWNERSHIP_TIMEOUT);
3132 1.189 msaitoh break;
3133 1.189 msaitoh default:
3134 1.189 msaitoh break;
3135 1.189 msaitoh }
3136 1.189 msaitoh
3137 1.137 msaitoh /*
3138 1.138 salo * 82541 Errata 29? & 82547 Errata 28?
3139 1.137 msaitoh * See also the description about PHY_RST bit in CTRL register
3140 1.137 msaitoh * in 8254x_GBe_SDM.pdf.
3141 1.137 msaitoh */
3142 1.137 msaitoh if ((sc->sc_type == WM_T_82541) || (sc->sc_type == WM_T_82547)) {
3143 1.137 msaitoh CSR_WRITE(sc, WMREG_CTRL,
3144 1.137 msaitoh CSR_READ(sc, WMREG_CTRL) | CTRL_PHY_RESET);
3145 1.137 msaitoh delay(5000);
3146 1.137 msaitoh }
3147 1.137 msaitoh
3148 1.190 msaitoh if (sc->sc_type == WM_T_PCH) {
3149 1.190 msaitoh /* Save K1 */
3150 1.190 msaitoh }
3151 1.190 msaitoh
3152 1.53 thorpej switch (sc->sc_type) {
3153 1.189 msaitoh case WM_T_82544: /* XXX check whether WM_F_IOH_VALID is set */
3154 1.53 thorpej case WM_T_82541:
3155 1.53 thorpej case WM_T_82541_2:
3156 1.189 msaitoh case WM_T_82547:
3157 1.189 msaitoh case WM_T_82547_2:
3158 1.53 thorpej /*
3159 1.88 briggs * On some chipsets, a reset through a memory-mapped write
3160 1.88 briggs * cycle can cause the chip to reset before completing the
3161 1.88 briggs * write cycle. This causes major headache that can be
3162 1.88 briggs * avoided by issuing the reset via indirect register writes
3163 1.88 briggs * through I/O space.
3164 1.88 briggs *
3165 1.88 briggs * So, if we successfully mapped the I/O BAR at attach time,
3166 1.88 briggs * use that. Otherwise, try our luck with a memory-mapped
3167 1.88 briggs * reset.
3168 1.53 thorpej */
3169 1.53 thorpej if (sc->sc_flags & WM_F_IOH_VALID)
3170 1.53 thorpej wm_io_write(sc, WMREG_CTRL, CTRL_RST);
3171 1.53 thorpej else
3172 1.53 thorpej CSR_WRITE(sc, WMREG_CTRL, CTRL_RST);
3173 1.53 thorpej break;
3174 1.53 thorpej case WM_T_82545_3:
3175 1.53 thorpej case WM_T_82546_3:
3176 1.53 thorpej /* Use the shadow control register on these chips. */
3177 1.53 thorpej CSR_WRITE(sc, WMREG_CTRL_SHADOW, CTRL_RST);
3178 1.53 thorpej break;
3179 1.189 msaitoh case WM_T_80003:
3180 1.189 msaitoh func = (CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1;
3181 1.189 msaitoh mask = func ? SWFW_PHY1_SM : SWFW_PHY0_SM;
3182 1.189 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
3183 1.189 msaitoh wm_get_swfw_semaphore(sc, mask);
3184 1.189 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
3185 1.189 msaitoh wm_put_swfw_semaphore(sc, mask);
3186 1.189 msaitoh break;
3187 1.139 bouyer case WM_T_ICH8:
3188 1.144 msaitoh case WM_T_ICH9:
3189 1.167 msaitoh case WM_T_ICH10:
3190 1.190 msaitoh case WM_T_PCH:
3191 1.189 msaitoh reg = CSR_READ(sc, WMREG_CTRL) | CTRL_RST;
3192 1.189 msaitoh if (wm_check_reset_block(sc) == 0) {
3193 1.190 msaitoh if (sc->sc_type >= WM_T_PCH) {
3194 1.190 msaitoh uint32_t status;
3195 1.190 msaitoh
3196 1.190 msaitoh status = CSR_READ(sc, WMREG_STATUS);
3197 1.190 msaitoh CSR_WRITE(sc, WMREG_STATUS,
3198 1.190 msaitoh status & ~STATUS_PHYRA);
3199 1.190 msaitoh }
3200 1.190 msaitoh
3201 1.189 msaitoh reg |= CTRL_PHY_RESET;
3202 1.189 msaitoh phy_reset = 1;
3203 1.189 msaitoh }
3204 1.139 bouyer wm_get_swfwhw_semaphore(sc);
3205 1.189 msaitoh CSR_WRITE(sc, WMREG_CTRL, reg);
3206 1.189 msaitoh delay(20*1000);
3207 1.189 msaitoh wm_put_swfwhw_semaphore(sc);
3208 1.188 msaitoh break;
3209 1.189 msaitoh case WM_T_82542_2_0:
3210 1.189 msaitoh case WM_T_82542_2_1:
3211 1.189 msaitoh case WM_T_82543:
3212 1.189 msaitoh case WM_T_82540:
3213 1.189 msaitoh case WM_T_82545:
3214 1.189 msaitoh case WM_T_82546:
3215 1.189 msaitoh case WM_T_82571:
3216 1.189 msaitoh case WM_T_82572:
3217 1.189 msaitoh case WM_T_82573:
3218 1.189 msaitoh case WM_T_82574:
3219 1.189 msaitoh case WM_T_82583:
3220 1.53 thorpej default:
3221 1.53 thorpej /* Everything else can safely use the documented method. */
3222 1.189 msaitoh CSR_WRITE(sc, WMREG_CTRL, CSR_READ(sc, WMREG_CTRL) | CTRL_RST);
3223 1.53 thorpej break;
3224 1.53 thorpej }
3225 1.189 msaitoh
3226 1.189 msaitoh if (phy_reset != 0)
3227 1.189 msaitoh wm_get_cfg_done(sc);
3228 1.1 thorpej
3229 1.146 msaitoh /* reload EEPROM */
3230 1.144 msaitoh switch(sc->sc_type) {
3231 1.144 msaitoh case WM_T_82542_2_0:
3232 1.144 msaitoh case WM_T_82542_2_1:
3233 1.144 msaitoh case WM_T_82543:
3234 1.144 msaitoh case WM_T_82544:
3235 1.144 msaitoh delay(10);
3236 1.146 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
3237 1.146 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3238 1.144 msaitoh delay(2000);
3239 1.144 msaitoh break;
3240 1.189 msaitoh case WM_T_82540:
3241 1.189 msaitoh case WM_T_82545:
3242 1.189 msaitoh case WM_T_82545_3:
3243 1.189 msaitoh case WM_T_82546:
3244 1.189 msaitoh case WM_T_82546_3:
3245 1.189 msaitoh delay(5*1000);
3246 1.189 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
3247 1.189 msaitoh break;
3248 1.144 msaitoh case WM_T_82541:
3249 1.144 msaitoh case WM_T_82541_2:
3250 1.144 msaitoh case WM_T_82547:
3251 1.144 msaitoh case WM_T_82547_2:
3252 1.144 msaitoh delay(20000);
3253 1.189 msaitoh /* XXX Disable HW ARPs on ASF enabled adapters */
3254 1.144 msaitoh break;
3255 1.189 msaitoh case WM_T_82571:
3256 1.189 msaitoh case WM_T_82572:
3257 1.144 msaitoh case WM_T_82573:
3258 1.165 sborrill case WM_T_82574:
3259 1.185 msaitoh case WM_T_82583:
3260 1.146 msaitoh if (sc->sc_flags & WM_F_EEPROM_FLASH) {
3261 1.146 msaitoh delay(10);
3262 1.146 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT) | CTRL_EXT_EE_RST;
3263 1.146 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
3264 1.146 msaitoh }
3265 1.145 msaitoh /* check EECD_EE_AUTORD */
3266 1.146 msaitoh wm_get_auto_rd_done(sc);
3267 1.189 msaitoh /*
3268 1.189 msaitoh * Phy configuration from NVM just starts after EECD_AUTO_RD
3269 1.189 msaitoh * is set.
3270 1.189 msaitoh */
3271 1.189 msaitoh if ((sc->sc_type == WM_T_82573) || (sc->sc_type == WM_T_82574)
3272 1.189 msaitoh || (sc->sc_type == WM_T_82583))
3273 1.189 msaitoh delay(25*1000);
3274 1.189 msaitoh break;
3275 1.189 msaitoh case WM_T_80003:
3276 1.189 msaitoh case WM_T_ICH8:
3277 1.189 msaitoh case WM_T_ICH9:
3278 1.189 msaitoh /* check EECD_EE_AUTORD */
3279 1.189 msaitoh wm_get_auto_rd_done(sc);
3280 1.189 msaitoh break;
3281 1.190 msaitoh case WM_T_ICH10:
3282 1.190 msaitoh case WM_T_PCH:
3283 1.189 msaitoh wm_lan_init_done(sc);
3284 1.189 msaitoh break;
3285 1.189 msaitoh default:
3286 1.189 msaitoh panic("%s: unknown type\n", __func__);
3287 1.127 bouyer }
3288 1.144 msaitoh
3289 1.174 msaitoh /* reload sc_ctrl */
3290 1.174 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
3291 1.174 msaitoh
3292 1.190 msaitoh /*
3293 1.190 msaitoh * For PCH, this write will make sure that any noise will be detected
3294 1.190 msaitoh * as a CRC error and be dropped rather than show up as a bad packet
3295 1.190 msaitoh * to the DMA engine
3296 1.190 msaitoh */
3297 1.190 msaitoh if (sc->sc_type == WM_T_PCH)
3298 1.190 msaitoh CSR_WRITE(sc, WMREG_CRC_OFFSET, 0x65656565);
3299 1.190 msaitoh
3300 1.144 msaitoh #if 0
3301 1.144 msaitoh for (i = 0; i < 1000; i++) {
3302 1.144 msaitoh if ((CSR_READ(sc, WMREG_CTRL) & CTRL_RST) == 0) {
3303 1.144 msaitoh return;
3304 1.144 msaitoh }
3305 1.144 msaitoh delay(20);
3306 1.144 msaitoh }
3307 1.144 msaitoh
3308 1.144 msaitoh if (CSR_READ(sc, WMREG_CTRL) & CTRL_RST)
3309 1.144 msaitoh log(LOG_ERR, "%s: reset failed to complete\n",
3310 1.160 christos device_xname(sc->sc_dev));
3311 1.144 msaitoh #endif
3312 1.1 thorpej }
3313 1.1 thorpej
3314 1.1 thorpej /*
3315 1.1 thorpej * wm_init: [ifnet interface function]
3316 1.1 thorpej *
3317 1.1 thorpej * Initialize the interface. Must be called at splnet().
3318 1.1 thorpej */
3319 1.47 thorpej static int
3320 1.1 thorpej wm_init(struct ifnet *ifp)
3321 1.1 thorpej {
3322 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
3323 1.1 thorpej struct wm_rxsoft *rxs;
3324 1.1 thorpej int i, error = 0;
3325 1.1 thorpej uint32_t reg;
3326 1.1 thorpej
3327 1.42 thorpej /*
3328 1.42 thorpej * *_HDR_ALIGNED_P is constant 1 if __NO_STRICT_ALIGMENT is set.
3329 1.42 thorpej * There is a small but measurable benefit to avoiding the adjusment
3330 1.42 thorpej * of the descriptor so that the headers are aligned, for normal mtu,
3331 1.42 thorpej * on such platforms. One possibility is that the DMA itself is
3332 1.42 thorpej * slightly more efficient if the front of the entire packet (instead
3333 1.42 thorpej * of the front of the headers) is aligned.
3334 1.42 thorpej *
3335 1.42 thorpej * Note we must always set align_tweak to 0 if we are using
3336 1.42 thorpej * jumbo frames.
3337 1.42 thorpej */
3338 1.42 thorpej #ifdef __NO_STRICT_ALIGNMENT
3339 1.42 thorpej sc->sc_align_tweak = 0;
3340 1.41 tls #else
3341 1.42 thorpej if ((ifp->if_mtu + ETHER_HDR_LEN + ETHER_CRC_LEN) > (MCLBYTES - 2))
3342 1.42 thorpej sc->sc_align_tweak = 0;
3343 1.42 thorpej else
3344 1.42 thorpej sc->sc_align_tweak = 2;
3345 1.42 thorpej #endif /* __NO_STRICT_ALIGNMENT */
3346 1.41 tls
3347 1.1 thorpej /* Cancel any pending I/O. */
3348 1.1 thorpej wm_stop(ifp, 0);
3349 1.1 thorpej
3350 1.127 bouyer /* update statistics before reset */
3351 1.127 bouyer ifp->if_collisions += CSR_READ(sc, WMREG_COLC);
3352 1.127 bouyer ifp->if_ierrors += CSR_READ(sc, WMREG_RXERRC);
3353 1.127 bouyer
3354 1.1 thorpej /* Reset the chip to a known state. */
3355 1.1 thorpej wm_reset(sc);
3356 1.1 thorpej
3357 1.169 msaitoh switch (sc->sc_type) {
3358 1.169 msaitoh case WM_T_82571:
3359 1.169 msaitoh case WM_T_82572:
3360 1.169 msaitoh case WM_T_82573:
3361 1.169 msaitoh case WM_T_82574:
3362 1.185 msaitoh case WM_T_82583:
3363 1.169 msaitoh case WM_T_80003:
3364 1.169 msaitoh case WM_T_ICH8:
3365 1.169 msaitoh case WM_T_ICH9:
3366 1.169 msaitoh case WM_T_ICH10:
3367 1.190 msaitoh case WM_T_PCH:
3368 1.169 msaitoh if (wm_check_mng_mode(sc) != 0)
3369 1.169 msaitoh wm_get_hw_control(sc);
3370 1.169 msaitoh break;
3371 1.169 msaitoh default:
3372 1.169 msaitoh break;
3373 1.169 msaitoh }
3374 1.169 msaitoh
3375 1.1 thorpej /* Initialize the transmit descriptor ring. */
3376 1.75 thorpej memset(sc->sc_txdescs, 0, WM_TXDESCSIZE(sc));
3377 1.75 thorpej WM_CDTXSYNC(sc, 0, WM_NTXDESC(sc),
3378 1.1 thorpej BUS_DMASYNC_PREREAD|BUS_DMASYNC_PREWRITE);
3379 1.75 thorpej sc->sc_txfree = WM_NTXDESC(sc);
3380 1.1 thorpej sc->sc_txnext = 0;
3381 1.5 thorpej
3382 1.11 thorpej if (sc->sc_type < WM_T_82543) {
3383 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_TBDAH, WM_CDTXADDR_HI(sc, 0));
3384 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_TBDAL, WM_CDTXADDR_LO(sc, 0));
3385 1.75 thorpej CSR_WRITE(sc, WMREG_OLD_TDLEN, WM_TXDESCSIZE(sc));
3386 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_TDH, 0);
3387 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_TDT, 0);
3388 1.10 thorpej CSR_WRITE(sc, WMREG_OLD_TIDV, 128);
3389 1.1 thorpej } else {
3390 1.69 thorpej CSR_WRITE(sc, WMREG_TBDAH, WM_CDTXADDR_HI(sc, 0));
3391 1.69 thorpej CSR_WRITE(sc, WMREG_TBDAL, WM_CDTXADDR_LO(sc, 0));
3392 1.75 thorpej CSR_WRITE(sc, WMREG_TDLEN, WM_TXDESCSIZE(sc));
3393 1.1 thorpej CSR_WRITE(sc, WMREG_TDH, 0);
3394 1.1 thorpej CSR_WRITE(sc, WMREG_TDT, 0);
3395 1.150 tls CSR_WRITE(sc, WMREG_TIDV, 375); /* ITR / 4 */
3396 1.150 tls CSR_WRITE(sc, WMREG_TADV, 375); /* should be same */
3397 1.1 thorpej
3398 1.1 thorpej CSR_WRITE(sc, WMREG_TXDCTL, TXDCTL_PTHRESH(0) |
3399 1.1 thorpej TXDCTL_HTHRESH(0) | TXDCTL_WTHRESH(0));
3400 1.1 thorpej CSR_WRITE(sc, WMREG_RXDCTL, RXDCTL_PTHRESH(0) |
3401 1.1 thorpej RXDCTL_HTHRESH(0) | RXDCTL_WTHRESH(1));
3402 1.1 thorpej }
3403 1.1 thorpej CSR_WRITE(sc, WMREG_TQSA_LO, 0);
3404 1.1 thorpej CSR_WRITE(sc, WMREG_TQSA_HI, 0);
3405 1.1 thorpej
3406 1.1 thorpej /* Initialize the transmit job descriptors. */
3407 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++)
3408 1.1 thorpej sc->sc_txsoft[i].txs_mbuf = NULL;
3409 1.74 tron sc->sc_txsfree = WM_TXQUEUELEN(sc);
3410 1.1 thorpej sc->sc_txsnext = 0;
3411 1.1 thorpej sc->sc_txsdirty = 0;
3412 1.1 thorpej
3413 1.1 thorpej /*
3414 1.1 thorpej * Initialize the receive descriptor and receive job
3415 1.1 thorpej * descriptor rings.
3416 1.1 thorpej */
3417 1.11 thorpej if (sc->sc_type < WM_T_82543) {
3418 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_RDBAH0, WM_CDRXADDR_HI(sc, 0));
3419 1.69 thorpej CSR_WRITE(sc, WMREG_OLD_RDBAL0, WM_CDRXADDR_LO(sc, 0));
3420 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDLEN0, sizeof(sc->sc_rxdescs));
3421 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDH0, 0);
3422 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDT0, 0);
3423 1.10 thorpej CSR_WRITE(sc, WMREG_OLD_RDTR0, 28 | RDTR_FPD);
3424 1.1 thorpej
3425 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDBA1_HI, 0);
3426 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDBA1_LO, 0);
3427 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDLEN1, 0);
3428 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDH1, 0);
3429 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDT1, 0);
3430 1.1 thorpej CSR_WRITE(sc, WMREG_OLD_RDTR1, 0);
3431 1.1 thorpej } else {
3432 1.69 thorpej CSR_WRITE(sc, WMREG_RDBAH, WM_CDRXADDR_HI(sc, 0));
3433 1.69 thorpej CSR_WRITE(sc, WMREG_RDBAL, WM_CDRXADDR_LO(sc, 0));
3434 1.1 thorpej CSR_WRITE(sc, WMREG_RDLEN, sizeof(sc->sc_rxdescs));
3435 1.1 thorpej CSR_WRITE(sc, WMREG_RDH, 0);
3436 1.1 thorpej CSR_WRITE(sc, WMREG_RDT, 0);
3437 1.150 tls CSR_WRITE(sc, WMREG_RDTR, 375 | RDTR_FPD); /* ITR/4 */
3438 1.150 tls CSR_WRITE(sc, WMREG_RADV, 375); /* MUST be same */
3439 1.1 thorpej }
3440 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
3441 1.1 thorpej rxs = &sc->sc_rxsoft[i];
3442 1.1 thorpej if (rxs->rxs_mbuf == NULL) {
3443 1.1 thorpej if ((error = wm_add_rxbuf(sc, i)) != 0) {
3444 1.84 thorpej log(LOG_ERR, "%s: unable to allocate or map rx "
3445 1.1 thorpej "buffer %d, error = %d\n",
3446 1.160 christos device_xname(sc->sc_dev), i, error);
3447 1.1 thorpej /*
3448 1.1 thorpej * XXX Should attempt to run with fewer receive
3449 1.1 thorpej * XXX buffers instead of just failing.
3450 1.1 thorpej */
3451 1.1 thorpej wm_rxdrain(sc);
3452 1.1 thorpej goto out;
3453 1.1 thorpej }
3454 1.1 thorpej } else
3455 1.1 thorpej WM_INIT_RXDESC(sc, i);
3456 1.1 thorpej }
3457 1.1 thorpej sc->sc_rxptr = 0;
3458 1.1 thorpej sc->sc_rxdiscard = 0;
3459 1.1 thorpej WM_RXCHAIN_RESET(sc);
3460 1.1 thorpej
3461 1.1 thorpej /*
3462 1.1 thorpej * Clear out the VLAN table -- we don't use it (yet).
3463 1.1 thorpej */
3464 1.1 thorpej CSR_WRITE(sc, WMREG_VET, 0);
3465 1.1 thorpej for (i = 0; i < WM_VLAN_TABSIZE; i++)
3466 1.1 thorpej CSR_WRITE(sc, WMREG_VFTA + (i << 2), 0);
3467 1.1 thorpej
3468 1.1 thorpej /*
3469 1.1 thorpej * Set up flow-control parameters.
3470 1.1 thorpej *
3471 1.1 thorpej * XXX Values could probably stand some tuning.
3472 1.1 thorpej */
3473 1.177 msaitoh if ((sc->sc_type != WM_T_ICH8) && (sc->sc_type != WM_T_ICH9)
3474 1.190 msaitoh && (sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)) {
3475 1.139 bouyer CSR_WRITE(sc, WMREG_FCAL, FCAL_CONST);
3476 1.139 bouyer CSR_WRITE(sc, WMREG_FCAH, FCAH_CONST);
3477 1.139 bouyer CSR_WRITE(sc, WMREG_FCT, ETHERTYPE_FLOWCONTROL);
3478 1.139 bouyer }
3479 1.71 thorpej
3480 1.71 thorpej sc->sc_fcrtl = FCRTL_DFLT;
3481 1.71 thorpej if (sc->sc_type < WM_T_82543) {
3482 1.71 thorpej CSR_WRITE(sc, WMREG_OLD_FCRTH, FCRTH_DFLT);
3483 1.71 thorpej CSR_WRITE(sc, WMREG_OLD_FCRTL, sc->sc_fcrtl);
3484 1.71 thorpej } else {
3485 1.71 thorpej CSR_WRITE(sc, WMREG_FCRTH, FCRTH_DFLT);
3486 1.71 thorpej CSR_WRITE(sc, WMREG_FCRTL, sc->sc_fcrtl);
3487 1.1 thorpej }
3488 1.177 msaitoh
3489 1.177 msaitoh if (sc->sc_type == WM_T_80003)
3490 1.177 msaitoh CSR_WRITE(sc, WMREG_FCTTV, 0xffff);
3491 1.177 msaitoh else
3492 1.177 msaitoh CSR_WRITE(sc, WMREG_FCTTV, FCTTV_DFLT);
3493 1.1 thorpej
3494 1.1 thorpej /* Deal with VLAN enables. */
3495 1.94 jdolecek if (VLAN_ATTACHED(&sc->sc_ethercom))
3496 1.1 thorpej sc->sc_ctrl |= CTRL_VME;
3497 1.1 thorpej else
3498 1.1 thorpej sc->sc_ctrl &= ~CTRL_VME;
3499 1.1 thorpej
3500 1.1 thorpej /* Write the control registers. */
3501 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
3502 1.177 msaitoh
3503 1.177 msaitoh if (sc->sc_flags & WM_F_HAS_MII) {
3504 1.127 bouyer int val;
3505 1.177 msaitoh
3506 1.177 msaitoh switch (sc->sc_type) {
3507 1.177 msaitoh case WM_T_80003:
3508 1.177 msaitoh case WM_T_ICH8:
3509 1.177 msaitoh case WM_T_ICH9:
3510 1.177 msaitoh case WM_T_ICH10:
3511 1.190 msaitoh case WM_T_PCH:
3512 1.177 msaitoh /*
3513 1.177 msaitoh * Set the mac to wait the maximum time between each
3514 1.177 msaitoh * iteration and increase the max iterations when
3515 1.177 msaitoh * polling the phy; this fixes erroneous timeouts at
3516 1.177 msaitoh * 10Mbps.
3517 1.177 msaitoh */
3518 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_TIMEOUTS,
3519 1.177 msaitoh 0xFFFF);
3520 1.178 msaitoh val = wm_kmrn_readreg(sc,
3521 1.177 msaitoh KUMCTRLSTA_OFFSET_INB_PARAM);
3522 1.177 msaitoh val |= 0x3F;
3523 1.178 msaitoh wm_kmrn_writereg(sc,
3524 1.177 msaitoh KUMCTRLSTA_OFFSET_INB_PARAM, val);
3525 1.177 msaitoh break;
3526 1.177 msaitoh default:
3527 1.177 msaitoh break;
3528 1.177 msaitoh }
3529 1.177 msaitoh
3530 1.177 msaitoh if (sc->sc_type == WM_T_80003) {
3531 1.177 msaitoh val = CSR_READ(sc, WMREG_CTRL_EXT);
3532 1.177 msaitoh val &= ~CTRL_EXT_LINK_MODE_MASK;
3533 1.177 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, val);
3534 1.177 msaitoh
3535 1.177 msaitoh /* Bypass RX and TX FIFO's */
3536 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_FIFO_CTRL,
3537 1.177 msaitoh KUMCTRLSTA_FIFO_CTRL_RX_BYPASS |
3538 1.177 msaitoh KUMCTRLSTA_FIFO_CTRL_TX_BYPASS);
3539 1.127 bouyer
3540 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_INB_CTRL,
3541 1.177 msaitoh KUMCTRLSTA_INB_CTRL_DIS_PADDING |
3542 1.177 msaitoh KUMCTRLSTA_INB_CTRL_LINK_TMOUT_DFLT);
3543 1.177 msaitoh }
3544 1.127 bouyer }
3545 1.1 thorpej #if 0
3546 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, sc->sc_ctrl_ext);
3547 1.1 thorpej #endif
3548 1.1 thorpej
3549 1.1 thorpej /*
3550 1.1 thorpej * Set up checksum offload parameters.
3551 1.1 thorpej */
3552 1.1 thorpej reg = CSR_READ(sc, WMREG_RXCSUM);
3553 1.130 yamt reg &= ~(RXCSUM_IPOFL | RXCSUM_IPV6OFL | RXCSUM_TUOFL);
3554 1.103 yamt if (ifp->if_capenable & IFCAP_CSUM_IPv4_Rx)
3555 1.1 thorpej reg |= RXCSUM_IPOFL;
3556 1.103 yamt if (ifp->if_capenable & (IFCAP_CSUM_TCPv4_Rx | IFCAP_CSUM_UDPv4_Rx))
3557 1.12 thorpej reg |= RXCSUM_IPOFL | RXCSUM_TUOFL;
3558 1.130 yamt if (ifp->if_capenable & (IFCAP_CSUM_TCPv6_Rx | IFCAP_CSUM_UDPv6_Rx))
3559 1.130 yamt reg |= RXCSUM_IPV6OFL | RXCSUM_TUOFL;
3560 1.1 thorpej CSR_WRITE(sc, WMREG_RXCSUM, reg);
3561 1.1 thorpej
3562 1.173 msaitoh /* Reset TBI's RXCFG count */
3563 1.173 msaitoh sc->sc_tbi_nrxcfg = sc->sc_tbi_lastnrxcfg = 0;
3564 1.173 msaitoh
3565 1.1 thorpej /*
3566 1.1 thorpej * Set up the interrupt registers.
3567 1.1 thorpej */
3568 1.1 thorpej CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
3569 1.10 thorpej sc->sc_icr = ICR_TXDW | ICR_LSC | ICR_RXSEQ | ICR_RXDMT0 |
3570 1.1 thorpej ICR_RXO | ICR_RXT0;
3571 1.1 thorpej if ((sc->sc_flags & WM_F_HAS_MII) == 0)
3572 1.1 thorpej sc->sc_icr |= ICR_RXCFG;
3573 1.1 thorpej CSR_WRITE(sc, WMREG_IMS, sc->sc_icr);
3574 1.1 thorpej
3575 1.177 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
3576 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)) {
3577 1.177 msaitoh reg = CSR_READ(sc, WMREG_KABGTXD);
3578 1.177 msaitoh reg |= KABGTXD_BGSQLBIAS;
3579 1.177 msaitoh CSR_WRITE(sc, WMREG_KABGTXD, reg);
3580 1.177 msaitoh }
3581 1.177 msaitoh
3582 1.1 thorpej /* Set up the inter-packet gap. */
3583 1.1 thorpej CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
3584 1.1 thorpej
3585 1.92 briggs if (sc->sc_type >= WM_T_82543) {
3586 1.150 tls /*
3587 1.150 tls * Set up the interrupt throttling register (units of 256ns)
3588 1.150 tls * Note that a footnote in Intel's documentation says this
3589 1.150 tls * ticker runs at 1/4 the rate when the chip is in 100Mbit
3590 1.150 tls * or 10Mbit mode. Empirically, it appears to be the case
3591 1.150 tls * that that is also true for the 1024ns units of the other
3592 1.150 tls * interrupt-related timer registers -- so, really, we ought
3593 1.150 tls * to divide this value by 4 when the link speed is low.
3594 1.150 tls *
3595 1.150 tls * XXX implement this division at link speed change!
3596 1.150 tls */
3597 1.153 tls
3598 1.153 tls /*
3599 1.153 tls * For N interrupts/sec, set this value to:
3600 1.153 tls * 1000000000 / (N * 256). Note that we set the
3601 1.153 tls * absolute and packet timer values to this value
3602 1.153 tls * divided by 4 to get "simple timer" behavior.
3603 1.153 tls */
3604 1.153 tls
3605 1.153 tls sc->sc_itr = 1500; /* 2604 ints/sec */
3606 1.92 briggs CSR_WRITE(sc, WMREG_ITR, sc->sc_itr);
3607 1.92 briggs }
3608 1.92 briggs
3609 1.1 thorpej /* Set the VLAN ethernetype. */
3610 1.1 thorpej CSR_WRITE(sc, WMREG_VET, ETHERTYPE_VLAN);
3611 1.1 thorpej
3612 1.1 thorpej /*
3613 1.1 thorpej * Set up the transmit control register; we start out with
3614 1.1 thorpej * a collision distance suitable for FDX, but update it whe
3615 1.1 thorpej * we resolve the media type.
3616 1.1 thorpej */
3617 1.178 msaitoh sc->sc_tctl = TCTL_EN | TCTL_PSP | TCTL_RTLC
3618 1.178 msaitoh | TCTL_CT(TX_COLLISION_THRESHOLD)
3619 1.178 msaitoh | TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
3620 1.120 msaitoh if (sc->sc_type >= WM_T_82571)
3621 1.120 msaitoh sc->sc_tctl |= TCTL_MULR;
3622 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
3623 1.1 thorpej
3624 1.177 msaitoh if (sc->sc_type == WM_T_80003) {
3625 1.177 msaitoh reg = CSR_READ(sc, WMREG_TCTL_EXT);
3626 1.177 msaitoh reg &= ~TCTL_EXT_GCEX_MASK;
3627 1.177 msaitoh reg |= DEFAULT_80003ES2LAN_TCTL_EXT_GCEX;
3628 1.177 msaitoh CSR_WRITE(sc, WMREG_TCTL_EXT, reg);
3629 1.177 msaitoh }
3630 1.177 msaitoh
3631 1.1 thorpej /* Set the media. */
3632 1.152 dyoung if ((error = mii_ifmedia_change(&sc->sc_mii)) != 0)
3633 1.152 dyoung goto out;
3634 1.1 thorpej
3635 1.1 thorpej /*
3636 1.1 thorpej * Set up the receive control register; we actually program
3637 1.1 thorpej * the register when we set the receive filter. Use multicast
3638 1.1 thorpej * address offset type 0.
3639 1.1 thorpej *
3640 1.11 thorpej * Only the i82544 has the ability to strip the incoming
3641 1.1 thorpej * CRC, so we don't enable that feature.
3642 1.1 thorpej */
3643 1.1 thorpej sc->sc_mchash_type = 0;
3644 1.120 msaitoh sc->sc_rctl = RCTL_EN | RCTL_LBM_NONE | RCTL_RDMTS_1_2 | RCTL_DPF
3645 1.120 msaitoh | RCTL_MO(sc->sc_mchash_type);
3646 1.120 msaitoh
3647 1.187 msaitoh if (((sc->sc_ethercom.ec_capabilities & ETHERCAP_JUMBO_MTU) != 0)
3648 1.187 msaitoh && (ifp->if_mtu > ETHERMTU))
3649 1.187 msaitoh sc->sc_rctl |= RCTL_LPE;
3650 1.41 tls
3651 1.119 uebayasi if (MCLBYTES == 2048) {
3652 1.41 tls sc->sc_rctl |= RCTL_2k;
3653 1.41 tls } else {
3654 1.119 uebayasi if (sc->sc_type >= WM_T_82543) {
3655 1.41 tls switch(MCLBYTES) {
3656 1.41 tls case 4096:
3657 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_4k;
3658 1.41 tls break;
3659 1.41 tls case 8192:
3660 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_8k;
3661 1.41 tls break;
3662 1.41 tls case 16384:
3663 1.41 tls sc->sc_rctl |= RCTL_BSEX | RCTL_BSEX_16k;
3664 1.41 tls break;
3665 1.41 tls default:
3666 1.41 tls panic("wm_init: MCLBYTES %d unsupported",
3667 1.41 tls MCLBYTES);
3668 1.41 tls break;
3669 1.41 tls }
3670 1.41 tls } else panic("wm_init: i82542 requires MCLBYTES = 2048");
3671 1.41 tls }
3672 1.1 thorpej
3673 1.1 thorpej /* Set the receive filter. */
3674 1.1 thorpej wm_set_filter(sc);
3675 1.1 thorpej
3676 1.1 thorpej /* Start the one second link check clock. */
3677 1.1 thorpej callout_reset(&sc->sc_tick_ch, hz, wm_tick, sc);
3678 1.1 thorpej
3679 1.1 thorpej /* ...all done! */
3680 1.96 perry ifp->if_flags |= IFF_RUNNING;
3681 1.1 thorpej ifp->if_flags &= ~IFF_OACTIVE;
3682 1.1 thorpej
3683 1.1 thorpej out:
3684 1.1 thorpej if (error)
3685 1.84 thorpej log(LOG_ERR, "%s: interface not running\n",
3686 1.160 christos device_xname(sc->sc_dev));
3687 1.1 thorpej return (error);
3688 1.1 thorpej }
3689 1.1 thorpej
3690 1.1 thorpej /*
3691 1.1 thorpej * wm_rxdrain:
3692 1.1 thorpej *
3693 1.1 thorpej * Drain the receive queue.
3694 1.1 thorpej */
3695 1.47 thorpej static void
3696 1.1 thorpej wm_rxdrain(struct wm_softc *sc)
3697 1.1 thorpej {
3698 1.1 thorpej struct wm_rxsoft *rxs;
3699 1.1 thorpej int i;
3700 1.1 thorpej
3701 1.1 thorpej for (i = 0; i < WM_NRXDESC; i++) {
3702 1.1 thorpej rxs = &sc->sc_rxsoft[i];
3703 1.1 thorpej if (rxs->rxs_mbuf != NULL) {
3704 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
3705 1.1 thorpej m_freem(rxs->rxs_mbuf);
3706 1.1 thorpej rxs->rxs_mbuf = NULL;
3707 1.1 thorpej }
3708 1.1 thorpej }
3709 1.1 thorpej }
3710 1.1 thorpej
3711 1.1 thorpej /*
3712 1.1 thorpej * wm_stop: [ifnet interface function]
3713 1.1 thorpej *
3714 1.1 thorpej * Stop transmission on the interface.
3715 1.1 thorpej */
3716 1.47 thorpej static void
3717 1.1 thorpej wm_stop(struct ifnet *ifp, int disable)
3718 1.1 thorpej {
3719 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
3720 1.1 thorpej struct wm_txsoft *txs;
3721 1.1 thorpej int i;
3722 1.1 thorpej
3723 1.1 thorpej /* Stop the one second clock. */
3724 1.1 thorpej callout_stop(&sc->sc_tick_ch);
3725 1.1 thorpej
3726 1.78 thorpej /* Stop the 82547 Tx FIFO stall check timer. */
3727 1.78 thorpej if (sc->sc_type == WM_T_82547)
3728 1.78 thorpej callout_stop(&sc->sc_txfifo_ch);
3729 1.78 thorpej
3730 1.1 thorpej if (sc->sc_flags & WM_F_HAS_MII) {
3731 1.1 thorpej /* Down the MII. */
3732 1.1 thorpej mii_down(&sc->sc_mii);
3733 1.173 msaitoh } else {
3734 1.173 msaitoh #if 0
3735 1.173 msaitoh /* Should we clear PHY's status properly? */
3736 1.173 msaitoh wm_reset(sc);
3737 1.173 msaitoh #endif
3738 1.1 thorpej }
3739 1.1 thorpej
3740 1.1 thorpej /* Stop the transmit and receive processes. */
3741 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, 0);
3742 1.1 thorpej CSR_WRITE(sc, WMREG_RCTL, 0);
3743 1.1 thorpej
3744 1.102 scw /*
3745 1.102 scw * Clear the interrupt mask to ensure the device cannot assert its
3746 1.102 scw * interrupt line.
3747 1.102 scw * Clear sc->sc_icr to ensure wm_intr() makes no attempt to service
3748 1.102 scw * any currently pending or shared interrupt.
3749 1.102 scw */
3750 1.102 scw CSR_WRITE(sc, WMREG_IMC, 0xffffffffU);
3751 1.102 scw sc->sc_icr = 0;
3752 1.102 scw
3753 1.1 thorpej /* Release any queued transmit buffers. */
3754 1.74 tron for (i = 0; i < WM_TXQUEUELEN(sc); i++) {
3755 1.1 thorpej txs = &sc->sc_txsoft[i];
3756 1.1 thorpej if (txs->txs_mbuf != NULL) {
3757 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, txs->txs_dmamap);
3758 1.1 thorpej m_freem(txs->txs_mbuf);
3759 1.1 thorpej txs->txs_mbuf = NULL;
3760 1.1 thorpej }
3761 1.1 thorpej }
3762 1.1 thorpej
3763 1.1 thorpej /* Mark the interface as down and cancel the watchdog timer. */
3764 1.1 thorpej ifp->if_flags &= ~(IFF_RUNNING | IFF_OACTIVE);
3765 1.1 thorpej ifp->if_timer = 0;
3766 1.156 dyoung
3767 1.156 dyoung if (disable)
3768 1.156 dyoung wm_rxdrain(sc);
3769 1.1 thorpej }
3770 1.1 thorpej
3771 1.145 msaitoh void
3772 1.146 msaitoh wm_get_auto_rd_done(struct wm_softc *sc)
3773 1.145 msaitoh {
3774 1.145 msaitoh int i;
3775 1.145 msaitoh
3776 1.145 msaitoh /* wait for eeprom to reload */
3777 1.145 msaitoh switch (sc->sc_type) {
3778 1.145 msaitoh case WM_T_82571:
3779 1.145 msaitoh case WM_T_82572:
3780 1.145 msaitoh case WM_T_82573:
3781 1.165 sborrill case WM_T_82574:
3782 1.185 msaitoh case WM_T_82583:
3783 1.145 msaitoh case WM_T_80003:
3784 1.145 msaitoh case WM_T_ICH8:
3785 1.145 msaitoh case WM_T_ICH9:
3786 1.189 msaitoh for (i = 0; i < 10; i++) {
3787 1.145 msaitoh if (CSR_READ(sc, WMREG_EECD) & EECD_EE_AUTORD)
3788 1.145 msaitoh break;
3789 1.145 msaitoh delay(1000);
3790 1.145 msaitoh }
3791 1.189 msaitoh if (i == 10) {
3792 1.145 msaitoh log(LOG_ERR, "%s: auto read from eeprom failed to "
3793 1.160 christos "complete\n", device_xname(sc->sc_dev));
3794 1.145 msaitoh }
3795 1.145 msaitoh break;
3796 1.145 msaitoh default:
3797 1.145 msaitoh break;
3798 1.145 msaitoh }
3799 1.189 msaitoh }
3800 1.189 msaitoh
3801 1.189 msaitoh void
3802 1.189 msaitoh wm_lan_init_done(struct wm_softc *sc)
3803 1.189 msaitoh {
3804 1.189 msaitoh uint32_t reg = 0;
3805 1.189 msaitoh int i;
3806 1.145 msaitoh
3807 1.189 msaitoh /* wait for eeprom to reload */
3808 1.189 msaitoh switch (sc->sc_type) {
3809 1.190 msaitoh case WM_T_ICH10:
3810 1.190 msaitoh case WM_T_PCH:
3811 1.189 msaitoh for (i = 0; i < WM_ICH8_LAN_INIT_TIMEOUT; i++) {
3812 1.189 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
3813 1.189 msaitoh if ((reg & STATUS_LAN_INIT_DONE) != 0)
3814 1.189 msaitoh break;
3815 1.189 msaitoh delay(100);
3816 1.189 msaitoh }
3817 1.189 msaitoh if (i >= WM_ICH8_LAN_INIT_TIMEOUT) {
3818 1.189 msaitoh log(LOG_ERR, "%s: %s: lan_init_done failed to "
3819 1.189 msaitoh "complete\n", device_xname(sc->sc_dev), __func__);
3820 1.189 msaitoh }
3821 1.189 msaitoh break;
3822 1.189 msaitoh default:
3823 1.189 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
3824 1.189 msaitoh __func__);
3825 1.189 msaitoh break;
3826 1.189 msaitoh }
3827 1.189 msaitoh
3828 1.189 msaitoh reg &= ~STATUS_LAN_INIT_DONE;
3829 1.189 msaitoh CSR_WRITE(sc, WMREG_STATUS, reg);
3830 1.189 msaitoh }
3831 1.189 msaitoh
3832 1.189 msaitoh void
3833 1.189 msaitoh wm_get_cfg_done(struct wm_softc *sc)
3834 1.189 msaitoh {
3835 1.189 msaitoh int func = 0;
3836 1.189 msaitoh int mask;
3837 1.190 msaitoh uint32_t reg;
3838 1.189 msaitoh int i;
3839 1.189 msaitoh
3840 1.189 msaitoh /* wait for eeprom to reload */
3841 1.189 msaitoh switch (sc->sc_type) {
3842 1.189 msaitoh case WM_T_82542_2_0:
3843 1.189 msaitoh case WM_T_82542_2_1:
3844 1.189 msaitoh /* null */
3845 1.189 msaitoh break;
3846 1.189 msaitoh case WM_T_82543:
3847 1.189 msaitoh case WM_T_82544:
3848 1.189 msaitoh case WM_T_82540:
3849 1.189 msaitoh case WM_T_82545:
3850 1.189 msaitoh case WM_T_82545_3:
3851 1.189 msaitoh case WM_T_82546:
3852 1.189 msaitoh case WM_T_82546_3:
3853 1.189 msaitoh case WM_T_82541:
3854 1.189 msaitoh case WM_T_82541_2:
3855 1.189 msaitoh case WM_T_82547:
3856 1.189 msaitoh case WM_T_82547_2:
3857 1.189 msaitoh case WM_T_82573:
3858 1.189 msaitoh case WM_T_82574:
3859 1.189 msaitoh case WM_T_82583:
3860 1.189 msaitoh /* generic */
3861 1.189 msaitoh delay(10*1000);
3862 1.189 msaitoh break;
3863 1.189 msaitoh case WM_T_80003:
3864 1.189 msaitoh case WM_T_82571:
3865 1.189 msaitoh case WM_T_82572:
3866 1.189 msaitoh if (sc->sc_type == WM_T_80003)
3867 1.189 msaitoh func = (CSR_READ(sc, WMREG_STATUS)
3868 1.189 msaitoh >> STATUS_FUNCID_SHIFT) & 1;
3869 1.189 msaitoh else
3870 1.189 msaitoh func = 0; /* XXX Is it true for 82571? */
3871 1.189 msaitoh mask = (func == 1) ? EEMNGCTL_CFGDONE_1 : EEMNGCTL_CFGDONE_0;
3872 1.189 msaitoh for (i = 0; i < WM_PHY_CFG_TIMEOUT; i++) {
3873 1.189 msaitoh if (CSR_READ(sc, WMREG_EEMNGCTL) & mask)
3874 1.189 msaitoh break;
3875 1.189 msaitoh delay(1000);
3876 1.189 msaitoh }
3877 1.189 msaitoh if (i >= WM_PHY_CFG_TIMEOUT) {
3878 1.189 msaitoh DPRINTF(WM_DEBUG_GMII, ("%s: %s failed\n",
3879 1.189 msaitoh device_xname(sc->sc_dev), __func__));
3880 1.189 msaitoh }
3881 1.189 msaitoh break;
3882 1.190 msaitoh case WM_T_ICH8:
3883 1.190 msaitoh case WM_T_ICH9:
3884 1.190 msaitoh case WM_T_ICH10:
3885 1.190 msaitoh case WM_T_PCH:
3886 1.190 msaitoh if (sc->sc_type >= WM_T_PCH) {
3887 1.190 msaitoh reg = CSR_READ(sc, WMREG_STATUS);
3888 1.190 msaitoh if ((reg & STATUS_PHYRA) != 0)
3889 1.190 msaitoh CSR_WRITE(sc, WMREG_STATUS,
3890 1.190 msaitoh reg & ~STATUS_PHYRA);
3891 1.190 msaitoh }
3892 1.190 msaitoh delay(10*1000);
3893 1.190 msaitoh break;
3894 1.189 msaitoh default:
3895 1.189 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
3896 1.189 msaitoh __func__);
3897 1.189 msaitoh break;
3898 1.189 msaitoh }
3899 1.145 msaitoh }
3900 1.145 msaitoh
3901 1.1 thorpej /*
3902 1.45 thorpej * wm_acquire_eeprom:
3903 1.45 thorpej *
3904 1.45 thorpej * Perform the EEPROM handshake required on some chips.
3905 1.45 thorpej */
3906 1.45 thorpej static int
3907 1.45 thorpej wm_acquire_eeprom(struct wm_softc *sc)
3908 1.45 thorpej {
3909 1.45 thorpej uint32_t reg;
3910 1.45 thorpej int x;
3911 1.127 bouyer int ret = 0;
3912 1.45 thorpej
3913 1.117 msaitoh /* always success */
3914 1.117 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
3915 1.117 msaitoh return 0;
3916 1.117 msaitoh
3917 1.139 bouyer if (sc->sc_flags & WM_F_SWFWHW_SYNC) {
3918 1.139 bouyer ret = wm_get_swfwhw_semaphore(sc);
3919 1.139 bouyer } else if (sc->sc_flags & WM_F_SWFW_SYNC) {
3920 1.127 bouyer /* this will also do wm_get_swsm_semaphore() if needed */
3921 1.127 bouyer ret = wm_get_swfw_semaphore(sc, SWFW_EEP_SM);
3922 1.127 bouyer } else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
3923 1.127 bouyer ret = wm_get_swsm_semaphore(sc);
3924 1.127 bouyer }
3925 1.127 bouyer
3926 1.169 msaitoh if (ret) {
3927 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
3928 1.169 msaitoh __func__);
3929 1.117 msaitoh return 1;
3930 1.169 msaitoh }
3931 1.117 msaitoh
3932 1.45 thorpej if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
3933 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
3934 1.45 thorpej
3935 1.45 thorpej /* Request EEPROM access. */
3936 1.45 thorpej reg |= EECD_EE_REQ;
3937 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
3938 1.45 thorpej
3939 1.45 thorpej /* ..and wait for it to be granted. */
3940 1.117 msaitoh for (x = 0; x < 1000; x++) {
3941 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
3942 1.45 thorpej if (reg & EECD_EE_GNT)
3943 1.45 thorpej break;
3944 1.45 thorpej delay(5);
3945 1.45 thorpej }
3946 1.45 thorpej if ((reg & EECD_EE_GNT) == 0) {
3947 1.160 christos aprint_error_dev(sc->sc_dev,
3948 1.160 christos "could not acquire EEPROM GNT\n");
3949 1.45 thorpej reg &= ~EECD_EE_REQ;
3950 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
3951 1.139 bouyer if (sc->sc_flags & WM_F_SWFWHW_SYNC)
3952 1.139 bouyer wm_put_swfwhw_semaphore(sc);
3953 1.127 bouyer if (sc->sc_flags & WM_F_SWFW_SYNC)
3954 1.127 bouyer wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
3955 1.127 bouyer else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
3956 1.127 bouyer wm_put_swsm_semaphore(sc);
3957 1.45 thorpej return (1);
3958 1.45 thorpej }
3959 1.45 thorpej }
3960 1.45 thorpej
3961 1.45 thorpej return (0);
3962 1.45 thorpej }
3963 1.45 thorpej
3964 1.45 thorpej /*
3965 1.45 thorpej * wm_release_eeprom:
3966 1.45 thorpej *
3967 1.45 thorpej * Release the EEPROM mutex.
3968 1.45 thorpej */
3969 1.45 thorpej static void
3970 1.45 thorpej wm_release_eeprom(struct wm_softc *sc)
3971 1.45 thorpej {
3972 1.45 thorpej uint32_t reg;
3973 1.45 thorpej
3974 1.117 msaitoh /* always success */
3975 1.117 msaitoh if ((sc->sc_flags & WM_F_EEPROM_FLASH) != 0)
3976 1.117 msaitoh return;
3977 1.117 msaitoh
3978 1.45 thorpej if (sc->sc_flags & WM_F_EEPROM_HANDSHAKE) {
3979 1.45 thorpej reg = CSR_READ(sc, WMREG_EECD);
3980 1.45 thorpej reg &= ~EECD_EE_REQ;
3981 1.45 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
3982 1.45 thorpej }
3983 1.117 msaitoh
3984 1.139 bouyer if (sc->sc_flags & WM_F_SWFWHW_SYNC)
3985 1.139 bouyer wm_put_swfwhw_semaphore(sc);
3986 1.127 bouyer if (sc->sc_flags & WM_F_SWFW_SYNC)
3987 1.127 bouyer wm_put_swfw_semaphore(sc, SWFW_EEP_SM);
3988 1.127 bouyer else if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
3989 1.127 bouyer wm_put_swsm_semaphore(sc);
3990 1.45 thorpej }
3991 1.45 thorpej
3992 1.45 thorpej /*
3993 1.46 thorpej * wm_eeprom_sendbits:
3994 1.46 thorpej *
3995 1.46 thorpej * Send a series of bits to the EEPROM.
3996 1.46 thorpej */
3997 1.46 thorpej static void
3998 1.46 thorpej wm_eeprom_sendbits(struct wm_softc *sc, uint32_t bits, int nbits)
3999 1.46 thorpej {
4000 1.46 thorpej uint32_t reg;
4001 1.46 thorpej int x;
4002 1.46 thorpej
4003 1.46 thorpej reg = CSR_READ(sc, WMREG_EECD);
4004 1.46 thorpej
4005 1.46 thorpej for (x = nbits; x > 0; x--) {
4006 1.46 thorpej if (bits & (1U << (x - 1)))
4007 1.46 thorpej reg |= EECD_DI;
4008 1.46 thorpej else
4009 1.46 thorpej reg &= ~EECD_DI;
4010 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4011 1.46 thorpej delay(2);
4012 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
4013 1.46 thorpej delay(2);
4014 1.46 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4015 1.46 thorpej delay(2);
4016 1.46 thorpej }
4017 1.46 thorpej }
4018 1.46 thorpej
4019 1.46 thorpej /*
4020 1.48 thorpej * wm_eeprom_recvbits:
4021 1.48 thorpej *
4022 1.48 thorpej * Receive a series of bits from the EEPROM.
4023 1.48 thorpej */
4024 1.48 thorpej static void
4025 1.48 thorpej wm_eeprom_recvbits(struct wm_softc *sc, uint32_t *valp, int nbits)
4026 1.48 thorpej {
4027 1.48 thorpej uint32_t reg, val;
4028 1.48 thorpej int x;
4029 1.48 thorpej
4030 1.48 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~EECD_DI;
4031 1.48 thorpej
4032 1.48 thorpej val = 0;
4033 1.48 thorpej for (x = nbits; x > 0; x--) {
4034 1.48 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_SK);
4035 1.48 thorpej delay(2);
4036 1.48 thorpej if (CSR_READ(sc, WMREG_EECD) & EECD_DO)
4037 1.48 thorpej val |= (1U << (x - 1));
4038 1.48 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4039 1.48 thorpej delay(2);
4040 1.48 thorpej }
4041 1.48 thorpej *valp = val;
4042 1.48 thorpej }
4043 1.48 thorpej
4044 1.48 thorpej /*
4045 1.50 thorpej * wm_read_eeprom_uwire:
4046 1.50 thorpej *
4047 1.50 thorpej * Read a word from the EEPROM using the MicroWire protocol.
4048 1.50 thorpej */
4049 1.51 thorpej static int
4050 1.51 thorpej wm_read_eeprom_uwire(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
4051 1.50 thorpej {
4052 1.50 thorpej uint32_t reg, val;
4053 1.51 thorpej int i;
4054 1.51 thorpej
4055 1.51 thorpej for (i = 0; i < wordcnt; i++) {
4056 1.51 thorpej /* Clear SK and DI. */
4057 1.51 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_DI);
4058 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4059 1.50 thorpej
4060 1.51 thorpej /* Set CHIP SELECT. */
4061 1.51 thorpej reg |= EECD_CS;
4062 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4063 1.51 thorpej delay(2);
4064 1.51 thorpej
4065 1.51 thorpej /* Shift in the READ command. */
4066 1.51 thorpej wm_eeprom_sendbits(sc, UWIRE_OPC_READ, 3);
4067 1.51 thorpej
4068 1.51 thorpej /* Shift in address. */
4069 1.51 thorpej wm_eeprom_sendbits(sc, word + i, sc->sc_ee_addrbits);
4070 1.51 thorpej
4071 1.51 thorpej /* Shift out the data. */
4072 1.51 thorpej wm_eeprom_recvbits(sc, &val, 16);
4073 1.51 thorpej data[i] = val & 0xffff;
4074 1.51 thorpej
4075 1.51 thorpej /* Clear CHIP SELECT. */
4076 1.51 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~EECD_CS;
4077 1.51 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4078 1.51 thorpej delay(2);
4079 1.51 thorpej }
4080 1.51 thorpej
4081 1.51 thorpej return (0);
4082 1.50 thorpej }
4083 1.50 thorpej
4084 1.50 thorpej /*
4085 1.57 thorpej * wm_spi_eeprom_ready:
4086 1.57 thorpej *
4087 1.57 thorpej * Wait for a SPI EEPROM to be ready for commands.
4088 1.57 thorpej */
4089 1.57 thorpej static int
4090 1.57 thorpej wm_spi_eeprom_ready(struct wm_softc *sc)
4091 1.57 thorpej {
4092 1.57 thorpej uint32_t val;
4093 1.57 thorpej int usec;
4094 1.57 thorpej
4095 1.57 thorpej for (usec = 0; usec < SPI_MAX_RETRIES; delay(5), usec += 5) {
4096 1.57 thorpej wm_eeprom_sendbits(sc, SPI_OPC_RDSR, 8);
4097 1.57 thorpej wm_eeprom_recvbits(sc, &val, 8);
4098 1.57 thorpej if ((val & SPI_SR_RDY) == 0)
4099 1.57 thorpej break;
4100 1.57 thorpej }
4101 1.57 thorpej if (usec >= SPI_MAX_RETRIES) {
4102 1.160 christos aprint_error_dev(sc->sc_dev, "EEPROM failed to become ready\n");
4103 1.57 thorpej return (1);
4104 1.57 thorpej }
4105 1.57 thorpej return (0);
4106 1.57 thorpej }
4107 1.57 thorpej
4108 1.57 thorpej /*
4109 1.57 thorpej * wm_read_eeprom_spi:
4110 1.57 thorpej *
4111 1.57 thorpej * Read a work from the EEPROM using the SPI protocol.
4112 1.57 thorpej */
4113 1.57 thorpej static int
4114 1.57 thorpej wm_read_eeprom_spi(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
4115 1.57 thorpej {
4116 1.57 thorpej uint32_t reg, val;
4117 1.57 thorpej int i;
4118 1.57 thorpej uint8_t opc;
4119 1.57 thorpej
4120 1.57 thorpej /* Clear SK and CS. */
4121 1.57 thorpej reg = CSR_READ(sc, WMREG_EECD) & ~(EECD_SK | EECD_CS);
4122 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4123 1.57 thorpej delay(2);
4124 1.57 thorpej
4125 1.57 thorpej if (wm_spi_eeprom_ready(sc))
4126 1.57 thorpej return (1);
4127 1.57 thorpej
4128 1.57 thorpej /* Toggle CS to flush commands. */
4129 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg | EECD_CS);
4130 1.57 thorpej delay(2);
4131 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4132 1.57 thorpej delay(2);
4133 1.57 thorpej
4134 1.57 thorpej opc = SPI_OPC_READ;
4135 1.57 thorpej if (sc->sc_ee_addrbits == 8 && word >= 128)
4136 1.57 thorpej opc |= SPI_OPC_A8;
4137 1.57 thorpej
4138 1.57 thorpej wm_eeprom_sendbits(sc, opc, 8);
4139 1.57 thorpej wm_eeprom_sendbits(sc, word << 1, sc->sc_ee_addrbits);
4140 1.57 thorpej
4141 1.57 thorpej for (i = 0; i < wordcnt; i++) {
4142 1.57 thorpej wm_eeprom_recvbits(sc, &val, 16);
4143 1.57 thorpej data[i] = ((val >> 8) & 0xff) | ((val & 0xff) << 8);
4144 1.57 thorpej }
4145 1.57 thorpej
4146 1.57 thorpej /* Raise CS and clear SK. */
4147 1.57 thorpej reg = (CSR_READ(sc, WMREG_EECD) & ~EECD_SK) | EECD_CS;
4148 1.57 thorpej CSR_WRITE(sc, WMREG_EECD, reg);
4149 1.57 thorpej delay(2);
4150 1.57 thorpej
4151 1.57 thorpej return (0);
4152 1.57 thorpej }
4153 1.57 thorpej
4154 1.112 gavan #define EEPROM_CHECKSUM 0xBABA
4155 1.112 gavan #define EEPROM_SIZE 0x0040
4156 1.112 gavan
4157 1.112 gavan /*
4158 1.112 gavan * wm_validate_eeprom_checksum
4159 1.112 gavan *
4160 1.112 gavan * The checksum is defined as the sum of the first 64 (16 bit) words.
4161 1.112 gavan */
4162 1.112 gavan static int
4163 1.112 gavan wm_validate_eeprom_checksum(struct wm_softc *sc)
4164 1.112 gavan {
4165 1.112 gavan uint16_t checksum;
4166 1.112 gavan uint16_t eeprom_data;
4167 1.112 gavan int i;
4168 1.112 gavan
4169 1.112 gavan checksum = 0;
4170 1.112 gavan
4171 1.112 gavan for (i = 0; i < EEPROM_SIZE; i++) {
4172 1.119 uebayasi if (wm_read_eeprom(sc, i, 1, &eeprom_data))
4173 1.112 gavan return 1;
4174 1.112 gavan checksum += eeprom_data;
4175 1.112 gavan }
4176 1.112 gavan
4177 1.112 gavan if (checksum != (uint16_t) EEPROM_CHECKSUM)
4178 1.112 gavan return 1;
4179 1.112 gavan
4180 1.112 gavan return 0;
4181 1.112 gavan }
4182 1.112 gavan
4183 1.57 thorpej /*
4184 1.1 thorpej * wm_read_eeprom:
4185 1.1 thorpej *
4186 1.1 thorpej * Read data from the serial EEPROM.
4187 1.1 thorpej */
4188 1.51 thorpej static int
4189 1.1 thorpej wm_read_eeprom(struct wm_softc *sc, int word, int wordcnt, uint16_t *data)
4190 1.1 thorpej {
4191 1.51 thorpej int rv;
4192 1.1 thorpej
4193 1.113 gavan if (sc->sc_flags & WM_F_EEPROM_INVALID)
4194 1.113 gavan return 1;
4195 1.112 gavan
4196 1.51 thorpej if (wm_acquire_eeprom(sc))
4197 1.113 gavan return 1;
4198 1.17 thorpej
4199 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4200 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
4201 1.139 bouyer rv = wm_read_eeprom_ich8(sc, word, wordcnt, data);
4202 1.139 bouyer else if (sc->sc_flags & WM_F_EEPROM_EERDEEWR)
4203 1.117 msaitoh rv = wm_read_eeprom_eerd(sc, word, wordcnt, data);
4204 1.117 msaitoh else if (sc->sc_flags & WM_F_EEPROM_SPI)
4205 1.57 thorpej rv = wm_read_eeprom_spi(sc, word, wordcnt, data);
4206 1.57 thorpej else
4207 1.57 thorpej rv = wm_read_eeprom_uwire(sc, word, wordcnt, data);
4208 1.17 thorpej
4209 1.51 thorpej wm_release_eeprom(sc);
4210 1.113 gavan return rv;
4211 1.1 thorpej }
4212 1.1 thorpej
4213 1.117 msaitoh static int
4214 1.117 msaitoh wm_read_eeprom_eerd(struct wm_softc *sc, int offset, int wordcnt,
4215 1.117 msaitoh uint16_t *data)
4216 1.117 msaitoh {
4217 1.117 msaitoh int i, eerd = 0;
4218 1.117 msaitoh int error = 0;
4219 1.117 msaitoh
4220 1.117 msaitoh for (i = 0; i < wordcnt; i++) {
4221 1.117 msaitoh eerd = ((offset + i) << EERD_ADDR_SHIFT) | EERD_START;
4222 1.117 msaitoh
4223 1.117 msaitoh CSR_WRITE(sc, WMREG_EERD, eerd);
4224 1.117 msaitoh error = wm_poll_eerd_eewr_done(sc, WMREG_EERD);
4225 1.117 msaitoh if (error != 0)
4226 1.117 msaitoh break;
4227 1.117 msaitoh
4228 1.117 msaitoh data[i] = (CSR_READ(sc, WMREG_EERD) >> EERD_DATA_SHIFT);
4229 1.117 msaitoh }
4230 1.119 uebayasi
4231 1.117 msaitoh return error;
4232 1.117 msaitoh }
4233 1.117 msaitoh
4234 1.117 msaitoh static int
4235 1.117 msaitoh wm_poll_eerd_eewr_done(struct wm_softc *sc, int rw)
4236 1.117 msaitoh {
4237 1.117 msaitoh uint32_t attempts = 100000;
4238 1.117 msaitoh uint32_t i, reg = 0;
4239 1.117 msaitoh int32_t done = -1;
4240 1.117 msaitoh
4241 1.119 uebayasi for (i = 0; i < attempts; i++) {
4242 1.117 msaitoh reg = CSR_READ(sc, rw);
4243 1.117 msaitoh
4244 1.119 uebayasi if (reg & EERD_DONE) {
4245 1.117 msaitoh done = 0;
4246 1.117 msaitoh break;
4247 1.117 msaitoh }
4248 1.117 msaitoh delay(5);
4249 1.117 msaitoh }
4250 1.117 msaitoh
4251 1.117 msaitoh return done;
4252 1.117 msaitoh }
4253 1.117 msaitoh
4254 1.1 thorpej /*
4255 1.1 thorpej * wm_add_rxbuf:
4256 1.1 thorpej *
4257 1.1 thorpej * Add a receive buffer to the indiciated descriptor.
4258 1.1 thorpej */
4259 1.47 thorpej static int
4260 1.1 thorpej wm_add_rxbuf(struct wm_softc *sc, int idx)
4261 1.1 thorpej {
4262 1.1 thorpej struct wm_rxsoft *rxs = &sc->sc_rxsoft[idx];
4263 1.1 thorpej struct mbuf *m;
4264 1.1 thorpej int error;
4265 1.1 thorpej
4266 1.1 thorpej MGETHDR(m, M_DONTWAIT, MT_DATA);
4267 1.1 thorpej if (m == NULL)
4268 1.1 thorpej return (ENOBUFS);
4269 1.1 thorpej
4270 1.1 thorpej MCLGET(m, M_DONTWAIT);
4271 1.1 thorpej if ((m->m_flags & M_EXT) == 0) {
4272 1.1 thorpej m_freem(m);
4273 1.1 thorpej return (ENOBUFS);
4274 1.1 thorpej }
4275 1.1 thorpej
4276 1.1 thorpej if (rxs->rxs_mbuf != NULL)
4277 1.1 thorpej bus_dmamap_unload(sc->sc_dmat, rxs->rxs_dmamap);
4278 1.1 thorpej
4279 1.1 thorpej rxs->rxs_mbuf = m;
4280 1.1 thorpej
4281 1.32 thorpej m->m_len = m->m_pkthdr.len = m->m_ext.ext_size;
4282 1.32 thorpej error = bus_dmamap_load_mbuf(sc->sc_dmat, rxs->rxs_dmamap, m,
4283 1.1 thorpej BUS_DMA_READ|BUS_DMA_NOWAIT);
4284 1.1 thorpej if (error) {
4285 1.84 thorpej /* XXX XXX XXX */
4286 1.160 christos aprint_error_dev(sc->sc_dev,
4287 1.160 christos "unable to load rx DMA map %d, error = %d\n",
4288 1.158 cegger idx, error);
4289 1.84 thorpej panic("wm_add_rxbuf");
4290 1.1 thorpej }
4291 1.1 thorpej
4292 1.1 thorpej bus_dmamap_sync(sc->sc_dmat, rxs->rxs_dmamap, 0,
4293 1.1 thorpej rxs->rxs_dmamap->dm_mapsize, BUS_DMASYNC_PREREAD);
4294 1.1 thorpej
4295 1.1 thorpej WM_INIT_RXDESC(sc, idx);
4296 1.1 thorpej
4297 1.1 thorpej return (0);
4298 1.1 thorpej }
4299 1.1 thorpej
4300 1.1 thorpej /*
4301 1.1 thorpej * wm_set_ral:
4302 1.1 thorpej *
4303 1.1 thorpej * Set an entery in the receive address list.
4304 1.1 thorpej */
4305 1.1 thorpej static void
4306 1.1 thorpej wm_set_ral(struct wm_softc *sc, const uint8_t *enaddr, int idx)
4307 1.1 thorpej {
4308 1.1 thorpej uint32_t ral_lo, ral_hi;
4309 1.1 thorpej
4310 1.1 thorpej if (enaddr != NULL) {
4311 1.1 thorpej ral_lo = enaddr[0] | (enaddr[1] << 8) | (enaddr[2] << 16) |
4312 1.1 thorpej (enaddr[3] << 24);
4313 1.1 thorpej ral_hi = enaddr[4] | (enaddr[5] << 8);
4314 1.1 thorpej ral_hi |= RAL_AV;
4315 1.1 thorpej } else {
4316 1.1 thorpej ral_lo = 0;
4317 1.1 thorpej ral_hi = 0;
4318 1.1 thorpej }
4319 1.1 thorpej
4320 1.11 thorpej if (sc->sc_type >= WM_T_82544) {
4321 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_LO(WMREG_CORDOVA_RAL_BASE, idx),
4322 1.1 thorpej ral_lo);
4323 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_HI(WMREG_CORDOVA_RAL_BASE, idx),
4324 1.1 thorpej ral_hi);
4325 1.1 thorpej } else {
4326 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_LO(WMREG_RAL_BASE, idx), ral_lo);
4327 1.1 thorpej CSR_WRITE(sc, WMREG_RAL_HI(WMREG_RAL_BASE, idx), ral_hi);
4328 1.1 thorpej }
4329 1.1 thorpej }
4330 1.1 thorpej
4331 1.1 thorpej /*
4332 1.1 thorpej * wm_mchash:
4333 1.1 thorpej *
4334 1.1 thorpej * Compute the hash of the multicast address for the 4096-bit
4335 1.1 thorpej * multicast filter.
4336 1.1 thorpej */
4337 1.1 thorpej static uint32_t
4338 1.1 thorpej wm_mchash(struct wm_softc *sc, const uint8_t *enaddr)
4339 1.1 thorpej {
4340 1.1 thorpej static const int lo_shift[4] = { 4, 3, 2, 0 };
4341 1.1 thorpej static const int hi_shift[4] = { 4, 5, 6, 8 };
4342 1.139 bouyer static const int ich8_lo_shift[4] = { 6, 5, 4, 2 };
4343 1.139 bouyer static const int ich8_hi_shift[4] = { 2, 3, 4, 6 };
4344 1.1 thorpej uint32_t hash;
4345 1.1 thorpej
4346 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4347 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH)) {
4348 1.139 bouyer hash = (enaddr[4] >> ich8_lo_shift[sc->sc_mchash_type]) |
4349 1.139 bouyer (((uint16_t) enaddr[5]) << ich8_hi_shift[sc->sc_mchash_type]);
4350 1.139 bouyer return (hash & 0x3ff);
4351 1.139 bouyer }
4352 1.1 thorpej hash = (enaddr[4] >> lo_shift[sc->sc_mchash_type]) |
4353 1.1 thorpej (((uint16_t) enaddr[5]) << hi_shift[sc->sc_mchash_type]);
4354 1.1 thorpej
4355 1.1 thorpej return (hash & 0xfff);
4356 1.1 thorpej }
4357 1.1 thorpej
4358 1.1 thorpej /*
4359 1.1 thorpej * wm_set_filter:
4360 1.1 thorpej *
4361 1.1 thorpej * Set up the receive filter.
4362 1.1 thorpej */
4363 1.47 thorpej static void
4364 1.1 thorpej wm_set_filter(struct wm_softc *sc)
4365 1.1 thorpej {
4366 1.1 thorpej struct ethercom *ec = &sc->sc_ethercom;
4367 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
4368 1.1 thorpej struct ether_multi *enm;
4369 1.1 thorpej struct ether_multistep step;
4370 1.1 thorpej bus_addr_t mta_reg;
4371 1.1 thorpej uint32_t hash, reg, bit;
4372 1.139 bouyer int i, size;
4373 1.1 thorpej
4374 1.11 thorpej if (sc->sc_type >= WM_T_82544)
4375 1.1 thorpej mta_reg = WMREG_CORDOVA_MTA;
4376 1.1 thorpej else
4377 1.1 thorpej mta_reg = WMREG_MTA;
4378 1.1 thorpej
4379 1.1 thorpej sc->sc_rctl &= ~(RCTL_BAM | RCTL_UPE | RCTL_MPE);
4380 1.1 thorpej
4381 1.1 thorpej if (ifp->if_flags & IFF_BROADCAST)
4382 1.1 thorpej sc->sc_rctl |= RCTL_BAM;
4383 1.1 thorpej if (ifp->if_flags & IFF_PROMISC) {
4384 1.1 thorpej sc->sc_rctl |= RCTL_UPE;
4385 1.1 thorpej goto allmulti;
4386 1.1 thorpej }
4387 1.1 thorpej
4388 1.1 thorpej /*
4389 1.1 thorpej * Set the station address in the first RAL slot, and
4390 1.1 thorpej * clear the remaining slots.
4391 1.1 thorpej */
4392 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4393 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
4394 1.139 bouyer size = WM_ICH8_RAL_TABSIZE;
4395 1.139 bouyer else
4396 1.139 bouyer size = WM_RAL_TABSIZE;
4397 1.143 dyoung wm_set_ral(sc, CLLADDR(ifp->if_sadl), 0);
4398 1.139 bouyer for (i = 1; i < size; i++)
4399 1.1 thorpej wm_set_ral(sc, NULL, i);
4400 1.1 thorpej
4401 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4402 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
4403 1.139 bouyer size = WM_ICH8_MC_TABSIZE;
4404 1.139 bouyer else
4405 1.139 bouyer size = WM_MC_TABSIZE;
4406 1.1 thorpej /* Clear out the multicast table. */
4407 1.139 bouyer for (i = 0; i < size; i++)
4408 1.1 thorpej CSR_WRITE(sc, mta_reg + (i << 2), 0);
4409 1.1 thorpej
4410 1.1 thorpej ETHER_FIRST_MULTI(step, ec, enm);
4411 1.1 thorpej while (enm != NULL) {
4412 1.1 thorpej if (memcmp(enm->enm_addrlo, enm->enm_addrhi, ETHER_ADDR_LEN)) {
4413 1.1 thorpej /*
4414 1.1 thorpej * We must listen to a range of multicast addresses.
4415 1.1 thorpej * For now, just accept all multicasts, rather than
4416 1.1 thorpej * trying to set only those filter bits needed to match
4417 1.1 thorpej * the range. (At this time, the only use of address
4418 1.1 thorpej * ranges is for IP multicast routing, for which the
4419 1.1 thorpej * range is big enough to require all bits set.)
4420 1.1 thorpej */
4421 1.1 thorpej goto allmulti;
4422 1.1 thorpej }
4423 1.1 thorpej
4424 1.1 thorpej hash = wm_mchash(sc, enm->enm_addrlo);
4425 1.1 thorpej
4426 1.139 bouyer reg = (hash >> 5);
4427 1.167 msaitoh if ((sc->sc_type == WM_T_ICH8) || (sc->sc_type == WM_T_ICH9)
4428 1.190 msaitoh || (sc->sc_type == WM_T_ICH10) || (sc->sc_type == WM_T_PCH))
4429 1.139 bouyer reg &= 0x1f;
4430 1.139 bouyer else
4431 1.139 bouyer reg &= 0x7f;
4432 1.1 thorpej bit = hash & 0x1f;
4433 1.1 thorpej
4434 1.1 thorpej hash = CSR_READ(sc, mta_reg + (reg << 2));
4435 1.1 thorpej hash |= 1U << bit;
4436 1.1 thorpej
4437 1.1 thorpej /* XXX Hardware bug?? */
4438 1.11 thorpej if (sc->sc_type == WM_T_82544 && (reg & 0xe) == 1) {
4439 1.1 thorpej bit = CSR_READ(sc, mta_reg + ((reg - 1) << 2));
4440 1.1 thorpej CSR_WRITE(sc, mta_reg + (reg << 2), hash);
4441 1.1 thorpej CSR_WRITE(sc, mta_reg + ((reg - 1) << 2), bit);
4442 1.1 thorpej } else
4443 1.1 thorpej CSR_WRITE(sc, mta_reg + (reg << 2), hash);
4444 1.1 thorpej
4445 1.1 thorpej ETHER_NEXT_MULTI(step, enm);
4446 1.1 thorpej }
4447 1.1 thorpej
4448 1.1 thorpej ifp->if_flags &= ~IFF_ALLMULTI;
4449 1.1 thorpej goto setit;
4450 1.1 thorpej
4451 1.1 thorpej allmulti:
4452 1.1 thorpej ifp->if_flags |= IFF_ALLMULTI;
4453 1.1 thorpej sc->sc_rctl |= RCTL_MPE;
4454 1.1 thorpej
4455 1.1 thorpej setit:
4456 1.1 thorpej CSR_WRITE(sc, WMREG_RCTL, sc->sc_rctl);
4457 1.1 thorpej }
4458 1.1 thorpej
4459 1.1 thorpej /*
4460 1.1 thorpej * wm_tbi_mediainit:
4461 1.1 thorpej *
4462 1.1 thorpej * Initialize media for use on 1000BASE-X devices.
4463 1.1 thorpej */
4464 1.47 thorpej static void
4465 1.1 thorpej wm_tbi_mediainit(struct wm_softc *sc)
4466 1.1 thorpej {
4467 1.173 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
4468 1.1 thorpej const char *sep = "";
4469 1.1 thorpej
4470 1.11 thorpej if (sc->sc_type < WM_T_82543)
4471 1.1 thorpej sc->sc_tipg = TIPG_WM_DFLT;
4472 1.1 thorpej else
4473 1.1 thorpej sc->sc_tipg = TIPG_LG_DFLT;
4474 1.1 thorpej
4475 1.173 msaitoh sc->sc_tbi_anegticks = 5;
4476 1.173 msaitoh
4477 1.173 msaitoh /* Initialize our media structures */
4478 1.173 msaitoh sc->sc_mii.mii_ifp = ifp;
4479 1.173 msaitoh
4480 1.173 msaitoh sc->sc_ethercom.ec_mii = &sc->sc_mii;
4481 1.26 fair ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_tbi_mediachange,
4482 1.1 thorpej wm_tbi_mediastatus);
4483 1.1 thorpej
4484 1.1 thorpej /*
4485 1.1 thorpej * SWD Pins:
4486 1.1 thorpej *
4487 1.1 thorpej * 0 = Link LED (output)
4488 1.1 thorpej * 1 = Loss Of Signal (input)
4489 1.1 thorpej */
4490 1.1 thorpej sc->sc_ctrl |= CTRL_SWDPIO(0);
4491 1.1 thorpej sc->sc_ctrl &= ~CTRL_SWDPIO(1);
4492 1.1 thorpej
4493 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4494 1.1 thorpej
4495 1.27 christos #define ADD(ss, mm, dd) \
4496 1.1 thorpej do { \
4497 1.84 thorpej aprint_normal("%s%s", sep, ss); \
4498 1.27 christos ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|(mm), (dd), NULL); \
4499 1.1 thorpej sep = ", "; \
4500 1.1 thorpej } while (/*CONSTCOND*/0)
4501 1.1 thorpej
4502 1.160 christos aprint_normal_dev(sc->sc_dev, "");
4503 1.1 thorpej ADD("1000baseSX", IFM_1000_SX, ANAR_X_HD);
4504 1.1 thorpej ADD("1000baseSX-FDX", IFM_1000_SX|IFM_FDX, ANAR_X_FD);
4505 1.1 thorpej ADD("auto", IFM_AUTO, ANAR_X_FD|ANAR_X_HD);
4506 1.84 thorpej aprint_normal("\n");
4507 1.1 thorpej
4508 1.1 thorpej #undef ADD
4509 1.1 thorpej
4510 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
4511 1.1 thorpej }
4512 1.1 thorpej
4513 1.1 thorpej /*
4514 1.1 thorpej * wm_tbi_mediastatus: [ifmedia interface function]
4515 1.1 thorpej *
4516 1.1 thorpej * Get the current interface media status on a 1000BASE-X device.
4517 1.1 thorpej */
4518 1.47 thorpej static void
4519 1.1 thorpej wm_tbi_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
4520 1.1 thorpej {
4521 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
4522 1.173 msaitoh uint32_t ctrl, status;
4523 1.1 thorpej
4524 1.1 thorpej ifmr->ifm_status = IFM_AVALID;
4525 1.1 thorpej ifmr->ifm_active = IFM_ETHER;
4526 1.1 thorpej
4527 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
4528 1.173 msaitoh if ((status & STATUS_LU) == 0) {
4529 1.1 thorpej ifmr->ifm_active |= IFM_NONE;
4530 1.1 thorpej return;
4531 1.1 thorpej }
4532 1.1 thorpej
4533 1.1 thorpej ifmr->ifm_status |= IFM_ACTIVE;
4534 1.1 thorpej ifmr->ifm_active |= IFM_1000_SX;
4535 1.1 thorpej if (CSR_READ(sc, WMREG_STATUS) & STATUS_FD)
4536 1.1 thorpej ifmr->ifm_active |= IFM_FDX;
4537 1.71 thorpej ctrl = CSR_READ(sc, WMREG_CTRL);
4538 1.71 thorpej if (ctrl & CTRL_RFCE)
4539 1.71 thorpej ifmr->ifm_active |= IFM_FLOW | IFM_ETH_RXPAUSE;
4540 1.71 thorpej if (ctrl & CTRL_TFCE)
4541 1.71 thorpej ifmr->ifm_active |= IFM_FLOW | IFM_ETH_TXPAUSE;
4542 1.1 thorpej }
4543 1.1 thorpej
4544 1.1 thorpej /*
4545 1.1 thorpej * wm_tbi_mediachange: [ifmedia interface function]
4546 1.1 thorpej *
4547 1.1 thorpej * Set hardware to newly-selected media on a 1000BASE-X device.
4548 1.1 thorpej */
4549 1.47 thorpej static int
4550 1.1 thorpej wm_tbi_mediachange(struct ifnet *ifp)
4551 1.1 thorpej {
4552 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
4553 1.1 thorpej struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
4554 1.1 thorpej uint32_t status;
4555 1.1 thorpej int i;
4556 1.1 thorpej
4557 1.173 msaitoh sc->sc_txcw = 0;
4558 1.71 thorpej if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO ||
4559 1.71 thorpej (sc->sc_mii.mii_media.ifm_media & IFM_FLOW) != 0)
4560 1.173 msaitoh sc->sc_txcw |= TXCW_SYM_PAUSE | TXCW_ASYM_PAUSE;
4561 1.134 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
4562 1.173 msaitoh sc->sc_txcw |= TXCW_ANE;
4563 1.134 msaitoh } else {
4564 1.173 msaitoh /*
4565 1.173 msaitoh * If autonegotiation is turned off, force link up and turn on
4566 1.173 msaitoh * full duplex
4567 1.173 msaitoh */
4568 1.134 msaitoh sc->sc_txcw &= ~TXCW_ANE;
4569 1.134 msaitoh sc->sc_ctrl |= CTRL_SLU | CTRL_FD;
4570 1.173 msaitoh sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
4571 1.134 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4572 1.134 msaitoh delay(1000);
4573 1.134 msaitoh }
4574 1.1 thorpej
4575 1.134 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: sc_txcw = 0x%x after autoneg check\n",
4576 1.160 christos device_xname(sc->sc_dev),sc->sc_txcw));
4577 1.1 thorpej CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
4578 1.1 thorpej delay(10000);
4579 1.1 thorpej
4580 1.134 msaitoh i = CSR_READ(sc, WMREG_CTRL) & CTRL_SWDPIN(1);
4581 1.160 christos DPRINTF(WM_DEBUG_LINK,("%s: i = 0x%x\n", device_xname(sc->sc_dev),i));
4582 1.134 msaitoh
4583 1.134 msaitoh /*
4584 1.134 msaitoh * On 82544 chips and later, the CTRL_SWDPIN(1) bit will be set if the
4585 1.134 msaitoh * optics detect a signal, 0 if they don't.
4586 1.134 msaitoh */
4587 1.173 msaitoh if (((i != 0) && (sc->sc_type > WM_T_82544)) || (i == 0)) {
4588 1.1 thorpej /* Have signal; wait for the link to come up. */
4589 1.134 msaitoh
4590 1.134 msaitoh if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
4591 1.134 msaitoh /*
4592 1.134 msaitoh * Reset the link, and let autonegotiation do its thing
4593 1.134 msaitoh */
4594 1.134 msaitoh sc->sc_ctrl |= CTRL_LRST;
4595 1.134 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4596 1.134 msaitoh delay(1000);
4597 1.134 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
4598 1.134 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4599 1.134 msaitoh delay(1000);
4600 1.134 msaitoh }
4601 1.134 msaitoh
4602 1.173 msaitoh for (i = 0; i < WM_LINKUP_TIMEOUT; i++) {
4603 1.1 thorpej delay(10000);
4604 1.1 thorpej if (CSR_READ(sc, WMREG_STATUS) & STATUS_LU)
4605 1.1 thorpej break;
4606 1.1 thorpej }
4607 1.1 thorpej
4608 1.134 msaitoh DPRINTF(WM_DEBUG_LINK,("%s: i = %d after waiting for link\n",
4609 1.160 christos device_xname(sc->sc_dev),i));
4610 1.134 msaitoh
4611 1.1 thorpej status = CSR_READ(sc, WMREG_STATUS);
4612 1.134 msaitoh DPRINTF(WM_DEBUG_LINK,
4613 1.134 msaitoh ("%s: status after final read = 0x%x, STATUS_LU = 0x%x\n",
4614 1.160 christos device_xname(sc->sc_dev),status, STATUS_LU));
4615 1.1 thorpej if (status & STATUS_LU) {
4616 1.1 thorpej /* Link is up. */
4617 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
4618 1.1 thorpej ("%s: LINK: set media -> link up %s\n",
4619 1.160 christos device_xname(sc->sc_dev),
4620 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
4621 1.173 msaitoh
4622 1.173 msaitoh /*
4623 1.173 msaitoh * NOTE: CTRL will update TFCE and RFCE automatically,
4624 1.173 msaitoh * so we should update sc->sc_ctrl
4625 1.173 msaitoh */
4626 1.173 msaitoh sc->sc_ctrl = CSR_READ(sc, WMREG_CTRL);
4627 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
4628 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
4629 1.1 thorpej if (status & STATUS_FD)
4630 1.1 thorpej sc->sc_tctl |=
4631 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
4632 1.1 thorpej else
4633 1.1 thorpej sc->sc_tctl |=
4634 1.1 thorpej TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
4635 1.71 thorpej if (CSR_READ(sc, WMREG_CTRL) & CTRL_TFCE)
4636 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
4637 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
4638 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ?
4639 1.71 thorpej WMREG_OLD_FCRTL : WMREG_FCRTL,
4640 1.71 thorpej sc->sc_fcrtl);
4641 1.1 thorpej sc->sc_tbi_linkup = 1;
4642 1.1 thorpej } else {
4643 1.173 msaitoh if (i == WM_LINKUP_TIMEOUT)
4644 1.173 msaitoh wm_check_for_link(sc);
4645 1.1 thorpej /* Link is down. */
4646 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
4647 1.1 thorpej ("%s: LINK: set media -> link down\n",
4648 1.160 christos device_xname(sc->sc_dev)));
4649 1.1 thorpej sc->sc_tbi_linkup = 0;
4650 1.1 thorpej }
4651 1.1 thorpej } else {
4652 1.1 thorpej DPRINTF(WM_DEBUG_LINK, ("%s: LINK: set media -> no signal\n",
4653 1.160 christos device_xname(sc->sc_dev)));
4654 1.1 thorpej sc->sc_tbi_linkup = 0;
4655 1.1 thorpej }
4656 1.1 thorpej
4657 1.1 thorpej wm_tbi_set_linkled(sc);
4658 1.1 thorpej
4659 1.1 thorpej return (0);
4660 1.1 thorpej }
4661 1.1 thorpej
4662 1.1 thorpej /*
4663 1.1 thorpej * wm_tbi_set_linkled:
4664 1.1 thorpej *
4665 1.1 thorpej * Update the link LED on 1000BASE-X devices.
4666 1.1 thorpej */
4667 1.47 thorpej static void
4668 1.1 thorpej wm_tbi_set_linkled(struct wm_softc *sc)
4669 1.1 thorpej {
4670 1.1 thorpej
4671 1.1 thorpej if (sc->sc_tbi_linkup)
4672 1.1 thorpej sc->sc_ctrl |= CTRL_SWDPIN(0);
4673 1.1 thorpej else
4674 1.1 thorpej sc->sc_ctrl &= ~CTRL_SWDPIN(0);
4675 1.1 thorpej
4676 1.173 msaitoh /* 82540 or newer devices are active low */
4677 1.173 msaitoh sc->sc_ctrl ^= (sc->sc_type >= WM_T_82540) ? CTRL_SWDPIN(0) : 0;
4678 1.173 msaitoh
4679 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4680 1.1 thorpej }
4681 1.1 thorpej
4682 1.1 thorpej /*
4683 1.1 thorpej * wm_tbi_check_link:
4684 1.1 thorpej *
4685 1.1 thorpej * Check the link on 1000BASE-X devices.
4686 1.1 thorpej */
4687 1.47 thorpej static void
4688 1.1 thorpej wm_tbi_check_link(struct wm_softc *sc)
4689 1.1 thorpej {
4690 1.173 msaitoh struct ifnet *ifp = &sc->sc_ethercom.ec_if;
4691 1.173 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
4692 1.1 thorpej uint32_t rxcw, ctrl, status;
4693 1.1 thorpej
4694 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
4695 1.1 thorpej
4696 1.1 thorpej rxcw = CSR_READ(sc, WMREG_RXCW);
4697 1.1 thorpej ctrl = CSR_READ(sc, WMREG_CTRL);
4698 1.1 thorpej
4699 1.173 msaitoh /* set link status */
4700 1.1 thorpej if ((status & STATUS_LU) == 0) {
4701 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
4702 1.160 christos ("%s: LINK: checklink -> down\n", device_xname(sc->sc_dev)));
4703 1.1 thorpej sc->sc_tbi_linkup = 0;
4704 1.173 msaitoh } else if (sc->sc_tbi_linkup == 0) {
4705 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
4706 1.160 christos ("%s: LINK: checklink -> up %s\n", device_xname(sc->sc_dev),
4707 1.1 thorpej (status & STATUS_FD) ? "FDX" : "HDX"));
4708 1.1 thorpej sc->sc_tbi_linkup = 1;
4709 1.1 thorpej }
4710 1.1 thorpej
4711 1.173 msaitoh if ((sc->sc_ethercom.ec_if.if_flags & IFF_UP)
4712 1.173 msaitoh && ((status & STATUS_LU) == 0)) {
4713 1.173 msaitoh sc->sc_tbi_linkup = 0;
4714 1.173 msaitoh if (sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg > 100) {
4715 1.173 msaitoh /* RXCFG storm! */
4716 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("RXCFG storm! (%d)\n",
4717 1.173 msaitoh sc->sc_tbi_nrxcfg - sc->sc_tbi_lastnrxcfg));
4718 1.173 msaitoh wm_init(ifp);
4719 1.173 msaitoh wm_start(ifp);
4720 1.173 msaitoh } else if (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO) {
4721 1.173 msaitoh /* If the timer expired, retry autonegotiation */
4722 1.173 msaitoh if (++sc->sc_tbi_ticks >= sc->sc_tbi_anegticks) {
4723 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("EXPIRE\n"));
4724 1.173 msaitoh sc->sc_tbi_ticks = 0;
4725 1.173 msaitoh /*
4726 1.173 msaitoh * Reset the link, and let autonegotiation do
4727 1.173 msaitoh * its thing
4728 1.173 msaitoh */
4729 1.173 msaitoh sc->sc_ctrl |= CTRL_LRST;
4730 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4731 1.173 msaitoh delay(1000);
4732 1.173 msaitoh sc->sc_ctrl &= ~CTRL_LRST;
4733 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4734 1.173 msaitoh delay(1000);
4735 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW,
4736 1.173 msaitoh sc->sc_txcw & ~TXCW_ANE);
4737 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
4738 1.173 msaitoh }
4739 1.173 msaitoh }
4740 1.173 msaitoh }
4741 1.173 msaitoh
4742 1.1 thorpej wm_tbi_set_linkled(sc);
4743 1.1 thorpej }
4744 1.1 thorpej
4745 1.1 thorpej /*
4746 1.1 thorpej * wm_gmii_reset:
4747 1.1 thorpej *
4748 1.1 thorpej * Reset the PHY.
4749 1.1 thorpej */
4750 1.47 thorpej static void
4751 1.1 thorpej wm_gmii_reset(struct wm_softc *sc)
4752 1.1 thorpej {
4753 1.1 thorpej uint32_t reg;
4754 1.127 bouyer int func = 0; /* XXX gcc */
4755 1.189 msaitoh int rv;
4756 1.1 thorpej
4757 1.189 msaitoh /* get phy semaphore */
4758 1.189 msaitoh switch (sc->sc_type) {
4759 1.189 msaitoh case WM_T_82571:
4760 1.189 msaitoh case WM_T_82572:
4761 1.189 msaitoh case WM_T_82573:
4762 1.189 msaitoh case WM_T_82574:
4763 1.189 msaitoh case WM_T_82583:
4764 1.189 msaitoh /* XXX sould get sw semaphore, too */
4765 1.189 msaitoh rv = wm_get_swsm_semaphore(sc);
4766 1.189 msaitoh break;
4767 1.189 msaitoh case WM_T_80003:
4768 1.189 msaitoh func = (CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1;
4769 1.189 msaitoh rv = wm_get_swfw_semaphore(sc,
4770 1.189 msaitoh func ? SWFW_PHY1_SM : SWFW_PHY0_SM);
4771 1.189 msaitoh break;
4772 1.189 msaitoh case WM_T_ICH8:
4773 1.189 msaitoh case WM_T_ICH9:
4774 1.189 msaitoh case WM_T_ICH10:
4775 1.190 msaitoh case WM_T_PCH:
4776 1.189 msaitoh rv = wm_get_swfwhw_semaphore(sc);
4777 1.189 msaitoh break;
4778 1.189 msaitoh default:
4779 1.189 msaitoh /* nothing to do*/
4780 1.189 msaitoh rv = 0;
4781 1.189 msaitoh break;
4782 1.139 bouyer }
4783 1.189 msaitoh if (rv != 0) {
4784 1.189 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
4785 1.189 msaitoh __func__);
4786 1.189 msaitoh return;
4787 1.127 bouyer }
4788 1.1 thorpej
4789 1.186 msaitoh switch (sc->sc_type) {
4790 1.186 msaitoh case WM_T_82542_2_0:
4791 1.186 msaitoh case WM_T_82542_2_1:
4792 1.189 msaitoh /* null */
4793 1.186 msaitoh break;
4794 1.186 msaitoh case WM_T_82543:
4795 1.148 simonb /*
4796 1.148 simonb * With 82543, we need to force speed and duplex on the MAC
4797 1.148 simonb * equal to what the PHY speed and duplex configuration is.
4798 1.148 simonb * In addition, we need to perform a hardware reset on the PHY
4799 1.148 simonb * to take it out of reset.
4800 1.148 simonb */
4801 1.148 simonb sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
4802 1.148 simonb CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4803 1.133 msaitoh
4804 1.1 thorpej /* The PHY reset pin is active-low. */
4805 1.1 thorpej reg = CSR_READ(sc, WMREG_CTRL_EXT);
4806 1.1 thorpej reg &= ~((CTRL_EXT_SWDPIO_MASK << CTRL_EXT_SWDPIO_SHIFT) |
4807 1.1 thorpej CTRL_EXT_SWDPIN(4));
4808 1.1 thorpej reg |= CTRL_EXT_SWDPIO(4);
4809 1.1 thorpej
4810 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, reg);
4811 1.186 msaitoh delay(10*1000);
4812 1.1 thorpej
4813 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_SWDPIN(4));
4814 1.186 msaitoh delay(150);
4815 1.1 thorpej #if 0
4816 1.1 thorpej sc->sc_ctrl_ext = reg | CTRL_EXT_SWDPIN(4);
4817 1.1 thorpej #endif
4818 1.189 msaitoh delay(20*1000); /* XXX extra delay to get PHY ID? */
4819 1.186 msaitoh break;
4820 1.186 msaitoh case WM_T_82544: /* reset 10000us */
4821 1.186 msaitoh case WM_T_82540:
4822 1.186 msaitoh case WM_T_82545:
4823 1.186 msaitoh case WM_T_82545_3:
4824 1.186 msaitoh case WM_T_82546:
4825 1.186 msaitoh case WM_T_82546_3:
4826 1.186 msaitoh case WM_T_82541:
4827 1.186 msaitoh case WM_T_82541_2:
4828 1.186 msaitoh case WM_T_82547:
4829 1.186 msaitoh case WM_T_82547_2:
4830 1.186 msaitoh case WM_T_82571: /* reset 100us */
4831 1.186 msaitoh case WM_T_82572:
4832 1.186 msaitoh case WM_T_82573:
4833 1.186 msaitoh case WM_T_82574:
4834 1.186 msaitoh case WM_T_82583:
4835 1.186 msaitoh case WM_T_80003:
4836 1.186 msaitoh /* generic reset */
4837 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
4838 1.186 msaitoh delay((sc->sc_type >= WM_T_82571) ? 100 : 10*1000);
4839 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4840 1.188 msaitoh delay(150);
4841 1.186 msaitoh
4842 1.186 msaitoh if ((sc->sc_type == WM_T_82541)
4843 1.186 msaitoh || (sc->sc_type == WM_T_82541_2)
4844 1.186 msaitoh || (sc->sc_type == WM_T_82547)
4845 1.186 msaitoh || (sc->sc_type == WM_T_82547_2)) {
4846 1.186 msaitoh /* workaround for igp are done in igp_reset() */
4847 1.186 msaitoh /* XXX add code to set LED after phy reset */
4848 1.186 msaitoh }
4849 1.186 msaitoh break;
4850 1.186 msaitoh case WM_T_ICH8:
4851 1.186 msaitoh case WM_T_ICH9:
4852 1.186 msaitoh case WM_T_ICH10:
4853 1.190 msaitoh case WM_T_PCH:
4854 1.186 msaitoh /* generic reset */
4855 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl | CTRL_PHY_RESET);
4856 1.186 msaitoh delay(100);
4857 1.186 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4858 1.188 msaitoh delay(150);
4859 1.186 msaitoh
4860 1.186 msaitoh /* Allow time for h/w to get to a quiescent state afer reset */
4861 1.186 msaitoh delay(10*1000);
4862 1.186 msaitoh
4863 1.186 msaitoh /* XXX add code to set LED after phy reset */
4864 1.186 msaitoh break;
4865 1.186 msaitoh default:
4866 1.189 msaitoh panic("%s: %s: unknown type\n", device_xname(sc->sc_dev),
4867 1.189 msaitoh __func__);
4868 1.186 msaitoh break;
4869 1.1 thorpej }
4870 1.186 msaitoh
4871 1.189 msaitoh /* release PHY semaphore */
4872 1.189 msaitoh switch (sc->sc_type) {
4873 1.189 msaitoh case WM_T_82571:
4874 1.189 msaitoh case WM_T_82572:
4875 1.189 msaitoh case WM_T_82573:
4876 1.189 msaitoh case WM_T_82574:
4877 1.189 msaitoh case WM_T_82583:
4878 1.189 msaitoh /* XXX sould put sw semaphore, too */
4879 1.189 msaitoh wm_put_swsm_semaphore(sc);
4880 1.189 msaitoh break;
4881 1.189 msaitoh case WM_T_80003:
4882 1.189 msaitoh wm_put_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM);
4883 1.189 msaitoh break;
4884 1.189 msaitoh case WM_T_ICH8:
4885 1.189 msaitoh case WM_T_ICH9:
4886 1.189 msaitoh case WM_T_ICH10:
4887 1.190 msaitoh case WM_T_PCH:
4888 1.139 bouyer wm_put_swfwhw_semaphore(sc);
4889 1.189 msaitoh break;
4890 1.189 msaitoh default:
4891 1.189 msaitoh /* nothing to do*/
4892 1.189 msaitoh rv = 0;
4893 1.189 msaitoh break;
4894 1.189 msaitoh }
4895 1.189 msaitoh
4896 1.189 msaitoh /* get_cfg_done */
4897 1.189 msaitoh wm_get_cfg_done(sc);
4898 1.189 msaitoh
4899 1.189 msaitoh /* extra setup */
4900 1.189 msaitoh switch (sc->sc_type) {
4901 1.189 msaitoh case WM_T_82542_2_0:
4902 1.189 msaitoh case WM_T_82542_2_1:
4903 1.189 msaitoh case WM_T_82543:
4904 1.189 msaitoh case WM_T_82544:
4905 1.189 msaitoh case WM_T_82540:
4906 1.189 msaitoh case WM_T_82545:
4907 1.189 msaitoh case WM_T_82545_3:
4908 1.189 msaitoh case WM_T_82546:
4909 1.189 msaitoh case WM_T_82546_3:
4910 1.189 msaitoh case WM_T_82541_2:
4911 1.189 msaitoh case WM_T_82547_2:
4912 1.189 msaitoh case WM_T_82571:
4913 1.189 msaitoh case WM_T_82572:
4914 1.189 msaitoh case WM_T_82573:
4915 1.189 msaitoh case WM_T_82574:
4916 1.189 msaitoh case WM_T_82583:
4917 1.189 msaitoh case WM_T_80003:
4918 1.189 msaitoh /* null */
4919 1.189 msaitoh break;
4920 1.189 msaitoh case WM_T_82541:
4921 1.189 msaitoh case WM_T_82547:
4922 1.189 msaitoh /* XXX Configure actively LED after PHY reset */
4923 1.189 msaitoh break;
4924 1.189 msaitoh case WM_T_ICH8:
4925 1.189 msaitoh case WM_T_ICH9:
4926 1.189 msaitoh case WM_T_ICH10:
4927 1.190 msaitoh case WM_T_PCH:
4928 1.189 msaitoh delay(10*1000);
4929 1.190 msaitoh
4930 1.190 msaitoh if (sc->sc_type == WM_T_PCH) {
4931 1.190 msaitoh /* XXX hv_phy_workaround */
4932 1.190 msaitoh
4933 1.190 msaitoh /* dummy read from WUC */
4934 1.190 msaitoh }
4935 1.190 msaitoh /* XXX SW LCD configuration from NVM */
4936 1.190 msaitoh
4937 1.190 msaitoh if (sc->sc_type == WM_T_PCH) {
4938 1.190 msaitoh /* XXX Configure the LCD with the OEM bits in NVM */
4939 1.190 msaitoh }
4940 1.189 msaitoh break;
4941 1.189 msaitoh default:
4942 1.189 msaitoh panic("%s: unknown type\n", __func__);
4943 1.189 msaitoh break;
4944 1.189 msaitoh }
4945 1.1 thorpej }
4946 1.1 thorpej
4947 1.1 thorpej /*
4948 1.1 thorpej * wm_gmii_mediainit:
4949 1.1 thorpej *
4950 1.1 thorpej * Initialize media for use on 1000BASE-T devices.
4951 1.1 thorpej */
4952 1.47 thorpej static void
4953 1.1 thorpej wm_gmii_mediainit(struct wm_softc *sc)
4954 1.1 thorpej {
4955 1.1 thorpej struct ifnet *ifp = &sc->sc_ethercom.ec_if;
4956 1.1 thorpej
4957 1.1 thorpej /* We have MII. */
4958 1.1 thorpej sc->sc_flags |= WM_F_HAS_MII;
4959 1.1 thorpej
4960 1.177 msaitoh if (sc->sc_type == WM_T_80003)
4961 1.127 bouyer sc->sc_tipg = TIPG_1000T_80003_DFLT;
4962 1.127 bouyer else
4963 1.127 bouyer sc->sc_tipg = TIPG_1000T_DFLT;
4964 1.1 thorpej
4965 1.1 thorpej /*
4966 1.1 thorpej * Let the chip set speed/duplex on its own based on
4967 1.1 thorpej * signals from the PHY.
4968 1.127 bouyer * XXXbouyer - I'm not sure this is right for the 80003,
4969 1.127 bouyer * the em driver only sets CTRL_SLU here - but it seems to work.
4970 1.1 thorpej */
4971 1.133 msaitoh sc->sc_ctrl |= CTRL_SLU;
4972 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
4973 1.1 thorpej
4974 1.1 thorpej /* Initialize our media structures and probe the GMII. */
4975 1.1 thorpej sc->sc_mii.mii_ifp = ifp;
4976 1.1 thorpej
4977 1.184 msaitoh if (sc->sc_type >= WM_T_80003) {
4978 1.127 bouyer sc->sc_mii.mii_readreg = wm_gmii_i80003_readreg;
4979 1.127 bouyer sc->sc_mii.mii_writereg = wm_gmii_i80003_writereg;
4980 1.127 bouyer } else if (sc->sc_type >= WM_T_82544) {
4981 1.11 thorpej sc->sc_mii.mii_readreg = wm_gmii_i82544_readreg;
4982 1.11 thorpej sc->sc_mii.mii_writereg = wm_gmii_i82544_writereg;
4983 1.1 thorpej } else {
4984 1.11 thorpej sc->sc_mii.mii_readreg = wm_gmii_i82543_readreg;
4985 1.11 thorpej sc->sc_mii.mii_writereg = wm_gmii_i82543_writereg;
4986 1.1 thorpej }
4987 1.1 thorpej sc->sc_mii.mii_statchg = wm_gmii_statchg;
4988 1.1 thorpej
4989 1.1 thorpej wm_gmii_reset(sc);
4990 1.1 thorpej
4991 1.152 dyoung sc->sc_ethercom.ec_mii = &sc->sc_mii;
4992 1.26 fair ifmedia_init(&sc->sc_mii.mii_media, IFM_IMASK, wm_gmii_mediachange,
4993 1.1 thorpej wm_gmii_mediastatus);
4994 1.1 thorpej
4995 1.160 christos mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
4996 1.71 thorpej MII_OFFSET_ANY, MIIF_DOPAUSE);
4997 1.184 msaitoh
4998 1.184 msaitoh if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
4999 1.184 msaitoh /* if failed, retry with *_bm_* */
5000 1.184 msaitoh sc->sc_mii.mii_readreg = wm_gmii_bm_readreg;
5001 1.184 msaitoh sc->sc_mii.mii_writereg = wm_gmii_bm_writereg;
5002 1.184 msaitoh
5003 1.184 msaitoh mii_attach(sc->sc_dev, &sc->sc_mii, 0xffffffff, MII_PHY_ANY,
5004 1.184 msaitoh MII_OFFSET_ANY, MIIF_DOPAUSE);
5005 1.184 msaitoh }
5006 1.1 thorpej if (LIST_FIRST(&sc->sc_mii.mii_phys) == NULL) {
5007 1.1 thorpej ifmedia_add(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE, 0, NULL);
5008 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_NONE);
5009 1.184 msaitoh } else {
5010 1.184 msaitoh if (sc->sc_type >= WM_T_82574) {
5011 1.184 msaitoh struct mii_softc *child;
5012 1.184 msaitoh
5013 1.184 msaitoh child = LIST_FIRST(&sc->sc_mii.mii_phys);
5014 1.184 msaitoh /* fix read/write functions as e1000 driver */
5015 1.184 msaitoh if (device_is_a(child->mii_dev, "igphy")) {
5016 1.184 msaitoh sc->sc_mii.mii_readreg = wm_gmii_i80003_readreg;
5017 1.184 msaitoh sc->sc_mii.mii_writereg = wm_gmii_i80003_writereg;
5018 1.184 msaitoh } else {
5019 1.184 msaitoh sc->sc_mii.mii_readreg = wm_gmii_bm_readreg;
5020 1.184 msaitoh sc->sc_mii.mii_writereg = wm_gmii_bm_writereg;
5021 1.184 msaitoh }
5022 1.184 msaitoh }
5023 1.184 msaitoh
5024 1.1 thorpej ifmedia_set(&sc->sc_mii.mii_media, IFM_ETHER|IFM_AUTO);
5025 1.184 msaitoh }
5026 1.1 thorpej }
5027 1.1 thorpej
5028 1.1 thorpej /*
5029 1.1 thorpej * wm_gmii_mediastatus: [ifmedia interface function]
5030 1.1 thorpej *
5031 1.1 thorpej * Get the current interface media status on a 1000BASE-T device.
5032 1.1 thorpej */
5033 1.47 thorpej static void
5034 1.1 thorpej wm_gmii_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
5035 1.1 thorpej {
5036 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5037 1.1 thorpej
5038 1.152 dyoung ether_mediastatus(ifp, ifmr);
5039 1.152 dyoung ifmr->ifm_active = (ifmr->ifm_active & ~IFM_ETH_FMASK) |
5040 1.71 thorpej sc->sc_flowflags;
5041 1.1 thorpej }
5042 1.1 thorpej
5043 1.1 thorpej /*
5044 1.1 thorpej * wm_gmii_mediachange: [ifmedia interface function]
5045 1.1 thorpej *
5046 1.1 thorpej * Set hardware to newly-selected media on a 1000BASE-T device.
5047 1.1 thorpej */
5048 1.47 thorpej static int
5049 1.1 thorpej wm_gmii_mediachange(struct ifnet *ifp)
5050 1.1 thorpej {
5051 1.1 thorpej struct wm_softc *sc = ifp->if_softc;
5052 1.127 bouyer struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
5053 1.152 dyoung int rc;
5054 1.1 thorpej
5055 1.152 dyoung if ((ifp->if_flags & IFF_UP) == 0)
5056 1.152 dyoung return 0;
5057 1.152 dyoung
5058 1.152 dyoung sc->sc_ctrl &= ~(CTRL_SPEED_MASK | CTRL_FD);
5059 1.152 dyoung sc->sc_ctrl |= CTRL_SLU;
5060 1.152 dyoung if ((IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)
5061 1.152 dyoung || (sc->sc_type > WM_T_82543)) {
5062 1.152 dyoung sc->sc_ctrl &= ~(CTRL_FRCSPD | CTRL_FRCFDX);
5063 1.152 dyoung } else {
5064 1.152 dyoung sc->sc_ctrl &= ~CTRL_ASDE;
5065 1.152 dyoung sc->sc_ctrl |= CTRL_FRCSPD | CTRL_FRCFDX;
5066 1.152 dyoung if (ife->ifm_media & IFM_FDX)
5067 1.152 dyoung sc->sc_ctrl |= CTRL_FD;
5068 1.152 dyoung switch(IFM_SUBTYPE(ife->ifm_media)) {
5069 1.152 dyoung case IFM_10_T:
5070 1.152 dyoung sc->sc_ctrl |= CTRL_SPEED_10;
5071 1.152 dyoung break;
5072 1.152 dyoung case IFM_100_TX:
5073 1.152 dyoung sc->sc_ctrl |= CTRL_SPEED_100;
5074 1.152 dyoung break;
5075 1.152 dyoung case IFM_1000_T:
5076 1.152 dyoung sc->sc_ctrl |= CTRL_SPEED_1000;
5077 1.152 dyoung break;
5078 1.152 dyoung default:
5079 1.152 dyoung panic("wm_gmii_mediachange: bad media 0x%x",
5080 1.152 dyoung ife->ifm_media);
5081 1.127 bouyer }
5082 1.127 bouyer }
5083 1.152 dyoung CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5084 1.152 dyoung if (sc->sc_type <= WM_T_82543)
5085 1.152 dyoung wm_gmii_reset(sc);
5086 1.152 dyoung
5087 1.152 dyoung if ((rc = mii_mediachg(&sc->sc_mii)) == ENXIO)
5088 1.152 dyoung return 0;
5089 1.152 dyoung return rc;
5090 1.1 thorpej }
5091 1.1 thorpej
5092 1.1 thorpej #define MDI_IO CTRL_SWDPIN(2)
5093 1.1 thorpej #define MDI_DIR CTRL_SWDPIO(2) /* host -> PHY */
5094 1.1 thorpej #define MDI_CLK CTRL_SWDPIN(3)
5095 1.1 thorpej
5096 1.1 thorpej static void
5097 1.11 thorpej i82543_mii_sendbits(struct wm_softc *sc, uint32_t data, int nbits)
5098 1.1 thorpej {
5099 1.1 thorpej uint32_t i, v;
5100 1.1 thorpej
5101 1.1 thorpej v = CSR_READ(sc, WMREG_CTRL);
5102 1.1 thorpej v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
5103 1.1 thorpej v |= MDI_DIR | CTRL_SWDPIO(3);
5104 1.1 thorpej
5105 1.1 thorpej for (i = 1 << (nbits - 1); i != 0; i >>= 1) {
5106 1.1 thorpej if (data & i)
5107 1.1 thorpej v |= MDI_IO;
5108 1.1 thorpej else
5109 1.1 thorpej v &= ~MDI_IO;
5110 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5111 1.1 thorpej delay(10);
5112 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5113 1.1 thorpej delay(10);
5114 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5115 1.1 thorpej delay(10);
5116 1.1 thorpej }
5117 1.1 thorpej }
5118 1.1 thorpej
5119 1.1 thorpej static uint32_t
5120 1.11 thorpej i82543_mii_recvbits(struct wm_softc *sc)
5121 1.1 thorpej {
5122 1.1 thorpej uint32_t v, i, data = 0;
5123 1.1 thorpej
5124 1.1 thorpej v = CSR_READ(sc, WMREG_CTRL);
5125 1.1 thorpej v &= ~(MDI_IO|MDI_CLK|(CTRL_SWDPIO_MASK << CTRL_SWDPIO_SHIFT));
5126 1.1 thorpej v |= CTRL_SWDPIO(3);
5127 1.1 thorpej
5128 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5129 1.1 thorpej delay(10);
5130 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5131 1.1 thorpej delay(10);
5132 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5133 1.1 thorpej delay(10);
5134 1.1 thorpej
5135 1.1 thorpej for (i = 0; i < 16; i++) {
5136 1.1 thorpej data <<= 1;
5137 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5138 1.1 thorpej delay(10);
5139 1.1 thorpej if (CSR_READ(sc, WMREG_CTRL) & MDI_IO)
5140 1.1 thorpej data |= 1;
5141 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5142 1.1 thorpej delay(10);
5143 1.1 thorpej }
5144 1.1 thorpej
5145 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v | MDI_CLK);
5146 1.1 thorpej delay(10);
5147 1.1 thorpej CSR_WRITE(sc, WMREG_CTRL, v);
5148 1.1 thorpej delay(10);
5149 1.1 thorpej
5150 1.1 thorpej return (data);
5151 1.1 thorpej }
5152 1.1 thorpej
5153 1.1 thorpej #undef MDI_IO
5154 1.1 thorpej #undef MDI_DIR
5155 1.1 thorpej #undef MDI_CLK
5156 1.1 thorpej
5157 1.1 thorpej /*
5158 1.11 thorpej * wm_gmii_i82543_readreg: [mii interface function]
5159 1.1 thorpej *
5160 1.11 thorpej * Read a PHY register on the GMII (i82543 version).
5161 1.1 thorpej */
5162 1.47 thorpej static int
5163 1.157 dyoung wm_gmii_i82543_readreg(device_t self, int phy, int reg)
5164 1.1 thorpej {
5165 1.157 dyoung struct wm_softc *sc = device_private(self);
5166 1.1 thorpej int rv;
5167 1.1 thorpej
5168 1.11 thorpej i82543_mii_sendbits(sc, 0xffffffffU, 32);
5169 1.11 thorpej i82543_mii_sendbits(sc, reg | (phy << 5) |
5170 1.1 thorpej (MII_COMMAND_READ << 10) | (MII_COMMAND_START << 12), 14);
5171 1.11 thorpej rv = i82543_mii_recvbits(sc) & 0xffff;
5172 1.1 thorpej
5173 1.1 thorpej DPRINTF(WM_DEBUG_GMII,
5174 1.1 thorpej ("%s: GMII: read phy %d reg %d -> 0x%04x\n",
5175 1.160 christos device_xname(sc->sc_dev), phy, reg, rv));
5176 1.1 thorpej
5177 1.1 thorpej return (rv);
5178 1.1 thorpej }
5179 1.1 thorpej
5180 1.1 thorpej /*
5181 1.11 thorpej * wm_gmii_i82543_writereg: [mii interface function]
5182 1.1 thorpej *
5183 1.11 thorpej * Write a PHY register on the GMII (i82543 version).
5184 1.1 thorpej */
5185 1.47 thorpej static void
5186 1.157 dyoung wm_gmii_i82543_writereg(device_t self, int phy, int reg, int val)
5187 1.1 thorpej {
5188 1.157 dyoung struct wm_softc *sc = device_private(self);
5189 1.1 thorpej
5190 1.11 thorpej i82543_mii_sendbits(sc, 0xffffffffU, 32);
5191 1.11 thorpej i82543_mii_sendbits(sc, val | (MII_COMMAND_ACK << 16) |
5192 1.1 thorpej (reg << 18) | (phy << 23) | (MII_COMMAND_WRITE << 28) |
5193 1.1 thorpej (MII_COMMAND_START << 30), 32);
5194 1.1 thorpej }
5195 1.1 thorpej
5196 1.1 thorpej /*
5197 1.11 thorpej * wm_gmii_i82544_readreg: [mii interface function]
5198 1.1 thorpej *
5199 1.1 thorpej * Read a PHY register on the GMII.
5200 1.1 thorpej */
5201 1.47 thorpej static int
5202 1.157 dyoung wm_gmii_i82544_readreg(device_t self, int phy, int reg)
5203 1.1 thorpej {
5204 1.157 dyoung struct wm_softc *sc = device_private(self);
5205 1.60 ichiro uint32_t mdic = 0;
5206 1.1 thorpej int i, rv;
5207 1.1 thorpej
5208 1.1 thorpej CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_READ | MDIC_PHYADD(phy) |
5209 1.1 thorpej MDIC_REGADD(reg));
5210 1.1 thorpej
5211 1.127 bouyer for (i = 0; i < 320; i++) {
5212 1.1 thorpej mdic = CSR_READ(sc, WMREG_MDIC);
5213 1.1 thorpej if (mdic & MDIC_READY)
5214 1.1 thorpej break;
5215 1.1 thorpej delay(10);
5216 1.1 thorpej }
5217 1.1 thorpej
5218 1.1 thorpej if ((mdic & MDIC_READY) == 0) {
5219 1.84 thorpej log(LOG_WARNING, "%s: MDIC read timed out: phy %d reg %d\n",
5220 1.160 christos device_xname(sc->sc_dev), phy, reg);
5221 1.1 thorpej rv = 0;
5222 1.1 thorpej } else if (mdic & MDIC_E) {
5223 1.1 thorpej #if 0 /* This is normal if no PHY is present. */
5224 1.84 thorpej log(LOG_WARNING, "%s: MDIC read error: phy %d reg %d\n",
5225 1.160 christos device_xname(sc->sc_dev), phy, reg);
5226 1.1 thorpej #endif
5227 1.1 thorpej rv = 0;
5228 1.1 thorpej } else {
5229 1.1 thorpej rv = MDIC_DATA(mdic);
5230 1.1 thorpej if (rv == 0xffff)
5231 1.1 thorpej rv = 0;
5232 1.1 thorpej }
5233 1.1 thorpej
5234 1.1 thorpej return (rv);
5235 1.1 thorpej }
5236 1.1 thorpej
5237 1.1 thorpej /*
5238 1.11 thorpej * wm_gmii_i82544_writereg: [mii interface function]
5239 1.1 thorpej *
5240 1.1 thorpej * Write a PHY register on the GMII.
5241 1.1 thorpej */
5242 1.47 thorpej static void
5243 1.157 dyoung wm_gmii_i82544_writereg(device_t self, int phy, int reg, int val)
5244 1.1 thorpej {
5245 1.157 dyoung struct wm_softc *sc = device_private(self);
5246 1.60 ichiro uint32_t mdic = 0;
5247 1.1 thorpej int i;
5248 1.1 thorpej
5249 1.1 thorpej CSR_WRITE(sc, WMREG_MDIC, MDIC_OP_WRITE | MDIC_PHYADD(phy) |
5250 1.1 thorpej MDIC_REGADD(reg) | MDIC_DATA(val));
5251 1.1 thorpej
5252 1.127 bouyer for (i = 0; i < 320; i++) {
5253 1.1 thorpej mdic = CSR_READ(sc, WMREG_MDIC);
5254 1.1 thorpej if (mdic & MDIC_READY)
5255 1.1 thorpej break;
5256 1.1 thorpej delay(10);
5257 1.1 thorpej }
5258 1.1 thorpej
5259 1.1 thorpej if ((mdic & MDIC_READY) == 0)
5260 1.84 thorpej log(LOG_WARNING, "%s: MDIC write timed out: phy %d reg %d\n",
5261 1.160 christos device_xname(sc->sc_dev), phy, reg);
5262 1.1 thorpej else if (mdic & MDIC_E)
5263 1.84 thorpej log(LOG_WARNING, "%s: MDIC write error: phy %d reg %d\n",
5264 1.160 christos device_xname(sc->sc_dev), phy, reg);
5265 1.1 thorpej }
5266 1.1 thorpej
5267 1.1 thorpej /*
5268 1.127 bouyer * wm_gmii_i80003_readreg: [mii interface function]
5269 1.127 bouyer *
5270 1.127 bouyer * Read a PHY register on the kumeran
5271 1.127 bouyer * This could be handled by the PHY layer if we didn't have to lock the
5272 1.127 bouyer * ressource ...
5273 1.127 bouyer */
5274 1.127 bouyer static int
5275 1.157 dyoung wm_gmii_i80003_readreg(device_t self, int phy, int reg)
5276 1.127 bouyer {
5277 1.157 dyoung struct wm_softc *sc = device_private(self);
5278 1.127 bouyer int func = ((CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1);
5279 1.127 bouyer int rv;
5280 1.127 bouyer
5281 1.127 bouyer if (phy != 1) /* only one PHY on kumeran bus */
5282 1.127 bouyer return 0;
5283 1.127 bouyer
5284 1.169 msaitoh if (wm_get_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM)) {
5285 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5286 1.169 msaitoh __func__);
5287 1.127 bouyer return 0;
5288 1.169 msaitoh }
5289 1.127 bouyer
5290 1.127 bouyer if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
5291 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
5292 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
5293 1.127 bouyer } else {
5294 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
5295 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
5296 1.127 bouyer }
5297 1.168 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
5298 1.168 msaitoh delay(200);
5299 1.168 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
5300 1.168 msaitoh delay(200);
5301 1.127 bouyer
5302 1.127 bouyer wm_put_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM);
5303 1.127 bouyer return (rv);
5304 1.127 bouyer }
5305 1.127 bouyer
5306 1.127 bouyer /*
5307 1.127 bouyer * wm_gmii_i80003_writereg: [mii interface function]
5308 1.127 bouyer *
5309 1.127 bouyer * Write a PHY register on the kumeran.
5310 1.127 bouyer * This could be handled by the PHY layer if we didn't have to lock the
5311 1.127 bouyer * ressource ...
5312 1.127 bouyer */
5313 1.127 bouyer static void
5314 1.157 dyoung wm_gmii_i80003_writereg(device_t self, int phy, int reg, int val)
5315 1.127 bouyer {
5316 1.157 dyoung struct wm_softc *sc = device_private(self);
5317 1.127 bouyer int func = ((CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1);
5318 1.127 bouyer
5319 1.127 bouyer if (phy != 1) /* only one PHY on kumeran bus */
5320 1.127 bouyer return;
5321 1.127 bouyer
5322 1.169 msaitoh if (wm_get_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM)) {
5323 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5324 1.169 msaitoh __func__);
5325 1.127 bouyer return;
5326 1.169 msaitoh }
5327 1.127 bouyer
5328 1.127 bouyer if ((reg & GG82563_MAX_REG_ADDRESS) < GG82563_MIN_ALT_REG) {
5329 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
5330 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
5331 1.127 bouyer } else {
5332 1.127 bouyer wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT_ALT,
5333 1.127 bouyer reg >> GG82563_PAGE_SHIFT);
5334 1.127 bouyer }
5335 1.168 msaitoh /* Wait more 200us for a bug of the ready bit in the MDIC register */
5336 1.168 msaitoh delay(200);
5337 1.168 msaitoh wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
5338 1.168 msaitoh delay(200);
5339 1.127 bouyer
5340 1.127 bouyer wm_put_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM);
5341 1.127 bouyer }
5342 1.127 bouyer
5343 1.127 bouyer /*
5344 1.167 msaitoh * wm_gmii_bm_readreg: [mii interface function]
5345 1.167 msaitoh *
5346 1.167 msaitoh * Read a PHY register on the kumeran
5347 1.167 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
5348 1.167 msaitoh * ressource ...
5349 1.167 msaitoh */
5350 1.167 msaitoh static int
5351 1.167 msaitoh wm_gmii_bm_readreg(device_t self, int phy, int reg)
5352 1.167 msaitoh {
5353 1.167 msaitoh struct wm_softc *sc = device_private(self);
5354 1.167 msaitoh int func = ((CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1);
5355 1.167 msaitoh int rv;
5356 1.167 msaitoh
5357 1.169 msaitoh if (wm_get_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM)) {
5358 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5359 1.169 msaitoh __func__);
5360 1.167 msaitoh return 0;
5361 1.169 msaitoh }
5362 1.167 msaitoh
5363 1.167 msaitoh if (reg > GG82563_MAX_REG_ADDRESS) {
5364 1.167 msaitoh if (phy == 1)
5365 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, 0x1f,
5366 1.167 msaitoh reg);
5367 1.167 msaitoh else
5368 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
5369 1.167 msaitoh reg >> GG82563_PAGE_SHIFT);
5370 1.167 msaitoh
5371 1.167 msaitoh }
5372 1.167 msaitoh
5373 1.167 msaitoh rv = wm_gmii_i82544_readreg(self, phy, reg & GG82563_MAX_REG_ADDRESS);
5374 1.167 msaitoh wm_put_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM);
5375 1.167 msaitoh return (rv);
5376 1.167 msaitoh }
5377 1.167 msaitoh
5378 1.167 msaitoh /*
5379 1.167 msaitoh * wm_gmii_bm_writereg: [mii interface function]
5380 1.167 msaitoh *
5381 1.167 msaitoh * Write a PHY register on the kumeran.
5382 1.167 msaitoh * This could be handled by the PHY layer if we didn't have to lock the
5383 1.167 msaitoh * ressource ...
5384 1.167 msaitoh */
5385 1.167 msaitoh static void
5386 1.167 msaitoh wm_gmii_bm_writereg(device_t self, int phy, int reg, int val)
5387 1.167 msaitoh {
5388 1.167 msaitoh struct wm_softc *sc = device_private(self);
5389 1.167 msaitoh int func = ((CSR_READ(sc, WMREG_STATUS) >> STATUS_FUNCID_SHIFT) & 1);
5390 1.167 msaitoh
5391 1.169 msaitoh if (wm_get_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM)) {
5392 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5393 1.169 msaitoh __func__);
5394 1.167 msaitoh return;
5395 1.169 msaitoh }
5396 1.167 msaitoh
5397 1.167 msaitoh if (reg > GG82563_MAX_REG_ADDRESS) {
5398 1.167 msaitoh if (phy == 1)
5399 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, 0x1f,
5400 1.167 msaitoh reg);
5401 1.167 msaitoh else
5402 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, GG82563_PHY_PAGE_SELECT,
5403 1.167 msaitoh reg >> GG82563_PAGE_SHIFT);
5404 1.167 msaitoh
5405 1.167 msaitoh }
5406 1.167 msaitoh
5407 1.167 msaitoh wm_gmii_i82544_writereg(self, phy, reg & GG82563_MAX_REG_ADDRESS, val);
5408 1.167 msaitoh wm_put_swfw_semaphore(sc, func ? SWFW_PHY1_SM : SWFW_PHY0_SM);
5409 1.167 msaitoh }
5410 1.167 msaitoh
5411 1.167 msaitoh /*
5412 1.1 thorpej * wm_gmii_statchg: [mii interface function]
5413 1.1 thorpej *
5414 1.1 thorpej * Callback from MII layer when media changes.
5415 1.1 thorpej */
5416 1.47 thorpej static void
5417 1.157 dyoung wm_gmii_statchg(device_t self)
5418 1.1 thorpej {
5419 1.157 dyoung struct wm_softc *sc = device_private(self);
5420 1.71 thorpej struct mii_data *mii = &sc->sc_mii;
5421 1.1 thorpej
5422 1.71 thorpej sc->sc_ctrl &= ~(CTRL_TFCE | CTRL_RFCE);
5423 1.1 thorpej sc->sc_tctl &= ~TCTL_COLD(0x3ff);
5424 1.71 thorpej sc->sc_fcrtl &= ~FCRTL_XONE;
5425 1.71 thorpej
5426 1.71 thorpej /*
5427 1.71 thorpej * Get flow control negotiation result.
5428 1.71 thorpej */
5429 1.71 thorpej if (IFM_SUBTYPE(mii->mii_media.ifm_cur->ifm_media) == IFM_AUTO &&
5430 1.71 thorpej (mii->mii_media_active & IFM_ETH_FMASK) != sc->sc_flowflags) {
5431 1.71 thorpej sc->sc_flowflags = mii->mii_media_active & IFM_ETH_FMASK;
5432 1.71 thorpej mii->mii_media_active &= ~IFM_ETH_FMASK;
5433 1.71 thorpej }
5434 1.71 thorpej
5435 1.71 thorpej if (sc->sc_flowflags & IFM_FLOW) {
5436 1.71 thorpej if (sc->sc_flowflags & IFM_ETH_TXPAUSE) {
5437 1.71 thorpej sc->sc_ctrl |= CTRL_TFCE;
5438 1.71 thorpej sc->sc_fcrtl |= FCRTL_XONE;
5439 1.71 thorpej }
5440 1.71 thorpej if (sc->sc_flowflags & IFM_ETH_RXPAUSE)
5441 1.71 thorpej sc->sc_ctrl |= CTRL_RFCE;
5442 1.71 thorpej }
5443 1.1 thorpej
5444 1.1 thorpej if (sc->sc_mii.mii_media_active & IFM_FDX) {
5445 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
5446 1.160 christos ("%s: LINK: statchg: FDX\n", device_xname(sc->sc_dev)));
5447 1.1 thorpej sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_FDX);
5448 1.1 thorpej } else {
5449 1.1 thorpej DPRINTF(WM_DEBUG_LINK,
5450 1.160 christos ("%s: LINK: statchg: HDX\n", device_xname(sc->sc_dev)));
5451 1.1 thorpej sc->sc_tctl |= TCTL_COLD(TX_COLLISION_DISTANCE_HDX);
5452 1.1 thorpej }
5453 1.1 thorpej
5454 1.71 thorpej CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
5455 1.1 thorpej CSR_WRITE(sc, WMREG_TCTL, sc->sc_tctl);
5456 1.71 thorpej CSR_WRITE(sc, (sc->sc_type < WM_T_82543) ? WMREG_OLD_FCRTL
5457 1.71 thorpej : WMREG_FCRTL, sc->sc_fcrtl);
5458 1.178 msaitoh if (sc->sc_type == WM_T_80003) {
5459 1.127 bouyer switch(IFM_SUBTYPE(sc->sc_mii.mii_media_active)) {
5460 1.127 bouyer case IFM_1000_T:
5461 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
5462 1.127 bouyer KUMCTRLSTA_HD_CTRL_1000_DEFAULT);
5463 1.127 bouyer sc->sc_tipg = TIPG_1000T_80003_DFLT;
5464 1.127 bouyer break;
5465 1.127 bouyer default:
5466 1.178 msaitoh wm_kmrn_writereg(sc, KUMCTRLSTA_OFFSET_HD_CTRL,
5467 1.127 bouyer KUMCTRLSTA_HD_CTRL_10_100_DEFAULT);
5468 1.127 bouyer sc->sc_tipg = TIPG_10_100_80003_DFLT;
5469 1.127 bouyer break;
5470 1.127 bouyer }
5471 1.127 bouyer CSR_WRITE(sc, WMREG_TIPG, sc->sc_tipg);
5472 1.127 bouyer }
5473 1.127 bouyer }
5474 1.127 bouyer
5475 1.127 bouyer /*
5476 1.178 msaitoh * wm_kmrn_readreg:
5477 1.127 bouyer *
5478 1.127 bouyer * Read a kumeran register
5479 1.127 bouyer */
5480 1.127 bouyer static int
5481 1.178 msaitoh wm_kmrn_readreg(struct wm_softc *sc, int reg)
5482 1.127 bouyer {
5483 1.127 bouyer int rv;
5484 1.127 bouyer
5485 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC) {
5486 1.178 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
5487 1.178 msaitoh aprint_error_dev(sc->sc_dev,
5488 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
5489 1.178 msaitoh return 0;
5490 1.178 msaitoh }
5491 1.178 msaitoh } else if (sc->sc_flags == WM_F_SWFWHW_SYNC) {
5492 1.178 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
5493 1.178 msaitoh aprint_error_dev(sc->sc_dev,
5494 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
5495 1.178 msaitoh return 0;
5496 1.178 msaitoh }
5497 1.169 msaitoh }
5498 1.127 bouyer
5499 1.127 bouyer CSR_WRITE(sc, WMREG_KUMCTRLSTA,
5500 1.127 bouyer ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
5501 1.127 bouyer KUMCTRLSTA_REN);
5502 1.127 bouyer delay(2);
5503 1.127 bouyer
5504 1.127 bouyer rv = CSR_READ(sc, WMREG_KUMCTRLSTA) & KUMCTRLSTA_MASK;
5505 1.178 msaitoh
5506 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC)
5507 1.178 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
5508 1.178 msaitoh else if (sc->sc_flags == WM_F_SWFWHW_SYNC)
5509 1.178 msaitoh wm_put_swfwhw_semaphore(sc);
5510 1.178 msaitoh
5511 1.127 bouyer return (rv);
5512 1.127 bouyer }
5513 1.127 bouyer
5514 1.127 bouyer /*
5515 1.178 msaitoh * wm_kmrn_writereg:
5516 1.127 bouyer *
5517 1.127 bouyer * Write a kumeran register
5518 1.127 bouyer */
5519 1.127 bouyer static void
5520 1.178 msaitoh wm_kmrn_writereg(struct wm_softc *sc, int reg, int val)
5521 1.127 bouyer {
5522 1.127 bouyer
5523 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC) {
5524 1.178 msaitoh if (wm_get_swfw_semaphore(sc, SWFW_MAC_CSR_SM)) {
5525 1.178 msaitoh aprint_error_dev(sc->sc_dev,
5526 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
5527 1.178 msaitoh return;
5528 1.178 msaitoh }
5529 1.178 msaitoh } else if (sc->sc_flags == WM_F_SWFWHW_SYNC) {
5530 1.178 msaitoh if (wm_get_swfwhw_semaphore(sc)) {
5531 1.178 msaitoh aprint_error_dev(sc->sc_dev,
5532 1.178 msaitoh "%s: failed to get semaphore\n", __func__);
5533 1.178 msaitoh return;
5534 1.178 msaitoh }
5535 1.169 msaitoh }
5536 1.127 bouyer
5537 1.127 bouyer CSR_WRITE(sc, WMREG_KUMCTRLSTA,
5538 1.127 bouyer ((reg << KUMCTRLSTA_OFFSET_SHIFT) & KUMCTRLSTA_OFFSET) |
5539 1.127 bouyer (val & KUMCTRLSTA_MASK));
5540 1.178 msaitoh
5541 1.178 msaitoh if (sc->sc_flags == WM_F_SWFW_SYNC)
5542 1.178 msaitoh wm_put_swfw_semaphore(sc, SWFW_MAC_CSR_SM);
5543 1.178 msaitoh else if (sc->sc_flags == WM_F_SWFWHW_SYNC)
5544 1.178 msaitoh wm_put_swfwhw_semaphore(sc);
5545 1.1 thorpej }
5546 1.117 msaitoh
5547 1.117 msaitoh static int
5548 1.117 msaitoh wm_is_onboard_nvm_eeprom(struct wm_softc *sc)
5549 1.117 msaitoh {
5550 1.117 msaitoh uint32_t eecd = 0;
5551 1.117 msaitoh
5552 1.185 msaitoh if (sc->sc_type == WM_T_82573 || sc->sc_type == WM_T_82574
5553 1.185 msaitoh || sc->sc_type == WM_T_82583) {
5554 1.117 msaitoh eecd = CSR_READ(sc, WMREG_EECD);
5555 1.117 msaitoh
5556 1.117 msaitoh /* Isolate bits 15 & 16 */
5557 1.117 msaitoh eecd = ((eecd >> 15) & 0x03);
5558 1.117 msaitoh
5559 1.117 msaitoh /* If both bits are set, device is Flash type */
5560 1.185 msaitoh if (eecd == 0x03)
5561 1.117 msaitoh return 0;
5562 1.117 msaitoh }
5563 1.117 msaitoh return 1;
5564 1.117 msaitoh }
5565 1.117 msaitoh
5566 1.117 msaitoh static int
5567 1.127 bouyer wm_get_swsm_semaphore(struct wm_softc *sc)
5568 1.117 msaitoh {
5569 1.117 msaitoh int32_t timeout;
5570 1.117 msaitoh uint32_t swsm;
5571 1.117 msaitoh
5572 1.117 msaitoh /* Get the FW semaphore. */
5573 1.117 msaitoh timeout = 1000 + 1; /* XXX */
5574 1.117 msaitoh while (timeout) {
5575 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
5576 1.117 msaitoh swsm |= SWSM_SWESMBI;
5577 1.117 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
5578 1.117 msaitoh /* if we managed to set the bit we got the semaphore. */
5579 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
5580 1.119 uebayasi if (swsm & SWSM_SWESMBI)
5581 1.117 msaitoh break;
5582 1.117 msaitoh
5583 1.117 msaitoh delay(50);
5584 1.117 msaitoh timeout--;
5585 1.117 msaitoh }
5586 1.117 msaitoh
5587 1.117 msaitoh if (timeout == 0) {
5588 1.160 christos aprint_error_dev(sc->sc_dev, "could not acquire EEPROM GNT\n");
5589 1.117 msaitoh /* Release semaphores */
5590 1.127 bouyer wm_put_swsm_semaphore(sc);
5591 1.117 msaitoh return 1;
5592 1.117 msaitoh }
5593 1.117 msaitoh return 0;
5594 1.117 msaitoh }
5595 1.117 msaitoh
5596 1.117 msaitoh static void
5597 1.127 bouyer wm_put_swsm_semaphore(struct wm_softc *sc)
5598 1.117 msaitoh {
5599 1.117 msaitoh uint32_t swsm;
5600 1.117 msaitoh
5601 1.117 msaitoh swsm = CSR_READ(sc, WMREG_SWSM);
5602 1.119 uebayasi swsm &= ~(SWSM_SWESMBI);
5603 1.117 msaitoh CSR_WRITE(sc, WMREG_SWSM, swsm);
5604 1.117 msaitoh }
5605 1.127 bouyer
5606 1.127 bouyer static int
5607 1.136 msaitoh wm_get_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
5608 1.136 msaitoh {
5609 1.127 bouyer uint32_t swfw_sync;
5610 1.127 bouyer uint32_t swmask = mask << SWFW_SOFT_SHIFT;
5611 1.127 bouyer uint32_t fwmask = mask << SWFW_FIRM_SHIFT;
5612 1.127 bouyer int timeout = 200;
5613 1.127 bouyer
5614 1.127 bouyer for(timeout = 0; timeout < 200; timeout++) {
5615 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
5616 1.169 msaitoh if (wm_get_swsm_semaphore(sc)) {
5617 1.169 msaitoh aprint_error_dev(sc->sc_dev,
5618 1.169 msaitoh "%s: failed to get semaphore\n",
5619 1.169 msaitoh __func__);
5620 1.127 bouyer return 1;
5621 1.169 msaitoh }
5622 1.127 bouyer }
5623 1.127 bouyer swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
5624 1.127 bouyer if ((swfw_sync & (swmask | fwmask)) == 0) {
5625 1.127 bouyer swfw_sync |= swmask;
5626 1.127 bouyer CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
5627 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
5628 1.127 bouyer wm_put_swsm_semaphore(sc);
5629 1.127 bouyer return 0;
5630 1.127 bouyer }
5631 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
5632 1.127 bouyer wm_put_swsm_semaphore(sc);
5633 1.127 bouyer delay(5000);
5634 1.127 bouyer }
5635 1.127 bouyer printf("%s: failed to get swfw semaphore mask 0x%x swfw 0x%x\n",
5636 1.160 christos device_xname(sc->sc_dev), mask, swfw_sync);
5637 1.127 bouyer return 1;
5638 1.127 bouyer }
5639 1.127 bouyer
5640 1.127 bouyer static void
5641 1.136 msaitoh wm_put_swfw_semaphore(struct wm_softc *sc, uint16_t mask)
5642 1.136 msaitoh {
5643 1.127 bouyer uint32_t swfw_sync;
5644 1.127 bouyer
5645 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE) {
5646 1.127 bouyer while (wm_get_swsm_semaphore(sc) != 0)
5647 1.127 bouyer continue;
5648 1.127 bouyer }
5649 1.127 bouyer swfw_sync = CSR_READ(sc, WMREG_SW_FW_SYNC);
5650 1.127 bouyer swfw_sync &= ~(mask << SWFW_SOFT_SHIFT);
5651 1.127 bouyer CSR_WRITE(sc, WMREG_SW_FW_SYNC, swfw_sync);
5652 1.127 bouyer if (sc->sc_flags & WM_F_EEPROM_SEMAPHORE)
5653 1.127 bouyer wm_put_swsm_semaphore(sc);
5654 1.127 bouyer }
5655 1.139 bouyer
5656 1.139 bouyer static int
5657 1.139 bouyer wm_get_swfwhw_semaphore(struct wm_softc *sc)
5658 1.139 bouyer {
5659 1.139 bouyer uint32_t ext_ctrl;
5660 1.139 bouyer int timeout = 200;
5661 1.139 bouyer
5662 1.139 bouyer for(timeout = 0; timeout < 200; timeout++) {
5663 1.139 bouyer ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
5664 1.139 bouyer ext_ctrl |= E1000_EXTCNF_CTRL_SWFLAG;
5665 1.139 bouyer CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
5666 1.139 bouyer
5667 1.139 bouyer ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
5668 1.139 bouyer if (ext_ctrl & E1000_EXTCNF_CTRL_SWFLAG)
5669 1.139 bouyer return 0;
5670 1.139 bouyer delay(5000);
5671 1.139 bouyer }
5672 1.178 msaitoh printf("%s: failed to get swfwhw semaphore ext_ctrl 0x%x\n",
5673 1.160 christos device_xname(sc->sc_dev), ext_ctrl);
5674 1.139 bouyer return 1;
5675 1.139 bouyer }
5676 1.139 bouyer
5677 1.139 bouyer static void
5678 1.139 bouyer wm_put_swfwhw_semaphore(struct wm_softc *sc)
5679 1.139 bouyer {
5680 1.139 bouyer uint32_t ext_ctrl;
5681 1.139 bouyer ext_ctrl = CSR_READ(sc, WMREG_EXTCNFCTR);
5682 1.139 bouyer ext_ctrl &= ~E1000_EXTCNF_CTRL_SWFLAG;
5683 1.139 bouyer CSR_WRITE(sc, WMREG_EXTCNFCTR, ext_ctrl);
5684 1.139 bouyer }
5685 1.139 bouyer
5686 1.169 msaitoh static int
5687 1.169 msaitoh wm_valid_nvm_bank_detect_ich8lan(struct wm_softc *sc, unsigned int *bank)
5688 1.169 msaitoh {
5689 1.169 msaitoh uint32_t act_offset = ICH_NVM_SIG_WORD * 2 + 1;
5690 1.169 msaitoh uint8_t bank_high_byte;
5691 1.169 msaitoh uint32_t bank1_offset = sc->sc_ich8_flash_bank_size * sizeof(uint16_t);
5692 1.169 msaitoh
5693 1.190 msaitoh if ((sc->sc_type != WM_T_ICH10) && (sc->sc_type != WM_T_PCH)) {
5694 1.169 msaitoh /* Value of bit 22 corresponds to the flash bank we're on. */
5695 1.169 msaitoh *bank = (CSR_READ(sc, WMREG_EECD) & EECD_SEC1VAL) ? 1 : 0;
5696 1.169 msaitoh } else {
5697 1.169 msaitoh wm_read_ich8_byte(sc, act_offset, &bank_high_byte);
5698 1.169 msaitoh if ((bank_high_byte & 0xc0) == 0x80)
5699 1.169 msaitoh *bank = 0;
5700 1.169 msaitoh else {
5701 1.169 msaitoh wm_read_ich8_byte(sc, act_offset + bank1_offset,
5702 1.169 msaitoh &bank_high_byte);
5703 1.169 msaitoh if ((bank_high_byte & 0xc0) == 0x80)
5704 1.169 msaitoh *bank = 1;
5705 1.169 msaitoh else {
5706 1.169 msaitoh aprint_error_dev(sc->sc_dev,
5707 1.169 msaitoh "EEPROM not present\n");
5708 1.169 msaitoh return -1;
5709 1.169 msaitoh }
5710 1.169 msaitoh }
5711 1.169 msaitoh }
5712 1.169 msaitoh
5713 1.169 msaitoh return 0;
5714 1.169 msaitoh }
5715 1.169 msaitoh
5716 1.139 bouyer /******************************************************************************
5717 1.139 bouyer * Reads a 16 bit word or words from the EEPROM using the ICH8's flash access
5718 1.139 bouyer * register.
5719 1.139 bouyer *
5720 1.139 bouyer * sc - Struct containing variables accessed by shared code
5721 1.139 bouyer * offset - offset of word in the EEPROM to read
5722 1.139 bouyer * data - word read from the EEPROM
5723 1.139 bouyer * words - number of words to read
5724 1.139 bouyer *****************************************************************************/
5725 1.139 bouyer static int
5726 1.139 bouyer wm_read_eeprom_ich8(struct wm_softc *sc, int offset, int words, uint16_t *data)
5727 1.139 bouyer {
5728 1.139 bouyer int32_t error = 0;
5729 1.139 bouyer uint32_t flash_bank = 0;
5730 1.139 bouyer uint32_t act_offset = 0;
5731 1.139 bouyer uint32_t bank_offset = 0;
5732 1.139 bouyer uint16_t word = 0;
5733 1.139 bouyer uint16_t i = 0;
5734 1.139 bouyer
5735 1.139 bouyer /* We need to know which is the valid flash bank. In the event
5736 1.139 bouyer * that we didn't allocate eeprom_shadow_ram, we may not be
5737 1.139 bouyer * managing flash_bank. So it cannot be trusted and needs
5738 1.139 bouyer * to be updated with each read.
5739 1.139 bouyer */
5740 1.169 msaitoh error = wm_valid_nvm_bank_detect_ich8lan(sc, &flash_bank);
5741 1.169 msaitoh if (error) {
5742 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to detect NVM bank\n",
5743 1.169 msaitoh __func__);
5744 1.169 msaitoh return error;
5745 1.167 msaitoh }
5746 1.139 bouyer
5747 1.139 bouyer /* Adjust offset appropriately if we're on bank 1 - adjust for word size */
5748 1.139 bouyer bank_offset = flash_bank * (sc->sc_ich8_flash_bank_size * 2);
5749 1.139 bouyer
5750 1.139 bouyer error = wm_get_swfwhw_semaphore(sc);
5751 1.169 msaitoh if (error) {
5752 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to get semaphore\n",
5753 1.169 msaitoh __func__);
5754 1.139 bouyer return error;
5755 1.169 msaitoh }
5756 1.139 bouyer
5757 1.139 bouyer for (i = 0; i < words; i++) {
5758 1.139 bouyer /* The NVM part needs a byte offset, hence * 2 */
5759 1.139 bouyer act_offset = bank_offset + ((offset + i) * 2);
5760 1.139 bouyer error = wm_read_ich8_word(sc, act_offset, &word);
5761 1.169 msaitoh if (error) {
5762 1.169 msaitoh aprint_error_dev(sc->sc_dev, "%s: failed to read NVM\n",
5763 1.169 msaitoh __func__);
5764 1.139 bouyer break;
5765 1.169 msaitoh }
5766 1.139 bouyer data[i] = word;
5767 1.139 bouyer }
5768 1.139 bouyer
5769 1.139 bouyer wm_put_swfwhw_semaphore(sc);
5770 1.139 bouyer return error;
5771 1.139 bouyer }
5772 1.139 bouyer
5773 1.139 bouyer /******************************************************************************
5774 1.139 bouyer * This function does initial flash setup so that a new read/write/erase cycle
5775 1.139 bouyer * can be started.
5776 1.139 bouyer *
5777 1.139 bouyer * sc - The pointer to the hw structure
5778 1.139 bouyer ****************************************************************************/
5779 1.139 bouyer static int32_t
5780 1.139 bouyer wm_ich8_cycle_init(struct wm_softc *sc)
5781 1.139 bouyer {
5782 1.139 bouyer uint16_t hsfsts;
5783 1.139 bouyer int32_t error = 1;
5784 1.139 bouyer int32_t i = 0;
5785 1.139 bouyer
5786 1.139 bouyer hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
5787 1.139 bouyer
5788 1.139 bouyer /* May be check the Flash Des Valid bit in Hw status */
5789 1.139 bouyer if ((hsfsts & HSFSTS_FLDVAL) == 0) {
5790 1.139 bouyer return error;
5791 1.139 bouyer }
5792 1.139 bouyer
5793 1.139 bouyer /* Clear FCERR in Hw status by writing 1 */
5794 1.139 bouyer /* Clear DAEL in Hw status by writing a 1 */
5795 1.139 bouyer hsfsts |= HSFSTS_ERR | HSFSTS_DAEL;
5796 1.139 bouyer
5797 1.139 bouyer ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
5798 1.139 bouyer
5799 1.139 bouyer /* Either we should have a hardware SPI cycle in progress bit to check
5800 1.139 bouyer * against, in order to start a new cycle or FDONE bit should be changed
5801 1.139 bouyer * in the hardware so that it is 1 after harware reset, which can then be
5802 1.139 bouyer * used as an indication whether a cycle is in progress or has been
5803 1.139 bouyer * completed .. we should also have some software semaphore mechanism to
5804 1.139 bouyer * guard FDONE or the cycle in progress bit so that two threads access to
5805 1.139 bouyer * those bits can be sequentiallized or a way so that 2 threads dont
5806 1.139 bouyer * start the cycle at the same time */
5807 1.139 bouyer
5808 1.139 bouyer if ((hsfsts & HSFSTS_FLINPRO) == 0) {
5809 1.139 bouyer /* There is no cycle running at present, so we can start a cycle */
5810 1.139 bouyer /* Begin by setting Flash Cycle Done. */
5811 1.139 bouyer hsfsts |= HSFSTS_DONE;
5812 1.139 bouyer ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
5813 1.139 bouyer error = 0;
5814 1.139 bouyer } else {
5815 1.139 bouyer /* otherwise poll for sometime so the current cycle has a chance
5816 1.139 bouyer * to end before giving up. */
5817 1.139 bouyer for (i = 0; i < ICH_FLASH_COMMAND_TIMEOUT; i++) {
5818 1.139 bouyer hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
5819 1.139 bouyer if ((hsfsts & HSFSTS_FLINPRO) == 0) {
5820 1.139 bouyer error = 0;
5821 1.139 bouyer break;
5822 1.139 bouyer }
5823 1.139 bouyer delay(1);
5824 1.139 bouyer }
5825 1.139 bouyer if (error == 0) {
5826 1.139 bouyer /* Successful in waiting for previous cycle to timeout,
5827 1.139 bouyer * now set the Flash Cycle Done. */
5828 1.139 bouyer hsfsts |= HSFSTS_DONE;
5829 1.139 bouyer ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFSTS, hsfsts);
5830 1.139 bouyer }
5831 1.139 bouyer }
5832 1.139 bouyer return error;
5833 1.139 bouyer }
5834 1.139 bouyer
5835 1.139 bouyer /******************************************************************************
5836 1.139 bouyer * This function starts a flash cycle and waits for its completion
5837 1.139 bouyer *
5838 1.139 bouyer * sc - The pointer to the hw structure
5839 1.139 bouyer ****************************************************************************/
5840 1.139 bouyer static int32_t
5841 1.139 bouyer wm_ich8_flash_cycle(struct wm_softc *sc, uint32_t timeout)
5842 1.139 bouyer {
5843 1.139 bouyer uint16_t hsflctl;
5844 1.139 bouyer uint16_t hsfsts;
5845 1.139 bouyer int32_t error = 1;
5846 1.139 bouyer uint32_t i = 0;
5847 1.139 bouyer
5848 1.139 bouyer /* Start a cycle by writing 1 in Flash Cycle Go in Hw Flash Control */
5849 1.139 bouyer hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
5850 1.139 bouyer hsflctl |= HSFCTL_GO;
5851 1.139 bouyer ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
5852 1.139 bouyer
5853 1.139 bouyer /* wait till FDONE bit is set to 1 */
5854 1.139 bouyer do {
5855 1.139 bouyer hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
5856 1.139 bouyer if (hsfsts & HSFSTS_DONE)
5857 1.139 bouyer break;
5858 1.139 bouyer delay(1);
5859 1.139 bouyer i++;
5860 1.139 bouyer } while (i < timeout);
5861 1.139 bouyer if ((hsfsts & HSFSTS_DONE) == 1 && (hsfsts & HSFSTS_ERR) == 0) {
5862 1.139 bouyer error = 0;
5863 1.139 bouyer }
5864 1.139 bouyer return error;
5865 1.139 bouyer }
5866 1.139 bouyer
5867 1.139 bouyer /******************************************************************************
5868 1.139 bouyer * Reads a byte or word from the NVM using the ICH8 flash access registers.
5869 1.139 bouyer *
5870 1.139 bouyer * sc - The pointer to the hw structure
5871 1.139 bouyer * index - The index of the byte or word to read.
5872 1.139 bouyer * size - Size of data to read, 1=byte 2=word
5873 1.139 bouyer * data - Pointer to the word to store the value read.
5874 1.139 bouyer *****************************************************************************/
5875 1.139 bouyer static int32_t
5876 1.139 bouyer wm_read_ich8_data(struct wm_softc *sc, uint32_t index,
5877 1.139 bouyer uint32_t size, uint16_t* data)
5878 1.139 bouyer {
5879 1.139 bouyer uint16_t hsfsts;
5880 1.139 bouyer uint16_t hsflctl;
5881 1.139 bouyer uint32_t flash_linear_address;
5882 1.139 bouyer uint32_t flash_data = 0;
5883 1.139 bouyer int32_t error = 1;
5884 1.139 bouyer int32_t count = 0;
5885 1.139 bouyer
5886 1.139 bouyer if (size < 1 || size > 2 || data == 0x0 ||
5887 1.139 bouyer index > ICH_FLASH_LINEAR_ADDR_MASK)
5888 1.139 bouyer return error;
5889 1.139 bouyer
5890 1.139 bouyer flash_linear_address = (ICH_FLASH_LINEAR_ADDR_MASK & index) +
5891 1.139 bouyer sc->sc_ich8_flash_base;
5892 1.139 bouyer
5893 1.139 bouyer do {
5894 1.139 bouyer delay(1);
5895 1.139 bouyer /* Steps */
5896 1.139 bouyer error = wm_ich8_cycle_init(sc);
5897 1.139 bouyer if (error)
5898 1.139 bouyer break;
5899 1.139 bouyer
5900 1.139 bouyer hsflctl = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFCTL);
5901 1.139 bouyer /* 0b/1b corresponds to 1 or 2 byte size, respectively. */
5902 1.139 bouyer hsflctl |= ((size - 1) << HSFCTL_BCOUNT_SHIFT) & HSFCTL_BCOUNT_MASK;
5903 1.139 bouyer hsflctl |= ICH_CYCLE_READ << HSFCTL_CYCLE_SHIFT;
5904 1.139 bouyer ICH8_FLASH_WRITE16(sc, ICH_FLASH_HSFCTL, hsflctl);
5905 1.139 bouyer
5906 1.139 bouyer /* Write the last 24 bits of index into Flash Linear address field in
5907 1.139 bouyer * Flash Address */
5908 1.139 bouyer /* TODO: TBD maybe check the index against the size of flash */
5909 1.139 bouyer
5910 1.139 bouyer ICH8_FLASH_WRITE32(sc, ICH_FLASH_FADDR, flash_linear_address);
5911 1.139 bouyer
5912 1.139 bouyer error = wm_ich8_flash_cycle(sc, ICH_FLASH_COMMAND_TIMEOUT);
5913 1.139 bouyer
5914 1.139 bouyer /* Check if FCERR is set to 1, if set to 1, clear it and try the whole
5915 1.139 bouyer * sequence a few more times, else read in (shift in) the Flash Data0,
5916 1.139 bouyer * the order is least significant byte first msb to lsb */
5917 1.139 bouyer if (error == 0) {
5918 1.139 bouyer flash_data = ICH8_FLASH_READ32(sc, ICH_FLASH_FDATA0);
5919 1.139 bouyer if (size == 1) {
5920 1.139 bouyer *data = (uint8_t)(flash_data & 0x000000FF);
5921 1.139 bouyer } else if (size == 2) {
5922 1.139 bouyer *data = (uint16_t)(flash_data & 0x0000FFFF);
5923 1.139 bouyer }
5924 1.139 bouyer break;
5925 1.139 bouyer } else {
5926 1.139 bouyer /* If we've gotten here, then things are probably completely hosed,
5927 1.139 bouyer * but if the error condition is detected, it won't hurt to give
5928 1.139 bouyer * it another try...ICH_FLASH_CYCLE_REPEAT_COUNT times.
5929 1.139 bouyer */
5930 1.139 bouyer hsfsts = ICH8_FLASH_READ16(sc, ICH_FLASH_HSFSTS);
5931 1.139 bouyer if (hsfsts & HSFSTS_ERR) {
5932 1.139 bouyer /* Repeat for some time before giving up. */
5933 1.139 bouyer continue;
5934 1.139 bouyer } else if ((hsfsts & HSFSTS_DONE) == 0) {
5935 1.139 bouyer break;
5936 1.139 bouyer }
5937 1.139 bouyer }
5938 1.139 bouyer } while (count++ < ICH_FLASH_CYCLE_REPEAT_COUNT);
5939 1.139 bouyer
5940 1.139 bouyer return error;
5941 1.139 bouyer }
5942 1.139 bouyer
5943 1.139 bouyer /******************************************************************************
5944 1.139 bouyer * Reads a single byte from the NVM using the ICH8 flash access registers.
5945 1.139 bouyer *
5946 1.139 bouyer * sc - pointer to wm_hw structure
5947 1.139 bouyer * index - The index of the byte to read.
5948 1.139 bouyer * data - Pointer to a byte to store the value read.
5949 1.139 bouyer *****************************************************************************/
5950 1.139 bouyer static int32_t
5951 1.139 bouyer wm_read_ich8_byte(struct wm_softc *sc, uint32_t index, uint8_t* data)
5952 1.139 bouyer {
5953 1.144 msaitoh int32_t status;
5954 1.139 bouyer uint16_t word = 0;
5955 1.139 bouyer
5956 1.139 bouyer status = wm_read_ich8_data(sc, index, 1, &word);
5957 1.139 bouyer if (status == 0) {
5958 1.139 bouyer *data = (uint8_t)word;
5959 1.139 bouyer }
5960 1.139 bouyer
5961 1.139 bouyer return status;
5962 1.139 bouyer }
5963 1.139 bouyer
5964 1.139 bouyer /******************************************************************************
5965 1.139 bouyer * Reads a word from the NVM using the ICH8 flash access registers.
5966 1.139 bouyer *
5967 1.139 bouyer * sc - pointer to wm_hw structure
5968 1.139 bouyer * index - The starting byte index of the word to read.
5969 1.139 bouyer * data - Pointer to a word to store the value read.
5970 1.139 bouyer *****************************************************************************/
5971 1.139 bouyer static int32_t
5972 1.139 bouyer wm_read_ich8_word(struct wm_softc *sc, uint32_t index, uint16_t *data)
5973 1.139 bouyer {
5974 1.144 msaitoh int32_t status;
5975 1.144 msaitoh
5976 1.139 bouyer status = wm_read_ich8_data(sc, index, 2, data);
5977 1.139 bouyer return status;
5978 1.139 bouyer }
5979 1.169 msaitoh
5980 1.169 msaitoh static int
5981 1.169 msaitoh wm_check_mng_mode(struct wm_softc *sc)
5982 1.169 msaitoh {
5983 1.169 msaitoh int rv;
5984 1.169 msaitoh
5985 1.169 msaitoh switch (sc->sc_type) {
5986 1.169 msaitoh case WM_T_ICH8:
5987 1.169 msaitoh case WM_T_ICH9:
5988 1.169 msaitoh case WM_T_ICH10:
5989 1.190 msaitoh case WM_T_PCH:
5990 1.169 msaitoh rv = wm_check_mng_mode_ich8lan(sc);
5991 1.169 msaitoh break;
5992 1.169 msaitoh case WM_T_82574:
5993 1.185 msaitoh case WM_T_82583:
5994 1.169 msaitoh rv = wm_check_mng_mode_82574(sc);
5995 1.169 msaitoh break;
5996 1.169 msaitoh case WM_T_82571:
5997 1.169 msaitoh case WM_T_82572:
5998 1.169 msaitoh case WM_T_82573:
5999 1.169 msaitoh case WM_T_80003:
6000 1.169 msaitoh rv = wm_check_mng_mode_generic(sc);
6001 1.169 msaitoh break;
6002 1.169 msaitoh default:
6003 1.169 msaitoh /* noting to do */
6004 1.169 msaitoh rv = 0;
6005 1.169 msaitoh break;
6006 1.169 msaitoh }
6007 1.169 msaitoh
6008 1.169 msaitoh return rv;
6009 1.169 msaitoh }
6010 1.169 msaitoh
6011 1.169 msaitoh static int
6012 1.169 msaitoh wm_check_mng_mode_ich8lan(struct wm_softc *sc)
6013 1.169 msaitoh {
6014 1.169 msaitoh uint32_t fwsm;
6015 1.169 msaitoh
6016 1.169 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
6017 1.169 msaitoh
6018 1.169 msaitoh if ((fwsm & FWSM_MODE_MASK) == (MNG_ICH_IAMT_MODE << FWSM_MODE_SHIFT))
6019 1.169 msaitoh return 1;
6020 1.169 msaitoh
6021 1.169 msaitoh return 0;
6022 1.169 msaitoh }
6023 1.169 msaitoh
6024 1.169 msaitoh static int
6025 1.169 msaitoh wm_check_mng_mode_82574(struct wm_softc *sc)
6026 1.169 msaitoh {
6027 1.169 msaitoh uint16_t data;
6028 1.169 msaitoh
6029 1.187 msaitoh wm_read_eeprom(sc, EEPROM_OFF_CFG2, 1, &data);
6030 1.169 msaitoh
6031 1.187 msaitoh if ((data & EEPROM_CFG2_MNGM_MASK) != 0)
6032 1.169 msaitoh return 1;
6033 1.169 msaitoh
6034 1.169 msaitoh return 0;
6035 1.169 msaitoh }
6036 1.169 msaitoh
6037 1.169 msaitoh static int
6038 1.169 msaitoh wm_check_mng_mode_generic(struct wm_softc *sc)
6039 1.169 msaitoh {
6040 1.169 msaitoh uint32_t fwsm;
6041 1.169 msaitoh
6042 1.169 msaitoh fwsm = CSR_READ(sc, WMREG_FWSM);
6043 1.169 msaitoh
6044 1.169 msaitoh if ((fwsm & FWSM_MODE_MASK) == (MNG_IAMT_MODE << FWSM_MODE_SHIFT))
6045 1.169 msaitoh return 1;
6046 1.169 msaitoh
6047 1.169 msaitoh return 0;
6048 1.169 msaitoh }
6049 1.169 msaitoh
6050 1.189 msaitoh static int
6051 1.189 msaitoh wm_check_reset_block(struct wm_softc *sc)
6052 1.189 msaitoh {
6053 1.189 msaitoh uint32_t reg;
6054 1.189 msaitoh
6055 1.189 msaitoh switch (sc->sc_type) {
6056 1.189 msaitoh case WM_T_ICH8:
6057 1.189 msaitoh case WM_T_ICH9:
6058 1.189 msaitoh case WM_T_ICH10:
6059 1.190 msaitoh case WM_T_PCH:
6060 1.189 msaitoh reg = CSR_READ(sc, WMREG_FWSM);
6061 1.189 msaitoh if ((reg & FWSM_RSPCIPHY) != 0)
6062 1.189 msaitoh return 0;
6063 1.189 msaitoh else
6064 1.189 msaitoh return -1;
6065 1.189 msaitoh break;
6066 1.189 msaitoh case WM_T_82571:
6067 1.189 msaitoh case WM_T_82572:
6068 1.189 msaitoh case WM_T_82573:
6069 1.189 msaitoh case WM_T_82574:
6070 1.189 msaitoh case WM_T_82583:
6071 1.189 msaitoh case WM_T_80003:
6072 1.189 msaitoh reg = CSR_READ(sc, WMREG_MANC);
6073 1.189 msaitoh if ((reg & MANC_BLK_PHY_RST_ON_IDE) != 0)
6074 1.189 msaitoh return -1;
6075 1.189 msaitoh else
6076 1.189 msaitoh return 0;
6077 1.189 msaitoh break;
6078 1.189 msaitoh default:
6079 1.189 msaitoh /* no problem */
6080 1.189 msaitoh break;
6081 1.189 msaitoh }
6082 1.189 msaitoh
6083 1.189 msaitoh return 0;
6084 1.189 msaitoh }
6085 1.189 msaitoh
6086 1.169 msaitoh static void
6087 1.169 msaitoh wm_get_hw_control(struct wm_softc *sc)
6088 1.169 msaitoh {
6089 1.169 msaitoh uint32_t reg;
6090 1.169 msaitoh
6091 1.169 msaitoh switch (sc->sc_type) {
6092 1.169 msaitoh case WM_T_82573:
6093 1.169 msaitoh #if 0
6094 1.169 msaitoh case WM_T_82574:
6095 1.185 msaitoh case WM_T_82583:
6096 1.169 msaitoh /*
6097 1.169 msaitoh * FreeBSD's em driver has the function for 82574 to checks
6098 1.169 msaitoh * the management mode, but it's not used. Why?
6099 1.169 msaitoh */
6100 1.169 msaitoh #endif
6101 1.169 msaitoh reg = CSR_READ(sc, WMREG_SWSM);
6102 1.169 msaitoh CSR_WRITE(sc, WMREG_SWSM, reg | SWSM_DRV_LOAD);
6103 1.169 msaitoh break;
6104 1.169 msaitoh case WM_T_82571:
6105 1.169 msaitoh case WM_T_82572:
6106 1.169 msaitoh case WM_T_80003:
6107 1.169 msaitoh case WM_T_ICH8:
6108 1.169 msaitoh case WM_T_ICH9:
6109 1.169 msaitoh case WM_T_ICH10:
6110 1.190 msaitoh case WM_T_PCH:
6111 1.169 msaitoh reg = CSR_READ(sc, WMREG_CTRL_EXT);
6112 1.169 msaitoh CSR_WRITE(sc, WMREG_CTRL_EXT, reg | CTRL_EXT_DRV_LOAD);
6113 1.169 msaitoh break;
6114 1.169 msaitoh default:
6115 1.169 msaitoh break;
6116 1.169 msaitoh }
6117 1.169 msaitoh }
6118 1.173 msaitoh
6119 1.173 msaitoh /* XXX Currently TBI only */
6120 1.173 msaitoh static int
6121 1.173 msaitoh wm_check_for_link(struct wm_softc *sc)
6122 1.173 msaitoh {
6123 1.173 msaitoh struct ifmedia_entry *ife = sc->sc_mii.mii_media.ifm_cur;
6124 1.173 msaitoh uint32_t rxcw;
6125 1.173 msaitoh uint32_t ctrl;
6126 1.173 msaitoh uint32_t status;
6127 1.173 msaitoh uint32_t sig;
6128 1.173 msaitoh
6129 1.173 msaitoh rxcw = CSR_READ(sc, WMREG_RXCW);
6130 1.173 msaitoh ctrl = CSR_READ(sc, WMREG_CTRL);
6131 1.173 msaitoh status = CSR_READ(sc, WMREG_STATUS);
6132 1.173 msaitoh
6133 1.173 msaitoh sig = (sc->sc_type > WM_T_82544) ? CTRL_SWDPIN(1) : 0;
6134 1.173 msaitoh
6135 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %s: sig = %d, status_lu = %d, rxcw_c = %d\n",
6136 1.173 msaitoh device_xname(sc->sc_dev), __func__,
6137 1.173 msaitoh ((ctrl & CTRL_SWDPIN(1)) == sig),
6138 1.173 msaitoh ((status & STATUS_LU) != 0),
6139 1.173 msaitoh ((rxcw & RXCW_C) != 0)
6140 1.173 msaitoh ));
6141 1.173 msaitoh
6142 1.173 msaitoh /*
6143 1.173 msaitoh * SWDPIN LU RXCW
6144 1.173 msaitoh * 0 0 0
6145 1.173 msaitoh * 0 0 1 (should not happen)
6146 1.173 msaitoh * 0 1 0 (should not happen)
6147 1.173 msaitoh * 0 1 1 (should not happen)
6148 1.173 msaitoh * 1 0 0 Disable autonego and force linkup
6149 1.173 msaitoh * 1 0 1 got /C/ but not linkup yet
6150 1.173 msaitoh * 1 1 0 (linkup)
6151 1.173 msaitoh * 1 1 1 If IFM_AUTO, back to autonego
6152 1.173 msaitoh *
6153 1.173 msaitoh */
6154 1.173 msaitoh if (((ctrl & CTRL_SWDPIN(1)) == sig)
6155 1.173 msaitoh && ((status & STATUS_LU) == 0)
6156 1.173 msaitoh && ((rxcw & RXCW_C) == 0)) {
6157 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: force linkup and fullduplex\n",
6158 1.173 msaitoh __func__));
6159 1.173 msaitoh sc->sc_tbi_linkup = 0;
6160 1.173 msaitoh /* Disable auto-negotiation in the TXCW register */
6161 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW, (sc->sc_txcw & ~TXCW_ANE));
6162 1.173 msaitoh
6163 1.173 msaitoh /*
6164 1.173 msaitoh * Force link-up and also force full-duplex.
6165 1.173 msaitoh *
6166 1.173 msaitoh * NOTE: CTRL was updated TFCE and RFCE automatically,
6167 1.173 msaitoh * so we should update sc->sc_ctrl
6168 1.173 msaitoh */
6169 1.173 msaitoh sc->sc_ctrl = ctrl | CTRL_SLU | CTRL_FD;
6170 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, sc->sc_ctrl);
6171 1.173 msaitoh } else if(((status & STATUS_LU) != 0)
6172 1.173 msaitoh && ((rxcw & RXCW_C) != 0)
6173 1.173 msaitoh && (IFM_SUBTYPE(ife->ifm_media) == IFM_AUTO)) {
6174 1.173 msaitoh sc->sc_tbi_linkup = 1;
6175 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: go back to autonego\n",
6176 1.173 msaitoh __func__));
6177 1.173 msaitoh CSR_WRITE(sc, WMREG_TXCW, sc->sc_txcw);
6178 1.173 msaitoh CSR_WRITE(sc, WMREG_CTRL, (ctrl & ~CTRL_SLU));
6179 1.173 msaitoh } else if (((ctrl & CTRL_SWDPIN(1)) == sig)
6180 1.173 msaitoh && ((rxcw & RXCW_C) != 0)) {
6181 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("/C/"));
6182 1.173 msaitoh } else {
6183 1.173 msaitoh DPRINTF(WM_DEBUG_LINK, ("%s: %x,%x,%x\n", __func__, rxcw, ctrl,
6184 1.173 msaitoh status));
6185 1.173 msaitoh }
6186 1.173 msaitoh
6187 1.173 msaitoh return 0;
6188 1.173 msaitoh }
6189